drm/i915/skl: Add an IS_SKYLAKE macro
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
e5747e3a 31#include <linux/acpi.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/i915_drm.h>
1da177e4 34#include "i915_drv.h"
990bbdad 35#include "i915_trace.h"
f49f0586 36#include "intel_drv.h"
1da177e4 37
79e53945 38#include <linux/console.h>
e0cd3608 39#include <linux/module.h>
d6102977 40#include <linux/pm_runtime.h>
760285e7 41#include <drm/drm_crtc_helper.h>
79e53945 42
112b715e
KH
43static struct drm_driver driver;
44
a57c774a
AK
45#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
a57c774a
AK
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
84fd4f4e
RB
52#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
84fd4f4e
RB
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
a57c774a 59
5efb3e28
VS
60#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
9a7e8492 66static const struct intel_device_info intel_i830_info = {
7eb552ae 67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 68 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 69 .ring_mask = RENDER_RING,
a57c774a 70 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 71 CURSOR_OFFSETS,
cfdf1fa2
KH
72};
73
9a7e8492 74static const struct intel_device_info intel_845g_info = {
7eb552ae 75 .gen = 2, .num_pipes = 1,
31578148 76 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 77 .ring_mask = RENDER_RING,
a57c774a 78 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 79 CURSOR_OFFSETS,
cfdf1fa2
KH
80};
81
9a7e8492 82static const struct intel_device_info intel_i85x_info = {
7eb552ae 83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 84 .cursor_needs_physical = 1,
31578148 85 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 86 .has_fbc = 1,
73ae478c 87 .ring_mask = RENDER_RING,
a57c774a 88 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 89 CURSOR_OFFSETS,
cfdf1fa2
KH
90};
91
9a7e8492 92static const struct intel_device_info intel_i865g_info = {
7eb552ae 93 .gen = 2, .num_pipes = 1,
31578148 94 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 95 .ring_mask = RENDER_RING,
a57c774a 96 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 97 CURSOR_OFFSETS,
cfdf1fa2
KH
98};
99
9a7e8492 100static const struct intel_device_info intel_i915g_info = {
7eb552ae 101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 102 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 103 .ring_mask = RENDER_RING,
a57c774a 104 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 105 CURSOR_OFFSETS,
cfdf1fa2 106};
9a7e8492 107static const struct intel_device_info intel_i915gm_info = {
7eb552ae 108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 109 .cursor_needs_physical = 1,
31578148 110 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 111 .supports_tv = 1,
fd70d52a 112 .has_fbc = 1,
73ae478c 113 .ring_mask = RENDER_RING,
a57c774a 114 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 115 CURSOR_OFFSETS,
cfdf1fa2 116};
9a7e8492 117static const struct intel_device_info intel_i945g_info = {
7eb552ae 118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 119 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 120 .ring_mask = RENDER_RING,
a57c774a 121 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 122 CURSOR_OFFSETS,
cfdf1fa2 123};
9a7e8492 124static const struct intel_device_info intel_i945gm_info = {
7eb552ae 125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 126 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 127 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 128 .supports_tv = 1,
fd70d52a 129 .has_fbc = 1,
73ae478c 130 .ring_mask = RENDER_RING,
a57c774a 131 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 132 CURSOR_OFFSETS,
cfdf1fa2
KH
133};
134
9a7e8492 135static const struct intel_device_info intel_i965g_info = {
7eb552ae 136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 137 .has_hotplug = 1,
31578148 138 .has_overlay = 1,
73ae478c 139 .ring_mask = RENDER_RING,
a57c774a 140 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 141 CURSOR_OFFSETS,
cfdf1fa2
KH
142};
143
9a7e8492 144static const struct intel_device_info intel_i965gm_info = {
7eb552ae 145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 147 .has_overlay = 1,
a6c45cf0 148 .supports_tv = 1,
73ae478c 149 .ring_mask = RENDER_RING,
a57c774a 150 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 151 CURSOR_OFFSETS,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_g33_info = {
7eb552ae 155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 156 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 157 .has_overlay = 1,
73ae478c 158 .ring_mask = RENDER_RING,
a57c774a 159 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 160 CURSOR_OFFSETS,
cfdf1fa2
KH
161};
162
9a7e8492 163static const struct intel_device_info intel_g45_info = {
7eb552ae 164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 165 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 166 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 167 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 168 CURSOR_OFFSETS,
cfdf1fa2
KH
169};
170
9a7e8492 171static const struct intel_device_info intel_gm45_info = {
7eb552ae 172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 174 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 175 .supports_tv = 1,
73ae478c 176 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 177 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 178 CURSOR_OFFSETS,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_pineview_info = {
7eb552ae 182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 183 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 184 .has_overlay = 1,
a57c774a 185 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 186 CURSOR_OFFSETS,
cfdf1fa2
KH
187};
188
9a7e8492 189static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 190 .gen = 5, .num_pipes = 2,
5a117db7 191 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 192 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 193 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 194 CURSOR_OFFSETS,
cfdf1fa2
KH
195};
196
9a7e8492 197static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 199 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 200 .has_fbc = 1,
73ae478c 201 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 202 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 203 CURSOR_OFFSETS,
cfdf1fa2
KH
204};
205
9a7e8492 206static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 207 .gen = 6, .num_pipes = 2,
c96c3a8c 208 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 209 .has_fbc = 1,
73ae478c 210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 211 .has_llc = 1,
a57c774a 212 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 213 CURSOR_OFFSETS,
f6e450a6
EA
214};
215
9a7e8492 216static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 218 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 219 .has_fbc = 1,
73ae478c 220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 221 .has_llc = 1,
a57c774a 222 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 223 CURSOR_OFFSETS,
a13e4093
EA
224};
225
219f4fdb
BW
226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 229 .has_fbc = 1, \
73ae478c 230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 231 .has_llc = 1
219f4fdb 232
c76b615c 233static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
234 GEN7_FEATURES,
235 .is_ivybridge = 1,
a57c774a 236 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 237 IVB_CURSOR_OFFSETS,
c76b615c
JB
238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
a57c774a 244 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 245 IVB_CURSOR_OFFSETS,
c76b615c
JB
246};
247
999bcdea
BW
248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
a57c774a 252 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 253 IVB_CURSOR_OFFSETS,
999bcdea
BW
254};
255
70a3eb7a 256static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
70a3eb7a 260 .is_valleyview = 1,
fba5d532 261 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 262 .has_fbc = 0, /* legal, last one wins */
30ccd964 263 .has_llc = 0, /* legal, last one wins */
a57c774a 264 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 265 CURSOR_OFFSETS,
70a3eb7a
JB
266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
269 GEN7_FEATURES,
270 .num_pipes = 2,
70a3eb7a 271 .is_valleyview = 1,
fba5d532 272 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 273 .has_fbc = 0, /* legal, last one wins */
30ccd964 274 .has_llc = 0, /* legal, last one wins */
a57c774a 275 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 276 CURSOR_OFFSETS,
70a3eb7a
JB
277};
278
4cae9ae0 279static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
280 GEN7_FEATURES,
281 .is_haswell = 1,
dd93be58 282 .has_ddi = 1,
30568c45 283 .has_fpga_dbg = 1,
73ae478c 284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 285 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 286 IVB_CURSOR_OFFSETS,
4cae9ae0
ED
287};
288
289static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
dd93be58 293 .has_ddi = 1,
30568c45 294 .has_fpga_dbg = 1,
73ae478c 295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 296 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 297 IVB_CURSOR_OFFSETS,
c76b615c
JB
298};
299
4d4dead6 300static const struct intel_device_info intel_broadwell_d_info = {
4b30553d 301 .gen = 8, .num_pipes = 3,
4d4dead6
BW
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
66bc2cab 306 .has_fpga_dbg = 1,
8f94d24b 307 .has_fbc = 1,
a57c774a 308 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 309 IVB_CURSOR_OFFSETS,
4d4dead6
BW
310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
4b30553d 313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
4d4dead6
BW
314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
66bc2cab 318 .has_fpga_dbg = 1,
8f94d24b 319 .has_fbc = 1,
a57c774a 320 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 321 IVB_CURSOR_OFFSETS,
4d4dead6
BW
322};
323
fd3c269f
ZY
324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
328 .has_llc = 1,
329 .has_ddi = 1,
66bc2cab 330 .has_fpga_dbg = 1,
fd3c269f
ZY
331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 333 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
340 .has_llc = 1,
341 .has_ddi = 1,
66bc2cab 342 .has_fpga_dbg = 1,
fd3c269f
ZY
343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 345 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
346};
347
7d87a7f7
VS
348static const struct intel_device_info intel_cherryview_info = {
349 .is_preliminary = 1,
07fddb14 350 .gen = 8, .num_pipes = 3,
7d87a7f7
VS
351 .need_gfx_hws = 1, .has_hotplug = 1,
352 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
353 .is_valleyview = 1,
354 .display_mmio_offset = VLV_DISPLAY_BASE,
84fd4f4e 355 GEN_CHV_PIPEOFFSETS,
5efb3e28 356 CURSOR_OFFSETS,
7d87a7f7
VS
357};
358
72bbf0af
DL
359static const struct intel_device_info intel_skylake_info = {
360 .is_preliminary = 1,
7201c0b3 361 .is_skylake = 1,
72bbf0af
DL
362 .gen = 9, .num_pipes = 3,
363 .need_gfx_hws = 1, .has_hotplug = 1,
364 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
365 .has_llc = 1,
366 .has_ddi = 1,
367 GEN_DEFAULT_PIPEOFFSETS,
368 IVB_CURSOR_OFFSETS,
369};
370
a0a18075
JB
371/*
372 * Make sure any device matches here are from most specific to most
373 * general. For example, since the Quanta match is based on the subsystem
374 * and subvendor IDs, we need it to come before the more general IVB
375 * PCI ID matches, otherwise we'll use the wrong info struct above.
376 */
377#define INTEL_PCI_IDS \
378 INTEL_I830_IDS(&intel_i830_info), \
379 INTEL_I845G_IDS(&intel_845g_info), \
380 INTEL_I85X_IDS(&intel_i85x_info), \
381 INTEL_I865G_IDS(&intel_i865g_info), \
382 INTEL_I915G_IDS(&intel_i915g_info), \
383 INTEL_I915GM_IDS(&intel_i915gm_info), \
384 INTEL_I945G_IDS(&intel_i945g_info), \
385 INTEL_I945GM_IDS(&intel_i945gm_info), \
386 INTEL_I965G_IDS(&intel_i965g_info), \
387 INTEL_G33_IDS(&intel_g33_info), \
388 INTEL_I965GM_IDS(&intel_i965gm_info), \
389 INTEL_GM45_IDS(&intel_gm45_info), \
390 INTEL_G45_IDS(&intel_g45_info), \
391 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
392 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
393 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
394 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
395 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
396 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
397 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
398 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
399 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
400 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
401 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
4d4dead6 402 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
fd3c269f
ZY
403 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
404 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
405 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
7d87a7f7 406 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
72bbf0af
DL
407 INTEL_CHV_IDS(&intel_cherryview_info), \
408 INTEL_SKL_IDS(&intel_skylake_info)
a0a18075 409
6103da0d 410static const struct pci_device_id pciidlist[] = { /* aka */
a0a18075 411 INTEL_PCI_IDS,
49ae35f2 412 {0, 0, 0}
1da177e4
LT
413};
414
79e53945
JB
415#if defined(CONFIG_DRM_I915_KMS)
416MODULE_DEVICE_TABLE(pci, pciidlist);
417#endif
418
0206e353 419void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
420{
421 struct drm_i915_private *dev_priv = dev->dev_private;
bcdb72ac 422 struct pci_dev *pch = NULL;
3bad0781 423
ce1bb329
BW
424 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
425 * (which really amounts to a PCH but no South Display).
426 */
427 if (INTEL_INFO(dev)->num_pipes == 0) {
428 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
429 return;
430 }
431
3bad0781
ZW
432 /*
433 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
434 * make graphics device passthrough work easy for VMM, that only
435 * need to expose ISA bridge to let driver know the real hardware
436 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
437 *
438 * In some virtualized environments (e.g. XEN), there is irrelevant
439 * ISA bridge in the system. To work reliably, we should scan trhough
440 * all the ISA bridge devices and check for the first match, instead
441 * of only checking the first one.
3bad0781 442 */
bcdb72ac 443 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
3bad0781 444 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
bcdb72ac 445 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 446 dev_priv->pch_id = id;
3bad0781 447
90711d50
JB
448 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
449 dev_priv->pch_type = PCH_IBX;
450 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 451 WARN_ON(!IS_GEN5(dev));
90711d50 452 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
453 dev_priv->pch_type = PCH_CPT;
454 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 455 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
456 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
457 /* PantherPoint is CPT compatible */
458 dev_priv->pch_type = PCH_CPT;
492ab669 459 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 460 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
461 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
462 dev_priv->pch_type = PCH_LPT;
463 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
7fcb83cd 464 WARN_ON(!IS_HASWELL(dev));
08e1413d 465 WARN_ON(IS_ULT(dev));
018f52c9
PZ
466 } else if (IS_BROADWELL(dev)) {
467 dev_priv->pch_type = PCH_LPT;
468 dev_priv->pch_id =
469 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
470 DRM_DEBUG_KMS("This is Broadwell, assuming "
471 "LynxPoint LP PCH\n");
e76e0634
BW
472 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
473 dev_priv->pch_type = PCH_LPT;
474 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
475 WARN_ON(!IS_HASWELL(dev));
476 WARN_ON(!IS_ULT(dev));
bcdb72ac
ID
477 } else
478 continue;
479
6a9c4b35 480 break;
3bad0781 481 }
3bad0781 482 }
6a9c4b35 483 if (!pch)
bcdb72ac
ID
484 DRM_DEBUG_KMS("No PCH found.\n");
485
486 pci_dev_put(pch);
3bad0781
ZW
487}
488
2911a35b
BW
489bool i915_semaphore_is_enabled(struct drm_device *dev)
490{
491 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 492 return false;
2911a35b 493
d330a953
JN
494 if (i915.semaphores >= 0)
495 return i915.semaphores;
2911a35b 496
71386ef9
OM
497 /* TODO: make semaphores and Execlists play nicely together */
498 if (i915.enable_execlists)
499 return false;
500
be71eabe
RV
501 /* Until we get further testing... */
502 if (IS_GEN8(dev))
503 return false;
504
59de3295 505#ifdef CONFIG_INTEL_IOMMU
2911a35b 506 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
507 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
508 return false;
509#endif
2911a35b 510
a08acaf2 511 return true;
2911a35b
BW
512}
513
1d0d343a
ID
514void intel_hpd_cancel_work(struct drm_i915_private *dev_priv)
515{
516 spin_lock_irq(&dev_priv->irq_lock);
517
518 dev_priv->long_hpd_port_mask = 0;
519 dev_priv->short_hpd_port_mask = 0;
520 dev_priv->hpd_event_bits = 0;
521
522 spin_unlock_irq(&dev_priv->irq_lock);
523
524 cancel_work_sync(&dev_priv->dig_port_work);
525 cancel_work_sync(&dev_priv->hotplug_work);
526 cancel_delayed_work_sync(&dev_priv->hotplug_reenable_work);
527}
528
07f9cd0b
ID
529static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
530{
531 struct drm_device *dev = dev_priv->dev;
532 struct drm_encoder *encoder;
533
534 drm_modeset_lock_all(dev);
535 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
536 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
537
538 if (intel_encoder->suspend)
539 intel_encoder->suspend(intel_encoder);
540 }
541 drm_modeset_unlock_all(dev);
542}
543
ebc32824 544static int intel_suspend_complete(struct drm_i915_private *dev_priv);
016970be
SK
545static int intel_resume_prepare(struct drm_i915_private *dev_priv,
546 bool rpm_resume);
ebc32824 547
84b79f8d 548static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 549{
61caf87c 550 struct drm_i915_private *dev_priv = dev->dev_private;
24576d23 551 struct drm_crtc *crtc;
e5747e3a 552 pci_power_t opregion_target_state;
61caf87c 553
b8efb17b
ZR
554 /* ignore lid events during suspend */
555 mutex_lock(&dev_priv->modeset_restore_lock);
556 dev_priv->modeset_restore = MODESET_SUSPENDED;
557 mutex_unlock(&dev_priv->modeset_restore_lock);
558
c67a470b
PZ
559 /* We do a lot of poking in a lot of registers, make sure they work
560 * properly. */
da7e29bd 561 intel_display_set_init_power(dev_priv, true);
cb10799c 562
5bcf719b
DA
563 drm_kms_helper_poll_disable(dev);
564
ba8bbcf6 565 pci_save_state(dev->pdev);
ba8bbcf6 566
5669fcac 567 /* If KMS is active, we do the leavevt stuff here */
226485e9 568 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
db1b76ca
DV
569 int error;
570
45c5f202 571 error = i915_gem_suspend(dev);
84b79f8d 572 if (error) {
226485e9 573 dev_err(&dev->pdev->dev,
84b79f8d
RW
574 "GEM idle failed, resume might fail\n");
575 return error;
576 }
a261b246 577
24576d23
JB
578 /*
579 * Disable CRTCs directly since we want to preserve sw state
b04c5bd6 580 * for _thaw. Also, power gate the CRTC power wells.
24576d23 581 */
6e9f798d 582 drm_modeset_lock_all(dev);
b04c5bd6
BF
583 for_each_crtc(dev, crtc)
584 intel_crtc_control(crtc, false);
6e9f798d 585 drm_modeset_unlock_all(dev);
7d708ee4 586
0e32b39c 587 intel_dp_mst_suspend(dev);
09b64267
DA
588
589 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
590
0e32b39c 591 intel_runtime_pm_disable_interrupts(dev);
1d0d343a 592 intel_hpd_cancel_work(dev_priv);
0e32b39c 593
07f9cd0b
ID
594 intel_suspend_encoders(dev_priv);
595
09b64267
DA
596 intel_suspend_gt_powersave(dev);
597
7d708ee4 598 intel_modeset_suspend_hw(dev);
5669fcac
JB
599 }
600
828c7908
BW
601 i915_gem_suspend_gtt_mappings(dev);
602
9e06dd39
JB
603 i915_save_state(dev);
604
95fa2eee
ID
605 opregion_target_state = PCI_D3cold;
606#if IS_ENABLED(CONFIG_ACPI_SLEEP)
607 if (acpi_target_system_state() < ACPI_STATE_S3)
e5747e3a 608 opregion_target_state = PCI_D1;
95fa2eee 609#endif
e5747e3a
JB
610 intel_opregion_notify_adapter(dev, opregion_target_state);
611
156c7ca0 612 intel_uncore_forcewake_reset(dev, false);
44834a67 613 intel_opregion_fini(dev);
8ee1c3db 614
82e3b8c1 615 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 616
62d5d69b
MK
617 dev_priv->suspend_count++;
618
85e90679
KCA
619 intel_display_set_init_power(dev_priv, false);
620
61caf87c 621 return 0;
84b79f8d
RW
622}
623
6a9ee8af 624int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
625{
626 int error;
627
628 if (!dev || !dev->dev_private) {
629 DRM_ERROR("dev: %p\n", dev);
630 DRM_ERROR("DRM not initialized, aborting suspend.\n");
631 return -ENODEV;
632 }
633
634 if (state.event == PM_EVENT_PRETHAW)
635 return 0;
636
5bcf719b
DA
637
638 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
639 return 0;
6eecba33 640
84b79f8d
RW
641 error = i915_drm_freeze(dev);
642 if (error)
643 return error;
644
b932ccb5
DA
645 if (state.event == PM_EVENT_SUSPEND) {
646 /* Shut down the device */
647 pci_disable_device(dev->pdev);
648 pci_set_power_state(dev->pdev, PCI_D3hot);
649 }
ba8bbcf6
JB
650
651 return 0;
652}
653
76c4b250 654static int i915_drm_thaw_early(struct drm_device *dev)
ba8bbcf6 655{
5669fcac 656 struct drm_i915_private *dev_priv = dev->dev_private;
016970be 657 int ret;
8ee1c3db 658
016970be
SK
659 ret = intel_resume_prepare(dev_priv, false);
660 if (ret)
661 DRM_ERROR("Resume prepare failed: %d,Continuing resume\n", ret);
8abdc179 662
10018603 663 intel_uncore_early_sanitize(dev, true);
9d49c0ef 664 intel_uncore_sanitize(dev);
76c4b250
ID
665 intel_power_domains_init_hw(dev_priv);
666
016970be 667 return ret;
76c4b250
ID
668}
669
670static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
671{
672 struct drm_i915_private *dev_priv = dev->dev_private;
9d49c0ef
PZ
673
674 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
675 restore_gtt_mappings) {
676 mutex_lock(&dev->struct_mutex);
677 i915_gem_restore_gtt_mappings(dev);
678 mutex_unlock(&dev->struct_mutex);
679 }
680
61caf87c 681 i915_restore_state(dev);
44834a67 682 intel_opregion_setup(dev);
61caf87c 683
5669fcac
JB
684 /* KMS EnterVT equivalent */
685 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
dde86e2d 686 intel_init_pch_refclk(dev);
754970ee 687 drm_mode_config_reset(dev);
1833b134 688
5669fcac 689 mutex_lock(&dev->struct_mutex);
074c6ada
CW
690 if (i915_gem_init_hw(dev)) {
691 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
692 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
693 }
5669fcac 694 mutex_unlock(&dev->struct_mutex);
226485e9 695
e11aa362 696 intel_runtime_pm_restore_interrupts(dev);
15239099 697
1833b134 698 intel_modeset_init_hw(dev);
24576d23 699
0e32b39c
DA
700 {
701 unsigned long irqflags;
702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
703 if (dev_priv->display.hpd_irq_setup)
704 dev_priv->display.hpd_irq_setup(dev);
705 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
706 }
707
708 intel_dp_mst_resume(dev);
24576d23
JB
709 drm_modeset_lock_all(dev);
710 intel_modeset_setup_hw_state(dev, true);
711 drm_modeset_unlock_all(dev);
15239099
DV
712
713 /*
714 * ... but also need to make sure that hotplug processing
715 * doesn't cause havoc. Like in the driver load code we don't
716 * bother with the tiny race here where we might loose hotplug
717 * notifications.
718 * */
20afbda2 719 intel_hpd_init(dev);
bb60b969 720 /* Config may have changed between suspend and resume */
1ff74cf1 721 drm_helper_hpd_irq_event(dev);
d5bb081b 722 }
1daed3fb 723
44834a67
CW
724 intel_opregion_init(dev);
725
82e3b8c1 726 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 727
b8efb17b
ZR
728 mutex_lock(&dev_priv->modeset_restore_lock);
729 dev_priv->modeset_restore = MODESET_DONE;
730 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 731
e5747e3a
JB
732 intel_opregion_notify_adapter(dev, PCI_D0);
733
074c6ada 734 return 0;
84b79f8d
RW
735}
736
1abd02e2
JB
737static int i915_drm_thaw(struct drm_device *dev)
738{
7f16e5c1 739 if (drm_core_check_feature(dev, DRIVER_MODESET))
828c7908 740 i915_check_and_clear_faults(dev);
1abd02e2 741
9d49c0ef 742 return __i915_drm_thaw(dev, true);
84b79f8d
RW
743}
744
76c4b250 745static int i915_resume_early(struct drm_device *dev)
84b79f8d 746{
5bcf719b
DA
747 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
748 return 0;
749
76c4b250
ID
750 /*
751 * We have a resume ordering issue with the snd-hda driver also
752 * requiring our device to be power up. Due to the lack of a
753 * parent/child relationship we currently solve this with an early
754 * resume hook.
755 *
756 * FIXME: This should be solved with a special hdmi sink device or
757 * similar so that power domains can be employed.
758 */
84b79f8d
RW
759 if (pci_enable_device(dev->pdev))
760 return -EIO;
761
762 pci_set_master(dev->pdev);
763
76c4b250
ID
764 return i915_drm_thaw_early(dev);
765}
766
767int i915_resume(struct drm_device *dev)
768{
769 struct drm_i915_private *dev_priv = dev->dev_private;
770 int ret;
771
1abd02e2
JB
772 /*
773 * Platforms with opregion should have sane BIOS, older ones (gen3 and
9d49c0ef
PZ
774 * earlier) need to restore the GTT mappings since the BIOS might clear
775 * all our scratch PTEs.
1abd02e2 776 */
9d49c0ef 777 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
6eecba33
CW
778 if (ret)
779 return ret;
780
781 drm_kms_helper_poll_enable(dev);
782 return 0;
ba8bbcf6
JB
783}
784
76c4b250
ID
785static int i915_resume_legacy(struct drm_device *dev)
786{
787 i915_resume_early(dev);
788 i915_resume(dev);
789
790 return 0;
791}
792
11ed50ec 793/**
f3953dcb 794 * i915_reset - reset chip after a hang
11ed50ec 795 * @dev: drm device to reset
11ed50ec
BG
796 *
797 * Reset the chip. Useful if a hang is detected. Returns zero on successful
798 * reset or otherwise an error code.
799 *
800 * Procedure is fairly simple:
801 * - reset the chip using the reset reg
802 * - re-init context state
803 * - re-init hardware status page
804 * - re-init ring buffer
805 * - re-init interrupt state
806 * - re-init display
807 */
d4b8bb2a 808int i915_reset(struct drm_device *dev)
11ed50ec 809{
50227e1c 810 struct drm_i915_private *dev_priv = dev->dev_private;
2e7c8ee7 811 bool simulated;
0573ed4a 812 int ret;
11ed50ec 813
d330a953 814 if (!i915.reset)
d78cb50b
CW
815 return 0;
816
d54a02c0 817 mutex_lock(&dev->struct_mutex);
11ed50ec 818
069efc1d 819 i915_gem_reset(dev);
77f01230 820
2e7c8ee7
CW
821 simulated = dev_priv->gpu_error.stop_rings != 0;
822
be62acb4
MK
823 ret = intel_gpu_reset(dev);
824
825 /* Also reset the gpu hangman. */
826 if (simulated) {
827 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
828 dev_priv->gpu_error.stop_rings = 0;
829 if (ret == -ENODEV) {
f2d91a2c
DV
830 DRM_INFO("Reset not implemented, but ignoring "
831 "error for simulated gpu hangs\n");
be62acb4
MK
832 ret = 0;
833 }
2e7c8ee7 834 }
be62acb4 835
0573ed4a 836 if (ret) {
f2d91a2c 837 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 838 mutex_unlock(&dev->struct_mutex);
f803aa55 839 return ret;
11ed50ec
BG
840 }
841
842 /* Ok, now get things going again... */
843
844 /*
845 * Everything depends on having the GTT running, so we need to start
846 * there. Fortunately we don't need to do this unless we reset the
847 * chip at a PCI level.
848 *
849 * Next we need to restore the context, but we don't use those
850 * yet either...
851 *
852 * Ring buffer needs to be re-initialized in the KMS case, or if X
853 * was running at the time of the reset (i.e. we weren't VT
854 * switched away).
855 */
856 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
db1b76ca 857 !dev_priv->ums.mm_suspended) {
db1b76ca 858 dev_priv->ums.mm_suspended = 0;
75a6898f 859
6689c167
MA
860 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
861 dev_priv->gpu_error.reload_in_reset = true;
862
3d57e5bd 863 ret = i915_gem_init_hw(dev);
6689c167
MA
864
865 dev_priv->gpu_error.reload_in_reset = false;
866
8e88a2bd 867 mutex_unlock(&dev->struct_mutex);
3d57e5bd
BW
868 if (ret) {
869 DRM_ERROR("Failed hw init on reset %d\n", ret);
870 return ret;
871 }
f817586c 872
e090c53b 873 /*
78ad455f
DV
874 * FIXME: This races pretty badly against concurrent holders of
875 * ring interrupts. This is possible since we've started to drop
876 * dev->struct_mutex in select places when waiting for the gpu.
e090c53b 877 */
dd0a1aa1 878
78ad455f
DV
879 /*
880 * rps/rc6 re-init is necessary to restore state lost after the
881 * reset and the re-install of gt irqs. Skip for ironlake per
dd0a1aa1 882 * previous concerns that it doesn't respond well to some forms
78ad455f
DV
883 * of re-init after reset.
884 */
dc1d0136 885 if (INTEL_INFO(dev)->gen > 5)
c6df39b5 886 intel_reset_gt_powersave(dev);
dd0a1aa1 887
20afbda2 888 intel_hpd_init(dev);
bcbc324a
DV
889 } else {
890 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
891 }
892
11ed50ec
BG
893 return 0;
894}
895
56550d94 896static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 897{
01a06850
DV
898 struct intel_device_info *intel_info =
899 (struct intel_device_info *) ent->driver_data;
900
d330a953 901 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
902 DRM_INFO("This hardware requires preliminary hardware support.\n"
903 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
904 return -ENODEV;
905 }
906
5fe49d86
CW
907 /* Only bind to function 0 of the device. Early generations
908 * used function 1 as a placeholder for multi-head. This causes
909 * us confusion instead, especially on the systems where both
910 * functions have the same PCI-ID!
911 */
912 if (PCI_FUNC(pdev->devfn))
913 return -ENODEV;
914
24986ee0 915 driver.driver_features &= ~(DRIVER_USE_AGP);
01a06850 916
dcdb1674 917 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
918}
919
920static void
921i915_pci_remove(struct pci_dev *pdev)
922{
923 struct drm_device *dev = pci_get_drvdata(pdev);
924
925 drm_put_dev(dev);
926}
927
84b79f8d 928static int i915_pm_suspend(struct device *dev)
112b715e 929{
84b79f8d
RW
930 struct pci_dev *pdev = to_pci_dev(dev);
931 struct drm_device *drm_dev = pci_get_drvdata(pdev);
112b715e 932
84b79f8d
RW
933 if (!drm_dev || !drm_dev->dev_private) {
934 dev_err(dev, "DRM not initialized, aborting suspend.\n");
935 return -ENODEV;
936 }
112b715e 937
5bcf719b
DA
938 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
939 return 0;
940
76c4b250
ID
941 return i915_drm_freeze(drm_dev);
942}
943
944static int i915_pm_suspend_late(struct device *dev)
945{
946 struct pci_dev *pdev = to_pci_dev(dev);
947 struct drm_device *drm_dev = pci_get_drvdata(pdev);
8abdc179 948 struct drm_i915_private *dev_priv = drm_dev->dev_private;
016970be 949 int ret;
76c4b250
ID
950
951 /*
952 * We have a suspedn ordering issue with the snd-hda driver also
953 * requiring our device to be power up. Due to the lack of a
954 * parent/child relationship we currently solve this with an late
955 * suspend hook.
956 *
957 * FIXME: This should be solved with a special hdmi sink device or
958 * similar so that power domains can be employed.
959 */
960 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
961 return 0;
112b715e 962
016970be 963 ret = intel_suspend_complete(dev_priv);
8abdc179 964
016970be
SK
965 if (ret)
966 DRM_ERROR("Suspend complete failed: %d\n", ret);
967 else {
968 pci_disable_device(pdev);
969 pci_set_power_state(pdev, PCI_D3hot);
970 }
cbda12d7 971
016970be 972 return ret;
cbda12d7
ZW
973}
974
76c4b250
ID
975static int i915_pm_resume_early(struct device *dev)
976{
977 struct pci_dev *pdev = to_pci_dev(dev);
978 struct drm_device *drm_dev = pci_get_drvdata(pdev);
979
980 return i915_resume_early(drm_dev);
981}
982
84b79f8d 983static int i915_pm_resume(struct device *dev)
cbda12d7 984{
84b79f8d
RW
985 struct pci_dev *pdev = to_pci_dev(dev);
986 struct drm_device *drm_dev = pci_get_drvdata(pdev);
987
988 return i915_resume(drm_dev);
cbda12d7
ZW
989}
990
84b79f8d 991static int i915_pm_freeze(struct device *dev)
cbda12d7 992{
84b79f8d
RW
993 struct pci_dev *pdev = to_pci_dev(dev);
994 struct drm_device *drm_dev = pci_get_drvdata(pdev);
995
996 if (!drm_dev || !drm_dev->dev_private) {
997 dev_err(dev, "DRM not initialized, aborting suspend.\n");
998 return -ENODEV;
999 }
1000
1001 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
1002}
1003
76c4b250
ID
1004static int i915_pm_thaw_early(struct device *dev)
1005{
1006 struct pci_dev *pdev = to_pci_dev(dev);
1007 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1008
1009 return i915_drm_thaw_early(drm_dev);
1010}
1011
84b79f8d 1012static int i915_pm_thaw(struct device *dev)
cbda12d7 1013{
84b79f8d
RW
1014 struct pci_dev *pdev = to_pci_dev(dev);
1015 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1016
1017 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
1018}
1019
84b79f8d 1020static int i915_pm_poweroff(struct device *dev)
cbda12d7 1021{
84b79f8d
RW
1022 struct pci_dev *pdev = to_pci_dev(dev);
1023 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 1024
61caf87c 1025 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
1026}
1027
ebc32824 1028static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
97bea207 1029{
414de7a0 1030 hsw_enable_pc8(dev_priv);
0ab9cfeb
ID
1031
1032 return 0;
97bea207
PZ
1033}
1034
016970be
SK
1035static int snb_resume_prepare(struct drm_i915_private *dev_priv,
1036 bool rpm_resume)
9a952a0d
PZ
1037{
1038 struct drm_device *dev = dev_priv->dev;
1039
016970be
SK
1040 if (rpm_resume)
1041 intel_init_pch_refclk(dev);
0ab9cfeb
ID
1042
1043 return 0;
9a952a0d
PZ
1044}
1045
016970be
SK
1046static int hsw_resume_prepare(struct drm_i915_private *dev_priv,
1047 bool rpm_resume)
97bea207 1048{
414de7a0 1049 hsw_disable_pc8(dev_priv);
0ab9cfeb
ID
1050
1051 return 0;
97bea207
PZ
1052}
1053
ddeea5b0
ID
1054/*
1055 * Save all Gunit registers that may be lost after a D3 and a subsequent
1056 * S0i[R123] transition. The list of registers needing a save/restore is
1057 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1058 * registers in the following way:
1059 * - Driver: saved/restored by the driver
1060 * - Punit : saved/restored by the Punit firmware
1061 * - No, w/o marking: no need to save/restore, since the register is R/O or
1062 * used internally by the HW in a way that doesn't depend
1063 * keeping the content across a suspend/resume.
1064 * - Debug : used for debugging
1065 *
1066 * We save/restore all registers marked with 'Driver', with the following
1067 * exceptions:
1068 * - Registers out of use, including also registers marked with 'Debug'.
1069 * These have no effect on the driver's operation, so we don't save/restore
1070 * them to reduce the overhead.
1071 * - Registers that are fully setup by an initialization function called from
1072 * the resume path. For example many clock gating and RPS/RC6 registers.
1073 * - Registers that provide the right functionality with their reset defaults.
1074 *
1075 * TODO: Except for registers that based on the above 3 criteria can be safely
1076 * ignored, we save/restore all others, practically treating the HW context as
1077 * a black-box for the driver. Further investigation is needed to reduce the
1078 * saved/restored registers even further, by following the same 3 criteria.
1079 */
1080static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1081{
1082 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1083 int i;
1084
1085 /* GAM 0x4000-0x4770 */
1086 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1087 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1088 s->arb_mode = I915_READ(ARB_MODE);
1089 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1090 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1091
1092 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1093 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1094
1095 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1096 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1097
1098 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1099 s->ecochk = I915_READ(GAM_ECOCHK);
1100 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1101 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1102
1103 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1104
1105 /* MBC 0x9024-0x91D0, 0x8500 */
1106 s->g3dctl = I915_READ(VLV_G3DCTL);
1107 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1108 s->mbctl = I915_READ(GEN6_MBCTL);
1109
1110 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1111 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1112 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1113 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1114 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1115 s->rstctl = I915_READ(GEN6_RSTCTL);
1116 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1117
1118 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1119 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1120 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1121 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1122 s->ecobus = I915_READ(ECOBUS);
1123 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1124 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1125 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1126 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1127 s->rcedata = I915_READ(VLV_RCEDATA);
1128 s->spare2gh = I915_READ(VLV_SPAREG2H);
1129
1130 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1131 s->gt_imr = I915_READ(GTIMR);
1132 s->gt_ier = I915_READ(GTIER);
1133 s->pm_imr = I915_READ(GEN6_PMIMR);
1134 s->pm_ier = I915_READ(GEN6_PMIER);
1135
1136 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1137 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1138
1139 /* GT SA CZ domain, 0x100000-0x138124 */
1140 s->tilectl = I915_READ(TILECTL);
1141 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1142 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1143 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1144 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1145
1146 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1147 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1148 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1149 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1150
1151 /*
1152 * Not saving any of:
1153 * DFT, 0x9800-0x9EC0
1154 * SARB, 0xB000-0xB1FC
1155 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1156 * PCI CFG
1157 */
1158}
1159
1160static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1161{
1162 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1163 u32 val;
1164 int i;
1165
1166 /* GAM 0x4000-0x4770 */
1167 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1168 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1169 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1170 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1171 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1172
1173 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1174 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1175
1176 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1177 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1178
1179 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1180 I915_WRITE(GAM_ECOCHK, s->ecochk);
1181 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1182 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1183
1184 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1185
1186 /* MBC 0x9024-0x91D0, 0x8500 */
1187 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1188 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1189 I915_WRITE(GEN6_MBCTL, s->mbctl);
1190
1191 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1192 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1193 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1194 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1195 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1196 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1197 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1198
1199 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1200 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1201 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1202 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1203 I915_WRITE(ECOBUS, s->ecobus);
1204 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1205 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1206 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1207 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1208 I915_WRITE(VLV_RCEDATA, s->rcedata);
1209 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1210
1211 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1212 I915_WRITE(GTIMR, s->gt_imr);
1213 I915_WRITE(GTIER, s->gt_ier);
1214 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1215 I915_WRITE(GEN6_PMIER, s->pm_ier);
1216
1217 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1218 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1219
1220 /* GT SA CZ domain, 0x100000-0x138124 */
1221 I915_WRITE(TILECTL, s->tilectl);
1222 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1223 /*
1224 * Preserve the GT allow wake and GFX force clock bit, they are not
1225 * be restored, as they are used to control the s0ix suspend/resume
1226 * sequence by the caller.
1227 */
1228 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1229 val &= VLV_GTLC_ALLOWWAKEREQ;
1230 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1231 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1232
1233 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1234 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1235 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1236 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1237
1238 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1239
1240 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1241 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1242 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1243 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1244}
1245
650ad970
ID
1246int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1247{
1248 u32 val;
1249 int err;
1250
1251 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1252 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1253
1254#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1255 /* Wait for a previous force-off to settle */
1256 if (force_on) {
8d4eee9c 1257 err = wait_for(!COND, 20);
650ad970
ID
1258 if (err) {
1259 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1260 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1261 return err;
1262 }
1263 }
1264
1265 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1266 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1267 if (force_on)
1268 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1269 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1270
1271 if (!force_on)
1272 return 0;
1273
8d4eee9c 1274 err = wait_for(COND, 20);
650ad970
ID
1275 if (err)
1276 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1277 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1278
1279 return err;
1280#undef COND
1281}
1282
ddeea5b0
ID
1283static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1284{
1285 u32 val;
1286 int err = 0;
1287
1288 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1289 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1290 if (allow)
1291 val |= VLV_GTLC_ALLOWWAKEREQ;
1292 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1293 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1294
1295#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1296 allow)
1297 err = wait_for(COND, 1);
1298 if (err)
1299 DRM_ERROR("timeout disabling GT waking\n");
1300 return err;
1301#undef COND
1302}
1303
1304static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1305 bool wait_for_on)
1306{
1307 u32 mask;
1308 u32 val;
1309 int err;
1310
1311 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1312 val = wait_for_on ? mask : 0;
1313#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1314 if (COND)
1315 return 0;
1316
1317 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1318 wait_for_on ? "on" : "off",
1319 I915_READ(VLV_GTLC_PW_STATUS));
1320
1321 /*
1322 * RC6 transitioning can be delayed up to 2 msec (see
1323 * valleyview_enable_rps), use 3 msec for safety.
1324 */
1325 err = wait_for(COND, 3);
1326 if (err)
1327 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1328 wait_for_on ? "on" : "off");
1329
1330 return err;
1331#undef COND
1332}
1333
1334static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1335{
1336 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1337 return;
1338
1339 DRM_ERROR("GT register access while GT waking disabled\n");
1340 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1341}
1342
ebc32824 1343static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
1344{
1345 u32 mask;
1346 int err;
1347
1348 /*
1349 * Bspec defines the following GT well on flags as debug only, so
1350 * don't treat them as hard failures.
1351 */
1352 (void)vlv_wait_for_gt_wells(dev_priv, false);
1353
1354 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1355 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1356
1357 vlv_check_no_gt_access(dev_priv);
1358
1359 err = vlv_force_gfx_clock(dev_priv, true);
1360 if (err)
1361 goto err1;
1362
1363 err = vlv_allow_gt_wake(dev_priv, false);
1364 if (err)
1365 goto err2;
1366 vlv_save_gunit_s0ix_state(dev_priv);
1367
1368 err = vlv_force_gfx_clock(dev_priv, false);
1369 if (err)
1370 goto err2;
1371
1372 return 0;
1373
1374err2:
1375 /* For safety always re-enable waking and disable gfx clock forcing */
1376 vlv_allow_gt_wake(dev_priv, true);
1377err1:
1378 vlv_force_gfx_clock(dev_priv, false);
1379
1380 return err;
1381}
1382
016970be
SK
1383static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1384 bool rpm_resume)
ddeea5b0
ID
1385{
1386 struct drm_device *dev = dev_priv->dev;
1387 int err;
1388 int ret;
1389
1390 /*
1391 * If any of the steps fail just try to continue, that's the best we
1392 * can do at this point. Return the first error code (which will also
1393 * leave RPM permanently disabled).
1394 */
1395 ret = vlv_force_gfx_clock(dev_priv, true);
1396
1397 vlv_restore_gunit_s0ix_state(dev_priv);
1398
1399 err = vlv_allow_gt_wake(dev_priv, true);
1400 if (!ret)
1401 ret = err;
1402
1403 err = vlv_force_gfx_clock(dev_priv, false);
1404 if (!ret)
1405 ret = err;
1406
1407 vlv_check_no_gt_access(dev_priv);
1408
016970be
SK
1409 if (rpm_resume) {
1410 intel_init_clock_gating(dev);
1411 i915_gem_restore_fences(dev);
1412 }
ddeea5b0
ID
1413
1414 return ret;
1415}
1416
97bea207 1417static int intel_runtime_suspend(struct device *device)
8a187455
PZ
1418{
1419 struct pci_dev *pdev = to_pci_dev(device);
1420 struct drm_device *dev = pci_get_drvdata(pdev);
1421 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1422 int ret;
8a187455 1423
aeab0b5a 1424 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
c6df39b5
ID
1425 return -ENODEV;
1426
604effb7
ID
1427 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1428 return -ENODEV;
1429
e998c40f 1430 assert_force_wake_inactive(dev_priv);
8a187455
PZ
1431
1432 DRM_DEBUG_KMS("Suspending device\n");
1433
d6102977
ID
1434 /*
1435 * We could deadlock here in case another thread holding struct_mutex
1436 * calls RPM suspend concurrently, since the RPM suspend will wait
1437 * first for this RPM suspend to finish. In this case the concurrent
1438 * RPM resume will be followed by its RPM suspend counterpart. Still
1439 * for consistency return -EAGAIN, which will reschedule this suspend.
1440 */
1441 if (!mutex_trylock(&dev->struct_mutex)) {
1442 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1443 /*
1444 * Bump the expiration timestamp, otherwise the suspend won't
1445 * be rescheduled.
1446 */
1447 pm_runtime_mark_last_busy(device);
1448
1449 return -EAGAIN;
1450 }
1451 /*
1452 * We are safe here against re-faults, since the fault handler takes
1453 * an RPM reference.
1454 */
1455 i915_gem_release_all_mmaps(dev_priv);
1456 mutex_unlock(&dev->struct_mutex);
1457
9486db61
ID
1458 /*
1459 * rps.work can't be rearmed here, since we get here only after making
1460 * sure the GPU is idle and the RPS freq is set to the minimum. See
1461 * intel_mark_idle().
1462 */
1463 cancel_work_sync(&dev_priv->rps.work);
b5478bcd
ID
1464 intel_runtime_pm_disable_interrupts(dev);
1465
ebc32824 1466 ret = intel_suspend_complete(dev_priv);
0ab9cfeb
ID
1467 if (ret) {
1468 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1469 intel_runtime_pm_restore_interrupts(dev);
1470
1471 return ret;
1472 }
a8a8bd54 1473
16a3d6ef 1474 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
8a187455 1475 dev_priv->pm.suspended = true;
1fb2362b
KCA
1476
1477 /*
c8a0bd42
PZ
1478 * FIXME: We really should find a document that references the arguments
1479 * used below!
1fb2362b 1480 */
c8a0bd42
PZ
1481 if (IS_HASWELL(dev)) {
1482 /*
1483 * current versions of firmware which depend on this opregion
1484 * notification have repurposed the D1 definition to mean
1485 * "runtime suspended" vs. what you would normally expect (D3)
1486 * to distinguish it from notifications that might be sent via
1487 * the suspend path.
1488 */
1489 intel_opregion_notify_adapter(dev, PCI_D1);
1490 } else {
1491 /*
1492 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1493 * being detected, and the call we do at intel_runtime_resume()
1494 * won't be able to restore them. Since PCI_D3hot matches the
1495 * actual specification and appears to be working, use it. Let's
1496 * assume the other non-Haswell platforms will stay the same as
1497 * Broadwell.
1498 */
1499 intel_opregion_notify_adapter(dev, PCI_D3hot);
1500 }
8a187455 1501
a8a8bd54 1502 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
1503 return 0;
1504}
1505
97bea207 1506static int intel_runtime_resume(struct device *device)
8a187455
PZ
1507{
1508 struct pci_dev *pdev = to_pci_dev(device);
1509 struct drm_device *dev = pci_get_drvdata(pdev);
1510 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1511 int ret;
8a187455 1512
604effb7
ID
1513 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1514 return -ENODEV;
8a187455
PZ
1515
1516 DRM_DEBUG_KMS("Resuming device\n");
1517
cd2e9e90 1518 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
1519 dev_priv->pm.suspended = false;
1520
016970be 1521 ret = intel_resume_prepare(dev_priv, true);
0ab9cfeb
ID
1522 /*
1523 * No point of rolling back things in case of an error, as the best
1524 * we can do is to hope that things will still work (and disable RPM).
1525 */
92b806d3
ID
1526 i915_gem_init_swizzling(dev);
1527 gen6_update_ring_freq(dev);
1528
b5478bcd 1529 intel_runtime_pm_restore_interrupts(dev);
9486db61 1530 intel_reset_gt_powersave(dev);
b5478bcd 1531
0ab9cfeb
ID
1532 if (ret)
1533 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1534 else
1535 DRM_DEBUG_KMS("Device resumed\n");
1536
1537 return ret;
8a187455
PZ
1538}
1539
016970be
SK
1540/*
1541 * This function implements common functionality of runtime and system
1542 * suspend sequence.
1543 */
ebc32824
SK
1544static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1545{
1546 struct drm_device *dev = dev_priv->dev;
1547 int ret;
1548
604effb7 1549 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ebc32824 1550 ret = hsw_suspend_complete(dev_priv);
604effb7 1551 else if (IS_VALLEYVIEW(dev))
ebc32824 1552 ret = vlv_suspend_complete(dev_priv);
604effb7
ID
1553 else
1554 ret = 0;
ebc32824
SK
1555
1556 return ret;
1557}
1558
016970be
SK
1559/*
1560 * This function implements common functionality of runtime and system
1561 * resume sequence. Variable rpm_resume used for implementing different
1562 * code paths.
1563 */
1564static int intel_resume_prepare(struct drm_i915_private *dev_priv,
1565 bool rpm_resume)
ebc32824
SK
1566{
1567 struct drm_device *dev = dev_priv->dev;
1568 int ret;
1569
604effb7 1570 if (IS_GEN6(dev))
016970be 1571 ret = snb_resume_prepare(dev_priv, rpm_resume);
604effb7 1572 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
016970be 1573 ret = hsw_resume_prepare(dev_priv, rpm_resume);
604effb7 1574 else if (IS_VALLEYVIEW(dev))
016970be 1575 ret = vlv_resume_prepare(dev_priv, rpm_resume);
604effb7
ID
1576 else
1577 ret = 0;
ebc32824
SK
1578
1579 return ret;
1580}
1581
b4b78d12 1582static const struct dev_pm_ops i915_pm_ops = {
0206e353 1583 .suspend = i915_pm_suspend,
76c4b250
ID
1584 .suspend_late = i915_pm_suspend_late,
1585 .resume_early = i915_pm_resume_early,
0206e353
AJ
1586 .resume = i915_pm_resume,
1587 .freeze = i915_pm_freeze,
76c4b250 1588 .thaw_early = i915_pm_thaw_early,
0206e353
AJ
1589 .thaw = i915_pm_thaw,
1590 .poweroff = i915_pm_poweroff,
76c4b250 1591 .restore_early = i915_pm_resume_early,
0206e353 1592 .restore = i915_pm_resume,
97bea207
PZ
1593 .runtime_suspend = intel_runtime_suspend,
1594 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
1595};
1596
78b68556 1597static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1598 .fault = i915_gem_fault,
ab00b3e5
JB
1599 .open = drm_gem_vm_open,
1600 .close = drm_gem_vm_close,
de151cf6
JB
1601};
1602
e08e96de
AV
1603static const struct file_operations i915_driver_fops = {
1604 .owner = THIS_MODULE,
1605 .open = drm_open,
1606 .release = drm_release,
1607 .unlocked_ioctl = drm_ioctl,
1608 .mmap = drm_gem_mmap,
1609 .poll = drm_poll,
e08e96de
AV
1610 .read = drm_read,
1611#ifdef CONFIG_COMPAT
1612 .compat_ioctl = i915_compat_ioctl,
1613#endif
1614 .llseek = noop_llseek,
1615};
1616
1da177e4 1617static struct drm_driver driver = {
0c54781b
MW
1618 /* Don't use MTRRs here; the Xserver or userspace app should
1619 * deal with them for Intel hardware.
792d2b9a 1620 */
673a394b 1621 .driver_features =
24986ee0 1622 DRIVER_USE_AGP |
10ba5012
KH
1623 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1624 DRIVER_RENDER,
22eae947 1625 .load = i915_driver_load,
ba8bbcf6 1626 .unload = i915_driver_unload,
673a394b 1627 .open = i915_driver_open,
22eae947
DA
1628 .lastclose = i915_driver_lastclose,
1629 .preclose = i915_driver_preclose,
673a394b 1630 .postclose = i915_driver_postclose,
915b4d11 1631 .set_busid = drm_pci_set_busid,
d8e29209
RW
1632
1633 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1634 .suspend = i915_suspend,
76c4b250 1635 .resume = i915_resume_legacy,
d8e29209 1636
cda17380 1637 .device_is_agp = i915_driver_device_is_agp,
7c1c2871
DA
1638 .master_create = i915_master_create,
1639 .master_destroy = i915_master_destroy,
955b12de 1640#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1641 .debugfs_init = i915_debugfs_init,
1642 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1643#endif
673a394b 1644 .gem_free_object = i915_gem_free_object,
de151cf6 1645 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1646
1647 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1648 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1649 .gem_prime_export = i915_gem_prime_export,
1650 .gem_prime_import = i915_gem_prime_import,
1651
ff72145b
DA
1652 .dumb_create = i915_gem_dumb_create,
1653 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 1654 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 1655 .ioctls = i915_ioctls,
e08e96de 1656 .fops = &i915_driver_fops,
22eae947
DA
1657 .name = DRIVER_NAME,
1658 .desc = DRIVER_DESC,
1659 .date = DRIVER_DATE,
1660 .major = DRIVER_MAJOR,
1661 .minor = DRIVER_MINOR,
1662 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1663};
1664
8410ea3b
DA
1665static struct pci_driver i915_pci_driver = {
1666 .name = DRIVER_NAME,
1667 .id_table = pciidlist,
1668 .probe = i915_pci_probe,
1669 .remove = i915_pci_remove,
1670 .driver.pm = &i915_pm_ops,
1671};
1672
1da177e4
LT
1673static int __init i915_init(void)
1674{
1675 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1676
1677 /*
1678 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1679 * explicitly disabled with the module pararmeter.
1680 *
1681 * Otherwise, just follow the parameter (defaulting to off).
1682 *
1683 * Allow optional vga_text_mode_force boot option to override
1684 * the default behavior.
1685 */
1686#if defined(CONFIG_DRM_I915_KMS)
d330a953 1687 if (i915.modeset != 0)
79e53945
JB
1688 driver.driver_features |= DRIVER_MODESET;
1689#endif
d330a953 1690 if (i915.modeset == 1)
79e53945
JB
1691 driver.driver_features |= DRIVER_MODESET;
1692
1693#ifdef CONFIG_VGA_CONSOLE
d330a953 1694 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
1695 driver.driver_features &= ~DRIVER_MODESET;
1696#endif
1697
b30324ad 1698 if (!(driver.driver_features & DRIVER_MODESET)) {
3885c6bb 1699 driver.get_vblank_timestamp = NULL;
b30324ad
DV
1700#ifndef CONFIG_DRM_I915_UMS
1701 /* Silently fail loading to not upset userspace. */
c9cd7b65 1702 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
b30324ad
DV
1703 return 0;
1704#endif
1705 }
3885c6bb 1706
8410ea3b 1707 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1708}
1709
1710static void __exit i915_exit(void)
1711{
b33ecdd1
DV
1712#ifndef CONFIG_DRM_I915_UMS
1713 if (!(driver.driver_features & DRIVER_MODESET))
1714 return; /* Never loaded a driver. */
1715#endif
1716
8410ea3b 1717 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1718}
1719
1720module_init(i915_init);
1721module_exit(i915_exit);
1722
0a6d1631 1723MODULE_AUTHOR("Tungsten Graphics, Inc.");
1eab9234 1724MODULE_AUTHOR("Intel Corporation");
0a6d1631 1725
b5e89ed5 1726MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1727MODULE_LICENSE("GPL and additional rights");
This page took 1.890085 seconds and 5 git commands to generate.