drm/i915: disable power wells on suspend
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
760285e7
DH
31#include <drm/drmP.h>
32#include <drm/i915_drm.h>
1da177e4 33#include "i915_drv.h"
990bbdad 34#include "i915_trace.h"
f49f0586 35#include "intel_drv.h"
1da177e4 36
79e53945 37#include <linux/console.h>
e0cd3608 38#include <linux/module.h>
d6102977 39#include <linux/pm_runtime.h>
760285e7 40#include <drm/drm_crtc_helper.h>
79e53945 41
112b715e
KH
42static struct drm_driver driver;
43
a57c774a
AK
44#define GEN_DEFAULT_PIPEOFFSETS \
45 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
46 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
47 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
48 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
49 .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET }, \
50 .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET }, \
51 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
52
84fd4f4e
RB
53#define GEN_CHV_PIPEOFFSETS \
54 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
55 CHV_PIPE_C_OFFSET }, \
56 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
57 CHV_TRANSCODER_C_OFFSET, }, \
58 .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET, \
59 CHV_DPLL_C_OFFSET }, \
60 .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET, \
61 CHV_DPLL_C_MD_OFFSET }, \
62 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
63 CHV_PALETTE_C_OFFSET }
a57c774a 64
5efb3e28
VS
65#define CURSOR_OFFSETS \
66 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
67
68#define IVB_CURSOR_OFFSETS \
69 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
70
9a7e8492 71static const struct intel_device_info intel_i830_info = {
7eb552ae 72 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 73 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 74 .ring_mask = RENDER_RING,
a57c774a 75 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 76 CURSOR_OFFSETS,
cfdf1fa2
KH
77};
78
9a7e8492 79static const struct intel_device_info intel_845g_info = {
7eb552ae 80 .gen = 2, .num_pipes = 1,
31578148 81 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 82 .ring_mask = RENDER_RING,
a57c774a 83 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 84 CURSOR_OFFSETS,
cfdf1fa2
KH
85};
86
9a7e8492 87static const struct intel_device_info intel_i85x_info = {
7eb552ae 88 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 89 .cursor_needs_physical = 1,
31578148 90 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 91 .has_fbc = 1,
73ae478c 92 .ring_mask = RENDER_RING,
a57c774a 93 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 94 CURSOR_OFFSETS,
cfdf1fa2
KH
95};
96
9a7e8492 97static const struct intel_device_info intel_i865g_info = {
7eb552ae 98 .gen = 2, .num_pipes = 1,
31578148 99 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 100 .ring_mask = RENDER_RING,
a57c774a 101 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 102 CURSOR_OFFSETS,
cfdf1fa2
KH
103};
104
9a7e8492 105static const struct intel_device_info intel_i915g_info = {
7eb552ae 106 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 107 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 108 .ring_mask = RENDER_RING,
a57c774a 109 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 110 CURSOR_OFFSETS,
cfdf1fa2 111};
9a7e8492 112static const struct intel_device_info intel_i915gm_info = {
7eb552ae 113 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 114 .cursor_needs_physical = 1,
31578148 115 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 116 .supports_tv = 1,
fd70d52a 117 .has_fbc = 1,
73ae478c 118 .ring_mask = RENDER_RING,
a57c774a 119 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 120 CURSOR_OFFSETS,
cfdf1fa2 121};
9a7e8492 122static const struct intel_device_info intel_i945g_info = {
7eb552ae 123 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 124 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 125 .ring_mask = RENDER_RING,
a57c774a 126 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 127 CURSOR_OFFSETS,
cfdf1fa2 128};
9a7e8492 129static const struct intel_device_info intel_i945gm_info = {
7eb552ae 130 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 131 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 132 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 133 .supports_tv = 1,
fd70d52a 134 .has_fbc = 1,
73ae478c 135 .ring_mask = RENDER_RING,
a57c774a 136 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 137 CURSOR_OFFSETS,
cfdf1fa2
KH
138};
139
9a7e8492 140static const struct intel_device_info intel_i965g_info = {
7eb552ae 141 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 142 .has_hotplug = 1,
31578148 143 .has_overlay = 1,
73ae478c 144 .ring_mask = RENDER_RING,
a57c774a 145 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 146 CURSOR_OFFSETS,
cfdf1fa2
KH
147};
148
9a7e8492 149static const struct intel_device_info intel_i965gm_info = {
7eb552ae 150 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 151 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 152 .has_overlay = 1,
a6c45cf0 153 .supports_tv = 1,
73ae478c 154 .ring_mask = RENDER_RING,
a57c774a 155 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 156 CURSOR_OFFSETS,
cfdf1fa2
KH
157};
158
9a7e8492 159static const struct intel_device_info intel_g33_info = {
7eb552ae 160 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 161 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 162 .has_overlay = 1,
73ae478c 163 .ring_mask = RENDER_RING,
a57c774a 164 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 165 CURSOR_OFFSETS,
cfdf1fa2
KH
166};
167
9a7e8492 168static const struct intel_device_info intel_g45_info = {
7eb552ae 169 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 170 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 171 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 172 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 173 CURSOR_OFFSETS,
cfdf1fa2
KH
174};
175
9a7e8492 176static const struct intel_device_info intel_gm45_info = {
7eb552ae 177 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 178 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 179 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 180 .supports_tv = 1,
73ae478c 181 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 182 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 183 CURSOR_OFFSETS,
cfdf1fa2
KH
184};
185
9a7e8492 186static const struct intel_device_info intel_pineview_info = {
7eb552ae 187 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 188 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 189 .has_overlay = 1,
a57c774a 190 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 191 CURSOR_OFFSETS,
cfdf1fa2
KH
192};
193
9a7e8492 194static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 195 .gen = 5, .num_pipes = 2,
5a117db7 196 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 197 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 198 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 199 CURSOR_OFFSETS,
cfdf1fa2
KH
200};
201
9a7e8492 202static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 203 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 204 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 205 .has_fbc = 1,
73ae478c 206 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 207 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 208 CURSOR_OFFSETS,
cfdf1fa2
KH
209};
210
9a7e8492 211static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 212 .gen = 6, .num_pipes = 2,
c96c3a8c 213 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 214 .has_fbc = 1,
73ae478c 215 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 216 .has_llc = 1,
a57c774a 217 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 218 CURSOR_OFFSETS,
f6e450a6
EA
219};
220
9a7e8492 221static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 222 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 223 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 224 .has_fbc = 1,
73ae478c 225 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 226 .has_llc = 1,
a57c774a 227 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 228 CURSOR_OFFSETS,
a13e4093
EA
229};
230
219f4fdb
BW
231#define GEN7_FEATURES \
232 .gen = 7, .num_pipes = 3, \
233 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 234 .has_fbc = 1, \
73ae478c 235 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 236 .has_llc = 1
219f4fdb 237
c76b615c 238static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
239 GEN7_FEATURES,
240 .is_ivybridge = 1,
a57c774a 241 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 242 IVB_CURSOR_OFFSETS,
c76b615c
JB
243};
244
245static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
246 GEN7_FEATURES,
247 .is_ivybridge = 1,
248 .is_mobile = 1,
a57c774a 249 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 250 IVB_CURSOR_OFFSETS,
c76b615c
JB
251};
252
999bcdea
BW
253static const struct intel_device_info intel_ivybridge_q_info = {
254 GEN7_FEATURES,
255 .is_ivybridge = 1,
256 .num_pipes = 0, /* legal, last one wins */
a57c774a 257 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 258 IVB_CURSOR_OFFSETS,
999bcdea
BW
259};
260
70a3eb7a 261static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
262 GEN7_FEATURES,
263 .is_mobile = 1,
264 .num_pipes = 2,
70a3eb7a 265 .is_valleyview = 1,
fba5d532 266 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 267 .has_fbc = 0, /* legal, last one wins */
30ccd964 268 .has_llc = 0, /* legal, last one wins */
a57c774a 269 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 270 CURSOR_OFFSETS,
70a3eb7a
JB
271};
272
273static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
274 GEN7_FEATURES,
275 .num_pipes = 2,
70a3eb7a 276 .is_valleyview = 1,
fba5d532 277 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 278 .has_fbc = 0, /* legal, last one wins */
30ccd964 279 .has_llc = 0, /* legal, last one wins */
a57c774a 280 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 281 CURSOR_OFFSETS,
70a3eb7a
JB
282};
283
4cae9ae0 284static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
285 GEN7_FEATURES,
286 .is_haswell = 1,
dd93be58 287 .has_ddi = 1,
30568c45 288 .has_fpga_dbg = 1,
73ae478c 289 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 290 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 291 IVB_CURSOR_OFFSETS,
4cae9ae0
ED
292};
293
294static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
295 GEN7_FEATURES,
296 .is_haswell = 1,
297 .is_mobile = 1,
dd93be58 298 .has_ddi = 1,
30568c45 299 .has_fpga_dbg = 1,
73ae478c 300 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 301 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 302 IVB_CURSOR_OFFSETS,
c76b615c
JB
303};
304
4d4dead6 305static const struct intel_device_info intel_broadwell_d_info = {
4b30553d 306 .gen = 8, .num_pipes = 3,
4d4dead6
BW
307 .need_gfx_hws = 1, .has_hotplug = 1,
308 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
309 .has_llc = 1,
310 .has_ddi = 1,
8f94d24b 311 .has_fbc = 1,
a57c774a 312 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 313 IVB_CURSOR_OFFSETS,
4d4dead6
BW
314};
315
316static const struct intel_device_info intel_broadwell_m_info = {
4b30553d 317 .gen = 8, .is_mobile = 1, .num_pipes = 3,
4d4dead6
BW
318 .need_gfx_hws = 1, .has_hotplug = 1,
319 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
320 .has_llc = 1,
321 .has_ddi = 1,
8f94d24b 322 .has_fbc = 1,
a57c774a 323 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 324 IVB_CURSOR_OFFSETS,
4d4dead6
BW
325};
326
fd3c269f
ZY
327static const struct intel_device_info intel_broadwell_gt3d_info = {
328 .gen = 8, .num_pipes = 3,
329 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 330 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
331 .has_llc = 1,
332 .has_ddi = 1,
333 .has_fbc = 1,
334 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 335 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
336};
337
338static const struct intel_device_info intel_broadwell_gt3m_info = {
339 .gen = 8, .is_mobile = 1, .num_pipes = 3,
340 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 341 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
342 .has_llc = 1,
343 .has_ddi = 1,
344 .has_fbc = 1,
345 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 346 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
347};
348
7d87a7f7
VS
349static const struct intel_device_info intel_cherryview_info = {
350 .is_preliminary = 1,
07fddb14 351 .gen = 8, .num_pipes = 3,
7d87a7f7
VS
352 .need_gfx_hws = 1, .has_hotplug = 1,
353 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
354 .is_valleyview = 1,
355 .display_mmio_offset = VLV_DISPLAY_BASE,
84fd4f4e 356 GEN_CHV_PIPEOFFSETS,
5efb3e28 357 CURSOR_OFFSETS,
7d87a7f7
VS
358};
359
a0a18075
JB
360/*
361 * Make sure any device matches here are from most specific to most
362 * general. For example, since the Quanta match is based on the subsystem
363 * and subvendor IDs, we need it to come before the more general IVB
364 * PCI ID matches, otherwise we'll use the wrong info struct above.
365 */
366#define INTEL_PCI_IDS \
367 INTEL_I830_IDS(&intel_i830_info), \
368 INTEL_I845G_IDS(&intel_845g_info), \
369 INTEL_I85X_IDS(&intel_i85x_info), \
370 INTEL_I865G_IDS(&intel_i865g_info), \
371 INTEL_I915G_IDS(&intel_i915g_info), \
372 INTEL_I915GM_IDS(&intel_i915gm_info), \
373 INTEL_I945G_IDS(&intel_i945g_info), \
374 INTEL_I945GM_IDS(&intel_i945gm_info), \
375 INTEL_I965G_IDS(&intel_i965g_info), \
376 INTEL_G33_IDS(&intel_g33_info), \
377 INTEL_I965GM_IDS(&intel_i965gm_info), \
378 INTEL_GM45_IDS(&intel_gm45_info), \
379 INTEL_G45_IDS(&intel_g45_info), \
380 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
381 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
382 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
383 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
384 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
385 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
386 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
387 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
388 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
389 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
390 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
4d4dead6 391 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
fd3c269f
ZY
392 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
393 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
394 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
7d87a7f7
VS
395 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
396 INTEL_CHV_IDS(&intel_cherryview_info)
a0a18075 397
6103da0d 398static const struct pci_device_id pciidlist[] = { /* aka */
a0a18075 399 INTEL_PCI_IDS,
49ae35f2 400 {0, 0, 0}
1da177e4
LT
401};
402
79e53945
JB
403#if defined(CONFIG_DRM_I915_KMS)
404MODULE_DEVICE_TABLE(pci, pciidlist);
405#endif
406
0206e353 407void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
408{
409 struct drm_i915_private *dev_priv = dev->dev_private;
bcdb72ac 410 struct pci_dev *pch = NULL;
3bad0781 411
ce1bb329
BW
412 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
413 * (which really amounts to a PCH but no South Display).
414 */
415 if (INTEL_INFO(dev)->num_pipes == 0) {
416 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
417 return;
418 }
419
3bad0781
ZW
420 /*
421 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
422 * make graphics device passthrough work easy for VMM, that only
423 * need to expose ISA bridge to let driver know the real hardware
424 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
425 *
426 * In some virtualized environments (e.g. XEN), there is irrelevant
427 * ISA bridge in the system. To work reliably, we should scan trhough
428 * all the ISA bridge devices and check for the first match, instead
429 * of only checking the first one.
3bad0781 430 */
bcdb72ac 431 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
3bad0781 432 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
bcdb72ac 433 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 434 dev_priv->pch_id = id;
3bad0781 435
90711d50
JB
436 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
437 dev_priv->pch_type = PCH_IBX;
438 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 439 WARN_ON(!IS_GEN5(dev));
90711d50 440 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
441 dev_priv->pch_type = PCH_CPT;
442 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 443 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
444 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
445 /* PantherPoint is CPT compatible */
446 dev_priv->pch_type = PCH_CPT;
492ab669 447 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 448 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
449 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
450 dev_priv->pch_type = PCH_LPT;
451 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
7fcb83cd 452 WARN_ON(!IS_HASWELL(dev));
08e1413d 453 WARN_ON(IS_ULT(dev));
018f52c9
PZ
454 } else if (IS_BROADWELL(dev)) {
455 dev_priv->pch_type = PCH_LPT;
456 dev_priv->pch_id =
457 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
458 DRM_DEBUG_KMS("This is Broadwell, assuming "
459 "LynxPoint LP PCH\n");
e76e0634
BW
460 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
461 dev_priv->pch_type = PCH_LPT;
462 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
463 WARN_ON(!IS_HASWELL(dev));
464 WARN_ON(!IS_ULT(dev));
bcdb72ac
ID
465 } else
466 continue;
467
6a9c4b35 468 break;
3bad0781 469 }
3bad0781 470 }
6a9c4b35 471 if (!pch)
bcdb72ac
ID
472 DRM_DEBUG_KMS("No PCH found.\n");
473
474 pci_dev_put(pch);
3bad0781
ZW
475}
476
2911a35b
BW
477bool i915_semaphore_is_enabled(struct drm_device *dev)
478{
479 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 480 return false;
2911a35b 481
d330a953
JN
482 if (i915.semaphores >= 0)
483 return i915.semaphores;
2911a35b 484
c923facd
JN
485 /* Until we get further testing... */
486 if (IS_GEN8(dev))
487 return false;
488
59de3295 489#ifdef CONFIG_INTEL_IOMMU
2911a35b 490 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
491 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
492 return false;
493#endif
2911a35b 494
a08acaf2 495 return true;
2911a35b
BW
496}
497
84b79f8d 498static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 499{
61caf87c 500 struct drm_i915_private *dev_priv = dev->dev_private;
24576d23 501 struct drm_crtc *crtc;
61caf87c 502
8a187455
PZ
503 intel_runtime_pm_get(dev_priv);
504
b8efb17b
ZR
505 /* ignore lid events during suspend */
506 mutex_lock(&dev_priv->modeset_restore_lock);
507 dev_priv->modeset_restore = MODESET_SUSPENDED;
508 mutex_unlock(&dev_priv->modeset_restore_lock);
509
c67a470b
PZ
510 /* We do a lot of poking in a lot of registers, make sure they work
511 * properly. */
da7e29bd 512 intel_display_set_init_power(dev_priv, true);
cb10799c 513
5bcf719b
DA
514 drm_kms_helper_poll_disable(dev);
515
ba8bbcf6 516 pci_save_state(dev->pdev);
ba8bbcf6 517
5669fcac 518 /* If KMS is active, we do the leavevt stuff here */
226485e9 519 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
db1b76ca
DV
520 int error;
521
45c5f202 522 error = i915_gem_suspend(dev);
84b79f8d 523 if (error) {
226485e9 524 dev_err(&dev->pdev->dev,
84b79f8d
RW
525 "GEM idle failed, resume might fail\n");
526 return error;
527 }
a261b246 528
226485e9 529 drm_irq_uninstall(dev);
15239099 530 dev_priv->enable_hotplug_processing = false;
fe5b1886
ID
531
532 intel_disable_gt_powersave(dev);
533
24576d23
JB
534 /*
535 * Disable CRTCs directly since we want to preserve sw state
536 * for _thaw.
537 */
6e9f798d 538 drm_modeset_lock_all(dev);
f7ef3fa7 539 for_each_crtc(dev, crtc) {
24576d23 540 dev_priv->display.crtc_disable(crtc);
f7ef3fa7 541 }
6e9f798d 542 drm_modeset_unlock_all(dev);
7d708ee4
ID
543
544 intel_modeset_suspend_hw(dev);
5669fcac
JB
545 }
546
828c7908
BW
547 i915_gem_suspend_gtt_mappings(dev);
548
9e06dd39
JB
549 i915_save_state(dev);
550
44834a67 551 intel_opregion_fini(dev);
28d85cd3 552 intel_uncore_fini(dev);
8ee1c3db 553
3fa016a0 554 console_lock();
b6f3eff7 555 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
3fa016a0
DA
556 console_unlock();
557
62d5d69b
MK
558 dev_priv->suspend_count++;
559
85e90679
KCA
560 intel_display_set_init_power(dev_priv, false);
561
61caf87c 562 return 0;
84b79f8d
RW
563}
564
6a9ee8af 565int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
566{
567 int error;
568
569 if (!dev || !dev->dev_private) {
570 DRM_ERROR("dev: %p\n", dev);
571 DRM_ERROR("DRM not initialized, aborting suspend.\n");
572 return -ENODEV;
573 }
574
575 if (state.event == PM_EVENT_PRETHAW)
576 return 0;
577
5bcf719b
DA
578
579 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
580 return 0;
6eecba33 581
84b79f8d
RW
582 error = i915_drm_freeze(dev);
583 if (error)
584 return error;
585
b932ccb5
DA
586 if (state.event == PM_EVENT_SUSPEND) {
587 /* Shut down the device */
588 pci_disable_device(dev->pdev);
589 pci_set_power_state(dev->pdev, PCI_D3hot);
590 }
ba8bbcf6
JB
591
592 return 0;
593}
594
073f34d9
JB
595void intel_console_resume(struct work_struct *work)
596{
597 struct drm_i915_private *dev_priv =
598 container_of(work, struct drm_i915_private,
599 console_resume_work);
600 struct drm_device *dev = dev_priv->dev;
601
602 console_lock();
b6f3eff7 603 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
073f34d9
JB
604 console_unlock();
605}
606
76c4b250 607static int i915_drm_thaw_early(struct drm_device *dev)
ba8bbcf6 608{
5669fcac 609 struct drm_i915_private *dev_priv = dev->dev_private;
8ee1c3db 610
c9f7fbf9 611 intel_uncore_early_sanitize(dev);
9d49c0ef 612 intel_uncore_sanitize(dev);
76c4b250
ID
613 intel_power_domains_init_hw(dev_priv);
614
615 return 0;
616}
617
618static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
619{
620 struct drm_i915_private *dev_priv = dev->dev_private;
9d49c0ef
PZ
621
622 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
623 restore_gtt_mappings) {
624 mutex_lock(&dev->struct_mutex);
625 i915_gem_restore_gtt_mappings(dev);
626 mutex_unlock(&dev->struct_mutex);
627 }
628
61caf87c 629 i915_restore_state(dev);
44834a67 630 intel_opregion_setup(dev);
61caf87c 631
5669fcac
JB
632 /* KMS EnterVT equivalent */
633 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
dde86e2d 634 intel_init_pch_refclk(dev);
754970ee 635 drm_mode_config_reset(dev);
1833b134 636
5669fcac 637 mutex_lock(&dev->struct_mutex);
074c6ada
CW
638 if (i915_gem_init_hw(dev)) {
639 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
640 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
641 }
5669fcac 642 mutex_unlock(&dev->struct_mutex);
226485e9 643
15239099 644 /* We need working interrupts for modeset enabling ... */
bb0f1b5c 645 drm_irq_install(dev, dev->pdev->irq);
15239099 646
1833b134 647 intel_modeset_init_hw(dev);
24576d23
JB
648
649 drm_modeset_lock_all(dev);
650 intel_modeset_setup_hw_state(dev, true);
651 drm_modeset_unlock_all(dev);
15239099
DV
652
653 /*
654 * ... but also need to make sure that hotplug processing
655 * doesn't cause havoc. Like in the driver load code we don't
656 * bother with the tiny race here where we might loose hotplug
657 * notifications.
658 * */
20afbda2 659 intel_hpd_init(dev);
15239099 660 dev_priv->enable_hotplug_processing = true;
bb60b969 661 /* Config may have changed between suspend and resume */
1ff74cf1 662 drm_helper_hpd_irq_event(dev);
d5bb081b 663 }
1daed3fb 664
44834a67
CW
665 intel_opregion_init(dev);
666
073f34d9
JB
667 /*
668 * The console lock can be pretty contented on resume due
669 * to all the printk activity. Try to keep it out of the hot
670 * path of resume if possible.
671 */
672 if (console_trylock()) {
b6f3eff7 673 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
073f34d9
JB
674 console_unlock();
675 } else {
676 schedule_work(&dev_priv->console_resume_work);
677 }
678
b8efb17b
ZR
679 mutex_lock(&dev_priv->modeset_restore_lock);
680 dev_priv->modeset_restore = MODESET_DONE;
681 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455
PZ
682
683 intel_runtime_pm_put(dev_priv);
074c6ada 684 return 0;
84b79f8d
RW
685}
686
1abd02e2
JB
687static int i915_drm_thaw(struct drm_device *dev)
688{
7f16e5c1 689 if (drm_core_check_feature(dev, DRIVER_MODESET))
828c7908 690 i915_check_and_clear_faults(dev);
1abd02e2 691
9d49c0ef 692 return __i915_drm_thaw(dev, true);
84b79f8d
RW
693}
694
76c4b250 695static int i915_resume_early(struct drm_device *dev)
84b79f8d 696{
5bcf719b
DA
697 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
698 return 0;
699
76c4b250
ID
700 /*
701 * We have a resume ordering issue with the snd-hda driver also
702 * requiring our device to be power up. Due to the lack of a
703 * parent/child relationship we currently solve this with an early
704 * resume hook.
705 *
706 * FIXME: This should be solved with a special hdmi sink device or
707 * similar so that power domains can be employed.
708 */
84b79f8d
RW
709 if (pci_enable_device(dev->pdev))
710 return -EIO;
711
712 pci_set_master(dev->pdev);
713
76c4b250
ID
714 return i915_drm_thaw_early(dev);
715}
716
717int i915_resume(struct drm_device *dev)
718{
719 struct drm_i915_private *dev_priv = dev->dev_private;
720 int ret;
721
1abd02e2
JB
722 /*
723 * Platforms with opregion should have sane BIOS, older ones (gen3 and
9d49c0ef
PZ
724 * earlier) need to restore the GTT mappings since the BIOS might clear
725 * all our scratch PTEs.
1abd02e2 726 */
9d49c0ef 727 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
6eecba33
CW
728 if (ret)
729 return ret;
730
731 drm_kms_helper_poll_enable(dev);
732 return 0;
ba8bbcf6
JB
733}
734
76c4b250
ID
735static int i915_resume_legacy(struct drm_device *dev)
736{
737 i915_resume_early(dev);
738 i915_resume(dev);
739
740 return 0;
741}
742
11ed50ec 743/**
f3953dcb 744 * i915_reset - reset chip after a hang
11ed50ec 745 * @dev: drm device to reset
11ed50ec
BG
746 *
747 * Reset the chip. Useful if a hang is detected. Returns zero on successful
748 * reset or otherwise an error code.
749 *
750 * Procedure is fairly simple:
751 * - reset the chip using the reset reg
752 * - re-init context state
753 * - re-init hardware status page
754 * - re-init ring buffer
755 * - re-init interrupt state
756 * - re-init display
757 */
d4b8bb2a 758int i915_reset(struct drm_device *dev)
11ed50ec 759{
50227e1c 760 struct drm_i915_private *dev_priv = dev->dev_private;
2e7c8ee7 761 bool simulated;
0573ed4a 762 int ret;
11ed50ec 763
d330a953 764 if (!i915.reset)
d78cb50b
CW
765 return 0;
766
d54a02c0 767 mutex_lock(&dev->struct_mutex);
11ed50ec 768
069efc1d 769 i915_gem_reset(dev);
77f01230 770
2e7c8ee7
CW
771 simulated = dev_priv->gpu_error.stop_rings != 0;
772
be62acb4
MK
773 ret = intel_gpu_reset(dev);
774
775 /* Also reset the gpu hangman. */
776 if (simulated) {
777 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
778 dev_priv->gpu_error.stop_rings = 0;
779 if (ret == -ENODEV) {
f2d91a2c
DV
780 DRM_INFO("Reset not implemented, but ignoring "
781 "error for simulated gpu hangs\n");
be62acb4
MK
782 ret = 0;
783 }
2e7c8ee7 784 }
be62acb4 785
0573ed4a 786 if (ret) {
f2d91a2c 787 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 788 mutex_unlock(&dev->struct_mutex);
f803aa55 789 return ret;
11ed50ec
BG
790 }
791
792 /* Ok, now get things going again... */
793
794 /*
795 * Everything depends on having the GTT running, so we need to start
796 * there. Fortunately we don't need to do this unless we reset the
797 * chip at a PCI level.
798 *
799 * Next we need to restore the context, but we don't use those
800 * yet either...
801 *
802 * Ring buffer needs to be re-initialized in the KMS case, or if X
803 * was running at the time of the reset (i.e. we weren't VT
804 * switched away).
805 */
806 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
db1b76ca 807 !dev_priv->ums.mm_suspended) {
db1b76ca 808 dev_priv->ums.mm_suspended = 0;
75a6898f 809
3d57e5bd 810 ret = i915_gem_init_hw(dev);
8e88a2bd 811 mutex_unlock(&dev->struct_mutex);
3d57e5bd
BW
812 if (ret) {
813 DRM_ERROR("Failed hw init on reset %d\n", ret);
814 return ret;
815 }
f817586c 816
e090c53b 817 /*
78ad455f
DV
818 * FIXME: This races pretty badly against concurrent holders of
819 * ring interrupts. This is possible since we've started to drop
820 * dev->struct_mutex in select places when waiting for the gpu.
e090c53b 821 */
dd0a1aa1 822
78ad455f
DV
823 /*
824 * rps/rc6 re-init is necessary to restore state lost after the
825 * reset and the re-install of gt irqs. Skip for ironlake per
dd0a1aa1 826 * previous concerns that it doesn't respond well to some forms
78ad455f
DV
827 * of re-init after reset.
828 */
dc1d0136 829 if (INTEL_INFO(dev)->gen > 5)
c6df39b5 830 intel_reset_gt_powersave(dev);
dd0a1aa1 831
20afbda2 832 intel_hpd_init(dev);
bcbc324a
DV
833 } else {
834 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
835 }
836
11ed50ec
BG
837 return 0;
838}
839
56550d94 840static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 841{
01a06850
DV
842 struct intel_device_info *intel_info =
843 (struct intel_device_info *) ent->driver_data;
844
d330a953 845 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
846 DRM_INFO("This hardware requires preliminary hardware support.\n"
847 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
848 return -ENODEV;
849 }
850
5fe49d86
CW
851 /* Only bind to function 0 of the device. Early generations
852 * used function 1 as a placeholder for multi-head. This causes
853 * us confusion instead, especially on the systems where both
854 * functions have the same PCI-ID!
855 */
856 if (PCI_FUNC(pdev->devfn))
857 return -ENODEV;
858
24986ee0 859 driver.driver_features &= ~(DRIVER_USE_AGP);
01a06850 860
dcdb1674 861 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
862}
863
864static void
865i915_pci_remove(struct pci_dev *pdev)
866{
867 struct drm_device *dev = pci_get_drvdata(pdev);
868
869 drm_put_dev(dev);
870}
871
84b79f8d 872static int i915_pm_suspend(struct device *dev)
112b715e 873{
84b79f8d
RW
874 struct pci_dev *pdev = to_pci_dev(dev);
875 struct drm_device *drm_dev = pci_get_drvdata(pdev);
112b715e 876
84b79f8d
RW
877 if (!drm_dev || !drm_dev->dev_private) {
878 dev_err(dev, "DRM not initialized, aborting suspend.\n");
879 return -ENODEV;
880 }
112b715e 881
5bcf719b
DA
882 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
883 return 0;
884
76c4b250
ID
885 return i915_drm_freeze(drm_dev);
886}
887
888static int i915_pm_suspend_late(struct device *dev)
889{
890 struct pci_dev *pdev = to_pci_dev(dev);
891 struct drm_device *drm_dev = pci_get_drvdata(pdev);
892
893 /*
894 * We have a suspedn ordering issue with the snd-hda driver also
895 * requiring our device to be power up. Due to the lack of a
896 * parent/child relationship we currently solve this with an late
897 * suspend hook.
898 *
899 * FIXME: This should be solved with a special hdmi sink device or
900 * similar so that power domains can be employed.
901 */
902 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
903 return 0;
112b715e 904
84b79f8d
RW
905 pci_disable_device(pdev);
906 pci_set_power_state(pdev, PCI_D3hot);
cbda12d7 907
84b79f8d 908 return 0;
cbda12d7
ZW
909}
910
76c4b250
ID
911static int i915_pm_resume_early(struct device *dev)
912{
913 struct pci_dev *pdev = to_pci_dev(dev);
914 struct drm_device *drm_dev = pci_get_drvdata(pdev);
915
916 return i915_resume_early(drm_dev);
917}
918
84b79f8d 919static int i915_pm_resume(struct device *dev)
cbda12d7 920{
84b79f8d
RW
921 struct pci_dev *pdev = to_pci_dev(dev);
922 struct drm_device *drm_dev = pci_get_drvdata(pdev);
923
924 return i915_resume(drm_dev);
cbda12d7
ZW
925}
926
84b79f8d 927static int i915_pm_freeze(struct device *dev)
cbda12d7 928{
84b79f8d
RW
929 struct pci_dev *pdev = to_pci_dev(dev);
930 struct drm_device *drm_dev = pci_get_drvdata(pdev);
931
932 if (!drm_dev || !drm_dev->dev_private) {
933 dev_err(dev, "DRM not initialized, aborting suspend.\n");
934 return -ENODEV;
935 }
936
937 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
938}
939
76c4b250
ID
940static int i915_pm_thaw_early(struct device *dev)
941{
942 struct pci_dev *pdev = to_pci_dev(dev);
943 struct drm_device *drm_dev = pci_get_drvdata(pdev);
944
945 return i915_drm_thaw_early(drm_dev);
946}
947
84b79f8d 948static int i915_pm_thaw(struct device *dev)
cbda12d7 949{
84b79f8d
RW
950 struct pci_dev *pdev = to_pci_dev(dev);
951 struct drm_device *drm_dev = pci_get_drvdata(pdev);
952
953 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
954}
955
84b79f8d 956static int i915_pm_poweroff(struct device *dev)
cbda12d7 957{
84b79f8d
RW
958 struct pci_dev *pdev = to_pci_dev(dev);
959 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 960
61caf87c 961 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
962}
963
0ab9cfeb 964static int hsw_runtime_suspend(struct drm_i915_private *dev_priv)
97bea207 965{
414de7a0 966 hsw_enable_pc8(dev_priv);
0ab9cfeb
ID
967
968 return 0;
97bea207
PZ
969}
970
0ab9cfeb 971static int snb_runtime_resume(struct drm_i915_private *dev_priv)
9a952a0d
PZ
972{
973 struct drm_device *dev = dev_priv->dev;
974
9a952a0d 975 intel_init_pch_refclk(dev);
0ab9cfeb
ID
976
977 return 0;
9a952a0d
PZ
978}
979
0ab9cfeb 980static int hsw_runtime_resume(struct drm_i915_private *dev_priv)
97bea207 981{
414de7a0 982 hsw_disable_pc8(dev_priv);
0ab9cfeb
ID
983
984 return 0;
97bea207
PZ
985}
986
ddeea5b0
ID
987/*
988 * Save all Gunit registers that may be lost after a D3 and a subsequent
989 * S0i[R123] transition. The list of registers needing a save/restore is
990 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
991 * registers in the following way:
992 * - Driver: saved/restored by the driver
993 * - Punit : saved/restored by the Punit firmware
994 * - No, w/o marking: no need to save/restore, since the register is R/O or
995 * used internally by the HW in a way that doesn't depend
996 * keeping the content across a suspend/resume.
997 * - Debug : used for debugging
998 *
999 * We save/restore all registers marked with 'Driver', with the following
1000 * exceptions:
1001 * - Registers out of use, including also registers marked with 'Debug'.
1002 * These have no effect on the driver's operation, so we don't save/restore
1003 * them to reduce the overhead.
1004 * - Registers that are fully setup by an initialization function called from
1005 * the resume path. For example many clock gating and RPS/RC6 registers.
1006 * - Registers that provide the right functionality with their reset defaults.
1007 *
1008 * TODO: Except for registers that based on the above 3 criteria can be safely
1009 * ignored, we save/restore all others, practically treating the HW context as
1010 * a black-box for the driver. Further investigation is needed to reduce the
1011 * saved/restored registers even further, by following the same 3 criteria.
1012 */
1013static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1014{
1015 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1016 int i;
1017
1018 /* GAM 0x4000-0x4770 */
1019 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1020 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1021 s->arb_mode = I915_READ(ARB_MODE);
1022 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1023 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1024
1025 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1026 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1027
1028 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1029 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1030
1031 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1032 s->ecochk = I915_READ(GAM_ECOCHK);
1033 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1034 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1035
1036 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1037
1038 /* MBC 0x9024-0x91D0, 0x8500 */
1039 s->g3dctl = I915_READ(VLV_G3DCTL);
1040 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1041 s->mbctl = I915_READ(GEN6_MBCTL);
1042
1043 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1044 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1045 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1046 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1047 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1048 s->rstctl = I915_READ(GEN6_RSTCTL);
1049 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1050
1051 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1052 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1053 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1054 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1055 s->ecobus = I915_READ(ECOBUS);
1056 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1057 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1058 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1059 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1060 s->rcedata = I915_READ(VLV_RCEDATA);
1061 s->spare2gh = I915_READ(VLV_SPAREG2H);
1062
1063 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1064 s->gt_imr = I915_READ(GTIMR);
1065 s->gt_ier = I915_READ(GTIER);
1066 s->pm_imr = I915_READ(GEN6_PMIMR);
1067 s->pm_ier = I915_READ(GEN6_PMIER);
1068
1069 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1070 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1071
1072 /* GT SA CZ domain, 0x100000-0x138124 */
1073 s->tilectl = I915_READ(TILECTL);
1074 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1075 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1076 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1077 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1078
1079 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1080 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1081 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1082 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1083
1084 /*
1085 * Not saving any of:
1086 * DFT, 0x9800-0x9EC0
1087 * SARB, 0xB000-0xB1FC
1088 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1089 * PCI CFG
1090 */
1091}
1092
1093static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1094{
1095 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1096 u32 val;
1097 int i;
1098
1099 /* GAM 0x4000-0x4770 */
1100 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1101 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1102 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1103 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1104 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1105
1106 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1107 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1108
1109 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1110 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1111
1112 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1113 I915_WRITE(GAM_ECOCHK, s->ecochk);
1114 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1115 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1116
1117 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1118
1119 /* MBC 0x9024-0x91D0, 0x8500 */
1120 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1121 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1122 I915_WRITE(GEN6_MBCTL, s->mbctl);
1123
1124 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1125 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1126 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1127 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1128 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1129 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1130 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1131
1132 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1133 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1134 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1135 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1136 I915_WRITE(ECOBUS, s->ecobus);
1137 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1138 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1139 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1140 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1141 I915_WRITE(VLV_RCEDATA, s->rcedata);
1142 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1143
1144 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1145 I915_WRITE(GTIMR, s->gt_imr);
1146 I915_WRITE(GTIER, s->gt_ier);
1147 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1148 I915_WRITE(GEN6_PMIER, s->pm_ier);
1149
1150 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1151 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1152
1153 /* GT SA CZ domain, 0x100000-0x138124 */
1154 I915_WRITE(TILECTL, s->tilectl);
1155 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1156 /*
1157 * Preserve the GT allow wake and GFX force clock bit, they are not
1158 * be restored, as they are used to control the s0ix suspend/resume
1159 * sequence by the caller.
1160 */
1161 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1162 val &= VLV_GTLC_ALLOWWAKEREQ;
1163 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1164 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1165
1166 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1167 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1168 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1169 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1170
1171 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1172
1173 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1174 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1175 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1176 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1177}
1178
650ad970
ID
1179int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1180{
1181 u32 val;
1182 int err;
1183
1184 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1185 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1186
1187#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1188 /* Wait for a previous force-off to settle */
1189 if (force_on) {
8d4eee9c 1190 err = wait_for(!COND, 20);
650ad970
ID
1191 if (err) {
1192 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1193 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1194 return err;
1195 }
1196 }
1197
1198 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1199 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1200 if (force_on)
1201 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1202 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1203
1204 if (!force_on)
1205 return 0;
1206
8d4eee9c 1207 err = wait_for(COND, 20);
650ad970
ID
1208 if (err)
1209 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1210 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1211
1212 return err;
1213#undef COND
1214}
1215
ddeea5b0
ID
1216static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1217{
1218 u32 val;
1219 int err = 0;
1220
1221 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1222 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1223 if (allow)
1224 val |= VLV_GTLC_ALLOWWAKEREQ;
1225 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1226 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1227
1228#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1229 allow)
1230 err = wait_for(COND, 1);
1231 if (err)
1232 DRM_ERROR("timeout disabling GT waking\n");
1233 return err;
1234#undef COND
1235}
1236
1237static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1238 bool wait_for_on)
1239{
1240 u32 mask;
1241 u32 val;
1242 int err;
1243
1244 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1245 val = wait_for_on ? mask : 0;
1246#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1247 if (COND)
1248 return 0;
1249
1250 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1251 wait_for_on ? "on" : "off",
1252 I915_READ(VLV_GTLC_PW_STATUS));
1253
1254 /*
1255 * RC6 transitioning can be delayed up to 2 msec (see
1256 * valleyview_enable_rps), use 3 msec for safety.
1257 */
1258 err = wait_for(COND, 3);
1259 if (err)
1260 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1261 wait_for_on ? "on" : "off");
1262
1263 return err;
1264#undef COND
1265}
1266
1267static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1268{
1269 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1270 return;
1271
1272 DRM_ERROR("GT register access while GT waking disabled\n");
1273 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1274}
1275
1276static int vlv_runtime_suspend(struct drm_i915_private *dev_priv)
1277{
1278 u32 mask;
1279 int err;
1280
1281 /*
1282 * Bspec defines the following GT well on flags as debug only, so
1283 * don't treat them as hard failures.
1284 */
1285 (void)vlv_wait_for_gt_wells(dev_priv, false);
1286
1287 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1288 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1289
1290 vlv_check_no_gt_access(dev_priv);
1291
1292 err = vlv_force_gfx_clock(dev_priv, true);
1293 if (err)
1294 goto err1;
1295
1296 err = vlv_allow_gt_wake(dev_priv, false);
1297 if (err)
1298 goto err2;
1299 vlv_save_gunit_s0ix_state(dev_priv);
1300
1301 err = vlv_force_gfx_clock(dev_priv, false);
1302 if (err)
1303 goto err2;
1304
1305 return 0;
1306
1307err2:
1308 /* For safety always re-enable waking and disable gfx clock forcing */
1309 vlv_allow_gt_wake(dev_priv, true);
1310err1:
1311 vlv_force_gfx_clock(dev_priv, false);
1312
1313 return err;
1314}
1315
1316static int vlv_runtime_resume(struct drm_i915_private *dev_priv)
1317{
1318 struct drm_device *dev = dev_priv->dev;
1319 int err;
1320 int ret;
1321
1322 /*
1323 * If any of the steps fail just try to continue, that's the best we
1324 * can do at this point. Return the first error code (which will also
1325 * leave RPM permanently disabled).
1326 */
1327 ret = vlv_force_gfx_clock(dev_priv, true);
1328
1329 vlv_restore_gunit_s0ix_state(dev_priv);
1330
1331 err = vlv_allow_gt_wake(dev_priv, true);
1332 if (!ret)
1333 ret = err;
1334
1335 err = vlv_force_gfx_clock(dev_priv, false);
1336 if (!ret)
1337 ret = err;
1338
1339 vlv_check_no_gt_access(dev_priv);
1340
1341 intel_init_clock_gating(dev);
1342 i915_gem_restore_fences(dev);
1343
1344 return ret;
1345}
1346
97bea207 1347static int intel_runtime_suspend(struct device *device)
8a187455
PZ
1348{
1349 struct pci_dev *pdev = to_pci_dev(device);
1350 struct drm_device *dev = pci_get_drvdata(pdev);
1351 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1352 int ret;
8a187455 1353
aeab0b5a 1354 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
c6df39b5
ID
1355 return -ENODEV;
1356
8a187455 1357 WARN_ON(!HAS_RUNTIME_PM(dev));
e998c40f 1358 assert_force_wake_inactive(dev_priv);
8a187455
PZ
1359
1360 DRM_DEBUG_KMS("Suspending device\n");
1361
d6102977
ID
1362 /*
1363 * We could deadlock here in case another thread holding struct_mutex
1364 * calls RPM suspend concurrently, since the RPM suspend will wait
1365 * first for this RPM suspend to finish. In this case the concurrent
1366 * RPM resume will be followed by its RPM suspend counterpart. Still
1367 * for consistency return -EAGAIN, which will reschedule this suspend.
1368 */
1369 if (!mutex_trylock(&dev->struct_mutex)) {
1370 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1371 /*
1372 * Bump the expiration timestamp, otherwise the suspend won't
1373 * be rescheduled.
1374 */
1375 pm_runtime_mark_last_busy(device);
1376
1377 return -EAGAIN;
1378 }
1379 /*
1380 * We are safe here against re-faults, since the fault handler takes
1381 * an RPM reference.
1382 */
1383 i915_gem_release_all_mmaps(dev_priv);
1384 mutex_unlock(&dev->struct_mutex);
1385
9486db61
ID
1386 /*
1387 * rps.work can't be rearmed here, since we get here only after making
1388 * sure the GPU is idle and the RPS freq is set to the minimum. See
1389 * intel_mark_idle().
1390 */
1391 cancel_work_sync(&dev_priv->rps.work);
b5478bcd
ID
1392 intel_runtime_pm_disable_interrupts(dev);
1393
0ab9cfeb
ID
1394 if (IS_GEN6(dev)) {
1395 ret = 0;
1396 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1397 ret = hsw_runtime_suspend(dev_priv);
ddeea5b0
ID
1398 } else if (IS_VALLEYVIEW(dev)) {
1399 ret = vlv_runtime_suspend(dev_priv);
0ab9cfeb
ID
1400 } else {
1401 ret = -ENODEV;
6157d3c8 1402 WARN_ON(1);
0ab9cfeb
ID
1403 }
1404
1405 if (ret) {
1406 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1407 intel_runtime_pm_restore_interrupts(dev);
1408
1409 return ret;
1410 }
a8a8bd54 1411
16a3d6ef 1412 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
8a187455 1413 dev_priv->pm.suspended = true;
1fb2362b
KCA
1414
1415 /*
1416 * current versions of firmware which depend on this opregion
1417 * notification have repurposed the D1 definition to mean
1418 * "runtime suspended" vs. what you would normally expect (D3)
1419 * to distinguish it from notifications that might be sent
1420 * via the suspend path.
1421 */
1422 intel_opregion_notify_adapter(dev, PCI_D1);
8a187455 1423
a8a8bd54 1424 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
1425 return 0;
1426}
1427
97bea207 1428static int intel_runtime_resume(struct device *device)
8a187455
PZ
1429{
1430 struct pci_dev *pdev = to_pci_dev(device);
1431 struct drm_device *dev = pci_get_drvdata(pdev);
1432 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1433 int ret;
8a187455
PZ
1434
1435 WARN_ON(!HAS_RUNTIME_PM(dev));
1436
1437 DRM_DEBUG_KMS("Resuming device\n");
1438
cd2e9e90 1439 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
1440 dev_priv->pm.suspended = false;
1441
0ab9cfeb
ID
1442 if (IS_GEN6(dev)) {
1443 ret = snb_runtime_resume(dev_priv);
1444 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1445 ret = hsw_runtime_resume(dev_priv);
ddeea5b0
ID
1446 } else if (IS_VALLEYVIEW(dev)) {
1447 ret = vlv_runtime_resume(dev_priv);
0ab9cfeb 1448 } else {
6157d3c8 1449 WARN_ON(1);
0ab9cfeb
ID
1450 ret = -ENODEV;
1451 }
a8a8bd54 1452
0ab9cfeb
ID
1453 /*
1454 * No point of rolling back things in case of an error, as the best
1455 * we can do is to hope that things will still work (and disable RPM).
1456 */
92b806d3
ID
1457 i915_gem_init_swizzling(dev);
1458 gen6_update_ring_freq(dev);
1459
b5478bcd 1460 intel_runtime_pm_restore_interrupts(dev);
9486db61 1461 intel_reset_gt_powersave(dev);
b5478bcd 1462
0ab9cfeb
ID
1463 if (ret)
1464 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1465 else
1466 DRM_DEBUG_KMS("Device resumed\n");
1467
1468 return ret;
8a187455
PZ
1469}
1470
b4b78d12 1471static const struct dev_pm_ops i915_pm_ops = {
0206e353 1472 .suspend = i915_pm_suspend,
76c4b250
ID
1473 .suspend_late = i915_pm_suspend_late,
1474 .resume_early = i915_pm_resume_early,
0206e353
AJ
1475 .resume = i915_pm_resume,
1476 .freeze = i915_pm_freeze,
76c4b250 1477 .thaw_early = i915_pm_thaw_early,
0206e353
AJ
1478 .thaw = i915_pm_thaw,
1479 .poweroff = i915_pm_poweroff,
76c4b250 1480 .restore_early = i915_pm_resume_early,
0206e353 1481 .restore = i915_pm_resume,
97bea207
PZ
1482 .runtime_suspend = intel_runtime_suspend,
1483 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
1484};
1485
78b68556 1486static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1487 .fault = i915_gem_fault,
ab00b3e5
JB
1488 .open = drm_gem_vm_open,
1489 .close = drm_gem_vm_close,
de151cf6
JB
1490};
1491
e08e96de
AV
1492static const struct file_operations i915_driver_fops = {
1493 .owner = THIS_MODULE,
1494 .open = drm_open,
1495 .release = drm_release,
1496 .unlocked_ioctl = drm_ioctl,
1497 .mmap = drm_gem_mmap,
1498 .poll = drm_poll,
e08e96de
AV
1499 .read = drm_read,
1500#ifdef CONFIG_COMPAT
1501 .compat_ioctl = i915_compat_ioctl,
1502#endif
1503 .llseek = noop_llseek,
1504};
1505
1da177e4 1506static struct drm_driver driver = {
0c54781b
MW
1507 /* Don't use MTRRs here; the Xserver or userspace app should
1508 * deal with them for Intel hardware.
792d2b9a 1509 */
673a394b 1510 .driver_features =
24986ee0 1511 DRIVER_USE_AGP |
10ba5012
KH
1512 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1513 DRIVER_RENDER,
22eae947 1514 .load = i915_driver_load,
ba8bbcf6 1515 .unload = i915_driver_unload,
673a394b 1516 .open = i915_driver_open,
22eae947
DA
1517 .lastclose = i915_driver_lastclose,
1518 .preclose = i915_driver_preclose,
673a394b 1519 .postclose = i915_driver_postclose,
d8e29209
RW
1520
1521 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1522 .suspend = i915_suspend,
76c4b250 1523 .resume = i915_resume_legacy,
d8e29209 1524
cda17380 1525 .device_is_agp = i915_driver_device_is_agp,
7c1c2871
DA
1526 .master_create = i915_master_create,
1527 .master_destroy = i915_master_destroy,
955b12de 1528#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1529 .debugfs_init = i915_debugfs_init,
1530 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1531#endif
673a394b 1532 .gem_free_object = i915_gem_free_object,
de151cf6 1533 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1534
1535 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1536 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1537 .gem_prime_export = i915_gem_prime_export,
1538 .gem_prime_import = i915_gem_prime_import,
1539
ff72145b
DA
1540 .dumb_create = i915_gem_dumb_create,
1541 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 1542 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 1543 .ioctls = i915_ioctls,
e08e96de 1544 .fops = &i915_driver_fops,
22eae947
DA
1545 .name = DRIVER_NAME,
1546 .desc = DRIVER_DESC,
1547 .date = DRIVER_DATE,
1548 .major = DRIVER_MAJOR,
1549 .minor = DRIVER_MINOR,
1550 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1551};
1552
8410ea3b
DA
1553static struct pci_driver i915_pci_driver = {
1554 .name = DRIVER_NAME,
1555 .id_table = pciidlist,
1556 .probe = i915_pci_probe,
1557 .remove = i915_pci_remove,
1558 .driver.pm = &i915_pm_ops,
1559};
1560
1da177e4
LT
1561static int __init i915_init(void)
1562{
1563 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1564
1565 /*
1566 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1567 * explicitly disabled with the module pararmeter.
1568 *
1569 * Otherwise, just follow the parameter (defaulting to off).
1570 *
1571 * Allow optional vga_text_mode_force boot option to override
1572 * the default behavior.
1573 */
1574#if defined(CONFIG_DRM_I915_KMS)
d330a953 1575 if (i915.modeset != 0)
79e53945
JB
1576 driver.driver_features |= DRIVER_MODESET;
1577#endif
d330a953 1578 if (i915.modeset == 1)
79e53945
JB
1579 driver.driver_features |= DRIVER_MODESET;
1580
1581#ifdef CONFIG_VGA_CONSOLE
d330a953 1582 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
1583 driver.driver_features &= ~DRIVER_MODESET;
1584#endif
1585
b30324ad 1586 if (!(driver.driver_features & DRIVER_MODESET)) {
3885c6bb 1587 driver.get_vblank_timestamp = NULL;
b30324ad
DV
1588#ifndef CONFIG_DRM_I915_UMS
1589 /* Silently fail loading to not upset userspace. */
c9cd7b65 1590 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
b30324ad
DV
1591 return 0;
1592#endif
1593 }
3885c6bb 1594
8410ea3b 1595 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1596}
1597
1598static void __exit i915_exit(void)
1599{
b33ecdd1
DV
1600#ifndef CONFIG_DRM_I915_UMS
1601 if (!(driver.driver_features & DRIVER_MODESET))
1602 return; /* Never loaded a driver. */
1603#endif
1604
8410ea3b 1605 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1606}
1607
1608module_init(i915_init);
1609module_exit(i915_exit);
1610
b5e89ed5
DA
1611MODULE_AUTHOR(DRIVER_AUTHOR);
1612MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1613MODULE_LICENSE("GPL and additional rights");
This page took 0.785501 seconds and 5 git commands to generate.