drm/i915/kbl: Add Kabylake GT4 PCI ID
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
e5747e3a 31#include <linux/acpi.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/i915_drm.h>
1da177e4 34#include "i915_drv.h"
990bbdad 35#include "i915_trace.h"
f49f0586 36#include "intel_drv.h"
1da177e4 37
79e53945 38#include <linux/console.h>
e0cd3608 39#include <linux/module.h>
d6102977 40#include <linux/pm_runtime.h>
760285e7 41#include <drm/drm_crtc_helper.h>
79e53945 42
112b715e
KH
43static struct drm_driver driver;
44
a57c774a
AK
45#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
a57c774a
AK
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
84fd4f4e
RB
52#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
84fd4f4e
RB
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
a57c774a 59
5efb3e28
VS
60#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
9a7e8492 66static const struct intel_device_info intel_i830_info = {
7eb552ae 67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 68 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 69 .ring_mask = RENDER_RING,
a57c774a 70 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 71 CURSOR_OFFSETS,
cfdf1fa2
KH
72};
73
9a7e8492 74static const struct intel_device_info intel_845g_info = {
7eb552ae 75 .gen = 2, .num_pipes = 1,
31578148 76 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 77 .ring_mask = RENDER_RING,
a57c774a 78 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 79 CURSOR_OFFSETS,
cfdf1fa2
KH
80};
81
9a7e8492 82static const struct intel_device_info intel_i85x_info = {
7eb552ae 83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 84 .cursor_needs_physical = 1,
31578148 85 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 86 .has_fbc = 1,
73ae478c 87 .ring_mask = RENDER_RING,
a57c774a 88 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 89 CURSOR_OFFSETS,
cfdf1fa2
KH
90};
91
9a7e8492 92static const struct intel_device_info intel_i865g_info = {
7eb552ae 93 .gen = 2, .num_pipes = 1,
31578148 94 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 95 .ring_mask = RENDER_RING,
a57c774a 96 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 97 CURSOR_OFFSETS,
cfdf1fa2
KH
98};
99
9a7e8492 100static const struct intel_device_info intel_i915g_info = {
7eb552ae 101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 102 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 103 .ring_mask = RENDER_RING,
a57c774a 104 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 105 CURSOR_OFFSETS,
cfdf1fa2 106};
9a7e8492 107static const struct intel_device_info intel_i915gm_info = {
7eb552ae 108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 109 .cursor_needs_physical = 1,
31578148 110 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 111 .supports_tv = 1,
fd70d52a 112 .has_fbc = 1,
73ae478c 113 .ring_mask = RENDER_RING,
a57c774a 114 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 115 CURSOR_OFFSETS,
cfdf1fa2 116};
9a7e8492 117static const struct intel_device_info intel_i945g_info = {
7eb552ae 118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 119 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 120 .ring_mask = RENDER_RING,
a57c774a 121 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 122 CURSOR_OFFSETS,
cfdf1fa2 123};
9a7e8492 124static const struct intel_device_info intel_i945gm_info = {
7eb552ae 125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 126 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 127 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 128 .supports_tv = 1,
fd70d52a 129 .has_fbc = 1,
73ae478c 130 .ring_mask = RENDER_RING,
a57c774a 131 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 132 CURSOR_OFFSETS,
cfdf1fa2
KH
133};
134
9a7e8492 135static const struct intel_device_info intel_i965g_info = {
7eb552ae 136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 137 .has_hotplug = 1,
31578148 138 .has_overlay = 1,
73ae478c 139 .ring_mask = RENDER_RING,
a57c774a 140 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 141 CURSOR_OFFSETS,
cfdf1fa2
KH
142};
143
9a7e8492 144static const struct intel_device_info intel_i965gm_info = {
7eb552ae 145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 147 .has_overlay = 1,
a6c45cf0 148 .supports_tv = 1,
73ae478c 149 .ring_mask = RENDER_RING,
a57c774a 150 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 151 CURSOR_OFFSETS,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_g33_info = {
7eb552ae 155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 156 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 157 .has_overlay = 1,
73ae478c 158 .ring_mask = RENDER_RING,
a57c774a 159 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 160 CURSOR_OFFSETS,
cfdf1fa2
KH
161};
162
9a7e8492 163static const struct intel_device_info intel_g45_info = {
7eb552ae 164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 165 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 166 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 167 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 168 CURSOR_OFFSETS,
cfdf1fa2
KH
169};
170
9a7e8492 171static const struct intel_device_info intel_gm45_info = {
7eb552ae 172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 174 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 175 .supports_tv = 1,
73ae478c 176 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 177 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 178 CURSOR_OFFSETS,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_pineview_info = {
7eb552ae 182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 183 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 184 .has_overlay = 1,
a57c774a 185 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 186 CURSOR_OFFSETS,
cfdf1fa2
KH
187};
188
9a7e8492 189static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 190 .gen = 5, .num_pipes = 2,
5a117db7 191 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 192 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 193 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 194 CURSOR_OFFSETS,
cfdf1fa2
KH
195};
196
9a7e8492 197static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 199 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 200 .has_fbc = 1,
73ae478c 201 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 202 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 203 CURSOR_OFFSETS,
cfdf1fa2
KH
204};
205
9a7e8492 206static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 207 .gen = 6, .num_pipes = 2,
c96c3a8c 208 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 209 .has_fbc = 1,
73ae478c 210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 211 .has_llc = 1,
a57c774a 212 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 213 CURSOR_OFFSETS,
f6e450a6
EA
214};
215
9a7e8492 216static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 218 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 219 .has_fbc = 1,
73ae478c 220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 221 .has_llc = 1,
a57c774a 222 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 223 CURSOR_OFFSETS,
a13e4093
EA
224};
225
219f4fdb
BW
226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 229 .has_fbc = 1, \
73ae478c 230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 231 .has_llc = 1
219f4fdb 232
c76b615c 233static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
234 GEN7_FEATURES,
235 .is_ivybridge = 1,
a57c774a 236 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 237 IVB_CURSOR_OFFSETS,
c76b615c
JB
238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
a57c774a 244 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 245 IVB_CURSOR_OFFSETS,
c76b615c
JB
246};
247
999bcdea
BW
248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
a57c774a 252 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 253 IVB_CURSOR_OFFSETS,
999bcdea
BW
254};
255
70a3eb7a 256static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
70a3eb7a 260 .is_valleyview = 1,
fba5d532 261 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 262 .has_fbc = 0, /* legal, last one wins */
30ccd964 263 .has_llc = 0, /* legal, last one wins */
a57c774a 264 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 265 CURSOR_OFFSETS,
70a3eb7a
JB
266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
269 GEN7_FEATURES,
270 .num_pipes = 2,
70a3eb7a 271 .is_valleyview = 1,
fba5d532 272 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 273 .has_fbc = 0, /* legal, last one wins */
30ccd964 274 .has_llc = 0, /* legal, last one wins */
a57c774a 275 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 276 CURSOR_OFFSETS,
70a3eb7a
JB
277};
278
4cae9ae0 279static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
280 GEN7_FEATURES,
281 .is_haswell = 1,
dd93be58 282 .has_ddi = 1,
30568c45 283 .has_fpga_dbg = 1,
73ae478c 284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 285 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 286 IVB_CURSOR_OFFSETS,
4cae9ae0
ED
287};
288
289static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
dd93be58 293 .has_ddi = 1,
30568c45 294 .has_fpga_dbg = 1,
73ae478c 295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 296 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 297 IVB_CURSOR_OFFSETS,
c76b615c
JB
298};
299
4d4dead6 300static const struct intel_device_info intel_broadwell_d_info = {
4b30553d 301 .gen = 8, .num_pipes = 3,
4d4dead6
BW
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
66bc2cab 306 .has_fpga_dbg = 1,
8f94d24b 307 .has_fbc = 1,
a57c774a 308 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 309 IVB_CURSOR_OFFSETS,
4d4dead6
BW
310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
4b30553d 313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
4d4dead6
BW
314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
66bc2cab 318 .has_fpga_dbg = 1,
8f94d24b 319 .has_fbc = 1,
a57c774a 320 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 321 IVB_CURSOR_OFFSETS,
4d4dead6
BW
322};
323
fd3c269f
ZY
324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
328 .has_llc = 1,
329 .has_ddi = 1,
66bc2cab 330 .has_fpga_dbg = 1,
fd3c269f
ZY
331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 333 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
340 .has_llc = 1,
341 .has_ddi = 1,
66bc2cab 342 .has_fpga_dbg = 1,
fd3c269f
ZY
343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 345 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
346};
347
7d87a7f7 348static const struct intel_device_info intel_cherryview_info = {
07fddb14 349 .gen = 8, .num_pipes = 3,
7d87a7f7
VS
350 .need_gfx_hws = 1, .has_hotplug = 1,
351 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
352 .is_valleyview = 1,
353 .display_mmio_offset = VLV_DISPLAY_BASE,
84fd4f4e 354 GEN_CHV_PIPEOFFSETS,
5efb3e28 355 CURSOR_OFFSETS,
7d87a7f7
VS
356};
357
72bbf0af 358static const struct intel_device_info intel_skylake_info = {
7201c0b3 359 .is_skylake = 1,
72bbf0af
DL
360 .gen = 9, .num_pipes = 3,
361 .need_gfx_hws = 1, .has_hotplug = 1,
362 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
363 .has_llc = 1,
364 .has_ddi = 1,
6c908bf4 365 .has_fpga_dbg = 1,
043efb11 366 .has_fbc = 1,
72bbf0af
DL
367 GEN_DEFAULT_PIPEOFFSETS,
368 IVB_CURSOR_OFFSETS,
369};
370
719388e1 371static const struct intel_device_info intel_skylake_gt3_info = {
719388e1
DL
372 .is_skylake = 1,
373 .gen = 9, .num_pipes = 3,
374 .need_gfx_hws = 1, .has_hotplug = 1,
375 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
376 .has_llc = 1,
377 .has_ddi = 1,
6c908bf4 378 .has_fpga_dbg = 1,
719388e1
DL
379 .has_fbc = 1,
380 GEN_DEFAULT_PIPEOFFSETS,
381 IVB_CURSOR_OFFSETS,
382};
383
1347f5b4
DL
384static const struct intel_device_info intel_broxton_info = {
385 .is_preliminary = 1,
7526ac19 386 .is_broxton = 1,
1347f5b4
DL
387 .gen = 9,
388 .need_gfx_hws = 1, .has_hotplug = 1,
389 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
390 .num_pipes = 3,
391 .has_ddi = 1,
6c908bf4 392 .has_fpga_dbg = 1,
ce89db2e 393 .has_fbc = 1,
1347f5b4
DL
394 GEN_DEFAULT_PIPEOFFSETS,
395 IVB_CURSOR_OFFSETS,
396};
397
ef11bdb3
RV
398static const struct intel_device_info intel_kabylake_info = {
399 .is_preliminary = 1,
400 .is_kabylake = 1,
401 .gen = 9,
402 .num_pipes = 3,
403 .need_gfx_hws = 1, .has_hotplug = 1,
404 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
405 .has_llc = 1,
406 .has_ddi = 1,
407 .has_fpga_dbg = 1,
408 .has_fbc = 1,
409 GEN_DEFAULT_PIPEOFFSETS,
410 IVB_CURSOR_OFFSETS,
411};
412
413static const struct intel_device_info intel_kabylake_gt3_info = {
414 .is_preliminary = 1,
415 .is_kabylake = 1,
416 .gen = 9,
417 .num_pipes = 3,
418 .need_gfx_hws = 1, .has_hotplug = 1,
419 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
420 .has_llc = 1,
421 .has_ddi = 1,
422 .has_fpga_dbg = 1,
423 .has_fbc = 1,
424 GEN_DEFAULT_PIPEOFFSETS,
425 IVB_CURSOR_OFFSETS,
426};
427
a0a18075
JB
428/*
429 * Make sure any device matches here are from most specific to most
430 * general. For example, since the Quanta match is based on the subsystem
431 * and subvendor IDs, we need it to come before the more general IVB
432 * PCI ID matches, otherwise we'll use the wrong info struct above.
433 */
3cb27f38
JN
434static const struct pci_device_id pciidlist[] = {
435 INTEL_I830_IDS(&intel_i830_info),
436 INTEL_I845G_IDS(&intel_845g_info),
437 INTEL_I85X_IDS(&intel_i85x_info),
438 INTEL_I865G_IDS(&intel_i865g_info),
439 INTEL_I915G_IDS(&intel_i915g_info),
440 INTEL_I915GM_IDS(&intel_i915gm_info),
441 INTEL_I945G_IDS(&intel_i945g_info),
442 INTEL_I945GM_IDS(&intel_i945gm_info),
443 INTEL_I965G_IDS(&intel_i965g_info),
444 INTEL_G33_IDS(&intel_g33_info),
445 INTEL_I965GM_IDS(&intel_i965gm_info),
446 INTEL_GM45_IDS(&intel_gm45_info),
447 INTEL_G45_IDS(&intel_g45_info),
448 INTEL_PINEVIEW_IDS(&intel_pineview_info),
449 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
450 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
451 INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
452 INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
453 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
454 INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
455 INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
456 INTEL_HSW_D_IDS(&intel_haswell_d_info),
457 INTEL_HSW_M_IDS(&intel_haswell_m_info),
458 INTEL_VLV_M_IDS(&intel_valleyview_m_info),
459 INTEL_VLV_D_IDS(&intel_valleyview_d_info),
460 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
461 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
462 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
463 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
464 INTEL_CHV_IDS(&intel_cherryview_info),
465 INTEL_SKL_GT1_IDS(&intel_skylake_info),
466 INTEL_SKL_GT2_IDS(&intel_skylake_info),
467 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
468 INTEL_BXT_IDS(&intel_broxton_info),
d97044b6
D
469 INTEL_KBL_GT1_IDS(&intel_kabylake_info),
470 INTEL_KBL_GT2_IDS(&intel_kabylake_info),
471 INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
8b10c0cf 472 INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
49ae35f2 473 {0, 0, 0}
1da177e4
LT
474};
475
79e53945 476MODULE_DEVICE_TABLE(pci, pciidlist);
79e53945 477
30c964a6
RB
478static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
479{
480 enum intel_pch ret = PCH_NOP;
481
482 /*
483 * In a virtualized passthrough environment we can be in a
484 * setup where the ISA bridge is not able to be passed through.
485 * In this case, a south bridge can be emulated and we have to
486 * make an educated guess as to which PCH is really there.
487 */
488
489 if (IS_GEN5(dev)) {
490 ret = PCH_IBX;
491 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
492 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
493 ret = PCH_CPT;
494 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
495 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
496 ret = PCH_LPT;
497 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
ef11bdb3 498 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
30c964a6
RB
499 ret = PCH_SPT;
500 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
501 }
502
503 return ret;
504}
505
0206e353 506void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
507{
508 struct drm_i915_private *dev_priv = dev->dev_private;
bcdb72ac 509 struct pci_dev *pch = NULL;
3bad0781 510
ce1bb329
BW
511 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
512 * (which really amounts to a PCH but no South Display).
513 */
514 if (INTEL_INFO(dev)->num_pipes == 0) {
515 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
516 return;
517 }
518
3bad0781
ZW
519 /*
520 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
521 * make graphics device passthrough work easy for VMM, that only
522 * need to expose ISA bridge to let driver know the real hardware
523 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
524 *
525 * In some virtualized environments (e.g. XEN), there is irrelevant
526 * ISA bridge in the system. To work reliably, we should scan trhough
527 * all the ISA bridge devices and check for the first match, instead
528 * of only checking the first one.
3bad0781 529 */
bcdb72ac 530 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
3bad0781 531 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
bcdb72ac 532 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 533 dev_priv->pch_id = id;
3bad0781 534
90711d50
JB
535 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
536 dev_priv->pch_type = PCH_IBX;
537 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 538 WARN_ON(!IS_GEN5(dev));
90711d50 539 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
540 dev_priv->pch_type = PCH_CPT;
541 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 542 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
543 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
544 /* PantherPoint is CPT compatible */
545 dev_priv->pch_type = PCH_CPT;
492ab669 546 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 547 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
548 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
549 dev_priv->pch_type = PCH_LPT;
550 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
a35cc9d0
RV
551 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
552 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
e76e0634
BW
553 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
554 dev_priv->pch_type = PCH_LPT;
555 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
a35cc9d0
RV
556 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
557 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
e7e7ea20
S
558 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
559 dev_priv->pch_type = PCH_SPT;
560 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
ef11bdb3
RV
561 WARN_ON(!IS_SKYLAKE(dev) &&
562 !IS_KABYLAKE(dev));
e7e7ea20
S
563 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
564 dev_priv->pch_type = PCH_SPT;
565 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
ef11bdb3
RV
566 WARN_ON(!IS_SKYLAKE(dev) &&
567 !IS_KABYLAKE(dev));
30c964a6
RB
568 } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE) {
569 dev_priv->pch_type = intel_virt_detect_pch(dev);
bcdb72ac
ID
570 } else
571 continue;
572
6a9c4b35 573 break;
3bad0781 574 }
3bad0781 575 }
6a9c4b35 576 if (!pch)
bcdb72ac
ID
577 DRM_DEBUG_KMS("No PCH found.\n");
578
579 pci_dev_put(pch);
3bad0781
ZW
580}
581
2911a35b
BW
582bool i915_semaphore_is_enabled(struct drm_device *dev)
583{
584 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 585 return false;
2911a35b 586
d330a953
JN
587 if (i915.semaphores >= 0)
588 return i915.semaphores;
2911a35b 589
71386ef9
OM
590 /* TODO: make semaphores and Execlists play nicely together */
591 if (i915.enable_execlists)
592 return false;
593
be71eabe
RV
594 /* Until we get further testing... */
595 if (IS_GEN8(dev))
596 return false;
597
59de3295 598#ifdef CONFIG_INTEL_IOMMU
2911a35b 599 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
600 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
601 return false;
602#endif
2911a35b 603
a08acaf2 604 return true;
2911a35b
BW
605}
606
eb805623
DV
607void i915_firmware_load_error_print(const char *fw_path, int err)
608{
609 DRM_ERROR("failed to load firmware %s (%d)\n", fw_path, err);
610
611 /*
612 * If the reason is not known assume -ENOENT since that's the most
613 * usual failure mode.
614 */
615 if (!err)
616 err = -ENOENT;
617
618 if (!(IS_BUILTIN(CONFIG_DRM_I915) && err == -ENOENT))
619 return;
620
621 DRM_ERROR(
622 "The driver is built-in, so to load the firmware you need to\n"
623 "include it either in the kernel (see CONFIG_EXTRA_FIRMWARE) or\n"
624 "in your initrd/initramfs image.\n");
625}
626
07f9cd0b
ID
627static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
628{
629 struct drm_device *dev = dev_priv->dev;
630 struct drm_encoder *encoder;
631
632 drm_modeset_lock_all(dev);
633 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
634 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
635
636 if (intel_encoder->suspend)
637 intel_encoder->suspend(intel_encoder);
638 }
639 drm_modeset_unlock_all(dev);
640}
641
ebc32824 642static int intel_suspend_complete(struct drm_i915_private *dev_priv);
1a5df187
PZ
643static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
644 bool rpm_resume);
f75a1985 645static int skl_resume_prepare(struct drm_i915_private *dev_priv);
a9a6b73a 646static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
f75a1985 647
ebc32824 648
5e365c39 649static int i915_drm_suspend(struct drm_device *dev)
ba8bbcf6 650{
61caf87c 651 struct drm_i915_private *dev_priv = dev->dev_private;
e5747e3a 652 pci_power_t opregion_target_state;
d5818938 653 int error;
61caf87c 654
b8efb17b
ZR
655 /* ignore lid events during suspend */
656 mutex_lock(&dev_priv->modeset_restore_lock);
657 dev_priv->modeset_restore = MODESET_SUSPENDED;
658 mutex_unlock(&dev_priv->modeset_restore_lock);
659
c67a470b
PZ
660 /* We do a lot of poking in a lot of registers, make sure they work
661 * properly. */
da7e29bd 662 intel_display_set_init_power(dev_priv, true);
cb10799c 663
5bcf719b
DA
664 drm_kms_helper_poll_disable(dev);
665
ba8bbcf6 666 pci_save_state(dev->pdev);
ba8bbcf6 667
d5818938
DV
668 error = i915_gem_suspend(dev);
669 if (error) {
670 dev_err(&dev->pdev->dev,
671 "GEM idle failed, resume might fail\n");
672 return error;
673 }
db1b76ca 674
a1c41994
AD
675 intel_guc_suspend(dev);
676
d5818938 677 intel_suspend_gt_powersave(dev);
a261b246 678
d5818938
DV
679 /*
680 * Disable CRTCs directly since we want to preserve sw state
681 * for _thaw. Also, power gate the CRTC power wells.
682 */
683 drm_modeset_lock_all(dev);
6b72d486 684 intel_display_suspend(dev);
d5818938 685 drm_modeset_unlock_all(dev);
2eb5252e 686
d5818938 687 intel_dp_mst_suspend(dev);
7d708ee4 688
d5818938
DV
689 intel_runtime_pm_disable_interrupts(dev_priv);
690 intel_hpd_cancel_work(dev_priv);
09b64267 691
d5818938 692 intel_suspend_encoders(dev_priv);
0e32b39c 693
d5818938 694 intel_suspend_hw(dev);
5669fcac 695
828c7908
BW
696 i915_gem_suspend_gtt_mappings(dev);
697
9e06dd39
JB
698 i915_save_state(dev);
699
95fa2eee
ID
700 opregion_target_state = PCI_D3cold;
701#if IS_ENABLED(CONFIG_ACPI_SLEEP)
702 if (acpi_target_system_state() < ACPI_STATE_S3)
e5747e3a 703 opregion_target_state = PCI_D1;
95fa2eee 704#endif
e5747e3a
JB
705 intel_opregion_notify_adapter(dev, opregion_target_state);
706
156c7ca0 707 intel_uncore_forcewake_reset(dev, false);
44834a67 708 intel_opregion_fini(dev);
8ee1c3db 709
82e3b8c1 710 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 711
62d5d69b
MK
712 dev_priv->suspend_count++;
713
85e90679
KCA
714 intel_display_set_init_power(dev_priv, false);
715
61caf87c 716 return 0;
84b79f8d
RW
717}
718
ab3be73f 719static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
c3c09c95
ID
720{
721 struct drm_i915_private *dev_priv = drm_dev->dev_private;
722 int ret;
723
724 ret = intel_suspend_complete(dev_priv);
725
726 if (ret) {
727 DRM_ERROR("Suspend complete failed: %d\n", ret);
728
729 return ret;
730 }
731
732 pci_disable_device(drm_dev->pdev);
ab3be73f 733 /*
54875571 734 * During hibernation on some platforms the BIOS may try to access
ab3be73f
ID
735 * the device even though it's already in D3 and hang the machine. So
736 * leave the device in D0 on those platforms and hope the BIOS will
54875571
ID
737 * power down the device properly. The issue was seen on multiple old
738 * GENs with different BIOS vendors, so having an explicit blacklist
739 * is inpractical; apply the workaround on everything pre GEN6. The
740 * platforms where the issue was seen:
741 * Lenovo Thinkpad X301, X61s, X60, T60, X41
742 * Fujitsu FSC S7110
743 * Acer Aspire 1830T
ab3be73f 744 */
54875571 745 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
ab3be73f 746 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
c3c09c95
ID
747
748 return 0;
749}
750
1751fcf9 751int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
752{
753 int error;
754
755 if (!dev || !dev->dev_private) {
756 DRM_ERROR("dev: %p\n", dev);
757 DRM_ERROR("DRM not initialized, aborting suspend.\n");
758 return -ENODEV;
759 }
760
0b14cbd2
ID
761 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
762 state.event != PM_EVENT_FREEZE))
763 return -EINVAL;
5bcf719b
DA
764
765 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
766 return 0;
6eecba33 767
5e365c39 768 error = i915_drm_suspend(dev);
84b79f8d
RW
769 if (error)
770 return error;
771
ab3be73f 772 return i915_drm_suspend_late(dev, false);
ba8bbcf6
JB
773}
774
5e365c39 775static int i915_drm_resume(struct drm_device *dev)
76c4b250
ID
776{
777 struct drm_i915_private *dev_priv = dev->dev_private;
9d49c0ef 778
d5818938
DV
779 mutex_lock(&dev->struct_mutex);
780 i915_gem_restore_gtt_mappings(dev);
781 mutex_unlock(&dev->struct_mutex);
9d49c0ef 782
61caf87c 783 i915_restore_state(dev);
44834a67 784 intel_opregion_setup(dev);
61caf87c 785
d5818938
DV
786 intel_init_pch_refclk(dev);
787 drm_mode_config_reset(dev);
1833b134 788
364aece0
PA
789 /*
790 * Interrupts have to be enabled before any batches are run. If not the
791 * GPU will hang. i915_gem_init_hw() will initiate batches to
792 * update/restore the context.
793 *
794 * Modeset enabling in intel_modeset_init_hw() also needs working
795 * interrupts.
796 */
797 intel_runtime_pm_enable_interrupts(dev_priv);
798
d5818938
DV
799 mutex_lock(&dev->struct_mutex);
800 if (i915_gem_init_hw(dev)) {
801 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
805de8f4 802 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
d5818938
DV
803 }
804 mutex_unlock(&dev->struct_mutex);
226485e9 805
a1c41994
AD
806 intel_guc_resume(dev);
807
d5818938 808 intel_modeset_init_hw(dev);
24576d23 809
d5818938
DV
810 spin_lock_irq(&dev_priv->irq_lock);
811 if (dev_priv->display.hpd_irq_setup)
812 dev_priv->display.hpd_irq_setup(dev);
813 spin_unlock_irq(&dev_priv->irq_lock);
0e32b39c 814
d5818938 815 drm_modeset_lock_all(dev);
043e9bda 816 intel_display_resume(dev);
d5818938 817 drm_modeset_unlock_all(dev);
15239099 818
d5818938 819 intel_dp_mst_resume(dev);
e7d6f7d7 820
d5818938
DV
821 /*
822 * ... but also need to make sure that hotplug processing
823 * doesn't cause havoc. Like in the driver load code we don't
824 * bother with the tiny race here where we might loose hotplug
825 * notifications.
826 * */
827 intel_hpd_init(dev_priv);
828 /* Config may have changed between suspend and resume */
829 drm_helper_hpd_irq_event(dev);
1daed3fb 830
44834a67
CW
831 intel_opregion_init(dev);
832
82e3b8c1 833 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 834
b8efb17b
ZR
835 mutex_lock(&dev_priv->modeset_restore_lock);
836 dev_priv->modeset_restore = MODESET_DONE;
837 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 838
e5747e3a
JB
839 intel_opregion_notify_adapter(dev, PCI_D0);
840
ee6f280e
ID
841 drm_kms_helper_poll_enable(dev);
842
074c6ada 843 return 0;
84b79f8d
RW
844}
845
5e365c39 846static int i915_drm_resume_early(struct drm_device *dev)
84b79f8d 847{
36d61e67 848 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 849 int ret = 0;
36d61e67 850
76c4b250
ID
851 /*
852 * We have a resume ordering issue with the snd-hda driver also
853 * requiring our device to be power up. Due to the lack of a
854 * parent/child relationship we currently solve this with an early
855 * resume hook.
856 *
857 * FIXME: This should be solved with a special hdmi sink device or
858 * similar so that power domains can be employed.
859 */
84b79f8d
RW
860 if (pci_enable_device(dev->pdev))
861 return -EIO;
862
863 pci_set_master(dev->pdev);
864
efee833a 865 if (IS_VALLEYVIEW(dev_priv))
1a5df187 866 ret = vlv_resume_prepare(dev_priv, false);
36d61e67 867 if (ret)
ff0b187f
DL
868 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
869 ret);
36d61e67
ID
870
871 intel_uncore_early_sanitize(dev, true);
efee833a 872
a9a6b73a
DL
873 if (IS_BROXTON(dev))
874 ret = bxt_resume_prepare(dev_priv);
ef11bdb3 875 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
f75a1985 876 ret = skl_resume_prepare(dev_priv);
a9a6b73a
DL
877 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
878 hsw_disable_pc8(dev_priv);
efee833a 879
36d61e67
ID
880 intel_uncore_sanitize(dev);
881 intel_power_domains_init_hw(dev_priv);
882
883 return ret;
76c4b250
ID
884}
885
1751fcf9 886int i915_resume_switcheroo(struct drm_device *dev)
76c4b250 887{
50a0072f 888 int ret;
76c4b250 889
097dd837
ID
890 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
891 return 0;
892
5e365c39 893 ret = i915_drm_resume_early(dev);
50a0072f
ID
894 if (ret)
895 return ret;
896
5a17514e
ID
897 return i915_drm_resume(dev);
898}
899
11ed50ec 900/**
f3953dcb 901 * i915_reset - reset chip after a hang
11ed50ec 902 * @dev: drm device to reset
11ed50ec
BG
903 *
904 * Reset the chip. Useful if a hang is detected. Returns zero on successful
905 * reset or otherwise an error code.
906 *
907 * Procedure is fairly simple:
908 * - reset the chip using the reset reg
909 * - re-init context state
910 * - re-init hardware status page
911 * - re-init ring buffer
912 * - re-init interrupt state
913 * - re-init display
914 */
d4b8bb2a 915int i915_reset(struct drm_device *dev)
11ed50ec 916{
50227e1c 917 struct drm_i915_private *dev_priv = dev->dev_private;
2e7c8ee7 918 bool simulated;
0573ed4a 919 int ret;
11ed50ec 920
dbea3cea
ID
921 intel_reset_gt_powersave(dev);
922
d54a02c0 923 mutex_lock(&dev->struct_mutex);
11ed50ec 924
069efc1d 925 i915_gem_reset(dev);
77f01230 926
2e7c8ee7
CW
927 simulated = dev_priv->gpu_error.stop_rings != 0;
928
be62acb4
MK
929 ret = intel_gpu_reset(dev);
930
931 /* Also reset the gpu hangman. */
932 if (simulated) {
933 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
934 dev_priv->gpu_error.stop_rings = 0;
935 if (ret == -ENODEV) {
f2d91a2c
DV
936 DRM_INFO("Reset not implemented, but ignoring "
937 "error for simulated gpu hangs\n");
be62acb4
MK
938 ret = 0;
939 }
2e7c8ee7 940 }
be62acb4 941
d8f2716a
DV
942 if (i915_stop_ring_allow_warn(dev_priv))
943 pr_notice("drm/i915: Resetting chip after gpu hang\n");
944
0573ed4a 945 if (ret) {
f2d91a2c 946 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 947 mutex_unlock(&dev->struct_mutex);
f803aa55 948 return ret;
11ed50ec
BG
949 }
950
1362b776
VS
951 intel_overlay_reset(dev_priv);
952
11ed50ec
BG
953 /* Ok, now get things going again... */
954
955 /*
956 * Everything depends on having the GTT running, so we need to start
957 * there. Fortunately we don't need to do this unless we reset the
958 * chip at a PCI level.
959 *
960 * Next we need to restore the context, but we don't use those
961 * yet either...
962 *
963 * Ring buffer needs to be re-initialized in the KMS case, or if X
964 * was running at the time of the reset (i.e. we weren't VT
965 * switched away).
966 */
6689c167 967
33d30a9c
DV
968 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
969 dev_priv->gpu_error.reload_in_reset = true;
6689c167 970
33d30a9c 971 ret = i915_gem_init_hw(dev);
6689c167 972
33d30a9c 973 dev_priv->gpu_error.reload_in_reset = false;
f817586c 974
33d30a9c
DV
975 mutex_unlock(&dev->struct_mutex);
976 if (ret) {
977 DRM_ERROR("Failed hw init on reset %d\n", ret);
978 return ret;
11ed50ec
BG
979 }
980
33d30a9c
DV
981 /*
982 * rps/rc6 re-init is necessary to restore state lost after the
983 * reset and the re-install of gt irqs. Skip for ironlake per
984 * previous concerns that it doesn't respond well to some forms
985 * of re-init after reset.
986 */
987 if (INTEL_INFO(dev)->gen > 5)
988 intel_enable_gt_powersave(dev);
989
11ed50ec
BG
990 return 0;
991}
992
56550d94 993static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 994{
01a06850
DV
995 struct intel_device_info *intel_info =
996 (struct intel_device_info *) ent->driver_data;
997
d330a953 998 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
999 DRM_INFO("This hardware requires preliminary hardware support.\n"
1000 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
1001 return -ENODEV;
1002 }
1003
5fe49d86
CW
1004 /* Only bind to function 0 of the device. Early generations
1005 * used function 1 as a placeholder for multi-head. This causes
1006 * us confusion instead, especially on the systems where both
1007 * functions have the same PCI-ID!
1008 */
1009 if (PCI_FUNC(pdev->devfn))
1010 return -ENODEV;
1011
dcdb1674 1012 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
1013}
1014
1015static void
1016i915_pci_remove(struct pci_dev *pdev)
1017{
1018 struct drm_device *dev = pci_get_drvdata(pdev);
1019
1020 drm_put_dev(dev);
1021}
1022
84b79f8d 1023static int i915_pm_suspend(struct device *dev)
112b715e 1024{
84b79f8d
RW
1025 struct pci_dev *pdev = to_pci_dev(dev);
1026 struct drm_device *drm_dev = pci_get_drvdata(pdev);
112b715e 1027
84b79f8d
RW
1028 if (!drm_dev || !drm_dev->dev_private) {
1029 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1030 return -ENODEV;
1031 }
112b715e 1032
5bcf719b
DA
1033 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1034 return 0;
1035
5e365c39 1036 return i915_drm_suspend(drm_dev);
76c4b250
ID
1037}
1038
1039static int i915_pm_suspend_late(struct device *dev)
1040{
888d0d42 1041 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250
ID
1042
1043 /*
c965d995 1044 * We have a suspend ordering issue with the snd-hda driver also
76c4b250
ID
1045 * requiring our device to be power up. Due to the lack of a
1046 * parent/child relationship we currently solve this with an late
1047 * suspend hook.
1048 *
1049 * FIXME: This should be solved with a special hdmi sink device or
1050 * similar so that power domains can be employed.
1051 */
1052 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1053 return 0;
112b715e 1054
ab3be73f
ID
1055 return i915_drm_suspend_late(drm_dev, false);
1056}
1057
1058static int i915_pm_poweroff_late(struct device *dev)
1059{
1060 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1061
1062 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1063 return 0;
1064
1065 return i915_drm_suspend_late(drm_dev, true);
cbda12d7
ZW
1066}
1067
76c4b250
ID
1068static int i915_pm_resume_early(struct device *dev)
1069{
888d0d42 1070 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250 1071
097dd837
ID
1072 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1073 return 0;
1074
5e365c39 1075 return i915_drm_resume_early(drm_dev);
76c4b250
ID
1076}
1077
84b79f8d 1078static int i915_pm_resume(struct device *dev)
cbda12d7 1079{
888d0d42 1080 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
84b79f8d 1081
097dd837
ID
1082 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1083 return 0;
1084
5a17514e 1085 return i915_drm_resume(drm_dev);
cbda12d7
ZW
1086}
1087
f75a1985
SS
1088static int skl_suspend_complete(struct drm_i915_private *dev_priv)
1089{
0a9d2bed 1090 enum csr_state state;
f75a1985
SS
1091 /* Enabling DC6 is not a hard requirement to enter runtime D3 */
1092
5d96d8af
DL
1093 skl_uninit_cdclk(dev_priv);
1094
0a9d2bed
AM
1095 /* TODO: wait for a completion event or
1096 * similar here instead of busy
1097 * waiting using wait_for function.
1098 */
1099 wait_for((state = intel_csr_load_status_get(dev_priv)) !=
1100 FW_UNINITIALIZED, 1000);
1101 if (state == FW_LOADED)
1102 skl_enable_dc6(dev_priv);
1103
f75a1985
SS
1104 return 0;
1105}
1106
ebc32824 1107static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
97bea207 1108{
414de7a0 1109 hsw_enable_pc8(dev_priv);
0ab9cfeb
ID
1110
1111 return 0;
97bea207
PZ
1112}
1113
31335cec
SS
1114static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1115{
1116 struct drm_device *dev = dev_priv->dev;
1117
1118 /* TODO: when DC5 support is added disable DC5 here. */
1119
1120 broxton_ddi_phy_uninit(dev);
1121 broxton_uninit_cdclk(dev);
1122 bxt_enable_dc9(dev_priv);
1123
1124 return 0;
1125}
1126
1127static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1128{
1129 struct drm_device *dev = dev_priv->dev;
1130
1131 /* TODO: when CSR FW support is added make sure the FW is loaded */
1132
1133 bxt_disable_dc9(dev_priv);
1134
1135 /*
1136 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1137 * is available.
1138 */
1139 broxton_init_cdclk(dev);
1140 broxton_ddi_phy_init(dev);
1141 intel_prepare_ddi(dev);
1142
1143 return 0;
1144}
1145
f75a1985
SS
1146static int skl_resume_prepare(struct drm_i915_private *dev_priv)
1147{
1148 struct drm_device *dev = dev_priv->dev;
1149
0a9d2bed
AM
1150 if (intel_csr_load_status_get(dev_priv) == FW_LOADED)
1151 skl_disable_dc6(dev_priv);
1152
5d96d8af 1153 skl_init_cdclk(dev_priv);
f75a1985
SS
1154 intel_csr_load_program(dev);
1155
1156 return 0;
1157}
1158
ddeea5b0
ID
1159/*
1160 * Save all Gunit registers that may be lost after a D3 and a subsequent
1161 * S0i[R123] transition. The list of registers needing a save/restore is
1162 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1163 * registers in the following way:
1164 * - Driver: saved/restored by the driver
1165 * - Punit : saved/restored by the Punit firmware
1166 * - No, w/o marking: no need to save/restore, since the register is R/O or
1167 * used internally by the HW in a way that doesn't depend
1168 * keeping the content across a suspend/resume.
1169 * - Debug : used for debugging
1170 *
1171 * We save/restore all registers marked with 'Driver', with the following
1172 * exceptions:
1173 * - Registers out of use, including also registers marked with 'Debug'.
1174 * These have no effect on the driver's operation, so we don't save/restore
1175 * them to reduce the overhead.
1176 * - Registers that are fully setup by an initialization function called from
1177 * the resume path. For example many clock gating and RPS/RC6 registers.
1178 * - Registers that provide the right functionality with their reset defaults.
1179 *
1180 * TODO: Except for registers that based on the above 3 criteria can be safely
1181 * ignored, we save/restore all others, practically treating the HW context as
1182 * a black-box for the driver. Further investigation is needed to reduce the
1183 * saved/restored registers even further, by following the same 3 criteria.
1184 */
1185static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1186{
1187 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1188 int i;
1189
1190 /* GAM 0x4000-0x4770 */
1191 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1192 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1193 s->arb_mode = I915_READ(ARB_MODE);
1194 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1195 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1196
1197 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 1198 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
ddeea5b0
ID
1199
1200 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
b5f1c97f 1201 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
ddeea5b0
ID
1202
1203 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1204 s->ecochk = I915_READ(GAM_ECOCHK);
1205 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1206 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1207
1208 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1209
1210 /* MBC 0x9024-0x91D0, 0x8500 */
1211 s->g3dctl = I915_READ(VLV_G3DCTL);
1212 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1213 s->mbctl = I915_READ(GEN6_MBCTL);
1214
1215 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1216 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1217 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1218 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1219 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1220 s->rstctl = I915_READ(GEN6_RSTCTL);
1221 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1222
1223 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1224 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1225 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1226 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1227 s->ecobus = I915_READ(ECOBUS);
1228 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1229 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1230 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1231 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1232 s->rcedata = I915_READ(VLV_RCEDATA);
1233 s->spare2gh = I915_READ(VLV_SPAREG2H);
1234
1235 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1236 s->gt_imr = I915_READ(GTIMR);
1237 s->gt_ier = I915_READ(GTIER);
1238 s->pm_imr = I915_READ(GEN6_PMIMR);
1239 s->pm_ier = I915_READ(GEN6_PMIER);
1240
1241 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 1242 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
ddeea5b0
ID
1243
1244 /* GT SA CZ domain, 0x100000-0x138124 */
1245 s->tilectl = I915_READ(TILECTL);
1246 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1247 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1248 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1249 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1250
1251 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1252 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1253 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
9c25210f 1254 s->pcbr = I915_READ(VLV_PCBR);
ddeea5b0
ID
1255 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1256
1257 /*
1258 * Not saving any of:
1259 * DFT, 0x9800-0x9EC0
1260 * SARB, 0xB000-0xB1FC
1261 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1262 * PCI CFG
1263 */
1264}
1265
1266static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1267{
1268 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1269 u32 val;
1270 int i;
1271
1272 /* GAM 0x4000-0x4770 */
1273 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1274 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1275 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1276 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1277 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1278
1279 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 1280 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
ddeea5b0
ID
1281
1282 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
b5f1c97f 1283 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
ddeea5b0
ID
1284
1285 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1286 I915_WRITE(GAM_ECOCHK, s->ecochk);
1287 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1288 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1289
1290 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1291
1292 /* MBC 0x9024-0x91D0, 0x8500 */
1293 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1294 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1295 I915_WRITE(GEN6_MBCTL, s->mbctl);
1296
1297 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1298 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1299 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1300 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1301 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1302 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1303 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1304
1305 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1306 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1307 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1308 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1309 I915_WRITE(ECOBUS, s->ecobus);
1310 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1311 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1312 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1313 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1314 I915_WRITE(VLV_RCEDATA, s->rcedata);
1315 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1316
1317 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1318 I915_WRITE(GTIMR, s->gt_imr);
1319 I915_WRITE(GTIER, s->gt_ier);
1320 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1321 I915_WRITE(GEN6_PMIER, s->pm_ier);
1322
1323 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 1324 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
ddeea5b0
ID
1325
1326 /* GT SA CZ domain, 0x100000-0x138124 */
1327 I915_WRITE(TILECTL, s->tilectl);
1328 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1329 /*
1330 * Preserve the GT allow wake and GFX force clock bit, they are not
1331 * be restored, as they are used to control the s0ix suspend/resume
1332 * sequence by the caller.
1333 */
1334 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1335 val &= VLV_GTLC_ALLOWWAKEREQ;
1336 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1337 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1338
1339 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1340 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1341 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1342 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1343
1344 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1345
1346 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1347 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1348 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
9c25210f 1349 I915_WRITE(VLV_PCBR, s->pcbr);
ddeea5b0
ID
1350 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1351}
1352
650ad970
ID
1353int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1354{
1355 u32 val;
1356 int err;
1357
650ad970 1358#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
650ad970
ID
1359
1360 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1361 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1362 if (force_on)
1363 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1364 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1365
1366 if (!force_on)
1367 return 0;
1368
8d4eee9c 1369 err = wait_for(COND, 20);
650ad970
ID
1370 if (err)
1371 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1372 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1373
1374 return err;
1375#undef COND
1376}
1377
ddeea5b0
ID
1378static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1379{
1380 u32 val;
1381 int err = 0;
1382
1383 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1384 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1385 if (allow)
1386 val |= VLV_GTLC_ALLOWWAKEREQ;
1387 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1388 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1389
1390#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1391 allow)
1392 err = wait_for(COND, 1);
1393 if (err)
1394 DRM_ERROR("timeout disabling GT waking\n");
1395 return err;
1396#undef COND
1397}
1398
1399static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1400 bool wait_for_on)
1401{
1402 u32 mask;
1403 u32 val;
1404 int err;
1405
1406 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1407 val = wait_for_on ? mask : 0;
1408#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1409 if (COND)
1410 return 0;
1411
1412 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1413 wait_for_on ? "on" : "off",
1414 I915_READ(VLV_GTLC_PW_STATUS));
1415
1416 /*
1417 * RC6 transitioning can be delayed up to 2 msec (see
1418 * valleyview_enable_rps), use 3 msec for safety.
1419 */
1420 err = wait_for(COND, 3);
1421 if (err)
1422 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1423 wait_for_on ? "on" : "off");
1424
1425 return err;
1426#undef COND
1427}
1428
1429static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1430{
1431 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1432 return;
1433
1434 DRM_ERROR("GT register access while GT waking disabled\n");
1435 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1436}
1437
ebc32824 1438static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
1439{
1440 u32 mask;
1441 int err;
1442
1443 /*
1444 * Bspec defines the following GT well on flags as debug only, so
1445 * don't treat them as hard failures.
1446 */
1447 (void)vlv_wait_for_gt_wells(dev_priv, false);
1448
1449 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1450 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1451
1452 vlv_check_no_gt_access(dev_priv);
1453
1454 err = vlv_force_gfx_clock(dev_priv, true);
1455 if (err)
1456 goto err1;
1457
1458 err = vlv_allow_gt_wake(dev_priv, false);
1459 if (err)
1460 goto err2;
98711167
D
1461
1462 if (!IS_CHERRYVIEW(dev_priv->dev))
1463 vlv_save_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1464
1465 err = vlv_force_gfx_clock(dev_priv, false);
1466 if (err)
1467 goto err2;
1468
1469 return 0;
1470
1471err2:
1472 /* For safety always re-enable waking and disable gfx clock forcing */
1473 vlv_allow_gt_wake(dev_priv, true);
1474err1:
1475 vlv_force_gfx_clock(dev_priv, false);
1476
1477 return err;
1478}
1479
016970be
SK
1480static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1481 bool rpm_resume)
ddeea5b0
ID
1482{
1483 struct drm_device *dev = dev_priv->dev;
1484 int err;
1485 int ret;
1486
1487 /*
1488 * If any of the steps fail just try to continue, that's the best we
1489 * can do at this point. Return the first error code (which will also
1490 * leave RPM permanently disabled).
1491 */
1492 ret = vlv_force_gfx_clock(dev_priv, true);
1493
98711167
D
1494 if (!IS_CHERRYVIEW(dev_priv->dev))
1495 vlv_restore_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1496
1497 err = vlv_allow_gt_wake(dev_priv, true);
1498 if (!ret)
1499 ret = err;
1500
1501 err = vlv_force_gfx_clock(dev_priv, false);
1502 if (!ret)
1503 ret = err;
1504
1505 vlv_check_no_gt_access(dev_priv);
1506
016970be
SK
1507 if (rpm_resume) {
1508 intel_init_clock_gating(dev);
1509 i915_gem_restore_fences(dev);
1510 }
ddeea5b0
ID
1511
1512 return ret;
1513}
1514
97bea207 1515static int intel_runtime_suspend(struct device *device)
8a187455
PZ
1516{
1517 struct pci_dev *pdev = to_pci_dev(device);
1518 struct drm_device *dev = pci_get_drvdata(pdev);
1519 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1520 int ret;
8a187455 1521
aeab0b5a 1522 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
c6df39b5
ID
1523 return -ENODEV;
1524
604effb7
ID
1525 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1526 return -ENODEV;
1527
8a187455
PZ
1528 DRM_DEBUG_KMS("Suspending device\n");
1529
d6102977
ID
1530 /*
1531 * We could deadlock here in case another thread holding struct_mutex
1532 * calls RPM suspend concurrently, since the RPM suspend will wait
1533 * first for this RPM suspend to finish. In this case the concurrent
1534 * RPM resume will be followed by its RPM suspend counterpart. Still
1535 * for consistency return -EAGAIN, which will reschedule this suspend.
1536 */
1537 if (!mutex_trylock(&dev->struct_mutex)) {
1538 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1539 /*
1540 * Bump the expiration timestamp, otherwise the suspend won't
1541 * be rescheduled.
1542 */
1543 pm_runtime_mark_last_busy(device);
1544
1545 return -EAGAIN;
1546 }
1547 /*
1548 * We are safe here against re-faults, since the fault handler takes
1549 * an RPM reference.
1550 */
1551 i915_gem_release_all_mmaps(dev_priv);
1552 mutex_unlock(&dev->struct_mutex);
1553
a1c41994
AD
1554 intel_guc_suspend(dev);
1555
fac6adb0 1556 intel_suspend_gt_powersave(dev);
2eb5252e 1557 intel_runtime_pm_disable_interrupts(dev_priv);
b5478bcd 1558
ebc32824 1559 ret = intel_suspend_complete(dev_priv);
0ab9cfeb
ID
1560 if (ret) {
1561 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
b963291c 1562 intel_runtime_pm_enable_interrupts(dev_priv);
0ab9cfeb
ID
1563
1564 return ret;
1565 }
a8a8bd54 1566
737b1506 1567 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
dc9fb09c 1568 intel_uncore_forcewake_reset(dev, false);
8a187455 1569 dev_priv->pm.suspended = true;
1fb2362b
KCA
1570
1571 /*
c8a0bd42
PZ
1572 * FIXME: We really should find a document that references the arguments
1573 * used below!
1fb2362b 1574 */
d37ae19a
PZ
1575 if (IS_BROADWELL(dev)) {
1576 /*
1577 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1578 * being detected, and the call we do at intel_runtime_resume()
1579 * won't be able to restore them. Since PCI_D3hot matches the
1580 * actual specification and appears to be working, use it.
1581 */
1582 intel_opregion_notify_adapter(dev, PCI_D3hot);
1583 } else {
c8a0bd42
PZ
1584 /*
1585 * current versions of firmware which depend on this opregion
1586 * notification have repurposed the D1 definition to mean
1587 * "runtime suspended" vs. what you would normally expect (D3)
1588 * to distinguish it from notifications that might be sent via
1589 * the suspend path.
1590 */
1591 intel_opregion_notify_adapter(dev, PCI_D1);
c8a0bd42 1592 }
8a187455 1593
59bad947 1594 assert_forcewakes_inactive(dev_priv);
dc9fb09c 1595
a8a8bd54 1596 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
1597 return 0;
1598}
1599
97bea207 1600static int intel_runtime_resume(struct device *device)
8a187455
PZ
1601{
1602 struct pci_dev *pdev = to_pci_dev(device);
1603 struct drm_device *dev = pci_get_drvdata(pdev);
1604 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 1605 int ret = 0;
8a187455 1606
604effb7
ID
1607 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1608 return -ENODEV;
8a187455
PZ
1609
1610 DRM_DEBUG_KMS("Resuming device\n");
1611
cd2e9e90 1612 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
1613 dev_priv->pm.suspended = false;
1614
a1c41994
AD
1615 intel_guc_resume(dev);
1616
1a5df187
PZ
1617 if (IS_GEN6(dev_priv))
1618 intel_init_pch_refclk(dev);
31335cec
SS
1619
1620 if (IS_BROXTON(dev))
1621 ret = bxt_resume_prepare(dev_priv);
ef11bdb3 1622 else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
f75a1985 1623 ret = skl_resume_prepare(dev_priv);
1a5df187
PZ
1624 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1625 hsw_disable_pc8(dev_priv);
1626 else if (IS_VALLEYVIEW(dev_priv))
1627 ret = vlv_resume_prepare(dev_priv, true);
1628
0ab9cfeb
ID
1629 /*
1630 * No point of rolling back things in case of an error, as the best
1631 * we can do is to hope that things will still work (and disable RPM).
1632 */
92b806d3
ID
1633 i915_gem_init_swizzling(dev);
1634 gen6_update_ring_freq(dev);
1635
b963291c 1636 intel_runtime_pm_enable_interrupts(dev_priv);
08d8a232
VS
1637
1638 /*
1639 * On VLV/CHV display interrupts are part of the display
1640 * power well, so hpd is reinitialized from there. For
1641 * everyone else do it here.
1642 */
1643 if (!IS_VALLEYVIEW(dev_priv))
1644 intel_hpd_init(dev_priv);
1645
fac6adb0 1646 intel_enable_gt_powersave(dev);
b5478bcd 1647
0ab9cfeb
ID
1648 if (ret)
1649 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1650 else
1651 DRM_DEBUG_KMS("Device resumed\n");
1652
1653 return ret;
8a187455
PZ
1654}
1655
016970be
SK
1656/*
1657 * This function implements common functionality of runtime and system
1658 * suspend sequence.
1659 */
ebc32824
SK
1660static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1661{
ebc32824
SK
1662 int ret;
1663
16e44e3e 1664 if (IS_BROXTON(dev_priv))
31335cec 1665 ret = bxt_suspend_complete(dev_priv);
ef11bdb3 1666 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
f75a1985 1667 ret = skl_suspend_complete(dev_priv);
16e44e3e 1668 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ebc32824 1669 ret = hsw_suspend_complete(dev_priv);
16e44e3e 1670 else if (IS_VALLEYVIEW(dev_priv))
ebc32824 1671 ret = vlv_suspend_complete(dev_priv);
604effb7
ID
1672 else
1673 ret = 0;
ebc32824
SK
1674
1675 return ret;
1676}
1677
b4b78d12 1678static const struct dev_pm_ops i915_pm_ops = {
5545dbbf
ID
1679 /*
1680 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1681 * PMSG_RESUME]
1682 */
0206e353 1683 .suspend = i915_pm_suspend,
76c4b250
ID
1684 .suspend_late = i915_pm_suspend_late,
1685 .resume_early = i915_pm_resume_early,
0206e353 1686 .resume = i915_pm_resume,
5545dbbf
ID
1687
1688 /*
1689 * S4 event handlers
1690 * @freeze, @freeze_late : called (1) before creating the
1691 * hibernation image [PMSG_FREEZE] and
1692 * (2) after rebooting, before restoring
1693 * the image [PMSG_QUIESCE]
1694 * @thaw, @thaw_early : called (1) after creating the hibernation
1695 * image, before writing it [PMSG_THAW]
1696 * and (2) after failing to create or
1697 * restore the image [PMSG_RECOVER]
1698 * @poweroff, @poweroff_late: called after writing the hibernation
1699 * image, before rebooting [PMSG_HIBERNATE]
1700 * @restore, @restore_early : called after rebooting and restoring the
1701 * hibernation image [PMSG_RESTORE]
1702 */
36d61e67
ID
1703 .freeze = i915_pm_suspend,
1704 .freeze_late = i915_pm_suspend_late,
1705 .thaw_early = i915_pm_resume_early,
1706 .thaw = i915_pm_resume,
1707 .poweroff = i915_pm_suspend,
ab3be73f 1708 .poweroff_late = i915_pm_poweroff_late,
76c4b250 1709 .restore_early = i915_pm_resume_early,
0206e353 1710 .restore = i915_pm_resume,
5545dbbf
ID
1711
1712 /* S0ix (via runtime suspend) event handlers */
97bea207
PZ
1713 .runtime_suspend = intel_runtime_suspend,
1714 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
1715};
1716
78b68556 1717static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1718 .fault = i915_gem_fault,
ab00b3e5
JB
1719 .open = drm_gem_vm_open,
1720 .close = drm_gem_vm_close,
de151cf6
JB
1721};
1722
e08e96de
AV
1723static const struct file_operations i915_driver_fops = {
1724 .owner = THIS_MODULE,
1725 .open = drm_open,
1726 .release = drm_release,
1727 .unlocked_ioctl = drm_ioctl,
1728 .mmap = drm_gem_mmap,
1729 .poll = drm_poll,
e08e96de
AV
1730 .read = drm_read,
1731#ifdef CONFIG_COMPAT
1732 .compat_ioctl = i915_compat_ioctl,
1733#endif
1734 .llseek = noop_llseek,
1735};
1736
1da177e4 1737static struct drm_driver driver = {
0c54781b
MW
1738 /* Don't use MTRRs here; the Xserver or userspace app should
1739 * deal with them for Intel hardware.
792d2b9a 1740 */
673a394b 1741 .driver_features =
10ba5012 1742 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1751fcf9 1743 DRIVER_RENDER | DRIVER_MODESET,
22eae947 1744 .load = i915_driver_load,
ba8bbcf6 1745 .unload = i915_driver_unload,
673a394b 1746 .open = i915_driver_open,
22eae947
DA
1747 .lastclose = i915_driver_lastclose,
1748 .preclose = i915_driver_preclose,
673a394b 1749 .postclose = i915_driver_postclose,
915b4d11 1750 .set_busid = drm_pci_set_busid,
d8e29209 1751
955b12de 1752#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1753 .debugfs_init = i915_debugfs_init,
1754 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1755#endif
673a394b 1756 .gem_free_object = i915_gem_free_object,
de151cf6 1757 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1758
1759 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1760 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1761 .gem_prime_export = i915_gem_prime_export,
1762 .gem_prime_import = i915_gem_prime_import,
1763
ff72145b 1764 .dumb_create = i915_gem_dumb_create,
da6b51d0 1765 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 1766 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 1767 .ioctls = i915_ioctls,
e08e96de 1768 .fops = &i915_driver_fops,
22eae947
DA
1769 .name = DRIVER_NAME,
1770 .desc = DRIVER_DESC,
1771 .date = DRIVER_DATE,
1772 .major = DRIVER_MAJOR,
1773 .minor = DRIVER_MINOR,
1774 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1775};
1776
8410ea3b
DA
1777static struct pci_driver i915_pci_driver = {
1778 .name = DRIVER_NAME,
1779 .id_table = pciidlist,
1780 .probe = i915_pci_probe,
1781 .remove = i915_pci_remove,
1782 .driver.pm = &i915_pm_ops,
1783};
1784
1da177e4
LT
1785static int __init i915_init(void)
1786{
1787 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1788
1789 /*
fd930478
CW
1790 * Enable KMS by default, unless explicitly overriden by
1791 * either the i915.modeset prarameter or by the
1792 * vga_text_mode_force boot option.
79e53945 1793 */
fd930478
CW
1794
1795 if (i915.modeset == 0)
1796 driver.driver_features &= ~DRIVER_MODESET;
79e53945
JB
1797
1798#ifdef CONFIG_VGA_CONSOLE
d330a953 1799 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
1800 driver.driver_features &= ~DRIVER_MODESET;
1801#endif
1802
b30324ad 1803 if (!(driver.driver_features & DRIVER_MODESET)) {
b30324ad 1804 /* Silently fail loading to not upset userspace. */
c9cd7b65 1805 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
b30324ad 1806 return 0;
b30324ad 1807 }
3885c6bb 1808
c5b852f3 1809 if (i915.nuclear_pageflip)
b2e7723b
MR
1810 driver.driver_features |= DRIVER_ATOMIC;
1811
8410ea3b 1812 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1813}
1814
1815static void __exit i915_exit(void)
1816{
b33ecdd1
DV
1817 if (!(driver.driver_features & DRIVER_MODESET))
1818 return; /* Never loaded a driver. */
b33ecdd1 1819
8410ea3b 1820 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1821}
1822
1823module_init(i915_init);
1824module_exit(i915_exit);
1825
0a6d1631 1826MODULE_AUTHOR("Tungsten Graphics, Inc.");
1eab9234 1827MODULE_AUTHOR("Intel Corporation");
0a6d1631 1828
b5e89ed5 1829MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1830MODULE_LICENSE("GPL and additional rights");
This page took 1.413017 seconds and 5 git commands to generate.