drm/i915: unify legacy S3 suspend and S4 freeze handlers
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
e5747e3a 31#include <linux/acpi.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/i915_drm.h>
1da177e4 34#include "i915_drv.h"
990bbdad 35#include "i915_trace.h"
f49f0586 36#include "intel_drv.h"
1da177e4 37
79e53945 38#include <linux/console.h>
e0cd3608 39#include <linux/module.h>
d6102977 40#include <linux/pm_runtime.h>
760285e7 41#include <drm/drm_crtc_helper.h>
79e53945 42
112b715e
KH
43static struct drm_driver driver;
44
a57c774a
AK
45#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
a57c774a
AK
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
84fd4f4e
RB
52#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
84fd4f4e
RB
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
a57c774a 59
5efb3e28
VS
60#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
9a7e8492 66static const struct intel_device_info intel_i830_info = {
7eb552ae 67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 68 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 69 .ring_mask = RENDER_RING,
a57c774a 70 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 71 CURSOR_OFFSETS,
cfdf1fa2
KH
72};
73
9a7e8492 74static const struct intel_device_info intel_845g_info = {
7eb552ae 75 .gen = 2, .num_pipes = 1,
31578148 76 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 77 .ring_mask = RENDER_RING,
a57c774a 78 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 79 CURSOR_OFFSETS,
cfdf1fa2
KH
80};
81
9a7e8492 82static const struct intel_device_info intel_i85x_info = {
7eb552ae 83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 84 .cursor_needs_physical = 1,
31578148 85 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 86 .has_fbc = 1,
73ae478c 87 .ring_mask = RENDER_RING,
a57c774a 88 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 89 CURSOR_OFFSETS,
cfdf1fa2
KH
90};
91
9a7e8492 92static const struct intel_device_info intel_i865g_info = {
7eb552ae 93 .gen = 2, .num_pipes = 1,
31578148 94 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 95 .ring_mask = RENDER_RING,
a57c774a 96 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 97 CURSOR_OFFSETS,
cfdf1fa2
KH
98};
99
9a7e8492 100static const struct intel_device_info intel_i915g_info = {
7eb552ae 101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 102 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 103 .ring_mask = RENDER_RING,
a57c774a 104 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 105 CURSOR_OFFSETS,
cfdf1fa2 106};
9a7e8492 107static const struct intel_device_info intel_i915gm_info = {
7eb552ae 108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 109 .cursor_needs_physical = 1,
31578148 110 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 111 .supports_tv = 1,
fd70d52a 112 .has_fbc = 1,
73ae478c 113 .ring_mask = RENDER_RING,
a57c774a 114 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 115 CURSOR_OFFSETS,
cfdf1fa2 116};
9a7e8492 117static const struct intel_device_info intel_i945g_info = {
7eb552ae 118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 119 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 120 .ring_mask = RENDER_RING,
a57c774a 121 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 122 CURSOR_OFFSETS,
cfdf1fa2 123};
9a7e8492 124static const struct intel_device_info intel_i945gm_info = {
7eb552ae 125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 126 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 127 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 128 .supports_tv = 1,
fd70d52a 129 .has_fbc = 1,
73ae478c 130 .ring_mask = RENDER_RING,
a57c774a 131 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 132 CURSOR_OFFSETS,
cfdf1fa2
KH
133};
134
9a7e8492 135static const struct intel_device_info intel_i965g_info = {
7eb552ae 136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 137 .has_hotplug = 1,
31578148 138 .has_overlay = 1,
73ae478c 139 .ring_mask = RENDER_RING,
a57c774a 140 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 141 CURSOR_OFFSETS,
cfdf1fa2
KH
142};
143
9a7e8492 144static const struct intel_device_info intel_i965gm_info = {
7eb552ae 145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 147 .has_overlay = 1,
a6c45cf0 148 .supports_tv = 1,
73ae478c 149 .ring_mask = RENDER_RING,
a57c774a 150 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 151 CURSOR_OFFSETS,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_g33_info = {
7eb552ae 155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 156 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 157 .has_overlay = 1,
73ae478c 158 .ring_mask = RENDER_RING,
a57c774a 159 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 160 CURSOR_OFFSETS,
cfdf1fa2
KH
161};
162
9a7e8492 163static const struct intel_device_info intel_g45_info = {
7eb552ae 164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 165 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 166 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 167 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 168 CURSOR_OFFSETS,
cfdf1fa2
KH
169};
170
9a7e8492 171static const struct intel_device_info intel_gm45_info = {
7eb552ae 172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 174 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 175 .supports_tv = 1,
73ae478c 176 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 177 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 178 CURSOR_OFFSETS,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_pineview_info = {
7eb552ae 182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 183 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 184 .has_overlay = 1,
a57c774a 185 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 186 CURSOR_OFFSETS,
cfdf1fa2
KH
187};
188
9a7e8492 189static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 190 .gen = 5, .num_pipes = 2,
5a117db7 191 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 192 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 193 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 194 CURSOR_OFFSETS,
cfdf1fa2
KH
195};
196
9a7e8492 197static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 199 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 200 .has_fbc = 1,
73ae478c 201 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 202 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 203 CURSOR_OFFSETS,
cfdf1fa2
KH
204};
205
9a7e8492 206static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 207 .gen = 6, .num_pipes = 2,
c96c3a8c 208 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 209 .has_fbc = 1,
73ae478c 210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 211 .has_llc = 1,
a57c774a 212 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 213 CURSOR_OFFSETS,
f6e450a6
EA
214};
215
9a7e8492 216static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 218 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 219 .has_fbc = 1,
73ae478c 220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 221 .has_llc = 1,
a57c774a 222 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 223 CURSOR_OFFSETS,
a13e4093
EA
224};
225
219f4fdb
BW
226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 229 .has_fbc = 1, \
73ae478c 230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 231 .has_llc = 1
219f4fdb 232
c76b615c 233static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
234 GEN7_FEATURES,
235 .is_ivybridge = 1,
a57c774a 236 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 237 IVB_CURSOR_OFFSETS,
c76b615c
JB
238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
a57c774a 244 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 245 IVB_CURSOR_OFFSETS,
c76b615c
JB
246};
247
999bcdea
BW
248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
a57c774a 252 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 253 IVB_CURSOR_OFFSETS,
999bcdea
BW
254};
255
70a3eb7a 256static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
70a3eb7a 260 .is_valleyview = 1,
fba5d532 261 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 262 .has_fbc = 0, /* legal, last one wins */
30ccd964 263 .has_llc = 0, /* legal, last one wins */
a57c774a 264 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 265 CURSOR_OFFSETS,
70a3eb7a
JB
266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
269 GEN7_FEATURES,
270 .num_pipes = 2,
70a3eb7a 271 .is_valleyview = 1,
fba5d532 272 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 273 .has_fbc = 0, /* legal, last one wins */
30ccd964 274 .has_llc = 0, /* legal, last one wins */
a57c774a 275 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 276 CURSOR_OFFSETS,
70a3eb7a
JB
277};
278
4cae9ae0 279static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
280 GEN7_FEATURES,
281 .is_haswell = 1,
dd93be58 282 .has_ddi = 1,
30568c45 283 .has_fpga_dbg = 1,
73ae478c 284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 285 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 286 IVB_CURSOR_OFFSETS,
4cae9ae0
ED
287};
288
289static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
dd93be58 293 .has_ddi = 1,
30568c45 294 .has_fpga_dbg = 1,
73ae478c 295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 296 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 297 IVB_CURSOR_OFFSETS,
c76b615c
JB
298};
299
4d4dead6 300static const struct intel_device_info intel_broadwell_d_info = {
4b30553d 301 .gen = 8, .num_pipes = 3,
4d4dead6
BW
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
66bc2cab 306 .has_fpga_dbg = 1,
8f94d24b 307 .has_fbc = 1,
a57c774a 308 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 309 IVB_CURSOR_OFFSETS,
4d4dead6
BW
310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
4b30553d 313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
4d4dead6
BW
314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
66bc2cab 318 .has_fpga_dbg = 1,
8f94d24b 319 .has_fbc = 1,
a57c774a 320 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 321 IVB_CURSOR_OFFSETS,
4d4dead6
BW
322};
323
fd3c269f
ZY
324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
328 .has_llc = 1,
329 .has_ddi = 1,
66bc2cab 330 .has_fpga_dbg = 1,
fd3c269f
ZY
331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 333 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
340 .has_llc = 1,
341 .has_ddi = 1,
66bc2cab 342 .has_fpga_dbg = 1,
fd3c269f
ZY
343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 345 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
346};
347
7d87a7f7
VS
348static const struct intel_device_info intel_cherryview_info = {
349 .is_preliminary = 1,
07fddb14 350 .gen = 8, .num_pipes = 3,
7d87a7f7
VS
351 .need_gfx_hws = 1, .has_hotplug = 1,
352 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
353 .is_valleyview = 1,
354 .display_mmio_offset = VLV_DISPLAY_BASE,
84fd4f4e 355 GEN_CHV_PIPEOFFSETS,
5efb3e28 356 CURSOR_OFFSETS,
7d87a7f7
VS
357};
358
72bbf0af
DL
359static const struct intel_device_info intel_skylake_info = {
360 .is_preliminary = 1,
7201c0b3 361 .is_skylake = 1,
72bbf0af
DL
362 .gen = 9, .num_pipes = 3,
363 .need_gfx_hws = 1, .has_hotplug = 1,
364 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
365 .has_llc = 1,
366 .has_ddi = 1,
043efb11 367 .has_fbc = 1,
72bbf0af
DL
368 GEN_DEFAULT_PIPEOFFSETS,
369 IVB_CURSOR_OFFSETS,
370};
371
a0a18075
JB
372/*
373 * Make sure any device matches here are from most specific to most
374 * general. For example, since the Quanta match is based on the subsystem
375 * and subvendor IDs, we need it to come before the more general IVB
376 * PCI ID matches, otherwise we'll use the wrong info struct above.
377 */
378#define INTEL_PCI_IDS \
379 INTEL_I830_IDS(&intel_i830_info), \
380 INTEL_I845G_IDS(&intel_845g_info), \
381 INTEL_I85X_IDS(&intel_i85x_info), \
382 INTEL_I865G_IDS(&intel_i865g_info), \
383 INTEL_I915G_IDS(&intel_i915g_info), \
384 INTEL_I915GM_IDS(&intel_i915gm_info), \
385 INTEL_I945G_IDS(&intel_i945g_info), \
386 INTEL_I945GM_IDS(&intel_i945gm_info), \
387 INTEL_I965G_IDS(&intel_i965g_info), \
388 INTEL_G33_IDS(&intel_g33_info), \
389 INTEL_I965GM_IDS(&intel_i965gm_info), \
390 INTEL_GM45_IDS(&intel_gm45_info), \
391 INTEL_G45_IDS(&intel_g45_info), \
392 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
393 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
394 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
395 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
396 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
397 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
398 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
399 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
400 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
401 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
402 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
4d4dead6 403 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
fd3c269f
ZY
404 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
405 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
406 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
7d87a7f7 407 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
72bbf0af
DL
408 INTEL_CHV_IDS(&intel_cherryview_info), \
409 INTEL_SKL_IDS(&intel_skylake_info)
a0a18075 410
6103da0d 411static const struct pci_device_id pciidlist[] = { /* aka */
a0a18075 412 INTEL_PCI_IDS,
49ae35f2 413 {0, 0, 0}
1da177e4
LT
414};
415
79e53945
JB
416#if defined(CONFIG_DRM_I915_KMS)
417MODULE_DEVICE_TABLE(pci, pciidlist);
418#endif
419
0206e353 420void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
421{
422 struct drm_i915_private *dev_priv = dev->dev_private;
bcdb72ac 423 struct pci_dev *pch = NULL;
3bad0781 424
ce1bb329
BW
425 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
426 * (which really amounts to a PCH but no South Display).
427 */
428 if (INTEL_INFO(dev)->num_pipes == 0) {
429 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
430 return;
431 }
432
3bad0781
ZW
433 /*
434 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
435 * make graphics device passthrough work easy for VMM, that only
436 * need to expose ISA bridge to let driver know the real hardware
437 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
438 *
439 * In some virtualized environments (e.g. XEN), there is irrelevant
440 * ISA bridge in the system. To work reliably, we should scan trhough
441 * all the ISA bridge devices and check for the first match, instead
442 * of only checking the first one.
3bad0781 443 */
bcdb72ac 444 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
3bad0781 445 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
bcdb72ac 446 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 447 dev_priv->pch_id = id;
3bad0781 448
90711d50
JB
449 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
450 dev_priv->pch_type = PCH_IBX;
451 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 452 WARN_ON(!IS_GEN5(dev));
90711d50 453 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
454 dev_priv->pch_type = PCH_CPT;
455 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 456 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
457 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
458 /* PantherPoint is CPT compatible */
459 dev_priv->pch_type = PCH_CPT;
492ab669 460 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 461 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
462 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
463 dev_priv->pch_type = PCH_LPT;
464 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
7fcb83cd 465 WARN_ON(!IS_HASWELL(dev));
bcef6d5a 466 WARN_ON(IS_HSW_ULT(dev));
018f52c9
PZ
467 } else if (IS_BROADWELL(dev)) {
468 dev_priv->pch_type = PCH_LPT;
469 dev_priv->pch_id =
470 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
471 DRM_DEBUG_KMS("This is Broadwell, assuming "
472 "LynxPoint LP PCH\n");
e76e0634
BW
473 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
474 dev_priv->pch_type = PCH_LPT;
475 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
476 WARN_ON(!IS_HASWELL(dev));
bcef6d5a 477 WARN_ON(!IS_HSW_ULT(dev));
e7e7ea20
S
478 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
479 dev_priv->pch_type = PCH_SPT;
480 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
481 WARN_ON(!IS_SKYLAKE(dev));
e7e7ea20
S
482 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
483 dev_priv->pch_type = PCH_SPT;
484 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
485 WARN_ON(!IS_SKYLAKE(dev));
bcdb72ac
ID
486 } else
487 continue;
488
6a9c4b35 489 break;
3bad0781 490 }
3bad0781 491 }
6a9c4b35 492 if (!pch)
bcdb72ac
ID
493 DRM_DEBUG_KMS("No PCH found.\n");
494
495 pci_dev_put(pch);
3bad0781
ZW
496}
497
2911a35b
BW
498bool i915_semaphore_is_enabled(struct drm_device *dev)
499{
500 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 501 return false;
2911a35b 502
d330a953
JN
503 if (i915.semaphores >= 0)
504 return i915.semaphores;
2911a35b 505
71386ef9
OM
506 /* TODO: make semaphores and Execlists play nicely together */
507 if (i915.enable_execlists)
508 return false;
509
be71eabe
RV
510 /* Until we get further testing... */
511 if (IS_GEN8(dev))
512 return false;
513
59de3295 514#ifdef CONFIG_INTEL_IOMMU
2911a35b 515 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
516 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
517 return false;
518#endif
2911a35b 519
a08acaf2 520 return true;
2911a35b
BW
521}
522
1d0d343a
ID
523void intel_hpd_cancel_work(struct drm_i915_private *dev_priv)
524{
525 spin_lock_irq(&dev_priv->irq_lock);
526
527 dev_priv->long_hpd_port_mask = 0;
528 dev_priv->short_hpd_port_mask = 0;
529 dev_priv->hpd_event_bits = 0;
530
531 spin_unlock_irq(&dev_priv->irq_lock);
532
533 cancel_work_sync(&dev_priv->dig_port_work);
534 cancel_work_sync(&dev_priv->hotplug_work);
535 cancel_delayed_work_sync(&dev_priv->hotplug_reenable_work);
536}
537
07f9cd0b
ID
538static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
539{
540 struct drm_device *dev = dev_priv->dev;
541 struct drm_encoder *encoder;
542
543 drm_modeset_lock_all(dev);
544 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
545 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
546
547 if (intel_encoder->suspend)
548 intel_encoder->suspend(intel_encoder);
549 }
550 drm_modeset_unlock_all(dev);
551}
552
ebc32824 553static int intel_suspend_complete(struct drm_i915_private *dev_priv);
016970be
SK
554static int intel_resume_prepare(struct drm_i915_private *dev_priv,
555 bool rpm_resume);
ebc32824 556
84b79f8d 557static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 558{
61caf87c 559 struct drm_i915_private *dev_priv = dev->dev_private;
24576d23 560 struct drm_crtc *crtc;
e5747e3a 561 pci_power_t opregion_target_state;
61caf87c 562
b8efb17b
ZR
563 /* ignore lid events during suspend */
564 mutex_lock(&dev_priv->modeset_restore_lock);
565 dev_priv->modeset_restore = MODESET_SUSPENDED;
566 mutex_unlock(&dev_priv->modeset_restore_lock);
567
c67a470b
PZ
568 /* We do a lot of poking in a lot of registers, make sure they work
569 * properly. */
da7e29bd 570 intel_display_set_init_power(dev_priv, true);
cb10799c 571
5bcf719b
DA
572 drm_kms_helper_poll_disable(dev);
573
ba8bbcf6 574 pci_save_state(dev->pdev);
ba8bbcf6 575
5669fcac 576 /* If KMS is active, we do the leavevt stuff here */
226485e9 577 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
db1b76ca
DV
578 int error;
579
45c5f202 580 error = i915_gem_suspend(dev);
84b79f8d 581 if (error) {
226485e9 582 dev_err(&dev->pdev->dev,
84b79f8d
RW
583 "GEM idle failed, resume might fail\n");
584 return error;
585 }
a261b246 586
24576d23
JB
587 /*
588 * Disable CRTCs directly since we want to preserve sw state
b04c5bd6 589 * for _thaw. Also, power gate the CRTC power wells.
24576d23 590 */
6e9f798d 591 drm_modeset_lock_all(dev);
b04c5bd6
BF
592 for_each_crtc(dev, crtc)
593 intel_crtc_control(crtc, false);
6e9f798d 594 drm_modeset_unlock_all(dev);
7d708ee4 595
0e32b39c 596 intel_dp_mst_suspend(dev);
09b64267
DA
597
598 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
599
b963291c 600 intel_runtime_pm_disable_interrupts(dev_priv);
1d0d343a 601 intel_hpd_cancel_work(dev_priv);
0e32b39c 602
07f9cd0b
ID
603 intel_suspend_encoders(dev_priv);
604
09b64267
DA
605 intel_suspend_gt_powersave(dev);
606
970104fa 607 intel_suspend_hw(dev);
5669fcac
JB
608 }
609
828c7908
BW
610 i915_gem_suspend_gtt_mappings(dev);
611
9e06dd39
JB
612 i915_save_state(dev);
613
95fa2eee
ID
614 opregion_target_state = PCI_D3cold;
615#if IS_ENABLED(CONFIG_ACPI_SLEEP)
616 if (acpi_target_system_state() < ACPI_STATE_S3)
e5747e3a 617 opregion_target_state = PCI_D1;
95fa2eee 618#endif
e5747e3a
JB
619 intel_opregion_notify_adapter(dev, opregion_target_state);
620
156c7ca0 621 intel_uncore_forcewake_reset(dev, false);
44834a67 622 intel_opregion_fini(dev);
8ee1c3db 623
82e3b8c1 624 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 625
62d5d69b
MK
626 dev_priv->suspend_count++;
627
85e90679
KCA
628 intel_display_set_init_power(dev_priv, false);
629
61caf87c 630 return 0;
84b79f8d
RW
631}
632
c3c09c95
ID
633static int i915_drm_suspend_late(struct drm_device *drm_dev)
634{
635 struct drm_i915_private *dev_priv = drm_dev->dev_private;
636 int ret;
637
638 ret = intel_suspend_complete(dev_priv);
639
640 if (ret) {
641 DRM_ERROR("Suspend complete failed: %d\n", ret);
642
643 return ret;
644 }
645
646 pci_disable_device(drm_dev->pdev);
647 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
648
649 return 0;
650}
651
6a9ee8af 652int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
653{
654 int error;
655
656 if (!dev || !dev->dev_private) {
657 DRM_ERROR("dev: %p\n", dev);
658 DRM_ERROR("DRM not initialized, aborting suspend.\n");
659 return -ENODEV;
660 }
661
0b14cbd2
ID
662 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
663 state.event != PM_EVENT_FREEZE))
664 return -EINVAL;
5bcf719b
DA
665
666 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
667 return 0;
6eecba33 668
84b79f8d
RW
669 error = i915_drm_freeze(dev);
670 if (error)
671 return error;
672
f2888fab
ID
673 /* Shut down the device */
674 pci_disable_device(dev->pdev);
675 pci_set_power_state(dev->pdev, PCI_D3hot);
ba8bbcf6
JB
676
677 return 0;
678}
679
76c4b250 680static int i915_drm_thaw_early(struct drm_device *dev)
ba8bbcf6 681{
5669fcac 682 struct drm_i915_private *dev_priv = dev->dev_private;
016970be 683 int ret;
8ee1c3db 684
016970be
SK
685 ret = intel_resume_prepare(dev_priv, false);
686 if (ret)
687 DRM_ERROR("Resume prepare failed: %d,Continuing resume\n", ret);
8abdc179 688
10018603 689 intel_uncore_early_sanitize(dev, true);
9d49c0ef 690 intel_uncore_sanitize(dev);
76c4b250
ID
691 intel_power_domains_init_hw(dev_priv);
692
016970be 693 return ret;
76c4b250
ID
694}
695
696static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
697{
698 struct drm_i915_private *dev_priv = dev->dev_private;
9d49c0ef
PZ
699
700 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
701 restore_gtt_mappings) {
702 mutex_lock(&dev->struct_mutex);
703 i915_gem_restore_gtt_mappings(dev);
704 mutex_unlock(&dev->struct_mutex);
705 }
706
61caf87c 707 i915_restore_state(dev);
44834a67 708 intel_opregion_setup(dev);
61caf87c 709
5669fcac
JB
710 /* KMS EnterVT equivalent */
711 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
dde86e2d 712 intel_init_pch_refclk(dev);
754970ee 713 drm_mode_config_reset(dev);
1833b134 714
5669fcac 715 mutex_lock(&dev->struct_mutex);
074c6ada
CW
716 if (i915_gem_init_hw(dev)) {
717 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
718 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
719 }
5669fcac 720 mutex_unlock(&dev->struct_mutex);
226485e9 721
2363d8c9 722 /* We need working interrupts for modeset enabling ... */
b963291c 723 intel_runtime_pm_enable_interrupts(dev_priv);
15239099 724
1833b134 725 intel_modeset_init_hw(dev);
24576d23 726
0e32b39c 727 {
13321786 728 spin_lock_irq(&dev_priv->irq_lock);
0e32b39c
DA
729 if (dev_priv->display.hpd_irq_setup)
730 dev_priv->display.hpd_irq_setup(dev);
13321786 731 spin_unlock_irq(&dev_priv->irq_lock);
0e32b39c
DA
732 }
733
734 intel_dp_mst_resume(dev);
24576d23
JB
735 drm_modeset_lock_all(dev);
736 intel_modeset_setup_hw_state(dev, true);
737 drm_modeset_unlock_all(dev);
15239099
DV
738
739 /*
740 * ... but also need to make sure that hotplug processing
741 * doesn't cause havoc. Like in the driver load code we don't
742 * bother with the tiny race here where we might loose hotplug
743 * notifications.
744 * */
b963291c 745 intel_hpd_init(dev_priv);
bb60b969 746 /* Config may have changed between suspend and resume */
1ff74cf1 747 drm_helper_hpd_irq_event(dev);
d5bb081b 748 }
1daed3fb 749
44834a67
CW
750 intel_opregion_init(dev);
751
82e3b8c1 752 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 753
b8efb17b
ZR
754 mutex_lock(&dev_priv->modeset_restore_lock);
755 dev_priv->modeset_restore = MODESET_DONE;
756 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 757
e5747e3a
JB
758 intel_opregion_notify_adapter(dev, PCI_D0);
759
074c6ada 760 return 0;
84b79f8d
RW
761}
762
1abd02e2
JB
763static int i915_drm_thaw(struct drm_device *dev)
764{
7f16e5c1 765 if (drm_core_check_feature(dev, DRIVER_MODESET))
828c7908 766 i915_check_and_clear_faults(dev);
1abd02e2 767
9d49c0ef 768 return __i915_drm_thaw(dev, true);
84b79f8d
RW
769}
770
76c4b250 771static int i915_resume_early(struct drm_device *dev)
84b79f8d 772{
5bcf719b
DA
773 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
774 return 0;
775
76c4b250
ID
776 /*
777 * We have a resume ordering issue with the snd-hda driver also
778 * requiring our device to be power up. Due to the lack of a
779 * parent/child relationship we currently solve this with an early
780 * resume hook.
781 *
782 * FIXME: This should be solved with a special hdmi sink device or
783 * similar so that power domains can be employed.
784 */
84b79f8d
RW
785 if (pci_enable_device(dev->pdev))
786 return -EIO;
787
788 pci_set_master(dev->pdev);
789
76c4b250
ID
790 return i915_drm_thaw_early(dev);
791}
792
793int i915_resume(struct drm_device *dev)
794{
795 struct drm_i915_private *dev_priv = dev->dev_private;
796 int ret;
797
1abd02e2
JB
798 /*
799 * Platforms with opregion should have sane BIOS, older ones (gen3 and
9d49c0ef
PZ
800 * earlier) need to restore the GTT mappings since the BIOS might clear
801 * all our scratch PTEs.
1abd02e2 802 */
9d49c0ef 803 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
6eecba33
CW
804 if (ret)
805 return ret;
806
807 drm_kms_helper_poll_enable(dev);
808 return 0;
ba8bbcf6
JB
809}
810
76c4b250
ID
811static int i915_resume_legacy(struct drm_device *dev)
812{
813 i915_resume_early(dev);
814 i915_resume(dev);
815
816 return 0;
817}
818
11ed50ec 819/**
f3953dcb 820 * i915_reset - reset chip after a hang
11ed50ec 821 * @dev: drm device to reset
11ed50ec
BG
822 *
823 * Reset the chip. Useful if a hang is detected. Returns zero on successful
824 * reset or otherwise an error code.
825 *
826 * Procedure is fairly simple:
827 * - reset the chip using the reset reg
828 * - re-init context state
829 * - re-init hardware status page
830 * - re-init ring buffer
831 * - re-init interrupt state
832 * - re-init display
833 */
d4b8bb2a 834int i915_reset(struct drm_device *dev)
11ed50ec 835{
50227e1c 836 struct drm_i915_private *dev_priv = dev->dev_private;
2e7c8ee7 837 bool simulated;
0573ed4a 838 int ret;
11ed50ec 839
d330a953 840 if (!i915.reset)
d78cb50b
CW
841 return 0;
842
d54a02c0 843 mutex_lock(&dev->struct_mutex);
11ed50ec 844
069efc1d 845 i915_gem_reset(dev);
77f01230 846
2e7c8ee7
CW
847 simulated = dev_priv->gpu_error.stop_rings != 0;
848
be62acb4
MK
849 ret = intel_gpu_reset(dev);
850
851 /* Also reset the gpu hangman. */
852 if (simulated) {
853 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
854 dev_priv->gpu_error.stop_rings = 0;
855 if (ret == -ENODEV) {
f2d91a2c
DV
856 DRM_INFO("Reset not implemented, but ignoring "
857 "error for simulated gpu hangs\n");
be62acb4
MK
858 ret = 0;
859 }
2e7c8ee7 860 }
be62acb4 861
d8f2716a
DV
862 if (i915_stop_ring_allow_warn(dev_priv))
863 pr_notice("drm/i915: Resetting chip after gpu hang\n");
864
0573ed4a 865 if (ret) {
f2d91a2c 866 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 867 mutex_unlock(&dev->struct_mutex);
f803aa55 868 return ret;
11ed50ec
BG
869 }
870
871 /* Ok, now get things going again... */
872
873 /*
874 * Everything depends on having the GTT running, so we need to start
875 * there. Fortunately we don't need to do this unless we reset the
876 * chip at a PCI level.
877 *
878 * Next we need to restore the context, but we don't use those
879 * yet either...
880 *
881 * Ring buffer needs to be re-initialized in the KMS case, or if X
882 * was running at the time of the reset (i.e. we weren't VT
883 * switched away).
884 */
885 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
db1b76ca 886 !dev_priv->ums.mm_suspended) {
db1b76ca 887 dev_priv->ums.mm_suspended = 0;
75a6898f 888
6689c167
MA
889 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
890 dev_priv->gpu_error.reload_in_reset = true;
891
3d57e5bd 892 ret = i915_gem_init_hw(dev);
6689c167
MA
893
894 dev_priv->gpu_error.reload_in_reset = false;
895
8e88a2bd 896 mutex_unlock(&dev->struct_mutex);
3d57e5bd
BW
897 if (ret) {
898 DRM_ERROR("Failed hw init on reset %d\n", ret);
899 return ret;
900 }
f817586c 901
e090c53b 902 /*
78ad455f
DV
903 * FIXME: This races pretty badly against concurrent holders of
904 * ring interrupts. This is possible since we've started to drop
905 * dev->struct_mutex in select places when waiting for the gpu.
e090c53b 906 */
dd0a1aa1 907
78ad455f
DV
908 /*
909 * rps/rc6 re-init is necessary to restore state lost after the
910 * reset and the re-install of gt irqs. Skip for ironlake per
dd0a1aa1 911 * previous concerns that it doesn't respond well to some forms
78ad455f
DV
912 * of re-init after reset.
913 */
dc1d0136 914 if (INTEL_INFO(dev)->gen > 5)
c6df39b5 915 intel_reset_gt_powersave(dev);
bcbc324a
DV
916 } else {
917 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
918 }
919
11ed50ec
BG
920 return 0;
921}
922
56550d94 923static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 924{
01a06850
DV
925 struct intel_device_info *intel_info =
926 (struct intel_device_info *) ent->driver_data;
927
d330a953 928 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
929 DRM_INFO("This hardware requires preliminary hardware support.\n"
930 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
931 return -ENODEV;
932 }
933
5fe49d86
CW
934 /* Only bind to function 0 of the device. Early generations
935 * used function 1 as a placeholder for multi-head. This causes
936 * us confusion instead, especially on the systems where both
937 * functions have the same PCI-ID!
938 */
939 if (PCI_FUNC(pdev->devfn))
940 return -ENODEV;
941
24986ee0 942 driver.driver_features &= ~(DRIVER_USE_AGP);
01a06850 943
dcdb1674 944 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
945}
946
947static void
948i915_pci_remove(struct pci_dev *pdev)
949{
950 struct drm_device *dev = pci_get_drvdata(pdev);
951
952 drm_put_dev(dev);
953}
954
84b79f8d 955static int i915_pm_suspend(struct device *dev)
112b715e 956{
84b79f8d
RW
957 struct pci_dev *pdev = to_pci_dev(dev);
958 struct drm_device *drm_dev = pci_get_drvdata(pdev);
112b715e 959
84b79f8d
RW
960 if (!drm_dev || !drm_dev->dev_private) {
961 dev_err(dev, "DRM not initialized, aborting suspend.\n");
962 return -ENODEV;
963 }
112b715e 964
5bcf719b
DA
965 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
966 return 0;
967
76c4b250
ID
968 return i915_drm_freeze(drm_dev);
969}
970
971static int i915_pm_suspend_late(struct device *dev)
972{
973 struct pci_dev *pdev = to_pci_dev(dev);
974 struct drm_device *drm_dev = pci_get_drvdata(pdev);
975
976 /*
977 * We have a suspedn ordering issue with the snd-hda driver also
978 * requiring our device to be power up. Due to the lack of a
979 * parent/child relationship we currently solve this with an late
980 * suspend hook.
981 *
982 * FIXME: This should be solved with a special hdmi sink device or
983 * similar so that power domains can be employed.
984 */
985 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
986 return 0;
112b715e 987
c3c09c95 988 return i915_drm_suspend_late(drm_dev);
cbda12d7
ZW
989}
990
76c4b250
ID
991static int i915_pm_resume_early(struct device *dev)
992{
993 struct pci_dev *pdev = to_pci_dev(dev);
994 struct drm_device *drm_dev = pci_get_drvdata(pdev);
995
996 return i915_resume_early(drm_dev);
997}
998
84b79f8d 999static int i915_pm_resume(struct device *dev)
cbda12d7 1000{
84b79f8d
RW
1001 struct pci_dev *pdev = to_pci_dev(dev);
1002 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1003
1004 return i915_resume(drm_dev);
cbda12d7
ZW
1005}
1006
84b79f8d 1007static int i915_pm_freeze(struct device *dev)
cbda12d7 1008{
84b79f8d
RW
1009 struct pci_dev *pdev = to_pci_dev(dev);
1010 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1011
1012 if (!drm_dev || !drm_dev->dev_private) {
1013 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1014 return -ENODEV;
1015 }
1016
1017 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
1018}
1019
163f53a2
ID
1020static int i915_pm_freeze_late(struct device *dev)
1021{
1022 struct pci_dev *pdev = to_pci_dev(dev);
1023 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1024 struct drm_i915_private *dev_priv = drm_dev->dev_private;
1025
1026 return intel_suspend_complete(dev_priv);
1027}
1028
76c4b250
ID
1029static int i915_pm_thaw_early(struct device *dev)
1030{
1031 struct pci_dev *pdev = to_pci_dev(dev);
1032 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1033
1034 return i915_drm_thaw_early(drm_dev);
1035}
1036
84b79f8d 1037static int i915_pm_thaw(struct device *dev)
cbda12d7 1038{
84b79f8d
RW
1039 struct pci_dev *pdev = to_pci_dev(dev);
1040 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1041
1042 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
1043}
1044
84b79f8d 1045static int i915_pm_poweroff(struct device *dev)
cbda12d7 1046{
84b79f8d
RW
1047 struct pci_dev *pdev = to_pci_dev(dev);
1048 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 1049
61caf87c 1050 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
1051}
1052
ebc32824 1053static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
97bea207 1054{
414de7a0 1055 hsw_enable_pc8(dev_priv);
0ab9cfeb
ID
1056
1057 return 0;
97bea207
PZ
1058}
1059
016970be
SK
1060static int snb_resume_prepare(struct drm_i915_private *dev_priv,
1061 bool rpm_resume)
9a952a0d
PZ
1062{
1063 struct drm_device *dev = dev_priv->dev;
1064
016970be
SK
1065 if (rpm_resume)
1066 intel_init_pch_refclk(dev);
0ab9cfeb
ID
1067
1068 return 0;
9a952a0d
PZ
1069}
1070
016970be
SK
1071static int hsw_resume_prepare(struct drm_i915_private *dev_priv,
1072 bool rpm_resume)
97bea207 1073{
414de7a0 1074 hsw_disable_pc8(dev_priv);
0ab9cfeb
ID
1075
1076 return 0;
97bea207
PZ
1077}
1078
ddeea5b0
ID
1079/*
1080 * Save all Gunit registers that may be lost after a D3 and a subsequent
1081 * S0i[R123] transition. The list of registers needing a save/restore is
1082 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1083 * registers in the following way:
1084 * - Driver: saved/restored by the driver
1085 * - Punit : saved/restored by the Punit firmware
1086 * - No, w/o marking: no need to save/restore, since the register is R/O or
1087 * used internally by the HW in a way that doesn't depend
1088 * keeping the content across a suspend/resume.
1089 * - Debug : used for debugging
1090 *
1091 * We save/restore all registers marked with 'Driver', with the following
1092 * exceptions:
1093 * - Registers out of use, including also registers marked with 'Debug'.
1094 * These have no effect on the driver's operation, so we don't save/restore
1095 * them to reduce the overhead.
1096 * - Registers that are fully setup by an initialization function called from
1097 * the resume path. For example many clock gating and RPS/RC6 registers.
1098 * - Registers that provide the right functionality with their reset defaults.
1099 *
1100 * TODO: Except for registers that based on the above 3 criteria can be safely
1101 * ignored, we save/restore all others, practically treating the HW context as
1102 * a black-box for the driver. Further investigation is needed to reduce the
1103 * saved/restored registers even further, by following the same 3 criteria.
1104 */
1105static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1106{
1107 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1108 int i;
1109
1110 /* GAM 0x4000-0x4770 */
1111 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1112 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1113 s->arb_mode = I915_READ(ARB_MODE);
1114 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1115 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1116
1117 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1118 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1119
1120 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1121 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1122
1123 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1124 s->ecochk = I915_READ(GAM_ECOCHK);
1125 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1126 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1127
1128 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1129
1130 /* MBC 0x9024-0x91D0, 0x8500 */
1131 s->g3dctl = I915_READ(VLV_G3DCTL);
1132 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1133 s->mbctl = I915_READ(GEN6_MBCTL);
1134
1135 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1136 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1137 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1138 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1139 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1140 s->rstctl = I915_READ(GEN6_RSTCTL);
1141 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1142
1143 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1144 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1145 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1146 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1147 s->ecobus = I915_READ(ECOBUS);
1148 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1149 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1150 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1151 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1152 s->rcedata = I915_READ(VLV_RCEDATA);
1153 s->spare2gh = I915_READ(VLV_SPAREG2H);
1154
1155 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1156 s->gt_imr = I915_READ(GTIMR);
1157 s->gt_ier = I915_READ(GTIER);
1158 s->pm_imr = I915_READ(GEN6_PMIMR);
1159 s->pm_ier = I915_READ(GEN6_PMIER);
1160
1161 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1162 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1163
1164 /* GT SA CZ domain, 0x100000-0x138124 */
1165 s->tilectl = I915_READ(TILECTL);
1166 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1167 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1168 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1169 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1170
1171 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1172 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1173 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1174 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1175
1176 /*
1177 * Not saving any of:
1178 * DFT, 0x9800-0x9EC0
1179 * SARB, 0xB000-0xB1FC
1180 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1181 * PCI CFG
1182 */
1183}
1184
1185static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1186{
1187 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1188 u32 val;
1189 int i;
1190
1191 /* GAM 0x4000-0x4770 */
1192 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1193 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1194 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1195 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1196 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1197
1198 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1199 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1200
1201 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1202 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1203
1204 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1205 I915_WRITE(GAM_ECOCHK, s->ecochk);
1206 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1207 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1208
1209 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1210
1211 /* MBC 0x9024-0x91D0, 0x8500 */
1212 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1213 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1214 I915_WRITE(GEN6_MBCTL, s->mbctl);
1215
1216 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1217 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1218 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1219 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1220 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1221 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1222 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1223
1224 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1225 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1226 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1227 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1228 I915_WRITE(ECOBUS, s->ecobus);
1229 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1230 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1231 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1232 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1233 I915_WRITE(VLV_RCEDATA, s->rcedata);
1234 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1235
1236 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1237 I915_WRITE(GTIMR, s->gt_imr);
1238 I915_WRITE(GTIER, s->gt_ier);
1239 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1240 I915_WRITE(GEN6_PMIER, s->pm_ier);
1241
1242 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1243 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1244
1245 /* GT SA CZ domain, 0x100000-0x138124 */
1246 I915_WRITE(TILECTL, s->tilectl);
1247 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1248 /*
1249 * Preserve the GT allow wake and GFX force clock bit, they are not
1250 * be restored, as they are used to control the s0ix suspend/resume
1251 * sequence by the caller.
1252 */
1253 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1254 val &= VLV_GTLC_ALLOWWAKEREQ;
1255 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1256 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1257
1258 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1259 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1260 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1261 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1262
1263 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1264
1265 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1266 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1267 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1268 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1269}
1270
650ad970
ID
1271int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1272{
1273 u32 val;
1274 int err;
1275
1276 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1277 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1278
1279#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1280 /* Wait for a previous force-off to settle */
1281 if (force_on) {
8d4eee9c 1282 err = wait_for(!COND, 20);
650ad970
ID
1283 if (err) {
1284 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1285 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1286 return err;
1287 }
1288 }
1289
1290 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1291 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1292 if (force_on)
1293 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1294 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1295
1296 if (!force_on)
1297 return 0;
1298
8d4eee9c 1299 err = wait_for(COND, 20);
650ad970
ID
1300 if (err)
1301 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1302 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1303
1304 return err;
1305#undef COND
1306}
1307
ddeea5b0
ID
1308static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1309{
1310 u32 val;
1311 int err = 0;
1312
1313 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1314 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1315 if (allow)
1316 val |= VLV_GTLC_ALLOWWAKEREQ;
1317 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1318 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1319
1320#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1321 allow)
1322 err = wait_for(COND, 1);
1323 if (err)
1324 DRM_ERROR("timeout disabling GT waking\n");
1325 return err;
1326#undef COND
1327}
1328
1329static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1330 bool wait_for_on)
1331{
1332 u32 mask;
1333 u32 val;
1334 int err;
1335
1336 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1337 val = wait_for_on ? mask : 0;
1338#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1339 if (COND)
1340 return 0;
1341
1342 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1343 wait_for_on ? "on" : "off",
1344 I915_READ(VLV_GTLC_PW_STATUS));
1345
1346 /*
1347 * RC6 transitioning can be delayed up to 2 msec (see
1348 * valleyview_enable_rps), use 3 msec for safety.
1349 */
1350 err = wait_for(COND, 3);
1351 if (err)
1352 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1353 wait_for_on ? "on" : "off");
1354
1355 return err;
1356#undef COND
1357}
1358
1359static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1360{
1361 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1362 return;
1363
1364 DRM_ERROR("GT register access while GT waking disabled\n");
1365 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1366}
1367
ebc32824 1368static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
1369{
1370 u32 mask;
1371 int err;
1372
1373 /*
1374 * Bspec defines the following GT well on flags as debug only, so
1375 * don't treat them as hard failures.
1376 */
1377 (void)vlv_wait_for_gt_wells(dev_priv, false);
1378
1379 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1380 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1381
1382 vlv_check_no_gt_access(dev_priv);
1383
1384 err = vlv_force_gfx_clock(dev_priv, true);
1385 if (err)
1386 goto err1;
1387
1388 err = vlv_allow_gt_wake(dev_priv, false);
1389 if (err)
1390 goto err2;
1391 vlv_save_gunit_s0ix_state(dev_priv);
1392
1393 err = vlv_force_gfx_clock(dev_priv, false);
1394 if (err)
1395 goto err2;
1396
1397 return 0;
1398
1399err2:
1400 /* For safety always re-enable waking and disable gfx clock forcing */
1401 vlv_allow_gt_wake(dev_priv, true);
1402err1:
1403 vlv_force_gfx_clock(dev_priv, false);
1404
1405 return err;
1406}
1407
016970be
SK
1408static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1409 bool rpm_resume)
ddeea5b0
ID
1410{
1411 struct drm_device *dev = dev_priv->dev;
1412 int err;
1413 int ret;
1414
1415 /*
1416 * If any of the steps fail just try to continue, that's the best we
1417 * can do at this point. Return the first error code (which will also
1418 * leave RPM permanently disabled).
1419 */
1420 ret = vlv_force_gfx_clock(dev_priv, true);
1421
1422 vlv_restore_gunit_s0ix_state(dev_priv);
1423
1424 err = vlv_allow_gt_wake(dev_priv, true);
1425 if (!ret)
1426 ret = err;
1427
1428 err = vlv_force_gfx_clock(dev_priv, false);
1429 if (!ret)
1430 ret = err;
1431
1432 vlv_check_no_gt_access(dev_priv);
1433
016970be
SK
1434 if (rpm_resume) {
1435 intel_init_clock_gating(dev);
1436 i915_gem_restore_fences(dev);
1437 }
ddeea5b0
ID
1438
1439 return ret;
1440}
1441
97bea207 1442static int intel_runtime_suspend(struct device *device)
8a187455
PZ
1443{
1444 struct pci_dev *pdev = to_pci_dev(device);
1445 struct drm_device *dev = pci_get_drvdata(pdev);
1446 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1447 int ret;
8a187455 1448
aeab0b5a 1449 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
c6df39b5
ID
1450 return -ENODEV;
1451
604effb7
ID
1452 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1453 return -ENODEV;
1454
e998c40f 1455 assert_force_wake_inactive(dev_priv);
8a187455
PZ
1456
1457 DRM_DEBUG_KMS("Suspending device\n");
1458
d6102977
ID
1459 /*
1460 * We could deadlock here in case another thread holding struct_mutex
1461 * calls RPM suspend concurrently, since the RPM suspend will wait
1462 * first for this RPM suspend to finish. In this case the concurrent
1463 * RPM resume will be followed by its RPM suspend counterpart. Still
1464 * for consistency return -EAGAIN, which will reschedule this suspend.
1465 */
1466 if (!mutex_trylock(&dev->struct_mutex)) {
1467 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1468 /*
1469 * Bump the expiration timestamp, otherwise the suspend won't
1470 * be rescheduled.
1471 */
1472 pm_runtime_mark_last_busy(device);
1473
1474 return -EAGAIN;
1475 }
1476 /*
1477 * We are safe here against re-faults, since the fault handler takes
1478 * an RPM reference.
1479 */
1480 i915_gem_release_all_mmaps(dev_priv);
1481 mutex_unlock(&dev->struct_mutex);
1482
9486db61
ID
1483 /*
1484 * rps.work can't be rearmed here, since we get here only after making
1485 * sure the GPU is idle and the RPS freq is set to the minimum. See
1486 * intel_mark_idle().
1487 */
1488 cancel_work_sync(&dev_priv->rps.work);
b963291c 1489 intel_runtime_pm_disable_interrupts(dev_priv);
b5478bcd 1490
ebc32824 1491 ret = intel_suspend_complete(dev_priv);
0ab9cfeb
ID
1492 if (ret) {
1493 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
b963291c 1494 intel_runtime_pm_enable_interrupts(dev_priv);
0ab9cfeb
ID
1495
1496 return ret;
1497 }
a8a8bd54 1498
16a3d6ef 1499 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
8a187455 1500 dev_priv->pm.suspended = true;
1fb2362b
KCA
1501
1502 /*
c8a0bd42
PZ
1503 * FIXME: We really should find a document that references the arguments
1504 * used below!
1fb2362b 1505 */
c8a0bd42
PZ
1506 if (IS_HASWELL(dev)) {
1507 /*
1508 * current versions of firmware which depend on this opregion
1509 * notification have repurposed the D1 definition to mean
1510 * "runtime suspended" vs. what you would normally expect (D3)
1511 * to distinguish it from notifications that might be sent via
1512 * the suspend path.
1513 */
1514 intel_opregion_notify_adapter(dev, PCI_D1);
1515 } else {
1516 /*
1517 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1518 * being detected, and the call we do at intel_runtime_resume()
1519 * won't be able to restore them. Since PCI_D3hot matches the
1520 * actual specification and appears to be working, use it. Let's
1521 * assume the other non-Haswell platforms will stay the same as
1522 * Broadwell.
1523 */
1524 intel_opregion_notify_adapter(dev, PCI_D3hot);
1525 }
8a187455 1526
a8a8bd54 1527 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
1528 return 0;
1529}
1530
97bea207 1531static int intel_runtime_resume(struct device *device)
8a187455
PZ
1532{
1533 struct pci_dev *pdev = to_pci_dev(device);
1534 struct drm_device *dev = pci_get_drvdata(pdev);
1535 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1536 int ret;
8a187455 1537
604effb7
ID
1538 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1539 return -ENODEV;
8a187455
PZ
1540
1541 DRM_DEBUG_KMS("Resuming device\n");
1542
cd2e9e90 1543 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
1544 dev_priv->pm.suspended = false;
1545
016970be 1546 ret = intel_resume_prepare(dev_priv, true);
0ab9cfeb
ID
1547 /*
1548 * No point of rolling back things in case of an error, as the best
1549 * we can do is to hope that things will still work (and disable RPM).
1550 */
92b806d3
ID
1551 i915_gem_init_swizzling(dev);
1552 gen6_update_ring_freq(dev);
1553
b963291c 1554 intel_runtime_pm_enable_interrupts(dev_priv);
9486db61 1555 intel_reset_gt_powersave(dev);
b5478bcd 1556
0ab9cfeb
ID
1557 if (ret)
1558 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1559 else
1560 DRM_DEBUG_KMS("Device resumed\n");
1561
1562 return ret;
8a187455
PZ
1563}
1564
016970be
SK
1565/*
1566 * This function implements common functionality of runtime and system
1567 * suspend sequence.
1568 */
ebc32824
SK
1569static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1570{
1571 struct drm_device *dev = dev_priv->dev;
1572 int ret;
1573
604effb7 1574 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ebc32824 1575 ret = hsw_suspend_complete(dev_priv);
604effb7 1576 else if (IS_VALLEYVIEW(dev))
ebc32824 1577 ret = vlv_suspend_complete(dev_priv);
604effb7
ID
1578 else
1579 ret = 0;
ebc32824
SK
1580
1581 return ret;
1582}
1583
016970be
SK
1584/*
1585 * This function implements common functionality of runtime and system
1586 * resume sequence. Variable rpm_resume used for implementing different
1587 * code paths.
1588 */
1589static int intel_resume_prepare(struct drm_i915_private *dev_priv,
1590 bool rpm_resume)
ebc32824
SK
1591{
1592 struct drm_device *dev = dev_priv->dev;
1593 int ret;
1594
604effb7 1595 if (IS_GEN6(dev))
016970be 1596 ret = snb_resume_prepare(dev_priv, rpm_resume);
604effb7 1597 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
016970be 1598 ret = hsw_resume_prepare(dev_priv, rpm_resume);
604effb7 1599 else if (IS_VALLEYVIEW(dev))
016970be 1600 ret = vlv_resume_prepare(dev_priv, rpm_resume);
604effb7
ID
1601 else
1602 ret = 0;
ebc32824
SK
1603
1604 return ret;
1605}
1606
b4b78d12 1607static const struct dev_pm_ops i915_pm_ops = {
0206e353 1608 .suspend = i915_pm_suspend,
76c4b250
ID
1609 .suspend_late = i915_pm_suspend_late,
1610 .resume_early = i915_pm_resume_early,
0206e353
AJ
1611 .resume = i915_pm_resume,
1612 .freeze = i915_pm_freeze,
163f53a2 1613 .freeze_late = i915_pm_freeze_late,
76c4b250 1614 .thaw_early = i915_pm_thaw_early,
0206e353
AJ
1615 .thaw = i915_pm_thaw,
1616 .poweroff = i915_pm_poweroff,
76c4b250 1617 .restore_early = i915_pm_resume_early,
0206e353 1618 .restore = i915_pm_resume,
97bea207
PZ
1619 .runtime_suspend = intel_runtime_suspend,
1620 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
1621};
1622
78b68556 1623static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1624 .fault = i915_gem_fault,
ab00b3e5
JB
1625 .open = drm_gem_vm_open,
1626 .close = drm_gem_vm_close,
de151cf6
JB
1627};
1628
e08e96de
AV
1629static const struct file_operations i915_driver_fops = {
1630 .owner = THIS_MODULE,
1631 .open = drm_open,
1632 .release = drm_release,
1633 .unlocked_ioctl = drm_ioctl,
1634 .mmap = drm_gem_mmap,
1635 .poll = drm_poll,
e08e96de
AV
1636 .read = drm_read,
1637#ifdef CONFIG_COMPAT
1638 .compat_ioctl = i915_compat_ioctl,
1639#endif
1640 .llseek = noop_llseek,
1641};
1642
1da177e4 1643static struct drm_driver driver = {
0c54781b
MW
1644 /* Don't use MTRRs here; the Xserver or userspace app should
1645 * deal with them for Intel hardware.
792d2b9a 1646 */
673a394b 1647 .driver_features =
24986ee0 1648 DRIVER_USE_AGP |
10ba5012
KH
1649 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1650 DRIVER_RENDER,
22eae947 1651 .load = i915_driver_load,
ba8bbcf6 1652 .unload = i915_driver_unload,
673a394b 1653 .open = i915_driver_open,
22eae947
DA
1654 .lastclose = i915_driver_lastclose,
1655 .preclose = i915_driver_preclose,
673a394b 1656 .postclose = i915_driver_postclose,
915b4d11 1657 .set_busid = drm_pci_set_busid,
d8e29209
RW
1658
1659 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1660 .suspend = i915_suspend,
76c4b250 1661 .resume = i915_resume_legacy,
d8e29209 1662
cda17380 1663 .device_is_agp = i915_driver_device_is_agp,
7c1c2871
DA
1664 .master_create = i915_master_create,
1665 .master_destroy = i915_master_destroy,
955b12de 1666#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1667 .debugfs_init = i915_debugfs_init,
1668 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1669#endif
673a394b 1670 .gem_free_object = i915_gem_free_object,
de151cf6 1671 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1672
1673 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1674 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1675 .gem_prime_export = i915_gem_prime_export,
1676 .gem_prime_import = i915_gem_prime_import,
1677
ff72145b
DA
1678 .dumb_create = i915_gem_dumb_create,
1679 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 1680 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 1681 .ioctls = i915_ioctls,
e08e96de 1682 .fops = &i915_driver_fops,
22eae947
DA
1683 .name = DRIVER_NAME,
1684 .desc = DRIVER_DESC,
1685 .date = DRIVER_DATE,
1686 .major = DRIVER_MAJOR,
1687 .minor = DRIVER_MINOR,
1688 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1689};
1690
8410ea3b
DA
1691static struct pci_driver i915_pci_driver = {
1692 .name = DRIVER_NAME,
1693 .id_table = pciidlist,
1694 .probe = i915_pci_probe,
1695 .remove = i915_pci_remove,
1696 .driver.pm = &i915_pm_ops,
1697};
1698
1da177e4
LT
1699static int __init i915_init(void)
1700{
1701 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1702
1703 /*
1704 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1705 * explicitly disabled with the module pararmeter.
1706 *
1707 * Otherwise, just follow the parameter (defaulting to off).
1708 *
1709 * Allow optional vga_text_mode_force boot option to override
1710 * the default behavior.
1711 */
1712#if defined(CONFIG_DRM_I915_KMS)
d330a953 1713 if (i915.modeset != 0)
79e53945
JB
1714 driver.driver_features |= DRIVER_MODESET;
1715#endif
d330a953 1716 if (i915.modeset == 1)
79e53945
JB
1717 driver.driver_features |= DRIVER_MODESET;
1718
1719#ifdef CONFIG_VGA_CONSOLE
d330a953 1720 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
1721 driver.driver_features &= ~DRIVER_MODESET;
1722#endif
1723
b30324ad 1724 if (!(driver.driver_features & DRIVER_MODESET)) {
3885c6bb 1725 driver.get_vblank_timestamp = NULL;
b30324ad
DV
1726#ifndef CONFIG_DRM_I915_UMS
1727 /* Silently fail loading to not upset userspace. */
c9cd7b65 1728 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
b30324ad
DV
1729 return 0;
1730#endif
1731 }
3885c6bb 1732
8410ea3b 1733 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1734}
1735
1736static void __exit i915_exit(void)
1737{
b33ecdd1
DV
1738#ifndef CONFIG_DRM_I915_UMS
1739 if (!(driver.driver_features & DRIVER_MODESET))
1740 return; /* Never loaded a driver. */
1741#endif
1742
8410ea3b 1743 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1744}
1745
1746module_init(i915_init);
1747module_exit(i915_exit);
1748
0a6d1631 1749MODULE_AUTHOR("Tungsten Graphics, Inc.");
1eab9234 1750MODULE_AUTHOR("Intel Corporation");
0a6d1631 1751
b5e89ed5 1752MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1753MODULE_LICENSE("GPL and additional rights");
This page took 1.046452 seconds and 5 git commands to generate.