Merge tag 'v3.10-rc2' into drm-intel-next-queued
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_ddi.c
CommitLineData
45244b87
ED
1/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
31/* HDMI/DVI modes ignore everything but the last 2 items. So we share
32 * them for both DP and FDI transports, allowing those ports to
33 * automatically adapt to HDMI connections as well
34 */
35static const u32 hsw_ddi_translations_dp[] = {
36 0x00FFFFFF, 0x0006000E, /* DP parameters */
37 0x00D75FFF, 0x0005000A,
38 0x00C30FFF, 0x00040006,
39 0x80AAAFFF, 0x000B0000,
40 0x00FFFFFF, 0x0005000A,
41 0x00D75FFF, 0x000C0004,
42 0x80C30FFF, 0x000B0000,
43 0x00FFFFFF, 0x00040006,
44 0x80D75FFF, 0x000B0000,
45 0x00FFFFFF, 0x00040006 /* HDMI parameters */
46};
47
48static const u32 hsw_ddi_translations_fdi[] = {
49 0x00FFFFFF, 0x0007000E, /* FDI parameters */
50 0x00D75FFF, 0x000F000A,
51 0x00C30FFF, 0x00060006,
52 0x00AAAFFF, 0x001E0000,
53 0x00FFFFFF, 0x000F000A,
54 0x00D75FFF, 0x00160004,
55 0x00C30FFF, 0x001E0000,
56 0x00FFFFFF, 0x00060006,
57 0x00D75FFF, 0x001E0000,
58 0x00FFFFFF, 0x00040006 /* HDMI parameters */
59};
60
fc914639
PZ
61static enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
62{
0bdee30e 63 struct drm_encoder *encoder = &intel_encoder->base;
fc914639
PZ
64 int type = intel_encoder->type;
65
174edf1f 66 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
00c09d70 67 type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
174edf1f
PZ
68 struct intel_digital_port *intel_dig_port =
69 enc_to_dig_port(encoder);
70 return intel_dig_port->port;
0bdee30e 71
fc914639
PZ
72 } else if (type == INTEL_OUTPUT_ANALOG) {
73 return PORT_E;
0bdee30e 74
fc914639
PZ
75 } else {
76 DRM_ERROR("Invalid DDI encoder type %d\n", type);
77 BUG();
78 }
79}
80
45244b87
ED
81/* On Haswell, DDI port buffers must be programmed with correct values
82 * in advance. The buffer values are different for FDI and DP modes,
83 * but the HDMI/DVI fields are shared among those. So we program the DDI
84 * in either FDI or DP modes only, as HDMI connections will work with both
85 * of those
86 */
c1f63f9d
PZ
87static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port,
88 bool use_fdi_mode)
45244b87
ED
89{
90 struct drm_i915_private *dev_priv = dev->dev_private;
91 u32 reg;
92 int i;
93 const u32 *ddi_translations = ((use_fdi_mode) ?
94 hsw_ddi_translations_fdi :
95 hsw_ddi_translations_dp);
96
97 DRM_DEBUG_DRIVER("Initializing DDI buffers for port %c in %s mode\n",
98 port_name(port),
99 use_fdi_mode ? "FDI" : "DP");
100
101 WARN((use_fdi_mode && (port != PORT_E)),
102 "Programming port %c in FDI mode, this probably will not work.\n",
103 port_name(port));
104
105 for (i=0, reg=DDI_BUF_TRANS(port); i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
106 I915_WRITE(reg, ddi_translations[i]);
107 reg += 4;
108 }
109}
110
111/* Program DDI buffers translations for DP. By default, program ports A-D in DP
112 * mode and port E for FDI.
113 */
114void intel_prepare_ddi(struct drm_device *dev)
115{
116 int port;
117
0d536cb4
PZ
118 if (!HAS_DDI(dev))
119 return;
45244b87 120
0d536cb4
PZ
121 for (port = PORT_A; port < PORT_E; port++)
122 intel_prepare_ddi_buffers(dev, port, false);
123
124 /* DDI E is the suggested one to work in FDI mode, so program is as such
125 * by default. It will have to be re-programmed in case a digital DP
126 * output will be detected on it
127 */
128 intel_prepare_ddi_buffers(dev, PORT_E, true);
45244b87 129}
c82e4d26
ED
130
131static const long hsw_ddi_buf_ctl_values[] = {
132 DDI_BUF_EMP_400MV_0DB_HSW,
133 DDI_BUF_EMP_400MV_3_5DB_HSW,
134 DDI_BUF_EMP_400MV_6DB_HSW,
135 DDI_BUF_EMP_400MV_9_5DB_HSW,
136 DDI_BUF_EMP_600MV_0DB_HSW,
137 DDI_BUF_EMP_600MV_3_5DB_HSW,
138 DDI_BUF_EMP_600MV_6DB_HSW,
139 DDI_BUF_EMP_800MV_0DB_HSW,
140 DDI_BUF_EMP_800MV_3_5DB_HSW
141};
142
248138b5
PZ
143static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
144 enum port port)
145{
146 uint32_t reg = DDI_BUF_CTL(port);
147 int i;
148
149 for (i = 0; i < 8; i++) {
150 udelay(1);
151 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
152 return;
153 }
154 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
155}
c82e4d26
ED
156
157/* Starting with Haswell, different DDI ports can work in FDI mode for
158 * connection to the PCH-located connectors. For this, it is necessary to train
159 * both the DDI port and PCH receiver for the desired DDI buffer settings.
160 *
161 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
162 * please note that when FDI mode is active on DDI E, it shares 2 lines with
163 * DDI A (which is used for eDP)
164 */
165
166void hsw_fdi_link_train(struct drm_crtc *crtc)
167{
168 struct drm_device *dev = crtc->dev;
169 struct drm_i915_private *dev_priv = dev->dev_private;
170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
04945641 171 u32 temp, i, rx_ctl_val;
c82e4d26 172
04945641
PZ
173 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
174 * mode set "sequence for CRT port" document:
175 * - TP1 to TP2 time with the default value
176 * - FDI delay to 90h
8693a824
DL
177 *
178 * WaFDIAutoLinkSetTimingOverrride:hsw
04945641
PZ
179 */
180 I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
181 FDI_RX_PWRDN_LANE0_VAL(2) |
182 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
183
184 /* Enable the PCH Receiver FDI PLL */
3e68320e 185 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
33d29b14 186 FDI_RX_PLL_ENABLE |
627eb5a3 187 FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
04945641
PZ
188 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
189 POSTING_READ(_FDI_RXA_CTL);
190 udelay(220);
191
192 /* Switch from Rawclk to PCDclk */
193 rx_ctl_val |= FDI_PCDCLK;
194 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
195
196 /* Configure Port Clock Select */
197 I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->ddi_pll_sel);
198
199 /* Start the training iterating through available voltages and emphasis,
200 * testing each value twice. */
201 for (i = 0; i < ARRAY_SIZE(hsw_ddi_buf_ctl_values) * 2; i++) {
c82e4d26
ED
202 /* Configure DP_TP_CTL with auto-training */
203 I915_WRITE(DP_TP_CTL(PORT_E),
204 DP_TP_CTL_FDI_AUTOTRAIN |
205 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
206 DP_TP_CTL_LINK_TRAIN_PAT1 |
207 DP_TP_CTL_ENABLE);
208
876a8cdf
DL
209 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
210 * DDI E does not support port reversal, the functionality is
211 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
212 * port reversal bit */
c82e4d26 213 I915_WRITE(DDI_BUF_CTL(PORT_E),
04945641 214 DDI_BUF_CTL_ENABLE |
33d29b14 215 ((intel_crtc->config.fdi_lanes - 1) << 1) |
04945641
PZ
216 hsw_ddi_buf_ctl_values[i / 2]);
217 POSTING_READ(DDI_BUF_CTL(PORT_E));
c82e4d26
ED
218
219 udelay(600);
220
04945641
PZ
221 /* Program PCH FDI Receiver TU */
222 I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
223
224 /* Enable PCH FDI Receiver with auto-training */
225 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
226 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
227 POSTING_READ(_FDI_RXA_CTL);
228
229 /* Wait for FDI receiver lane calibration */
230 udelay(30);
231
232 /* Unset FDI_RX_MISC pwrdn lanes */
233 temp = I915_READ(_FDI_RXA_MISC);
234 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
235 I915_WRITE(_FDI_RXA_MISC, temp);
236 POSTING_READ(_FDI_RXA_MISC);
237
238 /* Wait for FDI auto training time */
239 udelay(5);
c82e4d26
ED
240
241 temp = I915_READ(DP_TP_STATUS(PORT_E));
242 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
04945641 243 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
c82e4d26
ED
244
245 /* Enable normal pixel sending for FDI */
246 I915_WRITE(DP_TP_CTL(PORT_E),
04945641
PZ
247 DP_TP_CTL_FDI_AUTOTRAIN |
248 DP_TP_CTL_LINK_TRAIN_NORMAL |
249 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
250 DP_TP_CTL_ENABLE);
c82e4d26 251
04945641 252 return;
c82e4d26 253 }
04945641 254
248138b5
PZ
255 temp = I915_READ(DDI_BUF_CTL(PORT_E));
256 temp &= ~DDI_BUF_CTL_ENABLE;
257 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
258 POSTING_READ(DDI_BUF_CTL(PORT_E));
259
04945641 260 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
248138b5
PZ
261 temp = I915_READ(DP_TP_CTL(PORT_E));
262 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
263 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
264 I915_WRITE(DP_TP_CTL(PORT_E), temp);
265 POSTING_READ(DP_TP_CTL(PORT_E));
266
267 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
04945641
PZ
268
269 rx_ctl_val &= ~FDI_RX_ENABLE;
270 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
248138b5 271 POSTING_READ(_FDI_RXA_CTL);
04945641
PZ
272
273 /* Reset FDI_RX_MISC pwrdn lanes */
274 temp = I915_READ(_FDI_RXA_MISC);
275 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
276 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
277 I915_WRITE(_FDI_RXA_MISC, temp);
248138b5 278 POSTING_READ(_FDI_RXA_MISC);
c82e4d26
ED
279 }
280
04945641 281 DRM_ERROR("FDI link training failed!\n");
c82e4d26 282}
0e72a5b5 283
00c09d70
PZ
284static void intel_ddi_mode_set(struct drm_encoder *encoder,
285 struct drm_display_mode *mode,
286 struct drm_display_mode *adjusted_mode)
72662e10 287{
72662e10
ED
288 struct drm_crtc *crtc = encoder->crtc;
289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
247d89f6
PZ
290 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
291 int port = intel_ddi_get_encoder_port(intel_encoder);
72662e10 292 int pipe = intel_crtc->pipe;
247d89f6 293 int type = intel_encoder->type;
72662e10 294
bf98a726 295 DRM_DEBUG_KMS("Preparing DDI mode on port %c, pipe %c\n",
247d89f6 296 port_name(port), pipe_name(pipe));
72662e10 297
7b9f35a6 298 intel_crtc->eld_vld = false;
247d89f6
PZ
299 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
300 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
876a8cdf
DL
301 struct intel_digital_port *intel_dig_port =
302 enc_to_dig_port(encoder);
4f07854d 303
876a8cdf
DL
304 intel_dp->DP = intel_dig_port->port_reversal |
305 DDI_BUF_CTL_ENABLE | DDI_BUF_EMP_400MV_0DB_HSW;
17aa6be9 306 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
247d89f6 307
8fed6193
TI
308 if (intel_dp->has_audio) {
309 DRM_DEBUG_DRIVER("DP audio on pipe %c on DDI\n",
310 pipe_name(intel_crtc->pipe));
311
312 /* write eld */
313 DRM_DEBUG_DRIVER("DP audio: write eld information\n");
314 intel_write_eld(encoder, adjusted_mode);
315 }
316
247d89f6
PZ
317 intel_dp_init_link_config(intel_dp);
318
319 } else if (type == INTEL_OUTPUT_HDMI) {
320 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
321
322 if (intel_hdmi->has_audio) {
323 /* Proper support for digital audio needs a new logic
324 * and a new set of registers, so we leave it for future
325 * patch bombing.
326 */
327 DRM_DEBUG_DRIVER("HDMI audio on pipe %c on DDI\n",
328 pipe_name(intel_crtc->pipe));
329
330 /* write eld */
331 DRM_DEBUG_DRIVER("HDMI audio: write eld information\n");
332 intel_write_eld(encoder, adjusted_mode);
333 }
72662e10 334
247d89f6
PZ
335 intel_hdmi->set_infoframes(encoder, adjusted_mode);
336 }
8d9ddbcb
PZ
337}
338
339static struct intel_encoder *
340intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
341{
342 struct drm_device *dev = crtc->dev;
343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
344 struct intel_encoder *intel_encoder, *ret = NULL;
345 int num_encoders = 0;
346
347 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
348 ret = intel_encoder;
349 num_encoders++;
350 }
351
352 if (num_encoders != 1)
84f44ce7
VS
353 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
354 pipe_name(intel_crtc->pipe));
8d9ddbcb
PZ
355
356 BUG_ON(ret == NULL);
357 return ret;
358}
359
6441ab5f
PZ
360void intel_ddi_put_crtc_pll(struct drm_crtc *crtc)
361{
362 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
363 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
365 uint32_t val;
366
367 switch (intel_crtc->ddi_pll_sel) {
368 case PORT_CLK_SEL_SPLL:
369 plls->spll_refcount--;
370 if (plls->spll_refcount == 0) {
371 DRM_DEBUG_KMS("Disabling SPLL\n");
372 val = I915_READ(SPLL_CTL);
373 WARN_ON(!(val & SPLL_PLL_ENABLE));
374 I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
375 POSTING_READ(SPLL_CTL);
376 }
377 break;
378 case PORT_CLK_SEL_WRPLL1:
379 plls->wrpll1_refcount--;
380 if (plls->wrpll1_refcount == 0) {
381 DRM_DEBUG_KMS("Disabling WRPLL 1\n");
382 val = I915_READ(WRPLL_CTL1);
383 WARN_ON(!(val & WRPLL_PLL_ENABLE));
384 I915_WRITE(WRPLL_CTL1, val & ~WRPLL_PLL_ENABLE);
385 POSTING_READ(WRPLL_CTL1);
386 }
387 break;
388 case PORT_CLK_SEL_WRPLL2:
389 plls->wrpll2_refcount--;
390 if (plls->wrpll2_refcount == 0) {
391 DRM_DEBUG_KMS("Disabling WRPLL 2\n");
392 val = I915_READ(WRPLL_CTL2);
393 WARN_ON(!(val & WRPLL_PLL_ENABLE));
394 I915_WRITE(WRPLL_CTL2, val & ~WRPLL_PLL_ENABLE);
395 POSTING_READ(WRPLL_CTL2);
396 }
397 break;
398 }
399
400 WARN(plls->spll_refcount < 0, "Invalid SPLL refcount\n");
401 WARN(plls->wrpll1_refcount < 0, "Invalid WRPLL1 refcount\n");
402 WARN(plls->wrpll2_refcount < 0, "Invalid WRPLL2 refcount\n");
403
404 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_NONE;
405}
406
1c0b85c5
DL
407#define LC_FREQ 2700
408#define LC_FREQ_2K (LC_FREQ * 2000)
409
410#define P_MIN 2
411#define P_MAX 64
412#define P_INC 2
413
414/* Constraints for PLL good behavior */
415#define REF_MIN 48
416#define REF_MAX 400
417#define VCO_MIN 2400
418#define VCO_MAX 4800
419
420#define ABS_DIFF(a, b) ((a > b) ? (a - b) : (b - a))
421
422struct wrpll_rnp {
423 unsigned p, n2, r2;
424};
425
426static unsigned wrpll_get_budget_for_freq(int clock)
6441ab5f 427{
1c0b85c5
DL
428 unsigned budget;
429
430 switch (clock) {
431 case 25175000:
432 case 25200000:
433 case 27000000:
434 case 27027000:
435 case 37762500:
436 case 37800000:
437 case 40500000:
438 case 40541000:
439 case 54000000:
440 case 54054000:
441 case 59341000:
442 case 59400000:
443 case 72000000:
444 case 74176000:
445 case 74250000:
446 case 81000000:
447 case 81081000:
448 case 89012000:
449 case 89100000:
450 case 108000000:
451 case 108108000:
452 case 111264000:
453 case 111375000:
454 case 148352000:
455 case 148500000:
456 case 162000000:
457 case 162162000:
458 case 222525000:
459 case 222750000:
460 case 296703000:
461 case 297000000:
462 budget = 0;
463 break;
464 case 233500000:
465 case 245250000:
466 case 247750000:
467 case 253250000:
468 case 298000000:
469 budget = 1500;
470 break;
471 case 169128000:
472 case 169500000:
473 case 179500000:
474 case 202000000:
475 budget = 2000;
476 break;
477 case 256250000:
478 case 262500000:
479 case 270000000:
480 case 272500000:
481 case 273750000:
482 case 280750000:
483 case 281250000:
484 case 286000000:
485 case 291750000:
486 budget = 4000;
487 break;
488 case 267250000:
489 case 268500000:
490 budget = 5000;
491 break;
492 default:
493 budget = 1000;
494 break;
495 }
6441ab5f 496
1c0b85c5
DL
497 return budget;
498}
499
500static void wrpll_update_rnp(uint64_t freq2k, unsigned budget,
501 unsigned r2, unsigned n2, unsigned p,
502 struct wrpll_rnp *best)
503{
504 uint64_t a, b, c, d, diff, diff_best;
6441ab5f 505
1c0b85c5
DL
506 /* No best (r,n,p) yet */
507 if (best->p == 0) {
508 best->p = p;
509 best->n2 = n2;
510 best->r2 = r2;
511 return;
512 }
6441ab5f 513
1c0b85c5
DL
514 /*
515 * Output clock is (LC_FREQ_2K / 2000) * N / (P * R), which compares to
516 * freq2k.
517 *
518 * delta = 1e6 *
519 * abs(freq2k - (LC_FREQ_2K * n2/(p * r2))) /
520 * freq2k;
521 *
522 * and we would like delta <= budget.
523 *
524 * If the discrepancy is above the PPM-based budget, always prefer to
525 * improve upon the previous solution. However, if you're within the
526 * budget, try to maximize Ref * VCO, that is N / (P * R^2).
527 */
528 a = freq2k * budget * p * r2;
529 b = freq2k * budget * best->p * best->r2;
530 diff = ABS_DIFF((freq2k * p * r2), (LC_FREQ_2K * n2));
531 diff_best = ABS_DIFF((freq2k * best->p * best->r2),
532 (LC_FREQ_2K * best->n2));
533 c = 1000000 * diff;
534 d = 1000000 * diff_best;
535
536 if (a < c && b < d) {
537 /* If both are above the budget, pick the closer */
538 if (best->p * best->r2 * diff < p * r2 * diff_best) {
539 best->p = p;
540 best->n2 = n2;
541 best->r2 = r2;
542 }
543 } else if (a >= c && b < d) {
544 /* If A is below the threshold but B is above it? Update. */
545 best->p = p;
546 best->n2 = n2;
547 best->r2 = r2;
548 } else if (a >= c && b >= d) {
549 /* Both are below the limit, so pick the higher n2/(r2*r2) */
550 if (n2 * best->r2 * best->r2 > best->n2 * r2 * r2) {
551 best->p = p;
552 best->n2 = n2;
553 best->r2 = r2;
554 }
555 }
556 /* Otherwise a < c && b >= d, do nothing */
557}
558
559static void
560intel_ddi_calculate_wrpll(int clock /* in Hz */,
561 unsigned *r2_out, unsigned *n2_out, unsigned *p_out)
562{
563 uint64_t freq2k;
564 unsigned p, n2, r2;
565 struct wrpll_rnp best = { 0, 0, 0 };
566 unsigned budget;
567
568 freq2k = clock / 100;
569
570 budget = wrpll_get_budget_for_freq(clock);
571
572 /* Special case handling for 540 pixel clock: bypass WR PLL entirely
573 * and directly pass the LC PLL to it. */
574 if (freq2k == 5400000) {
575 *n2_out = 2;
576 *p_out = 1;
577 *r2_out = 2;
578 return;
579 }
580
581 /*
582 * Ref = LC_FREQ / R, where Ref is the actual reference input seen by
583 * the WR PLL.
584 *
585 * We want R so that REF_MIN <= Ref <= REF_MAX.
586 * Injecting R2 = 2 * R gives:
587 * REF_MAX * r2 > LC_FREQ * 2 and
588 * REF_MIN * r2 < LC_FREQ * 2
589 *
590 * Which means the desired boundaries for r2 are:
591 * LC_FREQ * 2 / REF_MAX < r2 < LC_FREQ * 2 / REF_MIN
592 *
593 */
594 for (r2 = LC_FREQ * 2 / REF_MAX + 1;
595 r2 <= LC_FREQ * 2 / REF_MIN;
596 r2++) {
597
598 /*
599 * VCO = N * Ref, that is: VCO = N * LC_FREQ / R
600 *
601 * Once again we want VCO_MIN <= VCO <= VCO_MAX.
602 * Injecting R2 = 2 * R and N2 = 2 * N, we get:
603 * VCO_MAX * r2 > n2 * LC_FREQ and
604 * VCO_MIN * r2 < n2 * LC_FREQ)
605 *
606 * Which means the desired boundaries for n2 are:
607 * VCO_MIN * r2 / LC_FREQ < n2 < VCO_MAX * r2 / LC_FREQ
608 */
609 for (n2 = VCO_MIN * r2 / LC_FREQ + 1;
610 n2 <= VCO_MAX * r2 / LC_FREQ;
611 n2++) {
612
613 for (p = P_MIN; p <= P_MAX; p += P_INC)
614 wrpll_update_rnp(freq2k, budget,
615 r2, n2, p, &best);
616 }
617 }
6441ab5f 618
1c0b85c5
DL
619 *n2_out = best.n2;
620 *p_out = best.p;
621 *r2_out = best.r2;
6441ab5f 622
1c0b85c5
DL
623 DRM_DEBUG_KMS("WRPLL: %dHz refresh rate with p=%d, n2=%d r2=%d\n",
624 clock, *p_out, *n2_out, *r2_out);
6441ab5f
PZ
625}
626
627bool intel_ddi_pll_mode_set(struct drm_crtc *crtc, int clock)
628{
629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
630 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
068759bd 631 struct drm_encoder *encoder = &intel_encoder->base;
6441ab5f
PZ
632 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
633 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
634 int type = intel_encoder->type;
635 enum pipe pipe = intel_crtc->pipe;
636 uint32_t reg, val;
637
638 /* TODO: reuse PLLs when possible (compare values) */
639
640 intel_ddi_put_crtc_pll(crtc);
641
068759bd
PZ
642 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
643 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
644
645 switch (intel_dp->link_bw) {
646 case DP_LINK_BW_1_62:
647 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
648 break;
649 case DP_LINK_BW_2_7:
650 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
651 break;
652 case DP_LINK_BW_5_4:
653 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
654 break;
655 default:
656 DRM_ERROR("Link bandwidth %d unsupported\n",
657 intel_dp->link_bw);
658 return false;
659 }
660
661 /* We don't need to turn any PLL on because we'll use LCPLL. */
662 return true;
663
664 } else if (type == INTEL_OUTPUT_HDMI) {
1c0b85c5 665 unsigned p, n2, r2;
6441ab5f
PZ
666
667 if (plls->wrpll1_refcount == 0) {
668 DRM_DEBUG_KMS("Using WRPLL 1 on pipe %c\n",
669 pipe_name(pipe));
670 plls->wrpll1_refcount++;
671 reg = WRPLL_CTL1;
672 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL1;
673 } else if (plls->wrpll2_refcount == 0) {
674 DRM_DEBUG_KMS("Using WRPLL 2 on pipe %c\n",
675 pipe_name(pipe));
676 plls->wrpll2_refcount++;
677 reg = WRPLL_CTL2;
678 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL2;
679 } else {
680 DRM_ERROR("No WRPLLs available!\n");
681 return false;
682 }
683
684 WARN(I915_READ(reg) & WRPLL_PLL_ENABLE,
685 "WRPLL already enabled\n");
686
1c0b85c5 687 intel_ddi_calculate_wrpll(clock * 1000, &r2, &n2, &p);
6441ab5f
PZ
688
689 val = WRPLL_PLL_ENABLE | WRPLL_PLL_SELECT_LCPLL_2700 |
690 WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
691 WRPLL_DIVIDER_POST(p);
692
693 } else if (type == INTEL_OUTPUT_ANALOG) {
694 if (plls->spll_refcount == 0) {
695 DRM_DEBUG_KMS("Using SPLL on pipe %c\n",
696 pipe_name(pipe));
697 plls->spll_refcount++;
698 reg = SPLL_CTL;
699 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_SPLL;
00037c2e
DL
700 } else {
701 DRM_ERROR("SPLL already in use\n");
702 return false;
6441ab5f
PZ
703 }
704
705 WARN(I915_READ(reg) & SPLL_PLL_ENABLE,
706 "SPLL already enabled\n");
707
39bc66c9 708 val = SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC;
6441ab5f
PZ
709
710 } else {
711 WARN(1, "Invalid DDI encoder type %d\n", type);
712 return false;
713 }
714
715 I915_WRITE(reg, val);
716 udelay(20);
717
718 return true;
719}
720
dae84799
PZ
721void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
722{
723 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
725 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
3b117c8f 726 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
dae84799
PZ
727 int type = intel_encoder->type;
728 uint32_t temp;
729
730 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
731
c9809791 732 temp = TRANS_MSA_SYNC_CLK;
965e0c48 733 switch (intel_crtc->config.pipe_bpp) {
dae84799 734 case 18:
c9809791 735 temp |= TRANS_MSA_6_BPC;
dae84799
PZ
736 break;
737 case 24:
c9809791 738 temp |= TRANS_MSA_8_BPC;
dae84799
PZ
739 break;
740 case 30:
c9809791 741 temp |= TRANS_MSA_10_BPC;
dae84799
PZ
742 break;
743 case 36:
c9809791 744 temp |= TRANS_MSA_12_BPC;
dae84799
PZ
745 break;
746 default:
4e53c2e0 747 BUG();
dae84799 748 }
c9809791 749 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
dae84799
PZ
750 }
751}
752
8228c251 753void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
8d9ddbcb
PZ
754{
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
7739c33b 757 struct drm_encoder *encoder = &intel_encoder->base;
8d9ddbcb
PZ
758 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
759 enum pipe pipe = intel_crtc->pipe;
3b117c8f 760 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
174edf1f 761 enum port port = intel_ddi_get_encoder_port(intel_encoder);
7739c33b 762 int type = intel_encoder->type;
8d9ddbcb
PZ
763 uint32_t temp;
764
ad80a810
PZ
765 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
766 temp = TRANS_DDI_FUNC_ENABLE;
174edf1f 767 temp |= TRANS_DDI_SELECT_PORT(port);
dfcef252 768
965e0c48 769 switch (intel_crtc->config.pipe_bpp) {
dfcef252 770 case 18:
ad80a810 771 temp |= TRANS_DDI_BPC_6;
dfcef252
PZ
772 break;
773 case 24:
ad80a810 774 temp |= TRANS_DDI_BPC_8;
dfcef252
PZ
775 break;
776 case 30:
ad80a810 777 temp |= TRANS_DDI_BPC_10;
dfcef252
PZ
778 break;
779 case 36:
ad80a810 780 temp |= TRANS_DDI_BPC_12;
dfcef252
PZ
781 break;
782 default:
4e53c2e0 783 BUG();
dfcef252 784 }
72662e10 785
8d9ddbcb 786 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
ad80a810 787 temp |= TRANS_DDI_PVSYNC;
8d9ddbcb 788 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
ad80a810 789 temp |= TRANS_DDI_PHSYNC;
f63eb7c4 790
e6f0bfc4
PZ
791 if (cpu_transcoder == TRANSCODER_EDP) {
792 switch (pipe) {
793 case PIPE_A:
d6dd9eb1
DV
794 /* Can only use the always-on power well for eDP when
795 * not using the panel fitter, and when not using motion
796 * blur mitigation (which we don't support). */
b074cec8 797 if (intel_crtc->config.pch_pfit.size)
d6dd9eb1
DV
798 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
799 else
800 temp |= TRANS_DDI_EDP_INPUT_A_ON;
e6f0bfc4
PZ
801 break;
802 case PIPE_B:
803 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
804 break;
805 case PIPE_C:
806 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
807 break;
808 default:
809 BUG();
810 break;
811 }
812 }
813
7739c33b
PZ
814 if (type == INTEL_OUTPUT_HDMI) {
815 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
8d9ddbcb
PZ
816
817 if (intel_hdmi->has_hdmi_sink)
ad80a810 818 temp |= TRANS_DDI_MODE_SELECT_HDMI;
8d9ddbcb 819 else
ad80a810 820 temp |= TRANS_DDI_MODE_SELECT_DVI;
8d9ddbcb 821
7739c33b 822 } else if (type == INTEL_OUTPUT_ANALOG) {
ad80a810 823 temp |= TRANS_DDI_MODE_SELECT_FDI;
33d29b14 824 temp |= (intel_crtc->config.fdi_lanes - 1) << 1;
7739c33b
PZ
825
826 } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
827 type == INTEL_OUTPUT_EDP) {
828 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
829
ad80a810 830 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
7739c33b 831
17aa6be9 832 temp |= DDI_PORT_WIDTH(intel_dp->lane_count);
8d9ddbcb 833 } else {
84f44ce7
VS
834 WARN(1, "Invalid encoder type %d for pipe %c\n",
835 intel_encoder->type, pipe_name(pipe));
8d9ddbcb
PZ
836 }
837
ad80a810 838 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
8d9ddbcb 839}
72662e10 840
ad80a810
PZ
841void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
842 enum transcoder cpu_transcoder)
8d9ddbcb 843{
ad80a810 844 uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
8d9ddbcb
PZ
845 uint32_t val = I915_READ(reg);
846
ad80a810
PZ
847 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK);
848 val |= TRANS_DDI_PORT_NONE;
8d9ddbcb 849 I915_WRITE(reg, val);
72662e10
ED
850}
851
bcbc889b
PZ
852bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
853{
854 struct drm_device *dev = intel_connector->base.dev;
855 struct drm_i915_private *dev_priv = dev->dev_private;
856 struct intel_encoder *intel_encoder = intel_connector->encoder;
857 int type = intel_connector->base.connector_type;
858 enum port port = intel_ddi_get_encoder_port(intel_encoder);
859 enum pipe pipe = 0;
860 enum transcoder cpu_transcoder;
861 uint32_t tmp;
862
863 if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
864 return false;
865
866 if (port == PORT_A)
867 cpu_transcoder = TRANSCODER_EDP;
868 else
1a240d4d 869 cpu_transcoder = (enum transcoder) pipe;
bcbc889b
PZ
870
871 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
872
873 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
874 case TRANS_DDI_MODE_SELECT_HDMI:
875 case TRANS_DDI_MODE_SELECT_DVI:
876 return (type == DRM_MODE_CONNECTOR_HDMIA);
877
878 case TRANS_DDI_MODE_SELECT_DP_SST:
879 if (type == DRM_MODE_CONNECTOR_eDP)
880 return true;
881 case TRANS_DDI_MODE_SELECT_DP_MST:
882 return (type == DRM_MODE_CONNECTOR_DisplayPort);
883
884 case TRANS_DDI_MODE_SELECT_FDI:
885 return (type == DRM_MODE_CONNECTOR_VGA);
886
887 default:
888 return false;
889 }
890}
891
85234cdc
DV
892bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
893 enum pipe *pipe)
894{
895 struct drm_device *dev = encoder->base.dev;
896 struct drm_i915_private *dev_priv = dev->dev_private;
fe43d3f5 897 enum port port = intel_ddi_get_encoder_port(encoder);
85234cdc
DV
898 u32 tmp;
899 int i;
900
fe43d3f5 901 tmp = I915_READ(DDI_BUF_CTL(port));
85234cdc
DV
902
903 if (!(tmp & DDI_BUF_CTL_ENABLE))
904 return false;
905
ad80a810
PZ
906 if (port == PORT_A) {
907 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
85234cdc 908
ad80a810
PZ
909 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
910 case TRANS_DDI_EDP_INPUT_A_ON:
911 case TRANS_DDI_EDP_INPUT_A_ONOFF:
912 *pipe = PIPE_A;
913 break;
914 case TRANS_DDI_EDP_INPUT_B_ONOFF:
915 *pipe = PIPE_B;
916 break;
917 case TRANS_DDI_EDP_INPUT_C_ONOFF:
918 *pipe = PIPE_C;
919 break;
920 }
921
922 return true;
923 } else {
924 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
925 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
926
927 if ((tmp & TRANS_DDI_PORT_MASK)
928 == TRANS_DDI_SELECT_PORT(port)) {
929 *pipe = i;
930 return true;
931 }
85234cdc
DV
932 }
933 }
934
84f44ce7 935 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
85234cdc 936
22f9fe50 937 return false;
85234cdc
DV
938}
939
6441ab5f
PZ
940static uint32_t intel_ddi_get_crtc_pll(struct drm_i915_private *dev_priv,
941 enum pipe pipe)
942{
943 uint32_t temp, ret;
a42f704b 944 enum port port = I915_MAX_PORTS;
ad80a810
PZ
945 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
946 pipe);
6441ab5f
PZ
947 int i;
948
ad80a810
PZ
949 if (cpu_transcoder == TRANSCODER_EDP) {
950 port = PORT_A;
951 } else {
952 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
953 temp &= TRANS_DDI_PORT_MASK;
954
955 for (i = PORT_B; i <= PORT_E; i++)
956 if (temp == TRANS_DDI_SELECT_PORT(i))
957 port = i;
958 }
6441ab5f 959
a42f704b
DL
960 if (port == I915_MAX_PORTS) {
961 WARN(1, "Pipe %c enabled on an unknown port\n",
962 pipe_name(pipe));
963 ret = PORT_CLK_SEL_NONE;
964 } else {
965 ret = I915_READ(PORT_CLK_SEL(port));
966 DRM_DEBUG_KMS("Pipe %c connected to port %c using clock "
967 "0x%08x\n", pipe_name(pipe), port_name(port),
968 ret);
969 }
6441ab5f
PZ
970
971 return ret;
972}
973
974void intel_ddi_setup_hw_pll_state(struct drm_device *dev)
975{
976 struct drm_i915_private *dev_priv = dev->dev_private;
977 enum pipe pipe;
978 struct intel_crtc *intel_crtc;
979
980 for_each_pipe(pipe) {
981 intel_crtc =
982 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
983
984 if (!intel_crtc->active)
985 continue;
986
987 intel_crtc->ddi_pll_sel = intel_ddi_get_crtc_pll(dev_priv,
988 pipe);
989
990 switch (intel_crtc->ddi_pll_sel) {
991 case PORT_CLK_SEL_SPLL:
992 dev_priv->ddi_plls.spll_refcount++;
993 break;
994 case PORT_CLK_SEL_WRPLL1:
995 dev_priv->ddi_plls.wrpll1_refcount++;
996 break;
997 case PORT_CLK_SEL_WRPLL2:
998 dev_priv->ddi_plls.wrpll2_refcount++;
999 break;
1000 }
1001 }
1002}
1003
fc914639
PZ
1004void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
1005{
1006 struct drm_crtc *crtc = &intel_crtc->base;
1007 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1008 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1009 enum port port = intel_ddi_get_encoder_port(intel_encoder);
3b117c8f 1010 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
fc914639 1011
bb523fc0
PZ
1012 if (cpu_transcoder != TRANSCODER_EDP)
1013 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1014 TRANS_CLK_SEL_PORT(port));
fc914639
PZ
1015}
1016
1017void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
1018{
1019 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3b117c8f 1020 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
fc914639 1021
bb523fc0
PZ
1022 if (cpu_transcoder != TRANSCODER_EDP)
1023 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1024 TRANS_CLK_SEL_DISABLED);
fc914639
PZ
1025}
1026
00c09d70 1027static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
6441ab5f 1028{
c19b0669
PZ
1029 struct drm_encoder *encoder = &intel_encoder->base;
1030 struct drm_crtc *crtc = encoder->crtc;
1031 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
6441ab5f
PZ
1032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1033 enum port port = intel_ddi_get_encoder_port(intel_encoder);
82a4d9c0 1034 int type = intel_encoder->type;
6441ab5f 1035
82a4d9c0
PZ
1036 if (type == INTEL_OUTPUT_EDP) {
1037 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1038 ironlake_edp_panel_vdd_on(intel_dp);
1039 ironlake_edp_panel_on(intel_dp);
1040 ironlake_edp_panel_vdd_off(intel_dp, true);
1041 }
6441ab5f 1042
82a4d9c0 1043 WARN_ON(intel_crtc->ddi_pll_sel == PORT_CLK_SEL_NONE);
6441ab5f 1044 I915_WRITE(PORT_CLK_SEL(port), intel_crtc->ddi_pll_sel);
c19b0669 1045
82a4d9c0 1046 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
c19b0669
PZ
1047 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1048
1049 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1050 intel_dp_start_link_train(intel_dp);
1051 intel_dp_complete_link_train(intel_dp);
3ab9c637
ID
1052 if (port != PORT_A)
1053 intel_dp_stop_link_train(intel_dp);
c19b0669 1054 }
6441ab5f
PZ
1055}
1056
00c09d70 1057static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
6441ab5f
PZ
1058{
1059 struct drm_encoder *encoder = &intel_encoder->base;
1060 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
1061 enum port port = intel_ddi_get_encoder_port(intel_encoder);
82a4d9c0 1062 int type = intel_encoder->type;
2886e93f 1063 uint32_t val;
a836bdf9 1064 bool wait = false;
2886e93f
PZ
1065
1066 val = I915_READ(DDI_BUF_CTL(port));
1067 if (val & DDI_BUF_CTL_ENABLE) {
1068 val &= ~DDI_BUF_CTL_ENABLE;
1069 I915_WRITE(DDI_BUF_CTL(port), val);
a836bdf9 1070 wait = true;
2886e93f 1071 }
6441ab5f 1072
a836bdf9
PZ
1073 val = I915_READ(DP_TP_CTL(port));
1074 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1075 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1076 I915_WRITE(DP_TP_CTL(port), val);
1077
1078 if (wait)
1079 intel_wait_ddi_buf_idle(dev_priv, port);
1080
82a4d9c0
PZ
1081 if (type == INTEL_OUTPUT_EDP) {
1082 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1083 ironlake_edp_panel_vdd_on(intel_dp);
1084 ironlake_edp_panel_off(intel_dp);
1085 }
1086
6441ab5f
PZ
1087 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
1088}
1089
00c09d70 1090static void intel_enable_ddi(struct intel_encoder *intel_encoder)
72662e10 1091{
6547fef8 1092 struct drm_encoder *encoder = &intel_encoder->base;
7b9f35a6
WX
1093 struct drm_crtc *crtc = encoder->crtc;
1094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1095 int pipe = intel_crtc->pipe;
6547fef8 1096 struct drm_device *dev = encoder->dev;
72662e10 1097 struct drm_i915_private *dev_priv = dev->dev_private;
6547fef8
PZ
1098 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1099 int type = intel_encoder->type;
7b9f35a6 1100 uint32_t tmp;
72662e10 1101
6547fef8 1102 if (type == INTEL_OUTPUT_HDMI) {
876a8cdf
DL
1103 struct intel_digital_port *intel_dig_port =
1104 enc_to_dig_port(encoder);
1105
6547fef8
PZ
1106 /* In HDMI/DVI mode, the port width, and swing/emphasis values
1107 * are ignored so nothing special needs to be done besides
1108 * enabling the port.
1109 */
876a8cdf
DL
1110 I915_WRITE(DDI_BUF_CTL(port),
1111 intel_dig_port->port_reversal | DDI_BUF_CTL_ENABLE);
d6c50ff8
PZ
1112 } else if (type == INTEL_OUTPUT_EDP) {
1113 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1114
3ab9c637
ID
1115 if (port == PORT_A)
1116 intel_dp_stop_link_train(intel_dp);
1117
d6c50ff8 1118 ironlake_edp_backlight_on(intel_dp);
6547fef8 1119 }
7b9f35a6 1120
c77bf565 1121 if (intel_crtc->eld_vld && type != INTEL_OUTPUT_EDP) {
7b9f35a6
WX
1122 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1123 tmp |= ((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) << (pipe * 4));
1124 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
1125 }
5ab432ef
DV
1126}
1127
00c09d70 1128static void intel_disable_ddi(struct intel_encoder *intel_encoder)
5ab432ef 1129{
d6c50ff8 1130 struct drm_encoder *encoder = &intel_encoder->base;
7b9f35a6
WX
1131 struct drm_crtc *crtc = encoder->crtc;
1132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1133 int pipe = intel_crtc->pipe;
d6c50ff8 1134 int type = intel_encoder->type;
7b9f35a6
WX
1135 struct drm_device *dev = encoder->dev;
1136 struct drm_i915_private *dev_priv = dev->dev_private;
1137 uint32_t tmp;
d6c50ff8 1138
c77bf565
PZ
1139 if (intel_crtc->eld_vld && type != INTEL_OUTPUT_EDP) {
1140 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1141 tmp &= ~((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) <<
1142 (pipe * 4));
1143 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
1144 }
2831d842 1145
d6c50ff8
PZ
1146 if (type == INTEL_OUTPUT_EDP) {
1147 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1148
1149 ironlake_edp_backlight_off(intel_dp);
1150 }
72662e10 1151}
79f689aa 1152
b8fc2f6a 1153int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
79f689aa
PZ
1154{
1155 if (I915_READ(HSW_FUSE_STRAP) & HSW_CDCLK_LIMIT)
1156 return 450;
1157 else if ((I915_READ(LCPLL_CTL) & LCPLL_CLK_FREQ_MASK) ==
1158 LCPLL_CLK_FREQ_450)
1159 return 450;
d567b07f
PZ
1160 else if (IS_ULT(dev_priv->dev))
1161 return 338;
79f689aa
PZ
1162 else
1163 return 540;
1164}
1165
1166void intel_ddi_pll_init(struct drm_device *dev)
1167{
1168 struct drm_i915_private *dev_priv = dev->dev_private;
1169 uint32_t val = I915_READ(LCPLL_CTL);
1170
1171 /* The LCPLL register should be turned on by the BIOS. For now let's
1172 * just check its state and print errors in case something is wrong.
1173 * Don't even try to turn it on.
1174 */
1175
1176 DRM_DEBUG_KMS("CDCLK running at %dMHz\n",
1177 intel_ddi_get_cdclk_freq(dev_priv));
1178
1179 if (val & LCPLL_CD_SOURCE_FCLK)
1180 DRM_ERROR("CDCLK source is not LCPLL\n");
1181
1182 if (val & LCPLL_PLL_DISABLE)
1183 DRM_ERROR("LCPLL is disabled\n");
1184}
c19b0669
PZ
1185
1186void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
1187{
174edf1f
PZ
1188 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
1189 struct intel_dp *intel_dp = &intel_dig_port->dp;
c19b0669 1190 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
174edf1f 1191 enum port port = intel_dig_port->port;
c19b0669 1192 uint32_t val;
f3e227df 1193 bool wait = false;
c19b0669
PZ
1194
1195 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
1196 val = I915_READ(DDI_BUF_CTL(port));
1197 if (val & DDI_BUF_CTL_ENABLE) {
1198 val &= ~DDI_BUF_CTL_ENABLE;
1199 I915_WRITE(DDI_BUF_CTL(port), val);
1200 wait = true;
1201 }
1202
1203 val = I915_READ(DP_TP_CTL(port));
1204 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1205 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1206 I915_WRITE(DP_TP_CTL(port), val);
1207 POSTING_READ(DP_TP_CTL(port));
1208
1209 if (wait)
1210 intel_wait_ddi_buf_idle(dev_priv, port);
1211 }
1212
1213 val = DP_TP_CTL_ENABLE | DP_TP_CTL_MODE_SST |
1214 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
1215 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
1216 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
1217 I915_WRITE(DP_TP_CTL(port), val);
1218 POSTING_READ(DP_TP_CTL(port));
1219
1220 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
1221 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
1222 POSTING_READ(DDI_BUF_CTL(port));
1223
1224 udelay(600);
1225}
00c09d70 1226
1ad960f2
PZ
1227void intel_ddi_fdi_disable(struct drm_crtc *crtc)
1228{
1229 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1230 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1231 uint32_t val;
1232
1233 intel_ddi_post_disable(intel_encoder);
1234
1235 val = I915_READ(_FDI_RXA_CTL);
1236 val &= ~FDI_RX_ENABLE;
1237 I915_WRITE(_FDI_RXA_CTL, val);
1238
1239 val = I915_READ(_FDI_RXA_MISC);
1240 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1241 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1242 I915_WRITE(_FDI_RXA_MISC, val);
1243
1244 val = I915_READ(_FDI_RXA_CTL);
1245 val &= ~FDI_PCDCLK;
1246 I915_WRITE(_FDI_RXA_CTL, val);
1247
1248 val = I915_READ(_FDI_RXA_CTL);
1249 val &= ~FDI_RX_PLL_ENABLE;
1250 I915_WRITE(_FDI_RXA_CTL, val);
1251}
1252
00c09d70
PZ
1253static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
1254{
1255 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
1256 int type = intel_encoder->type;
1257
1258 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP)
1259 intel_dp_check_link_status(intel_dp);
1260}
1261
1262static void intel_ddi_destroy(struct drm_encoder *encoder)
1263{
1264 /* HDMI has nothing special to destroy, so we can go with this. */
1265 intel_dp_encoder_destroy(encoder);
1266}
1267
5bfe2ac0
DV
1268static bool intel_ddi_compute_config(struct intel_encoder *encoder,
1269 struct intel_crtc_config *pipe_config)
00c09d70 1270{
5bfe2ac0 1271 int type = encoder->type;
00c09d70 1272
5bfe2ac0 1273 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
00c09d70
PZ
1274
1275 if (type == INTEL_OUTPUT_HDMI)
5bfe2ac0 1276 return intel_hdmi_compute_config(encoder, pipe_config);
00c09d70 1277 else
5bfe2ac0 1278 return intel_dp_compute_config(encoder, pipe_config);
00c09d70
PZ
1279}
1280
1281static const struct drm_encoder_funcs intel_ddi_funcs = {
1282 .destroy = intel_ddi_destroy,
1283};
1284
1285static const struct drm_encoder_helper_funcs intel_ddi_helper_funcs = {
00c09d70 1286 .mode_set = intel_ddi_mode_set,
00c09d70
PZ
1287};
1288
1289void intel_ddi_init(struct drm_device *dev, enum port port)
1290{
876a8cdf 1291 struct drm_i915_private *dev_priv = dev->dev_private;
00c09d70
PZ
1292 struct intel_digital_port *intel_dig_port;
1293 struct intel_encoder *intel_encoder;
1294 struct drm_encoder *encoder;
1295 struct intel_connector *hdmi_connector = NULL;
1296 struct intel_connector *dp_connector = NULL;
1297
1298 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
1299 if (!intel_dig_port)
1300 return;
1301
1302 dp_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1303 if (!dp_connector) {
1304 kfree(intel_dig_port);
1305 return;
1306 }
1307
00c09d70
PZ
1308 intel_encoder = &intel_dig_port->base;
1309 encoder = &intel_encoder->base;
1310
1311 drm_encoder_init(dev, encoder, &intel_ddi_funcs,
1312 DRM_MODE_ENCODER_TMDS);
1313 drm_encoder_helper_add(encoder, &intel_ddi_helper_funcs);
1314
5bfe2ac0 1315 intel_encoder->compute_config = intel_ddi_compute_config;
00c09d70
PZ
1316 intel_encoder->enable = intel_enable_ddi;
1317 intel_encoder->pre_enable = intel_ddi_pre_enable;
1318 intel_encoder->disable = intel_disable_ddi;
1319 intel_encoder->post_disable = intel_ddi_post_disable;
1320 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
1321
1322 intel_dig_port->port = port;
876a8cdf
DL
1323 intel_dig_port->port_reversal = I915_READ(DDI_BUF_CTL(port)) &
1324 DDI_BUF_PORT_REVERSAL;
00c09d70
PZ
1325 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
1326
1327 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
1328 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1329 intel_encoder->cloneable = false;
1330 intel_encoder->hot_plug = intel_ddi_hot_plug;
1331
00c09d70 1332 intel_dp_init_connector(intel_dig_port, dp_connector);
21a8e6a4
DV
1333
1334 if (intel_encoder->type != INTEL_OUTPUT_EDP) {
1335 hdmi_connector = kzalloc(sizeof(struct intel_connector),
1336 GFP_KERNEL);
1337 if (!hdmi_connector) {
1338 return;
1339 }
1340
1341 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
1342 intel_hdmi_init_connector(intel_dig_port, hdmi_connector);
1343 }
00c09d70 1344}
This page took 0.150905 seconds and 5 git commands to generate.