drm/i915: Fix fifo size for self-refresh watermark on 965G
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
c1c7af60
JB
27#include <linux/module.h>
28#include <linux/input.h>
79e53945 29#include <linux/i2c.h>
7662c8bd 30#include <linux/kernel.h>
5a0e3ad6 31#include <linux/slab.h>
79e53945
JB
32#include "drmP.h"
33#include "intel_drv.h"
34#include "i915_drm.h"
35#include "i915_drv.h"
e5510fac 36#include "i915_trace.h"
ab2c0672 37#include "drm_dp_helper.h"
79e53945
JB
38
39#include "drm_crtc_helper.h"
40
32f9d658
ZW
41#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
42
79e53945 43bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
7662c8bd 44static void intel_update_watermarks(struct drm_device *dev);
652c393a 45static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule);
79e53945
JB
46
47typedef struct {
48 /* given values */
49 int n;
50 int m1, m2;
51 int p1, p2;
52 /* derived values */
53 int dot;
54 int vco;
55 int m;
56 int p;
57} intel_clock_t;
58
59typedef struct {
60 int min, max;
61} intel_range_t;
62
63typedef struct {
64 int dot_limit;
65 int p2_slow, p2_fast;
66} intel_p2_t;
67
68#define INTEL_P2_NUM 2
d4906093
ML
69typedef struct intel_limit intel_limit_t;
70struct intel_limit {
79e53945
JB
71 intel_range_t dot, vco, n, m, m1, m2, p, p1;
72 intel_p2_t p2;
d4906093
ML
73 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
74 int, int, intel_clock_t *);
75};
79e53945
JB
76
77#define I8XX_DOT_MIN 25000
78#define I8XX_DOT_MAX 350000
79#define I8XX_VCO_MIN 930000
80#define I8XX_VCO_MAX 1400000
81#define I8XX_N_MIN 3
82#define I8XX_N_MAX 16
83#define I8XX_M_MIN 96
84#define I8XX_M_MAX 140
85#define I8XX_M1_MIN 18
86#define I8XX_M1_MAX 26
87#define I8XX_M2_MIN 6
88#define I8XX_M2_MAX 16
89#define I8XX_P_MIN 4
90#define I8XX_P_MAX 128
91#define I8XX_P1_MIN 2
92#define I8XX_P1_MAX 33
93#define I8XX_P1_LVDS_MIN 1
94#define I8XX_P1_LVDS_MAX 6
95#define I8XX_P2_SLOW 4
96#define I8XX_P2_FAST 2
97#define I8XX_P2_LVDS_SLOW 14
0c2e3952 98#define I8XX_P2_LVDS_FAST 7
79e53945
JB
99#define I8XX_P2_SLOW_LIMIT 165000
100
101#define I9XX_DOT_MIN 20000
102#define I9XX_DOT_MAX 400000
103#define I9XX_VCO_MIN 1400000
104#define I9XX_VCO_MAX 2800000
f2b115e6
AJ
105#define PINEVIEW_VCO_MIN 1700000
106#define PINEVIEW_VCO_MAX 3500000
f3cade5c
KH
107#define I9XX_N_MIN 1
108#define I9XX_N_MAX 6
f2b115e6
AJ
109/* Pineview's Ncounter is a ring counter */
110#define PINEVIEW_N_MIN 3
111#define PINEVIEW_N_MAX 6
79e53945
JB
112#define I9XX_M_MIN 70
113#define I9XX_M_MAX 120
f2b115e6
AJ
114#define PINEVIEW_M_MIN 2
115#define PINEVIEW_M_MAX 256
79e53945 116#define I9XX_M1_MIN 10
f3cade5c 117#define I9XX_M1_MAX 22
79e53945
JB
118#define I9XX_M2_MIN 5
119#define I9XX_M2_MAX 9
f2b115e6
AJ
120/* Pineview M1 is reserved, and must be 0 */
121#define PINEVIEW_M1_MIN 0
122#define PINEVIEW_M1_MAX 0
123#define PINEVIEW_M2_MIN 0
124#define PINEVIEW_M2_MAX 254
79e53945
JB
125#define I9XX_P_SDVO_DAC_MIN 5
126#define I9XX_P_SDVO_DAC_MAX 80
127#define I9XX_P_LVDS_MIN 7
128#define I9XX_P_LVDS_MAX 98
f2b115e6
AJ
129#define PINEVIEW_P_LVDS_MIN 7
130#define PINEVIEW_P_LVDS_MAX 112
79e53945
JB
131#define I9XX_P1_MIN 1
132#define I9XX_P1_MAX 8
133#define I9XX_P2_SDVO_DAC_SLOW 10
134#define I9XX_P2_SDVO_DAC_FAST 5
135#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
136#define I9XX_P2_LVDS_SLOW 14
137#define I9XX_P2_LVDS_FAST 7
138#define I9XX_P2_LVDS_SLOW_LIMIT 112000
139
044c7c41
ML
140/*The parameter is for SDVO on G4x platform*/
141#define G4X_DOT_SDVO_MIN 25000
142#define G4X_DOT_SDVO_MAX 270000
143#define G4X_VCO_MIN 1750000
144#define G4X_VCO_MAX 3500000
145#define G4X_N_SDVO_MIN 1
146#define G4X_N_SDVO_MAX 4
147#define G4X_M_SDVO_MIN 104
148#define G4X_M_SDVO_MAX 138
149#define G4X_M1_SDVO_MIN 17
150#define G4X_M1_SDVO_MAX 23
151#define G4X_M2_SDVO_MIN 5
152#define G4X_M2_SDVO_MAX 11
153#define G4X_P_SDVO_MIN 10
154#define G4X_P_SDVO_MAX 30
155#define G4X_P1_SDVO_MIN 1
156#define G4X_P1_SDVO_MAX 3
157#define G4X_P2_SDVO_SLOW 10
158#define G4X_P2_SDVO_FAST 10
159#define G4X_P2_SDVO_LIMIT 270000
160
161/*The parameter is for HDMI_DAC on G4x platform*/
162#define G4X_DOT_HDMI_DAC_MIN 22000
163#define G4X_DOT_HDMI_DAC_MAX 400000
164#define G4X_N_HDMI_DAC_MIN 1
165#define G4X_N_HDMI_DAC_MAX 4
166#define G4X_M_HDMI_DAC_MIN 104
167#define G4X_M_HDMI_DAC_MAX 138
168#define G4X_M1_HDMI_DAC_MIN 16
169#define G4X_M1_HDMI_DAC_MAX 23
170#define G4X_M2_HDMI_DAC_MIN 5
171#define G4X_M2_HDMI_DAC_MAX 11
172#define G4X_P_HDMI_DAC_MIN 5
173#define G4X_P_HDMI_DAC_MAX 80
174#define G4X_P1_HDMI_DAC_MIN 1
175#define G4X_P1_HDMI_DAC_MAX 8
176#define G4X_P2_HDMI_DAC_SLOW 10
177#define G4X_P2_HDMI_DAC_FAST 5
178#define G4X_P2_HDMI_DAC_LIMIT 165000
179
180/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
181#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
182#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
183#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
184#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
185#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
186#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
187#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
188#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
189#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
190#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
191#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
192#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
193#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
194#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
195#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
196#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
197#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
198
199/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
200#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
201#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
202#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
203#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
204#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
205#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
206#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
207#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
208#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
209#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
210#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
211#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
212#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
213#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
214#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
215#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
216#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
217
a4fc5ed6
KP
218/*The parameter is for DISPLAY PORT on G4x platform*/
219#define G4X_DOT_DISPLAY_PORT_MIN 161670
220#define G4X_DOT_DISPLAY_PORT_MAX 227000
221#define G4X_N_DISPLAY_PORT_MIN 1
222#define G4X_N_DISPLAY_PORT_MAX 2
223#define G4X_M_DISPLAY_PORT_MIN 97
224#define G4X_M_DISPLAY_PORT_MAX 108
225#define G4X_M1_DISPLAY_PORT_MIN 0x10
226#define G4X_M1_DISPLAY_PORT_MAX 0x12
227#define G4X_M2_DISPLAY_PORT_MIN 0x05
228#define G4X_M2_DISPLAY_PORT_MAX 0x06
229#define G4X_P_DISPLAY_PORT_MIN 10
230#define G4X_P_DISPLAY_PORT_MAX 20
231#define G4X_P1_DISPLAY_PORT_MIN 1
232#define G4X_P1_DISPLAY_PORT_MAX 2
233#define G4X_P2_DISPLAY_PORT_SLOW 10
234#define G4X_P2_DISPLAY_PORT_FAST 10
235#define G4X_P2_DISPLAY_PORT_LIMIT 0
236
bad720ff 237/* Ironlake / Sandybridge */
2c07245f
ZW
238/* as we calculate clock using (register_value + 2) for
239 N/M1/M2, so here the range value for them is (actual_value-2).
240 */
f2b115e6
AJ
241#define IRONLAKE_DOT_MIN 25000
242#define IRONLAKE_DOT_MAX 350000
243#define IRONLAKE_VCO_MIN 1760000
244#define IRONLAKE_VCO_MAX 3510000
f2b115e6 245#define IRONLAKE_M1_MIN 12
a59e385e 246#define IRONLAKE_M1_MAX 22
f2b115e6
AJ
247#define IRONLAKE_M2_MIN 5
248#define IRONLAKE_M2_MAX 9
f2b115e6 249#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
2c07245f 250
b91ad0ec
ZW
251/* We have parameter ranges for different type of outputs. */
252
253/* DAC & HDMI Refclk 120Mhz */
254#define IRONLAKE_DAC_N_MIN 1
255#define IRONLAKE_DAC_N_MAX 5
256#define IRONLAKE_DAC_M_MIN 79
257#define IRONLAKE_DAC_M_MAX 127
258#define IRONLAKE_DAC_P_MIN 5
259#define IRONLAKE_DAC_P_MAX 80
260#define IRONLAKE_DAC_P1_MIN 1
261#define IRONLAKE_DAC_P1_MAX 8
262#define IRONLAKE_DAC_P2_SLOW 10
263#define IRONLAKE_DAC_P2_FAST 5
264
265/* LVDS single-channel 120Mhz refclk */
266#define IRONLAKE_LVDS_S_N_MIN 1
267#define IRONLAKE_LVDS_S_N_MAX 3
268#define IRONLAKE_LVDS_S_M_MIN 79
269#define IRONLAKE_LVDS_S_M_MAX 118
270#define IRONLAKE_LVDS_S_P_MIN 28
271#define IRONLAKE_LVDS_S_P_MAX 112
272#define IRONLAKE_LVDS_S_P1_MIN 2
273#define IRONLAKE_LVDS_S_P1_MAX 8
274#define IRONLAKE_LVDS_S_P2_SLOW 14
275#define IRONLAKE_LVDS_S_P2_FAST 14
276
277/* LVDS dual-channel 120Mhz refclk */
278#define IRONLAKE_LVDS_D_N_MIN 1
279#define IRONLAKE_LVDS_D_N_MAX 3
280#define IRONLAKE_LVDS_D_M_MIN 79
281#define IRONLAKE_LVDS_D_M_MAX 127
282#define IRONLAKE_LVDS_D_P_MIN 14
283#define IRONLAKE_LVDS_D_P_MAX 56
284#define IRONLAKE_LVDS_D_P1_MIN 2
285#define IRONLAKE_LVDS_D_P1_MAX 8
286#define IRONLAKE_LVDS_D_P2_SLOW 7
287#define IRONLAKE_LVDS_D_P2_FAST 7
288
289/* LVDS single-channel 100Mhz refclk */
290#define IRONLAKE_LVDS_S_SSC_N_MIN 1
291#define IRONLAKE_LVDS_S_SSC_N_MAX 2
292#define IRONLAKE_LVDS_S_SSC_M_MIN 79
293#define IRONLAKE_LVDS_S_SSC_M_MAX 126
294#define IRONLAKE_LVDS_S_SSC_P_MIN 28
295#define IRONLAKE_LVDS_S_SSC_P_MAX 112
296#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
297#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
298#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
299#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
300
301/* LVDS dual-channel 100Mhz refclk */
302#define IRONLAKE_LVDS_D_SSC_N_MIN 1
303#define IRONLAKE_LVDS_D_SSC_N_MAX 3
304#define IRONLAKE_LVDS_D_SSC_M_MIN 79
305#define IRONLAKE_LVDS_D_SSC_M_MAX 126
306#define IRONLAKE_LVDS_D_SSC_P_MIN 14
307#define IRONLAKE_LVDS_D_SSC_P_MAX 42
308#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
309#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
310#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
311#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
312
313/* DisplayPort */
314#define IRONLAKE_DP_N_MIN 1
315#define IRONLAKE_DP_N_MAX 2
316#define IRONLAKE_DP_M_MIN 81
317#define IRONLAKE_DP_M_MAX 90
318#define IRONLAKE_DP_P_MIN 10
319#define IRONLAKE_DP_P_MAX 20
320#define IRONLAKE_DP_P2_FAST 10
321#define IRONLAKE_DP_P2_SLOW 10
322#define IRONLAKE_DP_P2_LIMIT 0
323#define IRONLAKE_DP_P1_MIN 1
324#define IRONLAKE_DP_P1_MAX 2
4547668a 325
d4906093
ML
326static bool
327intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
328 int target, int refclk, intel_clock_t *best_clock);
329static bool
330intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
331 int target, int refclk, intel_clock_t *best_clock);
79e53945 332
a4fc5ed6
KP
333static bool
334intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
335 int target, int refclk, intel_clock_t *best_clock);
5eb08b69 336static bool
f2b115e6
AJ
337intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
338 int target, int refclk, intel_clock_t *best_clock);
a4fc5ed6 339
e4b36699 340static const intel_limit_t intel_limits_i8xx_dvo = {
79e53945
JB
341 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
342 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
343 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
344 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
345 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
346 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
347 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
348 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
349 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
350 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
d4906093 351 .find_pll = intel_find_best_PLL,
e4b36699
KP
352};
353
354static const intel_limit_t intel_limits_i8xx_lvds = {
79e53945
JB
355 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
356 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
357 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
358 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
359 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
360 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
361 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
362 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
363 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
364 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
d4906093 365 .find_pll = intel_find_best_PLL,
e4b36699
KP
366};
367
368static const intel_limit_t intel_limits_i9xx_sdvo = {
79e53945
JB
369 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
370 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
371 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
372 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
373 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
374 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
375 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
376 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
377 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
378 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
d4906093 379 .find_pll = intel_find_best_PLL,
e4b36699
KP
380};
381
382static const intel_limit_t intel_limits_i9xx_lvds = {
79e53945
JB
383 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
384 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
385 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
386 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
387 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
388 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
389 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
390 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
391 /* The single-channel range is 25-112Mhz, and dual-channel
392 * is 80-224Mhz. Prefer single channel as much as possible.
393 */
394 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
395 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
d4906093 396 .find_pll = intel_find_best_PLL,
e4b36699
KP
397};
398
044c7c41 399 /* below parameter and function is for G4X Chipset Family*/
e4b36699 400static const intel_limit_t intel_limits_g4x_sdvo = {
044c7c41
ML
401 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
402 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
403 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
404 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
405 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
406 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
407 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
408 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
409 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
410 .p2_slow = G4X_P2_SDVO_SLOW,
411 .p2_fast = G4X_P2_SDVO_FAST
412 },
d4906093 413 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
414};
415
416static const intel_limit_t intel_limits_g4x_hdmi = {
044c7c41
ML
417 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
418 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
419 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
420 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
421 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
422 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
423 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
424 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
425 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
426 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
427 .p2_fast = G4X_P2_HDMI_DAC_FAST
428 },
d4906093 429 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
430};
431
432static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
044c7c41
ML
433 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
434 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
435 .vco = { .min = G4X_VCO_MIN,
436 .max = G4X_VCO_MAX },
437 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
438 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
439 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
440 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
441 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
442 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
443 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
444 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
445 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
446 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
447 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
448 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
449 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
450 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
451 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
452 },
d4906093 453 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
454};
455
456static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
044c7c41
ML
457 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
458 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
459 .vco = { .min = G4X_VCO_MIN,
460 .max = G4X_VCO_MAX },
461 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
462 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
463 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
464 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
465 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
466 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
467 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
468 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
469 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
470 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
471 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
472 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
473 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
474 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
475 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
476 },
d4906093 477 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
478};
479
480static const intel_limit_t intel_limits_g4x_display_port = {
a4fc5ed6
KP
481 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
482 .max = G4X_DOT_DISPLAY_PORT_MAX },
483 .vco = { .min = G4X_VCO_MIN,
484 .max = G4X_VCO_MAX},
485 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
486 .max = G4X_N_DISPLAY_PORT_MAX },
487 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
488 .max = G4X_M_DISPLAY_PORT_MAX },
489 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
490 .max = G4X_M1_DISPLAY_PORT_MAX },
491 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
492 .max = G4X_M2_DISPLAY_PORT_MAX },
493 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
494 .max = G4X_P_DISPLAY_PORT_MAX },
495 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
496 .max = G4X_P1_DISPLAY_PORT_MAX},
497 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
498 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
499 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
500 .find_pll = intel_find_pll_g4x_dp,
e4b36699
KP
501};
502
f2b115e6 503static const intel_limit_t intel_limits_pineview_sdvo = {
2177832f 504 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
f2b115e6
AJ
505 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
506 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
507 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
508 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
509 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
2177832f
SL
510 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
511 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
512 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
513 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
6115707b 514 .find_pll = intel_find_best_PLL,
e4b36699
KP
515};
516
f2b115e6 517static const intel_limit_t intel_limits_pineview_lvds = {
2177832f 518 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
f2b115e6
AJ
519 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
520 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
521 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
522 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
523 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
524 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
2177832f 525 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
f2b115e6 526 /* Pineview only supports single-channel mode. */
2177832f
SL
527 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
6115707b 529 .find_pll = intel_find_best_PLL,
e4b36699
KP
530};
531
b91ad0ec 532static const intel_limit_t intel_limits_ironlake_dac = {
f2b115e6
AJ
533 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
534 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
535 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
536 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
f2b115e6
AJ
537 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
538 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
539 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
540 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
f2b115e6 541 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
542 .p2_slow = IRONLAKE_DAC_P2_SLOW,
543 .p2_fast = IRONLAKE_DAC_P2_FAST },
4547668a 544 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
545};
546
b91ad0ec 547static const intel_limit_t intel_limits_ironlake_single_lvds = {
f2b115e6
AJ
548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
550 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
551 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
f2b115e6
AJ
552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
554 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
555 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
f2b115e6 556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
557 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
558 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
559 .find_pll = intel_g4x_find_best_PLL,
560};
561
562static const intel_limit_t intel_limits_ironlake_dual_lvds = {
563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
565 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
569 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
572 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
4547668a
ZY
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_display_port = {
608 .dot = { .min = IRONLAKE_DOT_MIN,
609 .max = IRONLAKE_DOT_MAX },
610 .vco = { .min = IRONLAKE_VCO_MIN,
611 .max = IRONLAKE_VCO_MAX},
b91ad0ec
ZW
612 .n = { .min = IRONLAKE_DP_N_MIN,
613 .max = IRONLAKE_DP_N_MAX },
614 .m = { .min = IRONLAKE_DP_M_MIN,
615 .max = IRONLAKE_DP_M_MAX },
4547668a
ZY
616 .m1 = { .min = IRONLAKE_M1_MIN,
617 .max = IRONLAKE_M1_MAX },
618 .m2 = { .min = IRONLAKE_M2_MIN,
619 .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
620 .p = { .min = IRONLAKE_DP_P_MIN,
621 .max = IRONLAKE_DP_P_MAX },
622 .p1 = { .min = IRONLAKE_DP_P1_MIN,
623 .max = IRONLAKE_DP_P1_MAX},
624 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
625 .p2_slow = IRONLAKE_DP_P2_SLOW,
626 .p2_fast = IRONLAKE_DP_P2_FAST },
4547668a 627 .find_pll = intel_find_pll_ironlake_dp,
79e53945
JB
628};
629
f2b115e6 630static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
2c07245f 631{
b91ad0ec
ZW
632 struct drm_device *dev = crtc->dev;
633 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 634 const intel_limit_t *limit;
b91ad0ec
ZW
635 int refclk = 120;
636
637 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
638 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
639 refclk = 100;
640
641 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
642 LVDS_CLKB_POWER_UP) {
643 /* LVDS dual channel */
644 if (refclk == 100)
645 limit = &intel_limits_ironlake_dual_lvds_100m;
646 else
647 limit = &intel_limits_ironlake_dual_lvds;
648 } else {
649 if (refclk == 100)
650 limit = &intel_limits_ironlake_single_lvds_100m;
651 else
652 limit = &intel_limits_ironlake_single_lvds;
653 }
654 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
4547668a
ZY
655 HAS_eDP)
656 limit = &intel_limits_ironlake_display_port;
2c07245f 657 else
b91ad0ec 658 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
659
660 return limit;
661}
662
044c7c41
ML
663static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
664{
665 struct drm_device *dev = crtc->dev;
666 struct drm_i915_private *dev_priv = dev->dev_private;
667 const intel_limit_t *limit;
668
669 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
670 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
671 LVDS_CLKB_POWER_UP)
672 /* LVDS with dual channel */
e4b36699 673 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41
ML
674 else
675 /* LVDS with dual channel */
e4b36699 676 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
677 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
678 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 679 limit = &intel_limits_g4x_hdmi;
044c7c41 680 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 681 limit = &intel_limits_g4x_sdvo;
a4fc5ed6 682 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
e4b36699 683 limit = &intel_limits_g4x_display_port;
044c7c41 684 } else /* The option is for other outputs */
e4b36699 685 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
686
687 return limit;
688}
689
79e53945
JB
690static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
691{
692 struct drm_device *dev = crtc->dev;
693 const intel_limit_t *limit;
694
bad720ff 695 if (HAS_PCH_SPLIT(dev))
f2b115e6 696 limit = intel_ironlake_limit(crtc);
2c07245f 697 else if (IS_G4X(dev)) {
044c7c41 698 limit = intel_g4x_limit(crtc);
f2b115e6 699 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
79e53945 700 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 701 limit = &intel_limits_i9xx_lvds;
79e53945 702 else
e4b36699 703 limit = &intel_limits_i9xx_sdvo;
f2b115e6 704 } else if (IS_PINEVIEW(dev)) {
2177832f 705 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 706 limit = &intel_limits_pineview_lvds;
2177832f 707 else
f2b115e6 708 limit = &intel_limits_pineview_sdvo;
79e53945
JB
709 } else {
710 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 711 limit = &intel_limits_i8xx_lvds;
79e53945 712 else
e4b36699 713 limit = &intel_limits_i8xx_dvo;
79e53945
JB
714 }
715 return limit;
716}
717
f2b115e6
AJ
718/* m1 is reserved as 0 in Pineview, n is a ring counter */
719static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 720{
2177832f
SL
721 clock->m = clock->m2 + 2;
722 clock->p = clock->p1 * clock->p2;
723 clock->vco = refclk * clock->m / clock->n;
724 clock->dot = clock->vco / clock->p;
725}
726
727static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
728{
f2b115e6
AJ
729 if (IS_PINEVIEW(dev)) {
730 pineview_clock(refclk, clock);
2177832f
SL
731 return;
732 }
79e53945
JB
733 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / (clock->n + 2);
736 clock->dot = clock->vco / clock->p;
737}
738
79e53945
JB
739/**
740 * Returns whether any output on the specified pipe is of the specified type
741 */
742bool intel_pipe_has_type (struct drm_crtc *crtc, int type)
743{
744 struct drm_device *dev = crtc->dev;
745 struct drm_mode_config *mode_config = &dev->mode_config;
c5e4df33 746 struct drm_encoder *l_entry;
79e53945 747
c5e4df33
ZW
748 list_for_each_entry(l_entry, &mode_config->encoder_list, head) {
749 if (l_entry && l_entry->crtc == crtc) {
750 struct intel_encoder *intel_encoder = enc_to_intel_encoder(l_entry);
21d40d37 751 if (intel_encoder->type == type)
79e53945
JB
752 return true;
753 }
754 }
755 return false;
756}
757
7c04d1d9 758#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
759/**
760 * Returns whether the given set of divisors are valid for a given refclk with
761 * the given connectors.
762 */
763
764static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
765{
766 const intel_limit_t *limit = intel_limit (crtc);
2177832f 767 struct drm_device *dev = crtc->dev;
79e53945
JB
768
769 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
770 INTELPllInvalid ("p1 out of range\n");
771 if (clock->p < limit->p.min || limit->p.max < clock->p)
772 INTELPllInvalid ("p out of range\n");
773 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
774 INTELPllInvalid ("m2 out of range\n");
775 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
776 INTELPllInvalid ("m1 out of range\n");
f2b115e6 777 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
79e53945
JB
778 INTELPllInvalid ("m1 <= m2\n");
779 if (clock->m < limit->m.min || limit->m.max < clock->m)
780 INTELPllInvalid ("m out of range\n");
781 if (clock->n < limit->n.min || limit->n.max < clock->n)
782 INTELPllInvalid ("n out of range\n");
783 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
784 INTELPllInvalid ("vco out of range\n");
785 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
786 * connector, etc., rather than just a single range.
787 */
788 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
789 INTELPllInvalid ("dot out of range\n");
790
791 return true;
792}
793
d4906093
ML
794static bool
795intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
796 int target, int refclk, intel_clock_t *best_clock)
797
79e53945
JB
798{
799 struct drm_device *dev = crtc->dev;
800 struct drm_i915_private *dev_priv = dev->dev_private;
801 intel_clock_t clock;
79e53945
JB
802 int err = target;
803
bc5e5718 804 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
832cc28d 805 (I915_READ(LVDS)) != 0) {
79e53945
JB
806 /*
807 * For LVDS, if the panel is on, just rely on its current
808 * settings for dual-channel. We haven't figured out how to
809 * reliably set up different single/dual channel state, if we
810 * even can.
811 */
812 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
813 LVDS_CLKB_POWER_UP)
814 clock.p2 = limit->p2.p2_fast;
815 else
816 clock.p2 = limit->p2.p2_slow;
817 } else {
818 if (target < limit->p2.dot_limit)
819 clock.p2 = limit->p2.p2_slow;
820 else
821 clock.p2 = limit->p2.p2_fast;
822 }
823
824 memset (best_clock, 0, sizeof (*best_clock));
825
42158660
ZY
826 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
827 clock.m1++) {
828 for (clock.m2 = limit->m2.min;
829 clock.m2 <= limit->m2.max; clock.m2++) {
f2b115e6
AJ
830 /* m1 is always 0 in Pineview */
831 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
42158660
ZY
832 break;
833 for (clock.n = limit->n.min;
834 clock.n <= limit->n.max; clock.n++) {
835 for (clock.p1 = limit->p1.min;
836 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
837 int this_err;
838
2177832f 839 intel_clock(dev, refclk, &clock);
79e53945
JB
840
841 if (!intel_PLL_is_valid(crtc, &clock))
842 continue;
843
844 this_err = abs(clock.dot - target);
845 if (this_err < err) {
846 *best_clock = clock;
847 err = this_err;
848 }
849 }
850 }
851 }
852 }
853
854 return (err != target);
855}
856
d4906093
ML
857static bool
858intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
859 int target, int refclk, intel_clock_t *best_clock)
860{
861 struct drm_device *dev = crtc->dev;
862 struct drm_i915_private *dev_priv = dev->dev_private;
863 intel_clock_t clock;
864 int max_n;
865 bool found;
866 /* approximately equals target * 0.00488 */
867 int err_most = (target >> 8) + (target >> 10);
868 found = false;
869
870 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4547668a
ZY
871 int lvds_reg;
872
c619eed4 873 if (HAS_PCH_SPLIT(dev))
4547668a
ZY
874 lvds_reg = PCH_LVDS;
875 else
876 lvds_reg = LVDS;
877 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
d4906093
ML
878 LVDS_CLKB_POWER_UP)
879 clock.p2 = limit->p2.p2_fast;
880 else
881 clock.p2 = limit->p2.p2_slow;
882 } else {
883 if (target < limit->p2.dot_limit)
884 clock.p2 = limit->p2.p2_slow;
885 else
886 clock.p2 = limit->p2.p2_fast;
887 }
888
889 memset(best_clock, 0, sizeof(*best_clock));
890 max_n = limit->n.max;
f77f13e2 891 /* based on hardware requirement, prefer smaller n to precision */
d4906093 892 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 893 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
894 for (clock.m1 = limit->m1.max;
895 clock.m1 >= limit->m1.min; clock.m1--) {
896 for (clock.m2 = limit->m2.max;
897 clock.m2 >= limit->m2.min; clock.m2--) {
898 for (clock.p1 = limit->p1.max;
899 clock.p1 >= limit->p1.min; clock.p1--) {
900 int this_err;
901
2177832f 902 intel_clock(dev, refclk, &clock);
d4906093
ML
903 if (!intel_PLL_is_valid(crtc, &clock))
904 continue;
905 this_err = abs(clock.dot - target) ;
906 if (this_err < err_most) {
907 *best_clock = clock;
908 err_most = this_err;
909 max_n = clock.n;
910 found = true;
911 }
912 }
913 }
914 }
915 }
2c07245f
ZW
916 return found;
917}
918
5eb08b69 919static bool
f2b115e6
AJ
920intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
921 int target, int refclk, intel_clock_t *best_clock)
5eb08b69
ZW
922{
923 struct drm_device *dev = crtc->dev;
924 intel_clock_t clock;
4547668a
ZY
925
926 /* return directly when it is eDP */
927 if (HAS_eDP)
928 return true;
929
5eb08b69
ZW
930 if (target < 200000) {
931 clock.n = 1;
932 clock.p1 = 2;
933 clock.p2 = 10;
934 clock.m1 = 12;
935 clock.m2 = 9;
936 } else {
937 clock.n = 2;
938 clock.p1 = 1;
939 clock.p2 = 10;
940 clock.m1 = 14;
941 clock.m2 = 8;
942 }
943 intel_clock(dev, refclk, &clock);
944 memcpy(best_clock, &clock, sizeof(intel_clock_t));
945 return true;
946}
947
a4fc5ed6
KP
948/* DisplayPort has only two frequencies, 162MHz and 270MHz */
949static bool
950intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
951 int target, int refclk, intel_clock_t *best_clock)
952{
953 intel_clock_t clock;
954 if (target < 200000) {
a4fc5ed6
KP
955 clock.p1 = 2;
956 clock.p2 = 10;
b3d25495
KP
957 clock.n = 2;
958 clock.m1 = 23;
959 clock.m2 = 8;
a4fc5ed6 960 } else {
a4fc5ed6
KP
961 clock.p1 = 1;
962 clock.p2 = 10;
b3d25495
KP
963 clock.n = 1;
964 clock.m1 = 14;
965 clock.m2 = 2;
a4fc5ed6 966 }
b3d25495
KP
967 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
968 clock.p = (clock.p1 * clock.p2);
969 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
fe798b97 970 clock.vco = 0;
a4fc5ed6
KP
971 memcpy(best_clock, &clock, sizeof(intel_clock_t));
972 return true;
973}
974
79e53945
JB
975void
976intel_wait_for_vblank(struct drm_device *dev)
977{
978 /* Wait for 20ms, i.e. one cycle at 50hz. */
311089d3 979 msleep(20);
79e53945
JB
980}
981
80824003
JB
982/* Parameters have changed, update FBC info */
983static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
984{
985 struct drm_device *dev = crtc->dev;
986 struct drm_i915_private *dev_priv = dev->dev_private;
987 struct drm_framebuffer *fb = crtc->fb;
988 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
23010e43 989 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
80824003
JB
990 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
991 int plane, i;
992 u32 fbc_ctl, fbc_ctl2;
993
994 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
995
996 if (fb->pitch < dev_priv->cfb_pitch)
997 dev_priv->cfb_pitch = fb->pitch;
998
999 /* FBC_CTL wants 64B units */
1000 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1001 dev_priv->cfb_fence = obj_priv->fence_reg;
1002 dev_priv->cfb_plane = intel_crtc->plane;
1003 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1004
1005 /* Clear old tags */
1006 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1007 I915_WRITE(FBC_TAG + (i * 4), 0);
1008
1009 /* Set it up... */
1010 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1011 if (obj_priv->tiling_mode != I915_TILING_NONE)
1012 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1013 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1014 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1015
1016 /* enable it... */
1017 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
ee25df2b 1018 if (IS_I945GM(dev))
49677901 1019 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
80824003
JB
1020 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1021 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1022 if (obj_priv->tiling_mode != I915_TILING_NONE)
1023 fbc_ctl |= dev_priv->cfb_fence;
1024 I915_WRITE(FBC_CONTROL, fbc_ctl);
1025
28c97730 1026 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
80824003
JB
1027 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1028}
1029
1030void i8xx_disable_fbc(struct drm_device *dev)
1031{
1032 struct drm_i915_private *dev_priv = dev->dev_private;
9517a92f 1033 unsigned long timeout = jiffies + msecs_to_jiffies(1);
80824003
JB
1034 u32 fbc_ctl;
1035
c1a1cdc1
JB
1036 if (!I915_HAS_FBC(dev))
1037 return;
1038
9517a92f
JB
1039 if (!(I915_READ(FBC_CONTROL) & FBC_CTL_EN))
1040 return; /* Already off, just return */
1041
80824003
JB
1042 /* Disable compression */
1043 fbc_ctl = I915_READ(FBC_CONTROL);
1044 fbc_ctl &= ~FBC_CTL_EN;
1045 I915_WRITE(FBC_CONTROL, fbc_ctl);
1046
1047 /* Wait for compressing bit to clear */
9517a92f
JB
1048 while (I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) {
1049 if (time_after(jiffies, timeout)) {
1050 DRM_DEBUG_DRIVER("FBC idle timed out\n");
1051 break;
1052 }
1053 ; /* do nothing */
1054 }
80824003
JB
1055
1056 intel_wait_for_vblank(dev);
1057
28c97730 1058 DRM_DEBUG_KMS("disabled FBC\n");
80824003
JB
1059}
1060
ee5382ae 1061static bool i8xx_fbc_enabled(struct drm_device *dev)
80824003 1062{
80824003
JB
1063 struct drm_i915_private *dev_priv = dev->dev_private;
1064
1065 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1066}
1067
74dff282
JB
1068static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1069{
1070 struct drm_device *dev = crtc->dev;
1071 struct drm_i915_private *dev_priv = dev->dev_private;
1072 struct drm_framebuffer *fb = crtc->fb;
1073 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
23010e43 1074 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
74dff282
JB
1075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1076 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1077 DPFC_CTL_PLANEB);
1078 unsigned long stall_watermark = 200;
1079 u32 dpfc_ctl;
1080
1081 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1082 dev_priv->cfb_fence = obj_priv->fence_reg;
1083 dev_priv->cfb_plane = intel_crtc->plane;
1084
1085 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1086 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1087 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1088 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1089 } else {
1090 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1091 }
1092
1093 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1094 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1095 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1096 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1097 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1098
1099 /* enable it... */
1100 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1101
28c97730 1102 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
74dff282
JB
1103}
1104
1105void g4x_disable_fbc(struct drm_device *dev)
1106{
1107 struct drm_i915_private *dev_priv = dev->dev_private;
1108 u32 dpfc_ctl;
1109
1110 /* Disable compression */
1111 dpfc_ctl = I915_READ(DPFC_CONTROL);
1112 dpfc_ctl &= ~DPFC_CTL_EN;
1113 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1114 intel_wait_for_vblank(dev);
1115
28c97730 1116 DRM_DEBUG_KMS("disabled FBC\n");
74dff282
JB
1117}
1118
ee5382ae 1119static bool g4x_fbc_enabled(struct drm_device *dev)
74dff282 1120{
74dff282
JB
1121 struct drm_i915_private *dev_priv = dev->dev_private;
1122
1123 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1124}
1125
ee5382ae
AJ
1126bool intel_fbc_enabled(struct drm_device *dev)
1127{
1128 struct drm_i915_private *dev_priv = dev->dev_private;
1129
1130 if (!dev_priv->display.fbc_enabled)
1131 return false;
1132
1133 return dev_priv->display.fbc_enabled(dev);
1134}
1135
1136void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1137{
1138 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1139
1140 if (!dev_priv->display.enable_fbc)
1141 return;
1142
1143 dev_priv->display.enable_fbc(crtc, interval);
1144}
1145
1146void intel_disable_fbc(struct drm_device *dev)
1147{
1148 struct drm_i915_private *dev_priv = dev->dev_private;
1149
1150 if (!dev_priv->display.disable_fbc)
1151 return;
1152
1153 dev_priv->display.disable_fbc(dev);
1154}
1155
80824003
JB
1156/**
1157 * intel_update_fbc - enable/disable FBC as needed
1158 * @crtc: CRTC to point the compressor at
1159 * @mode: mode in use
1160 *
1161 * Set up the framebuffer compression hardware at mode set time. We
1162 * enable it if possible:
1163 * - plane A only (on pre-965)
1164 * - no pixel mulitply/line duplication
1165 * - no alpha buffer discard
1166 * - no dual wide
1167 * - framebuffer <= 2048 in width, 1536 in height
1168 *
1169 * We can't assume that any compression will take place (worst case),
1170 * so the compressed buffer has to be the same size as the uncompressed
1171 * one. It also must reside (along with the line length buffer) in
1172 * stolen memory.
1173 *
1174 * We need to enable/disable FBC on a global basis.
1175 */
1176static void intel_update_fbc(struct drm_crtc *crtc,
1177 struct drm_display_mode *mode)
1178{
1179 struct drm_device *dev = crtc->dev;
1180 struct drm_i915_private *dev_priv = dev->dev_private;
1181 struct drm_framebuffer *fb = crtc->fb;
1182 struct intel_framebuffer *intel_fb;
1183 struct drm_i915_gem_object *obj_priv;
1184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1185 int plane = intel_crtc->plane;
1186
1187 if (!i915_powersave)
1188 return;
1189
ee5382ae 1190 if (!I915_HAS_FBC(dev))
e70236a8
JB
1191 return;
1192
80824003
JB
1193 if (!crtc->fb)
1194 return;
1195
1196 intel_fb = to_intel_framebuffer(fb);
23010e43 1197 obj_priv = to_intel_bo(intel_fb->obj);
80824003
JB
1198
1199 /*
1200 * If FBC is already on, we just have to verify that we can
1201 * keep it that way...
1202 * Need to disable if:
1203 * - changing FBC params (stride, fence, mode)
1204 * - new fb is too large to fit in compressed buffer
1205 * - going to an unsupported config (interlace, pixel multiply, etc.)
1206 */
1207 if (intel_fb->obj->size > dev_priv->cfb_size) {
28c97730
ZY
1208 DRM_DEBUG_KMS("framebuffer too large, disabling "
1209 "compression\n");
b5e50c3f 1210 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
80824003
JB
1211 goto out_disable;
1212 }
1213 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
1214 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
28c97730
ZY
1215 DRM_DEBUG_KMS("mode incompatible with compression, "
1216 "disabling\n");
b5e50c3f 1217 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
80824003
JB
1218 goto out_disable;
1219 }
1220 if ((mode->hdisplay > 2048) ||
1221 (mode->vdisplay > 1536)) {
28c97730 1222 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
b5e50c3f 1223 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
80824003
JB
1224 goto out_disable;
1225 }
74dff282 1226 if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
28c97730 1227 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
b5e50c3f 1228 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
80824003
JB
1229 goto out_disable;
1230 }
1231 if (obj_priv->tiling_mode != I915_TILING_X) {
28c97730 1232 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
b5e50c3f 1233 dev_priv->no_fbc_reason = FBC_NOT_TILED;
80824003
JB
1234 goto out_disable;
1235 }
1236
ee5382ae 1237 if (intel_fbc_enabled(dev)) {
80824003 1238 /* We can re-enable it in this case, but need to update pitch */
ee5382ae
AJ
1239 if ((fb->pitch > dev_priv->cfb_pitch) ||
1240 (obj_priv->fence_reg != dev_priv->cfb_fence) ||
1241 (plane != dev_priv->cfb_plane))
1242 intel_disable_fbc(dev);
80824003
JB
1243 }
1244
ee5382ae
AJ
1245 /* Now try to turn it back on if possible */
1246 if (!intel_fbc_enabled(dev))
1247 intel_enable_fbc(crtc, 500);
80824003
JB
1248
1249 return;
1250
1251out_disable:
80824003 1252 /* Multiple disables should be harmless */
a939406f
CW
1253 if (intel_fbc_enabled(dev)) {
1254 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
ee5382ae 1255 intel_disable_fbc(dev);
a939406f 1256 }
80824003
JB
1257}
1258
6b95a207
KH
1259static int
1260intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1261{
23010e43 1262 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
6b95a207
KH
1263 u32 alignment;
1264 int ret;
1265
1266 switch (obj_priv->tiling_mode) {
1267 case I915_TILING_NONE:
1268 alignment = 64 * 1024;
1269 break;
1270 case I915_TILING_X:
1271 /* pin() will align the object as required by fence */
1272 alignment = 0;
1273 break;
1274 case I915_TILING_Y:
1275 /* FIXME: Is this true? */
1276 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1277 return -EINVAL;
1278 default:
1279 BUG();
1280 }
1281
6b95a207
KH
1282 ret = i915_gem_object_pin(obj, alignment);
1283 if (ret != 0)
1284 return ret;
1285
1286 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1287 * fence, whereas 965+ only requires a fence if using
1288 * framebuffer compression. For simplicity, we always install
1289 * a fence as the cost is not that onerous.
1290 */
1291 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1292 obj_priv->tiling_mode != I915_TILING_NONE) {
1293 ret = i915_gem_object_get_fence_reg(obj);
1294 if (ret != 0) {
1295 i915_gem_object_unpin(obj);
1296 return ret;
1297 }
1298 }
1299
1300 return 0;
1301}
1302
5c3b82e2 1303static int
3c4fdcfb
KH
1304intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1305 struct drm_framebuffer *old_fb)
79e53945
JB
1306{
1307 struct drm_device *dev = crtc->dev;
1308 struct drm_i915_private *dev_priv = dev->dev_private;
1309 struct drm_i915_master_private *master_priv;
1310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1311 struct intel_framebuffer *intel_fb;
1312 struct drm_i915_gem_object *obj_priv;
1313 struct drm_gem_object *obj;
1314 int pipe = intel_crtc->pipe;
80824003 1315 int plane = intel_crtc->plane;
79e53945 1316 unsigned long Start, Offset;
80824003
JB
1317 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1318 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1319 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1320 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1321 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
6b95a207 1322 u32 dspcntr;
5c3b82e2 1323 int ret;
79e53945
JB
1324
1325 /* no fb bound */
1326 if (!crtc->fb) {
28c97730 1327 DRM_DEBUG_KMS("No FB bound\n");
5c3b82e2
CW
1328 return 0;
1329 }
1330
80824003 1331 switch (plane) {
5c3b82e2
CW
1332 case 0:
1333 case 1:
1334 break;
1335 default:
80824003 1336 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
5c3b82e2 1337 return -EINVAL;
79e53945
JB
1338 }
1339
1340 intel_fb = to_intel_framebuffer(crtc->fb);
79e53945 1341 obj = intel_fb->obj;
23010e43 1342 obj_priv = to_intel_bo(obj);
79e53945 1343
5c3b82e2 1344 mutex_lock(&dev->struct_mutex);
6b95a207 1345 ret = intel_pin_and_fence_fb_obj(dev, obj);
5c3b82e2
CW
1346 if (ret != 0) {
1347 mutex_unlock(&dev->struct_mutex);
1348 return ret;
1349 }
79e53945 1350
b9241ea3 1351 ret = i915_gem_object_set_to_display_plane(obj);
5c3b82e2 1352 if (ret != 0) {
8c4b8c3f 1353 i915_gem_object_unpin(obj);
5c3b82e2
CW
1354 mutex_unlock(&dev->struct_mutex);
1355 return ret;
1356 }
79e53945
JB
1357
1358 dspcntr = I915_READ(dspcntr_reg);
712531bf
JB
1359 /* Mask out pixel format bits in case we change it */
1360 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
79e53945
JB
1361 switch (crtc->fb->bits_per_pixel) {
1362 case 8:
1363 dspcntr |= DISPPLANE_8BPP;
1364 break;
1365 case 16:
1366 if (crtc->fb->depth == 15)
1367 dspcntr |= DISPPLANE_15_16BPP;
1368 else
1369 dspcntr |= DISPPLANE_16BPP;
1370 break;
1371 case 24:
1372 case 32:
a4f45cf1
KH
1373 if (crtc->fb->depth == 30)
1374 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
1375 else
1376 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
79e53945
JB
1377 break;
1378 default:
1379 DRM_ERROR("Unknown color depth\n");
8c4b8c3f 1380 i915_gem_object_unpin(obj);
5c3b82e2
CW
1381 mutex_unlock(&dev->struct_mutex);
1382 return -EINVAL;
79e53945 1383 }
f544847f
JB
1384 if (IS_I965G(dev)) {
1385 if (obj_priv->tiling_mode != I915_TILING_NONE)
1386 dspcntr |= DISPPLANE_TILED;
1387 else
1388 dspcntr &= ~DISPPLANE_TILED;
1389 }
1390
bad720ff 1391 if (HAS_PCH_SPLIT(dev))
553bd149
ZW
1392 /* must disable */
1393 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1394
79e53945
JB
1395 I915_WRITE(dspcntr_reg, dspcntr);
1396
5c3b82e2
CW
1397 Start = obj_priv->gtt_offset;
1398 Offset = y * crtc->fb->pitch + x * (crtc->fb->bits_per_pixel / 8);
1399
a7faf32d
CW
1400 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1401 Start, Offset, x, y, crtc->fb->pitch);
5c3b82e2 1402 I915_WRITE(dspstride, crtc->fb->pitch);
79e53945
JB
1403 if (IS_I965G(dev)) {
1404 I915_WRITE(dspbase, Offset);
1405 I915_READ(dspbase);
1406 I915_WRITE(dspsurf, Start);
1407 I915_READ(dspsurf);
f544847f 1408 I915_WRITE(dsptileoff, (y << 16) | x);
79e53945
JB
1409 } else {
1410 I915_WRITE(dspbase, Start + Offset);
1411 I915_READ(dspbase);
1412 }
1413
74dff282 1414 if ((IS_I965G(dev) || plane == 0))
edb81956
JB
1415 intel_update_fbc(crtc, &crtc->mode);
1416
3c4fdcfb
KH
1417 intel_wait_for_vblank(dev);
1418
1419 if (old_fb) {
1420 intel_fb = to_intel_framebuffer(old_fb);
23010e43 1421 obj_priv = to_intel_bo(intel_fb->obj);
3c4fdcfb
KH
1422 i915_gem_object_unpin(intel_fb->obj);
1423 }
652c393a
JB
1424 intel_increase_pllclock(crtc, true);
1425
5c3b82e2 1426 mutex_unlock(&dev->struct_mutex);
79e53945
JB
1427
1428 if (!dev->primary->master)
5c3b82e2 1429 return 0;
79e53945
JB
1430
1431 master_priv = dev->primary->master->driver_priv;
1432 if (!master_priv->sarea_priv)
5c3b82e2 1433 return 0;
79e53945 1434
5c3b82e2 1435 if (pipe) {
79e53945
JB
1436 master_priv->sarea_priv->pipeB_x = x;
1437 master_priv->sarea_priv->pipeB_y = y;
5c3b82e2
CW
1438 } else {
1439 master_priv->sarea_priv->pipeA_x = x;
1440 master_priv->sarea_priv->pipeA_y = y;
79e53945 1441 }
5c3b82e2
CW
1442
1443 return 0;
79e53945
JB
1444}
1445
24f119c7
ZW
1446/* Disable the VGA plane that we never use */
1447static void i915_disable_vga (struct drm_device *dev)
1448{
1449 struct drm_i915_private *dev_priv = dev->dev_private;
1450 u8 sr1;
1451 u32 vga_reg;
1452
bad720ff 1453 if (HAS_PCH_SPLIT(dev))
24f119c7
ZW
1454 vga_reg = CPU_VGACNTRL;
1455 else
1456 vga_reg = VGACNTRL;
1457
1458 if (I915_READ(vga_reg) & VGA_DISP_DISABLE)
1459 return;
1460
1461 I915_WRITE8(VGA_SR_INDEX, 1);
1462 sr1 = I915_READ8(VGA_SR_DATA);
1463 I915_WRITE8(VGA_SR_DATA, sr1 | (1 << 5));
1464 udelay(100);
1465
1466 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
1467}
1468
f2b115e6 1469static void ironlake_disable_pll_edp (struct drm_crtc *crtc)
32f9d658
ZW
1470{
1471 struct drm_device *dev = crtc->dev;
1472 struct drm_i915_private *dev_priv = dev->dev_private;
1473 u32 dpa_ctl;
1474
28c97730 1475 DRM_DEBUG_KMS("\n");
32f9d658
ZW
1476 dpa_ctl = I915_READ(DP_A);
1477 dpa_ctl &= ~DP_PLL_ENABLE;
1478 I915_WRITE(DP_A, dpa_ctl);
1479}
1480
f2b115e6 1481static void ironlake_enable_pll_edp (struct drm_crtc *crtc)
32f9d658
ZW
1482{
1483 struct drm_device *dev = crtc->dev;
1484 struct drm_i915_private *dev_priv = dev->dev_private;
1485 u32 dpa_ctl;
1486
1487 dpa_ctl = I915_READ(DP_A);
1488 dpa_ctl |= DP_PLL_ENABLE;
1489 I915_WRITE(DP_A, dpa_ctl);
1490 udelay(200);
1491}
1492
1493
f2b115e6 1494static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
32f9d658
ZW
1495{
1496 struct drm_device *dev = crtc->dev;
1497 struct drm_i915_private *dev_priv = dev->dev_private;
1498 u32 dpa_ctl;
1499
28c97730 1500 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
32f9d658
ZW
1501 dpa_ctl = I915_READ(DP_A);
1502 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1503
1504 if (clock < 200000) {
1505 u32 temp;
1506 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1507 /* workaround for 160Mhz:
1508 1) program 0x4600c bits 15:0 = 0x8124
1509 2) program 0x46010 bit 0 = 1
1510 3) program 0x46034 bit 24 = 1
1511 4) program 0x64000 bit 14 = 1
1512 */
1513 temp = I915_READ(0x4600c);
1514 temp &= 0xffff0000;
1515 I915_WRITE(0x4600c, temp | 0x8124);
1516
1517 temp = I915_READ(0x46010);
1518 I915_WRITE(0x46010, temp | 1);
1519
1520 temp = I915_READ(0x46034);
1521 I915_WRITE(0x46034, temp | (1 << 24));
1522 } else {
1523 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1524 }
1525 I915_WRITE(DP_A, dpa_ctl);
1526
1527 udelay(500);
1528}
1529
8db9d77b
ZW
1530/* The FDI link training functions for ILK/Ibexpeak. */
1531static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1532{
1533 struct drm_device *dev = crtc->dev;
1534 struct drm_i915_private *dev_priv = dev->dev_private;
1535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1536 int pipe = intel_crtc->pipe;
1537 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1538 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1539 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1540 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1541 u32 temp, tries = 0;
1542
1543 /* enable CPU FDI TX and PCH FDI RX */
1544 temp = I915_READ(fdi_tx_reg);
1545 temp |= FDI_TX_ENABLE;
77ffb597
AJ
1546 temp &= ~(7 << 19);
1547 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
1548 temp &= ~FDI_LINK_TRAIN_NONE;
1549 temp |= FDI_LINK_TRAIN_PATTERN_1;
1550 I915_WRITE(fdi_tx_reg, temp);
1551 I915_READ(fdi_tx_reg);
1552
1553 temp = I915_READ(fdi_rx_reg);
1554 temp &= ~FDI_LINK_TRAIN_NONE;
1555 temp |= FDI_LINK_TRAIN_PATTERN_1;
1556 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1557 I915_READ(fdi_rx_reg);
1558 udelay(150);
1559
1560 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1561 for train result */
1562 temp = I915_READ(fdi_rx_imr_reg);
1563 temp &= ~FDI_RX_SYMBOL_LOCK;
1564 temp &= ~FDI_RX_BIT_LOCK;
1565 I915_WRITE(fdi_rx_imr_reg, temp);
1566 I915_READ(fdi_rx_imr_reg);
1567 udelay(150);
1568
1569 for (;;) {
1570 temp = I915_READ(fdi_rx_iir_reg);
1571 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1572
1573 if ((temp & FDI_RX_BIT_LOCK)) {
1574 DRM_DEBUG_KMS("FDI train 1 done.\n");
1575 I915_WRITE(fdi_rx_iir_reg,
1576 temp | FDI_RX_BIT_LOCK);
1577 break;
1578 }
1579
1580 tries++;
1581
1582 if (tries > 5) {
1583 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1584 break;
1585 }
1586 }
1587
1588 /* Train 2 */
1589 temp = I915_READ(fdi_tx_reg);
1590 temp &= ~FDI_LINK_TRAIN_NONE;
1591 temp |= FDI_LINK_TRAIN_PATTERN_2;
1592 I915_WRITE(fdi_tx_reg, temp);
1593
1594 temp = I915_READ(fdi_rx_reg);
1595 temp &= ~FDI_LINK_TRAIN_NONE;
1596 temp |= FDI_LINK_TRAIN_PATTERN_2;
1597 I915_WRITE(fdi_rx_reg, temp);
1598 udelay(150);
1599
1600 tries = 0;
1601
1602 for (;;) {
1603 temp = I915_READ(fdi_rx_iir_reg);
1604 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1605
1606 if (temp & FDI_RX_SYMBOL_LOCK) {
1607 I915_WRITE(fdi_rx_iir_reg,
1608 temp | FDI_RX_SYMBOL_LOCK);
1609 DRM_DEBUG_KMS("FDI train 2 done.\n");
1610 break;
1611 }
1612
1613 tries++;
1614
1615 if (tries > 5) {
1616 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1617 break;
1618 }
1619 }
1620
1621 DRM_DEBUG_KMS("FDI train done\n");
1622}
1623
1624static int snb_b_fdi_train_param [] = {
1625 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1626 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1627 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1628 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1629};
1630
1631/* The FDI link training functions for SNB/Cougarpoint. */
1632static void gen6_fdi_link_train(struct drm_crtc *crtc)
1633{
1634 struct drm_device *dev = crtc->dev;
1635 struct drm_i915_private *dev_priv = dev->dev_private;
1636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1637 int pipe = intel_crtc->pipe;
1638 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1639 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1640 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1641 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1642 u32 temp, i;
1643
1644 /* enable CPU FDI TX and PCH FDI RX */
1645 temp = I915_READ(fdi_tx_reg);
1646 temp |= FDI_TX_ENABLE;
77ffb597
AJ
1647 temp &= ~(7 << 19);
1648 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
1649 temp &= ~FDI_LINK_TRAIN_NONE;
1650 temp |= FDI_LINK_TRAIN_PATTERN_1;
1651 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1652 /* SNB-B */
1653 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1654 I915_WRITE(fdi_tx_reg, temp);
1655 I915_READ(fdi_tx_reg);
1656
1657 temp = I915_READ(fdi_rx_reg);
1658 if (HAS_PCH_CPT(dev)) {
1659 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1660 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1661 } else {
1662 temp &= ~FDI_LINK_TRAIN_NONE;
1663 temp |= FDI_LINK_TRAIN_PATTERN_1;
1664 }
1665 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1666 I915_READ(fdi_rx_reg);
1667 udelay(150);
1668
1669 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1670 for train result */
1671 temp = I915_READ(fdi_rx_imr_reg);
1672 temp &= ~FDI_RX_SYMBOL_LOCK;
1673 temp &= ~FDI_RX_BIT_LOCK;
1674 I915_WRITE(fdi_rx_imr_reg, temp);
1675 I915_READ(fdi_rx_imr_reg);
1676 udelay(150);
1677
1678 for (i = 0; i < 4; i++ ) {
1679 temp = I915_READ(fdi_tx_reg);
1680 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1681 temp |= snb_b_fdi_train_param[i];
1682 I915_WRITE(fdi_tx_reg, temp);
1683 udelay(500);
1684
1685 temp = I915_READ(fdi_rx_iir_reg);
1686 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1687
1688 if (temp & FDI_RX_BIT_LOCK) {
1689 I915_WRITE(fdi_rx_iir_reg,
1690 temp | FDI_RX_BIT_LOCK);
1691 DRM_DEBUG_KMS("FDI train 1 done.\n");
1692 break;
1693 }
1694 }
1695 if (i == 4)
1696 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1697
1698 /* Train 2 */
1699 temp = I915_READ(fdi_tx_reg);
1700 temp &= ~FDI_LINK_TRAIN_NONE;
1701 temp |= FDI_LINK_TRAIN_PATTERN_2;
1702 if (IS_GEN6(dev)) {
1703 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1704 /* SNB-B */
1705 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1706 }
1707 I915_WRITE(fdi_tx_reg, temp);
1708
1709 temp = I915_READ(fdi_rx_reg);
1710 if (HAS_PCH_CPT(dev)) {
1711 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1712 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1713 } else {
1714 temp &= ~FDI_LINK_TRAIN_NONE;
1715 temp |= FDI_LINK_TRAIN_PATTERN_2;
1716 }
1717 I915_WRITE(fdi_rx_reg, temp);
1718 udelay(150);
1719
1720 for (i = 0; i < 4; i++ ) {
1721 temp = I915_READ(fdi_tx_reg);
1722 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1723 temp |= snb_b_fdi_train_param[i];
1724 I915_WRITE(fdi_tx_reg, temp);
1725 udelay(500);
1726
1727 temp = I915_READ(fdi_rx_iir_reg);
1728 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1729
1730 if (temp & FDI_RX_SYMBOL_LOCK) {
1731 I915_WRITE(fdi_rx_iir_reg,
1732 temp | FDI_RX_SYMBOL_LOCK);
1733 DRM_DEBUG_KMS("FDI train 2 done.\n");
1734 break;
1735 }
1736 }
1737 if (i == 4)
1738 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1739
1740 DRM_DEBUG_KMS("FDI train done.\n");
1741}
1742
f2b115e6 1743static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2c07245f
ZW
1744{
1745 struct drm_device *dev = crtc->dev;
1746 struct drm_i915_private *dev_priv = dev->dev_private;
1747 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1748 int pipe = intel_crtc->pipe;
7662c8bd 1749 int plane = intel_crtc->plane;
2c07245f
ZW
1750 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1751 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1752 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1753 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1754 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1755 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
2c07245f
ZW
1756 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
1757 int pf_ctl_reg = (pipe == 0) ? PFA_CTL_1 : PFB_CTL_1;
249c0e64 1758 int pf_win_size = (pipe == 0) ? PFA_WIN_SZ : PFB_WIN_SZ;
8dd81a38 1759 int pf_win_pos = (pipe == 0) ? PFA_WIN_POS : PFB_WIN_POS;
2c07245f
ZW
1760 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1761 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1762 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1763 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1764 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1765 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1766 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1767 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1768 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1769 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1770 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1771 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
8db9d77b 1772 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
2c07245f 1773 u32 temp;
8db9d77b 1774 int n;
8faf3b31
ZY
1775 u32 pipe_bpc;
1776
1777 temp = I915_READ(pipeconf_reg);
1778 pipe_bpc = temp & PIPE_BPC_MASK;
79e53945 1779
2c07245f
ZW
1780 /* XXX: When our outputs are all unaware of DPMS modes other than off
1781 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
1782 */
1783 switch (mode) {
1784 case DRM_MODE_DPMS_ON:
1785 case DRM_MODE_DPMS_STANDBY:
1786 case DRM_MODE_DPMS_SUSPEND:
28c97730 1787 DRM_DEBUG_KMS("crtc %d dpms on\n", pipe);
1b3c7a47
ZW
1788
1789 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1790 temp = I915_READ(PCH_LVDS);
1791 if ((temp & LVDS_PORT_EN) == 0) {
1792 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1793 POSTING_READ(PCH_LVDS);
1794 }
1795 }
1796
32f9d658
ZW
1797 if (HAS_eDP) {
1798 /* enable eDP PLL */
f2b115e6 1799 ironlake_enable_pll_edp(crtc);
32f9d658 1800 } else {
2c07245f 1801
32f9d658
ZW
1802 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1803 temp = I915_READ(fdi_rx_reg);
8faf3b31
ZY
1804 /*
1805 * make the BPC in FDI Rx be consistent with that in
1806 * pipeconf reg.
1807 */
1808 temp &= ~(0x7 << 16);
1809 temp |= (pipe_bpc << 11);
77ffb597
AJ
1810 temp &= ~(7 << 19);
1811 temp |= (intel_crtc->fdi_lanes - 1) << 19;
1812 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
32f9d658
ZW
1813 I915_READ(fdi_rx_reg);
1814 udelay(200);
1815
8db9d77b
ZW
1816 /* Switch from Rawclk to PCDclk */
1817 temp = I915_READ(fdi_rx_reg);
1818 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
32f9d658
ZW
1819 I915_READ(fdi_rx_reg);
1820 udelay(200);
1821
f2b115e6 1822 /* Enable CPU FDI TX PLL, always on for Ironlake */
32f9d658
ZW
1823 temp = I915_READ(fdi_tx_reg);
1824 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1825 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1826 I915_READ(fdi_tx_reg);
1827 udelay(100);
1828 }
2c07245f
ZW
1829 }
1830
8dd81a38
ZW
1831 /* Enable panel fitting for LVDS */
1832 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1833 temp = I915_READ(pf_ctl_reg);
b1f60b70 1834 I915_WRITE(pf_ctl_reg, temp | PF_ENABLE | PF_FILTER_MED_3x3);
8dd81a38
ZW
1835
1836 /* currently full aspect */
1837 I915_WRITE(pf_win_pos, 0);
1838
1839 I915_WRITE(pf_win_size,
1840 (dev_priv->panel_fixed_mode->hdisplay << 16) |
1841 (dev_priv->panel_fixed_mode->vdisplay));
1842 }
1843
2c07245f
ZW
1844 /* Enable CPU pipe */
1845 temp = I915_READ(pipeconf_reg);
1846 if ((temp & PIPEACONF_ENABLE) == 0) {
1847 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1848 I915_READ(pipeconf_reg);
1849 udelay(100);
1850 }
1851
1852 /* configure and enable CPU plane */
1853 temp = I915_READ(dspcntr_reg);
1854 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1855 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1856 /* Flush the plane changes */
1857 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1858 }
1859
32f9d658 1860 if (!HAS_eDP) {
8db9d77b
ZW
1861 /* For PCH output, training FDI link */
1862 if (IS_GEN6(dev))
1863 gen6_fdi_link_train(crtc);
1864 else
1865 ironlake_fdi_link_train(crtc);
2c07245f 1866
8db9d77b
ZW
1867 /* enable PCH DPLL */
1868 temp = I915_READ(pch_dpll_reg);
1869 if ((temp & DPLL_VCO_ENABLE) == 0) {
1870 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
1871 I915_READ(pch_dpll_reg);
32f9d658 1872 }
8db9d77b 1873 udelay(200);
2c07245f 1874
8db9d77b
ZW
1875 if (HAS_PCH_CPT(dev)) {
1876 /* Be sure PCH DPLL SEL is set */
1877 temp = I915_READ(PCH_DPLL_SEL);
1878 if (trans_dpll_sel == 0 &&
1879 (temp & TRANSA_DPLL_ENABLE) == 0)
1880 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
1881 else if (trans_dpll_sel == 1 &&
1882 (temp & TRANSB_DPLL_ENABLE) == 0)
1883 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
1884 I915_WRITE(PCH_DPLL_SEL, temp);
1885 I915_READ(PCH_DPLL_SEL);
32f9d658 1886 }
2c07245f 1887
32f9d658
ZW
1888 /* set transcoder timing */
1889 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
1890 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
1891 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
2c07245f 1892
32f9d658
ZW
1893 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
1894 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
1895 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
2c07245f 1896
8db9d77b
ZW
1897 /* enable normal train */
1898 temp = I915_READ(fdi_tx_reg);
1899 temp &= ~FDI_LINK_TRAIN_NONE;
1900 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
1901 FDI_TX_ENHANCE_FRAME_ENABLE);
1902 I915_READ(fdi_tx_reg);
1903
1904 temp = I915_READ(fdi_rx_reg);
1905 if (HAS_PCH_CPT(dev)) {
1906 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1907 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
1908 } else {
1909 temp &= ~FDI_LINK_TRAIN_NONE;
1910 temp |= FDI_LINK_TRAIN_NONE;
1911 }
1912 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
1913 I915_READ(fdi_rx_reg);
1914
1915 /* wait one idle pattern time */
1916 udelay(100);
1917
e3421a18
ZW
1918 /* For PCH DP, enable TRANS_DP_CTL */
1919 if (HAS_PCH_CPT(dev) &&
1920 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
1921 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
1922 int reg;
1923
1924 reg = I915_READ(trans_dp_ctl);
1925 reg &= ~TRANS_DP_PORT_SEL_MASK;
1926 reg = TRANS_DP_OUTPUT_ENABLE |
1927 TRANS_DP_ENH_FRAMING |
1928 TRANS_DP_VSYNC_ACTIVE_HIGH |
1929 TRANS_DP_HSYNC_ACTIVE_HIGH;
1930
1931 switch (intel_trans_dp_port_sel(crtc)) {
1932 case PCH_DP_B:
1933 reg |= TRANS_DP_PORT_SEL_B;
1934 break;
1935 case PCH_DP_C:
1936 reg |= TRANS_DP_PORT_SEL_C;
1937 break;
1938 case PCH_DP_D:
1939 reg |= TRANS_DP_PORT_SEL_D;
1940 break;
1941 default:
1942 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
1943 reg |= TRANS_DP_PORT_SEL_B;
1944 break;
1945 }
1946
1947 I915_WRITE(trans_dp_ctl, reg);
1948 POSTING_READ(trans_dp_ctl);
1949 }
1950
32f9d658
ZW
1951 /* enable PCH transcoder */
1952 temp = I915_READ(transconf_reg);
8faf3b31
ZY
1953 /*
1954 * make the BPC in transcoder be consistent with
1955 * that in pipeconf reg.
1956 */
1957 temp &= ~PIPE_BPC_MASK;
1958 temp |= pipe_bpc;
32f9d658
ZW
1959 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
1960 I915_READ(transconf_reg);
2c07245f 1961
32f9d658
ZW
1962 while ((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0)
1963 ;
2c07245f 1964
32f9d658 1965 }
2c07245f
ZW
1966
1967 intel_crtc_load_lut(crtc);
1968
1969 break;
1970 case DRM_MODE_DPMS_OFF:
28c97730 1971 DRM_DEBUG_KMS("crtc %d dpms off\n", pipe);
2c07245f 1972
c062df61 1973 drm_vblank_off(dev, pipe);
2c07245f
ZW
1974 /* Disable display plane */
1975 temp = I915_READ(dspcntr_reg);
1976 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
1977 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
1978 /* Flush the plane changes */
1979 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1980 I915_READ(dspbase_reg);
1981 }
1982
1b3c7a47
ZW
1983 i915_disable_vga(dev);
1984
2c07245f
ZW
1985 /* disable cpu pipe, disable after all planes disabled */
1986 temp = I915_READ(pipeconf_reg);
1987 if ((temp & PIPEACONF_ENABLE) != 0) {
1988 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
1989 I915_READ(pipeconf_reg);
249c0e64 1990 n = 0;
2c07245f 1991 /* wait for cpu pipe off, pipe state */
249c0e64
ZW
1992 while ((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) != 0) {
1993 n++;
1994 if (n < 60) {
1995 udelay(500);
1996 continue;
1997 } else {
28c97730
ZY
1998 DRM_DEBUG_KMS("pipe %d off delay\n",
1999 pipe);
249c0e64
ZW
2000 break;
2001 }
2002 }
2c07245f 2003 } else
28c97730 2004 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2c07245f 2005
1b3c7a47
ZW
2006 udelay(100);
2007
2008 /* Disable PF */
2009 temp = I915_READ(pf_ctl_reg);
2010 if ((temp & PF_ENABLE) != 0) {
2011 I915_WRITE(pf_ctl_reg, temp & ~PF_ENABLE);
2012 I915_READ(pf_ctl_reg);
32f9d658 2013 }
1b3c7a47 2014 I915_WRITE(pf_win_size, 0);
8db9d77b
ZW
2015 POSTING_READ(pf_win_size);
2016
32f9d658 2017
2c07245f
ZW
2018 /* disable CPU FDI tx and PCH FDI rx */
2019 temp = I915_READ(fdi_tx_reg);
2020 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
2021 I915_READ(fdi_tx_reg);
2022
2023 temp = I915_READ(fdi_rx_reg);
8faf3b31
ZY
2024 /* BPC in FDI rx is consistent with that in pipeconf */
2025 temp &= ~(0x07 << 16);
2026 temp |= (pipe_bpc << 11);
2c07245f
ZW
2027 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
2028 I915_READ(fdi_rx_reg);
2029
249c0e64
ZW
2030 udelay(100);
2031
2c07245f
ZW
2032 /* still set train pattern 1 */
2033 temp = I915_READ(fdi_tx_reg);
2034 temp &= ~FDI_LINK_TRAIN_NONE;
2035 temp |= FDI_LINK_TRAIN_PATTERN_1;
2036 I915_WRITE(fdi_tx_reg, temp);
8db9d77b 2037 POSTING_READ(fdi_tx_reg);
2c07245f
ZW
2038
2039 temp = I915_READ(fdi_rx_reg);
8db9d77b
ZW
2040 if (HAS_PCH_CPT(dev)) {
2041 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2042 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2043 } else {
2044 temp &= ~FDI_LINK_TRAIN_NONE;
2045 temp |= FDI_LINK_TRAIN_PATTERN_1;
2046 }
2c07245f 2047 I915_WRITE(fdi_rx_reg, temp);
8db9d77b 2048 POSTING_READ(fdi_rx_reg);
2c07245f 2049
249c0e64
ZW
2050 udelay(100);
2051
1b3c7a47
ZW
2052 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2053 temp = I915_READ(PCH_LVDS);
2054 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2055 I915_READ(PCH_LVDS);
2056 udelay(100);
2057 }
2058
2c07245f
ZW
2059 /* disable PCH transcoder */
2060 temp = I915_READ(transconf_reg);
2061 if ((temp & TRANS_ENABLE) != 0) {
2062 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
2063 I915_READ(transconf_reg);
249c0e64 2064 n = 0;
2c07245f 2065 /* wait for PCH transcoder off, transcoder state */
249c0e64
ZW
2066 while ((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) != 0) {
2067 n++;
2068 if (n < 60) {
2069 udelay(500);
2070 continue;
2071 } else {
28c97730
ZY
2072 DRM_DEBUG_KMS("transcoder %d off "
2073 "delay\n", pipe);
249c0e64
ZW
2074 break;
2075 }
2076 }
2c07245f 2077 }
8db9d77b 2078
8faf3b31
ZY
2079 temp = I915_READ(transconf_reg);
2080 /* BPC in transcoder is consistent with that in pipeconf */
2081 temp &= ~PIPE_BPC_MASK;
2082 temp |= pipe_bpc;
2083 I915_WRITE(transconf_reg, temp);
2084 I915_READ(transconf_reg);
1b3c7a47
ZW
2085 udelay(100);
2086
8db9d77b 2087 if (HAS_PCH_CPT(dev)) {
e3421a18
ZW
2088 /* disable TRANS_DP_CTL */
2089 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2090 int reg;
2091
2092 reg = I915_READ(trans_dp_ctl);
2093 reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2094 I915_WRITE(trans_dp_ctl, reg);
2095 POSTING_READ(trans_dp_ctl);
8db9d77b
ZW
2096
2097 /* disable DPLL_SEL */
2098 temp = I915_READ(PCH_DPLL_SEL);
2099 if (trans_dpll_sel == 0)
2100 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2101 else
2102 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2103 I915_WRITE(PCH_DPLL_SEL, temp);
2104 I915_READ(PCH_DPLL_SEL);
2105
2106 }
2107
2c07245f
ZW
2108 /* disable PCH DPLL */
2109 temp = I915_READ(pch_dpll_reg);
8db9d77b
ZW
2110 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
2111 I915_READ(pch_dpll_reg);
2c07245f 2112
1b3c7a47 2113 if (HAS_eDP) {
f2b115e6 2114 ironlake_disable_pll_edp(crtc);
2c07245f
ZW
2115 }
2116
8db9d77b 2117 /* Switch from PCDclk to Rawclk */
1b3c7a47
ZW
2118 temp = I915_READ(fdi_rx_reg);
2119 temp &= ~FDI_SEL_PCDCLK;
2120 I915_WRITE(fdi_rx_reg, temp);
2121 I915_READ(fdi_rx_reg);
2122
8db9d77b
ZW
2123 /* Disable CPU FDI TX PLL */
2124 temp = I915_READ(fdi_tx_reg);
2125 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
2126 I915_READ(fdi_tx_reg);
2127 udelay(100);
2128
1b3c7a47
ZW
2129 temp = I915_READ(fdi_rx_reg);
2130 temp &= ~FDI_RX_PLL_ENABLE;
2131 I915_WRITE(fdi_rx_reg, temp);
2132 I915_READ(fdi_rx_reg);
2133
2c07245f 2134 /* Wait for the clocks to turn off. */
1b3c7a47 2135 udelay(100);
2c07245f
ZW
2136 break;
2137 }
2138}
2139
02e792fb
DV
2140static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2141{
2142 struct intel_overlay *overlay;
03f77ea5 2143 int ret;
02e792fb
DV
2144
2145 if (!enable && intel_crtc->overlay) {
2146 overlay = intel_crtc->overlay;
2147 mutex_lock(&overlay->dev->struct_mutex);
03f77ea5
DV
2148 for (;;) {
2149 ret = intel_overlay_switch_off(overlay);
2150 if (ret == 0)
2151 break;
2152
2153 ret = intel_overlay_recover_from_interrupt(overlay, 0);
2154 if (ret != 0) {
2155 /* overlay doesn't react anymore. Usually
2156 * results in a black screen and an unkillable
2157 * X server. */
2158 BUG();
2159 overlay->hw_wedged = HW_WEDGED;
2160 break;
2161 }
2162 }
02e792fb
DV
2163 mutex_unlock(&overlay->dev->struct_mutex);
2164 }
2165 /* Let userspace switch the overlay on again. In most cases userspace
2166 * has to recompute where to put it anyway. */
2167
2168 return;
2169}
2170
2c07245f 2171static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
79e53945
JB
2172{
2173 struct drm_device *dev = crtc->dev;
79e53945
JB
2174 struct drm_i915_private *dev_priv = dev->dev_private;
2175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2176 int pipe = intel_crtc->pipe;
80824003 2177 int plane = intel_crtc->plane;
79e53945 2178 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
80824003
JB
2179 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2180 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
79e53945
JB
2181 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2182 u32 temp;
79e53945
JB
2183
2184 /* XXX: When our outputs are all unaware of DPMS modes other than off
2185 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2186 */
2187 switch (mode) {
2188 case DRM_MODE_DPMS_ON:
2189 case DRM_MODE_DPMS_STANDBY:
2190 case DRM_MODE_DPMS_SUSPEND:
629598da
JB
2191 intel_update_watermarks(dev);
2192
79e53945
JB
2193 /* Enable the DPLL */
2194 temp = I915_READ(dpll_reg);
2195 if ((temp & DPLL_VCO_ENABLE) == 0) {
2196 I915_WRITE(dpll_reg, temp);
2197 I915_READ(dpll_reg);
2198 /* Wait for the clocks to stabilize. */
2199 udelay(150);
2200 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2201 I915_READ(dpll_reg);
2202 /* Wait for the clocks to stabilize. */
2203 udelay(150);
2204 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2205 I915_READ(dpll_reg);
2206 /* Wait for the clocks to stabilize. */
2207 udelay(150);
2208 }
2209
2210 /* Enable the pipe */
2211 temp = I915_READ(pipeconf_reg);
2212 if ((temp & PIPEACONF_ENABLE) == 0)
2213 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
2214
2215 /* Enable the plane */
2216 temp = I915_READ(dspcntr_reg);
2217 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2218 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2219 /* Flush the plane changes */
2220 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2221 }
2222
2223 intel_crtc_load_lut(crtc);
2224
74dff282
JB
2225 if ((IS_I965G(dev) || plane == 0))
2226 intel_update_fbc(crtc, &crtc->mode);
80824003 2227
79e53945 2228 /* Give the overlay scaler a chance to enable if it's on this pipe */
02e792fb 2229 intel_crtc_dpms_overlay(intel_crtc, true);
79e53945
JB
2230 break;
2231 case DRM_MODE_DPMS_OFF:
7662c8bd 2232 intel_update_watermarks(dev);
02e792fb 2233
79e53945 2234 /* Give the overlay scaler a chance to disable if it's on this pipe */
02e792fb 2235 intel_crtc_dpms_overlay(intel_crtc, false);
778c9026 2236 drm_vblank_off(dev, pipe);
79e53945 2237
e70236a8
JB
2238 if (dev_priv->cfb_plane == plane &&
2239 dev_priv->display.disable_fbc)
2240 dev_priv->display.disable_fbc(dev);
80824003 2241
79e53945 2242 /* Disable the VGA plane that we never use */
24f119c7 2243 i915_disable_vga(dev);
79e53945
JB
2244
2245 /* Disable display plane */
2246 temp = I915_READ(dspcntr_reg);
2247 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2248 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2249 /* Flush the plane changes */
2250 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2251 I915_READ(dspbase_reg);
2252 }
2253
2254 if (!IS_I9XX(dev)) {
2255 /* Wait for vblank for the disable to take effect */
2256 intel_wait_for_vblank(dev);
2257 }
2258
2259 /* Next, disable display pipes */
2260 temp = I915_READ(pipeconf_reg);
2261 if ((temp & PIPEACONF_ENABLE) != 0) {
2262 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2263 I915_READ(pipeconf_reg);
2264 }
2265
2266 /* Wait for vblank for the disable to take effect. */
2267 intel_wait_for_vblank(dev);
2268
2269 temp = I915_READ(dpll_reg);
2270 if ((temp & DPLL_VCO_ENABLE) != 0) {
2271 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2272 I915_READ(dpll_reg);
2273 }
2274
2275 /* Wait for the clocks to turn off. */
2276 udelay(150);
2277 break;
2278 }
2c07245f
ZW
2279}
2280
2281/**
2282 * Sets the power management mode of the pipe and plane.
2283 *
2284 * This code should probably grow support for turning the cursor off and back
2285 * on appropriately at the same time as we're turning the pipe off/on.
2286 */
2287static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2288{
2289 struct drm_device *dev = crtc->dev;
e70236a8 2290 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f
ZW
2291 struct drm_i915_master_private *master_priv;
2292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2293 int pipe = intel_crtc->pipe;
2294 bool enabled;
2295
e70236a8 2296 dev_priv->display.dpms(crtc, mode);
79e53945 2297
65655d4a
DV
2298 intel_crtc->dpms_mode = mode;
2299
79e53945
JB
2300 if (!dev->primary->master)
2301 return;
2302
2303 master_priv = dev->primary->master->driver_priv;
2304 if (!master_priv->sarea_priv)
2305 return;
2306
2307 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2308
2309 switch (pipe) {
2310 case 0:
2311 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2312 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2313 break;
2314 case 1:
2315 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2316 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2317 break;
2318 default:
2319 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2320 break;
2321 }
79e53945
JB
2322}
2323
2324static void intel_crtc_prepare (struct drm_crtc *crtc)
2325{
2326 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2327 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2328}
2329
2330static void intel_crtc_commit (struct drm_crtc *crtc)
2331{
2332 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2333 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
2334}
2335
2336void intel_encoder_prepare (struct drm_encoder *encoder)
2337{
2338 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2339 /* lvds has its own version of prepare see intel_lvds_prepare */
2340 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2341}
2342
2343void intel_encoder_commit (struct drm_encoder *encoder)
2344{
2345 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2346 /* lvds has its own version of commit see intel_lvds_commit */
2347 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2348}
2349
2350static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2351 struct drm_display_mode *mode,
2352 struct drm_display_mode *adjusted_mode)
2353{
2c07245f 2354 struct drm_device *dev = crtc->dev;
bad720ff 2355 if (HAS_PCH_SPLIT(dev)) {
2c07245f
ZW
2356 /* FDI link clock is fixed at 2.7G */
2357 if (mode->clock * 3 > 27000 * 4)
2358 return MODE_CLOCK_HIGH;
2359 }
734b4157
KH
2360
2361 drm_mode_set_crtcinfo(adjusted_mode, 0);
79e53945
JB
2362 return true;
2363}
2364
e70236a8
JB
2365static int i945_get_display_clock_speed(struct drm_device *dev)
2366{
2367 return 400000;
2368}
79e53945 2369
e70236a8 2370static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 2371{
e70236a8
JB
2372 return 333000;
2373}
79e53945 2374
e70236a8
JB
2375static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2376{
2377 return 200000;
2378}
79e53945 2379
e70236a8
JB
2380static int i915gm_get_display_clock_speed(struct drm_device *dev)
2381{
2382 u16 gcfgc = 0;
79e53945 2383
e70236a8
JB
2384 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2385
2386 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
2387 return 133000;
2388 else {
2389 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2390 case GC_DISPLAY_CLOCK_333_MHZ:
2391 return 333000;
2392 default:
2393 case GC_DISPLAY_CLOCK_190_200_MHZ:
2394 return 190000;
79e53945 2395 }
e70236a8
JB
2396 }
2397}
2398
2399static int i865_get_display_clock_speed(struct drm_device *dev)
2400{
2401 return 266000;
2402}
2403
2404static int i855_get_display_clock_speed(struct drm_device *dev)
2405{
2406 u16 hpllcc = 0;
2407 /* Assume that the hardware is in the high speed state. This
2408 * should be the default.
2409 */
2410 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2411 case GC_CLOCK_133_200:
2412 case GC_CLOCK_100_200:
2413 return 200000;
2414 case GC_CLOCK_166_250:
2415 return 250000;
2416 case GC_CLOCK_100_133:
79e53945 2417 return 133000;
e70236a8 2418 }
79e53945 2419
e70236a8
JB
2420 /* Shouldn't happen */
2421 return 0;
2422}
79e53945 2423
e70236a8
JB
2424static int i830_get_display_clock_speed(struct drm_device *dev)
2425{
2426 return 133000;
79e53945
JB
2427}
2428
79e53945
JB
2429/**
2430 * Return the pipe currently connected to the panel fitter,
2431 * or -1 if the panel fitter is not present or not in use
2432 */
02e792fb 2433int intel_panel_fitter_pipe (struct drm_device *dev)
79e53945
JB
2434{
2435 struct drm_i915_private *dev_priv = dev->dev_private;
2436 u32 pfit_control;
2437
2438 /* i830 doesn't have a panel fitter */
2439 if (IS_I830(dev))
2440 return -1;
2441
2442 pfit_control = I915_READ(PFIT_CONTROL);
2443
2444 /* See if the panel fitter is in use */
2445 if ((pfit_control & PFIT_ENABLE) == 0)
2446 return -1;
2447
2448 /* 965 can place panel fitter on either pipe */
2449 if (IS_I965G(dev))
2450 return (pfit_control >> 29) & 0x3;
2451
2452 /* older chips can only use pipe 1 */
2453 return 1;
2454}
2455
2c07245f
ZW
2456struct fdi_m_n {
2457 u32 tu;
2458 u32 gmch_m;
2459 u32 gmch_n;
2460 u32 link_m;
2461 u32 link_n;
2462};
2463
2464static void
2465fdi_reduce_ratio(u32 *num, u32 *den)
2466{
2467 while (*num > 0xffffff || *den > 0xffffff) {
2468 *num >>= 1;
2469 *den >>= 1;
2470 }
2471}
2472
2473#define DATA_N 0x800000
2474#define LINK_N 0x80000
2475
2476static void
f2b115e6
AJ
2477ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2478 int link_clock, struct fdi_m_n *m_n)
2c07245f
ZW
2479{
2480 u64 temp;
2481
2482 m_n->tu = 64; /* default size */
2483
2484 temp = (u64) DATA_N * pixel_clock;
2485 temp = div_u64(temp, link_clock);
58a27471
ZW
2486 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2487 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
2c07245f
ZW
2488 m_n->gmch_n = DATA_N;
2489 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2490
2491 temp = (u64) LINK_N * pixel_clock;
2492 m_n->link_m = div_u64(temp, link_clock);
2493 m_n->link_n = LINK_N;
2494 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2495}
2496
2497
7662c8bd
SL
2498struct intel_watermark_params {
2499 unsigned long fifo_size;
2500 unsigned long max_wm;
2501 unsigned long default_wm;
2502 unsigned long guard_size;
2503 unsigned long cacheline_size;
2504};
2505
f2b115e6
AJ
2506/* Pineview has different values for various configs */
2507static struct intel_watermark_params pineview_display_wm = {
2508 PINEVIEW_DISPLAY_FIFO,
2509 PINEVIEW_MAX_WM,
2510 PINEVIEW_DFT_WM,
2511 PINEVIEW_GUARD_WM,
2512 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2513};
f2b115e6
AJ
2514static struct intel_watermark_params pineview_display_hplloff_wm = {
2515 PINEVIEW_DISPLAY_FIFO,
2516 PINEVIEW_MAX_WM,
2517 PINEVIEW_DFT_HPLLOFF_WM,
2518 PINEVIEW_GUARD_WM,
2519 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2520};
f2b115e6
AJ
2521static struct intel_watermark_params pineview_cursor_wm = {
2522 PINEVIEW_CURSOR_FIFO,
2523 PINEVIEW_CURSOR_MAX_WM,
2524 PINEVIEW_CURSOR_DFT_WM,
2525 PINEVIEW_CURSOR_GUARD_WM,
2526 PINEVIEW_FIFO_LINE_SIZE,
7662c8bd 2527};
f2b115e6
AJ
2528static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2529 PINEVIEW_CURSOR_FIFO,
2530 PINEVIEW_CURSOR_MAX_WM,
2531 PINEVIEW_CURSOR_DFT_WM,
2532 PINEVIEW_CURSOR_GUARD_WM,
2533 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 2534};
0e442c60
JB
2535static struct intel_watermark_params g4x_wm_info = {
2536 G4X_FIFO_SIZE,
2537 G4X_MAX_WM,
2538 G4X_MAX_WM,
2539 2,
2540 G4X_FIFO_LINE_SIZE,
2541};
7662c8bd 2542static struct intel_watermark_params i945_wm_info = {
dff33cfc 2543 I945_FIFO_SIZE,
7662c8bd
SL
2544 I915_MAX_WM,
2545 1,
dff33cfc
JB
2546 2,
2547 I915_FIFO_LINE_SIZE
7662c8bd
SL
2548};
2549static struct intel_watermark_params i915_wm_info = {
dff33cfc 2550 I915_FIFO_SIZE,
7662c8bd
SL
2551 I915_MAX_WM,
2552 1,
dff33cfc 2553 2,
7662c8bd
SL
2554 I915_FIFO_LINE_SIZE
2555};
2556static struct intel_watermark_params i855_wm_info = {
2557 I855GM_FIFO_SIZE,
2558 I915_MAX_WM,
2559 1,
dff33cfc 2560 2,
7662c8bd
SL
2561 I830_FIFO_LINE_SIZE
2562};
2563static struct intel_watermark_params i830_wm_info = {
2564 I830_FIFO_SIZE,
2565 I915_MAX_WM,
2566 1,
dff33cfc 2567 2,
7662c8bd
SL
2568 I830_FIFO_LINE_SIZE
2569};
2570
7f8a8569
ZW
2571static struct intel_watermark_params ironlake_display_wm_info = {
2572 ILK_DISPLAY_FIFO,
2573 ILK_DISPLAY_MAXWM,
2574 ILK_DISPLAY_DFTWM,
2575 2,
2576 ILK_FIFO_LINE_SIZE
2577};
2578
2579static struct intel_watermark_params ironlake_display_srwm_info = {
2580 ILK_DISPLAY_SR_FIFO,
2581 ILK_DISPLAY_MAX_SRWM,
2582 ILK_DISPLAY_DFT_SRWM,
2583 2,
2584 ILK_FIFO_LINE_SIZE
2585};
2586
2587static struct intel_watermark_params ironlake_cursor_srwm_info = {
2588 ILK_CURSOR_SR_FIFO,
2589 ILK_CURSOR_MAX_SRWM,
2590 ILK_CURSOR_DFT_SRWM,
2591 2,
2592 ILK_FIFO_LINE_SIZE
2593};
2594
dff33cfc
JB
2595/**
2596 * intel_calculate_wm - calculate watermark level
2597 * @clock_in_khz: pixel clock
2598 * @wm: chip FIFO params
2599 * @pixel_size: display pixel size
2600 * @latency_ns: memory latency for the platform
2601 *
2602 * Calculate the watermark level (the level at which the display plane will
2603 * start fetching from memory again). Each chip has a different display
2604 * FIFO size and allocation, so the caller needs to figure that out and pass
2605 * in the correct intel_watermark_params structure.
2606 *
2607 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2608 * on the pixel size. When it reaches the watermark level, it'll start
2609 * fetching FIFO line sized based chunks from memory until the FIFO fills
2610 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2611 * will occur, and a display engine hang could result.
2612 */
7662c8bd
SL
2613static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2614 struct intel_watermark_params *wm,
2615 int pixel_size,
2616 unsigned long latency_ns)
2617{
390c4dd4 2618 long entries_required, wm_size;
dff33cfc 2619
d660467c
JB
2620 /*
2621 * Note: we need to make sure we don't overflow for various clock &
2622 * latency values.
2623 * clocks go from a few thousand to several hundred thousand.
2624 * latency is usually a few thousand
2625 */
2626 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2627 1000;
dff33cfc 2628 entries_required /= wm->cacheline_size;
7662c8bd 2629
28c97730 2630 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
dff33cfc
JB
2631
2632 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2633
28c97730 2634 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
7662c8bd 2635
390c4dd4
JB
2636 /* Don't promote wm_size to unsigned... */
2637 if (wm_size > (long)wm->max_wm)
7662c8bd 2638 wm_size = wm->max_wm;
390c4dd4 2639 if (wm_size <= 0)
7662c8bd
SL
2640 wm_size = wm->default_wm;
2641 return wm_size;
2642}
2643
2644struct cxsr_latency {
2645 int is_desktop;
95534263 2646 int is_ddr3;
7662c8bd
SL
2647 unsigned long fsb_freq;
2648 unsigned long mem_freq;
2649 unsigned long display_sr;
2650 unsigned long display_hpll_disable;
2651 unsigned long cursor_sr;
2652 unsigned long cursor_hpll_disable;
2653};
2654
2655static struct cxsr_latency cxsr_latency_table[] = {
95534263
LP
2656 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2657 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2658 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2659 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2660 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
2661
2662 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2663 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2664 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2665 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2666 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
2667
2668 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2669 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2670 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2671 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2672 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
2673
2674 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2675 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2676 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2677 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2678 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
2679
2680 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2681 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2682 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2683 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2684 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
2685
2686 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2687 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2688 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2689 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2690 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
7662c8bd
SL
2691};
2692
95534263
LP
2693static struct cxsr_latency *intel_get_cxsr_latency(int is_desktop, int is_ddr3,
2694 int fsb, int mem)
7662c8bd
SL
2695{
2696 int i;
2697 struct cxsr_latency *latency;
2698
2699 if (fsb == 0 || mem == 0)
2700 return NULL;
2701
2702 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2703 latency = &cxsr_latency_table[i];
2704 if (is_desktop == latency->is_desktop &&
95534263 2705 is_ddr3 == latency->is_ddr3 &&
decbbcda
JSR
2706 fsb == latency->fsb_freq && mem == latency->mem_freq)
2707 return latency;
7662c8bd 2708 }
decbbcda 2709
28c97730 2710 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
decbbcda
JSR
2711
2712 return NULL;
7662c8bd
SL
2713}
2714
f2b115e6 2715static void pineview_disable_cxsr(struct drm_device *dev)
7662c8bd
SL
2716{
2717 struct drm_i915_private *dev_priv = dev->dev_private;
2718 u32 reg;
2719
2720 /* deactivate cxsr */
2721 reg = I915_READ(DSPFW3);
f2b115e6 2722 reg &= ~(PINEVIEW_SELF_REFRESH_EN);
7662c8bd
SL
2723 I915_WRITE(DSPFW3, reg);
2724 DRM_INFO("Big FIFO is disabled\n");
2725}
2726
bcc24fb4
JB
2727/*
2728 * Latency for FIFO fetches is dependent on several factors:
2729 * - memory configuration (speed, channels)
2730 * - chipset
2731 * - current MCH state
2732 * It can be fairly high in some situations, so here we assume a fairly
2733 * pessimal value. It's a tradeoff between extra memory fetches (if we
2734 * set this value too high, the FIFO will fetch frequently to stay full)
2735 * and power consumption (set it too low to save power and we might see
2736 * FIFO underruns and display "flicker").
2737 *
2738 * A value of 5us seems to be a good balance; safe for very low end
2739 * platforms but not overly aggressive on lower latency configs.
2740 */
69e302a9 2741static const int latency_ns = 5000;
7662c8bd 2742
e70236a8 2743static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
dff33cfc
JB
2744{
2745 struct drm_i915_private *dev_priv = dev->dev_private;
2746 uint32_t dsparb = I915_READ(DSPARB);
2747 int size;
2748
e70236a8 2749 if (plane == 0)
f3601326 2750 size = dsparb & 0x7f;
e70236a8
JB
2751 else
2752 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) -
2753 (dsparb & 0x7f);
dff33cfc 2754
28c97730
ZY
2755 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2756 plane ? "B" : "A", size);
dff33cfc
JB
2757
2758 return size;
2759}
7662c8bd 2760
e70236a8
JB
2761static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2762{
2763 struct drm_i915_private *dev_priv = dev->dev_private;
2764 uint32_t dsparb = I915_READ(DSPARB);
2765 int size;
2766
2767 if (plane == 0)
2768 size = dsparb & 0x1ff;
2769 else
2770 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) -
2771 (dsparb & 0x1ff);
2772 size >>= 1; /* Convert to cachelines */
dff33cfc 2773
28c97730
ZY
2774 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2775 plane ? "B" : "A", size);
dff33cfc
JB
2776
2777 return size;
2778}
7662c8bd 2779
e70236a8
JB
2780static int i845_get_fifo_size(struct drm_device *dev, int plane)
2781{
2782 struct drm_i915_private *dev_priv = dev->dev_private;
2783 uint32_t dsparb = I915_READ(DSPARB);
2784 int size;
2785
2786 size = dsparb & 0x7f;
2787 size >>= 2; /* Convert to cachelines */
2788
28c97730
ZY
2789 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2790 plane ? "B" : "A",
e70236a8
JB
2791 size);
2792
2793 return size;
2794}
2795
2796static int i830_get_fifo_size(struct drm_device *dev, int plane)
2797{
2798 struct drm_i915_private *dev_priv = dev->dev_private;
2799 uint32_t dsparb = I915_READ(DSPARB);
2800 int size;
2801
2802 size = dsparb & 0x7f;
2803 size >>= 1; /* Convert to cachelines */
2804
28c97730
ZY
2805 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2806 plane ? "B" : "A", size);
e70236a8
JB
2807
2808 return size;
2809}
2810
d4294342 2811static void pineview_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
2812 int planeb_clock, int sr_hdisplay, int unused,
2813 int pixel_size)
d4294342
ZY
2814{
2815 struct drm_i915_private *dev_priv = dev->dev_private;
2816 u32 reg;
2817 unsigned long wm;
2818 struct cxsr_latency *latency;
2819 int sr_clock;
2820
95534263
LP
2821 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
2822 dev_priv->fsb_freq, dev_priv->mem_freq);
d4294342
ZY
2823 if (!latency) {
2824 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
2825 pineview_disable_cxsr(dev);
2826 return;
2827 }
2828
2829 if (!planea_clock || !planeb_clock) {
2830 sr_clock = planea_clock ? planea_clock : planeb_clock;
2831
2832 /* Display SR */
2833 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
2834 pixel_size, latency->display_sr);
2835 reg = I915_READ(DSPFW1);
2836 reg &= ~DSPFW_SR_MASK;
2837 reg |= wm << DSPFW_SR_SHIFT;
2838 I915_WRITE(DSPFW1, reg);
2839 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
2840
2841 /* cursor SR */
2842 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
2843 pixel_size, latency->cursor_sr);
2844 reg = I915_READ(DSPFW3);
2845 reg &= ~DSPFW_CURSOR_SR_MASK;
2846 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
2847 I915_WRITE(DSPFW3, reg);
2848
2849 /* Display HPLL off SR */
2850 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
2851 pixel_size, latency->display_hpll_disable);
2852 reg = I915_READ(DSPFW3);
2853 reg &= ~DSPFW_HPLL_SR_MASK;
2854 reg |= wm & DSPFW_HPLL_SR_MASK;
2855 I915_WRITE(DSPFW3, reg);
2856
2857 /* cursor HPLL off SR */
2858 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
2859 pixel_size, latency->cursor_hpll_disable);
2860 reg = I915_READ(DSPFW3);
2861 reg &= ~DSPFW_HPLL_CURSOR_MASK;
2862 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
2863 I915_WRITE(DSPFW3, reg);
2864 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
2865
2866 /* activate cxsr */
2867 reg = I915_READ(DSPFW3);
2868 reg |= PINEVIEW_SELF_REFRESH_EN;
2869 I915_WRITE(DSPFW3, reg);
2870 DRM_DEBUG_KMS("Self-refresh is enabled\n");
2871 } else {
2872 pineview_disable_cxsr(dev);
2873 DRM_DEBUG_KMS("Self-refresh is disabled\n");
2874 }
2875}
2876
0e442c60 2877static void g4x_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
2878 int planeb_clock, int sr_hdisplay, int sr_htotal,
2879 int pixel_size)
652c393a
JB
2880{
2881 struct drm_i915_private *dev_priv = dev->dev_private;
0e442c60
JB
2882 int total_size, cacheline_size;
2883 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
2884 struct intel_watermark_params planea_params, planeb_params;
2885 unsigned long line_time_us;
2886 int sr_clock, sr_entries = 0, entries_required;
652c393a 2887
0e442c60
JB
2888 /* Create copies of the base settings for each pipe */
2889 planea_params = planeb_params = g4x_wm_info;
2890
2891 /* Grab a couple of global values before we overwrite them */
2892 total_size = planea_params.fifo_size;
2893 cacheline_size = planea_params.cacheline_size;
2894
2895 /*
2896 * Note: we need to make sure we don't overflow for various clock &
2897 * latency values.
2898 * clocks go from a few thousand to several hundred thousand.
2899 * latency is usually a few thousand
2900 */
2901 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
2902 1000;
2903 entries_required /= G4X_FIFO_LINE_SIZE;
2904 planea_wm = entries_required + planea_params.guard_size;
2905
2906 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
2907 1000;
2908 entries_required /= G4X_FIFO_LINE_SIZE;
2909 planeb_wm = entries_required + planeb_params.guard_size;
2910
2911 cursora_wm = cursorb_wm = 16;
2912 cursor_sr = 32;
2913
2914 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
2915
2916 /* Calc sr entries for one plane configs */
2917 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
2918 /* self-refresh has much higher latency */
69e302a9 2919 static const int sr_latency_ns = 12000;
0e442c60
JB
2920
2921 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 2922 line_time_us = ((sr_htotal * 1000) / sr_clock);
0e442c60
JB
2923
2924 /* Use ns/us then divide to preserve precision */
fa143215
ZY
2925 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
2926 pixel_size * sr_hdisplay;
0e442c60
JB
2927 sr_entries = roundup(sr_entries / cacheline_size, 1);
2928 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
2929 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
2930 } else {
2931 /* Turn off self refresh if both pipes are enabled */
2932 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
2933 & ~FW_BLC_SELF_EN);
0e442c60
JB
2934 }
2935
2936 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
2937 planea_wm, planeb_wm, sr_entries);
2938
2939 planea_wm &= 0x3f;
2940 planeb_wm &= 0x3f;
2941
2942 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
2943 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
2944 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
2945 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
2946 (cursora_wm << DSPFW_CURSORA_SHIFT));
2947 /* HPLL off in SR has some issues on G4x... disable it */
2948 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
2949 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
652c393a
JB
2950}
2951
1dc7546d 2952static void i965_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
2953 int planeb_clock, int sr_hdisplay, int sr_htotal,
2954 int pixel_size)
7662c8bd
SL
2955{
2956 struct drm_i915_private *dev_priv = dev->dev_private;
1dc7546d
JB
2957 unsigned long line_time_us;
2958 int sr_clock, sr_entries, srwm = 1;
2959
2960 /* Calc sr entries for one plane configs */
2961 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
2962 /* self-refresh has much higher latency */
69e302a9 2963 static const int sr_latency_ns = 12000;
1dc7546d
JB
2964
2965 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 2966 line_time_us = ((sr_htotal * 1000) / sr_clock);
1dc7546d
JB
2967
2968 /* Use ns/us then divide to preserve precision */
fa143215
ZY
2969 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
2970 pixel_size * sr_hdisplay;
1dc7546d
JB
2971 sr_entries = roundup(sr_entries / I915_FIFO_LINE_SIZE, 1);
2972 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
1b07e04e 2973 srwm = I965_FIFO_SIZE - sr_entries;
1dc7546d
JB
2974 if (srwm < 0)
2975 srwm = 1;
1b07e04e 2976 srwm &= 0x1ff;
adcdbc66
JB
2977 if (IS_I965GM(dev))
2978 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
2979 } else {
2980 /* Turn off self refresh if both pipes are enabled */
adcdbc66
JB
2981 if (IS_I965GM(dev))
2982 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
2983 & ~FW_BLC_SELF_EN);
1dc7546d 2984 }
7662c8bd 2985
1dc7546d
JB
2986 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
2987 srwm);
7662c8bd
SL
2988
2989 /* 965 has limitations... */
1dc7546d
JB
2990 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
2991 (8 << 0));
7662c8bd
SL
2992 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
2993}
2994
2995static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
2996 int planeb_clock, int sr_hdisplay, int sr_htotal,
2997 int pixel_size)
7662c8bd
SL
2998{
2999 struct drm_i915_private *dev_priv = dev->dev_private;
dff33cfc
JB
3000 uint32_t fwater_lo;
3001 uint32_t fwater_hi;
3002 int total_size, cacheline_size, cwm, srwm = 1;
3003 int planea_wm, planeb_wm;
3004 struct intel_watermark_params planea_params, planeb_params;
7662c8bd
SL
3005 unsigned long line_time_us;
3006 int sr_clock, sr_entries = 0;
3007
dff33cfc 3008 /* Create copies of the base settings for each pipe */
7662c8bd 3009 if (IS_I965GM(dev) || IS_I945GM(dev))
dff33cfc 3010 planea_params = planeb_params = i945_wm_info;
7662c8bd 3011 else if (IS_I9XX(dev))
dff33cfc 3012 planea_params = planeb_params = i915_wm_info;
7662c8bd 3013 else
dff33cfc 3014 planea_params = planeb_params = i855_wm_info;
7662c8bd 3015
dff33cfc
JB
3016 /* Grab a couple of global values before we overwrite them */
3017 total_size = planea_params.fifo_size;
3018 cacheline_size = planea_params.cacheline_size;
7662c8bd 3019
dff33cfc 3020 /* Update per-plane FIFO sizes */
e70236a8
JB
3021 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3022 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
7662c8bd 3023
dff33cfc
JB
3024 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3025 pixel_size, latency_ns);
3026 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3027 pixel_size, latency_ns);
28c97730 3028 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
7662c8bd
SL
3029
3030 /*
3031 * Overlay gets an aggressive default since video jitter is bad.
3032 */
3033 cwm = 2;
3034
dff33cfc 3035 /* Calc sr entries for one plane configs */
652c393a
JB
3036 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3037 (!planea_clock || !planeb_clock)) {
dff33cfc 3038 /* self-refresh has much higher latency */
69e302a9 3039 static const int sr_latency_ns = 6000;
dff33cfc 3040
7662c8bd 3041 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3042 line_time_us = ((sr_htotal * 1000) / sr_clock);
dff33cfc
JB
3043
3044 /* Use ns/us then divide to preserve precision */
fa143215
ZY
3045 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3046 pixel_size * sr_hdisplay;
dff33cfc 3047 sr_entries = roundup(sr_entries / cacheline_size, 1);
28c97730 3048 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
dff33cfc
JB
3049 srwm = total_size - sr_entries;
3050 if (srwm < 0)
3051 srwm = 1;
ee980b80
LP
3052
3053 if (IS_I945G(dev) || IS_I945GM(dev))
3054 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3055 else if (IS_I915GM(dev)) {
3056 /* 915M has a smaller SRWM field */
3057 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3058 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3059 }
33c5fd12
DJ
3060 } else {
3061 /* Turn off self refresh if both pipes are enabled */
ee980b80
LP
3062 if (IS_I945G(dev) || IS_I945GM(dev)) {
3063 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3064 & ~FW_BLC_SELF_EN);
3065 } else if (IS_I915GM(dev)) {
3066 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3067 }
7662c8bd
SL
3068 }
3069
28c97730 3070 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
dff33cfc 3071 planea_wm, planeb_wm, cwm, srwm);
7662c8bd 3072
dff33cfc
JB
3073 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3074 fwater_hi = (cwm & 0x1f);
3075
3076 /* Set request length to 8 cachelines per fetch */
3077 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3078 fwater_hi = fwater_hi | (1 << 8);
7662c8bd
SL
3079
3080 I915_WRITE(FW_BLC, fwater_lo);
3081 I915_WRITE(FW_BLC2, fwater_hi);
7662c8bd
SL
3082}
3083
e70236a8 3084static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
fa143215 3085 int unused2, int unused3, int pixel_size)
7662c8bd
SL
3086{
3087 struct drm_i915_private *dev_priv = dev->dev_private;
f3601326 3088 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
dff33cfc 3089 int planea_wm;
7662c8bd 3090
e70236a8 3091 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
7662c8bd 3092
dff33cfc
JB
3093 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3094 pixel_size, latency_ns);
f3601326
JB
3095 fwater_lo |= (3<<8) | planea_wm;
3096
28c97730 3097 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
7662c8bd
SL
3098
3099 I915_WRITE(FW_BLC, fwater_lo);
3100}
3101
7f8a8569
ZW
3102#define ILK_LP0_PLANE_LATENCY 700
3103
3104static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3105 int planeb_clock, int sr_hdisplay, int sr_htotal,
3106 int pixel_size)
7f8a8569
ZW
3107{
3108 struct drm_i915_private *dev_priv = dev->dev_private;
3109 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
3110 int sr_wm, cursor_wm;
3111 unsigned long line_time_us;
3112 int sr_clock, entries_required;
3113 u32 reg_value;
3114
3115 /* Calculate and update the watermark for plane A */
3116 if (planea_clock) {
3117 entries_required = ((planea_clock / 1000) * pixel_size *
3118 ILK_LP0_PLANE_LATENCY) / 1000;
3119 entries_required = DIV_ROUND_UP(entries_required,
3120 ironlake_display_wm_info.cacheline_size);
3121 planea_wm = entries_required +
3122 ironlake_display_wm_info.guard_size;
3123
3124 if (planea_wm > (int)ironlake_display_wm_info.max_wm)
3125 planea_wm = ironlake_display_wm_info.max_wm;
3126
3127 cursora_wm = 16;
3128 reg_value = I915_READ(WM0_PIPEA_ILK);
3129 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3130 reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
3131 (cursora_wm & WM0_PIPE_CURSOR_MASK);
3132 I915_WRITE(WM0_PIPEA_ILK, reg_value);
3133 DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
3134 "cursor: %d\n", planea_wm, cursora_wm);
3135 }
3136 /* Calculate and update the watermark for plane B */
3137 if (planeb_clock) {
3138 entries_required = ((planeb_clock / 1000) * pixel_size *
3139 ILK_LP0_PLANE_LATENCY) / 1000;
3140 entries_required = DIV_ROUND_UP(entries_required,
3141 ironlake_display_wm_info.cacheline_size);
3142 planeb_wm = entries_required +
3143 ironlake_display_wm_info.guard_size;
3144
3145 if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
3146 planeb_wm = ironlake_display_wm_info.max_wm;
3147
3148 cursorb_wm = 16;
3149 reg_value = I915_READ(WM0_PIPEB_ILK);
3150 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3151 reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
3152 (cursorb_wm & WM0_PIPE_CURSOR_MASK);
3153 I915_WRITE(WM0_PIPEB_ILK, reg_value);
3154 DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
3155 "cursor: %d\n", planeb_wm, cursorb_wm);
3156 }
3157
3158 /*
3159 * Calculate and update the self-refresh watermark only when one
3160 * display plane is used.
3161 */
3162 if (!planea_clock || !planeb_clock) {
3163 int line_count;
3164 /* Read the self-refresh latency. The unit is 0.5us */
3165 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3166
3167 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3168 line_time_us = ((sr_htotal * 1000) / sr_clock);
7f8a8569
ZW
3169
3170 /* Use ns/us then divide to preserve precision */
3171 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
3172 / 1000;
3173
3174 /* calculate the self-refresh watermark for display plane */
3175 entries_required = line_count * sr_hdisplay * pixel_size;
3176 entries_required = DIV_ROUND_UP(entries_required,
3177 ironlake_display_srwm_info.cacheline_size);
3178 sr_wm = entries_required +
3179 ironlake_display_srwm_info.guard_size;
3180
3181 /* calculate the self-refresh watermark for display cursor */
3182 entries_required = line_count * pixel_size * 64;
3183 entries_required = DIV_ROUND_UP(entries_required,
3184 ironlake_cursor_srwm_info.cacheline_size);
3185 cursor_wm = entries_required +
3186 ironlake_cursor_srwm_info.guard_size;
3187
3188 /* configure watermark and enable self-refresh */
3189 reg_value = I915_READ(WM1_LP_ILK);
3190 reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
3191 WM1_LP_CURSOR_MASK);
3192 reg_value |= WM1_LP_SR_EN |
3193 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3194 (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
3195
3196 I915_WRITE(WM1_LP_ILK, reg_value);
3197 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3198 "cursor %d\n", sr_wm, cursor_wm);
3199
3200 } else {
3201 /* Turn off self refresh if both pipes are enabled */
3202 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
3203 }
3204}
7662c8bd
SL
3205/**
3206 * intel_update_watermarks - update FIFO watermark values based on current modes
3207 *
3208 * Calculate watermark values for the various WM regs based on current mode
3209 * and plane configuration.
3210 *
3211 * There are several cases to deal with here:
3212 * - normal (i.e. non-self-refresh)
3213 * - self-refresh (SR) mode
3214 * - lines are large relative to FIFO size (buffer can hold up to 2)
3215 * - lines are small relative to FIFO size (buffer can hold more than 2
3216 * lines), so need to account for TLB latency
3217 *
3218 * The normal calculation is:
3219 * watermark = dotclock * bytes per pixel * latency
3220 * where latency is platform & configuration dependent (we assume pessimal
3221 * values here).
3222 *
3223 * The SR calculation is:
3224 * watermark = (trunc(latency/line time)+1) * surface width *
3225 * bytes per pixel
3226 * where
3227 * line time = htotal / dotclock
fa143215 3228 * surface width = hdisplay for normal plane and 64 for cursor
7662c8bd
SL
3229 * and latency is assumed to be high, as above.
3230 *
3231 * The final value programmed to the register should always be rounded up,
3232 * and include an extra 2 entries to account for clock crossings.
3233 *
3234 * We don't use the sprite, so we can ignore that. And on Crestline we have
3235 * to set the non-SR watermarks to 8.
3236 */
3237static void intel_update_watermarks(struct drm_device *dev)
3238{
e70236a8 3239 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd
SL
3240 struct drm_crtc *crtc;
3241 struct intel_crtc *intel_crtc;
3242 int sr_hdisplay = 0;
3243 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3244 int enabled = 0, pixel_size = 0;
fa143215 3245 int sr_htotal = 0;
7662c8bd 3246
c03342fa
ZW
3247 if (!dev_priv->display.update_wm)
3248 return;
3249
7662c8bd
SL
3250 /* Get the clock config from both planes */
3251 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3252 intel_crtc = to_intel_crtc(crtc);
3253 if (crtc->enabled) {
3254 enabled++;
3255 if (intel_crtc->plane == 0) {
28c97730 3256 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
7662c8bd
SL
3257 intel_crtc->pipe, crtc->mode.clock);
3258 planea_clock = crtc->mode.clock;
3259 } else {
28c97730 3260 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
7662c8bd
SL
3261 intel_crtc->pipe, crtc->mode.clock);
3262 planeb_clock = crtc->mode.clock;
3263 }
3264 sr_hdisplay = crtc->mode.hdisplay;
3265 sr_clock = crtc->mode.clock;
fa143215 3266 sr_htotal = crtc->mode.htotal;
7662c8bd
SL
3267 if (crtc->fb)
3268 pixel_size = crtc->fb->bits_per_pixel / 8;
3269 else
3270 pixel_size = 4; /* by default */
3271 }
3272 }
3273
3274 if (enabled <= 0)
3275 return;
3276
e70236a8 3277 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
fa143215 3278 sr_hdisplay, sr_htotal, pixel_size);
7662c8bd
SL
3279}
3280
5c3b82e2
CW
3281static int intel_crtc_mode_set(struct drm_crtc *crtc,
3282 struct drm_display_mode *mode,
3283 struct drm_display_mode *adjusted_mode,
3284 int x, int y,
3285 struct drm_framebuffer *old_fb)
79e53945
JB
3286{
3287 struct drm_device *dev = crtc->dev;
3288 struct drm_i915_private *dev_priv = dev->dev_private;
3289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3290 int pipe = intel_crtc->pipe;
80824003 3291 int plane = intel_crtc->plane;
79e53945
JB
3292 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
3293 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3294 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
80824003 3295 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
79e53945
JB
3296 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
3297 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
3298 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
3299 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
3300 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
3301 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
3302 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
80824003
JB
3303 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
3304 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
79e53945 3305 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
c751ce4f 3306 int refclk, num_connectors = 0;
652c393a
JB
3307 intel_clock_t clock, reduced_clock;
3308 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
3309 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
a4fc5ed6 3310 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
32f9d658 3311 bool is_edp = false;
79e53945 3312 struct drm_mode_config *mode_config = &dev->mode_config;
c5e4df33 3313 struct drm_encoder *encoder;
55f78c43 3314 struct intel_encoder *intel_encoder = NULL;
d4906093 3315 const intel_limit_t *limit;
5c3b82e2 3316 int ret;
2c07245f
ZW
3317 struct fdi_m_n m_n = {0};
3318 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
3319 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
3320 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
3321 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
3322 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
3323 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
3324 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
8db9d77b
ZW
3325 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
3326 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
541998a1 3327 int lvds_reg = LVDS;
2c07245f
ZW
3328 u32 temp;
3329 int sdvo_pixel_multiply;
5eb08b69 3330 int target_clock;
79e53945
JB
3331
3332 drm_vblank_pre_modeset(dev, pipe);
3333
c5e4df33 3334 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
79e53945 3335
c5e4df33 3336 if (!encoder || encoder->crtc != crtc)
79e53945
JB
3337 continue;
3338
c5e4df33
ZW
3339 intel_encoder = enc_to_intel_encoder(encoder);
3340
21d40d37 3341 switch (intel_encoder->type) {
79e53945
JB
3342 case INTEL_OUTPUT_LVDS:
3343 is_lvds = true;
3344 break;
3345 case INTEL_OUTPUT_SDVO:
7d57382e 3346 case INTEL_OUTPUT_HDMI:
79e53945 3347 is_sdvo = true;
21d40d37 3348 if (intel_encoder->needs_tv_clock)
e2f0ba97 3349 is_tv = true;
79e53945
JB
3350 break;
3351 case INTEL_OUTPUT_DVO:
3352 is_dvo = true;
3353 break;
3354 case INTEL_OUTPUT_TVOUT:
3355 is_tv = true;
3356 break;
3357 case INTEL_OUTPUT_ANALOG:
3358 is_crt = true;
3359 break;
a4fc5ed6
KP
3360 case INTEL_OUTPUT_DISPLAYPORT:
3361 is_dp = true;
3362 break;
32f9d658
ZW
3363 case INTEL_OUTPUT_EDP:
3364 is_edp = true;
3365 break;
79e53945 3366 }
43565a06 3367
c751ce4f 3368 num_connectors++;
79e53945
JB
3369 }
3370
c751ce4f 3371 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
43565a06 3372 refclk = dev_priv->lvds_ssc_freq * 1000;
28c97730
ZY
3373 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3374 refclk / 1000);
43565a06 3375 } else if (IS_I9XX(dev)) {
79e53945 3376 refclk = 96000;
bad720ff 3377 if (HAS_PCH_SPLIT(dev))
2c07245f 3378 refclk = 120000; /* 120Mhz refclk */
79e53945
JB
3379 } else {
3380 refclk = 48000;
3381 }
a4fc5ed6 3382
79e53945 3383
d4906093
ML
3384 /*
3385 * Returns a set of divisors for the desired target clock with the given
3386 * refclk, or FALSE. The returned values represent the clock equation:
3387 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3388 */
3389 limit = intel_limit(crtc);
3390 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
79e53945
JB
3391 if (!ok) {
3392 DRM_ERROR("Couldn't find PLL settings for mode!\n");
1f803ee5 3393 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 3394 return -EINVAL;
79e53945
JB
3395 }
3396
ddc9003c
ZY
3397 if (is_lvds && dev_priv->lvds_downclock_avail) {
3398 has_reduced_clock = limit->find_pll(limit, crtc,
18f9ed12 3399 dev_priv->lvds_downclock,
652c393a
JB
3400 refclk,
3401 &reduced_clock);
18f9ed12
ZY
3402 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3403 /*
3404 * If the different P is found, it means that we can't
3405 * switch the display clock by using the FP0/FP1.
3406 * In such case we will disable the LVDS downclock
3407 * feature.
3408 */
3409 DRM_DEBUG_KMS("Different P is found for "
3410 "LVDS clock/downclock\n");
3411 has_reduced_clock = 0;
3412 }
652c393a 3413 }
7026d4ac
ZW
3414 /* SDVO TV has fixed PLL values depend on its clock range,
3415 this mirrors vbios setting. */
3416 if (is_sdvo && is_tv) {
3417 if (adjusted_mode->clock >= 100000
3418 && adjusted_mode->clock < 140500) {
3419 clock.p1 = 2;
3420 clock.p2 = 10;
3421 clock.n = 3;
3422 clock.m1 = 16;
3423 clock.m2 = 8;
3424 } else if (adjusted_mode->clock >= 140500
3425 && adjusted_mode->clock <= 200000) {
3426 clock.p1 = 1;
3427 clock.p2 = 10;
3428 clock.n = 6;
3429 clock.m1 = 12;
3430 clock.m2 = 8;
3431 }
3432 }
3433
2c07245f 3434 /* FDI link */
bad720ff 3435 if (HAS_PCH_SPLIT(dev)) {
77ffb597 3436 int lane = 0, link_bw, bpp;
32f9d658
ZW
3437 /* eDP doesn't require FDI link, so just set DP M/N
3438 according to current link config */
3439 if (is_edp) {
5eb08b69 3440 target_clock = mode->clock;
55f78c43 3441 intel_edp_link_config(intel_encoder,
32f9d658
ZW
3442 &lane, &link_bw);
3443 } else {
3444 /* DP over FDI requires target mode clock
3445 instead of link clock */
3446 if (is_dp)
3447 target_clock = mode->clock;
3448 else
3449 target_clock = adjusted_mode->clock;
32f9d658
ZW
3450 link_bw = 270000;
3451 }
58a27471
ZW
3452
3453 /* determine panel color depth */
3454 temp = I915_READ(pipeconf_reg);
e5a95eb7
ZY
3455 temp &= ~PIPE_BPC_MASK;
3456 if (is_lvds) {
3457 int lvds_reg = I915_READ(PCH_LVDS);
3458 /* the BPC will be 6 if it is 18-bit LVDS panel */
3459 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3460 temp |= PIPE_8BPC;
3461 else
3462 temp |= PIPE_6BPC;
36e83a18 3463 } else if (is_edp || (is_dp && intel_pch_has_edp(crtc))) {
885a5fb5
ZW
3464 switch (dev_priv->edp_bpp/3) {
3465 case 8:
3466 temp |= PIPE_8BPC;
3467 break;
3468 case 10:
3469 temp |= PIPE_10BPC;
3470 break;
3471 case 6:
3472 temp |= PIPE_6BPC;
3473 break;
3474 case 12:
3475 temp |= PIPE_12BPC;
3476 break;
3477 }
e5a95eb7
ZY
3478 } else
3479 temp |= PIPE_8BPC;
3480 I915_WRITE(pipeconf_reg, temp);
3481 I915_READ(pipeconf_reg);
58a27471
ZW
3482
3483 switch (temp & PIPE_BPC_MASK) {
3484 case PIPE_8BPC:
3485 bpp = 24;
3486 break;
3487 case PIPE_10BPC:
3488 bpp = 30;
3489 break;
3490 case PIPE_6BPC:
3491 bpp = 18;
3492 break;
3493 case PIPE_12BPC:
3494 bpp = 36;
3495 break;
3496 default:
3497 DRM_ERROR("unknown pipe bpc value\n");
3498 bpp = 24;
3499 }
3500
77ffb597
AJ
3501 if (!lane) {
3502 /*
3503 * Account for spread spectrum to avoid
3504 * oversubscribing the link. Max center spread
3505 * is 2.5%; use 5% for safety's sake.
3506 */
3507 u32 bps = target_clock * bpp * 21 / 20;
3508 lane = bps / (link_bw * 8) + 1;
3509 }
3510
3511 intel_crtc->fdi_lanes = lane;
3512
f2b115e6 3513 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
5eb08b69 3514 }
2c07245f 3515
c038e51e
ZW
3516 /* Ironlake: try to setup display ref clock before DPLL
3517 * enabling. This is only under driver's control after
3518 * PCH B stepping, previous chipset stepping should be
3519 * ignoring this setting.
3520 */
bad720ff 3521 if (HAS_PCH_SPLIT(dev)) {
c038e51e
ZW
3522 temp = I915_READ(PCH_DREF_CONTROL);
3523 /* Always enable nonspread source */
3524 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3525 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3526 I915_WRITE(PCH_DREF_CONTROL, temp);
3527 POSTING_READ(PCH_DREF_CONTROL);
3528
3529 temp &= ~DREF_SSC_SOURCE_MASK;
3530 temp |= DREF_SSC_SOURCE_ENABLE;
3531 I915_WRITE(PCH_DREF_CONTROL, temp);
3532 POSTING_READ(PCH_DREF_CONTROL);
3533
3534 udelay(200);
3535
3536 if (is_edp) {
3537 if (dev_priv->lvds_use_ssc) {
3538 temp |= DREF_SSC1_ENABLE;
3539 I915_WRITE(PCH_DREF_CONTROL, temp);
3540 POSTING_READ(PCH_DREF_CONTROL);
3541
3542 udelay(200);
3543
3544 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3545 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3546 I915_WRITE(PCH_DREF_CONTROL, temp);
3547 POSTING_READ(PCH_DREF_CONTROL);
3548 } else {
3549 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3550 I915_WRITE(PCH_DREF_CONTROL, temp);
3551 POSTING_READ(PCH_DREF_CONTROL);
3552 }
3553 }
3554 }
3555
f2b115e6 3556 if (IS_PINEVIEW(dev)) {
2177832f 3557 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
3558 if (has_reduced_clock)
3559 fp2 = (1 << reduced_clock.n) << 16 |
3560 reduced_clock.m1 << 8 | reduced_clock.m2;
3561 } else {
2177832f 3562 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
3563 if (has_reduced_clock)
3564 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3565 reduced_clock.m2;
3566 }
79e53945 3567
bad720ff 3568 if (!HAS_PCH_SPLIT(dev))
2c07245f
ZW
3569 dpll = DPLL_VGA_MODE_DIS;
3570
79e53945
JB
3571 if (IS_I9XX(dev)) {
3572 if (is_lvds)
3573 dpll |= DPLLB_MODE_LVDS;
3574 else
3575 dpll |= DPLLB_MODE_DAC_SERIAL;
3576 if (is_sdvo) {
3577 dpll |= DPLL_DVO_HIGH_SPEED;
2c07245f 3578 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
942642a4 3579 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
79e53945 3580 dpll |= (sdvo_pixel_multiply - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
bad720ff 3581 else if (HAS_PCH_SPLIT(dev))
2c07245f 3582 dpll |= (sdvo_pixel_multiply - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
79e53945 3583 }
a4fc5ed6
KP
3584 if (is_dp)
3585 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945
JB
3586
3587 /* compute bitmask from p1 value */
f2b115e6
AJ
3588 if (IS_PINEVIEW(dev))
3589 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
2c07245f 3590 else {
2177832f 3591 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
2c07245f 3592 /* also FPA1 */
bad720ff 3593 if (HAS_PCH_SPLIT(dev))
2c07245f 3594 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
652c393a
JB
3595 if (IS_G4X(dev) && has_reduced_clock)
3596 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
2c07245f 3597 }
79e53945
JB
3598 switch (clock.p2) {
3599 case 5:
3600 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3601 break;
3602 case 7:
3603 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3604 break;
3605 case 10:
3606 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3607 break;
3608 case 14:
3609 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3610 break;
3611 }
bad720ff 3612 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
79e53945
JB
3613 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3614 } else {
3615 if (is_lvds) {
3616 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3617 } else {
3618 if (clock.p1 == 2)
3619 dpll |= PLL_P1_DIVIDE_BY_TWO;
3620 else
3621 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3622 if (clock.p2 == 4)
3623 dpll |= PLL_P2_DIVIDE_BY_4;
3624 }
3625 }
3626
43565a06
KH
3627 if (is_sdvo && is_tv)
3628 dpll |= PLL_REF_INPUT_TVCLKINBC;
3629 else if (is_tv)
79e53945 3630 /* XXX: just matching BIOS for now */
43565a06 3631 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
79e53945 3632 dpll |= 3;
c751ce4f 3633 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
43565a06 3634 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
3635 else
3636 dpll |= PLL_REF_INPUT_DREFCLK;
3637
3638 /* setup pipeconf */
3639 pipeconf = I915_READ(pipeconf_reg);
3640
3641 /* Set up the display plane register */
3642 dspcntr = DISPPLANE_GAMMA_ENABLE;
3643
f2b115e6 3644 /* Ironlake's plane is forced to pipe, bit 24 is to
2c07245f 3645 enable color space conversion */
bad720ff 3646 if (!HAS_PCH_SPLIT(dev)) {
2c07245f 3647 if (pipe == 0)
80824003 3648 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
2c07245f
ZW
3649 else
3650 dspcntr |= DISPPLANE_SEL_PIPE_B;
3651 }
79e53945
JB
3652
3653 if (pipe == 0 && !IS_I965G(dev)) {
3654 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3655 * core speed.
3656 *
3657 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3658 * pipe == 0 check?
3659 */
e70236a8
JB
3660 if (mode->clock >
3661 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
79e53945
JB
3662 pipeconf |= PIPEACONF_DOUBLE_WIDE;
3663 else
3664 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
3665 }
3666
8d86dc6a
LT
3667 dspcntr |= DISPLAY_PLANE_ENABLE;
3668 pipeconf |= PIPEACONF_ENABLE;
3669 dpll |= DPLL_VCO_ENABLE;
3670
3671
79e53945 3672 /* Disable the panel fitter if it was on our pipe */
bad720ff 3673 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
79e53945
JB
3674 I915_WRITE(PFIT_CONTROL, 0);
3675
28c97730 3676 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
79e53945
JB
3677 drm_mode_debug_printmodeline(mode);
3678
f2b115e6 3679 /* assign to Ironlake registers */
bad720ff 3680 if (HAS_PCH_SPLIT(dev)) {
2c07245f
ZW
3681 fp_reg = pch_fp_reg;
3682 dpll_reg = pch_dpll_reg;
3683 }
79e53945 3684
32f9d658 3685 if (is_edp) {
f2b115e6 3686 ironlake_disable_pll_edp(crtc);
32f9d658 3687 } else if ((dpll & DPLL_VCO_ENABLE)) {
79e53945
JB
3688 I915_WRITE(fp_reg, fp);
3689 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
3690 I915_READ(dpll_reg);
3691 udelay(150);
3692 }
3693
8db9d77b
ZW
3694 /* enable transcoder DPLL */
3695 if (HAS_PCH_CPT(dev)) {
3696 temp = I915_READ(PCH_DPLL_SEL);
3697 if (trans_dpll_sel == 0)
3698 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
3699 else
3700 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3701 I915_WRITE(PCH_DPLL_SEL, temp);
3702 I915_READ(PCH_DPLL_SEL);
3703 udelay(150);
3704 }
3705
79e53945
JB
3706 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3707 * This is an exception to the general rule that mode_set doesn't turn
3708 * things on.
3709 */
3710 if (is_lvds) {
541998a1 3711 u32 lvds;
79e53945 3712
bad720ff 3713 if (HAS_PCH_SPLIT(dev))
541998a1
ZW
3714 lvds_reg = PCH_LVDS;
3715
3716 lvds = I915_READ(lvds_reg);
0f3ee801 3717 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
b3b095b3
ZW
3718 if (pipe == 1) {
3719 if (HAS_PCH_CPT(dev))
3720 lvds |= PORT_TRANS_B_SEL_CPT;
3721 else
3722 lvds |= LVDS_PIPEB_SELECT;
3723 } else {
3724 if (HAS_PCH_CPT(dev))
3725 lvds &= ~PORT_TRANS_SEL_MASK;
3726 else
3727 lvds &= ~LVDS_PIPEB_SELECT;
3728 }
a3e17eb8
ZY
3729 /* set the corresponsding LVDS_BORDER bit */
3730 lvds |= dev_priv->lvds_border_bits;
79e53945
JB
3731 /* Set the B0-B3 data pairs corresponding to whether we're going to
3732 * set the DPLLs for dual-channel mode or not.
3733 */
3734 if (clock.p2 == 7)
3735 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3736 else
3737 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3738
3739 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3740 * appropriately here, but we need to look more thoroughly into how
3741 * panels behave in the two modes.
3742 */
898822ce
ZY
3743 /* set the dithering flag */
3744 if (IS_I965G(dev)) {
3745 if (dev_priv->lvds_dither) {
0a31a448 3746 if (HAS_PCH_SPLIT(dev)) {
898822ce 3747 pipeconf |= PIPE_ENABLE_DITHER;
0a31a448
AJ
3748 pipeconf |= PIPE_DITHER_TYPE_ST01;
3749 } else
898822ce
ZY
3750 lvds |= LVDS_ENABLE_DITHER;
3751 } else {
0a31a448 3752 if (HAS_PCH_SPLIT(dev)) {
898822ce 3753 pipeconf &= ~PIPE_ENABLE_DITHER;
0a31a448
AJ
3754 pipeconf &= ~PIPE_DITHER_TYPE_MASK;
3755 } else
898822ce
ZY
3756 lvds &= ~LVDS_ENABLE_DITHER;
3757 }
3758 }
541998a1
ZW
3759 I915_WRITE(lvds_reg, lvds);
3760 I915_READ(lvds_reg);
79e53945 3761 }
a4fc5ed6
KP
3762 if (is_dp)
3763 intel_dp_set_m_n(crtc, mode, adjusted_mode);
8db9d77b
ZW
3764 else if (HAS_PCH_SPLIT(dev)) {
3765 /* For non-DP output, clear any trans DP clock recovery setting.*/
3766 if (pipe == 0) {
3767 I915_WRITE(TRANSA_DATA_M1, 0);
3768 I915_WRITE(TRANSA_DATA_N1, 0);
3769 I915_WRITE(TRANSA_DP_LINK_M1, 0);
3770 I915_WRITE(TRANSA_DP_LINK_N1, 0);
3771 } else {
3772 I915_WRITE(TRANSB_DATA_M1, 0);
3773 I915_WRITE(TRANSB_DATA_N1, 0);
3774 I915_WRITE(TRANSB_DP_LINK_M1, 0);
3775 I915_WRITE(TRANSB_DP_LINK_N1, 0);
3776 }
3777 }
79e53945 3778
32f9d658
ZW
3779 if (!is_edp) {
3780 I915_WRITE(fp_reg, fp);
79e53945 3781 I915_WRITE(dpll_reg, dpll);
32f9d658
ZW
3782 I915_READ(dpll_reg);
3783 /* Wait for the clocks to stabilize. */
3784 udelay(150);
3785
bad720ff 3786 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
bb66c512
ZY
3787 if (is_sdvo) {
3788 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
3789 I915_WRITE(dpll_md_reg, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
32f9d658 3790 ((sdvo_pixel_multiply - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT));
bb66c512
ZY
3791 } else
3792 I915_WRITE(dpll_md_reg, 0);
32f9d658
ZW
3793 } else {
3794 /* write it again -- the BIOS does, after all */
3795 I915_WRITE(dpll_reg, dpll);
3796 }
3797 I915_READ(dpll_reg);
3798 /* Wait for the clocks to stabilize. */
3799 udelay(150);
79e53945 3800 }
79e53945 3801
652c393a
JB
3802 if (is_lvds && has_reduced_clock && i915_powersave) {
3803 I915_WRITE(fp_reg + 4, fp2);
3804 intel_crtc->lowfreq_avail = true;
3805 if (HAS_PIPE_CXSR(dev)) {
28c97730 3806 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
652c393a
JB
3807 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
3808 }
3809 } else {
3810 I915_WRITE(fp_reg + 4, fp);
3811 intel_crtc->lowfreq_avail = false;
3812 if (HAS_PIPE_CXSR(dev)) {
28c97730 3813 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
652c393a
JB
3814 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
3815 }
3816 }
3817
734b4157
KH
3818 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
3819 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
3820 /* the chip adds 2 halflines automatically */
3821 adjusted_mode->crtc_vdisplay -= 1;
3822 adjusted_mode->crtc_vtotal -= 1;
3823 adjusted_mode->crtc_vblank_start -= 1;
3824 adjusted_mode->crtc_vblank_end -= 1;
3825 adjusted_mode->crtc_vsync_end -= 1;
3826 adjusted_mode->crtc_vsync_start -= 1;
3827 } else
3828 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
3829
79e53945
JB
3830 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
3831 ((adjusted_mode->crtc_htotal - 1) << 16));
3832 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
3833 ((adjusted_mode->crtc_hblank_end - 1) << 16));
3834 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
3835 ((adjusted_mode->crtc_hsync_end - 1) << 16));
3836 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
3837 ((adjusted_mode->crtc_vtotal - 1) << 16));
3838 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
3839 ((adjusted_mode->crtc_vblank_end - 1) << 16));
3840 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
3841 ((adjusted_mode->crtc_vsync_end - 1) << 16));
3842 /* pipesrc and dspsize control the size that is scaled from, which should
3843 * always be the user's requested size.
3844 */
bad720ff 3845 if (!HAS_PCH_SPLIT(dev)) {
2c07245f
ZW
3846 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
3847 (mode->hdisplay - 1));
3848 I915_WRITE(dsppos_reg, 0);
3849 }
79e53945 3850 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
2c07245f 3851
bad720ff 3852 if (HAS_PCH_SPLIT(dev)) {
2c07245f
ZW
3853 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
3854 I915_WRITE(data_n1_reg, TU_SIZE(m_n.tu) | m_n.gmch_n);
3855 I915_WRITE(link_m1_reg, m_n.link_m);
3856 I915_WRITE(link_n1_reg, m_n.link_n);
3857
32f9d658 3858 if (is_edp) {
f2b115e6 3859 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
32f9d658
ZW
3860 } else {
3861 /* enable FDI RX PLL too */
3862 temp = I915_READ(fdi_rx_reg);
3863 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
8db9d77b
ZW
3864 I915_READ(fdi_rx_reg);
3865 udelay(200);
3866
3867 /* enable FDI TX PLL too */
3868 temp = I915_READ(fdi_tx_reg);
3869 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
3870 I915_READ(fdi_tx_reg);
3871
3872 /* enable FDI RX PCDCLK */
3873 temp = I915_READ(fdi_rx_reg);
3874 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
3875 I915_READ(fdi_rx_reg);
32f9d658
ZW
3876 udelay(200);
3877 }
2c07245f
ZW
3878 }
3879
79e53945
JB
3880 I915_WRITE(pipeconf_reg, pipeconf);
3881 I915_READ(pipeconf_reg);
3882
3883 intel_wait_for_vblank(dev);
3884
c2416fc6 3885 if (IS_IRONLAKE(dev)) {
553bd149
ZW
3886 /* enable address swizzle for tiling buffer */
3887 temp = I915_READ(DISP_ARB_CTL);
3888 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
3889 }
3890
79e53945
JB
3891 I915_WRITE(dspcntr_reg, dspcntr);
3892
3893 /* Flush the plane changes */
5c3b82e2 3894 ret = intel_pipe_set_base(crtc, x, y, old_fb);
7662c8bd 3895
74dff282
JB
3896 if ((IS_I965G(dev) || plane == 0))
3897 intel_update_fbc(crtc, &crtc->mode);
e70236a8 3898
7662c8bd
SL
3899 intel_update_watermarks(dev);
3900
79e53945 3901 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 3902
1f803ee5 3903 return ret;
79e53945
JB
3904}
3905
3906/** Loads the palette/gamma unit for the CRTC with the prepared values */
3907void intel_crtc_load_lut(struct drm_crtc *crtc)
3908{
3909 struct drm_device *dev = crtc->dev;
3910 struct drm_i915_private *dev_priv = dev->dev_private;
3911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3912 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
3913 int i;
3914
3915 /* The clocks have to be on to load the palette. */
3916 if (!crtc->enabled)
3917 return;
3918
f2b115e6 3919 /* use legacy palette for Ironlake */
bad720ff 3920 if (HAS_PCH_SPLIT(dev))
2c07245f
ZW
3921 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
3922 LGC_PALETTE_B;
3923
79e53945
JB
3924 for (i = 0; i < 256; i++) {
3925 I915_WRITE(palreg + 4 * i,
3926 (intel_crtc->lut_r[i] << 16) |
3927 (intel_crtc->lut_g[i] << 8) |
3928 intel_crtc->lut_b[i]);
3929 }
3930}
3931
3932static int intel_crtc_cursor_set(struct drm_crtc *crtc,
3933 struct drm_file *file_priv,
3934 uint32_t handle,
3935 uint32_t width, uint32_t height)
3936{
3937 struct drm_device *dev = crtc->dev;
3938 struct drm_i915_private *dev_priv = dev->dev_private;
3939 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3940 struct drm_gem_object *bo;
3941 struct drm_i915_gem_object *obj_priv;
3942 int pipe = intel_crtc->pipe;
3943 uint32_t control = (pipe == 0) ? CURACNTR : CURBCNTR;
3944 uint32_t base = (pipe == 0) ? CURABASE : CURBBASE;
14b60391 3945 uint32_t temp = I915_READ(control);
79e53945 3946 size_t addr;
3f8bc370 3947 int ret;
79e53945 3948
28c97730 3949 DRM_DEBUG_KMS("\n");
79e53945
JB
3950
3951 /* if we want to turn off the cursor ignore width and height */
3952 if (!handle) {
28c97730 3953 DRM_DEBUG_KMS("cursor off\n");
14b60391
JB
3954 if (IS_MOBILE(dev) || IS_I9XX(dev)) {
3955 temp &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
3956 temp |= CURSOR_MODE_DISABLE;
3957 } else {
3958 temp &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
3959 }
3f8bc370
KH
3960 addr = 0;
3961 bo = NULL;
5004417d 3962 mutex_lock(&dev->struct_mutex);
3f8bc370 3963 goto finish;
79e53945
JB
3964 }
3965
3966 /* Currently we only support 64x64 cursors */
3967 if (width != 64 || height != 64) {
3968 DRM_ERROR("we currently only support 64x64 cursors\n");
3969 return -EINVAL;
3970 }
3971
3972 bo = drm_gem_object_lookup(dev, file_priv, handle);
3973 if (!bo)
3974 return -ENOENT;
3975
23010e43 3976 obj_priv = to_intel_bo(bo);
79e53945
JB
3977
3978 if (bo->size < width * height * 4) {
3979 DRM_ERROR("buffer is to small\n");
34b8686e
DA
3980 ret = -ENOMEM;
3981 goto fail;
79e53945
JB
3982 }
3983
71acb5eb 3984 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 3985 mutex_lock(&dev->struct_mutex);
b295d1b6 3986 if (!dev_priv->info->cursor_needs_physical) {
71acb5eb
DA
3987 ret = i915_gem_object_pin(bo, PAGE_SIZE);
3988 if (ret) {
3989 DRM_ERROR("failed to pin cursor bo\n");
7f9872e0 3990 goto fail_locked;
71acb5eb 3991 }
e7b526bb
CW
3992
3993 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
3994 if (ret) {
3995 DRM_ERROR("failed to move cursor bo into the GTT\n");
3996 goto fail_unpin;
3997 }
3998
79e53945 3999 addr = obj_priv->gtt_offset;
71acb5eb
DA
4000 } else {
4001 ret = i915_gem_attach_phys_object(dev, bo, (pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1);
4002 if (ret) {
4003 DRM_ERROR("failed to attach phys object\n");
7f9872e0 4004 goto fail_locked;
71acb5eb
DA
4005 }
4006 addr = obj_priv->phys_obj->handle->busaddr;
3f8bc370
KH
4007 }
4008
14b60391
JB
4009 if (!IS_I9XX(dev))
4010 I915_WRITE(CURSIZE, (height << 12) | width);
4011
4012 /* Hooray for CUR*CNTR differences */
4013 if (IS_MOBILE(dev) || IS_I9XX(dev)) {
4014 temp &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4015 temp |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4016 temp |= (pipe << 28); /* Connect to correct pipe */
4017 } else {
4018 temp &= ~(CURSOR_FORMAT_MASK);
4019 temp |= CURSOR_ENABLE;
4020 temp |= CURSOR_FORMAT_ARGB | CURSOR_GAMMA_ENABLE;
4021 }
79e53945 4022
3f8bc370 4023 finish:
79e53945
JB
4024 I915_WRITE(control, temp);
4025 I915_WRITE(base, addr);
4026
3f8bc370 4027 if (intel_crtc->cursor_bo) {
b295d1b6 4028 if (dev_priv->info->cursor_needs_physical) {
71acb5eb
DA
4029 if (intel_crtc->cursor_bo != bo)
4030 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4031 } else
4032 i915_gem_object_unpin(intel_crtc->cursor_bo);
3f8bc370
KH
4033 drm_gem_object_unreference(intel_crtc->cursor_bo);
4034 }
80824003 4035
7f9872e0 4036 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
4037
4038 intel_crtc->cursor_addr = addr;
4039 intel_crtc->cursor_bo = bo;
4040
79e53945 4041 return 0;
e7b526bb
CW
4042fail_unpin:
4043 i915_gem_object_unpin(bo);
7f9872e0 4044fail_locked:
34b8686e 4045 mutex_unlock(&dev->struct_mutex);
bc9025bd
LB
4046fail:
4047 drm_gem_object_unreference_unlocked(bo);
34b8686e 4048 return ret;
79e53945
JB
4049}
4050
4051static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4052{
4053 struct drm_device *dev = crtc->dev;
4054 struct drm_i915_private *dev_priv = dev->dev_private;
4055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 4056 struct intel_framebuffer *intel_fb;
79e53945
JB
4057 int pipe = intel_crtc->pipe;
4058 uint32_t temp = 0;
4059 uint32_t adder;
4060
652c393a
JB
4061 if (crtc->fb) {
4062 intel_fb = to_intel_framebuffer(crtc->fb);
4063 intel_mark_busy(dev, intel_fb->obj);
4064 }
4065
79e53945 4066 if (x < 0) {
2245fda8 4067 temp |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
79e53945
JB
4068 x = -x;
4069 }
4070 if (y < 0) {
2245fda8 4071 temp |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
79e53945
JB
4072 y = -y;
4073 }
4074
2245fda8
KP
4075 temp |= x << CURSOR_X_SHIFT;
4076 temp |= y << CURSOR_Y_SHIFT;
79e53945
JB
4077
4078 adder = intel_crtc->cursor_addr;
4079 I915_WRITE((pipe == 0) ? CURAPOS : CURBPOS, temp);
4080 I915_WRITE((pipe == 0) ? CURABASE : CURBBASE, adder);
4081
4082 return 0;
4083}
4084
4085/** Sets the color ramps on behalf of RandR */
4086void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4087 u16 blue, int regno)
4088{
4089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4090
4091 intel_crtc->lut_r[regno] = red >> 8;
4092 intel_crtc->lut_g[regno] = green >> 8;
4093 intel_crtc->lut_b[regno] = blue >> 8;
4094}
4095
b8c00ac5
DA
4096void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4097 u16 *blue, int regno)
4098{
4099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4100
4101 *red = intel_crtc->lut_r[regno] << 8;
4102 *green = intel_crtc->lut_g[regno] << 8;
4103 *blue = intel_crtc->lut_b[regno] << 8;
4104}
4105
79e53945
JB
4106static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
4107 u16 *blue, uint32_t size)
4108{
4109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4110 int i;
4111
4112 if (size != 256)
4113 return;
4114
4115 for (i = 0; i < 256; i++) {
4116 intel_crtc->lut_r[i] = red[i] >> 8;
4117 intel_crtc->lut_g[i] = green[i] >> 8;
4118 intel_crtc->lut_b[i] = blue[i] >> 8;
4119 }
4120
4121 intel_crtc_load_lut(crtc);
4122}
4123
4124/**
4125 * Get a pipe with a simple mode set on it for doing load-based monitor
4126 * detection.
4127 *
4128 * It will be up to the load-detect code to adjust the pipe as appropriate for
c751ce4f 4129 * its requirements. The pipe will be connected to no other encoders.
79e53945 4130 *
c751ce4f 4131 * Currently this code will only succeed if there is a pipe with no encoders
79e53945
JB
4132 * configured for it. In the future, it could choose to temporarily disable
4133 * some outputs to free up a pipe for its use.
4134 *
4135 * \return crtc, or NULL if no pipes are available.
4136 */
4137
4138/* VESA 640x480x72Hz mode to set on the pipe */
4139static struct drm_display_mode load_detect_mode = {
4140 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4141 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4142};
4143
21d40d37 4144struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
c1c43977 4145 struct drm_connector *connector,
79e53945
JB
4146 struct drm_display_mode *mode,
4147 int *dpms_mode)
4148{
4149 struct intel_crtc *intel_crtc;
4150 struct drm_crtc *possible_crtc;
4151 struct drm_crtc *supported_crtc =NULL;
21d40d37 4152 struct drm_encoder *encoder = &intel_encoder->enc;
79e53945
JB
4153 struct drm_crtc *crtc = NULL;
4154 struct drm_device *dev = encoder->dev;
4155 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4156 struct drm_crtc_helper_funcs *crtc_funcs;
4157 int i = -1;
4158
4159 /*
4160 * Algorithm gets a little messy:
4161 * - if the connector already has an assigned crtc, use it (but make
4162 * sure it's on first)
4163 * - try to find the first unused crtc that can drive this connector,
4164 * and use that if we find one
4165 * - if there are no unused crtcs available, try to use the first
4166 * one we found that supports the connector
4167 */
4168
4169 /* See if we already have a CRTC for this connector */
4170 if (encoder->crtc) {
4171 crtc = encoder->crtc;
4172 /* Make sure the crtc and connector are running */
4173 intel_crtc = to_intel_crtc(crtc);
4174 *dpms_mode = intel_crtc->dpms_mode;
4175 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4176 crtc_funcs = crtc->helper_private;
4177 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4178 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4179 }
4180 return crtc;
4181 }
4182
4183 /* Find an unused one (if possible) */
4184 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4185 i++;
4186 if (!(encoder->possible_crtcs & (1 << i)))
4187 continue;
4188 if (!possible_crtc->enabled) {
4189 crtc = possible_crtc;
4190 break;
4191 }
4192 if (!supported_crtc)
4193 supported_crtc = possible_crtc;
4194 }
4195
4196 /*
4197 * If we didn't find an unused CRTC, don't use any.
4198 */
4199 if (!crtc) {
4200 return NULL;
4201 }
4202
4203 encoder->crtc = crtc;
c1c43977 4204 connector->encoder = encoder;
21d40d37 4205 intel_encoder->load_detect_temp = true;
79e53945
JB
4206
4207 intel_crtc = to_intel_crtc(crtc);
4208 *dpms_mode = intel_crtc->dpms_mode;
4209
4210 if (!crtc->enabled) {
4211 if (!mode)
4212 mode = &load_detect_mode;
3c4fdcfb 4213 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
79e53945
JB
4214 } else {
4215 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4216 crtc_funcs = crtc->helper_private;
4217 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4218 }
4219
4220 /* Add this connector to the crtc */
4221 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4222 encoder_funcs->commit(encoder);
4223 }
4224 /* let the connector get through one full cycle before testing */
4225 intel_wait_for_vblank(dev);
4226
4227 return crtc;
4228}
4229
c1c43977
ZW
4230void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4231 struct drm_connector *connector, int dpms_mode)
79e53945 4232{
21d40d37 4233 struct drm_encoder *encoder = &intel_encoder->enc;
79e53945
JB
4234 struct drm_device *dev = encoder->dev;
4235 struct drm_crtc *crtc = encoder->crtc;
4236 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4237 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4238
21d40d37 4239 if (intel_encoder->load_detect_temp) {
79e53945 4240 encoder->crtc = NULL;
c1c43977 4241 connector->encoder = NULL;
21d40d37 4242 intel_encoder->load_detect_temp = false;
79e53945
JB
4243 crtc->enabled = drm_helper_crtc_in_use(crtc);
4244 drm_helper_disable_unused_functions(dev);
4245 }
4246
c751ce4f 4247 /* Switch crtc and encoder back off if necessary */
79e53945
JB
4248 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4249 if (encoder->crtc == crtc)
4250 encoder_funcs->dpms(encoder, dpms_mode);
4251 crtc_funcs->dpms(crtc, dpms_mode);
4252 }
4253}
4254
4255/* Returns the clock of the currently programmed mode of the given pipe. */
4256static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4257{
4258 struct drm_i915_private *dev_priv = dev->dev_private;
4259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4260 int pipe = intel_crtc->pipe;
4261 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4262 u32 fp;
4263 intel_clock_t clock;
4264
4265 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4266 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4267 else
4268 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4269
4270 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
4271 if (IS_PINEVIEW(dev)) {
4272 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4273 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
4274 } else {
4275 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4276 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4277 }
4278
79e53945 4279 if (IS_I9XX(dev)) {
f2b115e6
AJ
4280 if (IS_PINEVIEW(dev))
4281 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4282 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
4283 else
4284 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
4285 DPLL_FPA01_P1_POST_DIV_SHIFT);
4286
4287 switch (dpll & DPLL_MODE_MASK) {
4288 case DPLLB_MODE_DAC_SERIAL:
4289 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4290 5 : 10;
4291 break;
4292 case DPLLB_MODE_LVDS:
4293 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4294 7 : 14;
4295 break;
4296 default:
28c97730 4297 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945
JB
4298 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4299 return 0;
4300 }
4301
4302 /* XXX: Handle the 100Mhz refclk */
2177832f 4303 intel_clock(dev, 96000, &clock);
79e53945
JB
4304 } else {
4305 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4306
4307 if (is_lvds) {
4308 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4309 DPLL_FPA01_P1_POST_DIV_SHIFT);
4310 clock.p2 = 14;
4311
4312 if ((dpll & PLL_REF_INPUT_MASK) ==
4313 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4314 /* XXX: might not be 66MHz */
2177832f 4315 intel_clock(dev, 66000, &clock);
79e53945 4316 } else
2177832f 4317 intel_clock(dev, 48000, &clock);
79e53945
JB
4318 } else {
4319 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4320 clock.p1 = 2;
4321 else {
4322 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4323 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4324 }
4325 if (dpll & PLL_P2_DIVIDE_BY_4)
4326 clock.p2 = 4;
4327 else
4328 clock.p2 = 2;
4329
2177832f 4330 intel_clock(dev, 48000, &clock);
79e53945
JB
4331 }
4332 }
4333
4334 /* XXX: It would be nice to validate the clocks, but we can't reuse
4335 * i830PllIsValid() because it relies on the xf86_config connector
4336 * configuration being accurate, which it isn't necessarily.
4337 */
4338
4339 return clock.dot;
4340}
4341
4342/** Returns the currently programmed mode of the given pipe. */
4343struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4344 struct drm_crtc *crtc)
4345{
4346 struct drm_i915_private *dev_priv = dev->dev_private;
4347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4348 int pipe = intel_crtc->pipe;
4349 struct drm_display_mode *mode;
4350 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4351 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4352 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4353 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4354
4355 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4356 if (!mode)
4357 return NULL;
4358
4359 mode->clock = intel_crtc_clock_get(dev, crtc);
4360 mode->hdisplay = (htot & 0xffff) + 1;
4361 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4362 mode->hsync_start = (hsync & 0xffff) + 1;
4363 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4364 mode->vdisplay = (vtot & 0xffff) + 1;
4365 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4366 mode->vsync_start = (vsync & 0xffff) + 1;
4367 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4368
4369 drm_mode_set_name(mode);
4370 drm_mode_set_crtcinfo(mode, 0);
4371
4372 return mode;
4373}
4374
652c393a
JB
4375#define GPU_IDLE_TIMEOUT 500 /* ms */
4376
4377/* When this timer fires, we've been idle for awhile */
4378static void intel_gpu_idle_timer(unsigned long arg)
4379{
4380 struct drm_device *dev = (struct drm_device *)arg;
4381 drm_i915_private_t *dev_priv = dev->dev_private;
4382
44d98a61 4383 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
652c393a
JB
4384
4385 dev_priv->busy = false;
4386
01dfba93 4387 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
4388}
4389
652c393a
JB
4390#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4391
4392static void intel_crtc_idle_timer(unsigned long arg)
4393{
4394 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4395 struct drm_crtc *crtc = &intel_crtc->base;
4396 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4397
44d98a61 4398 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
652c393a
JB
4399
4400 intel_crtc->busy = false;
4401
01dfba93 4402 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
4403}
4404
4405static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule)
4406{
4407 struct drm_device *dev = crtc->dev;
4408 drm_i915_private_t *dev_priv = dev->dev_private;
4409 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4410 int pipe = intel_crtc->pipe;
4411 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4412 int dpll = I915_READ(dpll_reg);
4413
bad720ff 4414 if (HAS_PCH_SPLIT(dev))
652c393a
JB
4415 return;
4416
4417 if (!dev_priv->lvds_downclock_avail)
4418 return;
4419
4420 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 4421 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a
JB
4422
4423 /* Unlock panel regs */
4424 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) | (0xabcd << 16));
4425
4426 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4427 I915_WRITE(dpll_reg, dpll);
4428 dpll = I915_READ(dpll_reg);
4429 intel_wait_for_vblank(dev);
4430 dpll = I915_READ(dpll_reg);
4431 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 4432 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a
JB
4433
4434 /* ...and lock them again */
4435 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4436 }
4437
4438 /* Schedule downclock */
4439 if (schedule)
4440 mod_timer(&intel_crtc->idle_timer, jiffies +
4441 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4442}
4443
4444static void intel_decrease_pllclock(struct drm_crtc *crtc)
4445{
4446 struct drm_device *dev = crtc->dev;
4447 drm_i915_private_t *dev_priv = dev->dev_private;
4448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4449 int pipe = intel_crtc->pipe;
4450 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4451 int dpll = I915_READ(dpll_reg);
4452
bad720ff 4453 if (HAS_PCH_SPLIT(dev))
652c393a
JB
4454 return;
4455
4456 if (!dev_priv->lvds_downclock_avail)
4457 return;
4458
4459 /*
4460 * Since this is called by a timer, we should never get here in
4461 * the manual case.
4462 */
4463 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
44d98a61 4464 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a
JB
4465
4466 /* Unlock panel regs */
4467 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) | (0xabcd << 16));
4468
4469 dpll |= DISPLAY_RATE_SELECT_FPA1;
4470 I915_WRITE(dpll_reg, dpll);
4471 dpll = I915_READ(dpll_reg);
4472 intel_wait_for_vblank(dev);
4473 dpll = I915_READ(dpll_reg);
4474 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 4475 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
4476
4477 /* ...and lock them again */
4478 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4479 }
4480
4481}
4482
4483/**
4484 * intel_idle_update - adjust clocks for idleness
4485 * @work: work struct
4486 *
4487 * Either the GPU or display (or both) went idle. Check the busy status
4488 * here and adjust the CRTC and GPU clocks as necessary.
4489 */
4490static void intel_idle_update(struct work_struct *work)
4491{
4492 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4493 idle_work);
4494 struct drm_device *dev = dev_priv->dev;
4495 struct drm_crtc *crtc;
4496 struct intel_crtc *intel_crtc;
45ac22c8 4497 int enabled = 0;
652c393a
JB
4498
4499 if (!i915_powersave)
4500 return;
4501
4502 mutex_lock(&dev->struct_mutex);
4503
7648fa99
JB
4504 i915_update_gfx_val(dev_priv);
4505
652c393a
JB
4506 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4507 /* Skip inactive CRTCs */
4508 if (!crtc->fb)
4509 continue;
4510
45ac22c8 4511 enabled++;
652c393a
JB
4512 intel_crtc = to_intel_crtc(crtc);
4513 if (!intel_crtc->busy)
4514 intel_decrease_pllclock(crtc);
4515 }
4516
45ac22c8
LP
4517 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4518 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4519 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4520 }
4521
652c393a
JB
4522 mutex_unlock(&dev->struct_mutex);
4523}
4524
4525/**
4526 * intel_mark_busy - mark the GPU and possibly the display busy
4527 * @dev: drm device
4528 * @obj: object we're operating on
4529 *
4530 * Callers can use this function to indicate that the GPU is busy processing
4531 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4532 * buffer), we'll also mark the display as busy, so we know to increase its
4533 * clock frequency.
4534 */
4535void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4536{
4537 drm_i915_private_t *dev_priv = dev->dev_private;
4538 struct drm_crtc *crtc = NULL;
4539 struct intel_framebuffer *intel_fb;
4540 struct intel_crtc *intel_crtc;
4541
5e17ee74
ZW
4542 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4543 return;
4544
060e645a
LP
4545 if (!dev_priv->busy) {
4546 if (IS_I945G(dev) || IS_I945GM(dev)) {
4547 u32 fw_blc_self;
ee980b80 4548
060e645a
LP
4549 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4550 fw_blc_self = I915_READ(FW_BLC_SELF);
4551 fw_blc_self &= ~FW_BLC_SELF_EN;
4552 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4553 }
28cf798f 4554 dev_priv->busy = true;
060e645a 4555 } else
28cf798f
CW
4556 mod_timer(&dev_priv->idle_timer, jiffies +
4557 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
652c393a
JB
4558
4559 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4560 if (!crtc->fb)
4561 continue;
4562
4563 intel_crtc = to_intel_crtc(crtc);
4564 intel_fb = to_intel_framebuffer(crtc->fb);
4565 if (intel_fb->obj == obj) {
4566 if (!intel_crtc->busy) {
060e645a
LP
4567 if (IS_I945G(dev) || IS_I945GM(dev)) {
4568 u32 fw_blc_self;
4569
4570 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4571 fw_blc_self = I915_READ(FW_BLC_SELF);
4572 fw_blc_self &= ~FW_BLC_SELF_EN;
4573 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4574 }
652c393a
JB
4575 /* Non-busy -> busy, upclock */
4576 intel_increase_pllclock(crtc, true);
4577 intel_crtc->busy = true;
4578 } else {
4579 /* Busy -> busy, put off timer */
4580 mod_timer(&intel_crtc->idle_timer, jiffies +
4581 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4582 }
4583 }
4584 }
4585}
4586
79e53945
JB
4587static void intel_crtc_destroy(struct drm_crtc *crtc)
4588{
4589 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4590
4591 drm_crtc_cleanup(crtc);
4592 kfree(intel_crtc);
4593}
4594
6b95a207
KH
4595struct intel_unpin_work {
4596 struct work_struct work;
4597 struct drm_device *dev;
b1b87f6b
JB
4598 struct drm_gem_object *old_fb_obj;
4599 struct drm_gem_object *pending_flip_obj;
6b95a207
KH
4600 struct drm_pending_vblank_event *event;
4601 int pending;
4602};
4603
4604static void intel_unpin_work_fn(struct work_struct *__work)
4605{
4606 struct intel_unpin_work *work =
4607 container_of(__work, struct intel_unpin_work, work);
4608
4609 mutex_lock(&work->dev->struct_mutex);
b1b87f6b 4610 i915_gem_object_unpin(work->old_fb_obj);
75dfca80 4611 drm_gem_object_unreference(work->pending_flip_obj);
b1b87f6b 4612 drm_gem_object_unreference(work->old_fb_obj);
6b95a207
KH
4613 mutex_unlock(&work->dev->struct_mutex);
4614 kfree(work);
4615}
4616
1afe3e9d
JB
4617static void do_intel_finish_page_flip(struct drm_device *dev,
4618 struct drm_crtc *crtc)
6b95a207
KH
4619{
4620 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
4621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4622 struct intel_unpin_work *work;
4623 struct drm_i915_gem_object *obj_priv;
4624 struct drm_pending_vblank_event *e;
4625 struct timeval now;
4626 unsigned long flags;
4627
4628 /* Ignore early vblank irqs */
4629 if (intel_crtc == NULL)
4630 return;
4631
4632 spin_lock_irqsave(&dev->event_lock, flags);
4633 work = intel_crtc->unpin_work;
4634 if (work == NULL || !work->pending) {
4635 spin_unlock_irqrestore(&dev->event_lock, flags);
4636 return;
4637 }
4638
4639 intel_crtc->unpin_work = NULL;
4640 drm_vblank_put(dev, intel_crtc->pipe);
4641
4642 if (work->event) {
4643 e = work->event;
4644 do_gettimeofday(&now);
4645 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4646 e->event.tv_sec = now.tv_sec;
4647 e->event.tv_usec = now.tv_usec;
4648 list_add_tail(&e->base.link,
4649 &e->base.file_priv->event_list);
4650 wake_up_interruptible(&e->base.file_priv->event_wait);
4651 }
4652
4653 spin_unlock_irqrestore(&dev->event_lock, flags);
4654
23010e43 4655 obj_priv = to_intel_bo(work->pending_flip_obj);
de3f440f
JB
4656
4657 /* Initial scanout buffer will have a 0 pending flip count */
4658 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
4659 atomic_dec_and_test(&obj_priv->pending_flip))
6b95a207
KH
4660 DRM_WAKEUP(&dev_priv->pending_flip_queue);
4661 schedule_work(&work->work);
e5510fac
JB
4662
4663 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
4664}
4665
1afe3e9d
JB
4666void intel_finish_page_flip(struct drm_device *dev, int pipe)
4667{
4668 drm_i915_private_t *dev_priv = dev->dev_private;
4669 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4670
4671 do_intel_finish_page_flip(dev, crtc);
4672}
4673
4674void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
4675{
4676 drm_i915_private_t *dev_priv = dev->dev_private;
4677 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
4678
4679 do_intel_finish_page_flip(dev, crtc);
4680}
4681
6b95a207
KH
4682void intel_prepare_page_flip(struct drm_device *dev, int plane)
4683{
4684 drm_i915_private_t *dev_priv = dev->dev_private;
4685 struct intel_crtc *intel_crtc =
4686 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
4687 unsigned long flags;
4688
4689 spin_lock_irqsave(&dev->event_lock, flags);
de3f440f 4690 if (intel_crtc->unpin_work) {
6b95a207 4691 intel_crtc->unpin_work->pending = 1;
de3f440f
JB
4692 } else {
4693 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
4694 }
6b95a207
KH
4695 spin_unlock_irqrestore(&dev->event_lock, flags);
4696}
4697
4698static int intel_crtc_page_flip(struct drm_crtc *crtc,
4699 struct drm_framebuffer *fb,
4700 struct drm_pending_vblank_event *event)
4701{
4702 struct drm_device *dev = crtc->dev;
4703 struct drm_i915_private *dev_priv = dev->dev_private;
4704 struct intel_framebuffer *intel_fb;
4705 struct drm_i915_gem_object *obj_priv;
4706 struct drm_gem_object *obj;
4707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4708 struct intel_unpin_work *work;
4709 unsigned long flags;
aacef09b
ZW
4710 int pipesrc_reg = (intel_crtc->pipe == 0) ? PIPEASRC : PIPEBSRC;
4711 int ret, pipesrc;
83f7fd05 4712 u32 flip_mask;
6b95a207
KH
4713
4714 work = kzalloc(sizeof *work, GFP_KERNEL);
4715 if (work == NULL)
4716 return -ENOMEM;
4717
6b95a207
KH
4718 work->event = event;
4719 work->dev = crtc->dev;
4720 intel_fb = to_intel_framebuffer(crtc->fb);
b1b87f6b 4721 work->old_fb_obj = intel_fb->obj;
6b95a207
KH
4722 INIT_WORK(&work->work, intel_unpin_work_fn);
4723
4724 /* We borrow the event spin lock for protecting unpin_work */
4725 spin_lock_irqsave(&dev->event_lock, flags);
4726 if (intel_crtc->unpin_work) {
4727 spin_unlock_irqrestore(&dev->event_lock, flags);
4728 kfree(work);
468f0b44
CW
4729
4730 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
4731 return -EBUSY;
4732 }
4733 intel_crtc->unpin_work = work;
4734 spin_unlock_irqrestore(&dev->event_lock, flags);
4735
4736 intel_fb = to_intel_framebuffer(fb);
4737 obj = intel_fb->obj;
4738
468f0b44 4739 mutex_lock(&dev->struct_mutex);
6b95a207
KH
4740 ret = intel_pin_and_fence_fb_obj(dev, obj);
4741 if (ret != 0) {
6b95a207 4742 mutex_unlock(&dev->struct_mutex);
468f0b44
CW
4743
4744 spin_lock_irqsave(&dev->event_lock, flags);
4745 intel_crtc->unpin_work = NULL;
4746 spin_unlock_irqrestore(&dev->event_lock, flags);
4747
4748 kfree(work);
4749
4750 DRM_DEBUG_DRIVER("flip queue: %p pin & fence failed\n",
4751 to_intel_bo(obj));
6b95a207
KH
4752 return ret;
4753 }
4754
75dfca80 4755 /* Reference the objects for the scheduled work. */
b1b87f6b 4756 drm_gem_object_reference(work->old_fb_obj);
75dfca80 4757 drm_gem_object_reference(obj);
6b95a207
KH
4758
4759 crtc->fb = fb;
4760 i915_gem_object_flush_write_domain(obj);
4761 drm_vblank_get(dev, intel_crtc->pipe);
23010e43 4762 obj_priv = to_intel_bo(obj);
6b95a207 4763 atomic_inc(&obj_priv->pending_flip);
b1b87f6b 4764 work->pending_flip_obj = obj;
6b95a207 4765
83f7fd05
JB
4766 if (intel_crtc->plane)
4767 flip_mask = I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4768 else
4769 flip_mask = I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
4770
4771 /* Wait for any previous flip to finish */
4772 if (IS_GEN3(dev))
4773 while (I915_READ(ISR) & flip_mask)
4774 ;
4775
6b95a207 4776 BEGIN_LP_RING(4);
22fd0fab 4777 if (IS_I965G(dev)) {
1afe3e9d
JB
4778 OUT_RING(MI_DISPLAY_FLIP |
4779 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
4780 OUT_RING(fb->pitch);
22fd0fab 4781 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
aacef09b
ZW
4782 pipesrc = I915_READ(pipesrc_reg);
4783 OUT_RING(pipesrc & 0x0fff0fff);
22fd0fab 4784 } else {
1afe3e9d
JB
4785 OUT_RING(MI_DISPLAY_FLIP_I915 |
4786 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
4787 OUT_RING(fb->pitch);
22fd0fab
JB
4788 OUT_RING(obj_priv->gtt_offset);
4789 OUT_RING(MI_NOOP);
4790 }
6b95a207
KH
4791 ADVANCE_LP_RING();
4792
4793 mutex_unlock(&dev->struct_mutex);
4794
e5510fac
JB
4795 trace_i915_flip_request(intel_crtc->plane, obj);
4796
6b95a207
KH
4797 return 0;
4798}
4799
79e53945
JB
4800static const struct drm_crtc_helper_funcs intel_helper_funcs = {
4801 .dpms = intel_crtc_dpms,
4802 .mode_fixup = intel_crtc_mode_fixup,
4803 .mode_set = intel_crtc_mode_set,
4804 .mode_set_base = intel_pipe_set_base,
4805 .prepare = intel_crtc_prepare,
4806 .commit = intel_crtc_commit,
068143d3 4807 .load_lut = intel_crtc_load_lut,
79e53945
JB
4808};
4809
4810static const struct drm_crtc_funcs intel_crtc_funcs = {
4811 .cursor_set = intel_crtc_cursor_set,
4812 .cursor_move = intel_crtc_cursor_move,
4813 .gamma_set = intel_crtc_gamma_set,
4814 .set_config = drm_crtc_helper_set_config,
4815 .destroy = intel_crtc_destroy,
6b95a207 4816 .page_flip = intel_crtc_page_flip,
79e53945
JB
4817};
4818
4819
b358d0a6 4820static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 4821{
22fd0fab 4822 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
4823 struct intel_crtc *intel_crtc;
4824 int i;
4825
4826 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
4827 if (intel_crtc == NULL)
4828 return;
4829
4830 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
4831
4832 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
4833 intel_crtc->pipe = pipe;
7662c8bd 4834 intel_crtc->plane = pipe;
79e53945
JB
4835 for (i = 0; i < 256; i++) {
4836 intel_crtc->lut_r[i] = i;
4837 intel_crtc->lut_g[i] = i;
4838 intel_crtc->lut_b[i] = i;
4839 }
4840
80824003
JB
4841 /* Swap pipes & planes for FBC on pre-965 */
4842 intel_crtc->pipe = pipe;
4843 intel_crtc->plane = pipe;
4844 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
28c97730 4845 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
80824003
JB
4846 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
4847 }
4848
22fd0fab
JB
4849 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
4850 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
4851 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
4852 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
4853
79e53945
JB
4854 intel_crtc->cursor_addr = 0;
4855 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
4856 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
4857
652c393a
JB
4858 intel_crtc->busy = false;
4859
4860 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
4861 (unsigned long)intel_crtc);
79e53945
JB
4862}
4863
08d7b3d1
CW
4864int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
4865 struct drm_file *file_priv)
4866{
4867 drm_i915_private_t *dev_priv = dev->dev_private;
4868 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
4869 struct drm_mode_object *drmmode_obj;
4870 struct intel_crtc *crtc;
08d7b3d1
CW
4871
4872 if (!dev_priv) {
4873 DRM_ERROR("called with no initialization\n");
4874 return -EINVAL;
4875 }
4876
c05422d5
DV
4877 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
4878 DRM_MODE_OBJECT_CRTC);
08d7b3d1 4879
c05422d5 4880 if (!drmmode_obj) {
08d7b3d1
CW
4881 DRM_ERROR("no such CRTC id\n");
4882 return -EINVAL;
4883 }
4884
c05422d5
DV
4885 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
4886 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 4887
c05422d5 4888 return 0;
08d7b3d1
CW
4889}
4890
79e53945
JB
4891struct drm_crtc *intel_get_crtc_from_pipe(struct drm_device *dev, int pipe)
4892{
4893 struct drm_crtc *crtc = NULL;
4894
4895 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4896 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4897 if (intel_crtc->pipe == pipe)
4898 break;
4899 }
4900 return crtc;
4901}
4902
c5e4df33 4903static int intel_encoder_clones(struct drm_device *dev, int type_mask)
79e53945
JB
4904{
4905 int index_mask = 0;
c5e4df33 4906 struct drm_encoder *encoder;
79e53945
JB
4907 int entry = 0;
4908
c5e4df33
ZW
4909 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4910 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
21d40d37 4911 if (type_mask & intel_encoder->clone_mask)
79e53945
JB
4912 index_mask |= (1 << entry);
4913 entry++;
4914 }
4915 return index_mask;
4916}
4917
4918
4919static void intel_setup_outputs(struct drm_device *dev)
4920{
725e30ad 4921 struct drm_i915_private *dev_priv = dev->dev_private;
c5e4df33 4922 struct drm_encoder *encoder;
79e53945
JB
4923
4924 intel_crt_init(dev);
4925
4926 /* Set up integrated LVDS */
541998a1 4927 if (IS_MOBILE(dev) && !IS_I830(dev))
79e53945
JB
4928 intel_lvds_init(dev);
4929
bad720ff 4930 if (HAS_PCH_SPLIT(dev)) {
30ad48b7
ZW
4931 int found;
4932
32f9d658
ZW
4933 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
4934 intel_dp_init(dev, DP_A);
4935
30ad48b7 4936 if (I915_READ(HDMIB) & PORT_DETECTED) {
461ed3ca
ZY
4937 /* PCH SDVOB multiplex with HDMIB */
4938 found = intel_sdvo_init(dev, PCH_SDVOB);
30ad48b7
ZW
4939 if (!found)
4940 intel_hdmi_init(dev, HDMIB);
5eb08b69
ZW
4941 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
4942 intel_dp_init(dev, PCH_DP_B);
30ad48b7
ZW
4943 }
4944
4945 if (I915_READ(HDMIC) & PORT_DETECTED)
4946 intel_hdmi_init(dev, HDMIC);
4947
4948 if (I915_READ(HDMID) & PORT_DETECTED)
4949 intel_hdmi_init(dev, HDMID);
4950
5eb08b69
ZW
4951 if (I915_READ(PCH_DP_C) & DP_DETECTED)
4952 intel_dp_init(dev, PCH_DP_C);
4953
4954 if (I915_READ(PCH_DP_D) & DP_DETECTED)
4955 intel_dp_init(dev, PCH_DP_D);
4956
103a196f 4957 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 4958 bool found = false;
7d57382e 4959
725e30ad 4960 if (I915_READ(SDVOB) & SDVO_DETECTED) {
b01f2c3a 4961 DRM_DEBUG_KMS("probing SDVOB\n");
725e30ad 4962 found = intel_sdvo_init(dev, SDVOB);
b01f2c3a
JB
4963 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
4964 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
725e30ad 4965 intel_hdmi_init(dev, SDVOB);
b01f2c3a 4966 }
27185ae1 4967
b01f2c3a
JB
4968 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
4969 DRM_DEBUG_KMS("probing DP_B\n");
a4fc5ed6 4970 intel_dp_init(dev, DP_B);
b01f2c3a 4971 }
725e30ad 4972 }
13520b05
KH
4973
4974 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 4975
b01f2c3a
JB
4976 if (I915_READ(SDVOB) & SDVO_DETECTED) {
4977 DRM_DEBUG_KMS("probing SDVOC\n");
725e30ad 4978 found = intel_sdvo_init(dev, SDVOC);
b01f2c3a 4979 }
27185ae1
ML
4980
4981 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
4982
b01f2c3a
JB
4983 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
4984 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
725e30ad 4985 intel_hdmi_init(dev, SDVOC);
b01f2c3a
JB
4986 }
4987 if (SUPPORTS_INTEGRATED_DP(dev)) {
4988 DRM_DEBUG_KMS("probing DP_C\n");
a4fc5ed6 4989 intel_dp_init(dev, DP_C);
b01f2c3a 4990 }
725e30ad 4991 }
27185ae1 4992
b01f2c3a
JB
4993 if (SUPPORTS_INTEGRATED_DP(dev) &&
4994 (I915_READ(DP_D) & DP_DETECTED)) {
4995 DRM_DEBUG_KMS("probing DP_D\n");
a4fc5ed6 4996 intel_dp_init(dev, DP_D);
b01f2c3a 4997 }
bad720ff 4998 } else if (IS_GEN2(dev))
79e53945
JB
4999 intel_dvo_init(dev);
5000
103a196f 5001 if (SUPPORTS_TV(dev))
79e53945
JB
5002 intel_tv_init(dev);
5003
c5e4df33
ZW
5004 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
5005 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
79e53945 5006
21d40d37 5007 encoder->possible_crtcs = intel_encoder->crtc_mask;
c5e4df33 5008 encoder->possible_clones = intel_encoder_clones(dev,
21d40d37 5009 intel_encoder->clone_mask);
79e53945
JB
5010 }
5011}
5012
5013static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5014{
5015 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945
JB
5016
5017 drm_framebuffer_cleanup(fb);
bc9025bd 5018 drm_gem_object_unreference_unlocked(intel_fb->obj);
79e53945
JB
5019
5020 kfree(intel_fb);
5021}
5022
5023static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5024 struct drm_file *file_priv,
5025 unsigned int *handle)
5026{
5027 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5028 struct drm_gem_object *object = intel_fb->obj;
5029
5030 return drm_gem_handle_create(file_priv, object, handle);
5031}
5032
5033static const struct drm_framebuffer_funcs intel_fb_funcs = {
5034 .destroy = intel_user_framebuffer_destroy,
5035 .create_handle = intel_user_framebuffer_create_handle,
5036};
5037
38651674
DA
5038int intel_framebuffer_init(struct drm_device *dev,
5039 struct intel_framebuffer *intel_fb,
5040 struct drm_mode_fb_cmd *mode_cmd,
5041 struct drm_gem_object *obj)
79e53945 5042{
79e53945
JB
5043 int ret;
5044
79e53945
JB
5045 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5046 if (ret) {
5047 DRM_ERROR("framebuffer init failed %d\n", ret);
5048 return ret;
5049 }
5050
5051 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
79e53945 5052 intel_fb->obj = obj;
79e53945
JB
5053 return 0;
5054}
5055
79e53945
JB
5056static struct drm_framebuffer *
5057intel_user_framebuffer_create(struct drm_device *dev,
5058 struct drm_file *filp,
5059 struct drm_mode_fb_cmd *mode_cmd)
5060{
5061 struct drm_gem_object *obj;
38651674 5062 struct intel_framebuffer *intel_fb;
79e53945
JB
5063 int ret;
5064
5065 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5066 if (!obj)
5067 return NULL;
5068
38651674
DA
5069 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5070 if (!intel_fb)
5071 return NULL;
5072
5073 ret = intel_framebuffer_init(dev, intel_fb,
5074 mode_cmd, obj);
79e53945 5075 if (ret) {
bc9025bd 5076 drm_gem_object_unreference_unlocked(obj);
38651674 5077 kfree(intel_fb);
79e53945
JB
5078 return NULL;
5079 }
5080
38651674 5081 return &intel_fb->base;
79e53945
JB
5082}
5083
79e53945 5084static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 5085 .fb_create = intel_user_framebuffer_create,
eb1f8e4f 5086 .output_poll_changed = intel_fb_output_poll_changed,
79e53945
JB
5087};
5088
9ea8d059
CW
5089static struct drm_gem_object *
5090intel_alloc_power_context(struct drm_device *dev)
5091{
5092 struct drm_gem_object *pwrctx;
5093 int ret;
5094
ac52bc56 5095 pwrctx = i915_gem_alloc_object(dev, 4096);
9ea8d059
CW
5096 if (!pwrctx) {
5097 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5098 return NULL;
5099 }
5100
5101 mutex_lock(&dev->struct_mutex);
5102 ret = i915_gem_object_pin(pwrctx, 4096);
5103 if (ret) {
5104 DRM_ERROR("failed to pin power context: %d\n", ret);
5105 goto err_unref;
5106 }
5107
5108 ret = i915_gem_object_set_to_gtt_domain(pwrctx, 1);
5109 if (ret) {
5110 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5111 goto err_unpin;
5112 }
5113 mutex_unlock(&dev->struct_mutex);
5114
5115 return pwrctx;
5116
5117err_unpin:
5118 i915_gem_object_unpin(pwrctx);
5119err_unref:
5120 drm_gem_object_unreference(pwrctx);
5121 mutex_unlock(&dev->struct_mutex);
5122 return NULL;
5123}
5124
7648fa99
JB
5125bool ironlake_set_drps(struct drm_device *dev, u8 val)
5126{
5127 struct drm_i915_private *dev_priv = dev->dev_private;
5128 u16 rgvswctl;
5129
5130 rgvswctl = I915_READ16(MEMSWCTL);
5131 if (rgvswctl & MEMCTL_CMD_STS) {
5132 DRM_DEBUG("gpu busy, RCS change rejected\n");
5133 return false; /* still busy with another command */
5134 }
5135
5136 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5137 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5138 I915_WRITE16(MEMSWCTL, rgvswctl);
5139 POSTING_READ16(MEMSWCTL);
5140
5141 rgvswctl |= MEMCTL_CMD_STS;
5142 I915_WRITE16(MEMSWCTL, rgvswctl);
5143
5144 return true;
5145}
5146
f97108d1
JB
5147void ironlake_enable_drps(struct drm_device *dev)
5148{
5149 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 5150 u32 rgvmodectl = I915_READ(MEMMODECTL);
f97108d1
JB
5151 u8 fmax, fmin, fstart, vstart;
5152 int i = 0;
5153
5154 /* 100ms RC evaluation intervals */
5155 I915_WRITE(RCUPEI, 100000);
5156 I915_WRITE(RCDNEI, 100000);
5157
5158 /* Set max/min thresholds to 90ms and 80ms respectively */
5159 I915_WRITE(RCBMAXAVG, 90000);
5160 I915_WRITE(RCBMINAVG, 80000);
5161
5162 I915_WRITE(MEMIHYST, 1);
5163
5164 /* Set up min, max, and cur for interrupt handling */
5165 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5166 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5167 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5168 MEMMODE_FSTART_SHIFT;
7648fa99
JB
5169 fstart = fmax;
5170
f97108d1
JB
5171 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5172 PXVFREQ_PX_SHIFT;
5173
7648fa99
JB
5174 dev_priv->fmax = fstart; /* IPS callback will increase this */
5175 dev_priv->fstart = fstart;
5176
5177 dev_priv->max_delay = fmax;
f97108d1
JB
5178 dev_priv->min_delay = fmin;
5179 dev_priv->cur_delay = fstart;
5180
7648fa99
JB
5181 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5182 fstart);
5183
f97108d1
JB
5184 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5185
5186 /*
5187 * Interrupts will be enabled in ironlake_irq_postinstall
5188 */
5189
5190 I915_WRITE(VIDSTART, vstart);
5191 POSTING_READ(VIDSTART);
5192
5193 rgvmodectl |= MEMMODE_SWMODE_EN;
5194 I915_WRITE(MEMMODECTL, rgvmodectl);
5195
5196 while (I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) {
5197 if (i++ > 100) {
5198 DRM_ERROR("stuck trying to change perf mode\n");
5199 break;
5200 }
5201 msleep(1);
5202 }
5203 msleep(1);
5204
7648fa99 5205 ironlake_set_drps(dev, fstart);
f97108d1 5206
7648fa99
JB
5207 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5208 I915_READ(0x112e0);
5209 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5210 dev_priv->last_count2 = I915_READ(0x112f4);
5211 getrawmonotonic(&dev_priv->last_time2);
f97108d1
JB
5212}
5213
5214void ironlake_disable_drps(struct drm_device *dev)
5215{
5216 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 5217 u16 rgvswctl = I915_READ16(MEMSWCTL);
f97108d1
JB
5218
5219 /* Ack interrupts, disable EFC interrupt */
5220 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5221 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5222 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5223 I915_WRITE(DEIIR, DE_PCU_EVENT);
5224 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5225
5226 /* Go back to the starting frequency */
7648fa99 5227 ironlake_set_drps(dev, dev_priv->fstart);
f97108d1
JB
5228 msleep(1);
5229 rgvswctl |= MEMCTL_CMD_STS;
5230 I915_WRITE(MEMSWCTL, rgvswctl);
5231 msleep(1);
5232
5233}
5234
7648fa99
JB
5235static unsigned long intel_pxfreq(u32 vidfreq)
5236{
5237 unsigned long freq;
5238 int div = (vidfreq & 0x3f0000) >> 16;
5239 int post = (vidfreq & 0x3000) >> 12;
5240 int pre = (vidfreq & 0x7);
5241
5242 if (!pre)
5243 return 0;
5244
5245 freq = ((div * 133333) / ((1<<post) * pre));
5246
5247 return freq;
5248}
5249
5250void intel_init_emon(struct drm_device *dev)
5251{
5252 struct drm_i915_private *dev_priv = dev->dev_private;
5253 u32 lcfuse;
5254 u8 pxw[16];
5255 int i;
5256
5257 /* Disable to program */
5258 I915_WRITE(ECR, 0);
5259 POSTING_READ(ECR);
5260
5261 /* Program energy weights for various events */
5262 I915_WRITE(SDEW, 0x15040d00);
5263 I915_WRITE(CSIEW0, 0x007f0000);
5264 I915_WRITE(CSIEW1, 0x1e220004);
5265 I915_WRITE(CSIEW2, 0x04000004);
5266
5267 for (i = 0; i < 5; i++)
5268 I915_WRITE(PEW + (i * 4), 0);
5269 for (i = 0; i < 3; i++)
5270 I915_WRITE(DEW + (i * 4), 0);
5271
5272 /* Program P-state weights to account for frequency power adjustment */
5273 for (i = 0; i < 16; i++) {
5274 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5275 unsigned long freq = intel_pxfreq(pxvidfreq);
5276 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5277 PXVFREQ_PX_SHIFT;
5278 unsigned long val;
5279
5280 val = vid * vid;
5281 val *= (freq / 1000);
5282 val *= 255;
5283 val /= (127*127*900);
5284 if (val > 0xff)
5285 DRM_ERROR("bad pxval: %ld\n", val);
5286 pxw[i] = val;
5287 }
5288 /* Render standby states get 0 weight */
5289 pxw[14] = 0;
5290 pxw[15] = 0;
5291
5292 for (i = 0; i < 4; i++) {
5293 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5294 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5295 I915_WRITE(PXW + (i * 4), val);
5296 }
5297
5298 /* Adjust magic regs to magic values (more experimental results) */
5299 I915_WRITE(OGW0, 0);
5300 I915_WRITE(OGW1, 0);
5301 I915_WRITE(EG0, 0x00007f00);
5302 I915_WRITE(EG1, 0x0000000e);
5303 I915_WRITE(EG2, 0x000e0000);
5304 I915_WRITE(EG3, 0x68000300);
5305 I915_WRITE(EG4, 0x42000000);
5306 I915_WRITE(EG5, 0x00140031);
5307 I915_WRITE(EG6, 0);
5308 I915_WRITE(EG7, 0);
5309
5310 for (i = 0; i < 8; i++)
5311 I915_WRITE(PXWL + (i * 4), 0);
5312
5313 /* Enable PMON + select events */
5314 I915_WRITE(ECR, 0x80000019);
5315
5316 lcfuse = I915_READ(LCFUSE02);
5317
5318 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5319}
5320
652c393a
JB
5321void intel_init_clock_gating(struct drm_device *dev)
5322{
5323 struct drm_i915_private *dev_priv = dev->dev_private;
5324
5325 /*
5326 * Disable clock gating reported to work incorrectly according to the
5327 * specs, but enable as much else as we can.
5328 */
bad720ff 5329 if (HAS_PCH_SPLIT(dev)) {
8956c8bb
EA
5330 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5331
5332 if (IS_IRONLAKE(dev)) {
5333 /* Required for FBC */
5334 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5335 /* Required for CxSR */
5336 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5337
5338 I915_WRITE(PCH_3DCGDIS0,
5339 MARIUNIT_CLOCK_GATE_DISABLE |
5340 SVSMUNIT_CLOCK_GATE_DISABLE);
5341 }
5342
5343 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7f8a8569
ZW
5344
5345 /*
5346 * According to the spec the following bits should be set in
5347 * order to enable memory self-refresh
5348 * The bit 22/21 of 0x42004
5349 * The bit 5 of 0x42020
5350 * The bit 15 of 0x45000
5351 */
5352 if (IS_IRONLAKE(dev)) {
5353 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5354 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5355 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5356 I915_WRITE(ILK_DSPCLK_GATE,
5357 (I915_READ(ILK_DSPCLK_GATE) |
5358 ILK_DPARB_CLK_GATE));
5359 I915_WRITE(DISP_ARB_CTL,
5360 (I915_READ(DISP_ARB_CTL) |
5361 DISP_FBC_WM_DIS));
5362 }
c03342fa
ZW
5363 return;
5364 } else if (IS_G4X(dev)) {
652c393a
JB
5365 uint32_t dspclk_gate;
5366 I915_WRITE(RENCLK_GATE_D1, 0);
5367 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5368 GS_UNIT_CLOCK_GATE_DISABLE |
5369 CL_UNIT_CLOCK_GATE_DISABLE);
5370 I915_WRITE(RAMCLK_GATE_D, 0);
5371 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5372 OVRUNIT_CLOCK_GATE_DISABLE |
5373 OVCUNIT_CLOCK_GATE_DISABLE;
5374 if (IS_GM45(dev))
5375 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5376 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5377 } else if (IS_I965GM(dev)) {
5378 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5379 I915_WRITE(RENCLK_GATE_D2, 0);
5380 I915_WRITE(DSPCLK_GATE_D, 0);
5381 I915_WRITE(RAMCLK_GATE_D, 0);
5382 I915_WRITE16(DEUC, 0);
5383 } else if (IS_I965G(dev)) {
5384 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5385 I965_RCC_CLOCK_GATE_DISABLE |
5386 I965_RCPB_CLOCK_GATE_DISABLE |
5387 I965_ISC_CLOCK_GATE_DISABLE |
5388 I965_FBC_CLOCK_GATE_DISABLE);
5389 I915_WRITE(RENCLK_GATE_D2, 0);
5390 } else if (IS_I9XX(dev)) {
5391 u32 dstate = I915_READ(D_STATE);
5392
5393 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5394 DSTATE_DOT_CLOCK_GATING;
5395 I915_WRITE(D_STATE, dstate);
f0f8a9ce 5396 } else if (IS_I85X(dev) || IS_I865G(dev)) {
652c393a
JB
5397 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5398 } else if (IS_I830(dev)) {
5399 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5400 }
97f5ab66
JB
5401
5402 /*
5403 * GPU can automatically power down the render unit if given a page
5404 * to save state.
5405 */
1d3c36ad 5406 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
9ea8d059 5407 struct drm_i915_gem_object *obj_priv = NULL;
97f5ab66 5408
7e8b60fa 5409 if (dev_priv->pwrctx) {
23010e43 5410 obj_priv = to_intel_bo(dev_priv->pwrctx);
7e8b60fa 5411 } else {
9ea8d059 5412 struct drm_gem_object *pwrctx;
97f5ab66 5413
9ea8d059
CW
5414 pwrctx = intel_alloc_power_context(dev);
5415 if (pwrctx) {
5416 dev_priv->pwrctx = pwrctx;
23010e43 5417 obj_priv = to_intel_bo(pwrctx);
7e8b60fa 5418 }
7e8b60fa 5419 }
97f5ab66 5420
9ea8d059
CW
5421 if (obj_priv) {
5422 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5423 I915_WRITE(MCHBAR_RENDER_STANDBY,
5424 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5425 }
97f5ab66 5426 }
652c393a
JB
5427}
5428
e70236a8
JB
5429/* Set up chip specific display functions */
5430static void intel_init_display(struct drm_device *dev)
5431{
5432 struct drm_i915_private *dev_priv = dev->dev_private;
5433
5434 /* We always want a DPMS function */
bad720ff 5435 if (HAS_PCH_SPLIT(dev))
f2b115e6 5436 dev_priv->display.dpms = ironlake_crtc_dpms;
e70236a8
JB
5437 else
5438 dev_priv->display.dpms = i9xx_crtc_dpms;
5439
ee5382ae 5440 if (I915_HAS_FBC(dev)) {
74dff282
JB
5441 if (IS_GM45(dev)) {
5442 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5443 dev_priv->display.enable_fbc = g4x_enable_fbc;
5444 dev_priv->display.disable_fbc = g4x_disable_fbc;
8d06a1e1 5445 } else if (IS_I965GM(dev)) {
e70236a8
JB
5446 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5447 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5448 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5449 }
74dff282 5450 /* 855GM needs testing */
e70236a8
JB
5451 }
5452
5453 /* Returns the core display clock speed */
f2b115e6 5454 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
e70236a8
JB
5455 dev_priv->display.get_display_clock_speed =
5456 i945_get_display_clock_speed;
5457 else if (IS_I915G(dev))
5458 dev_priv->display.get_display_clock_speed =
5459 i915_get_display_clock_speed;
f2b115e6 5460 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
e70236a8
JB
5461 dev_priv->display.get_display_clock_speed =
5462 i9xx_misc_get_display_clock_speed;
5463 else if (IS_I915GM(dev))
5464 dev_priv->display.get_display_clock_speed =
5465 i915gm_get_display_clock_speed;
5466 else if (IS_I865G(dev))
5467 dev_priv->display.get_display_clock_speed =
5468 i865_get_display_clock_speed;
f0f8a9ce 5469 else if (IS_I85X(dev))
e70236a8
JB
5470 dev_priv->display.get_display_clock_speed =
5471 i855_get_display_clock_speed;
5472 else /* 852, 830 */
5473 dev_priv->display.get_display_clock_speed =
5474 i830_get_display_clock_speed;
5475
5476 /* For FIFO watermark updates */
7f8a8569
ZW
5477 if (HAS_PCH_SPLIT(dev)) {
5478 if (IS_IRONLAKE(dev)) {
5479 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5480 dev_priv->display.update_wm = ironlake_update_wm;
5481 else {
5482 DRM_DEBUG_KMS("Failed to get proper latency. "
5483 "Disable CxSR\n");
5484 dev_priv->display.update_wm = NULL;
5485 }
5486 } else
5487 dev_priv->display.update_wm = NULL;
5488 } else if (IS_PINEVIEW(dev)) {
d4294342 5489 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
95534263 5490 dev_priv->is_ddr3,
d4294342
ZY
5491 dev_priv->fsb_freq,
5492 dev_priv->mem_freq)) {
5493 DRM_INFO("failed to find known CxSR latency "
95534263 5494 "(found ddr%s fsb freq %d, mem freq %d), "
d4294342 5495 "disabling CxSR\n",
95534263 5496 (dev_priv->is_ddr3 == 1) ? "3": "2",
d4294342
ZY
5497 dev_priv->fsb_freq, dev_priv->mem_freq);
5498 /* Disable CxSR and never update its watermark again */
5499 pineview_disable_cxsr(dev);
5500 dev_priv->display.update_wm = NULL;
5501 } else
5502 dev_priv->display.update_wm = pineview_update_wm;
5503 } else if (IS_G4X(dev))
e70236a8
JB
5504 dev_priv->display.update_wm = g4x_update_wm;
5505 else if (IS_I965G(dev))
5506 dev_priv->display.update_wm = i965_update_wm;
8f4695ed 5507 else if (IS_I9XX(dev)) {
e70236a8
JB
5508 dev_priv->display.update_wm = i9xx_update_wm;
5509 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
8f4695ed
AJ
5510 } else if (IS_I85X(dev)) {
5511 dev_priv->display.update_wm = i9xx_update_wm;
5512 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
e70236a8 5513 } else {
8f4695ed
AJ
5514 dev_priv->display.update_wm = i830_update_wm;
5515 if (IS_845G(dev))
e70236a8
JB
5516 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5517 else
5518 dev_priv->display.get_fifo_size = i830_get_fifo_size;
e70236a8
JB
5519 }
5520}
5521
79e53945
JB
5522void intel_modeset_init(struct drm_device *dev)
5523{
652c393a 5524 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
5525 int i;
5526
5527 drm_mode_config_init(dev);
5528
5529 dev->mode_config.min_width = 0;
5530 dev->mode_config.min_height = 0;
5531
5532 dev->mode_config.funcs = (void *)&intel_mode_funcs;
5533
e70236a8
JB
5534 intel_init_display(dev);
5535
79e53945
JB
5536 if (IS_I965G(dev)) {
5537 dev->mode_config.max_width = 8192;
5538 dev->mode_config.max_height = 8192;
5e4d6fa7
KP
5539 } else if (IS_I9XX(dev)) {
5540 dev->mode_config.max_width = 4096;
5541 dev->mode_config.max_height = 4096;
79e53945
JB
5542 } else {
5543 dev->mode_config.max_width = 2048;
5544 dev->mode_config.max_height = 2048;
5545 }
5546
5547 /* set memory base */
5548 if (IS_I9XX(dev))
5549 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
5550 else
5551 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
5552
5553 if (IS_MOBILE(dev) || IS_I9XX(dev))
a3524f1b 5554 dev_priv->num_pipe = 2;
79e53945 5555 else
a3524f1b 5556 dev_priv->num_pipe = 1;
28c97730 5557 DRM_DEBUG_KMS("%d display pipe%s available.\n",
a3524f1b 5558 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
79e53945 5559
a3524f1b 5560 for (i = 0; i < dev_priv->num_pipe; i++) {
79e53945
JB
5561 intel_crtc_init(dev, i);
5562 }
5563
5564 intel_setup_outputs(dev);
652c393a
JB
5565
5566 intel_init_clock_gating(dev);
5567
7648fa99 5568 if (IS_IRONLAKE_M(dev)) {
f97108d1 5569 ironlake_enable_drps(dev);
7648fa99
JB
5570 intel_init_emon(dev);
5571 }
f97108d1 5572
652c393a
JB
5573 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
5574 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
5575 (unsigned long)dev);
02e792fb
DV
5576
5577 intel_setup_overlay(dev);
79e53945
JB
5578}
5579
5580void intel_modeset_cleanup(struct drm_device *dev)
5581{
652c393a
JB
5582 struct drm_i915_private *dev_priv = dev->dev_private;
5583 struct drm_crtc *crtc;
5584 struct intel_crtc *intel_crtc;
5585
5586 mutex_lock(&dev->struct_mutex);
5587
eb1f8e4f 5588 drm_kms_helper_poll_fini(dev);
38651674
DA
5589 intel_fbdev_fini(dev);
5590
652c393a
JB
5591 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5592 /* Skip inactive CRTCs */
5593 if (!crtc->fb)
5594 continue;
5595
5596 intel_crtc = to_intel_crtc(crtc);
5597 intel_increase_pllclock(crtc, false);
5598 del_timer_sync(&intel_crtc->idle_timer);
5599 }
5600
652c393a
JB
5601 del_timer_sync(&dev_priv->idle_timer);
5602
e70236a8
JB
5603 if (dev_priv->display.disable_fbc)
5604 dev_priv->display.disable_fbc(dev);
5605
97f5ab66 5606 if (dev_priv->pwrctx) {
c1b5dea0
KH
5607 struct drm_i915_gem_object *obj_priv;
5608
23010e43 5609 obj_priv = to_intel_bo(dev_priv->pwrctx);
c1b5dea0
KH
5610 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
5611 I915_READ(PWRCTXA);
97f5ab66
JB
5612 i915_gem_object_unpin(dev_priv->pwrctx);
5613 drm_gem_object_unreference(dev_priv->pwrctx);
5614 }
5615
f97108d1
JB
5616 if (IS_IRONLAKE_M(dev))
5617 ironlake_disable_drps(dev);
5618
69341a5e
KH
5619 mutex_unlock(&dev->struct_mutex);
5620
79e53945
JB
5621 drm_mode_config_cleanup(dev);
5622}
5623
5624
f1c79df3
ZW
5625/*
5626 * Return which encoder is currently attached for connector.
5627 */
5628struct drm_encoder *intel_attached_encoder (struct drm_connector *connector)
79e53945 5629{
f1c79df3
ZW
5630 struct drm_mode_object *obj;
5631 struct drm_encoder *encoder;
5632 int i;
79e53945 5633
f1c79df3
ZW
5634 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
5635 if (connector->encoder_ids[i] == 0)
5636 break;
79e53945 5637
f1c79df3
ZW
5638 obj = drm_mode_object_find(connector->dev,
5639 connector->encoder_ids[i],
5640 DRM_MODE_OBJECT_ENCODER);
5641 if (!obj)
5642 continue;
5643
5644 encoder = obj_to_encoder(obj);
5645 return encoder;
5646 }
5647 return NULL;
79e53945 5648}
28d52043
DA
5649
5650/*
5651 * set vga decode state - true == enable VGA decode
5652 */
5653int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
5654{
5655 struct drm_i915_private *dev_priv = dev->dev_private;
5656 u16 gmch_ctrl;
5657
5658 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
5659 if (state)
5660 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
5661 else
5662 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
5663 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
5664 return 0;
5665}
This page took 0.499943 seconds and 5 git commands to generate.