drm/i915: assert panel is unlocked before writing transcoder timing regs
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
c1c7af60
JB
27#include <linux/module.h>
28#include <linux/input.h>
79e53945 29#include <linux/i2c.h>
7662c8bd 30#include <linux/kernel.h>
5a0e3ad6 31#include <linux/slab.h>
9cce37f4 32#include <linux/vgaarb.h>
79e53945
JB
33#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
e5510fac 37#include "i915_trace.h"
ab2c0672 38#include "drm_dp_helper.h"
79e53945
JB
39
40#include "drm_crtc_helper.h"
41
32f9d658
ZW
42#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
79e53945 44bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
7662c8bd 45static void intel_update_watermarks(struct drm_device *dev);
3dec0095 46static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 47static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945
JB
48
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
d4906093
ML
71typedef struct intel_limit intel_limit_t;
72struct intel_limit {
79e53945
JB
73 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
d4906093
ML
75 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
79e53945
JB
78
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
0c2e3952 100#define I8XX_P2_LVDS_FAST 7
79e53945
JB
101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
f2b115e6
AJ
107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
f3cade5c
KH
109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
f2b115e6
AJ
111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
79e53945
JB
114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
f2b115e6
AJ
116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
79e53945 118#define I9XX_M1_MIN 10
f3cade5c 119#define I9XX_M1_MAX 22
79e53945
JB
120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
f2b115e6
AJ
122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
79e53945
JB
127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
f2b115e6
AJ
131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
79e53945
JB
133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
044c7c41
ML
142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
a4fc5ed6
KP
220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
bad720ff 239/* Ironlake / Sandybridge */
2c07245f
ZW
240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
f2b115e6
AJ
243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
f2b115e6 247#define IRONLAKE_M1_MIN 12
a59e385e 248#define IRONLAKE_M1_MAX 22
f2b115e6
AJ
249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
f2b115e6 251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
2c07245f 252
b91ad0ec
ZW
253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
4547668a 327
2377b741
JB
328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
d4906093
ML
331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
79e53945 337
a4fc5ed6
KP
338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
5eb08b69 341static bool
f2b115e6
AJ
342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
a4fc5ed6 344
021357ac
CW
345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
8b99e68c
CW
348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
021357ac
CW
353}
354
e4b36699 355static const intel_limit_t intel_limits_i8xx_dvo = {
79e53945
JB
356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
d4906093 366 .find_pll = intel_find_best_PLL,
e4b36699
KP
367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
79e53945
JB
370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
d4906093 380 .find_pll = intel_find_best_PLL,
e4b36699
KP
381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
79e53945
JB
384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
d4906093 394 .find_pll = intel_find_best_PLL,
e4b36699
KP
395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
79e53945
JB
398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
d4906093 411 .find_pll = intel_find_best_PLL,
e4b36699
KP
412};
413
044c7c41 414 /* below parameter and function is for G4X Chipset Family*/
e4b36699 415static const intel_limit_t intel_limits_g4x_sdvo = {
044c7c41
ML
416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
d4906093 428 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
044c7c41
ML
432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
d4906093 444 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
044c7c41
ML
448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
d4906093 468 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
044c7c41
ML
472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
d4906093 492 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
a4fc5ed6
KP
496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
e4b36699
KP
516};
517
f2b115e6 518static const intel_limit_t intel_limits_pineview_sdvo = {
2177832f 519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
f2b115e6
AJ
520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
2177832f
SL
525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
6115707b 529 .find_pll = intel_find_best_PLL,
e4b36699
KP
530};
531
f2b115e6 532static const intel_limit_t intel_limits_pineview_lvds = {
2177832f 533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
f2b115e6
AJ
534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
2177832f 540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
f2b115e6 541 /* Pineview only supports single-channel mode. */
2177832f
SL
542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
6115707b 544 .find_pll = intel_find_best_PLL,
e4b36699
KP
545};
546
b91ad0ec 547static const intel_limit_t intel_limits_ironlake_dac = {
f2b115e6
AJ
548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
f2b115e6
AJ
552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
f2b115e6 556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
4547668a 559 .find_pll = intel_g4x_find_best_PLL,
e4b36699
KP
560};
561
b91ad0ec 562static const intel_limit_t intel_limits_ironlake_single_lvds = {
f2b115e6
AJ
563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
b91ad0ec
ZW
565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
f2b115e6
AJ
567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
f2b115e6 571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
b91ad0ec
ZW
572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
4547668a
ZY
619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
b91ad0ec
ZW
627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
4547668a
ZY
631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
b91ad0ec
ZW
635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
4547668a 642 .find_pll = intel_find_pll_ironlake_dp,
79e53945
JB
643};
644
1b894b59
CW
645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
646 int refclk)
2c07245f 647{
b91ad0ec
ZW
648 struct drm_device *dev = crtc->dev;
649 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 650 const intel_limit_t *limit;
b91ad0ec
ZW
651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
b91ad0ec
ZW
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
1b894b59 656 if (refclk == 100000)
b91ad0ec
ZW
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
1b894b59 661 if (refclk == 100000)
b91ad0ec
ZW
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
4547668a
ZY
667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
2c07245f 669 else
b91ad0ec 670 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
671
672 return limit;
673}
674
044c7c41
ML
675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
e4b36699 685 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41
ML
686 else
687 /* LVDS with dual channel */
e4b36699 688 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 691 limit = &intel_limits_g4x_hdmi;
044c7c41 692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 693 limit = &intel_limits_g4x_sdvo;
a4fc5ed6 694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
e4b36699 695 limit = &intel_limits_g4x_display_port;
044c7c41 696 } else /* The option is for other outputs */
e4b36699 697 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
698
699 return limit;
700}
701
1b894b59 702static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
bad720ff 707 if (HAS_PCH_SPLIT(dev))
1b894b59 708 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 709 else if (IS_G4X(dev)) {
044c7c41 710 limit = intel_g4x_limit(crtc);
f2b115e6 711 } else if (IS_PINEVIEW(dev)) {
2177832f 712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 713 limit = &intel_limits_pineview_lvds;
2177832f 714 else
f2b115e6 715 limit = &intel_limits_pineview_sdvo;
a6c45cf0
CW
716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 723 limit = &intel_limits_i8xx_lvds;
79e53945 724 else
e4b36699 725 limit = &intel_limits_i8xx_dvo;
79e53945
JB
726 }
727 return limit;
728}
729
f2b115e6
AJ
730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 732{
2177832f
SL
733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
f2b115e6
AJ
741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
2177832f
SL
743 return;
744 }
79e53945
JB
745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
79e53945
JB
751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
4ef69c7a 754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
79e53945 755{
4ef69c7a
CW
756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
759
760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
79e53945
JB
765}
766
7c04d1d9 767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
1b894b59
CW
773static bool intel_PLL_is_valid(struct drm_device *dev,
774 const intel_limit_t *limit,
775 const intel_clock_t *clock)
79e53945 776{
79e53945
JB
777 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
778 INTELPllInvalid ("p1 out of range\n");
779 if (clock->p < limit->p.min || limit->p.max < clock->p)
780 INTELPllInvalid ("p out of range\n");
781 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
782 INTELPllInvalid ("m2 out of range\n");
783 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
784 INTELPllInvalid ("m1 out of range\n");
f2b115e6 785 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
79e53945
JB
786 INTELPllInvalid ("m1 <= m2\n");
787 if (clock->m < limit->m.min || limit->m.max < clock->m)
788 INTELPllInvalid ("m out of range\n");
789 if (clock->n < limit->n.min || limit->n.max < clock->n)
790 INTELPllInvalid ("n out of range\n");
791 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
792 INTELPllInvalid ("vco out of range\n");
793 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
794 * connector, etc., rather than just a single range.
795 */
796 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
797 INTELPllInvalid ("dot out of range\n");
798
799 return true;
800}
801
d4906093
ML
802static bool
803intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
804 int target, int refclk, intel_clock_t *best_clock)
805
79e53945
JB
806{
807 struct drm_device *dev = crtc->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 intel_clock_t clock;
79e53945
JB
810 int err = target;
811
bc5e5718 812 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
832cc28d 813 (I915_READ(LVDS)) != 0) {
79e53945
JB
814 /*
815 * For LVDS, if the panel is on, just rely on its current
816 * settings for dual-channel. We haven't figured out how to
817 * reliably set up different single/dual channel state, if we
818 * even can.
819 */
820 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
821 LVDS_CLKB_POWER_UP)
822 clock.p2 = limit->p2.p2_fast;
823 else
824 clock.p2 = limit->p2.p2_slow;
825 } else {
826 if (target < limit->p2.dot_limit)
827 clock.p2 = limit->p2.p2_slow;
828 else
829 clock.p2 = limit->p2.p2_fast;
830 }
831
832 memset (best_clock, 0, sizeof (*best_clock));
833
42158660
ZY
834 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
835 clock.m1++) {
836 for (clock.m2 = limit->m2.min;
837 clock.m2 <= limit->m2.max; clock.m2++) {
f2b115e6
AJ
838 /* m1 is always 0 in Pineview */
839 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
42158660
ZY
840 break;
841 for (clock.n = limit->n.min;
842 clock.n <= limit->n.max; clock.n++) {
843 for (clock.p1 = limit->p1.min;
844 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
845 int this_err;
846
2177832f 847 intel_clock(dev, refclk, &clock);
1b894b59
CW
848 if (!intel_PLL_is_valid(dev, limit,
849 &clock))
79e53945
JB
850 continue;
851
852 this_err = abs(clock.dot - target);
853 if (this_err < err) {
854 *best_clock = clock;
855 err = this_err;
856 }
857 }
858 }
859 }
860 }
861
862 return (err != target);
863}
864
d4906093
ML
865static bool
866intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
867 int target, int refclk, intel_clock_t *best_clock)
868{
869 struct drm_device *dev = crtc->dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 intel_clock_t clock;
872 int max_n;
873 bool found;
6ba770dc
AJ
874 /* approximately equals target * 0.00585 */
875 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
876 found = false;
877
878 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4547668a
ZY
879 int lvds_reg;
880
c619eed4 881 if (HAS_PCH_SPLIT(dev))
4547668a
ZY
882 lvds_reg = PCH_LVDS;
883 else
884 lvds_reg = LVDS;
885 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
d4906093
ML
886 LVDS_CLKB_POWER_UP)
887 clock.p2 = limit->p2.p2_fast;
888 else
889 clock.p2 = limit->p2.p2_slow;
890 } else {
891 if (target < limit->p2.dot_limit)
892 clock.p2 = limit->p2.p2_slow;
893 else
894 clock.p2 = limit->p2.p2_fast;
895 }
896
897 memset(best_clock, 0, sizeof(*best_clock));
898 max_n = limit->n.max;
f77f13e2 899 /* based on hardware requirement, prefer smaller n to precision */
d4906093 900 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 901 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
902 for (clock.m1 = limit->m1.max;
903 clock.m1 >= limit->m1.min; clock.m1--) {
904 for (clock.m2 = limit->m2.max;
905 clock.m2 >= limit->m2.min; clock.m2--) {
906 for (clock.p1 = limit->p1.max;
907 clock.p1 >= limit->p1.min; clock.p1--) {
908 int this_err;
909
2177832f 910 intel_clock(dev, refclk, &clock);
1b894b59
CW
911 if (!intel_PLL_is_valid(dev, limit,
912 &clock))
d4906093 913 continue;
1b894b59
CW
914
915 this_err = abs(clock.dot - target);
d4906093
ML
916 if (this_err < err_most) {
917 *best_clock = clock;
918 err_most = this_err;
919 max_n = clock.n;
920 found = true;
921 }
922 }
923 }
924 }
925 }
2c07245f
ZW
926 return found;
927}
928
5eb08b69 929static bool
f2b115e6
AJ
930intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
931 int target, int refclk, intel_clock_t *best_clock)
5eb08b69
ZW
932{
933 struct drm_device *dev = crtc->dev;
934 intel_clock_t clock;
4547668a 935
5eb08b69
ZW
936 if (target < 200000) {
937 clock.n = 1;
938 clock.p1 = 2;
939 clock.p2 = 10;
940 clock.m1 = 12;
941 clock.m2 = 9;
942 } else {
943 clock.n = 2;
944 clock.p1 = 1;
945 clock.p2 = 10;
946 clock.m1 = 14;
947 clock.m2 = 8;
948 }
949 intel_clock(dev, refclk, &clock);
950 memcpy(best_clock, &clock, sizeof(intel_clock_t));
951 return true;
952}
953
a4fc5ed6
KP
954/* DisplayPort has only two frequencies, 162MHz and 270MHz */
955static bool
956intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
957 int target, int refclk, intel_clock_t *best_clock)
958{
5eddb70b
CW
959 intel_clock_t clock;
960 if (target < 200000) {
961 clock.p1 = 2;
962 clock.p2 = 10;
963 clock.n = 2;
964 clock.m1 = 23;
965 clock.m2 = 8;
966 } else {
967 clock.p1 = 1;
968 clock.p2 = 10;
969 clock.n = 1;
970 clock.m1 = 14;
971 clock.m2 = 2;
972 }
973 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
974 clock.p = (clock.p1 * clock.p2);
975 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
976 clock.vco = 0;
977 memcpy(best_clock, &clock, sizeof(intel_clock_t));
978 return true;
a4fc5ed6
KP
979}
980
9d0498a2
JB
981/**
982 * intel_wait_for_vblank - wait for vblank on a given pipe
983 * @dev: drm device
984 * @pipe: pipe to wait for
985 *
986 * Wait for vblank to occur on a given pipe. Needed for various bits of
987 * mode setting code.
988 */
989void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 990{
9d0498a2
JB
991 struct drm_i915_private *dev_priv = dev->dev_private;
992 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
993
300387c0
CW
994 /* Clear existing vblank status. Note this will clear any other
995 * sticky status fields as well.
996 *
997 * This races with i915_driver_irq_handler() with the result
998 * that either function could miss a vblank event. Here it is not
999 * fatal, as we will either wait upon the next vblank interrupt or
1000 * timeout. Generally speaking intel_wait_for_vblank() is only
1001 * called during modeset at which time the GPU should be idle and
1002 * should *not* be performing page flips and thus not waiting on
1003 * vblanks...
1004 * Currently, the result of us stealing a vblank from the irq
1005 * handler is that a single frame will be skipped during swapbuffers.
1006 */
1007 I915_WRITE(pipestat_reg,
1008 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1009
9d0498a2 1010 /* Wait for vblank interrupt bit to set */
481b6af3
CW
1011 if (wait_for(I915_READ(pipestat_reg) &
1012 PIPE_VBLANK_INTERRUPT_STATUS,
1013 50))
9d0498a2
JB
1014 DRM_DEBUG_KMS("vblank wait timed out\n");
1015}
1016
ab7ad7f6
KP
1017/*
1018 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
1019 * @dev: drm device
1020 * @pipe: pipe to wait for
1021 *
1022 * After disabling a pipe, we can't wait for vblank in the usual way,
1023 * spinning on the vblank interrupt status bit, since we won't actually
1024 * see an interrupt when the pipe is disabled.
1025 *
ab7ad7f6
KP
1026 * On Gen4 and above:
1027 * wait for the pipe register state bit to turn off
1028 *
1029 * Otherwise:
1030 * wait for the display line value to settle (it usually
1031 * ends up stopping at the start of the next frame).
58e10eb9 1032 *
9d0498a2 1033 */
58e10eb9 1034void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
1035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
ab7ad7f6
KP
1037
1038 if (INTEL_INFO(dev)->gen >= 4) {
58e10eb9 1039 int reg = PIPECONF(pipe);
ab7ad7f6
KP
1040
1041 /* Wait for the Pipe State to go off */
58e10eb9
CW
1042 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1043 100))
ab7ad7f6
KP
1044 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1045 } else {
1046 u32 last_line;
58e10eb9 1047 int reg = PIPEDSL(pipe);
ab7ad7f6
KP
1048 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1049
1050 /* Wait for the display line to settle */
1051 do {
58e10eb9 1052 last_line = I915_READ(reg) & DSL_LINEMASK;
ab7ad7f6 1053 mdelay(5);
58e10eb9 1054 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
ab7ad7f6
KP
1055 time_after(timeout, jiffies));
1056 if (time_after(jiffies, timeout))
1057 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1058 }
79e53945
JB
1059}
1060
b24e7179
JB
1061static const char *state_string(bool enabled)
1062{
1063 return enabled ? "on" : "off";
1064}
1065
1066/* Only for pre-ILK configs */
1067static void assert_pll(struct drm_i915_private *dev_priv,
1068 enum pipe pipe, bool state)
1069{
1070 int reg;
1071 u32 val;
1072 bool cur_state;
1073
1074 reg = DPLL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & DPLL_VCO_ENABLE);
1077 WARN(cur_state != state,
1078 "PLL state assertion failure (expected %s, current %s)\n",
1079 state_string(state), state_string(cur_state));
1080}
1081#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1082#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1083
ea0760cf
JB
1084static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1085 enum pipe pipe)
1086{
1087 int pp_reg, lvds_reg;
1088 u32 val;
1089 enum pipe panel_pipe = PIPE_A;
1090 bool locked = locked;
1091
1092 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1093 pp_reg = PCH_PP_CONTROL;
1094 lvds_reg = PCH_LVDS;
1095 } else {
1096 pp_reg = PP_CONTROL;
1097 lvds_reg = LVDS;
1098 }
1099
1100 val = I915_READ(pp_reg);
1101 if (!(val & PANEL_POWER_ON) ||
1102 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1103 locked = false;
1104
1105 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1106 panel_pipe = PIPE_B;
1107
1108 WARN(panel_pipe == pipe && locked,
1109 "panel assertion failure, pipe %c regs locked\n",
1110 pipe ? 'B' : 'A');
1111}
1112
63d7bbe9
JB
1113static void assert_pipe(struct drm_i915_private *dev_priv,
1114 enum pipe pipe, bool state)
b24e7179
JB
1115{
1116 int reg;
1117 u32 val;
63d7bbe9 1118 bool cur_state;
b24e7179
JB
1119
1120 reg = PIPECONF(pipe);
1121 val = I915_READ(reg);
63d7bbe9
JB
1122 cur_state = !!(val & PIPECONF_ENABLE);
1123 WARN(cur_state != state,
1124 "pipe %c assertion failure (expected %s, current %s)\n",
1125 pipe ? 'B' : 'A', state_string(state), state_string(cur_state));
b24e7179 1126}
63d7bbe9
JB
1127#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1128#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
b24e7179
JB
1129
1130static void assert_plane_enabled(struct drm_i915_private *dev_priv,
1131 enum plane plane)
1132{
1133 int reg;
1134 u32 val;
1135
1136 reg = DSPCNTR(plane);
1137 val = I915_READ(reg);
1138 WARN(!(val & DISPLAY_PLANE_ENABLE),
1139 "plane %c assertion failure, should be active but is disabled\n",
1140 plane ? 'B' : 'A');
1141}
1142
1143static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1144 enum pipe pipe)
1145{
1146 int reg, i;
1147 u32 val;
1148 int cur_pipe;
1149
1150 /* Need to check both planes against the pipe */
1151 for (i = 0; i < 2; i++) {
1152 reg = DSPCNTR(i);
1153 val = I915_READ(reg);
1154 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1155 DISPPLANE_SEL_PIPE_SHIFT;
1156 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1157 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1158 i, pipe ? 'B' : 'A');
1159 }
1160}
1161
92f2584a
JB
1162static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1163{
1164 u32 val;
1165 bool enabled;
1166
1167 val = I915_READ(PCH_DREF_CONTROL);
1168 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1169 DREF_SUPERSPREAD_SOURCE_MASK));
1170 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1171}
1172
1173static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1174 enum pipe pipe)
1175{
1176 int reg;
1177 u32 val;
1178 bool enabled;
1179
1180 reg = TRANSCONF(pipe);
1181 val = I915_READ(reg);
1182 enabled = !!(val & TRANS_ENABLE);
1183 WARN(enabled, "transcoder assertion failed, should be off on pipe %c but is still active\n", pipe ? 'B' :'A');
1184}
1185
63d7bbe9
JB
1186/**
1187 * intel_enable_pll - enable a PLL
1188 * @dev_priv: i915 private structure
1189 * @pipe: pipe PLL to enable
1190 *
1191 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1192 * make sure the PLL reg is writable first though, since the panel write
1193 * protect mechanism may be enabled.
1194 *
1195 * Note! This is for pre-ILK only.
1196 */
1197static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1198{
1199 int reg;
1200 u32 val;
1201
1202 /* No really, not for ILK+ */
1203 BUG_ON(dev_priv->info->gen >= 5);
1204
1205 /* PLL is protected by panel, make sure we can write it */
1206 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1207 assert_panel_unlocked(dev_priv, pipe);
1208
1209 reg = DPLL(pipe);
1210 val = I915_READ(reg);
1211 val |= DPLL_VCO_ENABLE;
1212
1213 /* We do this three times for luck */
1214 I915_WRITE(reg, val);
1215 POSTING_READ(reg);
1216 udelay(150); /* wait for warmup */
1217 I915_WRITE(reg, val);
1218 POSTING_READ(reg);
1219 udelay(150); /* wait for warmup */
1220 I915_WRITE(reg, val);
1221 POSTING_READ(reg);
1222 udelay(150); /* wait for warmup */
1223}
1224
1225/**
1226 * intel_disable_pll - disable a PLL
1227 * @dev_priv: i915 private structure
1228 * @pipe: pipe PLL to disable
1229 *
1230 * Disable the PLL for @pipe, making sure the pipe is off first.
1231 *
1232 * Note! This is for pre-ILK only.
1233 */
1234static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1235{
1236 int reg;
1237 u32 val;
1238
1239 /* Don't disable pipe A or pipe A PLLs if needed */
1240 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1241 return;
1242
1243 /* Make sure the pipe isn't still relying on us */
1244 assert_pipe_disabled(dev_priv, pipe);
1245
1246 reg = DPLL(pipe);
1247 val = I915_READ(reg);
1248 val &= ~DPLL_VCO_ENABLE;
1249 I915_WRITE(reg, val);
1250 POSTING_READ(reg);
1251}
1252
92f2584a
JB
1253/**
1254 * intel_enable_pch_pll - enable PCH PLL
1255 * @dev_priv: i915 private structure
1256 * @pipe: pipe PLL to enable
1257 *
1258 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1259 * drives the transcoder clock.
1260 */
1261static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1262 enum pipe pipe)
1263{
1264 int reg;
1265 u32 val;
1266
1267 /* PCH only available on ILK+ */
1268 BUG_ON(dev_priv->info->gen < 5);
1269
1270 /* PCH refclock must be enabled first */
1271 assert_pch_refclk_enabled(dev_priv);
1272
1273 reg = PCH_DPLL(pipe);
1274 val = I915_READ(reg);
1275 val |= DPLL_VCO_ENABLE;
1276 I915_WRITE(reg, val);
1277 POSTING_READ(reg);
1278 udelay(200);
1279}
1280
1281static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1282 enum pipe pipe)
1283{
1284 int reg;
1285 u32 val;
1286
1287 /* PCH only available on ILK+ */
1288 BUG_ON(dev_priv->info->gen < 5);
1289
1290 /* Make sure transcoder isn't still depending on us */
1291 assert_transcoder_disabled(dev_priv, pipe);
1292
1293 reg = PCH_DPLL(pipe);
1294 val = I915_READ(reg);
1295 val &= ~DPLL_VCO_ENABLE;
1296 I915_WRITE(reg, val);
1297 POSTING_READ(reg);
1298 udelay(200);
1299}
1300
b24e7179
JB
1301/**
1302 * intel_enable_pipe - enable a pipe, assertiing requirements
1303 * @dev_priv: i915 private structure
1304 * @pipe: pipe to enable
1305 *
1306 * Enable @pipe, making sure that various hardware specific requirements
1307 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1308 *
1309 * @pipe should be %PIPE_A or %PIPE_B.
1310 *
1311 * Will wait until the pipe is actually running (i.e. first vblank) before
1312 * returning.
1313 */
1314static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1315{
1316 int reg;
1317 u32 val;
1318
1319 /*
1320 * A pipe without a PLL won't actually be able to drive bits from
1321 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1322 * need the check.
1323 */
1324 if (!HAS_PCH_SPLIT(dev_priv->dev))
1325 assert_pll_enabled(dev_priv, pipe);
1326
1327 reg = PIPECONF(pipe);
1328 val = I915_READ(reg);
1329 val |= PIPECONF_ENABLE;
1330 I915_WRITE(reg, val);
1331 POSTING_READ(reg);
1332 intel_wait_for_vblank(dev_priv->dev, pipe);
1333}
1334
1335/**
1336 * intel_disable_pipe - disable a pipe, assertiing requirements
1337 * @dev_priv: i915 private structure
1338 * @pipe: pipe to disable
1339 *
1340 * Disable @pipe, making sure that various hardware specific requirements
1341 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1342 *
1343 * @pipe should be %PIPE_A or %PIPE_B.
1344 *
1345 * Will wait until the pipe has shut down before returning.
1346 */
1347static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1348 enum pipe pipe)
1349{
1350 int reg;
1351 u32 val;
1352
1353 /*
1354 * Make sure planes won't keep trying to pump pixels to us,
1355 * or we might hang the display.
1356 */
1357 assert_planes_disabled(dev_priv, pipe);
1358
1359 /* Don't disable pipe A or pipe A PLLs if needed */
1360 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1361 return;
1362
1363 reg = PIPECONF(pipe);
1364 val = I915_READ(reg);
1365 val &= ~PIPECONF_ENABLE;
1366 I915_WRITE(reg, val);
1367 POSTING_READ(reg);
1368 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1369}
1370
1371/**
1372 * intel_enable_plane - enable a display plane on a given pipe
1373 * @dev_priv: i915 private structure
1374 * @plane: plane to enable
1375 * @pipe: pipe being fed
1376 *
1377 * Enable @plane on @pipe, making sure that @pipe is running first.
1378 */
1379static void intel_enable_plane(struct drm_i915_private *dev_priv,
1380 enum plane plane, enum pipe pipe)
1381{
1382 int reg;
1383 u32 val;
1384
1385 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1386 assert_pipe_enabled(dev_priv, pipe);
1387
1388 reg = DSPCNTR(plane);
1389 val = I915_READ(reg);
1390 val |= DISPLAY_PLANE_ENABLE;
1391 I915_WRITE(reg, val);
1392 POSTING_READ(reg);
1393 intel_wait_for_vblank(dev_priv->dev, pipe);
1394}
1395
1396/*
1397 * Plane regs are double buffered, going from enabled->disabled needs a
1398 * trigger in order to latch. The display address reg provides this.
1399 */
1400static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1401 enum plane plane)
1402{
1403 u32 reg = DSPADDR(plane);
1404 I915_WRITE(reg, I915_READ(reg));
1405}
1406
1407/**
1408 * intel_disable_plane - disable a display plane
1409 * @dev_priv: i915 private structure
1410 * @plane: plane to disable
1411 * @pipe: pipe consuming the data
1412 *
1413 * Disable @plane; should be an independent operation.
1414 */
1415static void intel_disable_plane(struct drm_i915_private *dev_priv,
1416 enum plane plane, enum pipe pipe)
1417{
1418 int reg;
1419 u32 val;
1420
1421 reg = DSPCNTR(plane);
1422 val = I915_READ(reg);
1423 val &= ~DISPLAY_PLANE_ENABLE;
1424 I915_WRITE(reg, val);
1425 POSTING_READ(reg);
1426 intel_flush_display_plane(dev_priv, plane);
1427 intel_wait_for_vblank(dev_priv->dev, pipe);
1428}
1429
80824003
JB
1430static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1431{
1432 struct drm_device *dev = crtc->dev;
1433 struct drm_i915_private *dev_priv = dev->dev_private;
1434 struct drm_framebuffer *fb = crtc->fb;
1435 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1436 struct drm_i915_gem_object *obj = intel_fb->obj;
80824003
JB
1437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1438 int plane, i;
1439 u32 fbc_ctl, fbc_ctl2;
1440
bed4a673 1441 if (fb->pitch == dev_priv->cfb_pitch &&
05394f39 1442 obj->fence_reg == dev_priv->cfb_fence &&
bed4a673
CW
1443 intel_crtc->plane == dev_priv->cfb_plane &&
1444 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1445 return;
1446
1447 i8xx_disable_fbc(dev);
1448
80824003
JB
1449 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1450
1451 if (fb->pitch < dev_priv->cfb_pitch)
1452 dev_priv->cfb_pitch = fb->pitch;
1453
1454 /* FBC_CTL wants 64B units */
1455 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1456 dev_priv->cfb_fence = obj->fence_reg;
80824003
JB
1457 dev_priv->cfb_plane = intel_crtc->plane;
1458 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1459
1460 /* Clear old tags */
1461 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1462 I915_WRITE(FBC_TAG + (i * 4), 0);
1463
1464 /* Set it up... */
1465 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
05394f39 1466 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1467 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1468 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1469 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1470
1471 /* enable it... */
1472 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
ee25df2b 1473 if (IS_I945GM(dev))
49677901 1474 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
80824003
JB
1475 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1476 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
05394f39 1477 if (obj->tiling_mode != I915_TILING_NONE)
80824003
JB
1478 fbc_ctl |= dev_priv->cfb_fence;
1479 I915_WRITE(FBC_CONTROL, fbc_ctl);
1480
28c97730 1481 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
5eddb70b 1482 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
80824003
JB
1483}
1484
1485void i8xx_disable_fbc(struct drm_device *dev)
1486{
1487 struct drm_i915_private *dev_priv = dev->dev_private;
1488 u32 fbc_ctl;
1489
1490 /* Disable compression */
1491 fbc_ctl = I915_READ(FBC_CONTROL);
a5cad620
CW
1492 if ((fbc_ctl & FBC_CTL_EN) == 0)
1493 return;
1494
80824003
JB
1495 fbc_ctl &= ~FBC_CTL_EN;
1496 I915_WRITE(FBC_CONTROL, fbc_ctl);
1497
1498 /* Wait for compressing bit to clear */
481b6af3 1499 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
913d8d11
CW
1500 DRM_DEBUG_KMS("FBC idle timed out\n");
1501 return;
9517a92f 1502 }
80824003 1503
28c97730 1504 DRM_DEBUG_KMS("disabled FBC\n");
80824003
JB
1505}
1506
ee5382ae 1507static bool i8xx_fbc_enabled(struct drm_device *dev)
80824003 1508{
80824003
JB
1509 struct drm_i915_private *dev_priv = dev->dev_private;
1510
1511 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1512}
1513
74dff282
JB
1514static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1515{
1516 struct drm_device *dev = crtc->dev;
1517 struct drm_i915_private *dev_priv = dev->dev_private;
1518 struct drm_framebuffer *fb = crtc->fb;
1519 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1520 struct drm_i915_gem_object *obj = intel_fb->obj;
74dff282 1521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1522 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
74dff282
JB
1523 unsigned long stall_watermark = 200;
1524 u32 dpfc_ctl;
1525
bed4a673
CW
1526 dpfc_ctl = I915_READ(DPFC_CONTROL);
1527 if (dpfc_ctl & DPFC_CTL_EN) {
1528 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1529 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673
CW
1530 dev_priv->cfb_plane == intel_crtc->plane &&
1531 dev_priv->cfb_y == crtc->y)
1532 return;
1533
1534 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1535 POSTING_READ(DPFC_CONTROL);
1536 intel_wait_for_vblank(dev, intel_crtc->pipe);
1537 }
1538
74dff282 1539 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1540 dev_priv->cfb_fence = obj->fence_reg;
74dff282 1541 dev_priv->cfb_plane = intel_crtc->plane;
bed4a673 1542 dev_priv->cfb_y = crtc->y;
74dff282
JB
1543
1544 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
05394f39 1545 if (obj->tiling_mode != I915_TILING_NONE) {
74dff282
JB
1546 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1547 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1548 } else {
1549 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1550 }
1551
74dff282
JB
1552 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1553 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1554 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1555 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1556
1557 /* enable it... */
1558 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1559
28c97730 1560 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
74dff282
JB
1561}
1562
1563void g4x_disable_fbc(struct drm_device *dev)
1564{
1565 struct drm_i915_private *dev_priv = dev->dev_private;
1566 u32 dpfc_ctl;
1567
1568 /* Disable compression */
1569 dpfc_ctl = I915_READ(DPFC_CONTROL);
bed4a673
CW
1570 if (dpfc_ctl & DPFC_CTL_EN) {
1571 dpfc_ctl &= ~DPFC_CTL_EN;
1572 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
74dff282 1573
bed4a673
CW
1574 DRM_DEBUG_KMS("disabled FBC\n");
1575 }
74dff282
JB
1576}
1577
ee5382ae 1578static bool g4x_fbc_enabled(struct drm_device *dev)
74dff282 1579{
74dff282
JB
1580 struct drm_i915_private *dev_priv = dev->dev_private;
1581
1582 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1583}
1584
b52eb4dc
ZY
1585static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1586{
1587 struct drm_device *dev = crtc->dev;
1588 struct drm_i915_private *dev_priv = dev->dev_private;
1589 struct drm_framebuffer *fb = crtc->fb;
1590 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 1591 struct drm_i915_gem_object *obj = intel_fb->obj;
b52eb4dc 1592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5eddb70b 1593 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
b52eb4dc
ZY
1594 unsigned long stall_watermark = 200;
1595 u32 dpfc_ctl;
1596
bed4a673
CW
1597 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1598 if (dpfc_ctl & DPFC_CTL_EN) {
1599 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
05394f39 1600 dev_priv->cfb_fence == obj->fence_reg &&
bed4a673 1601 dev_priv->cfb_plane == intel_crtc->plane &&
05394f39 1602 dev_priv->cfb_offset == obj->gtt_offset &&
bed4a673
CW
1603 dev_priv->cfb_y == crtc->y)
1604 return;
1605
1606 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1607 POSTING_READ(ILK_DPFC_CONTROL);
1608 intel_wait_for_vblank(dev, intel_crtc->pipe);
1609 }
1610
b52eb4dc 1611 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
05394f39 1612 dev_priv->cfb_fence = obj->fence_reg;
b52eb4dc 1613 dev_priv->cfb_plane = intel_crtc->plane;
05394f39 1614 dev_priv->cfb_offset = obj->gtt_offset;
bed4a673 1615 dev_priv->cfb_y = crtc->y;
b52eb4dc 1616
b52eb4dc
ZY
1617 dpfc_ctl &= DPFC_RESERVED;
1618 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
05394f39 1619 if (obj->tiling_mode != I915_TILING_NONE) {
b52eb4dc
ZY
1620 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1621 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1622 } else {
1623 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1624 }
1625
b52eb4dc
ZY
1626 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1627 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1628 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1629 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
05394f39 1630 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
b52eb4dc 1631 /* enable it... */
bed4a673 1632 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
b52eb4dc 1633
9c04f015
YL
1634 if (IS_GEN6(dev)) {
1635 I915_WRITE(SNB_DPFC_CTL_SA,
1636 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1637 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
1638 }
1639
b52eb4dc
ZY
1640 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1641}
1642
1643void ironlake_disable_fbc(struct drm_device *dev)
1644{
1645 struct drm_i915_private *dev_priv = dev->dev_private;
1646 u32 dpfc_ctl;
1647
1648 /* Disable compression */
1649 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
bed4a673
CW
1650 if (dpfc_ctl & DPFC_CTL_EN) {
1651 dpfc_ctl &= ~DPFC_CTL_EN;
1652 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
b52eb4dc 1653
bed4a673
CW
1654 DRM_DEBUG_KMS("disabled FBC\n");
1655 }
b52eb4dc
ZY
1656}
1657
1658static bool ironlake_fbc_enabled(struct drm_device *dev)
1659{
1660 struct drm_i915_private *dev_priv = dev->dev_private;
1661
1662 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1663}
1664
ee5382ae
AJ
1665bool intel_fbc_enabled(struct drm_device *dev)
1666{
1667 struct drm_i915_private *dev_priv = dev->dev_private;
1668
1669 if (!dev_priv->display.fbc_enabled)
1670 return false;
1671
1672 return dev_priv->display.fbc_enabled(dev);
1673}
1674
1675void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1676{
1677 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1678
1679 if (!dev_priv->display.enable_fbc)
1680 return;
1681
1682 dev_priv->display.enable_fbc(crtc, interval);
1683}
1684
1685void intel_disable_fbc(struct drm_device *dev)
1686{
1687 struct drm_i915_private *dev_priv = dev->dev_private;
1688
1689 if (!dev_priv->display.disable_fbc)
1690 return;
1691
1692 dev_priv->display.disable_fbc(dev);
1693}
1694
80824003
JB
1695/**
1696 * intel_update_fbc - enable/disable FBC as needed
bed4a673 1697 * @dev: the drm_device
80824003
JB
1698 *
1699 * Set up the framebuffer compression hardware at mode set time. We
1700 * enable it if possible:
1701 * - plane A only (on pre-965)
1702 * - no pixel mulitply/line duplication
1703 * - no alpha buffer discard
1704 * - no dual wide
1705 * - framebuffer <= 2048 in width, 1536 in height
1706 *
1707 * We can't assume that any compression will take place (worst case),
1708 * so the compressed buffer has to be the same size as the uncompressed
1709 * one. It also must reside (along with the line length buffer) in
1710 * stolen memory.
1711 *
1712 * We need to enable/disable FBC on a global basis.
1713 */
bed4a673 1714static void intel_update_fbc(struct drm_device *dev)
80824003 1715{
80824003 1716 struct drm_i915_private *dev_priv = dev->dev_private;
bed4a673
CW
1717 struct drm_crtc *crtc = NULL, *tmp_crtc;
1718 struct intel_crtc *intel_crtc;
1719 struct drm_framebuffer *fb;
80824003 1720 struct intel_framebuffer *intel_fb;
05394f39 1721 struct drm_i915_gem_object *obj;
9c928d16
JB
1722
1723 DRM_DEBUG_KMS("\n");
80824003
JB
1724
1725 if (!i915_powersave)
1726 return;
1727
ee5382ae 1728 if (!I915_HAS_FBC(dev))
e70236a8
JB
1729 return;
1730
80824003
JB
1731 /*
1732 * If FBC is already on, we just have to verify that we can
1733 * keep it that way...
1734 * Need to disable if:
9c928d16 1735 * - more than one pipe is active
80824003
JB
1736 * - changing FBC params (stride, fence, mode)
1737 * - new fb is too large to fit in compressed buffer
1738 * - going to an unsupported config (interlace, pixel multiply, etc.)
1739 */
9c928d16 1740 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
bed4a673
CW
1741 if (tmp_crtc->enabled) {
1742 if (crtc) {
1743 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1744 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1745 goto out_disable;
1746 }
1747 crtc = tmp_crtc;
1748 }
9c928d16 1749 }
bed4a673
CW
1750
1751 if (!crtc || crtc->fb == NULL) {
1752 DRM_DEBUG_KMS("no output, disabling\n");
1753 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
9c928d16
JB
1754 goto out_disable;
1755 }
bed4a673
CW
1756
1757 intel_crtc = to_intel_crtc(crtc);
1758 fb = crtc->fb;
1759 intel_fb = to_intel_framebuffer(fb);
05394f39 1760 obj = intel_fb->obj;
bed4a673 1761
05394f39 1762 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
28c97730 1763 DRM_DEBUG_KMS("framebuffer too large, disabling "
5eddb70b 1764 "compression\n");
b5e50c3f 1765 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
80824003
JB
1766 goto out_disable;
1767 }
bed4a673
CW
1768 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1769 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
28c97730 1770 DRM_DEBUG_KMS("mode incompatible with compression, "
5eddb70b 1771 "disabling\n");
b5e50c3f 1772 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
80824003
JB
1773 goto out_disable;
1774 }
bed4a673
CW
1775 if ((crtc->mode.hdisplay > 2048) ||
1776 (crtc->mode.vdisplay > 1536)) {
28c97730 1777 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
b5e50c3f 1778 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
80824003
JB
1779 goto out_disable;
1780 }
bed4a673 1781 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
28c97730 1782 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
b5e50c3f 1783 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
80824003
JB
1784 goto out_disable;
1785 }
05394f39 1786 if (obj->tiling_mode != I915_TILING_X) {
28c97730 1787 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
b5e50c3f 1788 dev_priv->no_fbc_reason = FBC_NOT_TILED;
80824003
JB
1789 goto out_disable;
1790 }
1791
c924b934
JW
1792 /* If the kernel debugger is active, always disable compression */
1793 if (in_dbg_master())
1794 goto out_disable;
1795
bed4a673 1796 intel_enable_fbc(crtc, 500);
80824003
JB
1797 return;
1798
1799out_disable:
80824003 1800 /* Multiple disables should be harmless */
a939406f
CW
1801 if (intel_fbc_enabled(dev)) {
1802 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
ee5382ae 1803 intel_disable_fbc(dev);
a939406f 1804 }
80824003
JB
1805}
1806
127bd2ac 1807int
48b956c5 1808intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1809 struct drm_i915_gem_object *obj,
919926ae 1810 struct intel_ring_buffer *pipelined)
6b95a207 1811{
6b95a207
KH
1812 u32 alignment;
1813 int ret;
1814
05394f39 1815 switch (obj->tiling_mode) {
6b95a207 1816 case I915_TILING_NONE:
534843da
CW
1817 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1818 alignment = 128 * 1024;
a6c45cf0 1819 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1820 alignment = 4 * 1024;
1821 else
1822 alignment = 64 * 1024;
6b95a207
KH
1823 break;
1824 case I915_TILING_X:
1825 /* pin() will align the object as required by fence */
1826 alignment = 0;
1827 break;
1828 case I915_TILING_Y:
1829 /* FIXME: Is this true? */
1830 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1831 return -EINVAL;
1832 default:
1833 BUG();
1834 }
1835
75e9e915 1836 ret = i915_gem_object_pin(obj, alignment, true);
48b956c5 1837 if (ret)
6b95a207
KH
1838 return ret;
1839
48b956c5
CW
1840 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
1841 if (ret)
1842 goto err_unpin;
7213342d 1843
6b95a207
KH
1844 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1845 * fence, whereas 965+ only requires a fence if using
1846 * framebuffer compression. For simplicity, we always install
1847 * a fence as the cost is not that onerous.
1848 */
05394f39 1849 if (obj->tiling_mode != I915_TILING_NONE) {
d9e86c0e 1850 ret = i915_gem_object_get_fence(obj, pipelined, false);
48b956c5
CW
1851 if (ret)
1852 goto err_unpin;
6b95a207
KH
1853 }
1854
1855 return 0;
48b956c5
CW
1856
1857err_unpin:
1858 i915_gem_object_unpin(obj);
1859 return ret;
6b95a207
KH
1860}
1861
81255565
JB
1862/* Assume fb object is pinned & idle & fenced and just update base pointers */
1863static int
1864intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
21c74a8e 1865 int x, int y, enum mode_set_atomic state)
81255565
JB
1866{
1867 struct drm_device *dev = crtc->dev;
1868 struct drm_i915_private *dev_priv = dev->dev_private;
1869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1870 struct intel_framebuffer *intel_fb;
05394f39 1871 struct drm_i915_gem_object *obj;
81255565
JB
1872 int plane = intel_crtc->plane;
1873 unsigned long Start, Offset;
81255565 1874 u32 dspcntr;
5eddb70b 1875 u32 reg;
81255565
JB
1876
1877 switch (plane) {
1878 case 0:
1879 case 1:
1880 break;
1881 default:
1882 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1883 return -EINVAL;
1884 }
1885
1886 intel_fb = to_intel_framebuffer(fb);
1887 obj = intel_fb->obj;
81255565 1888
5eddb70b
CW
1889 reg = DSPCNTR(plane);
1890 dspcntr = I915_READ(reg);
81255565
JB
1891 /* Mask out pixel format bits in case we change it */
1892 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1893 switch (fb->bits_per_pixel) {
1894 case 8:
1895 dspcntr |= DISPPLANE_8BPP;
1896 break;
1897 case 16:
1898 if (fb->depth == 15)
1899 dspcntr |= DISPPLANE_15_16BPP;
1900 else
1901 dspcntr |= DISPPLANE_16BPP;
1902 break;
1903 case 24:
1904 case 32:
1905 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1906 break;
1907 default:
1908 DRM_ERROR("Unknown color depth\n");
1909 return -EINVAL;
1910 }
a6c45cf0 1911 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 1912 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
1913 dspcntr |= DISPPLANE_TILED;
1914 else
1915 dspcntr &= ~DISPPLANE_TILED;
1916 }
1917
4e6cfefc 1918 if (HAS_PCH_SPLIT(dev))
81255565
JB
1919 /* must disable */
1920 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1921
5eddb70b 1922 I915_WRITE(reg, dspcntr);
81255565 1923
05394f39 1924 Start = obj->gtt_offset;
81255565
JB
1925 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1926
4e6cfefc
CW
1927 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1928 Start, Offset, x, y, fb->pitch);
5eddb70b 1929 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
a6c45cf0 1930 if (INTEL_INFO(dev)->gen >= 4) {
5eddb70b
CW
1931 I915_WRITE(DSPSURF(plane), Start);
1932 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1933 I915_WRITE(DSPADDR(plane), Offset);
1934 } else
1935 I915_WRITE(DSPADDR(plane), Start + Offset);
1936 POSTING_READ(reg);
81255565 1937
bed4a673 1938 intel_update_fbc(dev);
3dec0095 1939 intel_increase_pllclock(crtc);
81255565
JB
1940
1941 return 0;
1942}
1943
5c3b82e2 1944static int
3c4fdcfb
KH
1945intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1946 struct drm_framebuffer *old_fb)
79e53945
JB
1947{
1948 struct drm_device *dev = crtc->dev;
79e53945
JB
1949 struct drm_i915_master_private *master_priv;
1950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5c3b82e2 1951 int ret;
79e53945
JB
1952
1953 /* no fb bound */
1954 if (!crtc->fb) {
28c97730 1955 DRM_DEBUG_KMS("No FB bound\n");
5c3b82e2
CW
1956 return 0;
1957 }
1958
265db958 1959 switch (intel_crtc->plane) {
5c3b82e2
CW
1960 case 0:
1961 case 1:
1962 break;
1963 default:
5c3b82e2 1964 return -EINVAL;
79e53945
JB
1965 }
1966
5c3b82e2 1967 mutex_lock(&dev->struct_mutex);
265db958
CW
1968 ret = intel_pin_and_fence_fb_obj(dev,
1969 to_intel_framebuffer(crtc->fb)->obj,
919926ae 1970 NULL);
5c3b82e2
CW
1971 if (ret != 0) {
1972 mutex_unlock(&dev->struct_mutex);
1973 return ret;
1974 }
79e53945 1975
265db958 1976 if (old_fb) {
e6c3a2a6 1977 struct drm_i915_private *dev_priv = dev->dev_private;
05394f39 1978 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
265db958 1979
e6c3a2a6 1980 wait_event(dev_priv->pending_flip_queue,
05394f39 1981 atomic_read(&obj->pending_flip) == 0);
85345517
CW
1982
1983 /* Big Hammer, we also need to ensure that any pending
1984 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
1985 * current scanout is retired before unpinning the old
1986 * framebuffer.
1987 */
05394f39 1988 ret = i915_gem_object_flush_gpu(obj, false);
85345517
CW
1989 if (ret) {
1990 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
1991 mutex_unlock(&dev->struct_mutex);
1992 return ret;
1993 }
265db958
CW
1994 }
1995
21c74a8e
JW
1996 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
1997 LEAVE_ATOMIC_MODE_SET);
4e6cfefc 1998 if (ret) {
265db958 1999 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
5c3b82e2 2000 mutex_unlock(&dev->struct_mutex);
4e6cfefc 2001 return ret;
79e53945 2002 }
3c4fdcfb 2003
b7f1de28
CW
2004 if (old_fb) {
2005 intel_wait_for_vblank(dev, intel_crtc->pipe);
265db958 2006 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
b7f1de28 2007 }
652c393a 2008
5c3b82e2 2009 mutex_unlock(&dev->struct_mutex);
79e53945
JB
2010
2011 if (!dev->primary->master)
5c3b82e2 2012 return 0;
79e53945
JB
2013
2014 master_priv = dev->primary->master->driver_priv;
2015 if (!master_priv->sarea_priv)
5c3b82e2 2016 return 0;
79e53945 2017
265db958 2018 if (intel_crtc->pipe) {
79e53945
JB
2019 master_priv->sarea_priv->pipeB_x = x;
2020 master_priv->sarea_priv->pipeB_y = y;
5c3b82e2
CW
2021 } else {
2022 master_priv->sarea_priv->pipeA_x = x;
2023 master_priv->sarea_priv->pipeA_y = y;
79e53945 2024 }
5c3b82e2
CW
2025
2026 return 0;
79e53945
JB
2027}
2028
5eddb70b 2029static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
32f9d658
ZW
2030{
2031 struct drm_device *dev = crtc->dev;
2032 struct drm_i915_private *dev_priv = dev->dev_private;
2033 u32 dpa_ctl;
2034
28c97730 2035 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
32f9d658
ZW
2036 dpa_ctl = I915_READ(DP_A);
2037 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2038
2039 if (clock < 200000) {
2040 u32 temp;
2041 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2042 /* workaround for 160Mhz:
2043 1) program 0x4600c bits 15:0 = 0x8124
2044 2) program 0x46010 bit 0 = 1
2045 3) program 0x46034 bit 24 = 1
2046 4) program 0x64000 bit 14 = 1
2047 */
2048 temp = I915_READ(0x4600c);
2049 temp &= 0xffff0000;
2050 I915_WRITE(0x4600c, temp | 0x8124);
2051
2052 temp = I915_READ(0x46010);
2053 I915_WRITE(0x46010, temp | 1);
2054
2055 temp = I915_READ(0x46034);
2056 I915_WRITE(0x46034, temp | (1 << 24));
2057 } else {
2058 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2059 }
2060 I915_WRITE(DP_A, dpa_ctl);
2061
5eddb70b 2062 POSTING_READ(DP_A);
32f9d658
ZW
2063 udelay(500);
2064}
2065
5e84e1a4
ZW
2066static void intel_fdi_normal_train(struct drm_crtc *crtc)
2067{
2068 struct drm_device *dev = crtc->dev;
2069 struct drm_i915_private *dev_priv = dev->dev_private;
2070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2071 int pipe = intel_crtc->pipe;
2072 u32 reg, temp;
2073
2074 /* enable normal train */
2075 reg = FDI_TX_CTL(pipe);
2076 temp = I915_READ(reg);
2077 temp &= ~FDI_LINK_TRAIN_NONE;
2078 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2079 I915_WRITE(reg, temp);
2080
2081 reg = FDI_RX_CTL(pipe);
2082 temp = I915_READ(reg);
2083 if (HAS_PCH_CPT(dev)) {
2084 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2085 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2086 } else {
2087 temp &= ~FDI_LINK_TRAIN_NONE;
2088 temp |= FDI_LINK_TRAIN_NONE;
2089 }
2090 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2091
2092 /* wait one idle pattern time */
2093 POSTING_READ(reg);
2094 udelay(1000);
2095}
2096
8db9d77b
ZW
2097/* The FDI link training functions for ILK/Ibexpeak. */
2098static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2099{
2100 struct drm_device *dev = crtc->dev;
2101 struct drm_i915_private *dev_priv = dev->dev_private;
2102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2103 int pipe = intel_crtc->pipe;
5eddb70b 2104 u32 reg, temp, tries;
8db9d77b 2105
e1a44743
AJ
2106 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2107 for train result */
5eddb70b
CW
2108 reg = FDI_RX_IMR(pipe);
2109 temp = I915_READ(reg);
e1a44743
AJ
2110 temp &= ~FDI_RX_SYMBOL_LOCK;
2111 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2112 I915_WRITE(reg, temp);
2113 I915_READ(reg);
e1a44743
AJ
2114 udelay(150);
2115
8db9d77b 2116 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2117 reg = FDI_TX_CTL(pipe);
2118 temp = I915_READ(reg);
77ffb597
AJ
2119 temp &= ~(7 << 19);
2120 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
2121 temp &= ~FDI_LINK_TRAIN_NONE;
2122 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2123 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2124
5eddb70b
CW
2125 reg = FDI_RX_CTL(pipe);
2126 temp = I915_READ(reg);
8db9d77b
ZW
2127 temp &= ~FDI_LINK_TRAIN_NONE;
2128 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2129 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2130
2131 POSTING_READ(reg);
8db9d77b
ZW
2132 udelay(150);
2133
5b2adf89
JB
2134 /* Ironlake workaround, enable clock pointer after FDI enable*/
2135 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_ENABLE);
2136
5eddb70b 2137 reg = FDI_RX_IIR(pipe);
e1a44743 2138 for (tries = 0; tries < 5; tries++) {
5eddb70b 2139 temp = I915_READ(reg);
8db9d77b
ZW
2140 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2141
2142 if ((temp & FDI_RX_BIT_LOCK)) {
2143 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2144 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2145 break;
2146 }
8db9d77b 2147 }
e1a44743 2148 if (tries == 5)
5eddb70b 2149 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2150
2151 /* Train 2 */
5eddb70b
CW
2152 reg = FDI_TX_CTL(pipe);
2153 temp = I915_READ(reg);
8db9d77b
ZW
2154 temp &= ~FDI_LINK_TRAIN_NONE;
2155 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2156 I915_WRITE(reg, temp);
8db9d77b 2157
5eddb70b
CW
2158 reg = FDI_RX_CTL(pipe);
2159 temp = I915_READ(reg);
8db9d77b
ZW
2160 temp &= ~FDI_LINK_TRAIN_NONE;
2161 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2162 I915_WRITE(reg, temp);
8db9d77b 2163
5eddb70b
CW
2164 POSTING_READ(reg);
2165 udelay(150);
8db9d77b 2166
5eddb70b 2167 reg = FDI_RX_IIR(pipe);
e1a44743 2168 for (tries = 0; tries < 5; tries++) {
5eddb70b 2169 temp = I915_READ(reg);
8db9d77b
ZW
2170 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2171
2172 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2173 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2174 DRM_DEBUG_KMS("FDI train 2 done.\n");
2175 break;
2176 }
8db9d77b 2177 }
e1a44743 2178 if (tries == 5)
5eddb70b 2179 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2180
2181 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2182
8db9d77b
ZW
2183}
2184
5eddb70b 2185static const int const snb_b_fdi_train_param [] = {
8db9d77b
ZW
2186 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2187 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2188 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2189 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2190};
2191
2192/* The FDI link training functions for SNB/Cougarpoint. */
2193static void gen6_fdi_link_train(struct drm_crtc *crtc)
2194{
2195 struct drm_device *dev = crtc->dev;
2196 struct drm_i915_private *dev_priv = dev->dev_private;
2197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2198 int pipe = intel_crtc->pipe;
5eddb70b 2199 u32 reg, temp, i;
8db9d77b 2200
e1a44743
AJ
2201 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2202 for train result */
5eddb70b
CW
2203 reg = FDI_RX_IMR(pipe);
2204 temp = I915_READ(reg);
e1a44743
AJ
2205 temp &= ~FDI_RX_SYMBOL_LOCK;
2206 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2207 I915_WRITE(reg, temp);
2208
2209 POSTING_READ(reg);
e1a44743
AJ
2210 udelay(150);
2211
8db9d77b 2212 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2213 reg = FDI_TX_CTL(pipe);
2214 temp = I915_READ(reg);
77ffb597
AJ
2215 temp &= ~(7 << 19);
2216 temp |= (intel_crtc->fdi_lanes - 1) << 19;
8db9d77b
ZW
2217 temp &= ~FDI_LINK_TRAIN_NONE;
2218 temp |= FDI_LINK_TRAIN_PATTERN_1;
2219 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2220 /* SNB-B */
2221 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2222 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2223
5eddb70b
CW
2224 reg = FDI_RX_CTL(pipe);
2225 temp = I915_READ(reg);
8db9d77b
ZW
2226 if (HAS_PCH_CPT(dev)) {
2227 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2228 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2229 } else {
2230 temp &= ~FDI_LINK_TRAIN_NONE;
2231 temp |= FDI_LINK_TRAIN_PATTERN_1;
2232 }
5eddb70b
CW
2233 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2234
2235 POSTING_READ(reg);
8db9d77b
ZW
2236 udelay(150);
2237
8db9d77b 2238 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
2239 reg = FDI_TX_CTL(pipe);
2240 temp = I915_READ(reg);
8db9d77b
ZW
2241 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2242 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2243 I915_WRITE(reg, temp);
2244
2245 POSTING_READ(reg);
8db9d77b
ZW
2246 udelay(500);
2247
5eddb70b
CW
2248 reg = FDI_RX_IIR(pipe);
2249 temp = I915_READ(reg);
8db9d77b
ZW
2250 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2251
2252 if (temp & FDI_RX_BIT_LOCK) {
5eddb70b 2253 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2254 DRM_DEBUG_KMS("FDI train 1 done.\n");
2255 break;
2256 }
2257 }
2258 if (i == 4)
5eddb70b 2259 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2260
2261 /* Train 2 */
5eddb70b
CW
2262 reg = FDI_TX_CTL(pipe);
2263 temp = I915_READ(reg);
8db9d77b
ZW
2264 temp &= ~FDI_LINK_TRAIN_NONE;
2265 temp |= FDI_LINK_TRAIN_PATTERN_2;
2266 if (IS_GEN6(dev)) {
2267 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2268 /* SNB-B */
2269 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2270 }
5eddb70b 2271 I915_WRITE(reg, temp);
8db9d77b 2272
5eddb70b
CW
2273 reg = FDI_RX_CTL(pipe);
2274 temp = I915_READ(reg);
8db9d77b
ZW
2275 if (HAS_PCH_CPT(dev)) {
2276 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2277 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2278 } else {
2279 temp &= ~FDI_LINK_TRAIN_NONE;
2280 temp |= FDI_LINK_TRAIN_PATTERN_2;
2281 }
5eddb70b
CW
2282 I915_WRITE(reg, temp);
2283
2284 POSTING_READ(reg);
8db9d77b
ZW
2285 udelay(150);
2286
2287 for (i = 0; i < 4; i++ ) {
5eddb70b
CW
2288 reg = FDI_TX_CTL(pipe);
2289 temp = I915_READ(reg);
8db9d77b
ZW
2290 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2291 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2292 I915_WRITE(reg, temp);
2293
2294 POSTING_READ(reg);
8db9d77b
ZW
2295 udelay(500);
2296
5eddb70b
CW
2297 reg = FDI_RX_IIR(pipe);
2298 temp = I915_READ(reg);
8db9d77b
ZW
2299 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2300
2301 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2302 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2303 DRM_DEBUG_KMS("FDI train 2 done.\n");
2304 break;
2305 }
2306 }
2307 if (i == 4)
5eddb70b 2308 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2309
2310 DRM_DEBUG_KMS("FDI train done.\n");
2311}
2312
0e23b99d 2313static void ironlake_fdi_enable(struct drm_crtc *crtc)
2c07245f
ZW
2314{
2315 struct drm_device *dev = crtc->dev;
2316 struct drm_i915_private *dev_priv = dev->dev_private;
2317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2318 int pipe = intel_crtc->pipe;
5eddb70b 2319 u32 reg, temp;
79e53945 2320
c64e311e 2321 /* Write the TU size bits so error detection works */
5eddb70b
CW
2322 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2323 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
c64e311e 2324
c98e9dcf 2325 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2326 reg = FDI_RX_CTL(pipe);
2327 temp = I915_READ(reg);
2328 temp &= ~((0x7 << 19) | (0x7 << 16));
c98e9dcf 2329 temp |= (intel_crtc->fdi_lanes - 1) << 19;
5eddb70b
CW
2330 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2331 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2332
2333 POSTING_READ(reg);
c98e9dcf
JB
2334 udelay(200);
2335
2336 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2337 temp = I915_READ(reg);
2338 I915_WRITE(reg, temp | FDI_PCDCLK);
2339
2340 POSTING_READ(reg);
c98e9dcf
JB
2341 udelay(200);
2342
2343 /* Enable CPU FDI TX PLL, always on for Ironlake */
5eddb70b
CW
2344 reg = FDI_TX_CTL(pipe);
2345 temp = I915_READ(reg);
c98e9dcf 2346 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
5eddb70b
CW
2347 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2348
2349 POSTING_READ(reg);
c98e9dcf 2350 udelay(100);
6be4a607 2351 }
0e23b99d
JB
2352}
2353
6b383a7f
CW
2354/*
2355 * When we disable a pipe, we need to clear any pending scanline wait events
2356 * to avoid hanging the ring, which we assume we are waiting on.
2357 */
2358static void intel_clear_scanline_wait(struct drm_device *dev)
2359{
2360 struct drm_i915_private *dev_priv = dev->dev_private;
8168bd48 2361 struct intel_ring_buffer *ring;
6b383a7f
CW
2362 u32 tmp;
2363
2364 if (IS_GEN2(dev))
2365 /* Can't break the hang on i8xx */
2366 return;
2367
1ec14ad3 2368 ring = LP_RING(dev_priv);
8168bd48
CW
2369 tmp = I915_READ_CTL(ring);
2370 if (tmp & RING_WAIT)
2371 I915_WRITE_CTL(ring, tmp);
6b383a7f
CW
2372}
2373
e6c3a2a6
CW
2374static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2375{
05394f39 2376 struct drm_i915_gem_object *obj;
e6c3a2a6
CW
2377 struct drm_i915_private *dev_priv;
2378
2379 if (crtc->fb == NULL)
2380 return;
2381
05394f39 2382 obj = to_intel_framebuffer(crtc->fb)->obj;
e6c3a2a6
CW
2383 dev_priv = crtc->dev->dev_private;
2384 wait_event(dev_priv->pending_flip_queue,
05394f39 2385 atomic_read(&obj->pending_flip) == 0);
e6c3a2a6
CW
2386}
2387
0e23b99d
JB
2388static void ironlake_crtc_enable(struct drm_crtc *crtc)
2389{
2390 struct drm_device *dev = crtc->dev;
2391 struct drm_i915_private *dev_priv = dev->dev_private;
2392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2393 int pipe = intel_crtc->pipe;
2394 int plane = intel_crtc->plane;
5eddb70b 2395 u32 reg, temp;
0e23b99d 2396
f7abfe8b
CW
2397 if (intel_crtc->active)
2398 return;
2399
2400 intel_crtc->active = true;
6b383a7f
CW
2401 intel_update_watermarks(dev);
2402
0e23b99d
JB
2403 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2404 temp = I915_READ(PCH_LVDS);
5eddb70b 2405 if ((temp & LVDS_PORT_EN) == 0)
0e23b99d 2406 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
0e23b99d
JB
2407 }
2408
2409 ironlake_fdi_enable(crtc);
2c07245f 2410
6be4a607
JB
2411 /* Enable panel fitting for LVDS */
2412 if (dev_priv->pch_pf_size &&
1d850362 2413 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
6be4a607
JB
2414 /* Force use of hard-coded filter coefficients
2415 * as some pre-programmed values are broken,
2416 * e.g. x201.
2417 */
2418 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
2419 PF_ENABLE | PF_FILTER_MED_3x3);
2420 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
2421 dev_priv->pch_pf_pos);
2422 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
2423 dev_priv->pch_pf_size);
2424 }
2c07245f 2425
b24e7179
JB
2426 intel_enable_pipe(dev_priv, pipe);
2427 intel_enable_plane(dev_priv, plane, pipe);
2c07245f 2428
c98e9dcf
JB
2429 /* For PCH output, training FDI link */
2430 if (IS_GEN6(dev))
2431 gen6_fdi_link_train(crtc);
2432 else
2433 ironlake_fdi_link_train(crtc);
2c07245f 2434
92f2584a 2435 intel_enable_pch_pll(dev_priv, pipe);
8db9d77b 2436
c98e9dcf
JB
2437 if (HAS_PCH_CPT(dev)) {
2438 /* Be sure PCH DPLL SEL is set */
2439 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b 2440 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
c98e9dcf 2441 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
5eddb70b 2442 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
c98e9dcf
JB
2443 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2444 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 2445 }
5eddb70b 2446
d9b6cb56
JB
2447 /* set transcoder timing, panel must allow it */
2448 assert_panel_unlocked(dev_priv, pipe);
5eddb70b
CW
2449 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2450 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2451 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
8db9d77b 2452
5eddb70b
CW
2453 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2454 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2455 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
8db9d77b 2456
5e84e1a4
ZW
2457 intel_fdi_normal_train(crtc);
2458
c98e9dcf
JB
2459 /* For PCH DP, enable TRANS_DP_CTL */
2460 if (HAS_PCH_CPT(dev) &&
2461 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5eddb70b
CW
2462 reg = TRANS_DP_CTL(pipe);
2463 temp = I915_READ(reg);
2464 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
2465 TRANS_DP_SYNC_MASK |
2466 TRANS_DP_BPC_MASK);
5eddb70b
CW
2467 temp |= (TRANS_DP_OUTPUT_ENABLE |
2468 TRANS_DP_ENH_FRAMING);
220cad3c 2469 temp |= TRANS_DP_8BPC;
c98e9dcf
JB
2470
2471 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 2472 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 2473 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 2474 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
2475
2476 switch (intel_trans_dp_port_sel(crtc)) {
2477 case PCH_DP_B:
5eddb70b 2478 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
2479 break;
2480 case PCH_DP_C:
5eddb70b 2481 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
2482 break;
2483 case PCH_DP_D:
5eddb70b 2484 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
2485 break;
2486 default:
2487 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
5eddb70b 2488 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 2489 break;
32f9d658 2490 }
2c07245f 2491
5eddb70b 2492 I915_WRITE(reg, temp);
6be4a607 2493 }
b52eb4dc 2494
c98e9dcf 2495 /* enable PCH transcoder */
5eddb70b
CW
2496 reg = TRANSCONF(pipe);
2497 temp = I915_READ(reg);
c98e9dcf
JB
2498 /*
2499 * make the BPC in transcoder be consistent with
2500 * that in pipeconf reg.
2501 */
2502 temp &= ~PIPE_BPC_MASK;
5eddb70b
CW
2503 temp |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
2504 I915_WRITE(reg, temp | TRANS_ENABLE);
2505 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
17f6766c 2506 DRM_ERROR("failed to enable transcoder %d\n", pipe);
c98e9dcf 2507
6be4a607 2508 intel_crtc_load_lut(crtc);
bed4a673 2509 intel_update_fbc(dev);
6b383a7f 2510 intel_crtc_update_cursor(crtc, true);
6be4a607
JB
2511}
2512
2513static void ironlake_crtc_disable(struct drm_crtc *crtc)
2514{
2515 struct drm_device *dev = crtc->dev;
2516 struct drm_i915_private *dev_priv = dev->dev_private;
2517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2518 int pipe = intel_crtc->pipe;
2519 int plane = intel_crtc->plane;
5eddb70b 2520 u32 reg, temp;
b52eb4dc 2521
f7abfe8b
CW
2522 if (!intel_crtc->active)
2523 return;
2524
e6c3a2a6 2525 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 2526 drm_vblank_off(dev, pipe);
6b383a7f 2527 intel_crtc_update_cursor(crtc, false);
5eddb70b 2528
b24e7179 2529 intel_disable_plane(dev_priv, plane, pipe);
913d8d11 2530
6be4a607
JB
2531 if (dev_priv->cfb_plane == plane &&
2532 dev_priv->display.disable_fbc)
2533 dev_priv->display.disable_fbc(dev);
2c07245f 2534
b24e7179 2535 intel_disable_pipe(dev_priv, pipe);
32f9d658 2536
6be4a607
JB
2537 /* Disable PF */
2538 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2539 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2c07245f 2540
6be4a607 2541 /* disable CPU FDI tx and PCH FDI rx */
5eddb70b
CW
2542 reg = FDI_TX_CTL(pipe);
2543 temp = I915_READ(reg);
2544 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2545 POSTING_READ(reg);
249c0e64 2546
5eddb70b
CW
2547 reg = FDI_RX_CTL(pipe);
2548 temp = I915_READ(reg);
2549 temp &= ~(0x7 << 16);
2550 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2551 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
6be4a607 2552
5eddb70b 2553 POSTING_READ(reg);
6be4a607
JB
2554 udelay(100);
2555
5b2adf89 2556 /* Ironlake workaround, disable clock pointer after downing FDI */
e07ac3a0
ZW
2557 if (HAS_PCH_IBX(dev))
2558 I915_WRITE(FDI_RX_CHICKEN(pipe),
2559 I915_READ(FDI_RX_CHICKEN(pipe) &
2560 ~FDI_RX_PHASE_SYNC_POINTER_ENABLE));
5b2adf89 2561
6be4a607 2562 /* still set train pattern 1 */
5eddb70b
CW
2563 reg = FDI_TX_CTL(pipe);
2564 temp = I915_READ(reg);
6be4a607
JB
2565 temp &= ~FDI_LINK_TRAIN_NONE;
2566 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2567 I915_WRITE(reg, temp);
6be4a607 2568
5eddb70b
CW
2569 reg = FDI_RX_CTL(pipe);
2570 temp = I915_READ(reg);
6be4a607
JB
2571 if (HAS_PCH_CPT(dev)) {
2572 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2573 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2574 } else {
2c07245f
ZW
2575 temp &= ~FDI_LINK_TRAIN_NONE;
2576 temp |= FDI_LINK_TRAIN_PATTERN_1;
6be4a607 2577 }
5eddb70b
CW
2578 /* BPC in FDI rx is consistent with that in PIPECONF */
2579 temp &= ~(0x07 << 16);
2580 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2581 I915_WRITE(reg, temp);
2c07245f 2582
5eddb70b 2583 POSTING_READ(reg);
6be4a607 2584 udelay(100);
2c07245f 2585
6be4a607
JB
2586 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2587 temp = I915_READ(PCH_LVDS);
5eddb70b
CW
2588 if (temp & LVDS_PORT_EN) {
2589 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2590 POSTING_READ(PCH_LVDS);
2591 udelay(100);
2592 }
6be4a607 2593 }
249c0e64 2594
6be4a607 2595 /* disable PCH transcoder */
5eddb70b
CW
2596 reg = TRANSCONF(plane);
2597 temp = I915_READ(reg);
2598 if (temp & TRANS_ENABLE) {
2599 I915_WRITE(reg, temp & ~TRANS_ENABLE);
6be4a607 2600 /* wait for PCH transcoder off, transcoder state */
5eddb70b 2601 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
6be4a607
JB
2602 DRM_ERROR("failed to disable transcoder\n");
2603 }
913d8d11 2604
6be4a607
JB
2605 if (HAS_PCH_CPT(dev)) {
2606 /* disable TRANS_DP_CTL */
5eddb70b
CW
2607 reg = TRANS_DP_CTL(pipe);
2608 temp = I915_READ(reg);
2609 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2610 I915_WRITE(reg, temp);
6be4a607
JB
2611
2612 /* disable DPLL_SEL */
2613 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b 2614 if (pipe == 0)
6be4a607
JB
2615 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2616 else
2617 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2618 I915_WRITE(PCH_DPLL_SEL, temp);
6be4a607 2619 }
e3421a18 2620
6be4a607 2621 /* disable PCH DPLL */
92f2584a 2622 intel_disable_pch_pll(dev_priv, pipe);
8db9d77b 2623
6be4a607 2624 /* Switch from PCDclk to Rawclk */
5eddb70b
CW
2625 reg = FDI_RX_CTL(pipe);
2626 temp = I915_READ(reg);
2627 I915_WRITE(reg, temp & ~FDI_PCDCLK);
8db9d77b 2628
6be4a607 2629 /* Disable CPU FDI TX PLL */
5eddb70b
CW
2630 reg = FDI_TX_CTL(pipe);
2631 temp = I915_READ(reg);
2632 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2633
2634 POSTING_READ(reg);
6be4a607 2635 udelay(100);
8db9d77b 2636
5eddb70b
CW
2637 reg = FDI_RX_CTL(pipe);
2638 temp = I915_READ(reg);
2639 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2c07245f 2640
6be4a607 2641 /* Wait for the clocks to turn off. */
5eddb70b 2642 POSTING_READ(reg);
6be4a607 2643 udelay(100);
6b383a7f 2644
f7abfe8b 2645 intel_crtc->active = false;
6b383a7f
CW
2646 intel_update_watermarks(dev);
2647 intel_update_fbc(dev);
2648 intel_clear_scanline_wait(dev);
6be4a607 2649}
1b3c7a47 2650
6be4a607
JB
2651static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2652{
2653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2654 int pipe = intel_crtc->pipe;
2655 int plane = intel_crtc->plane;
8db9d77b 2656
6be4a607
JB
2657 /* XXX: When our outputs are all unaware of DPMS modes other than off
2658 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2659 */
2660 switch (mode) {
2661 case DRM_MODE_DPMS_ON:
2662 case DRM_MODE_DPMS_STANDBY:
2663 case DRM_MODE_DPMS_SUSPEND:
2664 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
2665 ironlake_crtc_enable(crtc);
2666 break;
1b3c7a47 2667
6be4a607
JB
2668 case DRM_MODE_DPMS_OFF:
2669 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
2670 ironlake_crtc_disable(crtc);
2c07245f
ZW
2671 break;
2672 }
2673}
2674
02e792fb
DV
2675static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2676{
02e792fb 2677 if (!enable && intel_crtc->overlay) {
23f09ce3 2678 struct drm_device *dev = intel_crtc->base.dev;
03f77ea5 2679
23f09ce3
CW
2680 mutex_lock(&dev->struct_mutex);
2681 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2682 mutex_unlock(&dev->struct_mutex);
02e792fb 2683 }
02e792fb 2684
5dcdbcb0
CW
2685 /* Let userspace switch the overlay on again. In most cases userspace
2686 * has to recompute where to put it anyway.
2687 */
02e792fb
DV
2688}
2689
0b8765c6 2690static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
2691{
2692 struct drm_device *dev = crtc->dev;
79e53945
JB
2693 struct drm_i915_private *dev_priv = dev->dev_private;
2694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2695 int pipe = intel_crtc->pipe;
80824003 2696 int plane = intel_crtc->plane;
79e53945 2697
f7abfe8b
CW
2698 if (intel_crtc->active)
2699 return;
2700
2701 intel_crtc->active = true;
6b383a7f
CW
2702 intel_update_watermarks(dev);
2703
63d7bbe9 2704 intel_enable_pll(dev_priv, pipe);
b24e7179
JB
2705 intel_enable_pipe(dev_priv, pipe);
2706 intel_enable_plane(dev_priv, plane, pipe);
79e53945 2707
0b8765c6 2708 intel_crtc_load_lut(crtc);
bed4a673 2709 intel_update_fbc(dev);
79e53945 2710
0b8765c6
JB
2711 /* Give the overlay scaler a chance to enable if it's on this pipe */
2712 intel_crtc_dpms_overlay(intel_crtc, true);
6b383a7f 2713 intel_crtc_update_cursor(crtc, true);
0b8765c6 2714}
79e53945 2715
0b8765c6
JB
2716static void i9xx_crtc_disable(struct drm_crtc *crtc)
2717{
2718 struct drm_device *dev = crtc->dev;
2719 struct drm_i915_private *dev_priv = dev->dev_private;
2720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2721 int pipe = intel_crtc->pipe;
2722 int plane = intel_crtc->plane;
b690e96c 2723
f7abfe8b
CW
2724 if (!intel_crtc->active)
2725 return;
2726
0b8765c6 2727 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
2728 intel_crtc_wait_for_pending_flips(crtc);
2729 drm_vblank_off(dev, pipe);
0b8765c6 2730 intel_crtc_dpms_overlay(intel_crtc, false);
6b383a7f 2731 intel_crtc_update_cursor(crtc, false);
0b8765c6
JB
2732
2733 if (dev_priv->cfb_plane == plane &&
2734 dev_priv->display.disable_fbc)
2735 dev_priv->display.disable_fbc(dev);
79e53945 2736
b24e7179 2737 intel_disable_plane(dev_priv, plane, pipe);
b24e7179 2738 intel_disable_pipe(dev_priv, pipe);
63d7bbe9 2739 intel_disable_pll(dev_priv, pipe);
0b8765c6 2740
f7abfe8b 2741 intel_crtc->active = false;
6b383a7f
CW
2742 intel_update_fbc(dev);
2743 intel_update_watermarks(dev);
2744 intel_clear_scanline_wait(dev);
0b8765c6
JB
2745}
2746
2747static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2748{
2749 /* XXX: When our outputs are all unaware of DPMS modes other than off
2750 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2751 */
2752 switch (mode) {
2753 case DRM_MODE_DPMS_ON:
2754 case DRM_MODE_DPMS_STANDBY:
2755 case DRM_MODE_DPMS_SUSPEND:
2756 i9xx_crtc_enable(crtc);
2757 break;
2758 case DRM_MODE_DPMS_OFF:
2759 i9xx_crtc_disable(crtc);
79e53945
JB
2760 break;
2761 }
2c07245f
ZW
2762}
2763
2764/**
2765 * Sets the power management mode of the pipe and plane.
2c07245f
ZW
2766 */
2767static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2768{
2769 struct drm_device *dev = crtc->dev;
e70236a8 2770 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f
ZW
2771 struct drm_i915_master_private *master_priv;
2772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2773 int pipe = intel_crtc->pipe;
2774 bool enabled;
2775
032d2a0d
CW
2776 if (intel_crtc->dpms_mode == mode)
2777 return;
2778
65655d4a 2779 intel_crtc->dpms_mode = mode;
debcaddc 2780
e70236a8 2781 dev_priv->display.dpms(crtc, mode);
79e53945
JB
2782
2783 if (!dev->primary->master)
2784 return;
2785
2786 master_priv = dev->primary->master->driver_priv;
2787 if (!master_priv->sarea_priv)
2788 return;
2789
2790 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2791
2792 switch (pipe) {
2793 case 0:
2794 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2795 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2796 break;
2797 case 1:
2798 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2799 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2800 break;
2801 default:
2802 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2803 break;
2804 }
79e53945
JB
2805}
2806
cdd59983
CW
2807static void intel_crtc_disable(struct drm_crtc *crtc)
2808{
2809 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2810 struct drm_device *dev = crtc->dev;
2811
2812 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2813
2814 if (crtc->fb) {
2815 mutex_lock(&dev->struct_mutex);
2816 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2817 mutex_unlock(&dev->struct_mutex);
2818 }
2819}
2820
7e7d76c3
JB
2821/* Prepare for a mode set.
2822 *
2823 * Note we could be a lot smarter here. We need to figure out which outputs
2824 * will be enabled, which disabled (in short, how the config will changes)
2825 * and perform the minimum necessary steps to accomplish that, e.g. updating
2826 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2827 * panel fitting is in the proper state, etc.
2828 */
2829static void i9xx_crtc_prepare(struct drm_crtc *crtc)
79e53945 2830{
7e7d76c3 2831 i9xx_crtc_disable(crtc);
79e53945
JB
2832}
2833
7e7d76c3 2834static void i9xx_crtc_commit(struct drm_crtc *crtc)
79e53945 2835{
7e7d76c3 2836 i9xx_crtc_enable(crtc);
7e7d76c3
JB
2837}
2838
2839static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2840{
7e7d76c3 2841 ironlake_crtc_disable(crtc);
7e7d76c3
JB
2842}
2843
2844static void ironlake_crtc_commit(struct drm_crtc *crtc)
2845{
7e7d76c3 2846 ironlake_crtc_enable(crtc);
79e53945
JB
2847}
2848
2849void intel_encoder_prepare (struct drm_encoder *encoder)
2850{
2851 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2852 /* lvds has its own version of prepare see intel_lvds_prepare */
2853 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2854}
2855
2856void intel_encoder_commit (struct drm_encoder *encoder)
2857{
2858 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2859 /* lvds has its own version of commit see intel_lvds_commit */
2860 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2861}
2862
ea5b213a
CW
2863void intel_encoder_destroy(struct drm_encoder *encoder)
2864{
4ef69c7a 2865 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 2866
ea5b213a
CW
2867 drm_encoder_cleanup(encoder);
2868 kfree(intel_encoder);
2869}
2870
79e53945
JB
2871static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2872 struct drm_display_mode *mode,
2873 struct drm_display_mode *adjusted_mode)
2874{
2c07245f 2875 struct drm_device *dev = crtc->dev;
89749350 2876
bad720ff 2877 if (HAS_PCH_SPLIT(dev)) {
2c07245f 2878 /* FDI link clock is fixed at 2.7G */
2377b741
JB
2879 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2880 return false;
2c07245f 2881 }
89749350
CW
2882
2883 /* XXX some encoders set the crtcinfo, others don't.
2884 * Obviously we need some form of conflict resolution here...
2885 */
2886 if (adjusted_mode->crtc_htotal == 0)
2887 drm_mode_set_crtcinfo(adjusted_mode, 0);
2888
79e53945
JB
2889 return true;
2890}
2891
e70236a8
JB
2892static int i945_get_display_clock_speed(struct drm_device *dev)
2893{
2894 return 400000;
2895}
79e53945 2896
e70236a8 2897static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 2898{
e70236a8
JB
2899 return 333000;
2900}
79e53945 2901
e70236a8
JB
2902static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2903{
2904 return 200000;
2905}
79e53945 2906
e70236a8
JB
2907static int i915gm_get_display_clock_speed(struct drm_device *dev)
2908{
2909 u16 gcfgc = 0;
79e53945 2910
e70236a8
JB
2911 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2912
2913 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
2914 return 133000;
2915 else {
2916 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2917 case GC_DISPLAY_CLOCK_333_MHZ:
2918 return 333000;
2919 default:
2920 case GC_DISPLAY_CLOCK_190_200_MHZ:
2921 return 190000;
79e53945 2922 }
e70236a8
JB
2923 }
2924}
2925
2926static int i865_get_display_clock_speed(struct drm_device *dev)
2927{
2928 return 266000;
2929}
2930
2931static int i855_get_display_clock_speed(struct drm_device *dev)
2932{
2933 u16 hpllcc = 0;
2934 /* Assume that the hardware is in the high speed state. This
2935 * should be the default.
2936 */
2937 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2938 case GC_CLOCK_133_200:
2939 case GC_CLOCK_100_200:
2940 return 200000;
2941 case GC_CLOCK_166_250:
2942 return 250000;
2943 case GC_CLOCK_100_133:
79e53945 2944 return 133000;
e70236a8 2945 }
79e53945 2946
e70236a8
JB
2947 /* Shouldn't happen */
2948 return 0;
2949}
79e53945 2950
e70236a8
JB
2951static int i830_get_display_clock_speed(struct drm_device *dev)
2952{
2953 return 133000;
79e53945
JB
2954}
2955
2c07245f
ZW
2956struct fdi_m_n {
2957 u32 tu;
2958 u32 gmch_m;
2959 u32 gmch_n;
2960 u32 link_m;
2961 u32 link_n;
2962};
2963
2964static void
2965fdi_reduce_ratio(u32 *num, u32 *den)
2966{
2967 while (*num > 0xffffff || *den > 0xffffff) {
2968 *num >>= 1;
2969 *den >>= 1;
2970 }
2971}
2972
2c07245f 2973static void
f2b115e6
AJ
2974ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2975 int link_clock, struct fdi_m_n *m_n)
2c07245f 2976{
2c07245f
ZW
2977 m_n->tu = 64; /* default size */
2978
22ed1113
CW
2979 /* BUG_ON(pixel_clock > INT_MAX / 36); */
2980 m_n->gmch_m = bits_per_pixel * pixel_clock;
2981 m_n->gmch_n = link_clock * nlanes * 8;
2c07245f
ZW
2982 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2983
22ed1113
CW
2984 m_n->link_m = pixel_clock;
2985 m_n->link_n = link_clock;
2c07245f
ZW
2986 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2987}
2988
2989
7662c8bd
SL
2990struct intel_watermark_params {
2991 unsigned long fifo_size;
2992 unsigned long max_wm;
2993 unsigned long default_wm;
2994 unsigned long guard_size;
2995 unsigned long cacheline_size;
2996};
2997
f2b115e6
AJ
2998/* Pineview has different values for various configs */
2999static struct intel_watermark_params pineview_display_wm = {
3000 PINEVIEW_DISPLAY_FIFO,
3001 PINEVIEW_MAX_WM,
3002 PINEVIEW_DFT_WM,
3003 PINEVIEW_GUARD_WM,
3004 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3005};
f2b115e6
AJ
3006static struct intel_watermark_params pineview_display_hplloff_wm = {
3007 PINEVIEW_DISPLAY_FIFO,
3008 PINEVIEW_MAX_WM,
3009 PINEVIEW_DFT_HPLLOFF_WM,
3010 PINEVIEW_GUARD_WM,
3011 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3012};
f2b115e6
AJ
3013static struct intel_watermark_params pineview_cursor_wm = {
3014 PINEVIEW_CURSOR_FIFO,
3015 PINEVIEW_CURSOR_MAX_WM,
3016 PINEVIEW_CURSOR_DFT_WM,
3017 PINEVIEW_CURSOR_GUARD_WM,
3018 PINEVIEW_FIFO_LINE_SIZE,
7662c8bd 3019};
f2b115e6
AJ
3020static struct intel_watermark_params pineview_cursor_hplloff_wm = {
3021 PINEVIEW_CURSOR_FIFO,
3022 PINEVIEW_CURSOR_MAX_WM,
3023 PINEVIEW_CURSOR_DFT_WM,
3024 PINEVIEW_CURSOR_GUARD_WM,
3025 PINEVIEW_FIFO_LINE_SIZE
7662c8bd 3026};
0e442c60
JB
3027static struct intel_watermark_params g4x_wm_info = {
3028 G4X_FIFO_SIZE,
3029 G4X_MAX_WM,
3030 G4X_MAX_WM,
3031 2,
3032 G4X_FIFO_LINE_SIZE,
3033};
4fe5e611
ZY
3034static struct intel_watermark_params g4x_cursor_wm_info = {
3035 I965_CURSOR_FIFO,
3036 I965_CURSOR_MAX_WM,
3037 I965_CURSOR_DFT_WM,
3038 2,
3039 G4X_FIFO_LINE_SIZE,
3040};
3041static struct intel_watermark_params i965_cursor_wm_info = {
3042 I965_CURSOR_FIFO,
3043 I965_CURSOR_MAX_WM,
3044 I965_CURSOR_DFT_WM,
3045 2,
3046 I915_FIFO_LINE_SIZE,
3047};
7662c8bd 3048static struct intel_watermark_params i945_wm_info = {
dff33cfc 3049 I945_FIFO_SIZE,
7662c8bd
SL
3050 I915_MAX_WM,
3051 1,
dff33cfc
JB
3052 2,
3053 I915_FIFO_LINE_SIZE
7662c8bd
SL
3054};
3055static struct intel_watermark_params i915_wm_info = {
dff33cfc 3056 I915_FIFO_SIZE,
7662c8bd
SL
3057 I915_MAX_WM,
3058 1,
dff33cfc 3059 2,
7662c8bd
SL
3060 I915_FIFO_LINE_SIZE
3061};
3062static struct intel_watermark_params i855_wm_info = {
3063 I855GM_FIFO_SIZE,
3064 I915_MAX_WM,
3065 1,
dff33cfc 3066 2,
7662c8bd
SL
3067 I830_FIFO_LINE_SIZE
3068};
3069static struct intel_watermark_params i830_wm_info = {
3070 I830_FIFO_SIZE,
3071 I915_MAX_WM,
3072 1,
dff33cfc 3073 2,
7662c8bd
SL
3074 I830_FIFO_LINE_SIZE
3075};
3076
7f8a8569
ZW
3077static struct intel_watermark_params ironlake_display_wm_info = {
3078 ILK_DISPLAY_FIFO,
3079 ILK_DISPLAY_MAXWM,
3080 ILK_DISPLAY_DFTWM,
3081 2,
3082 ILK_FIFO_LINE_SIZE
3083};
3084
c936f44d
ZY
3085static struct intel_watermark_params ironlake_cursor_wm_info = {
3086 ILK_CURSOR_FIFO,
3087 ILK_CURSOR_MAXWM,
3088 ILK_CURSOR_DFTWM,
3089 2,
3090 ILK_FIFO_LINE_SIZE
3091};
3092
7f8a8569
ZW
3093static struct intel_watermark_params ironlake_display_srwm_info = {
3094 ILK_DISPLAY_SR_FIFO,
3095 ILK_DISPLAY_MAX_SRWM,
3096 ILK_DISPLAY_DFT_SRWM,
3097 2,
3098 ILK_FIFO_LINE_SIZE
3099};
3100
3101static struct intel_watermark_params ironlake_cursor_srwm_info = {
3102 ILK_CURSOR_SR_FIFO,
3103 ILK_CURSOR_MAX_SRWM,
3104 ILK_CURSOR_DFT_SRWM,
3105 2,
3106 ILK_FIFO_LINE_SIZE
3107};
3108
1398261a
YL
3109static struct intel_watermark_params sandybridge_display_wm_info = {
3110 SNB_DISPLAY_FIFO,
3111 SNB_DISPLAY_MAXWM,
3112 SNB_DISPLAY_DFTWM,
3113 2,
3114 SNB_FIFO_LINE_SIZE
3115};
3116
3117static struct intel_watermark_params sandybridge_cursor_wm_info = {
3118 SNB_CURSOR_FIFO,
3119 SNB_CURSOR_MAXWM,
3120 SNB_CURSOR_DFTWM,
3121 2,
3122 SNB_FIFO_LINE_SIZE
3123};
3124
3125static struct intel_watermark_params sandybridge_display_srwm_info = {
3126 SNB_DISPLAY_SR_FIFO,
3127 SNB_DISPLAY_MAX_SRWM,
3128 SNB_DISPLAY_DFT_SRWM,
3129 2,
3130 SNB_FIFO_LINE_SIZE
3131};
3132
3133static struct intel_watermark_params sandybridge_cursor_srwm_info = {
3134 SNB_CURSOR_SR_FIFO,
3135 SNB_CURSOR_MAX_SRWM,
3136 SNB_CURSOR_DFT_SRWM,
3137 2,
3138 SNB_FIFO_LINE_SIZE
3139};
3140
3141
dff33cfc
JB
3142/**
3143 * intel_calculate_wm - calculate watermark level
3144 * @clock_in_khz: pixel clock
3145 * @wm: chip FIFO params
3146 * @pixel_size: display pixel size
3147 * @latency_ns: memory latency for the platform
3148 *
3149 * Calculate the watermark level (the level at which the display plane will
3150 * start fetching from memory again). Each chip has a different display
3151 * FIFO size and allocation, so the caller needs to figure that out and pass
3152 * in the correct intel_watermark_params structure.
3153 *
3154 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3155 * on the pixel size. When it reaches the watermark level, it'll start
3156 * fetching FIFO line sized based chunks from memory until the FIFO fills
3157 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3158 * will occur, and a display engine hang could result.
3159 */
7662c8bd
SL
3160static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
3161 struct intel_watermark_params *wm,
3162 int pixel_size,
3163 unsigned long latency_ns)
3164{
390c4dd4 3165 long entries_required, wm_size;
dff33cfc 3166
d660467c
JB
3167 /*
3168 * Note: we need to make sure we don't overflow for various clock &
3169 * latency values.
3170 * clocks go from a few thousand to several hundred thousand.
3171 * latency is usually a few thousand
3172 */
3173 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3174 1000;
8de9b311 3175 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
7662c8bd 3176
28c97730 3177 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
dff33cfc
JB
3178
3179 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
3180
28c97730 3181 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
7662c8bd 3182
390c4dd4
JB
3183 /* Don't promote wm_size to unsigned... */
3184 if (wm_size > (long)wm->max_wm)
7662c8bd 3185 wm_size = wm->max_wm;
c3add4b6 3186 if (wm_size <= 0)
7662c8bd
SL
3187 wm_size = wm->default_wm;
3188 return wm_size;
3189}
3190
3191struct cxsr_latency {
3192 int is_desktop;
95534263 3193 int is_ddr3;
7662c8bd
SL
3194 unsigned long fsb_freq;
3195 unsigned long mem_freq;
3196 unsigned long display_sr;
3197 unsigned long display_hpll_disable;
3198 unsigned long cursor_sr;
3199 unsigned long cursor_hpll_disable;
3200};
3201
403c89ff 3202static const struct cxsr_latency cxsr_latency_table[] = {
95534263
LP
3203 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3204 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3205 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3206 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3207 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
3208
3209 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3210 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3211 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3212 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3213 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
3214
3215 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3216 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3217 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3218 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3219 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
3220
3221 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3222 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3223 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3224 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3225 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
3226
3227 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3228 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3229 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3230 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3231 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
3232
3233 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3234 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3235 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3236 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3237 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
7662c8bd
SL
3238};
3239
403c89ff
CW
3240static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3241 int is_ddr3,
3242 int fsb,
3243 int mem)
7662c8bd 3244{
403c89ff 3245 const struct cxsr_latency *latency;
7662c8bd 3246 int i;
7662c8bd
SL
3247
3248 if (fsb == 0 || mem == 0)
3249 return NULL;
3250
3251 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3252 latency = &cxsr_latency_table[i];
3253 if (is_desktop == latency->is_desktop &&
95534263 3254 is_ddr3 == latency->is_ddr3 &&
decbbcda
JSR
3255 fsb == latency->fsb_freq && mem == latency->mem_freq)
3256 return latency;
7662c8bd 3257 }
decbbcda 3258
28c97730 3259 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
decbbcda
JSR
3260
3261 return NULL;
7662c8bd
SL
3262}
3263
f2b115e6 3264static void pineview_disable_cxsr(struct drm_device *dev)
7662c8bd
SL
3265{
3266 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd
SL
3267
3268 /* deactivate cxsr */
3e33d94d 3269 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
7662c8bd
SL
3270}
3271
bcc24fb4
JB
3272/*
3273 * Latency for FIFO fetches is dependent on several factors:
3274 * - memory configuration (speed, channels)
3275 * - chipset
3276 * - current MCH state
3277 * It can be fairly high in some situations, so here we assume a fairly
3278 * pessimal value. It's a tradeoff between extra memory fetches (if we
3279 * set this value too high, the FIFO will fetch frequently to stay full)
3280 * and power consumption (set it too low to save power and we might see
3281 * FIFO underruns and display "flicker").
3282 *
3283 * A value of 5us seems to be a good balance; safe for very low end
3284 * platforms but not overly aggressive on lower latency configs.
3285 */
69e302a9 3286static const int latency_ns = 5000;
7662c8bd 3287
e70236a8 3288static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
dff33cfc
JB
3289{
3290 struct drm_i915_private *dev_priv = dev->dev_private;
3291 uint32_t dsparb = I915_READ(DSPARB);
3292 int size;
3293
8de9b311
CW
3294 size = dsparb & 0x7f;
3295 if (plane)
3296 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
dff33cfc 3297
28c97730 3298 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3299 plane ? "B" : "A", size);
dff33cfc
JB
3300
3301 return size;
3302}
7662c8bd 3303
e70236a8
JB
3304static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3305{
3306 struct drm_i915_private *dev_priv = dev->dev_private;
3307 uint32_t dsparb = I915_READ(DSPARB);
3308 int size;
3309
8de9b311
CW
3310 size = dsparb & 0x1ff;
3311 if (plane)
3312 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
e70236a8 3313 size >>= 1; /* Convert to cachelines */
dff33cfc 3314
28c97730 3315 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3316 plane ? "B" : "A", size);
dff33cfc
JB
3317
3318 return size;
3319}
7662c8bd 3320
e70236a8
JB
3321static int i845_get_fifo_size(struct drm_device *dev, int plane)
3322{
3323 struct drm_i915_private *dev_priv = dev->dev_private;
3324 uint32_t dsparb = I915_READ(DSPARB);
3325 int size;
3326
3327 size = dsparb & 0x7f;
3328 size >>= 2; /* Convert to cachelines */
3329
28c97730 3330 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b
CW
3331 plane ? "B" : "A",
3332 size);
e70236a8
JB
3333
3334 return size;
3335}
3336
3337static int i830_get_fifo_size(struct drm_device *dev, int plane)
3338{
3339 struct drm_i915_private *dev_priv = dev->dev_private;
3340 uint32_t dsparb = I915_READ(DSPARB);
3341 int size;
3342
3343 size = dsparb & 0x7f;
3344 size >>= 1; /* Convert to cachelines */
3345
28c97730 3346 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
5eddb70b 3347 plane ? "B" : "A", size);
e70236a8
JB
3348
3349 return size;
3350}
3351
d4294342 3352static void pineview_update_wm(struct drm_device *dev, int planea_clock,
5eddb70b
CW
3353 int planeb_clock, int sr_hdisplay, int unused,
3354 int pixel_size)
d4294342
ZY
3355{
3356 struct drm_i915_private *dev_priv = dev->dev_private;
403c89ff 3357 const struct cxsr_latency *latency;
d4294342
ZY
3358 u32 reg;
3359 unsigned long wm;
d4294342
ZY
3360 int sr_clock;
3361
403c89ff 3362 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
95534263 3363 dev_priv->fsb_freq, dev_priv->mem_freq);
d4294342
ZY
3364 if (!latency) {
3365 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3366 pineview_disable_cxsr(dev);
3367 return;
3368 }
3369
3370 if (!planea_clock || !planeb_clock) {
3371 sr_clock = planea_clock ? planea_clock : planeb_clock;
3372
3373 /* Display SR */
3374 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3375 pixel_size, latency->display_sr);
3376 reg = I915_READ(DSPFW1);
3377 reg &= ~DSPFW_SR_MASK;
3378 reg |= wm << DSPFW_SR_SHIFT;
3379 I915_WRITE(DSPFW1, reg);
3380 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3381
3382 /* cursor SR */
3383 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3384 pixel_size, latency->cursor_sr);
3385 reg = I915_READ(DSPFW3);
3386 reg &= ~DSPFW_CURSOR_SR_MASK;
3387 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3388 I915_WRITE(DSPFW3, reg);
3389
3390 /* Display HPLL off SR */
3391 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3392 pixel_size, latency->display_hpll_disable);
3393 reg = I915_READ(DSPFW3);
3394 reg &= ~DSPFW_HPLL_SR_MASK;
3395 reg |= wm & DSPFW_HPLL_SR_MASK;
3396 I915_WRITE(DSPFW3, reg);
3397
3398 /* cursor HPLL off SR */
3399 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3400 pixel_size, latency->cursor_hpll_disable);
3401 reg = I915_READ(DSPFW3);
3402 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3403 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3404 I915_WRITE(DSPFW3, reg);
3405 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3406
3407 /* activate cxsr */
3e33d94d
CW
3408 I915_WRITE(DSPFW3,
3409 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
d4294342
ZY
3410 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3411 } else {
3412 pineview_disable_cxsr(dev);
3413 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3414 }
3415}
3416
0e442c60 3417static void g4x_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3418 int planeb_clock, int sr_hdisplay, int sr_htotal,
3419 int pixel_size)
652c393a
JB
3420{
3421 struct drm_i915_private *dev_priv = dev->dev_private;
0e442c60
JB
3422 int total_size, cacheline_size;
3423 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3424 struct intel_watermark_params planea_params, planeb_params;
3425 unsigned long line_time_us;
3426 int sr_clock, sr_entries = 0, entries_required;
652c393a 3427
0e442c60
JB
3428 /* Create copies of the base settings for each pipe */
3429 planea_params = planeb_params = g4x_wm_info;
3430
3431 /* Grab a couple of global values before we overwrite them */
3432 total_size = planea_params.fifo_size;
3433 cacheline_size = planea_params.cacheline_size;
3434
3435 /*
3436 * Note: we need to make sure we don't overflow for various clock &
3437 * latency values.
3438 * clocks go from a few thousand to several hundred thousand.
3439 * latency is usually a few thousand
3440 */
3441 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3442 1000;
8de9b311 3443 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
0e442c60
JB
3444 planea_wm = entries_required + planea_params.guard_size;
3445
3446 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3447 1000;
8de9b311 3448 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
0e442c60
JB
3449 planeb_wm = entries_required + planeb_params.guard_size;
3450
3451 cursora_wm = cursorb_wm = 16;
3452 cursor_sr = 32;
3453
3454 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3455
3456 /* Calc sr entries for one plane configs */
3457 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3458 /* self-refresh has much higher latency */
69e302a9 3459 static const int sr_latency_ns = 12000;
0e442c60
JB
3460
3461 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3462 line_time_us = ((sr_htotal * 1000) / sr_clock);
0e442c60
JB
3463
3464 /* Use ns/us then divide to preserve precision */
fa143215 3465 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3466 pixel_size * sr_hdisplay;
8de9b311 3467 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
4fe5e611
ZY
3468
3469 entries_required = (((sr_latency_ns / line_time_us) +
3470 1000) / 1000) * pixel_size * 64;
8de9b311 3471 entries_required = DIV_ROUND_UP(entries_required,
5eddb70b 3472 g4x_cursor_wm_info.cacheline_size);
4fe5e611
ZY
3473 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3474
3475 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3476 cursor_sr = g4x_cursor_wm_info.max_wm;
3477 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3478 "cursor %d\n", sr_entries, cursor_sr);
3479
0e442c60 3480 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3481 } else {
3482 /* Turn off self refresh if both pipes are enabled */
3483 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
5eddb70b 3484 & ~FW_BLC_SELF_EN);
0e442c60
JB
3485 }
3486
3487 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3488 planea_wm, planeb_wm, sr_entries);
3489
3490 planea_wm &= 0x3f;
3491 planeb_wm &= 0x3f;
3492
3493 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3494 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3495 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3496 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3497 (cursora_wm << DSPFW_CURSORA_SHIFT));
3498 /* HPLL off in SR has some issues on G4x... disable it */
3499 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3500 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
652c393a
JB
3501}
3502
1dc7546d 3503static void i965_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3504 int planeb_clock, int sr_hdisplay, int sr_htotal,
3505 int pixel_size)
7662c8bd
SL
3506{
3507 struct drm_i915_private *dev_priv = dev->dev_private;
1dc7546d
JB
3508 unsigned long line_time_us;
3509 int sr_clock, sr_entries, srwm = 1;
4fe5e611 3510 int cursor_sr = 16;
1dc7546d
JB
3511
3512 /* Calc sr entries for one plane configs */
3513 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3514 /* self-refresh has much higher latency */
69e302a9 3515 static const int sr_latency_ns = 12000;
1dc7546d
JB
3516
3517 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3518 line_time_us = ((sr_htotal * 1000) / sr_clock);
1dc7546d
JB
3519
3520 /* Use ns/us then divide to preserve precision */
fa143215 3521 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3522 pixel_size * sr_hdisplay;
8de9b311 3523 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
1dc7546d 3524 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
1b07e04e 3525 srwm = I965_FIFO_SIZE - sr_entries;
1dc7546d
JB
3526 if (srwm < 0)
3527 srwm = 1;
1b07e04e 3528 srwm &= 0x1ff;
4fe5e611
ZY
3529
3530 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3531 pixel_size * 64;
8de9b311
CW
3532 sr_entries = DIV_ROUND_UP(sr_entries,
3533 i965_cursor_wm_info.cacheline_size);
4fe5e611 3534 cursor_sr = i965_cursor_wm_info.fifo_size -
5eddb70b 3535 (sr_entries + i965_cursor_wm_info.guard_size);
4fe5e611
ZY
3536
3537 if (cursor_sr > i965_cursor_wm_info.max_wm)
3538 cursor_sr = i965_cursor_wm_info.max_wm;
3539
3540 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3541 "cursor %d\n", srwm, cursor_sr);
3542
a6c45cf0 3543 if (IS_CRESTLINE(dev))
adcdbc66 3544 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
33c5fd12
DJ
3545 } else {
3546 /* Turn off self refresh if both pipes are enabled */
a6c45cf0 3547 if (IS_CRESTLINE(dev))
adcdbc66
JB
3548 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3549 & ~FW_BLC_SELF_EN);
1dc7546d 3550 }
7662c8bd 3551
1dc7546d
JB
3552 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3553 srwm);
7662c8bd
SL
3554
3555 /* 965 has limitations... */
1dc7546d
JB
3556 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3557 (8 << 0));
7662c8bd 3558 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
4fe5e611
ZY
3559 /* update cursor SR watermark */
3560 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
7662c8bd
SL
3561}
3562
3563static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
fa143215
ZY
3564 int planeb_clock, int sr_hdisplay, int sr_htotal,
3565 int pixel_size)
7662c8bd
SL
3566{
3567 struct drm_i915_private *dev_priv = dev->dev_private;
dff33cfc
JB
3568 uint32_t fwater_lo;
3569 uint32_t fwater_hi;
3570 int total_size, cacheline_size, cwm, srwm = 1;
3571 int planea_wm, planeb_wm;
3572 struct intel_watermark_params planea_params, planeb_params;
7662c8bd
SL
3573 unsigned long line_time_us;
3574 int sr_clock, sr_entries = 0;
3575
dff33cfc 3576 /* Create copies of the base settings for each pipe */
a6c45cf0 3577 if (IS_CRESTLINE(dev) || IS_I945GM(dev))
dff33cfc 3578 planea_params = planeb_params = i945_wm_info;
a6c45cf0 3579 else if (!IS_GEN2(dev))
dff33cfc 3580 planea_params = planeb_params = i915_wm_info;
7662c8bd 3581 else
dff33cfc 3582 planea_params = planeb_params = i855_wm_info;
7662c8bd 3583
dff33cfc
JB
3584 /* Grab a couple of global values before we overwrite them */
3585 total_size = planea_params.fifo_size;
3586 cacheline_size = planea_params.cacheline_size;
7662c8bd 3587
dff33cfc 3588 /* Update per-plane FIFO sizes */
e70236a8
JB
3589 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3590 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
7662c8bd 3591
dff33cfc
JB
3592 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3593 pixel_size, latency_ns);
3594 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3595 pixel_size, latency_ns);
28c97730 3596 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
7662c8bd
SL
3597
3598 /*
3599 * Overlay gets an aggressive default since video jitter is bad.
3600 */
3601 cwm = 2;
3602
dff33cfc 3603 /* Calc sr entries for one plane configs */
652c393a
JB
3604 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3605 (!planea_clock || !planeb_clock)) {
dff33cfc 3606 /* self-refresh has much higher latency */
69e302a9 3607 static const int sr_latency_ns = 6000;
dff33cfc 3608
7662c8bd 3609 sr_clock = planea_clock ? planea_clock : planeb_clock;
fa143215 3610 line_time_us = ((sr_htotal * 1000) / sr_clock);
dff33cfc
JB
3611
3612 /* Use ns/us then divide to preserve precision */
fa143215 3613 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
5eddb70b 3614 pixel_size * sr_hdisplay;
8de9b311 3615 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
28c97730 3616 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
dff33cfc
JB
3617 srwm = total_size - sr_entries;
3618 if (srwm < 0)
3619 srwm = 1;
ee980b80
LP
3620
3621 if (IS_I945G(dev) || IS_I945GM(dev))
3622 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3623 else if (IS_I915GM(dev)) {
3624 /* 915M has a smaller SRWM field */
3625 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3626 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3627 }
33c5fd12
DJ
3628 } else {
3629 /* Turn off self refresh if both pipes are enabled */
ee980b80
LP
3630 if (IS_I945G(dev) || IS_I945GM(dev)) {
3631 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3632 & ~FW_BLC_SELF_EN);
3633 } else if (IS_I915GM(dev)) {
3634 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3635 }
7662c8bd
SL
3636 }
3637
28c97730 3638 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
5eddb70b 3639 planea_wm, planeb_wm, cwm, srwm);
7662c8bd 3640
dff33cfc
JB
3641 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3642 fwater_hi = (cwm & 0x1f);
3643
3644 /* Set request length to 8 cachelines per fetch */
3645 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3646 fwater_hi = fwater_hi | (1 << 8);
7662c8bd
SL
3647
3648 I915_WRITE(FW_BLC, fwater_lo);
3649 I915_WRITE(FW_BLC2, fwater_hi);
7662c8bd
SL
3650}
3651
e70236a8 3652static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
fa143215 3653 int unused2, int unused3, int pixel_size)
7662c8bd
SL
3654{
3655 struct drm_i915_private *dev_priv = dev->dev_private;
f3601326 3656 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
dff33cfc 3657 int planea_wm;
7662c8bd 3658
e70236a8 3659 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
7662c8bd 3660
dff33cfc
JB
3661 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3662 pixel_size, latency_ns);
f3601326
JB
3663 fwater_lo |= (3<<8) | planea_wm;
3664
28c97730 3665 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
7662c8bd
SL
3666
3667 I915_WRITE(FW_BLC, fwater_lo);
3668}
3669
7f8a8569 3670#define ILK_LP0_PLANE_LATENCY 700
c936f44d 3671#define ILK_LP0_CURSOR_LATENCY 1300
7f8a8569 3672
4ed765f9
CW
3673static bool ironlake_compute_wm0(struct drm_device *dev,
3674 int pipe,
1398261a 3675 const struct intel_watermark_params *display,
a0fa62d3 3676 int display_latency_ns,
1398261a 3677 const struct intel_watermark_params *cursor,
a0fa62d3 3678 int cursor_latency_ns,
4ed765f9
CW
3679 int *plane_wm,
3680 int *cursor_wm)
7f8a8569 3681{
c936f44d 3682 struct drm_crtc *crtc;
db66e37d
CW
3683 int htotal, hdisplay, clock, pixel_size;
3684 int line_time_us, line_count;
3685 int entries, tlb_miss;
c936f44d 3686
4ed765f9
CW
3687 crtc = intel_get_crtc_for_pipe(dev, pipe);
3688 if (crtc->fb == NULL || !crtc->enabled)
3689 return false;
7f8a8569 3690
4ed765f9
CW
3691 htotal = crtc->mode.htotal;
3692 hdisplay = crtc->mode.hdisplay;
3693 clock = crtc->mode.clock;
3694 pixel_size = crtc->fb->bits_per_pixel / 8;
3695
3696 /* Use the small buffer method to calculate plane watermark */
a0fa62d3 3697 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
db66e37d
CW
3698 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3699 if (tlb_miss > 0)
3700 entries += tlb_miss;
1398261a
YL
3701 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3702 *plane_wm = entries + display->guard_size;
3703 if (*plane_wm > (int)display->max_wm)
3704 *plane_wm = display->max_wm;
4ed765f9
CW
3705
3706 /* Use the large buffer method to calculate cursor watermark */
3707 line_time_us = ((htotal * 1000) / clock);
a0fa62d3 3708 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
4ed765f9 3709 entries = line_count * 64 * pixel_size;
db66e37d
CW
3710 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3711 if (tlb_miss > 0)
3712 entries += tlb_miss;
1398261a
YL
3713 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3714 *cursor_wm = entries + cursor->guard_size;
3715 if (*cursor_wm > (int)cursor->max_wm)
3716 *cursor_wm = (int)cursor->max_wm;
7f8a8569 3717
4ed765f9
CW
3718 return true;
3719}
c936f44d 3720
1398261a
YL
3721/*
3722 * Check the wm result.
3723 *
3724 * If any calculated watermark values is larger than the maximum value that
3725 * can be programmed into the associated watermark register, that watermark
3726 * must be disabled.
1398261a 3727 */
b79d4990
JB
3728static bool ironlake_check_srwm(struct drm_device *dev, int level,
3729 int fbc_wm, int display_wm, int cursor_wm,
3730 const struct intel_watermark_params *display,
3731 const struct intel_watermark_params *cursor)
1398261a
YL
3732{
3733 struct drm_i915_private *dev_priv = dev->dev_private;
3734
3735 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
3736 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
3737
3738 if (fbc_wm > SNB_FBC_MAX_SRWM) {
3739 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 3740 fbc_wm, SNB_FBC_MAX_SRWM, level);
1398261a
YL
3741
3742 /* fbc has it's own way to disable FBC WM */
3743 I915_WRITE(DISP_ARB_CTL,
3744 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
3745 return false;
3746 }
3747
b79d4990 3748 if (display_wm > display->max_wm) {
1398261a 3749 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 3750 display_wm, SNB_DISPLAY_MAX_SRWM, level);
1398261a
YL
3751 return false;
3752 }
3753
b79d4990 3754 if (cursor_wm > cursor->max_wm) {
1398261a 3755 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
b79d4990 3756 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
1398261a
YL
3757 return false;
3758 }
3759
3760 if (!(fbc_wm || display_wm || cursor_wm)) {
3761 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
3762 return false;
3763 }
3764
3765 return true;
3766}
3767
3768/*
3769 * Compute watermark values of WM[1-3],
3770 */
b79d4990
JB
3771static bool ironlake_compute_srwm(struct drm_device *dev, int level,
3772 int hdisplay, int htotal,
3773 int pixel_size, int clock, int latency_ns,
3774 const struct intel_watermark_params *display,
3775 const struct intel_watermark_params *cursor,
3776 int *fbc_wm, int *display_wm, int *cursor_wm)
1398261a
YL
3777{
3778
3779 unsigned long line_time_us;
b79d4990 3780 int line_count, line_size;
1398261a
YL
3781 int small, large;
3782 int entries;
1398261a
YL
3783
3784 if (!latency_ns) {
3785 *fbc_wm = *display_wm = *cursor_wm = 0;
3786 return false;
3787 }
3788
3789 line_time_us = (htotal * 1000) / clock;
3790 line_count = (latency_ns / line_time_us + 1000) / 1000;
3791 line_size = hdisplay * pixel_size;
3792
3793 /* Use the minimum of the small and large buffer method for primary */
3794 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3795 large = line_count * line_size;
3796
b79d4990
JB
3797 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3798 *display_wm = entries + display->guard_size;
1398261a
YL
3799
3800 /*
b79d4990 3801 * Spec says:
1398261a
YL
3802 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
3803 */
3804 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
3805
3806 /* calculate the self-refresh watermark for display cursor */
3807 entries = line_count * pixel_size * 64;
b79d4990
JB
3808 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3809 *cursor_wm = entries + cursor->guard_size;
1398261a 3810
b79d4990
JB
3811 return ironlake_check_srwm(dev, level,
3812 *fbc_wm, *display_wm, *cursor_wm,
3813 display, cursor);
3814}
3815
3816static void ironlake_update_wm(struct drm_device *dev,
3817 int planea_clock, int planeb_clock,
3818 int hdisplay, int htotal,
3819 int pixel_size)
3820{
3821 struct drm_i915_private *dev_priv = dev->dev_private;
3822 int fbc_wm, plane_wm, cursor_wm, enabled;
3823 int clock;
3824
3825 enabled = 0;
3826 if (ironlake_compute_wm0(dev, 0,
3827 &ironlake_display_wm_info,
3828 ILK_LP0_PLANE_LATENCY,
3829 &ironlake_cursor_wm_info,
3830 ILK_LP0_CURSOR_LATENCY,
3831 &plane_wm, &cursor_wm)) {
3832 I915_WRITE(WM0_PIPEA_ILK,
3833 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3834 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
3835 " plane %d, " "cursor: %d\n",
3836 plane_wm, cursor_wm);
3837 enabled++;
3838 }
3839
3840 if (ironlake_compute_wm0(dev, 1,
3841 &ironlake_display_wm_info,
3842 ILK_LP0_PLANE_LATENCY,
3843 &ironlake_cursor_wm_info,
3844 ILK_LP0_CURSOR_LATENCY,
3845 &plane_wm, &cursor_wm)) {
3846 I915_WRITE(WM0_PIPEB_ILK,
3847 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3848 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
3849 " plane %d, cursor: %d\n",
3850 plane_wm, cursor_wm);
3851 enabled++;
3852 }
3853
3854 /*
3855 * Calculate and update the self-refresh watermark only when one
3856 * display plane is used.
3857 */
3858 I915_WRITE(WM3_LP_ILK, 0);
3859 I915_WRITE(WM2_LP_ILK, 0);
3860 I915_WRITE(WM1_LP_ILK, 0);
3861
3862 if (enabled != 1)
3863 return;
3864
3865 clock = planea_clock ? planea_clock : planeb_clock;
3866
3867 /* WM1 */
3868 if (!ironlake_compute_srwm(dev, 1, hdisplay, htotal, pixel_size,
3869 clock, ILK_READ_WM1_LATENCY() * 500,
3870 &ironlake_display_srwm_info,
3871 &ironlake_cursor_srwm_info,
3872 &fbc_wm, &plane_wm, &cursor_wm))
3873 return;
3874
3875 I915_WRITE(WM1_LP_ILK,
3876 WM1_LP_SR_EN |
3877 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
3878 (fbc_wm << WM1_LP_FBC_SHIFT) |
3879 (plane_wm << WM1_LP_SR_SHIFT) |
3880 cursor_wm);
3881
3882 /* WM2 */
3883 if (!ironlake_compute_srwm(dev, 2, hdisplay, htotal, pixel_size,
3884 clock, ILK_READ_WM2_LATENCY() * 500,
3885 &ironlake_display_srwm_info,
3886 &ironlake_cursor_srwm_info,
3887 &fbc_wm, &plane_wm, &cursor_wm))
3888 return;
3889
3890 I915_WRITE(WM2_LP_ILK,
3891 WM2_LP_EN |
3892 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
3893 (fbc_wm << WM1_LP_FBC_SHIFT) |
3894 (plane_wm << WM1_LP_SR_SHIFT) |
3895 cursor_wm);
3896
3897 /*
3898 * WM3 is unsupported on ILK, probably because we don't have latency
3899 * data for that power state
3900 */
1398261a
YL
3901}
3902
3903static void sandybridge_update_wm(struct drm_device *dev,
3904 int planea_clock, int planeb_clock,
3905 int hdisplay, int htotal,
3906 int pixel_size)
3907{
3908 struct drm_i915_private *dev_priv = dev->dev_private;
a0fa62d3 3909 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
1398261a
YL
3910 int fbc_wm, plane_wm, cursor_wm, enabled;
3911 int clock;
3912
3913 enabled = 0;
3914 if (ironlake_compute_wm0(dev, 0,
3915 &sandybridge_display_wm_info, latency,
3916 &sandybridge_cursor_wm_info, latency,
3917 &plane_wm, &cursor_wm)) {
3918 I915_WRITE(WM0_PIPEA_ILK,
3919 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3920 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
3921 " plane %d, " "cursor: %d\n",
3922 plane_wm, cursor_wm);
3923 enabled++;
3924 }
3925
3926 if (ironlake_compute_wm0(dev, 1,
3927 &sandybridge_display_wm_info, latency,
3928 &sandybridge_cursor_wm_info, latency,
3929 &plane_wm, &cursor_wm)) {
3930 I915_WRITE(WM0_PIPEB_ILK,
3931 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3932 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
3933 " plane %d, cursor: %d\n",
3934 plane_wm, cursor_wm);
3935 enabled++;
3936 }
3937
3938 /*
3939 * Calculate and update the self-refresh watermark only when one
3940 * display plane is used.
3941 *
3942 * SNB support 3 levels of watermark.
3943 *
3944 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
3945 * and disabled in the descending order
3946 *
3947 */
3948 I915_WRITE(WM3_LP_ILK, 0);
3949 I915_WRITE(WM2_LP_ILK, 0);
3950 I915_WRITE(WM1_LP_ILK, 0);
3951
3952 if (enabled != 1)
3953 return;
3954
3955 clock = planea_clock ? planea_clock : planeb_clock;
3956
3957 /* WM1 */
b79d4990
JB
3958 if (!ironlake_compute_srwm(dev, 1, hdisplay, htotal, pixel_size,
3959 clock, SNB_READ_WM1_LATENCY() * 500,
3960 &sandybridge_display_srwm_info,
3961 &sandybridge_cursor_srwm_info,
3962 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
3963 return;
3964
3965 I915_WRITE(WM1_LP_ILK,
3966 WM1_LP_SR_EN |
3967 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
3968 (fbc_wm << WM1_LP_FBC_SHIFT) |
3969 (plane_wm << WM1_LP_SR_SHIFT) |
3970 cursor_wm);
3971
3972 /* WM2 */
b79d4990
JB
3973 if (!ironlake_compute_srwm(dev, 2,
3974 hdisplay, htotal, pixel_size,
3975 clock, SNB_READ_WM2_LATENCY() * 500,
3976 &sandybridge_display_srwm_info,
3977 &sandybridge_cursor_srwm_info,
3978 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
3979 return;
3980
3981 I915_WRITE(WM2_LP_ILK,
3982 WM2_LP_EN |
3983 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
3984 (fbc_wm << WM1_LP_FBC_SHIFT) |
3985 (plane_wm << WM1_LP_SR_SHIFT) |
3986 cursor_wm);
3987
3988 /* WM3 */
b79d4990
JB
3989 if (!ironlake_compute_srwm(dev, 3,
3990 hdisplay, htotal, pixel_size,
3991 clock, SNB_READ_WM3_LATENCY() * 500,
3992 &sandybridge_display_srwm_info,
3993 &sandybridge_cursor_srwm_info,
3994 &fbc_wm, &plane_wm, &cursor_wm))
1398261a
YL
3995 return;
3996
3997 I915_WRITE(WM3_LP_ILK,
3998 WM3_LP_EN |
3999 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4000 (fbc_wm << WM1_LP_FBC_SHIFT) |
4001 (plane_wm << WM1_LP_SR_SHIFT) |
4002 cursor_wm);
4003}
4004
7662c8bd
SL
4005/**
4006 * intel_update_watermarks - update FIFO watermark values based on current modes
4007 *
4008 * Calculate watermark values for the various WM regs based on current mode
4009 * and plane configuration.
4010 *
4011 * There are several cases to deal with here:
4012 * - normal (i.e. non-self-refresh)
4013 * - self-refresh (SR) mode
4014 * - lines are large relative to FIFO size (buffer can hold up to 2)
4015 * - lines are small relative to FIFO size (buffer can hold more than 2
4016 * lines), so need to account for TLB latency
4017 *
4018 * The normal calculation is:
4019 * watermark = dotclock * bytes per pixel * latency
4020 * where latency is platform & configuration dependent (we assume pessimal
4021 * values here).
4022 *
4023 * The SR calculation is:
4024 * watermark = (trunc(latency/line time)+1) * surface width *
4025 * bytes per pixel
4026 * where
4027 * line time = htotal / dotclock
fa143215 4028 * surface width = hdisplay for normal plane and 64 for cursor
7662c8bd
SL
4029 * and latency is assumed to be high, as above.
4030 *
4031 * The final value programmed to the register should always be rounded up,
4032 * and include an extra 2 entries to account for clock crossings.
4033 *
4034 * We don't use the sprite, so we can ignore that. And on Crestline we have
4035 * to set the non-SR watermarks to 8.
5eddb70b 4036 */
7662c8bd
SL
4037static void intel_update_watermarks(struct drm_device *dev)
4038{
e70236a8 4039 struct drm_i915_private *dev_priv = dev->dev_private;
7662c8bd 4040 struct drm_crtc *crtc;
7662c8bd
SL
4041 int sr_hdisplay = 0;
4042 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
4043 int enabled = 0, pixel_size = 0;
fa143215 4044 int sr_htotal = 0;
7662c8bd 4045
c03342fa
ZW
4046 if (!dev_priv->display.update_wm)
4047 return;
4048
7662c8bd
SL
4049 /* Get the clock config from both planes */
4050 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
debcaddc 4051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f7abfe8b 4052 if (intel_crtc->active) {
7662c8bd
SL
4053 enabled++;
4054 if (intel_crtc->plane == 0) {
28c97730 4055 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
5eddb70b 4056 intel_crtc->pipe, crtc->mode.clock);
7662c8bd
SL
4057 planea_clock = crtc->mode.clock;
4058 } else {
28c97730 4059 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
5eddb70b 4060 intel_crtc->pipe, crtc->mode.clock);
7662c8bd
SL
4061 planeb_clock = crtc->mode.clock;
4062 }
4063 sr_hdisplay = crtc->mode.hdisplay;
4064 sr_clock = crtc->mode.clock;
fa143215 4065 sr_htotal = crtc->mode.htotal;
7662c8bd
SL
4066 if (crtc->fb)
4067 pixel_size = crtc->fb->bits_per_pixel / 8;
4068 else
4069 pixel_size = 4; /* by default */
4070 }
4071 }
4072
4073 if (enabled <= 0)
4074 return;
4075
e70236a8 4076 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
fa143215 4077 sr_hdisplay, sr_htotal, pixel_size);
7662c8bd
SL
4078}
4079
a7615030
CW
4080static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4081{
4082 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4083}
4084
5c3b82e2
CW
4085static int intel_crtc_mode_set(struct drm_crtc *crtc,
4086 struct drm_display_mode *mode,
4087 struct drm_display_mode *adjusted_mode,
4088 int x, int y,
4089 struct drm_framebuffer *old_fb)
79e53945
JB
4090{
4091 struct drm_device *dev = crtc->dev;
4092 struct drm_i915_private *dev_priv = dev->dev_private;
4093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4094 int pipe = intel_crtc->pipe;
80824003 4095 int plane = intel_crtc->plane;
5eddb70b 4096 u32 fp_reg, dpll_reg;
c751ce4f 4097 int refclk, num_connectors = 0;
652c393a 4098 intel_clock_t clock, reduced_clock;
5eddb70b 4099 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
652c393a 4100 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
a4fc5ed6 4101 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
8e647a27 4102 struct intel_encoder *has_edp_encoder = NULL;
79e53945 4103 struct drm_mode_config *mode_config = &dev->mode_config;
5eddb70b 4104 struct intel_encoder *encoder;
d4906093 4105 const intel_limit_t *limit;
5c3b82e2 4106 int ret;
2c07245f 4107 struct fdi_m_n m_n = {0};
5eddb70b 4108 u32 reg, temp;
5eb08b69 4109 int target_clock;
79e53945
JB
4110
4111 drm_vblank_pre_modeset(dev, pipe);
4112
5eddb70b
CW
4113 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4114 if (encoder->base.crtc != crtc)
79e53945
JB
4115 continue;
4116
5eddb70b 4117 switch (encoder->type) {
79e53945
JB
4118 case INTEL_OUTPUT_LVDS:
4119 is_lvds = true;
4120 break;
4121 case INTEL_OUTPUT_SDVO:
7d57382e 4122 case INTEL_OUTPUT_HDMI:
79e53945 4123 is_sdvo = true;
5eddb70b 4124 if (encoder->needs_tv_clock)
e2f0ba97 4125 is_tv = true;
79e53945
JB
4126 break;
4127 case INTEL_OUTPUT_DVO:
4128 is_dvo = true;
4129 break;
4130 case INTEL_OUTPUT_TVOUT:
4131 is_tv = true;
4132 break;
4133 case INTEL_OUTPUT_ANALOG:
4134 is_crt = true;
4135 break;
a4fc5ed6
KP
4136 case INTEL_OUTPUT_DISPLAYPORT:
4137 is_dp = true;
4138 break;
32f9d658 4139 case INTEL_OUTPUT_EDP:
5eddb70b 4140 has_edp_encoder = encoder;
32f9d658 4141 break;
79e53945 4142 }
43565a06 4143
c751ce4f 4144 num_connectors++;
79e53945
JB
4145 }
4146
a7615030 4147 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
43565a06 4148 refclk = dev_priv->lvds_ssc_freq * 1000;
28c97730 4149 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5eddb70b 4150 refclk / 1000);
a6c45cf0 4151 } else if (!IS_GEN2(dev)) {
79e53945 4152 refclk = 96000;
1cb1b75e
JB
4153 if (HAS_PCH_SPLIT(dev) &&
4154 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
2c07245f 4155 refclk = 120000; /* 120Mhz refclk */
79e53945
JB
4156 } else {
4157 refclk = 48000;
4158 }
4159
d4906093
ML
4160 /*
4161 * Returns a set of divisors for the desired target clock with the given
4162 * refclk, or FALSE. The returned values represent the clock equation:
4163 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4164 */
1b894b59 4165 limit = intel_limit(crtc, refclk);
d4906093 4166 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
79e53945
JB
4167 if (!ok) {
4168 DRM_ERROR("Couldn't find PLL settings for mode!\n");
1f803ee5 4169 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 4170 return -EINVAL;
79e53945
JB
4171 }
4172
cda4b7d3 4173 /* Ensure that the cursor is valid for the new mode before changing... */
6b383a7f 4174 intel_crtc_update_cursor(crtc, true);
cda4b7d3 4175
ddc9003c
ZY
4176 if (is_lvds && dev_priv->lvds_downclock_avail) {
4177 has_reduced_clock = limit->find_pll(limit, crtc,
5eddb70b
CW
4178 dev_priv->lvds_downclock,
4179 refclk,
4180 &reduced_clock);
18f9ed12
ZY
4181 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4182 /*
4183 * If the different P is found, it means that we can't
4184 * switch the display clock by using the FP0/FP1.
4185 * In such case we will disable the LVDS downclock
4186 * feature.
4187 */
4188 DRM_DEBUG_KMS("Different P is found for "
5eddb70b 4189 "LVDS clock/downclock\n");
18f9ed12
ZY
4190 has_reduced_clock = 0;
4191 }
652c393a 4192 }
7026d4ac
ZW
4193 /* SDVO TV has fixed PLL values depend on its clock range,
4194 this mirrors vbios setting. */
4195 if (is_sdvo && is_tv) {
4196 if (adjusted_mode->clock >= 100000
5eddb70b 4197 && adjusted_mode->clock < 140500) {
7026d4ac
ZW
4198 clock.p1 = 2;
4199 clock.p2 = 10;
4200 clock.n = 3;
4201 clock.m1 = 16;
4202 clock.m2 = 8;
4203 } else if (adjusted_mode->clock >= 140500
5eddb70b 4204 && adjusted_mode->clock <= 200000) {
7026d4ac
ZW
4205 clock.p1 = 1;
4206 clock.p2 = 10;
4207 clock.n = 6;
4208 clock.m1 = 12;
4209 clock.m2 = 8;
4210 }
4211 }
4212
2c07245f 4213 /* FDI link */
bad720ff 4214 if (HAS_PCH_SPLIT(dev)) {
49078f7d 4215 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
77ffb597 4216 int lane = 0, link_bw, bpp;
5c5313c8 4217 /* CPU eDP doesn't require FDI link, so just set DP M/N
32f9d658 4218 according to current link config */
858bc21f 4219 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5eb08b69 4220 target_clock = mode->clock;
8e647a27
CW
4221 intel_edp_link_config(has_edp_encoder,
4222 &lane, &link_bw);
32f9d658 4223 } else {
5c5313c8 4224 /* [e]DP over FDI requires target mode clock
32f9d658 4225 instead of link clock */
5c5313c8 4226 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
32f9d658
ZW
4227 target_clock = mode->clock;
4228 else
4229 target_clock = adjusted_mode->clock;
021357ac
CW
4230
4231 /* FDI is a binary signal running at ~2.7GHz, encoding
4232 * each output octet as 10 bits. The actual frequency
4233 * is stored as a divider into a 100MHz clock, and the
4234 * mode pixel clock is stored in units of 1KHz.
4235 * Hence the bw of each lane in terms of the mode signal
4236 * is:
4237 */
4238 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
32f9d658 4239 }
58a27471
ZW
4240
4241 /* determine panel color depth */
5eddb70b 4242 temp = I915_READ(PIPECONF(pipe));
e5a95eb7
ZY
4243 temp &= ~PIPE_BPC_MASK;
4244 if (is_lvds) {
e5a95eb7 4245 /* the BPC will be 6 if it is 18-bit LVDS panel */
5eddb70b 4246 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
e5a95eb7
ZY
4247 temp |= PIPE_8BPC;
4248 else
4249 temp |= PIPE_6BPC;
1d850362 4250 } else if (has_edp_encoder) {
5ceb0f9b 4251 switch (dev_priv->edp.bpp/3) {
885a5fb5
ZW
4252 case 8:
4253 temp |= PIPE_8BPC;
4254 break;
4255 case 10:
4256 temp |= PIPE_10BPC;
4257 break;
4258 case 6:
4259 temp |= PIPE_6BPC;
4260 break;
4261 case 12:
4262 temp |= PIPE_12BPC;
4263 break;
4264 }
e5a95eb7
ZY
4265 } else
4266 temp |= PIPE_8BPC;
5eddb70b 4267 I915_WRITE(PIPECONF(pipe), temp);
58a27471
ZW
4268
4269 switch (temp & PIPE_BPC_MASK) {
4270 case PIPE_8BPC:
4271 bpp = 24;
4272 break;
4273 case PIPE_10BPC:
4274 bpp = 30;
4275 break;
4276 case PIPE_6BPC:
4277 bpp = 18;
4278 break;
4279 case PIPE_12BPC:
4280 bpp = 36;
4281 break;
4282 default:
4283 DRM_ERROR("unknown pipe bpc value\n");
4284 bpp = 24;
4285 }
4286
77ffb597
AJ
4287 if (!lane) {
4288 /*
4289 * Account for spread spectrum to avoid
4290 * oversubscribing the link. Max center spread
4291 * is 2.5%; use 5% for safety's sake.
4292 */
4293 u32 bps = target_clock * bpp * 21 / 20;
4294 lane = bps / (link_bw * 8) + 1;
4295 }
4296
4297 intel_crtc->fdi_lanes = lane;
4298
49078f7d
CW
4299 if (pixel_multiplier > 1)
4300 link_bw *= pixel_multiplier;
f2b115e6 4301 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
5eb08b69 4302 }
2c07245f 4303
c038e51e
ZW
4304 /* Ironlake: try to setup display ref clock before DPLL
4305 * enabling. This is only under driver's control after
4306 * PCH B stepping, previous chipset stepping should be
4307 * ignoring this setting.
4308 */
bad720ff 4309 if (HAS_PCH_SPLIT(dev)) {
c038e51e
ZW
4310 temp = I915_READ(PCH_DREF_CONTROL);
4311 /* Always enable nonspread source */
4312 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4313 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
c038e51e
ZW
4314 temp &= ~DREF_SSC_SOURCE_MASK;
4315 temp |= DREF_SSC_SOURCE_ENABLE;
4316 I915_WRITE(PCH_DREF_CONTROL, temp);
c038e51e 4317
5eddb70b 4318 POSTING_READ(PCH_DREF_CONTROL);
c038e51e
ZW
4319 udelay(200);
4320
8e647a27 4321 if (has_edp_encoder) {
a7615030 4322 if (intel_panel_use_ssc(dev_priv)) {
c038e51e
ZW
4323 temp |= DREF_SSC1_ENABLE;
4324 I915_WRITE(PCH_DREF_CONTROL, temp);
c038e51e 4325
5eddb70b 4326 POSTING_READ(PCH_DREF_CONTROL);
c038e51e 4327 udelay(200);
7f823282
JB
4328 }
4329 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4330
4331 /* Enable CPU source on CPU attached eDP */
4332 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
a7615030 4333 if (intel_panel_use_ssc(dev_priv))
7f823282
JB
4334 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4335 else
4336 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
c038e51e 4337 } else {
7f823282 4338 /* Enable SSC on PCH eDP if needed */
a7615030 4339 if (intel_panel_use_ssc(dev_priv)) {
7f823282
JB
4340 DRM_ERROR("enabling SSC on PCH\n");
4341 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4342 }
c038e51e 4343 }
5eddb70b 4344 I915_WRITE(PCH_DREF_CONTROL, temp);
7f823282
JB
4345 POSTING_READ(PCH_DREF_CONTROL);
4346 udelay(200);
c038e51e
ZW
4347 }
4348 }
4349
f2b115e6 4350 if (IS_PINEVIEW(dev)) {
2177832f 4351 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4352 if (has_reduced_clock)
4353 fp2 = (1 << reduced_clock.n) << 16 |
4354 reduced_clock.m1 << 8 | reduced_clock.m2;
4355 } else {
2177832f 4356 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
652c393a
JB
4357 if (has_reduced_clock)
4358 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4359 reduced_clock.m2;
4360 }
79e53945 4361
c1858123
CW
4362 /* Enable autotuning of the PLL clock (if permissible) */
4363 if (HAS_PCH_SPLIT(dev)) {
4364 int factor = 21;
4365
4366 if (is_lvds) {
a7615030 4367 if ((intel_panel_use_ssc(dev_priv) &&
c1858123
CW
4368 dev_priv->lvds_ssc_freq == 100) ||
4369 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4370 factor = 25;
4371 } else if (is_sdvo && is_tv)
4372 factor = 20;
4373
4374 if (clock.m1 < factor * clock.n)
4375 fp |= FP_CB_TUNE;
4376 }
4377
5eddb70b 4378 dpll = 0;
bad720ff 4379 if (!HAS_PCH_SPLIT(dev))
2c07245f
ZW
4380 dpll = DPLL_VGA_MODE_DIS;
4381
a6c45cf0 4382 if (!IS_GEN2(dev)) {
79e53945
JB
4383 if (is_lvds)
4384 dpll |= DPLLB_MODE_LVDS;
4385 else
4386 dpll |= DPLLB_MODE_DAC_SERIAL;
4387 if (is_sdvo) {
6c9547ff
CW
4388 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4389 if (pixel_multiplier > 1) {
4390 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4391 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4392 else if (HAS_PCH_SPLIT(dev))
4393 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4394 }
79e53945 4395 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945 4396 }
83240120 4397 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
a4fc5ed6 4398 dpll |= DPLL_DVO_HIGH_SPEED;
79e53945
JB
4399
4400 /* compute bitmask from p1 value */
f2b115e6
AJ
4401 if (IS_PINEVIEW(dev))
4402 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
2c07245f 4403 else {
2177832f 4404 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
2c07245f 4405 /* also FPA1 */
bad720ff 4406 if (HAS_PCH_SPLIT(dev))
2c07245f 4407 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
652c393a
JB
4408 if (IS_G4X(dev) && has_reduced_clock)
4409 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
2c07245f 4410 }
79e53945
JB
4411 switch (clock.p2) {
4412 case 5:
4413 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4414 break;
4415 case 7:
4416 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4417 break;
4418 case 10:
4419 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4420 break;
4421 case 14:
4422 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4423 break;
4424 }
a6c45cf0 4425 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
79e53945
JB
4426 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4427 } else {
4428 if (is_lvds) {
4429 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4430 } else {
4431 if (clock.p1 == 2)
4432 dpll |= PLL_P1_DIVIDE_BY_TWO;
4433 else
4434 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4435 if (clock.p2 == 4)
4436 dpll |= PLL_P2_DIVIDE_BY_4;
4437 }
4438 }
4439
43565a06
KH
4440 if (is_sdvo && is_tv)
4441 dpll |= PLL_REF_INPUT_TVCLKINBC;
4442 else if (is_tv)
79e53945 4443 /* XXX: just matching BIOS for now */
43565a06 4444 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
79e53945 4445 dpll |= 3;
a7615030 4446 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 4447 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
4448 else
4449 dpll |= PLL_REF_INPUT_DREFCLK;
4450
4451 /* setup pipeconf */
5eddb70b 4452 pipeconf = I915_READ(PIPECONF(pipe));
79e53945
JB
4453
4454 /* Set up the display plane register */
4455 dspcntr = DISPPLANE_GAMMA_ENABLE;
4456
f2b115e6 4457 /* Ironlake's plane is forced to pipe, bit 24 is to
2c07245f 4458 enable color space conversion */
bad720ff 4459 if (!HAS_PCH_SPLIT(dev)) {
2c07245f 4460 if (pipe == 0)
80824003 4461 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
2c07245f
ZW
4462 else
4463 dspcntr |= DISPPLANE_SEL_PIPE_B;
4464 }
79e53945 4465
a6c45cf0 4466 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
79e53945
JB
4467 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4468 * core speed.
4469 *
4470 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4471 * pipe == 0 check?
4472 */
e70236a8
JB
4473 if (mode->clock >
4474 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5eddb70b 4475 pipeconf |= PIPECONF_DOUBLE_WIDE;
79e53945 4476 else
5eddb70b 4477 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
79e53945
JB
4478 }
4479
b24e7179 4480 if (!HAS_PCH_SPLIT(dev))
65993d64 4481 dpll |= DPLL_VCO_ENABLE;
8d86dc6a 4482
28c97730 4483 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
79e53945
JB
4484 drm_mode_debug_printmodeline(mode);
4485
f2b115e6 4486 /* assign to Ironlake registers */
bad720ff 4487 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4488 fp_reg = PCH_FP0(pipe);
4489 dpll_reg = PCH_DPLL(pipe);
4490 } else {
4491 fp_reg = FP0(pipe);
4492 dpll_reg = DPLL(pipe);
2c07245f 4493 }
79e53945 4494
5c5313c8
JB
4495 /* PCH eDP needs FDI, but CPU eDP does not */
4496 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945
JB
4497 I915_WRITE(fp_reg, fp);
4498 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
5eddb70b
CW
4499
4500 POSTING_READ(dpll_reg);
79e53945
JB
4501 udelay(150);
4502 }
4503
8db9d77b
ZW
4504 /* enable transcoder DPLL */
4505 if (HAS_PCH_CPT(dev)) {
4506 temp = I915_READ(PCH_DPLL_SEL);
5eddb70b
CW
4507 if (pipe == 0)
4508 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
8db9d77b 4509 else
5eddb70b 4510 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
8db9d77b 4511 I915_WRITE(PCH_DPLL_SEL, temp);
5eddb70b
CW
4512
4513 POSTING_READ(PCH_DPLL_SEL);
8db9d77b
ZW
4514 udelay(150);
4515 }
4516
79e53945
JB
4517 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4518 * This is an exception to the general rule that mode_set doesn't turn
4519 * things on.
4520 */
4521 if (is_lvds) {
5eddb70b 4522 reg = LVDS;
bad720ff 4523 if (HAS_PCH_SPLIT(dev))
5eddb70b 4524 reg = PCH_LVDS;
541998a1 4525
5eddb70b
CW
4526 temp = I915_READ(reg);
4527 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
b3b095b3
ZW
4528 if (pipe == 1) {
4529 if (HAS_PCH_CPT(dev))
5eddb70b 4530 temp |= PORT_TRANS_B_SEL_CPT;
b3b095b3 4531 else
5eddb70b 4532 temp |= LVDS_PIPEB_SELECT;
b3b095b3
ZW
4533 } else {
4534 if (HAS_PCH_CPT(dev))
5eddb70b 4535 temp &= ~PORT_TRANS_SEL_MASK;
b3b095b3 4536 else
5eddb70b 4537 temp &= ~LVDS_PIPEB_SELECT;
b3b095b3 4538 }
a3e17eb8 4539 /* set the corresponsding LVDS_BORDER bit */
5eddb70b 4540 temp |= dev_priv->lvds_border_bits;
79e53945
JB
4541 /* Set the B0-B3 data pairs corresponding to whether we're going to
4542 * set the DPLLs for dual-channel mode or not.
4543 */
4544 if (clock.p2 == 7)
5eddb70b 4545 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
79e53945 4546 else
5eddb70b 4547 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
79e53945
JB
4548
4549 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4550 * appropriately here, but we need to look more thoroughly into how
4551 * panels behave in the two modes.
4552 */
434ed097 4553 /* set the dithering flag on non-PCH LVDS as needed */
a6c45cf0 4554 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
434ed097 4555 if (dev_priv->lvds_dither)
5eddb70b 4556 temp |= LVDS_ENABLE_DITHER;
434ed097 4557 else
5eddb70b 4558 temp &= ~LVDS_ENABLE_DITHER;
898822ce 4559 }
5eddb70b 4560 I915_WRITE(reg, temp);
79e53945 4561 }
434ed097
JB
4562
4563 /* set the dithering flag and clear for anything other than a panel. */
4564 if (HAS_PCH_SPLIT(dev)) {
4565 pipeconf &= ~PIPECONF_DITHER_EN;
4566 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4567 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4568 pipeconf |= PIPECONF_DITHER_EN;
4569 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4570 }
4571 }
4572
5c5313c8 4573 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
a4fc5ed6 4574 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5c5313c8 4575 } else if (HAS_PCH_SPLIT(dev)) {
8db9d77b
ZW
4576 /* For non-DP output, clear any trans DP clock recovery setting.*/
4577 if (pipe == 0) {
4578 I915_WRITE(TRANSA_DATA_M1, 0);
4579 I915_WRITE(TRANSA_DATA_N1, 0);
4580 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4581 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4582 } else {
4583 I915_WRITE(TRANSB_DATA_M1, 0);
4584 I915_WRITE(TRANSB_DATA_N1, 0);
4585 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4586 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4587 }
4588 }
79e53945 4589
5c5313c8 4590 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
79e53945 4591 I915_WRITE(dpll_reg, dpll);
5eddb70b 4592
32f9d658 4593 /* Wait for the clocks to stabilize. */
5eddb70b 4594 POSTING_READ(dpll_reg);
32f9d658
ZW
4595 udelay(150);
4596
a6c45cf0 4597 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
5eddb70b 4598 temp = 0;
bb66c512 4599 if (is_sdvo) {
5eddb70b
CW
4600 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4601 if (temp > 1)
4602 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6c9547ff 4603 else
5eddb70b
CW
4604 temp = 0;
4605 }
4606 I915_WRITE(DPLL_MD(pipe), temp);
32f9d658 4607 } else {
a589b9f4
CW
4608 /* The pixel multiplier can only be updated once the
4609 * DPLL is enabled and the clocks are stable.
4610 *
4611 * So write it again.
4612 */
32f9d658
ZW
4613 I915_WRITE(dpll_reg, dpll);
4614 }
79e53945 4615 }
79e53945 4616
5eddb70b 4617 intel_crtc->lowfreq_avail = false;
652c393a
JB
4618 if (is_lvds && has_reduced_clock && i915_powersave) {
4619 I915_WRITE(fp_reg + 4, fp2);
4620 intel_crtc->lowfreq_avail = true;
4621 if (HAS_PIPE_CXSR(dev)) {
28c97730 4622 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
652c393a
JB
4623 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4624 }
4625 } else {
4626 I915_WRITE(fp_reg + 4, fp);
652c393a 4627 if (HAS_PIPE_CXSR(dev)) {
28c97730 4628 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
652c393a
JB
4629 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4630 }
4631 }
4632
734b4157
KH
4633 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4634 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4635 /* the chip adds 2 halflines automatically */
4636 adjusted_mode->crtc_vdisplay -= 1;
4637 adjusted_mode->crtc_vtotal -= 1;
4638 adjusted_mode->crtc_vblank_start -= 1;
4639 adjusted_mode->crtc_vblank_end -= 1;
4640 adjusted_mode->crtc_vsync_end -= 1;
4641 adjusted_mode->crtc_vsync_start -= 1;
4642 } else
4643 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4644
5eddb70b
CW
4645 I915_WRITE(HTOTAL(pipe),
4646 (adjusted_mode->crtc_hdisplay - 1) |
79e53945 4647 ((adjusted_mode->crtc_htotal - 1) << 16));
5eddb70b
CW
4648 I915_WRITE(HBLANK(pipe),
4649 (adjusted_mode->crtc_hblank_start - 1) |
79e53945 4650 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5eddb70b
CW
4651 I915_WRITE(HSYNC(pipe),
4652 (adjusted_mode->crtc_hsync_start - 1) |
79e53945 4653 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5eddb70b
CW
4654
4655 I915_WRITE(VTOTAL(pipe),
4656 (adjusted_mode->crtc_vdisplay - 1) |
79e53945 4657 ((adjusted_mode->crtc_vtotal - 1) << 16));
5eddb70b
CW
4658 I915_WRITE(VBLANK(pipe),
4659 (adjusted_mode->crtc_vblank_start - 1) |
79e53945 4660 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5eddb70b
CW
4661 I915_WRITE(VSYNC(pipe),
4662 (adjusted_mode->crtc_vsync_start - 1) |
79e53945 4663 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5eddb70b
CW
4664
4665 /* pipesrc and dspsize control the size that is scaled from,
4666 * which should always be the user's requested size.
79e53945 4667 */
bad720ff 4668 if (!HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4669 I915_WRITE(DSPSIZE(plane),
4670 ((mode->vdisplay - 1) << 16) |
4671 (mode->hdisplay - 1));
4672 I915_WRITE(DSPPOS(plane), 0);
2c07245f 4673 }
5eddb70b
CW
4674 I915_WRITE(PIPESRC(pipe),
4675 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
2c07245f 4676
bad720ff 4677 if (HAS_PCH_SPLIT(dev)) {
5eddb70b
CW
4678 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4679 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4680 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4681 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
2c07245f 4682
5c5313c8 4683 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
f2b115e6 4684 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
32f9d658 4685 }
2c07245f
ZW
4686 }
4687
5eddb70b
CW
4688 I915_WRITE(PIPECONF(pipe), pipeconf);
4689 POSTING_READ(PIPECONF(pipe));
b24e7179
JB
4690 if (!HAS_PCH_SPLIT(dev))
4691 intel_enable_pipe(dev_priv, pipe);
79e53945 4692
9d0498a2 4693 intel_wait_for_vblank(dev, pipe);
79e53945 4694
f00a3ddf 4695 if (IS_GEN5(dev)) {
553bd149
ZW
4696 /* enable address swizzle for tiling buffer */
4697 temp = I915_READ(DISP_ARB_CTL);
4698 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4699 }
4700
5eddb70b 4701 I915_WRITE(DSPCNTR(plane), dspcntr);
b24e7179
JB
4702 POSTING_READ(DSPCNTR(plane));
4703 if (!HAS_PCH_SPLIT(dev))
4704 intel_enable_plane(dev_priv, plane, pipe);
79e53945 4705
5c3b82e2 4706 ret = intel_pipe_set_base(crtc, x, y, old_fb);
7662c8bd
SL
4707
4708 intel_update_watermarks(dev);
4709
79e53945 4710 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 4711
1f803ee5 4712 return ret;
79e53945
JB
4713}
4714
4715/** Loads the palette/gamma unit for the CRTC with the prepared values */
4716void intel_crtc_load_lut(struct drm_crtc *crtc)
4717{
4718 struct drm_device *dev = crtc->dev;
4719 struct drm_i915_private *dev_priv = dev->dev_private;
4720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4721 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4722 int i;
4723
4724 /* The clocks have to be on to load the palette. */
4725 if (!crtc->enabled)
4726 return;
4727
f2b115e6 4728 /* use legacy palette for Ironlake */
bad720ff 4729 if (HAS_PCH_SPLIT(dev))
2c07245f
ZW
4730 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4731 LGC_PALETTE_B;
4732
79e53945
JB
4733 for (i = 0; i < 256; i++) {
4734 I915_WRITE(palreg + 4 * i,
4735 (intel_crtc->lut_r[i] << 16) |
4736 (intel_crtc->lut_g[i] << 8) |
4737 intel_crtc->lut_b[i]);
4738 }
4739}
4740
560b85bb
CW
4741static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4742{
4743 struct drm_device *dev = crtc->dev;
4744 struct drm_i915_private *dev_priv = dev->dev_private;
4745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4746 bool visible = base != 0;
4747 u32 cntl;
4748
4749 if (intel_crtc->cursor_visible == visible)
4750 return;
4751
4752 cntl = I915_READ(CURACNTR);
4753 if (visible) {
4754 /* On these chipsets we can only modify the base whilst
4755 * the cursor is disabled.
4756 */
4757 I915_WRITE(CURABASE, base);
4758
4759 cntl &= ~(CURSOR_FORMAT_MASK);
4760 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4761 cntl |= CURSOR_ENABLE |
4762 CURSOR_GAMMA_ENABLE |
4763 CURSOR_FORMAT_ARGB;
4764 } else
4765 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4766 I915_WRITE(CURACNTR, cntl);
4767
4768 intel_crtc->cursor_visible = visible;
4769}
4770
4771static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4772{
4773 struct drm_device *dev = crtc->dev;
4774 struct drm_i915_private *dev_priv = dev->dev_private;
4775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4776 int pipe = intel_crtc->pipe;
4777 bool visible = base != 0;
4778
4779 if (intel_crtc->cursor_visible != visible) {
4780 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4781 if (base) {
4782 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4783 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4784 cntl |= pipe << 28; /* Connect to correct pipe */
4785 } else {
4786 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4787 cntl |= CURSOR_MODE_DISABLE;
4788 }
4789 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4790
4791 intel_crtc->cursor_visible = visible;
4792 }
4793 /* and commit changes on next vblank */
4794 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4795}
4796
cda4b7d3 4797/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
4798static void intel_crtc_update_cursor(struct drm_crtc *crtc,
4799 bool on)
cda4b7d3
CW
4800{
4801 struct drm_device *dev = crtc->dev;
4802 struct drm_i915_private *dev_priv = dev->dev_private;
4803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4804 int pipe = intel_crtc->pipe;
4805 int x = intel_crtc->cursor_x;
4806 int y = intel_crtc->cursor_y;
560b85bb 4807 u32 base, pos;
cda4b7d3
CW
4808 bool visible;
4809
4810 pos = 0;
4811
6b383a7f 4812 if (on && crtc->enabled && crtc->fb) {
cda4b7d3
CW
4813 base = intel_crtc->cursor_addr;
4814 if (x > (int) crtc->fb->width)
4815 base = 0;
4816
4817 if (y > (int) crtc->fb->height)
4818 base = 0;
4819 } else
4820 base = 0;
4821
4822 if (x < 0) {
4823 if (x + intel_crtc->cursor_width < 0)
4824 base = 0;
4825
4826 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4827 x = -x;
4828 }
4829 pos |= x << CURSOR_X_SHIFT;
4830
4831 if (y < 0) {
4832 if (y + intel_crtc->cursor_height < 0)
4833 base = 0;
4834
4835 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4836 y = -y;
4837 }
4838 pos |= y << CURSOR_Y_SHIFT;
4839
4840 visible = base != 0;
560b85bb 4841 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
4842 return;
4843
4844 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
560b85bb
CW
4845 if (IS_845G(dev) || IS_I865G(dev))
4846 i845_update_cursor(crtc, base);
4847 else
4848 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
4849
4850 if (visible)
4851 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4852}
4853
79e53945 4854static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 4855 struct drm_file *file,
79e53945
JB
4856 uint32_t handle,
4857 uint32_t width, uint32_t height)
4858{
4859 struct drm_device *dev = crtc->dev;
4860 struct drm_i915_private *dev_priv = dev->dev_private;
4861 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 4862 struct drm_i915_gem_object *obj;
cda4b7d3 4863 uint32_t addr;
3f8bc370 4864 int ret;
79e53945 4865
28c97730 4866 DRM_DEBUG_KMS("\n");
79e53945
JB
4867
4868 /* if we want to turn off the cursor ignore width and height */
4869 if (!handle) {
28c97730 4870 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 4871 addr = 0;
05394f39 4872 obj = NULL;
5004417d 4873 mutex_lock(&dev->struct_mutex);
3f8bc370 4874 goto finish;
79e53945
JB
4875 }
4876
4877 /* Currently we only support 64x64 cursors */
4878 if (width != 64 || height != 64) {
4879 DRM_ERROR("we currently only support 64x64 cursors\n");
4880 return -EINVAL;
4881 }
4882
05394f39
CW
4883 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
4884 if (!obj)
79e53945
JB
4885 return -ENOENT;
4886
05394f39 4887 if (obj->base.size < width * height * 4) {
79e53945 4888 DRM_ERROR("buffer is to small\n");
34b8686e
DA
4889 ret = -ENOMEM;
4890 goto fail;
79e53945
JB
4891 }
4892
71acb5eb 4893 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 4894 mutex_lock(&dev->struct_mutex);
b295d1b6 4895 if (!dev_priv->info->cursor_needs_physical) {
d9e86c0e
CW
4896 if (obj->tiling_mode) {
4897 DRM_ERROR("cursor cannot be tiled\n");
4898 ret = -EINVAL;
4899 goto fail_locked;
4900 }
4901
05394f39 4902 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
71acb5eb
DA
4903 if (ret) {
4904 DRM_ERROR("failed to pin cursor bo\n");
7f9872e0 4905 goto fail_locked;
71acb5eb 4906 }
e7b526bb 4907
05394f39 4908 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
e7b526bb
CW
4909 if (ret) {
4910 DRM_ERROR("failed to move cursor bo into the GTT\n");
4911 goto fail_unpin;
4912 }
4913
d9e86c0e
CW
4914 ret = i915_gem_object_put_fence(obj);
4915 if (ret) {
4916 DRM_ERROR("failed to move cursor bo into the GTT\n");
4917 goto fail_unpin;
4918 }
4919
05394f39 4920 addr = obj->gtt_offset;
71acb5eb 4921 } else {
6eeefaf3 4922 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 4923 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
4924 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4925 align);
71acb5eb
DA
4926 if (ret) {
4927 DRM_ERROR("failed to attach phys object\n");
7f9872e0 4928 goto fail_locked;
71acb5eb 4929 }
05394f39 4930 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
4931 }
4932
a6c45cf0 4933 if (IS_GEN2(dev))
14b60391
JB
4934 I915_WRITE(CURSIZE, (height << 12) | width);
4935
3f8bc370 4936 finish:
3f8bc370 4937 if (intel_crtc->cursor_bo) {
b295d1b6 4938 if (dev_priv->info->cursor_needs_physical) {
05394f39 4939 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
4940 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4941 } else
4942 i915_gem_object_unpin(intel_crtc->cursor_bo);
05394f39 4943 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 4944 }
80824003 4945
7f9872e0 4946 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
4947
4948 intel_crtc->cursor_addr = addr;
05394f39 4949 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
4950 intel_crtc->cursor_width = width;
4951 intel_crtc->cursor_height = height;
4952
6b383a7f 4953 intel_crtc_update_cursor(crtc, true);
3f8bc370 4954
79e53945 4955 return 0;
e7b526bb 4956fail_unpin:
05394f39 4957 i915_gem_object_unpin(obj);
7f9872e0 4958fail_locked:
34b8686e 4959 mutex_unlock(&dev->struct_mutex);
bc9025bd 4960fail:
05394f39 4961 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 4962 return ret;
79e53945
JB
4963}
4964
4965static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4966{
79e53945 4967 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 4968
cda4b7d3
CW
4969 intel_crtc->cursor_x = x;
4970 intel_crtc->cursor_y = y;
652c393a 4971
6b383a7f 4972 intel_crtc_update_cursor(crtc, true);
79e53945
JB
4973
4974 return 0;
4975}
4976
4977/** Sets the color ramps on behalf of RandR */
4978void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4979 u16 blue, int regno)
4980{
4981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4982
4983 intel_crtc->lut_r[regno] = red >> 8;
4984 intel_crtc->lut_g[regno] = green >> 8;
4985 intel_crtc->lut_b[regno] = blue >> 8;
4986}
4987
b8c00ac5
DA
4988void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4989 u16 *blue, int regno)
4990{
4991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4992
4993 *red = intel_crtc->lut_r[regno] << 8;
4994 *green = intel_crtc->lut_g[regno] << 8;
4995 *blue = intel_crtc->lut_b[regno] << 8;
4996}
4997
79e53945 4998static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 4999 u16 *blue, uint32_t start, uint32_t size)
79e53945 5000{
7203425a 5001 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 5002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 5003
7203425a 5004 for (i = start; i < end; i++) {
79e53945
JB
5005 intel_crtc->lut_r[i] = red[i] >> 8;
5006 intel_crtc->lut_g[i] = green[i] >> 8;
5007 intel_crtc->lut_b[i] = blue[i] >> 8;
5008 }
5009
5010 intel_crtc_load_lut(crtc);
5011}
5012
5013/**
5014 * Get a pipe with a simple mode set on it for doing load-based monitor
5015 * detection.
5016 *
5017 * It will be up to the load-detect code to adjust the pipe as appropriate for
c751ce4f 5018 * its requirements. The pipe will be connected to no other encoders.
79e53945 5019 *
c751ce4f 5020 * Currently this code will only succeed if there is a pipe with no encoders
79e53945
JB
5021 * configured for it. In the future, it could choose to temporarily disable
5022 * some outputs to free up a pipe for its use.
5023 *
5024 * \return crtc, or NULL if no pipes are available.
5025 */
5026
5027/* VESA 640x480x72Hz mode to set on the pipe */
5028static struct drm_display_mode load_detect_mode = {
5029 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5030 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5031};
5032
21d40d37 5033struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
c1c43977 5034 struct drm_connector *connector,
79e53945
JB
5035 struct drm_display_mode *mode,
5036 int *dpms_mode)
5037{
5038 struct intel_crtc *intel_crtc;
5039 struct drm_crtc *possible_crtc;
5040 struct drm_crtc *supported_crtc =NULL;
4ef69c7a 5041 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
5042 struct drm_crtc *crtc = NULL;
5043 struct drm_device *dev = encoder->dev;
5044 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5045 struct drm_crtc_helper_funcs *crtc_funcs;
5046 int i = -1;
5047
5048 /*
5049 * Algorithm gets a little messy:
5050 * - if the connector already has an assigned crtc, use it (but make
5051 * sure it's on first)
5052 * - try to find the first unused crtc that can drive this connector,
5053 * and use that if we find one
5054 * - if there are no unused crtcs available, try to use the first
5055 * one we found that supports the connector
5056 */
5057
5058 /* See if we already have a CRTC for this connector */
5059 if (encoder->crtc) {
5060 crtc = encoder->crtc;
5061 /* Make sure the crtc and connector are running */
5062 intel_crtc = to_intel_crtc(crtc);
5063 *dpms_mode = intel_crtc->dpms_mode;
5064 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5065 crtc_funcs = crtc->helper_private;
5066 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5067 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5068 }
5069 return crtc;
5070 }
5071
5072 /* Find an unused one (if possible) */
5073 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5074 i++;
5075 if (!(encoder->possible_crtcs & (1 << i)))
5076 continue;
5077 if (!possible_crtc->enabled) {
5078 crtc = possible_crtc;
5079 break;
5080 }
5081 if (!supported_crtc)
5082 supported_crtc = possible_crtc;
5083 }
5084
5085 /*
5086 * If we didn't find an unused CRTC, don't use any.
5087 */
5088 if (!crtc) {
5089 return NULL;
5090 }
5091
5092 encoder->crtc = crtc;
c1c43977 5093 connector->encoder = encoder;
21d40d37 5094 intel_encoder->load_detect_temp = true;
79e53945
JB
5095
5096 intel_crtc = to_intel_crtc(crtc);
5097 *dpms_mode = intel_crtc->dpms_mode;
5098
5099 if (!crtc->enabled) {
5100 if (!mode)
5101 mode = &load_detect_mode;
3c4fdcfb 5102 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
79e53945
JB
5103 } else {
5104 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5105 crtc_funcs = crtc->helper_private;
5106 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5107 }
5108
5109 /* Add this connector to the crtc */
5110 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
5111 encoder_funcs->commit(encoder);
5112 }
5113 /* let the connector get through one full cycle before testing */
9d0498a2 5114 intel_wait_for_vblank(dev, intel_crtc->pipe);
79e53945
JB
5115
5116 return crtc;
5117}
5118
c1c43977
ZW
5119void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5120 struct drm_connector *connector, int dpms_mode)
79e53945 5121{
4ef69c7a 5122 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
5123 struct drm_device *dev = encoder->dev;
5124 struct drm_crtc *crtc = encoder->crtc;
5125 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5126 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5127
21d40d37 5128 if (intel_encoder->load_detect_temp) {
79e53945 5129 encoder->crtc = NULL;
c1c43977 5130 connector->encoder = NULL;
21d40d37 5131 intel_encoder->load_detect_temp = false;
79e53945
JB
5132 crtc->enabled = drm_helper_crtc_in_use(crtc);
5133 drm_helper_disable_unused_functions(dev);
5134 }
5135
c751ce4f 5136 /* Switch crtc and encoder back off if necessary */
79e53945
JB
5137 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
5138 if (encoder->crtc == crtc)
5139 encoder_funcs->dpms(encoder, dpms_mode);
5140 crtc_funcs->dpms(crtc, dpms_mode);
5141 }
5142}
5143
5144/* Returns the clock of the currently programmed mode of the given pipe. */
5145static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5146{
5147 struct drm_i915_private *dev_priv = dev->dev_private;
5148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5149 int pipe = intel_crtc->pipe;
5150 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
5151 u32 fp;
5152 intel_clock_t clock;
5153
5154 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
5155 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
5156 else
5157 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
5158
5159 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
5160 if (IS_PINEVIEW(dev)) {
5161 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5162 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
5163 } else {
5164 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5165 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5166 }
5167
a6c45cf0 5168 if (!IS_GEN2(dev)) {
f2b115e6
AJ
5169 if (IS_PINEVIEW(dev))
5170 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5171 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
5172 else
5173 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
5174 DPLL_FPA01_P1_POST_DIV_SHIFT);
5175
5176 switch (dpll & DPLL_MODE_MASK) {
5177 case DPLLB_MODE_DAC_SERIAL:
5178 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5179 5 : 10;
5180 break;
5181 case DPLLB_MODE_LVDS:
5182 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5183 7 : 14;
5184 break;
5185 default:
28c97730 5186 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945
JB
5187 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5188 return 0;
5189 }
5190
5191 /* XXX: Handle the 100Mhz refclk */
2177832f 5192 intel_clock(dev, 96000, &clock);
79e53945
JB
5193 } else {
5194 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5195
5196 if (is_lvds) {
5197 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5198 DPLL_FPA01_P1_POST_DIV_SHIFT);
5199 clock.p2 = 14;
5200
5201 if ((dpll & PLL_REF_INPUT_MASK) ==
5202 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5203 /* XXX: might not be 66MHz */
2177832f 5204 intel_clock(dev, 66000, &clock);
79e53945 5205 } else
2177832f 5206 intel_clock(dev, 48000, &clock);
79e53945
JB
5207 } else {
5208 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5209 clock.p1 = 2;
5210 else {
5211 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5212 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5213 }
5214 if (dpll & PLL_P2_DIVIDE_BY_4)
5215 clock.p2 = 4;
5216 else
5217 clock.p2 = 2;
5218
2177832f 5219 intel_clock(dev, 48000, &clock);
79e53945
JB
5220 }
5221 }
5222
5223 /* XXX: It would be nice to validate the clocks, but we can't reuse
5224 * i830PllIsValid() because it relies on the xf86_config connector
5225 * configuration being accurate, which it isn't necessarily.
5226 */
5227
5228 return clock.dot;
5229}
5230
5231/** Returns the currently programmed mode of the given pipe. */
5232struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5233 struct drm_crtc *crtc)
5234{
5235 struct drm_i915_private *dev_priv = dev->dev_private;
5236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5237 int pipe = intel_crtc->pipe;
5238 struct drm_display_mode *mode;
5239 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
5240 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
5241 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
5242 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
5243
5244 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5245 if (!mode)
5246 return NULL;
5247
5248 mode->clock = intel_crtc_clock_get(dev, crtc);
5249 mode->hdisplay = (htot & 0xffff) + 1;
5250 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5251 mode->hsync_start = (hsync & 0xffff) + 1;
5252 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5253 mode->vdisplay = (vtot & 0xffff) + 1;
5254 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5255 mode->vsync_start = (vsync & 0xffff) + 1;
5256 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5257
5258 drm_mode_set_name(mode);
5259 drm_mode_set_crtcinfo(mode, 0);
5260
5261 return mode;
5262}
5263
652c393a
JB
5264#define GPU_IDLE_TIMEOUT 500 /* ms */
5265
5266/* When this timer fires, we've been idle for awhile */
5267static void intel_gpu_idle_timer(unsigned long arg)
5268{
5269 struct drm_device *dev = (struct drm_device *)arg;
5270 drm_i915_private_t *dev_priv = dev->dev_private;
5271
ff7ea4c0
CW
5272 if (!list_empty(&dev_priv->mm.active_list)) {
5273 /* Still processing requests, so just re-arm the timer. */
5274 mod_timer(&dev_priv->idle_timer, jiffies +
5275 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5276 return;
5277 }
652c393a 5278
ff7ea4c0 5279 dev_priv->busy = false;
01dfba93 5280 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5281}
5282
652c393a
JB
5283#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5284
5285static void intel_crtc_idle_timer(unsigned long arg)
5286{
5287 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5288 struct drm_crtc *crtc = &intel_crtc->base;
5289 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
ff7ea4c0 5290 struct intel_framebuffer *intel_fb;
652c393a 5291
ff7ea4c0
CW
5292 intel_fb = to_intel_framebuffer(crtc->fb);
5293 if (intel_fb && intel_fb->obj->active) {
5294 /* The framebuffer is still being accessed by the GPU. */
5295 mod_timer(&intel_crtc->idle_timer, jiffies +
5296 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5297 return;
5298 }
652c393a 5299
ff7ea4c0 5300 intel_crtc->busy = false;
01dfba93 5301 queue_work(dev_priv->wq, &dev_priv->idle_work);
652c393a
JB
5302}
5303
3dec0095 5304static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
5305{
5306 struct drm_device *dev = crtc->dev;
5307 drm_i915_private_t *dev_priv = dev->dev_private;
5308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5309 int pipe = intel_crtc->pipe;
dbdc6479
JB
5310 int dpll_reg = DPLL(pipe);
5311 int dpll;
652c393a 5312
bad720ff 5313 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5314 return;
5315
5316 if (!dev_priv->lvds_downclock_avail)
5317 return;
5318
dbdc6479 5319 dpll = I915_READ(dpll_reg);
652c393a 5320 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 5321 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a
JB
5322
5323 /* Unlock panel regs */
dbdc6479
JB
5324 I915_WRITE(PP_CONTROL,
5325 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
652c393a
JB
5326
5327 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5328 I915_WRITE(dpll_reg, dpll);
dbdc6479 5329 POSTING_READ(dpll_reg);
9d0498a2 5330 intel_wait_for_vblank(dev, pipe);
dbdc6479 5331
652c393a
JB
5332 dpll = I915_READ(dpll_reg);
5333 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 5334 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a
JB
5335
5336 /* ...and lock them again */
5337 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5338 }
5339
5340 /* Schedule downclock */
3dec0095
DV
5341 mod_timer(&intel_crtc->idle_timer, jiffies +
5342 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
652c393a
JB
5343}
5344
5345static void intel_decrease_pllclock(struct drm_crtc *crtc)
5346{
5347 struct drm_device *dev = crtc->dev;
5348 drm_i915_private_t *dev_priv = dev->dev_private;
5349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5350 int pipe = intel_crtc->pipe;
5351 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
5352 int dpll = I915_READ(dpll_reg);
5353
bad720ff 5354 if (HAS_PCH_SPLIT(dev))
652c393a
JB
5355 return;
5356
5357 if (!dev_priv->lvds_downclock_avail)
5358 return;
5359
5360 /*
5361 * Since this is called by a timer, we should never get here in
5362 * the manual case.
5363 */
5364 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
44d98a61 5365 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a
JB
5366
5367 /* Unlock panel regs */
4a655f04
JB
5368 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5369 PANEL_UNLOCK_REGS);
652c393a
JB
5370
5371 dpll |= DISPLAY_RATE_SELECT_FPA1;
5372 I915_WRITE(dpll_reg, dpll);
5373 dpll = I915_READ(dpll_reg);
9d0498a2 5374 intel_wait_for_vblank(dev, pipe);
652c393a
JB
5375 dpll = I915_READ(dpll_reg);
5376 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 5377 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
5378
5379 /* ...and lock them again */
5380 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5381 }
5382
5383}
5384
5385/**
5386 * intel_idle_update - adjust clocks for idleness
5387 * @work: work struct
5388 *
5389 * Either the GPU or display (or both) went idle. Check the busy status
5390 * here and adjust the CRTC and GPU clocks as necessary.
5391 */
5392static void intel_idle_update(struct work_struct *work)
5393{
5394 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5395 idle_work);
5396 struct drm_device *dev = dev_priv->dev;
5397 struct drm_crtc *crtc;
5398 struct intel_crtc *intel_crtc;
45ac22c8 5399 int enabled = 0;
652c393a
JB
5400
5401 if (!i915_powersave)
5402 return;
5403
5404 mutex_lock(&dev->struct_mutex);
5405
7648fa99
JB
5406 i915_update_gfx_val(dev_priv);
5407
652c393a
JB
5408 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5409 /* Skip inactive CRTCs */
5410 if (!crtc->fb)
5411 continue;
5412
45ac22c8 5413 enabled++;
652c393a
JB
5414 intel_crtc = to_intel_crtc(crtc);
5415 if (!intel_crtc->busy)
5416 intel_decrease_pllclock(crtc);
5417 }
5418
45ac22c8
LP
5419 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
5420 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
5421 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
5422 }
5423
652c393a
JB
5424 mutex_unlock(&dev->struct_mutex);
5425}
5426
5427/**
5428 * intel_mark_busy - mark the GPU and possibly the display busy
5429 * @dev: drm device
5430 * @obj: object we're operating on
5431 *
5432 * Callers can use this function to indicate that the GPU is busy processing
5433 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5434 * buffer), we'll also mark the display as busy, so we know to increase its
5435 * clock frequency.
5436 */
05394f39 5437void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
652c393a
JB
5438{
5439 drm_i915_private_t *dev_priv = dev->dev_private;
5440 struct drm_crtc *crtc = NULL;
5441 struct intel_framebuffer *intel_fb;
5442 struct intel_crtc *intel_crtc;
5443
5e17ee74
ZW
5444 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5445 return;
5446
060e645a
LP
5447 if (!dev_priv->busy) {
5448 if (IS_I945G(dev) || IS_I945GM(dev)) {
5449 u32 fw_blc_self;
ee980b80 5450
060e645a
LP
5451 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
5452 fw_blc_self = I915_READ(FW_BLC_SELF);
5453 fw_blc_self &= ~FW_BLC_SELF_EN;
5454 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
5455 }
28cf798f 5456 dev_priv->busy = true;
060e645a 5457 } else
28cf798f
CW
5458 mod_timer(&dev_priv->idle_timer, jiffies +
5459 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
652c393a
JB
5460
5461 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5462 if (!crtc->fb)
5463 continue;
5464
5465 intel_crtc = to_intel_crtc(crtc);
5466 intel_fb = to_intel_framebuffer(crtc->fb);
5467 if (intel_fb->obj == obj) {
5468 if (!intel_crtc->busy) {
060e645a
LP
5469 if (IS_I945G(dev) || IS_I945GM(dev)) {
5470 u32 fw_blc_self;
5471
5472 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
5473 fw_blc_self = I915_READ(FW_BLC_SELF);
5474 fw_blc_self &= ~FW_BLC_SELF_EN;
5475 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
5476 }
652c393a 5477 /* Non-busy -> busy, upclock */
3dec0095 5478 intel_increase_pllclock(crtc);
652c393a
JB
5479 intel_crtc->busy = true;
5480 } else {
5481 /* Busy -> busy, put off timer */
5482 mod_timer(&intel_crtc->idle_timer, jiffies +
5483 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5484 }
5485 }
5486 }
5487}
5488
79e53945
JB
5489static void intel_crtc_destroy(struct drm_crtc *crtc)
5490{
5491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
5492 struct drm_device *dev = crtc->dev;
5493 struct intel_unpin_work *work;
5494 unsigned long flags;
5495
5496 spin_lock_irqsave(&dev->event_lock, flags);
5497 work = intel_crtc->unpin_work;
5498 intel_crtc->unpin_work = NULL;
5499 spin_unlock_irqrestore(&dev->event_lock, flags);
5500
5501 if (work) {
5502 cancel_work_sync(&work->work);
5503 kfree(work);
5504 }
79e53945
JB
5505
5506 drm_crtc_cleanup(crtc);
67e77c5a 5507
79e53945
JB
5508 kfree(intel_crtc);
5509}
5510
6b95a207
KH
5511static void intel_unpin_work_fn(struct work_struct *__work)
5512{
5513 struct intel_unpin_work *work =
5514 container_of(__work, struct intel_unpin_work, work);
5515
5516 mutex_lock(&work->dev->struct_mutex);
b1b87f6b 5517 i915_gem_object_unpin(work->old_fb_obj);
05394f39
CW
5518 drm_gem_object_unreference(&work->pending_flip_obj->base);
5519 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 5520
6b95a207
KH
5521 mutex_unlock(&work->dev->struct_mutex);
5522 kfree(work);
5523}
5524
1afe3e9d 5525static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 5526 struct drm_crtc *crtc)
6b95a207
KH
5527{
5528 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
5529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5530 struct intel_unpin_work *work;
05394f39 5531 struct drm_i915_gem_object *obj;
6b95a207 5532 struct drm_pending_vblank_event *e;
49b14a5c 5533 struct timeval tnow, tvbl;
6b95a207
KH
5534 unsigned long flags;
5535
5536 /* Ignore early vblank irqs */
5537 if (intel_crtc == NULL)
5538 return;
5539
49b14a5c
MK
5540 do_gettimeofday(&tnow);
5541
6b95a207
KH
5542 spin_lock_irqsave(&dev->event_lock, flags);
5543 work = intel_crtc->unpin_work;
5544 if (work == NULL || !work->pending) {
5545 spin_unlock_irqrestore(&dev->event_lock, flags);
5546 return;
5547 }
5548
5549 intel_crtc->unpin_work = NULL;
6b95a207
KH
5550
5551 if (work->event) {
5552 e = work->event;
49b14a5c 5553 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
0af7e4df
MK
5554
5555 /* Called before vblank count and timestamps have
5556 * been updated for the vblank interval of flip
5557 * completion? Need to increment vblank count and
5558 * add one videorefresh duration to returned timestamp
49b14a5c
MK
5559 * to account for this. We assume this happened if we
5560 * get called over 0.9 frame durations after the last
5561 * timestamped vblank.
5562 *
5563 * This calculation can not be used with vrefresh rates
5564 * below 5Hz (10Hz to be on the safe side) without
5565 * promoting to 64 integers.
0af7e4df 5566 */
49b14a5c
MK
5567 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5568 9 * crtc->framedur_ns) {
0af7e4df 5569 e->event.sequence++;
49b14a5c
MK
5570 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
5571 crtc->framedur_ns);
0af7e4df
MK
5572 }
5573
49b14a5c
MK
5574 e->event.tv_sec = tvbl.tv_sec;
5575 e->event.tv_usec = tvbl.tv_usec;
0af7e4df 5576
6b95a207
KH
5577 list_add_tail(&e->base.link,
5578 &e->base.file_priv->event_list);
5579 wake_up_interruptible(&e->base.file_priv->event_wait);
5580 }
5581
0af7e4df
MK
5582 drm_vblank_put(dev, intel_crtc->pipe);
5583
6b95a207
KH
5584 spin_unlock_irqrestore(&dev->event_lock, flags);
5585
05394f39 5586 obj = work->old_fb_obj;
d9e86c0e 5587
e59f2bac 5588 atomic_clear_mask(1 << intel_crtc->plane,
05394f39
CW
5589 &obj->pending_flip.counter);
5590 if (atomic_read(&obj->pending_flip) == 0)
f787a5f5 5591 wake_up(&dev_priv->pending_flip_queue);
d9e86c0e 5592
6b95a207 5593 schedule_work(&work->work);
e5510fac
JB
5594
5595 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
5596}
5597
1afe3e9d
JB
5598void intel_finish_page_flip(struct drm_device *dev, int pipe)
5599{
5600 drm_i915_private_t *dev_priv = dev->dev_private;
5601 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5602
49b14a5c 5603 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
5604}
5605
5606void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5607{
5608 drm_i915_private_t *dev_priv = dev->dev_private;
5609 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5610
49b14a5c 5611 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
5612}
5613
6b95a207
KH
5614void intel_prepare_page_flip(struct drm_device *dev, int plane)
5615{
5616 drm_i915_private_t *dev_priv = dev->dev_private;
5617 struct intel_crtc *intel_crtc =
5618 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5619 unsigned long flags;
5620
5621 spin_lock_irqsave(&dev->event_lock, flags);
de3f440f 5622 if (intel_crtc->unpin_work) {
4e5359cd
SF
5623 if ((++intel_crtc->unpin_work->pending) > 1)
5624 DRM_ERROR("Prepared flip multiple times\n");
de3f440f
JB
5625 } else {
5626 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5627 }
6b95a207
KH
5628 spin_unlock_irqrestore(&dev->event_lock, flags);
5629}
5630
5631static int intel_crtc_page_flip(struct drm_crtc *crtc,
5632 struct drm_framebuffer *fb,
5633 struct drm_pending_vblank_event *event)
5634{
5635 struct drm_device *dev = crtc->dev;
5636 struct drm_i915_private *dev_priv = dev->dev_private;
5637 struct intel_framebuffer *intel_fb;
05394f39 5638 struct drm_i915_gem_object *obj;
6b95a207
KH
5639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5640 struct intel_unpin_work *work;
be9a3dbf 5641 unsigned long flags, offset;
52e68630 5642 int pipe = intel_crtc->pipe;
20f0cd55 5643 u32 pf, pipesrc;
52e68630 5644 int ret;
6b95a207
KH
5645
5646 work = kzalloc(sizeof *work, GFP_KERNEL);
5647 if (work == NULL)
5648 return -ENOMEM;
5649
6b95a207
KH
5650 work->event = event;
5651 work->dev = crtc->dev;
5652 intel_fb = to_intel_framebuffer(crtc->fb);
b1b87f6b 5653 work->old_fb_obj = intel_fb->obj;
6b95a207
KH
5654 INIT_WORK(&work->work, intel_unpin_work_fn);
5655
5656 /* We borrow the event spin lock for protecting unpin_work */
5657 spin_lock_irqsave(&dev->event_lock, flags);
5658 if (intel_crtc->unpin_work) {
5659 spin_unlock_irqrestore(&dev->event_lock, flags);
5660 kfree(work);
468f0b44
CW
5661
5662 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
5663 return -EBUSY;
5664 }
5665 intel_crtc->unpin_work = work;
5666 spin_unlock_irqrestore(&dev->event_lock, flags);
5667
5668 intel_fb = to_intel_framebuffer(fb);
5669 obj = intel_fb->obj;
5670
468f0b44 5671 mutex_lock(&dev->struct_mutex);
1ec14ad3 5672 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
96b099fd
CW
5673 if (ret)
5674 goto cleanup_work;
6b95a207 5675
75dfca80 5676 /* Reference the objects for the scheduled work. */
05394f39
CW
5677 drm_gem_object_reference(&work->old_fb_obj->base);
5678 drm_gem_object_reference(&obj->base);
6b95a207
KH
5679
5680 crtc->fb = fb;
96b099fd
CW
5681
5682 ret = drm_vblank_get(dev, intel_crtc->pipe);
5683 if (ret)
5684 goto cleanup_objs;
5685
c7f9f9a8
CW
5686 if (IS_GEN3(dev) || IS_GEN2(dev)) {
5687 u32 flip_mask;
48b956c5 5688
c7f9f9a8
CW
5689 /* Can't queue multiple flips, so wait for the previous
5690 * one to finish before executing the next.
5691 */
e1f99ce6
CW
5692 ret = BEGIN_LP_RING(2);
5693 if (ret)
5694 goto cleanup_objs;
5695
c7f9f9a8
CW
5696 if (intel_crtc->plane)
5697 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5698 else
5699 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5700 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5701 OUT_RING(MI_NOOP);
6146b3d6
DV
5702 ADVANCE_LP_RING();
5703 }
83f7fd05 5704
e1f99ce6 5705 work->pending_flip_obj = obj;
e1f99ce6 5706
4e5359cd
SF
5707 work->enable_stall_check = true;
5708
be9a3dbf 5709 /* Offset into the new buffer for cases of shared fbs between CRTCs */
52e68630 5710 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
be9a3dbf 5711
e1f99ce6
CW
5712 ret = BEGIN_LP_RING(4);
5713 if (ret)
5714 goto cleanup_objs;
5715
5716 /* Block clients from rendering to the new back buffer until
5717 * the flip occurs and the object is no longer visible.
5718 */
05394f39 5719 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
e1f99ce6
CW
5720
5721 switch (INTEL_INFO(dev)->gen) {
52e68630 5722 case 2:
1afe3e9d
JB
5723 OUT_RING(MI_DISPLAY_FLIP |
5724 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5725 OUT_RING(fb->pitch);
05394f39 5726 OUT_RING(obj->gtt_offset + offset);
52e68630
CW
5727 OUT_RING(MI_NOOP);
5728 break;
5729
5730 case 3:
1afe3e9d
JB
5731 OUT_RING(MI_DISPLAY_FLIP_I915 |
5732 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5733 OUT_RING(fb->pitch);
05394f39 5734 OUT_RING(obj->gtt_offset + offset);
22fd0fab 5735 OUT_RING(MI_NOOP);
52e68630
CW
5736 break;
5737
5738 case 4:
5739 case 5:
5740 /* i965+ uses the linear or tiled offsets from the
5741 * Display Registers (which do not change across a page-flip)
5742 * so we need only reprogram the base address.
5743 */
69d0b96c
DV
5744 OUT_RING(MI_DISPLAY_FLIP |
5745 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5746 OUT_RING(fb->pitch);
05394f39 5747 OUT_RING(obj->gtt_offset | obj->tiling_mode);
52e68630
CW
5748
5749 /* XXX Enabling the panel-fitter across page-flip is so far
5750 * untested on non-native modes, so ignore it for now.
5751 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5752 */
5753 pf = 0;
5754 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5755 OUT_RING(pf | pipesrc);
5756 break;
5757
5758 case 6:
5759 OUT_RING(MI_DISPLAY_FLIP |
5760 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
05394f39
CW
5761 OUT_RING(fb->pitch | obj->tiling_mode);
5762 OUT_RING(obj->gtt_offset);
52e68630
CW
5763
5764 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5765 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5766 OUT_RING(pf | pipesrc);
5767 break;
22fd0fab 5768 }
6b95a207
KH
5769 ADVANCE_LP_RING();
5770
5771 mutex_unlock(&dev->struct_mutex);
5772
e5510fac
JB
5773 trace_i915_flip_request(intel_crtc->plane, obj);
5774
6b95a207 5775 return 0;
96b099fd
CW
5776
5777cleanup_objs:
05394f39
CW
5778 drm_gem_object_unreference(&work->old_fb_obj->base);
5779 drm_gem_object_unreference(&obj->base);
96b099fd
CW
5780cleanup_work:
5781 mutex_unlock(&dev->struct_mutex);
5782
5783 spin_lock_irqsave(&dev->event_lock, flags);
5784 intel_crtc->unpin_work = NULL;
5785 spin_unlock_irqrestore(&dev->event_lock, flags);
5786
5787 kfree(work);
5788
5789 return ret;
6b95a207
KH
5790}
5791
7e7d76c3 5792static struct drm_crtc_helper_funcs intel_helper_funcs = {
79e53945
JB
5793 .dpms = intel_crtc_dpms,
5794 .mode_fixup = intel_crtc_mode_fixup,
5795 .mode_set = intel_crtc_mode_set,
5796 .mode_set_base = intel_pipe_set_base,
81255565 5797 .mode_set_base_atomic = intel_pipe_set_base_atomic,
068143d3 5798 .load_lut = intel_crtc_load_lut,
cdd59983 5799 .disable = intel_crtc_disable,
79e53945
JB
5800};
5801
5802static const struct drm_crtc_funcs intel_crtc_funcs = {
5803 .cursor_set = intel_crtc_cursor_set,
5804 .cursor_move = intel_crtc_cursor_move,
5805 .gamma_set = intel_crtc_gamma_set,
5806 .set_config = drm_crtc_helper_set_config,
5807 .destroy = intel_crtc_destroy,
6b95a207 5808 .page_flip = intel_crtc_page_flip,
79e53945
JB
5809};
5810
47f1c6c9
CW
5811static void intel_sanitize_modesetting(struct drm_device *dev,
5812 int pipe, int plane)
5813{
5814 struct drm_i915_private *dev_priv = dev->dev_private;
5815 u32 reg, val;
5816
5817 if (HAS_PCH_SPLIT(dev))
5818 return;
5819
5820 /* Who knows what state these registers were left in by the BIOS or
5821 * grub?
5822 *
5823 * If we leave the registers in a conflicting state (e.g. with the
5824 * display plane reading from the other pipe than the one we intend
5825 * to use) then when we attempt to teardown the active mode, we will
5826 * not disable the pipes and planes in the correct order -- leaving
5827 * a plane reading from a disabled pipe and possibly leading to
5828 * undefined behaviour.
5829 */
5830
5831 reg = DSPCNTR(plane);
5832 val = I915_READ(reg);
5833
5834 if ((val & DISPLAY_PLANE_ENABLE) == 0)
5835 return;
5836 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
5837 return;
5838
5839 /* This display plane is active and attached to the other CPU pipe. */
5840 pipe = !pipe;
5841
5842 /* Disable the plane and wait for it to stop reading from the pipe. */
b24e7179
JB
5843 intel_disable_plane(dev_priv, plane, pipe);
5844 intel_disable_pipe(dev_priv, pipe);
47f1c6c9 5845}
79e53945 5846
b358d0a6 5847static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 5848{
22fd0fab 5849 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
5850 struct intel_crtc *intel_crtc;
5851 int i;
5852
5853 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5854 if (intel_crtc == NULL)
5855 return;
5856
5857 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5858
5859 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
5860 for (i = 0; i < 256; i++) {
5861 intel_crtc->lut_r[i] = i;
5862 intel_crtc->lut_g[i] = i;
5863 intel_crtc->lut_b[i] = i;
5864 }
5865
80824003
JB
5866 /* Swap pipes & planes for FBC on pre-965 */
5867 intel_crtc->pipe = pipe;
5868 intel_crtc->plane = pipe;
e2e767ab 5869 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
28c97730 5870 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 5871 intel_crtc->plane = !pipe;
80824003
JB
5872 }
5873
22fd0fab
JB
5874 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5875 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5876 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5877 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5878
79e53945 5879 intel_crtc->cursor_addr = 0;
032d2a0d 5880 intel_crtc->dpms_mode = -1;
e65d9305 5881 intel_crtc->active = true; /* force the pipe off on setup_init_config */
7e7d76c3
JB
5882
5883 if (HAS_PCH_SPLIT(dev)) {
5884 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5885 intel_helper_funcs.commit = ironlake_crtc_commit;
5886 } else {
5887 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5888 intel_helper_funcs.commit = i9xx_crtc_commit;
5889 }
5890
79e53945
JB
5891 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5892
652c393a
JB
5893 intel_crtc->busy = false;
5894
5895 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5896 (unsigned long)intel_crtc);
47f1c6c9
CW
5897
5898 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
79e53945
JB
5899}
5900
08d7b3d1 5901int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 5902 struct drm_file *file)
08d7b3d1
CW
5903{
5904 drm_i915_private_t *dev_priv = dev->dev_private;
5905 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
5906 struct drm_mode_object *drmmode_obj;
5907 struct intel_crtc *crtc;
08d7b3d1
CW
5908
5909 if (!dev_priv) {
5910 DRM_ERROR("called with no initialization\n");
5911 return -EINVAL;
5912 }
5913
c05422d5
DV
5914 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5915 DRM_MODE_OBJECT_CRTC);
08d7b3d1 5916
c05422d5 5917 if (!drmmode_obj) {
08d7b3d1
CW
5918 DRM_ERROR("no such CRTC id\n");
5919 return -EINVAL;
5920 }
5921
c05422d5
DV
5922 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5923 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 5924
c05422d5 5925 return 0;
08d7b3d1
CW
5926}
5927
c5e4df33 5928static int intel_encoder_clones(struct drm_device *dev, int type_mask)
79e53945 5929{
4ef69c7a 5930 struct intel_encoder *encoder;
79e53945 5931 int index_mask = 0;
79e53945
JB
5932 int entry = 0;
5933
4ef69c7a
CW
5934 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5935 if (type_mask & encoder->clone_mask)
79e53945
JB
5936 index_mask |= (1 << entry);
5937 entry++;
5938 }
4ef69c7a 5939
79e53945
JB
5940 return index_mask;
5941}
5942
4d302442
CW
5943static bool has_edp_a(struct drm_device *dev)
5944{
5945 struct drm_i915_private *dev_priv = dev->dev_private;
5946
5947 if (!IS_MOBILE(dev))
5948 return false;
5949
5950 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
5951 return false;
5952
5953 if (IS_GEN5(dev) &&
5954 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
5955 return false;
5956
5957 return true;
5958}
5959
79e53945
JB
5960static void intel_setup_outputs(struct drm_device *dev)
5961{
725e30ad 5962 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 5963 struct intel_encoder *encoder;
cb0953d7 5964 bool dpd_is_edp = false;
c5d1b51d 5965 bool has_lvds = false;
79e53945 5966
541998a1 5967 if (IS_MOBILE(dev) && !IS_I830(dev))
c5d1b51d
CW
5968 has_lvds = intel_lvds_init(dev);
5969 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
5970 /* disable the panel fitter on everything but LVDS */
5971 I915_WRITE(PFIT_CONTROL, 0);
5972 }
79e53945 5973
bad720ff 5974 if (HAS_PCH_SPLIT(dev)) {
cb0953d7 5975 dpd_is_edp = intel_dpd_is_edp(dev);
30ad48b7 5976
4d302442 5977 if (has_edp_a(dev))
32f9d658
ZW
5978 intel_dp_init(dev, DP_A);
5979
cb0953d7
AJ
5980 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5981 intel_dp_init(dev, PCH_DP_D);
5982 }
5983
5984 intel_crt_init(dev);
5985
5986 if (HAS_PCH_SPLIT(dev)) {
5987 int found;
5988
30ad48b7 5989 if (I915_READ(HDMIB) & PORT_DETECTED) {
461ed3ca
ZY
5990 /* PCH SDVOB multiplex with HDMIB */
5991 found = intel_sdvo_init(dev, PCH_SDVOB);
30ad48b7
ZW
5992 if (!found)
5993 intel_hdmi_init(dev, HDMIB);
5eb08b69
ZW
5994 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5995 intel_dp_init(dev, PCH_DP_B);
30ad48b7
ZW
5996 }
5997
5998 if (I915_READ(HDMIC) & PORT_DETECTED)
5999 intel_hdmi_init(dev, HDMIC);
6000
6001 if (I915_READ(HDMID) & PORT_DETECTED)
6002 intel_hdmi_init(dev, HDMID);
6003
5eb08b69
ZW
6004 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6005 intel_dp_init(dev, PCH_DP_C);
6006
cb0953d7 6007 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5eb08b69
ZW
6008 intel_dp_init(dev, PCH_DP_D);
6009
103a196f 6010 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 6011 bool found = false;
7d57382e 6012
725e30ad 6013 if (I915_READ(SDVOB) & SDVO_DETECTED) {
b01f2c3a 6014 DRM_DEBUG_KMS("probing SDVOB\n");
725e30ad 6015 found = intel_sdvo_init(dev, SDVOB);
b01f2c3a
JB
6016 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6017 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
725e30ad 6018 intel_hdmi_init(dev, SDVOB);
b01f2c3a 6019 }
27185ae1 6020
b01f2c3a
JB
6021 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6022 DRM_DEBUG_KMS("probing DP_B\n");
a4fc5ed6 6023 intel_dp_init(dev, DP_B);
b01f2c3a 6024 }
725e30ad 6025 }
13520b05
KH
6026
6027 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 6028
b01f2c3a
JB
6029 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6030 DRM_DEBUG_KMS("probing SDVOC\n");
725e30ad 6031 found = intel_sdvo_init(dev, SDVOC);
b01f2c3a 6032 }
27185ae1
ML
6033
6034 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6035
b01f2c3a
JB
6036 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6037 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
725e30ad 6038 intel_hdmi_init(dev, SDVOC);
b01f2c3a
JB
6039 }
6040 if (SUPPORTS_INTEGRATED_DP(dev)) {
6041 DRM_DEBUG_KMS("probing DP_C\n");
a4fc5ed6 6042 intel_dp_init(dev, DP_C);
b01f2c3a 6043 }
725e30ad 6044 }
27185ae1 6045
b01f2c3a
JB
6046 if (SUPPORTS_INTEGRATED_DP(dev) &&
6047 (I915_READ(DP_D) & DP_DETECTED)) {
6048 DRM_DEBUG_KMS("probing DP_D\n");
a4fc5ed6 6049 intel_dp_init(dev, DP_D);
b01f2c3a 6050 }
bad720ff 6051 } else if (IS_GEN2(dev))
79e53945
JB
6052 intel_dvo_init(dev);
6053
103a196f 6054 if (SUPPORTS_TV(dev))
79e53945
JB
6055 intel_tv_init(dev);
6056
4ef69c7a
CW
6057 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6058 encoder->base.possible_crtcs = encoder->crtc_mask;
6059 encoder->base.possible_clones =
6060 intel_encoder_clones(dev, encoder->clone_mask);
79e53945 6061 }
47356eb6
CW
6062
6063 intel_panel_setup_backlight(dev);
79e53945
JB
6064}
6065
6066static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6067{
6068 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945
JB
6069
6070 drm_framebuffer_cleanup(fb);
05394f39 6071 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
6072
6073 kfree(intel_fb);
6074}
6075
6076static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 6077 struct drm_file *file,
79e53945
JB
6078 unsigned int *handle)
6079{
6080 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 6081 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 6082
05394f39 6083 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
6084}
6085
6086static const struct drm_framebuffer_funcs intel_fb_funcs = {
6087 .destroy = intel_user_framebuffer_destroy,
6088 .create_handle = intel_user_framebuffer_create_handle,
6089};
6090
38651674
DA
6091int intel_framebuffer_init(struct drm_device *dev,
6092 struct intel_framebuffer *intel_fb,
6093 struct drm_mode_fb_cmd *mode_cmd,
05394f39 6094 struct drm_i915_gem_object *obj)
79e53945 6095{
79e53945
JB
6096 int ret;
6097
05394f39 6098 if (obj->tiling_mode == I915_TILING_Y)
57cd6508
CW
6099 return -EINVAL;
6100
6101 if (mode_cmd->pitch & 63)
6102 return -EINVAL;
6103
6104 switch (mode_cmd->bpp) {
6105 case 8:
6106 case 16:
6107 case 24:
6108 case 32:
6109 break;
6110 default:
6111 return -EINVAL;
6112 }
6113
79e53945
JB
6114 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6115 if (ret) {
6116 DRM_ERROR("framebuffer init failed %d\n", ret);
6117 return ret;
6118 }
6119
6120 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
79e53945 6121 intel_fb->obj = obj;
79e53945
JB
6122 return 0;
6123}
6124
79e53945
JB
6125static struct drm_framebuffer *
6126intel_user_framebuffer_create(struct drm_device *dev,
6127 struct drm_file *filp,
6128 struct drm_mode_fb_cmd *mode_cmd)
6129{
05394f39 6130 struct drm_i915_gem_object *obj;
38651674 6131 struct intel_framebuffer *intel_fb;
79e53945
JB
6132 int ret;
6133
05394f39 6134 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
79e53945 6135 if (!obj)
cce13ff7 6136 return ERR_PTR(-ENOENT);
79e53945 6137
38651674
DA
6138 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6139 if (!intel_fb)
cce13ff7 6140 return ERR_PTR(-ENOMEM);
38651674 6141
05394f39 6142 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
79e53945 6143 if (ret) {
05394f39 6144 drm_gem_object_unreference_unlocked(&obj->base);
38651674 6145 kfree(intel_fb);
cce13ff7 6146 return ERR_PTR(ret);
79e53945
JB
6147 }
6148
38651674 6149 return &intel_fb->base;
79e53945
JB
6150}
6151
79e53945 6152static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 6153 .fb_create = intel_user_framebuffer_create,
eb1f8e4f 6154 .output_poll_changed = intel_fb_output_poll_changed,
79e53945
JB
6155};
6156
05394f39 6157static struct drm_i915_gem_object *
aa40d6bb 6158intel_alloc_context_page(struct drm_device *dev)
9ea8d059 6159{
05394f39 6160 struct drm_i915_gem_object *ctx;
9ea8d059
CW
6161 int ret;
6162
aa40d6bb
ZN
6163 ctx = i915_gem_alloc_object(dev, 4096);
6164 if (!ctx) {
9ea8d059
CW
6165 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6166 return NULL;
6167 }
6168
6169 mutex_lock(&dev->struct_mutex);
75e9e915 6170 ret = i915_gem_object_pin(ctx, 4096, true);
9ea8d059
CW
6171 if (ret) {
6172 DRM_ERROR("failed to pin power context: %d\n", ret);
6173 goto err_unref;
6174 }
6175
aa40d6bb 6176 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
9ea8d059
CW
6177 if (ret) {
6178 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6179 goto err_unpin;
6180 }
6181 mutex_unlock(&dev->struct_mutex);
6182
aa40d6bb 6183 return ctx;
9ea8d059
CW
6184
6185err_unpin:
aa40d6bb 6186 i915_gem_object_unpin(ctx);
9ea8d059 6187err_unref:
05394f39 6188 drm_gem_object_unreference(&ctx->base);
9ea8d059
CW
6189 mutex_unlock(&dev->struct_mutex);
6190 return NULL;
6191}
6192
7648fa99
JB
6193bool ironlake_set_drps(struct drm_device *dev, u8 val)
6194{
6195 struct drm_i915_private *dev_priv = dev->dev_private;
6196 u16 rgvswctl;
6197
6198 rgvswctl = I915_READ16(MEMSWCTL);
6199 if (rgvswctl & MEMCTL_CMD_STS) {
6200 DRM_DEBUG("gpu busy, RCS change rejected\n");
6201 return false; /* still busy with another command */
6202 }
6203
6204 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6205 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6206 I915_WRITE16(MEMSWCTL, rgvswctl);
6207 POSTING_READ16(MEMSWCTL);
6208
6209 rgvswctl |= MEMCTL_CMD_STS;
6210 I915_WRITE16(MEMSWCTL, rgvswctl);
6211
6212 return true;
6213}
6214
f97108d1
JB
6215void ironlake_enable_drps(struct drm_device *dev)
6216{
6217 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 6218 u32 rgvmodectl = I915_READ(MEMMODECTL);
f97108d1 6219 u8 fmax, fmin, fstart, vstart;
f97108d1 6220
ea056c14
JB
6221 /* Enable temp reporting */
6222 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6223 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6224
f97108d1
JB
6225 /* 100ms RC evaluation intervals */
6226 I915_WRITE(RCUPEI, 100000);
6227 I915_WRITE(RCDNEI, 100000);
6228
6229 /* Set max/min thresholds to 90ms and 80ms respectively */
6230 I915_WRITE(RCBMAXAVG, 90000);
6231 I915_WRITE(RCBMINAVG, 80000);
6232
6233 I915_WRITE(MEMIHYST, 1);
6234
6235 /* Set up min, max, and cur for interrupt handling */
6236 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6237 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6238 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6239 MEMMODE_FSTART_SHIFT;
7648fa99 6240
f97108d1
JB
6241 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6242 PXVFREQ_PX_SHIFT;
6243
80dbf4b7 6244 dev_priv->fmax = fmax; /* IPS callback will increase this */
7648fa99
JB
6245 dev_priv->fstart = fstart;
6246
80dbf4b7 6247 dev_priv->max_delay = fstart;
f97108d1
JB
6248 dev_priv->min_delay = fmin;
6249 dev_priv->cur_delay = fstart;
6250
80dbf4b7
JB
6251 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6252 fmax, fmin, fstart);
7648fa99 6253
f97108d1
JB
6254 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6255
6256 /*
6257 * Interrupts will be enabled in ironlake_irq_postinstall
6258 */
6259
6260 I915_WRITE(VIDSTART, vstart);
6261 POSTING_READ(VIDSTART);
6262
6263 rgvmodectl |= MEMMODE_SWMODE_EN;
6264 I915_WRITE(MEMMODECTL, rgvmodectl);
6265
481b6af3 6266 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
913d8d11 6267 DRM_ERROR("stuck trying to change perf mode\n");
f97108d1
JB
6268 msleep(1);
6269
7648fa99 6270 ironlake_set_drps(dev, fstart);
f97108d1 6271
7648fa99
JB
6272 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
6273 I915_READ(0x112e0);
6274 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
6275 dev_priv->last_count2 = I915_READ(0x112f4);
6276 getrawmonotonic(&dev_priv->last_time2);
f97108d1
JB
6277}
6278
6279void ironlake_disable_drps(struct drm_device *dev)
6280{
6281 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 6282 u16 rgvswctl = I915_READ16(MEMSWCTL);
f97108d1
JB
6283
6284 /* Ack interrupts, disable EFC interrupt */
6285 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6286 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6287 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6288 I915_WRITE(DEIIR, DE_PCU_EVENT);
6289 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6290
6291 /* Go back to the starting frequency */
7648fa99 6292 ironlake_set_drps(dev, dev_priv->fstart);
f97108d1
JB
6293 msleep(1);
6294 rgvswctl |= MEMCTL_CMD_STS;
6295 I915_WRITE(MEMSWCTL, rgvswctl);
6296 msleep(1);
6297
6298}
6299
3b8d8d91
JB
6300void gen6_set_rps(struct drm_device *dev, u8 val)
6301{
6302 struct drm_i915_private *dev_priv = dev->dev_private;
6303 u32 swreq;
6304
6305 swreq = (val & 0x3ff) << 25;
6306 I915_WRITE(GEN6_RPNSWREQ, swreq);
6307}
6308
6309void gen6_disable_rps(struct drm_device *dev)
6310{
6311 struct drm_i915_private *dev_priv = dev->dev_private;
6312
6313 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
6314 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
6315 I915_WRITE(GEN6_PMIER, 0);
6316 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
6317}
6318
7648fa99
JB
6319static unsigned long intel_pxfreq(u32 vidfreq)
6320{
6321 unsigned long freq;
6322 int div = (vidfreq & 0x3f0000) >> 16;
6323 int post = (vidfreq & 0x3000) >> 12;
6324 int pre = (vidfreq & 0x7);
6325
6326 if (!pre)
6327 return 0;
6328
6329 freq = ((div * 133333) / ((1<<post) * pre));
6330
6331 return freq;
6332}
6333
6334void intel_init_emon(struct drm_device *dev)
6335{
6336 struct drm_i915_private *dev_priv = dev->dev_private;
6337 u32 lcfuse;
6338 u8 pxw[16];
6339 int i;
6340
6341 /* Disable to program */
6342 I915_WRITE(ECR, 0);
6343 POSTING_READ(ECR);
6344
6345 /* Program energy weights for various events */
6346 I915_WRITE(SDEW, 0x15040d00);
6347 I915_WRITE(CSIEW0, 0x007f0000);
6348 I915_WRITE(CSIEW1, 0x1e220004);
6349 I915_WRITE(CSIEW2, 0x04000004);
6350
6351 for (i = 0; i < 5; i++)
6352 I915_WRITE(PEW + (i * 4), 0);
6353 for (i = 0; i < 3; i++)
6354 I915_WRITE(DEW + (i * 4), 0);
6355
6356 /* Program P-state weights to account for frequency power adjustment */
6357 for (i = 0; i < 16; i++) {
6358 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6359 unsigned long freq = intel_pxfreq(pxvidfreq);
6360 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6361 PXVFREQ_PX_SHIFT;
6362 unsigned long val;
6363
6364 val = vid * vid;
6365 val *= (freq / 1000);
6366 val *= 255;
6367 val /= (127*127*900);
6368 if (val > 0xff)
6369 DRM_ERROR("bad pxval: %ld\n", val);
6370 pxw[i] = val;
6371 }
6372 /* Render standby states get 0 weight */
6373 pxw[14] = 0;
6374 pxw[15] = 0;
6375
6376 for (i = 0; i < 4; i++) {
6377 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6378 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6379 I915_WRITE(PXW + (i * 4), val);
6380 }
6381
6382 /* Adjust magic regs to magic values (more experimental results) */
6383 I915_WRITE(OGW0, 0);
6384 I915_WRITE(OGW1, 0);
6385 I915_WRITE(EG0, 0x00007f00);
6386 I915_WRITE(EG1, 0x0000000e);
6387 I915_WRITE(EG2, 0x000e0000);
6388 I915_WRITE(EG3, 0x68000300);
6389 I915_WRITE(EG4, 0x42000000);
6390 I915_WRITE(EG5, 0x00140031);
6391 I915_WRITE(EG6, 0);
6392 I915_WRITE(EG7, 0);
6393
6394 for (i = 0; i < 8; i++)
6395 I915_WRITE(PXWL + (i * 4), 0);
6396
6397 /* Enable PMON + select events */
6398 I915_WRITE(ECR, 0x80000019);
6399
6400 lcfuse = I915_READ(LCFUSE02);
6401
6402 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
6403}
6404
3b8d8d91 6405void gen6_enable_rps(struct drm_i915_private *dev_priv)
8fd26859 6406{
a6044e23
JB
6407 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
6408 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
6409 u32 pcu_mbox;
6410 int cur_freq, min_freq, max_freq;
8fd26859
CW
6411 int i;
6412
6413 /* Here begins a magic sequence of register writes to enable
6414 * auto-downclocking.
6415 *
6416 * Perhaps there might be some value in exposing these to
6417 * userspace...
6418 */
6419 I915_WRITE(GEN6_RC_STATE, 0);
6420 __gen6_force_wake_get(dev_priv);
6421
3b8d8d91 6422 /* disable the counters and set deterministic thresholds */
8fd26859
CW
6423 I915_WRITE(GEN6_RC_CONTROL, 0);
6424
6425 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6426 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6427 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6428 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6429 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6430
6431 for (i = 0; i < I915_NUM_RINGS; i++)
6432 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
6433
6434 I915_WRITE(GEN6_RC_SLEEP, 0);
6435 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
6436 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
6437 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
6438 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6439
6440 I915_WRITE(GEN6_RC_CONTROL,
6441 GEN6_RC_CTL_RC6p_ENABLE |
6442 GEN6_RC_CTL_RC6_ENABLE |
9c3d2f7f 6443 GEN6_RC_CTL_EI_MODE(1) |
8fd26859
CW
6444 GEN6_RC_CTL_HW_ENABLE);
6445
3b8d8d91 6446 I915_WRITE(GEN6_RPNSWREQ,
8fd26859
CW
6447 GEN6_FREQUENCY(10) |
6448 GEN6_OFFSET(0) |
6449 GEN6_AGGRESSIVE_TURBO);
6450 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6451 GEN6_FREQUENCY(12));
6452
6453 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
6454 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6455 18 << 24 |
6456 6 << 16);
6457 I915_WRITE(GEN6_RP_UP_THRESHOLD, 90000);
6458 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 100000);
6459 I915_WRITE(GEN6_RP_UP_EI, 100000);
6460 I915_WRITE(GEN6_RP_DOWN_EI, 300000);
6461 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6462 I915_WRITE(GEN6_RP_CONTROL,
6463 GEN6_RP_MEDIA_TURBO |
6464 GEN6_RP_USE_NORMAL_FREQ |
6465 GEN6_RP_MEDIA_IS_GFX |
6466 GEN6_RP_ENABLE |
6467 GEN6_RP_UP_BUSY_MAX |
6468 GEN6_RP_DOWN_BUSY_MIN);
6469
6470 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6471 500))
6472 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6473
6474 I915_WRITE(GEN6_PCODE_DATA, 0);
6475 I915_WRITE(GEN6_PCODE_MAILBOX,
6476 GEN6_PCODE_READY |
6477 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
6478 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6479 500))
6480 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6481
a6044e23
JB
6482 min_freq = (rp_state_cap & 0xff0000) >> 16;
6483 max_freq = rp_state_cap & 0xff;
6484 cur_freq = (gt_perf_status & 0xff00) >> 8;
6485
6486 /* Check for overclock support */
6487 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6488 500))
6489 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6490 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
6491 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
6492 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6493 500))
6494 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6495 if (pcu_mbox & (1<<31)) { /* OC supported */
6496 max_freq = pcu_mbox & 0xff;
6497 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
6498 }
6499
6500 /* In units of 100MHz */
6501 dev_priv->max_delay = max_freq;
6502 dev_priv->min_delay = min_freq;
6503 dev_priv->cur_delay = cur_freq;
6504
8fd26859
CW
6505 /* requires MSI enabled */
6506 I915_WRITE(GEN6_PMIER,
6507 GEN6_PM_MBOX_EVENT |
6508 GEN6_PM_THERMAL_EVENT |
6509 GEN6_PM_RP_DOWN_TIMEOUT |
6510 GEN6_PM_RP_UP_THRESHOLD |
6511 GEN6_PM_RP_DOWN_THRESHOLD |
6512 GEN6_PM_RP_UP_EI_EXPIRED |
6513 GEN6_PM_RP_DOWN_EI_EXPIRED);
3b8d8d91
JB
6514 I915_WRITE(GEN6_PMIMR, 0);
6515 /* enable all PM interrupts */
6516 I915_WRITE(GEN6_PMINTRMSK, 0);
8fd26859
CW
6517
6518 __gen6_force_wake_put(dev_priv);
6519}
6520
0cdab21f 6521void intel_enable_clock_gating(struct drm_device *dev)
652c393a
JB
6522{
6523 struct drm_i915_private *dev_priv = dev->dev_private;
6524
6525 /*
6526 * Disable clock gating reported to work incorrectly according to the
6527 * specs, but enable as much else as we can.
6528 */
bad720ff 6529 if (HAS_PCH_SPLIT(dev)) {
8956c8bb
EA
6530 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
6531
f00a3ddf 6532 if (IS_GEN5(dev)) {
8956c8bb
EA
6533 /* Required for FBC */
6534 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
6535 /* Required for CxSR */
6536 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
6537
6538 I915_WRITE(PCH_3DCGDIS0,
6539 MARIUNIT_CLOCK_GATE_DISABLE |
6540 SVSMUNIT_CLOCK_GATE_DISABLE);
06f37751
EA
6541 I915_WRITE(PCH_3DCGDIS1,
6542 VFMUNIT_CLOCK_GATE_DISABLE);
8956c8bb
EA
6543 }
6544
6545 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7f8a8569 6546
382b0936
JB
6547 /*
6548 * On Ibex Peak and Cougar Point, we need to disable clock
6549 * gating for the panel power sequencer or it will fail to
6550 * start up when no ports are active.
6551 */
6552 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6553
7f8a8569
ZW
6554 /*
6555 * According to the spec the following bits should be set in
6556 * order to enable memory self-refresh
6557 * The bit 22/21 of 0x42004
6558 * The bit 5 of 0x42020
6559 * The bit 15 of 0x45000
6560 */
f00a3ddf 6561 if (IS_GEN5(dev)) {
7f8a8569
ZW
6562 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6563 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6564 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
6565 I915_WRITE(ILK_DSPCLK_GATE,
6566 (I915_READ(ILK_DSPCLK_GATE) |
6567 ILK_DPARB_CLK_GATE));
6568 I915_WRITE(DISP_ARB_CTL,
6569 (I915_READ(DISP_ARB_CTL) |
6570 DISP_FBC_WM_DIS));
1398261a
YL
6571 I915_WRITE(WM3_LP_ILK, 0);
6572 I915_WRITE(WM2_LP_ILK, 0);
6573 I915_WRITE(WM1_LP_ILK, 0);
7f8a8569 6574 }
b52eb4dc
ZY
6575 /*
6576 * Based on the document from hardware guys the following bits
6577 * should be set unconditionally in order to enable FBC.
6578 * The bit 22 of 0x42000
6579 * The bit 22 of 0x42004
6580 * The bit 7,8,9 of 0x42020.
6581 */
6582 if (IS_IRONLAKE_M(dev)) {
6583 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6584 I915_READ(ILK_DISPLAY_CHICKEN1) |
6585 ILK_FBCQ_DIS);
6586 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6587 I915_READ(ILK_DISPLAY_CHICKEN2) |
6588 ILK_DPARB_GATE);
6589 I915_WRITE(ILK_DSPCLK_GATE,
6590 I915_READ(ILK_DSPCLK_GATE) |
6591 ILK_DPFC_DIS1 |
6592 ILK_DPFC_DIS2 |
6593 ILK_CLK_FBC);
6594 }
de6e2eaf 6595
67e92af0
EA
6596 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6597 I915_READ(ILK_DISPLAY_CHICKEN2) |
6598 ILK_ELPIN_409_SELECT);
6599
de6e2eaf
EA
6600 if (IS_GEN5(dev)) {
6601 I915_WRITE(_3D_CHICKEN2,
6602 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6603 _3D_CHICKEN2_WM_READ_PIPELINED);
6604 }
8fd26859 6605
1398261a
YL
6606 if (IS_GEN6(dev)) {
6607 I915_WRITE(WM3_LP_ILK, 0);
6608 I915_WRITE(WM2_LP_ILK, 0);
6609 I915_WRITE(WM1_LP_ILK, 0);
6610
6611 /*
6612 * According to the spec the following bits should be
6613 * set in order to enable memory self-refresh and fbc:
6614 * The bit21 and bit22 of 0x42000
6615 * The bit21 and bit22 of 0x42004
6616 * The bit5 and bit7 of 0x42020
6617 * The bit14 of 0x70180
6618 * The bit14 of 0x71180
6619 */
6620 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6621 I915_READ(ILK_DISPLAY_CHICKEN1) |
6622 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6623 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6624 I915_READ(ILK_DISPLAY_CHICKEN2) |
6625 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
6626 I915_WRITE(ILK_DSPCLK_GATE,
6627 I915_READ(ILK_DSPCLK_GATE) |
6628 ILK_DPARB_CLK_GATE |
6629 ILK_DPFD_CLK_GATE);
6630
6631 I915_WRITE(DSPACNTR,
6632 I915_READ(DSPACNTR) |
6633 DISPPLANE_TRICKLE_FEED_DISABLE);
6634 I915_WRITE(DSPBCNTR,
6635 I915_READ(DSPBCNTR) |
6636 DISPPLANE_TRICKLE_FEED_DISABLE);
6637 }
c03342fa 6638 } else if (IS_G4X(dev)) {
652c393a
JB
6639 uint32_t dspclk_gate;
6640 I915_WRITE(RENCLK_GATE_D1, 0);
6641 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6642 GS_UNIT_CLOCK_GATE_DISABLE |
6643 CL_UNIT_CLOCK_GATE_DISABLE);
6644 I915_WRITE(RAMCLK_GATE_D, 0);
6645 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6646 OVRUNIT_CLOCK_GATE_DISABLE |
6647 OVCUNIT_CLOCK_GATE_DISABLE;
6648 if (IS_GM45(dev))
6649 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6650 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
a6c45cf0 6651 } else if (IS_CRESTLINE(dev)) {
652c393a
JB
6652 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6653 I915_WRITE(RENCLK_GATE_D2, 0);
6654 I915_WRITE(DSPCLK_GATE_D, 0);
6655 I915_WRITE(RAMCLK_GATE_D, 0);
6656 I915_WRITE16(DEUC, 0);
a6c45cf0 6657 } else if (IS_BROADWATER(dev)) {
652c393a
JB
6658 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6659 I965_RCC_CLOCK_GATE_DISABLE |
6660 I965_RCPB_CLOCK_GATE_DISABLE |
6661 I965_ISC_CLOCK_GATE_DISABLE |
6662 I965_FBC_CLOCK_GATE_DISABLE);
6663 I915_WRITE(RENCLK_GATE_D2, 0);
a6c45cf0 6664 } else if (IS_GEN3(dev)) {
652c393a
JB
6665 u32 dstate = I915_READ(D_STATE);
6666
6667 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6668 DSTATE_DOT_CLOCK_GATING;
6669 I915_WRITE(D_STATE, dstate);
f0f8a9ce 6670 } else if (IS_I85X(dev) || IS_I865G(dev)) {
652c393a
JB
6671 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
6672 } else if (IS_I830(dev)) {
6673 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
6674 }
6675}
6676
0cdab21f
CW
6677void intel_disable_clock_gating(struct drm_device *dev)
6678{
6679 struct drm_i915_private *dev_priv = dev->dev_private;
6680
6681 if (dev_priv->renderctx) {
6682 struct drm_i915_gem_object *obj = dev_priv->renderctx;
6683
6684 I915_WRITE(CCID, 0);
6685 POSTING_READ(CCID);
6686
6687 i915_gem_object_unpin(obj);
6688 drm_gem_object_unreference(&obj->base);
6689 dev_priv->renderctx = NULL;
6690 }
6691
6692 if (dev_priv->pwrctx) {
6693 struct drm_i915_gem_object *obj = dev_priv->pwrctx;
6694
6695 I915_WRITE(PWRCTXA, 0);
6696 POSTING_READ(PWRCTXA);
6697
6698 i915_gem_object_unpin(obj);
6699 drm_gem_object_unreference(&obj->base);
6700 dev_priv->pwrctx = NULL;
6701 }
6702}
6703
d5bb081b
JB
6704static void ironlake_disable_rc6(struct drm_device *dev)
6705{
6706 struct drm_i915_private *dev_priv = dev->dev_private;
6707
6708 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
6709 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
6710 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
6711 10);
6712 POSTING_READ(CCID);
6713 I915_WRITE(PWRCTXA, 0);
6714 POSTING_READ(PWRCTXA);
6715 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
6716 POSTING_READ(RSTDBYCTL);
6717 i915_gem_object_unpin(dev_priv->renderctx);
6718 drm_gem_object_unreference(&dev_priv->renderctx->base);
6719 dev_priv->renderctx = NULL;
6720 i915_gem_object_unpin(dev_priv->pwrctx);
6721 drm_gem_object_unreference(&dev_priv->pwrctx->base);
6722 dev_priv->pwrctx = NULL;
6723}
6724
6725void ironlake_enable_rc6(struct drm_device *dev)
6726{
6727 struct drm_i915_private *dev_priv = dev->dev_private;
6728 int ret;
6729
6730 /*
6731 * GPU can automatically power down the render unit if given a page
6732 * to save state.
6733 */
6734 ret = BEGIN_LP_RING(6);
6735 if (ret) {
6736 ironlake_disable_rc6(dev);
6737 return;
6738 }
6739 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
6740 OUT_RING(MI_SET_CONTEXT);
6741 OUT_RING(dev_priv->renderctx->gtt_offset |
6742 MI_MM_SPACE_GTT |
6743 MI_SAVE_EXT_STATE_EN |
6744 MI_RESTORE_EXT_STATE_EN |
6745 MI_RESTORE_INHIBIT);
6746 OUT_RING(MI_SUSPEND_FLUSH);
6747 OUT_RING(MI_NOOP);
6748 OUT_RING(MI_FLUSH);
6749 ADVANCE_LP_RING();
6750
6751 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
6752 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
6753}
6754
e70236a8
JB
6755/* Set up chip specific display functions */
6756static void intel_init_display(struct drm_device *dev)
6757{
6758 struct drm_i915_private *dev_priv = dev->dev_private;
6759
6760 /* We always want a DPMS function */
bad720ff 6761 if (HAS_PCH_SPLIT(dev))
f2b115e6 6762 dev_priv->display.dpms = ironlake_crtc_dpms;
e70236a8
JB
6763 else
6764 dev_priv->display.dpms = i9xx_crtc_dpms;
6765
ee5382ae 6766 if (I915_HAS_FBC(dev)) {
9c04f015 6767 if (HAS_PCH_SPLIT(dev)) {
b52eb4dc
ZY
6768 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
6769 dev_priv->display.enable_fbc = ironlake_enable_fbc;
6770 dev_priv->display.disable_fbc = ironlake_disable_fbc;
6771 } else if (IS_GM45(dev)) {
74dff282
JB
6772 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
6773 dev_priv->display.enable_fbc = g4x_enable_fbc;
6774 dev_priv->display.disable_fbc = g4x_disable_fbc;
a6c45cf0 6775 } else if (IS_CRESTLINE(dev)) {
e70236a8
JB
6776 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
6777 dev_priv->display.enable_fbc = i8xx_enable_fbc;
6778 dev_priv->display.disable_fbc = i8xx_disable_fbc;
6779 }
74dff282 6780 /* 855GM needs testing */
e70236a8
JB
6781 }
6782
6783 /* Returns the core display clock speed */
f2b115e6 6784 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
e70236a8
JB
6785 dev_priv->display.get_display_clock_speed =
6786 i945_get_display_clock_speed;
6787 else if (IS_I915G(dev))
6788 dev_priv->display.get_display_clock_speed =
6789 i915_get_display_clock_speed;
f2b115e6 6790 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
e70236a8
JB
6791 dev_priv->display.get_display_clock_speed =
6792 i9xx_misc_get_display_clock_speed;
6793 else if (IS_I915GM(dev))
6794 dev_priv->display.get_display_clock_speed =
6795 i915gm_get_display_clock_speed;
6796 else if (IS_I865G(dev))
6797 dev_priv->display.get_display_clock_speed =
6798 i865_get_display_clock_speed;
f0f8a9ce 6799 else if (IS_I85X(dev))
e70236a8
JB
6800 dev_priv->display.get_display_clock_speed =
6801 i855_get_display_clock_speed;
6802 else /* 852, 830 */
6803 dev_priv->display.get_display_clock_speed =
6804 i830_get_display_clock_speed;
6805
6806 /* For FIFO watermark updates */
7f8a8569 6807 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 6808 if (IS_GEN5(dev)) {
7f8a8569
ZW
6809 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
6810 dev_priv->display.update_wm = ironlake_update_wm;
6811 else {
6812 DRM_DEBUG_KMS("Failed to get proper latency. "
6813 "Disable CxSR\n");
6814 dev_priv->display.update_wm = NULL;
1398261a
YL
6815 }
6816 } else if (IS_GEN6(dev)) {
6817 if (SNB_READ_WM0_LATENCY()) {
6818 dev_priv->display.update_wm = sandybridge_update_wm;
6819 } else {
6820 DRM_DEBUG_KMS("Failed to read display plane latency. "
6821 "Disable CxSR\n");
6822 dev_priv->display.update_wm = NULL;
7f8a8569
ZW
6823 }
6824 } else
6825 dev_priv->display.update_wm = NULL;
6826 } else if (IS_PINEVIEW(dev)) {
d4294342 6827 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
95534263 6828 dev_priv->is_ddr3,
d4294342
ZY
6829 dev_priv->fsb_freq,
6830 dev_priv->mem_freq)) {
6831 DRM_INFO("failed to find known CxSR latency "
95534263 6832 "(found ddr%s fsb freq %d, mem freq %d), "
d4294342 6833 "disabling CxSR\n",
95534263 6834 (dev_priv->is_ddr3 == 1) ? "3": "2",
d4294342
ZY
6835 dev_priv->fsb_freq, dev_priv->mem_freq);
6836 /* Disable CxSR and never update its watermark again */
6837 pineview_disable_cxsr(dev);
6838 dev_priv->display.update_wm = NULL;
6839 } else
6840 dev_priv->display.update_wm = pineview_update_wm;
6841 } else if (IS_G4X(dev))
e70236a8 6842 dev_priv->display.update_wm = g4x_update_wm;
a6c45cf0 6843 else if (IS_GEN4(dev))
e70236a8 6844 dev_priv->display.update_wm = i965_update_wm;
a6c45cf0 6845 else if (IS_GEN3(dev)) {
e70236a8
JB
6846 dev_priv->display.update_wm = i9xx_update_wm;
6847 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
8f4695ed
AJ
6848 } else if (IS_I85X(dev)) {
6849 dev_priv->display.update_wm = i9xx_update_wm;
6850 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
e70236a8 6851 } else {
8f4695ed
AJ
6852 dev_priv->display.update_wm = i830_update_wm;
6853 if (IS_845G(dev))
e70236a8
JB
6854 dev_priv->display.get_fifo_size = i845_get_fifo_size;
6855 else
6856 dev_priv->display.get_fifo_size = i830_get_fifo_size;
e70236a8
JB
6857 }
6858}
6859
b690e96c
JB
6860/*
6861 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6862 * resume, or other times. This quirk makes sure that's the case for
6863 * affected systems.
6864 */
6865static void quirk_pipea_force (struct drm_device *dev)
6866{
6867 struct drm_i915_private *dev_priv = dev->dev_private;
6868
6869 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
6870 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
6871}
6872
6873struct intel_quirk {
6874 int device;
6875 int subsystem_vendor;
6876 int subsystem_device;
6877 void (*hook)(struct drm_device *dev);
6878};
6879
6880struct intel_quirk intel_quirks[] = {
6881 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6882 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6883 /* HP Mini needs pipe A force quirk (LP: #322104) */
6884 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6885
6886 /* Thinkpad R31 needs pipe A force quirk */
6887 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6888 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6889 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6890
6891 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6892 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6893 /* ThinkPad X40 needs pipe A force quirk */
6894
6895 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6896 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6897
6898 /* 855 & before need to leave pipe A & dpll A up */
6899 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6900 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6901};
6902
6903static void intel_init_quirks(struct drm_device *dev)
6904{
6905 struct pci_dev *d = dev->pdev;
6906 int i;
6907
6908 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6909 struct intel_quirk *q = &intel_quirks[i];
6910
6911 if (d->device == q->device &&
6912 (d->subsystem_vendor == q->subsystem_vendor ||
6913 q->subsystem_vendor == PCI_ANY_ID) &&
6914 (d->subsystem_device == q->subsystem_device ||
6915 q->subsystem_device == PCI_ANY_ID))
6916 q->hook(dev);
6917 }
6918}
6919
9cce37f4
JB
6920/* Disable the VGA plane that we never use */
6921static void i915_disable_vga(struct drm_device *dev)
6922{
6923 struct drm_i915_private *dev_priv = dev->dev_private;
6924 u8 sr1;
6925 u32 vga_reg;
6926
6927 if (HAS_PCH_SPLIT(dev))
6928 vga_reg = CPU_VGACNTRL;
6929 else
6930 vga_reg = VGACNTRL;
6931
6932 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6933 outb(1, VGA_SR_INDEX);
6934 sr1 = inb(VGA_SR_DATA);
6935 outb(sr1 | 1<<5, VGA_SR_DATA);
6936 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6937 udelay(300);
6938
6939 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6940 POSTING_READ(vga_reg);
6941}
6942
79e53945
JB
6943void intel_modeset_init(struct drm_device *dev)
6944{
652c393a 6945 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
6946 int i;
6947
6948 drm_mode_config_init(dev);
6949
6950 dev->mode_config.min_width = 0;
6951 dev->mode_config.min_height = 0;
6952
6953 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6954
b690e96c
JB
6955 intel_init_quirks(dev);
6956
e70236a8
JB
6957 intel_init_display(dev);
6958
a6c45cf0
CW
6959 if (IS_GEN2(dev)) {
6960 dev->mode_config.max_width = 2048;
6961 dev->mode_config.max_height = 2048;
6962 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
6963 dev->mode_config.max_width = 4096;
6964 dev->mode_config.max_height = 4096;
79e53945 6965 } else {
a6c45cf0
CW
6966 dev->mode_config.max_width = 8192;
6967 dev->mode_config.max_height = 8192;
79e53945 6968 }
35c3047a 6969 dev->mode_config.fb_base = dev->agp->base;
79e53945 6970
a6c45cf0 6971 if (IS_MOBILE(dev) || !IS_GEN2(dev))
a3524f1b 6972 dev_priv->num_pipe = 2;
79e53945 6973 else
a3524f1b 6974 dev_priv->num_pipe = 1;
28c97730 6975 DRM_DEBUG_KMS("%d display pipe%s available.\n",
a3524f1b 6976 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
79e53945 6977
a3524f1b 6978 for (i = 0; i < dev_priv->num_pipe; i++) {
79e53945
JB
6979 intel_crtc_init(dev, i);
6980 }
6981
6982 intel_setup_outputs(dev);
652c393a 6983
0cdab21f 6984 intel_enable_clock_gating(dev);
652c393a 6985
9cce37f4
JB
6986 /* Just disable it once at startup */
6987 i915_disable_vga(dev);
6988
7648fa99 6989 if (IS_IRONLAKE_M(dev)) {
f97108d1 6990 ironlake_enable_drps(dev);
7648fa99
JB
6991 intel_init_emon(dev);
6992 }
f97108d1 6993
3b8d8d91
JB
6994 if (IS_GEN6(dev))
6995 gen6_enable_rps(dev_priv);
6996
d5bb081b
JB
6997 if (IS_IRONLAKE_M(dev)) {
6998 dev_priv->renderctx = intel_alloc_context_page(dev);
6999 if (!dev_priv->renderctx)
7000 goto skip_rc6;
7001 dev_priv->pwrctx = intel_alloc_context_page(dev);
7002 if (!dev_priv->pwrctx) {
7003 i915_gem_object_unpin(dev_priv->renderctx);
7004 drm_gem_object_unreference(&dev_priv->renderctx->base);
7005 dev_priv->renderctx = NULL;
7006 goto skip_rc6;
7007 }
7008 ironlake_enable_rc6(dev);
7009 }
7010
7011skip_rc6:
652c393a
JB
7012 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7013 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7014 (unsigned long)dev);
02e792fb
DV
7015
7016 intel_setup_overlay(dev);
79e53945
JB
7017}
7018
7019void intel_modeset_cleanup(struct drm_device *dev)
7020{
652c393a
JB
7021 struct drm_i915_private *dev_priv = dev->dev_private;
7022 struct drm_crtc *crtc;
7023 struct intel_crtc *intel_crtc;
7024
f87ea761 7025 drm_kms_helper_poll_fini(dev);
652c393a
JB
7026 mutex_lock(&dev->struct_mutex);
7027
723bfd70
JB
7028 intel_unregister_dsm_handler();
7029
7030
652c393a
JB
7031 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7032 /* Skip inactive CRTCs */
7033 if (!crtc->fb)
7034 continue;
7035
7036 intel_crtc = to_intel_crtc(crtc);
3dec0095 7037 intel_increase_pllclock(crtc);
652c393a
JB
7038 }
7039
e70236a8
JB
7040 if (dev_priv->display.disable_fbc)
7041 dev_priv->display.disable_fbc(dev);
7042
f97108d1
JB
7043 if (IS_IRONLAKE_M(dev))
7044 ironlake_disable_drps(dev);
3b8d8d91
JB
7045 if (IS_GEN6(dev))
7046 gen6_disable_rps(dev);
f97108d1 7047
d5bb081b
JB
7048 if (IS_IRONLAKE_M(dev))
7049 ironlake_disable_rc6(dev);
0cdab21f 7050
69341a5e
KH
7051 mutex_unlock(&dev->struct_mutex);
7052
6c0d9350
DV
7053 /* Disable the irq before mode object teardown, for the irq might
7054 * enqueue unpin/hotplug work. */
7055 drm_irq_uninstall(dev);
7056 cancel_work_sync(&dev_priv->hotplug_work);
7057
3dec0095
DV
7058 /* Shut off idle work before the crtcs get freed. */
7059 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7060 intel_crtc = to_intel_crtc(crtc);
7061 del_timer_sync(&intel_crtc->idle_timer);
7062 }
7063 del_timer_sync(&dev_priv->idle_timer);
7064 cancel_work_sync(&dev_priv->idle_work);
7065
79e53945
JB
7066 drm_mode_config_cleanup(dev);
7067}
7068
f1c79df3
ZW
7069/*
7070 * Return which encoder is currently attached for connector.
7071 */
df0e9248 7072struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 7073{
df0e9248
CW
7074 return &intel_attached_encoder(connector)->base;
7075}
f1c79df3 7076
df0e9248
CW
7077void intel_connector_attach_encoder(struct intel_connector *connector,
7078 struct intel_encoder *encoder)
7079{
7080 connector->encoder = encoder;
7081 drm_mode_connector_attach_encoder(&connector->base,
7082 &encoder->base);
79e53945 7083}
28d52043
DA
7084
7085/*
7086 * set vga decode state - true == enable VGA decode
7087 */
7088int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7089{
7090 struct drm_i915_private *dev_priv = dev->dev_private;
7091 u16 gmch_ctrl;
7092
7093 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7094 if (state)
7095 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7096 else
7097 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7098 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7099 return 0;
7100}
c4a1d9e4
CW
7101
7102#ifdef CONFIG_DEBUG_FS
7103#include <linux/seq_file.h>
7104
7105struct intel_display_error_state {
7106 struct intel_cursor_error_state {
7107 u32 control;
7108 u32 position;
7109 u32 base;
7110 u32 size;
7111 } cursor[2];
7112
7113 struct intel_pipe_error_state {
7114 u32 conf;
7115 u32 source;
7116
7117 u32 htotal;
7118 u32 hblank;
7119 u32 hsync;
7120 u32 vtotal;
7121 u32 vblank;
7122 u32 vsync;
7123 } pipe[2];
7124
7125 struct intel_plane_error_state {
7126 u32 control;
7127 u32 stride;
7128 u32 size;
7129 u32 pos;
7130 u32 addr;
7131 u32 surface;
7132 u32 tile_offset;
7133 } plane[2];
7134};
7135
7136struct intel_display_error_state *
7137intel_display_capture_error_state(struct drm_device *dev)
7138{
7139 drm_i915_private_t *dev_priv = dev->dev_private;
7140 struct intel_display_error_state *error;
7141 int i;
7142
7143 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7144 if (error == NULL)
7145 return NULL;
7146
7147 for (i = 0; i < 2; i++) {
7148 error->cursor[i].control = I915_READ(CURCNTR(i));
7149 error->cursor[i].position = I915_READ(CURPOS(i));
7150 error->cursor[i].base = I915_READ(CURBASE(i));
7151
7152 error->plane[i].control = I915_READ(DSPCNTR(i));
7153 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7154 error->plane[i].size = I915_READ(DSPSIZE(i));
7155 error->plane[i].pos= I915_READ(DSPPOS(i));
7156 error->plane[i].addr = I915_READ(DSPADDR(i));
7157 if (INTEL_INFO(dev)->gen >= 4) {
7158 error->plane[i].surface = I915_READ(DSPSURF(i));
7159 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7160 }
7161
7162 error->pipe[i].conf = I915_READ(PIPECONF(i));
7163 error->pipe[i].source = I915_READ(PIPESRC(i));
7164 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7165 error->pipe[i].hblank = I915_READ(HBLANK(i));
7166 error->pipe[i].hsync = I915_READ(HSYNC(i));
7167 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7168 error->pipe[i].vblank = I915_READ(VBLANK(i));
7169 error->pipe[i].vsync = I915_READ(VSYNC(i));
7170 }
7171
7172 return error;
7173}
7174
7175void
7176intel_display_print_error_state(struct seq_file *m,
7177 struct drm_device *dev,
7178 struct intel_display_error_state *error)
7179{
7180 int i;
7181
7182 for (i = 0; i < 2; i++) {
7183 seq_printf(m, "Pipe [%d]:\n", i);
7184 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7185 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7186 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7187 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7188 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7189 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7190 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7191 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7192
7193 seq_printf(m, "Plane [%d]:\n", i);
7194 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7195 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7196 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7197 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7198 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7199 if (INTEL_INFO(dev)->gen >= 4) {
7200 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7201 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7202 }
7203
7204 seq_printf(m, "Cursor [%d]:\n", i);
7205 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7206 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7207 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7208 }
7209}
7210#endif
This page took 0.824558 seconds and 5 git commands to generate.