drm/i915: add SBI registers
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
2b139522
ED
30#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
31
585fb111
JB
32/*
33 * The Bridge device's PCI config space has information about the
34 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
35 * This is all handled in the intel-gtt.ko module. i915.ko only
36 * cares about the vga bit for the vga rbiter.
585fb111
JB
37 */
38#define INTEL_GMCH_CTRL 0x52
28d52043 39#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 40
585fb111
JB
41/* PCI config space */
42
43#define HPLLCC 0xc0 /* 855 only */
652c393a 44#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
45#define GC_CLOCK_133_200 (0 << 0)
46#define GC_CLOCK_100_200 (1 << 0)
47#define GC_CLOCK_100_133 (2 << 0)
48#define GC_CLOCK_166_250 (3 << 0)
f97108d1 49#define GCFGC2 0xda
585fb111
JB
50#define GCFGC 0xf0 /* 915+ only */
51#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
52#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
53#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
54#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
55#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
56#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
57#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
58#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
59#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
60#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
61#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
62#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
63#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
64#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
65#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
66#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
67#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
68#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
69#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
70#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
71#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
72#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
73#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 74#define LBB 0xf4
eeccdcac
KG
75
76/* Graphics reset regs */
0573ed4a
KG
77#define I965_GDRST 0xc0 /* PCI config register */
78#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
79#define GRDOM_FULL (0<<2)
80#define GRDOM_RENDER (1<<2)
81#define GRDOM_MEDIA (3<<2)
585fb111 82
07b7ddd9
JB
83#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
84#define GEN6_MBC_SNPCR_SHIFT 21
85#define GEN6_MBC_SNPCR_MASK (3<<21)
86#define GEN6_MBC_SNPCR_MAX (0<<21)
87#define GEN6_MBC_SNPCR_MED (1<<21)
88#define GEN6_MBC_SNPCR_LOW (2<<21)
89#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
90
5eb719cd
DV
91#define GEN6_MBCTL 0x0907c
92#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
93#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
94#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
95#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
96#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
97
cff458c2
EA
98#define GEN6_GDRST 0x941c
99#define GEN6_GRDOM_FULL (1 << 0)
100#define GEN6_GRDOM_RENDER (1 << 1)
101#define GEN6_GRDOM_MEDIA (1 << 2)
102#define GEN6_GRDOM_BLT (1 << 3)
103
1d2a314c
DV
104/* PPGTT stuff */
105#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
106
107#define GEN6_PDE_VALID (1 << 0)
108#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
109/* gen6+ has bit 11-4 for physical addr bit 39-32 */
110#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
111
112#define GEN6_PTE_VALID (1 << 0)
113#define GEN6_PTE_UNCACHED (1 << 1)
114#define GEN6_PTE_CACHE_LLC (2 << 1)
115#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
116#define GEN6_PTE_CACHE_BITS (3 << 1)
117#define GEN6_PTE_GFDT (1 << 3)
118#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
119
5eb719cd
DV
120#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
121#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
122#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
123#define PP_DIR_DCLV_2G 0xffffffff
124
125#define GAM_ECOCHK 0x4090
126#define ECOCHK_SNB_BIT (1<<10)
127#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
128#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
129
585fb111
JB
130/* VGA stuff */
131
132#define VGA_ST01_MDA 0x3ba
133#define VGA_ST01_CGA 0x3da
134
135#define VGA_MSR_WRITE 0x3c2
136#define VGA_MSR_READ 0x3cc
137#define VGA_MSR_MEM_EN (1<<1)
138#define VGA_MSR_CGA_MODE (1<<0)
139
140#define VGA_SR_INDEX 0x3c4
141#define VGA_SR_DATA 0x3c5
142
143#define VGA_AR_INDEX 0x3c0
144#define VGA_AR_VID_EN (1<<5)
145#define VGA_AR_DATA_WRITE 0x3c0
146#define VGA_AR_DATA_READ 0x3c1
147
148#define VGA_GR_INDEX 0x3ce
149#define VGA_GR_DATA 0x3cf
150/* GR05 */
151#define VGA_GR_MEM_READ_MODE_SHIFT 3
152#define VGA_GR_MEM_READ_MODE_PLANE 1
153/* GR06 */
154#define VGA_GR_MEM_MODE_MASK 0xc
155#define VGA_GR_MEM_MODE_SHIFT 2
156#define VGA_GR_MEM_A0000_AFFFF 0
157#define VGA_GR_MEM_A0000_BFFFF 1
158#define VGA_GR_MEM_B0000_B7FFF 2
159#define VGA_GR_MEM_B0000_BFFFF 3
160
161#define VGA_DACMASK 0x3c6
162#define VGA_DACRX 0x3c7
163#define VGA_DACWX 0x3c8
164#define VGA_DACDATA 0x3c9
165
166#define VGA_CR_INDEX_MDA 0x3b4
167#define VGA_CR_DATA_MDA 0x3b5
168#define VGA_CR_INDEX_CGA 0x3d4
169#define VGA_CR_DATA_CGA 0x3d5
170
171/*
172 * Memory interface instructions used by the kernel
173 */
174#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
175
176#define MI_NOOP MI_INSTR(0, 0)
177#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
178#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 179#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
180#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
181#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
182#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
183#define MI_FLUSH MI_INSTR(0x04, 0)
184#define MI_READ_FLUSH (1 << 0)
185#define MI_EXE_FLUSH (1 << 1)
186#define MI_NO_WRITE_FLUSH (1 << 2)
187#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
188#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 189#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 190#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
191#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
192#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 193#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 194#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
195#define MI_OVERLAY_CONTINUE (0x0<<21)
196#define MI_OVERLAY_ON (0x1<<21)
197#define MI_OVERLAY_OFF (0x2<<21)
585fb111 198#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 199#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 200#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 201#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
202#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
203#define MI_MM_SPACE_GTT (1<<8)
204#define MI_MM_SPACE_PHYSICAL (0<<8)
205#define MI_SAVE_EXT_STATE_EN (1<<3)
206#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 207#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 208#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
209#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
210#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
211#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
212#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
213/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
214 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
215 * simply ignores the register load under certain conditions.
216 * - One can actually load arbitrary many arbitrary registers: Simply issue x
217 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
218 */
219#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07
CW
220#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
221#define MI_INVALIDATE_TLB (1<<18)
222#define MI_INVALIDATE_BSD (1<<7)
585fb111
JB
223#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
224#define MI_BATCH_NON_SECURE (1)
225#define MI_BATCH_NON_SECURE_I965 (1<<8)
226#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
1ec14ad3
CW
227#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
228#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
229#define MI_SEMAPHORE_UPDATE (1<<21)
230#define MI_SEMAPHORE_COMPARE (1<<20)
231#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
232#define MI_SEMAPHORE_SYNC_RV (2<<16)
233#define MI_SEMAPHORE_SYNC_RB (0<<16)
234#define MI_SEMAPHORE_SYNC_VR (0<<16)
235#define MI_SEMAPHORE_SYNC_VB (2<<16)
236#define MI_SEMAPHORE_SYNC_BR (2<<16)
237#define MI_SEMAPHORE_SYNC_BV (0<<16)
238#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
239/*
240 * 3D instructions used by the kernel
241 */
242#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
243
244#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
245#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
246#define SC_UPDATE_SCISSOR (0x1<<1)
247#define SC_ENABLE_MASK (0x1<<0)
248#define SC_ENABLE (0x1<<0)
249#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
250#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
251#define SCI_YMIN_MASK (0xffff<<16)
252#define SCI_XMIN_MASK (0xffff<<0)
253#define SCI_YMAX_MASK (0xffff<<16)
254#define SCI_XMAX_MASK (0xffff<<0)
255#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
256#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
257#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
258#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
259#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
260#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
261#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
262#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
263#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
264#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
265#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
266#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
267#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
268#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
269#define BLT_DEPTH_8 (0<<24)
270#define BLT_DEPTH_16_565 (1<<24)
271#define BLT_DEPTH_16_1555 (2<<24)
272#define BLT_DEPTH_32 (3<<24)
273#define BLT_ROP_GXCOPY (0xcc<<16)
274#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
275#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
276#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
277#define ASYNC_FLIP (1<<22)
278#define DISPLAY_PLANE_A (0<<20)
279#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 280#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
8d315287 281#define PIPE_CONTROL_CS_STALL (1<<20)
9d971b37
KG
282#define PIPE_CONTROL_QW_WRITE (1<<14)
283#define PIPE_CONTROL_DEPTH_STALL (1<<13)
284#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 285#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
286#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
287#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
288#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
289#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
290#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
291#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
292#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 293#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 294#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 295#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 296
dc96e9b8
CW
297
298/*
299 * Reset registers
300 */
301#define DEBUG_RESET_I830 0x6070
302#define DEBUG_RESET_FULL (1<<7)
303#define DEBUG_RESET_RENDER (1<<8)
304#define DEBUG_RESET_DISPLAY (1<<9)
305
57f350b6
JB
306/*
307 * DPIO - a special bus for various display related registers to hide behind:
308 * 0x800c: m1, m2, n, p1, p2, k dividers
309 * 0x8014: REF and SFR select
310 * 0x8014: N divider, VCO select
311 * 0x801c/3c: core clock bits
312 * 0x8048/68: low pass filter coefficients
313 * 0x8100: fast clock controls
314 */
315#define DPIO_PKT 0x2100
316#define DPIO_RID (0<<24)
317#define DPIO_OP_WRITE (1<<16)
318#define DPIO_OP_READ (0<<16)
319#define DPIO_PORTID (0x12<<8)
320#define DPIO_BYTE (0xf<<4)
321#define DPIO_BUSY (1<<0) /* status only */
322#define DPIO_DATA 0x2104
323#define DPIO_REG 0x2108
324#define DPIO_CTL 0x2110
325#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
326#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
327#define DPIO_SFR_BYPASS (1<<1)
328#define DPIO_RESET (1<<0)
329
330#define _DPIO_DIV_A 0x800c
331#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
332#define DPIO_K_SHIFT (24) /* 4 bits */
333#define DPIO_P1_SHIFT (21) /* 3 bits */
334#define DPIO_P2_SHIFT (16) /* 5 bits */
335#define DPIO_N_SHIFT (12) /* 4 bits */
336#define DPIO_ENABLE_CALIBRATION (1<<11)
337#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
338#define DPIO_M2DIV_MASK 0xff
339#define _DPIO_DIV_B 0x802c
340#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
341
342#define _DPIO_REFSFR_A 0x8014
343#define DPIO_REFSEL_OVERRIDE 27
344#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
345#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
346#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
347#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
348#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
349#define _DPIO_REFSFR_B 0x8034
350#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
351
352#define _DPIO_CORE_CLK_A 0x801c
353#define _DPIO_CORE_CLK_B 0x803c
354#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
355
356#define _DPIO_LFP_COEFF_A 0x8048
357#define _DPIO_LFP_COEFF_B 0x8068
358#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
359
360#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 361
585fb111 362/*
de151cf6 363 * Fence registers
585fb111 364 */
de151cf6 365#define FENCE_REG_830_0 0x2000
dc529a4f 366#define FENCE_REG_945_8 0x3000
de151cf6
JB
367#define I830_FENCE_START_MASK 0x07f80000
368#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 369#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
370#define I830_FENCE_PITCH_SHIFT 4
371#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 372#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 373#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 374#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
375
376#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 377#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 378
de151cf6
JB
379#define FENCE_REG_965_0 0x03000
380#define I965_FENCE_PITCH_SHIFT 2
381#define I965_FENCE_TILING_Y_SHIFT 1
382#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 383#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 384
4e901fdc
EA
385#define FENCE_REG_SANDYBRIDGE_0 0x100000
386#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
387
f691e2f4
DV
388/* control register for cpu gtt access */
389#define TILECTL 0x101000
390#define TILECTL_SWZCTL (1 << 0)
391#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
392#define TILECTL_BACKSNOOP_DIS (1 << 3)
393
de151cf6
JB
394/*
395 * Instruction and interrupt control regs
396 */
63eeaf38 397#define PGTBL_ER 0x02024
333e9fe9
DV
398#define RENDER_RING_BASE 0x02000
399#define BSD_RING_BASE 0x04000
400#define GEN6_BSD_RING_BASE 0x12000
549f7365 401#define BLT_RING_BASE 0x22000
3d281d8c
DV
402#define RING_TAIL(base) ((base)+0x30)
403#define RING_HEAD(base) ((base)+0x34)
404#define RING_START(base) ((base)+0x38)
405#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
406#define RING_SYNC_0(base) ((base)+0x40)
407#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
408#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
409#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
410#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
411#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
412#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
413#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 414#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
415#define RING_HWS_PGA(base) ((base)+0x80)
416#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
417#define ARB_MODE 0x04030
418#define ARB_MODE_SWIZZLE_SNB (1<<4)
419#define ARB_MODE_SWIZZLE_IVB (1<<5)
420#define ARB_MODE_ENABLE(x) GFX_MODE_ENABLE(x)
421#define ARB_MODE_DISABLE(x) GFX_MODE_DISABLE(x)
4593010b 422#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
423#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
424#define DONE_REG 0x40b0
4593010b
EA
425#define BSD_HWS_PGA_GEN7 (0x04180)
426#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 427#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 428#define RING_NOPID(base) ((base)+0x94)
0f46832f 429#define RING_IMR(base) ((base)+0xa8)
585fb111
JB
430#define TAIL_ADDR 0x001FFFF8
431#define HEAD_WRAP_COUNT 0xFFE00000
432#define HEAD_WRAP_ONE 0x00200000
433#define HEAD_ADDR 0x001FFFFC
434#define RING_NR_PAGES 0x001FF000
435#define RING_REPORT_MASK 0x00000006
436#define RING_REPORT_64K 0x00000002
437#define RING_REPORT_128K 0x00000004
438#define RING_NO_REPORT 0x00000000
439#define RING_VALID_MASK 0x00000001
440#define RING_VALID 0x00000001
441#define RING_INVALID 0x00000000
4b60e5cb
CW
442#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
443#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 444#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
445#if 0
446#define PRB0_TAIL 0x02030
447#define PRB0_HEAD 0x02034
448#define PRB0_START 0x02038
449#define PRB0_CTL 0x0203c
585fb111
JB
450#define PRB1_TAIL 0x02040 /* 915+ only */
451#define PRB1_HEAD 0x02044 /* 915+ only */
452#define PRB1_START 0x02048 /* 915+ only */
453#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 454#endif
63eeaf38
JB
455#define IPEIR_I965 0x02064
456#define IPEHR_I965 0x02068
457#define INSTDONE_I965 0x0206c
d27b1e0e
DV
458#define RING_IPEIR(base) ((base)+0x64)
459#define RING_IPEHR(base) ((base)+0x68)
460#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
461#define RING_INSTPS(base) ((base)+0x70)
462#define RING_DMA_FADD(base) ((base)+0x78)
463#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
464#define INSTPS 0x02070 /* 965+ only */
465#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
466#define ACTHD_I965 0x02074
467#define HWS_PGA 0x02080
468#define HWS_ADDRESS_MASK 0xfffff000
469#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
470#define PWRCTXA 0x2088 /* 965GM+ only */
471#define PWRCTX_EN (1<<0)
585fb111 472#define IPEIR 0x02088
63eeaf38
JB
473#define IPEHR 0x0208c
474#define INSTDONE 0x02090
585fb111
JB
475#define NOPID 0x02094
476#define HWSTAM 0x02098
71cf39b1 477
f406839f
CW
478#define ERROR_GEN6 0x040a0
479
de6e2eaf
EA
480/* GM45+ chicken bits -- debug workaround bits that may be required
481 * for various sorts of correct behavior. The top 16 bits of each are
482 * the enables for writing to the corresponding low bit.
483 */
484#define _3D_CHICKEN 0x02084
485#define _3D_CHICKEN2 0x0208c
486/* Disables pipelining of read flushes past the SF-WIZ interface.
487 * Required on all Ironlake steppings according to the B-Spec, but the
488 * particular danger of not doing so is not specified.
489 */
490# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
491#define _3D_CHICKEN3 0x02090
492
71cf39b1
EA
493#define MI_MODE 0x0209c
494# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 495# define MI_FLUSH_ENABLE (1 << 12)
71cf39b1 496
1ec14ad3 497#define GFX_MODE 0x02520
b095cd0a 498#define GFX_MODE_GEN7 0x0229c
5eb719cd 499#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
500#define GFX_RUN_LIST_ENABLE (1<<15)
501#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
502#define GFX_SURFACE_FAULT_ENABLE (1<<12)
503#define GFX_REPLAY_MODE (1<<11)
504#define GFX_PSMI_GRANULARITY (1<<10)
505#define GFX_PPGTT_ENABLE (1<<9)
506
b095cd0a
JB
507#define GFX_MODE_ENABLE(bit) (((bit) << 16) | (bit))
508#define GFX_MODE_DISABLE(bit) (((bit) << 16) | (0))
509
585fb111
JB
510#define SCPD0 0x0209c /* 915+ only */
511#define IER 0x020a0
512#define IIR 0x020a4
513#define IMR 0x020a8
514#define ISR 0x020ac
7e231dbe
JB
515#define VLV_IIR_RW 0x182084
516#define VLV_IER 0x1820a0
517#define VLV_IIR 0x1820a4
518#define VLV_IMR 0x1820a8
519#define VLV_ISR 0x1820ac
585fb111
JB
520#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
521#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
522#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 523#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
524#define I915_HWB_OOM_INTERRUPT (1<<13)
525#define I915_SYNC_STATUS_INTERRUPT (1<<12)
526#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
527#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
528#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
529#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
530#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
531#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
532#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
533#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
534#define I915_DEBUG_INTERRUPT (1<<2)
535#define I915_USER_INTERRUPT (1<<1)
536#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 537#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
538#define EIR 0x020b0
539#define EMR 0x020b4
540#define ESR 0x020b8
63eeaf38
JB
541#define GM45_ERROR_PAGE_TABLE (1<<5)
542#define GM45_ERROR_MEM_PRIV (1<<4)
543#define I915_ERROR_PAGE_TABLE (1<<4)
544#define GM45_ERROR_CP_PRIV (1<<3)
545#define I915_ERROR_MEMORY_REFRESH (1<<1)
546#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 547#define INSTPM 0x020c0
ee980b80 548#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
549#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
550 will not assert AGPBUSY# and will only
551 be delivered when out of C3. */
84f9f938 552#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
553#define ACTHD 0x020c8
554#define FW_BLC 0x020d8
8692d00e 555#define FW_BLC2 0x020dc
585fb111 556#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
557#define FW_BLC_SELF_EN_MASK (1<<31)
558#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
559#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
560#define MM_BURST_LENGTH 0x00700000
561#define MM_FIFO_WATERMARK 0x0001F000
562#define LM_BURST_LENGTH 0x00000700
563#define LM_FIFO_WATERMARK 0x0000001F
585fb111 564#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
565#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
566
567/* Make render/texture TLB fetches lower priorty than associated data
568 * fetches. This is not turned on by default
569 */
570#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
571
572/* Isoch request wait on GTT enable (Display A/B/C streams).
573 * Make isoch requests stall on the TLB update. May cause
574 * display underruns (test mode only)
575 */
576#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
577
578/* Block grant count for isoch requests when block count is
579 * set to a finite value.
580 */
581#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
582#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
583#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
584#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
585#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
586
587/* Enable render writes to complete in C2/C3/C4 power states.
588 * If this isn't enabled, render writes are prevented in low
589 * power states. That seems bad to me.
590 */
591#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
592
593/* This acknowledges an async flip immediately instead
594 * of waiting for 2TLB fetches.
595 */
596#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
597
598/* Enables non-sequential data reads through arbiter
599 */
0206e353 600#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
601
602/* Disable FSB snooping of cacheable write cycles from binner/render
603 * command stream
604 */
605#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
606
607/* Arbiter time slice for non-isoch streams */
608#define MI_ARB_TIME_SLICE_MASK (7 << 5)
609#define MI_ARB_TIME_SLICE_1 (0 << 5)
610#define MI_ARB_TIME_SLICE_2 (1 << 5)
611#define MI_ARB_TIME_SLICE_4 (2 << 5)
612#define MI_ARB_TIME_SLICE_6 (3 << 5)
613#define MI_ARB_TIME_SLICE_8 (4 << 5)
614#define MI_ARB_TIME_SLICE_10 (5 << 5)
615#define MI_ARB_TIME_SLICE_14 (6 << 5)
616#define MI_ARB_TIME_SLICE_16 (7 << 5)
617
618/* Low priority grace period page size */
619#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
620#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
621
622/* Disable display A/B trickle feed */
623#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
624
625/* Set display plane priority */
626#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
627#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
628
585fb111
JB
629#define CACHE_MODE_0 0x02120 /* 915+ only */
630#define CM0_MASK_SHIFT 16
631#define CM0_IZ_OPT_DISABLE (1<<6)
632#define CM0_ZR_OPT_DISABLE (1<<5)
633#define CM0_DEPTH_EVICT_DISABLE (1<<4)
634#define CM0_COLOR_EVICT_DISABLE (1<<3)
635#define CM0_DEPTH_WRITE_DISABLE (1<<1)
636#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 637#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 638#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
639#define ECOSKPD 0x021d0
640#define ECO_GATING_CX_ONLY (1<<3)
641#define ECO_FLIP_DONE (1<<0)
585fb111 642
fb046853
JB
643#define CACHE_MODE_1 0x7004 /* IVB+ */
644#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
645
a1786bd2
ZW
646/* GEN6 interrupt control */
647#define GEN6_RENDER_HWSTAM 0x2098
648#define GEN6_RENDER_IMR 0x20a8
649#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
650#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 651#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
652#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
653#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
654#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
655#define GEN6_RENDER_SYNC_STATUS (1 << 2)
656#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
657#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
658
659#define GEN6_BLITTER_HWSTAM 0x22098
660#define GEN6_BLITTER_IMR 0x220a8
661#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
662#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
663#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
664#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 665
4efe0708
JB
666#define GEN6_BLITTER_ECOSKPD 0x221d0
667#define GEN6_BLITTER_LOCK_SHIFT 16
668#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
669
881f47b6
XH
670#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
671#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
672#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
673#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
674#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
675
ec6a890d 676#define GEN6_BSD_HWSTAM 0x12098
881f47b6 677#define GEN6_BSD_IMR 0x120a8
1ec14ad3 678#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
679
680#define GEN6_BSD_RNCID 0x12198
681
585fb111
JB
682/*
683 * Framebuffer compression (915+ only)
684 */
685
686#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
687#define FBC_LL_BASE 0x03204 /* 4k page aligned */
688#define FBC_CONTROL 0x03208
689#define FBC_CTL_EN (1<<31)
690#define FBC_CTL_PERIODIC (1<<30)
691#define FBC_CTL_INTERVAL_SHIFT (16)
692#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 693#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
694#define FBC_CTL_STRIDE_SHIFT (5)
695#define FBC_CTL_FENCENO (1<<0)
696#define FBC_COMMAND 0x0320c
697#define FBC_CMD_COMPRESS (1<<0)
698#define FBC_STATUS 0x03210
699#define FBC_STAT_COMPRESSING (1<<31)
700#define FBC_STAT_COMPRESSED (1<<30)
701#define FBC_STAT_MODIFIED (1<<29)
702#define FBC_STAT_CURRENT_LINE (1<<0)
703#define FBC_CONTROL2 0x03214
704#define FBC_CTL_FENCE_DBL (0<<4)
705#define FBC_CTL_IDLE_IMM (0<<2)
706#define FBC_CTL_IDLE_FULL (1<<2)
707#define FBC_CTL_IDLE_LINE (2<<2)
708#define FBC_CTL_IDLE_DEBUG (3<<2)
709#define FBC_CTL_CPU_FENCE (1<<1)
710#define FBC_CTL_PLANEA (0<<0)
711#define FBC_CTL_PLANEB (1<<0)
712#define FBC_FENCE_OFF 0x0321b
80824003 713#define FBC_TAG 0x03300
585fb111
JB
714
715#define FBC_LL_SIZE (1536)
716
74dff282
JB
717/* Framebuffer compression for GM45+ */
718#define DPFC_CB_BASE 0x3200
719#define DPFC_CONTROL 0x3208
720#define DPFC_CTL_EN (1<<31)
721#define DPFC_CTL_PLANEA (0<<30)
722#define DPFC_CTL_PLANEB (1<<30)
723#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 724#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
725#define DPFC_SR_EN (1<<10)
726#define DPFC_CTL_LIMIT_1X (0<<6)
727#define DPFC_CTL_LIMIT_2X (1<<6)
728#define DPFC_CTL_LIMIT_4X (2<<6)
729#define DPFC_RECOMP_CTL 0x320c
730#define DPFC_RECOMP_STALL_EN (1<<27)
731#define DPFC_RECOMP_STALL_WM_SHIFT (16)
732#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
733#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
734#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
735#define DPFC_STATUS 0x3210
736#define DPFC_INVAL_SEG_SHIFT (16)
737#define DPFC_INVAL_SEG_MASK (0x07ff0000)
738#define DPFC_COMP_SEG_SHIFT (0)
739#define DPFC_COMP_SEG_MASK (0x000003ff)
740#define DPFC_STATUS2 0x3214
741#define DPFC_FENCE_YOFF 0x3218
742#define DPFC_CHICKEN 0x3224
743#define DPFC_HT_MODIFY (1<<31)
744
b52eb4dc
ZY
745/* Framebuffer compression for Ironlake */
746#define ILK_DPFC_CB_BASE 0x43200
747#define ILK_DPFC_CONTROL 0x43208
748/* The bit 28-8 is reserved */
749#define DPFC_RESERVED (0x1FFFFF00)
750#define ILK_DPFC_RECOMP_CTL 0x4320c
751#define ILK_DPFC_STATUS 0x43210
752#define ILK_DPFC_FENCE_YOFF 0x43218
753#define ILK_DPFC_CHICKEN 0x43224
754#define ILK_FBC_RT_BASE 0x2128
755#define ILK_FBC_RT_VALID (1<<0)
756
757#define ILK_DISPLAY_CHICKEN1 0x42000
758#define ILK_FBCQ_DIS (1<<22)
0206e353 759#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 760
b52eb4dc 761
9c04f015
YL
762/*
763 * Framebuffer compression for Sandybridge
764 *
765 * The following two registers are of type GTTMMADR
766 */
767#define SNB_DPFC_CTL_SA 0x100100
768#define SNB_CPU_FENCE_ENABLE (1<<29)
769#define DPFC_CPU_FENCE_OFFSET 0x100104
770
771
585fb111
JB
772/*
773 * GPIO regs
774 */
775#define GPIOA 0x5010
776#define GPIOB 0x5014
777#define GPIOC 0x5018
778#define GPIOD 0x501c
779#define GPIOE 0x5020
780#define GPIOF 0x5024
781#define GPIOG 0x5028
782#define GPIOH 0x502c
783# define GPIO_CLOCK_DIR_MASK (1 << 0)
784# define GPIO_CLOCK_DIR_IN (0 << 1)
785# define GPIO_CLOCK_DIR_OUT (1 << 1)
786# define GPIO_CLOCK_VAL_MASK (1 << 2)
787# define GPIO_CLOCK_VAL_OUT (1 << 3)
788# define GPIO_CLOCK_VAL_IN (1 << 4)
789# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
790# define GPIO_DATA_DIR_MASK (1 << 8)
791# define GPIO_DATA_DIR_IN (0 << 9)
792# define GPIO_DATA_DIR_OUT (1 << 9)
793# define GPIO_DATA_VAL_MASK (1 << 10)
794# define GPIO_DATA_VAL_OUT (1 << 11)
795# define GPIO_DATA_VAL_IN (1 << 12)
796# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
797
f899fc64
CW
798#define GMBUS0 0x5100 /* clock/port select */
799#define GMBUS_RATE_100KHZ (0<<8)
800#define GMBUS_RATE_50KHZ (1<<8)
801#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
802#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
803#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
804#define GMBUS_PORT_DISABLED 0
805#define GMBUS_PORT_SSC 1
806#define GMBUS_PORT_VGADDC 2
807#define GMBUS_PORT_PANEL 3
808#define GMBUS_PORT_DPC 4 /* HDMIC */
809#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
810#define GMBUS_PORT_DPD 6 /* HDMID */
811#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 812#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
813#define GMBUS1 0x5104 /* command/status */
814#define GMBUS_SW_CLR_INT (1<<31)
815#define GMBUS_SW_RDY (1<<30)
816#define GMBUS_ENT (1<<29) /* enable timeout */
817#define GMBUS_CYCLE_NONE (0<<25)
818#define GMBUS_CYCLE_WAIT (1<<25)
819#define GMBUS_CYCLE_INDEX (2<<25)
820#define GMBUS_CYCLE_STOP (4<<25)
821#define GMBUS_BYTE_COUNT_SHIFT 16
822#define GMBUS_SLAVE_INDEX_SHIFT 8
823#define GMBUS_SLAVE_ADDR_SHIFT 1
824#define GMBUS_SLAVE_READ (1<<0)
825#define GMBUS_SLAVE_WRITE (0<<0)
826#define GMBUS2 0x5108 /* status */
827#define GMBUS_INUSE (1<<15)
828#define GMBUS_HW_WAIT_PHASE (1<<14)
829#define GMBUS_STALL_TIMEOUT (1<<13)
830#define GMBUS_INT (1<<12)
831#define GMBUS_HW_RDY (1<<11)
832#define GMBUS_SATOER (1<<10)
833#define GMBUS_ACTIVE (1<<9)
834#define GMBUS3 0x510c /* data buffer bytes 3-0 */
835#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
836#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
837#define GMBUS_NAK_EN (1<<3)
838#define GMBUS_IDLE_EN (1<<2)
839#define GMBUS_HW_WAIT_EN (1<<1)
840#define GMBUS_HW_RDY_EN (1<<0)
841#define GMBUS5 0x5120 /* byte index */
842#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 843
585fb111
JB
844/*
845 * Clock control & power management
846 */
847
848#define VGA0 0x6000
849#define VGA1 0x6004
850#define VGA_PD 0x6010
851#define VGA0_PD_P2_DIV_4 (1 << 7)
852#define VGA0_PD_P1_DIV_2 (1 << 5)
853#define VGA0_PD_P1_SHIFT 0
854#define VGA0_PD_P1_MASK (0x1f << 0)
855#define VGA1_PD_P2_DIV_4 (1 << 15)
856#define VGA1_PD_P1_DIV_2 (1 << 13)
857#define VGA1_PD_P1_SHIFT 8
858#define VGA1_PD_P1_MASK (0x1f << 8)
9db4a9c7
JB
859#define _DPLL_A 0x06014
860#define _DPLL_B 0x06018
861#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
862#define DPLL_VCO_ENABLE (1 << 31)
863#define DPLL_DVO_HIGH_SPEED (1 << 30)
25eb05fc 864#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 865#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 866#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
867#define DPLL_VGA_MODE_DIS (1 << 28)
868#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
869#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
870#define DPLL_MODE_MASK (3 << 26)
871#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
872#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
873#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
874#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
875#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
876#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 877#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
25eb05fc 878#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
585fb111 879
585fb111
JB
880#define SRX_INDEX 0x3c4
881#define SRX_DATA 0x3c5
882#define SR01 1
883#define SR01_SCREEN_OFF (1<<5)
884
885#define PPCR 0x61204
886#define PPCR_ON (1<<0)
887
888#define DVOB 0x61140
889#define DVOB_ON (1<<31)
890#define DVOC 0x61160
891#define DVOC_ON (1<<31)
892#define LVDS 0x61180
893#define LVDS_ON (1<<31)
894
585fb111
JB
895/* Scratch pad debug 0 reg:
896 */
897#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
898/*
899 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
900 * this field (only one bit may be set).
901 */
902#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
903#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 904#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
905/* i830, required in DVO non-gang */
906#define PLL_P2_DIVIDE_BY_4 (1 << 23)
907#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
908#define PLL_REF_INPUT_DREFCLK (0 << 13)
909#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
910#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
911#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
912#define PLL_REF_INPUT_MASK (3 << 13)
913#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 914/* Ironlake */
b9055052
ZW
915# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
916# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
917# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
918# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
919# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
920
585fb111
JB
921/*
922 * Parallel to Serial Load Pulse phase selection.
923 * Selects the phase for the 10X DPLL clock for the PCIe
924 * digital display port. The range is 4 to 13; 10 or more
925 * is just a flip delay. The default is 6
926 */
927#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
928#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
929/*
930 * SDVO multiplier for 945G/GM. Not used on 965.
931 */
932#define SDVO_MULTIPLIER_MASK 0x000000ff
933#define SDVO_MULTIPLIER_SHIFT_HIRES 4
934#define SDVO_MULTIPLIER_SHIFT_VGA 0
9db4a9c7 935#define _DPLL_A_MD 0x0601c /* 965+ only */
585fb111
JB
936/*
937 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
938 *
939 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
940 */
941#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
942#define DPLL_MD_UDI_DIVIDER_SHIFT 24
943/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
944#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
945#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
946/*
947 * SDVO/UDI pixel multiplier.
948 *
949 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
950 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
951 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
952 * dummy bytes in the datastream at an increased clock rate, with both sides of
953 * the link knowing how many bytes are fill.
954 *
955 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
956 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
957 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
958 * through an SDVO command.
959 *
960 * This register field has values of multiplication factor minus 1, with
961 * a maximum multiplier of 5 for SDVO.
962 */
963#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
964#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
965/*
966 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
967 * This best be set to the default value (3) or the CRT won't work. No,
968 * I don't entirely understand what this does...
969 */
970#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
971#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
9db4a9c7
JB
972#define _DPLL_B_MD 0x06020 /* 965+ only */
973#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 974
9db4a9c7
JB
975#define _FPA0 0x06040
976#define _FPA1 0x06044
977#define _FPB0 0x06048
978#define _FPB1 0x0604c
979#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
980#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 981#define FP_N_DIV_MASK 0x003f0000
f2b115e6 982#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
983#define FP_N_DIV_SHIFT 16
984#define FP_M1_DIV_MASK 0x00003f00
985#define FP_M1_DIV_SHIFT 8
986#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 987#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
988#define FP_M2_DIV_SHIFT 0
989#define DPLL_TEST 0x606c
990#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
991#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
992#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
993#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
994#define DPLLB_TEST_N_BYPASS (1 << 19)
995#define DPLLB_TEST_M_BYPASS (1 << 18)
996#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
997#define DPLLA_TEST_N_BYPASS (1 << 3)
998#define DPLLA_TEST_M_BYPASS (1 << 2)
999#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1000#define D_STATE 0x6104
dc96e9b8 1001#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1002#define DSTATE_PLL_D3_OFF (1<<3)
1003#define DSTATE_GFX_CLOCK_GATING (1<<1)
1004#define DSTATE_DOT_CLOCK_GATING (1<<0)
1005#define DSPCLK_GATE_D 0x6200
1006# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1007# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1008# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1009# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1010# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1011# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1012# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1013# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1014# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1015# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1016# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1017# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1018# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1019# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1020# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1021# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1022# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1023# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1024# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1025# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1026# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1027# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1028# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1029# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1030# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1031# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1032# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1033# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1034/**
1035 * This bit must be set on the 830 to prevent hangs when turning off the
1036 * overlay scaler.
1037 */
1038# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1039# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1040# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1041# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1042# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1043
1044#define RENCLK_GATE_D1 0x6204
1045# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1046# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1047# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1048# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1049# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1050# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1051# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1052# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1053# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1054/** This bit must be unset on 855,865 */
1055# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1056# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1057# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1058# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1059/** This bit must be set on 855,865. */
1060# define SV_CLOCK_GATE_DISABLE (1 << 0)
1061# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1062# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1063# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1064# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1065# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1066# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1067# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1068# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1069# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1070# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1071# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1072# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1073# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1074# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1075# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1076# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1077# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1078
1079# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1080/** This bit must always be set on 965G/965GM */
1081# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1082# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1083# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1084# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1085# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1086# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1087/** This bit must always be set on 965G */
1088# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1089# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1090# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1091# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1092# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1093# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1094# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1095# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1096# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1097# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1098# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1099# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1100# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1101# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1102# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1103# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1104# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1105# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1106# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1107
1108#define RENCLK_GATE_D2 0x6208
1109#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1110#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1111#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1112#define RAMCLK_GATE_D 0x6210 /* CRL only */
1113#define DEUC 0x6214 /* CRL only */
585fb111 1114
ceb04246
JB
1115#define FW_BLC_SELF_VLV 0x6500
1116#define FW_CSPWRDWNEN (1<<15)
1117
585fb111
JB
1118/*
1119 * Palette regs
1120 */
1121
9db4a9c7
JB
1122#define _PALETTE_A 0x0a000
1123#define _PALETTE_B 0x0a800
1124#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1125
673a394b
EA
1126/* MCH MMIO space */
1127
1128/*
1129 * MCHBAR mirror.
1130 *
1131 * This mirrors the MCHBAR MMIO space whose location is determined by
1132 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1133 * every way. It is not accessible from the CP register read instructions.
1134 *
1135 */
1136#define MCHBAR_MIRROR_BASE 0x10000
1137
1398261a
YL
1138#define MCHBAR_MIRROR_BASE_SNB 0x140000
1139
673a394b
EA
1140/** 915-945 and GM965 MCH register controlling DRAM channel access */
1141#define DCC 0x10200
1142#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1143#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1144#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1145#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1146#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1147#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1148
95534263
LP
1149/** Pineview MCH register contains DDR3 setting */
1150#define CSHRDDR3CTL 0x101a8
1151#define CSHRDDR3CTL_DDR3 (1 << 2)
1152
673a394b
EA
1153/** 965 MCH register controlling DRAM channel configuration */
1154#define C0DRB3 0x10206
1155#define C1DRB3 0x10606
1156
f691e2f4
DV
1157/** snb MCH registers for reading the DRAM channel configuration */
1158#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1159#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1160#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1161#define MAD_DIMM_ECC_MASK (0x3 << 24)
1162#define MAD_DIMM_ECC_OFF (0x0 << 24)
1163#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1164#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1165#define MAD_DIMM_ECC_ON (0x3 << 24)
1166#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1167#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1168#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1169#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1170#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1171#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1172#define MAD_DIMM_A_SELECT (0x1 << 16)
1173/* DIMM sizes are in multiples of 256mb. */
1174#define MAD_DIMM_B_SIZE_SHIFT 8
1175#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1176#define MAD_DIMM_A_SIZE_SHIFT 0
1177#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1178
1179
b11248df
KP
1180/* Clocking configuration register */
1181#define CLKCFG 0x10c00
7662c8bd 1182#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1183#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1184#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1185#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1186#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1187#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1188/* Note, below two are guess */
b11248df 1189#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1190#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1191#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1192#define CLKCFG_MEM_533 (1 << 4)
1193#define CLKCFG_MEM_667 (2 << 4)
1194#define CLKCFG_MEM_800 (3 << 4)
1195#define CLKCFG_MEM_MASK (7 << 4)
1196
ea056c14
JB
1197#define TSC1 0x11001
1198#define TSE (1<<0)
7648fa99
JB
1199#define TR1 0x11006
1200#define TSFS 0x11020
1201#define TSFS_SLOPE_MASK 0x0000ff00
1202#define TSFS_SLOPE_SHIFT 8
1203#define TSFS_INTR_MASK 0x000000ff
1204
f97108d1
JB
1205#define CRSTANDVID 0x11100
1206#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1207#define PXVFREQ_PX_MASK 0x7f000000
1208#define PXVFREQ_PX_SHIFT 24
1209#define VIDFREQ_BASE 0x11110
1210#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1211#define VIDFREQ2 0x11114
1212#define VIDFREQ3 0x11118
1213#define VIDFREQ4 0x1111c
1214#define VIDFREQ_P0_MASK 0x1f000000
1215#define VIDFREQ_P0_SHIFT 24
1216#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1217#define VIDFREQ_P0_CSCLK_SHIFT 20
1218#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1219#define VIDFREQ_P0_CRCLK_SHIFT 16
1220#define VIDFREQ_P1_MASK 0x00001f00
1221#define VIDFREQ_P1_SHIFT 8
1222#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1223#define VIDFREQ_P1_CSCLK_SHIFT 4
1224#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1225#define INTTOEXT_BASE_ILK 0x11300
1226#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1227#define INTTOEXT_MAP3_SHIFT 24
1228#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1229#define INTTOEXT_MAP2_SHIFT 16
1230#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1231#define INTTOEXT_MAP1_SHIFT 8
1232#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1233#define INTTOEXT_MAP0_SHIFT 0
1234#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1235#define MEMSWCTL 0x11170 /* Ironlake only */
1236#define MEMCTL_CMD_MASK 0xe000
1237#define MEMCTL_CMD_SHIFT 13
1238#define MEMCTL_CMD_RCLK_OFF 0
1239#define MEMCTL_CMD_RCLK_ON 1
1240#define MEMCTL_CMD_CHFREQ 2
1241#define MEMCTL_CMD_CHVID 3
1242#define MEMCTL_CMD_VMMOFF 4
1243#define MEMCTL_CMD_VMMON 5
1244#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1245 when command complete */
1246#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1247#define MEMCTL_FREQ_SHIFT 8
1248#define MEMCTL_SFCAVM (1<<7)
1249#define MEMCTL_TGT_VID_MASK 0x007f
1250#define MEMIHYST 0x1117c
1251#define MEMINTREN 0x11180 /* 16 bits */
1252#define MEMINT_RSEXIT_EN (1<<8)
1253#define MEMINT_CX_SUPR_EN (1<<7)
1254#define MEMINT_CONT_BUSY_EN (1<<6)
1255#define MEMINT_AVG_BUSY_EN (1<<5)
1256#define MEMINT_EVAL_CHG_EN (1<<4)
1257#define MEMINT_MON_IDLE_EN (1<<3)
1258#define MEMINT_UP_EVAL_EN (1<<2)
1259#define MEMINT_DOWN_EVAL_EN (1<<1)
1260#define MEMINT_SW_CMD_EN (1<<0)
1261#define MEMINTRSTR 0x11182 /* 16 bits */
1262#define MEM_RSEXIT_MASK 0xc000
1263#define MEM_RSEXIT_SHIFT 14
1264#define MEM_CONT_BUSY_MASK 0x3000
1265#define MEM_CONT_BUSY_SHIFT 12
1266#define MEM_AVG_BUSY_MASK 0x0c00
1267#define MEM_AVG_BUSY_SHIFT 10
1268#define MEM_EVAL_CHG_MASK 0x0300
1269#define MEM_EVAL_BUSY_SHIFT 8
1270#define MEM_MON_IDLE_MASK 0x00c0
1271#define MEM_MON_IDLE_SHIFT 6
1272#define MEM_UP_EVAL_MASK 0x0030
1273#define MEM_UP_EVAL_SHIFT 4
1274#define MEM_DOWN_EVAL_MASK 0x000c
1275#define MEM_DOWN_EVAL_SHIFT 2
1276#define MEM_SW_CMD_MASK 0x0003
1277#define MEM_INT_STEER_GFX 0
1278#define MEM_INT_STEER_CMR 1
1279#define MEM_INT_STEER_SMI 2
1280#define MEM_INT_STEER_SCI 3
1281#define MEMINTRSTS 0x11184
1282#define MEMINT_RSEXIT (1<<7)
1283#define MEMINT_CONT_BUSY (1<<6)
1284#define MEMINT_AVG_BUSY (1<<5)
1285#define MEMINT_EVAL_CHG (1<<4)
1286#define MEMINT_MON_IDLE (1<<3)
1287#define MEMINT_UP_EVAL (1<<2)
1288#define MEMINT_DOWN_EVAL (1<<1)
1289#define MEMINT_SW_CMD (1<<0)
1290#define MEMMODECTL 0x11190
1291#define MEMMODE_BOOST_EN (1<<31)
1292#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1293#define MEMMODE_BOOST_FREQ_SHIFT 24
1294#define MEMMODE_IDLE_MODE_MASK 0x00030000
1295#define MEMMODE_IDLE_MODE_SHIFT 16
1296#define MEMMODE_IDLE_MODE_EVAL 0
1297#define MEMMODE_IDLE_MODE_CONT 1
1298#define MEMMODE_HWIDLE_EN (1<<15)
1299#define MEMMODE_SWMODE_EN (1<<14)
1300#define MEMMODE_RCLK_GATE (1<<13)
1301#define MEMMODE_HW_UPDATE (1<<12)
1302#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1303#define MEMMODE_FSTART_SHIFT 8
1304#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1305#define MEMMODE_FMAX_SHIFT 4
1306#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1307#define RCBMAXAVG 0x1119c
1308#define MEMSWCTL2 0x1119e /* Cantiga only */
1309#define SWMEMCMD_RENDER_OFF (0 << 13)
1310#define SWMEMCMD_RENDER_ON (1 << 13)
1311#define SWMEMCMD_SWFREQ (2 << 13)
1312#define SWMEMCMD_TARVID (3 << 13)
1313#define SWMEMCMD_VRM_OFF (4 << 13)
1314#define SWMEMCMD_VRM_ON (5 << 13)
1315#define CMDSTS (1<<12)
1316#define SFCAVM (1<<11)
1317#define SWFREQ_MASK 0x0380 /* P0-7 */
1318#define SWFREQ_SHIFT 7
1319#define TARVID_MASK 0x001f
1320#define MEMSTAT_CTG 0x111a0
1321#define RCBMINAVG 0x111a0
1322#define RCUPEI 0x111b0
1323#define RCDNEI 0x111b4
88271da3
JB
1324#define RSTDBYCTL 0x111b8
1325#define RS1EN (1<<31)
1326#define RS2EN (1<<30)
1327#define RS3EN (1<<29)
1328#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1329#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1330#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1331#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1332#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1333#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1334#define RSX_STATUS_MASK (7<<20)
1335#define RSX_STATUS_ON (0<<20)
1336#define RSX_STATUS_RC1 (1<<20)
1337#define RSX_STATUS_RC1E (2<<20)
1338#define RSX_STATUS_RS1 (3<<20)
1339#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1340#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1341#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1342#define RSX_STATUS_RSVD2 (7<<20)
1343#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1344#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1345#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1346#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1347#define RS1CONTSAV_MASK (3<<14)
1348#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1349#define RS1CONTSAV_RSVD (1<<14)
1350#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1351#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1352#define NORMSLEXLAT_MASK (3<<12)
1353#define SLOW_RS123 (0<<12)
1354#define SLOW_RS23 (1<<12)
1355#define SLOW_RS3 (2<<12)
1356#define NORMAL_RS123 (3<<12)
1357#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1358#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1359#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1360#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1361#define RS_CSTATE_MASK (3<<4)
1362#define RS_CSTATE_C367_RS1 (0<<4)
1363#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1364#define RS_CSTATE_RSVD (2<<4)
1365#define RS_CSTATE_C367_RS2 (3<<4)
1366#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1367#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1368#define VIDCTL 0x111c0
1369#define VIDSTS 0x111c8
1370#define VIDSTART 0x111cc /* 8 bits */
1371#define MEMSTAT_ILK 0x111f8
1372#define MEMSTAT_VID_MASK 0x7f00
1373#define MEMSTAT_VID_SHIFT 8
1374#define MEMSTAT_PSTATE_MASK 0x00f8
1375#define MEMSTAT_PSTATE_SHIFT 3
1376#define MEMSTAT_MON_ACTV (1<<2)
1377#define MEMSTAT_SRC_CTL_MASK 0x0003
1378#define MEMSTAT_SRC_CTL_CORE 0
1379#define MEMSTAT_SRC_CTL_TRB 1
1380#define MEMSTAT_SRC_CTL_THM 2
1381#define MEMSTAT_SRC_CTL_STDBY 3
1382#define RCPREVBSYTUPAVG 0x113b8
1383#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1384#define PMMISC 0x11214
1385#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1386#define SDEW 0x1124c
1387#define CSIEW0 0x11250
1388#define CSIEW1 0x11254
1389#define CSIEW2 0x11258
1390#define PEW 0x1125c
1391#define DEW 0x11270
1392#define MCHAFE 0x112c0
1393#define CSIEC 0x112e0
1394#define DMIEC 0x112e4
1395#define DDREC 0x112e8
1396#define PEG0EC 0x112ec
1397#define PEG1EC 0x112f0
1398#define GFXEC 0x112f4
1399#define RPPREVBSYTUPAVG 0x113b8
1400#define RPPREVBSYTDNAVG 0x113bc
1401#define ECR 0x11600
1402#define ECR_GPFE (1<<31)
1403#define ECR_IMONE (1<<30)
1404#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1405#define OGW0 0x11608
1406#define OGW1 0x1160c
1407#define EG0 0x11610
1408#define EG1 0x11614
1409#define EG2 0x11618
1410#define EG3 0x1161c
1411#define EG4 0x11620
1412#define EG5 0x11624
1413#define EG6 0x11628
1414#define EG7 0x1162c
1415#define PXW 0x11664
1416#define PXWL 0x11680
1417#define LCFUSE02 0x116c0
1418#define LCFUSE_HIV_MASK 0x000000ff
1419#define CSIPLL0 0x12c10
1420#define DDRMPLL1 0X12c20
7d57382e
EA
1421#define PEG_BAND_GAP_DATA 0x14d68
1422
3b8d8d91
JB
1423#define GEN6_GT_PERF_STATUS 0x145948
1424#define GEN6_RP_STATE_LIMITS 0x145994
1425#define GEN6_RP_STATE_CAP 0x145998
1426
aa40d6bb
ZN
1427/*
1428 * Logical Context regs
1429 */
1430#define CCID 0x2180
1431#define CCID_EN (1<<0)
585fb111
JB
1432/*
1433 * Overlay regs
1434 */
1435
1436#define OVADD 0x30000
1437#define DOVSTA 0x30008
1438#define OC_BUF (0x3<<20)
1439#define OGAMC5 0x30010
1440#define OGAMC4 0x30014
1441#define OGAMC3 0x30018
1442#define OGAMC2 0x3001c
1443#define OGAMC1 0x30020
1444#define OGAMC0 0x30024
1445
1446/*
1447 * Display engine regs
1448 */
1449
1450/* Pipe A timing regs */
9db4a9c7
JB
1451#define _HTOTAL_A 0x60000
1452#define _HBLANK_A 0x60004
1453#define _HSYNC_A 0x60008
1454#define _VTOTAL_A 0x6000c
1455#define _VBLANK_A 0x60010
1456#define _VSYNC_A 0x60014
1457#define _PIPEASRC 0x6001c
1458#define _BCLRPAT_A 0x60020
0529a0d9 1459#define _VSYNCSHIFT_A 0x60028
585fb111
JB
1460
1461/* Pipe B timing regs */
9db4a9c7
JB
1462#define _HTOTAL_B 0x61000
1463#define _HBLANK_B 0x61004
1464#define _HSYNC_B 0x61008
1465#define _VTOTAL_B 0x6100c
1466#define _VBLANK_B 0x61010
1467#define _VSYNC_B 0x61014
1468#define _PIPEBSRC 0x6101c
1469#define _BCLRPAT_B 0x61020
0529a0d9
DV
1470#define _VSYNCSHIFT_B 0x61028
1471
9db4a9c7
JB
1472
1473#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1474#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1475#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1476#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1477#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1478#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1479#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
0529a0d9 1480#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1481
585fb111
JB
1482/* VGA port control */
1483#define ADPA 0x61100
1484#define ADPA_DAC_ENABLE (1<<31)
1485#define ADPA_DAC_DISABLE 0
1486#define ADPA_PIPE_SELECT_MASK (1<<30)
1487#define ADPA_PIPE_A_SELECT 0
1488#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1489#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
585fb111
JB
1490#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1491#define ADPA_SETS_HVPOLARITY 0
1492#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1493#define ADPA_VSYNC_CNTL_ENABLE 0
1494#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1495#define ADPA_HSYNC_CNTL_ENABLE 0
1496#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1497#define ADPA_VSYNC_ACTIVE_LOW 0
1498#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1499#define ADPA_HSYNC_ACTIVE_LOW 0
1500#define ADPA_DPMS_MASK (~(3<<10))
1501#define ADPA_DPMS_ON (0<<10)
1502#define ADPA_DPMS_SUSPEND (1<<10)
1503#define ADPA_DPMS_STANDBY (2<<10)
1504#define ADPA_DPMS_OFF (3<<10)
1505
939fe4d7 1506
585fb111
JB
1507/* Hotplug control (945+ only) */
1508#define PORT_HOTPLUG_EN 0x61110
7d57382e 1509#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1510#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1511#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1512#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1513#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1514#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1515#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1516#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1517#define TV_HOTPLUG_INT_EN (1 << 18)
1518#define CRT_HOTPLUG_INT_EN (1 << 9)
1519#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1520#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1521/* must use period 64 on GM45 according to docs */
1522#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1523#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1524#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1525#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1526#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1527#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1528#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1529#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1530#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1531#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1532#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1533#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1534
1535#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1536#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1537#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1538#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1539#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1540#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1541#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1542#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1543#define TV_HOTPLUG_INT_STATUS (1 << 10)
1544#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1545#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1546#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1547#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1548#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1549#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1550
1551/* SDVO port control */
1552#define SDVOB 0x61140
1553#define SDVOC 0x61160
1554#define SDVO_ENABLE (1 << 31)
1555#define SDVO_PIPE_B_SELECT (1 << 30)
1556#define SDVO_STALL_SELECT (1 << 29)
1557#define SDVO_INTERRUPT_ENABLE (1 << 26)
1558/**
1559 * 915G/GM SDVO pixel multiplier.
1560 *
1561 * Programmed value is multiplier - 1, up to 5x.
1562 *
1563 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1564 */
1565#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1566#define SDVO_PORT_MULTIPLY_SHIFT 23
1567#define SDVO_PHASE_SELECT_MASK (15 << 19)
1568#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1569#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1570#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1571#define SDVO_ENCODING_SDVO (0x0 << 10)
1572#define SDVO_ENCODING_HDMI (0x2 << 10)
1573/** Requird for HDMI operation */
1574#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
e953fd7b 1575#define SDVO_COLOR_RANGE_16_235 (1 << 8)
585fb111 1576#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1577#define SDVO_AUDIO_ENABLE (1 << 6)
1578/** New with 965, default is to be set */
1579#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1580/** New with 965, default is to be set */
1581#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1582#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1583#define SDVO_DETECTED (1 << 2)
1584/* Bits to be preserved when writing */
1585#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1586#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1587
1588/* DVO port control */
1589#define DVOA 0x61120
1590#define DVOB 0x61140
1591#define DVOC 0x61160
1592#define DVO_ENABLE (1 << 31)
1593#define DVO_PIPE_B_SELECT (1 << 30)
1594#define DVO_PIPE_STALL_UNUSED (0 << 28)
1595#define DVO_PIPE_STALL (1 << 28)
1596#define DVO_PIPE_STALL_TV (2 << 28)
1597#define DVO_PIPE_STALL_MASK (3 << 28)
1598#define DVO_USE_VGA_SYNC (1 << 15)
1599#define DVO_DATA_ORDER_I740 (0 << 14)
1600#define DVO_DATA_ORDER_FP (1 << 14)
1601#define DVO_VSYNC_DISABLE (1 << 11)
1602#define DVO_HSYNC_DISABLE (1 << 10)
1603#define DVO_VSYNC_TRISTATE (1 << 9)
1604#define DVO_HSYNC_TRISTATE (1 << 8)
1605#define DVO_BORDER_ENABLE (1 << 7)
1606#define DVO_DATA_ORDER_GBRG (1 << 6)
1607#define DVO_DATA_ORDER_RGGB (0 << 6)
1608#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1609#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1610#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1611#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1612#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1613#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1614#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1615#define DVO_PRESERVE_MASK (0x7<<24)
1616#define DVOA_SRCDIM 0x61124
1617#define DVOB_SRCDIM 0x61144
1618#define DVOC_SRCDIM 0x61164
1619#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1620#define DVO_SRCDIM_VERTICAL_SHIFT 0
1621
1622/* LVDS port control */
1623#define LVDS 0x61180
1624/*
1625 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1626 * the DPLL semantics change when the LVDS is assigned to that pipe.
1627 */
1628#define LVDS_PORT_EN (1 << 31)
1629/* Selects pipe B for LVDS data. Must be set on pre-965. */
1630#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1631#define LVDS_PIPE_MASK (1 << 30)
1519b995 1632#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1633/* LVDS dithering flag on 965/g4x platform */
1634#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1635/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1636#define LVDS_VSYNC_POLARITY (1 << 21)
1637#define LVDS_HSYNC_POLARITY (1 << 20)
1638
a3e17eb8
ZY
1639/* Enable border for unscaled (or aspect-scaled) display */
1640#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1641/*
1642 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1643 * pixel.
1644 */
1645#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1646#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1647#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1648/*
1649 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1650 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1651 * on.
1652 */
1653#define LVDS_A3_POWER_MASK (3 << 6)
1654#define LVDS_A3_POWER_DOWN (0 << 6)
1655#define LVDS_A3_POWER_UP (3 << 6)
1656/*
1657 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1658 * is set.
1659 */
1660#define LVDS_CLKB_POWER_MASK (3 << 4)
1661#define LVDS_CLKB_POWER_DOWN (0 << 4)
1662#define LVDS_CLKB_POWER_UP (3 << 4)
1663/*
1664 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1665 * setting for whether we are in dual-channel mode. The B3 pair will
1666 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1667 */
1668#define LVDS_B0B3_POWER_MASK (3 << 2)
1669#define LVDS_B0B3_POWER_DOWN (0 << 2)
1670#define LVDS_B0B3_POWER_UP (3 << 2)
1671
3c17fe4b
DH
1672/* Video Data Island Packet control */
1673#define VIDEO_DIP_DATA 0x61178
1674#define VIDEO_DIP_CTL 0x61170
1675#define VIDEO_DIP_ENABLE (1 << 31)
1676#define VIDEO_DIP_PORT_B (1 << 29)
1677#define VIDEO_DIP_PORT_C (2 << 29)
1678#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1679#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1680#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1681#define VIDEO_DIP_SELECT_AVI (0 << 19)
1682#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1683#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 1684#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
1685#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1686#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1687#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1688
585fb111
JB
1689/* Panel power sequencing */
1690#define PP_STATUS 0x61200
1691#define PP_ON (1 << 31)
1692/*
1693 * Indicates that all dependencies of the panel are on:
1694 *
1695 * - PLL enabled
1696 * - pipe enabled
1697 * - LVDS/DVOB/DVOC on
1698 */
1699#define PP_READY (1 << 30)
1700#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
1701#define PP_SEQUENCE_POWER_UP (1 << 28)
1702#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1703#define PP_SEQUENCE_MASK (3 << 28)
1704#define PP_SEQUENCE_SHIFT 28
01cb9ea6 1705#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 1706#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
1707#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1708#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1709#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1710#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1711#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1712#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1713#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1714#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1715#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
1716#define PP_CONTROL 0x61204
1717#define POWER_TARGET_ON (1 << 0)
1718#define PP_ON_DELAYS 0x61208
1719#define PP_OFF_DELAYS 0x6120c
1720#define PP_DIVISOR 0x61210
1721
1722/* Panel fitting */
1723#define PFIT_CONTROL 0x61230
1724#define PFIT_ENABLE (1 << 31)
1725#define PFIT_PIPE_MASK (3 << 29)
1726#define PFIT_PIPE_SHIFT 29
1727#define VERT_INTERP_DISABLE (0 << 10)
1728#define VERT_INTERP_BILINEAR (1 << 10)
1729#define VERT_INTERP_MASK (3 << 10)
1730#define VERT_AUTO_SCALE (1 << 9)
1731#define HORIZ_INTERP_DISABLE (0 << 6)
1732#define HORIZ_INTERP_BILINEAR (1 << 6)
1733#define HORIZ_INTERP_MASK (3 << 6)
1734#define HORIZ_AUTO_SCALE (1 << 5)
1735#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1736#define PFIT_FILTER_FUZZY (0 << 24)
1737#define PFIT_SCALING_AUTO (0 << 26)
1738#define PFIT_SCALING_PROGRAMMED (1 << 26)
1739#define PFIT_SCALING_PILLAR (2 << 26)
1740#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1741#define PFIT_PGM_RATIOS 0x61234
1742#define PFIT_VERT_SCALE_MASK 0xfff00000
1743#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1744/* Pre-965 */
1745#define PFIT_VERT_SCALE_SHIFT 20
1746#define PFIT_VERT_SCALE_MASK 0xfff00000
1747#define PFIT_HORIZ_SCALE_SHIFT 4
1748#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1749/* 965+ */
1750#define PFIT_VERT_SCALE_SHIFT_965 16
1751#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1752#define PFIT_HORIZ_SCALE_SHIFT_965 0
1753#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1754
585fb111
JB
1755#define PFIT_AUTO_RATIOS 0x61238
1756
1757/* Backlight control */
1758#define BLC_PWM_CTL 0x61254
ba3820ad 1759#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
585fb111 1760#define BLC_PWM_CTL2 0x61250 /* 965+ only */
ba3820ad
TI
1761#define BLM_COMBINATION_MODE (1 << 30)
1762/*
1763 * This is the most significant 15 bits of the number of backlight cycles in a
1764 * complete cycle of the modulated backlight control.
1765 *
1766 * The actual value is this field multiplied by two.
1767 */
1768#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1769#define BLM_LEGACY_MODE (1 << 16)
585fb111
JB
1770/*
1771 * This is the number of cycles out of the backlight modulation cycle for which
1772 * the backlight is on.
1773 *
1774 * This field must be no greater than the number of cycles in the complete
1775 * backlight modulation cycle.
1776 */
1777#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1778#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1779
0eb96d6e
JB
1780#define BLC_HIST_CTL 0x61260
1781
585fb111
JB
1782/* TV port control */
1783#define TV_CTL 0x68000
1784/** Enables the TV encoder */
1785# define TV_ENC_ENABLE (1 << 31)
1786/** Sources the TV encoder input from pipe B instead of A. */
1787# define TV_ENC_PIPEB_SELECT (1 << 30)
1788/** Outputs composite video (DAC A only) */
1789# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1790/** Outputs SVideo video (DAC B/C) */
1791# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1792/** Outputs Component video (DAC A/B/C) */
1793# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1794/** Outputs Composite and SVideo (DAC A/B/C) */
1795# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1796# define TV_TRILEVEL_SYNC (1 << 21)
1797/** Enables slow sync generation (945GM only) */
1798# define TV_SLOW_SYNC (1 << 20)
1799/** Selects 4x oversampling for 480i and 576p */
1800# define TV_OVERSAMPLE_4X (0 << 18)
1801/** Selects 2x oversampling for 720p and 1080i */
1802# define TV_OVERSAMPLE_2X (1 << 18)
1803/** Selects no oversampling for 1080p */
1804# define TV_OVERSAMPLE_NONE (2 << 18)
1805/** Selects 8x oversampling */
1806# define TV_OVERSAMPLE_8X (3 << 18)
1807/** Selects progressive mode rather than interlaced */
1808# define TV_PROGRESSIVE (1 << 17)
1809/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1810# define TV_PAL_BURST (1 << 16)
1811/** Field for setting delay of Y compared to C */
1812# define TV_YC_SKEW_MASK (7 << 12)
1813/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1814# define TV_ENC_SDP_FIX (1 << 11)
1815/**
1816 * Enables a fix for the 915GM only.
1817 *
1818 * Not sure what it does.
1819 */
1820# define TV_ENC_C0_FIX (1 << 10)
1821/** Bits that must be preserved by software */
d2d9f232 1822# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1823# define TV_FUSE_STATE_MASK (3 << 4)
1824/** Read-only state that reports all features enabled */
1825# define TV_FUSE_STATE_ENABLED (0 << 4)
1826/** Read-only state that reports that Macrovision is disabled in hardware*/
1827# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1828/** Read-only state that reports that TV-out is disabled in hardware. */
1829# define TV_FUSE_STATE_DISABLED (2 << 4)
1830/** Normal operation */
1831# define TV_TEST_MODE_NORMAL (0 << 0)
1832/** Encoder test pattern 1 - combo pattern */
1833# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1834/** Encoder test pattern 2 - full screen vertical 75% color bars */
1835# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1836/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1837# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1838/** Encoder test pattern 4 - random noise */
1839# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1840/** Encoder test pattern 5 - linear color ramps */
1841# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1842/**
1843 * This test mode forces the DACs to 50% of full output.
1844 *
1845 * This is used for load detection in combination with TVDAC_SENSE_MASK
1846 */
1847# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1848# define TV_TEST_MODE_MASK (7 << 0)
1849
1850#define TV_DAC 0x68004
b8ed2a4f 1851# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1852/**
1853 * Reports that DAC state change logic has reported change (RO).
1854 *
1855 * This gets cleared when TV_DAC_STATE_EN is cleared
1856*/
1857# define TVDAC_STATE_CHG (1 << 31)
1858# define TVDAC_SENSE_MASK (7 << 28)
1859/** Reports that DAC A voltage is above the detect threshold */
1860# define TVDAC_A_SENSE (1 << 30)
1861/** Reports that DAC B voltage is above the detect threshold */
1862# define TVDAC_B_SENSE (1 << 29)
1863/** Reports that DAC C voltage is above the detect threshold */
1864# define TVDAC_C_SENSE (1 << 28)
1865/**
1866 * Enables DAC state detection logic, for load-based TV detection.
1867 *
1868 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1869 * to off, for load detection to work.
1870 */
1871# define TVDAC_STATE_CHG_EN (1 << 27)
1872/** Sets the DAC A sense value to high */
1873# define TVDAC_A_SENSE_CTL (1 << 26)
1874/** Sets the DAC B sense value to high */
1875# define TVDAC_B_SENSE_CTL (1 << 25)
1876/** Sets the DAC C sense value to high */
1877# define TVDAC_C_SENSE_CTL (1 << 24)
1878/** Overrides the ENC_ENABLE and DAC voltage levels */
1879# define DAC_CTL_OVERRIDE (1 << 7)
1880/** Sets the slew rate. Must be preserved in software */
1881# define ENC_TVDAC_SLEW_FAST (1 << 6)
1882# define DAC_A_1_3_V (0 << 4)
1883# define DAC_A_1_1_V (1 << 4)
1884# define DAC_A_0_7_V (2 << 4)
cb66c692 1885# define DAC_A_MASK (3 << 4)
585fb111
JB
1886# define DAC_B_1_3_V (0 << 2)
1887# define DAC_B_1_1_V (1 << 2)
1888# define DAC_B_0_7_V (2 << 2)
cb66c692 1889# define DAC_B_MASK (3 << 2)
585fb111
JB
1890# define DAC_C_1_3_V (0 << 0)
1891# define DAC_C_1_1_V (1 << 0)
1892# define DAC_C_0_7_V (2 << 0)
cb66c692 1893# define DAC_C_MASK (3 << 0)
585fb111
JB
1894
1895/**
1896 * CSC coefficients are stored in a floating point format with 9 bits of
1897 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1898 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1899 * -1 (0x3) being the only legal negative value.
1900 */
1901#define TV_CSC_Y 0x68010
1902# define TV_RY_MASK 0x07ff0000
1903# define TV_RY_SHIFT 16
1904# define TV_GY_MASK 0x00000fff
1905# define TV_GY_SHIFT 0
1906
1907#define TV_CSC_Y2 0x68014
1908# define TV_BY_MASK 0x07ff0000
1909# define TV_BY_SHIFT 16
1910/**
1911 * Y attenuation for component video.
1912 *
1913 * Stored in 1.9 fixed point.
1914 */
1915# define TV_AY_MASK 0x000003ff
1916# define TV_AY_SHIFT 0
1917
1918#define TV_CSC_U 0x68018
1919# define TV_RU_MASK 0x07ff0000
1920# define TV_RU_SHIFT 16
1921# define TV_GU_MASK 0x000007ff
1922# define TV_GU_SHIFT 0
1923
1924#define TV_CSC_U2 0x6801c
1925# define TV_BU_MASK 0x07ff0000
1926# define TV_BU_SHIFT 16
1927/**
1928 * U attenuation for component video.
1929 *
1930 * Stored in 1.9 fixed point.
1931 */
1932# define TV_AU_MASK 0x000003ff
1933# define TV_AU_SHIFT 0
1934
1935#define TV_CSC_V 0x68020
1936# define TV_RV_MASK 0x0fff0000
1937# define TV_RV_SHIFT 16
1938# define TV_GV_MASK 0x000007ff
1939# define TV_GV_SHIFT 0
1940
1941#define TV_CSC_V2 0x68024
1942# define TV_BV_MASK 0x07ff0000
1943# define TV_BV_SHIFT 16
1944/**
1945 * V attenuation for component video.
1946 *
1947 * Stored in 1.9 fixed point.
1948 */
1949# define TV_AV_MASK 0x000007ff
1950# define TV_AV_SHIFT 0
1951
1952#define TV_CLR_KNOBS 0x68028
1953/** 2s-complement brightness adjustment */
1954# define TV_BRIGHTNESS_MASK 0xff000000
1955# define TV_BRIGHTNESS_SHIFT 24
1956/** Contrast adjustment, as a 2.6 unsigned floating point number */
1957# define TV_CONTRAST_MASK 0x00ff0000
1958# define TV_CONTRAST_SHIFT 16
1959/** Saturation adjustment, as a 2.6 unsigned floating point number */
1960# define TV_SATURATION_MASK 0x0000ff00
1961# define TV_SATURATION_SHIFT 8
1962/** Hue adjustment, as an integer phase angle in degrees */
1963# define TV_HUE_MASK 0x000000ff
1964# define TV_HUE_SHIFT 0
1965
1966#define TV_CLR_LEVEL 0x6802c
1967/** Controls the DAC level for black */
1968# define TV_BLACK_LEVEL_MASK 0x01ff0000
1969# define TV_BLACK_LEVEL_SHIFT 16
1970/** Controls the DAC level for blanking */
1971# define TV_BLANK_LEVEL_MASK 0x000001ff
1972# define TV_BLANK_LEVEL_SHIFT 0
1973
1974#define TV_H_CTL_1 0x68030
1975/** Number of pixels in the hsync. */
1976# define TV_HSYNC_END_MASK 0x1fff0000
1977# define TV_HSYNC_END_SHIFT 16
1978/** Total number of pixels minus one in the line (display and blanking). */
1979# define TV_HTOTAL_MASK 0x00001fff
1980# define TV_HTOTAL_SHIFT 0
1981
1982#define TV_H_CTL_2 0x68034
1983/** Enables the colorburst (needed for non-component color) */
1984# define TV_BURST_ENA (1 << 31)
1985/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1986# define TV_HBURST_START_SHIFT 16
1987# define TV_HBURST_START_MASK 0x1fff0000
1988/** Length of the colorburst */
1989# define TV_HBURST_LEN_SHIFT 0
1990# define TV_HBURST_LEN_MASK 0x0001fff
1991
1992#define TV_H_CTL_3 0x68038
1993/** End of hblank, measured in pixels minus one from start of hsync */
1994# define TV_HBLANK_END_SHIFT 16
1995# define TV_HBLANK_END_MASK 0x1fff0000
1996/** Start of hblank, measured in pixels minus one from start of hsync */
1997# define TV_HBLANK_START_SHIFT 0
1998# define TV_HBLANK_START_MASK 0x0001fff
1999
2000#define TV_V_CTL_1 0x6803c
2001/** XXX */
2002# define TV_NBR_END_SHIFT 16
2003# define TV_NBR_END_MASK 0x07ff0000
2004/** XXX */
2005# define TV_VI_END_F1_SHIFT 8
2006# define TV_VI_END_F1_MASK 0x00003f00
2007/** XXX */
2008# define TV_VI_END_F2_SHIFT 0
2009# define TV_VI_END_F2_MASK 0x0000003f
2010
2011#define TV_V_CTL_2 0x68040
2012/** Length of vsync, in half lines */
2013# define TV_VSYNC_LEN_MASK 0x07ff0000
2014# define TV_VSYNC_LEN_SHIFT 16
2015/** Offset of the start of vsync in field 1, measured in one less than the
2016 * number of half lines.
2017 */
2018# define TV_VSYNC_START_F1_MASK 0x00007f00
2019# define TV_VSYNC_START_F1_SHIFT 8
2020/**
2021 * Offset of the start of vsync in field 2, measured in one less than the
2022 * number of half lines.
2023 */
2024# define TV_VSYNC_START_F2_MASK 0x0000007f
2025# define TV_VSYNC_START_F2_SHIFT 0
2026
2027#define TV_V_CTL_3 0x68044
2028/** Enables generation of the equalization signal */
2029# define TV_EQUAL_ENA (1 << 31)
2030/** Length of vsync, in half lines */
2031# define TV_VEQ_LEN_MASK 0x007f0000
2032# define TV_VEQ_LEN_SHIFT 16
2033/** Offset of the start of equalization in field 1, measured in one less than
2034 * the number of half lines.
2035 */
2036# define TV_VEQ_START_F1_MASK 0x0007f00
2037# define TV_VEQ_START_F1_SHIFT 8
2038/**
2039 * Offset of the start of equalization in field 2, measured in one less than
2040 * the number of half lines.
2041 */
2042# define TV_VEQ_START_F2_MASK 0x000007f
2043# define TV_VEQ_START_F2_SHIFT 0
2044
2045#define TV_V_CTL_4 0x68048
2046/**
2047 * Offset to start of vertical colorburst, measured in one less than the
2048 * number of lines from vertical start.
2049 */
2050# define TV_VBURST_START_F1_MASK 0x003f0000
2051# define TV_VBURST_START_F1_SHIFT 16
2052/**
2053 * Offset to the end of vertical colorburst, measured in one less than the
2054 * number of lines from the start of NBR.
2055 */
2056# define TV_VBURST_END_F1_MASK 0x000000ff
2057# define TV_VBURST_END_F1_SHIFT 0
2058
2059#define TV_V_CTL_5 0x6804c
2060/**
2061 * Offset to start of vertical colorburst, measured in one less than the
2062 * number of lines from vertical start.
2063 */
2064# define TV_VBURST_START_F2_MASK 0x003f0000
2065# define TV_VBURST_START_F2_SHIFT 16
2066/**
2067 * Offset to the end of vertical colorburst, measured in one less than the
2068 * number of lines from the start of NBR.
2069 */
2070# define TV_VBURST_END_F2_MASK 0x000000ff
2071# define TV_VBURST_END_F2_SHIFT 0
2072
2073#define TV_V_CTL_6 0x68050
2074/**
2075 * Offset to start of vertical colorburst, measured in one less than the
2076 * number of lines from vertical start.
2077 */
2078# define TV_VBURST_START_F3_MASK 0x003f0000
2079# define TV_VBURST_START_F3_SHIFT 16
2080/**
2081 * Offset to the end of vertical colorburst, measured in one less than the
2082 * number of lines from the start of NBR.
2083 */
2084# define TV_VBURST_END_F3_MASK 0x000000ff
2085# define TV_VBURST_END_F3_SHIFT 0
2086
2087#define TV_V_CTL_7 0x68054
2088/**
2089 * Offset to start of vertical colorburst, measured in one less than the
2090 * number of lines from vertical start.
2091 */
2092# define TV_VBURST_START_F4_MASK 0x003f0000
2093# define TV_VBURST_START_F4_SHIFT 16
2094/**
2095 * Offset to the end of vertical colorburst, measured in one less than the
2096 * number of lines from the start of NBR.
2097 */
2098# define TV_VBURST_END_F4_MASK 0x000000ff
2099# define TV_VBURST_END_F4_SHIFT 0
2100
2101#define TV_SC_CTL_1 0x68060
2102/** Turns on the first subcarrier phase generation DDA */
2103# define TV_SC_DDA1_EN (1 << 31)
2104/** Turns on the first subcarrier phase generation DDA */
2105# define TV_SC_DDA2_EN (1 << 30)
2106/** Turns on the first subcarrier phase generation DDA */
2107# define TV_SC_DDA3_EN (1 << 29)
2108/** Sets the subcarrier DDA to reset frequency every other field */
2109# define TV_SC_RESET_EVERY_2 (0 << 24)
2110/** Sets the subcarrier DDA to reset frequency every fourth field */
2111# define TV_SC_RESET_EVERY_4 (1 << 24)
2112/** Sets the subcarrier DDA to reset frequency every eighth field */
2113# define TV_SC_RESET_EVERY_8 (2 << 24)
2114/** Sets the subcarrier DDA to never reset the frequency */
2115# define TV_SC_RESET_NEVER (3 << 24)
2116/** Sets the peak amplitude of the colorburst.*/
2117# define TV_BURST_LEVEL_MASK 0x00ff0000
2118# define TV_BURST_LEVEL_SHIFT 16
2119/** Sets the increment of the first subcarrier phase generation DDA */
2120# define TV_SCDDA1_INC_MASK 0x00000fff
2121# define TV_SCDDA1_INC_SHIFT 0
2122
2123#define TV_SC_CTL_2 0x68064
2124/** Sets the rollover for the second subcarrier phase generation DDA */
2125# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2126# define TV_SCDDA2_SIZE_SHIFT 16
2127/** Sets the increent of the second subcarrier phase generation DDA */
2128# define TV_SCDDA2_INC_MASK 0x00007fff
2129# define TV_SCDDA2_INC_SHIFT 0
2130
2131#define TV_SC_CTL_3 0x68068
2132/** Sets the rollover for the third subcarrier phase generation DDA */
2133# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2134# define TV_SCDDA3_SIZE_SHIFT 16
2135/** Sets the increent of the third subcarrier phase generation DDA */
2136# define TV_SCDDA3_INC_MASK 0x00007fff
2137# define TV_SCDDA3_INC_SHIFT 0
2138
2139#define TV_WIN_POS 0x68070
2140/** X coordinate of the display from the start of horizontal active */
2141# define TV_XPOS_MASK 0x1fff0000
2142# define TV_XPOS_SHIFT 16
2143/** Y coordinate of the display from the start of vertical active (NBR) */
2144# define TV_YPOS_MASK 0x00000fff
2145# define TV_YPOS_SHIFT 0
2146
2147#define TV_WIN_SIZE 0x68074
2148/** Horizontal size of the display window, measured in pixels*/
2149# define TV_XSIZE_MASK 0x1fff0000
2150# define TV_XSIZE_SHIFT 16
2151/**
2152 * Vertical size of the display window, measured in pixels.
2153 *
2154 * Must be even for interlaced modes.
2155 */
2156# define TV_YSIZE_MASK 0x00000fff
2157# define TV_YSIZE_SHIFT 0
2158
2159#define TV_FILTER_CTL_1 0x68080
2160/**
2161 * Enables automatic scaling calculation.
2162 *
2163 * If set, the rest of the registers are ignored, and the calculated values can
2164 * be read back from the register.
2165 */
2166# define TV_AUTO_SCALE (1 << 31)
2167/**
2168 * Disables the vertical filter.
2169 *
2170 * This is required on modes more than 1024 pixels wide */
2171# define TV_V_FILTER_BYPASS (1 << 29)
2172/** Enables adaptive vertical filtering */
2173# define TV_VADAPT (1 << 28)
2174# define TV_VADAPT_MODE_MASK (3 << 26)
2175/** Selects the least adaptive vertical filtering mode */
2176# define TV_VADAPT_MODE_LEAST (0 << 26)
2177/** Selects the moderately adaptive vertical filtering mode */
2178# define TV_VADAPT_MODE_MODERATE (1 << 26)
2179/** Selects the most adaptive vertical filtering mode */
2180# define TV_VADAPT_MODE_MOST (3 << 26)
2181/**
2182 * Sets the horizontal scaling factor.
2183 *
2184 * This should be the fractional part of the horizontal scaling factor divided
2185 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2186 *
2187 * (src width - 1) / ((oversample * dest width) - 1)
2188 */
2189# define TV_HSCALE_FRAC_MASK 0x00003fff
2190# define TV_HSCALE_FRAC_SHIFT 0
2191
2192#define TV_FILTER_CTL_2 0x68084
2193/**
2194 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2195 *
2196 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2197 */
2198# define TV_VSCALE_INT_MASK 0x00038000
2199# define TV_VSCALE_INT_SHIFT 15
2200/**
2201 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2202 *
2203 * \sa TV_VSCALE_INT_MASK
2204 */
2205# define TV_VSCALE_FRAC_MASK 0x00007fff
2206# define TV_VSCALE_FRAC_SHIFT 0
2207
2208#define TV_FILTER_CTL_3 0x68088
2209/**
2210 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2211 *
2212 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2213 *
2214 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2215 */
2216# define TV_VSCALE_IP_INT_MASK 0x00038000
2217# define TV_VSCALE_IP_INT_SHIFT 15
2218/**
2219 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2220 *
2221 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2222 *
2223 * \sa TV_VSCALE_IP_INT_MASK
2224 */
2225# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2226# define TV_VSCALE_IP_FRAC_SHIFT 0
2227
2228#define TV_CC_CONTROL 0x68090
2229# define TV_CC_ENABLE (1 << 31)
2230/**
2231 * Specifies which field to send the CC data in.
2232 *
2233 * CC data is usually sent in field 0.
2234 */
2235# define TV_CC_FID_MASK (1 << 27)
2236# define TV_CC_FID_SHIFT 27
2237/** Sets the horizontal position of the CC data. Usually 135. */
2238# define TV_CC_HOFF_MASK 0x03ff0000
2239# define TV_CC_HOFF_SHIFT 16
2240/** Sets the vertical position of the CC data. Usually 21 */
2241# define TV_CC_LINE_MASK 0x0000003f
2242# define TV_CC_LINE_SHIFT 0
2243
2244#define TV_CC_DATA 0x68094
2245# define TV_CC_RDY (1 << 31)
2246/** Second word of CC data to be transmitted. */
2247# define TV_CC_DATA_2_MASK 0x007f0000
2248# define TV_CC_DATA_2_SHIFT 16
2249/** First word of CC data to be transmitted. */
2250# define TV_CC_DATA_1_MASK 0x0000007f
2251# define TV_CC_DATA_1_SHIFT 0
2252
2253#define TV_H_LUMA_0 0x68100
2254#define TV_H_LUMA_59 0x681ec
2255#define TV_H_CHROMA_0 0x68200
2256#define TV_H_CHROMA_59 0x682ec
2257#define TV_V_LUMA_0 0x68300
2258#define TV_V_LUMA_42 0x683a8
2259#define TV_V_CHROMA_0 0x68400
2260#define TV_V_CHROMA_42 0x684a8
2261
040d87f1 2262/* Display Port */
32f9d658 2263#define DP_A 0x64000 /* eDP */
040d87f1
KP
2264#define DP_B 0x64100
2265#define DP_C 0x64200
2266#define DP_D 0x64300
2267
2268#define DP_PORT_EN (1 << 31)
2269#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2270#define DP_PIPE_MASK (1 << 30)
2271
040d87f1
KP
2272/* Link training mode - select a suitable mode for each stage */
2273#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2274#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2275#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2276#define DP_LINK_TRAIN_OFF (3 << 28)
2277#define DP_LINK_TRAIN_MASK (3 << 28)
2278#define DP_LINK_TRAIN_SHIFT 28
2279
8db9d77b
ZW
2280/* CPT Link training mode */
2281#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2282#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2283#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2284#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2285#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2286#define DP_LINK_TRAIN_SHIFT_CPT 8
2287
040d87f1
KP
2288/* Signal voltages. These are mostly controlled by the other end */
2289#define DP_VOLTAGE_0_4 (0 << 25)
2290#define DP_VOLTAGE_0_6 (1 << 25)
2291#define DP_VOLTAGE_0_8 (2 << 25)
2292#define DP_VOLTAGE_1_2 (3 << 25)
2293#define DP_VOLTAGE_MASK (7 << 25)
2294#define DP_VOLTAGE_SHIFT 25
2295
2296/* Signal pre-emphasis levels, like voltages, the other end tells us what
2297 * they want
2298 */
2299#define DP_PRE_EMPHASIS_0 (0 << 22)
2300#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2301#define DP_PRE_EMPHASIS_6 (2 << 22)
2302#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2303#define DP_PRE_EMPHASIS_MASK (7 << 22)
2304#define DP_PRE_EMPHASIS_SHIFT 22
2305
2306/* How many wires to use. I guess 3 was too hard */
2307#define DP_PORT_WIDTH_1 (0 << 19)
2308#define DP_PORT_WIDTH_2 (1 << 19)
2309#define DP_PORT_WIDTH_4 (3 << 19)
2310#define DP_PORT_WIDTH_MASK (7 << 19)
2311
2312/* Mystic DPCD version 1.1 special mode */
2313#define DP_ENHANCED_FRAMING (1 << 18)
2314
32f9d658
ZW
2315/* eDP */
2316#define DP_PLL_FREQ_270MHZ (0 << 16)
2317#define DP_PLL_FREQ_160MHZ (1 << 16)
2318#define DP_PLL_FREQ_MASK (3 << 16)
2319
040d87f1
KP
2320/** locked once port is enabled */
2321#define DP_PORT_REVERSAL (1 << 15)
2322
32f9d658
ZW
2323/* eDP */
2324#define DP_PLL_ENABLE (1 << 14)
2325
040d87f1
KP
2326/** sends the clock on lane 15 of the PEG for debug */
2327#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2328
2329#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2330#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2331
2332/** limit RGB values to avoid confusing TVs */
2333#define DP_COLOR_RANGE_16_235 (1 << 8)
2334
2335/** Turn on the audio link */
2336#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2337
2338/** vs and hs sync polarity */
2339#define DP_SYNC_VS_HIGH (1 << 4)
2340#define DP_SYNC_HS_HIGH (1 << 3)
2341
2342/** A fantasy */
2343#define DP_DETECTED (1 << 2)
2344
2345/** The aux channel provides a way to talk to the
2346 * signal sink for DDC etc. Max packet size supported
2347 * is 20 bytes in each direction, hence the 5 fixed
2348 * data registers
2349 */
32f9d658
ZW
2350#define DPA_AUX_CH_CTL 0x64010
2351#define DPA_AUX_CH_DATA1 0x64014
2352#define DPA_AUX_CH_DATA2 0x64018
2353#define DPA_AUX_CH_DATA3 0x6401c
2354#define DPA_AUX_CH_DATA4 0x64020
2355#define DPA_AUX_CH_DATA5 0x64024
2356
040d87f1
KP
2357#define DPB_AUX_CH_CTL 0x64110
2358#define DPB_AUX_CH_DATA1 0x64114
2359#define DPB_AUX_CH_DATA2 0x64118
2360#define DPB_AUX_CH_DATA3 0x6411c
2361#define DPB_AUX_CH_DATA4 0x64120
2362#define DPB_AUX_CH_DATA5 0x64124
2363
2364#define DPC_AUX_CH_CTL 0x64210
2365#define DPC_AUX_CH_DATA1 0x64214
2366#define DPC_AUX_CH_DATA2 0x64218
2367#define DPC_AUX_CH_DATA3 0x6421c
2368#define DPC_AUX_CH_DATA4 0x64220
2369#define DPC_AUX_CH_DATA5 0x64224
2370
2371#define DPD_AUX_CH_CTL 0x64310
2372#define DPD_AUX_CH_DATA1 0x64314
2373#define DPD_AUX_CH_DATA2 0x64318
2374#define DPD_AUX_CH_DATA3 0x6431c
2375#define DPD_AUX_CH_DATA4 0x64320
2376#define DPD_AUX_CH_DATA5 0x64324
2377
2378#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2379#define DP_AUX_CH_CTL_DONE (1 << 30)
2380#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2381#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2382#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2383#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2384#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2385#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2386#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2387#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2388#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2389#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2390#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2391#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2392#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2393#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2394#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2395#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2396#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2397#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2398#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2399
2400/*
2401 * Computing GMCH M and N values for the Display Port link
2402 *
2403 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2404 *
2405 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2406 *
2407 * The GMCH value is used internally
2408 *
2409 * bytes_per_pixel is the number of bytes coming out of the plane,
2410 * which is after the LUTs, so we want the bytes for our color format.
2411 * For our current usage, this is always 3, one byte for R, G and B.
2412 */
9db4a9c7
JB
2413#define _PIPEA_GMCH_DATA_M 0x70050
2414#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2415
2416/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2417#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2418#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2419
2420#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2421
9db4a9c7
JB
2422#define _PIPEA_GMCH_DATA_N 0x70054
2423#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2424#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2425
2426/*
2427 * Computing Link M and N values for the Display Port link
2428 *
2429 * Link M / N = pixel_clock / ls_clk
2430 *
2431 * (the DP spec calls pixel_clock the 'strm_clk')
2432 *
2433 * The Link value is transmitted in the Main Stream
2434 * Attributes and VB-ID.
2435 */
2436
9db4a9c7
JB
2437#define _PIPEA_DP_LINK_M 0x70060
2438#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2439#define PIPEA_DP_LINK_M_MASK (0xffffff)
2440
9db4a9c7
JB
2441#define _PIPEA_DP_LINK_N 0x70064
2442#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2443#define PIPEA_DP_LINK_N_MASK (0xffffff)
2444
9db4a9c7
JB
2445#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2446#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2447#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2448#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2449
585fb111
JB
2450/* Display & cursor control */
2451
2452/* Pipe A */
9db4a9c7 2453#define _PIPEADSL 0x70000
58e10eb9 2454#define DSL_LINEMASK 0x00000fff
9db4a9c7 2455#define _PIPEACONF 0x70008
5eddb70b
CW
2456#define PIPECONF_ENABLE (1<<31)
2457#define PIPECONF_DISABLE 0
2458#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2459#define I965_PIPECONF_ACTIVE (1<<30)
5eddb70b
CW
2460#define PIPECONF_SINGLE_WIDE 0
2461#define PIPECONF_PIPE_UNLOCKED 0
2462#define PIPECONF_PIPE_LOCKED (1<<25)
2463#define PIPECONF_PALETTE 0
2464#define PIPECONF_GAMMA (1<<24)
585fb111 2465#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 2466#define PIPECONF_INTERLACE_MASK (7 << 21)
d442ae18
DV
2467/* Note that pre-gen3 does not support interlaced display directly. Panel
2468 * fitting must be disabled on pre-ilk for interlaced. */
2469#define PIPECONF_PROGRESSIVE (0 << 21)
2470#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2471#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2472#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2473#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2474/* Ironlake and later have a complete new set of values for interlaced. PFIT
2475 * means panel fitter required, PF means progressive fetch, DBL means power
2476 * saving pixel doubling. */
2477#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2478#define PIPECONF_INTERLACED_ILK (3 << 21)
2479#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2480#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
652c393a 2481#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2482#define PIPECONF_BPP_MASK (0x000000e0)
2483#define PIPECONF_BPP_8 (0<<5)
2484#define PIPECONF_BPP_10 (1<<5)
2485#define PIPECONF_BPP_6 (2<<5)
2486#define PIPECONF_BPP_12 (3<<5)
2487#define PIPECONF_DITHER_EN (1<<4)
2488#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2489#define PIPECONF_DITHER_TYPE_SP (0<<2)
2490#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2491#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2492#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
9db4a9c7 2493#define _PIPEASTAT 0x70024
585fb111 2494#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 2495#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
2496#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2497#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2498#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 2499#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2500#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2501#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2502#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2503#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c46ce4d7 2504#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2505#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2506#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2507#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2508#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2509#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2510#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 2511#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 2512#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7
JB
2513#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2514#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
585fb111
JB
2515#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2516#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2517#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 2518#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
2519#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2520#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2521#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2522#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2523#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2524#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2525#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2526#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2527#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2528#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2529#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2530#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2531#define PIPE_8BPC (0 << 5)
2532#define PIPE_10BPC (1 << 5)
2533#define PIPE_6BPC (2 << 5)
2534#define PIPE_12BPC (3 << 5)
585fb111 2535
9db4a9c7
JB
2536#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2537#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2538#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2539#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2540#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2541#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2542
7e231dbe 2543#define VLV_DPFLIPSTAT 0x70028
c46ce4d7
JB
2544#define PIPEB_LINE_COMPARE_STATUS (1<<29)
2545#define PIPEB_HLINE_INT_EN (1<<28)
2546#define PIPEB_VBLANK_INT_EN (1<<27)
2547#define SPRITED_FLIPDONE_INT_EN (1<<26)
2548#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2549#define PLANEB_FLIPDONE_INT_EN (1<<24)
2550#define PIPEA_LINE_COMPARE_STATUS (1<<21)
2551#define PIPEA_HLINE_INT_EN (1<<20)
2552#define PIPEA_VBLANK_INT_EN (1<<19)
2553#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2554#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2555#define PLANEA_FLIPDONE_INT_EN (1<<16)
2556
2557#define DPINVGTT 0x7002c /* VLV only */
2558#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2559#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2560#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2561#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2562#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2563#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2564#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2565#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2566#define DPINVGTT_EN_MASK 0xff0000
2567#define CURSORB_INVALID_GTT_STATUS (1<<7)
2568#define CURSORA_INVALID_GTT_STATUS (1<<6)
2569#define SPRITED_INVALID_GTT_STATUS (1<<5)
2570#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2571#define PLANEB_INVALID_GTT_STATUS (1<<3)
2572#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2573#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2574#define PLANEA_INVALID_GTT_STATUS (1<<0)
2575#define DPINVGTT_STATUS_MASK 0xff
2576
585fb111
JB
2577#define DSPARB 0x70030
2578#define DSPARB_CSTART_MASK (0x7f << 7)
2579#define DSPARB_CSTART_SHIFT 7
2580#define DSPARB_BSTART_MASK (0x7f)
2581#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2582#define DSPARB_BEND_SHIFT 9 /* on 855 */
2583#define DSPARB_AEND_SHIFT 0
2584
2585#define DSPFW1 0x70034
0e442c60 2586#define DSPFW_SR_SHIFT 23
0206e353 2587#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2588#define DSPFW_CURSORB_SHIFT 16
d4294342 2589#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2590#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2591#define DSPFW_PLANEB_MASK (0x7f<<8)
2592#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2593#define DSPFW2 0x70038
0e442c60 2594#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2595#define DSPFW_CURSORA_SHIFT 8
d4294342 2596#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2597#define DSPFW3 0x7003c
0e442c60
JB
2598#define DSPFW_HPLL_SR_EN (1<<31)
2599#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2600#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2601#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2602#define DSPFW_HPLL_CURSOR_SHIFT 16
2603#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2604#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd 2605
12a3c055
GB
2606/* drain latency register values*/
2607#define DRAIN_LATENCY_PRECISION_32 32
2608#define DRAIN_LATENCY_PRECISION_16 16
2609#define VLV_DDL1 0x70050
2610#define DDL_CURSORA_PRECISION_32 (1<<31)
2611#define DDL_CURSORA_PRECISION_16 (0<<31)
2612#define DDL_CURSORA_SHIFT 24
2613#define DDL_PLANEA_PRECISION_32 (1<<7)
2614#define DDL_PLANEA_PRECISION_16 (0<<7)
2615#define VLV_DDL2 0x70054
2616#define DDL_CURSORB_PRECISION_32 (1<<31)
2617#define DDL_CURSORB_PRECISION_16 (0<<31)
2618#define DDL_CURSORB_SHIFT 24
2619#define DDL_PLANEB_PRECISION_32 (1<<7)
2620#define DDL_PLANEB_PRECISION_16 (0<<7)
2621
7662c8bd 2622/* FIFO watermark sizes etc */
0e442c60 2623#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2624#define I915_FIFO_LINE_SIZE 64
2625#define I830_FIFO_LINE_SIZE 32
0e442c60 2626
ceb04246 2627#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 2628#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2629#define I965_FIFO_SIZE 512
2630#define I945_FIFO_SIZE 127
7662c8bd 2631#define I915_FIFO_SIZE 95
dff33cfc 2632#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2633#define I830_FIFO_SIZE 95
0e442c60 2634
ceb04246 2635#define VALLEYVIEW_MAX_WM 0xff
0e442c60 2636#define G4X_MAX_WM 0x3f
7662c8bd
SL
2637#define I915_MAX_WM 0x3f
2638
f2b115e6
AJ
2639#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2640#define PINEVIEW_FIFO_LINE_SIZE 64
2641#define PINEVIEW_MAX_WM 0x1ff
2642#define PINEVIEW_DFT_WM 0x3f
2643#define PINEVIEW_DFT_HPLLOFF_WM 0
2644#define PINEVIEW_GUARD_WM 10
2645#define PINEVIEW_CURSOR_FIFO 64
2646#define PINEVIEW_CURSOR_MAX_WM 0x3f
2647#define PINEVIEW_CURSOR_DFT_WM 0
2648#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2649
ceb04246 2650#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
2651#define I965_CURSOR_FIFO 64
2652#define I965_CURSOR_MAX_WM 32
2653#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2654
2655/* define the Watermark register on Ironlake */
2656#define WM0_PIPEA_ILK 0x45100
2657#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2658#define WM0_PIPE_PLANE_SHIFT 16
2659#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2660#define WM0_PIPE_SPRITE_SHIFT 8
2661#define WM0_PIPE_CURSOR_MASK (0x1f)
2662
2663#define WM0_PIPEB_ILK 0x45104
d6c892df 2664#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
2665#define WM1_LP_ILK 0x45108
2666#define WM1_LP_SR_EN (1<<31)
2667#define WM1_LP_LATENCY_SHIFT 24
2668#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2669#define WM1_LP_FBC_MASK (0xf<<20)
2670#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2671#define WM1_LP_SR_MASK (0x1ff<<8)
2672#define WM1_LP_SR_SHIFT 8
2673#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2674#define WM2_LP_ILK 0x4510c
2675#define WM2_LP_EN (1<<31)
2676#define WM3_LP_ILK 0x45110
2677#define WM3_LP_EN (1<<31)
2678#define WM1S_LP_ILK 0x45120
b840d907
JB
2679#define WM2S_LP_IVB 0x45124
2680#define WM3S_LP_IVB 0x45128
dd8849c8 2681#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2682
2683/* Memory latency timer register */
2684#define MLTR_ILK 0x11222
b79d4990
JB
2685#define MLTR_WM1_SHIFT 0
2686#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
2687/* the unit of memory self-refresh latency time is 0.5us */
2688#define ILK_SRLT_MASK 0x3f
b79d4990
JB
2689#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2690#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2691#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
2692
2693/* define the fifo size on Ironlake */
2694#define ILK_DISPLAY_FIFO 128
2695#define ILK_DISPLAY_MAXWM 64
2696#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2697#define ILK_CURSOR_FIFO 32
2698#define ILK_CURSOR_MAXWM 16
2699#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2700
2701#define ILK_DISPLAY_SR_FIFO 512
2702#define ILK_DISPLAY_MAX_SRWM 0x1ff
2703#define ILK_DISPLAY_DFT_SRWM 0x3f
2704#define ILK_CURSOR_SR_FIFO 64
2705#define ILK_CURSOR_MAX_SRWM 0x3f
2706#define ILK_CURSOR_DFT_SRWM 8
2707
2708#define ILK_FIFO_LINE_SIZE 64
2709
1398261a
YL
2710/* define the WM info on Sandybridge */
2711#define SNB_DISPLAY_FIFO 128
2712#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2713#define SNB_DISPLAY_DFTWM 8
2714#define SNB_CURSOR_FIFO 32
2715#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2716#define SNB_CURSOR_DFTWM 8
2717
2718#define SNB_DISPLAY_SR_FIFO 512
2719#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2720#define SNB_DISPLAY_DFT_SRWM 0x3f
2721#define SNB_CURSOR_SR_FIFO 64
2722#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2723#define SNB_CURSOR_DFT_SRWM 8
2724
2725#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2726
2727#define SNB_FIFO_LINE_SIZE 64
2728
2729
2730/* the address where we get all kinds of latency value */
2731#define SSKPD 0x5d10
2732#define SSKPD_WM_MASK 0x3f
2733#define SSKPD_WM0_SHIFT 0
2734#define SSKPD_WM1_SHIFT 8
2735#define SSKPD_WM2_SHIFT 16
2736#define SSKPD_WM3_SHIFT 24
2737
2738#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2739#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2740#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2741#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2742#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2743
585fb111
JB
2744/*
2745 * The two pipe frame counter registers are not synchronized, so
2746 * reading a stable value is somewhat tricky. The following code
2747 * should work:
2748 *
2749 * do {
2750 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2751 * PIPE_FRAME_HIGH_SHIFT;
2752 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2753 * PIPE_FRAME_LOW_SHIFT);
2754 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2755 * PIPE_FRAME_HIGH_SHIFT);
2756 * } while (high1 != high2);
2757 * frame = (high1 << 8) | low1;
2758 */
9db4a9c7 2759#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
2760#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2761#define PIPE_FRAME_HIGH_SHIFT 0
9db4a9c7 2762#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
2763#define PIPE_FRAME_LOW_MASK 0xff000000
2764#define PIPE_FRAME_LOW_SHIFT 24
2765#define PIPE_PIXEL_MASK 0x00ffffff
2766#define PIPE_PIXEL_SHIFT 0
9880b7a5 2767/* GM45+ just has to be different */
9db4a9c7
JB
2768#define _PIPEA_FRMCOUNT_GM45 0x70040
2769#define _PIPEA_FLIPCOUNT_GM45 0x70044
2770#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
2771
2772/* Cursor A & B regs */
9db4a9c7 2773#define _CURACNTR 0x70080
14b60391
JB
2774/* Old style CUR*CNTR flags (desktop 8xx) */
2775#define CURSOR_ENABLE 0x80000000
2776#define CURSOR_GAMMA_ENABLE 0x40000000
2777#define CURSOR_STRIDE_MASK 0x30000000
2778#define CURSOR_FORMAT_SHIFT 24
2779#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2780#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2781#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2782#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2783#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2784#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2785/* New style CUR*CNTR flags */
2786#define CURSOR_MODE 0x27
585fb111
JB
2787#define CURSOR_MODE_DISABLE 0x00
2788#define CURSOR_MODE_64_32B_AX 0x07
2789#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2790#define MCURSOR_PIPE_SELECT (1 << 28)
2791#define MCURSOR_PIPE_A 0x00
2792#define MCURSOR_PIPE_B (1 << 28)
585fb111 2793#define MCURSOR_GAMMA_ENABLE (1 << 26)
9db4a9c7
JB
2794#define _CURABASE 0x70084
2795#define _CURAPOS 0x70088
585fb111
JB
2796#define CURSOR_POS_MASK 0x007FF
2797#define CURSOR_POS_SIGN 0x8000
2798#define CURSOR_X_SHIFT 0
2799#define CURSOR_Y_SHIFT 16
14b60391 2800#define CURSIZE 0x700a0
9db4a9c7
JB
2801#define _CURBCNTR 0x700c0
2802#define _CURBBASE 0x700c4
2803#define _CURBPOS 0x700c8
585fb111 2804
65a21cd6
JB
2805#define _CURBCNTR_IVB 0x71080
2806#define _CURBBASE_IVB 0x71084
2807#define _CURBPOS_IVB 0x71088
2808
9db4a9c7
JB
2809#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2810#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2811#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 2812
65a21cd6
JB
2813#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2814#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2815#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2816
585fb111 2817/* Display A control */
9db4a9c7 2818#define _DSPACNTR 0x70180
585fb111
JB
2819#define DISPLAY_PLANE_ENABLE (1<<31)
2820#define DISPLAY_PLANE_DISABLE 0
2821#define DISPPLANE_GAMMA_ENABLE (1<<30)
2822#define DISPPLANE_GAMMA_DISABLE 0
2823#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2824#define DISPPLANE_8BPP (0x2<<26)
2825#define DISPPLANE_15_16BPP (0x4<<26)
2826#define DISPPLANE_16BPP (0x5<<26)
2827#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2828#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2829#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2830#define DISPPLANE_STEREO_ENABLE (1<<25)
2831#define DISPPLANE_STEREO_DISABLE 0
b24e7179
JB
2832#define DISPPLANE_SEL_PIPE_SHIFT 24
2833#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 2834#define DISPPLANE_SEL_PIPE_A 0
b24e7179 2835#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
2836#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2837#define DISPPLANE_SRC_KEY_DISABLE 0
2838#define DISPPLANE_LINE_DOUBLE (1<<20)
2839#define DISPPLANE_NO_LINE_DOUBLE 0
2840#define DISPPLANE_STEREO_POLARITY_FIRST 0
2841#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2842#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2843#define DISPPLANE_TILED (1<<10)
9db4a9c7
JB
2844#define _DSPAADDR 0x70184
2845#define _DSPASTRIDE 0x70188
2846#define _DSPAPOS 0x7018C /* reserved */
2847#define _DSPASIZE 0x70190
2848#define _DSPASURF 0x7019C /* 965+ only */
2849#define _DSPATILEOFF 0x701A4 /* 965+ only */
2850
2851#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2852#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2853#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2854#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2855#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2856#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2857#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
5eddb70b 2858
585fb111
JB
2859/* VBIOS flags */
2860#define SWF00 0x71410
2861#define SWF01 0x71414
2862#define SWF02 0x71418
2863#define SWF03 0x7141c
2864#define SWF04 0x71420
2865#define SWF05 0x71424
2866#define SWF06 0x71428
2867#define SWF10 0x70410
2868#define SWF11 0x70414
2869#define SWF14 0x71420
2870#define SWF30 0x72414
2871#define SWF31 0x72418
2872#define SWF32 0x7241c
2873
2874/* Pipe B */
9db4a9c7
JB
2875#define _PIPEBDSL 0x71000
2876#define _PIPEBCONF 0x71008
2877#define _PIPEBSTAT 0x71024
2878#define _PIPEBFRAMEHIGH 0x71040
2879#define _PIPEBFRAMEPIXEL 0x71044
2880#define _PIPEB_FRMCOUNT_GM45 0x71040
2881#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 2882
585fb111
JB
2883
2884/* Display B control */
9db4a9c7 2885#define _DSPBCNTR 0x71180
585fb111
JB
2886#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2887#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2888#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2889#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
9db4a9c7
JB
2890#define _DSPBADDR 0x71184
2891#define _DSPBSTRIDE 0x71188
2892#define _DSPBPOS 0x7118C
2893#define _DSPBSIZE 0x71190
2894#define _DSPBSURF 0x7119C
2895#define _DSPBTILEOFF 0x711A4
585fb111 2896
b840d907
JB
2897/* Sprite A control */
2898#define _DVSACNTR 0x72180
2899#define DVS_ENABLE (1<<31)
2900#define DVS_GAMMA_ENABLE (1<<30)
2901#define DVS_PIXFORMAT_MASK (3<<25)
2902#define DVS_FORMAT_YUV422 (0<<25)
2903#define DVS_FORMAT_RGBX101010 (1<<25)
2904#define DVS_FORMAT_RGBX888 (2<<25)
2905#define DVS_FORMAT_RGBX161616 (3<<25)
2906#define DVS_SOURCE_KEY (1<<22)
2907#define DVS_RGB_ORDER_RGBX (1<<20)
2908#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
2909#define DVS_YUV_ORDER_YUYV (0<<16)
2910#define DVS_YUV_ORDER_UYVY (1<<16)
2911#define DVS_YUV_ORDER_YVYU (2<<16)
2912#define DVS_YUV_ORDER_VYUY (3<<16)
2913#define DVS_DEST_KEY (1<<2)
2914#define DVS_TRICKLE_FEED_DISABLE (1<<14)
2915#define DVS_TILED (1<<10)
2916#define _DVSALINOFF 0x72184
2917#define _DVSASTRIDE 0x72188
2918#define _DVSAPOS 0x7218c
2919#define _DVSASIZE 0x72190
2920#define _DVSAKEYVAL 0x72194
2921#define _DVSAKEYMSK 0x72198
2922#define _DVSASURF 0x7219c
2923#define _DVSAKEYMAXVAL 0x721a0
2924#define _DVSATILEOFF 0x721a4
2925#define _DVSASURFLIVE 0x721ac
2926#define _DVSASCALE 0x72204
2927#define DVS_SCALE_ENABLE (1<<31)
2928#define DVS_FILTER_MASK (3<<29)
2929#define DVS_FILTER_MEDIUM (0<<29)
2930#define DVS_FILTER_ENHANCING (1<<29)
2931#define DVS_FILTER_SOFTENING (2<<29)
2932#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2933#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
2934#define _DVSAGAMC 0x72300
2935
2936#define _DVSBCNTR 0x73180
2937#define _DVSBLINOFF 0x73184
2938#define _DVSBSTRIDE 0x73188
2939#define _DVSBPOS 0x7318c
2940#define _DVSBSIZE 0x73190
2941#define _DVSBKEYVAL 0x73194
2942#define _DVSBKEYMSK 0x73198
2943#define _DVSBSURF 0x7319c
2944#define _DVSBKEYMAXVAL 0x731a0
2945#define _DVSBTILEOFF 0x731a4
2946#define _DVSBSURFLIVE 0x731ac
2947#define _DVSBSCALE 0x73204
2948#define _DVSBGAMC 0x73300
2949
2950#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
2951#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
2952#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
2953#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
2954#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 2955#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
2956#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
2957#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
2958#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
2959#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
2960#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
b840d907
JB
2961
2962#define _SPRA_CTL 0x70280
2963#define SPRITE_ENABLE (1<<31)
2964#define SPRITE_GAMMA_ENABLE (1<<30)
2965#define SPRITE_PIXFORMAT_MASK (7<<25)
2966#define SPRITE_FORMAT_YUV422 (0<<25)
2967#define SPRITE_FORMAT_RGBX101010 (1<<25)
2968#define SPRITE_FORMAT_RGBX888 (2<<25)
2969#define SPRITE_FORMAT_RGBX161616 (3<<25)
2970#define SPRITE_FORMAT_YUV444 (4<<25)
2971#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
2972#define SPRITE_CSC_ENABLE (1<<24)
2973#define SPRITE_SOURCE_KEY (1<<22)
2974#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
2975#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
2976#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
2977#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
2978#define SPRITE_YUV_ORDER_YUYV (0<<16)
2979#define SPRITE_YUV_ORDER_UYVY (1<<16)
2980#define SPRITE_YUV_ORDER_YVYU (2<<16)
2981#define SPRITE_YUV_ORDER_VYUY (3<<16)
2982#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
2983#define SPRITE_INT_GAMMA_ENABLE (1<<13)
2984#define SPRITE_TILED (1<<10)
2985#define SPRITE_DEST_KEY (1<<2)
2986#define _SPRA_LINOFF 0x70284
2987#define _SPRA_STRIDE 0x70288
2988#define _SPRA_POS 0x7028c
2989#define _SPRA_SIZE 0x70290
2990#define _SPRA_KEYVAL 0x70294
2991#define _SPRA_KEYMSK 0x70298
2992#define _SPRA_SURF 0x7029c
2993#define _SPRA_KEYMAX 0x702a0
2994#define _SPRA_TILEOFF 0x702a4
2995#define _SPRA_SCALE 0x70304
2996#define SPRITE_SCALE_ENABLE (1<<31)
2997#define SPRITE_FILTER_MASK (3<<29)
2998#define SPRITE_FILTER_MEDIUM (0<<29)
2999#define SPRITE_FILTER_ENHANCING (1<<29)
3000#define SPRITE_FILTER_SOFTENING (2<<29)
3001#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3002#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3003#define _SPRA_GAMC 0x70400
3004
3005#define _SPRB_CTL 0x71280
3006#define _SPRB_LINOFF 0x71284
3007#define _SPRB_STRIDE 0x71288
3008#define _SPRB_POS 0x7128c
3009#define _SPRB_SIZE 0x71290
3010#define _SPRB_KEYVAL 0x71294
3011#define _SPRB_KEYMSK 0x71298
3012#define _SPRB_SURF 0x7129c
3013#define _SPRB_KEYMAX 0x712a0
3014#define _SPRB_TILEOFF 0x712a4
3015#define _SPRB_SCALE 0x71304
3016#define _SPRB_GAMC 0x71400
3017
3018#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3019#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3020#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3021#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3022#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3023#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3024#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3025#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3026#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3027#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3028#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3029#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3030
585fb111
JB
3031/* VBIOS regs */
3032#define VGACNTRL 0x71400
3033# define VGA_DISP_DISABLE (1 << 31)
3034# define VGA_2X_MODE (1 << 30)
3035# define VGA_PIPE_B_SELECT (1 << 29)
3036
f2b115e6 3037/* Ironlake */
b9055052
ZW
3038
3039#define CPU_VGACNTRL 0x41000
3040
3041#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3042#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3043#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3044#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3045#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3046#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3047#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3048#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3049#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3050
3051/* refresh rate hardware control */
3052#define RR_HW_CTL 0x45300
3053#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3054#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3055
3056#define FDI_PLL_BIOS_0 0x46000
021357ac 3057#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3058#define FDI_PLL_BIOS_1 0x46004
3059#define FDI_PLL_BIOS_2 0x46008
3060#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3061#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3062#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3063
8956c8bb 3064#define PCH_DSPCLK_GATE_D 0x42020
1ffa325b
JB
3065# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3066# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8956c8bb
EA
3067# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3068# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3069
3070#define PCH_3DCGDIS0 0x46020
3071# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3072# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3073
06f37751
EA
3074#define PCH_3DCGDIS1 0x46024
3075# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3076
b9055052
ZW
3077#define FDI_PLL_FREQ_CTL 0x46030
3078#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3079#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3080#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3081
3082
9db4a9c7 3083#define _PIPEA_DATA_M1 0x60030
b9055052
ZW
3084#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3085#define TU_SIZE_MASK 0x7e000000
5eddb70b 3086#define PIPE_DATA_M1_OFFSET 0
9db4a9c7 3087#define _PIPEA_DATA_N1 0x60034
5eddb70b 3088#define PIPE_DATA_N1_OFFSET 0
b9055052 3089
9db4a9c7 3090#define _PIPEA_DATA_M2 0x60038
5eddb70b 3091#define PIPE_DATA_M2_OFFSET 0
9db4a9c7 3092#define _PIPEA_DATA_N2 0x6003c
5eddb70b 3093#define PIPE_DATA_N2_OFFSET 0
b9055052 3094
9db4a9c7 3095#define _PIPEA_LINK_M1 0x60040
5eddb70b 3096#define PIPE_LINK_M1_OFFSET 0
9db4a9c7 3097#define _PIPEA_LINK_N1 0x60044
5eddb70b 3098#define PIPE_LINK_N1_OFFSET 0
b9055052 3099
9db4a9c7 3100#define _PIPEA_LINK_M2 0x60048
5eddb70b 3101#define PIPE_LINK_M2_OFFSET 0
9db4a9c7 3102#define _PIPEA_LINK_N2 0x6004c
5eddb70b 3103#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3104
3105/* PIPEB timing regs are same start from 0x61000 */
3106
9db4a9c7
JB
3107#define _PIPEB_DATA_M1 0x61030
3108#define _PIPEB_DATA_N1 0x61034
b9055052 3109
9db4a9c7
JB
3110#define _PIPEB_DATA_M2 0x61038
3111#define _PIPEB_DATA_N2 0x6103c
b9055052 3112
9db4a9c7
JB
3113#define _PIPEB_LINK_M1 0x61040
3114#define _PIPEB_LINK_N1 0x61044
b9055052 3115
9db4a9c7
JB
3116#define _PIPEB_LINK_M2 0x61048
3117#define _PIPEB_LINK_N2 0x6104c
5eddb70b 3118
9db4a9c7
JB
3119#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3120#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3121#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3122#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3123#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3124#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3125#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3126#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3127
3128/* CPU panel fitter */
9db4a9c7
JB
3129/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3130#define _PFA_CTL_1 0x68080
3131#define _PFB_CTL_1 0x68880
b9055052 3132#define PF_ENABLE (1<<31)
b1f60b70
ZW
3133#define PF_FILTER_MASK (3<<23)
3134#define PF_FILTER_PROGRAMMED (0<<23)
3135#define PF_FILTER_MED_3x3 (1<<23)
3136#define PF_FILTER_EDGE_ENHANCE (2<<23)
3137#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3138#define _PFA_WIN_SZ 0x68074
3139#define _PFB_WIN_SZ 0x68874
3140#define _PFA_WIN_POS 0x68070
3141#define _PFB_WIN_POS 0x68870
3142#define _PFA_VSCALE 0x68084
3143#define _PFB_VSCALE 0x68884
3144#define _PFA_HSCALE 0x68090
3145#define _PFB_HSCALE 0x68890
3146
3147#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3148#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3149#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3150#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3151#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3152
3153/* legacy palette */
9db4a9c7
JB
3154#define _LGC_PALETTE_A 0x4a000
3155#define _LGC_PALETTE_B 0x4a800
3156#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
3157
3158/* interrupts */
3159#define DE_MASTER_IRQ_CONTROL (1 << 31)
3160#define DE_SPRITEB_FLIP_DONE (1 << 29)
3161#define DE_SPRITEA_FLIP_DONE (1 << 28)
3162#define DE_PLANEB_FLIP_DONE (1 << 27)
3163#define DE_PLANEA_FLIP_DONE (1 << 26)
3164#define DE_PCU_EVENT (1 << 25)
3165#define DE_GTT_FAULT (1 << 24)
3166#define DE_POISON (1 << 23)
3167#define DE_PERFORM_COUNTER (1 << 22)
3168#define DE_PCH_EVENT (1 << 21)
3169#define DE_AUX_CHANNEL_A (1 << 20)
3170#define DE_DP_A_HOTPLUG (1 << 19)
3171#define DE_GSE (1 << 18)
3172#define DE_PIPEB_VBLANK (1 << 15)
3173#define DE_PIPEB_EVEN_FIELD (1 << 14)
3174#define DE_PIPEB_ODD_FIELD (1 << 13)
3175#define DE_PIPEB_LINE_COMPARE (1 << 12)
3176#define DE_PIPEB_VSYNC (1 << 11)
3177#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3178#define DE_PIPEA_VBLANK (1 << 7)
3179#define DE_PIPEA_EVEN_FIELD (1 << 6)
3180#define DE_PIPEA_ODD_FIELD (1 << 5)
3181#define DE_PIPEA_LINE_COMPARE (1 << 4)
3182#define DE_PIPEA_VSYNC (1 << 3)
3183#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3184
b1f14ad0
JB
3185/* More Ivybridge lolz */
3186#define DE_ERR_DEBUG_IVB (1<<30)
3187#define DE_GSE_IVB (1<<29)
3188#define DE_PCH_EVENT_IVB (1<<28)
3189#define DE_DP_A_HOTPLUG_IVB (1<<27)
3190#define DE_AUX_CHANNEL_A_IVB (1<<26)
3191#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
3192#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3193#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
3194#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
3195#define DE_PIPEB_VBLANK_IVB (1<<5)
3196#define DE_PIPEA_VBLANK_IVB (1<<0)
3197
7eea1ddf
JB
3198#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3199#define MASTER_INTERRUPT_ENABLE (1<<31)
3200
b9055052
ZW
3201#define DEISR 0x44000
3202#define DEIMR 0x44004
3203#define DEIIR 0x44008
3204#define DEIER 0x4400c
3205
3206/* GT interrupt */
7eea1ddf
JB
3207#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3208#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
3209#define GT_BLT_USER_INTERRUPT (1 << 22)
3210#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3211#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
3212#define GT_BSD_USER_INTERRUPT (1 << 5)
3213#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3214#define GT_PIPE_NOTIFY (1 << 4)
3215#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3216#define GT_SYNC_STATUS (1 << 2)
3217#define GT_USER_INTERRUPT (1 << 0)
b9055052
ZW
3218
3219#define GTISR 0x44010
3220#define GTIMR 0x44014
3221#define GTIIR 0x44018
3222#define GTIER 0x4401c
3223
7f8a8569 3224#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3225/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3226#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3227#define ILK_DPARB_GATE (1<<22)
3228#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3229#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3230#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3231#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3232#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3233#define ILK_HDCP_DISABLE (1<<25)
3234#define ILK_eDP_A_DISABLE (1<<24)
3235#define ILK_DESKTOP (1<<23)
7f8a8569 3236#define ILK_DSPCLK_GATE 0x42020
28963a3e 3237#define IVB_VRHUNIT_CLK_GATE (1<<28)
7f8a8569 3238#define ILK_DPARB_CLK_GATE (1<<5)
1398261a
YL
3239#define ILK_DPFD_CLK_GATE (1<<7)
3240
b52eb4dc
ZY
3241/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3242#define ILK_CLK_FBC (1<<7)
3243#define ILK_DPFC_DIS1 (1<<8)
3244#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 3245
116ac8d2
EA
3246#define IVB_CHICKEN3 0x4200c
3247# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3248# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3249
553bd149
ZW
3250#define DISP_ARB_CTL 0x45000
3251#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3252#define DISP_FBC_WM_DIS (1<<15)
553bd149 3253
fb046853
JB
3254/* GEN7 chicken */
3255#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3256# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3257
3258#define GEN7_L3CNTLREG1 0xB01C
3259#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3260
3261#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3262#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3263
3264/* WaCatErrorRejectionIssue */
3265#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3266#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3267
b9055052
ZW
3268/* PCH */
3269
3270/* south display engine interrupt */
776ad806
JB
3271#define SDE_AUDIO_POWER_D (1 << 27)
3272#define SDE_AUDIO_POWER_C (1 << 26)
3273#define SDE_AUDIO_POWER_B (1 << 25)
3274#define SDE_AUDIO_POWER_SHIFT (25)
3275#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3276#define SDE_GMBUS (1 << 24)
3277#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3278#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3279#define SDE_AUDIO_HDCP_MASK (3 << 22)
3280#define SDE_AUDIO_TRANSB (1 << 21)
3281#define SDE_AUDIO_TRANSA (1 << 20)
3282#define SDE_AUDIO_TRANS_MASK (3 << 20)
3283#define SDE_POISON (1 << 19)
3284/* 18 reserved */
3285#define SDE_FDI_RXB (1 << 17)
3286#define SDE_FDI_RXA (1 << 16)
3287#define SDE_FDI_MASK (3 << 16)
3288#define SDE_AUXD (1 << 15)
3289#define SDE_AUXC (1 << 14)
3290#define SDE_AUXB (1 << 13)
3291#define SDE_AUX_MASK (7 << 13)
3292/* 12 reserved */
b9055052
ZW
3293#define SDE_CRT_HOTPLUG (1 << 11)
3294#define SDE_PORTD_HOTPLUG (1 << 10)
3295#define SDE_PORTC_HOTPLUG (1 << 9)
3296#define SDE_PORTB_HOTPLUG (1 << 8)
3297#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 3298#define SDE_HOTPLUG_MASK (0xf << 8)
776ad806
JB
3299#define SDE_TRANSB_CRC_DONE (1 << 5)
3300#define SDE_TRANSB_CRC_ERR (1 << 4)
3301#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3302#define SDE_TRANSA_CRC_DONE (1 << 2)
3303#define SDE_TRANSA_CRC_ERR (1 << 1)
3304#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3305#define SDE_TRANS_MASK (0x3f)
8db9d77b
ZW
3306/* CPT */
3307#define SDE_CRT_HOTPLUG_CPT (1 << 19)
3308#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3309#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3310#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
3311#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3312 SDE_PORTD_HOTPLUG_CPT | \
3313 SDE_PORTC_HOTPLUG_CPT | \
3314 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
3315
3316#define SDEISR 0xc4000
3317#define SDEIMR 0xc4004
3318#define SDEIIR 0xc4008
3319#define SDEIER 0xc400c
3320
3321/* digital port hotplug */
7fe0b973 3322#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3323#define PORTD_HOTPLUG_ENABLE (1 << 20)
3324#define PORTD_PULSE_DURATION_2ms (0)
3325#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3326#define PORTD_PULSE_DURATION_6ms (2 << 18)
3327#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3328#define PORTD_PULSE_DURATION_MASK (3 << 18)
b9055052
ZW
3329#define PORTD_HOTPLUG_NO_DETECT (0)
3330#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3331#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3332#define PORTC_HOTPLUG_ENABLE (1 << 12)
3333#define PORTC_PULSE_DURATION_2ms (0)
3334#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3335#define PORTC_PULSE_DURATION_6ms (2 << 10)
3336#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3337#define PORTC_PULSE_DURATION_MASK (3 << 10)
b9055052
ZW
3338#define PORTC_HOTPLUG_NO_DETECT (0)
3339#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3340#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3341#define PORTB_HOTPLUG_ENABLE (1 << 4)
3342#define PORTB_PULSE_DURATION_2ms (0)
3343#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3344#define PORTB_PULSE_DURATION_6ms (2 << 2)
3345#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3346#define PORTB_PULSE_DURATION_MASK (3 << 2)
b9055052
ZW
3347#define PORTB_HOTPLUG_NO_DETECT (0)
3348#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3349#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3350
3351#define PCH_GPIOA 0xc5010
3352#define PCH_GPIOB 0xc5014
3353#define PCH_GPIOC 0xc5018
3354#define PCH_GPIOD 0xc501c
3355#define PCH_GPIOE 0xc5020
3356#define PCH_GPIOF 0xc5024
3357
f0217c42
EA
3358#define PCH_GMBUS0 0xc5100
3359#define PCH_GMBUS1 0xc5104
3360#define PCH_GMBUS2 0xc5108
3361#define PCH_GMBUS3 0xc510c
3362#define PCH_GMBUS4 0xc5110
3363#define PCH_GMBUS5 0xc5120
3364
9db4a9c7
JB
3365#define _PCH_DPLL_A 0xc6014
3366#define _PCH_DPLL_B 0xc6018
4c609cb8 3367#define PCH_DPLL(pipe) (pipe == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 3368
9db4a9c7 3369#define _PCH_FPA0 0xc6040
c1858123 3370#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
3371#define _PCH_FPA1 0xc6044
3372#define _PCH_FPB0 0xc6048
3373#define _PCH_FPB1 0xc604c
4c609cb8
JB
3374#define PCH_FP0(pipe) (pipe == 0 ? _PCH_FPA0 : _PCH_FPB0)
3375#define PCH_FP1(pipe) (pipe == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
3376
3377#define PCH_DPLL_TEST 0xc606c
3378
3379#define PCH_DREF_CONTROL 0xC6200
3380#define DREF_CONTROL_MASK 0x7fc3
3381#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3382#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3383#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3384#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3385#define DREF_SSC_SOURCE_DISABLE (0<<11)
3386#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 3387#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
3388#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3389#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3390#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 3391#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
3392#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3393#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 3394#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
3395#define DREF_SSC4_DOWNSPREAD (0<<6)
3396#define DREF_SSC4_CENTERSPREAD (1<<6)
3397#define DREF_SSC1_DISABLE (0<<1)
3398#define DREF_SSC1_ENABLE (1<<1)
3399#define DREF_SSC4_DISABLE (0)
3400#define DREF_SSC4_ENABLE (1)
3401
3402#define PCH_RAWCLK_FREQ 0xc6204
3403#define FDL_TP1_TIMER_SHIFT 12
3404#define FDL_TP1_TIMER_MASK (3<<12)
3405#define FDL_TP2_TIMER_SHIFT 10
3406#define FDL_TP2_TIMER_MASK (3<<10)
3407#define RAWCLK_FREQ_MASK 0x3ff
3408
3409#define PCH_DPLL_TMR_CFG 0xc6208
3410
3411#define PCH_SSC4_PARMS 0xc6210
3412#define PCH_SSC4_AUX_PARMS 0xc6214
3413
8db9d77b
ZW
3414#define PCH_DPLL_SEL 0xc7000
3415#define TRANSA_DPLL_ENABLE (1<<3)
3416#define TRANSA_DPLLB_SEL (1<<0)
3417#define TRANSA_DPLLA_SEL 0
3418#define TRANSB_DPLL_ENABLE (1<<7)
3419#define TRANSB_DPLLB_SEL (1<<4)
3420#define TRANSB_DPLLA_SEL (0)
3421#define TRANSC_DPLL_ENABLE (1<<11)
3422#define TRANSC_DPLLB_SEL (1<<8)
3423#define TRANSC_DPLLA_SEL (0)
3424
b9055052
ZW
3425/* transcoder */
3426
9db4a9c7 3427#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3428#define TRANS_HTOTAL_SHIFT 16
3429#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3430#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3431#define TRANS_HBLANK_END_SHIFT 16
3432#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3433#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3434#define TRANS_HSYNC_END_SHIFT 16
3435#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3436#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3437#define TRANS_VTOTAL_SHIFT 16
3438#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3439#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3440#define TRANS_VBLANK_END_SHIFT 16
3441#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3442#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3443#define TRANS_VSYNC_END_SHIFT 16
3444#define TRANS_VSYNC_START_SHIFT 0
0529a0d9 3445#define _TRANS_VSYNCSHIFT_A 0xe0028
b9055052 3446
9db4a9c7
JB
3447#define _TRANSA_DATA_M1 0xe0030
3448#define _TRANSA_DATA_N1 0xe0034
3449#define _TRANSA_DATA_M2 0xe0038
3450#define _TRANSA_DATA_N2 0xe003c
3451#define _TRANSA_DP_LINK_M1 0xe0040
3452#define _TRANSA_DP_LINK_N1 0xe0044
3453#define _TRANSA_DP_LINK_M2 0xe0048
3454#define _TRANSA_DP_LINK_N2 0xe004c
3455
b055c8f3
JB
3456/* Per-transcoder DIP controls */
3457
3458#define _VIDEO_DIP_CTL_A 0xe0200
3459#define _VIDEO_DIP_DATA_A 0xe0208
3460#define _VIDEO_DIP_GCP_A 0xe0210
3461
3462#define _VIDEO_DIP_CTL_B 0xe1200
3463#define _VIDEO_DIP_DATA_B 0xe1208
3464#define _VIDEO_DIP_GCP_B 0xe1210
3465
3466#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3467#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3468#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3469
90b107c8
SK
3470#define VLV_VIDEO_DIP_CTL_A 0x60220
3471#define VLV_VIDEO_DIP_DATA_A 0x60208
3472#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3473
3474#define VLV_VIDEO_DIP_CTL_B 0x61170
3475#define VLV_VIDEO_DIP_DATA_B 0x61174
3476#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3477
3478#define VLV_TVIDEO_DIP_CTL(pipe) \
3479 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3480#define VLV_TVIDEO_DIP_DATA(pipe) \
3481 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3482#define VLV_TVIDEO_DIP_GCP(pipe) \
3483 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3484
9db4a9c7
JB
3485#define _TRANS_HTOTAL_B 0xe1000
3486#define _TRANS_HBLANK_B 0xe1004
3487#define _TRANS_HSYNC_B 0xe1008
3488#define _TRANS_VTOTAL_B 0xe100c
3489#define _TRANS_VBLANK_B 0xe1010
3490#define _TRANS_VSYNC_B 0xe1014
0529a0d9 3491#define _TRANS_VSYNCSHIFT_B 0xe1028
9db4a9c7
JB
3492
3493#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3494#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3495#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3496#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3497#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3498#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
0529a0d9
DV
3499#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3500 _TRANS_VSYNCSHIFT_B)
9db4a9c7
JB
3501
3502#define _TRANSB_DATA_M1 0xe1030
3503#define _TRANSB_DATA_N1 0xe1034
3504#define _TRANSB_DATA_M2 0xe1038
3505#define _TRANSB_DATA_N2 0xe103c
3506#define _TRANSB_DP_LINK_M1 0xe1040
3507#define _TRANSB_DP_LINK_N1 0xe1044
3508#define _TRANSB_DP_LINK_M2 0xe1048
3509#define _TRANSB_DP_LINK_N2 0xe104c
3510
3511#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3512#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3513#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3514#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3515#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3516#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3517#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3518#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3519
3520#define _TRANSACONF 0xf0008
3521#define _TRANSBCONF 0xf1008
3522#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
3523#define TRANS_DISABLE (0<<31)
3524#define TRANS_ENABLE (1<<31)
3525#define TRANS_STATE_MASK (1<<30)
3526#define TRANS_STATE_DISABLE (0<<30)
3527#define TRANS_STATE_ENABLE (1<<30)
3528#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3529#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3530#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3531#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3532#define TRANS_DP_AUDIO_ONLY (1<<26)
3533#define TRANS_DP_VIDEO_AUDIO (0<<26)
5f7f726d 3534#define TRANS_INTERLACE_MASK (7<<21)
b9055052 3535#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 3536#define TRANS_INTERLACED (3<<21)
7c26e5c6 3537#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
3538#define TRANS_8BPC (0<<5)
3539#define TRANS_10BPC (1<<5)
3540#define TRANS_6BPC (2<<5)
3541#define TRANS_12BPC (3<<5)
3542
3bcf603f
JB
3543#define _TRANSA_CHICKEN2 0xf0064
3544#define _TRANSB_CHICKEN2 0xf1064
3545#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3546#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3547
291427f5
JB
3548#define SOUTH_CHICKEN1 0xc2000
3549#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3550#define FDIA_PHASE_SYNC_SHIFT_EN 18
3551#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3552#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
645c62a5
JB
3553#define SOUTH_CHICKEN2 0xc2004
3554#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3555
9db4a9c7
JB
3556#define _FDI_RXA_CHICKEN 0xc200c
3557#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
3558#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3559#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 3560#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 3561
382b0936
JB
3562#define SOUTH_DSPCLK_GATE_D 0xc2020
3563#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3564
b9055052 3565/* CPU: FDI_TX */
9db4a9c7
JB
3566#define _FDI_TXA_CTL 0x60100
3567#define _FDI_TXB_CTL 0x61100
3568#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
3569#define FDI_TX_DISABLE (0<<31)
3570#define FDI_TX_ENABLE (1<<31)
3571#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3572#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3573#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3574#define FDI_LINK_TRAIN_NONE (3<<28)
3575#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3576#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3577#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3578#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3579#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3580#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3581#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3582#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
3583/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3584 SNB has different settings. */
3585/* SNB A-stepping */
3586#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3587#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3588#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3589#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3590/* SNB B-stepping */
3591#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3592#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3593#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3594#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3595#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
3596#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3597#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3598#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3599#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3600#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 3601/* Ironlake: hardwired to 1 */
b9055052 3602#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
3603
3604/* Ivybridge has different bits for lolz */
3605#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3606#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3607#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3608#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3609
b9055052 3610/* both Tx and Rx */
c4f9c4c2 3611#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 3612#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
3613#define FDI_SCRAMBLING_ENABLE (0<<7)
3614#define FDI_SCRAMBLING_DISABLE (1<<7)
3615
3616/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
3617#define _FDI_RXA_CTL 0xf000c
3618#define _FDI_RXB_CTL 0xf100c
3619#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 3620#define FDI_RX_ENABLE (1<<31)
b9055052 3621/* train, dp width same as FDI_TX */
357555c0
JB
3622#define FDI_FS_ERRC_ENABLE (1<<27)
3623#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052
ZW
3624#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3625#define FDI_8BPC (0<<16)
3626#define FDI_10BPC (1<<16)
3627#define FDI_6BPC (2<<16)
3628#define FDI_12BPC (3<<16)
3629#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3630#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3631#define FDI_RX_PLL_ENABLE (1<<13)
3632#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3633#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3634#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3635#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3636#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 3637#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
3638/* CPT */
3639#define FDI_AUTO_TRAINING (1<<10)
3640#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3641#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3642#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3643#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3644#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 3645
9db4a9c7
JB
3646#define _FDI_RXA_MISC 0xf0010
3647#define _FDI_RXB_MISC 0xf1010
3648#define _FDI_RXA_TUSIZE1 0xf0030
3649#define _FDI_RXA_TUSIZE2 0xf0038
3650#define _FDI_RXB_TUSIZE1 0xf1030
3651#define _FDI_RXB_TUSIZE2 0xf1038
3652#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3653#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3654#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
3655
3656/* FDI_RX interrupt register format */
3657#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3658#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3659#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3660#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3661#define FDI_RX_FS_CODE_ERR (1<<6)
3662#define FDI_RX_FE_CODE_ERR (1<<5)
3663#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3664#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3665#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3666#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3667#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3668
9db4a9c7
JB
3669#define _FDI_RXA_IIR 0xf0014
3670#define _FDI_RXA_IMR 0xf0018
3671#define _FDI_RXB_IIR 0xf1014
3672#define _FDI_RXB_IMR 0xf1018
3673#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3674#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
3675
3676#define FDI_PLL_CTL_1 0xfe000
3677#define FDI_PLL_CTL_2 0xfe004
3678
3679/* CRT */
3680#define PCH_ADPA 0xe1100
3681#define ADPA_TRANS_SELECT_MASK (1<<30)
3682#define ADPA_TRANS_A_SELECT 0
3683#define ADPA_TRANS_B_SELECT (1<<30)
3684#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3685#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3686#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3687#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3688#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3689#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3690#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3691#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3692#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3693#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3694#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3695#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3696#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3697#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3698#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3699#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3700#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3701#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3702#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3703
3704/* or SDVOB */
90b107c8 3705#define VLV_HDMIB 0x61140
b9055052
ZW
3706#define HDMIB 0xe1140
3707#define PORT_ENABLE (1 << 31)
3573c410
PZ
3708#define TRANSCODER(pipe) ((pipe) << 30)
3709#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3710#define TRANSCODER_MASK (1 << 30)
3711#define TRANSCODER_MASK_CPT (3 << 29)
b9055052
ZW
3712#define COLOR_FORMAT_8bpc (0)
3713#define COLOR_FORMAT_12bpc (3 << 26)
3714#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3715#define SDVO_ENCODING (0)
3716#define TMDS_ENCODING (2 << 10)
3717#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
3718/* CPT */
3719#define HDMI_MODE_SELECT (1 << 9)
3720#define DVI_MODE_SELECT (0)
b9055052
ZW
3721#define SDVOB_BORDER_ENABLE (1 << 7)
3722#define AUDIO_ENABLE (1 << 6)
3723#define VSYNC_ACTIVE_HIGH (1 << 4)
3724#define HSYNC_ACTIVE_HIGH (1 << 3)
3725#define PORT_DETECTED (1 << 2)
3726
461ed3ca
ZY
3727/* PCH SDVOB multiplex with HDMIB */
3728#define PCH_SDVOB HDMIB
3729
b9055052
ZW
3730#define HDMIC 0xe1150
3731#define HDMID 0xe1160
3732
3733#define PCH_LVDS 0xe1180
3734#define LVDS_DETECTED (1 << 1)
3735
3736#define BLC_PWM_CPU_CTL2 0x48250
3737#define PWM_ENABLE (1 << 31)
3738#define PWM_PIPE_A (0 << 29)
3739#define PWM_PIPE_B (1 << 29)
3740#define BLC_PWM_CPU_CTL 0x48254
3741
3742#define BLC_PWM_PCH_CTL1 0xc8250
3743#define PWM_PCH_ENABLE (1 << 31)
3744#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3745#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3746#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3747#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3748
3749#define BLC_PWM_PCH_CTL2 0xc8254
3750
3751#define PCH_PP_STATUS 0xc7200
3752#define PCH_PP_CONTROL 0xc7204
4a655f04 3753#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 3754#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
3755#define EDP_FORCE_VDD (1 << 3)
3756#define EDP_BLC_ENABLE (1 << 2)
3757#define PANEL_POWER_RESET (1 << 1)
3758#define PANEL_POWER_OFF (0 << 0)
3759#define PANEL_POWER_ON (1 << 0)
3760#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
3761#define PANEL_PORT_SELECT_MASK (3 << 30)
3762#define PANEL_PORT_SELECT_LVDS (0 << 30)
3763#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 3764#define EDP_PANEL (1 << 30)
f01eca2e
KP
3765#define PANEL_PORT_SELECT_DPC (2 << 30)
3766#define PANEL_PORT_SELECT_DPD (3 << 30)
3767#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3768#define PANEL_POWER_UP_DELAY_SHIFT 16
3769#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3770#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3771
b9055052 3772#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
3773#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3774#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3775#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3776#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3777
b9055052 3778#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
3779#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3780#define PP_REFERENCE_DIVIDER_SHIFT 8
3781#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3782#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 3783
5eb08b69
ZW
3784#define PCH_DP_B 0xe4100
3785#define PCH_DPB_AUX_CH_CTL 0xe4110
3786#define PCH_DPB_AUX_CH_DATA1 0xe4114
3787#define PCH_DPB_AUX_CH_DATA2 0xe4118
3788#define PCH_DPB_AUX_CH_DATA3 0xe411c
3789#define PCH_DPB_AUX_CH_DATA4 0xe4120
3790#define PCH_DPB_AUX_CH_DATA5 0xe4124
3791
3792#define PCH_DP_C 0xe4200
3793#define PCH_DPC_AUX_CH_CTL 0xe4210
3794#define PCH_DPC_AUX_CH_DATA1 0xe4214
3795#define PCH_DPC_AUX_CH_DATA2 0xe4218
3796#define PCH_DPC_AUX_CH_DATA3 0xe421c
3797#define PCH_DPC_AUX_CH_DATA4 0xe4220
3798#define PCH_DPC_AUX_CH_DATA5 0xe4224
3799
3800#define PCH_DP_D 0xe4300
3801#define PCH_DPD_AUX_CH_CTL 0xe4310
3802#define PCH_DPD_AUX_CH_DATA1 0xe4314
3803#define PCH_DPD_AUX_CH_DATA2 0xe4318
3804#define PCH_DPD_AUX_CH_DATA3 0xe431c
3805#define PCH_DPD_AUX_CH_DATA4 0xe4320
3806#define PCH_DPD_AUX_CH_DATA5 0xe4324
3807
8db9d77b
ZW
3808/* CPT */
3809#define PORT_TRANS_A_SEL_CPT 0
3810#define PORT_TRANS_B_SEL_CPT (1<<29)
3811#define PORT_TRANS_C_SEL_CPT (2<<29)
3812#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 3813#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
8db9d77b
ZW
3814
3815#define TRANS_DP_CTL_A 0xe0300
3816#define TRANS_DP_CTL_B 0xe1300
3817#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3818#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3819#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3820#define TRANS_DP_PORT_SEL_B (0<<29)
3821#define TRANS_DP_PORT_SEL_C (1<<29)
3822#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 3823#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
3824#define TRANS_DP_PORT_SEL_MASK (3<<29)
3825#define TRANS_DP_AUDIO_ONLY (1<<26)
3826#define TRANS_DP_ENH_FRAMING (1<<18)
3827#define TRANS_DP_8BPC (0<<9)
3828#define TRANS_DP_10BPC (1<<9)
3829#define TRANS_DP_6BPC (2<<9)
3830#define TRANS_DP_12BPC (3<<9)
220cad3c 3831#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
3832#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3833#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3834#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3835#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3836#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3837
3838/* SNB eDP training params */
3839/* SNB A-stepping */
3840#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3841#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3842#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3843#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3844/* SNB B-stepping */
3c5a62b5
YL
3845#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3846#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3847#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3848#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3849#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
3850#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3851
1a2eb460
KP
3852/* IVB */
3853#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
3854#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
3855#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
3856#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
3857#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
3858#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
3859#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
3860
3861/* legacy values */
3862#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
3863#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
3864#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
3865#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
3866#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
3867
3868#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
3869
cae5852d 3870#define FORCEWAKE 0xA18C
575155a9
JB
3871#define FORCEWAKE_VLV 0x1300b0
3872#define FORCEWAKE_ACK_VLV 0x1300b4
eb43f4af 3873#define FORCEWAKE_ACK 0x130090
8d715f00
KP
3874#define FORCEWAKE_MT 0xa188 /* multi-threaded */
3875#define FORCEWAKE_MT_ACK 0x130040
3876#define ECOBUS 0xa180
3877#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 3878
dd202c6d
BW
3879#define GTFIFODBG 0x120000
3880#define GT_FIFO_CPU_ERROR_MASK 7
3881#define GT_FIFO_OVFERR (1<<2)
3882#define GT_FIFO_IAWRERR (1<<1)
3883#define GT_FIFO_IARDERR (1<<0)
3884
91355834 3885#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 3886#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 3887
406478dc 3888#define GEN6_UCGCTL2 0x9404
fb046853 3889# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 3890# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 3891# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 3892
3b8d8d91 3893#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
3894#define GEN6_TURBO_DISABLE (1<<31)
3895#define GEN6_FREQUENCY(x) ((x)<<25)
3896#define GEN6_OFFSET(x) ((x)<<19)
3897#define GEN6_AGGRESSIVE_TURBO (0<<15)
3898#define GEN6_RC_VIDEO_FREQ 0xA00C
3899#define GEN6_RC_CONTROL 0xA090
3900#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3901#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3902#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3903#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3904#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3905#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3906#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3907#define GEN6_RP_DOWN_TIMEOUT 0xA010
3908#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 3909#define GEN6_RPSTAT1 0xA01C
ccab5c82
JB
3910#define GEN6_CAGF_SHIFT 8
3911#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8fd26859
CW
3912#define GEN6_RP_CONTROL 0xA024
3913#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
3914#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
3915#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
3916#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
3917#define GEN6_RP_MEDIA_HW_MODE (1<<9)
3918#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
3919#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3920#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
3921#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3922#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3923#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3924#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
3925#define GEN6_RP_UP_THRESHOLD 0xA02C
3926#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
3927#define GEN6_RP_CUR_UP_EI 0xA050
3928#define GEN6_CURICONT_MASK 0xffffff
3929#define GEN6_RP_CUR_UP 0xA054
3930#define GEN6_CURBSYTAVG_MASK 0xffffff
3931#define GEN6_RP_PREV_UP 0xA058
3932#define GEN6_RP_CUR_DOWN_EI 0xA05C
3933#define GEN6_CURIAVG_MASK 0xffffff
3934#define GEN6_RP_CUR_DOWN 0xA060
3935#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
3936#define GEN6_RP_UP_EI 0xA068
3937#define GEN6_RP_DOWN_EI 0xA06C
3938#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3939#define GEN6_RC_STATE 0xA094
3940#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3941#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3942#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3943#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3944#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3945#define GEN6_RC_SLEEP 0xA0B0
3946#define GEN6_RC1e_THRESHOLD 0xA0B4
3947#define GEN6_RC6_THRESHOLD 0xA0B8
3948#define GEN6_RC6p_THRESHOLD 0xA0BC
3949#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 3950#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
3951
3952#define GEN6_PMISR 0x44020
4912d041 3953#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
3954#define GEN6_PMIIR 0x44028
3955#define GEN6_PMIER 0x4402C
3956#define GEN6_PM_MBOX_EVENT (1<<25)
3957#define GEN6_PM_THERMAL_EVENT (1<<24)
3958#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3959#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3960#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3961#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3962#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
3963#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
3964 GEN6_PM_RP_DOWN_THRESHOLD | \
3965 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859
CW
3966
3967#define GEN6_PCODE_MAILBOX 0x138124
3968#define GEN6_PCODE_READY (1<<31)
a6044e23 3969#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
3970#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
3971#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8fd26859 3972#define GEN6_PCODE_DATA 0x138128
23b2f8bb 3973#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
8fd26859 3974
4d85529d
BW
3975#define GEN6_GT_CORE_STATUS 0x138060
3976#define GEN6_CORE_CPD_STATE_MASK (7<<4)
3977#define GEN6_RCn_MASK 7
3978#define GEN6_RC0 0
3979#define GEN6_RC3 2
3980#define GEN6_RC6 3
3981#define GEN6_RC7 4
3982
e0dac65e
WF
3983#define G4X_AUD_VID_DID 0x62020
3984#define INTEL_AUDIO_DEVCL 0x808629FB
3985#define INTEL_AUDIO_DEVBLC 0x80862801
3986#define INTEL_AUDIO_DEVCTG 0x80862802
3987
3988#define G4X_AUD_CNTL_ST 0x620B4
3989#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
3990#define G4X_ELDV_DEVCTG (1 << 14)
3991#define G4X_ELD_ADDR (0xf << 5)
3992#define G4X_ELD_ACK (1 << 4)
3993#define G4X_HDMIW_HDMIEDID 0x6210C
3994
1202b4c6
WF
3995#define IBX_HDMIW_HDMIEDID_A 0xE2050
3996#define IBX_AUD_CNTL_ST_A 0xE20B4
3997#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
3998#define IBX_ELD_ADDRESS (0x1f << 5)
3999#define IBX_ELD_ACK (1 << 4)
4000#define IBX_AUD_CNTL_ST2 0xE20C0
4001#define IBX_ELD_VALIDB (1 << 0)
4002#define IBX_CP_READYB (1 << 1)
4003
4004#define CPT_HDMIW_HDMIEDID_A 0xE5050
4005#define CPT_AUD_CNTL_ST_A 0xE50B4
4006#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4007
ae662d31
EA
4008/* These are the 4 32-bit write offset registers for each stream
4009 * output buffer. It determines the offset from the
4010 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4011 */
4012#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4013
b6daa025
WF
4014#define IBX_AUD_CONFIG_A 0xe2000
4015#define CPT_AUD_CONFIG_A 0xe5000
4016#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4017#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4018#define AUD_CONFIG_UPPER_N_SHIFT 20
4019#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4020#define AUD_CONFIG_LOWER_N_SHIFT 4
4021#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4022#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4023#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4024#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4025
9eb3a752
ED
4026/* HSW Power Wells */
4027#define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4028#define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4029#define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4030#define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4031#define HSW_PWR_WELL_ENABLE (1<<31)
4032#define HSW_PWR_WELL_STATE (1<<30)
4033#define HSW_PWR_WELL_CTL5 0x45410
4034#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4035#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
4036#define HSW_PWR_WELL_FORCE_ON (1<<19)
4037#define HSW_PWR_WELL_CTL6 0x45414
4038
e7e104c3
ED
4039/* Per-pipe DDI Function Control */
4040#define PIPE_DDI_FUNC_CTL_A 0x60400
4041#define PIPE_DDI_FUNC_CTL_B 0x61400
4042#define PIPE_DDI_FUNC_CTL_C 0x62400
4043#define PIPE_DDI_FUNC_CTL_EDP 0x6F400
4044#define DDI_FUNC_CTL(pipe) _PIPE(pipe, \
4045 PIPE_DDI_FUNC_CTL_A, \
4046 PIPE_DDI_FUNC_CTL_B)
4047#define PIPE_DDI_FUNC_ENABLE (1<<31)
4048/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
4049#define PIPE_DDI_PORT_MASK (0xf<<28)
4050#define PIPE_DDI_SELECT_PORT(x) ((x)<<28)
4051#define PIPE_DDI_MODE_SELECT_HDMI (0<<24)
4052#define PIPE_DDI_MODE_SELECT_DVI (1<<24)
4053#define PIPE_DDI_MODE_SELECT_DP_SST (2<<24)
4054#define PIPE_DDI_MODE_SELECT_DP_MST (3<<24)
4055#define PIPE_DDI_MODE_SELECT_FDI (4<<24)
4056#define PIPE_DDI_BPC_8 (0<<20)
4057#define PIPE_DDI_BPC_10 (1<<20)
4058#define PIPE_DDI_BPC_6 (2<<20)
4059#define PIPE_DDI_BPC_12 (3<<20)
4060#define PIPE_DDI_BFI_ENABLE (1<<4)
4061#define PIPE_DDI_PORT_WIDTH_X1 (0<<1)
4062#define PIPE_DDI_PORT_WIDTH_X2 (1<<1)
4063#define PIPE_DDI_PORT_WIDTH_X4 (3<<1)
4064
0e87f667
ED
4065/* DisplayPort Transport Control */
4066#define DP_TP_CTL_A 0x64040
4067#define DP_TP_CTL_B 0x64140
4068#define DP_TP_CTL(port) _PORT(port, \
4069 DP_TP_CTL_A, \
4070 DP_TP_CTL_B)
4071#define DP_TP_CTL_ENABLE (1<<31)
4072#define DP_TP_CTL_MODE_SST (0<<27)
4073#define DP_TP_CTL_MODE_MST (1<<27)
4074#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
4075#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
4076#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4077#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4078#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
4079#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
4080
e411b2c1
ED
4081/* DisplayPort Transport Status */
4082#define DP_TP_STATUS_A 0x64044
4083#define DP_TP_STATUS_B 0x64144
4084#define DP_TP_STATUS(port) _PORT(port, \
4085 DP_TP_STATUS_A, \
4086 DP_TP_STATUS_B)
4087#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4088
03f896a1
ED
4089/* DDI Buffer Control */
4090#define DDI_BUF_CTL_A 0x64000
4091#define DDI_BUF_CTL_B 0x64100
4092#define DDI_BUF_CTL(port) _PORT(port, \
4093 DDI_BUF_CTL_A, \
4094 DDI_BUF_CTL_B)
4095#define DDI_BUF_CTL_ENABLE (1<<31)
4096#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
4097#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
4098#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
4099#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
4100#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
4101#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
4102#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4103#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
4104#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4105#define DDI_BUF_EMP_MASK (0xf<<24)
4106#define DDI_BUF_IS_IDLE (1<<7)
4107#define DDI_PORT_WIDTH_X1 (0<<1)
4108#define DDI_PORT_WIDTH_X2 (1<<1)
4109#define DDI_PORT_WIDTH_X4 (3<<1)
4110#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4111
bb879a44
ED
4112/* DDI Buffer Translations */
4113#define DDI_BUF_TRANS_A 0x64E00
4114#define DDI_BUF_TRANS_B 0x64E60
4115#define DDI_BUF_TRANS(port) _PORT(port, \
4116 DDI_BUF_TRANS_A, \
4117 DDI_BUF_TRANS_B)
4118
7501a4d8
ED
4119/* Sideband Interface (SBI) is programmed indirectly, via
4120 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4121 * which contains the payload */
4122#define SBI_ADDR 0xC6000
4123#define SBI_DATA 0xC6004
4124#define SBI_CTL_STAT 0xC6008
4125#define SBI_CTL_OP_CRRD (0x6<<8)
4126#define SBI_CTL_OP_CRWR (0x7<<8)
4127#define SBI_RESPONSE_FAIL (0x1<<1)
4128#define SBI_RESPONSE_SUCCESS (0x0<<1)
4129#define SBI_BUSY (0x1<<0)
4130#define SBI_READY (0x0<<0)
585fb111 4131#endif /* _I915_REG_H_ */
This page took 0.445272 seconds and 5 git commands to generate.