2 * Copyright 2014 Chen-Yu Tsai
4 * Chen-Yu Tsai <wens@csie.org>
6 * This file is dual-licensed: you can use it either under the terms
7 * of the GPL or the X11 license, at your option. Note that this dual
8 * licensing only applies to this file, and not this project as a
11 * a) This file is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of the
14 * License, or (at your option) any later version.
16 * This file is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
23 * b) Permission is hereby granted, free of charge, to any person
24 * obtaining a copy of this software and associated documentation
25 * files (the "Software"), to deal in the Software without
26 * restriction, including without limitation the rights to use,
27 * copy, modify, merge, publish, distribute, sublicense, and/or
28 * sell copies of the Software, and to permit persons to whom the
29 * Software is furnished to do so, subject to the following
32 * The above copyright notice and this permission notice shall be
33 * included in all copies or substantial portions of the Software.
35 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42 * OTHER DEALINGS IN THE SOFTWARE.
45 #include "skeleton.dtsi"
47 #include <dt-bindings/interrupt-controller/arm-gic.h>
49 #include <dt-bindings/clock/sun8i-a23-a33-ccu.h>
50 #include <dt-bindings/pinctrl/sun4i-a10.h>
51 #include <dt-bindings/reset/sun8i-a23-a33-ccu.h>
54 interrupt-parent = <&gic>;
61 simplefb_lcd: framebuffer@0 {
62 compatible = "allwinner,simple-framebuffer",
64 allwinner,pipeline = "de_be0-lcd0";
65 clocks = <&ccu CLK_BUS_LCD>, <&ccu CLK_BUS_DE_BE>,
66 <&ccu CLK_LCD_CH0>, <&ccu CLK_DE_BE>,
67 <&ccu CLK_DRAM_DE_BE>, <&ccu CLK_DRC>;
73 compatible = "arm,armv7-timer";
74 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
75 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
76 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
77 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
78 clock-frequency = <24000000>;
79 arm,cpu-registers-not-fw-configured;
83 enable-method = "allwinner,sun8i-a23";
88 compatible = "arm,cortex-a7";
94 compatible = "arm,cortex-a7";
101 #address-cells = <1>;
107 compatible = "fixed-clock";
108 clock-frequency = <24000000>;
109 clock-output-names = "osc24M";
114 compatible = "fixed-clock";
115 clock-frequency = <32768>;
116 clock-output-names = "osc32k";
121 compatible = "simple-bus";
122 #address-cells = <1>;
126 dma: dma-controller@01c02000 {
127 compatible = "allwinner,sun8i-a23-dma";
128 reg = <0x01c02000 0x1000>;
129 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
130 clocks = <&ccu CLK_BUS_DMA>;
131 resets = <&ccu RST_BUS_DMA>;
136 compatible = "allwinner,sun7i-a20-mmc";
137 reg = <0x01c0f000 0x1000>;
138 clocks = <&ccu CLK_BUS_MMC0>,
140 <&ccu CLK_MMC0_OUTPUT>,
141 <&ccu CLK_MMC0_SAMPLE>;
146 resets = <&ccu RST_BUS_MMC0>;
148 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
150 #address-cells = <1>;
155 compatible = "allwinner,sun7i-a20-mmc";
156 reg = <0x01c10000 0x1000>;
157 clocks = <&ccu CLK_BUS_MMC1>,
159 <&ccu CLK_MMC1_OUTPUT>,
160 <&ccu CLK_MMC1_SAMPLE>;
165 resets = <&ccu RST_BUS_MMC1>;
167 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
169 #address-cells = <1>;
174 compatible = "allwinner,sun7i-a20-mmc";
175 reg = <0x01c11000 0x1000>;
176 clocks = <&ccu CLK_BUS_MMC2>,
178 <&ccu CLK_MMC2_OUTPUT>,
179 <&ccu CLK_MMC2_SAMPLE>;
184 resets = <&ccu RST_BUS_MMC2>;
186 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
188 #address-cells = <1>;
193 compatible = "allwinner,sun4i-a10-nand";
194 reg = <0x01c03000 0x1000>;
195 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
196 clocks = <&ccu CLK_BUS_NAND>, <&ccu CLK_NAND>;
197 clock-names = "ahb", "mod";
198 resets = <&ccu RST_BUS_NAND>;
201 #address-cells = <1>;
205 usb_otg: usb@01c19000 {
206 /* compatible gets set in SoC specific dtsi file */
207 reg = <0x01c19000 0x0400>;
208 clocks = <&ccu CLK_BUS_OTG>;
209 resets = <&ccu RST_BUS_OTG>;
210 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
211 interrupt-names = "mc";
214 extcon = <&usbphy 0>;
218 usbphy: phy@01c19400 {
220 * compatible and address regions get set in
221 * SoC specific dtsi file
223 clocks = <&ccu CLK_USB_PHY0>,
225 clock-names = "usb0_phy",
227 resets = <&ccu RST_USB_PHY0>,
229 reset-names = "usb0_reset",
235 ehci0: usb@01c1a000 {
236 compatible = "allwinner,sun8i-a23-ehci", "generic-ehci";
237 reg = <0x01c1a000 0x100>;
238 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
239 clocks = <&ccu CLK_BUS_EHCI>;
240 resets = <&ccu RST_BUS_EHCI>;
246 ohci0: usb@01c1a400 {
247 compatible = "allwinner,sun8i-a23-ohci", "generic-ohci";
248 reg = <0x01c1a400 0x100>;
249 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
250 clocks = <&ccu CLK_BUS_OHCI>, <&ccu CLK_USB_OHCI>;
251 resets = <&ccu RST_BUS_OHCI>;
257 ccu: clock@01c20000 {
258 reg = <0x01c20000 0x400>;
259 clocks = <&osc24M>, <&osc32k>;
260 clock-names = "hosc", "losc";
265 pio: pinctrl@01c20800 {
266 /* compatible gets set in SoC specific dtsi file */
267 reg = <0x01c20800 0x400>;
268 /* interrupts get set in SoC specific dtsi file */
269 clocks = <&ccu CLK_BUS_PIO>;
271 interrupt-controller;
272 #interrupt-cells = <3>;
275 uart0_pins_a: uart0@0 {
276 allwinner,pins = "PF2", "PF4";
277 allwinner,function = "uart0";
278 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
279 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
282 mmc0_pins_a: mmc0@0 {
283 allwinner,pins = "PF0", "PF1", "PF2",
285 allwinner,function = "mmc0";
286 allwinner,drive = <SUN4I_PINCTRL_30_MA>;
287 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
290 mmc1_pins_a: mmc1@0 {
291 allwinner,pins = "PG0", "PG1", "PG2",
293 allwinner,function = "mmc1";
294 allwinner,drive = <SUN4I_PINCTRL_30_MA>;
295 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
298 mmc2_8bit_pins: mmc2_8bit {
299 allwinner,pins = "PC5", "PC6", "PC8",
300 "PC9", "PC10", "PC11",
301 "PC12", "PC13", "PC14",
303 allwinner,function = "mmc2";
304 allwinner,drive = <SUN4I_PINCTRL_30_MA>;
305 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
309 allwinner,pins = "PH0";
310 allwinner,function = "pwm0";
311 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
312 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
315 i2c0_pins_a: i2c0@0 {
316 allwinner,pins = "PH2", "PH3";
317 allwinner,function = "i2c0";
318 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
319 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
322 i2c1_pins_a: i2c1@0 {
323 allwinner,pins = "PH4", "PH5";
324 allwinner,function = "i2c1";
325 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
326 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
329 i2c2_pins_a: i2c2@0 {
330 allwinner,pins = "PE12", "PE13";
331 allwinner,function = "i2c2";
332 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
333 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
336 lcd_rgb666_pins: lcd-rgb666@0 {
337 allwinner,pins = "PD2", "PD3", "PD4", "PD5", "PD6", "PD7",
338 "PD10", "PD11", "PD12", "PD13", "PD14", "PD15",
339 "PD18", "PD19", "PD20", "PD21", "PD22", "PD23",
340 "PD24", "PD25", "PD26", "PD27";
341 allwinner,function = "lcd0";
342 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
343 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
348 compatible = "allwinner,sun4i-a10-timer";
349 reg = <0x01c20c00 0xa0>;
350 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
351 <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
355 wdt0: watchdog@01c20ca0 {
356 compatible = "allwinner,sun6i-a31-wdt";
357 reg = <0x01c20ca0 0x20>;
358 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
362 compatible = "allwinner,sun7i-a20-pwm";
363 reg = <0x01c21400 0xc>;
369 lradc: lradc@01c22800 {
370 compatible = "allwinner,sun4i-a10-lradc-keys";
371 reg = <0x01c22800 0x100>;
372 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
376 uart0: serial@01c28000 {
377 compatible = "snps,dw-apb-uart";
378 reg = <0x01c28000 0x400>;
379 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
382 clocks = <&ccu CLK_BUS_UART0>;
383 resets = <&ccu RST_BUS_UART0>;
384 dmas = <&dma 6>, <&dma 6>;
385 dma-names = "rx", "tx";
389 uart1: serial@01c28400 {
390 compatible = "snps,dw-apb-uart";
391 reg = <0x01c28400 0x400>;
392 interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
395 clocks = <&ccu CLK_BUS_UART1>;
396 resets = <&ccu RST_BUS_UART1>;
397 dmas = <&dma 7>, <&dma 7>;
398 dma-names = "rx", "tx";
402 uart2: serial@01c28800 {
403 compatible = "snps,dw-apb-uart";
404 reg = <0x01c28800 0x400>;
405 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
408 clocks = <&ccu CLK_BUS_UART2>;
409 resets = <&ccu RST_BUS_UART2>;
410 dmas = <&dma 8>, <&dma 8>;
411 dma-names = "rx", "tx";
415 uart3: serial@01c28c00 {
416 compatible = "snps,dw-apb-uart";
417 reg = <0x01c28c00 0x400>;
418 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
421 clocks = <&ccu CLK_BUS_UART3>;
422 resets = <&ccu RST_BUS_UART3>;
423 dmas = <&dma 9>, <&dma 9>;
424 dma-names = "rx", "tx";
428 uart4: serial@01c29000 {
429 compatible = "snps,dw-apb-uart";
430 reg = <0x01c29000 0x400>;
431 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
434 clocks = <&ccu CLK_BUS_UART4>;
435 resets = <&ccu RST_BUS_UART4>;
436 dmas = <&dma 10>, <&dma 10>;
437 dma-names = "rx", "tx";
442 compatible = "allwinner,sun6i-a31-i2c";
443 reg = <0x01c2ac00 0x400>;
444 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
445 clocks = <&ccu CLK_BUS_I2C0>;
446 resets = <&ccu RST_BUS_I2C0>;
448 #address-cells = <1>;
453 compatible = "allwinner,sun6i-a31-i2c";
454 reg = <0x01c2b000 0x400>;
455 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
456 clocks = <&ccu CLK_BUS_I2C1>;
457 resets = <&ccu RST_BUS_I2C1>;
459 #address-cells = <1>;
464 compatible = "allwinner,sun6i-a31-i2c";
465 reg = <0x01c2b400 0x400>;
466 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
467 clocks = <&ccu CLK_BUS_I2C2>;
468 resets = <&ccu RST_BUS_I2C2>;
470 #address-cells = <1>;
474 gic: interrupt-controller@01c81000 {
475 compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
476 reg = <0x01c81000 0x1000>,
480 interrupt-controller;
481 #interrupt-cells = <3>;
482 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
486 compatible = "allwinner,sun6i-a31-rtc";
487 reg = <0x01f00000 0x54>;
488 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
489 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
492 nmi_intc: interrupt-controller@01f00c0c {
493 compatible = "allwinner,sun6i-a31-sc-nmi";
494 interrupt-controller;
495 #interrupt-cells = <2>;
496 reg = <0x01f00c0c 0x38>;
497 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
501 compatible = "allwinner,sun8i-a23-prcm";
502 reg = <0x01f01400 0x200>;
505 compatible = "fixed-factor-clock";
510 clock-output-names = "ar100";
514 compatible = "fixed-factor-clock";
519 clock-output-names = "ahb0";
523 compatible = "allwinner,sun8i-a23-apb0-clk";
526 clock-output-names = "apb0";
529 apb0_gates: apb0_gates_clk {
530 compatible = "allwinner,sun8i-a23-apb0-gates-clk";
533 clock-output-names = "apb0_pio", "apb0_timer",
534 "apb0_rsb", "apb0_uart",
539 compatible = "allwinner,sun6i-a31-clock-reset";
545 compatible = "allwinner,sun8i-a23-cpuconfig";
546 reg = <0x01f01c00 0x300>;
549 r_uart: serial@01f02800 {
550 compatible = "snps,dw-apb-uart";
551 reg = <0x01f02800 0x400>;
552 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
555 clocks = <&apb0_gates 4>;
556 resets = <&apb0_rst 4>;
560 r_pio: pinctrl@01f02c00 {
561 compatible = "allwinner,sun8i-a23-r-pinctrl";
562 reg = <0x01f02c00 0x400>;
563 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
564 clocks = <&apb0_gates 0>;
565 resets = <&apb0_rst 0>;
567 interrupt-controller;
568 #interrupt-cells = <3>;
569 #address-cells = <1>;
574 allwinner,pins = "PL0", "PL1";
575 allwinner,function = "s_rsb";
576 allwinner,drive = <SUN4I_PINCTRL_20_MA>;
577 allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
580 r_uart_pins_a: r_uart@0 {
581 allwinner,pins = "PL2", "PL3";
582 allwinner,function = "s_uart";
583 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
584 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
588 r_rsb: rsb@01f03400 {
589 compatible = "allwinner,sun8i-a23-rsb";
590 reg = <0x01f03400 0x400>;
591 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
592 clocks = <&apb0_gates 3>;
593 clock-frequency = <3000000>;
594 resets = <&apb0_rst 3>;
595 pinctrl-names = "default";
596 pinctrl-0 = <&r_rsb_pins>;
598 #address-cells = <1>;