drm/i915: support page flipping on ValleyView
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
2b139522
ED
30#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
31
6b26c86d
DV
32#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
33#define _MASKED_BIT_DISABLE(a) ((a) << 16)
34
585fb111
JB
35/*
36 * The Bridge device's PCI config space has information about the
37 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
38 * This is all handled in the intel-gtt.ko module. i915.ko only
39 * cares about the vga bit for the vga rbiter.
585fb111
JB
40 */
41#define INTEL_GMCH_CTRL 0x52
28d52043 42#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 43
585fb111
JB
44/* PCI config space */
45
46#define HPLLCC 0xc0 /* 855 only */
652c393a 47#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
48#define GC_CLOCK_133_200 (0 << 0)
49#define GC_CLOCK_100_200 (1 << 0)
50#define GC_CLOCK_100_133 (2 << 0)
51#define GC_CLOCK_166_250 (3 << 0)
f97108d1 52#define GCFGC2 0xda
585fb111
JB
53#define GCFGC 0xf0 /* 915+ only */
54#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
55#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
56#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
57#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
58#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 77#define LBB 0xf4
eeccdcac
KG
78
79/* Graphics reset regs */
0573ed4a
KG
80#define I965_GDRST 0xc0 /* PCI config register */
81#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
82#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
5ccce180 85#define GRDOM_RESET_ENABLE (1<<0)
585fb111 86
07b7ddd9
JB
87#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
5eb719cd
DV
95#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
cff458c2
EA
102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
1d2a314c
DV
108/* PPGTT stuff */
109#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
110
111#define GEN6_PDE_VALID (1 << 0)
112#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
113/* gen6+ has bit 11-4 for physical addr bit 39-32 */
114#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
115
116#define GEN6_PTE_VALID (1 << 0)
117#define GEN6_PTE_UNCACHED (1 << 1)
118#define GEN6_PTE_CACHE_LLC (2 << 1)
119#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
120#define GEN6_PTE_CACHE_BITS (3 << 1)
121#define GEN6_PTE_GFDT (1 << 3)
122#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
123
5eb719cd
DV
124#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
125#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
126#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
127#define PP_DIR_DCLV_2G 0xffffffff
128
129#define GAM_ECOCHK 0x4090
130#define ECOCHK_SNB_BIT (1<<10)
131#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
132#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
133
48ecfa10
DV
134#define GAC_ECO_BITS 0x14090
135#define ECOBITS_PPGTT_CACHE64B (3<<8)
136#define ECOBITS_PPGTT_CACHE4B (0<<8)
137
be901a5a
DV
138#define GAB_CTL 0x24000
139#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
140
585fb111
JB
141/* VGA stuff */
142
143#define VGA_ST01_MDA 0x3ba
144#define VGA_ST01_CGA 0x3da
145
146#define VGA_MSR_WRITE 0x3c2
147#define VGA_MSR_READ 0x3cc
148#define VGA_MSR_MEM_EN (1<<1)
149#define VGA_MSR_CGA_MODE (1<<0)
150
151#define VGA_SR_INDEX 0x3c4
152#define VGA_SR_DATA 0x3c5
153
154#define VGA_AR_INDEX 0x3c0
155#define VGA_AR_VID_EN (1<<5)
156#define VGA_AR_DATA_WRITE 0x3c0
157#define VGA_AR_DATA_READ 0x3c1
158
159#define VGA_GR_INDEX 0x3ce
160#define VGA_GR_DATA 0x3cf
161/* GR05 */
162#define VGA_GR_MEM_READ_MODE_SHIFT 3
163#define VGA_GR_MEM_READ_MODE_PLANE 1
164/* GR06 */
165#define VGA_GR_MEM_MODE_MASK 0xc
166#define VGA_GR_MEM_MODE_SHIFT 2
167#define VGA_GR_MEM_A0000_AFFFF 0
168#define VGA_GR_MEM_A0000_BFFFF 1
169#define VGA_GR_MEM_B0000_B7FFF 2
170#define VGA_GR_MEM_B0000_BFFFF 3
171
172#define VGA_DACMASK 0x3c6
173#define VGA_DACRX 0x3c7
174#define VGA_DACWX 0x3c8
175#define VGA_DACDATA 0x3c9
176
177#define VGA_CR_INDEX_MDA 0x3b4
178#define VGA_CR_DATA_MDA 0x3b5
179#define VGA_CR_INDEX_CGA 0x3d4
180#define VGA_CR_DATA_CGA 0x3d5
181
182/*
183 * Memory interface instructions used by the kernel
184 */
185#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
186
187#define MI_NOOP MI_INSTR(0, 0)
188#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
189#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 190#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
191#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
192#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
193#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
194#define MI_FLUSH MI_INSTR(0x04, 0)
195#define MI_READ_FLUSH (1 << 0)
196#define MI_EXE_FLUSH (1 << 1)
197#define MI_NO_WRITE_FLUSH (1 << 2)
198#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
199#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 200#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 201#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
202#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
203#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 204#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 205#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
206#define MI_OVERLAY_CONTINUE (0x0<<21)
207#define MI_OVERLAY_ON (0x1<<21)
208#define MI_OVERLAY_OFF (0x2<<21)
585fb111 209#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 210#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 211#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 212#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
e37ec39b
BW
213#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
214#define MI_ARB_ENABLE (1<<0)
215#define MI_ARB_DISABLE (0<<0)
aa40d6bb
ZN
216#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
217#define MI_MM_SPACE_GTT (1<<8)
218#define MI_MM_SPACE_PHYSICAL (0<<8)
219#define MI_SAVE_EXT_STATE_EN (1<<3)
220#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 221#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 222#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
223#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
224#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
225#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
226#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
227/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
228 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
229 * simply ignores the register load under certain conditions.
230 * - One can actually load arbitrary many arbitrary registers: Simply issue x
231 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
232 */
233#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07
CW
234#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
235#define MI_INVALIDATE_TLB (1<<18)
236#define MI_INVALIDATE_BSD (1<<7)
585fb111
JB
237#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
238#define MI_BATCH_NON_SECURE (1)
239#define MI_BATCH_NON_SECURE_I965 (1<<8)
240#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 241#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1ec14ad3
CW
242#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
243#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
244#define MI_SEMAPHORE_UPDATE (1<<21)
245#define MI_SEMAPHORE_COMPARE (1<<20)
246#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
247#define MI_SEMAPHORE_SYNC_RV (2<<16)
248#define MI_SEMAPHORE_SYNC_RB (0<<16)
249#define MI_SEMAPHORE_SYNC_VR (0<<16)
250#define MI_SEMAPHORE_SYNC_VB (2<<16)
251#define MI_SEMAPHORE_SYNC_BR (2<<16)
252#define MI_SEMAPHORE_SYNC_BV (0<<16)
253#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
254/*
255 * 3D instructions used by the kernel
256 */
257#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
258
259#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
260#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
261#define SC_UPDATE_SCISSOR (0x1<<1)
262#define SC_ENABLE_MASK (0x1<<0)
263#define SC_ENABLE (0x1<<0)
264#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
265#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
266#define SCI_YMIN_MASK (0xffff<<16)
267#define SCI_XMIN_MASK (0xffff<<0)
268#define SCI_YMAX_MASK (0xffff<<16)
269#define SCI_XMAX_MASK (0xffff<<0)
270#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
271#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
272#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
273#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
274#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
275#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
276#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
277#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
278#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
279#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
280#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
281#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
282#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
283#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
284#define BLT_DEPTH_8 (0<<24)
285#define BLT_DEPTH_16_565 (1<<24)
286#define BLT_DEPTH_16_1555 (2<<24)
287#define BLT_DEPTH_32 (3<<24)
288#define BLT_ROP_GXCOPY (0xcc<<16)
289#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
290#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
291#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
292#define ASYNC_FLIP (1<<22)
293#define DISPLAY_PLANE_A (0<<20)
294#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 295#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
8d315287 296#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 297#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37
KG
298#define PIPE_CONTROL_QW_WRITE (1<<14)
299#define PIPE_CONTROL_DEPTH_STALL (1<<13)
300#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 301#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
302#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
303#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
304#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
305#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
306#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
307#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
308#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 309#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 310#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 311#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 312
dc96e9b8
CW
313
314/*
315 * Reset registers
316 */
317#define DEBUG_RESET_I830 0x6070
318#define DEBUG_RESET_FULL (1<<7)
319#define DEBUG_RESET_RENDER (1<<8)
320#define DEBUG_RESET_DISPLAY (1<<9)
321
57f350b6
JB
322/*
323 * DPIO - a special bus for various display related registers to hide behind:
324 * 0x800c: m1, m2, n, p1, p2, k dividers
325 * 0x8014: REF and SFR select
326 * 0x8014: N divider, VCO select
327 * 0x801c/3c: core clock bits
328 * 0x8048/68: low pass filter coefficients
329 * 0x8100: fast clock controls
330 */
331#define DPIO_PKT 0x2100
332#define DPIO_RID (0<<24)
333#define DPIO_OP_WRITE (1<<16)
334#define DPIO_OP_READ (0<<16)
335#define DPIO_PORTID (0x12<<8)
336#define DPIO_BYTE (0xf<<4)
337#define DPIO_BUSY (1<<0) /* status only */
338#define DPIO_DATA 0x2104
339#define DPIO_REG 0x2108
340#define DPIO_CTL 0x2110
341#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
342#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
343#define DPIO_SFR_BYPASS (1<<1)
344#define DPIO_RESET (1<<0)
345
346#define _DPIO_DIV_A 0x800c
347#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
348#define DPIO_K_SHIFT (24) /* 4 bits */
349#define DPIO_P1_SHIFT (21) /* 3 bits */
350#define DPIO_P2_SHIFT (16) /* 5 bits */
351#define DPIO_N_SHIFT (12) /* 4 bits */
352#define DPIO_ENABLE_CALIBRATION (1<<11)
353#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
354#define DPIO_M2DIV_MASK 0xff
355#define _DPIO_DIV_B 0x802c
356#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
357
358#define _DPIO_REFSFR_A 0x8014
359#define DPIO_REFSEL_OVERRIDE 27
360#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
361#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
362#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
363#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
364#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
365#define _DPIO_REFSFR_B 0x8034
366#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
367
368#define _DPIO_CORE_CLK_A 0x801c
369#define _DPIO_CORE_CLK_B 0x803c
370#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
371
372#define _DPIO_LFP_COEFF_A 0x8048
373#define _DPIO_LFP_COEFF_B 0x8068
374#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
375
376#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 377
585fb111 378/*
de151cf6 379 * Fence registers
585fb111 380 */
de151cf6 381#define FENCE_REG_830_0 0x2000
dc529a4f 382#define FENCE_REG_945_8 0x3000
de151cf6
JB
383#define I830_FENCE_START_MASK 0x07f80000
384#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 385#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
386#define I830_FENCE_PITCH_SHIFT 4
387#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 388#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 389#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 390#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
391
392#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 393#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 394
de151cf6
JB
395#define FENCE_REG_965_0 0x03000
396#define I965_FENCE_PITCH_SHIFT 2
397#define I965_FENCE_TILING_Y_SHIFT 1
398#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 399#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 400
4e901fdc
EA
401#define FENCE_REG_SANDYBRIDGE_0 0x100000
402#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
403
f691e2f4
DV
404/* control register for cpu gtt access */
405#define TILECTL 0x101000
406#define TILECTL_SWZCTL (1 << 0)
407#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
408#define TILECTL_BACKSNOOP_DIS (1 << 3)
409
de151cf6
JB
410/*
411 * Instruction and interrupt control regs
412 */
63eeaf38 413#define PGTBL_ER 0x02024
333e9fe9
DV
414#define RENDER_RING_BASE 0x02000
415#define BSD_RING_BASE 0x04000
416#define GEN6_BSD_RING_BASE 0x12000
549f7365 417#define BLT_RING_BASE 0x22000
3d281d8c
DV
418#define RING_TAIL(base) ((base)+0x30)
419#define RING_HEAD(base) ((base)+0x34)
420#define RING_START(base) ((base)+0x38)
421#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
422#define RING_SYNC_0(base) ((base)+0x40)
423#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
424#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
425#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
426#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
427#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
428#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
429#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 430#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
431#define RING_HWS_PGA(base) ((base)+0x80)
432#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
433#define ARB_MODE 0x04030
434#define ARB_MODE_SWIZZLE_SNB (1<<4)
435#define ARB_MODE_SWIZZLE_IVB (1<<5)
4593010b 436#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
437#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
438#define DONE_REG 0x40b0
4593010b
EA
439#define BSD_HWS_PGA_GEN7 (0x04180)
440#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 441#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 442#define RING_NOPID(base) ((base)+0x94)
0f46832f 443#define RING_IMR(base) ((base)+0xa8)
585fb111
JB
444#define TAIL_ADDR 0x001FFFF8
445#define HEAD_WRAP_COUNT 0xFFE00000
446#define HEAD_WRAP_ONE 0x00200000
447#define HEAD_ADDR 0x001FFFFC
448#define RING_NR_PAGES 0x001FF000
449#define RING_REPORT_MASK 0x00000006
450#define RING_REPORT_64K 0x00000002
451#define RING_REPORT_128K 0x00000004
452#define RING_NO_REPORT 0x00000000
453#define RING_VALID_MASK 0x00000001
454#define RING_VALID 0x00000001
455#define RING_INVALID 0x00000000
4b60e5cb
CW
456#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
457#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 458#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
459#if 0
460#define PRB0_TAIL 0x02030
461#define PRB0_HEAD 0x02034
462#define PRB0_START 0x02038
463#define PRB0_CTL 0x0203c
585fb111
JB
464#define PRB1_TAIL 0x02040 /* 915+ only */
465#define PRB1_HEAD 0x02044 /* 915+ only */
466#define PRB1_START 0x02048 /* 915+ only */
467#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 468#endif
63eeaf38
JB
469#define IPEIR_I965 0x02064
470#define IPEHR_I965 0x02068
471#define INSTDONE_I965 0x0206c
d27b1e0e
DV
472#define RING_IPEIR(base) ((base)+0x64)
473#define RING_IPEHR(base) ((base)+0x68)
474#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
475#define RING_INSTPS(base) ((base)+0x70)
476#define RING_DMA_FADD(base) ((base)+0x78)
477#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
478#define INSTPS 0x02070 /* 965+ only */
479#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
480#define ACTHD_I965 0x02074
481#define HWS_PGA 0x02080
482#define HWS_ADDRESS_MASK 0xfffff000
483#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
484#define PWRCTXA 0x2088 /* 965GM+ only */
485#define PWRCTX_EN (1<<0)
585fb111 486#define IPEIR 0x02088
63eeaf38
JB
487#define IPEHR 0x0208c
488#define INSTDONE 0x02090
585fb111
JB
489#define NOPID 0x02094
490#define HWSTAM 0x02098
9d2f41fa 491#define DMA_FADD_I8XX 0x020d0
71cf39b1 492
f406839f
CW
493#define ERROR_GEN6 0x040a0
494
de6e2eaf
EA
495/* GM45+ chicken bits -- debug workaround bits that may be required
496 * for various sorts of correct behavior. The top 16 bits of each are
497 * the enables for writing to the corresponding low bit.
498 */
499#define _3D_CHICKEN 0x02084
500#define _3D_CHICKEN2 0x0208c
501/* Disables pipelining of read flushes past the SF-WIZ interface.
502 * Required on all Ironlake steppings according to the B-Spec, but the
503 * particular danger of not doing so is not specified.
504 */
505# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
506#define _3D_CHICKEN3 0x02090
bf97b276 507#define _3D_CHICKEN_SF_DISABLE_FASTCLIP_CULL (1 << 5)
de6e2eaf 508
71cf39b1
EA
509#define MI_MODE 0x0209c
510# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 511# define MI_FLUSH_ENABLE (1 << 12)
71cf39b1 512
1ec14ad3 513#define GFX_MODE 0x02520
b095cd0a 514#define GFX_MODE_GEN7 0x0229c
5eb719cd 515#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
516#define GFX_RUN_LIST_ENABLE (1<<15)
517#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
518#define GFX_SURFACE_FAULT_ENABLE (1<<12)
519#define GFX_REPLAY_MODE (1<<11)
520#define GFX_PSMI_GRANULARITY (1<<10)
521#define GFX_PPGTT_ENABLE (1<<9)
522
585fb111
JB
523#define SCPD0 0x0209c /* 915+ only */
524#define IER 0x020a0
525#define IIR 0x020a4
526#define IMR 0x020a8
527#define ISR 0x020ac
7e231dbe
JB
528#define VLV_IIR_RW 0x182084
529#define VLV_IER 0x1820a0
530#define VLV_IIR 0x1820a4
531#define VLV_IMR 0x1820a8
532#define VLV_ISR 0x1820ac
585fb111
JB
533#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
534#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
535#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 536#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
537#define I915_HWB_OOM_INTERRUPT (1<<13)
538#define I915_SYNC_STATUS_INTERRUPT (1<<12)
539#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
540#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
541#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
542#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
543#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
544#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
545#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
546#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
547#define I915_DEBUG_INTERRUPT (1<<2)
548#define I915_USER_INTERRUPT (1<<1)
549#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 550#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
551#define EIR 0x020b0
552#define EMR 0x020b4
553#define ESR 0x020b8
63eeaf38
JB
554#define GM45_ERROR_PAGE_TABLE (1<<5)
555#define GM45_ERROR_MEM_PRIV (1<<4)
556#define I915_ERROR_PAGE_TABLE (1<<4)
557#define GM45_ERROR_CP_PRIV (1<<3)
558#define I915_ERROR_MEMORY_REFRESH (1<<1)
559#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 560#define INSTPM 0x020c0
ee980b80 561#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
562#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
563 will not assert AGPBUSY# and will only
564 be delivered when out of C3. */
84f9f938 565#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
566#define ACTHD 0x020c8
567#define FW_BLC 0x020d8
8692d00e 568#define FW_BLC2 0x020dc
585fb111 569#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
570#define FW_BLC_SELF_EN_MASK (1<<31)
571#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
572#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
573#define MM_BURST_LENGTH 0x00700000
574#define MM_FIFO_WATERMARK 0x0001F000
575#define LM_BURST_LENGTH 0x00000700
576#define LM_FIFO_WATERMARK 0x0000001F
585fb111 577#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
578
579/* Make render/texture TLB fetches lower priorty than associated data
580 * fetches. This is not turned on by default
581 */
582#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
583
584/* Isoch request wait on GTT enable (Display A/B/C streams).
585 * Make isoch requests stall on the TLB update. May cause
586 * display underruns (test mode only)
587 */
588#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
589
590/* Block grant count for isoch requests when block count is
591 * set to a finite value.
592 */
593#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
594#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
595#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
596#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
597#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
598
599/* Enable render writes to complete in C2/C3/C4 power states.
600 * If this isn't enabled, render writes are prevented in low
601 * power states. That seems bad to me.
602 */
603#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
604
605/* This acknowledges an async flip immediately instead
606 * of waiting for 2TLB fetches.
607 */
608#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
609
610/* Enables non-sequential data reads through arbiter
611 */
0206e353 612#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
613
614/* Disable FSB snooping of cacheable write cycles from binner/render
615 * command stream
616 */
617#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
618
619/* Arbiter time slice for non-isoch streams */
620#define MI_ARB_TIME_SLICE_MASK (7 << 5)
621#define MI_ARB_TIME_SLICE_1 (0 << 5)
622#define MI_ARB_TIME_SLICE_2 (1 << 5)
623#define MI_ARB_TIME_SLICE_4 (2 << 5)
624#define MI_ARB_TIME_SLICE_6 (3 << 5)
625#define MI_ARB_TIME_SLICE_8 (4 << 5)
626#define MI_ARB_TIME_SLICE_10 (5 << 5)
627#define MI_ARB_TIME_SLICE_14 (6 << 5)
628#define MI_ARB_TIME_SLICE_16 (7 << 5)
629
630/* Low priority grace period page size */
631#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
632#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
633
634/* Disable display A/B trickle feed */
635#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
636
637/* Set display plane priority */
638#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
639#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
640
585fb111 641#define CACHE_MODE_0 0x02120 /* 915+ only */
585fb111
JB
642#define CM0_IZ_OPT_DISABLE (1<<6)
643#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 644#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
645#define CM0_DEPTH_EVICT_DISABLE (1<<4)
646#define CM0_COLOR_EVICT_DISABLE (1<<3)
647#define CM0_DEPTH_WRITE_DISABLE (1<<1)
648#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 649#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 650#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
651#define ECOSKPD 0x021d0
652#define ECO_GATING_CX_ONLY (1<<3)
653#define ECO_FLIP_DONE (1<<0)
585fb111 654
fb046853
JB
655#define CACHE_MODE_1 0x7004 /* IVB+ */
656#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
657
e2a1e2f0
BW
658/* GEN6 interrupt control
659 * Note that the per-ring interrupt bits do alias with the global interrupt bits
660 * in GTIMR. */
a1786bd2
ZW
661#define GEN6_RENDER_HWSTAM 0x2098
662#define GEN6_RENDER_IMR 0x20a8
663#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
664#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 665#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
666#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
667#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
668#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
669#define GEN6_RENDER_SYNC_STATUS (1 << 2)
670#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
671#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
672
673#define GEN6_BLITTER_HWSTAM 0x22098
674#define GEN6_BLITTER_IMR 0x220a8
675#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
676#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
677#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
678#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 679
4efe0708
JB
680#define GEN6_BLITTER_ECOSKPD 0x221d0
681#define GEN6_BLITTER_LOCK_SHIFT 16
682#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
683
881f47b6
XH
684#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
685#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
686#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
687#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
688#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
689
ec6a890d 690#define GEN6_BSD_HWSTAM 0x12098
881f47b6 691#define GEN6_BSD_IMR 0x120a8
1ec14ad3 692#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
693
694#define GEN6_BSD_RNCID 0x12198
695
a1e969e0
BW
696#define GEN7_FF_THREAD_MODE 0x20a0
697#define GEN7_FF_SCHED_MASK 0x0077070
698#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
699#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
700#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
701#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
702#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
703#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
704#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
705#define GEN7_FF_VS_SCHED_HW (0x0<<12)
706#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
707#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
708#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
709#define GEN7_FF_DS_SCHED_HW (0x0<<4)
710
585fb111
JB
711/*
712 * Framebuffer compression (915+ only)
713 */
714
715#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
716#define FBC_LL_BASE 0x03204 /* 4k page aligned */
717#define FBC_CONTROL 0x03208
718#define FBC_CTL_EN (1<<31)
719#define FBC_CTL_PERIODIC (1<<30)
720#define FBC_CTL_INTERVAL_SHIFT (16)
721#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 722#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
723#define FBC_CTL_STRIDE_SHIFT (5)
724#define FBC_CTL_FENCENO (1<<0)
725#define FBC_COMMAND 0x0320c
726#define FBC_CMD_COMPRESS (1<<0)
727#define FBC_STATUS 0x03210
728#define FBC_STAT_COMPRESSING (1<<31)
729#define FBC_STAT_COMPRESSED (1<<30)
730#define FBC_STAT_MODIFIED (1<<29)
731#define FBC_STAT_CURRENT_LINE (1<<0)
732#define FBC_CONTROL2 0x03214
733#define FBC_CTL_FENCE_DBL (0<<4)
734#define FBC_CTL_IDLE_IMM (0<<2)
735#define FBC_CTL_IDLE_FULL (1<<2)
736#define FBC_CTL_IDLE_LINE (2<<2)
737#define FBC_CTL_IDLE_DEBUG (3<<2)
738#define FBC_CTL_CPU_FENCE (1<<1)
739#define FBC_CTL_PLANEA (0<<0)
740#define FBC_CTL_PLANEB (1<<0)
741#define FBC_FENCE_OFF 0x0321b
80824003 742#define FBC_TAG 0x03300
585fb111
JB
743
744#define FBC_LL_SIZE (1536)
745
74dff282
JB
746/* Framebuffer compression for GM45+ */
747#define DPFC_CB_BASE 0x3200
748#define DPFC_CONTROL 0x3208
749#define DPFC_CTL_EN (1<<31)
750#define DPFC_CTL_PLANEA (0<<30)
751#define DPFC_CTL_PLANEB (1<<30)
752#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 753#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
754#define DPFC_SR_EN (1<<10)
755#define DPFC_CTL_LIMIT_1X (0<<6)
756#define DPFC_CTL_LIMIT_2X (1<<6)
757#define DPFC_CTL_LIMIT_4X (2<<6)
758#define DPFC_RECOMP_CTL 0x320c
759#define DPFC_RECOMP_STALL_EN (1<<27)
760#define DPFC_RECOMP_STALL_WM_SHIFT (16)
761#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
762#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
763#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
764#define DPFC_STATUS 0x3210
765#define DPFC_INVAL_SEG_SHIFT (16)
766#define DPFC_INVAL_SEG_MASK (0x07ff0000)
767#define DPFC_COMP_SEG_SHIFT (0)
768#define DPFC_COMP_SEG_MASK (0x000003ff)
769#define DPFC_STATUS2 0x3214
770#define DPFC_FENCE_YOFF 0x3218
771#define DPFC_CHICKEN 0x3224
772#define DPFC_HT_MODIFY (1<<31)
773
b52eb4dc
ZY
774/* Framebuffer compression for Ironlake */
775#define ILK_DPFC_CB_BASE 0x43200
776#define ILK_DPFC_CONTROL 0x43208
777/* The bit 28-8 is reserved */
778#define DPFC_RESERVED (0x1FFFFF00)
779#define ILK_DPFC_RECOMP_CTL 0x4320c
780#define ILK_DPFC_STATUS 0x43210
781#define ILK_DPFC_FENCE_YOFF 0x43218
782#define ILK_DPFC_CHICKEN 0x43224
783#define ILK_FBC_RT_BASE 0x2128
784#define ILK_FBC_RT_VALID (1<<0)
785
786#define ILK_DISPLAY_CHICKEN1 0x42000
787#define ILK_FBCQ_DIS (1<<22)
0206e353 788#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 789
b52eb4dc 790
9c04f015
YL
791/*
792 * Framebuffer compression for Sandybridge
793 *
794 * The following two registers are of type GTTMMADR
795 */
796#define SNB_DPFC_CTL_SA 0x100100
797#define SNB_CPU_FENCE_ENABLE (1<<29)
798#define DPFC_CPU_FENCE_OFFSET 0x100104
799
800
585fb111
JB
801/*
802 * GPIO regs
803 */
804#define GPIOA 0x5010
805#define GPIOB 0x5014
806#define GPIOC 0x5018
807#define GPIOD 0x501c
808#define GPIOE 0x5020
809#define GPIOF 0x5024
810#define GPIOG 0x5028
811#define GPIOH 0x502c
812# define GPIO_CLOCK_DIR_MASK (1 << 0)
813# define GPIO_CLOCK_DIR_IN (0 << 1)
814# define GPIO_CLOCK_DIR_OUT (1 << 1)
815# define GPIO_CLOCK_VAL_MASK (1 << 2)
816# define GPIO_CLOCK_VAL_OUT (1 << 3)
817# define GPIO_CLOCK_VAL_IN (1 << 4)
818# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
819# define GPIO_DATA_DIR_MASK (1 << 8)
820# define GPIO_DATA_DIR_IN (0 << 9)
821# define GPIO_DATA_DIR_OUT (1 << 9)
822# define GPIO_DATA_VAL_MASK (1 << 10)
823# define GPIO_DATA_VAL_OUT (1 << 11)
824# define GPIO_DATA_VAL_IN (1 << 12)
825# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
826
f899fc64
CW
827#define GMBUS0 0x5100 /* clock/port select */
828#define GMBUS_RATE_100KHZ (0<<8)
829#define GMBUS_RATE_50KHZ (1<<8)
830#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
831#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
832#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
833#define GMBUS_PORT_DISABLED 0
834#define GMBUS_PORT_SSC 1
835#define GMBUS_PORT_VGADDC 2
836#define GMBUS_PORT_PANEL 3
837#define GMBUS_PORT_DPC 4 /* HDMIC */
838#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
839#define GMBUS_PORT_DPD 6 /* HDMID */
840#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 841#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
842#define GMBUS1 0x5104 /* command/status */
843#define GMBUS_SW_CLR_INT (1<<31)
844#define GMBUS_SW_RDY (1<<30)
845#define GMBUS_ENT (1<<29) /* enable timeout */
846#define GMBUS_CYCLE_NONE (0<<25)
847#define GMBUS_CYCLE_WAIT (1<<25)
848#define GMBUS_CYCLE_INDEX (2<<25)
849#define GMBUS_CYCLE_STOP (4<<25)
850#define GMBUS_BYTE_COUNT_SHIFT 16
851#define GMBUS_SLAVE_INDEX_SHIFT 8
852#define GMBUS_SLAVE_ADDR_SHIFT 1
853#define GMBUS_SLAVE_READ (1<<0)
854#define GMBUS_SLAVE_WRITE (0<<0)
855#define GMBUS2 0x5108 /* status */
856#define GMBUS_INUSE (1<<15)
857#define GMBUS_HW_WAIT_PHASE (1<<14)
858#define GMBUS_STALL_TIMEOUT (1<<13)
859#define GMBUS_INT (1<<12)
860#define GMBUS_HW_RDY (1<<11)
861#define GMBUS_SATOER (1<<10)
862#define GMBUS_ACTIVE (1<<9)
863#define GMBUS3 0x510c /* data buffer bytes 3-0 */
864#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
865#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
866#define GMBUS_NAK_EN (1<<3)
867#define GMBUS_IDLE_EN (1<<2)
868#define GMBUS_HW_WAIT_EN (1<<1)
869#define GMBUS_HW_RDY_EN (1<<0)
870#define GMBUS5 0x5120 /* byte index */
871#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 872
585fb111
JB
873/*
874 * Clock control & power management
875 */
876
877#define VGA0 0x6000
878#define VGA1 0x6004
879#define VGA_PD 0x6010
880#define VGA0_PD_P2_DIV_4 (1 << 7)
881#define VGA0_PD_P1_DIV_2 (1 << 5)
882#define VGA0_PD_P1_SHIFT 0
883#define VGA0_PD_P1_MASK (0x1f << 0)
884#define VGA1_PD_P2_DIV_4 (1 << 15)
885#define VGA1_PD_P1_DIV_2 (1 << 13)
886#define VGA1_PD_P1_SHIFT 8
887#define VGA1_PD_P1_MASK (0x1f << 8)
9db4a9c7
JB
888#define _DPLL_A 0x06014
889#define _DPLL_B 0x06018
890#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
891#define DPLL_VCO_ENABLE (1 << 31)
892#define DPLL_DVO_HIGH_SPEED (1 << 30)
25eb05fc 893#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 894#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 895#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
896#define DPLL_VGA_MODE_DIS (1 << 28)
897#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
898#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
899#define DPLL_MODE_MASK (3 << 26)
900#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
901#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
902#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
903#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
904#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
905#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 906#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 907#define DPLL_LOCK_VLV (1<<15)
25eb05fc 908#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
585fb111 909
585fb111
JB
910#define SRX_INDEX 0x3c4
911#define SRX_DATA 0x3c5
912#define SR01 1
913#define SR01_SCREEN_OFF (1<<5)
914
915#define PPCR 0x61204
916#define PPCR_ON (1<<0)
917
918#define DVOB 0x61140
919#define DVOB_ON (1<<31)
920#define DVOC 0x61160
921#define DVOC_ON (1<<31)
922#define LVDS 0x61180
923#define LVDS_ON (1<<31)
924
585fb111
JB
925/* Scratch pad debug 0 reg:
926 */
927#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
928/*
929 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
930 * this field (only one bit may be set).
931 */
932#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
933#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 934#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
935/* i830, required in DVO non-gang */
936#define PLL_P2_DIVIDE_BY_4 (1 << 23)
937#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
938#define PLL_REF_INPUT_DREFCLK (0 << 13)
939#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
940#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
941#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
942#define PLL_REF_INPUT_MASK (3 << 13)
943#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 944/* Ironlake */
b9055052
ZW
945# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
946# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
947# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
948# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
949# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
950
585fb111
JB
951/*
952 * Parallel to Serial Load Pulse phase selection.
953 * Selects the phase for the 10X DPLL clock for the PCIe
954 * digital display port. The range is 4 to 13; 10 or more
955 * is just a flip delay. The default is 6
956 */
957#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
958#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
959/*
960 * SDVO multiplier for 945G/GM. Not used on 965.
961 */
962#define SDVO_MULTIPLIER_MASK 0x000000ff
963#define SDVO_MULTIPLIER_SHIFT_HIRES 4
964#define SDVO_MULTIPLIER_SHIFT_VGA 0
9db4a9c7 965#define _DPLL_A_MD 0x0601c /* 965+ only */
585fb111
JB
966/*
967 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
968 *
969 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
970 */
971#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
972#define DPLL_MD_UDI_DIVIDER_SHIFT 24
973/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
974#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
975#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
976/*
977 * SDVO/UDI pixel multiplier.
978 *
979 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
980 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
981 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
982 * dummy bytes in the datastream at an increased clock rate, with both sides of
983 * the link knowing how many bytes are fill.
984 *
985 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
986 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
987 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
988 * through an SDVO command.
989 *
990 * This register field has values of multiplication factor minus 1, with
991 * a maximum multiplier of 5 for SDVO.
992 */
993#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
994#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
995/*
996 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
997 * This best be set to the default value (3) or the CRT won't work. No,
998 * I don't entirely understand what this does...
999 */
1000#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1001#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
9db4a9c7
JB
1002#define _DPLL_B_MD 0x06020 /* 965+ only */
1003#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 1004
9db4a9c7
JB
1005#define _FPA0 0x06040
1006#define _FPA1 0x06044
1007#define _FPB0 0x06048
1008#define _FPB1 0x0604c
1009#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1010#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1011#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1012#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1013#define FP_N_DIV_SHIFT 16
1014#define FP_M1_DIV_MASK 0x00003f00
1015#define FP_M1_DIV_SHIFT 8
1016#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1017#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1018#define FP_M2_DIV_SHIFT 0
1019#define DPLL_TEST 0x606c
1020#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1021#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1022#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1023#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1024#define DPLLB_TEST_N_BYPASS (1 << 19)
1025#define DPLLB_TEST_M_BYPASS (1 << 18)
1026#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1027#define DPLLA_TEST_N_BYPASS (1 << 3)
1028#define DPLLA_TEST_M_BYPASS (1 << 2)
1029#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1030#define D_STATE 0x6104
dc96e9b8 1031#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1032#define DSTATE_PLL_D3_OFF (1<<3)
1033#define DSTATE_GFX_CLOCK_GATING (1<<1)
1034#define DSTATE_DOT_CLOCK_GATING (1<<0)
1035#define DSPCLK_GATE_D 0x6200
1036# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1037# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1038# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1039# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1040# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1041# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1042# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1043# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1044# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1045# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1046# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1047# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1048# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1049# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1050# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1051# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1052# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1053# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1054# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1055# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1056# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1057# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1058# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1059# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1060# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1061# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1062# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1063# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1064/**
1065 * This bit must be set on the 830 to prevent hangs when turning off the
1066 * overlay scaler.
1067 */
1068# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1069# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1070# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1071# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1072# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1073
1074#define RENCLK_GATE_D1 0x6204
1075# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1076# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1077# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1078# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1079# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1080# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1081# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1082# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1083# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1084/** This bit must be unset on 855,865 */
1085# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1086# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1087# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1088# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1089/** This bit must be set on 855,865. */
1090# define SV_CLOCK_GATE_DISABLE (1 << 0)
1091# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1092# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1093# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1094# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1095# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1096# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1097# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1098# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1099# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1100# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1101# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1102# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1103# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1104# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1105# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1106# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1107# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1108
1109# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1110/** This bit must always be set on 965G/965GM */
1111# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1112# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1113# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1114# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1115# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1116# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1117/** This bit must always be set on 965G */
1118# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1119# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1120# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1121# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1122# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1123# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1124# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1125# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1126# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1127# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1128# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1129# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1130# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1131# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1132# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1133# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1134# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1135# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1136# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1137
1138#define RENCLK_GATE_D2 0x6208
1139#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1140#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1141#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1142#define RAMCLK_GATE_D 0x6210 /* CRL only */
1143#define DEUC 0x6214 /* CRL only */
585fb111 1144
ceb04246
JB
1145#define FW_BLC_SELF_VLV 0x6500
1146#define FW_CSPWRDWNEN (1<<15)
1147
585fb111
JB
1148/*
1149 * Palette regs
1150 */
1151
9db4a9c7
JB
1152#define _PALETTE_A 0x0a000
1153#define _PALETTE_B 0x0a800
1154#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1155
673a394b
EA
1156/* MCH MMIO space */
1157
1158/*
1159 * MCHBAR mirror.
1160 *
1161 * This mirrors the MCHBAR MMIO space whose location is determined by
1162 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1163 * every way. It is not accessible from the CP register read instructions.
1164 *
1165 */
1166#define MCHBAR_MIRROR_BASE 0x10000
1167
1398261a
YL
1168#define MCHBAR_MIRROR_BASE_SNB 0x140000
1169
673a394b
EA
1170/** 915-945 and GM965 MCH register controlling DRAM channel access */
1171#define DCC 0x10200
1172#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1173#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1174#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1175#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1176#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1177#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1178
95534263
LP
1179/** Pineview MCH register contains DDR3 setting */
1180#define CSHRDDR3CTL 0x101a8
1181#define CSHRDDR3CTL_DDR3 (1 << 2)
1182
673a394b
EA
1183/** 965 MCH register controlling DRAM channel configuration */
1184#define C0DRB3 0x10206
1185#define C1DRB3 0x10606
1186
f691e2f4
DV
1187/** snb MCH registers for reading the DRAM channel configuration */
1188#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1189#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1190#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1191#define MAD_DIMM_ECC_MASK (0x3 << 24)
1192#define MAD_DIMM_ECC_OFF (0x0 << 24)
1193#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1194#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1195#define MAD_DIMM_ECC_ON (0x3 << 24)
1196#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1197#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1198#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1199#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1200#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1201#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1202#define MAD_DIMM_A_SELECT (0x1 << 16)
1203/* DIMM sizes are in multiples of 256mb. */
1204#define MAD_DIMM_B_SIZE_SHIFT 8
1205#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1206#define MAD_DIMM_A_SIZE_SHIFT 0
1207#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1208
1209
b11248df
KP
1210/* Clocking configuration register */
1211#define CLKCFG 0x10c00
7662c8bd 1212#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1213#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1214#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1215#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1216#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1217#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1218/* Note, below two are guess */
b11248df 1219#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1220#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1221#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1222#define CLKCFG_MEM_533 (1 << 4)
1223#define CLKCFG_MEM_667 (2 << 4)
1224#define CLKCFG_MEM_800 (3 << 4)
1225#define CLKCFG_MEM_MASK (7 << 4)
1226
ea056c14
JB
1227#define TSC1 0x11001
1228#define TSE (1<<0)
7648fa99
JB
1229#define TR1 0x11006
1230#define TSFS 0x11020
1231#define TSFS_SLOPE_MASK 0x0000ff00
1232#define TSFS_SLOPE_SHIFT 8
1233#define TSFS_INTR_MASK 0x000000ff
1234
f97108d1
JB
1235#define CRSTANDVID 0x11100
1236#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1237#define PXVFREQ_PX_MASK 0x7f000000
1238#define PXVFREQ_PX_SHIFT 24
1239#define VIDFREQ_BASE 0x11110
1240#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1241#define VIDFREQ2 0x11114
1242#define VIDFREQ3 0x11118
1243#define VIDFREQ4 0x1111c
1244#define VIDFREQ_P0_MASK 0x1f000000
1245#define VIDFREQ_P0_SHIFT 24
1246#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1247#define VIDFREQ_P0_CSCLK_SHIFT 20
1248#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1249#define VIDFREQ_P0_CRCLK_SHIFT 16
1250#define VIDFREQ_P1_MASK 0x00001f00
1251#define VIDFREQ_P1_SHIFT 8
1252#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1253#define VIDFREQ_P1_CSCLK_SHIFT 4
1254#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1255#define INTTOEXT_BASE_ILK 0x11300
1256#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1257#define INTTOEXT_MAP3_SHIFT 24
1258#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1259#define INTTOEXT_MAP2_SHIFT 16
1260#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1261#define INTTOEXT_MAP1_SHIFT 8
1262#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1263#define INTTOEXT_MAP0_SHIFT 0
1264#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1265#define MEMSWCTL 0x11170 /* Ironlake only */
1266#define MEMCTL_CMD_MASK 0xe000
1267#define MEMCTL_CMD_SHIFT 13
1268#define MEMCTL_CMD_RCLK_OFF 0
1269#define MEMCTL_CMD_RCLK_ON 1
1270#define MEMCTL_CMD_CHFREQ 2
1271#define MEMCTL_CMD_CHVID 3
1272#define MEMCTL_CMD_VMMOFF 4
1273#define MEMCTL_CMD_VMMON 5
1274#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1275 when command complete */
1276#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1277#define MEMCTL_FREQ_SHIFT 8
1278#define MEMCTL_SFCAVM (1<<7)
1279#define MEMCTL_TGT_VID_MASK 0x007f
1280#define MEMIHYST 0x1117c
1281#define MEMINTREN 0x11180 /* 16 bits */
1282#define MEMINT_RSEXIT_EN (1<<8)
1283#define MEMINT_CX_SUPR_EN (1<<7)
1284#define MEMINT_CONT_BUSY_EN (1<<6)
1285#define MEMINT_AVG_BUSY_EN (1<<5)
1286#define MEMINT_EVAL_CHG_EN (1<<4)
1287#define MEMINT_MON_IDLE_EN (1<<3)
1288#define MEMINT_UP_EVAL_EN (1<<2)
1289#define MEMINT_DOWN_EVAL_EN (1<<1)
1290#define MEMINT_SW_CMD_EN (1<<0)
1291#define MEMINTRSTR 0x11182 /* 16 bits */
1292#define MEM_RSEXIT_MASK 0xc000
1293#define MEM_RSEXIT_SHIFT 14
1294#define MEM_CONT_BUSY_MASK 0x3000
1295#define MEM_CONT_BUSY_SHIFT 12
1296#define MEM_AVG_BUSY_MASK 0x0c00
1297#define MEM_AVG_BUSY_SHIFT 10
1298#define MEM_EVAL_CHG_MASK 0x0300
1299#define MEM_EVAL_BUSY_SHIFT 8
1300#define MEM_MON_IDLE_MASK 0x00c0
1301#define MEM_MON_IDLE_SHIFT 6
1302#define MEM_UP_EVAL_MASK 0x0030
1303#define MEM_UP_EVAL_SHIFT 4
1304#define MEM_DOWN_EVAL_MASK 0x000c
1305#define MEM_DOWN_EVAL_SHIFT 2
1306#define MEM_SW_CMD_MASK 0x0003
1307#define MEM_INT_STEER_GFX 0
1308#define MEM_INT_STEER_CMR 1
1309#define MEM_INT_STEER_SMI 2
1310#define MEM_INT_STEER_SCI 3
1311#define MEMINTRSTS 0x11184
1312#define MEMINT_RSEXIT (1<<7)
1313#define MEMINT_CONT_BUSY (1<<6)
1314#define MEMINT_AVG_BUSY (1<<5)
1315#define MEMINT_EVAL_CHG (1<<4)
1316#define MEMINT_MON_IDLE (1<<3)
1317#define MEMINT_UP_EVAL (1<<2)
1318#define MEMINT_DOWN_EVAL (1<<1)
1319#define MEMINT_SW_CMD (1<<0)
1320#define MEMMODECTL 0x11190
1321#define MEMMODE_BOOST_EN (1<<31)
1322#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1323#define MEMMODE_BOOST_FREQ_SHIFT 24
1324#define MEMMODE_IDLE_MODE_MASK 0x00030000
1325#define MEMMODE_IDLE_MODE_SHIFT 16
1326#define MEMMODE_IDLE_MODE_EVAL 0
1327#define MEMMODE_IDLE_MODE_CONT 1
1328#define MEMMODE_HWIDLE_EN (1<<15)
1329#define MEMMODE_SWMODE_EN (1<<14)
1330#define MEMMODE_RCLK_GATE (1<<13)
1331#define MEMMODE_HW_UPDATE (1<<12)
1332#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1333#define MEMMODE_FSTART_SHIFT 8
1334#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1335#define MEMMODE_FMAX_SHIFT 4
1336#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1337#define RCBMAXAVG 0x1119c
1338#define MEMSWCTL2 0x1119e /* Cantiga only */
1339#define SWMEMCMD_RENDER_OFF (0 << 13)
1340#define SWMEMCMD_RENDER_ON (1 << 13)
1341#define SWMEMCMD_SWFREQ (2 << 13)
1342#define SWMEMCMD_TARVID (3 << 13)
1343#define SWMEMCMD_VRM_OFF (4 << 13)
1344#define SWMEMCMD_VRM_ON (5 << 13)
1345#define CMDSTS (1<<12)
1346#define SFCAVM (1<<11)
1347#define SWFREQ_MASK 0x0380 /* P0-7 */
1348#define SWFREQ_SHIFT 7
1349#define TARVID_MASK 0x001f
1350#define MEMSTAT_CTG 0x111a0
1351#define RCBMINAVG 0x111a0
1352#define RCUPEI 0x111b0
1353#define RCDNEI 0x111b4
88271da3
JB
1354#define RSTDBYCTL 0x111b8
1355#define RS1EN (1<<31)
1356#define RS2EN (1<<30)
1357#define RS3EN (1<<29)
1358#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1359#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1360#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1361#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1362#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1363#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1364#define RSX_STATUS_MASK (7<<20)
1365#define RSX_STATUS_ON (0<<20)
1366#define RSX_STATUS_RC1 (1<<20)
1367#define RSX_STATUS_RC1E (2<<20)
1368#define RSX_STATUS_RS1 (3<<20)
1369#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1370#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1371#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1372#define RSX_STATUS_RSVD2 (7<<20)
1373#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1374#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1375#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1376#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1377#define RS1CONTSAV_MASK (3<<14)
1378#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1379#define RS1CONTSAV_RSVD (1<<14)
1380#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1381#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1382#define NORMSLEXLAT_MASK (3<<12)
1383#define SLOW_RS123 (0<<12)
1384#define SLOW_RS23 (1<<12)
1385#define SLOW_RS3 (2<<12)
1386#define NORMAL_RS123 (3<<12)
1387#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1388#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1389#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1390#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1391#define RS_CSTATE_MASK (3<<4)
1392#define RS_CSTATE_C367_RS1 (0<<4)
1393#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1394#define RS_CSTATE_RSVD (2<<4)
1395#define RS_CSTATE_C367_RS2 (3<<4)
1396#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1397#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1398#define VIDCTL 0x111c0
1399#define VIDSTS 0x111c8
1400#define VIDSTART 0x111cc /* 8 bits */
1401#define MEMSTAT_ILK 0x111f8
1402#define MEMSTAT_VID_MASK 0x7f00
1403#define MEMSTAT_VID_SHIFT 8
1404#define MEMSTAT_PSTATE_MASK 0x00f8
1405#define MEMSTAT_PSTATE_SHIFT 3
1406#define MEMSTAT_MON_ACTV (1<<2)
1407#define MEMSTAT_SRC_CTL_MASK 0x0003
1408#define MEMSTAT_SRC_CTL_CORE 0
1409#define MEMSTAT_SRC_CTL_TRB 1
1410#define MEMSTAT_SRC_CTL_THM 2
1411#define MEMSTAT_SRC_CTL_STDBY 3
1412#define RCPREVBSYTUPAVG 0x113b8
1413#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1414#define PMMISC 0x11214
1415#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1416#define SDEW 0x1124c
1417#define CSIEW0 0x11250
1418#define CSIEW1 0x11254
1419#define CSIEW2 0x11258
1420#define PEW 0x1125c
1421#define DEW 0x11270
1422#define MCHAFE 0x112c0
1423#define CSIEC 0x112e0
1424#define DMIEC 0x112e4
1425#define DDREC 0x112e8
1426#define PEG0EC 0x112ec
1427#define PEG1EC 0x112f0
1428#define GFXEC 0x112f4
1429#define RPPREVBSYTUPAVG 0x113b8
1430#define RPPREVBSYTDNAVG 0x113bc
1431#define ECR 0x11600
1432#define ECR_GPFE (1<<31)
1433#define ECR_IMONE (1<<30)
1434#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1435#define OGW0 0x11608
1436#define OGW1 0x1160c
1437#define EG0 0x11610
1438#define EG1 0x11614
1439#define EG2 0x11618
1440#define EG3 0x1161c
1441#define EG4 0x11620
1442#define EG5 0x11624
1443#define EG6 0x11628
1444#define EG7 0x1162c
1445#define PXW 0x11664
1446#define PXWL 0x11680
1447#define LCFUSE02 0x116c0
1448#define LCFUSE_HIV_MASK 0x000000ff
1449#define CSIPLL0 0x12c10
1450#define DDRMPLL1 0X12c20
7d57382e
EA
1451#define PEG_BAND_GAP_DATA 0x14d68
1452
3b8d8d91
JB
1453#define GEN6_GT_PERF_STATUS 0x145948
1454#define GEN6_RP_STATE_LIMITS 0x145994
1455#define GEN6_RP_STATE_CAP 0x145998
1456
aa40d6bb
ZN
1457/*
1458 * Logical Context regs
1459 */
1460#define CCID 0x2180
1461#define CCID_EN (1<<0)
fe1cc68f
BW
1462#define CXT_SIZE 0x21a0
1463#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1464#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1465#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1466#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1467#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1468#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1469 GEN6_CXT_RING_SIZE(cxt_reg) + \
1470 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1471 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1472 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
1473#define GEN7_CTX_SIZE 0x21a8
1474#define GEN7_CTX_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1475#define GEN7_CTX_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1476#define GEN7_CTX_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1477#define GEN7_CTX_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
1478#define GEN7_CTX_TOTAL_SIZE(ctx_reg) (GEN7_CTX_RENDER_SIZE(ctx_reg) + \
1479 GEN7_CTX_EXTENDED_SIZE(ctx_reg) + \
1480 GEN7_CTX_GT1_SIZE(ctx_reg) + \
1481 GEN7_CTX_VFSTATE_SIZE(ctx_reg))
1482
585fb111
JB
1483/*
1484 * Overlay regs
1485 */
1486
1487#define OVADD 0x30000
1488#define DOVSTA 0x30008
1489#define OC_BUF (0x3<<20)
1490#define OGAMC5 0x30010
1491#define OGAMC4 0x30014
1492#define OGAMC3 0x30018
1493#define OGAMC2 0x3001c
1494#define OGAMC1 0x30020
1495#define OGAMC0 0x30024
1496
1497/*
1498 * Display engine regs
1499 */
1500
1501/* Pipe A timing regs */
9db4a9c7
JB
1502#define _HTOTAL_A 0x60000
1503#define _HBLANK_A 0x60004
1504#define _HSYNC_A 0x60008
1505#define _VTOTAL_A 0x6000c
1506#define _VBLANK_A 0x60010
1507#define _VSYNC_A 0x60014
1508#define _PIPEASRC 0x6001c
1509#define _BCLRPAT_A 0x60020
0529a0d9 1510#define _VSYNCSHIFT_A 0x60028
585fb111
JB
1511
1512/* Pipe B timing regs */
9db4a9c7
JB
1513#define _HTOTAL_B 0x61000
1514#define _HBLANK_B 0x61004
1515#define _HSYNC_B 0x61008
1516#define _VTOTAL_B 0x6100c
1517#define _VBLANK_B 0x61010
1518#define _VSYNC_B 0x61014
1519#define _PIPEBSRC 0x6101c
1520#define _BCLRPAT_B 0x61020
0529a0d9
DV
1521#define _VSYNCSHIFT_B 0x61028
1522
9db4a9c7
JB
1523
1524#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1525#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1526#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1527#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1528#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1529#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1530#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
0529a0d9 1531#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1532
585fb111
JB
1533/* VGA port control */
1534#define ADPA 0x61100
1535#define ADPA_DAC_ENABLE (1<<31)
1536#define ADPA_DAC_DISABLE 0
1537#define ADPA_PIPE_SELECT_MASK (1<<30)
1538#define ADPA_PIPE_A_SELECT 0
1539#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1540#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
585fb111
JB
1541#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1542#define ADPA_SETS_HVPOLARITY 0
1543#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1544#define ADPA_VSYNC_CNTL_ENABLE 0
1545#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1546#define ADPA_HSYNC_CNTL_ENABLE 0
1547#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1548#define ADPA_VSYNC_ACTIVE_LOW 0
1549#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1550#define ADPA_HSYNC_ACTIVE_LOW 0
1551#define ADPA_DPMS_MASK (~(3<<10))
1552#define ADPA_DPMS_ON (0<<10)
1553#define ADPA_DPMS_SUSPEND (1<<10)
1554#define ADPA_DPMS_STANDBY (2<<10)
1555#define ADPA_DPMS_OFF (3<<10)
1556
939fe4d7 1557
585fb111
JB
1558/* Hotplug control (945+ only) */
1559#define PORT_HOTPLUG_EN 0x61110
7d57382e 1560#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1561#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1562#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1563#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1564#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1565#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1566#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1567#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1568#define TV_HOTPLUG_INT_EN (1 << 18)
1569#define CRT_HOTPLUG_INT_EN (1 << 9)
1570#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1571#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1572/* must use period 64 on GM45 according to docs */
1573#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1574#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1575#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1576#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1577#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1578#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1579#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1580#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1581#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1582#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1583#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1584#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1585
1586#define PORT_HOTPLUG_STAT 0x61114
10f76a38
CW
1587/* HDMI/DP bits are gen4+ */
1588#define DPB_HOTPLUG_LIVE_STATUS (1 << 29)
1589#define DPC_HOTPLUG_LIVE_STATUS (1 << 28)
1590#define DPD_HOTPLUG_LIVE_STATUS (1 << 27)
1591#define DPD_HOTPLUG_INT_STATUS (3 << 21)
1592#define DPC_HOTPLUG_INT_STATUS (3 << 19)
1593#define DPB_HOTPLUG_INT_STATUS (3 << 17)
1594/* HDMI bits are shared with the DP bits */
1595#define HDMIB_HOTPLUG_LIVE_STATUS (1 << 29)
1596#define HDMIC_HOTPLUG_LIVE_STATUS (1 << 28)
1597#define HDMID_HOTPLUG_LIVE_STATUS (1 << 27)
1598#define HDMID_HOTPLUG_INT_STATUS (3 << 21)
1599#define HDMIC_HOTPLUG_INT_STATUS (3 << 19)
1600#define HDMIB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 1601/* CRT/TV common between gen3+ */
585fb111
JB
1602#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1603#define TV_HOTPLUG_INT_STATUS (1 << 10)
1604#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1605#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1606#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1607#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
084b612e
CW
1608/* SDVO is different across gen3/4 */
1609#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1610#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1611#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1612#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1613#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1614#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
585fb111
JB
1615
1616/* SDVO port control */
1617#define SDVOB 0x61140
1618#define SDVOC 0x61160
1619#define SDVO_ENABLE (1 << 31)
1620#define SDVO_PIPE_B_SELECT (1 << 30)
1621#define SDVO_STALL_SELECT (1 << 29)
1622#define SDVO_INTERRUPT_ENABLE (1 << 26)
1623/**
1624 * 915G/GM SDVO pixel multiplier.
1625 *
1626 * Programmed value is multiplier - 1, up to 5x.
1627 *
1628 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1629 */
1630#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1631#define SDVO_PORT_MULTIPLY_SHIFT 23
1632#define SDVO_PHASE_SELECT_MASK (15 << 19)
1633#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1634#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1635#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1636#define SDVO_ENCODING_SDVO (0x0 << 10)
1637#define SDVO_ENCODING_HDMI (0x2 << 10)
1638/** Requird for HDMI operation */
1639#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
e953fd7b 1640#define SDVO_COLOR_RANGE_16_235 (1 << 8)
585fb111 1641#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1642#define SDVO_AUDIO_ENABLE (1 << 6)
1643/** New with 965, default is to be set */
1644#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1645/** New with 965, default is to be set */
1646#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1647#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1648#define SDVO_DETECTED (1 << 2)
1649/* Bits to be preserved when writing */
1650#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1651#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1652
1653/* DVO port control */
1654#define DVOA 0x61120
1655#define DVOB 0x61140
1656#define DVOC 0x61160
1657#define DVO_ENABLE (1 << 31)
1658#define DVO_PIPE_B_SELECT (1 << 30)
1659#define DVO_PIPE_STALL_UNUSED (0 << 28)
1660#define DVO_PIPE_STALL (1 << 28)
1661#define DVO_PIPE_STALL_TV (2 << 28)
1662#define DVO_PIPE_STALL_MASK (3 << 28)
1663#define DVO_USE_VGA_SYNC (1 << 15)
1664#define DVO_DATA_ORDER_I740 (0 << 14)
1665#define DVO_DATA_ORDER_FP (1 << 14)
1666#define DVO_VSYNC_DISABLE (1 << 11)
1667#define DVO_HSYNC_DISABLE (1 << 10)
1668#define DVO_VSYNC_TRISTATE (1 << 9)
1669#define DVO_HSYNC_TRISTATE (1 << 8)
1670#define DVO_BORDER_ENABLE (1 << 7)
1671#define DVO_DATA_ORDER_GBRG (1 << 6)
1672#define DVO_DATA_ORDER_RGGB (0 << 6)
1673#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1674#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1675#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1676#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1677#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1678#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1679#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1680#define DVO_PRESERVE_MASK (0x7<<24)
1681#define DVOA_SRCDIM 0x61124
1682#define DVOB_SRCDIM 0x61144
1683#define DVOC_SRCDIM 0x61164
1684#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1685#define DVO_SRCDIM_VERTICAL_SHIFT 0
1686
1687/* LVDS port control */
1688#define LVDS 0x61180
1689/*
1690 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1691 * the DPLL semantics change when the LVDS is assigned to that pipe.
1692 */
1693#define LVDS_PORT_EN (1 << 31)
1694/* Selects pipe B for LVDS data. Must be set on pre-965. */
1695#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1696#define LVDS_PIPE_MASK (1 << 30)
1519b995 1697#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1698/* LVDS dithering flag on 965/g4x platform */
1699#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1700/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1701#define LVDS_VSYNC_POLARITY (1 << 21)
1702#define LVDS_HSYNC_POLARITY (1 << 20)
1703
a3e17eb8
ZY
1704/* Enable border for unscaled (or aspect-scaled) display */
1705#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1706/*
1707 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1708 * pixel.
1709 */
1710#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1711#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1712#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1713/*
1714 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1715 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1716 * on.
1717 */
1718#define LVDS_A3_POWER_MASK (3 << 6)
1719#define LVDS_A3_POWER_DOWN (0 << 6)
1720#define LVDS_A3_POWER_UP (3 << 6)
1721/*
1722 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1723 * is set.
1724 */
1725#define LVDS_CLKB_POWER_MASK (3 << 4)
1726#define LVDS_CLKB_POWER_DOWN (0 << 4)
1727#define LVDS_CLKB_POWER_UP (3 << 4)
1728/*
1729 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1730 * setting for whether we are in dual-channel mode. The B3 pair will
1731 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1732 */
1733#define LVDS_B0B3_POWER_MASK (3 << 2)
1734#define LVDS_B0B3_POWER_DOWN (0 << 2)
1735#define LVDS_B0B3_POWER_UP (3 << 2)
1736
3c17fe4b
DH
1737/* Video Data Island Packet control */
1738#define VIDEO_DIP_DATA 0x61178
1739#define VIDEO_DIP_CTL 0x61170
2da8af54 1740/* Pre HSW: */
3c17fe4b
DH
1741#define VIDEO_DIP_ENABLE (1 << 31)
1742#define VIDEO_DIP_PORT_B (1 << 29)
1743#define VIDEO_DIP_PORT_C (2 << 29)
4e89ee17 1744#define VIDEO_DIP_PORT_D (3 << 29)
3e6e6395 1745#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 1746#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
1747#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1748#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 1749#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
1750#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1751#define VIDEO_DIP_SELECT_AVI (0 << 19)
1752#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1753#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 1754#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
1755#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1756#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1757#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 1758#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 1759/* HSW and later: */
0dd87d20
PZ
1760#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
1761#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 1762#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
1763#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
1764#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 1765#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 1766
585fb111
JB
1767/* Panel power sequencing */
1768#define PP_STATUS 0x61200
1769#define PP_ON (1 << 31)
1770/*
1771 * Indicates that all dependencies of the panel are on:
1772 *
1773 * - PLL enabled
1774 * - pipe enabled
1775 * - LVDS/DVOB/DVOC on
1776 */
1777#define PP_READY (1 << 30)
1778#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
1779#define PP_SEQUENCE_POWER_UP (1 << 28)
1780#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1781#define PP_SEQUENCE_MASK (3 << 28)
1782#define PP_SEQUENCE_SHIFT 28
01cb9ea6 1783#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 1784#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
1785#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1786#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1787#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1788#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1789#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1790#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1791#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1792#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1793#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
1794#define PP_CONTROL 0x61204
1795#define POWER_TARGET_ON (1 << 0)
1796#define PP_ON_DELAYS 0x61208
1797#define PP_OFF_DELAYS 0x6120c
1798#define PP_DIVISOR 0x61210
1799
1800/* Panel fitting */
1801#define PFIT_CONTROL 0x61230
1802#define PFIT_ENABLE (1 << 31)
1803#define PFIT_PIPE_MASK (3 << 29)
1804#define PFIT_PIPE_SHIFT 29
1805#define VERT_INTERP_DISABLE (0 << 10)
1806#define VERT_INTERP_BILINEAR (1 << 10)
1807#define VERT_INTERP_MASK (3 << 10)
1808#define VERT_AUTO_SCALE (1 << 9)
1809#define HORIZ_INTERP_DISABLE (0 << 6)
1810#define HORIZ_INTERP_BILINEAR (1 << 6)
1811#define HORIZ_INTERP_MASK (3 << 6)
1812#define HORIZ_AUTO_SCALE (1 << 5)
1813#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1814#define PFIT_FILTER_FUZZY (0 << 24)
1815#define PFIT_SCALING_AUTO (0 << 26)
1816#define PFIT_SCALING_PROGRAMMED (1 << 26)
1817#define PFIT_SCALING_PILLAR (2 << 26)
1818#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1819#define PFIT_PGM_RATIOS 0x61234
1820#define PFIT_VERT_SCALE_MASK 0xfff00000
1821#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1822/* Pre-965 */
1823#define PFIT_VERT_SCALE_SHIFT 20
1824#define PFIT_VERT_SCALE_MASK 0xfff00000
1825#define PFIT_HORIZ_SCALE_SHIFT 4
1826#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1827/* 965+ */
1828#define PFIT_VERT_SCALE_SHIFT_965 16
1829#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1830#define PFIT_HORIZ_SCALE_SHIFT_965 0
1831#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1832
585fb111
JB
1833#define PFIT_AUTO_RATIOS 0x61238
1834
1835/* Backlight control */
585fb111 1836#define BLC_PWM_CTL2 0x61250 /* 965+ only */
7cf41601
DV
1837#define BLM_PWM_ENABLE (1 << 31)
1838#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
1839#define BLM_PIPE_SELECT (1 << 29)
1840#define BLM_PIPE_SELECT_IVB (3 << 29)
1841#define BLM_PIPE_A (0 << 29)
1842#define BLM_PIPE_B (1 << 29)
1843#define BLM_PIPE_C (2 << 29) /* ivb + */
1844#define BLM_PIPE(pipe) ((pipe) << 29)
1845#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
1846#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
1847#define BLM_PHASE_IN_ENABLE (1 << 25)
1848#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
1849#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
1850#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
1851#define BLM_PHASE_IN_COUNT_SHIFT (8)
1852#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
1853#define BLM_PHASE_IN_INCR_SHIFT (0)
1854#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
1855#define BLC_PWM_CTL 0x61254
ba3820ad
TI
1856/*
1857 * This is the most significant 15 bits of the number of backlight cycles in a
1858 * complete cycle of the modulated backlight control.
1859 *
1860 * The actual value is this field multiplied by two.
1861 */
7cf41601
DV
1862#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1863#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1864#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
1865/*
1866 * This is the number of cycles out of the backlight modulation cycle for which
1867 * the backlight is on.
1868 *
1869 * This field must be no greater than the number of cycles in the complete
1870 * backlight modulation cycle.
1871 */
1872#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1873#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
1874#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
1875#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 1876
0eb96d6e
JB
1877#define BLC_HIST_CTL 0x61260
1878
7cf41601
DV
1879/* New registers for PCH-split platforms. Safe where new bits show up, the
1880 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
1881#define BLC_PWM_CPU_CTL2 0x48250
1882#define BLC_PWM_CPU_CTL 0x48254
1883
1884/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
1885 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
1886#define BLC_PWM_PCH_CTL1 0xc8250
1887#define BLM_PCH_PWM_ENABLE (1 << 30)
1888#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
1889#define BLM_PCH_POLARITY (1 << 29)
1890#define BLC_PWM_PCH_CTL2 0xc8254
1891
585fb111
JB
1892/* TV port control */
1893#define TV_CTL 0x68000
1894/** Enables the TV encoder */
1895# define TV_ENC_ENABLE (1 << 31)
1896/** Sources the TV encoder input from pipe B instead of A. */
1897# define TV_ENC_PIPEB_SELECT (1 << 30)
1898/** Outputs composite video (DAC A only) */
1899# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1900/** Outputs SVideo video (DAC B/C) */
1901# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1902/** Outputs Component video (DAC A/B/C) */
1903# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1904/** Outputs Composite and SVideo (DAC A/B/C) */
1905# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1906# define TV_TRILEVEL_SYNC (1 << 21)
1907/** Enables slow sync generation (945GM only) */
1908# define TV_SLOW_SYNC (1 << 20)
1909/** Selects 4x oversampling for 480i and 576p */
1910# define TV_OVERSAMPLE_4X (0 << 18)
1911/** Selects 2x oversampling for 720p and 1080i */
1912# define TV_OVERSAMPLE_2X (1 << 18)
1913/** Selects no oversampling for 1080p */
1914# define TV_OVERSAMPLE_NONE (2 << 18)
1915/** Selects 8x oversampling */
1916# define TV_OVERSAMPLE_8X (3 << 18)
1917/** Selects progressive mode rather than interlaced */
1918# define TV_PROGRESSIVE (1 << 17)
1919/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1920# define TV_PAL_BURST (1 << 16)
1921/** Field for setting delay of Y compared to C */
1922# define TV_YC_SKEW_MASK (7 << 12)
1923/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1924# define TV_ENC_SDP_FIX (1 << 11)
1925/**
1926 * Enables a fix for the 915GM only.
1927 *
1928 * Not sure what it does.
1929 */
1930# define TV_ENC_C0_FIX (1 << 10)
1931/** Bits that must be preserved by software */
d2d9f232 1932# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1933# define TV_FUSE_STATE_MASK (3 << 4)
1934/** Read-only state that reports all features enabled */
1935# define TV_FUSE_STATE_ENABLED (0 << 4)
1936/** Read-only state that reports that Macrovision is disabled in hardware*/
1937# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1938/** Read-only state that reports that TV-out is disabled in hardware. */
1939# define TV_FUSE_STATE_DISABLED (2 << 4)
1940/** Normal operation */
1941# define TV_TEST_MODE_NORMAL (0 << 0)
1942/** Encoder test pattern 1 - combo pattern */
1943# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1944/** Encoder test pattern 2 - full screen vertical 75% color bars */
1945# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1946/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1947# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1948/** Encoder test pattern 4 - random noise */
1949# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1950/** Encoder test pattern 5 - linear color ramps */
1951# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1952/**
1953 * This test mode forces the DACs to 50% of full output.
1954 *
1955 * This is used for load detection in combination with TVDAC_SENSE_MASK
1956 */
1957# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1958# define TV_TEST_MODE_MASK (7 << 0)
1959
1960#define TV_DAC 0x68004
b8ed2a4f 1961# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1962/**
1963 * Reports that DAC state change logic has reported change (RO).
1964 *
1965 * This gets cleared when TV_DAC_STATE_EN is cleared
1966*/
1967# define TVDAC_STATE_CHG (1 << 31)
1968# define TVDAC_SENSE_MASK (7 << 28)
1969/** Reports that DAC A voltage is above the detect threshold */
1970# define TVDAC_A_SENSE (1 << 30)
1971/** Reports that DAC B voltage is above the detect threshold */
1972# define TVDAC_B_SENSE (1 << 29)
1973/** Reports that DAC C voltage is above the detect threshold */
1974# define TVDAC_C_SENSE (1 << 28)
1975/**
1976 * Enables DAC state detection logic, for load-based TV detection.
1977 *
1978 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1979 * to off, for load detection to work.
1980 */
1981# define TVDAC_STATE_CHG_EN (1 << 27)
1982/** Sets the DAC A sense value to high */
1983# define TVDAC_A_SENSE_CTL (1 << 26)
1984/** Sets the DAC B sense value to high */
1985# define TVDAC_B_SENSE_CTL (1 << 25)
1986/** Sets the DAC C sense value to high */
1987# define TVDAC_C_SENSE_CTL (1 << 24)
1988/** Overrides the ENC_ENABLE and DAC voltage levels */
1989# define DAC_CTL_OVERRIDE (1 << 7)
1990/** Sets the slew rate. Must be preserved in software */
1991# define ENC_TVDAC_SLEW_FAST (1 << 6)
1992# define DAC_A_1_3_V (0 << 4)
1993# define DAC_A_1_1_V (1 << 4)
1994# define DAC_A_0_7_V (2 << 4)
cb66c692 1995# define DAC_A_MASK (3 << 4)
585fb111
JB
1996# define DAC_B_1_3_V (0 << 2)
1997# define DAC_B_1_1_V (1 << 2)
1998# define DAC_B_0_7_V (2 << 2)
cb66c692 1999# define DAC_B_MASK (3 << 2)
585fb111
JB
2000# define DAC_C_1_3_V (0 << 0)
2001# define DAC_C_1_1_V (1 << 0)
2002# define DAC_C_0_7_V (2 << 0)
cb66c692 2003# define DAC_C_MASK (3 << 0)
585fb111
JB
2004
2005/**
2006 * CSC coefficients are stored in a floating point format with 9 bits of
2007 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2008 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2009 * -1 (0x3) being the only legal negative value.
2010 */
2011#define TV_CSC_Y 0x68010
2012# define TV_RY_MASK 0x07ff0000
2013# define TV_RY_SHIFT 16
2014# define TV_GY_MASK 0x00000fff
2015# define TV_GY_SHIFT 0
2016
2017#define TV_CSC_Y2 0x68014
2018# define TV_BY_MASK 0x07ff0000
2019# define TV_BY_SHIFT 16
2020/**
2021 * Y attenuation for component video.
2022 *
2023 * Stored in 1.9 fixed point.
2024 */
2025# define TV_AY_MASK 0x000003ff
2026# define TV_AY_SHIFT 0
2027
2028#define TV_CSC_U 0x68018
2029# define TV_RU_MASK 0x07ff0000
2030# define TV_RU_SHIFT 16
2031# define TV_GU_MASK 0x000007ff
2032# define TV_GU_SHIFT 0
2033
2034#define TV_CSC_U2 0x6801c
2035# define TV_BU_MASK 0x07ff0000
2036# define TV_BU_SHIFT 16
2037/**
2038 * U attenuation for component video.
2039 *
2040 * Stored in 1.9 fixed point.
2041 */
2042# define TV_AU_MASK 0x000003ff
2043# define TV_AU_SHIFT 0
2044
2045#define TV_CSC_V 0x68020
2046# define TV_RV_MASK 0x0fff0000
2047# define TV_RV_SHIFT 16
2048# define TV_GV_MASK 0x000007ff
2049# define TV_GV_SHIFT 0
2050
2051#define TV_CSC_V2 0x68024
2052# define TV_BV_MASK 0x07ff0000
2053# define TV_BV_SHIFT 16
2054/**
2055 * V attenuation for component video.
2056 *
2057 * Stored in 1.9 fixed point.
2058 */
2059# define TV_AV_MASK 0x000007ff
2060# define TV_AV_SHIFT 0
2061
2062#define TV_CLR_KNOBS 0x68028
2063/** 2s-complement brightness adjustment */
2064# define TV_BRIGHTNESS_MASK 0xff000000
2065# define TV_BRIGHTNESS_SHIFT 24
2066/** Contrast adjustment, as a 2.6 unsigned floating point number */
2067# define TV_CONTRAST_MASK 0x00ff0000
2068# define TV_CONTRAST_SHIFT 16
2069/** Saturation adjustment, as a 2.6 unsigned floating point number */
2070# define TV_SATURATION_MASK 0x0000ff00
2071# define TV_SATURATION_SHIFT 8
2072/** Hue adjustment, as an integer phase angle in degrees */
2073# define TV_HUE_MASK 0x000000ff
2074# define TV_HUE_SHIFT 0
2075
2076#define TV_CLR_LEVEL 0x6802c
2077/** Controls the DAC level for black */
2078# define TV_BLACK_LEVEL_MASK 0x01ff0000
2079# define TV_BLACK_LEVEL_SHIFT 16
2080/** Controls the DAC level for blanking */
2081# define TV_BLANK_LEVEL_MASK 0x000001ff
2082# define TV_BLANK_LEVEL_SHIFT 0
2083
2084#define TV_H_CTL_1 0x68030
2085/** Number of pixels in the hsync. */
2086# define TV_HSYNC_END_MASK 0x1fff0000
2087# define TV_HSYNC_END_SHIFT 16
2088/** Total number of pixels minus one in the line (display and blanking). */
2089# define TV_HTOTAL_MASK 0x00001fff
2090# define TV_HTOTAL_SHIFT 0
2091
2092#define TV_H_CTL_2 0x68034
2093/** Enables the colorburst (needed for non-component color) */
2094# define TV_BURST_ENA (1 << 31)
2095/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2096# define TV_HBURST_START_SHIFT 16
2097# define TV_HBURST_START_MASK 0x1fff0000
2098/** Length of the colorburst */
2099# define TV_HBURST_LEN_SHIFT 0
2100# define TV_HBURST_LEN_MASK 0x0001fff
2101
2102#define TV_H_CTL_3 0x68038
2103/** End of hblank, measured in pixels minus one from start of hsync */
2104# define TV_HBLANK_END_SHIFT 16
2105# define TV_HBLANK_END_MASK 0x1fff0000
2106/** Start of hblank, measured in pixels minus one from start of hsync */
2107# define TV_HBLANK_START_SHIFT 0
2108# define TV_HBLANK_START_MASK 0x0001fff
2109
2110#define TV_V_CTL_1 0x6803c
2111/** XXX */
2112# define TV_NBR_END_SHIFT 16
2113# define TV_NBR_END_MASK 0x07ff0000
2114/** XXX */
2115# define TV_VI_END_F1_SHIFT 8
2116# define TV_VI_END_F1_MASK 0x00003f00
2117/** XXX */
2118# define TV_VI_END_F2_SHIFT 0
2119# define TV_VI_END_F2_MASK 0x0000003f
2120
2121#define TV_V_CTL_2 0x68040
2122/** Length of vsync, in half lines */
2123# define TV_VSYNC_LEN_MASK 0x07ff0000
2124# define TV_VSYNC_LEN_SHIFT 16
2125/** Offset of the start of vsync in field 1, measured in one less than the
2126 * number of half lines.
2127 */
2128# define TV_VSYNC_START_F1_MASK 0x00007f00
2129# define TV_VSYNC_START_F1_SHIFT 8
2130/**
2131 * Offset of the start of vsync in field 2, measured in one less than the
2132 * number of half lines.
2133 */
2134# define TV_VSYNC_START_F2_MASK 0x0000007f
2135# define TV_VSYNC_START_F2_SHIFT 0
2136
2137#define TV_V_CTL_3 0x68044
2138/** Enables generation of the equalization signal */
2139# define TV_EQUAL_ENA (1 << 31)
2140/** Length of vsync, in half lines */
2141# define TV_VEQ_LEN_MASK 0x007f0000
2142# define TV_VEQ_LEN_SHIFT 16
2143/** Offset of the start of equalization in field 1, measured in one less than
2144 * the number of half lines.
2145 */
2146# define TV_VEQ_START_F1_MASK 0x0007f00
2147# define TV_VEQ_START_F1_SHIFT 8
2148/**
2149 * Offset of the start of equalization in field 2, measured in one less than
2150 * the number of half lines.
2151 */
2152# define TV_VEQ_START_F2_MASK 0x000007f
2153# define TV_VEQ_START_F2_SHIFT 0
2154
2155#define TV_V_CTL_4 0x68048
2156/**
2157 * Offset to start of vertical colorburst, measured in one less than the
2158 * number of lines from vertical start.
2159 */
2160# define TV_VBURST_START_F1_MASK 0x003f0000
2161# define TV_VBURST_START_F1_SHIFT 16
2162/**
2163 * Offset to the end of vertical colorburst, measured in one less than the
2164 * number of lines from the start of NBR.
2165 */
2166# define TV_VBURST_END_F1_MASK 0x000000ff
2167# define TV_VBURST_END_F1_SHIFT 0
2168
2169#define TV_V_CTL_5 0x6804c
2170/**
2171 * Offset to start of vertical colorburst, measured in one less than the
2172 * number of lines from vertical start.
2173 */
2174# define TV_VBURST_START_F2_MASK 0x003f0000
2175# define TV_VBURST_START_F2_SHIFT 16
2176/**
2177 * Offset to the end of vertical colorburst, measured in one less than the
2178 * number of lines from the start of NBR.
2179 */
2180# define TV_VBURST_END_F2_MASK 0x000000ff
2181# define TV_VBURST_END_F2_SHIFT 0
2182
2183#define TV_V_CTL_6 0x68050
2184/**
2185 * Offset to start of vertical colorburst, measured in one less than the
2186 * number of lines from vertical start.
2187 */
2188# define TV_VBURST_START_F3_MASK 0x003f0000
2189# define TV_VBURST_START_F3_SHIFT 16
2190/**
2191 * Offset to the end of vertical colorburst, measured in one less than the
2192 * number of lines from the start of NBR.
2193 */
2194# define TV_VBURST_END_F3_MASK 0x000000ff
2195# define TV_VBURST_END_F3_SHIFT 0
2196
2197#define TV_V_CTL_7 0x68054
2198/**
2199 * Offset to start of vertical colorburst, measured in one less than the
2200 * number of lines from vertical start.
2201 */
2202# define TV_VBURST_START_F4_MASK 0x003f0000
2203# define TV_VBURST_START_F4_SHIFT 16
2204/**
2205 * Offset to the end of vertical colorburst, measured in one less than the
2206 * number of lines from the start of NBR.
2207 */
2208# define TV_VBURST_END_F4_MASK 0x000000ff
2209# define TV_VBURST_END_F4_SHIFT 0
2210
2211#define TV_SC_CTL_1 0x68060
2212/** Turns on the first subcarrier phase generation DDA */
2213# define TV_SC_DDA1_EN (1 << 31)
2214/** Turns on the first subcarrier phase generation DDA */
2215# define TV_SC_DDA2_EN (1 << 30)
2216/** Turns on the first subcarrier phase generation DDA */
2217# define TV_SC_DDA3_EN (1 << 29)
2218/** Sets the subcarrier DDA to reset frequency every other field */
2219# define TV_SC_RESET_EVERY_2 (0 << 24)
2220/** Sets the subcarrier DDA to reset frequency every fourth field */
2221# define TV_SC_RESET_EVERY_4 (1 << 24)
2222/** Sets the subcarrier DDA to reset frequency every eighth field */
2223# define TV_SC_RESET_EVERY_8 (2 << 24)
2224/** Sets the subcarrier DDA to never reset the frequency */
2225# define TV_SC_RESET_NEVER (3 << 24)
2226/** Sets the peak amplitude of the colorburst.*/
2227# define TV_BURST_LEVEL_MASK 0x00ff0000
2228# define TV_BURST_LEVEL_SHIFT 16
2229/** Sets the increment of the first subcarrier phase generation DDA */
2230# define TV_SCDDA1_INC_MASK 0x00000fff
2231# define TV_SCDDA1_INC_SHIFT 0
2232
2233#define TV_SC_CTL_2 0x68064
2234/** Sets the rollover for the second subcarrier phase generation DDA */
2235# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2236# define TV_SCDDA2_SIZE_SHIFT 16
2237/** Sets the increent of the second subcarrier phase generation DDA */
2238# define TV_SCDDA2_INC_MASK 0x00007fff
2239# define TV_SCDDA2_INC_SHIFT 0
2240
2241#define TV_SC_CTL_3 0x68068
2242/** Sets the rollover for the third subcarrier phase generation DDA */
2243# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2244# define TV_SCDDA3_SIZE_SHIFT 16
2245/** Sets the increent of the third subcarrier phase generation DDA */
2246# define TV_SCDDA3_INC_MASK 0x00007fff
2247# define TV_SCDDA3_INC_SHIFT 0
2248
2249#define TV_WIN_POS 0x68070
2250/** X coordinate of the display from the start of horizontal active */
2251# define TV_XPOS_MASK 0x1fff0000
2252# define TV_XPOS_SHIFT 16
2253/** Y coordinate of the display from the start of vertical active (NBR) */
2254# define TV_YPOS_MASK 0x00000fff
2255# define TV_YPOS_SHIFT 0
2256
2257#define TV_WIN_SIZE 0x68074
2258/** Horizontal size of the display window, measured in pixels*/
2259# define TV_XSIZE_MASK 0x1fff0000
2260# define TV_XSIZE_SHIFT 16
2261/**
2262 * Vertical size of the display window, measured in pixels.
2263 *
2264 * Must be even for interlaced modes.
2265 */
2266# define TV_YSIZE_MASK 0x00000fff
2267# define TV_YSIZE_SHIFT 0
2268
2269#define TV_FILTER_CTL_1 0x68080
2270/**
2271 * Enables automatic scaling calculation.
2272 *
2273 * If set, the rest of the registers are ignored, and the calculated values can
2274 * be read back from the register.
2275 */
2276# define TV_AUTO_SCALE (1 << 31)
2277/**
2278 * Disables the vertical filter.
2279 *
2280 * This is required on modes more than 1024 pixels wide */
2281# define TV_V_FILTER_BYPASS (1 << 29)
2282/** Enables adaptive vertical filtering */
2283# define TV_VADAPT (1 << 28)
2284# define TV_VADAPT_MODE_MASK (3 << 26)
2285/** Selects the least adaptive vertical filtering mode */
2286# define TV_VADAPT_MODE_LEAST (0 << 26)
2287/** Selects the moderately adaptive vertical filtering mode */
2288# define TV_VADAPT_MODE_MODERATE (1 << 26)
2289/** Selects the most adaptive vertical filtering mode */
2290# define TV_VADAPT_MODE_MOST (3 << 26)
2291/**
2292 * Sets the horizontal scaling factor.
2293 *
2294 * This should be the fractional part of the horizontal scaling factor divided
2295 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2296 *
2297 * (src width - 1) / ((oversample * dest width) - 1)
2298 */
2299# define TV_HSCALE_FRAC_MASK 0x00003fff
2300# define TV_HSCALE_FRAC_SHIFT 0
2301
2302#define TV_FILTER_CTL_2 0x68084
2303/**
2304 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2305 *
2306 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2307 */
2308# define TV_VSCALE_INT_MASK 0x00038000
2309# define TV_VSCALE_INT_SHIFT 15
2310/**
2311 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2312 *
2313 * \sa TV_VSCALE_INT_MASK
2314 */
2315# define TV_VSCALE_FRAC_MASK 0x00007fff
2316# define TV_VSCALE_FRAC_SHIFT 0
2317
2318#define TV_FILTER_CTL_3 0x68088
2319/**
2320 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2321 *
2322 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2323 *
2324 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2325 */
2326# define TV_VSCALE_IP_INT_MASK 0x00038000
2327# define TV_VSCALE_IP_INT_SHIFT 15
2328/**
2329 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2330 *
2331 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2332 *
2333 * \sa TV_VSCALE_IP_INT_MASK
2334 */
2335# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2336# define TV_VSCALE_IP_FRAC_SHIFT 0
2337
2338#define TV_CC_CONTROL 0x68090
2339# define TV_CC_ENABLE (1 << 31)
2340/**
2341 * Specifies which field to send the CC data in.
2342 *
2343 * CC data is usually sent in field 0.
2344 */
2345# define TV_CC_FID_MASK (1 << 27)
2346# define TV_CC_FID_SHIFT 27
2347/** Sets the horizontal position of the CC data. Usually 135. */
2348# define TV_CC_HOFF_MASK 0x03ff0000
2349# define TV_CC_HOFF_SHIFT 16
2350/** Sets the vertical position of the CC data. Usually 21 */
2351# define TV_CC_LINE_MASK 0x0000003f
2352# define TV_CC_LINE_SHIFT 0
2353
2354#define TV_CC_DATA 0x68094
2355# define TV_CC_RDY (1 << 31)
2356/** Second word of CC data to be transmitted. */
2357# define TV_CC_DATA_2_MASK 0x007f0000
2358# define TV_CC_DATA_2_SHIFT 16
2359/** First word of CC data to be transmitted. */
2360# define TV_CC_DATA_1_MASK 0x0000007f
2361# define TV_CC_DATA_1_SHIFT 0
2362
2363#define TV_H_LUMA_0 0x68100
2364#define TV_H_LUMA_59 0x681ec
2365#define TV_H_CHROMA_0 0x68200
2366#define TV_H_CHROMA_59 0x682ec
2367#define TV_V_LUMA_0 0x68300
2368#define TV_V_LUMA_42 0x683a8
2369#define TV_V_CHROMA_0 0x68400
2370#define TV_V_CHROMA_42 0x684a8
2371
040d87f1 2372/* Display Port */
32f9d658 2373#define DP_A 0x64000 /* eDP */
040d87f1
KP
2374#define DP_B 0x64100
2375#define DP_C 0x64200
2376#define DP_D 0x64300
2377
2378#define DP_PORT_EN (1 << 31)
2379#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2380#define DP_PIPE_MASK (1 << 30)
2381
040d87f1
KP
2382/* Link training mode - select a suitable mode for each stage */
2383#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2384#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2385#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2386#define DP_LINK_TRAIN_OFF (3 << 28)
2387#define DP_LINK_TRAIN_MASK (3 << 28)
2388#define DP_LINK_TRAIN_SHIFT 28
2389
8db9d77b
ZW
2390/* CPT Link training mode */
2391#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2392#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2393#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2394#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2395#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2396#define DP_LINK_TRAIN_SHIFT_CPT 8
2397
040d87f1
KP
2398/* Signal voltages. These are mostly controlled by the other end */
2399#define DP_VOLTAGE_0_4 (0 << 25)
2400#define DP_VOLTAGE_0_6 (1 << 25)
2401#define DP_VOLTAGE_0_8 (2 << 25)
2402#define DP_VOLTAGE_1_2 (3 << 25)
2403#define DP_VOLTAGE_MASK (7 << 25)
2404#define DP_VOLTAGE_SHIFT 25
2405
2406/* Signal pre-emphasis levels, like voltages, the other end tells us what
2407 * they want
2408 */
2409#define DP_PRE_EMPHASIS_0 (0 << 22)
2410#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2411#define DP_PRE_EMPHASIS_6 (2 << 22)
2412#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2413#define DP_PRE_EMPHASIS_MASK (7 << 22)
2414#define DP_PRE_EMPHASIS_SHIFT 22
2415
2416/* How many wires to use. I guess 3 was too hard */
2417#define DP_PORT_WIDTH_1 (0 << 19)
2418#define DP_PORT_WIDTH_2 (1 << 19)
2419#define DP_PORT_WIDTH_4 (3 << 19)
2420#define DP_PORT_WIDTH_MASK (7 << 19)
2421
2422/* Mystic DPCD version 1.1 special mode */
2423#define DP_ENHANCED_FRAMING (1 << 18)
2424
32f9d658
ZW
2425/* eDP */
2426#define DP_PLL_FREQ_270MHZ (0 << 16)
2427#define DP_PLL_FREQ_160MHZ (1 << 16)
2428#define DP_PLL_FREQ_MASK (3 << 16)
2429
040d87f1
KP
2430/** locked once port is enabled */
2431#define DP_PORT_REVERSAL (1 << 15)
2432
32f9d658
ZW
2433/* eDP */
2434#define DP_PLL_ENABLE (1 << 14)
2435
040d87f1
KP
2436/** sends the clock on lane 15 of the PEG for debug */
2437#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2438
2439#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2440#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2441
2442/** limit RGB values to avoid confusing TVs */
2443#define DP_COLOR_RANGE_16_235 (1 << 8)
2444
2445/** Turn on the audio link */
2446#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2447
2448/** vs and hs sync polarity */
2449#define DP_SYNC_VS_HIGH (1 << 4)
2450#define DP_SYNC_HS_HIGH (1 << 3)
2451
2452/** A fantasy */
2453#define DP_DETECTED (1 << 2)
2454
2455/** The aux channel provides a way to talk to the
2456 * signal sink for DDC etc. Max packet size supported
2457 * is 20 bytes in each direction, hence the 5 fixed
2458 * data registers
2459 */
32f9d658
ZW
2460#define DPA_AUX_CH_CTL 0x64010
2461#define DPA_AUX_CH_DATA1 0x64014
2462#define DPA_AUX_CH_DATA2 0x64018
2463#define DPA_AUX_CH_DATA3 0x6401c
2464#define DPA_AUX_CH_DATA4 0x64020
2465#define DPA_AUX_CH_DATA5 0x64024
2466
040d87f1
KP
2467#define DPB_AUX_CH_CTL 0x64110
2468#define DPB_AUX_CH_DATA1 0x64114
2469#define DPB_AUX_CH_DATA2 0x64118
2470#define DPB_AUX_CH_DATA3 0x6411c
2471#define DPB_AUX_CH_DATA4 0x64120
2472#define DPB_AUX_CH_DATA5 0x64124
2473
2474#define DPC_AUX_CH_CTL 0x64210
2475#define DPC_AUX_CH_DATA1 0x64214
2476#define DPC_AUX_CH_DATA2 0x64218
2477#define DPC_AUX_CH_DATA3 0x6421c
2478#define DPC_AUX_CH_DATA4 0x64220
2479#define DPC_AUX_CH_DATA5 0x64224
2480
2481#define DPD_AUX_CH_CTL 0x64310
2482#define DPD_AUX_CH_DATA1 0x64314
2483#define DPD_AUX_CH_DATA2 0x64318
2484#define DPD_AUX_CH_DATA3 0x6431c
2485#define DPD_AUX_CH_DATA4 0x64320
2486#define DPD_AUX_CH_DATA5 0x64324
2487
2488#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2489#define DP_AUX_CH_CTL_DONE (1 << 30)
2490#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2491#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2492#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2493#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2494#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2495#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2496#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2497#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2498#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2499#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2500#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2501#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2502#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2503#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2504#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2505#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2506#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2507#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2508#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2509
2510/*
2511 * Computing GMCH M and N values for the Display Port link
2512 *
2513 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2514 *
2515 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2516 *
2517 * The GMCH value is used internally
2518 *
2519 * bytes_per_pixel is the number of bytes coming out of the plane,
2520 * which is after the LUTs, so we want the bytes for our color format.
2521 * For our current usage, this is always 3, one byte for R, G and B.
2522 */
9db4a9c7
JB
2523#define _PIPEA_GMCH_DATA_M 0x70050
2524#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2525
2526/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2527#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2528#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2529
2530#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2531
9db4a9c7
JB
2532#define _PIPEA_GMCH_DATA_N 0x70054
2533#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2534#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2535
2536/*
2537 * Computing Link M and N values for the Display Port link
2538 *
2539 * Link M / N = pixel_clock / ls_clk
2540 *
2541 * (the DP spec calls pixel_clock the 'strm_clk')
2542 *
2543 * The Link value is transmitted in the Main Stream
2544 * Attributes and VB-ID.
2545 */
2546
9db4a9c7
JB
2547#define _PIPEA_DP_LINK_M 0x70060
2548#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2549#define PIPEA_DP_LINK_M_MASK (0xffffff)
2550
9db4a9c7
JB
2551#define _PIPEA_DP_LINK_N 0x70064
2552#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2553#define PIPEA_DP_LINK_N_MASK (0xffffff)
2554
9db4a9c7
JB
2555#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2556#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2557#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2558#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2559
585fb111
JB
2560/* Display & cursor control */
2561
2562/* Pipe A */
9db4a9c7 2563#define _PIPEADSL 0x70000
837ba00f
PZ
2564#define DSL_LINEMASK_GEN2 0x00000fff
2565#define DSL_LINEMASK_GEN3 0x00001fff
9db4a9c7 2566#define _PIPEACONF 0x70008
5eddb70b
CW
2567#define PIPECONF_ENABLE (1<<31)
2568#define PIPECONF_DISABLE 0
2569#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2570#define I965_PIPECONF_ACTIVE (1<<30)
f47166d2 2571#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
2572#define PIPECONF_SINGLE_WIDE 0
2573#define PIPECONF_PIPE_UNLOCKED 0
2574#define PIPECONF_PIPE_LOCKED (1<<25)
2575#define PIPECONF_PALETTE 0
2576#define PIPECONF_GAMMA (1<<24)
585fb111 2577#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 2578#define PIPECONF_INTERLACE_MASK (7 << 21)
d442ae18
DV
2579/* Note that pre-gen3 does not support interlaced display directly. Panel
2580 * fitting must be disabled on pre-ilk for interlaced. */
2581#define PIPECONF_PROGRESSIVE (0 << 21)
2582#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2583#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2584#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2585#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2586/* Ironlake and later have a complete new set of values for interlaced. PFIT
2587 * means panel fitter required, PF means progressive fetch, DBL means power
2588 * saving pixel doubling. */
2589#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2590#define PIPECONF_INTERLACED_ILK (3 << 21)
2591#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2592#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
652c393a 2593#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2594#define PIPECONF_BPP_MASK (0x000000e0)
2595#define PIPECONF_BPP_8 (0<<5)
2596#define PIPECONF_BPP_10 (1<<5)
2597#define PIPECONF_BPP_6 (2<<5)
2598#define PIPECONF_BPP_12 (3<<5)
2599#define PIPECONF_DITHER_EN (1<<4)
2600#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2601#define PIPECONF_DITHER_TYPE_SP (0<<2)
2602#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2603#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2604#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
9db4a9c7 2605#define _PIPEASTAT 0x70024
585fb111 2606#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 2607#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
2608#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2609#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2610#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 2611#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2612#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2613#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2614#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2615#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c46ce4d7 2616#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2617#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2618#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2619#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2620#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2621#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2622#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 2623#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 2624#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7
JB
2625#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2626#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
585fb111
JB
2627#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2628#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2629#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 2630#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
2631#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2632#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2633#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2634#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2635#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2636#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2637#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2638#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2639#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2640#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2641#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2642#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2643#define PIPE_8BPC (0 << 5)
2644#define PIPE_10BPC (1 << 5)
2645#define PIPE_6BPC (2 << 5)
2646#define PIPE_12BPC (3 << 5)
585fb111 2647
9db4a9c7
JB
2648#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2649#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2650#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2651#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2652#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2653#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2654
7e231dbe 2655#define VLV_DPFLIPSTAT 0x70028
c46ce4d7
JB
2656#define PIPEB_LINE_COMPARE_STATUS (1<<29)
2657#define PIPEB_HLINE_INT_EN (1<<28)
2658#define PIPEB_VBLANK_INT_EN (1<<27)
2659#define SPRITED_FLIPDONE_INT_EN (1<<26)
2660#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2661#define PLANEB_FLIPDONE_INT_EN (1<<24)
2662#define PIPEA_LINE_COMPARE_STATUS (1<<21)
2663#define PIPEA_HLINE_INT_EN (1<<20)
2664#define PIPEA_VBLANK_INT_EN (1<<19)
2665#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2666#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2667#define PLANEA_FLIPDONE_INT_EN (1<<16)
2668
2669#define DPINVGTT 0x7002c /* VLV only */
2670#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2671#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2672#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2673#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2674#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2675#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2676#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2677#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2678#define DPINVGTT_EN_MASK 0xff0000
2679#define CURSORB_INVALID_GTT_STATUS (1<<7)
2680#define CURSORA_INVALID_GTT_STATUS (1<<6)
2681#define SPRITED_INVALID_GTT_STATUS (1<<5)
2682#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2683#define PLANEB_INVALID_GTT_STATUS (1<<3)
2684#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2685#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2686#define PLANEA_INVALID_GTT_STATUS (1<<0)
2687#define DPINVGTT_STATUS_MASK 0xff
2688
585fb111
JB
2689#define DSPARB 0x70030
2690#define DSPARB_CSTART_MASK (0x7f << 7)
2691#define DSPARB_CSTART_SHIFT 7
2692#define DSPARB_BSTART_MASK (0x7f)
2693#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2694#define DSPARB_BEND_SHIFT 9 /* on 855 */
2695#define DSPARB_AEND_SHIFT 0
2696
2697#define DSPFW1 0x70034
0e442c60 2698#define DSPFW_SR_SHIFT 23
0206e353 2699#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2700#define DSPFW_CURSORB_SHIFT 16
d4294342 2701#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2702#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2703#define DSPFW_PLANEB_MASK (0x7f<<8)
2704#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2705#define DSPFW2 0x70038
0e442c60 2706#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2707#define DSPFW_CURSORA_SHIFT 8
d4294342 2708#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2709#define DSPFW3 0x7003c
0e442c60
JB
2710#define DSPFW_HPLL_SR_EN (1<<31)
2711#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2712#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2713#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2714#define DSPFW_HPLL_CURSOR_SHIFT 16
2715#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2716#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd 2717
12a3c055
GB
2718/* drain latency register values*/
2719#define DRAIN_LATENCY_PRECISION_32 32
2720#define DRAIN_LATENCY_PRECISION_16 16
2721#define VLV_DDL1 0x70050
2722#define DDL_CURSORA_PRECISION_32 (1<<31)
2723#define DDL_CURSORA_PRECISION_16 (0<<31)
2724#define DDL_CURSORA_SHIFT 24
2725#define DDL_PLANEA_PRECISION_32 (1<<7)
2726#define DDL_PLANEA_PRECISION_16 (0<<7)
2727#define VLV_DDL2 0x70054
2728#define DDL_CURSORB_PRECISION_32 (1<<31)
2729#define DDL_CURSORB_PRECISION_16 (0<<31)
2730#define DDL_CURSORB_SHIFT 24
2731#define DDL_PLANEB_PRECISION_32 (1<<7)
2732#define DDL_PLANEB_PRECISION_16 (0<<7)
2733
7662c8bd 2734/* FIFO watermark sizes etc */
0e442c60 2735#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2736#define I915_FIFO_LINE_SIZE 64
2737#define I830_FIFO_LINE_SIZE 32
0e442c60 2738
ceb04246 2739#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 2740#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2741#define I965_FIFO_SIZE 512
2742#define I945_FIFO_SIZE 127
7662c8bd 2743#define I915_FIFO_SIZE 95
dff33cfc 2744#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2745#define I830_FIFO_SIZE 95
0e442c60 2746
ceb04246 2747#define VALLEYVIEW_MAX_WM 0xff
0e442c60 2748#define G4X_MAX_WM 0x3f
7662c8bd
SL
2749#define I915_MAX_WM 0x3f
2750
f2b115e6
AJ
2751#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2752#define PINEVIEW_FIFO_LINE_SIZE 64
2753#define PINEVIEW_MAX_WM 0x1ff
2754#define PINEVIEW_DFT_WM 0x3f
2755#define PINEVIEW_DFT_HPLLOFF_WM 0
2756#define PINEVIEW_GUARD_WM 10
2757#define PINEVIEW_CURSOR_FIFO 64
2758#define PINEVIEW_CURSOR_MAX_WM 0x3f
2759#define PINEVIEW_CURSOR_DFT_WM 0
2760#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2761
ceb04246 2762#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
2763#define I965_CURSOR_FIFO 64
2764#define I965_CURSOR_MAX_WM 32
2765#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2766
2767/* define the Watermark register on Ironlake */
2768#define WM0_PIPEA_ILK 0x45100
2769#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2770#define WM0_PIPE_PLANE_SHIFT 16
2771#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2772#define WM0_PIPE_SPRITE_SHIFT 8
2773#define WM0_PIPE_CURSOR_MASK (0x1f)
2774
2775#define WM0_PIPEB_ILK 0x45104
d6c892df 2776#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
2777#define WM1_LP_ILK 0x45108
2778#define WM1_LP_SR_EN (1<<31)
2779#define WM1_LP_LATENCY_SHIFT 24
2780#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2781#define WM1_LP_FBC_MASK (0xf<<20)
2782#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2783#define WM1_LP_SR_MASK (0x1ff<<8)
2784#define WM1_LP_SR_SHIFT 8
2785#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2786#define WM2_LP_ILK 0x4510c
2787#define WM2_LP_EN (1<<31)
2788#define WM3_LP_ILK 0x45110
2789#define WM3_LP_EN (1<<31)
2790#define WM1S_LP_ILK 0x45120
b840d907
JB
2791#define WM2S_LP_IVB 0x45124
2792#define WM3S_LP_IVB 0x45128
dd8849c8 2793#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2794
2795/* Memory latency timer register */
2796#define MLTR_ILK 0x11222
b79d4990
JB
2797#define MLTR_WM1_SHIFT 0
2798#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
2799/* the unit of memory self-refresh latency time is 0.5us */
2800#define ILK_SRLT_MASK 0x3f
b79d4990
JB
2801#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2802#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2803#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
2804
2805/* define the fifo size on Ironlake */
2806#define ILK_DISPLAY_FIFO 128
2807#define ILK_DISPLAY_MAXWM 64
2808#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2809#define ILK_CURSOR_FIFO 32
2810#define ILK_CURSOR_MAXWM 16
2811#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2812
2813#define ILK_DISPLAY_SR_FIFO 512
2814#define ILK_DISPLAY_MAX_SRWM 0x1ff
2815#define ILK_DISPLAY_DFT_SRWM 0x3f
2816#define ILK_CURSOR_SR_FIFO 64
2817#define ILK_CURSOR_MAX_SRWM 0x3f
2818#define ILK_CURSOR_DFT_SRWM 8
2819
2820#define ILK_FIFO_LINE_SIZE 64
2821
1398261a
YL
2822/* define the WM info on Sandybridge */
2823#define SNB_DISPLAY_FIFO 128
2824#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2825#define SNB_DISPLAY_DFTWM 8
2826#define SNB_CURSOR_FIFO 32
2827#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2828#define SNB_CURSOR_DFTWM 8
2829
2830#define SNB_DISPLAY_SR_FIFO 512
2831#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2832#define SNB_DISPLAY_DFT_SRWM 0x3f
2833#define SNB_CURSOR_SR_FIFO 64
2834#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2835#define SNB_CURSOR_DFT_SRWM 8
2836
2837#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2838
2839#define SNB_FIFO_LINE_SIZE 64
2840
2841
2842/* the address where we get all kinds of latency value */
2843#define SSKPD 0x5d10
2844#define SSKPD_WM_MASK 0x3f
2845#define SSKPD_WM0_SHIFT 0
2846#define SSKPD_WM1_SHIFT 8
2847#define SSKPD_WM2_SHIFT 16
2848#define SSKPD_WM3_SHIFT 24
2849
2850#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2851#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2852#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2853#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2854#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2855
585fb111
JB
2856/*
2857 * The two pipe frame counter registers are not synchronized, so
2858 * reading a stable value is somewhat tricky. The following code
2859 * should work:
2860 *
2861 * do {
2862 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2863 * PIPE_FRAME_HIGH_SHIFT;
2864 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2865 * PIPE_FRAME_LOW_SHIFT);
2866 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2867 * PIPE_FRAME_HIGH_SHIFT);
2868 * } while (high1 != high2);
2869 * frame = (high1 << 8) | low1;
2870 */
9db4a9c7 2871#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
2872#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2873#define PIPE_FRAME_HIGH_SHIFT 0
9db4a9c7 2874#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
2875#define PIPE_FRAME_LOW_MASK 0xff000000
2876#define PIPE_FRAME_LOW_SHIFT 24
2877#define PIPE_PIXEL_MASK 0x00ffffff
2878#define PIPE_PIXEL_SHIFT 0
9880b7a5 2879/* GM45+ just has to be different */
9db4a9c7
JB
2880#define _PIPEA_FRMCOUNT_GM45 0x70040
2881#define _PIPEA_FLIPCOUNT_GM45 0x70044
2882#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
2883
2884/* Cursor A & B regs */
9db4a9c7 2885#define _CURACNTR 0x70080
14b60391
JB
2886/* Old style CUR*CNTR flags (desktop 8xx) */
2887#define CURSOR_ENABLE 0x80000000
2888#define CURSOR_GAMMA_ENABLE 0x40000000
2889#define CURSOR_STRIDE_MASK 0x30000000
2890#define CURSOR_FORMAT_SHIFT 24
2891#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2892#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2893#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2894#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2895#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2896#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2897/* New style CUR*CNTR flags */
2898#define CURSOR_MODE 0x27
585fb111
JB
2899#define CURSOR_MODE_DISABLE 0x00
2900#define CURSOR_MODE_64_32B_AX 0x07
2901#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2902#define MCURSOR_PIPE_SELECT (1 << 28)
2903#define MCURSOR_PIPE_A 0x00
2904#define MCURSOR_PIPE_B (1 << 28)
585fb111 2905#define MCURSOR_GAMMA_ENABLE (1 << 26)
9db4a9c7
JB
2906#define _CURABASE 0x70084
2907#define _CURAPOS 0x70088
585fb111
JB
2908#define CURSOR_POS_MASK 0x007FF
2909#define CURSOR_POS_SIGN 0x8000
2910#define CURSOR_X_SHIFT 0
2911#define CURSOR_Y_SHIFT 16
14b60391 2912#define CURSIZE 0x700a0
9db4a9c7
JB
2913#define _CURBCNTR 0x700c0
2914#define _CURBBASE 0x700c4
2915#define _CURBPOS 0x700c8
585fb111 2916
65a21cd6
JB
2917#define _CURBCNTR_IVB 0x71080
2918#define _CURBBASE_IVB 0x71084
2919#define _CURBPOS_IVB 0x71088
2920
9db4a9c7
JB
2921#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2922#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2923#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 2924
65a21cd6
JB
2925#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2926#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2927#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2928
585fb111 2929/* Display A control */
9db4a9c7 2930#define _DSPACNTR 0x70180
585fb111
JB
2931#define DISPLAY_PLANE_ENABLE (1<<31)
2932#define DISPLAY_PLANE_DISABLE 0
2933#define DISPPLANE_GAMMA_ENABLE (1<<30)
2934#define DISPPLANE_GAMMA_DISABLE 0
2935#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2936#define DISPPLANE_8BPP (0x2<<26)
2937#define DISPPLANE_15_16BPP (0x4<<26)
2938#define DISPPLANE_16BPP (0x5<<26)
2939#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2940#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2941#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2942#define DISPPLANE_STEREO_ENABLE (1<<25)
2943#define DISPPLANE_STEREO_DISABLE 0
b24e7179
JB
2944#define DISPPLANE_SEL_PIPE_SHIFT 24
2945#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 2946#define DISPPLANE_SEL_PIPE_A 0
b24e7179 2947#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
2948#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2949#define DISPPLANE_SRC_KEY_DISABLE 0
2950#define DISPPLANE_LINE_DOUBLE (1<<20)
2951#define DISPPLANE_NO_LINE_DOUBLE 0
2952#define DISPPLANE_STEREO_POLARITY_FIRST 0
2953#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2954#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2955#define DISPPLANE_TILED (1<<10)
9db4a9c7
JB
2956#define _DSPAADDR 0x70184
2957#define _DSPASTRIDE 0x70188
2958#define _DSPAPOS 0x7018C /* reserved */
2959#define _DSPASIZE 0x70190
2960#define _DSPASURF 0x7019C /* 965+ only */
2961#define _DSPATILEOFF 0x701A4 /* 965+ only */
2962
2963#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2964#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2965#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2966#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2967#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2968#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2969#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
5eddb70b 2970
446f2545
AR
2971/* Display/Sprite base address macros */
2972#define DISP_BASEADDR_MASK (0xfffff000)
2973#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
2974#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
2975#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
2976 (I915_WRITE(reg, gfx_addr | I915_LO_DISPBASE(I915_READ(reg))))
2977
585fb111
JB
2978/* VBIOS flags */
2979#define SWF00 0x71410
2980#define SWF01 0x71414
2981#define SWF02 0x71418
2982#define SWF03 0x7141c
2983#define SWF04 0x71420
2984#define SWF05 0x71424
2985#define SWF06 0x71428
2986#define SWF10 0x70410
2987#define SWF11 0x70414
2988#define SWF14 0x71420
2989#define SWF30 0x72414
2990#define SWF31 0x72418
2991#define SWF32 0x7241c
2992
2993/* Pipe B */
9db4a9c7
JB
2994#define _PIPEBDSL 0x71000
2995#define _PIPEBCONF 0x71008
2996#define _PIPEBSTAT 0x71024
2997#define _PIPEBFRAMEHIGH 0x71040
2998#define _PIPEBFRAMEPIXEL 0x71044
2999#define _PIPEB_FRMCOUNT_GM45 0x71040
3000#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 3001
585fb111
JB
3002
3003/* Display B control */
9db4a9c7 3004#define _DSPBCNTR 0x71180
585fb111
JB
3005#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3006#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3007#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3008#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
9db4a9c7
JB
3009#define _DSPBADDR 0x71184
3010#define _DSPBSTRIDE 0x71188
3011#define _DSPBPOS 0x7118C
3012#define _DSPBSIZE 0x71190
3013#define _DSPBSURF 0x7119C
3014#define _DSPBTILEOFF 0x711A4
585fb111 3015
b840d907
JB
3016/* Sprite A control */
3017#define _DVSACNTR 0x72180
3018#define DVS_ENABLE (1<<31)
3019#define DVS_GAMMA_ENABLE (1<<30)
3020#define DVS_PIXFORMAT_MASK (3<<25)
3021#define DVS_FORMAT_YUV422 (0<<25)
3022#define DVS_FORMAT_RGBX101010 (1<<25)
3023#define DVS_FORMAT_RGBX888 (2<<25)
3024#define DVS_FORMAT_RGBX161616 (3<<25)
3025#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 3026#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
3027#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3028#define DVS_YUV_ORDER_YUYV (0<<16)
3029#define DVS_YUV_ORDER_UYVY (1<<16)
3030#define DVS_YUV_ORDER_YVYU (2<<16)
3031#define DVS_YUV_ORDER_VYUY (3<<16)
3032#define DVS_DEST_KEY (1<<2)
3033#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3034#define DVS_TILED (1<<10)
3035#define _DVSALINOFF 0x72184
3036#define _DVSASTRIDE 0x72188
3037#define _DVSAPOS 0x7218c
3038#define _DVSASIZE 0x72190
3039#define _DVSAKEYVAL 0x72194
3040#define _DVSAKEYMSK 0x72198
3041#define _DVSASURF 0x7219c
3042#define _DVSAKEYMAXVAL 0x721a0
3043#define _DVSATILEOFF 0x721a4
3044#define _DVSASURFLIVE 0x721ac
3045#define _DVSASCALE 0x72204
3046#define DVS_SCALE_ENABLE (1<<31)
3047#define DVS_FILTER_MASK (3<<29)
3048#define DVS_FILTER_MEDIUM (0<<29)
3049#define DVS_FILTER_ENHANCING (1<<29)
3050#define DVS_FILTER_SOFTENING (2<<29)
3051#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3052#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3053#define _DVSAGAMC 0x72300
3054
3055#define _DVSBCNTR 0x73180
3056#define _DVSBLINOFF 0x73184
3057#define _DVSBSTRIDE 0x73188
3058#define _DVSBPOS 0x7318c
3059#define _DVSBSIZE 0x73190
3060#define _DVSBKEYVAL 0x73194
3061#define _DVSBKEYMSK 0x73198
3062#define _DVSBSURF 0x7319c
3063#define _DVSBKEYMAXVAL 0x731a0
3064#define _DVSBTILEOFF 0x731a4
3065#define _DVSBSURFLIVE 0x731ac
3066#define _DVSBSCALE 0x73204
3067#define _DVSBGAMC 0x73300
3068
3069#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3070#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3071#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3072#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3073#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 3074#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
3075#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3076#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3077#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
3078#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3079#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
b840d907
JB
3080
3081#define _SPRA_CTL 0x70280
3082#define SPRITE_ENABLE (1<<31)
3083#define SPRITE_GAMMA_ENABLE (1<<30)
3084#define SPRITE_PIXFORMAT_MASK (7<<25)
3085#define SPRITE_FORMAT_YUV422 (0<<25)
3086#define SPRITE_FORMAT_RGBX101010 (1<<25)
3087#define SPRITE_FORMAT_RGBX888 (2<<25)
3088#define SPRITE_FORMAT_RGBX161616 (3<<25)
3089#define SPRITE_FORMAT_YUV444 (4<<25)
3090#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
3091#define SPRITE_CSC_ENABLE (1<<24)
3092#define SPRITE_SOURCE_KEY (1<<22)
3093#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3094#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3095#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3096#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3097#define SPRITE_YUV_ORDER_YUYV (0<<16)
3098#define SPRITE_YUV_ORDER_UYVY (1<<16)
3099#define SPRITE_YUV_ORDER_YVYU (2<<16)
3100#define SPRITE_YUV_ORDER_VYUY (3<<16)
3101#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3102#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3103#define SPRITE_TILED (1<<10)
3104#define SPRITE_DEST_KEY (1<<2)
3105#define _SPRA_LINOFF 0x70284
3106#define _SPRA_STRIDE 0x70288
3107#define _SPRA_POS 0x7028c
3108#define _SPRA_SIZE 0x70290
3109#define _SPRA_KEYVAL 0x70294
3110#define _SPRA_KEYMSK 0x70298
3111#define _SPRA_SURF 0x7029c
3112#define _SPRA_KEYMAX 0x702a0
3113#define _SPRA_TILEOFF 0x702a4
3114#define _SPRA_SCALE 0x70304
3115#define SPRITE_SCALE_ENABLE (1<<31)
3116#define SPRITE_FILTER_MASK (3<<29)
3117#define SPRITE_FILTER_MEDIUM (0<<29)
3118#define SPRITE_FILTER_ENHANCING (1<<29)
3119#define SPRITE_FILTER_SOFTENING (2<<29)
3120#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3121#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3122#define _SPRA_GAMC 0x70400
3123
3124#define _SPRB_CTL 0x71280
3125#define _SPRB_LINOFF 0x71284
3126#define _SPRB_STRIDE 0x71288
3127#define _SPRB_POS 0x7128c
3128#define _SPRB_SIZE 0x71290
3129#define _SPRB_KEYVAL 0x71294
3130#define _SPRB_KEYMSK 0x71298
3131#define _SPRB_SURF 0x7129c
3132#define _SPRB_KEYMAX 0x712a0
3133#define _SPRB_TILEOFF 0x712a4
3134#define _SPRB_SCALE 0x71304
3135#define _SPRB_GAMC 0x71400
3136
3137#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3138#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3139#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3140#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3141#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3142#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3143#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3144#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3145#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3146#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3147#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3148#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3149
585fb111
JB
3150/* VBIOS regs */
3151#define VGACNTRL 0x71400
3152# define VGA_DISP_DISABLE (1 << 31)
3153# define VGA_2X_MODE (1 << 30)
3154# define VGA_PIPE_B_SELECT (1 << 29)
3155
f2b115e6 3156/* Ironlake */
b9055052
ZW
3157
3158#define CPU_VGACNTRL 0x41000
3159
3160#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3161#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3162#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3163#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3164#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3165#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3166#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3167#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3168#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3169
3170/* refresh rate hardware control */
3171#define RR_HW_CTL 0x45300
3172#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3173#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3174
3175#define FDI_PLL_BIOS_0 0x46000
021357ac 3176#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3177#define FDI_PLL_BIOS_1 0x46004
3178#define FDI_PLL_BIOS_2 0x46008
3179#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3180#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3181#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3182
8956c8bb 3183#define PCH_DSPCLK_GATE_D 0x42020
1ffa325b
JB
3184# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3185# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8956c8bb
EA
3186# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3187# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3188
3189#define PCH_3DCGDIS0 0x46020
3190# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3191# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3192
06f37751
EA
3193#define PCH_3DCGDIS1 0x46024
3194# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3195
b9055052
ZW
3196#define FDI_PLL_FREQ_CTL 0x46030
3197#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3198#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3199#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3200
3201
9db4a9c7 3202#define _PIPEA_DATA_M1 0x60030
b9055052
ZW
3203#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3204#define TU_SIZE_MASK 0x7e000000
5eddb70b 3205#define PIPE_DATA_M1_OFFSET 0
9db4a9c7 3206#define _PIPEA_DATA_N1 0x60034
5eddb70b 3207#define PIPE_DATA_N1_OFFSET 0
b9055052 3208
9db4a9c7 3209#define _PIPEA_DATA_M2 0x60038
5eddb70b 3210#define PIPE_DATA_M2_OFFSET 0
9db4a9c7 3211#define _PIPEA_DATA_N2 0x6003c
5eddb70b 3212#define PIPE_DATA_N2_OFFSET 0
b9055052 3213
9db4a9c7 3214#define _PIPEA_LINK_M1 0x60040
5eddb70b 3215#define PIPE_LINK_M1_OFFSET 0
9db4a9c7 3216#define _PIPEA_LINK_N1 0x60044
5eddb70b 3217#define PIPE_LINK_N1_OFFSET 0
b9055052 3218
9db4a9c7 3219#define _PIPEA_LINK_M2 0x60048
5eddb70b 3220#define PIPE_LINK_M2_OFFSET 0
9db4a9c7 3221#define _PIPEA_LINK_N2 0x6004c
5eddb70b 3222#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3223
3224/* PIPEB timing regs are same start from 0x61000 */
3225
9db4a9c7
JB
3226#define _PIPEB_DATA_M1 0x61030
3227#define _PIPEB_DATA_N1 0x61034
b9055052 3228
9db4a9c7
JB
3229#define _PIPEB_DATA_M2 0x61038
3230#define _PIPEB_DATA_N2 0x6103c
b9055052 3231
9db4a9c7
JB
3232#define _PIPEB_LINK_M1 0x61040
3233#define _PIPEB_LINK_N1 0x61044
b9055052 3234
9db4a9c7
JB
3235#define _PIPEB_LINK_M2 0x61048
3236#define _PIPEB_LINK_N2 0x6104c
5eddb70b 3237
9db4a9c7
JB
3238#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3239#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3240#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3241#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3242#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3243#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3244#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3245#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3246
3247/* CPU panel fitter */
9db4a9c7
JB
3248/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3249#define _PFA_CTL_1 0x68080
3250#define _PFB_CTL_1 0x68880
b9055052 3251#define PF_ENABLE (1<<31)
b1f60b70
ZW
3252#define PF_FILTER_MASK (3<<23)
3253#define PF_FILTER_PROGRAMMED (0<<23)
3254#define PF_FILTER_MED_3x3 (1<<23)
3255#define PF_FILTER_EDGE_ENHANCE (2<<23)
3256#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3257#define _PFA_WIN_SZ 0x68074
3258#define _PFB_WIN_SZ 0x68874
3259#define _PFA_WIN_POS 0x68070
3260#define _PFB_WIN_POS 0x68870
3261#define _PFA_VSCALE 0x68084
3262#define _PFB_VSCALE 0x68884
3263#define _PFA_HSCALE 0x68090
3264#define _PFB_HSCALE 0x68890
3265
3266#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3267#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3268#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3269#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3270#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3271
3272/* legacy palette */
9db4a9c7
JB
3273#define _LGC_PALETTE_A 0x4a000
3274#define _LGC_PALETTE_B 0x4a800
3275#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
3276
3277/* interrupts */
3278#define DE_MASTER_IRQ_CONTROL (1 << 31)
3279#define DE_SPRITEB_FLIP_DONE (1 << 29)
3280#define DE_SPRITEA_FLIP_DONE (1 << 28)
3281#define DE_PLANEB_FLIP_DONE (1 << 27)
3282#define DE_PLANEA_FLIP_DONE (1 << 26)
3283#define DE_PCU_EVENT (1 << 25)
3284#define DE_GTT_FAULT (1 << 24)
3285#define DE_POISON (1 << 23)
3286#define DE_PERFORM_COUNTER (1 << 22)
3287#define DE_PCH_EVENT (1 << 21)
3288#define DE_AUX_CHANNEL_A (1 << 20)
3289#define DE_DP_A_HOTPLUG (1 << 19)
3290#define DE_GSE (1 << 18)
3291#define DE_PIPEB_VBLANK (1 << 15)
3292#define DE_PIPEB_EVEN_FIELD (1 << 14)
3293#define DE_PIPEB_ODD_FIELD (1 << 13)
3294#define DE_PIPEB_LINE_COMPARE (1 << 12)
3295#define DE_PIPEB_VSYNC (1 << 11)
3296#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3297#define DE_PIPEA_VBLANK (1 << 7)
3298#define DE_PIPEA_EVEN_FIELD (1 << 6)
3299#define DE_PIPEA_ODD_FIELD (1 << 5)
3300#define DE_PIPEA_LINE_COMPARE (1 << 4)
3301#define DE_PIPEA_VSYNC (1 << 3)
3302#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3303
b1f14ad0
JB
3304/* More Ivybridge lolz */
3305#define DE_ERR_DEBUG_IVB (1<<30)
3306#define DE_GSE_IVB (1<<29)
3307#define DE_PCH_EVENT_IVB (1<<28)
3308#define DE_DP_A_HOTPLUG_IVB (1<<27)
3309#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
3310#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3311#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3312#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 3313#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 3314#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 3315#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
3316#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3317#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
b1f14ad0
JB
3318#define DE_PIPEA_VBLANK_IVB (1<<0)
3319
7eea1ddf
JB
3320#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3321#define MASTER_INTERRUPT_ENABLE (1<<31)
3322
b9055052
ZW
3323#define DEISR 0x44000
3324#define DEIMR 0x44004
3325#define DEIIR 0x44008
3326#define DEIER 0x4400c
3327
e2a1e2f0
BW
3328/* GT interrupt.
3329 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3330 * corresponding bits in the per-ring interrupt control registers. */
7eea1ddf
JB
3331#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3332#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
e2a1e2f0 3333#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
7eea1ddf
JB
3334#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3335#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
e2a1e2f0 3336#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
7eea1ddf
JB
3337#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3338#define GT_PIPE_NOTIFY (1 << 4)
3339#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3340#define GT_SYNC_STATUS (1 << 2)
3341#define GT_USER_INTERRUPT (1 << 0)
b9055052
ZW
3342
3343#define GTISR 0x44010
3344#define GTIMR 0x44014
3345#define GTIIR 0x44018
3346#define GTIER 0x4401c
3347
7f8a8569 3348#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3349/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3350#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3351#define ILK_DPARB_GATE (1<<22)
3352#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3353#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3354#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3355#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3356#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3357#define ILK_HDCP_DISABLE (1<<25)
3358#define ILK_eDP_A_DISABLE (1<<24)
3359#define ILK_DESKTOP (1<<23)
7f8a8569 3360#define ILK_DSPCLK_GATE 0x42020
28963a3e 3361#define IVB_VRHUNIT_CLK_GATE (1<<28)
7f8a8569 3362#define ILK_DPARB_CLK_GATE (1<<5)
1398261a
YL
3363#define ILK_DPFD_CLK_GATE (1<<7)
3364
b52eb4dc
ZY
3365/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3366#define ILK_CLK_FBC (1<<7)
3367#define ILK_DPFC_DIS1 (1<<8)
3368#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 3369
116ac8d2
EA
3370#define IVB_CHICKEN3 0x4200c
3371# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3372# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3373
553bd149
ZW
3374#define DISP_ARB_CTL 0x45000
3375#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3376#define DISP_FBC_WM_DIS (1<<15)
553bd149 3377
e4e0c058 3378/* GEN7 chicken */
d71de14d
KG
3379#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3380# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3381
e4e0c058
ED
3382#define GEN7_L3CNTLREG1 0xB01C
3383#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3384
3385#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3386#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3387
db099c8f
ED
3388/* WaCatErrorRejectionIssue */
3389#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3390#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3391
b9055052
ZW
3392/* PCH */
3393
3394/* south display engine interrupt */
776ad806
JB
3395#define SDE_AUDIO_POWER_D (1 << 27)
3396#define SDE_AUDIO_POWER_C (1 << 26)
3397#define SDE_AUDIO_POWER_B (1 << 25)
3398#define SDE_AUDIO_POWER_SHIFT (25)
3399#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3400#define SDE_GMBUS (1 << 24)
3401#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3402#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3403#define SDE_AUDIO_HDCP_MASK (3 << 22)
3404#define SDE_AUDIO_TRANSB (1 << 21)
3405#define SDE_AUDIO_TRANSA (1 << 20)
3406#define SDE_AUDIO_TRANS_MASK (3 << 20)
3407#define SDE_POISON (1 << 19)
3408/* 18 reserved */
3409#define SDE_FDI_RXB (1 << 17)
3410#define SDE_FDI_RXA (1 << 16)
3411#define SDE_FDI_MASK (3 << 16)
3412#define SDE_AUXD (1 << 15)
3413#define SDE_AUXC (1 << 14)
3414#define SDE_AUXB (1 << 13)
3415#define SDE_AUX_MASK (7 << 13)
3416/* 12 reserved */
b9055052
ZW
3417#define SDE_CRT_HOTPLUG (1 << 11)
3418#define SDE_PORTD_HOTPLUG (1 << 10)
3419#define SDE_PORTC_HOTPLUG (1 << 9)
3420#define SDE_PORTB_HOTPLUG (1 << 8)
3421#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 3422#define SDE_HOTPLUG_MASK (0xf << 8)
776ad806
JB
3423#define SDE_TRANSB_CRC_DONE (1 << 5)
3424#define SDE_TRANSB_CRC_ERR (1 << 4)
3425#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3426#define SDE_TRANSA_CRC_DONE (1 << 2)
3427#define SDE_TRANSA_CRC_ERR (1 << 1)
3428#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3429#define SDE_TRANS_MASK (0x3f)
8db9d77b
ZW
3430/* CPT */
3431#define SDE_CRT_HOTPLUG_CPT (1 << 19)
3432#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3433#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3434#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
3435#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3436 SDE_PORTD_HOTPLUG_CPT | \
3437 SDE_PORTC_HOTPLUG_CPT | \
3438 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
3439
3440#define SDEISR 0xc4000
3441#define SDEIMR 0xc4004
3442#define SDEIIR 0xc4008
3443#define SDEIER 0xc400c
3444
3445/* digital port hotplug */
7fe0b973 3446#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3447#define PORTD_HOTPLUG_ENABLE (1 << 20)
3448#define PORTD_PULSE_DURATION_2ms (0)
3449#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3450#define PORTD_PULSE_DURATION_6ms (2 << 18)
3451#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3452#define PORTD_PULSE_DURATION_MASK (3 << 18)
b9055052
ZW
3453#define PORTD_HOTPLUG_NO_DETECT (0)
3454#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3455#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3456#define PORTC_HOTPLUG_ENABLE (1 << 12)
3457#define PORTC_PULSE_DURATION_2ms (0)
3458#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3459#define PORTC_PULSE_DURATION_6ms (2 << 10)
3460#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3461#define PORTC_PULSE_DURATION_MASK (3 << 10)
b9055052
ZW
3462#define PORTC_HOTPLUG_NO_DETECT (0)
3463#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3464#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3465#define PORTB_HOTPLUG_ENABLE (1 << 4)
3466#define PORTB_PULSE_DURATION_2ms (0)
3467#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3468#define PORTB_PULSE_DURATION_6ms (2 << 2)
3469#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3470#define PORTB_PULSE_DURATION_MASK (3 << 2)
b9055052
ZW
3471#define PORTB_HOTPLUG_NO_DETECT (0)
3472#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3473#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3474
3475#define PCH_GPIOA 0xc5010
3476#define PCH_GPIOB 0xc5014
3477#define PCH_GPIOC 0xc5018
3478#define PCH_GPIOD 0xc501c
3479#define PCH_GPIOE 0xc5020
3480#define PCH_GPIOF 0xc5024
3481
f0217c42
EA
3482#define PCH_GMBUS0 0xc5100
3483#define PCH_GMBUS1 0xc5104
3484#define PCH_GMBUS2 0xc5108
3485#define PCH_GMBUS3 0xc510c
3486#define PCH_GMBUS4 0xc5110
3487#define PCH_GMBUS5 0xc5120
3488
9db4a9c7
JB
3489#define _PCH_DPLL_A 0xc6014
3490#define _PCH_DPLL_B 0xc6018
ee7b9f93 3491#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 3492
9db4a9c7 3493#define _PCH_FPA0 0xc6040
c1858123 3494#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
3495#define _PCH_FPA1 0xc6044
3496#define _PCH_FPB0 0xc6048
3497#define _PCH_FPB1 0xc604c
ee7b9f93
JB
3498#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3499#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
3500
3501#define PCH_DPLL_TEST 0xc606c
3502
3503#define PCH_DREF_CONTROL 0xC6200
3504#define DREF_CONTROL_MASK 0x7fc3
3505#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3506#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3507#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3508#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3509#define DREF_SSC_SOURCE_DISABLE (0<<11)
3510#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 3511#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
3512#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3513#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3514#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 3515#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
3516#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3517#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 3518#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
3519#define DREF_SSC4_DOWNSPREAD (0<<6)
3520#define DREF_SSC4_CENTERSPREAD (1<<6)
3521#define DREF_SSC1_DISABLE (0<<1)
3522#define DREF_SSC1_ENABLE (1<<1)
3523#define DREF_SSC4_DISABLE (0)
3524#define DREF_SSC4_ENABLE (1)
3525
3526#define PCH_RAWCLK_FREQ 0xc6204
3527#define FDL_TP1_TIMER_SHIFT 12
3528#define FDL_TP1_TIMER_MASK (3<<12)
3529#define FDL_TP2_TIMER_SHIFT 10
3530#define FDL_TP2_TIMER_MASK (3<<10)
3531#define RAWCLK_FREQ_MASK 0x3ff
3532
3533#define PCH_DPLL_TMR_CFG 0xc6208
3534
3535#define PCH_SSC4_PARMS 0xc6210
3536#define PCH_SSC4_AUX_PARMS 0xc6214
3537
8db9d77b
ZW
3538#define PCH_DPLL_SEL 0xc7000
3539#define TRANSA_DPLL_ENABLE (1<<3)
3540#define TRANSA_DPLLB_SEL (1<<0)
3541#define TRANSA_DPLLA_SEL 0
3542#define TRANSB_DPLL_ENABLE (1<<7)
3543#define TRANSB_DPLLB_SEL (1<<4)
3544#define TRANSB_DPLLA_SEL (0)
3545#define TRANSC_DPLL_ENABLE (1<<11)
3546#define TRANSC_DPLLB_SEL (1<<8)
3547#define TRANSC_DPLLA_SEL (0)
3548
b9055052
ZW
3549/* transcoder */
3550
9db4a9c7 3551#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3552#define TRANS_HTOTAL_SHIFT 16
3553#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3554#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3555#define TRANS_HBLANK_END_SHIFT 16
3556#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3557#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3558#define TRANS_HSYNC_END_SHIFT 16
3559#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3560#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3561#define TRANS_VTOTAL_SHIFT 16
3562#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3563#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3564#define TRANS_VBLANK_END_SHIFT 16
3565#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3566#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3567#define TRANS_VSYNC_END_SHIFT 16
3568#define TRANS_VSYNC_START_SHIFT 0
0529a0d9 3569#define _TRANS_VSYNCSHIFT_A 0xe0028
b9055052 3570
9db4a9c7
JB
3571#define _TRANSA_DATA_M1 0xe0030
3572#define _TRANSA_DATA_N1 0xe0034
3573#define _TRANSA_DATA_M2 0xe0038
3574#define _TRANSA_DATA_N2 0xe003c
3575#define _TRANSA_DP_LINK_M1 0xe0040
3576#define _TRANSA_DP_LINK_N1 0xe0044
3577#define _TRANSA_DP_LINK_M2 0xe0048
3578#define _TRANSA_DP_LINK_N2 0xe004c
3579
b055c8f3
JB
3580/* Per-transcoder DIP controls */
3581
3582#define _VIDEO_DIP_CTL_A 0xe0200
3583#define _VIDEO_DIP_DATA_A 0xe0208
3584#define _VIDEO_DIP_GCP_A 0xe0210
3585
3586#define _VIDEO_DIP_CTL_B 0xe1200
3587#define _VIDEO_DIP_DATA_B 0xe1208
3588#define _VIDEO_DIP_GCP_B 0xe1210
3589
3590#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3591#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3592#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3593
90b107c8
SK
3594#define VLV_VIDEO_DIP_CTL_A 0x60220
3595#define VLV_VIDEO_DIP_DATA_A 0x60208
3596#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3597
3598#define VLV_VIDEO_DIP_CTL_B 0x61170
3599#define VLV_VIDEO_DIP_DATA_B 0x61174
3600#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3601
3602#define VLV_TVIDEO_DIP_CTL(pipe) \
3603 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3604#define VLV_TVIDEO_DIP_DATA(pipe) \
3605 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3606#define VLV_TVIDEO_DIP_GCP(pipe) \
3607 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3608
8c5f5f7c
ED
3609/* Haswell DIP controls */
3610#define HSW_VIDEO_DIP_CTL_A 0x60200
3611#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3612#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3613#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3614#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3615#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3616#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3617#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3618#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3619#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3620#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3621#define HSW_VIDEO_DIP_GCP_A 0x60210
3622
3623#define HSW_VIDEO_DIP_CTL_B 0x61200
3624#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3625#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3626#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3627#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3628#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3629#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3630#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3631#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3632#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3633#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
3634#define HSW_VIDEO_DIP_GCP_B 0x61210
3635
3636#define HSW_TVIDEO_DIP_CTL(pipe) \
3637 _PIPE(pipe, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
3638#define HSW_TVIDEO_DIP_AVI_DATA(pipe) \
3639 _PIPE(pipe, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
3640#define HSW_TVIDEO_DIP_SPD_DATA(pipe) \
3641 _PIPE(pipe, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
3642#define HSW_TVIDEO_DIP_GCP(pipe) \
3643 _PIPE(pipe, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
3644
9db4a9c7
JB
3645#define _TRANS_HTOTAL_B 0xe1000
3646#define _TRANS_HBLANK_B 0xe1004
3647#define _TRANS_HSYNC_B 0xe1008
3648#define _TRANS_VTOTAL_B 0xe100c
3649#define _TRANS_VBLANK_B 0xe1010
3650#define _TRANS_VSYNC_B 0xe1014
0529a0d9 3651#define _TRANS_VSYNCSHIFT_B 0xe1028
9db4a9c7
JB
3652
3653#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3654#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3655#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3656#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3657#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3658#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
0529a0d9
DV
3659#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3660 _TRANS_VSYNCSHIFT_B)
9db4a9c7
JB
3661
3662#define _TRANSB_DATA_M1 0xe1030
3663#define _TRANSB_DATA_N1 0xe1034
3664#define _TRANSB_DATA_M2 0xe1038
3665#define _TRANSB_DATA_N2 0xe103c
3666#define _TRANSB_DP_LINK_M1 0xe1040
3667#define _TRANSB_DP_LINK_N1 0xe1044
3668#define _TRANSB_DP_LINK_M2 0xe1048
3669#define _TRANSB_DP_LINK_N2 0xe104c
3670
3671#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3672#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3673#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3674#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3675#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3676#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3677#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3678#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3679
3680#define _TRANSACONF 0xf0008
3681#define _TRANSBCONF 0xf1008
3682#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
3683#define TRANS_DISABLE (0<<31)
3684#define TRANS_ENABLE (1<<31)
3685#define TRANS_STATE_MASK (1<<30)
3686#define TRANS_STATE_DISABLE (0<<30)
3687#define TRANS_STATE_ENABLE (1<<30)
3688#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3689#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3690#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3691#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3692#define TRANS_DP_AUDIO_ONLY (1<<26)
3693#define TRANS_DP_VIDEO_AUDIO (0<<26)
5f7f726d 3694#define TRANS_INTERLACE_MASK (7<<21)
b9055052 3695#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 3696#define TRANS_INTERLACED (3<<21)
7c26e5c6 3697#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
3698#define TRANS_8BPC (0<<5)
3699#define TRANS_10BPC (1<<5)
3700#define TRANS_6BPC (2<<5)
3701#define TRANS_12BPC (3<<5)
3702
3bcf603f
JB
3703#define _TRANSA_CHICKEN2 0xf0064
3704#define _TRANSB_CHICKEN2 0xf1064
3705#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3706#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3707
291427f5
JB
3708#define SOUTH_CHICKEN1 0xc2000
3709#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3710#define FDIA_PHASE_SYNC_SHIFT_EN 18
3711#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3712#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
645c62a5
JB
3713#define SOUTH_CHICKEN2 0xc2004
3714#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3715
9db4a9c7
JB
3716#define _FDI_RXA_CHICKEN 0xc200c
3717#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
3718#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3719#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 3720#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 3721
382b0936
JB
3722#define SOUTH_DSPCLK_GATE_D 0xc2020
3723#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3724
b9055052 3725/* CPU: FDI_TX */
9db4a9c7
JB
3726#define _FDI_TXA_CTL 0x60100
3727#define _FDI_TXB_CTL 0x61100
3728#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
3729#define FDI_TX_DISABLE (0<<31)
3730#define FDI_TX_ENABLE (1<<31)
3731#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3732#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3733#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3734#define FDI_LINK_TRAIN_NONE (3<<28)
3735#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3736#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3737#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3738#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3739#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3740#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3741#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3742#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
3743/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3744 SNB has different settings. */
3745/* SNB A-stepping */
3746#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3747#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3748#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3749#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3750/* SNB B-stepping */
3751#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3752#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3753#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3754#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3755#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
3756#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3757#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3758#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3759#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3760#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 3761/* Ironlake: hardwired to 1 */
b9055052 3762#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
3763
3764/* Ivybridge has different bits for lolz */
3765#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3766#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3767#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3768#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3769
b9055052 3770/* both Tx and Rx */
c4f9c4c2 3771#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 3772#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
3773#define FDI_SCRAMBLING_ENABLE (0<<7)
3774#define FDI_SCRAMBLING_DISABLE (1<<7)
3775
3776/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
3777#define _FDI_RXA_CTL 0xf000c
3778#define _FDI_RXB_CTL 0xf100c
3779#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 3780#define FDI_RX_ENABLE (1<<31)
b9055052 3781/* train, dp width same as FDI_TX */
357555c0
JB
3782#define FDI_FS_ERRC_ENABLE (1<<27)
3783#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052
ZW
3784#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3785#define FDI_8BPC (0<<16)
3786#define FDI_10BPC (1<<16)
3787#define FDI_6BPC (2<<16)
3788#define FDI_12BPC (3<<16)
3789#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3790#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3791#define FDI_RX_PLL_ENABLE (1<<13)
3792#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3793#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3794#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3795#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3796#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 3797#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
3798/* CPT */
3799#define FDI_AUTO_TRAINING (1<<10)
3800#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3801#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3802#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3803#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3804#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
dc04a61a
ED
3805/* LPT */
3806#define FDI_PORT_WIDTH_2X_LPT (1<<19)
3807#define FDI_PORT_WIDTH_1X_LPT (0<<19)
b9055052 3808
9db4a9c7
JB
3809#define _FDI_RXA_MISC 0xf0010
3810#define _FDI_RXB_MISC 0xf1010
3811#define _FDI_RXA_TUSIZE1 0xf0030
3812#define _FDI_RXA_TUSIZE2 0xf0038
3813#define _FDI_RXB_TUSIZE1 0xf1030
3814#define _FDI_RXB_TUSIZE2 0xf1038
3815#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3816#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3817#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
3818
3819/* FDI_RX interrupt register format */
3820#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3821#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3822#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3823#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3824#define FDI_RX_FS_CODE_ERR (1<<6)
3825#define FDI_RX_FE_CODE_ERR (1<<5)
3826#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3827#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3828#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3829#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3830#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3831
9db4a9c7
JB
3832#define _FDI_RXA_IIR 0xf0014
3833#define _FDI_RXA_IMR 0xf0018
3834#define _FDI_RXB_IIR 0xf1014
3835#define _FDI_RXB_IMR 0xf1018
3836#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3837#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
3838
3839#define FDI_PLL_CTL_1 0xfe000
3840#define FDI_PLL_CTL_2 0xfe004
3841
3842/* CRT */
3843#define PCH_ADPA 0xe1100
3844#define ADPA_TRANS_SELECT_MASK (1<<30)
3845#define ADPA_TRANS_A_SELECT 0
3846#define ADPA_TRANS_B_SELECT (1<<30)
3847#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3848#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3849#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3850#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3851#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3852#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3853#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3854#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3855#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3856#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3857#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3858#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3859#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3860#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3861#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3862#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3863#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3864#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3865#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3866
3867/* or SDVOB */
3868#define HDMIB 0xe1140
3869#define PORT_ENABLE (1 << 31)
3573c410
PZ
3870#define TRANSCODER(pipe) ((pipe) << 30)
3871#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3872#define TRANSCODER_MASK (1 << 30)
3873#define TRANSCODER_MASK_CPT (3 << 29)
b9055052
ZW
3874#define COLOR_FORMAT_8bpc (0)
3875#define COLOR_FORMAT_12bpc (3 << 26)
3876#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3877#define SDVO_ENCODING (0)
3878#define TMDS_ENCODING (2 << 10)
3879#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
3880/* CPT */
3881#define HDMI_MODE_SELECT (1 << 9)
3882#define DVI_MODE_SELECT (0)
b9055052
ZW
3883#define SDVOB_BORDER_ENABLE (1 << 7)
3884#define AUDIO_ENABLE (1 << 6)
3885#define VSYNC_ACTIVE_HIGH (1 << 4)
3886#define HSYNC_ACTIVE_HIGH (1 << 3)
3887#define PORT_DETECTED (1 << 2)
3888
461ed3ca
ZY
3889/* PCH SDVOB multiplex with HDMIB */
3890#define PCH_SDVOB HDMIB
3891
b9055052
ZW
3892#define HDMIC 0xe1150
3893#define HDMID 0xe1160
3894
3895#define PCH_LVDS 0xe1180
3896#define LVDS_DETECTED (1 << 1)
3897
98364379
SK
3898/* vlv has 2 sets of panel control regs. */
3899#define PIPEA_PP_STATUS 0x61200
3900#define PIPEA_PP_CONTROL 0x61204
3901#define PIPEA_PP_ON_DELAYS 0x61208
3902#define PIPEA_PP_OFF_DELAYS 0x6120c
3903#define PIPEA_PP_DIVISOR 0x61210
3904
3905#define PIPEB_PP_STATUS 0x61300
3906#define PIPEB_PP_CONTROL 0x61304
3907#define PIPEB_PP_ON_DELAYS 0x61308
3908#define PIPEB_PP_OFF_DELAYS 0x6130c
3909#define PIPEB_PP_DIVISOR 0x61310
3910
b9055052
ZW
3911#define PCH_PP_STATUS 0xc7200
3912#define PCH_PP_CONTROL 0xc7204
4a655f04 3913#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 3914#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
3915#define EDP_FORCE_VDD (1 << 3)
3916#define EDP_BLC_ENABLE (1 << 2)
3917#define PANEL_POWER_RESET (1 << 1)
3918#define PANEL_POWER_OFF (0 << 0)
3919#define PANEL_POWER_ON (1 << 0)
3920#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
3921#define PANEL_PORT_SELECT_MASK (3 << 30)
3922#define PANEL_PORT_SELECT_LVDS (0 << 30)
3923#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 3924#define EDP_PANEL (1 << 30)
f01eca2e
KP
3925#define PANEL_PORT_SELECT_DPC (2 << 30)
3926#define PANEL_PORT_SELECT_DPD (3 << 30)
3927#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3928#define PANEL_POWER_UP_DELAY_SHIFT 16
3929#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3930#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3931
b9055052 3932#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
3933#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3934#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3935#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3936#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3937
b9055052 3938#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
3939#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3940#define PP_REFERENCE_DIVIDER_SHIFT 8
3941#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3942#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 3943
5eb08b69
ZW
3944#define PCH_DP_B 0xe4100
3945#define PCH_DPB_AUX_CH_CTL 0xe4110
3946#define PCH_DPB_AUX_CH_DATA1 0xe4114
3947#define PCH_DPB_AUX_CH_DATA2 0xe4118
3948#define PCH_DPB_AUX_CH_DATA3 0xe411c
3949#define PCH_DPB_AUX_CH_DATA4 0xe4120
3950#define PCH_DPB_AUX_CH_DATA5 0xe4124
3951
3952#define PCH_DP_C 0xe4200
3953#define PCH_DPC_AUX_CH_CTL 0xe4210
3954#define PCH_DPC_AUX_CH_DATA1 0xe4214
3955#define PCH_DPC_AUX_CH_DATA2 0xe4218
3956#define PCH_DPC_AUX_CH_DATA3 0xe421c
3957#define PCH_DPC_AUX_CH_DATA4 0xe4220
3958#define PCH_DPC_AUX_CH_DATA5 0xe4224
3959
3960#define PCH_DP_D 0xe4300
3961#define PCH_DPD_AUX_CH_CTL 0xe4310
3962#define PCH_DPD_AUX_CH_DATA1 0xe4314
3963#define PCH_DPD_AUX_CH_DATA2 0xe4318
3964#define PCH_DPD_AUX_CH_DATA3 0xe431c
3965#define PCH_DPD_AUX_CH_DATA4 0xe4320
3966#define PCH_DPD_AUX_CH_DATA5 0xe4324
3967
8db9d77b
ZW
3968/* CPT */
3969#define PORT_TRANS_A_SEL_CPT 0
3970#define PORT_TRANS_B_SEL_CPT (1<<29)
3971#define PORT_TRANS_C_SEL_CPT (2<<29)
3972#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 3973#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
8db9d77b
ZW
3974
3975#define TRANS_DP_CTL_A 0xe0300
3976#define TRANS_DP_CTL_B 0xe1300
3977#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3978#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3979#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3980#define TRANS_DP_PORT_SEL_B (0<<29)
3981#define TRANS_DP_PORT_SEL_C (1<<29)
3982#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 3983#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
3984#define TRANS_DP_PORT_SEL_MASK (3<<29)
3985#define TRANS_DP_AUDIO_ONLY (1<<26)
3986#define TRANS_DP_ENH_FRAMING (1<<18)
3987#define TRANS_DP_8BPC (0<<9)
3988#define TRANS_DP_10BPC (1<<9)
3989#define TRANS_DP_6BPC (2<<9)
3990#define TRANS_DP_12BPC (3<<9)
220cad3c 3991#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
3992#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3993#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3994#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3995#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3996#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3997
3998/* SNB eDP training params */
3999/* SNB A-stepping */
4000#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4001#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4002#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4003#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4004/* SNB B-stepping */
3c5a62b5
YL
4005#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4006#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4007#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4008#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4009#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
4010#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4011
1a2eb460
KP
4012/* IVB */
4013#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4014#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4015#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4016#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4017#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4018#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4019#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4020
4021/* legacy values */
4022#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4023#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4024#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4025#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4026#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4027
4028#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4029
cae5852d 4030#define FORCEWAKE 0xA18C
575155a9
JB
4031#define FORCEWAKE_VLV 0x1300b0
4032#define FORCEWAKE_ACK_VLV 0x1300b4
eb43f4af 4033#define FORCEWAKE_ACK 0x130090
8d715f00
KP
4034#define FORCEWAKE_MT 0xa188 /* multi-threaded */
4035#define FORCEWAKE_MT_ACK 0x130040
4036#define ECOBUS 0xa180
4037#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 4038
dd202c6d
BW
4039#define GTFIFODBG 0x120000
4040#define GT_FIFO_CPU_ERROR_MASK 7
4041#define GT_FIFO_OVFERR (1<<2)
4042#define GT_FIFO_IAWRERR (1<<1)
4043#define GT_FIFO_IARDERR (1<<0)
4044
91355834 4045#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 4046#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 4047
80e829fa
DV
4048#define GEN6_UCGCTL1 0x9400
4049# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 4050# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 4051
406478dc 4052#define GEN6_UCGCTL2 0x9404
0f846f81 4053# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 4054# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 4055# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 4056# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 4057# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 4058
e3f33d46
JB
4059#define GEN7_UCGCTL4 0x940c
4060#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4061
3b8d8d91 4062#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
4063#define GEN6_TURBO_DISABLE (1<<31)
4064#define GEN6_FREQUENCY(x) ((x)<<25)
4065#define GEN6_OFFSET(x) ((x)<<19)
4066#define GEN6_AGGRESSIVE_TURBO (0<<15)
4067#define GEN6_RC_VIDEO_FREQ 0xA00C
4068#define GEN6_RC_CONTROL 0xA090
4069#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4070#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4071#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4072#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4073#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
4074#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4075#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4076#define GEN6_RP_DOWN_TIMEOUT 0xA010
4077#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 4078#define GEN6_RPSTAT1 0xA01C
ccab5c82
JB
4079#define GEN6_CAGF_SHIFT 8
4080#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8fd26859
CW
4081#define GEN6_RP_CONTROL 0xA024
4082#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
4083#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4084#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4085#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4086#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4087#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
4088#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4089#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
4090#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4091#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4092#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
4093#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
4094#define GEN6_RP_UP_THRESHOLD 0xA02C
4095#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
4096#define GEN6_RP_CUR_UP_EI 0xA050
4097#define GEN6_CURICONT_MASK 0xffffff
4098#define GEN6_RP_CUR_UP 0xA054
4099#define GEN6_CURBSYTAVG_MASK 0xffffff
4100#define GEN6_RP_PREV_UP 0xA058
4101#define GEN6_RP_CUR_DOWN_EI 0xA05C
4102#define GEN6_CURIAVG_MASK 0xffffff
4103#define GEN6_RP_CUR_DOWN 0xA060
4104#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
4105#define GEN6_RP_UP_EI 0xA068
4106#define GEN6_RP_DOWN_EI 0xA06C
4107#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4108#define GEN6_RC_STATE 0xA094
4109#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4110#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4111#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4112#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4113#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4114#define GEN6_RC_SLEEP 0xA0B0
4115#define GEN6_RC1e_THRESHOLD 0xA0B4
4116#define GEN6_RC6_THRESHOLD 0xA0B8
4117#define GEN6_RC6p_THRESHOLD 0xA0BC
4118#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 4119#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
4120
4121#define GEN6_PMISR 0x44020
4912d041 4122#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
4123#define GEN6_PMIIR 0x44028
4124#define GEN6_PMIER 0x4402C
4125#define GEN6_PM_MBOX_EVENT (1<<25)
4126#define GEN6_PM_THERMAL_EVENT (1<<24)
4127#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4128#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4129#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4130#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4131#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
4132#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4133 GEN6_PM_RP_DOWN_THRESHOLD | \
4134 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 4135
cce66a28
BW
4136#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4137#define GEN6_GT_GFX_RC6 0x138108
4138#define GEN6_GT_GFX_RC6p 0x13810C
4139#define GEN6_GT_GFX_RC6pp 0x138110
4140
8fd26859
CW
4141#define GEN6_PCODE_MAILBOX 0x138124
4142#define GEN6_PCODE_READY (1<<31)
a6044e23 4143#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
4144#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4145#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8fd26859 4146#define GEN6_PCODE_DATA 0x138128
23b2f8bb 4147#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
8fd26859 4148
4d85529d
BW
4149#define GEN6_GT_CORE_STATUS 0x138060
4150#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4151#define GEN6_RCn_MASK 7
4152#define GEN6_RC0 0
4153#define GEN6_RC3 2
4154#define GEN6_RC6 3
4155#define GEN6_RC7 4
4156
e3689190
BW
4157#define GEN7_MISCCPCTL (0x9424)
4158#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4159
4160/* IVYBRIDGE DPF */
4161#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4162#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4163#define GEN7_PARITY_ERROR_VALID (1<<13)
4164#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4165#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4166#define GEN7_PARITY_ERROR_ROW(reg) \
4167 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4168#define GEN7_PARITY_ERROR_BANK(reg) \
4169 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4170#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4171 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4172#define GEN7_L3CDERRST1_ENABLE (1<<7)
4173
b9524a1e
BW
4174#define GEN7_L3LOG_BASE 0xB070
4175#define GEN7_L3LOG_SIZE 0x80
4176
e0dac65e
WF
4177#define G4X_AUD_VID_DID 0x62020
4178#define INTEL_AUDIO_DEVCL 0x808629FB
4179#define INTEL_AUDIO_DEVBLC 0x80862801
4180#define INTEL_AUDIO_DEVCTG 0x80862802
4181
4182#define G4X_AUD_CNTL_ST 0x620B4
4183#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4184#define G4X_ELDV_DEVCTG (1 << 14)
4185#define G4X_ELD_ADDR (0xf << 5)
4186#define G4X_ELD_ACK (1 << 4)
4187#define G4X_HDMIW_HDMIEDID 0x6210C
4188
1202b4c6
WF
4189#define IBX_HDMIW_HDMIEDID_A 0xE2050
4190#define IBX_AUD_CNTL_ST_A 0xE20B4
4191#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4192#define IBX_ELD_ADDRESS (0x1f << 5)
4193#define IBX_ELD_ACK (1 << 4)
4194#define IBX_AUD_CNTL_ST2 0xE20C0
4195#define IBX_ELD_VALIDB (1 << 0)
4196#define IBX_CP_READYB (1 << 1)
4197
4198#define CPT_HDMIW_HDMIEDID_A 0xE5050
4199#define CPT_AUD_CNTL_ST_A 0xE50B4
4200#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4201
ae662d31
EA
4202/* These are the 4 32-bit write offset registers for each stream
4203 * output buffer. It determines the offset from the
4204 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4205 */
4206#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4207
b6daa025
WF
4208#define IBX_AUD_CONFIG_A 0xe2000
4209#define CPT_AUD_CONFIG_A 0xe5000
4210#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4211#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4212#define AUD_CONFIG_UPPER_N_SHIFT 20
4213#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4214#define AUD_CONFIG_LOWER_N_SHIFT 4
4215#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4216#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4217#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4218#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4219
9eb3a752
ED
4220/* HSW Power Wells */
4221#define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4222#define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4223#define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4224#define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4225#define HSW_PWR_WELL_ENABLE (1<<31)
4226#define HSW_PWR_WELL_STATE (1<<30)
4227#define HSW_PWR_WELL_CTL5 0x45410
4228#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4229#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
4230#define HSW_PWR_WELL_FORCE_ON (1<<19)
4231#define HSW_PWR_WELL_CTL6 0x45414
4232
e7e104c3
ED
4233/* Per-pipe DDI Function Control */
4234#define PIPE_DDI_FUNC_CTL_A 0x60400
4235#define PIPE_DDI_FUNC_CTL_B 0x61400
4236#define PIPE_DDI_FUNC_CTL_C 0x62400
4237#define PIPE_DDI_FUNC_CTL_EDP 0x6F400
4238#define DDI_FUNC_CTL(pipe) _PIPE(pipe, \
4239 PIPE_DDI_FUNC_CTL_A, \
4240 PIPE_DDI_FUNC_CTL_B)
4241#define PIPE_DDI_FUNC_ENABLE (1<<31)
4242/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
4243#define PIPE_DDI_PORT_MASK (0xf<<28)
4244#define PIPE_DDI_SELECT_PORT(x) ((x)<<28)
4245#define PIPE_DDI_MODE_SELECT_HDMI (0<<24)
4246#define PIPE_DDI_MODE_SELECT_DVI (1<<24)
4247#define PIPE_DDI_MODE_SELECT_DP_SST (2<<24)
4248#define PIPE_DDI_MODE_SELECT_DP_MST (3<<24)
4249#define PIPE_DDI_MODE_SELECT_FDI (4<<24)
4250#define PIPE_DDI_BPC_8 (0<<20)
4251#define PIPE_DDI_BPC_10 (1<<20)
4252#define PIPE_DDI_BPC_6 (2<<20)
4253#define PIPE_DDI_BPC_12 (3<<20)
4254#define PIPE_DDI_BFI_ENABLE (1<<4)
4255#define PIPE_DDI_PORT_WIDTH_X1 (0<<1)
4256#define PIPE_DDI_PORT_WIDTH_X2 (1<<1)
4257#define PIPE_DDI_PORT_WIDTH_X4 (3<<1)
4258
0e87f667
ED
4259/* DisplayPort Transport Control */
4260#define DP_TP_CTL_A 0x64040
4261#define DP_TP_CTL_B 0x64140
4262#define DP_TP_CTL(port) _PORT(port, \
4263 DP_TP_CTL_A, \
4264 DP_TP_CTL_B)
4265#define DP_TP_CTL_ENABLE (1<<31)
4266#define DP_TP_CTL_MODE_SST (0<<27)
4267#define DP_TP_CTL_MODE_MST (1<<27)
4268#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
4269#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
4270#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4271#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4272#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
4273#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
4274
e411b2c1
ED
4275/* DisplayPort Transport Status */
4276#define DP_TP_STATUS_A 0x64044
4277#define DP_TP_STATUS_B 0x64144
4278#define DP_TP_STATUS(port) _PORT(port, \
4279 DP_TP_STATUS_A, \
4280 DP_TP_STATUS_B)
4281#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4282
03f896a1
ED
4283/* DDI Buffer Control */
4284#define DDI_BUF_CTL_A 0x64000
4285#define DDI_BUF_CTL_B 0x64100
4286#define DDI_BUF_CTL(port) _PORT(port, \
4287 DDI_BUF_CTL_A, \
4288 DDI_BUF_CTL_B)
4289#define DDI_BUF_CTL_ENABLE (1<<31)
4290#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
4291#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
4292#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
4293#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
4294#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
4295#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
4296#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4297#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
4298#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4299#define DDI_BUF_EMP_MASK (0xf<<24)
4300#define DDI_BUF_IS_IDLE (1<<7)
4301#define DDI_PORT_WIDTH_X1 (0<<1)
4302#define DDI_PORT_WIDTH_X2 (1<<1)
4303#define DDI_PORT_WIDTH_X4 (3<<1)
4304#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4305
bb879a44
ED
4306/* DDI Buffer Translations */
4307#define DDI_BUF_TRANS_A 0x64E00
4308#define DDI_BUF_TRANS_B 0x64E60
4309#define DDI_BUF_TRANS(port) _PORT(port, \
4310 DDI_BUF_TRANS_A, \
4311 DDI_BUF_TRANS_B)
4312
7501a4d8
ED
4313/* Sideband Interface (SBI) is programmed indirectly, via
4314 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4315 * which contains the payload */
4316#define SBI_ADDR 0xC6000
4317#define SBI_DATA 0xC6004
4318#define SBI_CTL_STAT 0xC6008
4319#define SBI_CTL_OP_CRRD (0x6<<8)
4320#define SBI_CTL_OP_CRWR (0x7<<8)
4321#define SBI_RESPONSE_FAIL (0x1<<1)
4322#define SBI_RESPONSE_SUCCESS (0x0<<1)
4323#define SBI_BUSY (0x1<<0)
4324#define SBI_READY (0x0<<0)
52f025ef 4325
ccf1c867
ED
4326/* SBI offsets */
4327#define SBI_SSCDIVINTPHASE6 0x0600
4328#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4329#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4330#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4331#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
4332#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
4333#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
4334#define SBI_SSCCTL 0x020c
4335#define SBI_SSCCTL6 0x060C
4336#define SBI_SSCCTL_DISABLE (1<<0)
4337#define SBI_SSCAUXDIV6 0x0610
4338#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
4339#define SBI_DBUFF0 0x2a00
4340
52f025ef
ED
4341/* LPT PIXCLK_GATE */
4342#define PIXCLK_GATE 0xC6020
4343#define PIXCLK_GATE_UNGATE 1<<0
4344#define PIXCLK_GATE_GATE 0<<0
4345
e93ea06a
ED
4346/* SPLL */
4347#define SPLL_CTL 0x46020
4348#define SPLL_PLL_ENABLE (1<<31)
4349#define SPLL_PLL_SCC (1<<28)
4350#define SPLL_PLL_NON_SCC (2<<28)
4351#define SPLL_PLL_FREQ_810MHz (0<<26)
4352#define SPLL_PLL_FREQ_1350MHz (1<<26)
4353
4dffc404
ED
4354/* WRPLL */
4355#define WRPLL_CTL1 0x46040
4356#define WRPLL_CTL2 0x46060
4357#define WRPLL_PLL_ENABLE (1<<31)
4358#define WRPLL_PLL_SELECT_SSC (0x01<<28)
4359#define WRPLL_PLL_SELECT_NON_SCC (0x02<<28)
4360#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f
ED
4361/* WRPLL divider programming */
4362#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4363#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4364#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4dffc404 4365
fec9181c
ED
4366/* Port clock selection */
4367#define PORT_CLK_SEL_A 0x46100
4368#define PORT_CLK_SEL_B 0x46104
4369#define PORT_CLK_SEL(port) _PORT(port, \
4370 PORT_CLK_SEL_A, \
4371 PORT_CLK_SEL_B)
4372#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4373#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4374#define PORT_CLK_SEL_LCPLL_810 (2<<29)
4375#define PORT_CLK_SEL_SPLL (3<<29)
4376#define PORT_CLK_SEL_WRPLL1 (4<<29)
4377#define PORT_CLK_SEL_WRPLL2 (5<<29)
4378
4379/* Pipe clock selection */
4380#define PIPE_CLK_SEL_A 0x46140
4381#define PIPE_CLK_SEL_B 0x46144
4382#define PIPE_CLK_SEL(pipe) _PIPE(pipe, \
4383 PIPE_CLK_SEL_A, \
4384 PIPE_CLK_SEL_B)
4385/* For each pipe, we need to select the corresponding port clock */
4386#define PIPE_CLK_SEL_DISABLED (0x0<<29)
4387#define PIPE_CLK_SEL_PORT(x) ((x+1)<<29)
4388
90e8d31c
ED
4389/* LCPLL Control */
4390#define LCPLL_CTL 0x130040
4391#define LCPLL_PLL_DISABLE (1<<31)
4392#define LCPLL_PLL_LOCK (1<<30)
4393#define LCPLL_CD_CLOCK_DISABLE (1<<25)
4394#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
4395
69e94b7e
ED
4396/* Pipe WM_LINETIME - watermark line time */
4397#define PIPE_WM_LINETIME_A 0x45270
4398#define PIPE_WM_LINETIME_B 0x45274
4399#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, \
4400 PIPE_WM_LINETIME_A, \
4401 PIPE_WM_LINETIME_A)
4402#define PIPE_WM_LINETIME_MASK (0x1ff)
4403#define PIPE_WM_LINETIME_TIME(x) ((x))
4404#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
4405#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
4406
4407/* SFUSE_STRAP */
4408#define SFUSE_STRAP 0xc2014
4409#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4410#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4411#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4412
585fb111 4413#endif /* _I915_REG_H_ */
This page took 0.501723 seconds and 5 git commands to generate.