KVM: x86: Rename gb_page_enable() to get_lpage_level() in kvm_x86_ops
[deliverable/linux.git] / arch / x86 / kvm / mmu.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
10 *
11 * Authors:
12 * Yaniv Kamay <yaniv@qumranet.com>
13 * Avi Kivity <avi@qumranet.com>
14 *
15 * This work is licensed under the terms of the GNU GPL, version 2. See
16 * the COPYING file in the top-level directory.
17 *
18 */
e495606d 19
1d737c8a 20#include "mmu.h"
6de4f3ad 21#include "kvm_cache_regs.h"
e495606d 22
edf88417 23#include <linux/kvm_host.h>
6aa8b732
AK
24#include <linux/types.h>
25#include <linux/string.h>
6aa8b732
AK
26#include <linux/mm.h>
27#include <linux/highmem.h>
28#include <linux/module.h>
448353ca 29#include <linux/swap.h>
05da4558 30#include <linux/hugetlb.h>
2f333bcb 31#include <linux/compiler.h>
bc6678a3 32#include <linux/srcu.h>
6aa8b732 33
e495606d
AK
34#include <asm/page.h>
35#include <asm/cmpxchg.h>
4e542370 36#include <asm/io.h>
13673a90 37#include <asm/vmx.h>
6aa8b732 38
18552672
JR
39/*
40 * When setting this variable to true it enables Two-Dimensional-Paging
41 * where the hardware walks 2 page tables:
42 * 1. the guest-virtual to guest-physical
43 * 2. while doing 1. it walks guest-physical to host-physical
44 * If the hardware supports that we don't need to do shadow paging.
45 */
2f333bcb 46bool tdp_enabled = false;
18552672 47
37a7d8b0
AK
48#undef MMU_DEBUG
49
50#undef AUDIT
51
52#ifdef AUDIT
53static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
54#else
55static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
56#endif
57
58#ifdef MMU_DEBUG
59
60#define pgprintk(x...) do { if (dbg) printk(x); } while (0)
61#define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
62
63#else
64
65#define pgprintk(x...) do { } while (0)
66#define rmap_printk(x...) do { } while (0)
67
68#endif
69
70#if defined(MMU_DEBUG) || defined(AUDIT)
6ada8cca
AK
71static int dbg = 0;
72module_param(dbg, bool, 0644);
37a7d8b0 73#endif
6aa8b732 74
582801a9
MT
75static int oos_shadow = 1;
76module_param(oos_shadow, bool, 0644);
77
d6c69ee9
YD
78#ifndef MMU_DEBUG
79#define ASSERT(x) do { } while (0)
80#else
6aa8b732
AK
81#define ASSERT(x) \
82 if (!(x)) { \
83 printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
84 __FILE__, __LINE__, #x); \
85 }
d6c69ee9 86#endif
6aa8b732 87
6aa8b732
AK
88#define PT_FIRST_AVAIL_BITS_SHIFT 9
89#define PT64_SECOND_AVAIL_BITS_SHIFT 52
90
6aa8b732
AK
91#define VALID_PAGE(x) ((x) != INVALID_PAGE)
92
93#define PT64_LEVEL_BITS 9
94
95#define PT64_LEVEL_SHIFT(level) \
d77c26fc 96 (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
6aa8b732
AK
97
98#define PT64_LEVEL_MASK(level) \
99 (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
100
101#define PT64_INDEX(address, level)\
102 (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
103
104
105#define PT32_LEVEL_BITS 10
106
107#define PT32_LEVEL_SHIFT(level) \
d77c26fc 108 (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
6aa8b732
AK
109
110#define PT32_LEVEL_MASK(level) \
111 (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
e04da980
JR
112#define PT32_LVL_OFFSET_MASK(level) \
113 (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
114 * PT32_LEVEL_BITS))) - 1))
6aa8b732
AK
115
116#define PT32_INDEX(address, level)\
117 (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
118
119
27aba766 120#define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
6aa8b732
AK
121#define PT64_DIR_BASE_ADDR_MASK \
122 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
e04da980
JR
123#define PT64_LVL_ADDR_MASK(level) \
124 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
125 * PT64_LEVEL_BITS))) - 1))
126#define PT64_LVL_OFFSET_MASK(level) \
127 (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
128 * PT64_LEVEL_BITS))) - 1))
6aa8b732
AK
129
130#define PT32_BASE_ADDR_MASK PAGE_MASK
131#define PT32_DIR_BASE_ADDR_MASK \
132 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
e04da980
JR
133#define PT32_LVL_ADDR_MASK(level) \
134 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
135 * PT32_LEVEL_BITS))) - 1))
6aa8b732 136
79539cec
AK
137#define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
138 | PT64_NX_MASK)
6aa8b732
AK
139
140#define PFERR_PRESENT_MASK (1U << 0)
141#define PFERR_WRITE_MASK (1U << 1)
142#define PFERR_USER_MASK (1U << 2)
82725b20 143#define PFERR_RSVD_MASK (1U << 3)
73b1087e 144#define PFERR_FETCH_MASK (1U << 4)
6aa8b732 145
cd4a4e53
AK
146#define RMAP_EXT 4
147
fe135d2c
AK
148#define ACC_EXEC_MASK 1
149#define ACC_WRITE_MASK PT_WRITABLE_MASK
150#define ACC_USER_MASK PT_USER_MASK
151#define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
152
07420171
AK
153#define CREATE_TRACE_POINTS
154#include "mmutrace.h"
155
1403283a
IE
156#define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
157
135f8c2b
AK
158#define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
159
cd4a4e53 160struct kvm_rmap_desc {
d555c333 161 u64 *sptes[RMAP_EXT];
cd4a4e53
AK
162 struct kvm_rmap_desc *more;
163};
164
2d11123a
AK
165struct kvm_shadow_walk_iterator {
166 u64 addr;
167 hpa_t shadow_addr;
168 int level;
169 u64 *sptep;
170 unsigned index;
171};
172
173#define for_each_shadow_entry(_vcpu, _addr, _walker) \
174 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
175 shadow_walk_okay(&(_walker)); \
176 shadow_walk_next(&(_walker)))
177
178
4731d4c7
MT
179struct kvm_unsync_walk {
180 int (*entry) (struct kvm_mmu_page *sp, struct kvm_unsync_walk *walk);
181};
182
ad8cfbe3
MT
183typedef int (*mmu_parent_walk_fn) (struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp);
184
b5a33a75
AK
185static struct kmem_cache *pte_chain_cache;
186static struct kmem_cache *rmap_desc_cache;
d3d25b04 187static struct kmem_cache *mmu_page_header_cache;
b5a33a75 188
c7addb90
AK
189static u64 __read_mostly shadow_trap_nonpresent_pte;
190static u64 __read_mostly shadow_notrap_nonpresent_pte;
7b52345e
SY
191static u64 __read_mostly shadow_base_present_pte;
192static u64 __read_mostly shadow_nx_mask;
193static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
194static u64 __read_mostly shadow_user_mask;
195static u64 __read_mostly shadow_accessed_mask;
196static u64 __read_mostly shadow_dirty_mask;
c7addb90 197
82725b20
DE
198static inline u64 rsvd_bits(int s, int e)
199{
200 return ((1ULL << (e - s + 1)) - 1) << s;
201}
202
c7addb90
AK
203void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
204{
205 shadow_trap_nonpresent_pte = trap_pte;
206 shadow_notrap_nonpresent_pte = notrap_pte;
207}
208EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
209
7b52345e
SY
210void kvm_mmu_set_base_ptes(u64 base_pte)
211{
212 shadow_base_present_pte = base_pte;
213}
214EXPORT_SYMBOL_GPL(kvm_mmu_set_base_ptes);
215
216void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 217 u64 dirty_mask, u64 nx_mask, u64 x_mask)
7b52345e
SY
218{
219 shadow_user_mask = user_mask;
220 shadow_accessed_mask = accessed_mask;
221 shadow_dirty_mask = dirty_mask;
222 shadow_nx_mask = nx_mask;
223 shadow_x_mask = x_mask;
224}
225EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
226
6aa8b732
AK
227static int is_write_protection(struct kvm_vcpu *vcpu)
228{
ad312c7c 229 return vcpu->arch.cr0 & X86_CR0_WP;
6aa8b732
AK
230}
231
232static int is_cpuid_PSE36(void)
233{
234 return 1;
235}
236
73b1087e
AK
237static int is_nx(struct kvm_vcpu *vcpu)
238{
ad312c7c 239 return vcpu->arch.shadow_efer & EFER_NX;
73b1087e
AK
240}
241
c7addb90
AK
242static int is_shadow_present_pte(u64 pte)
243{
c7addb90
AK
244 return pte != shadow_trap_nonpresent_pte
245 && pte != shadow_notrap_nonpresent_pte;
246}
247
05da4558
MT
248static int is_large_pte(u64 pte)
249{
250 return pte & PT_PAGE_SIZE_MASK;
251}
252
6aa8b732
AK
253static int is_writeble_pte(unsigned long pte)
254{
255 return pte & PT_WRITABLE_MASK;
256}
257
43a3795a 258static int is_dirty_gpte(unsigned long pte)
e3c5e7ec 259{
439e218a 260 return pte & PT_DIRTY_MASK;
e3c5e7ec
AK
261}
262
43a3795a 263static int is_rmap_spte(u64 pte)
cd4a4e53 264{
4b1a80fa 265 return is_shadow_present_pte(pte);
cd4a4e53
AK
266}
267
776e6633
MT
268static int is_last_spte(u64 pte, int level)
269{
270 if (level == PT_PAGE_TABLE_LEVEL)
271 return 1;
852e3c19 272 if (is_large_pte(pte))
776e6633
MT
273 return 1;
274 return 0;
275}
276
35149e21 277static pfn_t spte_to_pfn(u64 pte)
0b49ea86 278{
35149e21 279 return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
0b49ea86
AK
280}
281
da928521
AK
282static gfn_t pse36_gfn_delta(u32 gpte)
283{
284 int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
285
286 return (gpte & PT32_DIR_PSE36_MASK) << shift;
287}
288
d555c333 289static void __set_spte(u64 *sptep, u64 spte)
e663ee64
AK
290{
291#ifdef CONFIG_X86_64
292 set_64bit((unsigned long *)sptep, spte);
293#else
294 set_64bit((unsigned long long *)sptep, spte);
295#endif
296}
297
e2dec939 298static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
2e3e5882 299 struct kmem_cache *base_cache, int min)
714b93da
AK
300{
301 void *obj;
302
303 if (cache->nobjs >= min)
e2dec939 304 return 0;
714b93da 305 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 306 obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
714b93da 307 if (!obj)
e2dec939 308 return -ENOMEM;
714b93da
AK
309 cache->objects[cache->nobjs++] = obj;
310 }
e2dec939 311 return 0;
714b93da
AK
312}
313
314static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc)
315{
316 while (mc->nobjs)
317 kfree(mc->objects[--mc->nobjs]);
318}
319
c1158e63 320static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
2e3e5882 321 int min)
c1158e63
AK
322{
323 struct page *page;
324
325 if (cache->nobjs >= min)
326 return 0;
327 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 328 page = alloc_page(GFP_KERNEL);
c1158e63
AK
329 if (!page)
330 return -ENOMEM;
331 set_page_private(page, 0);
332 cache->objects[cache->nobjs++] = page_address(page);
333 }
334 return 0;
335}
336
337static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
338{
339 while (mc->nobjs)
c4d198d5 340 free_page((unsigned long)mc->objects[--mc->nobjs]);
c1158e63
AK
341}
342
2e3e5882 343static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
714b93da 344{
e2dec939
AK
345 int r;
346
ad312c7c 347 r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
2e3e5882 348 pte_chain_cache, 4);
e2dec939
AK
349 if (r)
350 goto out;
ad312c7c 351 r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
c41ef344 352 rmap_desc_cache, 4);
d3d25b04
AK
353 if (r)
354 goto out;
ad312c7c 355 r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
d3d25b04
AK
356 if (r)
357 goto out;
ad312c7c 358 r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
2e3e5882 359 mmu_page_header_cache, 4);
e2dec939
AK
360out:
361 return r;
714b93da
AK
362}
363
364static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
365{
ad312c7c
ZX
366 mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache);
367 mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache);
368 mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
369 mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache);
714b93da
AK
370}
371
372static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
373 size_t size)
374{
375 void *p;
376
377 BUG_ON(!mc->nobjs);
378 p = mc->objects[--mc->nobjs];
714b93da
AK
379 return p;
380}
381
714b93da
AK
382static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
383{
ad312c7c 384 return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
714b93da
AK
385 sizeof(struct kvm_pte_chain));
386}
387
90cb0529 388static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
714b93da 389{
90cb0529 390 kfree(pc);
714b93da
AK
391}
392
393static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
394{
ad312c7c 395 return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
714b93da
AK
396 sizeof(struct kvm_rmap_desc));
397}
398
90cb0529 399static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
714b93da 400{
90cb0529 401 kfree(rd);
714b93da
AK
402}
403
05da4558
MT
404/*
405 * Return the pointer to the largepage write count for a given
406 * gfn, handling slots that are not large page aligned.
407 */
d25797b2
JR
408static int *slot_largepage_idx(gfn_t gfn,
409 struct kvm_memory_slot *slot,
410 int level)
05da4558
MT
411{
412 unsigned long idx;
413
d25797b2
JR
414 idx = (gfn / KVM_PAGES_PER_HPAGE(level)) -
415 (slot->base_gfn / KVM_PAGES_PER_HPAGE(level));
416 return &slot->lpage_info[level - 2][idx].write_count;
05da4558
MT
417}
418
419static void account_shadowed(struct kvm *kvm, gfn_t gfn)
420{
d25797b2 421 struct kvm_memory_slot *slot;
05da4558 422 int *write_count;
d25797b2 423 int i;
05da4558 424
2843099f 425 gfn = unalias_gfn(kvm, gfn);
d25797b2
JR
426
427 slot = gfn_to_memslot_unaliased(kvm, gfn);
428 for (i = PT_DIRECTORY_LEVEL;
429 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
430 write_count = slot_largepage_idx(gfn, slot, i);
431 *write_count += 1;
432 }
05da4558
MT
433}
434
435static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
436{
d25797b2 437 struct kvm_memory_slot *slot;
05da4558 438 int *write_count;
d25797b2 439 int i;
05da4558 440
2843099f 441 gfn = unalias_gfn(kvm, gfn);
d25797b2
JR
442 for (i = PT_DIRECTORY_LEVEL;
443 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
444 slot = gfn_to_memslot_unaliased(kvm, gfn);
445 write_count = slot_largepage_idx(gfn, slot, i);
446 *write_count -= 1;
447 WARN_ON(*write_count < 0);
448 }
05da4558
MT
449}
450
d25797b2
JR
451static int has_wrprotected_page(struct kvm *kvm,
452 gfn_t gfn,
453 int level)
05da4558 454{
2843099f 455 struct kvm_memory_slot *slot;
05da4558
MT
456 int *largepage_idx;
457
2843099f
IE
458 gfn = unalias_gfn(kvm, gfn);
459 slot = gfn_to_memslot_unaliased(kvm, gfn);
05da4558 460 if (slot) {
d25797b2 461 largepage_idx = slot_largepage_idx(gfn, slot, level);
05da4558
MT
462 return *largepage_idx;
463 }
464
465 return 1;
466}
467
d25797b2 468static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
05da4558 469{
d25797b2 470 unsigned long page_size = PAGE_SIZE;
05da4558
MT
471 struct vm_area_struct *vma;
472 unsigned long addr;
d25797b2 473 int i, ret = 0;
05da4558
MT
474
475 addr = gfn_to_hva(kvm, gfn);
476 if (kvm_is_error_hva(addr))
82b7005f 477 return PT_PAGE_TABLE_LEVEL;
05da4558 478
4c2155ce 479 down_read(&current->mm->mmap_sem);
05da4558 480 vma = find_vma(current->mm, addr);
d25797b2
JR
481 if (!vma)
482 goto out;
483
484 page_size = vma_kernel_pagesize(vma);
485
486out:
4c2155ce 487 up_read(&current->mm->mmap_sem);
05da4558 488
d25797b2
JR
489 for (i = PT_PAGE_TABLE_LEVEL;
490 i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
491 if (page_size >= KVM_HPAGE_SIZE(i))
492 ret = i;
493 else
494 break;
495 }
496
4c2155ce 497 return ret;
05da4558
MT
498}
499
d25797b2 500static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
05da4558
MT
501{
502 struct kvm_memory_slot *slot;
d25797b2
JR
503 int host_level;
504 int level = PT_PAGE_TABLE_LEVEL;
05da4558
MT
505
506 slot = gfn_to_memslot(vcpu->kvm, large_gfn);
507 if (slot && slot->dirty_bitmap)
d25797b2 508 return PT_PAGE_TABLE_LEVEL;
05da4558 509
d25797b2
JR
510 host_level = host_mapping_level(vcpu->kvm, large_gfn);
511
512 if (host_level == PT_PAGE_TABLE_LEVEL)
513 return host_level;
514
82b7005f 515 for (level = PT_DIRECTORY_LEVEL; level <= host_level; ++level)
d25797b2
JR
516 if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
517 break;
d25797b2
JR
518
519 return level - 1;
05da4558
MT
520}
521
290fc38d
IE
522/*
523 * Take gfn and return the reverse mapping to it.
524 * Note: gfn must be unaliased before this function get called
525 */
526
44ad9944 527static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
290fc38d
IE
528{
529 struct kvm_memory_slot *slot;
05da4558 530 unsigned long idx;
290fc38d
IE
531
532 slot = gfn_to_memslot(kvm, gfn);
44ad9944 533 if (likely(level == PT_PAGE_TABLE_LEVEL))
05da4558
MT
534 return &slot->rmap[gfn - slot->base_gfn];
535
44ad9944
JR
536 idx = (gfn / KVM_PAGES_PER_HPAGE(level)) -
537 (slot->base_gfn / KVM_PAGES_PER_HPAGE(level));
05da4558 538
44ad9944 539 return &slot->lpage_info[level - 2][idx].rmap_pde;
290fc38d
IE
540}
541
cd4a4e53
AK
542/*
543 * Reverse mapping data structures:
544 *
290fc38d
IE
545 * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
546 * that points to page_address(page).
cd4a4e53 547 *
290fc38d
IE
548 * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
549 * containing more mappings.
53a27b39
MT
550 *
551 * Returns the number of rmap entries before the spte was added or zero if
552 * the spte was not added.
553 *
cd4a4e53 554 */
44ad9944 555static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
cd4a4e53 556{
4db35314 557 struct kvm_mmu_page *sp;
cd4a4e53 558 struct kvm_rmap_desc *desc;
290fc38d 559 unsigned long *rmapp;
53a27b39 560 int i, count = 0;
cd4a4e53 561
43a3795a 562 if (!is_rmap_spte(*spte))
53a27b39 563 return count;
290fc38d 564 gfn = unalias_gfn(vcpu->kvm, gfn);
4db35314
AK
565 sp = page_header(__pa(spte));
566 sp->gfns[spte - sp->spt] = gfn;
44ad9944 567 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
290fc38d 568 if (!*rmapp) {
cd4a4e53 569 rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
290fc38d
IE
570 *rmapp = (unsigned long)spte;
571 } else if (!(*rmapp & 1)) {
cd4a4e53 572 rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
714b93da 573 desc = mmu_alloc_rmap_desc(vcpu);
d555c333
AK
574 desc->sptes[0] = (u64 *)*rmapp;
575 desc->sptes[1] = spte;
290fc38d 576 *rmapp = (unsigned long)desc | 1;
cd4a4e53
AK
577 } else {
578 rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
290fc38d 579 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
d555c333 580 while (desc->sptes[RMAP_EXT-1] && desc->more) {
cd4a4e53 581 desc = desc->more;
53a27b39
MT
582 count += RMAP_EXT;
583 }
d555c333 584 if (desc->sptes[RMAP_EXT-1]) {
714b93da 585 desc->more = mmu_alloc_rmap_desc(vcpu);
cd4a4e53
AK
586 desc = desc->more;
587 }
d555c333 588 for (i = 0; desc->sptes[i]; ++i)
cd4a4e53 589 ;
d555c333 590 desc->sptes[i] = spte;
cd4a4e53 591 }
53a27b39 592 return count;
cd4a4e53
AK
593}
594
290fc38d 595static void rmap_desc_remove_entry(unsigned long *rmapp,
cd4a4e53
AK
596 struct kvm_rmap_desc *desc,
597 int i,
598 struct kvm_rmap_desc *prev_desc)
599{
600 int j;
601
d555c333 602 for (j = RMAP_EXT - 1; !desc->sptes[j] && j > i; --j)
cd4a4e53 603 ;
d555c333
AK
604 desc->sptes[i] = desc->sptes[j];
605 desc->sptes[j] = NULL;
cd4a4e53
AK
606 if (j != 0)
607 return;
608 if (!prev_desc && !desc->more)
d555c333 609 *rmapp = (unsigned long)desc->sptes[0];
cd4a4e53
AK
610 else
611 if (prev_desc)
612 prev_desc->more = desc->more;
613 else
290fc38d 614 *rmapp = (unsigned long)desc->more | 1;
90cb0529 615 mmu_free_rmap_desc(desc);
cd4a4e53
AK
616}
617
290fc38d 618static void rmap_remove(struct kvm *kvm, u64 *spte)
cd4a4e53 619{
cd4a4e53
AK
620 struct kvm_rmap_desc *desc;
621 struct kvm_rmap_desc *prev_desc;
4db35314 622 struct kvm_mmu_page *sp;
35149e21 623 pfn_t pfn;
290fc38d 624 unsigned long *rmapp;
cd4a4e53
AK
625 int i;
626
43a3795a 627 if (!is_rmap_spte(*spte))
cd4a4e53 628 return;
4db35314 629 sp = page_header(__pa(spte));
35149e21 630 pfn = spte_to_pfn(*spte);
7b52345e 631 if (*spte & shadow_accessed_mask)
35149e21 632 kvm_set_pfn_accessed(pfn);
b4231d61 633 if (is_writeble_pte(*spte))
acb66dd0 634 kvm_set_pfn_dirty(pfn);
44ad9944 635 rmapp = gfn_to_rmap(kvm, sp->gfns[spte - sp->spt], sp->role.level);
290fc38d 636 if (!*rmapp) {
cd4a4e53
AK
637 printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
638 BUG();
290fc38d 639 } else if (!(*rmapp & 1)) {
cd4a4e53 640 rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
290fc38d 641 if ((u64 *)*rmapp != spte) {
cd4a4e53
AK
642 printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
643 spte, *spte);
644 BUG();
645 }
290fc38d 646 *rmapp = 0;
cd4a4e53
AK
647 } else {
648 rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
290fc38d 649 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
cd4a4e53
AK
650 prev_desc = NULL;
651 while (desc) {
d555c333
AK
652 for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i)
653 if (desc->sptes[i] == spte) {
290fc38d 654 rmap_desc_remove_entry(rmapp,
714b93da 655 desc, i,
cd4a4e53
AK
656 prev_desc);
657 return;
658 }
659 prev_desc = desc;
660 desc = desc->more;
661 }
186a3e52 662 pr_err("rmap_remove: %p %llx many->many\n", spte, *spte);
cd4a4e53
AK
663 BUG();
664 }
665}
666
98348e95 667static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
374cbac0 668{
374cbac0 669 struct kvm_rmap_desc *desc;
98348e95
IE
670 struct kvm_rmap_desc *prev_desc;
671 u64 *prev_spte;
672 int i;
673
674 if (!*rmapp)
675 return NULL;
676 else if (!(*rmapp & 1)) {
677 if (!spte)
678 return (u64 *)*rmapp;
679 return NULL;
680 }
681 desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
682 prev_desc = NULL;
683 prev_spte = NULL;
684 while (desc) {
d555c333 685 for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i) {
98348e95 686 if (prev_spte == spte)
d555c333
AK
687 return desc->sptes[i];
688 prev_spte = desc->sptes[i];
98348e95
IE
689 }
690 desc = desc->more;
691 }
692 return NULL;
693}
694
b1a36821 695static int rmap_write_protect(struct kvm *kvm, u64 gfn)
98348e95 696{
290fc38d 697 unsigned long *rmapp;
374cbac0 698 u64 *spte;
44ad9944 699 int i, write_protected = 0;
374cbac0 700
4a4c9924 701 gfn = unalias_gfn(kvm, gfn);
44ad9944 702 rmapp = gfn_to_rmap(kvm, gfn, PT_PAGE_TABLE_LEVEL);
374cbac0 703
98348e95
IE
704 spte = rmap_next(kvm, rmapp, NULL);
705 while (spte) {
374cbac0 706 BUG_ON(!spte);
374cbac0 707 BUG_ON(!(*spte & PT_PRESENT_MASK));
374cbac0 708 rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
caa5b8a5 709 if (is_writeble_pte(*spte)) {
d555c333 710 __set_spte(spte, *spte & ~PT_WRITABLE_MASK);
caa5b8a5
ED
711 write_protected = 1;
712 }
9647c14c 713 spte = rmap_next(kvm, rmapp, spte);
374cbac0 714 }
855149aa 715 if (write_protected) {
35149e21 716 pfn_t pfn;
855149aa
IE
717
718 spte = rmap_next(kvm, rmapp, NULL);
35149e21
AL
719 pfn = spte_to_pfn(*spte);
720 kvm_set_pfn_dirty(pfn);
855149aa
IE
721 }
722
05da4558 723 /* check for huge page mappings */
44ad9944
JR
724 for (i = PT_DIRECTORY_LEVEL;
725 i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
726 rmapp = gfn_to_rmap(kvm, gfn, i);
727 spte = rmap_next(kvm, rmapp, NULL);
728 while (spte) {
729 BUG_ON(!spte);
730 BUG_ON(!(*spte & PT_PRESENT_MASK));
731 BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
732 pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
733 if (is_writeble_pte(*spte)) {
734 rmap_remove(kvm, spte);
735 --kvm->stat.lpages;
736 __set_spte(spte, shadow_trap_nonpresent_pte);
737 spte = NULL;
738 write_protected = 1;
739 }
740 spte = rmap_next(kvm, rmapp, spte);
05da4558 741 }
05da4558
MT
742 }
743
b1a36821 744 return write_protected;
374cbac0
AK
745}
746
8a8365c5
FD
747static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
748 unsigned long data)
e930bffe
AA
749{
750 u64 *spte;
751 int need_tlb_flush = 0;
752
753 while ((spte = rmap_next(kvm, rmapp, NULL))) {
754 BUG_ON(!(*spte & PT_PRESENT_MASK));
755 rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", spte, *spte);
756 rmap_remove(kvm, spte);
d555c333 757 __set_spte(spte, shadow_trap_nonpresent_pte);
e930bffe
AA
758 need_tlb_flush = 1;
759 }
760 return need_tlb_flush;
761}
762
8a8365c5
FD
763static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
764 unsigned long data)
3da0dd43
IE
765{
766 int need_flush = 0;
767 u64 *spte, new_spte;
768 pte_t *ptep = (pte_t *)data;
769 pfn_t new_pfn;
770
771 WARN_ON(pte_huge(*ptep));
772 new_pfn = pte_pfn(*ptep);
773 spte = rmap_next(kvm, rmapp, NULL);
774 while (spte) {
775 BUG_ON(!is_shadow_present_pte(*spte));
776 rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", spte, *spte);
777 need_flush = 1;
778 if (pte_write(*ptep)) {
779 rmap_remove(kvm, spte);
780 __set_spte(spte, shadow_trap_nonpresent_pte);
781 spte = rmap_next(kvm, rmapp, NULL);
782 } else {
783 new_spte = *spte &~ (PT64_BASE_ADDR_MASK);
784 new_spte |= (u64)new_pfn << PAGE_SHIFT;
785
786 new_spte &= ~PT_WRITABLE_MASK;
787 new_spte &= ~SPTE_HOST_WRITEABLE;
788 if (is_writeble_pte(*spte))
789 kvm_set_pfn_dirty(spte_to_pfn(*spte));
790 __set_spte(spte, new_spte);
791 spte = rmap_next(kvm, rmapp, spte);
792 }
793 }
794 if (need_flush)
795 kvm_flush_remote_tlbs(kvm);
796
797 return 0;
798}
799
8a8365c5
FD
800static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
801 unsigned long data,
3da0dd43 802 int (*handler)(struct kvm *kvm, unsigned long *rmapp,
8a8365c5 803 unsigned long data))
e930bffe 804{
852e3c19 805 int i, j;
e930bffe 806 int retval = 0;
bc6678a3
MT
807 struct kvm_memslots *slots;
808
809 slots = rcu_dereference(kvm->memslots);
e930bffe 810
46a26bf5
MT
811 for (i = 0; i < slots->nmemslots; i++) {
812 struct kvm_memory_slot *memslot = &slots->memslots[i];
e930bffe
AA
813 unsigned long start = memslot->userspace_addr;
814 unsigned long end;
815
e930bffe
AA
816 end = start + (memslot->npages << PAGE_SHIFT);
817 if (hva >= start && hva < end) {
818 gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
852e3c19 819
3da0dd43
IE
820 retval |= handler(kvm, &memslot->rmap[gfn_offset],
821 data);
852e3c19
JR
822
823 for (j = 0; j < KVM_NR_PAGE_SIZES - 1; ++j) {
824 int idx = gfn_offset;
825 idx /= KVM_PAGES_PER_HPAGE(PT_DIRECTORY_LEVEL + j);
826 retval |= handler(kvm,
3da0dd43
IE
827 &memslot->lpage_info[j][idx].rmap_pde,
828 data);
852e3c19 829 }
e930bffe
AA
830 }
831 }
832
833 return retval;
834}
835
836int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
837{
3da0dd43
IE
838 return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
839}
840
841void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
842{
8a8365c5 843 kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
e930bffe
AA
844}
845
8a8365c5
FD
846static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
847 unsigned long data)
e930bffe
AA
848{
849 u64 *spte;
850 int young = 0;
851
534e38b4
SY
852 /* always return old for EPT */
853 if (!shadow_accessed_mask)
854 return 0;
855
e930bffe
AA
856 spte = rmap_next(kvm, rmapp, NULL);
857 while (spte) {
858 int _young;
859 u64 _spte = *spte;
860 BUG_ON(!(_spte & PT_PRESENT_MASK));
861 _young = _spte & PT_ACCESSED_MASK;
862 if (_young) {
863 young = 1;
864 clear_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
865 }
866 spte = rmap_next(kvm, rmapp, spte);
867 }
868 return young;
869}
870
53a27b39
MT
871#define RMAP_RECYCLE_THRESHOLD 1000
872
852e3c19 873static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
53a27b39
MT
874{
875 unsigned long *rmapp;
852e3c19
JR
876 struct kvm_mmu_page *sp;
877
878 sp = page_header(__pa(spte));
53a27b39
MT
879
880 gfn = unalias_gfn(vcpu->kvm, gfn);
852e3c19 881 rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
53a27b39 882
3da0dd43 883 kvm_unmap_rmapp(vcpu->kvm, rmapp, 0);
53a27b39
MT
884 kvm_flush_remote_tlbs(vcpu->kvm);
885}
886
e930bffe
AA
887int kvm_age_hva(struct kvm *kvm, unsigned long hva)
888{
3da0dd43 889 return kvm_handle_hva(kvm, hva, 0, kvm_age_rmapp);
e930bffe
AA
890}
891
d6c69ee9 892#ifdef MMU_DEBUG
47ad8e68 893static int is_empty_shadow_page(u64 *spt)
6aa8b732 894{
139bdb2d
AK
895 u64 *pos;
896 u64 *end;
897
47ad8e68 898 for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
3c915510 899 if (is_shadow_present_pte(*pos)) {
b8688d51 900 printk(KERN_ERR "%s: %p %llx\n", __func__,
139bdb2d 901 pos, *pos);
6aa8b732 902 return 0;
139bdb2d 903 }
6aa8b732
AK
904 return 1;
905}
d6c69ee9 906#endif
6aa8b732 907
4db35314 908static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
260746c0 909{
4db35314
AK
910 ASSERT(is_empty_shadow_page(sp->spt));
911 list_del(&sp->link);
912 __free_page(virt_to_page(sp->spt));
913 __free_page(virt_to_page(sp->gfns));
914 kfree(sp);
f05e70ac 915 ++kvm->arch.n_free_mmu_pages;
260746c0
AK
916}
917
cea0f0e7
AK
918static unsigned kvm_page_table_hashfn(gfn_t gfn)
919{
1ae0a13d 920 return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
cea0f0e7
AK
921}
922
25c0de2c
AK
923static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
924 u64 *parent_pte)
6aa8b732 925{
4db35314 926 struct kvm_mmu_page *sp;
6aa8b732 927
ad312c7c
ZX
928 sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
929 sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
930 sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
4db35314 931 set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
f05e70ac 932 list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
6cffe8ca 933 INIT_LIST_HEAD(&sp->oos_link);
291f26bc 934 bitmap_zero(sp->slot_bitmap, KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS);
4db35314
AK
935 sp->multimapped = 0;
936 sp->parent_pte = parent_pte;
f05e70ac 937 --vcpu->kvm->arch.n_free_mmu_pages;
4db35314 938 return sp;
6aa8b732
AK
939}
940
714b93da 941static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
4db35314 942 struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7
AK
943{
944 struct kvm_pte_chain *pte_chain;
945 struct hlist_node *node;
946 int i;
947
948 if (!parent_pte)
949 return;
4db35314
AK
950 if (!sp->multimapped) {
951 u64 *old = sp->parent_pte;
cea0f0e7
AK
952
953 if (!old) {
4db35314 954 sp->parent_pte = parent_pte;
cea0f0e7
AK
955 return;
956 }
4db35314 957 sp->multimapped = 1;
714b93da 958 pte_chain = mmu_alloc_pte_chain(vcpu);
4db35314
AK
959 INIT_HLIST_HEAD(&sp->parent_ptes);
960 hlist_add_head(&pte_chain->link, &sp->parent_ptes);
cea0f0e7
AK
961 pte_chain->parent_ptes[0] = old;
962 }
4db35314 963 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
cea0f0e7
AK
964 if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
965 continue;
966 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
967 if (!pte_chain->parent_ptes[i]) {
968 pte_chain->parent_ptes[i] = parent_pte;
969 return;
970 }
971 }
714b93da 972 pte_chain = mmu_alloc_pte_chain(vcpu);
cea0f0e7 973 BUG_ON(!pte_chain);
4db35314 974 hlist_add_head(&pte_chain->link, &sp->parent_ptes);
cea0f0e7
AK
975 pte_chain->parent_ptes[0] = parent_pte;
976}
977
4db35314 978static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
cea0f0e7
AK
979 u64 *parent_pte)
980{
981 struct kvm_pte_chain *pte_chain;
982 struct hlist_node *node;
983 int i;
984
4db35314
AK
985 if (!sp->multimapped) {
986 BUG_ON(sp->parent_pte != parent_pte);
987 sp->parent_pte = NULL;
cea0f0e7
AK
988 return;
989 }
4db35314 990 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
cea0f0e7
AK
991 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
992 if (!pte_chain->parent_ptes[i])
993 break;
994 if (pte_chain->parent_ptes[i] != parent_pte)
995 continue;
697fe2e2
AK
996 while (i + 1 < NR_PTE_CHAIN_ENTRIES
997 && pte_chain->parent_ptes[i + 1]) {
cea0f0e7
AK
998 pte_chain->parent_ptes[i]
999 = pte_chain->parent_ptes[i + 1];
1000 ++i;
1001 }
1002 pte_chain->parent_ptes[i] = NULL;
697fe2e2
AK
1003 if (i == 0) {
1004 hlist_del(&pte_chain->link);
90cb0529 1005 mmu_free_pte_chain(pte_chain);
4db35314
AK
1006 if (hlist_empty(&sp->parent_ptes)) {
1007 sp->multimapped = 0;
1008 sp->parent_pte = NULL;
697fe2e2
AK
1009 }
1010 }
cea0f0e7
AK
1011 return;
1012 }
1013 BUG();
1014}
1015
ad8cfbe3
MT
1016
1017static void mmu_parent_walk(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
1018 mmu_parent_walk_fn fn)
1019{
1020 struct kvm_pte_chain *pte_chain;
1021 struct hlist_node *node;
1022 struct kvm_mmu_page *parent_sp;
1023 int i;
1024
1025 if (!sp->multimapped && sp->parent_pte) {
1026 parent_sp = page_header(__pa(sp->parent_pte));
1027 fn(vcpu, parent_sp);
1028 mmu_parent_walk(vcpu, parent_sp, fn);
1029 return;
1030 }
1031 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
1032 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
1033 if (!pte_chain->parent_ptes[i])
1034 break;
1035 parent_sp = page_header(__pa(pte_chain->parent_ptes[i]));
1036 fn(vcpu, parent_sp);
1037 mmu_parent_walk(vcpu, parent_sp, fn);
1038 }
1039}
1040
0074ff63
MT
1041static void kvm_mmu_update_unsync_bitmap(u64 *spte)
1042{
1043 unsigned int index;
1044 struct kvm_mmu_page *sp = page_header(__pa(spte));
1045
1046 index = spte - sp->spt;
60c8aec6
MT
1047 if (!__test_and_set_bit(index, sp->unsync_child_bitmap))
1048 sp->unsync_children++;
1049 WARN_ON(!sp->unsync_children);
0074ff63
MT
1050}
1051
1052static void kvm_mmu_update_parents_unsync(struct kvm_mmu_page *sp)
1053{
1054 struct kvm_pte_chain *pte_chain;
1055 struct hlist_node *node;
1056 int i;
1057
1058 if (!sp->parent_pte)
1059 return;
1060
1061 if (!sp->multimapped) {
1062 kvm_mmu_update_unsync_bitmap(sp->parent_pte);
1063 return;
1064 }
1065
1066 hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
1067 for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
1068 if (!pte_chain->parent_ptes[i])
1069 break;
1070 kvm_mmu_update_unsync_bitmap(pte_chain->parent_ptes[i]);
1071 }
1072}
1073
1074static int unsync_walk_fn(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
1075{
0074ff63
MT
1076 kvm_mmu_update_parents_unsync(sp);
1077 return 1;
1078}
1079
1080static void kvm_mmu_mark_parents_unsync(struct kvm_vcpu *vcpu,
1081 struct kvm_mmu_page *sp)
1082{
1083 mmu_parent_walk(vcpu, sp, unsync_walk_fn);
1084 kvm_mmu_update_parents_unsync(sp);
1085}
1086
d761a501
AK
1087static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
1088 struct kvm_mmu_page *sp)
1089{
1090 int i;
1091
1092 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
1093 sp->spt[i] = shadow_trap_nonpresent_pte;
1094}
1095
e8bc217a
MT
1096static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
1097 struct kvm_mmu_page *sp)
1098{
1099 return 1;
1100}
1101
a7052897
MT
1102static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
1103{
1104}
1105
60c8aec6
MT
1106#define KVM_PAGE_ARRAY_NR 16
1107
1108struct kvm_mmu_pages {
1109 struct mmu_page_and_offset {
1110 struct kvm_mmu_page *sp;
1111 unsigned int idx;
1112 } page[KVM_PAGE_ARRAY_NR];
1113 unsigned int nr;
1114};
1115
0074ff63
MT
1116#define for_each_unsync_children(bitmap, idx) \
1117 for (idx = find_first_bit(bitmap, 512); \
1118 idx < 512; \
1119 idx = find_next_bit(bitmap, 512, idx+1))
1120
cded19f3
HE
1121static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
1122 int idx)
4731d4c7 1123{
60c8aec6 1124 int i;
4731d4c7 1125
60c8aec6
MT
1126 if (sp->unsync)
1127 for (i=0; i < pvec->nr; i++)
1128 if (pvec->page[i].sp == sp)
1129 return 0;
1130
1131 pvec->page[pvec->nr].sp = sp;
1132 pvec->page[pvec->nr].idx = idx;
1133 pvec->nr++;
1134 return (pvec->nr == KVM_PAGE_ARRAY_NR);
1135}
1136
1137static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
1138 struct kvm_mmu_pages *pvec)
1139{
1140 int i, ret, nr_unsync_leaf = 0;
4731d4c7 1141
0074ff63 1142 for_each_unsync_children(sp->unsync_child_bitmap, i) {
4731d4c7
MT
1143 u64 ent = sp->spt[i];
1144
87917239 1145 if (is_shadow_present_pte(ent) && !is_large_pte(ent)) {
4731d4c7
MT
1146 struct kvm_mmu_page *child;
1147 child = page_header(ent & PT64_BASE_ADDR_MASK);
1148
1149 if (child->unsync_children) {
60c8aec6
MT
1150 if (mmu_pages_add(pvec, child, i))
1151 return -ENOSPC;
1152
1153 ret = __mmu_unsync_walk(child, pvec);
1154 if (!ret)
1155 __clear_bit(i, sp->unsync_child_bitmap);
1156 else if (ret > 0)
1157 nr_unsync_leaf += ret;
1158 else
4731d4c7
MT
1159 return ret;
1160 }
1161
1162 if (child->unsync) {
60c8aec6
MT
1163 nr_unsync_leaf++;
1164 if (mmu_pages_add(pvec, child, i))
1165 return -ENOSPC;
4731d4c7
MT
1166 }
1167 }
1168 }
1169
0074ff63 1170 if (find_first_bit(sp->unsync_child_bitmap, 512) == 512)
4731d4c7
MT
1171 sp->unsync_children = 0;
1172
60c8aec6
MT
1173 return nr_unsync_leaf;
1174}
1175
1176static int mmu_unsync_walk(struct kvm_mmu_page *sp,
1177 struct kvm_mmu_pages *pvec)
1178{
1179 if (!sp->unsync_children)
1180 return 0;
1181
1182 mmu_pages_add(pvec, sp, 0);
1183 return __mmu_unsync_walk(sp, pvec);
4731d4c7
MT
1184}
1185
4db35314 1186static struct kvm_mmu_page *kvm_mmu_lookup_page(struct kvm *kvm, gfn_t gfn)
cea0f0e7
AK
1187{
1188 unsigned index;
1189 struct hlist_head *bucket;
4db35314 1190 struct kvm_mmu_page *sp;
cea0f0e7
AK
1191 struct hlist_node *node;
1192
b8688d51 1193 pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
1ae0a13d 1194 index = kvm_page_table_hashfn(gfn);
f05e70ac 1195 bucket = &kvm->arch.mmu_page_hash[index];
4db35314 1196 hlist_for_each_entry(sp, node, bucket, hash_link)
f6e2c02b 1197 if (sp->gfn == gfn && !sp->role.direct
2e53d63a 1198 && !sp->role.invalid) {
cea0f0e7 1199 pgprintk("%s: found role %x\n",
b8688d51 1200 __func__, sp->role.word);
4db35314 1201 return sp;
cea0f0e7
AK
1202 }
1203 return NULL;
1204}
1205
4731d4c7
MT
1206static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1207{
1208 WARN_ON(!sp->unsync);
1209 sp->unsync = 0;
1210 --kvm->stat.mmu_unsync;
1211}
1212
1213static int kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp);
1214
1215static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
1216{
1217 if (sp->role.glevels != vcpu->arch.mmu.root_level) {
1218 kvm_mmu_zap_page(vcpu->kvm, sp);
1219 return 1;
1220 }
1221
f691fe1d 1222 trace_kvm_mmu_sync_page(sp);
b1a36821
MT
1223 if (rmap_write_protect(vcpu->kvm, sp->gfn))
1224 kvm_flush_remote_tlbs(vcpu->kvm);
0c0f40bd 1225 kvm_unlink_unsync_page(vcpu->kvm, sp);
4731d4c7
MT
1226 if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
1227 kvm_mmu_zap_page(vcpu->kvm, sp);
1228 return 1;
1229 }
1230
1231 kvm_mmu_flush_tlb(vcpu);
4731d4c7
MT
1232 return 0;
1233}
1234
60c8aec6
MT
1235struct mmu_page_path {
1236 struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
1237 unsigned int idx[PT64_ROOT_LEVEL-1];
4731d4c7
MT
1238};
1239
60c8aec6
MT
1240#define for_each_sp(pvec, sp, parents, i) \
1241 for (i = mmu_pages_next(&pvec, &parents, -1), \
1242 sp = pvec.page[i].sp; \
1243 i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
1244 i = mmu_pages_next(&pvec, &parents, i))
1245
cded19f3
HE
1246static int mmu_pages_next(struct kvm_mmu_pages *pvec,
1247 struct mmu_page_path *parents,
1248 int i)
60c8aec6
MT
1249{
1250 int n;
1251
1252 for (n = i+1; n < pvec->nr; n++) {
1253 struct kvm_mmu_page *sp = pvec->page[n].sp;
1254
1255 if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
1256 parents->idx[0] = pvec->page[n].idx;
1257 return n;
1258 }
1259
1260 parents->parent[sp->role.level-2] = sp;
1261 parents->idx[sp->role.level-1] = pvec->page[n].idx;
1262 }
1263
1264 return n;
1265}
1266
cded19f3 1267static void mmu_pages_clear_parents(struct mmu_page_path *parents)
4731d4c7 1268{
60c8aec6
MT
1269 struct kvm_mmu_page *sp;
1270 unsigned int level = 0;
1271
1272 do {
1273 unsigned int idx = parents->idx[level];
4731d4c7 1274
60c8aec6
MT
1275 sp = parents->parent[level];
1276 if (!sp)
1277 return;
1278
1279 --sp->unsync_children;
1280 WARN_ON((int)sp->unsync_children < 0);
1281 __clear_bit(idx, sp->unsync_child_bitmap);
1282 level++;
1283 } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
4731d4c7
MT
1284}
1285
60c8aec6
MT
1286static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
1287 struct mmu_page_path *parents,
1288 struct kvm_mmu_pages *pvec)
4731d4c7 1289{
60c8aec6
MT
1290 parents->parent[parent->role.level-1] = NULL;
1291 pvec->nr = 0;
1292}
4731d4c7 1293
60c8aec6
MT
1294static void mmu_sync_children(struct kvm_vcpu *vcpu,
1295 struct kvm_mmu_page *parent)
1296{
1297 int i;
1298 struct kvm_mmu_page *sp;
1299 struct mmu_page_path parents;
1300 struct kvm_mmu_pages pages;
1301
1302 kvm_mmu_pages_init(parent, &parents, &pages);
1303 while (mmu_unsync_walk(parent, &pages)) {
b1a36821
MT
1304 int protected = 0;
1305
1306 for_each_sp(pages, sp, parents, i)
1307 protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
1308
1309 if (protected)
1310 kvm_flush_remote_tlbs(vcpu->kvm);
1311
60c8aec6
MT
1312 for_each_sp(pages, sp, parents, i) {
1313 kvm_sync_page(vcpu, sp);
1314 mmu_pages_clear_parents(&parents);
1315 }
4731d4c7 1316 cond_resched_lock(&vcpu->kvm->mmu_lock);
60c8aec6
MT
1317 kvm_mmu_pages_init(parent, &parents, &pages);
1318 }
4731d4c7
MT
1319}
1320
cea0f0e7
AK
1321static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
1322 gfn_t gfn,
1323 gva_t gaddr,
1324 unsigned level,
f6e2c02b 1325 int direct,
41074d07 1326 unsigned access,
f7d9c7b7 1327 u64 *parent_pte)
cea0f0e7
AK
1328{
1329 union kvm_mmu_page_role role;
1330 unsigned index;
1331 unsigned quadrant;
1332 struct hlist_head *bucket;
4db35314 1333 struct kvm_mmu_page *sp;
4731d4c7 1334 struct hlist_node *node, *tmp;
cea0f0e7 1335
a770f6f2 1336 role = vcpu->arch.mmu.base_role;
cea0f0e7 1337 role.level = level;
f6e2c02b 1338 role.direct = direct;
41074d07 1339 role.access = access;
ad312c7c 1340 if (vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
cea0f0e7
AK
1341 quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
1342 quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
1343 role.quadrant = quadrant;
1344 }
1ae0a13d 1345 index = kvm_page_table_hashfn(gfn);
f05e70ac 1346 bucket = &vcpu->kvm->arch.mmu_page_hash[index];
4731d4c7
MT
1347 hlist_for_each_entry_safe(sp, node, tmp, bucket, hash_link)
1348 if (sp->gfn == gfn) {
1349 if (sp->unsync)
1350 if (kvm_sync_page(vcpu, sp))
1351 continue;
1352
1353 if (sp->role.word != role.word)
1354 continue;
1355
4db35314 1356 mmu_page_add_parent_pte(vcpu, sp, parent_pte);
0074ff63
MT
1357 if (sp->unsync_children) {
1358 set_bit(KVM_REQ_MMU_SYNC, &vcpu->requests);
1359 kvm_mmu_mark_parents_unsync(vcpu, sp);
1360 }
f691fe1d 1361 trace_kvm_mmu_get_page(sp, false);
4db35314 1362 return sp;
cea0f0e7 1363 }
dfc5aa00 1364 ++vcpu->kvm->stat.mmu_cache_miss;
4db35314
AK
1365 sp = kvm_mmu_alloc_page(vcpu, parent_pte);
1366 if (!sp)
1367 return sp;
4db35314
AK
1368 sp->gfn = gfn;
1369 sp->role = role;
1370 hlist_add_head(&sp->hash_link, bucket);
f6e2c02b 1371 if (!direct) {
b1a36821
MT
1372 if (rmap_write_protect(vcpu->kvm, gfn))
1373 kvm_flush_remote_tlbs(vcpu->kvm);
4731d4c7
MT
1374 account_shadowed(vcpu->kvm, gfn);
1375 }
131d8279
AK
1376 if (shadow_trap_nonpresent_pte != shadow_notrap_nonpresent_pte)
1377 vcpu->arch.mmu.prefetch_page(vcpu, sp);
1378 else
1379 nonpaging_prefetch_page(vcpu, sp);
f691fe1d 1380 trace_kvm_mmu_get_page(sp, true);
4db35314 1381 return sp;
cea0f0e7
AK
1382}
1383
2d11123a
AK
1384static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
1385 struct kvm_vcpu *vcpu, u64 addr)
1386{
1387 iterator->addr = addr;
1388 iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
1389 iterator->level = vcpu->arch.mmu.shadow_root_level;
1390 if (iterator->level == PT32E_ROOT_LEVEL) {
1391 iterator->shadow_addr
1392 = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
1393 iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
1394 --iterator->level;
1395 if (!iterator->shadow_addr)
1396 iterator->level = 0;
1397 }
1398}
1399
1400static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
1401{
1402 if (iterator->level < PT_PAGE_TABLE_LEVEL)
1403 return false;
4d88954d
MT
1404
1405 if (iterator->level == PT_PAGE_TABLE_LEVEL)
1406 if (is_large_pte(*iterator->sptep))
1407 return false;
1408
2d11123a
AK
1409 iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
1410 iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
1411 return true;
1412}
1413
1414static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
1415{
1416 iterator->shadow_addr = *iterator->sptep & PT64_BASE_ADDR_MASK;
1417 --iterator->level;
1418}
1419
90cb0529 1420static void kvm_mmu_page_unlink_children(struct kvm *kvm,
4db35314 1421 struct kvm_mmu_page *sp)
a436036b 1422{
697fe2e2
AK
1423 unsigned i;
1424 u64 *pt;
1425 u64 ent;
1426
4db35314 1427 pt = sp->spt;
697fe2e2 1428
697fe2e2
AK
1429 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
1430 ent = pt[i];
1431
05da4558 1432 if (is_shadow_present_pte(ent)) {
776e6633 1433 if (!is_last_spte(ent, sp->role.level)) {
05da4558
MT
1434 ent &= PT64_BASE_ADDR_MASK;
1435 mmu_page_remove_parent_pte(page_header(ent),
1436 &pt[i]);
1437 } else {
776e6633
MT
1438 if (is_large_pte(ent))
1439 --kvm->stat.lpages;
05da4558
MT
1440 rmap_remove(kvm, &pt[i]);
1441 }
1442 }
c7addb90 1443 pt[i] = shadow_trap_nonpresent_pte;
697fe2e2 1444 }
a436036b
AK
1445}
1446
4db35314 1447static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 1448{
4db35314 1449 mmu_page_remove_parent_pte(sp, parent_pte);
a436036b
AK
1450}
1451
12b7d28f
AK
1452static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
1453{
1454 int i;
988a2cae 1455 struct kvm_vcpu *vcpu;
12b7d28f 1456
988a2cae
GN
1457 kvm_for_each_vcpu(i, vcpu, kvm)
1458 vcpu->arch.last_pte_updated = NULL;
12b7d28f
AK
1459}
1460
31aa2b44 1461static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
a436036b
AK
1462{
1463 u64 *parent_pte;
1464
4db35314
AK
1465 while (sp->multimapped || sp->parent_pte) {
1466 if (!sp->multimapped)
1467 parent_pte = sp->parent_pte;
a436036b
AK
1468 else {
1469 struct kvm_pte_chain *chain;
1470
4db35314 1471 chain = container_of(sp->parent_ptes.first,
a436036b
AK
1472 struct kvm_pte_chain, link);
1473 parent_pte = chain->parent_ptes[0];
1474 }
697fe2e2 1475 BUG_ON(!parent_pte);
4db35314 1476 kvm_mmu_put_page(sp, parent_pte);
d555c333 1477 __set_spte(parent_pte, shadow_trap_nonpresent_pte);
a436036b 1478 }
31aa2b44
AK
1479}
1480
60c8aec6
MT
1481static int mmu_zap_unsync_children(struct kvm *kvm,
1482 struct kvm_mmu_page *parent)
4731d4c7 1483{
60c8aec6
MT
1484 int i, zapped = 0;
1485 struct mmu_page_path parents;
1486 struct kvm_mmu_pages pages;
4731d4c7 1487
60c8aec6 1488 if (parent->role.level == PT_PAGE_TABLE_LEVEL)
4731d4c7 1489 return 0;
60c8aec6
MT
1490
1491 kvm_mmu_pages_init(parent, &parents, &pages);
1492 while (mmu_unsync_walk(parent, &pages)) {
1493 struct kvm_mmu_page *sp;
1494
1495 for_each_sp(pages, sp, parents, i) {
1496 kvm_mmu_zap_page(kvm, sp);
1497 mmu_pages_clear_parents(&parents);
1498 }
1499 zapped += pages.nr;
1500 kvm_mmu_pages_init(parent, &parents, &pages);
1501 }
1502
1503 return zapped;
4731d4c7
MT
1504}
1505
07385413 1506static int kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp)
31aa2b44 1507{
4731d4c7 1508 int ret;
f691fe1d
AK
1509
1510 trace_kvm_mmu_zap_page(sp);
31aa2b44 1511 ++kvm->stat.mmu_shadow_zapped;
4731d4c7 1512 ret = mmu_zap_unsync_children(kvm, sp);
4db35314 1513 kvm_mmu_page_unlink_children(kvm, sp);
31aa2b44 1514 kvm_mmu_unlink_parents(kvm, sp);
5b5c6a5a 1515 kvm_flush_remote_tlbs(kvm);
f6e2c02b 1516 if (!sp->role.invalid && !sp->role.direct)
5b5c6a5a 1517 unaccount_shadowed(kvm, sp->gfn);
4731d4c7
MT
1518 if (sp->unsync)
1519 kvm_unlink_unsync_page(kvm, sp);
4db35314
AK
1520 if (!sp->root_count) {
1521 hlist_del(&sp->hash_link);
1522 kvm_mmu_free_page(kvm, sp);
2e53d63a 1523 } else {
2e53d63a 1524 sp->role.invalid = 1;
5b5c6a5a 1525 list_move(&sp->link, &kvm->arch.active_mmu_pages);
2e53d63a
MT
1526 kvm_reload_remote_mmus(kvm);
1527 }
12b7d28f 1528 kvm_mmu_reset_last_pte_updated(kvm);
4731d4c7 1529 return ret;
a436036b
AK
1530}
1531
82ce2c96
IE
1532/*
1533 * Changing the number of mmu pages allocated to the vm
1534 * Note: if kvm_nr_mmu_pages is too small, you will get dead lock
1535 */
1536void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages)
1537{
025dbbf3
MT
1538 int used_pages;
1539
1540 used_pages = kvm->arch.n_alloc_mmu_pages - kvm->arch.n_free_mmu_pages;
1541 used_pages = max(0, used_pages);
1542
82ce2c96
IE
1543 /*
1544 * If we set the number of mmu pages to be smaller be than the
1545 * number of actived pages , we must to free some mmu pages before we
1546 * change the value
1547 */
1548
025dbbf3
MT
1549 if (used_pages > kvm_nr_mmu_pages) {
1550 while (used_pages > kvm_nr_mmu_pages) {
82ce2c96
IE
1551 struct kvm_mmu_page *page;
1552
f05e70ac 1553 page = container_of(kvm->arch.active_mmu_pages.prev,
82ce2c96
IE
1554 struct kvm_mmu_page, link);
1555 kvm_mmu_zap_page(kvm, page);
025dbbf3 1556 used_pages--;
82ce2c96 1557 }
f05e70ac 1558 kvm->arch.n_free_mmu_pages = 0;
82ce2c96
IE
1559 }
1560 else
f05e70ac
ZX
1561 kvm->arch.n_free_mmu_pages += kvm_nr_mmu_pages
1562 - kvm->arch.n_alloc_mmu_pages;
82ce2c96 1563
f05e70ac 1564 kvm->arch.n_alloc_mmu_pages = kvm_nr_mmu_pages;
82ce2c96
IE
1565}
1566
f67a46f4 1567static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
a436036b
AK
1568{
1569 unsigned index;
1570 struct hlist_head *bucket;
4db35314 1571 struct kvm_mmu_page *sp;
a436036b
AK
1572 struct hlist_node *node, *n;
1573 int r;
1574
b8688d51 1575 pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
a436036b 1576 r = 0;
1ae0a13d 1577 index = kvm_page_table_hashfn(gfn);
f05e70ac 1578 bucket = &kvm->arch.mmu_page_hash[index];
4db35314 1579 hlist_for_each_entry_safe(sp, node, n, bucket, hash_link)
f6e2c02b 1580 if (sp->gfn == gfn && !sp->role.direct) {
b8688d51 1581 pgprintk("%s: gfn %lx role %x\n", __func__, gfn,
4db35314 1582 sp->role.word);
a436036b 1583 r = 1;
07385413
MT
1584 if (kvm_mmu_zap_page(kvm, sp))
1585 n = bucket->first;
a436036b
AK
1586 }
1587 return r;
cea0f0e7
AK
1588}
1589
f67a46f4 1590static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
97a0a01e 1591{
4677a3b6
AK
1592 unsigned index;
1593 struct hlist_head *bucket;
4db35314 1594 struct kvm_mmu_page *sp;
4677a3b6 1595 struct hlist_node *node, *nn;
97a0a01e 1596
4677a3b6
AK
1597 index = kvm_page_table_hashfn(gfn);
1598 bucket = &kvm->arch.mmu_page_hash[index];
1599 hlist_for_each_entry_safe(sp, node, nn, bucket, hash_link) {
f6e2c02b 1600 if (sp->gfn == gfn && !sp->role.direct
4677a3b6
AK
1601 && !sp->role.invalid) {
1602 pgprintk("%s: zap %lx %x\n",
1603 __func__, gfn, sp->role.word);
1604 kvm_mmu_zap_page(kvm, sp);
1605 }
97a0a01e
AK
1606 }
1607}
1608
38c335f1 1609static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
6aa8b732 1610{
bc6678a3 1611 int slot = memslot_id(kvm, gfn);
4db35314 1612 struct kvm_mmu_page *sp = page_header(__pa(pte));
6aa8b732 1613
291f26bc 1614 __set_bit(slot, sp->slot_bitmap);
6aa8b732
AK
1615}
1616
6844dec6
MT
1617static void mmu_convert_notrap(struct kvm_mmu_page *sp)
1618{
1619 int i;
1620 u64 *pt = sp->spt;
1621
1622 if (shadow_trap_nonpresent_pte == shadow_notrap_nonpresent_pte)
1623 return;
1624
1625 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
1626 if (pt[i] == shadow_notrap_nonpresent_pte)
d555c333 1627 __set_spte(&pt[i], shadow_trap_nonpresent_pte);
6844dec6
MT
1628 }
1629}
1630
039576c0
AK
1631struct page *gva_to_page(struct kvm_vcpu *vcpu, gva_t gva)
1632{
72dc67a6
IE
1633 struct page *page;
1634
ad312c7c 1635 gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
039576c0
AK
1636
1637 if (gpa == UNMAPPED_GVA)
1638 return NULL;
72dc67a6 1639
72dc67a6 1640 page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
72dc67a6
IE
1641
1642 return page;
039576c0
AK
1643}
1644
74be52e3
SY
1645/*
1646 * The function is based on mtrr_type_lookup() in
1647 * arch/x86/kernel/cpu/mtrr/generic.c
1648 */
1649static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
1650 u64 start, u64 end)
1651{
1652 int i;
1653 u64 base, mask;
1654 u8 prev_match, curr_match;
1655 int num_var_ranges = KVM_NR_VAR_MTRR;
1656
1657 if (!mtrr_state->enabled)
1658 return 0xFF;
1659
1660 /* Make end inclusive end, instead of exclusive */
1661 end--;
1662
1663 /* Look in fixed ranges. Just return the type as per start */
1664 if (mtrr_state->have_fixed && (start < 0x100000)) {
1665 int idx;
1666
1667 if (start < 0x80000) {
1668 idx = 0;
1669 idx += (start >> 16);
1670 return mtrr_state->fixed_ranges[idx];
1671 } else if (start < 0xC0000) {
1672 idx = 1 * 8;
1673 idx += ((start - 0x80000) >> 14);
1674 return mtrr_state->fixed_ranges[idx];
1675 } else if (start < 0x1000000) {
1676 idx = 3 * 8;
1677 idx += ((start - 0xC0000) >> 12);
1678 return mtrr_state->fixed_ranges[idx];
1679 }
1680 }
1681
1682 /*
1683 * Look in variable ranges
1684 * Look of multiple ranges matching this address and pick type
1685 * as per MTRR precedence
1686 */
1687 if (!(mtrr_state->enabled & 2))
1688 return mtrr_state->def_type;
1689
1690 prev_match = 0xFF;
1691 for (i = 0; i < num_var_ranges; ++i) {
1692 unsigned short start_state, end_state;
1693
1694 if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
1695 continue;
1696
1697 base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
1698 (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
1699 mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
1700 (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
1701
1702 start_state = ((start & mask) == (base & mask));
1703 end_state = ((end & mask) == (base & mask));
1704 if (start_state != end_state)
1705 return 0xFE;
1706
1707 if ((start & mask) != (base & mask))
1708 continue;
1709
1710 curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
1711 if (prev_match == 0xFF) {
1712 prev_match = curr_match;
1713 continue;
1714 }
1715
1716 if (prev_match == MTRR_TYPE_UNCACHABLE ||
1717 curr_match == MTRR_TYPE_UNCACHABLE)
1718 return MTRR_TYPE_UNCACHABLE;
1719
1720 if ((prev_match == MTRR_TYPE_WRBACK &&
1721 curr_match == MTRR_TYPE_WRTHROUGH) ||
1722 (prev_match == MTRR_TYPE_WRTHROUGH &&
1723 curr_match == MTRR_TYPE_WRBACK)) {
1724 prev_match = MTRR_TYPE_WRTHROUGH;
1725 curr_match = MTRR_TYPE_WRTHROUGH;
1726 }
1727
1728 if (prev_match != curr_match)
1729 return MTRR_TYPE_UNCACHABLE;
1730 }
1731
1732 if (prev_match != 0xFF)
1733 return prev_match;
1734
1735 return mtrr_state->def_type;
1736}
1737
4b12f0de 1738u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
74be52e3
SY
1739{
1740 u8 mtrr;
1741
1742 mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
1743 (gfn << PAGE_SHIFT) + PAGE_SIZE);
1744 if (mtrr == 0xfe || mtrr == 0xff)
1745 mtrr = MTRR_TYPE_WRBACK;
1746 return mtrr;
1747}
4b12f0de 1748EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
74be52e3 1749
4731d4c7
MT
1750static int kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
1751{
1752 unsigned index;
1753 struct hlist_head *bucket;
1754 struct kvm_mmu_page *s;
1755 struct hlist_node *node, *n;
1756
f691fe1d 1757 trace_kvm_mmu_unsync_page(sp);
4731d4c7
MT
1758 index = kvm_page_table_hashfn(sp->gfn);
1759 bucket = &vcpu->kvm->arch.mmu_page_hash[index];
1760 /* don't unsync if pagetable is shadowed with multiple roles */
1761 hlist_for_each_entry_safe(s, node, n, bucket, hash_link) {
f6e2c02b 1762 if (s->gfn != sp->gfn || s->role.direct)
4731d4c7
MT
1763 continue;
1764 if (s->role.word != sp->role.word)
1765 return 1;
1766 }
4731d4c7
MT
1767 ++vcpu->kvm->stat.mmu_unsync;
1768 sp->unsync = 1;
6cffe8ca 1769
c2d0ee46 1770 kvm_mmu_mark_parents_unsync(vcpu, sp);
6cffe8ca 1771
4731d4c7
MT
1772 mmu_convert_notrap(sp);
1773 return 0;
1774}
1775
1776static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
1777 bool can_unsync)
1778{
1779 struct kvm_mmu_page *shadow;
1780
1781 shadow = kvm_mmu_lookup_page(vcpu->kvm, gfn);
1782 if (shadow) {
1783 if (shadow->role.level != PT_PAGE_TABLE_LEVEL)
1784 return 1;
1785 if (shadow->unsync)
1786 return 0;
582801a9 1787 if (can_unsync && oos_shadow)
4731d4c7
MT
1788 return kvm_unsync_page(vcpu, shadow);
1789 return 1;
1790 }
1791 return 0;
1792}
1793
d555c333 1794static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1e73f9dd 1795 unsigned pte_access, int user_fault,
852e3c19 1796 int write_fault, int dirty, int level,
c2d0ee46 1797 gfn_t gfn, pfn_t pfn, bool speculative,
1403283a 1798 bool can_unsync, bool reset_host_protection)
1c4f1fd6
AK
1799{
1800 u64 spte;
1e73f9dd 1801 int ret = 0;
64d4d521 1802
1c4f1fd6
AK
1803 /*
1804 * We don't set the accessed bit, since we sometimes want to see
1805 * whether the guest actually used the pte (in order to detect
1806 * demand paging).
1807 */
7b52345e 1808 spte = shadow_base_present_pte | shadow_dirty_mask;
947da538 1809 if (!speculative)
3201b5d9 1810 spte |= shadow_accessed_mask;
1c4f1fd6
AK
1811 if (!dirty)
1812 pte_access &= ~ACC_WRITE_MASK;
7b52345e
SY
1813 if (pte_access & ACC_EXEC_MASK)
1814 spte |= shadow_x_mask;
1815 else
1816 spte |= shadow_nx_mask;
1c4f1fd6 1817 if (pte_access & ACC_USER_MASK)
7b52345e 1818 spte |= shadow_user_mask;
852e3c19 1819 if (level > PT_PAGE_TABLE_LEVEL)
05da4558 1820 spte |= PT_PAGE_SIZE_MASK;
4b12f0de
SY
1821 if (tdp_enabled)
1822 spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
1823 kvm_is_mmio_pfn(pfn));
1c4f1fd6 1824
1403283a
IE
1825 if (reset_host_protection)
1826 spte |= SPTE_HOST_WRITEABLE;
1827
35149e21 1828 spte |= (u64)pfn << PAGE_SHIFT;
1c4f1fd6
AK
1829
1830 if ((pte_access & ACC_WRITE_MASK)
1831 || (write_fault && !is_write_protection(vcpu) && !user_fault)) {
1c4f1fd6 1832
852e3c19
JR
1833 if (level > PT_PAGE_TABLE_LEVEL &&
1834 has_wrprotected_page(vcpu->kvm, gfn, level)) {
38187c83
MT
1835 ret = 1;
1836 spte = shadow_trap_nonpresent_pte;
1837 goto set_pte;
1838 }
1839
1c4f1fd6 1840 spte |= PT_WRITABLE_MASK;
1c4f1fd6 1841
ecc5589f
MT
1842 /*
1843 * Optimization: for pte sync, if spte was writable the hash
1844 * lookup is unnecessary (and expensive). Write protection
1845 * is responsibility of mmu_get_page / kvm_sync_page.
1846 * Same reasoning can be applied to dirty page accounting.
1847 */
d555c333 1848 if (!can_unsync && is_writeble_pte(*sptep))
ecc5589f
MT
1849 goto set_pte;
1850
4731d4c7 1851 if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
1c4f1fd6 1852 pgprintk("%s: found shadow page for %lx, marking ro\n",
b8688d51 1853 __func__, gfn);
1e73f9dd 1854 ret = 1;
1c4f1fd6 1855 pte_access &= ~ACC_WRITE_MASK;
a378b4e6 1856 if (is_writeble_pte(spte))
1c4f1fd6 1857 spte &= ~PT_WRITABLE_MASK;
1c4f1fd6
AK
1858 }
1859 }
1860
1c4f1fd6
AK
1861 if (pte_access & ACC_WRITE_MASK)
1862 mark_page_dirty(vcpu->kvm, gfn);
1863
38187c83 1864set_pte:
d555c333 1865 __set_spte(sptep, spte);
1e73f9dd
MT
1866 return ret;
1867}
1868
d555c333 1869static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
1e73f9dd
MT
1870 unsigned pt_access, unsigned pte_access,
1871 int user_fault, int write_fault, int dirty,
852e3c19 1872 int *ptwrite, int level, gfn_t gfn,
1403283a
IE
1873 pfn_t pfn, bool speculative,
1874 bool reset_host_protection)
1e73f9dd
MT
1875{
1876 int was_rmapped = 0;
d555c333 1877 int was_writeble = is_writeble_pte(*sptep);
53a27b39 1878 int rmap_count;
1e73f9dd
MT
1879
1880 pgprintk("%s: spte %llx access %x write_fault %d"
1881 " user_fault %d gfn %lx\n",
d555c333 1882 __func__, *sptep, pt_access,
1e73f9dd
MT
1883 write_fault, user_fault, gfn);
1884
d555c333 1885 if (is_rmap_spte(*sptep)) {
1e73f9dd
MT
1886 /*
1887 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
1888 * the parent of the now unreachable PTE.
1889 */
852e3c19
JR
1890 if (level > PT_PAGE_TABLE_LEVEL &&
1891 !is_large_pte(*sptep)) {
1e73f9dd 1892 struct kvm_mmu_page *child;
d555c333 1893 u64 pte = *sptep;
1e73f9dd
MT
1894
1895 child = page_header(pte & PT64_BASE_ADDR_MASK);
d555c333
AK
1896 mmu_page_remove_parent_pte(child, sptep);
1897 } else if (pfn != spte_to_pfn(*sptep)) {
1e73f9dd 1898 pgprintk("hfn old %lx new %lx\n",
d555c333
AK
1899 spte_to_pfn(*sptep), pfn);
1900 rmap_remove(vcpu->kvm, sptep);
6bed6b9e
JR
1901 } else
1902 was_rmapped = 1;
1e73f9dd 1903 }
852e3c19 1904
d555c333 1905 if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
1403283a
IE
1906 dirty, level, gfn, pfn, speculative, true,
1907 reset_host_protection)) {
1e73f9dd
MT
1908 if (write_fault)
1909 *ptwrite = 1;
a378b4e6
MT
1910 kvm_x86_ops->tlb_flush(vcpu);
1911 }
1e73f9dd 1912
d555c333 1913 pgprintk("%s: setting spte %llx\n", __func__, *sptep);
1e73f9dd 1914 pgprintk("instantiating %s PTE (%s) at %ld (%llx) addr %p\n",
d555c333 1915 is_large_pte(*sptep)? "2MB" : "4kB",
a205bc19
JR
1916 *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
1917 *sptep, sptep);
d555c333 1918 if (!was_rmapped && is_large_pte(*sptep))
05da4558
MT
1919 ++vcpu->kvm->stat.lpages;
1920
d555c333 1921 page_header_update_slot(vcpu->kvm, sptep, gfn);
1c4f1fd6 1922 if (!was_rmapped) {
44ad9944 1923 rmap_count = rmap_add(vcpu, sptep, gfn);
acb66dd0 1924 kvm_release_pfn_clean(pfn);
53a27b39 1925 if (rmap_count > RMAP_RECYCLE_THRESHOLD)
852e3c19 1926 rmap_recycle(vcpu, sptep, gfn);
75e68e60
IE
1927 } else {
1928 if (was_writeble)
35149e21 1929 kvm_release_pfn_dirty(pfn);
75e68e60 1930 else
35149e21 1931 kvm_release_pfn_clean(pfn);
1c4f1fd6 1932 }
1b7fcd32 1933 if (speculative) {
d555c333 1934 vcpu->arch.last_pte_updated = sptep;
1b7fcd32
AK
1935 vcpu->arch.last_pte_gfn = gfn;
1936 }
1c4f1fd6
AK
1937}
1938
6aa8b732
AK
1939static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
1940{
1941}
1942
9f652d21 1943static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
852e3c19 1944 int level, gfn_t gfn, pfn_t pfn)
140754bc 1945{
9f652d21 1946 struct kvm_shadow_walk_iterator iterator;
140754bc 1947 struct kvm_mmu_page *sp;
9f652d21 1948 int pt_write = 0;
140754bc 1949 gfn_t pseudo_gfn;
6aa8b732 1950
9f652d21 1951 for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
852e3c19 1952 if (iterator.level == level) {
9f652d21
AK
1953 mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, ACC_ALL,
1954 0, write, 1, &pt_write,
1403283a 1955 level, gfn, pfn, false, true);
9f652d21
AK
1956 ++vcpu->stat.pf_fixed;
1957 break;
6aa8b732
AK
1958 }
1959
9f652d21
AK
1960 if (*iterator.sptep == shadow_trap_nonpresent_pte) {
1961 pseudo_gfn = (iterator.addr & PT64_DIR_BASE_ADDR_MASK) >> PAGE_SHIFT;
1962 sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
1963 iterator.level - 1,
1964 1, ACC_ALL, iterator.sptep);
1965 if (!sp) {
1966 pgprintk("nonpaging_map: ENOMEM\n");
1967 kvm_release_pfn_clean(pfn);
1968 return -ENOMEM;
1969 }
140754bc 1970
d555c333
AK
1971 __set_spte(iterator.sptep,
1972 __pa(sp->spt)
1973 | PT_PRESENT_MASK | PT_WRITABLE_MASK
1974 | shadow_user_mask | shadow_x_mask);
9f652d21
AK
1975 }
1976 }
1977 return pt_write;
6aa8b732
AK
1978}
1979
10589a46
MT
1980static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn)
1981{
1982 int r;
852e3c19 1983 int level;
35149e21 1984 pfn_t pfn;
e930bffe 1985 unsigned long mmu_seq;
aaee2c94 1986
852e3c19
JR
1987 level = mapping_level(vcpu, gfn);
1988
1989 /*
1990 * This path builds a PAE pagetable - so we can map 2mb pages at
1991 * maximum. Therefore check if the level is larger than that.
1992 */
1993 if (level > PT_DIRECTORY_LEVEL)
1994 level = PT_DIRECTORY_LEVEL;
1995
1996 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
05da4558 1997
e930bffe 1998 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 1999 smp_rmb();
35149e21 2000 pfn = gfn_to_pfn(vcpu->kvm, gfn);
aaee2c94 2001
d196e343 2002 /* mmio */
35149e21
AL
2003 if (is_error_pfn(pfn)) {
2004 kvm_release_pfn_clean(pfn);
d196e343
AK
2005 return 1;
2006 }
2007
aaee2c94 2008 spin_lock(&vcpu->kvm->mmu_lock);
e930bffe
AA
2009 if (mmu_notifier_retry(vcpu, mmu_seq))
2010 goto out_unlock;
eb787d10 2011 kvm_mmu_free_some_pages(vcpu);
852e3c19 2012 r = __direct_map(vcpu, v, write, level, gfn, pfn);
aaee2c94
MT
2013 spin_unlock(&vcpu->kvm->mmu_lock);
2014
aaee2c94 2015
10589a46 2016 return r;
e930bffe
AA
2017
2018out_unlock:
2019 spin_unlock(&vcpu->kvm->mmu_lock);
2020 kvm_release_pfn_clean(pfn);
2021 return 0;
10589a46
MT
2022}
2023
2024
17ac10ad
AK
2025static void mmu_free_roots(struct kvm_vcpu *vcpu)
2026{
2027 int i;
4db35314 2028 struct kvm_mmu_page *sp;
17ac10ad 2029
ad312c7c 2030 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
7b53aa56 2031 return;
aaee2c94 2032 spin_lock(&vcpu->kvm->mmu_lock);
ad312c7c
ZX
2033 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2034 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad 2035
4db35314
AK
2036 sp = page_header(root);
2037 --sp->root_count;
2e53d63a
MT
2038 if (!sp->root_count && sp->role.invalid)
2039 kvm_mmu_zap_page(vcpu->kvm, sp);
ad312c7c 2040 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
aaee2c94 2041 spin_unlock(&vcpu->kvm->mmu_lock);
17ac10ad
AK
2042 return;
2043 }
17ac10ad 2044 for (i = 0; i < 4; ++i) {
ad312c7c 2045 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad 2046
417726a3 2047 if (root) {
417726a3 2048 root &= PT64_BASE_ADDR_MASK;
4db35314
AK
2049 sp = page_header(root);
2050 --sp->root_count;
2e53d63a
MT
2051 if (!sp->root_count && sp->role.invalid)
2052 kvm_mmu_zap_page(vcpu->kvm, sp);
417726a3 2053 }
ad312c7c 2054 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 2055 }
aaee2c94 2056 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 2057 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
2058}
2059
8986ecc0
MT
2060static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
2061{
2062 int ret = 0;
2063
2064 if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
2065 set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
2066 ret = 1;
2067 }
2068
2069 return ret;
2070}
2071
2072static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
17ac10ad
AK
2073{
2074 int i;
cea0f0e7 2075 gfn_t root_gfn;
4db35314 2076 struct kvm_mmu_page *sp;
f6e2c02b 2077 int direct = 0;
6de4f3ad 2078 u64 pdptr;
3bb65a22 2079
ad312c7c 2080 root_gfn = vcpu->arch.cr3 >> PAGE_SHIFT;
17ac10ad 2081
ad312c7c
ZX
2082 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2083 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad
AK
2084
2085 ASSERT(!VALID_PAGE(root));
fb72d167 2086 if (tdp_enabled)
f6e2c02b 2087 direct = 1;
8986ecc0
MT
2088 if (mmu_check_root(vcpu, root_gfn))
2089 return 1;
4db35314 2090 sp = kvm_mmu_get_page(vcpu, root_gfn, 0,
f6e2c02b 2091 PT64_ROOT_LEVEL, direct,
fb72d167 2092 ACC_ALL, NULL);
4db35314
AK
2093 root = __pa(sp->spt);
2094 ++sp->root_count;
ad312c7c 2095 vcpu->arch.mmu.root_hpa = root;
8986ecc0 2096 return 0;
17ac10ad 2097 }
f6e2c02b 2098 direct = !is_paging(vcpu);
fb72d167 2099 if (tdp_enabled)
f6e2c02b 2100 direct = 1;
17ac10ad 2101 for (i = 0; i < 4; ++i) {
ad312c7c 2102 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad
AK
2103
2104 ASSERT(!VALID_PAGE(root));
ad312c7c 2105 if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
6de4f3ad 2106 pdptr = kvm_pdptr_read(vcpu, i);
43a3795a 2107 if (!is_present_gpte(pdptr)) {
ad312c7c 2108 vcpu->arch.mmu.pae_root[i] = 0;
417726a3
AK
2109 continue;
2110 }
6de4f3ad 2111 root_gfn = pdptr >> PAGE_SHIFT;
ad312c7c 2112 } else if (vcpu->arch.mmu.root_level == 0)
cea0f0e7 2113 root_gfn = 0;
8986ecc0
MT
2114 if (mmu_check_root(vcpu, root_gfn))
2115 return 1;
4db35314 2116 sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
f6e2c02b 2117 PT32_ROOT_LEVEL, direct,
f7d9c7b7 2118 ACC_ALL, NULL);
4db35314
AK
2119 root = __pa(sp->spt);
2120 ++sp->root_count;
ad312c7c 2121 vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
17ac10ad 2122 }
ad312c7c 2123 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
8986ecc0 2124 return 0;
17ac10ad
AK
2125}
2126
0ba73cda
MT
2127static void mmu_sync_roots(struct kvm_vcpu *vcpu)
2128{
2129 int i;
2130 struct kvm_mmu_page *sp;
2131
2132 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2133 return;
2134 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
2135 hpa_t root = vcpu->arch.mmu.root_hpa;
2136 sp = page_header(root);
2137 mmu_sync_children(vcpu, sp);
2138 return;
2139 }
2140 for (i = 0; i < 4; ++i) {
2141 hpa_t root = vcpu->arch.mmu.pae_root[i];
2142
8986ecc0 2143 if (root && VALID_PAGE(root)) {
0ba73cda
MT
2144 root &= PT64_BASE_ADDR_MASK;
2145 sp = page_header(root);
2146 mmu_sync_children(vcpu, sp);
2147 }
2148 }
2149}
2150
2151void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
2152{
2153 spin_lock(&vcpu->kvm->mmu_lock);
2154 mmu_sync_roots(vcpu);
6cffe8ca 2155 spin_unlock(&vcpu->kvm->mmu_lock);
0ba73cda
MT
2156}
2157
6aa8b732
AK
2158static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr)
2159{
2160 return vaddr;
2161}
2162
2163static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
3f3e7124 2164 u32 error_code)
6aa8b732 2165{
e833240f 2166 gfn_t gfn;
e2dec939 2167 int r;
6aa8b732 2168
b8688d51 2169 pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
e2dec939
AK
2170 r = mmu_topup_memory_caches(vcpu);
2171 if (r)
2172 return r;
714b93da 2173
6aa8b732 2174 ASSERT(vcpu);
ad312c7c 2175 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 2176
e833240f 2177 gfn = gva >> PAGE_SHIFT;
6aa8b732 2178
e833240f
AK
2179 return nonpaging_map(vcpu, gva & PAGE_MASK,
2180 error_code & PFERR_WRITE_MASK, gfn);
6aa8b732
AK
2181}
2182
fb72d167
JR
2183static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa,
2184 u32 error_code)
2185{
35149e21 2186 pfn_t pfn;
fb72d167 2187 int r;
852e3c19 2188 int level;
05da4558 2189 gfn_t gfn = gpa >> PAGE_SHIFT;
e930bffe 2190 unsigned long mmu_seq;
fb72d167
JR
2191
2192 ASSERT(vcpu);
2193 ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
2194
2195 r = mmu_topup_memory_caches(vcpu);
2196 if (r)
2197 return r;
2198
852e3c19
JR
2199 level = mapping_level(vcpu, gfn);
2200
2201 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
2202
e930bffe 2203 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2204 smp_rmb();
35149e21 2205 pfn = gfn_to_pfn(vcpu->kvm, gfn);
35149e21
AL
2206 if (is_error_pfn(pfn)) {
2207 kvm_release_pfn_clean(pfn);
fb72d167
JR
2208 return 1;
2209 }
2210 spin_lock(&vcpu->kvm->mmu_lock);
e930bffe
AA
2211 if (mmu_notifier_retry(vcpu, mmu_seq))
2212 goto out_unlock;
fb72d167
JR
2213 kvm_mmu_free_some_pages(vcpu);
2214 r = __direct_map(vcpu, gpa, error_code & PFERR_WRITE_MASK,
852e3c19 2215 level, gfn, pfn);
fb72d167 2216 spin_unlock(&vcpu->kvm->mmu_lock);
fb72d167
JR
2217
2218 return r;
e930bffe
AA
2219
2220out_unlock:
2221 spin_unlock(&vcpu->kvm->mmu_lock);
2222 kvm_release_pfn_clean(pfn);
2223 return 0;
fb72d167
JR
2224}
2225
6aa8b732
AK
2226static void nonpaging_free(struct kvm_vcpu *vcpu)
2227{
17ac10ad 2228 mmu_free_roots(vcpu);
6aa8b732
AK
2229}
2230
2231static int nonpaging_init_context(struct kvm_vcpu *vcpu)
2232{
ad312c7c 2233 struct kvm_mmu *context = &vcpu->arch.mmu;
6aa8b732
AK
2234
2235 context->new_cr3 = nonpaging_new_cr3;
2236 context->page_fault = nonpaging_page_fault;
6aa8b732
AK
2237 context->gva_to_gpa = nonpaging_gva_to_gpa;
2238 context->free = nonpaging_free;
c7addb90 2239 context->prefetch_page = nonpaging_prefetch_page;
e8bc217a 2240 context->sync_page = nonpaging_sync_page;
a7052897 2241 context->invlpg = nonpaging_invlpg;
cea0f0e7 2242 context->root_level = 0;
6aa8b732 2243 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 2244 context->root_hpa = INVALID_PAGE;
6aa8b732
AK
2245 return 0;
2246}
2247
d835dfec 2248void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
6aa8b732 2249{
1165f5fe 2250 ++vcpu->stat.tlb_flush;
cbdd1bea 2251 kvm_x86_ops->tlb_flush(vcpu);
6aa8b732
AK
2252}
2253
2254static void paging_new_cr3(struct kvm_vcpu *vcpu)
2255{
b8688d51 2256 pgprintk("%s: cr3 %lx\n", __func__, vcpu->arch.cr3);
cea0f0e7 2257 mmu_free_roots(vcpu);
6aa8b732
AK
2258}
2259
6aa8b732
AK
2260static void inject_page_fault(struct kvm_vcpu *vcpu,
2261 u64 addr,
2262 u32 err_code)
2263{
c3c91fee 2264 kvm_inject_page_fault(vcpu, addr, err_code);
6aa8b732
AK
2265}
2266
6aa8b732
AK
2267static void paging_free(struct kvm_vcpu *vcpu)
2268{
2269 nonpaging_free(vcpu);
2270}
2271
82725b20
DE
2272static bool is_rsvd_bits_set(struct kvm_vcpu *vcpu, u64 gpte, int level)
2273{
2274 int bit7;
2275
2276 bit7 = (gpte >> 7) & 1;
2277 return (gpte & vcpu->arch.mmu.rsvd_bits_mask[bit7][level-1]) != 0;
2278}
2279
6aa8b732
AK
2280#define PTTYPE 64
2281#include "paging_tmpl.h"
2282#undef PTTYPE
2283
2284#define PTTYPE 32
2285#include "paging_tmpl.h"
2286#undef PTTYPE
2287
82725b20
DE
2288static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu, int level)
2289{
2290 struct kvm_mmu *context = &vcpu->arch.mmu;
2291 int maxphyaddr = cpuid_maxphyaddr(vcpu);
2292 u64 exb_bit_rsvd = 0;
2293
2294 if (!is_nx(vcpu))
2295 exb_bit_rsvd = rsvd_bits(63, 63);
2296 switch (level) {
2297 case PT32_ROOT_LEVEL:
2298 /* no rsvd bits for 2 level 4K page table entries */
2299 context->rsvd_bits_mask[0][1] = 0;
2300 context->rsvd_bits_mask[0][0] = 0;
2301 if (is_cpuid_PSE36())
2302 /* 36bits PSE 4MB page */
2303 context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
2304 else
2305 /* 32 bits PSE 4MB page */
2306 context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
29a4b933 2307 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[1][0];
82725b20
DE
2308 break;
2309 case PT32E_ROOT_LEVEL:
20c466b5
DE
2310 context->rsvd_bits_mask[0][2] =
2311 rsvd_bits(maxphyaddr, 63) |
2312 rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
82725b20 2313 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 2314 rsvd_bits(maxphyaddr, 62); /* PDE */
82725b20
DE
2315 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
2316 rsvd_bits(maxphyaddr, 62); /* PTE */
2317 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
2318 rsvd_bits(maxphyaddr, 62) |
2319 rsvd_bits(13, 20); /* large page */
29a4b933 2320 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[1][0];
82725b20
DE
2321 break;
2322 case PT64_ROOT_LEVEL:
2323 context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
2324 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
2325 context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
2326 rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
2327 context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 2328 rsvd_bits(maxphyaddr, 51);
82725b20
DE
2329 context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
2330 rsvd_bits(maxphyaddr, 51);
2331 context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
e04da980
JR
2332 context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
2333 rsvd_bits(maxphyaddr, 51) |
2334 rsvd_bits(13, 29);
82725b20 2335 context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
4c26b4cd
SY
2336 rsvd_bits(maxphyaddr, 51) |
2337 rsvd_bits(13, 20); /* large page */
29a4b933 2338 context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[1][0];
82725b20
DE
2339 break;
2340 }
2341}
2342
17ac10ad 2343static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
6aa8b732 2344{
ad312c7c 2345 struct kvm_mmu *context = &vcpu->arch.mmu;
6aa8b732
AK
2346
2347 ASSERT(is_pae(vcpu));
2348 context->new_cr3 = paging_new_cr3;
2349 context->page_fault = paging64_page_fault;
6aa8b732 2350 context->gva_to_gpa = paging64_gva_to_gpa;
c7addb90 2351 context->prefetch_page = paging64_prefetch_page;
e8bc217a 2352 context->sync_page = paging64_sync_page;
a7052897 2353 context->invlpg = paging64_invlpg;
6aa8b732 2354 context->free = paging_free;
17ac10ad
AK
2355 context->root_level = level;
2356 context->shadow_root_level = level;
17c3ba9d 2357 context->root_hpa = INVALID_PAGE;
6aa8b732
AK
2358 return 0;
2359}
2360
17ac10ad
AK
2361static int paging64_init_context(struct kvm_vcpu *vcpu)
2362{
82725b20 2363 reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
17ac10ad
AK
2364 return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
2365}
2366
6aa8b732
AK
2367static int paging32_init_context(struct kvm_vcpu *vcpu)
2368{
ad312c7c 2369 struct kvm_mmu *context = &vcpu->arch.mmu;
6aa8b732 2370
82725b20 2371 reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
6aa8b732
AK
2372 context->new_cr3 = paging_new_cr3;
2373 context->page_fault = paging32_page_fault;
6aa8b732
AK
2374 context->gva_to_gpa = paging32_gva_to_gpa;
2375 context->free = paging_free;
c7addb90 2376 context->prefetch_page = paging32_prefetch_page;
e8bc217a 2377 context->sync_page = paging32_sync_page;
a7052897 2378 context->invlpg = paging32_invlpg;
6aa8b732
AK
2379 context->root_level = PT32_ROOT_LEVEL;
2380 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 2381 context->root_hpa = INVALID_PAGE;
6aa8b732
AK
2382 return 0;
2383}
2384
2385static int paging32E_init_context(struct kvm_vcpu *vcpu)
2386{
82725b20 2387 reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
17ac10ad 2388 return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
6aa8b732
AK
2389}
2390
fb72d167
JR
2391static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
2392{
2393 struct kvm_mmu *context = &vcpu->arch.mmu;
2394
2395 context->new_cr3 = nonpaging_new_cr3;
2396 context->page_fault = tdp_page_fault;
2397 context->free = nonpaging_free;
2398 context->prefetch_page = nonpaging_prefetch_page;
e8bc217a 2399 context->sync_page = nonpaging_sync_page;
a7052897 2400 context->invlpg = nonpaging_invlpg;
67253af5 2401 context->shadow_root_level = kvm_x86_ops->get_tdp_level();
fb72d167
JR
2402 context->root_hpa = INVALID_PAGE;
2403
2404 if (!is_paging(vcpu)) {
2405 context->gva_to_gpa = nonpaging_gva_to_gpa;
2406 context->root_level = 0;
2407 } else if (is_long_mode(vcpu)) {
82725b20 2408 reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
fb72d167
JR
2409 context->gva_to_gpa = paging64_gva_to_gpa;
2410 context->root_level = PT64_ROOT_LEVEL;
2411 } else if (is_pae(vcpu)) {
82725b20 2412 reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
fb72d167
JR
2413 context->gva_to_gpa = paging64_gva_to_gpa;
2414 context->root_level = PT32E_ROOT_LEVEL;
2415 } else {
82725b20 2416 reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
fb72d167
JR
2417 context->gva_to_gpa = paging32_gva_to_gpa;
2418 context->root_level = PT32_ROOT_LEVEL;
2419 }
2420
2421 return 0;
2422}
2423
2424static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
6aa8b732 2425{
a770f6f2
AK
2426 int r;
2427
6aa8b732 2428 ASSERT(vcpu);
ad312c7c 2429 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732
AK
2430
2431 if (!is_paging(vcpu))
a770f6f2 2432 r = nonpaging_init_context(vcpu);
a9058ecd 2433 else if (is_long_mode(vcpu))
a770f6f2 2434 r = paging64_init_context(vcpu);
6aa8b732 2435 else if (is_pae(vcpu))
a770f6f2 2436 r = paging32E_init_context(vcpu);
6aa8b732 2437 else
a770f6f2
AK
2438 r = paging32_init_context(vcpu);
2439
2440 vcpu->arch.mmu.base_role.glevels = vcpu->arch.mmu.root_level;
2441
2442 return r;
6aa8b732
AK
2443}
2444
fb72d167
JR
2445static int init_kvm_mmu(struct kvm_vcpu *vcpu)
2446{
35149e21
AL
2447 vcpu->arch.update_pte.pfn = bad_pfn;
2448
fb72d167
JR
2449 if (tdp_enabled)
2450 return init_kvm_tdp_mmu(vcpu);
2451 else
2452 return init_kvm_softmmu(vcpu);
2453}
2454
6aa8b732
AK
2455static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
2456{
2457 ASSERT(vcpu);
ad312c7c
ZX
2458 if (VALID_PAGE(vcpu->arch.mmu.root_hpa)) {
2459 vcpu->arch.mmu.free(vcpu);
2460 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
6aa8b732
AK
2461 }
2462}
2463
2464int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
17c3ba9d
AK
2465{
2466 destroy_kvm_mmu(vcpu);
2467 return init_kvm_mmu(vcpu);
2468}
8668a3c4 2469EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
17c3ba9d
AK
2470
2471int kvm_mmu_load(struct kvm_vcpu *vcpu)
6aa8b732 2472{
714b93da
AK
2473 int r;
2474
e2dec939 2475 r = mmu_topup_memory_caches(vcpu);
17c3ba9d
AK
2476 if (r)
2477 goto out;
aaee2c94 2478 spin_lock(&vcpu->kvm->mmu_lock);
eb787d10 2479 kvm_mmu_free_some_pages(vcpu);
8986ecc0 2480 r = mmu_alloc_roots(vcpu);
0ba73cda 2481 mmu_sync_roots(vcpu);
aaee2c94 2482 spin_unlock(&vcpu->kvm->mmu_lock);
8986ecc0
MT
2483 if (r)
2484 goto out;
3662cb1c 2485 /* set_cr3() should ensure TLB has been flushed */
ad312c7c 2486 kvm_x86_ops->set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
714b93da
AK
2487out:
2488 return r;
6aa8b732 2489}
17c3ba9d
AK
2490EXPORT_SYMBOL_GPL(kvm_mmu_load);
2491
2492void kvm_mmu_unload(struct kvm_vcpu *vcpu)
2493{
2494 mmu_free_roots(vcpu);
2495}
6aa8b732 2496
09072daf 2497static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
4db35314 2498 struct kvm_mmu_page *sp,
ac1b714e
AK
2499 u64 *spte)
2500{
2501 u64 pte;
2502 struct kvm_mmu_page *child;
2503
2504 pte = *spte;
c7addb90 2505 if (is_shadow_present_pte(pte)) {
776e6633 2506 if (is_last_spte(pte, sp->role.level))
290fc38d 2507 rmap_remove(vcpu->kvm, spte);
ac1b714e
AK
2508 else {
2509 child = page_header(pte & PT64_BASE_ADDR_MASK);
90cb0529 2510 mmu_page_remove_parent_pte(child, spte);
ac1b714e
AK
2511 }
2512 }
d555c333 2513 __set_spte(spte, shadow_trap_nonpresent_pte);
05da4558
MT
2514 if (is_large_pte(pte))
2515 --vcpu->kvm->stat.lpages;
ac1b714e
AK
2516}
2517
0028425f 2518static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
4db35314 2519 struct kvm_mmu_page *sp,
0028425f 2520 u64 *spte,
489f1d65 2521 const void *new)
0028425f 2522{
30945387 2523 if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
7e4e4056
JR
2524 ++vcpu->kvm->stat.mmu_pde_zapped;
2525 return;
30945387 2526 }
0028425f 2527
4cee5764 2528 ++vcpu->kvm->stat.mmu_pte_updated;
4db35314 2529 if (sp->role.glevels == PT32_ROOT_LEVEL)
489f1d65 2530 paging32_update_pte(vcpu, sp, spte, new);
0028425f 2531 else
489f1d65 2532 paging64_update_pte(vcpu, sp, spte, new);
0028425f
AK
2533}
2534
79539cec
AK
2535static bool need_remote_flush(u64 old, u64 new)
2536{
2537 if (!is_shadow_present_pte(old))
2538 return false;
2539 if (!is_shadow_present_pte(new))
2540 return true;
2541 if ((old ^ new) & PT64_BASE_ADDR_MASK)
2542 return true;
2543 old ^= PT64_NX_MASK;
2544 new ^= PT64_NX_MASK;
2545 return (old & ~new & PT64_PERM_MASK) != 0;
2546}
2547
2548static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, u64 old, u64 new)
2549{
2550 if (need_remote_flush(old, new))
2551 kvm_flush_remote_tlbs(vcpu->kvm);
2552 else
2553 kvm_mmu_flush_tlb(vcpu);
2554}
2555
12b7d28f
AK
2556static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
2557{
ad312c7c 2558 u64 *spte = vcpu->arch.last_pte_updated;
12b7d28f 2559
7b52345e 2560 return !!(spte && (*spte & shadow_accessed_mask));
12b7d28f
AK
2561}
2562
d7824fff
AK
2563static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
2564 const u8 *new, int bytes)
2565{
2566 gfn_t gfn;
2567 int r;
2568 u64 gpte = 0;
35149e21 2569 pfn_t pfn;
d7824fff
AK
2570
2571 if (bytes != 4 && bytes != 8)
2572 return;
2573
2574 /*
2575 * Assume that the pte write on a page table of the same type
2576 * as the current vcpu paging mode. This is nearly always true
2577 * (might be false while changing modes). Note it is verified later
2578 * by update_pte().
2579 */
2580 if (is_pae(vcpu)) {
2581 /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
2582 if ((bytes == 4) && (gpa % 4 == 0)) {
2583 r = kvm_read_guest(vcpu->kvm, gpa & ~(u64)7, &gpte, 8);
2584 if (r)
2585 return;
2586 memcpy((void *)&gpte + (gpa % 8), new, 4);
2587 } else if ((bytes == 8) && (gpa % 8 == 0)) {
2588 memcpy((void *)&gpte, new, 8);
2589 }
2590 } else {
2591 if ((bytes == 4) && (gpa % 4 == 0))
2592 memcpy((void *)&gpte, new, 4);
2593 }
43a3795a 2594 if (!is_present_gpte(gpte))
d7824fff
AK
2595 return;
2596 gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
72dc67a6 2597
e930bffe 2598 vcpu->arch.update_pte.mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 2599 smp_rmb();
35149e21 2600 pfn = gfn_to_pfn(vcpu->kvm, gfn);
72dc67a6 2601
35149e21
AL
2602 if (is_error_pfn(pfn)) {
2603 kvm_release_pfn_clean(pfn);
d196e343
AK
2604 return;
2605 }
d7824fff 2606 vcpu->arch.update_pte.gfn = gfn;
35149e21 2607 vcpu->arch.update_pte.pfn = pfn;
d7824fff
AK
2608}
2609
1b7fcd32
AK
2610static void kvm_mmu_access_page(struct kvm_vcpu *vcpu, gfn_t gfn)
2611{
2612 u64 *spte = vcpu->arch.last_pte_updated;
2613
2614 if (spte
2615 && vcpu->arch.last_pte_gfn == gfn
2616 && shadow_accessed_mask
2617 && !(*spte & shadow_accessed_mask)
2618 && is_shadow_present_pte(*spte))
2619 set_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
2620}
2621
09072daf 2622void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
ad218f85
MT
2623 const u8 *new, int bytes,
2624 bool guest_initiated)
da4a00f0 2625{
9b7a0325 2626 gfn_t gfn = gpa >> PAGE_SHIFT;
4db35314 2627 struct kvm_mmu_page *sp;
0e7bc4b9 2628 struct hlist_node *node, *n;
9b7a0325
AK
2629 struct hlist_head *bucket;
2630 unsigned index;
489f1d65 2631 u64 entry, gentry;
9b7a0325 2632 u64 *spte;
9b7a0325 2633 unsigned offset = offset_in_page(gpa);
0e7bc4b9 2634 unsigned pte_size;
9b7a0325 2635 unsigned page_offset;
0e7bc4b9 2636 unsigned misaligned;
fce0657f 2637 unsigned quadrant;
9b7a0325 2638 int level;
86a5ba02 2639 int flooded = 0;
ac1b714e 2640 int npte;
489f1d65 2641 int r;
9b7a0325 2642
b8688d51 2643 pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
d7824fff 2644 mmu_guess_page_from_pte_write(vcpu, gpa, new, bytes);
aaee2c94 2645 spin_lock(&vcpu->kvm->mmu_lock);
1b7fcd32 2646 kvm_mmu_access_page(vcpu, gfn);
eb787d10 2647 kvm_mmu_free_some_pages(vcpu);
4cee5764 2648 ++vcpu->kvm->stat.mmu_pte_write;
c7addb90 2649 kvm_mmu_audit(vcpu, "pre pte write");
ad218f85
MT
2650 if (guest_initiated) {
2651 if (gfn == vcpu->arch.last_pt_write_gfn
2652 && !last_updated_pte_accessed(vcpu)) {
2653 ++vcpu->arch.last_pt_write_count;
2654 if (vcpu->arch.last_pt_write_count >= 3)
2655 flooded = 1;
2656 } else {
2657 vcpu->arch.last_pt_write_gfn = gfn;
2658 vcpu->arch.last_pt_write_count = 1;
2659 vcpu->arch.last_pte_updated = NULL;
2660 }
86a5ba02 2661 }
1ae0a13d 2662 index = kvm_page_table_hashfn(gfn);
f05e70ac 2663 bucket = &vcpu->kvm->arch.mmu_page_hash[index];
4db35314 2664 hlist_for_each_entry_safe(sp, node, n, bucket, hash_link) {
f6e2c02b 2665 if (sp->gfn != gfn || sp->role.direct || sp->role.invalid)
9b7a0325 2666 continue;
4db35314 2667 pte_size = sp->role.glevels == PT32_ROOT_LEVEL ? 4 : 8;
0e7bc4b9 2668 misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
e925c5ba 2669 misaligned |= bytes < 4;
86a5ba02 2670 if (misaligned || flooded) {
0e7bc4b9
AK
2671 /*
2672 * Misaligned accesses are too much trouble to fix
2673 * up; also, they usually indicate a page is not used
2674 * as a page table.
86a5ba02
AK
2675 *
2676 * If we're seeing too many writes to a page,
2677 * it may no longer be a page table, or we may be
2678 * forking, in which case it is better to unmap the
2679 * page.
0e7bc4b9
AK
2680 */
2681 pgprintk("misaligned: gpa %llx bytes %d role %x\n",
4db35314 2682 gpa, bytes, sp->role.word);
07385413
MT
2683 if (kvm_mmu_zap_page(vcpu->kvm, sp))
2684 n = bucket->first;
4cee5764 2685 ++vcpu->kvm->stat.mmu_flooded;
0e7bc4b9
AK
2686 continue;
2687 }
9b7a0325 2688 page_offset = offset;
4db35314 2689 level = sp->role.level;
ac1b714e 2690 npte = 1;
4db35314 2691 if (sp->role.glevels == PT32_ROOT_LEVEL) {
ac1b714e
AK
2692 page_offset <<= 1; /* 32->64 */
2693 /*
2694 * A 32-bit pde maps 4MB while the shadow pdes map
2695 * only 2MB. So we need to double the offset again
2696 * and zap two pdes instead of one.
2697 */
2698 if (level == PT32_ROOT_LEVEL) {
6b8d0f9b 2699 page_offset &= ~7; /* kill rounding error */
ac1b714e
AK
2700 page_offset <<= 1;
2701 npte = 2;
2702 }
fce0657f 2703 quadrant = page_offset >> PAGE_SHIFT;
9b7a0325 2704 page_offset &= ~PAGE_MASK;
4db35314 2705 if (quadrant != sp->role.quadrant)
fce0657f 2706 continue;
9b7a0325 2707 }
4db35314 2708 spte = &sp->spt[page_offset / sizeof(*spte)];
489f1d65
DE
2709 if ((gpa & (pte_size - 1)) || (bytes < pte_size)) {
2710 gentry = 0;
2711 r = kvm_read_guest_atomic(vcpu->kvm,
2712 gpa & ~(u64)(pte_size - 1),
2713 &gentry, pte_size);
2714 new = (const void *)&gentry;
2715 if (r < 0)
2716 new = NULL;
2717 }
ac1b714e 2718 while (npte--) {
79539cec 2719 entry = *spte;
4db35314 2720 mmu_pte_write_zap_pte(vcpu, sp, spte);
489f1d65
DE
2721 if (new)
2722 mmu_pte_write_new_pte(vcpu, sp, spte, new);
79539cec 2723 mmu_pte_write_flush_tlb(vcpu, entry, *spte);
ac1b714e 2724 ++spte;
9b7a0325 2725 }
9b7a0325 2726 }
c7addb90 2727 kvm_mmu_audit(vcpu, "post pte write");
aaee2c94 2728 spin_unlock(&vcpu->kvm->mmu_lock);
35149e21
AL
2729 if (!is_error_pfn(vcpu->arch.update_pte.pfn)) {
2730 kvm_release_pfn_clean(vcpu->arch.update_pte.pfn);
2731 vcpu->arch.update_pte.pfn = bad_pfn;
d7824fff 2732 }
da4a00f0
AK
2733}
2734
a436036b
AK
2735int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
2736{
10589a46
MT
2737 gpa_t gpa;
2738 int r;
a436036b 2739
60f24784
AK
2740 if (tdp_enabled)
2741 return 0;
2742
10589a46 2743 gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
10589a46 2744
aaee2c94 2745 spin_lock(&vcpu->kvm->mmu_lock);
10589a46 2746 r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
aaee2c94 2747 spin_unlock(&vcpu->kvm->mmu_lock);
10589a46 2748 return r;
a436036b 2749}
577bdc49 2750EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
a436036b 2751
22d95b12 2752void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
ebeace86 2753{
3b80fffe
IE
2754 while (vcpu->kvm->arch.n_free_mmu_pages < KVM_REFILL_PAGES &&
2755 !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
4db35314 2756 struct kvm_mmu_page *sp;
ebeace86 2757
f05e70ac 2758 sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
4db35314
AK
2759 struct kvm_mmu_page, link);
2760 kvm_mmu_zap_page(vcpu->kvm, sp);
4cee5764 2761 ++vcpu->kvm->stat.mmu_recycled;
ebeace86
AK
2762 }
2763}
ebeace86 2764
3067714c
AK
2765int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
2766{
2767 int r;
2768 enum emulation_result er;
2769
ad312c7c 2770 r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code);
3067714c
AK
2771 if (r < 0)
2772 goto out;
2773
2774 if (!r) {
2775 r = 1;
2776 goto out;
2777 }
2778
b733bfb5
AK
2779 r = mmu_topup_memory_caches(vcpu);
2780 if (r)
2781 goto out;
2782
851ba692 2783 er = emulate_instruction(vcpu, cr2, error_code, 0);
3067714c
AK
2784
2785 switch (er) {
2786 case EMULATE_DONE:
2787 return 1;
2788 case EMULATE_DO_MMIO:
2789 ++vcpu->stat.mmio_exits;
2790 return 0;
2791 case EMULATE_FAIL:
3f5d18a9
AK
2792 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
2793 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
a9c7399d 2794 vcpu->run->internal.ndata = 0;
3f5d18a9 2795 return 0;
3067714c
AK
2796 default:
2797 BUG();
2798 }
2799out:
3067714c
AK
2800 return r;
2801}
2802EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
2803
a7052897
MT
2804void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
2805{
a7052897 2806 vcpu->arch.mmu.invlpg(vcpu, gva);
a7052897
MT
2807 kvm_mmu_flush_tlb(vcpu);
2808 ++vcpu->stat.invlpg;
2809}
2810EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
2811
18552672
JR
2812void kvm_enable_tdp(void)
2813{
2814 tdp_enabled = true;
2815}
2816EXPORT_SYMBOL_GPL(kvm_enable_tdp);
2817
5f4cb662
JR
2818void kvm_disable_tdp(void)
2819{
2820 tdp_enabled = false;
2821}
2822EXPORT_SYMBOL_GPL(kvm_disable_tdp);
2823
6aa8b732
AK
2824static void free_mmu_pages(struct kvm_vcpu *vcpu)
2825{
ad312c7c 2826 free_page((unsigned long)vcpu->arch.mmu.pae_root);
6aa8b732
AK
2827}
2828
2829static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
2830{
17ac10ad 2831 struct page *page;
6aa8b732
AK
2832 int i;
2833
2834 ASSERT(vcpu);
2835
17ac10ad
AK
2836 /*
2837 * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
2838 * Therefore we need to allocate shadow page tables in the first
2839 * 4GB of memory, which happens to fit the DMA32 zone.
2840 */
2841 page = alloc_page(GFP_KERNEL | __GFP_DMA32);
2842 if (!page)
2843 goto error_1;
ad312c7c 2844 vcpu->arch.mmu.pae_root = page_address(page);
17ac10ad 2845 for (i = 0; i < 4; ++i)
ad312c7c 2846 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 2847
6aa8b732
AK
2848 return 0;
2849
2850error_1:
2851 free_mmu_pages(vcpu);
2852 return -ENOMEM;
2853}
2854
8018c27b 2855int kvm_mmu_create(struct kvm_vcpu *vcpu)
6aa8b732 2856{
6aa8b732 2857 ASSERT(vcpu);
ad312c7c 2858 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 2859
8018c27b
IM
2860 return alloc_mmu_pages(vcpu);
2861}
6aa8b732 2862
8018c27b
IM
2863int kvm_mmu_setup(struct kvm_vcpu *vcpu)
2864{
2865 ASSERT(vcpu);
ad312c7c 2866 ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
2c264957 2867
8018c27b 2868 return init_kvm_mmu(vcpu);
6aa8b732
AK
2869}
2870
2871void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
2872{
2873 ASSERT(vcpu);
2874
2875 destroy_kvm_mmu(vcpu);
2876 free_mmu_pages(vcpu);
714b93da 2877 mmu_free_memory_caches(vcpu);
6aa8b732
AK
2878}
2879
90cb0529 2880void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
6aa8b732 2881{
4db35314 2882 struct kvm_mmu_page *sp;
6aa8b732 2883
f05e70ac 2884 list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
6aa8b732
AK
2885 int i;
2886 u64 *pt;
2887
291f26bc 2888 if (!test_bit(slot, sp->slot_bitmap))
6aa8b732
AK
2889 continue;
2890
4db35314 2891 pt = sp->spt;
6aa8b732
AK
2892 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
2893 /* avoid RMW */
9647c14c 2894 if (pt[i] & PT_WRITABLE_MASK)
6aa8b732 2895 pt[i] &= ~PT_WRITABLE_MASK;
6aa8b732 2896 }
171d595d 2897 kvm_flush_remote_tlbs(kvm);
6aa8b732 2898}
37a7d8b0 2899
90cb0529 2900void kvm_mmu_zap_all(struct kvm *kvm)
e0fa826f 2901{
4db35314 2902 struct kvm_mmu_page *sp, *node;
e0fa826f 2903
aaee2c94 2904 spin_lock(&kvm->mmu_lock);
f05e70ac 2905 list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
07385413
MT
2906 if (kvm_mmu_zap_page(kvm, sp))
2907 node = container_of(kvm->arch.active_mmu_pages.next,
2908 struct kvm_mmu_page, link);
aaee2c94 2909 spin_unlock(&kvm->mmu_lock);
e0fa826f 2910
90cb0529 2911 kvm_flush_remote_tlbs(kvm);
e0fa826f
DL
2912}
2913
8b2cf73c 2914static void kvm_mmu_remove_one_alloc_mmu_page(struct kvm *kvm)
3ee16c81
IE
2915{
2916 struct kvm_mmu_page *page;
2917
2918 page = container_of(kvm->arch.active_mmu_pages.prev,
2919 struct kvm_mmu_page, link);
2920 kvm_mmu_zap_page(kvm, page);
2921}
2922
2923static int mmu_shrink(int nr_to_scan, gfp_t gfp_mask)
2924{
2925 struct kvm *kvm;
2926 struct kvm *kvm_freed = NULL;
2927 int cache_count = 0;
2928
2929 spin_lock(&kvm_lock);
2930
2931 list_for_each_entry(kvm, &vm_list, vm_list) {
f656ce01 2932 int npages, idx;
3ee16c81 2933
f656ce01 2934 idx = srcu_read_lock(&kvm->srcu);
3ee16c81
IE
2935 spin_lock(&kvm->mmu_lock);
2936 npages = kvm->arch.n_alloc_mmu_pages -
2937 kvm->arch.n_free_mmu_pages;
2938 cache_count += npages;
2939 if (!kvm_freed && nr_to_scan > 0 && npages > 0) {
2940 kvm_mmu_remove_one_alloc_mmu_page(kvm);
2941 cache_count--;
2942 kvm_freed = kvm;
2943 }
2944 nr_to_scan--;
2945
2946 spin_unlock(&kvm->mmu_lock);
f656ce01 2947 srcu_read_unlock(&kvm->srcu, idx);
3ee16c81
IE
2948 }
2949 if (kvm_freed)
2950 list_move_tail(&kvm_freed->vm_list, &vm_list);
2951
2952 spin_unlock(&kvm_lock);
2953
2954 return cache_count;
2955}
2956
2957static struct shrinker mmu_shrinker = {
2958 .shrink = mmu_shrink,
2959 .seeks = DEFAULT_SEEKS * 10,
2960};
2961
2ddfd20e 2962static void mmu_destroy_caches(void)
b5a33a75
AK
2963{
2964 if (pte_chain_cache)
2965 kmem_cache_destroy(pte_chain_cache);
2966 if (rmap_desc_cache)
2967 kmem_cache_destroy(rmap_desc_cache);
d3d25b04
AK
2968 if (mmu_page_header_cache)
2969 kmem_cache_destroy(mmu_page_header_cache);
b5a33a75
AK
2970}
2971
3ee16c81
IE
2972void kvm_mmu_module_exit(void)
2973{
2974 mmu_destroy_caches();
2975 unregister_shrinker(&mmu_shrinker);
2976}
2977
b5a33a75
AK
2978int kvm_mmu_module_init(void)
2979{
2980 pte_chain_cache = kmem_cache_create("kvm_pte_chain",
2981 sizeof(struct kvm_pte_chain),
20c2df83 2982 0, 0, NULL);
b5a33a75
AK
2983 if (!pte_chain_cache)
2984 goto nomem;
2985 rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
2986 sizeof(struct kvm_rmap_desc),
20c2df83 2987 0, 0, NULL);
b5a33a75
AK
2988 if (!rmap_desc_cache)
2989 goto nomem;
2990
d3d25b04
AK
2991 mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
2992 sizeof(struct kvm_mmu_page),
20c2df83 2993 0, 0, NULL);
d3d25b04
AK
2994 if (!mmu_page_header_cache)
2995 goto nomem;
2996
3ee16c81
IE
2997 register_shrinker(&mmu_shrinker);
2998
b5a33a75
AK
2999 return 0;
3000
3001nomem:
3ee16c81 3002 mmu_destroy_caches();
b5a33a75
AK
3003 return -ENOMEM;
3004}
3005
3ad82a7e
ZX
3006/*
3007 * Caculate mmu pages needed for kvm.
3008 */
3009unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
3010{
3011 int i;
3012 unsigned int nr_mmu_pages;
3013 unsigned int nr_pages = 0;
bc6678a3 3014 struct kvm_memslots *slots;
3ad82a7e 3015
bc6678a3
MT
3016 slots = rcu_dereference(kvm->memslots);
3017 for (i = 0; i < slots->nmemslots; i++)
3018 nr_pages += slots->memslots[i].npages;
3ad82a7e
ZX
3019
3020 nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
3021 nr_mmu_pages = max(nr_mmu_pages,
3022 (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
3023
3024 return nr_mmu_pages;
3025}
3026
2f333bcb
MT
3027static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
3028 unsigned len)
3029{
3030 if (len > buffer->len)
3031 return NULL;
3032 return buffer->ptr;
3033}
3034
3035static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
3036 unsigned len)
3037{
3038 void *ret;
3039
3040 ret = pv_mmu_peek_buffer(buffer, len);
3041 if (!ret)
3042 return ret;
3043 buffer->ptr += len;
3044 buffer->len -= len;
3045 buffer->processed += len;
3046 return ret;
3047}
3048
3049static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
3050 gpa_t addr, gpa_t value)
3051{
3052 int bytes = 8;
3053 int r;
3054
3055 if (!is_long_mode(vcpu) && !is_pae(vcpu))
3056 bytes = 4;
3057
3058 r = mmu_topup_memory_caches(vcpu);
3059 if (r)
3060 return r;
3061
3200f405 3062 if (!emulator_write_phys(vcpu, addr, &value, bytes))
2f333bcb
MT
3063 return -EFAULT;
3064
3065 return 1;
3066}
3067
3068static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
3069{
a8cd0244 3070 kvm_set_cr3(vcpu, vcpu->arch.cr3);
2f333bcb
MT
3071 return 1;
3072}
3073
3074static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
3075{
3076 spin_lock(&vcpu->kvm->mmu_lock);
3077 mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
3078 spin_unlock(&vcpu->kvm->mmu_lock);
3079 return 1;
3080}
3081
3082static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
3083 struct kvm_pv_mmu_op_buffer *buffer)
3084{
3085 struct kvm_mmu_op_header *header;
3086
3087 header = pv_mmu_peek_buffer(buffer, sizeof *header);
3088 if (!header)
3089 return 0;
3090 switch (header->op) {
3091 case KVM_MMU_OP_WRITE_PTE: {
3092 struct kvm_mmu_op_write_pte *wpte;
3093
3094 wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
3095 if (!wpte)
3096 return 0;
3097 return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
3098 wpte->pte_val);
3099 }
3100 case KVM_MMU_OP_FLUSH_TLB: {
3101 struct kvm_mmu_op_flush_tlb *ftlb;
3102
3103 ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
3104 if (!ftlb)
3105 return 0;
3106 return kvm_pv_mmu_flush_tlb(vcpu);
3107 }
3108 case KVM_MMU_OP_RELEASE_PT: {
3109 struct kvm_mmu_op_release_pt *rpt;
3110
3111 rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
3112 if (!rpt)
3113 return 0;
3114 return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
3115 }
3116 default: return 0;
3117 }
3118}
3119
3120int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
3121 gpa_t addr, unsigned long *ret)
3122{
3123 int r;
6ad18fba 3124 struct kvm_pv_mmu_op_buffer *buffer = &vcpu->arch.mmu_op_buffer;
2f333bcb 3125
6ad18fba
DH
3126 buffer->ptr = buffer->buf;
3127 buffer->len = min_t(unsigned long, bytes, sizeof buffer->buf);
3128 buffer->processed = 0;
2f333bcb 3129
6ad18fba 3130 r = kvm_read_guest(vcpu->kvm, addr, buffer->buf, buffer->len);
2f333bcb
MT
3131 if (r)
3132 goto out;
3133
6ad18fba
DH
3134 while (buffer->len) {
3135 r = kvm_pv_mmu_op_one(vcpu, buffer);
2f333bcb
MT
3136 if (r < 0)
3137 goto out;
3138 if (r == 0)
3139 break;
3140 }
3141
3142 r = 1;
3143out:
6ad18fba 3144 *ret = buffer->processed;
2f333bcb
MT
3145 return r;
3146}
3147
94d8b056
MT
3148int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
3149{
3150 struct kvm_shadow_walk_iterator iterator;
3151 int nr_sptes = 0;
3152
3153 spin_lock(&vcpu->kvm->mmu_lock);
3154 for_each_shadow_entry(vcpu, addr, iterator) {
3155 sptes[iterator.level-1] = *iterator.sptep;
3156 nr_sptes++;
3157 if (!is_shadow_present_pte(*iterator.sptep))
3158 break;
3159 }
3160 spin_unlock(&vcpu->kvm->mmu_lock);
3161
3162 return nr_sptes;
3163}
3164EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
3165
37a7d8b0
AK
3166#ifdef AUDIT
3167
3168static const char *audit_msg;
3169
3170static gva_t canonicalize(gva_t gva)
3171{
3172#ifdef CONFIG_X86_64
3173 gva = (long long)(gva << 16) >> 16;
3174#endif
3175 return gva;
3176}
3177
08a3732b
MT
3178
3179typedef void (*inspect_spte_fn) (struct kvm *kvm, struct kvm_mmu_page *sp,
3180 u64 *sptep);
3181
3182static void __mmu_spte_walk(struct kvm *kvm, struct kvm_mmu_page *sp,
3183 inspect_spte_fn fn)
3184{
3185 int i;
3186
3187 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
3188 u64 ent = sp->spt[i];
3189
3190 if (is_shadow_present_pte(ent)) {
2920d728 3191 if (!is_last_spte(ent, sp->role.level)) {
08a3732b
MT
3192 struct kvm_mmu_page *child;
3193 child = page_header(ent & PT64_BASE_ADDR_MASK);
3194 __mmu_spte_walk(kvm, child, fn);
2920d728 3195 } else
08a3732b
MT
3196 fn(kvm, sp, &sp->spt[i]);
3197 }
3198 }
3199}
3200
3201static void mmu_spte_walk(struct kvm_vcpu *vcpu, inspect_spte_fn fn)
3202{
3203 int i;
3204 struct kvm_mmu_page *sp;
3205
3206 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3207 return;
3208 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
3209 hpa_t root = vcpu->arch.mmu.root_hpa;
3210 sp = page_header(root);
3211 __mmu_spte_walk(vcpu->kvm, sp, fn);
3212 return;
3213 }
3214 for (i = 0; i < 4; ++i) {
3215 hpa_t root = vcpu->arch.mmu.pae_root[i];
3216
3217 if (root && VALID_PAGE(root)) {
3218 root &= PT64_BASE_ADDR_MASK;
3219 sp = page_header(root);
3220 __mmu_spte_walk(vcpu->kvm, sp, fn);
3221 }
3222 }
3223 return;
3224}
3225
37a7d8b0
AK
3226static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
3227 gva_t va, int level)
3228{
3229 u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
3230 int i;
3231 gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
3232
3233 for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
3234 u64 ent = pt[i];
3235
c7addb90 3236 if (ent == shadow_trap_nonpresent_pte)
37a7d8b0
AK
3237 continue;
3238
3239 va = canonicalize(va);
2920d728
MT
3240 if (is_shadow_present_pte(ent) && !is_last_spte(ent, level))
3241 audit_mappings_page(vcpu, ent, va, level - 1);
3242 else {
ad312c7c 3243 gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, va);
34382539
JK
3244 gfn_t gfn = gpa >> PAGE_SHIFT;
3245 pfn_t pfn = gfn_to_pfn(vcpu->kvm, gfn);
3246 hpa_t hpa = (hpa_t)pfn << PAGE_SHIFT;
37a7d8b0 3247
2aaf65e8
MT
3248 if (is_error_pfn(pfn)) {
3249 kvm_release_pfn_clean(pfn);
3250 continue;
3251 }
3252
c7addb90 3253 if (is_shadow_present_pte(ent)
37a7d8b0 3254 && (ent & PT64_BASE_ADDR_MASK) != hpa)
c7addb90
AK
3255 printk(KERN_ERR "xx audit error: (%s) levels %d"
3256 " gva %lx gpa %llx hpa %llx ent %llx %d\n",
ad312c7c 3257 audit_msg, vcpu->arch.mmu.root_level,
d77c26fc
MD
3258 va, gpa, hpa, ent,
3259 is_shadow_present_pte(ent));
c7addb90
AK
3260 else if (ent == shadow_notrap_nonpresent_pte
3261 && !is_error_hpa(hpa))
3262 printk(KERN_ERR "audit: (%s) notrap shadow,"
3263 " valid guest gva %lx\n", audit_msg, va);
35149e21 3264 kvm_release_pfn_clean(pfn);
c7addb90 3265
37a7d8b0
AK
3266 }
3267 }
3268}
3269
3270static void audit_mappings(struct kvm_vcpu *vcpu)
3271{
1ea252af 3272 unsigned i;
37a7d8b0 3273
ad312c7c
ZX
3274 if (vcpu->arch.mmu.root_level == 4)
3275 audit_mappings_page(vcpu, vcpu->arch.mmu.root_hpa, 0, 4);
37a7d8b0
AK
3276 else
3277 for (i = 0; i < 4; ++i)
ad312c7c 3278 if (vcpu->arch.mmu.pae_root[i] & PT_PRESENT_MASK)
37a7d8b0 3279 audit_mappings_page(vcpu,
ad312c7c 3280 vcpu->arch.mmu.pae_root[i],
37a7d8b0
AK
3281 i << 30,
3282 2);
3283}
3284
3285static int count_rmaps(struct kvm_vcpu *vcpu)
3286{
3287 int nmaps = 0;
bc6678a3 3288 int i, j, k, idx;
37a7d8b0 3289
bc6678a3
MT
3290 idx = srcu_read_lock(&kvm->srcu);
3291 slots = rcu_dereference(kvm->memslots);
37a7d8b0 3292 for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
bc6678a3 3293 struct kvm_memory_slot *m = &slots->memslots[i];
37a7d8b0
AK
3294 struct kvm_rmap_desc *d;
3295
3296 for (j = 0; j < m->npages; ++j) {
290fc38d 3297 unsigned long *rmapp = &m->rmap[j];
37a7d8b0 3298
290fc38d 3299 if (!*rmapp)
37a7d8b0 3300 continue;
290fc38d 3301 if (!(*rmapp & 1)) {
37a7d8b0
AK
3302 ++nmaps;
3303 continue;
3304 }
290fc38d 3305 d = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
37a7d8b0
AK
3306 while (d) {
3307 for (k = 0; k < RMAP_EXT; ++k)
d555c333 3308 if (d->sptes[k])
37a7d8b0
AK
3309 ++nmaps;
3310 else
3311 break;
3312 d = d->more;
3313 }
3314 }
3315 }
bc6678a3 3316 srcu_read_unlock(&kvm->srcu, idx);
37a7d8b0
AK
3317 return nmaps;
3318}
3319
08a3732b
MT
3320void inspect_spte_has_rmap(struct kvm *kvm, struct kvm_mmu_page *sp, u64 *sptep)
3321{
3322 unsigned long *rmapp;
3323 struct kvm_mmu_page *rev_sp;
3324 gfn_t gfn;
3325
3326 if (*sptep & PT_WRITABLE_MASK) {
3327 rev_sp = page_header(__pa(sptep));
3328 gfn = rev_sp->gfns[sptep - rev_sp->spt];
3329
3330 if (!gfn_to_memslot(kvm, gfn)) {
3331 if (!printk_ratelimit())
3332 return;
3333 printk(KERN_ERR "%s: no memslot for gfn %ld\n",
3334 audit_msg, gfn);
3335 printk(KERN_ERR "%s: index %ld of sp (gfn=%lx)\n",
3336 audit_msg, sptep - rev_sp->spt,
3337 rev_sp->gfn);
3338 dump_stack();
3339 return;
3340 }
3341
2920d728
MT
3342 rmapp = gfn_to_rmap(kvm, rev_sp->gfns[sptep - rev_sp->spt],
3343 is_large_pte(*sptep));
08a3732b
MT
3344 if (!*rmapp) {
3345 if (!printk_ratelimit())
3346 return;
3347 printk(KERN_ERR "%s: no rmap for writable spte %llx\n",
3348 audit_msg, *sptep);
3349 dump_stack();
3350 }
3351 }
3352
3353}
3354
3355void audit_writable_sptes_have_rmaps(struct kvm_vcpu *vcpu)
3356{
3357 mmu_spte_walk(vcpu, inspect_spte_has_rmap);
3358}
3359
3360static void check_writable_mappings_rmap(struct kvm_vcpu *vcpu)
37a7d8b0 3361{
4db35314 3362 struct kvm_mmu_page *sp;
37a7d8b0
AK
3363 int i;
3364
f05e70ac 3365 list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
4db35314 3366 u64 *pt = sp->spt;
37a7d8b0 3367
4db35314 3368 if (sp->role.level != PT_PAGE_TABLE_LEVEL)
37a7d8b0
AK
3369 continue;
3370
3371 for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
3372 u64 ent = pt[i];
3373
3374 if (!(ent & PT_PRESENT_MASK))
3375 continue;
3376 if (!(ent & PT_WRITABLE_MASK))
3377 continue;
08a3732b 3378 inspect_spte_has_rmap(vcpu->kvm, sp, &pt[i]);
37a7d8b0
AK
3379 }
3380 }
08a3732b 3381 return;
37a7d8b0
AK
3382}
3383
3384static void audit_rmap(struct kvm_vcpu *vcpu)
3385{
08a3732b
MT
3386 check_writable_mappings_rmap(vcpu);
3387 count_rmaps(vcpu);
37a7d8b0
AK
3388}
3389
3390static void audit_write_protection(struct kvm_vcpu *vcpu)
3391{
4db35314 3392 struct kvm_mmu_page *sp;
290fc38d
IE
3393 struct kvm_memory_slot *slot;
3394 unsigned long *rmapp;
e58b0f9e 3395 u64 *spte;
290fc38d 3396 gfn_t gfn;
37a7d8b0 3397
f05e70ac 3398 list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
f6e2c02b 3399 if (sp->role.direct)
37a7d8b0 3400 continue;
e58b0f9e
MT
3401 if (sp->unsync)
3402 continue;
37a7d8b0 3403
4db35314 3404 gfn = unalias_gfn(vcpu->kvm, sp->gfn);
2843099f 3405 slot = gfn_to_memslot_unaliased(vcpu->kvm, sp->gfn);
290fc38d 3406 rmapp = &slot->rmap[gfn - slot->base_gfn];
e58b0f9e
MT
3407
3408 spte = rmap_next(vcpu->kvm, rmapp, NULL);
3409 while (spte) {
3410 if (*spte & PT_WRITABLE_MASK)
3411 printk(KERN_ERR "%s: (%s) shadow page has "
3412 "writable mappings: gfn %lx role %x\n",
b8688d51 3413 __func__, audit_msg, sp->gfn,
4db35314 3414 sp->role.word);
e58b0f9e
MT
3415 spte = rmap_next(vcpu->kvm, rmapp, spte);
3416 }
37a7d8b0
AK
3417 }
3418}
3419
3420static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
3421{
3422 int olddbg = dbg;
3423
3424 dbg = 0;
3425 audit_msg = msg;
3426 audit_rmap(vcpu);
3427 audit_write_protection(vcpu);
2aaf65e8
MT
3428 if (strcmp("pre pte write", audit_msg) != 0)
3429 audit_mappings(vcpu);
08a3732b 3430 audit_writable_sptes_have_rmaps(vcpu);
37a7d8b0
AK
3431 dbg = olddbg;
3432}
3433
3434#endif
This page took 0.579012 seconds and 5 git commands to generate.