x86: limit ImmExt abuse
[deliverable/binutils-gdb.git] / gas / config / tc-i386.c
CommitLineData
b534c6d3 1/* tc-i386.c -- Assemble code for the Intel 80386
82704155 2 Copyright (C) 1989-2019 Free Software Foundation, Inc.
252b5132
RH
3
4 This file is part of GAS, the GNU Assembler.
5
6 GAS is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
ec2655a6 8 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
9 any later version.
10
11 GAS is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
252b5132 20
47926f60
KH
21/* Intel 80386 machine specific gas.
22 Written by Eliot Dresselhaus (eliot@mgm.mit.edu).
3e73aa7c 23 x86_64 support by Jan Hubicka (jh@suse.cz)
0f10071e 24 VIA PadLock support by Michal Ludvig (mludvig@suse.cz)
47926f60
KH
25 Bugs & suggestions are completely welcome. This is free software.
26 Please help us make it better. */
252b5132 27
252b5132 28#include "as.h"
3882b010 29#include "safe-ctype.h"
252b5132 30#include "subsegs.h"
316e2c05 31#include "dwarf2dbg.h"
54cfded0 32#include "dw2gencfi.h"
d2b2c203 33#include "elf/x86-64.h"
40fb9820 34#include "opcodes/i386-init.h"
252b5132 35
41fd2579
L
36#ifdef HAVE_LIMITS_H
37#include <limits.h>
38#else
39#ifdef HAVE_SYS_PARAM_H
40#include <sys/param.h>
41#endif
42#ifndef INT_MAX
43#define INT_MAX (int) (((unsigned) (-1)) >> 1)
44#endif
45#endif
46
252b5132
RH
47#ifndef REGISTER_WARNINGS
48#define REGISTER_WARNINGS 1
49#endif
50
c3332e24 51#ifndef INFER_ADDR_PREFIX
eecb386c 52#define INFER_ADDR_PREFIX 1
c3332e24
AM
53#endif
54
29b0f896
AM
55#ifndef DEFAULT_ARCH
56#define DEFAULT_ARCH "i386"
246fcdee 57#endif
252b5132 58
edde18a5
AM
59#ifndef INLINE
60#if __GNUC__ >= 2
61#define INLINE __inline__
62#else
63#define INLINE
64#endif
65#endif
66
6305a203
L
67/* Prefixes will be emitted in the order defined below.
68 WAIT_PREFIX must be the first prefix since FWAIT is really is an
69 instruction, and so must come before any prefixes.
70 The preferred prefix order is SEG_PREFIX, ADDR_PREFIX, DATA_PREFIX,
42164a71 71 REP_PREFIX/HLE_PREFIX, LOCK_PREFIX. */
6305a203
L
72#define WAIT_PREFIX 0
73#define SEG_PREFIX 1
74#define ADDR_PREFIX 2
75#define DATA_PREFIX 3
c32fa91d 76#define REP_PREFIX 4
42164a71 77#define HLE_PREFIX REP_PREFIX
7e8b059b 78#define BND_PREFIX REP_PREFIX
c32fa91d 79#define LOCK_PREFIX 5
4e9ac44a
L
80#define REX_PREFIX 6 /* must come last. */
81#define MAX_PREFIXES 7 /* max prefixes per opcode */
6305a203
L
82
83/* we define the syntax here (modulo base,index,scale syntax) */
84#define REGISTER_PREFIX '%'
85#define IMMEDIATE_PREFIX '$'
86#define ABSOLUTE_PREFIX '*'
87
88/* these are the instruction mnemonic suffixes in AT&T syntax or
89 memory operand size in Intel syntax. */
90#define WORD_MNEM_SUFFIX 'w'
91#define BYTE_MNEM_SUFFIX 'b'
92#define SHORT_MNEM_SUFFIX 's'
93#define LONG_MNEM_SUFFIX 'l'
94#define QWORD_MNEM_SUFFIX 'q'
6305a203
L
95/* Intel Syntax. Use a non-ascii letter since since it never appears
96 in instructions. */
97#define LONG_DOUBLE_MNEM_SUFFIX '\1'
98
99#define END_OF_INSN '\0'
100
79dec6b7
JB
101/* This matches the C -> StaticRounding alias in the opcode table. */
102#define commutative staticrounding
103
6305a203
L
104/*
105 'templates' is for grouping together 'template' structures for opcodes
106 of the same name. This is only used for storing the insns in the grand
107 ole hash table of insns.
108 The templates themselves start at START and range up to (but not including)
109 END.
110 */
111typedef struct
112{
d3ce72d0
NC
113 const insn_template *start;
114 const insn_template *end;
6305a203
L
115}
116templates;
117
118/* 386 operand encoding bytes: see 386 book for details of this. */
119typedef struct
120{
121 unsigned int regmem; /* codes register or memory operand */
122 unsigned int reg; /* codes register operand (or extended opcode) */
123 unsigned int mode; /* how to interpret regmem & reg */
124}
125modrm_byte;
126
127/* x86-64 extension prefix. */
128typedef int rex_byte;
129
6305a203
L
130/* 386 opcode byte to code indirect addressing. */
131typedef struct
132{
133 unsigned base;
134 unsigned index;
135 unsigned scale;
136}
137sib_byte;
138
6305a203
L
139/* x86 arch names, types and features */
140typedef struct
141{
142 const char *name; /* arch name */
8a2c8fef 143 unsigned int len; /* arch string length */
6305a203
L
144 enum processor_type type; /* arch type */
145 i386_cpu_flags flags; /* cpu feature flags */
8a2c8fef 146 unsigned int skip; /* show_arch should skip this. */
6305a203
L
147}
148arch_entry;
149
293f5f65
L
150/* Used to turn off indicated flags. */
151typedef struct
152{
153 const char *name; /* arch name */
154 unsigned int len; /* arch string length */
155 i386_cpu_flags flags; /* cpu feature flags */
156}
157noarch_entry;
158
78f12dd3 159static void update_code_flag (int, int);
e3bb37b5
L
160static void set_code_flag (int);
161static void set_16bit_gcc_code_flag (int);
162static void set_intel_syntax (int);
1efbbeb4 163static void set_intel_mnemonic (int);
db51cc60 164static void set_allow_index_reg (int);
7bab8ab5 165static void set_check (int);
e3bb37b5 166static void set_cpu_arch (int);
6482c264 167#ifdef TE_PE
e3bb37b5 168static void pe_directive_secrel (int);
6482c264 169#endif
e3bb37b5
L
170static void signed_cons (int);
171static char *output_invalid (int c);
ee86248c
JB
172static int i386_finalize_immediate (segT, expressionS *, i386_operand_type,
173 const char *);
174static int i386_finalize_displacement (segT, expressionS *, i386_operand_type,
175 const char *);
a7619375 176static int i386_att_operand (char *);
e3bb37b5 177static int i386_intel_operand (char *, int);
ee86248c
JB
178static int i386_intel_simplify (expressionS *);
179static int i386_intel_parse_name (const char *, expressionS *);
e3bb37b5
L
180static const reg_entry *parse_register (char *, char **);
181static char *parse_insn (char *, char *);
182static char *parse_operands (char *, const char *);
183static void swap_operands (void);
4d456e3d 184static void swap_2_operands (int, int);
e3bb37b5
L
185static void optimize_imm (void);
186static void optimize_disp (void);
83b16ac6 187static const insn_template *match_template (char);
e3bb37b5
L
188static int check_string (void);
189static int process_suffix (void);
190static int check_byte_reg (void);
191static int check_long_reg (void);
192static int check_qword_reg (void);
193static int check_word_reg (void);
194static int finalize_imm (void);
195static int process_operands (void);
196static const seg_entry *build_modrm_byte (void);
197static void output_insn (void);
198static void output_imm (fragS *, offsetT);
199static void output_disp (fragS *, offsetT);
29b0f896 200#ifndef I386COFF
e3bb37b5 201static void s_bss (int);
252b5132 202#endif
17d4e2a2
L
203#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
204static void handle_large_common (int small ATTRIBUTE_UNUSED);
b4a3a7b4
L
205
206/* GNU_PROPERTY_X86_ISA_1_USED. */
207static unsigned int x86_isa_1_used;
208/* GNU_PROPERTY_X86_FEATURE_2_USED. */
209static unsigned int x86_feature_2_used;
210/* Generate x86 used ISA and feature properties. */
211static unsigned int x86_used_note = DEFAULT_X86_USED_NOTE;
17d4e2a2 212#endif
252b5132 213
a847613f 214static const char *default_arch = DEFAULT_ARCH;
3e73aa7c 215
43234a1e
L
216/* This struct describes rounding control and SAE in the instruction. */
217struct RC_Operation
218{
219 enum rc_type
220 {
221 rne = 0,
222 rd,
223 ru,
224 rz,
225 saeonly
226 } type;
227 int operand;
228};
229
230static struct RC_Operation rc_op;
231
232/* The struct describes masking, applied to OPERAND in the instruction.
233 MASK is a pointer to the corresponding mask register. ZEROING tells
234 whether merging or zeroing mask is used. */
235struct Mask_Operation
236{
237 const reg_entry *mask;
238 unsigned int zeroing;
239 /* The operand where this operation is associated. */
240 int operand;
241};
242
243static struct Mask_Operation mask_op;
244
245/* The struct describes broadcasting, applied to OPERAND. FACTOR is
246 broadcast factor. */
247struct Broadcast_Operation
248{
8e6e0792 249 /* Type of broadcast: {1to2}, {1to4}, {1to8}, or {1to16}. */
43234a1e
L
250 int type;
251
252 /* Index of broadcasted operand. */
253 int operand;
4a1b91ea
L
254
255 /* Number of bytes to broadcast. */
256 int bytes;
43234a1e
L
257};
258
259static struct Broadcast_Operation broadcast_op;
260
c0f3af97
L
261/* VEX prefix. */
262typedef struct
263{
43234a1e
L
264 /* VEX prefix is either 2 byte or 3 byte. EVEX is 4 byte. */
265 unsigned char bytes[4];
c0f3af97
L
266 unsigned int length;
267 /* Destination or source register specifier. */
268 const reg_entry *register_specifier;
269} vex_prefix;
270
252b5132 271/* 'md_assemble ()' gathers together information and puts it into a
47926f60 272 i386_insn. */
252b5132 273
520dc8e8
AM
274union i386_op
275 {
276 expressionS *disps;
277 expressionS *imms;
278 const reg_entry *regs;
279 };
280
a65babc9
L
281enum i386_error
282 {
86e026a4 283 operand_size_mismatch,
a65babc9
L
284 operand_type_mismatch,
285 register_type_mismatch,
286 number_of_operands_mismatch,
287 invalid_instruction_suffix,
288 bad_imm4,
a65babc9
L
289 unsupported_with_intel_mnemonic,
290 unsupported_syntax,
6c30d220
L
291 unsupported,
292 invalid_vsib_address,
7bab8ab5 293 invalid_vector_register_set,
43234a1e
L
294 unsupported_vector_index_register,
295 unsupported_broadcast,
43234a1e
L
296 broadcast_needed,
297 unsupported_masking,
298 mask_not_on_destination,
299 no_default_mask,
300 unsupported_rc_sae,
301 rc_sae_operand_not_last_imm,
302 invalid_register_operand,
a65babc9
L
303 };
304
252b5132
RH
305struct _i386_insn
306 {
47926f60 307 /* TM holds the template for the insn were currently assembling. */
d3ce72d0 308 insn_template tm;
252b5132 309
7d5e4556
L
310 /* SUFFIX holds the instruction size suffix for byte, word, dword
311 or qword, if given. */
252b5132
RH
312 char suffix;
313
47926f60 314 /* OPERANDS gives the number of given operands. */
252b5132
RH
315 unsigned int operands;
316
317 /* REG_OPERANDS, DISP_OPERANDS, MEM_OPERANDS, IMM_OPERANDS give the number
318 of given register, displacement, memory operands and immediate
47926f60 319 operands. */
252b5132
RH
320 unsigned int reg_operands, disp_operands, mem_operands, imm_operands;
321
322 /* TYPES [i] is the type (see above #defines) which tells us how to
520dc8e8 323 use OP[i] for the corresponding operand. */
40fb9820 324 i386_operand_type types[MAX_OPERANDS];
252b5132 325
520dc8e8
AM
326 /* Displacement expression, immediate expression, or register for each
327 operand. */
328 union i386_op op[MAX_OPERANDS];
252b5132 329
3e73aa7c
JH
330 /* Flags for operands. */
331 unsigned int flags[MAX_OPERANDS];
332#define Operand_PCrel 1
c48dadc9 333#define Operand_Mem 2
3e73aa7c 334
252b5132 335 /* Relocation type for operand */
f86103b7 336 enum bfd_reloc_code_real reloc[MAX_OPERANDS];
252b5132 337
252b5132
RH
338 /* BASE_REG, INDEX_REG, and LOG2_SCALE_FACTOR are used to encode
339 the base index byte below. */
340 const reg_entry *base_reg;
341 const reg_entry *index_reg;
342 unsigned int log2_scale_factor;
343
344 /* SEG gives the seg_entries of this insn. They are zero unless
47926f60 345 explicit segment overrides are given. */
ce8a8b2f 346 const seg_entry *seg[2];
252b5132 347
8325cc63
JB
348 /* Copied first memory operand string, for re-checking. */
349 char *memop1_string;
350
252b5132
RH
351 /* PREFIX holds all the given prefix opcodes (usually null).
352 PREFIXES is the number of prefix opcodes. */
353 unsigned int prefixes;
354 unsigned char prefix[MAX_PREFIXES];
355
b4a3a7b4
L
356 /* Has MMX register operands. */
357 bfd_boolean has_regmmx;
358
359 /* Has XMM register operands. */
360 bfd_boolean has_regxmm;
361
362 /* Has YMM register operands. */
363 bfd_boolean has_regymm;
364
365 /* Has ZMM register operands. */
366 bfd_boolean has_regzmm;
367
252b5132 368 /* RM and SIB are the modrm byte and the sib byte where the
c1e679ec 369 addressing modes of this insn are encoded. */
252b5132 370 modrm_byte rm;
3e73aa7c 371 rex_byte rex;
43234a1e 372 rex_byte vrex;
252b5132 373 sib_byte sib;
c0f3af97 374 vex_prefix vex;
b6169b20 375
43234a1e
L
376 /* Masking attributes. */
377 struct Mask_Operation *mask;
378
379 /* Rounding control and SAE attributes. */
380 struct RC_Operation *rounding;
381
382 /* Broadcasting attributes. */
383 struct Broadcast_Operation *broadcast;
384
385 /* Compressed disp8*N attribute. */
386 unsigned int memshift;
387
86fa6981
L
388 /* Prefer load or store in encoding. */
389 enum
390 {
391 dir_encoding_default = 0,
392 dir_encoding_load,
64c49ab3
JB
393 dir_encoding_store,
394 dir_encoding_swap
86fa6981 395 } dir_encoding;
891edac4 396
a501d77e
L
397 /* Prefer 8bit or 32bit displacement in encoding. */
398 enum
399 {
400 disp_encoding_default = 0,
401 disp_encoding_8bit,
402 disp_encoding_32bit
403 } disp_encoding;
f8a5c266 404
6b6b6807
L
405 /* Prefer the REX byte in encoding. */
406 bfd_boolean rex_encoding;
407
b6f8c7c4
L
408 /* Disable instruction size optimization. */
409 bfd_boolean no_optimize;
410
86fa6981
L
411 /* How to encode vector instructions. */
412 enum
413 {
414 vex_encoding_default = 0,
415 vex_encoding_vex2,
416 vex_encoding_vex3,
417 vex_encoding_evex
418 } vec_encoding;
419
d5de92cf
L
420 /* REP prefix. */
421 const char *rep_prefix;
422
165de32a
L
423 /* HLE prefix. */
424 const char *hle_prefix;
42164a71 425
7e8b059b
L
426 /* Have BND prefix. */
427 const char *bnd_prefix;
428
04ef582a
L
429 /* Have NOTRACK prefix. */
430 const char *notrack_prefix;
431
891edac4 432 /* Error message. */
a65babc9 433 enum i386_error error;
252b5132
RH
434 };
435
436typedef struct _i386_insn i386_insn;
437
43234a1e
L
438/* Link RC type with corresponding string, that'll be looked for in
439 asm. */
440struct RC_name
441{
442 enum rc_type type;
443 const char *name;
444 unsigned int len;
445};
446
447static const struct RC_name RC_NamesTable[] =
448{
449 { rne, STRING_COMMA_LEN ("rn-sae") },
450 { rd, STRING_COMMA_LEN ("rd-sae") },
451 { ru, STRING_COMMA_LEN ("ru-sae") },
452 { rz, STRING_COMMA_LEN ("rz-sae") },
453 { saeonly, STRING_COMMA_LEN ("sae") },
454};
455
252b5132
RH
456/* List of chars besides those in app.c:symbol_chars that can start an
457 operand. Used to prevent the scrubber eating vital white-space. */
86fa6981 458const char extra_symbol_chars[] = "*%-([{}"
252b5132 459#ifdef LEX_AT
32137342
NC
460 "@"
461#endif
462#ifdef LEX_QM
463 "?"
252b5132 464#endif
32137342 465 ;
252b5132 466
29b0f896
AM
467#if (defined (TE_I386AIX) \
468 || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) \
3896cfd5 469 && !defined (TE_GNU) \
29b0f896 470 && !defined (TE_LINUX) \
8d63c93e 471 && !defined (TE_NACL) \
29b0f896 472 && !defined (TE_FreeBSD) \
5b806d27 473 && !defined (TE_DragonFly) \
29b0f896 474 && !defined (TE_NetBSD)))
252b5132 475/* This array holds the chars that always start a comment. If the
b3b91714
AM
476 pre-processor is disabled, these aren't very useful. The option
477 --divide will remove '/' from this list. */
478const char *i386_comment_chars = "#/";
479#define SVR4_COMMENT_CHARS 1
252b5132 480#define PREFIX_SEPARATOR '\\'
252b5132 481
b3b91714
AM
482#else
483const char *i386_comment_chars = "#";
484#define PREFIX_SEPARATOR '/'
485#endif
486
252b5132
RH
487/* This array holds the chars that only start a comment at the beginning of
488 a line. If the line seems to have the form '# 123 filename'
ce8a8b2f
AM
489 .line and .file directives will appear in the pre-processed output.
490 Note that input_file.c hand checks for '#' at the beginning of the
252b5132 491 first line of the input file. This is because the compiler outputs
ce8a8b2f
AM
492 #NO_APP at the beginning of its output.
493 Also note that comments started like this one will always work if
252b5132 494 '/' isn't otherwise defined. */
b3b91714 495const char line_comment_chars[] = "#/";
252b5132 496
63a0b638 497const char line_separator_chars[] = ";";
252b5132 498
ce8a8b2f
AM
499/* Chars that can be used to separate mant from exp in floating point
500 nums. */
252b5132
RH
501const char EXP_CHARS[] = "eE";
502
ce8a8b2f
AM
503/* Chars that mean this number is a floating point constant
504 As in 0f12.456
505 or 0d1.2345e12. */
252b5132
RH
506const char FLT_CHARS[] = "fFdDxX";
507
ce8a8b2f 508/* Tables for lexical analysis. */
252b5132
RH
509static char mnemonic_chars[256];
510static char register_chars[256];
511static char operand_chars[256];
512static char identifier_chars[256];
513static char digit_chars[256];
514
ce8a8b2f 515/* Lexical macros. */
252b5132
RH
516#define is_mnemonic_char(x) (mnemonic_chars[(unsigned char) x])
517#define is_operand_char(x) (operand_chars[(unsigned char) x])
518#define is_register_char(x) (register_chars[(unsigned char) x])
519#define is_space_char(x) ((x) == ' ')
520#define is_identifier_char(x) (identifier_chars[(unsigned char) x])
521#define is_digit_char(x) (digit_chars[(unsigned char) x])
522
0234cb7c 523/* All non-digit non-letter characters that may occur in an operand. */
252b5132
RH
524static char operand_special_chars[] = "%$-+(,)*._~/<>|&^!:[@]";
525
526/* md_assemble() always leaves the strings it's passed unaltered. To
527 effect this we maintain a stack of saved characters that we've smashed
528 with '\0's (indicating end of strings for various sub-fields of the
47926f60 529 assembler instruction). */
252b5132 530static char save_stack[32];
ce8a8b2f 531static char *save_stack_p;
252b5132
RH
532#define END_STRING_AND_SAVE(s) \
533 do { *save_stack_p++ = *(s); *(s) = '\0'; } while (0)
534#define RESTORE_END_STRING(s) \
535 do { *(s) = *--save_stack_p; } while (0)
536
47926f60 537/* The instruction we're assembling. */
252b5132
RH
538static i386_insn i;
539
540/* Possible templates for current insn. */
541static const templates *current_templates;
542
31b2323c
L
543/* Per instruction expressionS buffers: max displacements & immediates. */
544static expressionS disp_expressions[MAX_MEMORY_OPERANDS];
545static expressionS im_expressions[MAX_IMMEDIATE_OPERANDS];
252b5132 546
47926f60 547/* Current operand we are working on. */
ee86248c 548static int this_operand = -1;
252b5132 549
3e73aa7c
JH
550/* We support four different modes. FLAG_CODE variable is used to distinguish
551 these. */
552
553enum flag_code {
554 CODE_32BIT,
555 CODE_16BIT,
556 CODE_64BIT };
557
558static enum flag_code flag_code;
4fa24527 559static unsigned int object_64bit;
862be3fb 560static unsigned int disallow_64bit_reloc;
3e73aa7c
JH
561static int use_rela_relocations = 0;
562
7af8ed2d
NC
563#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
564 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
565 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
566
351f65ca
L
567/* The ELF ABI to use. */
568enum x86_elf_abi
569{
570 I386_ABI,
7f56bc95
L
571 X86_64_ABI,
572 X86_64_X32_ABI
351f65ca
L
573};
574
575static enum x86_elf_abi x86_elf_abi = I386_ABI;
7af8ed2d 576#endif
351f65ca 577
167ad85b
TG
578#if defined (TE_PE) || defined (TE_PEP)
579/* Use big object file format. */
580static int use_big_obj = 0;
581#endif
582
8dcea932
L
583#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
584/* 1 if generating code for a shared library. */
585static int shared = 0;
586#endif
587
47926f60
KH
588/* 1 for intel syntax,
589 0 if att syntax. */
590static int intel_syntax = 0;
252b5132 591
e89c5eaa
L
592/* 1 for Intel64 ISA,
593 0 if AMD64 ISA. */
594static int intel64;
595
1efbbeb4
L
596/* 1 for intel mnemonic,
597 0 if att mnemonic. */
598static int intel_mnemonic = !SYSV386_COMPAT;
599
a60de03c
JB
600/* 1 if pseudo registers are permitted. */
601static int allow_pseudo_reg = 0;
602
47926f60
KH
603/* 1 if register prefix % not required. */
604static int allow_naked_reg = 0;
252b5132 605
33eaf5de 606/* 1 if the assembler should add BND prefix for all control-transferring
7e8b059b
L
607 instructions supporting it, even if this prefix wasn't specified
608 explicitly. */
609static int add_bnd_prefix = 0;
610
ba104c83 611/* 1 if pseudo index register, eiz/riz, is allowed . */
db51cc60
L
612static int allow_index_reg = 0;
613
d022bddd
IT
614/* 1 if the assembler should ignore LOCK prefix, even if it was
615 specified explicitly. */
616static int omit_lock_prefix = 0;
617
e4e00185
AS
618/* 1 if the assembler should encode lfence, mfence, and sfence as
619 "lock addl $0, (%{re}sp)". */
620static int avoid_fence = 0;
621
0cb4071e
L
622/* 1 if the assembler should generate relax relocations. */
623
624static int generate_relax_relocations
625 = DEFAULT_GENERATE_X86_RELAX_RELOCATIONS;
626
7bab8ab5 627static enum check_kind
daf50ae7 628 {
7bab8ab5
JB
629 check_none = 0,
630 check_warning,
631 check_error
daf50ae7 632 }
7bab8ab5 633sse_check, operand_check = check_warning;
daf50ae7 634
b6f8c7c4
L
635/* Optimization:
636 1. Clear the REX_W bit with register operand if possible.
637 2. Above plus use 128bit vector instruction to clear the full vector
638 register.
639 */
640static int optimize = 0;
641
642/* Optimization:
643 1. Clear the REX_W bit with register operand if possible.
644 2. Above plus use 128bit vector instruction to clear the full vector
645 register.
646 3. Above plus optimize "test{q,l,w} $imm8,%r{64,32,16}" to
647 "testb $imm7,%r8".
648 */
649static int optimize_for_space = 0;
650
2ca3ace5
L
651/* Register prefix used for error message. */
652static const char *register_prefix = "%";
653
47926f60
KH
654/* Used in 16 bit gcc mode to add an l suffix to call, ret, enter,
655 leave, push, and pop instructions so that gcc has the same stack
656 frame as in 32 bit mode. */
657static char stackop_size = '\0';
eecb386c 658
12b55ccc
L
659/* Non-zero to optimize code alignment. */
660int optimize_align_code = 1;
661
47926f60
KH
662/* Non-zero to quieten some warnings. */
663static int quiet_warnings = 0;
a38cf1db 664
47926f60
KH
665/* CPU name. */
666static const char *cpu_arch_name = NULL;
6305a203 667static char *cpu_sub_arch_name = NULL;
a38cf1db 668
47926f60 669/* CPU feature flags. */
40fb9820
L
670static i386_cpu_flags cpu_arch_flags = CPU_UNKNOWN_FLAGS;
671
ccc9c027
L
672/* If we have selected a cpu we are generating instructions for. */
673static int cpu_arch_tune_set = 0;
674
9103f4f4 675/* Cpu we are generating instructions for. */
fbf3f584 676enum processor_type cpu_arch_tune = PROCESSOR_UNKNOWN;
9103f4f4
L
677
678/* CPU feature flags of cpu we are generating instructions for. */
40fb9820 679static i386_cpu_flags cpu_arch_tune_flags;
9103f4f4 680
ccc9c027 681/* CPU instruction set architecture used. */
fbf3f584 682enum processor_type cpu_arch_isa = PROCESSOR_UNKNOWN;
ccc9c027 683
9103f4f4 684/* CPU feature flags of instruction set architecture used. */
fbf3f584 685i386_cpu_flags cpu_arch_isa_flags;
9103f4f4 686
fddf5b5b
AM
687/* If set, conditional jumps are not automatically promoted to handle
688 larger than a byte offset. */
689static unsigned int no_cond_jump_promotion = 0;
690
c0f3af97
L
691/* Encode SSE instructions with VEX prefix. */
692static unsigned int sse2avx;
693
539f890d
L
694/* Encode scalar AVX instructions with specific vector length. */
695static enum
696 {
697 vex128 = 0,
698 vex256
699 } avxscalar;
700
03751133
L
701/* Encode VEX WIG instructions with specific vex.w. */
702static enum
703 {
704 vexw0 = 0,
705 vexw1
706 } vexwig;
707
43234a1e
L
708/* Encode scalar EVEX LIG instructions with specific vector length. */
709static enum
710 {
711 evexl128 = 0,
712 evexl256,
713 evexl512
714 } evexlig;
715
716/* Encode EVEX WIG instructions with specific evex.w. */
717static enum
718 {
719 evexw0 = 0,
720 evexw1
721 } evexwig;
722
d3d3c6db
IT
723/* Value to encode in EVEX RC bits, for SAE-only instructions. */
724static enum rc_type evexrcig = rne;
725
29b0f896 726/* Pre-defined "_GLOBAL_OFFSET_TABLE_". */
87c245cc 727static symbolS *GOT_symbol;
29b0f896 728
a4447b93
RH
729/* The dwarf2 return column, adjusted for 32 or 64 bit. */
730unsigned int x86_dwarf2_return_column;
731
732/* The dwarf2 data alignment, adjusted for 32 or 64 bit. */
733int x86_cie_data_alignment;
734
252b5132 735/* Interface to relax_segment.
fddf5b5b
AM
736 There are 3 major relax states for 386 jump insns because the
737 different types of jumps add different sizes to frags when we're
738 figuring out what sort of jump to choose to reach a given label. */
252b5132 739
47926f60 740/* Types. */
93c2a809
AM
741#define UNCOND_JUMP 0
742#define COND_JUMP 1
743#define COND_JUMP86 2
fddf5b5b 744
47926f60 745/* Sizes. */
252b5132
RH
746#define CODE16 1
747#define SMALL 0
29b0f896 748#define SMALL16 (SMALL | CODE16)
252b5132 749#define BIG 2
29b0f896 750#define BIG16 (BIG | CODE16)
252b5132
RH
751
752#ifndef INLINE
753#ifdef __GNUC__
754#define INLINE __inline__
755#else
756#define INLINE
757#endif
758#endif
759
fddf5b5b
AM
760#define ENCODE_RELAX_STATE(type, size) \
761 ((relax_substateT) (((type) << 2) | (size)))
762#define TYPE_FROM_RELAX_STATE(s) \
763 ((s) >> 2)
764#define DISP_SIZE_FROM_RELAX_STATE(s) \
765 ((((s) & 3) == BIG ? 4 : (((s) & 3) == BIG16 ? 2 : 1)))
252b5132
RH
766
767/* This table is used by relax_frag to promote short jumps to long
768 ones where necessary. SMALL (short) jumps may be promoted to BIG
769 (32 bit long) ones, and SMALL16 jumps to BIG16 (16 bit long). We
770 don't allow a short jump in a 32 bit code segment to be promoted to
771 a 16 bit offset jump because it's slower (requires data size
772 prefix), and doesn't work, unless the destination is in the bottom
773 64k of the code segment (The top 16 bits of eip are zeroed). */
774
775const relax_typeS md_relax_table[] =
776{
24eab124
AM
777 /* The fields are:
778 1) most positive reach of this state,
779 2) most negative reach of this state,
93c2a809 780 3) how many bytes this mode will have in the variable part of the frag
ce8a8b2f 781 4) which index into the table to try if we can't fit into this one. */
252b5132 782
fddf5b5b 783 /* UNCOND_JUMP states. */
93c2a809
AM
784 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG)},
785 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16)},
786 /* dword jmp adds 4 bytes to frag:
787 0 extra opcode bytes, 4 displacement bytes. */
252b5132 788 {0, 0, 4, 0},
93c2a809
AM
789 /* word jmp adds 2 byte2 to frag:
790 0 extra opcode bytes, 2 displacement bytes. */
252b5132
RH
791 {0, 0, 2, 0},
792
93c2a809
AM
793 /* COND_JUMP states. */
794 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG)},
795 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG16)},
796 /* dword conditionals adds 5 bytes to frag:
797 1 extra opcode byte, 4 displacement bytes. */
798 {0, 0, 5, 0},
fddf5b5b 799 /* word conditionals add 3 bytes to frag:
93c2a809
AM
800 1 extra opcode byte, 2 displacement bytes. */
801 {0, 0, 3, 0},
802
803 /* COND_JUMP86 states. */
804 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG)},
805 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG16)},
806 /* dword conditionals adds 5 bytes to frag:
807 1 extra opcode byte, 4 displacement bytes. */
808 {0, 0, 5, 0},
809 /* word conditionals add 4 bytes to frag:
810 1 displacement byte and a 3 byte long branch insn. */
811 {0, 0, 4, 0}
252b5132
RH
812};
813
9103f4f4
L
814static const arch_entry cpu_arch[] =
815{
89507696
JB
816 /* Do not replace the first two entries - i386_target_format()
817 relies on them being there in this order. */
8a2c8fef 818 { STRING_COMMA_LEN ("generic32"), PROCESSOR_GENERIC32,
293f5f65 819 CPU_GENERIC32_FLAGS, 0 },
8a2c8fef 820 { STRING_COMMA_LEN ("generic64"), PROCESSOR_GENERIC64,
293f5f65 821 CPU_GENERIC64_FLAGS, 0 },
8a2c8fef 822 { STRING_COMMA_LEN ("i8086"), PROCESSOR_UNKNOWN,
293f5f65 823 CPU_NONE_FLAGS, 0 },
8a2c8fef 824 { STRING_COMMA_LEN ("i186"), PROCESSOR_UNKNOWN,
293f5f65 825 CPU_I186_FLAGS, 0 },
8a2c8fef 826 { STRING_COMMA_LEN ("i286"), PROCESSOR_UNKNOWN,
293f5f65 827 CPU_I286_FLAGS, 0 },
8a2c8fef 828 { STRING_COMMA_LEN ("i386"), PROCESSOR_I386,
293f5f65 829 CPU_I386_FLAGS, 0 },
8a2c8fef 830 { STRING_COMMA_LEN ("i486"), PROCESSOR_I486,
293f5f65 831 CPU_I486_FLAGS, 0 },
8a2c8fef 832 { STRING_COMMA_LEN ("i586"), PROCESSOR_PENTIUM,
293f5f65 833 CPU_I586_FLAGS, 0 },
8a2c8fef 834 { STRING_COMMA_LEN ("i686"), PROCESSOR_PENTIUMPRO,
293f5f65 835 CPU_I686_FLAGS, 0 },
8a2c8fef 836 { STRING_COMMA_LEN ("pentium"), PROCESSOR_PENTIUM,
293f5f65 837 CPU_I586_FLAGS, 0 },
8a2c8fef 838 { STRING_COMMA_LEN ("pentiumpro"), PROCESSOR_PENTIUMPRO,
293f5f65 839 CPU_PENTIUMPRO_FLAGS, 0 },
8a2c8fef 840 { STRING_COMMA_LEN ("pentiumii"), PROCESSOR_PENTIUMPRO,
293f5f65 841 CPU_P2_FLAGS, 0 },
8a2c8fef 842 { STRING_COMMA_LEN ("pentiumiii"),PROCESSOR_PENTIUMPRO,
293f5f65 843 CPU_P3_FLAGS, 0 },
8a2c8fef 844 { STRING_COMMA_LEN ("pentium4"), PROCESSOR_PENTIUM4,
293f5f65 845 CPU_P4_FLAGS, 0 },
8a2c8fef 846 { STRING_COMMA_LEN ("prescott"), PROCESSOR_NOCONA,
293f5f65 847 CPU_CORE_FLAGS, 0 },
8a2c8fef 848 { STRING_COMMA_LEN ("nocona"), PROCESSOR_NOCONA,
293f5f65 849 CPU_NOCONA_FLAGS, 0 },
8a2c8fef 850 { STRING_COMMA_LEN ("yonah"), PROCESSOR_CORE,
293f5f65 851 CPU_CORE_FLAGS, 1 },
8a2c8fef 852 { STRING_COMMA_LEN ("core"), PROCESSOR_CORE,
293f5f65 853 CPU_CORE_FLAGS, 0 },
8a2c8fef 854 { STRING_COMMA_LEN ("merom"), PROCESSOR_CORE2,
293f5f65 855 CPU_CORE2_FLAGS, 1 },
8a2c8fef 856 { STRING_COMMA_LEN ("core2"), PROCESSOR_CORE2,
293f5f65 857 CPU_CORE2_FLAGS, 0 },
8a2c8fef 858 { STRING_COMMA_LEN ("corei7"), PROCESSOR_COREI7,
293f5f65 859 CPU_COREI7_FLAGS, 0 },
8a2c8fef 860 { STRING_COMMA_LEN ("l1om"), PROCESSOR_L1OM,
293f5f65 861 CPU_L1OM_FLAGS, 0 },
7a9068fe 862 { STRING_COMMA_LEN ("k1om"), PROCESSOR_K1OM,
293f5f65 863 CPU_K1OM_FLAGS, 0 },
81486035 864 { STRING_COMMA_LEN ("iamcu"), PROCESSOR_IAMCU,
293f5f65 865 CPU_IAMCU_FLAGS, 0 },
8a2c8fef 866 { STRING_COMMA_LEN ("k6"), PROCESSOR_K6,
293f5f65 867 CPU_K6_FLAGS, 0 },
8a2c8fef 868 { STRING_COMMA_LEN ("k6_2"), PROCESSOR_K6,
293f5f65 869 CPU_K6_2_FLAGS, 0 },
8a2c8fef 870 { STRING_COMMA_LEN ("athlon"), PROCESSOR_ATHLON,
293f5f65 871 CPU_ATHLON_FLAGS, 0 },
8a2c8fef 872 { STRING_COMMA_LEN ("sledgehammer"), PROCESSOR_K8,
293f5f65 873 CPU_K8_FLAGS, 1 },
8a2c8fef 874 { STRING_COMMA_LEN ("opteron"), PROCESSOR_K8,
293f5f65 875 CPU_K8_FLAGS, 0 },
8a2c8fef 876 { STRING_COMMA_LEN ("k8"), PROCESSOR_K8,
293f5f65 877 CPU_K8_FLAGS, 0 },
8a2c8fef 878 { STRING_COMMA_LEN ("amdfam10"), PROCESSOR_AMDFAM10,
293f5f65 879 CPU_AMDFAM10_FLAGS, 0 },
8aedb9fe 880 { STRING_COMMA_LEN ("bdver1"), PROCESSOR_BD,
293f5f65 881 CPU_BDVER1_FLAGS, 0 },
8aedb9fe 882 { STRING_COMMA_LEN ("bdver2"), PROCESSOR_BD,
293f5f65 883 CPU_BDVER2_FLAGS, 0 },
5e5c50d3 884 { STRING_COMMA_LEN ("bdver3"), PROCESSOR_BD,
293f5f65 885 CPU_BDVER3_FLAGS, 0 },
c7b0bd56 886 { STRING_COMMA_LEN ("bdver4"), PROCESSOR_BD,
293f5f65 887 CPU_BDVER4_FLAGS, 0 },
029f3522 888 { STRING_COMMA_LEN ("znver1"), PROCESSOR_ZNVER,
293f5f65 889 CPU_ZNVER1_FLAGS, 0 },
a9660a6f
AP
890 { STRING_COMMA_LEN ("znver2"), PROCESSOR_ZNVER,
891 CPU_ZNVER2_FLAGS, 0 },
7b458c12 892 { STRING_COMMA_LEN ("btver1"), PROCESSOR_BT,
293f5f65 893 CPU_BTVER1_FLAGS, 0 },
7b458c12 894 { STRING_COMMA_LEN ("btver2"), PROCESSOR_BT,
293f5f65 895 CPU_BTVER2_FLAGS, 0 },
8a2c8fef 896 { STRING_COMMA_LEN (".8087"), PROCESSOR_UNKNOWN,
293f5f65 897 CPU_8087_FLAGS, 0 },
8a2c8fef 898 { STRING_COMMA_LEN (".287"), PROCESSOR_UNKNOWN,
293f5f65 899 CPU_287_FLAGS, 0 },
8a2c8fef 900 { STRING_COMMA_LEN (".387"), PROCESSOR_UNKNOWN,
293f5f65 901 CPU_387_FLAGS, 0 },
1848e567
L
902 { STRING_COMMA_LEN (".687"), PROCESSOR_UNKNOWN,
903 CPU_687_FLAGS, 0 },
d871f3f4
L
904 { STRING_COMMA_LEN (".cmov"), PROCESSOR_UNKNOWN,
905 CPU_CMOV_FLAGS, 0 },
906 { STRING_COMMA_LEN (".fxsr"), PROCESSOR_UNKNOWN,
907 CPU_FXSR_FLAGS, 0 },
8a2c8fef 908 { STRING_COMMA_LEN (".mmx"), PROCESSOR_UNKNOWN,
293f5f65 909 CPU_MMX_FLAGS, 0 },
8a2c8fef 910 { STRING_COMMA_LEN (".sse"), PROCESSOR_UNKNOWN,
293f5f65 911 CPU_SSE_FLAGS, 0 },
8a2c8fef 912 { STRING_COMMA_LEN (".sse2"), PROCESSOR_UNKNOWN,
293f5f65 913 CPU_SSE2_FLAGS, 0 },
8a2c8fef 914 { STRING_COMMA_LEN (".sse3"), PROCESSOR_UNKNOWN,
293f5f65 915 CPU_SSE3_FLAGS, 0 },
8a2c8fef 916 { STRING_COMMA_LEN (".ssse3"), PROCESSOR_UNKNOWN,
293f5f65 917 CPU_SSSE3_FLAGS, 0 },
8a2c8fef 918 { STRING_COMMA_LEN (".sse4.1"), PROCESSOR_UNKNOWN,
293f5f65 919 CPU_SSE4_1_FLAGS, 0 },
8a2c8fef 920 { STRING_COMMA_LEN (".sse4.2"), PROCESSOR_UNKNOWN,
293f5f65 921 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 922 { STRING_COMMA_LEN (".sse4"), PROCESSOR_UNKNOWN,
293f5f65 923 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 924 { STRING_COMMA_LEN (".avx"), PROCESSOR_UNKNOWN,
293f5f65 925 CPU_AVX_FLAGS, 0 },
6c30d220 926 { STRING_COMMA_LEN (".avx2"), PROCESSOR_UNKNOWN,
293f5f65 927 CPU_AVX2_FLAGS, 0 },
43234a1e 928 { STRING_COMMA_LEN (".avx512f"), PROCESSOR_UNKNOWN,
293f5f65 929 CPU_AVX512F_FLAGS, 0 },
43234a1e 930 { STRING_COMMA_LEN (".avx512cd"), PROCESSOR_UNKNOWN,
293f5f65 931 CPU_AVX512CD_FLAGS, 0 },
43234a1e 932 { STRING_COMMA_LEN (".avx512er"), PROCESSOR_UNKNOWN,
293f5f65 933 CPU_AVX512ER_FLAGS, 0 },
43234a1e 934 { STRING_COMMA_LEN (".avx512pf"), PROCESSOR_UNKNOWN,
293f5f65 935 CPU_AVX512PF_FLAGS, 0 },
1dfc6506 936 { STRING_COMMA_LEN (".avx512dq"), PROCESSOR_UNKNOWN,
293f5f65 937 CPU_AVX512DQ_FLAGS, 0 },
1dfc6506 938 { STRING_COMMA_LEN (".avx512bw"), PROCESSOR_UNKNOWN,
293f5f65 939 CPU_AVX512BW_FLAGS, 0 },
1dfc6506 940 { STRING_COMMA_LEN (".avx512vl"), PROCESSOR_UNKNOWN,
293f5f65 941 CPU_AVX512VL_FLAGS, 0 },
8a2c8fef 942 { STRING_COMMA_LEN (".vmx"), PROCESSOR_UNKNOWN,
293f5f65 943 CPU_VMX_FLAGS, 0 },
8729a6f6 944 { STRING_COMMA_LEN (".vmfunc"), PROCESSOR_UNKNOWN,
293f5f65 945 CPU_VMFUNC_FLAGS, 0 },
8a2c8fef 946 { STRING_COMMA_LEN (".smx"), PROCESSOR_UNKNOWN,
293f5f65 947 CPU_SMX_FLAGS, 0 },
8a2c8fef 948 { STRING_COMMA_LEN (".xsave"), PROCESSOR_UNKNOWN,
293f5f65 949 CPU_XSAVE_FLAGS, 0 },
c7b8aa3a 950 { STRING_COMMA_LEN (".xsaveopt"), PROCESSOR_UNKNOWN,
293f5f65 951 CPU_XSAVEOPT_FLAGS, 0 },
1dfc6506 952 { STRING_COMMA_LEN (".xsavec"), PROCESSOR_UNKNOWN,
293f5f65 953 CPU_XSAVEC_FLAGS, 0 },
1dfc6506 954 { STRING_COMMA_LEN (".xsaves"), PROCESSOR_UNKNOWN,
293f5f65 955 CPU_XSAVES_FLAGS, 0 },
8a2c8fef 956 { STRING_COMMA_LEN (".aes"), PROCESSOR_UNKNOWN,
293f5f65 957 CPU_AES_FLAGS, 0 },
8a2c8fef 958 { STRING_COMMA_LEN (".pclmul"), PROCESSOR_UNKNOWN,
293f5f65 959 CPU_PCLMUL_FLAGS, 0 },
8a2c8fef 960 { STRING_COMMA_LEN (".clmul"), PROCESSOR_UNKNOWN,
293f5f65 961 CPU_PCLMUL_FLAGS, 1 },
c7b8aa3a 962 { STRING_COMMA_LEN (".fsgsbase"), PROCESSOR_UNKNOWN,
293f5f65 963 CPU_FSGSBASE_FLAGS, 0 },
c7b8aa3a 964 { STRING_COMMA_LEN (".rdrnd"), PROCESSOR_UNKNOWN,
293f5f65 965 CPU_RDRND_FLAGS, 0 },
c7b8aa3a 966 { STRING_COMMA_LEN (".f16c"), PROCESSOR_UNKNOWN,
293f5f65 967 CPU_F16C_FLAGS, 0 },
6c30d220 968 { STRING_COMMA_LEN (".bmi2"), PROCESSOR_UNKNOWN,
293f5f65 969 CPU_BMI2_FLAGS, 0 },
8a2c8fef 970 { STRING_COMMA_LEN (".fma"), PROCESSOR_UNKNOWN,
293f5f65 971 CPU_FMA_FLAGS, 0 },
8a2c8fef 972 { STRING_COMMA_LEN (".fma4"), PROCESSOR_UNKNOWN,
293f5f65 973 CPU_FMA4_FLAGS, 0 },
8a2c8fef 974 { STRING_COMMA_LEN (".xop"), PROCESSOR_UNKNOWN,
293f5f65 975 CPU_XOP_FLAGS, 0 },
8a2c8fef 976 { STRING_COMMA_LEN (".lwp"), PROCESSOR_UNKNOWN,
293f5f65 977 CPU_LWP_FLAGS, 0 },
8a2c8fef 978 { STRING_COMMA_LEN (".movbe"), PROCESSOR_UNKNOWN,
293f5f65 979 CPU_MOVBE_FLAGS, 0 },
60aa667e 980 { STRING_COMMA_LEN (".cx16"), PROCESSOR_UNKNOWN,
293f5f65 981 CPU_CX16_FLAGS, 0 },
8a2c8fef 982 { STRING_COMMA_LEN (".ept"), PROCESSOR_UNKNOWN,
293f5f65 983 CPU_EPT_FLAGS, 0 },
6c30d220 984 { STRING_COMMA_LEN (".lzcnt"), PROCESSOR_UNKNOWN,
293f5f65 985 CPU_LZCNT_FLAGS, 0 },
42164a71 986 { STRING_COMMA_LEN (".hle"), PROCESSOR_UNKNOWN,
293f5f65 987 CPU_HLE_FLAGS, 0 },
42164a71 988 { STRING_COMMA_LEN (".rtm"), PROCESSOR_UNKNOWN,
293f5f65 989 CPU_RTM_FLAGS, 0 },
6c30d220 990 { STRING_COMMA_LEN (".invpcid"), PROCESSOR_UNKNOWN,
293f5f65 991 CPU_INVPCID_FLAGS, 0 },
8a2c8fef 992 { STRING_COMMA_LEN (".clflush"), PROCESSOR_UNKNOWN,
293f5f65 993 CPU_CLFLUSH_FLAGS, 0 },
22109423 994 { STRING_COMMA_LEN (".nop"), PROCESSOR_UNKNOWN,
293f5f65 995 CPU_NOP_FLAGS, 0 },
8a2c8fef 996 { STRING_COMMA_LEN (".syscall"), PROCESSOR_UNKNOWN,
293f5f65 997 CPU_SYSCALL_FLAGS, 0 },
8a2c8fef 998 { STRING_COMMA_LEN (".rdtscp"), PROCESSOR_UNKNOWN,
293f5f65 999 CPU_RDTSCP_FLAGS, 0 },
8a2c8fef 1000 { STRING_COMMA_LEN (".3dnow"), PROCESSOR_UNKNOWN,
293f5f65 1001 CPU_3DNOW_FLAGS, 0 },
8a2c8fef 1002 { STRING_COMMA_LEN (".3dnowa"), PROCESSOR_UNKNOWN,
293f5f65 1003 CPU_3DNOWA_FLAGS, 0 },
8a2c8fef 1004 { STRING_COMMA_LEN (".padlock"), PROCESSOR_UNKNOWN,
293f5f65 1005 CPU_PADLOCK_FLAGS, 0 },
8a2c8fef 1006 { STRING_COMMA_LEN (".pacifica"), PROCESSOR_UNKNOWN,
293f5f65 1007 CPU_SVME_FLAGS, 1 },
8a2c8fef 1008 { STRING_COMMA_LEN (".svme"), PROCESSOR_UNKNOWN,
293f5f65 1009 CPU_SVME_FLAGS, 0 },
8a2c8fef 1010 { STRING_COMMA_LEN (".sse4a"), PROCESSOR_UNKNOWN,
293f5f65 1011 CPU_SSE4A_FLAGS, 0 },
8a2c8fef 1012 { STRING_COMMA_LEN (".abm"), PROCESSOR_UNKNOWN,
293f5f65 1013 CPU_ABM_FLAGS, 0 },
87973e9f 1014 { STRING_COMMA_LEN (".bmi"), PROCESSOR_UNKNOWN,
293f5f65 1015 CPU_BMI_FLAGS, 0 },
2a2a0f38 1016 { STRING_COMMA_LEN (".tbm"), PROCESSOR_UNKNOWN,
293f5f65 1017 CPU_TBM_FLAGS, 0 },
e2e1fcde 1018 { STRING_COMMA_LEN (".adx"), PROCESSOR_UNKNOWN,
293f5f65 1019 CPU_ADX_FLAGS, 0 },
e2e1fcde 1020 { STRING_COMMA_LEN (".rdseed"), PROCESSOR_UNKNOWN,
293f5f65 1021 CPU_RDSEED_FLAGS, 0 },
e2e1fcde 1022 { STRING_COMMA_LEN (".prfchw"), PROCESSOR_UNKNOWN,
293f5f65 1023 CPU_PRFCHW_FLAGS, 0 },
5c111e37 1024 { STRING_COMMA_LEN (".smap"), PROCESSOR_UNKNOWN,
293f5f65 1025 CPU_SMAP_FLAGS, 0 },
7e8b059b 1026 { STRING_COMMA_LEN (".mpx"), PROCESSOR_UNKNOWN,
293f5f65 1027 CPU_MPX_FLAGS, 0 },
a0046408 1028 { STRING_COMMA_LEN (".sha"), PROCESSOR_UNKNOWN,
293f5f65 1029 CPU_SHA_FLAGS, 0 },
963f3586 1030 { STRING_COMMA_LEN (".clflushopt"), PROCESSOR_UNKNOWN,
293f5f65 1031 CPU_CLFLUSHOPT_FLAGS, 0 },
dcf893b5 1032 { STRING_COMMA_LEN (".prefetchwt1"), PROCESSOR_UNKNOWN,
293f5f65 1033 CPU_PREFETCHWT1_FLAGS, 0 },
2cf200a4 1034 { STRING_COMMA_LEN (".se1"), PROCESSOR_UNKNOWN,
293f5f65 1035 CPU_SE1_FLAGS, 0 },
c5e7287a 1036 { STRING_COMMA_LEN (".clwb"), PROCESSOR_UNKNOWN,
293f5f65 1037 CPU_CLWB_FLAGS, 0 },
2cc1b5aa 1038 { STRING_COMMA_LEN (".avx512ifma"), PROCESSOR_UNKNOWN,
293f5f65 1039 CPU_AVX512IFMA_FLAGS, 0 },
14f195c9 1040 { STRING_COMMA_LEN (".avx512vbmi"), PROCESSOR_UNKNOWN,
293f5f65 1041 CPU_AVX512VBMI_FLAGS, 0 },
920d2ddc
IT
1042 { STRING_COMMA_LEN (".avx512_4fmaps"), PROCESSOR_UNKNOWN,
1043 CPU_AVX512_4FMAPS_FLAGS, 0 },
47acf0bd
IT
1044 { STRING_COMMA_LEN (".avx512_4vnniw"), PROCESSOR_UNKNOWN,
1045 CPU_AVX512_4VNNIW_FLAGS, 0 },
620214f7
IT
1046 { STRING_COMMA_LEN (".avx512_vpopcntdq"), PROCESSOR_UNKNOWN,
1047 CPU_AVX512_VPOPCNTDQ_FLAGS, 0 },
53467f57
IT
1048 { STRING_COMMA_LEN (".avx512_vbmi2"), PROCESSOR_UNKNOWN,
1049 CPU_AVX512_VBMI2_FLAGS, 0 },
8cfcb765
IT
1050 { STRING_COMMA_LEN (".avx512_vnni"), PROCESSOR_UNKNOWN,
1051 CPU_AVX512_VNNI_FLAGS, 0 },
ee6872be
IT
1052 { STRING_COMMA_LEN (".avx512_bitalg"), PROCESSOR_UNKNOWN,
1053 CPU_AVX512_BITALG_FLAGS, 0 },
029f3522 1054 { STRING_COMMA_LEN (".clzero"), PROCESSOR_UNKNOWN,
293f5f65 1055 CPU_CLZERO_FLAGS, 0 },
9916071f 1056 { STRING_COMMA_LEN (".mwaitx"), PROCESSOR_UNKNOWN,
293f5f65 1057 CPU_MWAITX_FLAGS, 0 },
8eab4136 1058 { STRING_COMMA_LEN (".ospke"), PROCESSOR_UNKNOWN,
293f5f65 1059 CPU_OSPKE_FLAGS, 0 },
8bc52696 1060 { STRING_COMMA_LEN (".rdpid"), PROCESSOR_UNKNOWN,
293f5f65 1061 CPU_RDPID_FLAGS, 0 },
6b40c462
L
1062 { STRING_COMMA_LEN (".ptwrite"), PROCESSOR_UNKNOWN,
1063 CPU_PTWRITE_FLAGS, 0 },
d777820b
IT
1064 { STRING_COMMA_LEN (".ibt"), PROCESSOR_UNKNOWN,
1065 CPU_IBT_FLAGS, 0 },
1066 { STRING_COMMA_LEN (".shstk"), PROCESSOR_UNKNOWN,
1067 CPU_SHSTK_FLAGS, 0 },
48521003
IT
1068 { STRING_COMMA_LEN (".gfni"), PROCESSOR_UNKNOWN,
1069 CPU_GFNI_FLAGS, 0 },
8dcf1fad
IT
1070 { STRING_COMMA_LEN (".vaes"), PROCESSOR_UNKNOWN,
1071 CPU_VAES_FLAGS, 0 },
ff1982d5
IT
1072 { STRING_COMMA_LEN (".vpclmulqdq"), PROCESSOR_UNKNOWN,
1073 CPU_VPCLMULQDQ_FLAGS, 0 },
3233d7d0
IT
1074 { STRING_COMMA_LEN (".wbnoinvd"), PROCESSOR_UNKNOWN,
1075 CPU_WBNOINVD_FLAGS, 0 },
be3a8dca
IT
1076 { STRING_COMMA_LEN (".pconfig"), PROCESSOR_UNKNOWN,
1077 CPU_PCONFIG_FLAGS, 0 },
de89d0a3
IT
1078 { STRING_COMMA_LEN (".waitpkg"), PROCESSOR_UNKNOWN,
1079 CPU_WAITPKG_FLAGS, 0 },
c48935d7
IT
1080 { STRING_COMMA_LEN (".cldemote"), PROCESSOR_UNKNOWN,
1081 CPU_CLDEMOTE_FLAGS, 0 },
c0a30a9f
L
1082 { STRING_COMMA_LEN (".movdiri"), PROCESSOR_UNKNOWN,
1083 CPU_MOVDIRI_FLAGS, 0 },
1084 { STRING_COMMA_LEN (".movdir64b"), PROCESSOR_UNKNOWN,
1085 CPU_MOVDIR64B_FLAGS, 0 },
d6aab7a1
XG
1086 { STRING_COMMA_LEN (".avx512_bf16"), PROCESSOR_UNKNOWN,
1087 CPU_AVX512_BF16_FLAGS, 0 },
9186c494
L
1088 { STRING_COMMA_LEN (".avx512_vp2intersect"), PROCESSOR_UNKNOWN,
1089 CPU_AVX512_VP2INTERSECT_FLAGS, 0 },
dd455cf5
L
1090 { STRING_COMMA_LEN (".enqcmd"), PROCESSOR_UNKNOWN,
1091 CPU_ENQCMD_FLAGS, 0 },
293f5f65
L
1092};
1093
1094static const noarch_entry cpu_noarch[] =
1095{
1096 { STRING_COMMA_LEN ("no87"), CPU_ANY_X87_FLAGS },
1848e567
L
1097 { STRING_COMMA_LEN ("no287"), CPU_ANY_287_FLAGS },
1098 { STRING_COMMA_LEN ("no387"), CPU_ANY_387_FLAGS },
1099 { STRING_COMMA_LEN ("no687"), CPU_ANY_687_FLAGS },
d871f3f4
L
1100 { STRING_COMMA_LEN ("nocmov"), CPU_ANY_CMOV_FLAGS },
1101 { STRING_COMMA_LEN ("nofxsr"), CPU_ANY_FXSR_FLAGS },
293f5f65
L
1102 { STRING_COMMA_LEN ("nommx"), CPU_ANY_MMX_FLAGS },
1103 { STRING_COMMA_LEN ("nosse"), CPU_ANY_SSE_FLAGS },
1848e567
L
1104 { STRING_COMMA_LEN ("nosse2"), CPU_ANY_SSE2_FLAGS },
1105 { STRING_COMMA_LEN ("nosse3"), CPU_ANY_SSE3_FLAGS },
1106 { STRING_COMMA_LEN ("nossse3"), CPU_ANY_SSSE3_FLAGS },
1107 { STRING_COMMA_LEN ("nosse4.1"), CPU_ANY_SSE4_1_FLAGS },
1108 { STRING_COMMA_LEN ("nosse4.2"), CPU_ANY_SSE4_2_FLAGS },
1109 { STRING_COMMA_LEN ("nosse4"), CPU_ANY_SSE4_1_FLAGS },
293f5f65 1110 { STRING_COMMA_LEN ("noavx"), CPU_ANY_AVX_FLAGS },
1848e567 1111 { STRING_COMMA_LEN ("noavx2"), CPU_ANY_AVX2_FLAGS },
144b71e2
L
1112 { STRING_COMMA_LEN ("noavx512f"), CPU_ANY_AVX512F_FLAGS },
1113 { STRING_COMMA_LEN ("noavx512cd"), CPU_ANY_AVX512CD_FLAGS },
1114 { STRING_COMMA_LEN ("noavx512er"), CPU_ANY_AVX512ER_FLAGS },
1115 { STRING_COMMA_LEN ("noavx512pf"), CPU_ANY_AVX512PF_FLAGS },
1116 { STRING_COMMA_LEN ("noavx512dq"), CPU_ANY_AVX512DQ_FLAGS },
1117 { STRING_COMMA_LEN ("noavx512bw"), CPU_ANY_AVX512BW_FLAGS },
1118 { STRING_COMMA_LEN ("noavx512vl"), CPU_ANY_AVX512VL_FLAGS },
1119 { STRING_COMMA_LEN ("noavx512ifma"), CPU_ANY_AVX512IFMA_FLAGS },
1120 { STRING_COMMA_LEN ("noavx512vbmi"), CPU_ANY_AVX512VBMI_FLAGS },
920d2ddc 1121 { STRING_COMMA_LEN ("noavx512_4fmaps"), CPU_ANY_AVX512_4FMAPS_FLAGS },
47acf0bd 1122 { STRING_COMMA_LEN ("noavx512_4vnniw"), CPU_ANY_AVX512_4VNNIW_FLAGS },
620214f7 1123 { STRING_COMMA_LEN ("noavx512_vpopcntdq"), CPU_ANY_AVX512_VPOPCNTDQ_FLAGS },
53467f57 1124 { STRING_COMMA_LEN ("noavx512_vbmi2"), CPU_ANY_AVX512_VBMI2_FLAGS },
8cfcb765 1125 { STRING_COMMA_LEN ("noavx512_vnni"), CPU_ANY_AVX512_VNNI_FLAGS },
ee6872be 1126 { STRING_COMMA_LEN ("noavx512_bitalg"), CPU_ANY_AVX512_BITALG_FLAGS },
d777820b
IT
1127 { STRING_COMMA_LEN ("noibt"), CPU_ANY_IBT_FLAGS },
1128 { STRING_COMMA_LEN ("noshstk"), CPU_ANY_SHSTK_FLAGS },
c0a30a9f
L
1129 { STRING_COMMA_LEN ("nomovdiri"), CPU_ANY_MOVDIRI_FLAGS },
1130 { STRING_COMMA_LEN ("nomovdir64b"), CPU_ANY_MOVDIR64B_FLAGS },
d6aab7a1 1131 { STRING_COMMA_LEN ("noavx512_bf16"), CPU_ANY_AVX512_BF16_FLAGS },
9186c494 1132 { STRING_COMMA_LEN ("noavx512_vp2intersect"), CPU_ANY_SHSTK_FLAGS },
dd455cf5 1133 { STRING_COMMA_LEN ("noenqcmd"), CPU_ANY_ENQCMD_FLAGS },
e413e4e9
AM
1134};
1135
704209c0 1136#ifdef I386COFF
a6c24e68
NC
1137/* Like s_lcomm_internal in gas/read.c but the alignment string
1138 is allowed to be optional. */
1139
1140static symbolS *
1141pe_lcomm_internal (int needs_align, symbolS *symbolP, addressT size)
1142{
1143 addressT align = 0;
1144
1145 SKIP_WHITESPACE ();
1146
7ab9ffdd 1147 if (needs_align
a6c24e68
NC
1148 && *input_line_pointer == ',')
1149 {
1150 align = parse_align (needs_align - 1);
7ab9ffdd 1151
a6c24e68
NC
1152 if (align == (addressT) -1)
1153 return NULL;
1154 }
1155 else
1156 {
1157 if (size >= 8)
1158 align = 3;
1159 else if (size >= 4)
1160 align = 2;
1161 else if (size >= 2)
1162 align = 1;
1163 else
1164 align = 0;
1165 }
1166
1167 bss_alloc (symbolP, size, align);
1168 return symbolP;
1169}
1170
704209c0 1171static void
a6c24e68
NC
1172pe_lcomm (int needs_align)
1173{
1174 s_comm_internal (needs_align * 2, pe_lcomm_internal);
1175}
704209c0 1176#endif
a6c24e68 1177
29b0f896
AM
1178const pseudo_typeS md_pseudo_table[] =
1179{
1180#if !defined(OBJ_AOUT) && !defined(USE_ALIGN_PTWO)
1181 {"align", s_align_bytes, 0},
1182#else
1183 {"align", s_align_ptwo, 0},
1184#endif
1185 {"arch", set_cpu_arch, 0},
1186#ifndef I386COFF
1187 {"bss", s_bss, 0},
a6c24e68
NC
1188#else
1189 {"lcomm", pe_lcomm, 1},
29b0f896
AM
1190#endif
1191 {"ffloat", float_cons, 'f'},
1192 {"dfloat", float_cons, 'd'},
1193 {"tfloat", float_cons, 'x'},
1194 {"value", cons, 2},
d182319b 1195 {"slong", signed_cons, 4},
29b0f896
AM
1196 {"noopt", s_ignore, 0},
1197 {"optim", s_ignore, 0},
1198 {"code16gcc", set_16bit_gcc_code_flag, CODE_16BIT},
1199 {"code16", set_code_flag, CODE_16BIT},
1200 {"code32", set_code_flag, CODE_32BIT},
da5f19a2 1201#ifdef BFD64
29b0f896 1202 {"code64", set_code_flag, CODE_64BIT},
da5f19a2 1203#endif
29b0f896
AM
1204 {"intel_syntax", set_intel_syntax, 1},
1205 {"att_syntax", set_intel_syntax, 0},
1efbbeb4
L
1206 {"intel_mnemonic", set_intel_mnemonic, 1},
1207 {"att_mnemonic", set_intel_mnemonic, 0},
db51cc60
L
1208 {"allow_index_reg", set_allow_index_reg, 1},
1209 {"disallow_index_reg", set_allow_index_reg, 0},
7bab8ab5
JB
1210 {"sse_check", set_check, 0},
1211 {"operand_check", set_check, 1},
3b22753a
L
1212#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
1213 {"largecomm", handle_large_common, 0},
07a53e5c 1214#else
68d20676 1215 {"file", dwarf2_directive_file, 0},
07a53e5c
RH
1216 {"loc", dwarf2_directive_loc, 0},
1217 {"loc_mark_labels", dwarf2_directive_loc_mark_labels, 0},
3b22753a 1218#endif
6482c264
NC
1219#ifdef TE_PE
1220 {"secrel32", pe_directive_secrel, 0},
1221#endif
29b0f896
AM
1222 {0, 0, 0}
1223};
1224
1225/* For interface with expression (). */
1226extern char *input_line_pointer;
1227
1228/* Hash table for instruction mnemonic lookup. */
1229static struct hash_control *op_hash;
1230
1231/* Hash table for register lookup. */
1232static struct hash_control *reg_hash;
1233\f
ce8a8b2f
AM
1234 /* Various efficient no-op patterns for aligning code labels.
1235 Note: Don't try to assemble the instructions in the comments.
1236 0L and 0w are not legal. */
62a02d25
L
1237static const unsigned char f32_1[] =
1238 {0x90}; /* nop */
1239static const unsigned char f32_2[] =
1240 {0x66,0x90}; /* xchg %ax,%ax */
1241static const unsigned char f32_3[] =
1242 {0x8d,0x76,0x00}; /* leal 0(%esi),%esi */
1243static const unsigned char f32_4[] =
1244 {0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
62a02d25
L
1245static const unsigned char f32_6[] =
1246 {0x8d,0xb6,0x00,0x00,0x00,0x00}; /* leal 0L(%esi),%esi */
1247static const unsigned char f32_7[] =
1248 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
62a02d25 1249static const unsigned char f16_3[] =
3ae729d5 1250 {0x8d,0x74,0x00}; /* lea 0(%si),%si */
62a02d25 1251static const unsigned char f16_4[] =
3ae729d5
L
1252 {0x8d,0xb4,0x00,0x00}; /* lea 0W(%si),%si */
1253static const unsigned char jump_disp8[] =
1254 {0xeb}; /* jmp disp8 */
1255static const unsigned char jump32_disp32[] =
1256 {0xe9}; /* jmp disp32 */
1257static const unsigned char jump16_disp32[] =
1258 {0x66,0xe9}; /* jmp disp32 */
62a02d25
L
1259/* 32-bit NOPs patterns. */
1260static const unsigned char *const f32_patt[] = {
3ae729d5 1261 f32_1, f32_2, f32_3, f32_4, NULL, f32_6, f32_7
62a02d25
L
1262};
1263/* 16-bit NOPs patterns. */
1264static const unsigned char *const f16_patt[] = {
3ae729d5 1265 f32_1, f32_2, f16_3, f16_4
62a02d25
L
1266};
1267/* nopl (%[re]ax) */
1268static const unsigned char alt_3[] =
1269 {0x0f,0x1f,0x00};
1270/* nopl 0(%[re]ax) */
1271static const unsigned char alt_4[] =
1272 {0x0f,0x1f,0x40,0x00};
1273/* nopl 0(%[re]ax,%[re]ax,1) */
1274static const unsigned char alt_5[] =
1275 {0x0f,0x1f,0x44,0x00,0x00};
1276/* nopw 0(%[re]ax,%[re]ax,1) */
1277static const unsigned char alt_6[] =
1278 {0x66,0x0f,0x1f,0x44,0x00,0x00};
1279/* nopl 0L(%[re]ax) */
1280static const unsigned char alt_7[] =
1281 {0x0f,0x1f,0x80,0x00,0x00,0x00,0x00};
1282/* nopl 0L(%[re]ax,%[re]ax,1) */
1283static const unsigned char alt_8[] =
1284 {0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1285/* nopw 0L(%[re]ax,%[re]ax,1) */
1286static const unsigned char alt_9[] =
1287 {0x66,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1288/* nopw %cs:0L(%[re]ax,%[re]ax,1) */
1289static const unsigned char alt_10[] =
1290 {0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
3ae729d5
L
1291/* data16 nopw %cs:0L(%eax,%eax,1) */
1292static const unsigned char alt_11[] =
1293 {0x66,0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
62a02d25
L
1294/* 32-bit and 64-bit NOPs patterns. */
1295static const unsigned char *const alt_patt[] = {
1296 f32_1, f32_2, alt_3, alt_4, alt_5, alt_6, alt_7, alt_8,
3ae729d5 1297 alt_9, alt_10, alt_11
62a02d25
L
1298};
1299
1300/* Genenerate COUNT bytes of NOPs to WHERE from PATT with the maximum
1301 size of a single NOP instruction MAX_SINGLE_NOP_SIZE. */
1302
1303static void
1304i386_output_nops (char *where, const unsigned char *const *patt,
1305 int count, int max_single_nop_size)
1306
1307{
3ae729d5
L
1308 /* Place the longer NOP first. */
1309 int last;
1310 int offset;
3076e594
NC
1311 const unsigned char *nops;
1312
1313 if (max_single_nop_size < 1)
1314 {
1315 as_fatal (_("i386_output_nops called to generate nops of at most %d bytes!"),
1316 max_single_nop_size);
1317 return;
1318 }
1319
1320 nops = patt[max_single_nop_size - 1];
3ae729d5
L
1321
1322 /* Use the smaller one if the requsted one isn't available. */
1323 if (nops == NULL)
62a02d25 1324 {
3ae729d5
L
1325 max_single_nop_size--;
1326 nops = patt[max_single_nop_size - 1];
62a02d25
L
1327 }
1328
3ae729d5
L
1329 last = count % max_single_nop_size;
1330
1331 count -= last;
1332 for (offset = 0; offset < count; offset += max_single_nop_size)
1333 memcpy (where + offset, nops, max_single_nop_size);
1334
1335 if (last)
1336 {
1337 nops = patt[last - 1];
1338 if (nops == NULL)
1339 {
1340 /* Use the smaller one plus one-byte NOP if the needed one
1341 isn't available. */
1342 last--;
1343 nops = patt[last - 1];
1344 memcpy (where + offset, nops, last);
1345 where[offset + last] = *patt[0];
1346 }
1347 else
1348 memcpy (where + offset, nops, last);
1349 }
62a02d25
L
1350}
1351
3ae729d5
L
1352static INLINE int
1353fits_in_imm7 (offsetT num)
1354{
1355 return (num & 0x7f) == num;
1356}
1357
1358static INLINE int
1359fits_in_imm31 (offsetT num)
1360{
1361 return (num & 0x7fffffff) == num;
1362}
62a02d25
L
1363
1364/* Genenerate COUNT bytes of NOPs to WHERE with the maximum size of a
1365 single NOP instruction LIMIT. */
1366
1367void
3ae729d5 1368i386_generate_nops (fragS *fragP, char *where, offsetT count, int limit)
62a02d25 1369{
3ae729d5 1370 const unsigned char *const *patt = NULL;
62a02d25 1371 int max_single_nop_size;
3ae729d5
L
1372 /* Maximum number of NOPs before switching to jump over NOPs. */
1373 int max_number_of_nops;
62a02d25 1374
3ae729d5 1375 switch (fragP->fr_type)
62a02d25 1376 {
3ae729d5
L
1377 case rs_fill_nop:
1378 case rs_align_code:
1379 break;
1380 default:
62a02d25
L
1381 return;
1382 }
1383
ccc9c027
L
1384 /* We need to decide which NOP sequence to use for 32bit and
1385 64bit. When -mtune= is used:
4eed87de 1386
76bc74dc
L
1387 1. For PROCESSOR_I386, PROCESSOR_I486, PROCESSOR_PENTIUM and
1388 PROCESSOR_GENERIC32, f32_patt will be used.
80b8656c
L
1389 2. For the rest, alt_patt will be used.
1390
1391 When -mtune= isn't used, alt_patt will be used if
22109423 1392 cpu_arch_isa_flags has CpuNop. Otherwise, f32_patt will
76bc74dc 1393 be used.
ccc9c027
L
1394
1395 When -march= or .arch is used, we can't use anything beyond
1396 cpu_arch_isa_flags. */
1397
1398 if (flag_code == CODE_16BIT)
1399 {
3ae729d5
L
1400 patt = f16_patt;
1401 max_single_nop_size = sizeof (f16_patt) / sizeof (f16_patt[0]);
1402 /* Limit number of NOPs to 2 in 16-bit mode. */
1403 max_number_of_nops = 2;
252b5132 1404 }
33fef721 1405 else
ccc9c027 1406 {
fbf3f584 1407 if (fragP->tc_frag_data.isa == PROCESSOR_UNKNOWN)
ccc9c027
L
1408 {
1409 /* PROCESSOR_UNKNOWN means that all ISAs may be used. */
1410 switch (cpu_arch_tune)
1411 {
1412 case PROCESSOR_UNKNOWN:
1413 /* We use cpu_arch_isa_flags to check if we SHOULD
22109423
L
1414 optimize with nops. */
1415 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1416 patt = alt_patt;
ccc9c027
L
1417 else
1418 patt = f32_patt;
1419 break;
ccc9c027
L
1420 case PROCESSOR_PENTIUM4:
1421 case PROCESSOR_NOCONA:
ef05d495 1422 case PROCESSOR_CORE:
76bc74dc 1423 case PROCESSOR_CORE2:
bd5295b2 1424 case PROCESSOR_COREI7:
3632d14b 1425 case PROCESSOR_L1OM:
7a9068fe 1426 case PROCESSOR_K1OM:
76bc74dc 1427 case PROCESSOR_GENERIC64:
ccc9c027
L
1428 case PROCESSOR_K6:
1429 case PROCESSOR_ATHLON:
1430 case PROCESSOR_K8:
4eed87de 1431 case PROCESSOR_AMDFAM10:
8aedb9fe 1432 case PROCESSOR_BD:
029f3522 1433 case PROCESSOR_ZNVER:
7b458c12 1434 case PROCESSOR_BT:
80b8656c 1435 patt = alt_patt;
ccc9c027 1436 break;
76bc74dc 1437 case PROCESSOR_I386:
ccc9c027
L
1438 case PROCESSOR_I486:
1439 case PROCESSOR_PENTIUM:
2dde1948 1440 case PROCESSOR_PENTIUMPRO:
81486035 1441 case PROCESSOR_IAMCU:
ccc9c027
L
1442 case PROCESSOR_GENERIC32:
1443 patt = f32_patt;
1444 break;
4eed87de 1445 }
ccc9c027
L
1446 }
1447 else
1448 {
fbf3f584 1449 switch (fragP->tc_frag_data.tune)
ccc9c027
L
1450 {
1451 case PROCESSOR_UNKNOWN:
e6a14101 1452 /* When cpu_arch_isa is set, cpu_arch_tune shouldn't be
ccc9c027
L
1453 PROCESSOR_UNKNOWN. */
1454 abort ();
1455 break;
1456
76bc74dc 1457 case PROCESSOR_I386:
ccc9c027
L
1458 case PROCESSOR_I486:
1459 case PROCESSOR_PENTIUM:
81486035 1460 case PROCESSOR_IAMCU:
ccc9c027
L
1461 case PROCESSOR_K6:
1462 case PROCESSOR_ATHLON:
1463 case PROCESSOR_K8:
4eed87de 1464 case PROCESSOR_AMDFAM10:
8aedb9fe 1465 case PROCESSOR_BD:
029f3522 1466 case PROCESSOR_ZNVER:
7b458c12 1467 case PROCESSOR_BT:
ccc9c027
L
1468 case PROCESSOR_GENERIC32:
1469 /* We use cpu_arch_isa_flags to check if we CAN optimize
22109423
L
1470 with nops. */
1471 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1472 patt = alt_patt;
ccc9c027
L
1473 else
1474 patt = f32_patt;
1475 break;
76bc74dc
L
1476 case PROCESSOR_PENTIUMPRO:
1477 case PROCESSOR_PENTIUM4:
1478 case PROCESSOR_NOCONA:
1479 case PROCESSOR_CORE:
ef05d495 1480 case PROCESSOR_CORE2:
bd5295b2 1481 case PROCESSOR_COREI7:
3632d14b 1482 case PROCESSOR_L1OM:
7a9068fe 1483 case PROCESSOR_K1OM:
22109423 1484 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1485 patt = alt_patt;
ccc9c027
L
1486 else
1487 patt = f32_patt;
1488 break;
1489 case PROCESSOR_GENERIC64:
80b8656c 1490 patt = alt_patt;
ccc9c027 1491 break;
4eed87de 1492 }
ccc9c027
L
1493 }
1494
76bc74dc
L
1495 if (patt == f32_patt)
1496 {
3ae729d5
L
1497 max_single_nop_size = sizeof (f32_patt) / sizeof (f32_patt[0]);
1498 /* Limit number of NOPs to 2 for older processors. */
1499 max_number_of_nops = 2;
76bc74dc
L
1500 }
1501 else
1502 {
3ae729d5
L
1503 max_single_nop_size = sizeof (alt_patt) / sizeof (alt_patt[0]);
1504 /* Limit number of NOPs to 7 for newer processors. */
1505 max_number_of_nops = 7;
1506 }
1507 }
1508
1509 if (limit == 0)
1510 limit = max_single_nop_size;
1511
1512 if (fragP->fr_type == rs_fill_nop)
1513 {
1514 /* Output NOPs for .nop directive. */
1515 if (limit > max_single_nop_size)
1516 {
1517 as_bad_where (fragP->fr_file, fragP->fr_line,
1518 _("invalid single nop size: %d "
1519 "(expect within [0, %d])"),
1520 limit, max_single_nop_size);
1521 return;
1522 }
1523 }
1524 else
1525 fragP->fr_var = count;
1526
1527 if ((count / max_single_nop_size) > max_number_of_nops)
1528 {
1529 /* Generate jump over NOPs. */
1530 offsetT disp = count - 2;
1531 if (fits_in_imm7 (disp))
1532 {
1533 /* Use "jmp disp8" if possible. */
1534 count = disp;
1535 where[0] = jump_disp8[0];
1536 where[1] = count;
1537 where += 2;
1538 }
1539 else
1540 {
1541 unsigned int size_of_jump;
1542
1543 if (flag_code == CODE_16BIT)
1544 {
1545 where[0] = jump16_disp32[0];
1546 where[1] = jump16_disp32[1];
1547 size_of_jump = 2;
1548 }
1549 else
1550 {
1551 where[0] = jump32_disp32[0];
1552 size_of_jump = 1;
1553 }
1554
1555 count -= size_of_jump + 4;
1556 if (!fits_in_imm31 (count))
1557 {
1558 as_bad_where (fragP->fr_file, fragP->fr_line,
1559 _("jump over nop padding out of range"));
1560 return;
1561 }
1562
1563 md_number_to_chars (where + size_of_jump, count, 4);
1564 where += size_of_jump + 4;
76bc74dc 1565 }
ccc9c027 1566 }
3ae729d5
L
1567
1568 /* Generate multiple NOPs. */
1569 i386_output_nops (where, patt, count, limit);
252b5132
RH
1570}
1571
c6fb90c8 1572static INLINE int
0dfbf9d7 1573operand_type_all_zero (const union i386_operand_type *x)
40fb9820 1574{
0dfbf9d7 1575 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1576 {
1577 case 3:
0dfbf9d7 1578 if (x->array[2])
c6fb90c8 1579 return 0;
1a0670f3 1580 /* Fall through. */
c6fb90c8 1581 case 2:
0dfbf9d7 1582 if (x->array[1])
c6fb90c8 1583 return 0;
1a0670f3 1584 /* Fall through. */
c6fb90c8 1585 case 1:
0dfbf9d7 1586 return !x->array[0];
c6fb90c8
L
1587 default:
1588 abort ();
1589 }
40fb9820
L
1590}
1591
c6fb90c8 1592static INLINE void
0dfbf9d7 1593operand_type_set (union i386_operand_type *x, unsigned int v)
40fb9820 1594{
0dfbf9d7 1595 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1596 {
1597 case 3:
0dfbf9d7 1598 x->array[2] = v;
1a0670f3 1599 /* Fall through. */
c6fb90c8 1600 case 2:
0dfbf9d7 1601 x->array[1] = v;
1a0670f3 1602 /* Fall through. */
c6fb90c8 1603 case 1:
0dfbf9d7 1604 x->array[0] = v;
1a0670f3 1605 /* Fall through. */
c6fb90c8
L
1606 break;
1607 default:
1608 abort ();
1609 }
1610}
40fb9820 1611
c6fb90c8 1612static INLINE int
0dfbf9d7
L
1613operand_type_equal (const union i386_operand_type *x,
1614 const union i386_operand_type *y)
c6fb90c8 1615{
0dfbf9d7 1616 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1617 {
1618 case 3:
0dfbf9d7 1619 if (x->array[2] != y->array[2])
c6fb90c8 1620 return 0;
1a0670f3 1621 /* Fall through. */
c6fb90c8 1622 case 2:
0dfbf9d7 1623 if (x->array[1] != y->array[1])
c6fb90c8 1624 return 0;
1a0670f3 1625 /* Fall through. */
c6fb90c8 1626 case 1:
0dfbf9d7 1627 return x->array[0] == y->array[0];
c6fb90c8
L
1628 break;
1629 default:
1630 abort ();
1631 }
1632}
40fb9820 1633
0dfbf9d7
L
1634static INLINE int
1635cpu_flags_all_zero (const union i386_cpu_flags *x)
1636{
1637 switch (ARRAY_SIZE(x->array))
1638 {
53467f57
IT
1639 case 4:
1640 if (x->array[3])
1641 return 0;
1642 /* Fall through. */
0dfbf9d7
L
1643 case 3:
1644 if (x->array[2])
1645 return 0;
1a0670f3 1646 /* Fall through. */
0dfbf9d7
L
1647 case 2:
1648 if (x->array[1])
1649 return 0;
1a0670f3 1650 /* Fall through. */
0dfbf9d7
L
1651 case 1:
1652 return !x->array[0];
1653 default:
1654 abort ();
1655 }
1656}
1657
0dfbf9d7
L
1658static INLINE int
1659cpu_flags_equal (const union i386_cpu_flags *x,
1660 const union i386_cpu_flags *y)
1661{
1662 switch (ARRAY_SIZE(x->array))
1663 {
53467f57
IT
1664 case 4:
1665 if (x->array[3] != y->array[3])
1666 return 0;
1667 /* Fall through. */
0dfbf9d7
L
1668 case 3:
1669 if (x->array[2] != y->array[2])
1670 return 0;
1a0670f3 1671 /* Fall through. */
0dfbf9d7
L
1672 case 2:
1673 if (x->array[1] != y->array[1])
1674 return 0;
1a0670f3 1675 /* Fall through. */
0dfbf9d7
L
1676 case 1:
1677 return x->array[0] == y->array[0];
1678 break;
1679 default:
1680 abort ();
1681 }
1682}
c6fb90c8
L
1683
1684static INLINE int
1685cpu_flags_check_cpu64 (i386_cpu_flags f)
1686{
1687 return !((flag_code == CODE_64BIT && f.bitfield.cpuno64)
1688 || (flag_code != CODE_64BIT && f.bitfield.cpu64));
40fb9820
L
1689}
1690
c6fb90c8
L
1691static INLINE i386_cpu_flags
1692cpu_flags_and (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1693{
c6fb90c8
L
1694 switch (ARRAY_SIZE (x.array))
1695 {
53467f57
IT
1696 case 4:
1697 x.array [3] &= y.array [3];
1698 /* Fall through. */
c6fb90c8
L
1699 case 3:
1700 x.array [2] &= y.array [2];
1a0670f3 1701 /* Fall through. */
c6fb90c8
L
1702 case 2:
1703 x.array [1] &= y.array [1];
1a0670f3 1704 /* Fall through. */
c6fb90c8
L
1705 case 1:
1706 x.array [0] &= y.array [0];
1707 break;
1708 default:
1709 abort ();
1710 }
1711 return x;
1712}
40fb9820 1713
c6fb90c8
L
1714static INLINE i386_cpu_flags
1715cpu_flags_or (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1716{
c6fb90c8 1717 switch (ARRAY_SIZE (x.array))
40fb9820 1718 {
53467f57
IT
1719 case 4:
1720 x.array [3] |= y.array [3];
1721 /* Fall through. */
c6fb90c8
L
1722 case 3:
1723 x.array [2] |= y.array [2];
1a0670f3 1724 /* Fall through. */
c6fb90c8
L
1725 case 2:
1726 x.array [1] |= y.array [1];
1a0670f3 1727 /* Fall through. */
c6fb90c8
L
1728 case 1:
1729 x.array [0] |= y.array [0];
40fb9820
L
1730 break;
1731 default:
1732 abort ();
1733 }
40fb9820
L
1734 return x;
1735}
1736
309d3373
JB
1737static INLINE i386_cpu_flags
1738cpu_flags_and_not (i386_cpu_flags x, i386_cpu_flags y)
1739{
1740 switch (ARRAY_SIZE (x.array))
1741 {
53467f57
IT
1742 case 4:
1743 x.array [3] &= ~y.array [3];
1744 /* Fall through. */
309d3373
JB
1745 case 3:
1746 x.array [2] &= ~y.array [2];
1a0670f3 1747 /* Fall through. */
309d3373
JB
1748 case 2:
1749 x.array [1] &= ~y.array [1];
1a0670f3 1750 /* Fall through. */
309d3373
JB
1751 case 1:
1752 x.array [0] &= ~y.array [0];
1753 break;
1754 default:
1755 abort ();
1756 }
1757 return x;
1758}
1759
c0f3af97
L
1760#define CPU_FLAGS_ARCH_MATCH 0x1
1761#define CPU_FLAGS_64BIT_MATCH 0x2
1762
c0f3af97 1763#define CPU_FLAGS_PERFECT_MATCH \
db12e14e 1764 (CPU_FLAGS_ARCH_MATCH | CPU_FLAGS_64BIT_MATCH)
c0f3af97
L
1765
1766/* Return CPU flags match bits. */
3629bb00 1767
40fb9820 1768static int
d3ce72d0 1769cpu_flags_match (const insn_template *t)
40fb9820 1770{
c0f3af97
L
1771 i386_cpu_flags x = t->cpu_flags;
1772 int match = cpu_flags_check_cpu64 (x) ? CPU_FLAGS_64BIT_MATCH : 0;
40fb9820
L
1773
1774 x.bitfield.cpu64 = 0;
1775 x.bitfield.cpuno64 = 0;
1776
0dfbf9d7 1777 if (cpu_flags_all_zero (&x))
c0f3af97
L
1778 {
1779 /* This instruction is available on all archs. */
db12e14e 1780 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1781 }
3629bb00
L
1782 else
1783 {
c0f3af97 1784 /* This instruction is available only on some archs. */
3629bb00
L
1785 i386_cpu_flags cpu = cpu_arch_flags;
1786
ab592e75
JB
1787 /* AVX512VL is no standalone feature - match it and then strip it. */
1788 if (x.bitfield.cpuavx512vl && !cpu.bitfield.cpuavx512vl)
1789 return match;
1790 x.bitfield.cpuavx512vl = 0;
1791
3629bb00 1792 cpu = cpu_flags_and (x, cpu);
c0f3af97
L
1793 if (!cpu_flags_all_zero (&cpu))
1794 {
a5ff0eb2
L
1795 if (x.bitfield.cpuavx)
1796 {
929f69fa 1797 /* We need to check a few extra flags with AVX. */
b9d49817
JB
1798 if (cpu.bitfield.cpuavx
1799 && (!t->opcode_modifier.sse2avx || sse2avx)
1800 && (!x.bitfield.cpuaes || cpu.bitfield.cpuaes)
929f69fa 1801 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
b9d49817
JB
1802 && (!x.bitfield.cpupclmul || cpu.bitfield.cpupclmul))
1803 match |= CPU_FLAGS_ARCH_MATCH;
a5ff0eb2 1804 }
929f69fa
JB
1805 else if (x.bitfield.cpuavx512f)
1806 {
1807 /* We need to check a few extra flags with AVX512F. */
1808 if (cpu.bitfield.cpuavx512f
1809 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
1810 && (!x.bitfield.cpuvaes || cpu.bitfield.cpuvaes)
1811 && (!x.bitfield.cpuvpclmulqdq || cpu.bitfield.cpuvpclmulqdq))
1812 match |= CPU_FLAGS_ARCH_MATCH;
1813 }
a5ff0eb2 1814 else
db12e14e 1815 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1816 }
3629bb00 1817 }
c0f3af97 1818 return match;
40fb9820
L
1819}
1820
c6fb90c8
L
1821static INLINE i386_operand_type
1822operand_type_and (i386_operand_type x, i386_operand_type y)
40fb9820 1823{
c6fb90c8
L
1824 switch (ARRAY_SIZE (x.array))
1825 {
1826 case 3:
1827 x.array [2] &= y.array [2];
1a0670f3 1828 /* Fall through. */
c6fb90c8
L
1829 case 2:
1830 x.array [1] &= y.array [1];
1a0670f3 1831 /* Fall through. */
c6fb90c8
L
1832 case 1:
1833 x.array [0] &= y.array [0];
1834 break;
1835 default:
1836 abort ();
1837 }
1838 return x;
40fb9820
L
1839}
1840
73053c1f
JB
1841static INLINE i386_operand_type
1842operand_type_and_not (i386_operand_type x, i386_operand_type y)
1843{
1844 switch (ARRAY_SIZE (x.array))
1845 {
1846 case 3:
1847 x.array [2] &= ~y.array [2];
1848 /* Fall through. */
1849 case 2:
1850 x.array [1] &= ~y.array [1];
1851 /* Fall through. */
1852 case 1:
1853 x.array [0] &= ~y.array [0];
1854 break;
1855 default:
1856 abort ();
1857 }
1858 return x;
1859}
1860
c6fb90c8
L
1861static INLINE i386_operand_type
1862operand_type_or (i386_operand_type x, i386_operand_type y)
40fb9820 1863{
c6fb90c8 1864 switch (ARRAY_SIZE (x.array))
40fb9820 1865 {
c6fb90c8
L
1866 case 3:
1867 x.array [2] |= y.array [2];
1a0670f3 1868 /* Fall through. */
c6fb90c8
L
1869 case 2:
1870 x.array [1] |= y.array [1];
1a0670f3 1871 /* Fall through. */
c6fb90c8
L
1872 case 1:
1873 x.array [0] |= y.array [0];
40fb9820
L
1874 break;
1875 default:
1876 abort ();
1877 }
c6fb90c8
L
1878 return x;
1879}
40fb9820 1880
c6fb90c8
L
1881static INLINE i386_operand_type
1882operand_type_xor (i386_operand_type x, i386_operand_type y)
1883{
1884 switch (ARRAY_SIZE (x.array))
1885 {
1886 case 3:
1887 x.array [2] ^= y.array [2];
1a0670f3 1888 /* Fall through. */
c6fb90c8
L
1889 case 2:
1890 x.array [1] ^= y.array [1];
1a0670f3 1891 /* Fall through. */
c6fb90c8
L
1892 case 1:
1893 x.array [0] ^= y.array [0];
1894 break;
1895 default:
1896 abort ();
1897 }
40fb9820
L
1898 return x;
1899}
1900
40fb9820
L
1901static const i386_operand_type disp16 = OPERAND_TYPE_DISP16;
1902static const i386_operand_type disp32 = OPERAND_TYPE_DISP32;
1903static const i386_operand_type disp32s = OPERAND_TYPE_DISP32S;
1904static const i386_operand_type disp16_32 = OPERAND_TYPE_DISP16_32;
1905static const i386_operand_type anydisp
1906 = OPERAND_TYPE_ANYDISP;
40fb9820 1907static const i386_operand_type regxmm = OPERAND_TYPE_REGXMM;
43234a1e 1908static const i386_operand_type regmask = OPERAND_TYPE_REGMASK;
40fb9820
L
1909static const i386_operand_type imm8 = OPERAND_TYPE_IMM8;
1910static const i386_operand_type imm8s = OPERAND_TYPE_IMM8S;
1911static const i386_operand_type imm16 = OPERAND_TYPE_IMM16;
1912static const i386_operand_type imm32 = OPERAND_TYPE_IMM32;
1913static const i386_operand_type imm32s = OPERAND_TYPE_IMM32S;
1914static const i386_operand_type imm64 = OPERAND_TYPE_IMM64;
1915static const i386_operand_type imm16_32 = OPERAND_TYPE_IMM16_32;
1916static const i386_operand_type imm16_32s = OPERAND_TYPE_IMM16_32S;
1917static const i386_operand_type imm16_32_32s = OPERAND_TYPE_IMM16_32_32S;
a683cc34 1918static const i386_operand_type vec_imm4 = OPERAND_TYPE_VEC_IMM4;
40fb9820
L
1919
1920enum operand_type
1921{
1922 reg,
40fb9820
L
1923 imm,
1924 disp,
1925 anymem
1926};
1927
c6fb90c8 1928static INLINE int
40fb9820
L
1929operand_type_check (i386_operand_type t, enum operand_type c)
1930{
1931 switch (c)
1932 {
1933 case reg:
dc821c5f 1934 return t.bitfield.reg;
40fb9820 1935
40fb9820
L
1936 case imm:
1937 return (t.bitfield.imm8
1938 || t.bitfield.imm8s
1939 || t.bitfield.imm16
1940 || t.bitfield.imm32
1941 || t.bitfield.imm32s
1942 || t.bitfield.imm64);
1943
1944 case disp:
1945 return (t.bitfield.disp8
1946 || t.bitfield.disp16
1947 || t.bitfield.disp32
1948 || t.bitfield.disp32s
1949 || t.bitfield.disp64);
1950
1951 case anymem:
1952 return (t.bitfield.disp8
1953 || t.bitfield.disp16
1954 || t.bitfield.disp32
1955 || t.bitfield.disp32s
1956 || t.bitfield.disp64
1957 || t.bitfield.baseindex);
1958
1959 default:
1960 abort ();
1961 }
2cfe26b6
AM
1962
1963 return 0;
40fb9820
L
1964}
1965
7a54636a
L
1966/* Return 1 if there is no conflict in 8bit/16bit/32bit/64bit/80bit size
1967 between operand GIVEN and opeand WANTED for instruction template T. */
5c07affc
L
1968
1969static INLINE int
7a54636a
L
1970match_operand_size (const insn_template *t, unsigned int wanted,
1971 unsigned int given)
5c07affc 1972{
3ac21baa
JB
1973 return !((i.types[given].bitfield.byte
1974 && !t->operand_types[wanted].bitfield.byte)
1975 || (i.types[given].bitfield.word
1976 && !t->operand_types[wanted].bitfield.word)
1977 || (i.types[given].bitfield.dword
1978 && !t->operand_types[wanted].bitfield.dword)
1979 || (i.types[given].bitfield.qword
1980 && !t->operand_types[wanted].bitfield.qword)
1981 || (i.types[given].bitfield.tbyte
1982 && !t->operand_types[wanted].bitfield.tbyte));
5c07affc
L
1983}
1984
dd40ce22
L
1985/* Return 1 if there is no conflict in SIMD register between operand
1986 GIVEN and opeand WANTED for instruction template T. */
1b54b8d7
JB
1987
1988static INLINE int
dd40ce22
L
1989match_simd_size (const insn_template *t, unsigned int wanted,
1990 unsigned int given)
1b54b8d7 1991{
3ac21baa
JB
1992 return !((i.types[given].bitfield.xmmword
1993 && !t->operand_types[wanted].bitfield.xmmword)
1994 || (i.types[given].bitfield.ymmword
1995 && !t->operand_types[wanted].bitfield.ymmword)
1996 || (i.types[given].bitfield.zmmword
1997 && !t->operand_types[wanted].bitfield.zmmword));
1b54b8d7
JB
1998}
1999
7a54636a
L
2000/* Return 1 if there is no conflict in any size between operand GIVEN
2001 and opeand WANTED for instruction template T. */
5c07affc
L
2002
2003static INLINE int
dd40ce22
L
2004match_mem_size (const insn_template *t, unsigned int wanted,
2005 unsigned int given)
5c07affc 2006{
7a54636a 2007 return (match_operand_size (t, wanted, given)
3ac21baa 2008 && !((i.types[given].bitfield.unspecified
af508cb9 2009 && !i.broadcast
3ac21baa
JB
2010 && !t->operand_types[wanted].bitfield.unspecified)
2011 || (i.types[given].bitfield.fword
2012 && !t->operand_types[wanted].bitfield.fword)
1b54b8d7
JB
2013 /* For scalar opcode templates to allow register and memory
2014 operands at the same time, some special casing is needed
d6793fa1
JB
2015 here. Also for v{,p}broadcast*, {,v}pmov{s,z}*, and
2016 down-conversion vpmov*. */
3ac21baa 2017 || ((t->operand_types[wanted].bitfield.regsimd
1b54b8d7 2018 && !t->opcode_modifier.broadcast
3ac21baa
JB
2019 && (t->operand_types[wanted].bitfield.byte
2020 || t->operand_types[wanted].bitfield.word
2021 || t->operand_types[wanted].bitfield.dword
2022 || t->operand_types[wanted].bitfield.qword))
2023 ? (i.types[given].bitfield.xmmword
2024 || i.types[given].bitfield.ymmword
2025 || i.types[given].bitfield.zmmword)
2026 : !match_simd_size(t, wanted, given))));
5c07affc
L
2027}
2028
3ac21baa
JB
2029/* Return value has MATCH_STRAIGHT set if there is no size conflict on any
2030 operands for instruction template T, and it has MATCH_REVERSE set if there
2031 is no size conflict on any operands for the template with operands reversed
2032 (and the template allows for reversing in the first place). */
5c07affc 2033
3ac21baa
JB
2034#define MATCH_STRAIGHT 1
2035#define MATCH_REVERSE 2
2036
2037static INLINE unsigned int
d3ce72d0 2038operand_size_match (const insn_template *t)
5c07affc 2039{
3ac21baa 2040 unsigned int j, match = MATCH_STRAIGHT;
5c07affc
L
2041
2042 /* Don't check jump instructions. */
2043 if (t->opcode_modifier.jump
2044 || t->opcode_modifier.jumpbyte
2045 || t->opcode_modifier.jumpdword
2046 || t->opcode_modifier.jumpintersegment)
2047 return match;
2048
2049 /* Check memory and accumulator operand size. */
2050 for (j = 0; j < i.operands; j++)
2051 {
1b54b8d7
JB
2052 if (!i.types[j].bitfield.reg && !i.types[j].bitfield.regsimd
2053 && t->operand_types[j].bitfield.anysize)
5c07affc
L
2054 continue;
2055
1b54b8d7 2056 if (t->operand_types[j].bitfield.reg
7a54636a 2057 && !match_operand_size (t, j, j))
5c07affc
L
2058 {
2059 match = 0;
2060 break;
2061 }
2062
1b54b8d7 2063 if (t->operand_types[j].bitfield.regsimd
3ac21baa 2064 && !match_simd_size (t, j, j))
1b54b8d7
JB
2065 {
2066 match = 0;
2067 break;
2068 }
2069
2070 if (t->operand_types[j].bitfield.acc
7a54636a 2071 && (!match_operand_size (t, j, j) || !match_simd_size (t, j, j)))
1b54b8d7
JB
2072 {
2073 match = 0;
2074 break;
2075 }
2076
c48dadc9 2077 if ((i.flags[j] & Operand_Mem) && !match_mem_size (t, j, j))
5c07affc
L
2078 {
2079 match = 0;
2080 break;
2081 }
2082 }
2083
3ac21baa 2084 if (!t->opcode_modifier.d)
891edac4
L
2085 {
2086mismatch:
3ac21baa
JB
2087 if (!match)
2088 i.error = operand_size_mismatch;
2089 return match;
891edac4 2090 }
5c07affc
L
2091
2092 /* Check reverse. */
f5eb1d70 2093 gas_assert (i.operands >= 2 && i.operands <= 3);
5c07affc 2094
f5eb1d70 2095 for (j = 0; j < i.operands; j++)
5c07affc 2096 {
f5eb1d70
JB
2097 unsigned int given = i.operands - j - 1;
2098
dbbc8b7e 2099 if (t->operand_types[j].bitfield.reg
f5eb1d70 2100 && !match_operand_size (t, j, given))
891edac4 2101 goto mismatch;
5c07affc 2102
dbbc8b7e 2103 if (t->operand_types[j].bitfield.regsimd
f5eb1d70 2104 && !match_simd_size (t, j, given))
dbbc8b7e
JB
2105 goto mismatch;
2106
2107 if (t->operand_types[j].bitfield.acc
f5eb1d70
JB
2108 && (!match_operand_size (t, j, given)
2109 || !match_simd_size (t, j, given)))
dbbc8b7e
JB
2110 goto mismatch;
2111
f5eb1d70 2112 if ((i.flags[given] & Operand_Mem) && !match_mem_size (t, j, given))
891edac4 2113 goto mismatch;
5c07affc
L
2114 }
2115
3ac21baa 2116 return match | MATCH_REVERSE;
5c07affc
L
2117}
2118
c6fb90c8 2119static INLINE int
40fb9820
L
2120operand_type_match (i386_operand_type overlap,
2121 i386_operand_type given)
2122{
2123 i386_operand_type temp = overlap;
2124
2125 temp.bitfield.jumpabsolute = 0;
7d5e4556 2126 temp.bitfield.unspecified = 0;
5c07affc
L
2127 temp.bitfield.byte = 0;
2128 temp.bitfield.word = 0;
2129 temp.bitfield.dword = 0;
2130 temp.bitfield.fword = 0;
2131 temp.bitfield.qword = 0;
2132 temp.bitfield.tbyte = 0;
2133 temp.bitfield.xmmword = 0;
c0f3af97 2134 temp.bitfield.ymmword = 0;
43234a1e 2135 temp.bitfield.zmmword = 0;
0dfbf9d7 2136 if (operand_type_all_zero (&temp))
891edac4 2137 goto mismatch;
40fb9820 2138
891edac4
L
2139 if (given.bitfield.baseindex == overlap.bitfield.baseindex
2140 && given.bitfield.jumpabsolute == overlap.bitfield.jumpabsolute)
2141 return 1;
2142
2143mismatch:
a65babc9 2144 i.error = operand_type_mismatch;
891edac4 2145 return 0;
40fb9820
L
2146}
2147
7d5e4556 2148/* If given types g0 and g1 are registers they must be of the same type
10c17abd
JB
2149 unless the expected operand type register overlap is null.
2150 Memory operand size of certain SIMD instructions is also being checked
2151 here. */
40fb9820 2152
c6fb90c8 2153static INLINE int
dc821c5f 2154operand_type_register_match (i386_operand_type g0,
40fb9820 2155 i386_operand_type t0,
40fb9820
L
2156 i386_operand_type g1,
2157 i386_operand_type t1)
2158{
10c17abd
JB
2159 if (!g0.bitfield.reg
2160 && !g0.bitfield.regsimd
2161 && (!operand_type_check (g0, anymem)
2162 || g0.bitfield.unspecified
2163 || !t0.bitfield.regsimd))
40fb9820
L
2164 return 1;
2165
10c17abd
JB
2166 if (!g1.bitfield.reg
2167 && !g1.bitfield.regsimd
2168 && (!operand_type_check (g1, anymem)
2169 || g1.bitfield.unspecified
2170 || !t1.bitfield.regsimd))
40fb9820
L
2171 return 1;
2172
dc821c5f
JB
2173 if (g0.bitfield.byte == g1.bitfield.byte
2174 && g0.bitfield.word == g1.bitfield.word
2175 && g0.bitfield.dword == g1.bitfield.dword
10c17abd
JB
2176 && g0.bitfield.qword == g1.bitfield.qword
2177 && g0.bitfield.xmmword == g1.bitfield.xmmword
2178 && g0.bitfield.ymmword == g1.bitfield.ymmword
2179 && g0.bitfield.zmmword == g1.bitfield.zmmword)
40fb9820
L
2180 return 1;
2181
dc821c5f
JB
2182 if (!(t0.bitfield.byte & t1.bitfield.byte)
2183 && !(t0.bitfield.word & t1.bitfield.word)
2184 && !(t0.bitfield.dword & t1.bitfield.dword)
10c17abd
JB
2185 && !(t0.bitfield.qword & t1.bitfield.qword)
2186 && !(t0.bitfield.xmmword & t1.bitfield.xmmword)
2187 && !(t0.bitfield.ymmword & t1.bitfield.ymmword)
2188 && !(t0.bitfield.zmmword & t1.bitfield.zmmword))
891edac4
L
2189 return 1;
2190
a65babc9 2191 i.error = register_type_mismatch;
891edac4
L
2192
2193 return 0;
40fb9820
L
2194}
2195
4c692bc7
JB
2196static INLINE unsigned int
2197register_number (const reg_entry *r)
2198{
2199 unsigned int nr = r->reg_num;
2200
2201 if (r->reg_flags & RegRex)
2202 nr += 8;
2203
200cbe0f
L
2204 if (r->reg_flags & RegVRex)
2205 nr += 16;
2206
4c692bc7
JB
2207 return nr;
2208}
2209
252b5132 2210static INLINE unsigned int
40fb9820 2211mode_from_disp_size (i386_operand_type t)
252b5132 2212{
b5014f7a 2213 if (t.bitfield.disp8)
40fb9820
L
2214 return 1;
2215 else if (t.bitfield.disp16
2216 || t.bitfield.disp32
2217 || t.bitfield.disp32s)
2218 return 2;
2219 else
2220 return 0;
252b5132
RH
2221}
2222
2223static INLINE int
65879393 2224fits_in_signed_byte (addressT num)
252b5132 2225{
65879393 2226 return num + 0x80 <= 0xff;
47926f60 2227}
252b5132
RH
2228
2229static INLINE int
65879393 2230fits_in_unsigned_byte (addressT num)
252b5132 2231{
65879393 2232 return num <= 0xff;
47926f60 2233}
252b5132
RH
2234
2235static INLINE int
65879393 2236fits_in_unsigned_word (addressT num)
252b5132 2237{
65879393 2238 return num <= 0xffff;
47926f60 2239}
252b5132
RH
2240
2241static INLINE int
65879393 2242fits_in_signed_word (addressT num)
252b5132 2243{
65879393 2244 return num + 0x8000 <= 0xffff;
47926f60 2245}
2a962e6d 2246
3e73aa7c 2247static INLINE int
65879393 2248fits_in_signed_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2249{
2250#ifndef BFD64
2251 return 1;
2252#else
65879393 2253 return num + 0x80000000 <= 0xffffffff;
3e73aa7c
JH
2254#endif
2255} /* fits_in_signed_long() */
2a962e6d 2256
3e73aa7c 2257static INLINE int
65879393 2258fits_in_unsigned_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2259{
2260#ifndef BFD64
2261 return 1;
2262#else
65879393 2263 return num <= 0xffffffff;
3e73aa7c
JH
2264#endif
2265} /* fits_in_unsigned_long() */
252b5132 2266
43234a1e 2267static INLINE int
b5014f7a 2268fits_in_disp8 (offsetT num)
43234a1e
L
2269{
2270 int shift = i.memshift;
2271 unsigned int mask;
2272
2273 if (shift == -1)
2274 abort ();
2275
2276 mask = (1 << shift) - 1;
2277
2278 /* Return 0 if NUM isn't properly aligned. */
2279 if ((num & mask))
2280 return 0;
2281
2282 /* Check if NUM will fit in 8bit after shift. */
2283 return fits_in_signed_byte (num >> shift);
2284}
2285
a683cc34
SP
2286static INLINE int
2287fits_in_imm4 (offsetT num)
2288{
2289 return (num & 0xf) == num;
2290}
2291
40fb9820 2292static i386_operand_type
e3bb37b5 2293smallest_imm_type (offsetT num)
252b5132 2294{
40fb9820 2295 i386_operand_type t;
7ab9ffdd 2296
0dfbf9d7 2297 operand_type_set (&t, 0);
40fb9820
L
2298 t.bitfield.imm64 = 1;
2299
2300 if (cpu_arch_tune != PROCESSOR_I486 && num == 1)
e413e4e9
AM
2301 {
2302 /* This code is disabled on the 486 because all the Imm1 forms
2303 in the opcode table are slower on the i486. They're the
2304 versions with the implicitly specified single-position
2305 displacement, which has another syntax if you really want to
2306 use that form. */
40fb9820
L
2307 t.bitfield.imm1 = 1;
2308 t.bitfield.imm8 = 1;
2309 t.bitfield.imm8s = 1;
2310 t.bitfield.imm16 = 1;
2311 t.bitfield.imm32 = 1;
2312 t.bitfield.imm32s = 1;
2313 }
2314 else if (fits_in_signed_byte (num))
2315 {
2316 t.bitfield.imm8 = 1;
2317 t.bitfield.imm8s = 1;
2318 t.bitfield.imm16 = 1;
2319 t.bitfield.imm32 = 1;
2320 t.bitfield.imm32s = 1;
2321 }
2322 else if (fits_in_unsigned_byte (num))
2323 {
2324 t.bitfield.imm8 = 1;
2325 t.bitfield.imm16 = 1;
2326 t.bitfield.imm32 = 1;
2327 t.bitfield.imm32s = 1;
2328 }
2329 else if (fits_in_signed_word (num) || fits_in_unsigned_word (num))
2330 {
2331 t.bitfield.imm16 = 1;
2332 t.bitfield.imm32 = 1;
2333 t.bitfield.imm32s = 1;
2334 }
2335 else if (fits_in_signed_long (num))
2336 {
2337 t.bitfield.imm32 = 1;
2338 t.bitfield.imm32s = 1;
2339 }
2340 else if (fits_in_unsigned_long (num))
2341 t.bitfield.imm32 = 1;
2342
2343 return t;
47926f60 2344}
252b5132 2345
847f7ad4 2346static offsetT
e3bb37b5 2347offset_in_range (offsetT val, int size)
847f7ad4 2348{
508866be 2349 addressT mask;
ba2adb93 2350
847f7ad4
AM
2351 switch (size)
2352 {
508866be
L
2353 case 1: mask = ((addressT) 1 << 8) - 1; break;
2354 case 2: mask = ((addressT) 1 << 16) - 1; break;
3b0ec529 2355 case 4: mask = ((addressT) 2 << 31) - 1; break;
3e73aa7c
JH
2356#ifdef BFD64
2357 case 8: mask = ((addressT) 2 << 63) - 1; break;
2358#endif
47926f60 2359 default: abort ();
847f7ad4
AM
2360 }
2361
9de868bf
L
2362#ifdef BFD64
2363 /* If BFD64, sign extend val for 32bit address mode. */
2364 if (flag_code != CODE_64BIT
2365 || i.prefix[ADDR_PREFIX])
3e73aa7c
JH
2366 if ((val & ~(((addressT) 2 << 31) - 1)) == 0)
2367 val = (val ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
fa289fb8 2368#endif
ba2adb93 2369
47926f60 2370 if ((val & ~mask) != 0 && (val & ~mask) != ~mask)
847f7ad4
AM
2371 {
2372 char buf1[40], buf2[40];
2373
2374 sprint_value (buf1, val);
2375 sprint_value (buf2, val & mask);
2376 as_warn (_("%s shortened to %s"), buf1, buf2);
2377 }
2378 return val & mask;
2379}
2380
c32fa91d
L
2381enum PREFIX_GROUP
2382{
2383 PREFIX_EXIST = 0,
2384 PREFIX_LOCK,
2385 PREFIX_REP,
04ef582a 2386 PREFIX_DS,
c32fa91d
L
2387 PREFIX_OTHER
2388};
2389
2390/* Returns
2391 a. PREFIX_EXIST if attempting to add a prefix where one from the
2392 same class already exists.
2393 b. PREFIX_LOCK if lock prefix is added.
2394 c. PREFIX_REP if rep/repne prefix is added.
04ef582a
L
2395 d. PREFIX_DS if ds prefix is added.
2396 e. PREFIX_OTHER if other prefix is added.
c32fa91d
L
2397 */
2398
2399static enum PREFIX_GROUP
e3bb37b5 2400add_prefix (unsigned int prefix)
252b5132 2401{
c32fa91d 2402 enum PREFIX_GROUP ret = PREFIX_OTHER;
b1905489 2403 unsigned int q;
252b5132 2404
29b0f896
AM
2405 if (prefix >= REX_OPCODE && prefix < REX_OPCODE + 16
2406 && flag_code == CODE_64BIT)
b1905489 2407 {
161a04f6 2408 if ((i.prefix[REX_PREFIX] & prefix & REX_W)
44846f29
JB
2409 || (i.prefix[REX_PREFIX] & prefix & REX_R)
2410 || (i.prefix[REX_PREFIX] & prefix & REX_X)
2411 || (i.prefix[REX_PREFIX] & prefix & REX_B))
c32fa91d 2412 ret = PREFIX_EXIST;
b1905489
JB
2413 q = REX_PREFIX;
2414 }
3e73aa7c 2415 else
b1905489
JB
2416 {
2417 switch (prefix)
2418 {
2419 default:
2420 abort ();
2421
b1905489 2422 case DS_PREFIX_OPCODE:
04ef582a
L
2423 ret = PREFIX_DS;
2424 /* Fall through. */
2425 case CS_PREFIX_OPCODE:
b1905489
JB
2426 case ES_PREFIX_OPCODE:
2427 case FS_PREFIX_OPCODE:
2428 case GS_PREFIX_OPCODE:
2429 case SS_PREFIX_OPCODE:
2430 q = SEG_PREFIX;
2431 break;
2432
2433 case REPNE_PREFIX_OPCODE:
2434 case REPE_PREFIX_OPCODE:
c32fa91d
L
2435 q = REP_PREFIX;
2436 ret = PREFIX_REP;
2437 break;
2438
b1905489 2439 case LOCK_PREFIX_OPCODE:
c32fa91d
L
2440 q = LOCK_PREFIX;
2441 ret = PREFIX_LOCK;
b1905489
JB
2442 break;
2443
2444 case FWAIT_OPCODE:
2445 q = WAIT_PREFIX;
2446 break;
2447
2448 case ADDR_PREFIX_OPCODE:
2449 q = ADDR_PREFIX;
2450 break;
2451
2452 case DATA_PREFIX_OPCODE:
2453 q = DATA_PREFIX;
2454 break;
2455 }
2456 if (i.prefix[q] != 0)
c32fa91d 2457 ret = PREFIX_EXIST;
b1905489 2458 }
252b5132 2459
b1905489 2460 if (ret)
252b5132 2461 {
b1905489
JB
2462 if (!i.prefix[q])
2463 ++i.prefixes;
2464 i.prefix[q] |= prefix;
252b5132 2465 }
b1905489
JB
2466 else
2467 as_bad (_("same type of prefix used twice"));
252b5132 2468
252b5132
RH
2469 return ret;
2470}
2471
2472static void
78f12dd3 2473update_code_flag (int value, int check)
eecb386c 2474{
78f12dd3
L
2475 PRINTF_LIKE ((*as_error));
2476
1e9cc1c2 2477 flag_code = (enum flag_code) value;
40fb9820
L
2478 if (flag_code == CODE_64BIT)
2479 {
2480 cpu_arch_flags.bitfield.cpu64 = 1;
2481 cpu_arch_flags.bitfield.cpuno64 = 0;
40fb9820
L
2482 }
2483 else
2484 {
2485 cpu_arch_flags.bitfield.cpu64 = 0;
2486 cpu_arch_flags.bitfield.cpuno64 = 1;
40fb9820
L
2487 }
2488 if (value == CODE_64BIT && !cpu_arch_flags.bitfield.cpulm )
3e73aa7c 2489 {
78f12dd3
L
2490 if (check)
2491 as_error = as_fatal;
2492 else
2493 as_error = as_bad;
2494 (*as_error) (_("64bit mode not supported on `%s'."),
2495 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2496 }
40fb9820 2497 if (value == CODE_32BIT && !cpu_arch_flags.bitfield.cpui386)
3e73aa7c 2498 {
78f12dd3
L
2499 if (check)
2500 as_error = as_fatal;
2501 else
2502 as_error = as_bad;
2503 (*as_error) (_("32bit mode not supported on `%s'."),
2504 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2505 }
eecb386c
AM
2506 stackop_size = '\0';
2507}
2508
78f12dd3
L
2509static void
2510set_code_flag (int value)
2511{
2512 update_code_flag (value, 0);
2513}
2514
eecb386c 2515static void
e3bb37b5 2516set_16bit_gcc_code_flag (int new_code_flag)
252b5132 2517{
1e9cc1c2 2518 flag_code = (enum flag_code) new_code_flag;
40fb9820
L
2519 if (flag_code != CODE_16BIT)
2520 abort ();
2521 cpu_arch_flags.bitfield.cpu64 = 0;
2522 cpu_arch_flags.bitfield.cpuno64 = 1;
9306ca4a 2523 stackop_size = LONG_MNEM_SUFFIX;
252b5132
RH
2524}
2525
2526static void
e3bb37b5 2527set_intel_syntax (int syntax_flag)
252b5132
RH
2528{
2529 /* Find out if register prefixing is specified. */
2530 int ask_naked_reg = 0;
2531
2532 SKIP_WHITESPACE ();
29b0f896 2533 if (!is_end_of_line[(unsigned char) *input_line_pointer])
252b5132 2534 {
d02603dc
NC
2535 char *string;
2536 int e = get_symbol_name (&string);
252b5132 2537
47926f60 2538 if (strcmp (string, "prefix") == 0)
252b5132 2539 ask_naked_reg = 1;
47926f60 2540 else if (strcmp (string, "noprefix") == 0)
252b5132
RH
2541 ask_naked_reg = -1;
2542 else
d0b47220 2543 as_bad (_("bad argument to syntax directive."));
d02603dc 2544 (void) restore_line_pointer (e);
252b5132
RH
2545 }
2546 demand_empty_rest_of_line ();
c3332e24 2547
252b5132
RH
2548 intel_syntax = syntax_flag;
2549
2550 if (ask_naked_reg == 0)
f86103b7
AM
2551 allow_naked_reg = (intel_syntax
2552 && (bfd_get_symbol_leading_char (stdoutput) != '\0'));
252b5132
RH
2553 else
2554 allow_naked_reg = (ask_naked_reg < 0);
9306ca4a 2555
ee86248c 2556 expr_set_rank (O_full_ptr, syntax_flag ? 10 : 0);
7ab9ffdd 2557
e4a3b5a4 2558 identifier_chars['%'] = intel_syntax && allow_naked_reg ? '%' : 0;
9306ca4a 2559 identifier_chars['$'] = intel_syntax ? '$' : 0;
e4a3b5a4 2560 register_prefix = allow_naked_reg ? "" : "%";
252b5132
RH
2561}
2562
1efbbeb4
L
2563static void
2564set_intel_mnemonic (int mnemonic_flag)
2565{
e1d4d893 2566 intel_mnemonic = mnemonic_flag;
1efbbeb4
L
2567}
2568
db51cc60
L
2569static void
2570set_allow_index_reg (int flag)
2571{
2572 allow_index_reg = flag;
2573}
2574
cb19c032 2575static void
7bab8ab5 2576set_check (int what)
cb19c032 2577{
7bab8ab5
JB
2578 enum check_kind *kind;
2579 const char *str;
2580
2581 if (what)
2582 {
2583 kind = &operand_check;
2584 str = "operand";
2585 }
2586 else
2587 {
2588 kind = &sse_check;
2589 str = "sse";
2590 }
2591
cb19c032
L
2592 SKIP_WHITESPACE ();
2593
2594 if (!is_end_of_line[(unsigned char) *input_line_pointer])
2595 {
d02603dc
NC
2596 char *string;
2597 int e = get_symbol_name (&string);
cb19c032
L
2598
2599 if (strcmp (string, "none") == 0)
7bab8ab5 2600 *kind = check_none;
cb19c032 2601 else if (strcmp (string, "warning") == 0)
7bab8ab5 2602 *kind = check_warning;
cb19c032 2603 else if (strcmp (string, "error") == 0)
7bab8ab5 2604 *kind = check_error;
cb19c032 2605 else
7bab8ab5 2606 as_bad (_("bad argument to %s_check directive."), str);
d02603dc 2607 (void) restore_line_pointer (e);
cb19c032
L
2608 }
2609 else
7bab8ab5 2610 as_bad (_("missing argument for %s_check directive"), str);
cb19c032
L
2611
2612 demand_empty_rest_of_line ();
2613}
2614
8a9036a4
L
2615static void
2616check_cpu_arch_compatible (const char *name ATTRIBUTE_UNUSED,
1e9cc1c2 2617 i386_cpu_flags new_flag ATTRIBUTE_UNUSED)
8a9036a4
L
2618{
2619#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2620 static const char *arch;
2621
2622 /* Intel LIOM is only supported on ELF. */
2623 if (!IS_ELF)
2624 return;
2625
2626 if (!arch)
2627 {
2628 /* Use cpu_arch_name if it is set in md_parse_option. Otherwise
2629 use default_arch. */
2630 arch = cpu_arch_name;
2631 if (!arch)
2632 arch = default_arch;
2633 }
2634
81486035
L
2635 /* If we are targeting Intel MCU, we must enable it. */
2636 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_IAMCU
2637 || new_flag.bitfield.cpuiamcu)
2638 return;
2639
3632d14b 2640 /* If we are targeting Intel L1OM, we must enable it. */
8a9036a4 2641 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_L1OM
1e9cc1c2 2642 || new_flag.bitfield.cpul1om)
8a9036a4 2643 return;
76ba9986 2644
7a9068fe
L
2645 /* If we are targeting Intel K1OM, we must enable it. */
2646 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_K1OM
2647 || new_flag.bitfield.cpuk1om)
2648 return;
2649
8a9036a4
L
2650 as_bad (_("`%s' is not supported on `%s'"), name, arch);
2651#endif
2652}
2653
e413e4e9 2654static void
e3bb37b5 2655set_cpu_arch (int dummy ATTRIBUTE_UNUSED)
e413e4e9 2656{
47926f60 2657 SKIP_WHITESPACE ();
e413e4e9 2658
29b0f896 2659 if (!is_end_of_line[(unsigned char) *input_line_pointer])
e413e4e9 2660 {
d02603dc
NC
2661 char *string;
2662 int e = get_symbol_name (&string);
91d6fa6a 2663 unsigned int j;
40fb9820 2664 i386_cpu_flags flags;
e413e4e9 2665
91d6fa6a 2666 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
e413e4e9 2667 {
91d6fa6a 2668 if (strcmp (string, cpu_arch[j].name) == 0)
e413e4e9 2669 {
91d6fa6a 2670 check_cpu_arch_compatible (string, cpu_arch[j].flags);
8a9036a4 2671
5c6af06e
JB
2672 if (*string != '.')
2673 {
91d6fa6a 2674 cpu_arch_name = cpu_arch[j].name;
5c6af06e 2675 cpu_sub_arch_name = NULL;
91d6fa6a 2676 cpu_arch_flags = cpu_arch[j].flags;
40fb9820
L
2677 if (flag_code == CODE_64BIT)
2678 {
2679 cpu_arch_flags.bitfield.cpu64 = 1;
2680 cpu_arch_flags.bitfield.cpuno64 = 0;
2681 }
2682 else
2683 {
2684 cpu_arch_flags.bitfield.cpu64 = 0;
2685 cpu_arch_flags.bitfield.cpuno64 = 1;
2686 }
91d6fa6a
NC
2687 cpu_arch_isa = cpu_arch[j].type;
2688 cpu_arch_isa_flags = cpu_arch[j].flags;
ccc9c027
L
2689 if (!cpu_arch_tune_set)
2690 {
2691 cpu_arch_tune = cpu_arch_isa;
2692 cpu_arch_tune_flags = cpu_arch_isa_flags;
2693 }
5c6af06e
JB
2694 break;
2695 }
40fb9820 2696
293f5f65
L
2697 flags = cpu_flags_or (cpu_arch_flags,
2698 cpu_arch[j].flags);
81486035 2699
5b64d091 2700 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
5c6af06e 2701 {
6305a203
L
2702 if (cpu_sub_arch_name)
2703 {
2704 char *name = cpu_sub_arch_name;
2705 cpu_sub_arch_name = concat (name,
91d6fa6a 2706 cpu_arch[j].name,
1bf57e9f 2707 (const char *) NULL);
6305a203
L
2708 free (name);
2709 }
2710 else
91d6fa6a 2711 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
40fb9820 2712 cpu_arch_flags = flags;
a586129e 2713 cpu_arch_isa_flags = flags;
5c6af06e 2714 }
0089dace
L
2715 else
2716 cpu_arch_isa_flags
2717 = cpu_flags_or (cpu_arch_isa_flags,
2718 cpu_arch[j].flags);
d02603dc 2719 (void) restore_line_pointer (e);
5c6af06e
JB
2720 demand_empty_rest_of_line ();
2721 return;
e413e4e9
AM
2722 }
2723 }
293f5f65
L
2724
2725 if (*string == '.' && j >= ARRAY_SIZE (cpu_arch))
2726 {
33eaf5de 2727 /* Disable an ISA extension. */
293f5f65
L
2728 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
2729 if (strcmp (string + 1, cpu_noarch [j].name) == 0)
2730 {
2731 flags = cpu_flags_and_not (cpu_arch_flags,
2732 cpu_noarch[j].flags);
2733 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
2734 {
2735 if (cpu_sub_arch_name)
2736 {
2737 char *name = cpu_sub_arch_name;
2738 cpu_sub_arch_name = concat (name, string,
2739 (const char *) NULL);
2740 free (name);
2741 }
2742 else
2743 cpu_sub_arch_name = xstrdup (string);
2744 cpu_arch_flags = flags;
2745 cpu_arch_isa_flags = flags;
2746 }
2747 (void) restore_line_pointer (e);
2748 demand_empty_rest_of_line ();
2749 return;
2750 }
2751
2752 j = ARRAY_SIZE (cpu_arch);
2753 }
2754
91d6fa6a 2755 if (j >= ARRAY_SIZE (cpu_arch))
e413e4e9
AM
2756 as_bad (_("no such architecture: `%s'"), string);
2757
2758 *input_line_pointer = e;
2759 }
2760 else
2761 as_bad (_("missing cpu architecture"));
2762
fddf5b5b
AM
2763 no_cond_jump_promotion = 0;
2764 if (*input_line_pointer == ','
29b0f896 2765 && !is_end_of_line[(unsigned char) input_line_pointer[1]])
fddf5b5b 2766 {
d02603dc
NC
2767 char *string;
2768 char e;
2769
2770 ++input_line_pointer;
2771 e = get_symbol_name (&string);
fddf5b5b
AM
2772
2773 if (strcmp (string, "nojumps") == 0)
2774 no_cond_jump_promotion = 1;
2775 else if (strcmp (string, "jumps") == 0)
2776 ;
2777 else
2778 as_bad (_("no such architecture modifier: `%s'"), string);
2779
d02603dc 2780 (void) restore_line_pointer (e);
fddf5b5b
AM
2781 }
2782
e413e4e9
AM
2783 demand_empty_rest_of_line ();
2784}
2785
8a9036a4
L
2786enum bfd_architecture
2787i386_arch (void)
2788{
3632d14b 2789 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4
L
2790 {
2791 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2792 || flag_code != CODE_64BIT)
2793 as_fatal (_("Intel L1OM is 64bit ELF only"));
2794 return bfd_arch_l1om;
2795 }
7a9068fe
L
2796 else if (cpu_arch_isa == PROCESSOR_K1OM)
2797 {
2798 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2799 || flag_code != CODE_64BIT)
2800 as_fatal (_("Intel K1OM is 64bit ELF only"));
2801 return bfd_arch_k1om;
2802 }
81486035
L
2803 else if (cpu_arch_isa == PROCESSOR_IAMCU)
2804 {
2805 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2806 || flag_code == CODE_64BIT)
2807 as_fatal (_("Intel MCU is 32bit ELF only"));
2808 return bfd_arch_iamcu;
2809 }
8a9036a4
L
2810 else
2811 return bfd_arch_i386;
2812}
2813
b9d79e03 2814unsigned long
7016a5d5 2815i386_mach (void)
b9d79e03 2816{
351f65ca 2817 if (!strncmp (default_arch, "x86_64", 6))
8a9036a4 2818 {
3632d14b 2819 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 2820 {
351f65ca
L
2821 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2822 || default_arch[6] != '\0')
8a9036a4
L
2823 as_fatal (_("Intel L1OM is 64bit ELF only"));
2824 return bfd_mach_l1om;
2825 }
7a9068fe
L
2826 else if (cpu_arch_isa == PROCESSOR_K1OM)
2827 {
2828 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2829 || default_arch[6] != '\0')
2830 as_fatal (_("Intel K1OM is 64bit ELF only"));
2831 return bfd_mach_k1om;
2832 }
351f65ca 2833 else if (default_arch[6] == '\0')
8a9036a4 2834 return bfd_mach_x86_64;
351f65ca
L
2835 else
2836 return bfd_mach_x64_32;
8a9036a4 2837 }
5197d474
L
2838 else if (!strcmp (default_arch, "i386")
2839 || !strcmp (default_arch, "iamcu"))
81486035
L
2840 {
2841 if (cpu_arch_isa == PROCESSOR_IAMCU)
2842 {
2843 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
2844 as_fatal (_("Intel MCU is 32bit ELF only"));
2845 return bfd_mach_i386_iamcu;
2846 }
2847 else
2848 return bfd_mach_i386_i386;
2849 }
b9d79e03 2850 else
2b5d6a91 2851 as_fatal (_("unknown architecture"));
b9d79e03 2852}
b9d79e03 2853\f
252b5132 2854void
7016a5d5 2855md_begin (void)
252b5132
RH
2856{
2857 const char *hash_err;
2858
86fa6981
L
2859 /* Support pseudo prefixes like {disp32}. */
2860 lex_type ['{'] = LEX_BEGIN_NAME;
2861
47926f60 2862 /* Initialize op_hash hash table. */
252b5132
RH
2863 op_hash = hash_new ();
2864
2865 {
d3ce72d0 2866 const insn_template *optab;
29b0f896 2867 templates *core_optab;
252b5132 2868
47926f60
KH
2869 /* Setup for loop. */
2870 optab = i386_optab;
add39d23 2871 core_optab = XNEW (templates);
252b5132
RH
2872 core_optab->start = optab;
2873
2874 while (1)
2875 {
2876 ++optab;
2877 if (optab->name == NULL
2878 || strcmp (optab->name, (optab - 1)->name) != 0)
2879 {
2880 /* different name --> ship out current template list;
47926f60 2881 add to hash table; & begin anew. */
252b5132
RH
2882 core_optab->end = optab;
2883 hash_err = hash_insert (op_hash,
2884 (optab - 1)->name,
5a49b8ac 2885 (void *) core_optab);
252b5132
RH
2886 if (hash_err)
2887 {
b37df7c4 2888 as_fatal (_("can't hash %s: %s"),
252b5132
RH
2889 (optab - 1)->name,
2890 hash_err);
2891 }
2892 if (optab->name == NULL)
2893 break;
add39d23 2894 core_optab = XNEW (templates);
252b5132
RH
2895 core_optab->start = optab;
2896 }
2897 }
2898 }
2899
47926f60 2900 /* Initialize reg_hash hash table. */
252b5132
RH
2901 reg_hash = hash_new ();
2902 {
29b0f896 2903 const reg_entry *regtab;
c3fe08fa 2904 unsigned int regtab_size = i386_regtab_size;
252b5132 2905
c3fe08fa 2906 for (regtab = i386_regtab; regtab_size--; regtab++)
252b5132 2907 {
5a49b8ac 2908 hash_err = hash_insert (reg_hash, regtab->reg_name, (void *) regtab);
252b5132 2909 if (hash_err)
b37df7c4 2910 as_fatal (_("can't hash %s: %s"),
3e73aa7c
JH
2911 regtab->reg_name,
2912 hash_err);
252b5132
RH
2913 }
2914 }
2915
47926f60 2916 /* Fill in lexical tables: mnemonic_chars, operand_chars. */
252b5132 2917 {
29b0f896
AM
2918 int c;
2919 char *p;
252b5132
RH
2920
2921 for (c = 0; c < 256; c++)
2922 {
3882b010 2923 if (ISDIGIT (c))
252b5132
RH
2924 {
2925 digit_chars[c] = c;
2926 mnemonic_chars[c] = c;
2927 register_chars[c] = c;
2928 operand_chars[c] = c;
2929 }
3882b010 2930 else if (ISLOWER (c))
252b5132
RH
2931 {
2932 mnemonic_chars[c] = c;
2933 register_chars[c] = c;
2934 operand_chars[c] = c;
2935 }
3882b010 2936 else if (ISUPPER (c))
252b5132 2937 {
3882b010 2938 mnemonic_chars[c] = TOLOWER (c);
252b5132
RH
2939 register_chars[c] = mnemonic_chars[c];
2940 operand_chars[c] = c;
2941 }
43234a1e 2942 else if (c == '{' || c == '}')
86fa6981
L
2943 {
2944 mnemonic_chars[c] = c;
2945 operand_chars[c] = c;
2946 }
252b5132 2947
3882b010 2948 if (ISALPHA (c) || ISDIGIT (c))
252b5132
RH
2949 identifier_chars[c] = c;
2950 else if (c >= 128)
2951 {
2952 identifier_chars[c] = c;
2953 operand_chars[c] = c;
2954 }
2955 }
2956
2957#ifdef LEX_AT
2958 identifier_chars['@'] = '@';
32137342
NC
2959#endif
2960#ifdef LEX_QM
2961 identifier_chars['?'] = '?';
2962 operand_chars['?'] = '?';
252b5132 2963#endif
252b5132 2964 digit_chars['-'] = '-';
c0f3af97 2965 mnemonic_chars['_'] = '_';
791fe849 2966 mnemonic_chars['-'] = '-';
0003779b 2967 mnemonic_chars['.'] = '.';
252b5132
RH
2968 identifier_chars['_'] = '_';
2969 identifier_chars['.'] = '.';
2970
2971 for (p = operand_special_chars; *p != '\0'; p++)
2972 operand_chars[(unsigned char) *p] = *p;
2973 }
2974
a4447b93
RH
2975 if (flag_code == CODE_64BIT)
2976 {
ca19b261
KT
2977#if defined (OBJ_COFF) && defined (TE_PE)
2978 x86_dwarf2_return_column = (OUTPUT_FLAVOR == bfd_target_coff_flavour
2979 ? 32 : 16);
2980#else
a4447b93 2981 x86_dwarf2_return_column = 16;
ca19b261 2982#endif
61ff971f 2983 x86_cie_data_alignment = -8;
a4447b93
RH
2984 }
2985 else
2986 {
2987 x86_dwarf2_return_column = 8;
2988 x86_cie_data_alignment = -4;
2989 }
252b5132
RH
2990}
2991
2992void
e3bb37b5 2993i386_print_statistics (FILE *file)
252b5132
RH
2994{
2995 hash_print_statistics (file, "i386 opcode", op_hash);
2996 hash_print_statistics (file, "i386 register", reg_hash);
2997}
2998\f
252b5132
RH
2999#ifdef DEBUG386
3000
ce8a8b2f 3001/* Debugging routines for md_assemble. */
d3ce72d0 3002static void pte (insn_template *);
40fb9820 3003static void pt (i386_operand_type);
e3bb37b5
L
3004static void pe (expressionS *);
3005static void ps (symbolS *);
252b5132
RH
3006
3007static void
2c703856 3008pi (const char *line, i386_insn *x)
252b5132 3009{
09137c09 3010 unsigned int j;
252b5132
RH
3011
3012 fprintf (stdout, "%s: template ", line);
3013 pte (&x->tm);
09f131f2
JH
3014 fprintf (stdout, " address: base %s index %s scale %x\n",
3015 x->base_reg ? x->base_reg->reg_name : "none",
3016 x->index_reg ? x->index_reg->reg_name : "none",
3017 x->log2_scale_factor);
3018 fprintf (stdout, " modrm: mode %x reg %x reg/mem %x\n",
252b5132 3019 x->rm.mode, x->rm.reg, x->rm.regmem);
09f131f2
JH
3020 fprintf (stdout, " sib: base %x index %x scale %x\n",
3021 x->sib.base, x->sib.index, x->sib.scale);
3022 fprintf (stdout, " rex: 64bit %x extX %x extY %x extZ %x\n",
161a04f6
L
3023 (x->rex & REX_W) != 0,
3024 (x->rex & REX_R) != 0,
3025 (x->rex & REX_X) != 0,
3026 (x->rex & REX_B) != 0);
09137c09 3027 for (j = 0; j < x->operands; j++)
252b5132 3028 {
09137c09
SP
3029 fprintf (stdout, " #%d: ", j + 1);
3030 pt (x->types[j]);
252b5132 3031 fprintf (stdout, "\n");
dc821c5f 3032 if (x->types[j].bitfield.reg
09137c09 3033 || x->types[j].bitfield.regmmx
1b54b8d7 3034 || x->types[j].bitfield.regsimd
09137c09
SP
3035 || x->types[j].bitfield.sreg2
3036 || x->types[j].bitfield.sreg3
3037 || x->types[j].bitfield.control
3038 || x->types[j].bitfield.debug
3039 || x->types[j].bitfield.test)
3040 fprintf (stdout, "%s\n", x->op[j].regs->reg_name);
3041 if (operand_type_check (x->types[j], imm))
3042 pe (x->op[j].imms);
3043 if (operand_type_check (x->types[j], disp))
3044 pe (x->op[j].disps);
252b5132
RH
3045 }
3046}
3047
3048static void
d3ce72d0 3049pte (insn_template *t)
252b5132 3050{
09137c09 3051 unsigned int j;
252b5132 3052 fprintf (stdout, " %d operands ", t->operands);
47926f60 3053 fprintf (stdout, "opcode %x ", t->base_opcode);
252b5132
RH
3054 if (t->extension_opcode != None)
3055 fprintf (stdout, "ext %x ", t->extension_opcode);
40fb9820 3056 if (t->opcode_modifier.d)
252b5132 3057 fprintf (stdout, "D");
40fb9820 3058 if (t->opcode_modifier.w)
252b5132
RH
3059 fprintf (stdout, "W");
3060 fprintf (stdout, "\n");
09137c09 3061 for (j = 0; j < t->operands; j++)
252b5132 3062 {
09137c09
SP
3063 fprintf (stdout, " #%d type ", j + 1);
3064 pt (t->operand_types[j]);
252b5132
RH
3065 fprintf (stdout, "\n");
3066 }
3067}
3068
3069static void
e3bb37b5 3070pe (expressionS *e)
252b5132 3071{
24eab124 3072 fprintf (stdout, " operation %d\n", e->X_op);
b77ad1d4
AM
3073 fprintf (stdout, " add_number %ld (%lx)\n",
3074 (long) e->X_add_number, (long) e->X_add_number);
252b5132
RH
3075 if (e->X_add_symbol)
3076 {
3077 fprintf (stdout, " add_symbol ");
3078 ps (e->X_add_symbol);
3079 fprintf (stdout, "\n");
3080 }
3081 if (e->X_op_symbol)
3082 {
3083 fprintf (stdout, " op_symbol ");
3084 ps (e->X_op_symbol);
3085 fprintf (stdout, "\n");
3086 }
3087}
3088
3089static void
e3bb37b5 3090ps (symbolS *s)
252b5132
RH
3091{
3092 fprintf (stdout, "%s type %s%s",
3093 S_GET_NAME (s),
3094 S_IS_EXTERNAL (s) ? "EXTERNAL " : "",
3095 segment_name (S_GET_SEGMENT (s)));
3096}
3097
7b81dfbb 3098static struct type_name
252b5132 3099 {
40fb9820
L
3100 i386_operand_type mask;
3101 const char *name;
252b5132 3102 }
7b81dfbb 3103const type_names[] =
252b5132 3104{
40fb9820
L
3105 { OPERAND_TYPE_REG8, "r8" },
3106 { OPERAND_TYPE_REG16, "r16" },
3107 { OPERAND_TYPE_REG32, "r32" },
3108 { OPERAND_TYPE_REG64, "r64" },
2c703856
JB
3109 { OPERAND_TYPE_ACC8, "acc8" },
3110 { OPERAND_TYPE_ACC16, "acc16" },
3111 { OPERAND_TYPE_ACC32, "acc32" },
3112 { OPERAND_TYPE_ACC64, "acc64" },
40fb9820
L
3113 { OPERAND_TYPE_IMM8, "i8" },
3114 { OPERAND_TYPE_IMM8, "i8s" },
3115 { OPERAND_TYPE_IMM16, "i16" },
3116 { OPERAND_TYPE_IMM32, "i32" },
3117 { OPERAND_TYPE_IMM32S, "i32s" },
3118 { OPERAND_TYPE_IMM64, "i64" },
3119 { OPERAND_TYPE_IMM1, "i1" },
3120 { OPERAND_TYPE_BASEINDEX, "BaseIndex" },
3121 { OPERAND_TYPE_DISP8, "d8" },
3122 { OPERAND_TYPE_DISP16, "d16" },
3123 { OPERAND_TYPE_DISP32, "d32" },
3124 { OPERAND_TYPE_DISP32S, "d32s" },
3125 { OPERAND_TYPE_DISP64, "d64" },
3126 { OPERAND_TYPE_INOUTPORTREG, "InOutPortReg" },
3127 { OPERAND_TYPE_SHIFTCOUNT, "ShiftCount" },
3128 { OPERAND_TYPE_CONTROL, "control reg" },
3129 { OPERAND_TYPE_TEST, "test reg" },
3130 { OPERAND_TYPE_DEBUG, "debug reg" },
3131 { OPERAND_TYPE_FLOATREG, "FReg" },
3132 { OPERAND_TYPE_FLOATACC, "FAcc" },
3133 { OPERAND_TYPE_SREG2, "SReg2" },
3134 { OPERAND_TYPE_SREG3, "SReg3" },
40fb9820
L
3135 { OPERAND_TYPE_JUMPABSOLUTE, "Jump Absolute" },
3136 { OPERAND_TYPE_REGMMX, "rMMX" },
3137 { OPERAND_TYPE_REGXMM, "rXMM" },
0349dc08 3138 { OPERAND_TYPE_REGYMM, "rYMM" },
43234a1e
L
3139 { OPERAND_TYPE_REGZMM, "rZMM" },
3140 { OPERAND_TYPE_REGMASK, "Mask reg" },
40fb9820 3141 { OPERAND_TYPE_ESSEG, "es" },
252b5132
RH
3142};
3143
3144static void
40fb9820 3145pt (i386_operand_type t)
252b5132 3146{
40fb9820 3147 unsigned int j;
c6fb90c8 3148 i386_operand_type a;
252b5132 3149
40fb9820 3150 for (j = 0; j < ARRAY_SIZE (type_names); j++)
c6fb90c8
L
3151 {
3152 a = operand_type_and (t, type_names[j].mask);
2c703856 3153 if (operand_type_equal (&a, &type_names[j].mask))
c6fb90c8
L
3154 fprintf (stdout, "%s, ", type_names[j].name);
3155 }
252b5132
RH
3156 fflush (stdout);
3157}
3158
3159#endif /* DEBUG386 */
3160\f
252b5132 3161static bfd_reloc_code_real_type
3956db08 3162reloc (unsigned int size,
64e74474
AM
3163 int pcrel,
3164 int sign,
3165 bfd_reloc_code_real_type other)
252b5132 3166{
47926f60 3167 if (other != NO_RELOC)
3956db08 3168 {
91d6fa6a 3169 reloc_howto_type *rel;
3956db08
JB
3170
3171 if (size == 8)
3172 switch (other)
3173 {
64e74474
AM
3174 case BFD_RELOC_X86_64_GOT32:
3175 return BFD_RELOC_X86_64_GOT64;
3176 break;
553d1284
L
3177 case BFD_RELOC_X86_64_GOTPLT64:
3178 return BFD_RELOC_X86_64_GOTPLT64;
3179 break;
64e74474
AM
3180 case BFD_RELOC_X86_64_PLTOFF64:
3181 return BFD_RELOC_X86_64_PLTOFF64;
3182 break;
3183 case BFD_RELOC_X86_64_GOTPC32:
3184 other = BFD_RELOC_X86_64_GOTPC64;
3185 break;
3186 case BFD_RELOC_X86_64_GOTPCREL:
3187 other = BFD_RELOC_X86_64_GOTPCREL64;
3188 break;
3189 case BFD_RELOC_X86_64_TPOFF32:
3190 other = BFD_RELOC_X86_64_TPOFF64;
3191 break;
3192 case BFD_RELOC_X86_64_DTPOFF32:
3193 other = BFD_RELOC_X86_64_DTPOFF64;
3194 break;
3195 default:
3196 break;
3956db08 3197 }
e05278af 3198
8ce3d284 3199#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
3200 if (other == BFD_RELOC_SIZE32)
3201 {
3202 if (size == 8)
1ab668bf 3203 other = BFD_RELOC_SIZE64;
8fd4256d 3204 if (pcrel)
1ab668bf
AM
3205 {
3206 as_bad (_("there are no pc-relative size relocations"));
3207 return NO_RELOC;
3208 }
8fd4256d 3209 }
8ce3d284 3210#endif
8fd4256d 3211
e05278af 3212 /* Sign-checking 4-byte relocations in 16-/32-bit code is pointless. */
f2d8a97c 3213 if (size == 4 && (flag_code != CODE_64BIT || disallow_64bit_reloc))
e05278af
JB
3214 sign = -1;
3215
91d6fa6a
NC
3216 rel = bfd_reloc_type_lookup (stdoutput, other);
3217 if (!rel)
3956db08 3218 as_bad (_("unknown relocation (%u)"), other);
91d6fa6a 3219 else if (size != bfd_get_reloc_size (rel))
3956db08 3220 as_bad (_("%u-byte relocation cannot be applied to %u-byte field"),
91d6fa6a 3221 bfd_get_reloc_size (rel),
3956db08 3222 size);
91d6fa6a 3223 else if (pcrel && !rel->pc_relative)
3956db08 3224 as_bad (_("non-pc-relative relocation for pc-relative field"));
91d6fa6a 3225 else if ((rel->complain_on_overflow == complain_overflow_signed
3956db08 3226 && !sign)
91d6fa6a 3227 || (rel->complain_on_overflow == complain_overflow_unsigned
64e74474 3228 && sign > 0))
3956db08
JB
3229 as_bad (_("relocated field and relocation type differ in signedness"));
3230 else
3231 return other;
3232 return NO_RELOC;
3233 }
252b5132
RH
3234
3235 if (pcrel)
3236 {
3e73aa7c 3237 if (!sign)
3956db08 3238 as_bad (_("there are no unsigned pc-relative relocations"));
252b5132
RH
3239 switch (size)
3240 {
3241 case 1: return BFD_RELOC_8_PCREL;
3242 case 2: return BFD_RELOC_16_PCREL;
d258b828 3243 case 4: return BFD_RELOC_32_PCREL;
d6ab8113 3244 case 8: return BFD_RELOC_64_PCREL;
252b5132 3245 }
3956db08 3246 as_bad (_("cannot do %u byte pc-relative relocation"), size);
252b5132
RH
3247 }
3248 else
3249 {
3956db08 3250 if (sign > 0)
e5cb08ac 3251 switch (size)
3e73aa7c
JH
3252 {
3253 case 4: return BFD_RELOC_X86_64_32S;
3254 }
3255 else
3256 switch (size)
3257 {
3258 case 1: return BFD_RELOC_8;
3259 case 2: return BFD_RELOC_16;
3260 case 4: return BFD_RELOC_32;
3261 case 8: return BFD_RELOC_64;
3262 }
3956db08
JB
3263 as_bad (_("cannot do %s %u byte relocation"),
3264 sign > 0 ? "signed" : "unsigned", size);
252b5132
RH
3265 }
3266
0cc9e1d3 3267 return NO_RELOC;
252b5132
RH
3268}
3269
47926f60
KH
3270/* Here we decide which fixups can be adjusted to make them relative to
3271 the beginning of the section instead of the symbol. Basically we need
3272 to make sure that the dynamic relocations are done correctly, so in
3273 some cases we force the original symbol to be used. */
3274
252b5132 3275int
e3bb37b5 3276tc_i386_fix_adjustable (fixS *fixP ATTRIBUTE_UNUSED)
252b5132 3277{
6d249963 3278#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 3279 if (!IS_ELF)
31312f95
AM
3280 return 1;
3281
a161fe53
AM
3282 /* Don't adjust pc-relative references to merge sections in 64-bit
3283 mode. */
3284 if (use_rela_relocations
3285 && (S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_MERGE) != 0
3286 && fixP->fx_pcrel)
252b5132 3287 return 0;
31312f95 3288
8d01d9a9
AJ
3289 /* The x86_64 GOTPCREL are represented as 32bit PCrel relocations
3290 and changed later by validate_fix. */
3291 if (GOT_symbol && fixP->fx_subsy == GOT_symbol
3292 && fixP->fx_r_type == BFD_RELOC_32_PCREL)
3293 return 0;
3294
8fd4256d
L
3295 /* Adjust_reloc_syms doesn't know about the GOT. Need to keep symbol
3296 for size relocations. */
3297 if (fixP->fx_r_type == BFD_RELOC_SIZE32
3298 || fixP->fx_r_type == BFD_RELOC_SIZE64
3299 || fixP->fx_r_type == BFD_RELOC_386_GOTOFF
252b5132
RH
3300 || fixP->fx_r_type == BFD_RELOC_386_PLT32
3301 || fixP->fx_r_type == BFD_RELOC_386_GOT32
02a86693 3302 || fixP->fx_r_type == BFD_RELOC_386_GOT32X
13ae64f3
JJ
3303 || fixP->fx_r_type == BFD_RELOC_386_TLS_GD
3304 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDM
3305 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDO_32
3306 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE_32
37e55690
JJ
3307 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE
3308 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTIE
13ae64f3
JJ
3309 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE_32
3310 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE
67a4f2b7
AO
3311 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTDESC
3312 || fixP->fx_r_type == BFD_RELOC_386_TLS_DESC_CALL
3e73aa7c
JH
3313 || fixP->fx_r_type == BFD_RELOC_X86_64_PLT32
3314 || fixP->fx_r_type == BFD_RELOC_X86_64_GOT32
80b3ee89 3315 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCREL
56ceb5b5
L
3316 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCRELX
3317 || fixP->fx_r_type == BFD_RELOC_X86_64_REX_GOTPCRELX
bffbf940
JJ
3318 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSGD
3319 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSLD
3320 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF32
d6ab8113 3321 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF64
bffbf940
JJ
3322 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTTPOFF
3323 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF32
d6ab8113
JB
3324 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF64
3325 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTOFF64
67a4f2b7
AO
3326 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPC32_TLSDESC
3327 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSDESC_CALL
252b5132
RH
3328 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
3329 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
3330 return 0;
31312f95 3331#endif
252b5132
RH
3332 return 1;
3333}
252b5132 3334
b4cac588 3335static int
e3bb37b5 3336intel_float_operand (const char *mnemonic)
252b5132 3337{
9306ca4a
JB
3338 /* Note that the value returned is meaningful only for opcodes with (memory)
3339 operands, hence the code here is free to improperly handle opcodes that
3340 have no operands (for better performance and smaller code). */
3341
3342 if (mnemonic[0] != 'f')
3343 return 0; /* non-math */
3344
3345 switch (mnemonic[1])
3346 {
3347 /* fclex, fdecstp, fdisi, femms, feni, fincstp, finit, fsetpm, and
3348 the fs segment override prefix not currently handled because no
3349 call path can make opcodes without operands get here */
3350 case 'i':
3351 return 2 /* integer op */;
3352 case 'l':
3353 if (mnemonic[2] == 'd' && (mnemonic[3] == 'c' || mnemonic[3] == 'e'))
3354 return 3; /* fldcw/fldenv */
3355 break;
3356 case 'n':
3357 if (mnemonic[2] != 'o' /* fnop */)
3358 return 3; /* non-waiting control op */
3359 break;
3360 case 'r':
3361 if (mnemonic[2] == 's')
3362 return 3; /* frstor/frstpm */
3363 break;
3364 case 's':
3365 if (mnemonic[2] == 'a')
3366 return 3; /* fsave */
3367 if (mnemonic[2] == 't')
3368 {
3369 switch (mnemonic[3])
3370 {
3371 case 'c': /* fstcw */
3372 case 'd': /* fstdw */
3373 case 'e': /* fstenv */
3374 case 's': /* fsts[gw] */
3375 return 3;
3376 }
3377 }
3378 break;
3379 case 'x':
3380 if (mnemonic[2] == 'r' || mnemonic[2] == 's')
3381 return 0; /* fxsave/fxrstor are not really math ops */
3382 break;
3383 }
252b5132 3384
9306ca4a 3385 return 1;
252b5132
RH
3386}
3387
c0f3af97
L
3388/* Build the VEX prefix. */
3389
3390static void
d3ce72d0 3391build_vex_prefix (const insn_template *t)
c0f3af97
L
3392{
3393 unsigned int register_specifier;
3394 unsigned int implied_prefix;
3395 unsigned int vector_length;
03751133 3396 unsigned int w;
c0f3af97
L
3397
3398 /* Check register specifier. */
3399 if (i.vex.register_specifier)
43234a1e
L
3400 {
3401 register_specifier =
3402 ~register_number (i.vex.register_specifier) & 0xf;
3403 gas_assert ((i.vex.register_specifier->reg_flags & RegVRex) == 0);
3404 }
c0f3af97
L
3405 else
3406 register_specifier = 0xf;
3407
79f0fa25
L
3408 /* Use 2-byte VEX prefix by swapping destination and source operand
3409 if there are more than 1 register operand. */
3410 if (i.reg_operands > 1
3411 && i.vec_encoding != vex_encoding_vex3
86fa6981 3412 && i.dir_encoding == dir_encoding_default
fa99fab2 3413 && i.operands == i.reg_operands
dbbc8b7e 3414 && operand_type_equal (&i.types[0], &i.types[i.operands - 1])
7f399153 3415 && i.tm.opcode_modifier.vexopcode == VEX0F
dbbc8b7e 3416 && (i.tm.opcode_modifier.load || i.tm.opcode_modifier.d)
fa99fab2
L
3417 && i.rex == REX_B)
3418 {
3419 unsigned int xchg = i.operands - 1;
3420 union i386_op temp_op;
3421 i386_operand_type temp_type;
3422
3423 temp_type = i.types[xchg];
3424 i.types[xchg] = i.types[0];
3425 i.types[0] = temp_type;
3426 temp_op = i.op[xchg];
3427 i.op[xchg] = i.op[0];
3428 i.op[0] = temp_op;
3429
9c2799c2 3430 gas_assert (i.rm.mode == 3);
fa99fab2
L
3431
3432 i.rex = REX_R;
3433 xchg = i.rm.regmem;
3434 i.rm.regmem = i.rm.reg;
3435 i.rm.reg = xchg;
3436
dbbc8b7e
JB
3437 if (i.tm.opcode_modifier.d)
3438 i.tm.base_opcode ^= (i.tm.base_opcode & 0xee) != 0x6e
3439 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
3440 else /* Use the next insn. */
3441 i.tm = t[1];
fa99fab2
L
3442 }
3443
79dec6b7
JB
3444 /* Use 2-byte VEX prefix by swapping commutative source operands if there
3445 are no memory operands and at least 3 register ones. */
3446 if (i.reg_operands >= 3
3447 && i.vec_encoding != vex_encoding_vex3
3448 && i.reg_operands == i.operands - i.imm_operands
3449 && i.tm.opcode_modifier.vex
3450 && i.tm.opcode_modifier.commutative
3451 && (i.tm.opcode_modifier.sse2avx || optimize > 1)
3452 && i.rex == REX_B
3453 && i.vex.register_specifier
3454 && !(i.vex.register_specifier->reg_flags & RegRex))
3455 {
3456 unsigned int xchg = i.operands - i.reg_operands;
3457 union i386_op temp_op;
3458 i386_operand_type temp_type;
3459
3460 gas_assert (i.tm.opcode_modifier.vexopcode == VEX0F);
3461 gas_assert (!i.tm.opcode_modifier.sae);
3462 gas_assert (operand_type_equal (&i.types[i.operands - 2],
3463 &i.types[i.operands - 3]));
3464 gas_assert (i.rm.mode == 3);
3465
3466 temp_type = i.types[xchg];
3467 i.types[xchg] = i.types[xchg + 1];
3468 i.types[xchg + 1] = temp_type;
3469 temp_op = i.op[xchg];
3470 i.op[xchg] = i.op[xchg + 1];
3471 i.op[xchg + 1] = temp_op;
3472
3473 i.rex = 0;
3474 xchg = i.rm.regmem | 8;
3475 i.rm.regmem = ~register_specifier & 0xf;
3476 gas_assert (!(i.rm.regmem & 8));
3477 i.vex.register_specifier += xchg - i.rm.regmem;
3478 register_specifier = ~xchg & 0xf;
3479 }
3480
539f890d
L
3481 if (i.tm.opcode_modifier.vex == VEXScalar)
3482 vector_length = avxscalar;
10c17abd
JB
3483 else if (i.tm.opcode_modifier.vex == VEX256)
3484 vector_length = 1;
539f890d 3485 else
10c17abd 3486 {
56522fc5 3487 unsigned int op;
10c17abd 3488
c7213af9
L
3489 /* Determine vector length from the last multi-length vector
3490 operand. */
10c17abd 3491 vector_length = 0;
56522fc5 3492 for (op = t->operands; op--;)
10c17abd
JB
3493 if (t->operand_types[op].bitfield.xmmword
3494 && t->operand_types[op].bitfield.ymmword
3495 && i.types[op].bitfield.ymmword)
3496 {
3497 vector_length = 1;
3498 break;
3499 }
3500 }
c0f3af97
L
3501
3502 switch ((i.tm.base_opcode >> 8) & 0xff)
3503 {
3504 case 0:
3505 implied_prefix = 0;
3506 break;
3507 case DATA_PREFIX_OPCODE:
3508 implied_prefix = 1;
3509 break;
3510 case REPE_PREFIX_OPCODE:
3511 implied_prefix = 2;
3512 break;
3513 case REPNE_PREFIX_OPCODE:
3514 implied_prefix = 3;
3515 break;
3516 default:
3517 abort ();
3518 }
3519
03751133
L
3520 /* Check the REX.W bit and VEXW. */
3521 if (i.tm.opcode_modifier.vexw == VEXWIG)
3522 w = (vexwig == vexw1 || (i.rex & REX_W)) ? 1 : 0;
3523 else if (i.tm.opcode_modifier.vexw)
3524 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3525 else
931d03b7 3526 w = (flag_code == CODE_64BIT ? i.rex & REX_W : vexwig == vexw1) ? 1 : 0;
03751133 3527
c0f3af97 3528 /* Use 2-byte VEX prefix if possible. */
03751133
L
3529 if (w == 0
3530 && i.vec_encoding != vex_encoding_vex3
86fa6981 3531 && i.tm.opcode_modifier.vexopcode == VEX0F
c0f3af97
L
3532 && (i.rex & (REX_W | REX_X | REX_B)) == 0)
3533 {
3534 /* 2-byte VEX prefix. */
3535 unsigned int r;
3536
3537 i.vex.length = 2;
3538 i.vex.bytes[0] = 0xc5;
3539
3540 /* Check the REX.R bit. */
3541 r = (i.rex & REX_R) ? 0 : 1;
3542 i.vex.bytes[1] = (r << 7
3543 | register_specifier << 3
3544 | vector_length << 2
3545 | implied_prefix);
3546 }
3547 else
3548 {
3549 /* 3-byte VEX prefix. */
03751133 3550 unsigned int m;
c0f3af97 3551
f88c9eb0 3552 i.vex.length = 3;
f88c9eb0 3553
7f399153 3554 switch (i.tm.opcode_modifier.vexopcode)
5dd85c99 3555 {
7f399153
L
3556 case VEX0F:
3557 m = 0x1;
80de6e00 3558 i.vex.bytes[0] = 0xc4;
7f399153
L
3559 break;
3560 case VEX0F38:
3561 m = 0x2;
80de6e00 3562 i.vex.bytes[0] = 0xc4;
7f399153
L
3563 break;
3564 case VEX0F3A:
3565 m = 0x3;
80de6e00 3566 i.vex.bytes[0] = 0xc4;
7f399153
L
3567 break;
3568 case XOP08:
5dd85c99
SP
3569 m = 0x8;
3570 i.vex.bytes[0] = 0x8f;
7f399153
L
3571 break;
3572 case XOP09:
f88c9eb0
SP
3573 m = 0x9;
3574 i.vex.bytes[0] = 0x8f;
7f399153
L
3575 break;
3576 case XOP0A:
f88c9eb0
SP
3577 m = 0xa;
3578 i.vex.bytes[0] = 0x8f;
7f399153
L
3579 break;
3580 default:
3581 abort ();
f88c9eb0 3582 }
c0f3af97 3583
c0f3af97
L
3584 /* The high 3 bits of the second VEX byte are 1's compliment
3585 of RXB bits from REX. */
3586 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | m;
3587
c0f3af97
L
3588 i.vex.bytes[2] = (w << 7
3589 | register_specifier << 3
3590 | vector_length << 2
3591 | implied_prefix);
3592 }
3593}
3594
e771e7c9
JB
3595static INLINE bfd_boolean
3596is_evex_encoding (const insn_template *t)
3597{
7091c612 3598 return t->opcode_modifier.evex || t->opcode_modifier.disp8memshift
e771e7c9 3599 || t->opcode_modifier.broadcast || t->opcode_modifier.masking
a80195f1 3600 || t->opcode_modifier.sae;
e771e7c9
JB
3601}
3602
7a8655d2
JB
3603static INLINE bfd_boolean
3604is_any_vex_encoding (const insn_template *t)
3605{
3606 return t->opcode_modifier.vex || t->opcode_modifier.vexopcode
3607 || is_evex_encoding (t);
3608}
3609
43234a1e
L
3610/* Build the EVEX prefix. */
3611
3612static void
3613build_evex_prefix (void)
3614{
3615 unsigned int register_specifier;
3616 unsigned int implied_prefix;
3617 unsigned int m, w;
3618 rex_byte vrex_used = 0;
3619
3620 /* Check register specifier. */
3621 if (i.vex.register_specifier)
3622 {
3623 gas_assert ((i.vrex & REX_X) == 0);
3624
3625 register_specifier = i.vex.register_specifier->reg_num;
3626 if ((i.vex.register_specifier->reg_flags & RegRex))
3627 register_specifier += 8;
3628 /* The upper 16 registers are encoded in the fourth byte of the
3629 EVEX prefix. */
3630 if (!(i.vex.register_specifier->reg_flags & RegVRex))
3631 i.vex.bytes[3] = 0x8;
3632 register_specifier = ~register_specifier & 0xf;
3633 }
3634 else
3635 {
3636 register_specifier = 0xf;
3637
3638 /* Encode upper 16 vector index register in the fourth byte of
3639 the EVEX prefix. */
3640 if (!(i.vrex & REX_X))
3641 i.vex.bytes[3] = 0x8;
3642 else
3643 vrex_used |= REX_X;
3644 }
3645
3646 switch ((i.tm.base_opcode >> 8) & 0xff)
3647 {
3648 case 0:
3649 implied_prefix = 0;
3650 break;
3651 case DATA_PREFIX_OPCODE:
3652 implied_prefix = 1;
3653 break;
3654 case REPE_PREFIX_OPCODE:
3655 implied_prefix = 2;
3656 break;
3657 case REPNE_PREFIX_OPCODE:
3658 implied_prefix = 3;
3659 break;
3660 default:
3661 abort ();
3662 }
3663
3664 /* 4 byte EVEX prefix. */
3665 i.vex.length = 4;
3666 i.vex.bytes[0] = 0x62;
3667
3668 /* mmmm bits. */
3669 switch (i.tm.opcode_modifier.vexopcode)
3670 {
3671 case VEX0F:
3672 m = 1;
3673 break;
3674 case VEX0F38:
3675 m = 2;
3676 break;
3677 case VEX0F3A:
3678 m = 3;
3679 break;
3680 default:
3681 abort ();
3682 break;
3683 }
3684
3685 /* The high 3 bits of the second EVEX byte are 1's compliment of RXB
3686 bits from REX. */
3687 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | m;
3688
3689 /* The fifth bit of the second EVEX byte is 1's compliment of the
3690 REX_R bit in VREX. */
3691 if (!(i.vrex & REX_R))
3692 i.vex.bytes[1] |= 0x10;
3693 else
3694 vrex_used |= REX_R;
3695
3696 if ((i.reg_operands + i.imm_operands) == i.operands)
3697 {
3698 /* When all operands are registers, the REX_X bit in REX is not
3699 used. We reuse it to encode the upper 16 registers, which is
3700 indicated by the REX_B bit in VREX. The REX_X bit is encoded
3701 as 1's compliment. */
3702 if ((i.vrex & REX_B))
3703 {
3704 vrex_used |= REX_B;
3705 i.vex.bytes[1] &= ~0x40;
3706 }
3707 }
3708
3709 /* EVEX instructions shouldn't need the REX prefix. */
3710 i.vrex &= ~vrex_used;
3711 gas_assert (i.vrex == 0);
3712
6865c043
L
3713 /* Check the REX.W bit and VEXW. */
3714 if (i.tm.opcode_modifier.vexw == VEXWIG)
3715 w = (evexwig == evexw1 || (i.rex & REX_W)) ? 1 : 0;
3716 else if (i.tm.opcode_modifier.vexw)
3717 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3718 else
931d03b7 3719 w = (flag_code == CODE_64BIT ? i.rex & REX_W : evexwig == evexw1) ? 1 : 0;
43234a1e
L
3720
3721 /* Encode the U bit. */
3722 implied_prefix |= 0x4;
3723
3724 /* The third byte of the EVEX prefix. */
3725 i.vex.bytes[2] = (w << 7 | register_specifier << 3 | implied_prefix);
3726
3727 /* The fourth byte of the EVEX prefix. */
3728 /* The zeroing-masking bit. */
3729 if (i.mask && i.mask->zeroing)
3730 i.vex.bytes[3] |= 0x80;
3731
3732 /* Don't always set the broadcast bit if there is no RC. */
3733 if (!i.rounding)
3734 {
3735 /* Encode the vector length. */
3736 unsigned int vec_length;
3737
e771e7c9
JB
3738 if (!i.tm.opcode_modifier.evex
3739 || i.tm.opcode_modifier.evex == EVEXDYN)
3740 {
56522fc5 3741 unsigned int op;
e771e7c9 3742
c7213af9
L
3743 /* Determine vector length from the last multi-length vector
3744 operand. */
e771e7c9 3745 vec_length = 0;
56522fc5 3746 for (op = i.operands; op--;)
e771e7c9
JB
3747 if (i.tm.operand_types[op].bitfield.xmmword
3748 + i.tm.operand_types[op].bitfield.ymmword
3749 + i.tm.operand_types[op].bitfield.zmmword > 1)
3750 {
3751 if (i.types[op].bitfield.zmmword)
c7213af9
L
3752 {
3753 i.tm.opcode_modifier.evex = EVEX512;
3754 break;
3755 }
e771e7c9 3756 else if (i.types[op].bitfield.ymmword)
c7213af9
L
3757 {
3758 i.tm.opcode_modifier.evex = EVEX256;
3759 break;
3760 }
e771e7c9 3761 else if (i.types[op].bitfield.xmmword)
c7213af9
L
3762 {
3763 i.tm.opcode_modifier.evex = EVEX128;
3764 break;
3765 }
625cbd7a
JB
3766 else if (i.broadcast && (int) op == i.broadcast->operand)
3767 {
4a1b91ea 3768 switch (i.broadcast->bytes)
625cbd7a
JB
3769 {
3770 case 64:
3771 i.tm.opcode_modifier.evex = EVEX512;
3772 break;
3773 case 32:
3774 i.tm.opcode_modifier.evex = EVEX256;
3775 break;
3776 case 16:
3777 i.tm.opcode_modifier.evex = EVEX128;
3778 break;
3779 default:
c7213af9 3780 abort ();
625cbd7a 3781 }
c7213af9 3782 break;
625cbd7a 3783 }
e771e7c9 3784 }
c7213af9 3785
56522fc5 3786 if (op >= MAX_OPERANDS)
c7213af9 3787 abort ();
e771e7c9
JB
3788 }
3789
43234a1e
L
3790 switch (i.tm.opcode_modifier.evex)
3791 {
3792 case EVEXLIG: /* LL' is ignored */
3793 vec_length = evexlig << 5;
3794 break;
3795 case EVEX128:
3796 vec_length = 0 << 5;
3797 break;
3798 case EVEX256:
3799 vec_length = 1 << 5;
3800 break;
3801 case EVEX512:
3802 vec_length = 2 << 5;
3803 break;
3804 default:
3805 abort ();
3806 break;
3807 }
3808 i.vex.bytes[3] |= vec_length;
3809 /* Encode the broadcast bit. */
3810 if (i.broadcast)
3811 i.vex.bytes[3] |= 0x10;
3812 }
3813 else
3814 {
3815 if (i.rounding->type != saeonly)
3816 i.vex.bytes[3] |= 0x10 | (i.rounding->type << 5);
3817 else
d3d3c6db 3818 i.vex.bytes[3] |= 0x10 | (evexrcig << 5);
43234a1e
L
3819 }
3820
3821 if (i.mask && i.mask->mask)
3822 i.vex.bytes[3] |= i.mask->mask->reg_num;
3823}
3824
65da13b5
L
3825static void
3826process_immext (void)
3827{
3828 expressionS *exp;
3829
4c692bc7
JB
3830 if ((i.tm.cpu_flags.bitfield.cpusse3 || i.tm.cpu_flags.bitfield.cpusvme)
3831 && i.operands > 0)
65da13b5 3832 {
4c692bc7
JB
3833 /* MONITOR/MWAIT as well as SVME instructions have fixed operands
3834 with an opcode suffix which is coded in the same place as an
3835 8-bit immediate field would be.
3836 Here we check those operands and remove them afterwards. */
65da13b5
L
3837 unsigned int x;
3838
3839 for (x = 0; x < i.operands; x++)
4c692bc7 3840 if (register_number (i.op[x].regs) != x)
65da13b5 3841 as_bad (_("can't use register '%s%s' as operand %d in '%s'."),
1fed0ba1
L
3842 register_prefix, i.op[x].regs->reg_name, x + 1,
3843 i.tm.name);
3844
3845 i.operands = 0;
65da13b5
L
3846 }
3847
9916071f
AP
3848 if (i.tm.cpu_flags.bitfield.cpumwaitx && i.operands > 0)
3849 {
3850 /* MONITORX/MWAITX instructions have fixed operands with an opcode
3851 suffix which is coded in the same place as an 8-bit immediate
3852 field would be.
3853 Here we check those operands and remove them afterwards. */
3854 unsigned int x;
3855
3856 if (i.operands != 3)
3857 abort();
3858
3859 for (x = 0; x < 2; x++)
3860 if (register_number (i.op[x].regs) != x)
3861 goto bad_register_operand;
3862
3863 /* Check for third operand for mwaitx/monitorx insn. */
3864 if (register_number (i.op[x].regs)
3865 != (x + (i.tm.extension_opcode == 0xfb)))
3866 {
3867bad_register_operand:
3868 as_bad (_("can't use register '%s%s' as operand %d in '%s'."),
3869 register_prefix, i.op[x].regs->reg_name, x+1,
3870 i.tm.name);
3871 }
3872
3873 i.operands = 0;
3874 }
3875
c0f3af97 3876 /* These AMD 3DNow! and SSE2 instructions have an opcode suffix
65da13b5
L
3877 which is coded in the same place as an 8-bit immediate field
3878 would be. Here we fake an 8-bit immediate operand from the
3879 opcode suffix stored in tm.extension_opcode.
3880
c1e679ec 3881 AVX instructions also use this encoding, for some of
c0f3af97 3882 3 argument instructions. */
65da13b5 3883
43234a1e 3884 gas_assert (i.imm_operands <= 1
7ab9ffdd 3885 && (i.operands <= 2
7a8655d2 3886 || (is_any_vex_encoding (&i.tm)
7ab9ffdd 3887 && i.operands <= 4)));
65da13b5
L
3888
3889 exp = &im_expressions[i.imm_operands++];
3890 i.op[i.operands].imms = exp;
3891 i.types[i.operands] = imm8;
3892 i.operands++;
3893 exp->X_op = O_constant;
3894 exp->X_add_number = i.tm.extension_opcode;
3895 i.tm.extension_opcode = None;
3896}
3897
42164a71
L
3898
3899static int
3900check_hle (void)
3901{
3902 switch (i.tm.opcode_modifier.hleprefixok)
3903 {
3904 default:
3905 abort ();
82c2def5 3906 case HLEPrefixNone:
165de32a
L
3907 as_bad (_("invalid instruction `%s' after `%s'"),
3908 i.tm.name, i.hle_prefix);
42164a71 3909 return 0;
82c2def5 3910 case HLEPrefixLock:
42164a71
L
3911 if (i.prefix[LOCK_PREFIX])
3912 return 1;
165de32a 3913 as_bad (_("missing `lock' with `%s'"), i.hle_prefix);
42164a71 3914 return 0;
82c2def5 3915 case HLEPrefixAny:
42164a71 3916 return 1;
82c2def5 3917 case HLEPrefixRelease:
42164a71
L
3918 if (i.prefix[HLE_PREFIX] != XRELEASE_PREFIX_OPCODE)
3919 {
3920 as_bad (_("instruction `%s' after `xacquire' not allowed"),
3921 i.tm.name);
3922 return 0;
3923 }
3924 if (i.mem_operands == 0
3925 || !operand_type_check (i.types[i.operands - 1], anymem))
3926 {
3927 as_bad (_("memory destination needed for instruction `%s'"
3928 " after `xrelease'"), i.tm.name);
3929 return 0;
3930 }
3931 return 1;
3932 }
3933}
3934
b6f8c7c4
L
3935/* Try the shortest encoding by shortening operand size. */
3936
3937static void
3938optimize_encoding (void)
3939{
a0a1771e 3940 unsigned int j;
b6f8c7c4
L
3941
3942 if (optimize_for_space
3943 && i.reg_operands == 1
3944 && i.imm_operands == 1
3945 && !i.types[1].bitfield.byte
3946 && i.op[0].imms->X_op == O_constant
3947 && fits_in_imm7 (i.op[0].imms->X_add_number)
3948 && ((i.tm.base_opcode == 0xa8
3949 && i.tm.extension_opcode == None)
3950 || (i.tm.base_opcode == 0xf6
3951 && i.tm.extension_opcode == 0x0)))
3952 {
3953 /* Optimize: -Os:
3954 test $imm7, %r64/%r32/%r16 -> test $imm7, %r8
3955 */
3956 unsigned int base_regnum = i.op[1].regs->reg_num;
3957 if (flag_code == CODE_64BIT || base_regnum < 4)
3958 {
3959 i.types[1].bitfield.byte = 1;
3960 /* Ignore the suffix. */
3961 i.suffix = 0;
3962 if (base_regnum >= 4
3963 && !(i.op[1].regs->reg_flags & RegRex))
3964 {
3965 /* Handle SP, BP, SI and DI registers. */
3966 if (i.types[1].bitfield.word)
3967 j = 16;
3968 else if (i.types[1].bitfield.dword)
3969 j = 32;
3970 else
3971 j = 48;
3972 i.op[1].regs -= j;
3973 }
3974 }
3975 }
3976 else if (flag_code == CODE_64BIT
d3d50934
L
3977 && ((i.types[1].bitfield.qword
3978 && i.reg_operands == 1
b6f8c7c4
L
3979 && i.imm_operands == 1
3980 && i.op[0].imms->X_op == O_constant
3981 && ((i.tm.base_opcode == 0xb0
3982 && i.tm.extension_opcode == None
3983 && fits_in_unsigned_long (i.op[0].imms->X_add_number))
3984 || (fits_in_imm31 (i.op[0].imms->X_add_number)
3985 && (((i.tm.base_opcode == 0x24
3986 || i.tm.base_opcode == 0xa8)
3987 && i.tm.extension_opcode == None)
3988 || (i.tm.base_opcode == 0x80
3989 && i.tm.extension_opcode == 0x4)
3990 || ((i.tm.base_opcode == 0xf6
3991 || i.tm.base_opcode == 0xc6)
b8364fa7
JB
3992 && i.tm.extension_opcode == 0x0)))
3993 || (fits_in_imm7 (i.op[0].imms->X_add_number)
3994 && i.tm.base_opcode == 0x83
3995 && i.tm.extension_opcode == 0x4)))
d3d50934
L
3996 || (i.types[0].bitfield.qword
3997 && ((i.reg_operands == 2
3998 && i.op[0].regs == i.op[1].regs
3999 && ((i.tm.base_opcode == 0x30
4000 || i.tm.base_opcode == 0x28)
4001 && i.tm.extension_opcode == None))
4002 || (i.reg_operands == 1
4003 && i.operands == 1
4004 && i.tm.base_opcode == 0x30
4005 && i.tm.extension_opcode == None)))))
b6f8c7c4
L
4006 {
4007 /* Optimize: -O:
4008 andq $imm31, %r64 -> andl $imm31, %r32
b8364fa7 4009 andq $imm7, %r64 -> andl $imm7, %r32
b6f8c7c4
L
4010 testq $imm31, %r64 -> testl $imm31, %r32
4011 xorq %r64, %r64 -> xorl %r32, %r32
4012 subq %r64, %r64 -> subl %r32, %r32
4013 movq $imm31, %r64 -> movl $imm31, %r32
4014 movq $imm32, %r64 -> movl $imm32, %r32
4015 */
4016 i.tm.opcode_modifier.norex64 = 1;
4017 if (i.tm.base_opcode == 0xb0 || i.tm.base_opcode == 0xc6)
4018 {
4019 /* Handle
4020 movq $imm31, %r64 -> movl $imm31, %r32
4021 movq $imm32, %r64 -> movl $imm32, %r32
4022 */
4023 i.tm.operand_types[0].bitfield.imm32 = 1;
4024 i.tm.operand_types[0].bitfield.imm32s = 0;
4025 i.tm.operand_types[0].bitfield.imm64 = 0;
4026 i.types[0].bitfield.imm32 = 1;
4027 i.types[0].bitfield.imm32s = 0;
4028 i.types[0].bitfield.imm64 = 0;
4029 i.types[1].bitfield.dword = 1;
4030 i.types[1].bitfield.qword = 0;
4031 if (i.tm.base_opcode == 0xc6)
4032 {
4033 /* Handle
4034 movq $imm31, %r64 -> movl $imm31, %r32
4035 */
4036 i.tm.base_opcode = 0xb0;
4037 i.tm.extension_opcode = None;
4038 i.tm.opcode_modifier.shortform = 1;
4039 i.tm.opcode_modifier.modrm = 0;
4040 }
4041 }
4042 }
5641ec01
JB
4043 else if (optimize > 1
4044 && !optimize_for_space
4045 && i.reg_operands == 2
4046 && i.op[0].regs == i.op[1].regs
4047 && ((i.tm.base_opcode & ~(Opcode_D | 1)) == 0x8
4048 || (i.tm.base_opcode & ~(Opcode_D | 1)) == 0x20)
4049 && (flag_code != CODE_64BIT || !i.types[0].bitfield.dword))
4050 {
4051 /* Optimize: -O2:
4052 andb %rN, %rN -> testb %rN, %rN
4053 andw %rN, %rN -> testw %rN, %rN
4054 andq %rN, %rN -> testq %rN, %rN
4055 orb %rN, %rN -> testb %rN, %rN
4056 orw %rN, %rN -> testw %rN, %rN
4057 orq %rN, %rN -> testq %rN, %rN
4058
4059 and outside of 64-bit mode
4060
4061 andl %rN, %rN -> testl %rN, %rN
4062 orl %rN, %rN -> testl %rN, %rN
4063 */
4064 i.tm.base_opcode = 0x84 | (i.tm.base_opcode & 1);
4065 }
99112332 4066 else if (i.reg_operands == 3
b6f8c7c4
L
4067 && i.op[0].regs == i.op[1].regs
4068 && !i.types[2].bitfield.xmmword
4069 && (i.tm.opcode_modifier.vex
7a69eac3 4070 || ((!i.mask || i.mask->zeroing)
b6f8c7c4 4071 && !i.rounding
e771e7c9 4072 && is_evex_encoding (&i.tm)
80c34c38 4073 && (i.vec_encoding != vex_encoding_evex
dd22218c 4074 || cpu_arch_isa_flags.bitfield.cpuavx512vl
80c34c38 4075 || i.tm.cpu_flags.bitfield.cpuavx512vl
7091c612 4076 || (i.tm.operand_types[2].bitfield.zmmword
dd22218c 4077 && i.types[2].bitfield.ymmword))))
b6f8c7c4
L
4078 && ((i.tm.base_opcode == 0x55
4079 || i.tm.base_opcode == 0x6655
4080 || i.tm.base_opcode == 0x66df
4081 || i.tm.base_opcode == 0x57
4082 || i.tm.base_opcode == 0x6657
8305403a
L
4083 || i.tm.base_opcode == 0x66ef
4084 || i.tm.base_opcode == 0x66f8
4085 || i.tm.base_opcode == 0x66f9
4086 || i.tm.base_opcode == 0x66fa
1424ad86
JB
4087 || i.tm.base_opcode == 0x66fb
4088 || i.tm.base_opcode == 0x42
4089 || i.tm.base_opcode == 0x6642
4090 || i.tm.base_opcode == 0x47
4091 || i.tm.base_opcode == 0x6647)
b6f8c7c4
L
4092 && i.tm.extension_opcode == None))
4093 {
99112332 4094 /* Optimize: -O1:
8305403a
L
4095 VOP, one of vandnps, vandnpd, vxorps, vxorpd, vpsubb, vpsubd,
4096 vpsubq and vpsubw:
b6f8c7c4
L
4097 EVEX VOP %zmmM, %zmmM, %zmmN
4098 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4099 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4100 EVEX VOP %ymmM, %ymmM, %ymmN
4101 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4102 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4103 VEX VOP %ymmM, %ymmM, %ymmN
4104 -> VEX VOP %xmmM, %xmmM, %xmmN
4105 VOP, one of vpandn and vpxor:
4106 VEX VOP %ymmM, %ymmM, %ymmN
4107 -> VEX VOP %xmmM, %xmmM, %xmmN
4108 VOP, one of vpandnd and vpandnq:
4109 EVEX VOP %zmmM, %zmmM, %zmmN
4110 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4111 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4112 EVEX VOP %ymmM, %ymmM, %ymmN
4113 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4114 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4115 VOP, one of vpxord and vpxorq:
4116 EVEX VOP %zmmM, %zmmM, %zmmN
4117 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4118 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4119 EVEX VOP %ymmM, %ymmM, %ymmN
4120 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4121 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
1424ad86
JB
4122 VOP, one of kxord and kxorq:
4123 VEX VOP %kM, %kM, %kN
4124 -> VEX kxorw %kM, %kM, %kN
4125 VOP, one of kandnd and kandnq:
4126 VEX VOP %kM, %kM, %kN
4127 -> VEX kandnw %kM, %kM, %kN
b6f8c7c4 4128 */
e771e7c9 4129 if (is_evex_encoding (&i.tm))
b6f8c7c4 4130 {
7b1d7ca1 4131 if (i.vec_encoding != vex_encoding_evex)
b6f8c7c4
L
4132 {
4133 i.tm.opcode_modifier.vex = VEX128;
4134 i.tm.opcode_modifier.vexw = VEXW0;
4135 i.tm.opcode_modifier.evex = 0;
4136 }
7b1d7ca1 4137 else if (optimize > 1)
dd22218c
L
4138 i.tm.opcode_modifier.evex = EVEX128;
4139 else
4140 return;
b6f8c7c4 4141 }
1424ad86
JB
4142 else if (i.tm.operand_types[0].bitfield.regmask)
4143 {
4144 i.tm.base_opcode &= 0xff;
4145 i.tm.opcode_modifier.vexw = VEXW0;
4146 }
b6f8c7c4
L
4147 else
4148 i.tm.opcode_modifier.vex = VEX128;
4149
4150 if (i.tm.opcode_modifier.vex)
4151 for (j = 0; j < 3; j++)
4152 {
4153 i.types[j].bitfield.xmmword = 1;
4154 i.types[j].bitfield.ymmword = 0;
4155 }
4156 }
392a5972 4157 else if (i.vec_encoding != vex_encoding_evex
97ed31ae 4158 && !i.types[0].bitfield.zmmword
392a5972 4159 && !i.types[1].bitfield.zmmword
97ed31ae 4160 && !i.mask
a0a1771e 4161 && !i.broadcast
97ed31ae 4162 && is_evex_encoding (&i.tm)
392a5972
L
4163 && ((i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0x666f
4164 || (i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf36f
a0a1771e
JB
4165 || (i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf26f
4166 || (i.tm.base_opcode & ~4) == 0x66db
4167 || (i.tm.base_opcode & ~4) == 0x66eb)
97ed31ae
L
4168 && i.tm.extension_opcode == None)
4169 {
4170 /* Optimize: -O1:
4171 VOP, one of vmovdqa32, vmovdqa64, vmovdqu8, vmovdqu16,
4172 vmovdqu32 and vmovdqu64:
4173 EVEX VOP %xmmM, %xmmN
4174 -> VEX vmovdqa|vmovdqu %xmmM, %xmmN (M and N < 16)
4175 EVEX VOP %ymmM, %ymmN
4176 -> VEX vmovdqa|vmovdqu %ymmM, %ymmN (M and N < 16)
4177 EVEX VOP %xmmM, mem
4178 -> VEX vmovdqa|vmovdqu %xmmM, mem (M < 16)
4179 EVEX VOP %ymmM, mem
4180 -> VEX vmovdqa|vmovdqu %ymmM, mem (M < 16)
4181 EVEX VOP mem, %xmmN
4182 -> VEX mvmovdqa|vmovdquem, %xmmN (N < 16)
4183 EVEX VOP mem, %ymmN
4184 -> VEX vmovdqa|vmovdqu mem, %ymmN (N < 16)
a0a1771e
JB
4185 VOP, one of vpand, vpandn, vpor, vpxor:
4186 EVEX VOP{d,q} %xmmL, %xmmM, %xmmN
4187 -> VEX VOP %xmmL, %xmmM, %xmmN (L, M, and N < 16)
4188 EVEX VOP{d,q} %ymmL, %ymmM, %ymmN
4189 -> VEX VOP %ymmL, %ymmM, %ymmN (L, M, and N < 16)
4190 EVEX VOP{d,q} mem, %xmmM, %xmmN
4191 -> VEX VOP mem, %xmmM, %xmmN (M and N < 16)
4192 EVEX VOP{d,q} mem, %ymmM, %ymmN
4193 -> VEX VOP mem, %ymmM, %ymmN (M and N < 16)
97ed31ae 4194 */
a0a1771e 4195 for (j = 0; j < i.operands; j++)
392a5972
L
4196 if (operand_type_check (i.types[j], disp)
4197 && i.op[j].disps->X_op == O_constant)
4198 {
4199 /* Since the VEX prefix has 2 or 3 bytes, the EVEX prefix
4200 has 4 bytes, EVEX Disp8 has 1 byte and VEX Disp32 has 4
4201 bytes, we choose EVEX Disp8 over VEX Disp32. */
4202 int evex_disp8, vex_disp8;
4203 unsigned int memshift = i.memshift;
4204 offsetT n = i.op[j].disps->X_add_number;
4205
4206 evex_disp8 = fits_in_disp8 (n);
4207 i.memshift = 0;
4208 vex_disp8 = fits_in_disp8 (n);
4209 if (evex_disp8 != vex_disp8)
4210 {
4211 i.memshift = memshift;
4212 return;
4213 }
4214
4215 i.types[j].bitfield.disp8 = vex_disp8;
4216 break;
4217 }
4218 if ((i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf26f)
4219 i.tm.base_opcode ^= 0xf36f ^ 0xf26f;
97ed31ae
L
4220 i.tm.opcode_modifier.vex
4221 = i.types[0].bitfield.ymmword ? VEX256 : VEX128;
4222 i.tm.opcode_modifier.vexw = VEXW0;
79dec6b7
JB
4223 /* VPAND, VPOR, and VPXOR are commutative. */
4224 if (i.reg_operands == 3 && i.tm.base_opcode != 0x66df)
4225 i.tm.opcode_modifier.commutative = 1;
97ed31ae
L
4226 i.tm.opcode_modifier.evex = 0;
4227 i.tm.opcode_modifier.masking = 0;
a0a1771e 4228 i.tm.opcode_modifier.broadcast = 0;
97ed31ae
L
4229 i.tm.opcode_modifier.disp8memshift = 0;
4230 i.memshift = 0;
a0a1771e
JB
4231 if (j < i.operands)
4232 i.types[j].bitfield.disp8
4233 = fits_in_disp8 (i.op[j].disps->X_add_number);
97ed31ae 4234 }
b6f8c7c4
L
4235}
4236
252b5132
RH
4237/* This is the guts of the machine-dependent assembler. LINE points to a
4238 machine dependent instruction. This function is supposed to emit
4239 the frags/bytes it assembles to. */
4240
4241void
65da13b5 4242md_assemble (char *line)
252b5132 4243{
40fb9820 4244 unsigned int j;
83b16ac6 4245 char mnemonic[MAX_MNEM_SIZE], mnem_suffix;
d3ce72d0 4246 const insn_template *t;
252b5132 4247
47926f60 4248 /* Initialize globals. */
252b5132
RH
4249 memset (&i, '\0', sizeof (i));
4250 for (j = 0; j < MAX_OPERANDS; j++)
1ae12ab7 4251 i.reloc[j] = NO_RELOC;
252b5132
RH
4252 memset (disp_expressions, '\0', sizeof (disp_expressions));
4253 memset (im_expressions, '\0', sizeof (im_expressions));
ce8a8b2f 4254 save_stack_p = save_stack;
252b5132
RH
4255
4256 /* First parse an instruction mnemonic & call i386_operand for the operands.
4257 We assume that the scrubber has arranged it so that line[0] is the valid
47926f60 4258 start of a (possibly prefixed) mnemonic. */
252b5132 4259
29b0f896
AM
4260 line = parse_insn (line, mnemonic);
4261 if (line == NULL)
4262 return;
83b16ac6 4263 mnem_suffix = i.suffix;
252b5132 4264
29b0f896 4265 line = parse_operands (line, mnemonic);
ee86248c 4266 this_operand = -1;
8325cc63
JB
4267 xfree (i.memop1_string);
4268 i.memop1_string = NULL;
29b0f896
AM
4269 if (line == NULL)
4270 return;
252b5132 4271
29b0f896
AM
4272 /* Now we've parsed the mnemonic into a set of templates, and have the
4273 operands at hand. */
4274
4275 /* All intel opcodes have reversed operands except for "bound" and
4276 "enter". We also don't reverse intersegment "jmp" and "call"
4277 instructions with 2 immediate operands so that the immediate segment
050dfa73 4278 precedes the offset, as it does when in AT&T mode. */
4d456e3d
L
4279 if (intel_syntax
4280 && i.operands > 1
29b0f896 4281 && (strcmp (mnemonic, "bound") != 0)
30123838 4282 && (strcmp (mnemonic, "invlpga") != 0)
40fb9820
L
4283 && !(operand_type_check (i.types[0], imm)
4284 && operand_type_check (i.types[1], imm)))
29b0f896
AM
4285 swap_operands ();
4286
ec56d5c0
JB
4287 /* The order of the immediates should be reversed
4288 for 2 immediates extrq and insertq instructions */
4289 if (i.imm_operands == 2
4290 && (strcmp (mnemonic, "extrq") == 0
4291 || strcmp (mnemonic, "insertq") == 0))
4292 swap_2_operands (0, 1);
4293
29b0f896
AM
4294 if (i.imm_operands)
4295 optimize_imm ();
4296
b300c311
L
4297 /* Don't optimize displacement for movabs since it only takes 64bit
4298 displacement. */
4299 if (i.disp_operands
a501d77e 4300 && i.disp_encoding != disp_encoding_32bit
862be3fb
L
4301 && (flag_code != CODE_64BIT
4302 || strcmp (mnemonic, "movabs") != 0))
4303 optimize_disp ();
29b0f896
AM
4304
4305 /* Next, we find a template that matches the given insn,
4306 making sure the overlap of the given operands types is consistent
4307 with the template operand types. */
252b5132 4308
83b16ac6 4309 if (!(t = match_template (mnem_suffix)))
29b0f896 4310 return;
252b5132 4311
7bab8ab5 4312 if (sse_check != check_none
81f8a913 4313 && !i.tm.opcode_modifier.noavx
6e3e5c9e 4314 && !i.tm.cpu_flags.bitfield.cpuavx
daf50ae7
L
4315 && (i.tm.cpu_flags.bitfield.cpusse
4316 || i.tm.cpu_flags.bitfield.cpusse2
4317 || i.tm.cpu_flags.bitfield.cpusse3
4318 || i.tm.cpu_flags.bitfield.cpussse3
4319 || i.tm.cpu_flags.bitfield.cpusse4_1
6e3e5c9e
JB
4320 || i.tm.cpu_flags.bitfield.cpusse4_2
4321 || i.tm.cpu_flags.bitfield.cpupclmul
4322 || i.tm.cpu_flags.bitfield.cpuaes
4323 || i.tm.cpu_flags.bitfield.cpugfni))
daf50ae7 4324 {
7bab8ab5 4325 (sse_check == check_warning
daf50ae7
L
4326 ? as_warn
4327 : as_bad) (_("SSE instruction `%s' is used"), i.tm.name);
4328 }
4329
321fd21e
L
4330 /* Zap movzx and movsx suffix. The suffix has been set from
4331 "word ptr" or "byte ptr" on the source operand in Intel syntax
4332 or extracted from mnemonic in AT&T syntax. But we'll use
4333 the destination register to choose the suffix for encoding. */
4334 if ((i.tm.base_opcode & ~9) == 0x0fb6)
cd61ebfe 4335 {
321fd21e
L
4336 /* In Intel syntax, there must be a suffix. In AT&T syntax, if
4337 there is no suffix, the default will be byte extension. */
4338 if (i.reg_operands != 2
4339 && !i.suffix
7ab9ffdd 4340 && intel_syntax)
321fd21e
L
4341 as_bad (_("ambiguous operand size for `%s'"), i.tm.name);
4342
4343 i.suffix = 0;
cd61ebfe 4344 }
24eab124 4345
40fb9820 4346 if (i.tm.opcode_modifier.fwait)
29b0f896
AM
4347 if (!add_prefix (FWAIT_OPCODE))
4348 return;
252b5132 4349
d5de92cf
L
4350 /* Check if REP prefix is OK. */
4351 if (i.rep_prefix && !i.tm.opcode_modifier.repprefixok)
4352 {
4353 as_bad (_("invalid instruction `%s' after `%s'"),
4354 i.tm.name, i.rep_prefix);
4355 return;
4356 }
4357
c1ba0266
L
4358 /* Check for lock without a lockable instruction. Destination operand
4359 must be memory unless it is xchg (0x86). */
c32fa91d
L
4360 if (i.prefix[LOCK_PREFIX]
4361 && (!i.tm.opcode_modifier.islockable
c1ba0266
L
4362 || i.mem_operands == 0
4363 || (i.tm.base_opcode != 0x86
4364 && !operand_type_check (i.types[i.operands - 1], anymem))))
c32fa91d
L
4365 {
4366 as_bad (_("expecting lockable instruction after `lock'"));
4367 return;
4368 }
4369
7a8655d2
JB
4370 /* Check for data size prefix on VEX/XOP/EVEX encoded insns. */
4371 if (i.prefix[DATA_PREFIX] && is_any_vex_encoding (&i.tm))
4372 {
4373 as_bad (_("data size prefix invalid with `%s'"), i.tm.name);
4374 return;
4375 }
4376
42164a71 4377 /* Check if HLE prefix is OK. */
165de32a 4378 if (i.hle_prefix && !check_hle ())
42164a71
L
4379 return;
4380
7e8b059b
L
4381 /* Check BND prefix. */
4382 if (i.bnd_prefix && !i.tm.opcode_modifier.bndprefixok)
4383 as_bad (_("expecting valid branch instruction after `bnd'"));
4384
04ef582a 4385 /* Check NOTRACK prefix. */
9fef80d6
L
4386 if (i.notrack_prefix && !i.tm.opcode_modifier.notrackprefixok)
4387 as_bad (_("expecting indirect branch instruction after `notrack'"));
04ef582a 4388
327e8c42
JB
4389 if (i.tm.cpu_flags.bitfield.cpumpx)
4390 {
4391 if (flag_code == CODE_64BIT && i.prefix[ADDR_PREFIX])
4392 as_bad (_("32-bit address isn't allowed in 64-bit MPX instructions."));
4393 else if (flag_code != CODE_16BIT
4394 ? i.prefix[ADDR_PREFIX]
4395 : i.mem_operands && !i.prefix[ADDR_PREFIX])
4396 as_bad (_("16-bit address isn't allowed in MPX instructions"));
4397 }
7e8b059b
L
4398
4399 /* Insert BND prefix. */
76d3a78a
JB
4400 if (add_bnd_prefix && i.tm.opcode_modifier.bndprefixok)
4401 {
4402 if (!i.prefix[BND_PREFIX])
4403 add_prefix (BND_PREFIX_OPCODE);
4404 else if (i.prefix[BND_PREFIX] != BND_PREFIX_OPCODE)
4405 {
4406 as_warn (_("replacing `rep'/`repe' prefix by `bnd'"));
4407 i.prefix[BND_PREFIX] = BND_PREFIX_OPCODE;
4408 }
4409 }
7e8b059b 4410
29b0f896 4411 /* Check string instruction segment overrides. */
40fb9820 4412 if (i.tm.opcode_modifier.isstring && i.mem_operands != 0)
29b0f896
AM
4413 {
4414 if (!check_string ())
5dd0794d 4415 return;
fc0763e6 4416 i.disp_operands = 0;
29b0f896 4417 }
5dd0794d 4418
b6f8c7c4
L
4419 if (optimize && !i.no_optimize && i.tm.opcode_modifier.optimize)
4420 optimize_encoding ();
4421
29b0f896
AM
4422 if (!process_suffix ())
4423 return;
e413e4e9 4424
bc0844ae
L
4425 /* Update operand types. */
4426 for (j = 0; j < i.operands; j++)
4427 i.types[j] = operand_type_and (i.types[j], i.tm.operand_types[j]);
4428
29b0f896
AM
4429 /* Make still unresolved immediate matches conform to size of immediate
4430 given in i.suffix. */
4431 if (!finalize_imm ())
4432 return;
252b5132 4433
40fb9820 4434 if (i.types[0].bitfield.imm1)
29b0f896 4435 i.imm_operands = 0; /* kludge for shift insns. */
252b5132 4436
9afe6eb8
L
4437 /* We only need to check those implicit registers for instructions
4438 with 3 operands or less. */
4439 if (i.operands <= 3)
4440 for (j = 0; j < i.operands; j++)
4441 if (i.types[j].bitfield.inoutportreg
4442 || i.types[j].bitfield.shiftcount
1b54b8d7 4443 || (i.types[j].bitfield.acc && !i.types[j].bitfield.xmmword))
9afe6eb8 4444 i.reg_operands--;
40fb9820 4445
c0f3af97
L
4446 /* ImmExt should be processed after SSE2AVX. */
4447 if (!i.tm.opcode_modifier.sse2avx
4448 && i.tm.opcode_modifier.immext)
65da13b5 4449 process_immext ();
252b5132 4450
29b0f896
AM
4451 /* For insns with operands there are more diddles to do to the opcode. */
4452 if (i.operands)
4453 {
4454 if (!process_operands ())
4455 return;
4456 }
40fb9820 4457 else if (!quiet_warnings && i.tm.opcode_modifier.ugh)
29b0f896
AM
4458 {
4459 /* UnixWare fsub no args is alias for fsubp, fadd -> faddp, etc. */
4460 as_warn (_("translating to `%sp'"), i.tm.name);
4461 }
252b5132 4462
7a8655d2 4463 if (is_any_vex_encoding (&i.tm))
9e5e5283 4464 {
c1dc7af5 4465 if (!cpu_arch_flags.bitfield.cpui286)
9e5e5283 4466 {
c1dc7af5 4467 as_bad (_("instruction `%s' isn't supported outside of protected mode."),
9e5e5283
L
4468 i.tm.name);
4469 return;
4470 }
c0f3af97 4471
9e5e5283
L
4472 if (i.tm.opcode_modifier.vex)
4473 build_vex_prefix (t);
4474 else
4475 build_evex_prefix ();
4476 }
43234a1e 4477
5dd85c99
SP
4478 /* Handle conversion of 'int $3' --> special int3 insn. XOP or FMA4
4479 instructions may define INT_OPCODE as well, so avoid this corner
4480 case for those instructions that use MODRM. */
4481 if (i.tm.base_opcode == INT_OPCODE
a6461c02
SP
4482 && !i.tm.opcode_modifier.modrm
4483 && i.op[0].imms->X_add_number == 3)
29b0f896
AM
4484 {
4485 i.tm.base_opcode = INT3_OPCODE;
4486 i.imm_operands = 0;
4487 }
252b5132 4488
40fb9820
L
4489 if ((i.tm.opcode_modifier.jump
4490 || i.tm.opcode_modifier.jumpbyte
4491 || i.tm.opcode_modifier.jumpdword)
29b0f896
AM
4492 && i.op[0].disps->X_op == O_constant)
4493 {
4494 /* Convert "jmp constant" (and "call constant") to a jump (call) to
4495 the absolute address given by the constant. Since ix86 jumps and
4496 calls are pc relative, we need to generate a reloc. */
4497 i.op[0].disps->X_add_symbol = &abs_symbol;
4498 i.op[0].disps->X_op = O_symbol;
4499 }
252b5132 4500
40fb9820 4501 if (i.tm.opcode_modifier.rex64)
161a04f6 4502 i.rex |= REX_W;
252b5132 4503
29b0f896
AM
4504 /* For 8 bit registers we need an empty rex prefix. Also if the
4505 instruction already has a prefix, we need to convert old
4506 registers to new ones. */
773f551c 4507
dc821c5f 4508 if ((i.types[0].bitfield.reg && i.types[0].bitfield.byte
29b0f896 4509 && (i.op[0].regs->reg_flags & RegRex64) != 0)
dc821c5f 4510 || (i.types[1].bitfield.reg && i.types[1].bitfield.byte
29b0f896 4511 && (i.op[1].regs->reg_flags & RegRex64) != 0)
dc821c5f
JB
4512 || (((i.types[0].bitfield.reg && i.types[0].bitfield.byte)
4513 || (i.types[1].bitfield.reg && i.types[1].bitfield.byte))
29b0f896
AM
4514 && i.rex != 0))
4515 {
4516 int x;
726c5dcd 4517
29b0f896
AM
4518 i.rex |= REX_OPCODE;
4519 for (x = 0; x < 2; x++)
4520 {
4521 /* Look for 8 bit operand that uses old registers. */
dc821c5f 4522 if (i.types[x].bitfield.reg && i.types[x].bitfield.byte
29b0f896 4523 && (i.op[x].regs->reg_flags & RegRex64) == 0)
773f551c 4524 {
29b0f896
AM
4525 /* In case it is "hi" register, give up. */
4526 if (i.op[x].regs->reg_num > 3)
a540244d 4527 as_bad (_("can't encode register '%s%s' in an "
4eed87de 4528 "instruction requiring REX prefix."),
a540244d 4529 register_prefix, i.op[x].regs->reg_name);
773f551c 4530
29b0f896
AM
4531 /* Otherwise it is equivalent to the extended register.
4532 Since the encoding doesn't change this is merely
4533 cosmetic cleanup for debug output. */
4534
4535 i.op[x].regs = i.op[x].regs + 8;
773f551c 4536 }
29b0f896
AM
4537 }
4538 }
773f551c 4539
6b6b6807
L
4540 if (i.rex == 0 && i.rex_encoding)
4541 {
4542 /* Check if we can add a REX_OPCODE byte. Look for 8 bit operand
4543 that uses legacy register. If it is "hi" register, don't add
4544 the REX_OPCODE byte. */
4545 int x;
4546 for (x = 0; x < 2; x++)
4547 if (i.types[x].bitfield.reg
4548 && i.types[x].bitfield.byte
4549 && (i.op[x].regs->reg_flags & RegRex64) == 0
4550 && i.op[x].regs->reg_num > 3)
4551 {
4552 i.rex_encoding = FALSE;
4553 break;
4554 }
4555
4556 if (i.rex_encoding)
4557 i.rex = REX_OPCODE;
4558 }
4559
7ab9ffdd 4560 if (i.rex != 0)
29b0f896
AM
4561 add_prefix (REX_OPCODE | i.rex);
4562
4563 /* We are ready to output the insn. */
4564 output_insn ();
4565}
4566
4567static char *
e3bb37b5 4568parse_insn (char *line, char *mnemonic)
29b0f896
AM
4569{
4570 char *l = line;
4571 char *token_start = l;
4572 char *mnem_p;
5c6af06e 4573 int supported;
d3ce72d0 4574 const insn_template *t;
b6169b20 4575 char *dot_p = NULL;
29b0f896 4576
29b0f896
AM
4577 while (1)
4578 {
4579 mnem_p = mnemonic;
4580 while ((*mnem_p = mnemonic_chars[(unsigned char) *l]) != 0)
4581 {
b6169b20
L
4582 if (*mnem_p == '.')
4583 dot_p = mnem_p;
29b0f896
AM
4584 mnem_p++;
4585 if (mnem_p >= mnemonic + MAX_MNEM_SIZE)
45288df1 4586 {
29b0f896
AM
4587 as_bad (_("no such instruction: `%s'"), token_start);
4588 return NULL;
4589 }
4590 l++;
4591 }
4592 if (!is_space_char (*l)
4593 && *l != END_OF_INSN
e44823cf
JB
4594 && (intel_syntax
4595 || (*l != PREFIX_SEPARATOR
4596 && *l != ',')))
29b0f896
AM
4597 {
4598 as_bad (_("invalid character %s in mnemonic"),
4599 output_invalid (*l));
4600 return NULL;
4601 }
4602 if (token_start == l)
4603 {
e44823cf 4604 if (!intel_syntax && *l == PREFIX_SEPARATOR)
29b0f896
AM
4605 as_bad (_("expecting prefix; got nothing"));
4606 else
4607 as_bad (_("expecting mnemonic; got nothing"));
4608 return NULL;
4609 }
45288df1 4610
29b0f896 4611 /* Look up instruction (or prefix) via hash table. */
d3ce72d0 4612 current_templates = (const templates *) hash_find (op_hash, mnemonic);
47926f60 4613
29b0f896
AM
4614 if (*l != END_OF_INSN
4615 && (!is_space_char (*l) || l[1] != END_OF_INSN)
4616 && current_templates
40fb9820 4617 && current_templates->start->opcode_modifier.isprefix)
29b0f896 4618 {
c6fb90c8 4619 if (!cpu_flags_check_cpu64 (current_templates->start->cpu_flags))
2dd88dca
JB
4620 {
4621 as_bad ((flag_code != CODE_64BIT
4622 ? _("`%s' is only supported in 64-bit mode")
4623 : _("`%s' is not supported in 64-bit mode")),
4624 current_templates->start->name);
4625 return NULL;
4626 }
29b0f896
AM
4627 /* If we are in 16-bit mode, do not allow addr16 or data16.
4628 Similarly, in 32-bit mode, do not allow addr32 or data32. */
673fe0f0
JB
4629 if ((current_templates->start->opcode_modifier.size == SIZE16
4630 || current_templates->start->opcode_modifier.size == SIZE32)
29b0f896 4631 && flag_code != CODE_64BIT
673fe0f0 4632 && ((current_templates->start->opcode_modifier.size == SIZE32)
29b0f896
AM
4633 ^ (flag_code == CODE_16BIT)))
4634 {
4635 as_bad (_("redundant %s prefix"),
4636 current_templates->start->name);
4637 return NULL;
45288df1 4638 }
86fa6981 4639 if (current_templates->start->opcode_length == 0)
29b0f896 4640 {
86fa6981
L
4641 /* Handle pseudo prefixes. */
4642 switch (current_templates->start->base_opcode)
4643 {
4644 case 0x0:
4645 /* {disp8} */
4646 i.disp_encoding = disp_encoding_8bit;
4647 break;
4648 case 0x1:
4649 /* {disp32} */
4650 i.disp_encoding = disp_encoding_32bit;
4651 break;
4652 case 0x2:
4653 /* {load} */
4654 i.dir_encoding = dir_encoding_load;
4655 break;
4656 case 0x3:
4657 /* {store} */
4658 i.dir_encoding = dir_encoding_store;
4659 break;
4660 case 0x4:
4661 /* {vex2} */
4662 i.vec_encoding = vex_encoding_vex2;
4663 break;
4664 case 0x5:
4665 /* {vex3} */
4666 i.vec_encoding = vex_encoding_vex3;
4667 break;
4668 case 0x6:
4669 /* {evex} */
4670 i.vec_encoding = vex_encoding_evex;
4671 break;
6b6b6807
L
4672 case 0x7:
4673 /* {rex} */
4674 i.rex_encoding = TRUE;
4675 break;
b6f8c7c4
L
4676 case 0x8:
4677 /* {nooptimize} */
4678 i.no_optimize = TRUE;
4679 break;
86fa6981
L
4680 default:
4681 abort ();
4682 }
4683 }
4684 else
4685 {
4686 /* Add prefix, checking for repeated prefixes. */
4e9ac44a 4687 switch (add_prefix (current_templates->start->base_opcode))
86fa6981 4688 {
4e9ac44a
L
4689 case PREFIX_EXIST:
4690 return NULL;
4691 case PREFIX_DS:
d777820b 4692 if (current_templates->start->cpu_flags.bitfield.cpuibt)
4e9ac44a
L
4693 i.notrack_prefix = current_templates->start->name;
4694 break;
4695 case PREFIX_REP:
4696 if (current_templates->start->cpu_flags.bitfield.cpuhle)
4697 i.hle_prefix = current_templates->start->name;
4698 else if (current_templates->start->cpu_flags.bitfield.cpumpx)
4699 i.bnd_prefix = current_templates->start->name;
4700 else
4701 i.rep_prefix = current_templates->start->name;
4702 break;
4703 default:
4704 break;
86fa6981 4705 }
29b0f896
AM
4706 }
4707 /* Skip past PREFIX_SEPARATOR and reset token_start. */
4708 token_start = ++l;
4709 }
4710 else
4711 break;
4712 }
45288df1 4713
30a55f88 4714 if (!current_templates)
b6169b20 4715 {
07d5e953
JB
4716 /* Deprecated functionality (new code should use pseudo-prefixes instead):
4717 Check if we should swap operand or force 32bit displacement in
f8a5c266 4718 encoding. */
30a55f88 4719 if (mnem_p - 2 == dot_p && dot_p[1] == 's')
64c49ab3 4720 i.dir_encoding = dir_encoding_swap;
8d63c93e 4721 else if (mnem_p - 3 == dot_p
a501d77e
L
4722 && dot_p[1] == 'd'
4723 && dot_p[2] == '8')
4724 i.disp_encoding = disp_encoding_8bit;
8d63c93e 4725 else if (mnem_p - 4 == dot_p
f8a5c266
L
4726 && dot_p[1] == 'd'
4727 && dot_p[2] == '3'
4728 && dot_p[3] == '2')
a501d77e 4729 i.disp_encoding = disp_encoding_32bit;
30a55f88
L
4730 else
4731 goto check_suffix;
4732 mnem_p = dot_p;
4733 *dot_p = '\0';
d3ce72d0 4734 current_templates = (const templates *) hash_find (op_hash, mnemonic);
b6169b20
L
4735 }
4736
29b0f896
AM
4737 if (!current_templates)
4738 {
b6169b20 4739check_suffix:
1c529385 4740 if (mnem_p > mnemonic)
29b0f896 4741 {
1c529385
LH
4742 /* See if we can get a match by trimming off a suffix. */
4743 switch (mnem_p[-1])
29b0f896 4744 {
1c529385
LH
4745 case WORD_MNEM_SUFFIX:
4746 if (intel_syntax && (intel_float_operand (mnemonic) & 2))
29b0f896
AM
4747 i.suffix = SHORT_MNEM_SUFFIX;
4748 else
1c529385
LH
4749 /* Fall through. */
4750 case BYTE_MNEM_SUFFIX:
4751 case QWORD_MNEM_SUFFIX:
4752 i.suffix = mnem_p[-1];
29b0f896 4753 mnem_p[-1] = '\0';
d3ce72d0 4754 current_templates = (const templates *) hash_find (op_hash,
1c529385
LH
4755 mnemonic);
4756 break;
4757 case SHORT_MNEM_SUFFIX:
4758 case LONG_MNEM_SUFFIX:
4759 if (!intel_syntax)
4760 {
4761 i.suffix = mnem_p[-1];
4762 mnem_p[-1] = '\0';
4763 current_templates = (const templates *) hash_find (op_hash,
4764 mnemonic);
4765 }
4766 break;
4767
4768 /* Intel Syntax. */
4769 case 'd':
4770 if (intel_syntax)
4771 {
4772 if (intel_float_operand (mnemonic) == 1)
4773 i.suffix = SHORT_MNEM_SUFFIX;
4774 else
4775 i.suffix = LONG_MNEM_SUFFIX;
4776 mnem_p[-1] = '\0';
4777 current_templates = (const templates *) hash_find (op_hash,
4778 mnemonic);
4779 }
4780 break;
29b0f896 4781 }
29b0f896 4782 }
1c529385 4783
29b0f896
AM
4784 if (!current_templates)
4785 {
4786 as_bad (_("no such instruction: `%s'"), token_start);
4787 return NULL;
4788 }
4789 }
252b5132 4790
40fb9820
L
4791 if (current_templates->start->opcode_modifier.jump
4792 || current_templates->start->opcode_modifier.jumpbyte)
29b0f896
AM
4793 {
4794 /* Check for a branch hint. We allow ",pt" and ",pn" for
4795 predict taken and predict not taken respectively.
4796 I'm not sure that branch hints actually do anything on loop
4797 and jcxz insns (JumpByte) for current Pentium4 chips. They
4798 may work in the future and it doesn't hurt to accept them
4799 now. */
4800 if (l[0] == ',' && l[1] == 'p')
4801 {
4802 if (l[2] == 't')
4803 {
4804 if (!add_prefix (DS_PREFIX_OPCODE))
4805 return NULL;
4806 l += 3;
4807 }
4808 else if (l[2] == 'n')
4809 {
4810 if (!add_prefix (CS_PREFIX_OPCODE))
4811 return NULL;
4812 l += 3;
4813 }
4814 }
4815 }
4816 /* Any other comma loses. */
4817 if (*l == ',')
4818 {
4819 as_bad (_("invalid character %s in mnemonic"),
4820 output_invalid (*l));
4821 return NULL;
4822 }
252b5132 4823
29b0f896 4824 /* Check if instruction is supported on specified architecture. */
5c6af06e
JB
4825 supported = 0;
4826 for (t = current_templates->start; t < current_templates->end; ++t)
4827 {
c0f3af97
L
4828 supported |= cpu_flags_match (t);
4829 if (supported == CPU_FLAGS_PERFECT_MATCH)
548d0ee6
JB
4830 {
4831 if (!cpu_arch_flags.bitfield.cpui386 && (flag_code != CODE_16BIT))
4832 as_warn (_("use .code16 to ensure correct addressing mode"));
3629bb00 4833
548d0ee6
JB
4834 return l;
4835 }
29b0f896 4836 }
3629bb00 4837
548d0ee6
JB
4838 if (!(supported & CPU_FLAGS_64BIT_MATCH))
4839 as_bad (flag_code == CODE_64BIT
4840 ? _("`%s' is not supported in 64-bit mode")
4841 : _("`%s' is only supported in 64-bit mode"),
4842 current_templates->start->name);
4843 else
4844 as_bad (_("`%s' is not supported on `%s%s'"),
4845 current_templates->start->name,
4846 cpu_arch_name ? cpu_arch_name : default_arch,
4847 cpu_sub_arch_name ? cpu_sub_arch_name : "");
252b5132 4848
548d0ee6 4849 return NULL;
29b0f896 4850}
252b5132 4851
29b0f896 4852static char *
e3bb37b5 4853parse_operands (char *l, const char *mnemonic)
29b0f896
AM
4854{
4855 char *token_start;
3138f287 4856
29b0f896
AM
4857 /* 1 if operand is pending after ','. */
4858 unsigned int expecting_operand = 0;
252b5132 4859
29b0f896
AM
4860 /* Non-zero if operand parens not balanced. */
4861 unsigned int paren_not_balanced;
4862
4863 while (*l != END_OF_INSN)
4864 {
4865 /* Skip optional white space before operand. */
4866 if (is_space_char (*l))
4867 ++l;
d02603dc 4868 if (!is_operand_char (*l) && *l != END_OF_INSN && *l != '"')
29b0f896
AM
4869 {
4870 as_bad (_("invalid character %s before operand %d"),
4871 output_invalid (*l),
4872 i.operands + 1);
4873 return NULL;
4874 }
d02603dc 4875 token_start = l; /* After white space. */
29b0f896
AM
4876 paren_not_balanced = 0;
4877 while (paren_not_balanced || *l != ',')
4878 {
4879 if (*l == END_OF_INSN)
4880 {
4881 if (paren_not_balanced)
4882 {
4883 if (!intel_syntax)
4884 as_bad (_("unbalanced parenthesis in operand %d."),
4885 i.operands + 1);
4886 else
4887 as_bad (_("unbalanced brackets in operand %d."),
4888 i.operands + 1);
4889 return NULL;
4890 }
4891 else
4892 break; /* we are done */
4893 }
d02603dc 4894 else if (!is_operand_char (*l) && !is_space_char (*l) && *l != '"')
29b0f896
AM
4895 {
4896 as_bad (_("invalid character %s in operand %d"),
4897 output_invalid (*l),
4898 i.operands + 1);
4899 return NULL;
4900 }
4901 if (!intel_syntax)
4902 {
4903 if (*l == '(')
4904 ++paren_not_balanced;
4905 if (*l == ')')
4906 --paren_not_balanced;
4907 }
4908 else
4909 {
4910 if (*l == '[')
4911 ++paren_not_balanced;
4912 if (*l == ']')
4913 --paren_not_balanced;
4914 }
4915 l++;
4916 }
4917 if (l != token_start)
4918 { /* Yes, we've read in another operand. */
4919 unsigned int operand_ok;
4920 this_operand = i.operands++;
4921 if (i.operands > MAX_OPERANDS)
4922 {
4923 as_bad (_("spurious operands; (%d operands/instruction max)"),
4924 MAX_OPERANDS);
4925 return NULL;
4926 }
9d46ce34 4927 i.types[this_operand].bitfield.unspecified = 1;
29b0f896
AM
4928 /* Now parse operand adding info to 'i' as we go along. */
4929 END_STRING_AND_SAVE (l);
4930
1286ab78
L
4931 if (i.mem_operands > 1)
4932 {
4933 as_bad (_("too many memory references for `%s'"),
4934 mnemonic);
4935 return 0;
4936 }
4937
29b0f896
AM
4938 if (intel_syntax)
4939 operand_ok =
4940 i386_intel_operand (token_start,
4941 intel_float_operand (mnemonic));
4942 else
a7619375 4943 operand_ok = i386_att_operand (token_start);
29b0f896
AM
4944
4945 RESTORE_END_STRING (l);
4946 if (!operand_ok)
4947 return NULL;
4948 }
4949 else
4950 {
4951 if (expecting_operand)
4952 {
4953 expecting_operand_after_comma:
4954 as_bad (_("expecting operand after ','; got nothing"));
4955 return NULL;
4956 }
4957 if (*l == ',')
4958 {
4959 as_bad (_("expecting operand before ','; got nothing"));
4960 return NULL;
4961 }
4962 }
7f3f1ea2 4963
29b0f896
AM
4964 /* Now *l must be either ',' or END_OF_INSN. */
4965 if (*l == ',')
4966 {
4967 if (*++l == END_OF_INSN)
4968 {
4969 /* Just skip it, if it's \n complain. */
4970 goto expecting_operand_after_comma;
4971 }
4972 expecting_operand = 1;
4973 }
4974 }
4975 return l;
4976}
7f3f1ea2 4977
050dfa73 4978static void
4d456e3d 4979swap_2_operands (int xchg1, int xchg2)
050dfa73
MM
4980{
4981 union i386_op temp_op;
40fb9820 4982 i386_operand_type temp_type;
c48dadc9 4983 unsigned int temp_flags;
050dfa73 4984 enum bfd_reloc_code_real temp_reloc;
4eed87de 4985
050dfa73
MM
4986 temp_type = i.types[xchg2];
4987 i.types[xchg2] = i.types[xchg1];
4988 i.types[xchg1] = temp_type;
c48dadc9
JB
4989
4990 temp_flags = i.flags[xchg2];
4991 i.flags[xchg2] = i.flags[xchg1];
4992 i.flags[xchg1] = temp_flags;
4993
050dfa73
MM
4994 temp_op = i.op[xchg2];
4995 i.op[xchg2] = i.op[xchg1];
4996 i.op[xchg1] = temp_op;
c48dadc9 4997
050dfa73
MM
4998 temp_reloc = i.reloc[xchg2];
4999 i.reloc[xchg2] = i.reloc[xchg1];
5000 i.reloc[xchg1] = temp_reloc;
43234a1e
L
5001
5002 if (i.mask)
5003 {
5004 if (i.mask->operand == xchg1)
5005 i.mask->operand = xchg2;
5006 else if (i.mask->operand == xchg2)
5007 i.mask->operand = xchg1;
5008 }
5009 if (i.broadcast)
5010 {
5011 if (i.broadcast->operand == xchg1)
5012 i.broadcast->operand = xchg2;
5013 else if (i.broadcast->operand == xchg2)
5014 i.broadcast->operand = xchg1;
5015 }
5016 if (i.rounding)
5017 {
5018 if (i.rounding->operand == xchg1)
5019 i.rounding->operand = xchg2;
5020 else if (i.rounding->operand == xchg2)
5021 i.rounding->operand = xchg1;
5022 }
050dfa73
MM
5023}
5024
29b0f896 5025static void
e3bb37b5 5026swap_operands (void)
29b0f896 5027{
b7c61d9a 5028 switch (i.operands)
050dfa73 5029 {
c0f3af97 5030 case 5:
b7c61d9a 5031 case 4:
4d456e3d 5032 swap_2_operands (1, i.operands - 2);
1a0670f3 5033 /* Fall through. */
b7c61d9a
L
5034 case 3:
5035 case 2:
4d456e3d 5036 swap_2_operands (0, i.operands - 1);
b7c61d9a
L
5037 break;
5038 default:
5039 abort ();
29b0f896 5040 }
29b0f896
AM
5041
5042 if (i.mem_operands == 2)
5043 {
5044 const seg_entry *temp_seg;
5045 temp_seg = i.seg[0];
5046 i.seg[0] = i.seg[1];
5047 i.seg[1] = temp_seg;
5048 }
5049}
252b5132 5050
29b0f896
AM
5051/* Try to ensure constant immediates are represented in the smallest
5052 opcode possible. */
5053static void
e3bb37b5 5054optimize_imm (void)
29b0f896
AM
5055{
5056 char guess_suffix = 0;
5057 int op;
252b5132 5058
29b0f896
AM
5059 if (i.suffix)
5060 guess_suffix = i.suffix;
5061 else if (i.reg_operands)
5062 {
5063 /* Figure out a suffix from the last register operand specified.
5064 We can't do this properly yet, ie. excluding InOutPortReg,
5065 but the following works for instructions with immediates.
5066 In any case, we can't set i.suffix yet. */
5067 for (op = i.operands; --op >= 0;)
dc821c5f 5068 if (i.types[op].bitfield.reg && i.types[op].bitfield.byte)
7ab9ffdd 5069 {
40fb9820
L
5070 guess_suffix = BYTE_MNEM_SUFFIX;
5071 break;
5072 }
dc821c5f 5073 else if (i.types[op].bitfield.reg && i.types[op].bitfield.word)
252b5132 5074 {
40fb9820
L
5075 guess_suffix = WORD_MNEM_SUFFIX;
5076 break;
5077 }
dc821c5f 5078 else if (i.types[op].bitfield.reg && i.types[op].bitfield.dword)
40fb9820
L
5079 {
5080 guess_suffix = LONG_MNEM_SUFFIX;
5081 break;
5082 }
dc821c5f 5083 else if (i.types[op].bitfield.reg && i.types[op].bitfield.qword)
40fb9820
L
5084 {
5085 guess_suffix = QWORD_MNEM_SUFFIX;
29b0f896 5086 break;
252b5132 5087 }
29b0f896
AM
5088 }
5089 else if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
5090 guess_suffix = WORD_MNEM_SUFFIX;
5091
5092 for (op = i.operands; --op >= 0;)
40fb9820 5093 if (operand_type_check (i.types[op], imm))
29b0f896
AM
5094 {
5095 switch (i.op[op].imms->X_op)
252b5132 5096 {
29b0f896
AM
5097 case O_constant:
5098 /* If a suffix is given, this operand may be shortened. */
5099 switch (guess_suffix)
252b5132 5100 {
29b0f896 5101 case LONG_MNEM_SUFFIX:
40fb9820
L
5102 i.types[op].bitfield.imm32 = 1;
5103 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
5104 break;
5105 case WORD_MNEM_SUFFIX:
40fb9820
L
5106 i.types[op].bitfield.imm16 = 1;
5107 i.types[op].bitfield.imm32 = 1;
5108 i.types[op].bitfield.imm32s = 1;
5109 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
5110 break;
5111 case BYTE_MNEM_SUFFIX:
40fb9820
L
5112 i.types[op].bitfield.imm8 = 1;
5113 i.types[op].bitfield.imm8s = 1;
5114 i.types[op].bitfield.imm16 = 1;
5115 i.types[op].bitfield.imm32 = 1;
5116 i.types[op].bitfield.imm32s = 1;
5117 i.types[op].bitfield.imm64 = 1;
29b0f896 5118 break;
252b5132 5119 }
252b5132 5120
29b0f896
AM
5121 /* If this operand is at most 16 bits, convert it
5122 to a signed 16 bit number before trying to see
5123 whether it will fit in an even smaller size.
5124 This allows a 16-bit operand such as $0xffe0 to
5125 be recognised as within Imm8S range. */
40fb9820 5126 if ((i.types[op].bitfield.imm16)
29b0f896 5127 && (i.op[op].imms->X_add_number & ~(offsetT) 0xffff) == 0)
252b5132 5128 {
29b0f896
AM
5129 i.op[op].imms->X_add_number =
5130 (((i.op[op].imms->X_add_number & 0xffff) ^ 0x8000) - 0x8000);
5131 }
a28def75
L
5132#ifdef BFD64
5133 /* Store 32-bit immediate in 64-bit for 64-bit BFD. */
40fb9820 5134 if ((i.types[op].bitfield.imm32)
29b0f896
AM
5135 && ((i.op[op].imms->X_add_number & ~(((offsetT) 2 << 31) - 1))
5136 == 0))
5137 {
5138 i.op[op].imms->X_add_number = ((i.op[op].imms->X_add_number
5139 ^ ((offsetT) 1 << 31))
5140 - ((offsetT) 1 << 31));
5141 }
a28def75 5142#endif
40fb9820 5143 i.types[op]
c6fb90c8
L
5144 = operand_type_or (i.types[op],
5145 smallest_imm_type (i.op[op].imms->X_add_number));
252b5132 5146
29b0f896
AM
5147 /* We must avoid matching of Imm32 templates when 64bit
5148 only immediate is available. */
5149 if (guess_suffix == QWORD_MNEM_SUFFIX)
40fb9820 5150 i.types[op].bitfield.imm32 = 0;
29b0f896 5151 break;
252b5132 5152
29b0f896
AM
5153 case O_absent:
5154 case O_register:
5155 abort ();
5156
5157 /* Symbols and expressions. */
5158 default:
9cd96992
JB
5159 /* Convert symbolic operand to proper sizes for matching, but don't
5160 prevent matching a set of insns that only supports sizes other
5161 than those matching the insn suffix. */
5162 {
40fb9820 5163 i386_operand_type mask, allowed;
d3ce72d0 5164 const insn_template *t;
9cd96992 5165
0dfbf9d7
L
5166 operand_type_set (&mask, 0);
5167 operand_type_set (&allowed, 0);
40fb9820 5168
4eed87de
AM
5169 for (t = current_templates->start;
5170 t < current_templates->end;
5171 ++t)
c6fb90c8
L
5172 allowed = operand_type_or (allowed,
5173 t->operand_types[op]);
9cd96992
JB
5174 switch (guess_suffix)
5175 {
5176 case QWORD_MNEM_SUFFIX:
40fb9820
L
5177 mask.bitfield.imm64 = 1;
5178 mask.bitfield.imm32s = 1;
9cd96992
JB
5179 break;
5180 case LONG_MNEM_SUFFIX:
40fb9820 5181 mask.bitfield.imm32 = 1;
9cd96992
JB
5182 break;
5183 case WORD_MNEM_SUFFIX:
40fb9820 5184 mask.bitfield.imm16 = 1;
9cd96992
JB
5185 break;
5186 case BYTE_MNEM_SUFFIX:
40fb9820 5187 mask.bitfield.imm8 = 1;
9cd96992
JB
5188 break;
5189 default:
9cd96992
JB
5190 break;
5191 }
c6fb90c8 5192 allowed = operand_type_and (mask, allowed);
0dfbf9d7 5193 if (!operand_type_all_zero (&allowed))
c6fb90c8 5194 i.types[op] = operand_type_and (i.types[op], mask);
9cd96992 5195 }
29b0f896 5196 break;
252b5132 5197 }
29b0f896
AM
5198 }
5199}
47926f60 5200
29b0f896
AM
5201/* Try to use the smallest displacement type too. */
5202static void
e3bb37b5 5203optimize_disp (void)
29b0f896
AM
5204{
5205 int op;
3e73aa7c 5206
29b0f896 5207 for (op = i.operands; --op >= 0;)
40fb9820 5208 if (operand_type_check (i.types[op], disp))
252b5132 5209 {
b300c311 5210 if (i.op[op].disps->X_op == O_constant)
252b5132 5211 {
91d6fa6a 5212 offsetT op_disp = i.op[op].disps->X_add_number;
29b0f896 5213
40fb9820 5214 if (i.types[op].bitfield.disp16
91d6fa6a 5215 && (op_disp & ~(offsetT) 0xffff) == 0)
b300c311
L
5216 {
5217 /* If this operand is at most 16 bits, convert
5218 to a signed 16 bit number and don't use 64bit
5219 displacement. */
91d6fa6a 5220 op_disp = (((op_disp & 0xffff) ^ 0x8000) - 0x8000);
40fb9820 5221 i.types[op].bitfield.disp64 = 0;
b300c311 5222 }
a28def75
L
5223#ifdef BFD64
5224 /* Optimize 64-bit displacement to 32-bit for 64-bit BFD. */
40fb9820 5225 if (i.types[op].bitfield.disp32
91d6fa6a 5226 && (op_disp & ~(((offsetT) 2 << 31) - 1)) == 0)
b300c311
L
5227 {
5228 /* If this operand is at most 32 bits, convert
5229 to a signed 32 bit number and don't use 64bit
5230 displacement. */
91d6fa6a
NC
5231 op_disp &= (((offsetT) 2 << 31) - 1);
5232 op_disp = (op_disp ^ ((offsetT) 1 << 31)) - ((addressT) 1 << 31);
40fb9820 5233 i.types[op].bitfield.disp64 = 0;
b300c311 5234 }
a28def75 5235#endif
91d6fa6a 5236 if (!op_disp && i.types[op].bitfield.baseindex)
b300c311 5237 {
40fb9820
L
5238 i.types[op].bitfield.disp8 = 0;
5239 i.types[op].bitfield.disp16 = 0;
5240 i.types[op].bitfield.disp32 = 0;
5241 i.types[op].bitfield.disp32s = 0;
5242 i.types[op].bitfield.disp64 = 0;
b300c311
L
5243 i.op[op].disps = 0;
5244 i.disp_operands--;
5245 }
5246 else if (flag_code == CODE_64BIT)
5247 {
91d6fa6a 5248 if (fits_in_signed_long (op_disp))
28a9d8f5 5249 {
40fb9820
L
5250 i.types[op].bitfield.disp64 = 0;
5251 i.types[op].bitfield.disp32s = 1;
28a9d8f5 5252 }
0e1147d9 5253 if (i.prefix[ADDR_PREFIX]
91d6fa6a 5254 && fits_in_unsigned_long (op_disp))
40fb9820 5255 i.types[op].bitfield.disp32 = 1;
b300c311 5256 }
40fb9820
L
5257 if ((i.types[op].bitfield.disp32
5258 || i.types[op].bitfield.disp32s
5259 || i.types[op].bitfield.disp16)
b5014f7a 5260 && fits_in_disp8 (op_disp))
40fb9820 5261 i.types[op].bitfield.disp8 = 1;
252b5132 5262 }
67a4f2b7
AO
5263 else if (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
5264 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL)
5265 {
5266 fix_new_exp (frag_now, frag_more (0) - frag_now->fr_literal, 0,
5267 i.op[op].disps, 0, i.reloc[op]);
40fb9820
L
5268 i.types[op].bitfield.disp8 = 0;
5269 i.types[op].bitfield.disp16 = 0;
5270 i.types[op].bitfield.disp32 = 0;
5271 i.types[op].bitfield.disp32s = 0;
5272 i.types[op].bitfield.disp64 = 0;
67a4f2b7
AO
5273 }
5274 else
b300c311 5275 /* We only support 64bit displacement on constants. */
40fb9820 5276 i.types[op].bitfield.disp64 = 0;
252b5132 5277 }
29b0f896
AM
5278}
5279
4a1b91ea
L
5280/* Return 1 if there is a match in broadcast bytes between operand
5281 GIVEN and instruction template T. */
5282
5283static INLINE int
5284match_broadcast_size (const insn_template *t, unsigned int given)
5285{
5286 return ((t->opcode_modifier.broadcast == BYTE_BROADCAST
5287 && i.types[given].bitfield.byte)
5288 || (t->opcode_modifier.broadcast == WORD_BROADCAST
5289 && i.types[given].bitfield.word)
5290 || (t->opcode_modifier.broadcast == DWORD_BROADCAST
5291 && i.types[given].bitfield.dword)
5292 || (t->opcode_modifier.broadcast == QWORD_BROADCAST
5293 && i.types[given].bitfield.qword));
5294}
5295
6c30d220
L
5296/* Check if operands are valid for the instruction. */
5297
5298static int
5299check_VecOperands (const insn_template *t)
5300{
43234a1e 5301 unsigned int op;
e2195274
JB
5302 i386_cpu_flags cpu;
5303 static const i386_cpu_flags avx512 = CPU_ANY_AVX512F_FLAGS;
5304
5305 /* Templates allowing for ZMMword as well as YMMword and/or XMMword for
5306 any one operand are implicity requiring AVX512VL support if the actual
5307 operand size is YMMword or XMMword. Since this function runs after
5308 template matching, there's no need to check for YMMword/XMMword in
5309 the template. */
5310 cpu = cpu_flags_and (t->cpu_flags, avx512);
5311 if (!cpu_flags_all_zero (&cpu)
5312 && !t->cpu_flags.bitfield.cpuavx512vl
5313 && !cpu_arch_flags.bitfield.cpuavx512vl)
5314 {
5315 for (op = 0; op < t->operands; ++op)
5316 {
5317 if (t->operand_types[op].bitfield.zmmword
5318 && (i.types[op].bitfield.ymmword
5319 || i.types[op].bitfield.xmmword))
5320 {
5321 i.error = unsupported;
5322 return 1;
5323 }
5324 }
5325 }
43234a1e 5326
6c30d220
L
5327 /* Without VSIB byte, we can't have a vector register for index. */
5328 if (!t->opcode_modifier.vecsib
5329 && i.index_reg
1b54b8d7
JB
5330 && (i.index_reg->reg_type.bitfield.xmmword
5331 || i.index_reg->reg_type.bitfield.ymmword
5332 || i.index_reg->reg_type.bitfield.zmmword))
6c30d220
L
5333 {
5334 i.error = unsupported_vector_index_register;
5335 return 1;
5336 }
5337
ad8ecc81
MZ
5338 /* Check if default mask is allowed. */
5339 if (t->opcode_modifier.nodefmask
5340 && (!i.mask || i.mask->mask->reg_num == 0))
5341 {
5342 i.error = no_default_mask;
5343 return 1;
5344 }
5345
7bab8ab5
JB
5346 /* For VSIB byte, we need a vector register for index, and all vector
5347 registers must be distinct. */
5348 if (t->opcode_modifier.vecsib)
5349 {
5350 if (!i.index_reg
6c30d220 5351 || !((t->opcode_modifier.vecsib == VecSIB128
1b54b8d7 5352 && i.index_reg->reg_type.bitfield.xmmword)
6c30d220 5353 || (t->opcode_modifier.vecsib == VecSIB256
1b54b8d7 5354 && i.index_reg->reg_type.bitfield.ymmword)
43234a1e 5355 || (t->opcode_modifier.vecsib == VecSIB512
1b54b8d7 5356 && i.index_reg->reg_type.bitfield.zmmword)))
7bab8ab5
JB
5357 {
5358 i.error = invalid_vsib_address;
5359 return 1;
5360 }
5361
43234a1e
L
5362 gas_assert (i.reg_operands == 2 || i.mask);
5363 if (i.reg_operands == 2 && !i.mask)
5364 {
1b54b8d7
JB
5365 gas_assert (i.types[0].bitfield.regsimd);
5366 gas_assert (i.types[0].bitfield.xmmword
5367 || i.types[0].bitfield.ymmword);
5368 gas_assert (i.types[2].bitfield.regsimd);
5369 gas_assert (i.types[2].bitfield.xmmword
5370 || i.types[2].bitfield.ymmword);
43234a1e
L
5371 if (operand_check == check_none)
5372 return 0;
5373 if (register_number (i.op[0].regs)
5374 != register_number (i.index_reg)
5375 && register_number (i.op[2].regs)
5376 != register_number (i.index_reg)
5377 && register_number (i.op[0].regs)
5378 != register_number (i.op[2].regs))
5379 return 0;
5380 if (operand_check == check_error)
5381 {
5382 i.error = invalid_vector_register_set;
5383 return 1;
5384 }
5385 as_warn (_("mask, index, and destination registers should be distinct"));
5386 }
8444f82a
MZ
5387 else if (i.reg_operands == 1 && i.mask)
5388 {
1b54b8d7
JB
5389 if (i.types[1].bitfield.regsimd
5390 && (i.types[1].bitfield.xmmword
5391 || i.types[1].bitfield.ymmword
5392 || i.types[1].bitfield.zmmword)
8444f82a
MZ
5393 && (register_number (i.op[1].regs)
5394 == register_number (i.index_reg)))
5395 {
5396 if (operand_check == check_error)
5397 {
5398 i.error = invalid_vector_register_set;
5399 return 1;
5400 }
5401 if (operand_check != check_none)
5402 as_warn (_("index and destination registers should be distinct"));
5403 }
5404 }
43234a1e 5405 }
7bab8ab5 5406
43234a1e
L
5407 /* Check if broadcast is supported by the instruction and is applied
5408 to the memory operand. */
5409 if (i.broadcast)
5410 {
8e6e0792 5411 i386_operand_type type, overlap;
43234a1e
L
5412
5413 /* Check if specified broadcast is supported in this instruction,
4a1b91ea 5414 and its broadcast bytes match the memory operand. */
32546502 5415 op = i.broadcast->operand;
8e6e0792 5416 if (!t->opcode_modifier.broadcast
c48dadc9 5417 || !(i.flags[op] & Operand_Mem)
c39e5b26 5418 || (!i.types[op].bitfield.unspecified
4a1b91ea 5419 && !match_broadcast_size (t, op)))
43234a1e
L
5420 {
5421 bad_broadcast:
5422 i.error = unsupported_broadcast;
5423 return 1;
5424 }
8e6e0792 5425
4a1b91ea
L
5426 i.broadcast->bytes = ((1 << (t->opcode_modifier.broadcast - 1))
5427 * i.broadcast->type);
8e6e0792 5428 operand_type_set (&type, 0);
4a1b91ea 5429 switch (i.broadcast->bytes)
8e6e0792 5430 {
4a1b91ea
L
5431 case 2:
5432 type.bitfield.word = 1;
5433 break;
5434 case 4:
5435 type.bitfield.dword = 1;
5436 break;
8e6e0792
JB
5437 case 8:
5438 type.bitfield.qword = 1;
5439 break;
5440 case 16:
5441 type.bitfield.xmmword = 1;
5442 break;
5443 case 32:
5444 type.bitfield.ymmword = 1;
5445 break;
5446 case 64:
5447 type.bitfield.zmmword = 1;
5448 break;
5449 default:
5450 goto bad_broadcast;
5451 }
5452
5453 overlap = operand_type_and (type, t->operand_types[op]);
5454 if (operand_type_all_zero (&overlap))
5455 goto bad_broadcast;
5456
5457 if (t->opcode_modifier.checkregsize)
5458 {
5459 unsigned int j;
5460
e2195274 5461 type.bitfield.baseindex = 1;
8e6e0792
JB
5462 for (j = 0; j < i.operands; ++j)
5463 {
5464 if (j != op
5465 && !operand_type_register_match(i.types[j],
5466 t->operand_types[j],
5467 type,
5468 t->operand_types[op]))
5469 goto bad_broadcast;
5470 }
5471 }
43234a1e
L
5472 }
5473 /* If broadcast is supported in this instruction, we need to check if
5474 operand of one-element size isn't specified without broadcast. */
5475 else if (t->opcode_modifier.broadcast && i.mem_operands)
5476 {
5477 /* Find memory operand. */
5478 for (op = 0; op < i.operands; op++)
5479 if (operand_type_check (i.types[op], anymem))
5480 break;
5481 gas_assert (op < i.operands);
5482 /* Check size of the memory operand. */
4a1b91ea 5483 if (match_broadcast_size (t, op))
43234a1e
L
5484 {
5485 i.error = broadcast_needed;
5486 return 1;
5487 }
5488 }
c39e5b26
JB
5489 else
5490 op = MAX_OPERANDS - 1; /* Avoid uninitialized variable warning. */
43234a1e
L
5491
5492 /* Check if requested masking is supported. */
ae2387fe 5493 if (i.mask)
43234a1e 5494 {
ae2387fe
JB
5495 switch (t->opcode_modifier.masking)
5496 {
5497 case BOTH_MASKING:
5498 break;
5499 case MERGING_MASKING:
5500 if (i.mask->zeroing)
5501 {
5502 case 0:
5503 i.error = unsupported_masking;
5504 return 1;
5505 }
5506 break;
5507 case DYNAMIC_MASKING:
5508 /* Memory destinations allow only merging masking. */
5509 if (i.mask->zeroing && i.mem_operands)
5510 {
5511 /* Find memory operand. */
5512 for (op = 0; op < i.operands; op++)
c48dadc9 5513 if (i.flags[op] & Operand_Mem)
ae2387fe
JB
5514 break;
5515 gas_assert (op < i.operands);
5516 if (op == i.operands - 1)
5517 {
5518 i.error = unsupported_masking;
5519 return 1;
5520 }
5521 }
5522 break;
5523 default:
5524 abort ();
5525 }
43234a1e
L
5526 }
5527
5528 /* Check if masking is applied to dest operand. */
5529 if (i.mask && (i.mask->operand != (int) (i.operands - 1)))
5530 {
5531 i.error = mask_not_on_destination;
5532 return 1;
5533 }
5534
43234a1e
L
5535 /* Check RC/SAE. */
5536 if (i.rounding)
5537 {
a80195f1
JB
5538 if (!t->opcode_modifier.sae
5539 || (i.rounding->type != saeonly && !t->opcode_modifier.staticrounding))
43234a1e
L
5540 {
5541 i.error = unsupported_rc_sae;
5542 return 1;
5543 }
5544 /* If the instruction has several immediate operands and one of
5545 them is rounding, the rounding operand should be the last
5546 immediate operand. */
5547 if (i.imm_operands > 1
5548 && i.rounding->operand != (int) (i.imm_operands - 1))
7bab8ab5 5549 {
43234a1e 5550 i.error = rc_sae_operand_not_last_imm;
7bab8ab5
JB
5551 return 1;
5552 }
6c30d220
L
5553 }
5554
43234a1e 5555 /* Check vector Disp8 operand. */
b5014f7a
JB
5556 if (t->opcode_modifier.disp8memshift
5557 && i.disp_encoding != disp_encoding_32bit)
43234a1e
L
5558 {
5559 if (i.broadcast)
4a1b91ea 5560 i.memshift = t->opcode_modifier.broadcast - 1;
7091c612 5561 else if (t->opcode_modifier.disp8memshift != DISP8_SHIFT_VL)
43234a1e 5562 i.memshift = t->opcode_modifier.disp8memshift;
7091c612
JB
5563 else
5564 {
5565 const i386_operand_type *type = NULL;
5566
5567 i.memshift = 0;
5568 for (op = 0; op < i.operands; op++)
5569 if (operand_type_check (i.types[op], anymem))
5570 {
4174bfff
JB
5571 if (t->opcode_modifier.evex == EVEXLIG)
5572 i.memshift = 2 + (i.suffix == QWORD_MNEM_SUFFIX);
5573 else if (t->operand_types[op].bitfield.xmmword
5574 + t->operand_types[op].bitfield.ymmword
5575 + t->operand_types[op].bitfield.zmmword <= 1)
7091c612
JB
5576 type = &t->operand_types[op];
5577 else if (!i.types[op].bitfield.unspecified)
5578 type = &i.types[op];
5579 }
4174bfff
JB
5580 else if (i.types[op].bitfield.regsimd
5581 && t->opcode_modifier.evex != EVEXLIG)
7091c612
JB
5582 {
5583 if (i.types[op].bitfield.zmmword)
5584 i.memshift = 6;
5585 else if (i.types[op].bitfield.ymmword && i.memshift < 5)
5586 i.memshift = 5;
5587 else if (i.types[op].bitfield.xmmword && i.memshift < 4)
5588 i.memshift = 4;
5589 }
5590
5591 if (type)
5592 {
5593 if (type->bitfield.zmmword)
5594 i.memshift = 6;
5595 else if (type->bitfield.ymmword)
5596 i.memshift = 5;
5597 else if (type->bitfield.xmmword)
5598 i.memshift = 4;
5599 }
5600
5601 /* For the check in fits_in_disp8(). */
5602 if (i.memshift == 0)
5603 i.memshift = -1;
5604 }
43234a1e
L
5605
5606 for (op = 0; op < i.operands; op++)
5607 if (operand_type_check (i.types[op], disp)
5608 && i.op[op].disps->X_op == O_constant)
5609 {
b5014f7a 5610 if (fits_in_disp8 (i.op[op].disps->X_add_number))
43234a1e 5611 {
b5014f7a
JB
5612 i.types[op].bitfield.disp8 = 1;
5613 return 0;
43234a1e 5614 }
b5014f7a 5615 i.types[op].bitfield.disp8 = 0;
43234a1e
L
5616 }
5617 }
b5014f7a
JB
5618
5619 i.memshift = 0;
43234a1e 5620
6c30d220
L
5621 return 0;
5622}
5623
43f3e2ee 5624/* Check if operands are valid for the instruction. Update VEX
a683cc34
SP
5625 operand types. */
5626
5627static int
5628VEX_check_operands (const insn_template *t)
5629{
86fa6981 5630 if (i.vec_encoding == vex_encoding_evex)
43234a1e 5631 {
86fa6981 5632 /* This instruction must be encoded with EVEX prefix. */
e771e7c9 5633 if (!is_evex_encoding (t))
86fa6981
L
5634 {
5635 i.error = unsupported;
5636 return 1;
5637 }
5638 return 0;
43234a1e
L
5639 }
5640
a683cc34 5641 if (!t->opcode_modifier.vex)
86fa6981
L
5642 {
5643 /* This instruction template doesn't have VEX prefix. */
5644 if (i.vec_encoding != vex_encoding_default)
5645 {
5646 i.error = unsupported;
5647 return 1;
5648 }
5649 return 0;
5650 }
a683cc34
SP
5651
5652 /* Only check VEX_Imm4, which must be the first operand. */
5653 if (t->operand_types[0].bitfield.vec_imm4)
5654 {
5655 if (i.op[0].imms->X_op != O_constant
5656 || !fits_in_imm4 (i.op[0].imms->X_add_number))
891edac4 5657 {
a65babc9 5658 i.error = bad_imm4;
891edac4
L
5659 return 1;
5660 }
a683cc34
SP
5661
5662 /* Turn off Imm8 so that update_imm won't complain. */
5663 i.types[0] = vec_imm4;
5664 }
5665
5666 return 0;
5667}
5668
d3ce72d0 5669static const insn_template *
83b16ac6 5670match_template (char mnem_suffix)
29b0f896
AM
5671{
5672 /* Points to template once we've found it. */
d3ce72d0 5673 const insn_template *t;
40fb9820 5674 i386_operand_type overlap0, overlap1, overlap2, overlap3;
c0f3af97 5675 i386_operand_type overlap4;
29b0f896 5676 unsigned int found_reverse_match;
83b16ac6 5677 i386_opcode_modifier suffix_check, mnemsuf_check;
40fb9820 5678 i386_operand_type operand_types [MAX_OPERANDS];
539e75ad 5679 int addr_prefix_disp;
a5c311ca 5680 unsigned int j;
3ac21baa 5681 unsigned int found_cpu_match, size_match;
45664ddb 5682 unsigned int check_register;
5614d22c 5683 enum i386_error specific_error = 0;
29b0f896 5684
c0f3af97
L
5685#if MAX_OPERANDS != 5
5686# error "MAX_OPERANDS must be 5."
f48ff2ae
L
5687#endif
5688
29b0f896 5689 found_reverse_match = 0;
539e75ad 5690 addr_prefix_disp = -1;
40fb9820
L
5691
5692 memset (&suffix_check, 0, sizeof (suffix_check));
e2195274
JB
5693 if (intel_syntax && i.broadcast)
5694 /* nothing */;
5695 else if (i.suffix == BYTE_MNEM_SUFFIX)
40fb9820
L
5696 suffix_check.no_bsuf = 1;
5697 else if (i.suffix == WORD_MNEM_SUFFIX)
5698 suffix_check.no_wsuf = 1;
5699 else if (i.suffix == SHORT_MNEM_SUFFIX)
5700 suffix_check.no_ssuf = 1;
5701 else if (i.suffix == LONG_MNEM_SUFFIX)
5702 suffix_check.no_lsuf = 1;
5703 else if (i.suffix == QWORD_MNEM_SUFFIX)
5704 suffix_check.no_qsuf = 1;
5705 else if (i.suffix == LONG_DOUBLE_MNEM_SUFFIX)
7ce189b3 5706 suffix_check.no_ldsuf = 1;
29b0f896 5707
83b16ac6
JB
5708 memset (&mnemsuf_check, 0, sizeof (mnemsuf_check));
5709 if (intel_syntax)
5710 {
5711 switch (mnem_suffix)
5712 {
5713 case BYTE_MNEM_SUFFIX: mnemsuf_check.no_bsuf = 1; break;
5714 case WORD_MNEM_SUFFIX: mnemsuf_check.no_wsuf = 1; break;
5715 case SHORT_MNEM_SUFFIX: mnemsuf_check.no_ssuf = 1; break;
5716 case LONG_MNEM_SUFFIX: mnemsuf_check.no_lsuf = 1; break;
5717 case QWORD_MNEM_SUFFIX: mnemsuf_check.no_qsuf = 1; break;
5718 }
5719 }
5720
01559ecc
L
5721 /* Must have right number of operands. */
5722 i.error = number_of_operands_mismatch;
5723
45aa61fe 5724 for (t = current_templates->start; t < current_templates->end; t++)
29b0f896 5725 {
539e75ad 5726 addr_prefix_disp = -1;
dbbc8b7e 5727 found_reverse_match = 0;
539e75ad 5728
29b0f896
AM
5729 if (i.operands != t->operands)
5730 continue;
5731
50aecf8c 5732 /* Check processor support. */
a65babc9 5733 i.error = unsupported;
c0f3af97
L
5734 found_cpu_match = (cpu_flags_match (t)
5735 == CPU_FLAGS_PERFECT_MATCH);
50aecf8c
L
5736 if (!found_cpu_match)
5737 continue;
5738
e1d4d893 5739 /* Check AT&T mnemonic. */
a65babc9 5740 i.error = unsupported_with_intel_mnemonic;
e1d4d893 5741 if (intel_mnemonic && t->opcode_modifier.attmnemonic)
1efbbeb4
L
5742 continue;
5743
e92bae62 5744 /* Check AT&T/Intel syntax and Intel64/AMD64 ISA. */
a65babc9 5745 i.error = unsupported_syntax;
5c07affc 5746 if ((intel_syntax && t->opcode_modifier.attsyntax)
e92bae62
L
5747 || (!intel_syntax && t->opcode_modifier.intelsyntax)
5748 || (intel64 && t->opcode_modifier.amd64)
5749 || (!intel64 && t->opcode_modifier.intel64))
1efbbeb4
L
5750 continue;
5751
20592a94 5752 /* Check the suffix, except for some instructions in intel mode. */
a65babc9 5753 i.error = invalid_instruction_suffix;
567e4e96
L
5754 if ((!intel_syntax || !t->opcode_modifier.ignoresize)
5755 && ((t->opcode_modifier.no_bsuf && suffix_check.no_bsuf)
5756 || (t->opcode_modifier.no_wsuf && suffix_check.no_wsuf)
5757 || (t->opcode_modifier.no_lsuf && suffix_check.no_lsuf)
5758 || (t->opcode_modifier.no_ssuf && suffix_check.no_ssuf)
5759 || (t->opcode_modifier.no_qsuf && suffix_check.no_qsuf)
5760 || (t->opcode_modifier.no_ldsuf && suffix_check.no_ldsuf)))
29b0f896 5761 continue;
83b16ac6
JB
5762 /* In Intel mode all mnemonic suffixes must be explicitly allowed. */
5763 if ((t->opcode_modifier.no_bsuf && mnemsuf_check.no_bsuf)
5764 || (t->opcode_modifier.no_wsuf && mnemsuf_check.no_wsuf)
5765 || (t->opcode_modifier.no_lsuf && mnemsuf_check.no_lsuf)
5766 || (t->opcode_modifier.no_ssuf && mnemsuf_check.no_ssuf)
5767 || (t->opcode_modifier.no_qsuf && mnemsuf_check.no_qsuf)
5768 || (t->opcode_modifier.no_ldsuf && mnemsuf_check.no_ldsuf))
5769 continue;
29b0f896 5770
3ac21baa
JB
5771 size_match = operand_size_match (t);
5772 if (!size_match)
7d5e4556 5773 continue;
539e75ad 5774
5c07affc
L
5775 for (j = 0; j < MAX_OPERANDS; j++)
5776 operand_types[j] = t->operand_types[j];
5777
45aa61fe
AM
5778 /* In general, don't allow 64-bit operands in 32-bit mode. */
5779 if (i.suffix == QWORD_MNEM_SUFFIX
5780 && flag_code != CODE_64BIT
5781 && (intel_syntax
40fb9820 5782 ? (!t->opcode_modifier.ignoresize
625cbd7a 5783 && !t->opcode_modifier.broadcast
45aa61fe
AM
5784 && !intel_float_operand (t->name))
5785 : intel_float_operand (t->name) != 2)
40fb9820 5786 && ((!operand_types[0].bitfield.regmmx
1b54b8d7 5787 && !operand_types[0].bitfield.regsimd)
40fb9820 5788 || (!operand_types[t->operands > 1].bitfield.regmmx
1b54b8d7 5789 && !operand_types[t->operands > 1].bitfield.regsimd))
45aa61fe
AM
5790 && (t->base_opcode != 0x0fc7
5791 || t->extension_opcode != 1 /* cmpxchg8b */))
5792 continue;
5793
192dc9c6
JB
5794 /* In general, don't allow 32-bit operands on pre-386. */
5795 else if (i.suffix == LONG_MNEM_SUFFIX
5796 && !cpu_arch_flags.bitfield.cpui386
5797 && (intel_syntax
5798 ? (!t->opcode_modifier.ignoresize
5799 && !intel_float_operand (t->name))
5800 : intel_float_operand (t->name) != 2)
5801 && ((!operand_types[0].bitfield.regmmx
1b54b8d7 5802 && !operand_types[0].bitfield.regsimd)
192dc9c6 5803 || (!operand_types[t->operands > 1].bitfield.regmmx
1b54b8d7 5804 && !operand_types[t->operands > 1].bitfield.regsimd)))
192dc9c6
JB
5805 continue;
5806
29b0f896 5807 /* Do not verify operands when there are none. */
50aecf8c 5808 else
29b0f896 5809 {
c6fb90c8 5810 if (!t->operands)
2dbab7d5
L
5811 /* We've found a match; break out of loop. */
5812 break;
29b0f896 5813 }
252b5132 5814
539e75ad
L
5815 /* Address size prefix will turn Disp64/Disp32/Disp16 operand
5816 into Disp32/Disp16/Disp32 operand. */
5817 if (i.prefix[ADDR_PREFIX] != 0)
5818 {
40fb9820 5819 /* There should be only one Disp operand. */
539e75ad
L
5820 switch (flag_code)
5821 {
5822 case CODE_16BIT:
40fb9820
L
5823 for (j = 0; j < MAX_OPERANDS; j++)
5824 {
5825 if (operand_types[j].bitfield.disp16)
5826 {
5827 addr_prefix_disp = j;
5828 operand_types[j].bitfield.disp32 = 1;
5829 operand_types[j].bitfield.disp16 = 0;
5830 break;
5831 }
5832 }
539e75ad
L
5833 break;
5834 case CODE_32BIT:
40fb9820
L
5835 for (j = 0; j < MAX_OPERANDS; j++)
5836 {
5837 if (operand_types[j].bitfield.disp32)
5838 {
5839 addr_prefix_disp = j;
5840 operand_types[j].bitfield.disp32 = 0;
5841 operand_types[j].bitfield.disp16 = 1;
5842 break;
5843 }
5844 }
539e75ad
L
5845 break;
5846 case CODE_64BIT:
40fb9820
L
5847 for (j = 0; j < MAX_OPERANDS; j++)
5848 {
5849 if (operand_types[j].bitfield.disp64)
5850 {
5851 addr_prefix_disp = j;
5852 operand_types[j].bitfield.disp64 = 0;
5853 operand_types[j].bitfield.disp32 = 1;
5854 break;
5855 }
5856 }
539e75ad
L
5857 break;
5858 }
539e75ad
L
5859 }
5860
02a86693
L
5861 /* Force 0x8b encoding for "mov foo@GOT, %eax". */
5862 if (i.reloc[0] == BFD_RELOC_386_GOT32 && t->base_opcode == 0xa0)
5863 continue;
5864
56ffb741 5865 /* We check register size if needed. */
e2195274
JB
5866 if (t->opcode_modifier.checkregsize)
5867 {
5868 check_register = (1 << t->operands) - 1;
5869 if (i.broadcast)
5870 check_register &= ~(1 << i.broadcast->operand);
5871 }
5872 else
5873 check_register = 0;
5874
c6fb90c8 5875 overlap0 = operand_type_and (i.types[0], operand_types[0]);
29b0f896
AM
5876 switch (t->operands)
5877 {
5878 case 1:
40fb9820 5879 if (!operand_type_match (overlap0, i.types[0]))
29b0f896
AM
5880 continue;
5881 break;
5882 case 2:
33eaf5de 5883 /* xchg %eax, %eax is a special case. It is an alias for nop
8b38ad71
L
5884 only in 32bit mode and we can use opcode 0x90. In 64bit
5885 mode, we can't use 0x90 for xchg %eax, %eax since it should
5886 zero-extend %eax to %rax. */
5887 if (flag_code == CODE_64BIT
5888 && t->base_opcode == 0x90
2c703856
JB
5889 && i.types[0].bitfield.acc && i.types[0].bitfield.dword
5890 && i.types[1].bitfield.acc && i.types[1].bitfield.dword)
8b38ad71 5891 continue;
1212781b
JB
5892 /* xrelease mov %eax, <disp> is another special case. It must not
5893 match the accumulator-only encoding of mov. */
5894 if (flag_code != CODE_64BIT
5895 && i.hle_prefix
5896 && t->base_opcode == 0xa0
5897 && i.types[0].bitfield.acc
5898 && operand_type_check (i.types[1], anymem))
5899 continue;
f5eb1d70
JB
5900 /* Fall through. */
5901
5902 case 3:
3ac21baa
JB
5903 if (!(size_match & MATCH_STRAIGHT))
5904 goto check_reverse;
64c49ab3
JB
5905 /* Reverse direction of operands if swapping is possible in the first
5906 place (operands need to be symmetric) and
5907 - the load form is requested, and the template is a store form,
5908 - the store form is requested, and the template is a load form,
5909 - the non-default (swapped) form is requested. */
5910 overlap1 = operand_type_and (operand_types[0], operand_types[1]);
f5eb1d70 5911 if (t->opcode_modifier.d && i.reg_operands == i.operands
64c49ab3
JB
5912 && !operand_type_all_zero (&overlap1))
5913 switch (i.dir_encoding)
5914 {
5915 case dir_encoding_load:
5916 if (operand_type_check (operand_types[i.operands - 1], anymem)
5917 || operand_types[i.operands - 1].bitfield.regmem)
5918 goto check_reverse;
5919 break;
5920
5921 case dir_encoding_store:
5922 if (!operand_type_check (operand_types[i.operands - 1], anymem)
5923 && !operand_types[i.operands - 1].bitfield.regmem)
5924 goto check_reverse;
5925 break;
5926
5927 case dir_encoding_swap:
5928 goto check_reverse;
5929
5930 case dir_encoding_default:
5931 break;
5932 }
86fa6981 5933 /* If we want store form, we skip the current load. */
64c49ab3
JB
5934 if ((i.dir_encoding == dir_encoding_store
5935 || i.dir_encoding == dir_encoding_swap)
86fa6981
L
5936 && i.mem_operands == 0
5937 && t->opcode_modifier.load)
fa99fab2 5938 continue;
1a0670f3 5939 /* Fall through. */
f48ff2ae 5940 case 4:
c0f3af97 5941 case 5:
c6fb90c8 5942 overlap1 = operand_type_and (i.types[1], operand_types[1]);
40fb9820
L
5943 if (!operand_type_match (overlap0, i.types[0])
5944 || !operand_type_match (overlap1, i.types[1])
e2195274 5945 || ((check_register & 3) == 3
dc821c5f 5946 && !operand_type_register_match (i.types[0],
40fb9820 5947 operand_types[0],
dc821c5f 5948 i.types[1],
40fb9820 5949 operand_types[1])))
29b0f896
AM
5950 {
5951 /* Check if other direction is valid ... */
38e314eb 5952 if (!t->opcode_modifier.d)
29b0f896
AM
5953 continue;
5954
b6169b20 5955check_reverse:
3ac21baa
JB
5956 if (!(size_match & MATCH_REVERSE))
5957 continue;
29b0f896 5958 /* Try reversing direction of operands. */
f5eb1d70
JB
5959 overlap0 = operand_type_and (i.types[0], operand_types[i.operands - 1]);
5960 overlap1 = operand_type_and (i.types[i.operands - 1], operand_types[0]);
40fb9820 5961 if (!operand_type_match (overlap0, i.types[0])
f5eb1d70 5962 || !operand_type_match (overlap1, i.types[i.operands - 1])
45664ddb 5963 || (check_register
dc821c5f 5964 && !operand_type_register_match (i.types[0],
f5eb1d70
JB
5965 operand_types[i.operands - 1],
5966 i.types[i.operands - 1],
45664ddb 5967 operand_types[0])))
29b0f896
AM
5968 {
5969 /* Does not match either direction. */
5970 continue;
5971 }
38e314eb 5972 /* found_reverse_match holds which of D or FloatR
29b0f896 5973 we've found. */
38e314eb
JB
5974 if (!t->opcode_modifier.d)
5975 found_reverse_match = 0;
5976 else if (operand_types[0].bitfield.tbyte)
8a2ed489 5977 found_reverse_match = Opcode_FloatD;
dbbc8b7e 5978 else if (operand_types[0].bitfield.xmmword
f5eb1d70 5979 || operand_types[i.operands - 1].bitfield.xmmword
dbbc8b7e 5980 || operand_types[0].bitfield.regmmx
f5eb1d70 5981 || operand_types[i.operands - 1].bitfield.regmmx
dbbc8b7e
JB
5982 || is_any_vex_encoding(t))
5983 found_reverse_match = (t->base_opcode & 0xee) != 0x6e
5984 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
8a2ed489 5985 else
38e314eb 5986 found_reverse_match = Opcode_D;
40fb9820 5987 if (t->opcode_modifier.floatr)
8a2ed489 5988 found_reverse_match |= Opcode_FloatR;
29b0f896 5989 }
f48ff2ae 5990 else
29b0f896 5991 {
f48ff2ae 5992 /* Found a forward 2 operand match here. */
d1cbb4db
L
5993 switch (t->operands)
5994 {
c0f3af97
L
5995 case 5:
5996 overlap4 = operand_type_and (i.types[4],
5997 operand_types[4]);
1a0670f3 5998 /* Fall through. */
d1cbb4db 5999 case 4:
c6fb90c8
L
6000 overlap3 = operand_type_and (i.types[3],
6001 operand_types[3]);
1a0670f3 6002 /* Fall through. */
d1cbb4db 6003 case 3:
c6fb90c8
L
6004 overlap2 = operand_type_and (i.types[2],
6005 operand_types[2]);
d1cbb4db
L
6006 break;
6007 }
29b0f896 6008
f48ff2ae
L
6009 switch (t->operands)
6010 {
c0f3af97
L
6011 case 5:
6012 if (!operand_type_match (overlap4, i.types[4])
dc821c5f 6013 || !operand_type_register_match (i.types[3],
c0f3af97 6014 operand_types[3],
c0f3af97
L
6015 i.types[4],
6016 operand_types[4]))
6017 continue;
1a0670f3 6018 /* Fall through. */
f48ff2ae 6019 case 4:
40fb9820 6020 if (!operand_type_match (overlap3, i.types[3])
e2195274
JB
6021 || ((check_register & 0xa) == 0xa
6022 && !operand_type_register_match (i.types[1],
f7768225
JB
6023 operand_types[1],
6024 i.types[3],
e2195274
JB
6025 operand_types[3]))
6026 || ((check_register & 0xc) == 0xc
6027 && !operand_type_register_match (i.types[2],
6028 operand_types[2],
6029 i.types[3],
6030 operand_types[3])))
f48ff2ae 6031 continue;
1a0670f3 6032 /* Fall through. */
f48ff2ae
L
6033 case 3:
6034 /* Here we make use of the fact that there are no
23e42951 6035 reverse match 3 operand instructions. */
40fb9820 6036 if (!operand_type_match (overlap2, i.types[2])
e2195274
JB
6037 || ((check_register & 5) == 5
6038 && !operand_type_register_match (i.types[0],
23e42951
JB
6039 operand_types[0],
6040 i.types[2],
e2195274
JB
6041 operand_types[2]))
6042 || ((check_register & 6) == 6
6043 && !operand_type_register_match (i.types[1],
6044 operand_types[1],
6045 i.types[2],
6046 operand_types[2])))
f48ff2ae
L
6047 continue;
6048 break;
6049 }
29b0f896 6050 }
f48ff2ae 6051 /* Found either forward/reverse 2, 3 or 4 operand match here:
29b0f896
AM
6052 slip through to break. */
6053 }
3629bb00 6054 if (!found_cpu_match)
dbbc8b7e 6055 continue;
c0f3af97 6056
5614d22c
JB
6057 /* Check if vector and VEX operands are valid. */
6058 if (check_VecOperands (t) || VEX_check_operands (t))
6059 {
6060 specific_error = i.error;
6061 continue;
6062 }
a683cc34 6063
29b0f896
AM
6064 /* We've found a match; break out of loop. */
6065 break;
6066 }
6067
6068 if (t == current_templates->end)
6069 {
6070 /* We found no match. */
a65babc9 6071 const char *err_msg;
5614d22c 6072 switch (specific_error ? specific_error : i.error)
a65babc9
L
6073 {
6074 default:
6075 abort ();
86e026a4 6076 case operand_size_mismatch:
a65babc9
L
6077 err_msg = _("operand size mismatch");
6078 break;
6079 case operand_type_mismatch:
6080 err_msg = _("operand type mismatch");
6081 break;
6082 case register_type_mismatch:
6083 err_msg = _("register type mismatch");
6084 break;
6085 case number_of_operands_mismatch:
6086 err_msg = _("number of operands mismatch");
6087 break;
6088 case invalid_instruction_suffix:
6089 err_msg = _("invalid instruction suffix");
6090 break;
6091 case bad_imm4:
4a2608e3 6092 err_msg = _("constant doesn't fit in 4 bits");
a65babc9 6093 break;
a65babc9
L
6094 case unsupported_with_intel_mnemonic:
6095 err_msg = _("unsupported with Intel mnemonic");
6096 break;
6097 case unsupported_syntax:
6098 err_msg = _("unsupported syntax");
6099 break;
6100 case unsupported:
35262a23 6101 as_bad (_("unsupported instruction `%s'"),
10efe3f6
L
6102 current_templates->start->name);
6103 return NULL;
6c30d220
L
6104 case invalid_vsib_address:
6105 err_msg = _("invalid VSIB address");
6106 break;
7bab8ab5
JB
6107 case invalid_vector_register_set:
6108 err_msg = _("mask, index, and destination registers must be distinct");
6109 break;
6c30d220
L
6110 case unsupported_vector_index_register:
6111 err_msg = _("unsupported vector index register");
6112 break;
43234a1e
L
6113 case unsupported_broadcast:
6114 err_msg = _("unsupported broadcast");
6115 break;
43234a1e
L
6116 case broadcast_needed:
6117 err_msg = _("broadcast is needed for operand of such type");
6118 break;
6119 case unsupported_masking:
6120 err_msg = _("unsupported masking");
6121 break;
6122 case mask_not_on_destination:
6123 err_msg = _("mask not on destination operand");
6124 break;
6125 case no_default_mask:
6126 err_msg = _("default mask isn't allowed");
6127 break;
6128 case unsupported_rc_sae:
6129 err_msg = _("unsupported static rounding/sae");
6130 break;
6131 case rc_sae_operand_not_last_imm:
6132 if (intel_syntax)
6133 err_msg = _("RC/SAE operand must precede immediate operands");
6134 else
6135 err_msg = _("RC/SAE operand must follow immediate operands");
6136 break;
6137 case invalid_register_operand:
6138 err_msg = _("invalid register operand");
6139 break;
a65babc9
L
6140 }
6141 as_bad (_("%s for `%s'"), err_msg,
891edac4 6142 current_templates->start->name);
fa99fab2 6143 return NULL;
29b0f896 6144 }
252b5132 6145
29b0f896
AM
6146 if (!quiet_warnings)
6147 {
6148 if (!intel_syntax
40fb9820
L
6149 && (i.types[0].bitfield.jumpabsolute
6150 != operand_types[0].bitfield.jumpabsolute))
29b0f896
AM
6151 {
6152 as_warn (_("indirect %s without `*'"), t->name);
6153 }
6154
40fb9820
L
6155 if (t->opcode_modifier.isprefix
6156 && t->opcode_modifier.ignoresize)
29b0f896
AM
6157 {
6158 /* Warn them that a data or address size prefix doesn't
6159 affect assembly of the next line of code. */
6160 as_warn (_("stand-alone `%s' prefix"), t->name);
6161 }
6162 }
6163
6164 /* Copy the template we found. */
6165 i.tm = *t;
539e75ad
L
6166
6167 if (addr_prefix_disp != -1)
6168 i.tm.operand_types[addr_prefix_disp]
6169 = operand_types[addr_prefix_disp];
6170
29b0f896
AM
6171 if (found_reverse_match)
6172 {
6173 /* If we found a reverse match we must alter the opcode
6174 direction bit. found_reverse_match holds bits to change
6175 (different for int & float insns). */
6176
6177 i.tm.base_opcode ^= found_reverse_match;
6178
f5eb1d70
JB
6179 i.tm.operand_types[0] = operand_types[i.operands - 1];
6180 i.tm.operand_types[i.operands - 1] = operand_types[0];
29b0f896
AM
6181 }
6182
fa99fab2 6183 return t;
29b0f896
AM
6184}
6185
6186static int
e3bb37b5 6187check_string (void)
29b0f896 6188{
40fb9820
L
6189 int mem_op = operand_type_check (i.types[0], anymem) ? 0 : 1;
6190 if (i.tm.operand_types[mem_op].bitfield.esseg)
29b0f896
AM
6191 {
6192 if (i.seg[0] != NULL && i.seg[0] != &es)
6193 {
a87af027 6194 as_bad (_("`%s' operand %d must use `%ses' segment"),
29b0f896 6195 i.tm.name,
a87af027
JB
6196 mem_op + 1,
6197 register_prefix);
29b0f896
AM
6198 return 0;
6199 }
6200 /* There's only ever one segment override allowed per instruction.
6201 This instruction possibly has a legal segment override on the
6202 second operand, so copy the segment to where non-string
6203 instructions store it, allowing common code. */
6204 i.seg[0] = i.seg[1];
6205 }
40fb9820 6206 else if (i.tm.operand_types[mem_op + 1].bitfield.esseg)
29b0f896
AM
6207 {
6208 if (i.seg[1] != NULL && i.seg[1] != &es)
6209 {
a87af027 6210 as_bad (_("`%s' operand %d must use `%ses' segment"),
29b0f896 6211 i.tm.name,
a87af027
JB
6212 mem_op + 2,
6213 register_prefix);
29b0f896
AM
6214 return 0;
6215 }
6216 }
6217 return 1;
6218}
6219
6220static int
543613e9 6221process_suffix (void)
29b0f896
AM
6222{
6223 /* If matched instruction specifies an explicit instruction mnemonic
6224 suffix, use it. */
673fe0f0 6225 if (i.tm.opcode_modifier.size == SIZE16)
40fb9820 6226 i.suffix = WORD_MNEM_SUFFIX;
673fe0f0 6227 else if (i.tm.opcode_modifier.size == SIZE32)
40fb9820 6228 i.suffix = LONG_MNEM_SUFFIX;
673fe0f0 6229 else if (i.tm.opcode_modifier.size == SIZE64)
40fb9820 6230 i.suffix = QWORD_MNEM_SUFFIX;
29b0f896
AM
6231 else if (i.reg_operands)
6232 {
6233 /* If there's no instruction mnemonic suffix we try to invent one
6234 based on register operands. */
6235 if (!i.suffix)
6236 {
6237 /* We take i.suffix from the last register operand specified,
6238 Destination register type is more significant than source
381d071f
L
6239 register type. crc32 in SSE4.2 prefers source register
6240 type. */
556059dd 6241 if (i.tm.base_opcode == 0xf20f38f0 && i.types[0].bitfield.reg)
381d071f 6242 {
556059dd
JB
6243 if (i.types[0].bitfield.byte)
6244 i.suffix = BYTE_MNEM_SUFFIX;
6245 else if (i.types[0].bitfield.word)
40fb9820 6246 i.suffix = WORD_MNEM_SUFFIX;
556059dd 6247 else if (i.types[0].bitfield.dword)
40fb9820 6248 i.suffix = LONG_MNEM_SUFFIX;
556059dd 6249 else if (i.types[0].bitfield.qword)
40fb9820 6250 i.suffix = QWORD_MNEM_SUFFIX;
381d071f
L
6251 }
6252
6253 if (!i.suffix)
6254 {
6255 int op;
6256
556059dd 6257 if (i.tm.base_opcode == 0xf20f38f0)
20592a94
L
6258 {
6259 /* We have to know the operand size for crc32. */
6260 as_bad (_("ambiguous memory operand size for `%s`"),
6261 i.tm.name);
6262 return 0;
6263 }
6264
381d071f 6265 for (op = i.operands; --op >= 0;)
b76bc5d5
JB
6266 if (!i.tm.operand_types[op].bitfield.inoutportreg
6267 && !i.tm.operand_types[op].bitfield.shiftcount)
381d071f 6268 {
8819ada6
JB
6269 if (!i.types[op].bitfield.reg)
6270 continue;
6271 if (i.types[op].bitfield.byte)
6272 i.suffix = BYTE_MNEM_SUFFIX;
6273 else if (i.types[op].bitfield.word)
6274 i.suffix = WORD_MNEM_SUFFIX;
6275 else if (i.types[op].bitfield.dword)
6276 i.suffix = LONG_MNEM_SUFFIX;
6277 else if (i.types[op].bitfield.qword)
6278 i.suffix = QWORD_MNEM_SUFFIX;
6279 else
6280 continue;
6281 break;
381d071f
L
6282 }
6283 }
29b0f896
AM
6284 }
6285 else if (i.suffix == BYTE_MNEM_SUFFIX)
6286 {
2eb952a4
L
6287 if (intel_syntax
6288 && i.tm.opcode_modifier.ignoresize
6289 && i.tm.opcode_modifier.no_bsuf)
6290 i.suffix = 0;
6291 else if (!check_byte_reg ())
29b0f896
AM
6292 return 0;
6293 }
6294 else if (i.suffix == LONG_MNEM_SUFFIX)
6295 {
2eb952a4
L
6296 if (intel_syntax
6297 && i.tm.opcode_modifier.ignoresize
9f123b91
JB
6298 && i.tm.opcode_modifier.no_lsuf
6299 && !i.tm.opcode_modifier.todword
6300 && !i.tm.opcode_modifier.toqword)
2eb952a4
L
6301 i.suffix = 0;
6302 else if (!check_long_reg ())
29b0f896
AM
6303 return 0;
6304 }
6305 else if (i.suffix == QWORD_MNEM_SUFFIX)
6306 {
955e1e6a
L
6307 if (intel_syntax
6308 && i.tm.opcode_modifier.ignoresize
9f123b91
JB
6309 && i.tm.opcode_modifier.no_qsuf
6310 && !i.tm.opcode_modifier.todword
6311 && !i.tm.opcode_modifier.toqword)
955e1e6a
L
6312 i.suffix = 0;
6313 else if (!check_qword_reg ())
29b0f896
AM
6314 return 0;
6315 }
6316 else if (i.suffix == WORD_MNEM_SUFFIX)
6317 {
2eb952a4
L
6318 if (intel_syntax
6319 && i.tm.opcode_modifier.ignoresize
6320 && i.tm.opcode_modifier.no_wsuf)
6321 i.suffix = 0;
6322 else if (!check_word_reg ())
29b0f896
AM
6323 return 0;
6324 }
40fb9820 6325 else if (intel_syntax && i.tm.opcode_modifier.ignoresize)
29b0f896
AM
6326 /* Do nothing if the instruction is going to ignore the prefix. */
6327 ;
6328 else
6329 abort ();
6330 }
40fb9820 6331 else if (i.tm.opcode_modifier.defaultsize
9306ca4a
JB
6332 && !i.suffix
6333 /* exclude fldenv/frstor/fsave/fstenv */
40fb9820 6334 && i.tm.opcode_modifier.no_ssuf)
29b0f896 6335 {
06f74c5c
L
6336 if (stackop_size == LONG_MNEM_SUFFIX
6337 && i.tm.base_opcode == 0xcf)
6338 {
6339 /* stackop_size is set to LONG_MNEM_SUFFIX for the
6340 .code16gcc directive to support 16-bit mode with
6341 32-bit address. For IRET without a suffix, generate
6342 16-bit IRET (opcode 0xcf) to return from an interrupt
6343 handler. */
6344 i.suffix = WORD_MNEM_SUFFIX;
6345 as_warn (_("generating 16-bit `iret' for .code16gcc directive"));
6346 }
6347 else
6348 i.suffix = stackop_size;
29b0f896 6349 }
9306ca4a
JB
6350 else if (intel_syntax
6351 && !i.suffix
40fb9820
L
6352 && (i.tm.operand_types[0].bitfield.jumpabsolute
6353 || i.tm.opcode_modifier.jumpbyte
6354 || i.tm.opcode_modifier.jumpintersegment
64e74474
AM
6355 || (i.tm.base_opcode == 0x0f01 /* [ls][gi]dt */
6356 && i.tm.extension_opcode <= 3)))
9306ca4a
JB
6357 {
6358 switch (flag_code)
6359 {
6360 case CODE_64BIT:
40fb9820 6361 if (!i.tm.opcode_modifier.no_qsuf)
9306ca4a
JB
6362 {
6363 i.suffix = QWORD_MNEM_SUFFIX;
6364 break;
6365 }
1a0670f3 6366 /* Fall through. */
9306ca4a 6367 case CODE_32BIT:
40fb9820 6368 if (!i.tm.opcode_modifier.no_lsuf)
9306ca4a
JB
6369 i.suffix = LONG_MNEM_SUFFIX;
6370 break;
6371 case CODE_16BIT:
40fb9820 6372 if (!i.tm.opcode_modifier.no_wsuf)
9306ca4a
JB
6373 i.suffix = WORD_MNEM_SUFFIX;
6374 break;
6375 }
6376 }
252b5132 6377
9306ca4a 6378 if (!i.suffix)
29b0f896 6379 {
9306ca4a
JB
6380 if (!intel_syntax)
6381 {
40fb9820 6382 if (i.tm.opcode_modifier.w)
9306ca4a 6383 {
4eed87de
AM
6384 as_bad (_("no instruction mnemonic suffix given and "
6385 "no register operands; can't size instruction"));
9306ca4a
JB
6386 return 0;
6387 }
6388 }
6389 else
6390 {
40fb9820 6391 unsigned int suffixes;
7ab9ffdd 6392
40fb9820
L
6393 suffixes = !i.tm.opcode_modifier.no_bsuf;
6394 if (!i.tm.opcode_modifier.no_wsuf)
6395 suffixes |= 1 << 1;
6396 if (!i.tm.opcode_modifier.no_lsuf)
6397 suffixes |= 1 << 2;
fc4adea1 6398 if (!i.tm.opcode_modifier.no_ldsuf)
40fb9820
L
6399 suffixes |= 1 << 3;
6400 if (!i.tm.opcode_modifier.no_ssuf)
6401 suffixes |= 1 << 4;
c2b9da16 6402 if (flag_code == CODE_64BIT && !i.tm.opcode_modifier.no_qsuf)
40fb9820
L
6403 suffixes |= 1 << 5;
6404
6405 /* There are more than suffix matches. */
6406 if (i.tm.opcode_modifier.w
9306ca4a 6407 || ((suffixes & (suffixes - 1))
40fb9820
L
6408 && !i.tm.opcode_modifier.defaultsize
6409 && !i.tm.opcode_modifier.ignoresize))
9306ca4a
JB
6410 {
6411 as_bad (_("ambiguous operand size for `%s'"), i.tm.name);
6412 return 0;
6413 }
6414 }
29b0f896 6415 }
252b5132 6416
d2224064
JB
6417 /* Change the opcode based on the operand size given by i.suffix. */
6418 switch (i.suffix)
29b0f896 6419 {
d2224064
JB
6420 /* Size floating point instruction. */
6421 case LONG_MNEM_SUFFIX:
6422 if (i.tm.opcode_modifier.floatmf)
6423 {
6424 i.tm.base_opcode ^= 4;
6425 break;
6426 }
6427 /* fall through */
6428 case WORD_MNEM_SUFFIX:
6429 case QWORD_MNEM_SUFFIX:
29b0f896 6430 /* It's not a byte, select word/dword operation. */
40fb9820 6431 if (i.tm.opcode_modifier.w)
29b0f896 6432 {
40fb9820 6433 if (i.tm.opcode_modifier.shortform)
29b0f896
AM
6434 i.tm.base_opcode |= 8;
6435 else
6436 i.tm.base_opcode |= 1;
6437 }
d2224064
JB
6438 /* fall through */
6439 case SHORT_MNEM_SUFFIX:
29b0f896
AM
6440 /* Now select between word & dword operations via the operand
6441 size prefix, except for instructions that will ignore this
6442 prefix anyway. */
75c0a438
L
6443 if (i.reg_operands > 0
6444 && i.types[0].bitfield.reg
6445 && i.tm.opcode_modifier.addrprefixopreg
6446 && (i.tm.opcode_modifier.immext
6447 || i.operands == 1))
cb712a9e 6448 {
ca61edf2
L
6449 /* The address size override prefix changes the size of the
6450 first operand. */
40fb9820 6451 if ((flag_code == CODE_32BIT
75c0a438 6452 && i.op[0].regs->reg_type.bitfield.word)
40fb9820 6453 || (flag_code != CODE_32BIT
75c0a438 6454 && i.op[0].regs->reg_type.bitfield.dword))
cb712a9e
L
6455 if (!add_prefix (ADDR_PREFIX_OPCODE))
6456 return 0;
6457 }
6458 else if (i.suffix != QWORD_MNEM_SUFFIX
40fb9820
L
6459 && !i.tm.opcode_modifier.ignoresize
6460 && !i.tm.opcode_modifier.floatmf
a38d7118 6461 && !is_any_vex_encoding (&i.tm)
cb712a9e
L
6462 && ((i.suffix == LONG_MNEM_SUFFIX) == (flag_code == CODE_16BIT)
6463 || (flag_code == CODE_64BIT
40fb9820 6464 && i.tm.opcode_modifier.jumpbyte)))
24eab124
AM
6465 {
6466 unsigned int prefix = DATA_PREFIX_OPCODE;
543613e9 6467
40fb9820 6468 if (i.tm.opcode_modifier.jumpbyte) /* jcxz, loop */
29b0f896 6469 prefix = ADDR_PREFIX_OPCODE;
252b5132 6470
29b0f896
AM
6471 if (!add_prefix (prefix))
6472 return 0;
24eab124 6473 }
252b5132 6474
29b0f896
AM
6475 /* Set mode64 for an operand. */
6476 if (i.suffix == QWORD_MNEM_SUFFIX
9146926a 6477 && flag_code == CODE_64BIT
d2224064 6478 && !i.tm.opcode_modifier.norex64
46e883c5 6479 /* Special case for xchg %rax,%rax. It is NOP and doesn't
d2224064
JB
6480 need rex64. */
6481 && ! (i.operands == 2
6482 && i.tm.base_opcode == 0x90
6483 && i.tm.extension_opcode == None
2c703856
JB
6484 && i.types[0].bitfield.acc && i.types[0].bitfield.qword
6485 && i.types[1].bitfield.acc && i.types[1].bitfield.qword))
d2224064 6486 i.rex |= REX_W;
3e73aa7c 6487
d2224064 6488 break;
29b0f896 6489 }
7ecd2f8b 6490
c0a30a9f
L
6491 if (i.reg_operands != 0
6492 && i.operands > 1
6493 && i.tm.opcode_modifier.addrprefixopreg
6494 && !i.tm.opcode_modifier.immext)
6495 {
6496 /* Check invalid register operand when the address size override
6497 prefix changes the size of register operands. */
6498 unsigned int op;
6499 enum { need_word, need_dword, need_qword } need;
6500
6501 if (flag_code == CODE_32BIT)
6502 need = i.prefix[ADDR_PREFIX] ? need_word : need_dword;
6503 else
6504 {
6505 if (i.prefix[ADDR_PREFIX])
6506 need = need_dword;
6507 else
6508 need = flag_code == CODE_64BIT ? need_qword : need_word;
6509 }
6510
6511 for (op = 0; op < i.operands; op++)
6512 if (i.types[op].bitfield.reg
6513 && ((need == need_word
6514 && !i.op[op].regs->reg_type.bitfield.word)
6515 || (need == need_dword
6516 && !i.op[op].regs->reg_type.bitfield.dword)
6517 || (need == need_qword
6518 && !i.op[op].regs->reg_type.bitfield.qword)))
6519 {
6520 as_bad (_("invalid register operand size for `%s'"),
6521 i.tm.name);
6522 return 0;
6523 }
6524 }
6525
29b0f896
AM
6526 return 1;
6527}
3e73aa7c 6528
29b0f896 6529static int
543613e9 6530check_byte_reg (void)
29b0f896
AM
6531{
6532 int op;
543613e9 6533
29b0f896
AM
6534 for (op = i.operands; --op >= 0;)
6535 {
dc821c5f
JB
6536 /* Skip non-register operands. */
6537 if (!i.types[op].bitfield.reg)
6538 continue;
6539
29b0f896
AM
6540 /* If this is an eight bit register, it's OK. If it's the 16 or
6541 32 bit version of an eight bit register, we will just use the
6542 low portion, and that's OK too. */
dc821c5f 6543 if (i.types[op].bitfield.byte)
29b0f896
AM
6544 continue;
6545
5a819eb9
JB
6546 /* I/O port address operands are OK too. */
6547 if (i.tm.operand_types[op].bitfield.inoutportreg)
6548 continue;
6549
9344ff29
L
6550 /* crc32 doesn't generate this warning. */
6551 if (i.tm.base_opcode == 0xf20f38f0)
6552 continue;
6553
dc821c5f
JB
6554 if ((i.types[op].bitfield.word
6555 || i.types[op].bitfield.dword
6556 || i.types[op].bitfield.qword)
5a819eb9
JB
6557 && i.op[op].regs->reg_num < 4
6558 /* Prohibit these changes in 64bit mode, since the lowering
6559 would be more complicated. */
6560 && flag_code != CODE_64BIT)
29b0f896 6561 {
29b0f896 6562#if REGISTER_WARNINGS
5a819eb9 6563 if (!quiet_warnings)
a540244d
L
6564 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
6565 register_prefix,
dc821c5f 6566 (i.op[op].regs + (i.types[op].bitfield.word
29b0f896
AM
6567 ? REGNAM_AL - REGNAM_AX
6568 : REGNAM_AL - REGNAM_EAX))->reg_name,
a540244d 6569 register_prefix,
29b0f896
AM
6570 i.op[op].regs->reg_name,
6571 i.suffix);
6572#endif
6573 continue;
6574 }
6575 /* Any other register is bad. */
dc821c5f 6576 if (i.types[op].bitfield.reg
40fb9820 6577 || i.types[op].bitfield.regmmx
1b54b8d7 6578 || i.types[op].bitfield.regsimd
40fb9820
L
6579 || i.types[op].bitfield.sreg2
6580 || i.types[op].bitfield.sreg3
6581 || i.types[op].bitfield.control
6582 || i.types[op].bitfield.debug
ca0d63fe 6583 || i.types[op].bitfield.test)
29b0f896 6584 {
a540244d
L
6585 as_bad (_("`%s%s' not allowed with `%s%c'"),
6586 register_prefix,
29b0f896
AM
6587 i.op[op].regs->reg_name,
6588 i.tm.name,
6589 i.suffix);
6590 return 0;
6591 }
6592 }
6593 return 1;
6594}
6595
6596static int
e3bb37b5 6597check_long_reg (void)
29b0f896
AM
6598{
6599 int op;
6600
6601 for (op = i.operands; --op >= 0;)
dc821c5f
JB
6602 /* Skip non-register operands. */
6603 if (!i.types[op].bitfield.reg)
6604 continue;
29b0f896
AM
6605 /* Reject eight bit registers, except where the template requires
6606 them. (eg. movzb) */
dc821c5f
JB
6607 else if (i.types[op].bitfield.byte
6608 && (i.tm.operand_types[op].bitfield.reg
6609 || i.tm.operand_types[op].bitfield.acc)
6610 && (i.tm.operand_types[op].bitfield.word
6611 || i.tm.operand_types[op].bitfield.dword))
29b0f896 6612 {
a540244d
L
6613 as_bad (_("`%s%s' not allowed with `%s%c'"),
6614 register_prefix,
29b0f896
AM
6615 i.op[op].regs->reg_name,
6616 i.tm.name,
6617 i.suffix);
6618 return 0;
6619 }
e4630f71 6620 /* Warn if the e prefix on a general reg is missing. */
29b0f896 6621 else if ((!quiet_warnings || flag_code == CODE_64BIT)
dc821c5f
JB
6622 && i.types[op].bitfield.word
6623 && (i.tm.operand_types[op].bitfield.reg
6624 || i.tm.operand_types[op].bitfield.acc)
6625 && i.tm.operand_types[op].bitfield.dword)
29b0f896
AM
6626 {
6627 /* Prohibit these changes in the 64bit mode, since the
6628 lowering is more complicated. */
6629 if (flag_code == CODE_64BIT)
252b5132 6630 {
2b5d6a91 6631 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
2ca3ace5 6632 register_prefix, i.op[op].regs->reg_name,
29b0f896
AM
6633 i.suffix);
6634 return 0;
252b5132 6635 }
29b0f896 6636#if REGISTER_WARNINGS
cecf1424
JB
6637 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
6638 register_prefix,
6639 (i.op[op].regs + REGNAM_EAX - REGNAM_AX)->reg_name,
6640 register_prefix, i.op[op].regs->reg_name, i.suffix);
29b0f896 6641#endif
252b5132 6642 }
e4630f71 6643 /* Warn if the r prefix on a general reg is present. */
dc821c5f
JB
6644 else if (i.types[op].bitfield.qword
6645 && (i.tm.operand_types[op].bitfield.reg
6646 || i.tm.operand_types[op].bitfield.acc)
6647 && i.tm.operand_types[op].bitfield.dword)
252b5132 6648 {
34828aad 6649 if (intel_syntax
ca61edf2 6650 && i.tm.opcode_modifier.toqword
1b54b8d7 6651 && !i.types[0].bitfield.regsimd)
34828aad 6652 {
ca61edf2 6653 /* Convert to QWORD. We want REX byte. */
34828aad
L
6654 i.suffix = QWORD_MNEM_SUFFIX;
6655 }
6656 else
6657 {
2b5d6a91 6658 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
6659 register_prefix, i.op[op].regs->reg_name,
6660 i.suffix);
6661 return 0;
6662 }
29b0f896
AM
6663 }
6664 return 1;
6665}
252b5132 6666
29b0f896 6667static int
e3bb37b5 6668check_qword_reg (void)
29b0f896
AM
6669{
6670 int op;
252b5132 6671
29b0f896 6672 for (op = i.operands; --op >= 0; )
dc821c5f
JB
6673 /* Skip non-register operands. */
6674 if (!i.types[op].bitfield.reg)
6675 continue;
29b0f896
AM
6676 /* Reject eight bit registers, except where the template requires
6677 them. (eg. movzb) */
dc821c5f
JB
6678 else if (i.types[op].bitfield.byte
6679 && (i.tm.operand_types[op].bitfield.reg
6680 || i.tm.operand_types[op].bitfield.acc)
6681 && (i.tm.operand_types[op].bitfield.word
6682 || i.tm.operand_types[op].bitfield.dword))
29b0f896 6683 {
a540244d
L
6684 as_bad (_("`%s%s' not allowed with `%s%c'"),
6685 register_prefix,
29b0f896
AM
6686 i.op[op].regs->reg_name,
6687 i.tm.name,
6688 i.suffix);
6689 return 0;
6690 }
e4630f71 6691 /* Warn if the r prefix on a general reg is missing. */
dc821c5f
JB
6692 else if ((i.types[op].bitfield.word
6693 || i.types[op].bitfield.dword)
6694 && (i.tm.operand_types[op].bitfield.reg
6695 || i.tm.operand_types[op].bitfield.acc)
6696 && i.tm.operand_types[op].bitfield.qword)
29b0f896
AM
6697 {
6698 /* Prohibit these changes in the 64bit mode, since the
6699 lowering is more complicated. */
34828aad 6700 if (intel_syntax
ca61edf2 6701 && i.tm.opcode_modifier.todword
1b54b8d7 6702 && !i.types[0].bitfield.regsimd)
34828aad 6703 {
ca61edf2 6704 /* Convert to DWORD. We don't want REX byte. */
34828aad
L
6705 i.suffix = LONG_MNEM_SUFFIX;
6706 }
6707 else
6708 {
2b5d6a91 6709 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
6710 register_prefix, i.op[op].regs->reg_name,
6711 i.suffix);
6712 return 0;
6713 }
252b5132 6714 }
29b0f896
AM
6715 return 1;
6716}
252b5132 6717
29b0f896 6718static int
e3bb37b5 6719check_word_reg (void)
29b0f896
AM
6720{
6721 int op;
6722 for (op = i.operands; --op >= 0;)
dc821c5f
JB
6723 /* Skip non-register operands. */
6724 if (!i.types[op].bitfield.reg)
6725 continue;
29b0f896
AM
6726 /* Reject eight bit registers, except where the template requires
6727 them. (eg. movzb) */
dc821c5f
JB
6728 else if (i.types[op].bitfield.byte
6729 && (i.tm.operand_types[op].bitfield.reg
6730 || i.tm.operand_types[op].bitfield.acc)
6731 && (i.tm.operand_types[op].bitfield.word
6732 || i.tm.operand_types[op].bitfield.dword))
29b0f896 6733 {
a540244d
L
6734 as_bad (_("`%s%s' not allowed with `%s%c'"),
6735 register_prefix,
29b0f896
AM
6736 i.op[op].regs->reg_name,
6737 i.tm.name,
6738 i.suffix);
6739 return 0;
6740 }
e4630f71 6741 /* Warn if the e or r prefix on a general reg is present. */
29b0f896 6742 else if ((!quiet_warnings || flag_code == CODE_64BIT)
dc821c5f
JB
6743 && (i.types[op].bitfield.dword
6744 || i.types[op].bitfield.qword)
6745 && (i.tm.operand_types[op].bitfield.reg
6746 || i.tm.operand_types[op].bitfield.acc)
6747 && i.tm.operand_types[op].bitfield.word)
252b5132 6748 {
29b0f896
AM
6749 /* Prohibit these changes in the 64bit mode, since the
6750 lowering is more complicated. */
6751 if (flag_code == CODE_64BIT)
252b5132 6752 {
2b5d6a91 6753 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
2ca3ace5 6754 register_prefix, i.op[op].regs->reg_name,
29b0f896
AM
6755 i.suffix);
6756 return 0;
252b5132 6757 }
29b0f896 6758#if REGISTER_WARNINGS
cecf1424
JB
6759 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
6760 register_prefix,
6761 (i.op[op].regs + REGNAM_AX - REGNAM_EAX)->reg_name,
6762 register_prefix, i.op[op].regs->reg_name, i.suffix);
29b0f896
AM
6763#endif
6764 }
6765 return 1;
6766}
252b5132 6767
29b0f896 6768static int
40fb9820 6769update_imm (unsigned int j)
29b0f896 6770{
bc0844ae 6771 i386_operand_type overlap = i.types[j];
40fb9820
L
6772 if ((overlap.bitfield.imm8
6773 || overlap.bitfield.imm8s
6774 || overlap.bitfield.imm16
6775 || overlap.bitfield.imm32
6776 || overlap.bitfield.imm32s
6777 || overlap.bitfield.imm64)
0dfbf9d7
L
6778 && !operand_type_equal (&overlap, &imm8)
6779 && !operand_type_equal (&overlap, &imm8s)
6780 && !operand_type_equal (&overlap, &imm16)
6781 && !operand_type_equal (&overlap, &imm32)
6782 && !operand_type_equal (&overlap, &imm32s)
6783 && !operand_type_equal (&overlap, &imm64))
29b0f896
AM
6784 {
6785 if (i.suffix)
6786 {
40fb9820
L
6787 i386_operand_type temp;
6788
0dfbf9d7 6789 operand_type_set (&temp, 0);
7ab9ffdd 6790 if (i.suffix == BYTE_MNEM_SUFFIX)
40fb9820
L
6791 {
6792 temp.bitfield.imm8 = overlap.bitfield.imm8;
6793 temp.bitfield.imm8s = overlap.bitfield.imm8s;
6794 }
6795 else if (i.suffix == WORD_MNEM_SUFFIX)
6796 temp.bitfield.imm16 = overlap.bitfield.imm16;
6797 else if (i.suffix == QWORD_MNEM_SUFFIX)
6798 {
6799 temp.bitfield.imm64 = overlap.bitfield.imm64;
6800 temp.bitfield.imm32s = overlap.bitfield.imm32s;
6801 }
6802 else
6803 temp.bitfield.imm32 = overlap.bitfield.imm32;
6804 overlap = temp;
29b0f896 6805 }
0dfbf9d7
L
6806 else if (operand_type_equal (&overlap, &imm16_32_32s)
6807 || operand_type_equal (&overlap, &imm16_32)
6808 || operand_type_equal (&overlap, &imm16_32s))
29b0f896 6809 {
40fb9820 6810 if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
65da13b5 6811 overlap = imm16;
40fb9820 6812 else
65da13b5 6813 overlap = imm32s;
29b0f896 6814 }
0dfbf9d7
L
6815 if (!operand_type_equal (&overlap, &imm8)
6816 && !operand_type_equal (&overlap, &imm8s)
6817 && !operand_type_equal (&overlap, &imm16)
6818 && !operand_type_equal (&overlap, &imm32)
6819 && !operand_type_equal (&overlap, &imm32s)
6820 && !operand_type_equal (&overlap, &imm64))
29b0f896 6821 {
4eed87de
AM
6822 as_bad (_("no instruction mnemonic suffix given; "
6823 "can't determine immediate size"));
29b0f896
AM
6824 return 0;
6825 }
6826 }
40fb9820 6827 i.types[j] = overlap;
29b0f896 6828
40fb9820
L
6829 return 1;
6830}
6831
6832static int
6833finalize_imm (void)
6834{
bc0844ae 6835 unsigned int j, n;
29b0f896 6836
bc0844ae
L
6837 /* Update the first 2 immediate operands. */
6838 n = i.operands > 2 ? 2 : i.operands;
6839 if (n)
6840 {
6841 for (j = 0; j < n; j++)
6842 if (update_imm (j) == 0)
6843 return 0;
40fb9820 6844
bc0844ae
L
6845 /* The 3rd operand can't be immediate operand. */
6846 gas_assert (operand_type_check (i.types[2], imm) == 0);
6847 }
29b0f896
AM
6848
6849 return 1;
6850}
6851
6852static int
e3bb37b5 6853process_operands (void)
29b0f896
AM
6854{
6855 /* Default segment register this instruction will use for memory
6856 accesses. 0 means unknown. This is only for optimizing out
6857 unnecessary segment overrides. */
6858 const seg_entry *default_seg = 0;
6859
2426c15f 6860 if (i.tm.opcode_modifier.sse2avx && i.tm.opcode_modifier.vexvvvv)
29b0f896 6861 {
91d6fa6a
NC
6862 unsigned int dupl = i.operands;
6863 unsigned int dest = dupl - 1;
9fcfb3d7
L
6864 unsigned int j;
6865
c0f3af97 6866 /* The destination must be an xmm register. */
9c2799c2 6867 gas_assert (i.reg_operands
91d6fa6a 6868 && MAX_OPERANDS > dupl
7ab9ffdd 6869 && operand_type_equal (&i.types[dest], &regxmm));
c0f3af97 6870
1b54b8d7
JB
6871 if (i.tm.operand_types[0].bitfield.acc
6872 && i.tm.operand_types[0].bitfield.xmmword)
e2ec9d29 6873 {
8cd7925b 6874 if (i.tm.opcode_modifier.vexsources == VEX3SOURCES)
c0f3af97
L
6875 {
6876 /* Keep xmm0 for instructions with VEX prefix and 3
6877 sources. */
1b54b8d7
JB
6878 i.tm.operand_types[0].bitfield.acc = 0;
6879 i.tm.operand_types[0].bitfield.regsimd = 1;
c0f3af97
L
6880 goto duplicate;
6881 }
e2ec9d29 6882 else
c0f3af97
L
6883 {
6884 /* We remove the first xmm0 and keep the number of
6885 operands unchanged, which in fact duplicates the
6886 destination. */
6887 for (j = 1; j < i.operands; j++)
6888 {
6889 i.op[j - 1] = i.op[j];
6890 i.types[j - 1] = i.types[j];
6891 i.tm.operand_types[j - 1] = i.tm.operand_types[j];
6892 }
6893 }
6894 }
6895 else if (i.tm.opcode_modifier.implicit1stxmm0)
7ab9ffdd 6896 {
91d6fa6a 6897 gas_assert ((MAX_OPERANDS - 1) > dupl
8cd7925b
L
6898 && (i.tm.opcode_modifier.vexsources
6899 == VEX3SOURCES));
c0f3af97
L
6900
6901 /* Add the implicit xmm0 for instructions with VEX prefix
6902 and 3 sources. */
6903 for (j = i.operands; j > 0; j--)
6904 {
6905 i.op[j] = i.op[j - 1];
6906 i.types[j] = i.types[j - 1];
6907 i.tm.operand_types[j] = i.tm.operand_types[j - 1];
6908 }
6909 i.op[0].regs
6910 = (const reg_entry *) hash_find (reg_hash, "xmm0");
7ab9ffdd 6911 i.types[0] = regxmm;
c0f3af97
L
6912 i.tm.operand_types[0] = regxmm;
6913
6914 i.operands += 2;
6915 i.reg_operands += 2;
6916 i.tm.operands += 2;
6917
91d6fa6a 6918 dupl++;
c0f3af97 6919 dest++;
91d6fa6a
NC
6920 i.op[dupl] = i.op[dest];
6921 i.types[dupl] = i.types[dest];
6922 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
e2ec9d29 6923 }
c0f3af97
L
6924 else
6925 {
6926duplicate:
6927 i.operands++;
6928 i.reg_operands++;
6929 i.tm.operands++;
6930
91d6fa6a
NC
6931 i.op[dupl] = i.op[dest];
6932 i.types[dupl] = i.types[dest];
6933 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
c0f3af97
L
6934 }
6935
6936 if (i.tm.opcode_modifier.immext)
6937 process_immext ();
6938 }
1b54b8d7
JB
6939 else if (i.tm.operand_types[0].bitfield.acc
6940 && i.tm.operand_types[0].bitfield.xmmword)
c0f3af97
L
6941 {
6942 unsigned int j;
6943
9fcfb3d7
L
6944 for (j = 1; j < i.operands; j++)
6945 {
6946 i.op[j - 1] = i.op[j];
6947 i.types[j - 1] = i.types[j];
6948
6949 /* We need to adjust fields in i.tm since they are used by
6950 build_modrm_byte. */
6951 i.tm.operand_types [j - 1] = i.tm.operand_types [j];
6952 }
6953
e2ec9d29
L
6954 i.operands--;
6955 i.reg_operands--;
e2ec9d29
L
6956 i.tm.operands--;
6957 }
920d2ddc
IT
6958 else if (i.tm.opcode_modifier.implicitquadgroup)
6959 {
a477a8c4
JB
6960 unsigned int regnum, first_reg_in_group, last_reg_in_group;
6961
920d2ddc 6962 /* The second operand must be {x,y,z}mmN, where N is a multiple of 4. */
10c17abd 6963 gas_assert (i.operands >= 2 && i.types[1].bitfield.regsimd);
a477a8c4
JB
6964 regnum = register_number (i.op[1].regs);
6965 first_reg_in_group = regnum & ~3;
6966 last_reg_in_group = first_reg_in_group + 3;
6967 if (regnum != first_reg_in_group)
6968 as_warn (_("source register `%s%s' implicitly denotes"
6969 " `%s%.3s%u' to `%s%.3s%u' source group in `%s'"),
6970 register_prefix, i.op[1].regs->reg_name,
6971 register_prefix, i.op[1].regs->reg_name, first_reg_in_group,
6972 register_prefix, i.op[1].regs->reg_name, last_reg_in_group,
6973 i.tm.name);
6974 }
e2ec9d29
L
6975 else if (i.tm.opcode_modifier.regkludge)
6976 {
6977 /* The imul $imm, %reg instruction is converted into
6978 imul $imm, %reg, %reg, and the clr %reg instruction
6979 is converted into xor %reg, %reg. */
6980
6981 unsigned int first_reg_op;
6982
6983 if (operand_type_check (i.types[0], reg))
6984 first_reg_op = 0;
6985 else
6986 first_reg_op = 1;
6987 /* Pretend we saw the extra register operand. */
9c2799c2 6988 gas_assert (i.reg_operands == 1
7ab9ffdd 6989 && i.op[first_reg_op + 1].regs == 0);
e2ec9d29
L
6990 i.op[first_reg_op + 1].regs = i.op[first_reg_op].regs;
6991 i.types[first_reg_op + 1] = i.types[first_reg_op];
6992 i.operands++;
6993 i.reg_operands++;
29b0f896
AM
6994 }
6995
40fb9820 6996 if (i.tm.opcode_modifier.shortform)
29b0f896 6997 {
40fb9820
L
6998 if (i.types[0].bitfield.sreg2
6999 || i.types[0].bitfield.sreg3)
29b0f896 7000 {
4eed87de
AM
7001 if (i.tm.base_opcode == POP_SEG_SHORT
7002 && i.op[0].regs->reg_num == 1)
29b0f896 7003 {
a87af027 7004 as_bad (_("you can't `pop %scs'"), register_prefix);
4eed87de 7005 return 0;
29b0f896 7006 }
4eed87de
AM
7007 i.tm.base_opcode |= (i.op[0].regs->reg_num << 3);
7008 if ((i.op[0].regs->reg_flags & RegRex) != 0)
161a04f6 7009 i.rex |= REX_B;
4eed87de
AM
7010 }
7011 else
7012 {
7ab9ffdd 7013 /* The register or float register operand is in operand
85f10a01 7014 0 or 1. */
40fb9820 7015 unsigned int op;
7ab9ffdd 7016
ca0d63fe 7017 if ((i.types[0].bitfield.reg && i.types[0].bitfield.tbyte)
7ab9ffdd
L
7018 || operand_type_check (i.types[0], reg))
7019 op = 0;
7020 else
7021 op = 1;
4eed87de
AM
7022 /* Register goes in low 3 bits of opcode. */
7023 i.tm.base_opcode |= i.op[op].regs->reg_num;
7024 if ((i.op[op].regs->reg_flags & RegRex) != 0)
161a04f6 7025 i.rex |= REX_B;
40fb9820 7026 if (!quiet_warnings && i.tm.opcode_modifier.ugh)
29b0f896 7027 {
4eed87de
AM
7028 /* Warn about some common errors, but press on regardless.
7029 The first case can be generated by gcc (<= 2.8.1). */
7030 if (i.operands == 2)
7031 {
7032 /* Reversed arguments on faddp, fsubp, etc. */
a540244d 7033 as_warn (_("translating to `%s %s%s,%s%s'"), i.tm.name,
d8a1b51e
JB
7034 register_prefix, i.op[!intel_syntax].regs->reg_name,
7035 register_prefix, i.op[intel_syntax].regs->reg_name);
4eed87de
AM
7036 }
7037 else
7038 {
7039 /* Extraneous `l' suffix on fp insn. */
a540244d
L
7040 as_warn (_("translating to `%s %s%s'"), i.tm.name,
7041 register_prefix, i.op[0].regs->reg_name);
4eed87de 7042 }
29b0f896
AM
7043 }
7044 }
7045 }
40fb9820 7046 else if (i.tm.opcode_modifier.modrm)
29b0f896
AM
7047 {
7048 /* The opcode is completed (modulo i.tm.extension_opcode which
52271982
AM
7049 must be put into the modrm byte). Now, we make the modrm and
7050 index base bytes based on all the info we've collected. */
29b0f896
AM
7051
7052 default_seg = build_modrm_byte ();
7053 }
8a2ed489 7054 else if ((i.tm.base_opcode & ~0x3) == MOV_AX_DISP32)
29b0f896
AM
7055 {
7056 default_seg = &ds;
7057 }
40fb9820 7058 else if (i.tm.opcode_modifier.isstring)
29b0f896
AM
7059 {
7060 /* For the string instructions that allow a segment override
7061 on one of their operands, the default segment is ds. */
7062 default_seg = &ds;
7063 }
7064
75178d9d
L
7065 if (i.tm.base_opcode == 0x8d /* lea */
7066 && i.seg[0]
7067 && !quiet_warnings)
30123838 7068 as_warn (_("segment override on `%s' is ineffectual"), i.tm.name);
52271982
AM
7069
7070 /* If a segment was explicitly specified, and the specified segment
7071 is not the default, use an opcode prefix to select it. If we
7072 never figured out what the default segment is, then default_seg
7073 will be zero at this point, and the specified segment prefix will
7074 always be used. */
29b0f896
AM
7075 if ((i.seg[0]) && (i.seg[0] != default_seg))
7076 {
7077 if (!add_prefix (i.seg[0]->seg_prefix))
7078 return 0;
7079 }
7080 return 1;
7081}
7082
7083static const seg_entry *
e3bb37b5 7084build_modrm_byte (void)
29b0f896
AM
7085{
7086 const seg_entry *default_seg = 0;
c0f3af97 7087 unsigned int source, dest;
8cd7925b 7088 int vex_3_sources;
c0f3af97 7089
8cd7925b 7090 vex_3_sources = i.tm.opcode_modifier.vexsources == VEX3SOURCES;
c0f3af97
L
7091 if (vex_3_sources)
7092 {
91d6fa6a 7093 unsigned int nds, reg_slot;
4c2c6516 7094 expressionS *exp;
c0f3af97 7095
6b8d3588 7096 dest = i.operands - 1;
c0f3af97 7097 nds = dest - 1;
922d8de8 7098
a683cc34 7099 /* There are 2 kinds of instructions:
bed3d976
JB
7100 1. 5 operands: 4 register operands or 3 register operands
7101 plus 1 memory operand plus one Vec_Imm4 operand, VexXDS, and
7102 VexW0 or VexW1. The destination must be either XMM, YMM or
43234a1e 7103 ZMM register.
bed3d976 7104 2. 4 operands: 4 register operands or 3 register operands
2f1bada2 7105 plus 1 memory operand, with VexXDS. */
922d8de8 7106 gas_assert ((i.reg_operands == 4
bed3d976
JB
7107 || (i.reg_operands == 3 && i.mem_operands == 1))
7108 && i.tm.opcode_modifier.vexvvvv == VEXXDS
dcd7e323
JB
7109 && i.tm.opcode_modifier.vexw
7110 && i.tm.operand_types[dest].bitfield.regsimd);
a683cc34 7111
48db9223
JB
7112 /* If VexW1 is set, the first non-immediate operand is the source and
7113 the second non-immediate one is encoded in the immediate operand. */
7114 if (i.tm.opcode_modifier.vexw == VEXW1)
7115 {
7116 source = i.imm_operands;
7117 reg_slot = i.imm_operands + 1;
7118 }
7119 else
7120 {
7121 source = i.imm_operands + 1;
7122 reg_slot = i.imm_operands;
7123 }
7124
a683cc34 7125 if (i.imm_operands == 0)
bed3d976
JB
7126 {
7127 /* When there is no immediate operand, generate an 8bit
7128 immediate operand to encode the first operand. */
7129 exp = &im_expressions[i.imm_operands++];
7130 i.op[i.operands].imms = exp;
7131 i.types[i.operands] = imm8;
7132 i.operands++;
7133
7134 gas_assert (i.tm.operand_types[reg_slot].bitfield.regsimd);
7135 exp->X_op = O_constant;
7136 exp->X_add_number = register_number (i.op[reg_slot].regs) << 4;
43234a1e
L
7137 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
7138 }
922d8de8 7139 else
bed3d976
JB
7140 {
7141 unsigned int imm_slot;
a683cc34 7142
2f1bada2
JB
7143 gas_assert (i.imm_operands == 1 && i.types[0].bitfield.vec_imm4);
7144
bed3d976
JB
7145 if (i.tm.opcode_modifier.immext)
7146 {
7147 /* When ImmExt is set, the immediate byte is the last
7148 operand. */
7149 imm_slot = i.operands - 1;
7150 source--;
7151 reg_slot--;
7152 }
7153 else
7154 {
7155 imm_slot = 0;
7156
7157 /* Turn on Imm8 so that output_imm will generate it. */
7158 i.types[imm_slot].bitfield.imm8 = 1;
7159 }
7160
7161 gas_assert (i.tm.operand_types[reg_slot].bitfield.regsimd);
7162 i.op[imm_slot].imms->X_add_number
7163 |= register_number (i.op[reg_slot].regs) << 4;
43234a1e 7164 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
bed3d976 7165 }
a683cc34 7166
10c17abd 7167 gas_assert (i.tm.operand_types[nds].bitfield.regsimd);
dae39acc 7168 i.vex.register_specifier = i.op[nds].regs;
c0f3af97
L
7169 }
7170 else
7171 source = dest = 0;
29b0f896
AM
7172
7173 /* i.reg_operands MUST be the number of real register operands;
c0f3af97
L
7174 implicit registers do not count. If there are 3 register
7175 operands, it must be a instruction with VexNDS. For a
7176 instruction with VexNDD, the destination register is encoded
7177 in VEX prefix. If there are 4 register operands, it must be
7178 a instruction with VEX prefix and 3 sources. */
7ab9ffdd
L
7179 if (i.mem_operands == 0
7180 && ((i.reg_operands == 2
2426c15f 7181 && i.tm.opcode_modifier.vexvvvv <= VEXXDS)
7ab9ffdd 7182 || (i.reg_operands == 3
2426c15f 7183 && i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd 7184 || (i.reg_operands == 4 && vex_3_sources)))
29b0f896 7185 {
cab737b9
L
7186 switch (i.operands)
7187 {
7188 case 2:
7189 source = 0;
7190 break;
7191 case 3:
c81128dc
L
7192 /* When there are 3 operands, one of them may be immediate,
7193 which may be the first or the last operand. Otherwise,
c0f3af97
L
7194 the first operand must be shift count register (cl) or it
7195 is an instruction with VexNDS. */
9c2799c2 7196 gas_assert (i.imm_operands == 1
7ab9ffdd 7197 || (i.imm_operands == 0
2426c15f 7198 && (i.tm.opcode_modifier.vexvvvv == VEXXDS
7ab9ffdd 7199 || i.types[0].bitfield.shiftcount)));
40fb9820
L
7200 if (operand_type_check (i.types[0], imm)
7201 || i.types[0].bitfield.shiftcount)
7202 source = 1;
7203 else
7204 source = 0;
cab737b9
L
7205 break;
7206 case 4:
368d64cc
L
7207 /* When there are 4 operands, the first two must be 8bit
7208 immediate operands. The source operand will be the 3rd
c0f3af97
L
7209 one.
7210
7211 For instructions with VexNDS, if the first operand
7212 an imm8, the source operand is the 2nd one. If the last
7213 operand is imm8, the source operand is the first one. */
9c2799c2 7214 gas_assert ((i.imm_operands == 2
7ab9ffdd
L
7215 && i.types[0].bitfield.imm8
7216 && i.types[1].bitfield.imm8)
2426c15f 7217 || (i.tm.opcode_modifier.vexvvvv == VEXXDS
7ab9ffdd
L
7218 && i.imm_operands == 1
7219 && (i.types[0].bitfield.imm8
43234a1e
L
7220 || i.types[i.operands - 1].bitfield.imm8
7221 || i.rounding)));
9f2670f2
L
7222 if (i.imm_operands == 2)
7223 source = 2;
7224 else
c0f3af97
L
7225 {
7226 if (i.types[0].bitfield.imm8)
7227 source = 1;
7228 else
7229 source = 0;
7230 }
c0f3af97
L
7231 break;
7232 case 5:
e771e7c9 7233 if (is_evex_encoding (&i.tm))
43234a1e
L
7234 {
7235 /* For EVEX instructions, when there are 5 operands, the
7236 first one must be immediate operand. If the second one
7237 is immediate operand, the source operand is the 3th
7238 one. If the last one is immediate operand, the source
7239 operand is the 2nd one. */
7240 gas_assert (i.imm_operands == 2
7241 && i.tm.opcode_modifier.sae
7242 && operand_type_check (i.types[0], imm));
7243 if (operand_type_check (i.types[1], imm))
7244 source = 2;
7245 else if (operand_type_check (i.types[4], imm))
7246 source = 1;
7247 else
7248 abort ();
7249 }
cab737b9
L
7250 break;
7251 default:
7252 abort ();
7253 }
7254
c0f3af97
L
7255 if (!vex_3_sources)
7256 {
7257 dest = source + 1;
7258
43234a1e
L
7259 /* RC/SAE operand could be between DEST and SRC. That happens
7260 when one operand is GPR and the other one is XMM/YMM/ZMM
7261 register. */
7262 if (i.rounding && i.rounding->operand == (int) dest)
7263 dest++;
7264
2426c15f 7265 if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
c0f3af97 7266 {
43234a1e 7267 /* For instructions with VexNDS, the register-only source
c5d0745b 7268 operand must be a 32/64bit integer, XMM, YMM, ZMM, or mask
43234a1e
L
7269 register. It is encoded in VEX prefix. We need to
7270 clear RegMem bit before calling operand_type_equal. */
f12dc422
L
7271
7272 i386_operand_type op;
7273 unsigned int vvvv;
7274
7275 /* Check register-only source operand when two source
7276 operands are swapped. */
7277 if (!i.tm.operand_types[source].bitfield.baseindex
7278 && i.tm.operand_types[dest].bitfield.baseindex)
7279 {
7280 vvvv = source;
7281 source = dest;
7282 }
7283 else
7284 vvvv = dest;
7285
7286 op = i.tm.operand_types[vvvv];
fa99fab2 7287 op.bitfield.regmem = 0;
c0f3af97 7288 if ((dest + 1) >= i.operands
dc821c5f
JB
7289 || ((!op.bitfield.reg
7290 || (!op.bitfield.dword && !op.bitfield.qword))
10c17abd 7291 && !op.bitfield.regsimd
43234a1e 7292 && !operand_type_equal (&op, &regmask)))
c0f3af97 7293 abort ();
f12dc422 7294 i.vex.register_specifier = i.op[vvvv].regs;
c0f3af97
L
7295 dest++;
7296 }
7297 }
29b0f896
AM
7298
7299 i.rm.mode = 3;
7300 /* One of the register operands will be encoded in the i.tm.reg
7301 field, the other in the combined i.tm.mode and i.tm.regmem
7302 fields. If no form of this instruction supports a memory
7303 destination operand, then we assume the source operand may
7304 sometimes be a memory operand and so we need to store the
7305 destination in the i.rm.reg field. */
40fb9820
L
7306 if (!i.tm.operand_types[dest].bitfield.regmem
7307 && operand_type_check (i.tm.operand_types[dest], anymem) == 0)
29b0f896
AM
7308 {
7309 i.rm.reg = i.op[dest].regs->reg_num;
7310 i.rm.regmem = i.op[source].regs->reg_num;
b4a3a7b4
L
7311 if (i.op[dest].regs->reg_type.bitfield.regmmx
7312 || i.op[source].regs->reg_type.bitfield.regmmx)
7313 i.has_regmmx = TRUE;
7314 else if (i.op[dest].regs->reg_type.bitfield.regsimd
7315 || i.op[source].regs->reg_type.bitfield.regsimd)
7316 {
7317 if (i.types[dest].bitfield.zmmword
7318 || i.types[source].bitfield.zmmword)
7319 i.has_regzmm = TRUE;
7320 else if (i.types[dest].bitfield.ymmword
7321 || i.types[source].bitfield.ymmword)
7322 i.has_regymm = TRUE;
7323 else
7324 i.has_regxmm = TRUE;
7325 }
29b0f896 7326 if ((i.op[dest].regs->reg_flags & RegRex) != 0)
161a04f6 7327 i.rex |= REX_R;
43234a1e
L
7328 if ((i.op[dest].regs->reg_flags & RegVRex) != 0)
7329 i.vrex |= REX_R;
29b0f896 7330 if ((i.op[source].regs->reg_flags & RegRex) != 0)
161a04f6 7331 i.rex |= REX_B;
43234a1e
L
7332 if ((i.op[source].regs->reg_flags & RegVRex) != 0)
7333 i.vrex |= REX_B;
29b0f896
AM
7334 }
7335 else
7336 {
7337 i.rm.reg = i.op[source].regs->reg_num;
7338 i.rm.regmem = i.op[dest].regs->reg_num;
7339 if ((i.op[dest].regs->reg_flags & RegRex) != 0)
161a04f6 7340 i.rex |= REX_B;
43234a1e
L
7341 if ((i.op[dest].regs->reg_flags & RegVRex) != 0)
7342 i.vrex |= REX_B;
29b0f896 7343 if ((i.op[source].regs->reg_flags & RegRex) != 0)
161a04f6 7344 i.rex |= REX_R;
43234a1e
L
7345 if ((i.op[source].regs->reg_flags & RegVRex) != 0)
7346 i.vrex |= REX_R;
29b0f896 7347 }
e0c7f900 7348 if (flag_code != CODE_64BIT && (i.rex & REX_R))
c4a530c5 7349 {
e0c7f900 7350 if (!i.types[i.tm.operand_types[0].bitfield.regmem].bitfield.control)
c4a530c5 7351 abort ();
e0c7f900 7352 i.rex &= ~REX_R;
c4a530c5
JB
7353 add_prefix (LOCK_PREFIX_OPCODE);
7354 }
29b0f896
AM
7355 }
7356 else
7357 { /* If it's not 2 reg operands... */
c0f3af97
L
7358 unsigned int mem;
7359
29b0f896
AM
7360 if (i.mem_operands)
7361 {
7362 unsigned int fake_zero_displacement = 0;
99018f42 7363 unsigned int op;
4eed87de 7364
7ab9ffdd
L
7365 for (op = 0; op < i.operands; op++)
7366 if (operand_type_check (i.types[op], anymem))
7367 break;
7ab9ffdd 7368 gas_assert (op < i.operands);
29b0f896 7369
6c30d220
L
7370 if (i.tm.opcode_modifier.vecsib)
7371 {
e968fc9b 7372 if (i.index_reg->reg_num == RegIZ)
6c30d220
L
7373 abort ();
7374
7375 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
7376 if (!i.base_reg)
7377 {
7378 i.sib.base = NO_BASE_REGISTER;
7379 i.sib.scale = i.log2_scale_factor;
7380 i.types[op].bitfield.disp8 = 0;
7381 i.types[op].bitfield.disp16 = 0;
7382 i.types[op].bitfield.disp64 = 0;
43083a50 7383 if (flag_code != CODE_64BIT || i.prefix[ADDR_PREFIX])
6c30d220
L
7384 {
7385 /* Must be 32 bit */
7386 i.types[op].bitfield.disp32 = 1;
7387 i.types[op].bitfield.disp32s = 0;
7388 }
7389 else
7390 {
7391 i.types[op].bitfield.disp32 = 0;
7392 i.types[op].bitfield.disp32s = 1;
7393 }
7394 }
7395 i.sib.index = i.index_reg->reg_num;
7396 if ((i.index_reg->reg_flags & RegRex) != 0)
7397 i.rex |= REX_X;
43234a1e
L
7398 if ((i.index_reg->reg_flags & RegVRex) != 0)
7399 i.vrex |= REX_X;
6c30d220
L
7400 }
7401
29b0f896
AM
7402 default_seg = &ds;
7403
7404 if (i.base_reg == 0)
7405 {
7406 i.rm.mode = 0;
7407 if (!i.disp_operands)
9bb129e8 7408 fake_zero_displacement = 1;
29b0f896
AM
7409 if (i.index_reg == 0)
7410 {
73053c1f
JB
7411 i386_operand_type newdisp;
7412
6c30d220 7413 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896 7414 /* Operand is just <disp> */
20f0a1fc 7415 if (flag_code == CODE_64BIT)
29b0f896
AM
7416 {
7417 /* 64bit mode overwrites the 32bit absolute
7418 addressing by RIP relative addressing and
7419 absolute addressing is encoded by one of the
7420 redundant SIB forms. */
7421 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
7422 i.sib.base = NO_BASE_REGISTER;
7423 i.sib.index = NO_INDEX_REGISTER;
73053c1f 7424 newdisp = (!i.prefix[ADDR_PREFIX] ? disp32s : disp32);
20f0a1fc 7425 }
fc225355
L
7426 else if ((flag_code == CODE_16BIT)
7427 ^ (i.prefix[ADDR_PREFIX] != 0))
20f0a1fc
NC
7428 {
7429 i.rm.regmem = NO_BASE_REGISTER_16;
73053c1f 7430 newdisp = disp16;
20f0a1fc
NC
7431 }
7432 else
7433 {
7434 i.rm.regmem = NO_BASE_REGISTER;
73053c1f 7435 newdisp = disp32;
29b0f896 7436 }
73053c1f
JB
7437 i.types[op] = operand_type_and_not (i.types[op], anydisp);
7438 i.types[op] = operand_type_or (i.types[op], newdisp);
29b0f896 7439 }
6c30d220 7440 else if (!i.tm.opcode_modifier.vecsib)
29b0f896 7441 {
6c30d220 7442 /* !i.base_reg && i.index_reg */
e968fc9b 7443 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
7444 i.sib.index = NO_INDEX_REGISTER;
7445 else
7446 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
7447 i.sib.base = NO_BASE_REGISTER;
7448 i.sib.scale = i.log2_scale_factor;
7449 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
40fb9820
L
7450 i.types[op].bitfield.disp8 = 0;
7451 i.types[op].bitfield.disp16 = 0;
7452 i.types[op].bitfield.disp64 = 0;
43083a50 7453 if (flag_code != CODE_64BIT || i.prefix[ADDR_PREFIX])
40fb9820
L
7454 {
7455 /* Must be 32 bit */
7456 i.types[op].bitfield.disp32 = 1;
7457 i.types[op].bitfield.disp32s = 0;
7458 }
29b0f896 7459 else
40fb9820
L
7460 {
7461 i.types[op].bitfield.disp32 = 0;
7462 i.types[op].bitfield.disp32s = 1;
7463 }
29b0f896 7464 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 7465 i.rex |= REX_X;
29b0f896
AM
7466 }
7467 }
7468 /* RIP addressing for 64bit mode. */
e968fc9b 7469 else if (i.base_reg->reg_num == RegIP)
29b0f896 7470 {
6c30d220 7471 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896 7472 i.rm.regmem = NO_BASE_REGISTER;
40fb9820
L
7473 i.types[op].bitfield.disp8 = 0;
7474 i.types[op].bitfield.disp16 = 0;
7475 i.types[op].bitfield.disp32 = 0;
7476 i.types[op].bitfield.disp32s = 1;
7477 i.types[op].bitfield.disp64 = 0;
71903a11 7478 i.flags[op] |= Operand_PCrel;
20f0a1fc
NC
7479 if (! i.disp_operands)
7480 fake_zero_displacement = 1;
29b0f896 7481 }
dc821c5f 7482 else if (i.base_reg->reg_type.bitfield.word)
29b0f896 7483 {
6c30d220 7484 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896
AM
7485 switch (i.base_reg->reg_num)
7486 {
7487 case 3: /* (%bx) */
7488 if (i.index_reg == 0)
7489 i.rm.regmem = 7;
7490 else /* (%bx,%si) -> 0, or (%bx,%di) -> 1 */
7491 i.rm.regmem = i.index_reg->reg_num - 6;
7492 break;
7493 case 5: /* (%bp) */
7494 default_seg = &ss;
7495 if (i.index_reg == 0)
7496 {
7497 i.rm.regmem = 6;
40fb9820 7498 if (operand_type_check (i.types[op], disp) == 0)
29b0f896
AM
7499 {
7500 /* fake (%bp) into 0(%bp) */
b5014f7a 7501 i.types[op].bitfield.disp8 = 1;
252b5132 7502 fake_zero_displacement = 1;
29b0f896
AM
7503 }
7504 }
7505 else /* (%bp,%si) -> 2, or (%bp,%di) -> 3 */
7506 i.rm.regmem = i.index_reg->reg_num - 6 + 2;
7507 break;
7508 default: /* (%si) -> 4 or (%di) -> 5 */
7509 i.rm.regmem = i.base_reg->reg_num - 6 + 4;
7510 }
7511 i.rm.mode = mode_from_disp_size (i.types[op]);
7512 }
7513 else /* i.base_reg and 32/64 bit mode */
7514 {
7515 if (flag_code == CODE_64BIT
40fb9820
L
7516 && operand_type_check (i.types[op], disp))
7517 {
73053c1f
JB
7518 i.types[op].bitfield.disp16 = 0;
7519 i.types[op].bitfield.disp64 = 0;
40fb9820 7520 if (i.prefix[ADDR_PREFIX] == 0)
73053c1f
JB
7521 {
7522 i.types[op].bitfield.disp32 = 0;
7523 i.types[op].bitfield.disp32s = 1;
7524 }
40fb9820 7525 else
73053c1f
JB
7526 {
7527 i.types[op].bitfield.disp32 = 1;
7528 i.types[op].bitfield.disp32s = 0;
7529 }
40fb9820 7530 }
20f0a1fc 7531
6c30d220
L
7532 if (!i.tm.opcode_modifier.vecsib)
7533 i.rm.regmem = i.base_reg->reg_num;
29b0f896 7534 if ((i.base_reg->reg_flags & RegRex) != 0)
161a04f6 7535 i.rex |= REX_B;
29b0f896
AM
7536 i.sib.base = i.base_reg->reg_num;
7537 /* x86-64 ignores REX prefix bit here to avoid decoder
7538 complications. */
848930b2
JB
7539 if (!(i.base_reg->reg_flags & RegRex)
7540 && (i.base_reg->reg_num == EBP_REG_NUM
7541 || i.base_reg->reg_num == ESP_REG_NUM))
29b0f896 7542 default_seg = &ss;
848930b2 7543 if (i.base_reg->reg_num == 5 && i.disp_operands == 0)
29b0f896 7544 {
848930b2 7545 fake_zero_displacement = 1;
b5014f7a 7546 i.types[op].bitfield.disp8 = 1;
29b0f896
AM
7547 }
7548 i.sib.scale = i.log2_scale_factor;
7549 if (i.index_reg == 0)
7550 {
6c30d220 7551 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896
AM
7552 /* <disp>(%esp) becomes two byte modrm with no index
7553 register. We've already stored the code for esp
7554 in i.rm.regmem ie. ESCAPE_TO_TWO_BYTE_ADDRESSING.
7555 Any base register besides %esp will not use the
7556 extra modrm byte. */
7557 i.sib.index = NO_INDEX_REGISTER;
29b0f896 7558 }
6c30d220 7559 else if (!i.tm.opcode_modifier.vecsib)
29b0f896 7560 {
e968fc9b 7561 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
7562 i.sib.index = NO_INDEX_REGISTER;
7563 else
7564 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
7565 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
7566 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 7567 i.rex |= REX_X;
29b0f896 7568 }
67a4f2b7
AO
7569
7570 if (i.disp_operands
7571 && (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
7572 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL))
7573 i.rm.mode = 0;
7574 else
a501d77e
L
7575 {
7576 if (!fake_zero_displacement
7577 && !i.disp_operands
7578 && i.disp_encoding)
7579 {
7580 fake_zero_displacement = 1;
7581 if (i.disp_encoding == disp_encoding_8bit)
7582 i.types[op].bitfield.disp8 = 1;
7583 else
7584 i.types[op].bitfield.disp32 = 1;
7585 }
7586 i.rm.mode = mode_from_disp_size (i.types[op]);
7587 }
29b0f896 7588 }
252b5132 7589
29b0f896
AM
7590 if (fake_zero_displacement)
7591 {
7592 /* Fakes a zero displacement assuming that i.types[op]
7593 holds the correct displacement size. */
7594 expressionS *exp;
7595
9c2799c2 7596 gas_assert (i.op[op].disps == 0);
29b0f896
AM
7597 exp = &disp_expressions[i.disp_operands++];
7598 i.op[op].disps = exp;
7599 exp->X_op = O_constant;
7600 exp->X_add_number = 0;
7601 exp->X_add_symbol = (symbolS *) 0;
7602 exp->X_op_symbol = (symbolS *) 0;
7603 }
c0f3af97
L
7604
7605 mem = op;
29b0f896 7606 }
c0f3af97
L
7607 else
7608 mem = ~0;
252b5132 7609
8c43a48b 7610 if (i.tm.opcode_modifier.vexsources == XOP2SOURCES)
5dd85c99
SP
7611 {
7612 if (operand_type_check (i.types[0], imm))
7613 i.vex.register_specifier = NULL;
7614 else
7615 {
7616 /* VEX.vvvv encodes one of the sources when the first
7617 operand is not an immediate. */
1ef99a7b 7618 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
7619 i.vex.register_specifier = i.op[0].regs;
7620 else
7621 i.vex.register_specifier = i.op[1].regs;
7622 }
7623
7624 /* Destination is a XMM register encoded in the ModRM.reg
7625 and VEX.R bit. */
7626 i.rm.reg = i.op[2].regs->reg_num;
7627 if ((i.op[2].regs->reg_flags & RegRex) != 0)
7628 i.rex |= REX_R;
7629
7630 /* ModRM.rm and VEX.B encodes the other source. */
7631 if (!i.mem_operands)
7632 {
7633 i.rm.mode = 3;
7634
1ef99a7b 7635 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
7636 i.rm.regmem = i.op[1].regs->reg_num;
7637 else
7638 i.rm.regmem = i.op[0].regs->reg_num;
7639
7640 if ((i.op[1].regs->reg_flags & RegRex) != 0)
7641 i.rex |= REX_B;
7642 }
7643 }
2426c15f 7644 else if (i.tm.opcode_modifier.vexvvvv == VEXLWP)
f88c9eb0
SP
7645 {
7646 i.vex.register_specifier = i.op[2].regs;
7647 if (!i.mem_operands)
7648 {
7649 i.rm.mode = 3;
7650 i.rm.regmem = i.op[1].regs->reg_num;
7651 if ((i.op[1].regs->reg_flags & RegRex) != 0)
7652 i.rex |= REX_B;
7653 }
7654 }
29b0f896
AM
7655 /* Fill in i.rm.reg or i.rm.regmem field with register operand
7656 (if any) based on i.tm.extension_opcode. Again, we must be
7657 careful to make sure that segment/control/debug/test/MMX
7658 registers are coded into the i.rm.reg field. */
f88c9eb0 7659 else if (i.reg_operands)
29b0f896 7660 {
99018f42 7661 unsigned int op;
7ab9ffdd
L
7662 unsigned int vex_reg = ~0;
7663
7664 for (op = 0; op < i.operands; op++)
b4a3a7b4
L
7665 {
7666 if (i.types[op].bitfield.reg
7667 || i.types[op].bitfield.regbnd
7668 || i.types[op].bitfield.regmask
7669 || i.types[op].bitfield.sreg2
7670 || i.types[op].bitfield.sreg3
7671 || i.types[op].bitfield.control
7672 || i.types[op].bitfield.debug
7673 || i.types[op].bitfield.test)
7674 break;
7675 if (i.types[op].bitfield.regsimd)
7676 {
7677 if (i.types[op].bitfield.zmmword)
7678 i.has_regzmm = TRUE;
7679 else if (i.types[op].bitfield.ymmword)
7680 i.has_regymm = TRUE;
7681 else
7682 i.has_regxmm = TRUE;
7683 break;
7684 }
7685 if (i.types[op].bitfield.regmmx)
7686 {
7687 i.has_regmmx = TRUE;
7688 break;
7689 }
7690 }
c0209578 7691
7ab9ffdd
L
7692 if (vex_3_sources)
7693 op = dest;
2426c15f 7694 else if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd
L
7695 {
7696 /* For instructions with VexNDS, the register-only
7697 source operand is encoded in VEX prefix. */
7698 gas_assert (mem != (unsigned int) ~0);
c0f3af97 7699
7ab9ffdd 7700 if (op > mem)
c0f3af97 7701 {
7ab9ffdd
L
7702 vex_reg = op++;
7703 gas_assert (op < i.operands);
c0f3af97
L
7704 }
7705 else
c0f3af97 7706 {
f12dc422
L
7707 /* Check register-only source operand when two source
7708 operands are swapped. */
7709 if (!i.tm.operand_types[op].bitfield.baseindex
7710 && i.tm.operand_types[op + 1].bitfield.baseindex)
7711 {
7712 vex_reg = op;
7713 op += 2;
7714 gas_assert (mem == (vex_reg + 1)
7715 && op < i.operands);
7716 }
7717 else
7718 {
7719 vex_reg = op + 1;
7720 gas_assert (vex_reg < i.operands);
7721 }
c0f3af97 7722 }
7ab9ffdd 7723 }
2426c15f 7724 else if (i.tm.opcode_modifier.vexvvvv == VEXNDD)
7ab9ffdd 7725 {
f12dc422 7726 /* For instructions with VexNDD, the register destination
7ab9ffdd 7727 is encoded in VEX prefix. */
f12dc422
L
7728 if (i.mem_operands == 0)
7729 {
7730 /* There is no memory operand. */
7731 gas_assert ((op + 2) == i.operands);
7732 vex_reg = op + 1;
7733 }
7734 else
8d63c93e 7735 {
ed438a93
JB
7736 /* There are only 2 non-immediate operands. */
7737 gas_assert (op < i.imm_operands + 2
7738 && i.operands == i.imm_operands + 2);
7739 vex_reg = i.imm_operands + 1;
f12dc422 7740 }
7ab9ffdd
L
7741 }
7742 else
7743 gas_assert (op < i.operands);
99018f42 7744
7ab9ffdd
L
7745 if (vex_reg != (unsigned int) ~0)
7746 {
f12dc422 7747 i386_operand_type *type = &i.tm.operand_types[vex_reg];
7ab9ffdd 7748
dc821c5f
JB
7749 if ((!type->bitfield.reg
7750 || (!type->bitfield.dword && !type->bitfield.qword))
10c17abd 7751 && !type->bitfield.regsimd
43234a1e 7752 && !operand_type_equal (type, &regmask))
7ab9ffdd 7753 abort ();
f88c9eb0 7754
7ab9ffdd
L
7755 i.vex.register_specifier = i.op[vex_reg].regs;
7756 }
7757
1b9f0c97
L
7758 /* Don't set OP operand twice. */
7759 if (vex_reg != op)
7ab9ffdd 7760 {
1b9f0c97
L
7761 /* If there is an extension opcode to put here, the
7762 register number must be put into the regmem field. */
7763 if (i.tm.extension_opcode != None)
7764 {
7765 i.rm.regmem = i.op[op].regs->reg_num;
7766 if ((i.op[op].regs->reg_flags & RegRex) != 0)
7767 i.rex |= REX_B;
43234a1e
L
7768 if ((i.op[op].regs->reg_flags & RegVRex) != 0)
7769 i.vrex |= REX_B;
1b9f0c97
L
7770 }
7771 else
7772 {
7773 i.rm.reg = i.op[op].regs->reg_num;
7774 if ((i.op[op].regs->reg_flags & RegRex) != 0)
7775 i.rex |= REX_R;
43234a1e
L
7776 if ((i.op[op].regs->reg_flags & RegVRex) != 0)
7777 i.vrex |= REX_R;
1b9f0c97 7778 }
7ab9ffdd 7779 }
252b5132 7780
29b0f896
AM
7781 /* Now, if no memory operand has set i.rm.mode = 0, 1, 2 we
7782 must set it to 3 to indicate this is a register operand
7783 in the regmem field. */
7784 if (!i.mem_operands)
7785 i.rm.mode = 3;
7786 }
252b5132 7787
29b0f896 7788 /* Fill in i.rm.reg field with extension opcode (if any). */
c1e679ec 7789 if (i.tm.extension_opcode != None)
29b0f896
AM
7790 i.rm.reg = i.tm.extension_opcode;
7791 }
7792 return default_seg;
7793}
252b5132 7794
29b0f896 7795static void
e3bb37b5 7796output_branch (void)
29b0f896
AM
7797{
7798 char *p;
f8a5c266 7799 int size;
29b0f896
AM
7800 int code16;
7801 int prefix;
7802 relax_substateT subtype;
7803 symbolS *sym;
7804 offsetT off;
7805
f8a5c266 7806 code16 = flag_code == CODE_16BIT ? CODE16 : 0;
a501d77e 7807 size = i.disp_encoding == disp_encoding_32bit ? BIG : SMALL;
29b0f896
AM
7808
7809 prefix = 0;
7810 if (i.prefix[DATA_PREFIX] != 0)
252b5132 7811 {
29b0f896
AM
7812 prefix = 1;
7813 i.prefixes -= 1;
7814 code16 ^= CODE16;
252b5132 7815 }
29b0f896
AM
7816 /* Pentium4 branch hints. */
7817 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
7818 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
2f66722d 7819 {
29b0f896
AM
7820 prefix++;
7821 i.prefixes--;
7822 }
7823 if (i.prefix[REX_PREFIX] != 0)
7824 {
7825 prefix++;
7826 i.prefixes--;
2f66722d
AM
7827 }
7828
7e8b059b
L
7829 /* BND prefixed jump. */
7830 if (i.prefix[BND_PREFIX] != 0)
7831 {
7832 FRAG_APPEND_1_CHAR (i.prefix[BND_PREFIX]);
7833 i.prefixes -= 1;
7834 }
7835
29b0f896
AM
7836 if (i.prefixes != 0 && !intel_syntax)
7837 as_warn (_("skipping prefixes on this instruction"));
7838
7839 /* It's always a symbol; End frag & setup for relax.
7840 Make sure there is enough room in this frag for the largest
7841 instruction we may generate in md_convert_frag. This is 2
7842 bytes for the opcode and room for the prefix and largest
7843 displacement. */
7844 frag_grow (prefix + 2 + 4);
7845 /* Prefix and 1 opcode byte go in fr_fix. */
7846 p = frag_more (prefix + 1);
7847 if (i.prefix[DATA_PREFIX] != 0)
7848 *p++ = DATA_PREFIX_OPCODE;
7849 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE
7850 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE)
7851 *p++ = i.prefix[SEG_PREFIX];
7852 if (i.prefix[REX_PREFIX] != 0)
7853 *p++ = i.prefix[REX_PREFIX];
7854 *p = i.tm.base_opcode;
7855
7856 if ((unsigned char) *p == JUMP_PC_RELATIVE)
f8a5c266 7857 subtype = ENCODE_RELAX_STATE (UNCOND_JUMP, size);
40fb9820 7858 else if (cpu_arch_flags.bitfield.cpui386)
f8a5c266 7859 subtype = ENCODE_RELAX_STATE (COND_JUMP, size);
29b0f896 7860 else
f8a5c266 7861 subtype = ENCODE_RELAX_STATE (COND_JUMP86, size);
29b0f896 7862 subtype |= code16;
3e73aa7c 7863
29b0f896
AM
7864 sym = i.op[0].disps->X_add_symbol;
7865 off = i.op[0].disps->X_add_number;
3e73aa7c 7866
29b0f896
AM
7867 if (i.op[0].disps->X_op != O_constant
7868 && i.op[0].disps->X_op != O_symbol)
3e73aa7c 7869 {
29b0f896
AM
7870 /* Handle complex expressions. */
7871 sym = make_expr_symbol (i.op[0].disps);
7872 off = 0;
7873 }
3e73aa7c 7874
29b0f896
AM
7875 /* 1 possible extra opcode + 4 byte displacement go in var part.
7876 Pass reloc in fr_var. */
d258b828 7877 frag_var (rs_machine_dependent, 5, i.reloc[0], subtype, sym, off, p);
29b0f896 7878}
3e73aa7c 7879
bd7ab16b
L
7880#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
7881/* Return TRUE iff PLT32 relocation should be used for branching to
7882 symbol S. */
7883
7884static bfd_boolean
7885need_plt32_p (symbolS *s)
7886{
7887 /* PLT32 relocation is ELF only. */
7888 if (!IS_ELF)
7889 return FALSE;
7890
a5def729
RO
7891#ifdef TE_SOLARIS
7892 /* Don't emit PLT32 relocation on Solaris: neither native linker nor
7893 krtld support it. */
7894 return FALSE;
7895#endif
7896
bd7ab16b
L
7897 /* Since there is no need to prepare for PLT branch on x86-64, we
7898 can generate R_X86_64_PLT32, instead of R_X86_64_PC32, which can
7899 be used as a marker for 32-bit PC-relative branches. */
7900 if (!object_64bit)
7901 return FALSE;
7902
7903 /* Weak or undefined symbol need PLT32 relocation. */
7904 if (S_IS_WEAK (s) || !S_IS_DEFINED (s))
7905 return TRUE;
7906
7907 /* Non-global symbol doesn't need PLT32 relocation. */
7908 if (! S_IS_EXTERNAL (s))
7909 return FALSE;
7910
7911 /* Other global symbols need PLT32 relocation. NB: Symbol with
7912 non-default visibilities are treated as normal global symbol
7913 so that PLT32 relocation can be used as a marker for 32-bit
7914 PC-relative branches. It is useful for linker relaxation. */
7915 return TRUE;
7916}
7917#endif
7918
29b0f896 7919static void
e3bb37b5 7920output_jump (void)
29b0f896
AM
7921{
7922 char *p;
7923 int size;
3e02c1cc 7924 fixS *fixP;
bd7ab16b 7925 bfd_reloc_code_real_type jump_reloc = i.reloc[0];
29b0f896 7926
40fb9820 7927 if (i.tm.opcode_modifier.jumpbyte)
29b0f896
AM
7928 {
7929 /* This is a loop or jecxz type instruction. */
7930 size = 1;
7931 if (i.prefix[ADDR_PREFIX] != 0)
7932 {
7933 FRAG_APPEND_1_CHAR (ADDR_PREFIX_OPCODE);
7934 i.prefixes -= 1;
7935 }
7936 /* Pentium4 branch hints. */
7937 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
7938 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
7939 {
7940 FRAG_APPEND_1_CHAR (i.prefix[SEG_PREFIX]);
7941 i.prefixes--;
3e73aa7c
JH
7942 }
7943 }
29b0f896
AM
7944 else
7945 {
7946 int code16;
3e73aa7c 7947
29b0f896
AM
7948 code16 = 0;
7949 if (flag_code == CODE_16BIT)
7950 code16 = CODE16;
3e73aa7c 7951
29b0f896
AM
7952 if (i.prefix[DATA_PREFIX] != 0)
7953 {
7954 FRAG_APPEND_1_CHAR (DATA_PREFIX_OPCODE);
7955 i.prefixes -= 1;
7956 code16 ^= CODE16;
7957 }
252b5132 7958
29b0f896
AM
7959 size = 4;
7960 if (code16)
7961 size = 2;
7962 }
9fcc94b6 7963
29b0f896
AM
7964 if (i.prefix[REX_PREFIX] != 0)
7965 {
7966 FRAG_APPEND_1_CHAR (i.prefix[REX_PREFIX]);
7967 i.prefixes -= 1;
7968 }
252b5132 7969
7e8b059b
L
7970 /* BND prefixed jump. */
7971 if (i.prefix[BND_PREFIX] != 0)
7972 {
7973 FRAG_APPEND_1_CHAR (i.prefix[BND_PREFIX]);
7974 i.prefixes -= 1;
7975 }
7976
29b0f896
AM
7977 if (i.prefixes != 0 && !intel_syntax)
7978 as_warn (_("skipping prefixes on this instruction"));
e0890092 7979
42164a71
L
7980 p = frag_more (i.tm.opcode_length + size);
7981 switch (i.tm.opcode_length)
7982 {
7983 case 2:
7984 *p++ = i.tm.base_opcode >> 8;
1a0670f3 7985 /* Fall through. */
42164a71
L
7986 case 1:
7987 *p++ = i.tm.base_opcode;
7988 break;
7989 default:
7990 abort ();
7991 }
e0890092 7992
bd7ab16b
L
7993#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
7994 if (size == 4
7995 && jump_reloc == NO_RELOC
7996 && need_plt32_p (i.op[0].disps->X_add_symbol))
7997 jump_reloc = BFD_RELOC_X86_64_PLT32;
7998#endif
7999
8000 jump_reloc = reloc (size, 1, 1, jump_reloc);
8001
3e02c1cc 8002 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal, size,
bd7ab16b 8003 i.op[0].disps, 1, jump_reloc);
3e02c1cc
AM
8004
8005 /* All jumps handled here are signed, but don't use a signed limit
8006 check for 32 and 16 bit jumps as we want to allow wrap around at
8007 4G and 64k respectively. */
8008 if (size == 1)
8009 fixP->fx_signed = 1;
29b0f896 8010}
e0890092 8011
29b0f896 8012static void
e3bb37b5 8013output_interseg_jump (void)
29b0f896
AM
8014{
8015 char *p;
8016 int size;
8017 int prefix;
8018 int code16;
252b5132 8019
29b0f896
AM
8020 code16 = 0;
8021 if (flag_code == CODE_16BIT)
8022 code16 = CODE16;
a217f122 8023
29b0f896
AM
8024 prefix = 0;
8025 if (i.prefix[DATA_PREFIX] != 0)
8026 {
8027 prefix = 1;
8028 i.prefixes -= 1;
8029 code16 ^= CODE16;
8030 }
8031 if (i.prefix[REX_PREFIX] != 0)
8032 {
8033 prefix++;
8034 i.prefixes -= 1;
8035 }
252b5132 8036
29b0f896
AM
8037 size = 4;
8038 if (code16)
8039 size = 2;
252b5132 8040
29b0f896
AM
8041 if (i.prefixes != 0 && !intel_syntax)
8042 as_warn (_("skipping prefixes on this instruction"));
252b5132 8043
29b0f896
AM
8044 /* 1 opcode; 2 segment; offset */
8045 p = frag_more (prefix + 1 + 2 + size);
3e73aa7c 8046
29b0f896
AM
8047 if (i.prefix[DATA_PREFIX] != 0)
8048 *p++ = DATA_PREFIX_OPCODE;
252b5132 8049
29b0f896
AM
8050 if (i.prefix[REX_PREFIX] != 0)
8051 *p++ = i.prefix[REX_PREFIX];
252b5132 8052
29b0f896
AM
8053 *p++ = i.tm.base_opcode;
8054 if (i.op[1].imms->X_op == O_constant)
8055 {
8056 offsetT n = i.op[1].imms->X_add_number;
252b5132 8057
29b0f896
AM
8058 if (size == 2
8059 && !fits_in_unsigned_word (n)
8060 && !fits_in_signed_word (n))
8061 {
8062 as_bad (_("16-bit jump out of range"));
8063 return;
8064 }
8065 md_number_to_chars (p, n, size);
8066 }
8067 else
8068 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
d258b828 8069 i.op[1].imms, 0, reloc (size, 0, 0, i.reloc[1]));
29b0f896
AM
8070 if (i.op[0].imms->X_op != O_constant)
8071 as_bad (_("can't handle non absolute segment in `%s'"),
8072 i.tm.name);
8073 md_number_to_chars (p + size, (valueT) i.op[0].imms->X_add_number, 2);
8074}
a217f122 8075
b4a3a7b4
L
8076#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8077void
8078x86_cleanup (void)
8079{
8080 char *p;
8081 asection *seg = now_seg;
8082 subsegT subseg = now_subseg;
8083 asection *sec;
8084 unsigned int alignment, align_size_1;
8085 unsigned int isa_1_descsz, feature_2_descsz, descsz;
8086 unsigned int isa_1_descsz_raw, feature_2_descsz_raw;
8087 unsigned int padding;
8088
8089 if (!IS_ELF || !x86_used_note)
8090 return;
8091
b4a3a7b4
L
8092 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X86;
8093
8094 /* The .note.gnu.property section layout:
8095
8096 Field Length Contents
8097 ---- ---- ----
8098 n_namsz 4 4
8099 n_descsz 4 The note descriptor size
8100 n_type 4 NT_GNU_PROPERTY_TYPE_0
8101 n_name 4 "GNU"
8102 n_desc n_descsz The program property array
8103 .... .... ....
8104 */
8105
8106 /* Create the .note.gnu.property section. */
8107 sec = subseg_new (NOTE_GNU_PROPERTY_SECTION_NAME, 0);
8108 bfd_set_section_flags (stdoutput, sec,
8109 (SEC_ALLOC
8110 | SEC_LOAD
8111 | SEC_DATA
8112 | SEC_HAS_CONTENTS
8113 | SEC_READONLY));
8114
8115 if (get_elf_backend_data (stdoutput)->s->elfclass == ELFCLASS64)
8116 {
8117 align_size_1 = 7;
8118 alignment = 3;
8119 }
8120 else
8121 {
8122 align_size_1 = 3;
8123 alignment = 2;
8124 }
8125
8126 bfd_set_section_alignment (stdoutput, sec, alignment);
8127 elf_section_type (sec) = SHT_NOTE;
8128
8129 /* GNU_PROPERTY_X86_ISA_1_USED: 4-byte type + 4-byte data size
8130 + 4-byte data */
8131 isa_1_descsz_raw = 4 + 4 + 4;
8132 /* Align GNU_PROPERTY_X86_ISA_1_USED. */
8133 isa_1_descsz = (isa_1_descsz_raw + align_size_1) & ~align_size_1;
8134
8135 feature_2_descsz_raw = isa_1_descsz;
8136 /* GNU_PROPERTY_X86_FEATURE_2_USED: 4-byte type + 4-byte data size
8137 + 4-byte data */
8138 feature_2_descsz_raw += 4 + 4 + 4;
8139 /* Align GNU_PROPERTY_X86_FEATURE_2_USED. */
8140 feature_2_descsz = ((feature_2_descsz_raw + align_size_1)
8141 & ~align_size_1);
8142
8143 descsz = feature_2_descsz;
8144 /* Section size: n_namsz + n_descsz + n_type + n_name + n_descsz. */
8145 p = frag_more (4 + 4 + 4 + 4 + descsz);
8146
8147 /* Write n_namsz. */
8148 md_number_to_chars (p, (valueT) 4, 4);
8149
8150 /* Write n_descsz. */
8151 md_number_to_chars (p + 4, (valueT) descsz, 4);
8152
8153 /* Write n_type. */
8154 md_number_to_chars (p + 4 * 2, (valueT) NT_GNU_PROPERTY_TYPE_0, 4);
8155
8156 /* Write n_name. */
8157 memcpy (p + 4 * 3, "GNU", 4);
8158
8159 /* Write 4-byte type. */
8160 md_number_to_chars (p + 4 * 4,
8161 (valueT) GNU_PROPERTY_X86_ISA_1_USED, 4);
8162
8163 /* Write 4-byte data size. */
8164 md_number_to_chars (p + 4 * 5, (valueT) 4, 4);
8165
8166 /* Write 4-byte data. */
8167 md_number_to_chars (p + 4 * 6, (valueT) x86_isa_1_used, 4);
8168
8169 /* Zero out paddings. */
8170 padding = isa_1_descsz - isa_1_descsz_raw;
8171 if (padding)
8172 memset (p + 4 * 7, 0, padding);
8173
8174 /* Write 4-byte type. */
8175 md_number_to_chars (p + isa_1_descsz + 4 * 4,
8176 (valueT) GNU_PROPERTY_X86_FEATURE_2_USED, 4);
8177
8178 /* Write 4-byte data size. */
8179 md_number_to_chars (p + isa_1_descsz + 4 * 5, (valueT) 4, 4);
8180
8181 /* Write 4-byte data. */
8182 md_number_to_chars (p + isa_1_descsz + 4 * 6,
8183 (valueT) x86_feature_2_used, 4);
8184
8185 /* Zero out paddings. */
8186 padding = feature_2_descsz - feature_2_descsz_raw;
8187 if (padding)
8188 memset (p + isa_1_descsz + 4 * 7, 0, padding);
8189
8190 /* We probably can't restore the current segment, for there likely
8191 isn't one yet... */
8192 if (seg && subseg)
8193 subseg_set (seg, subseg);
8194}
8195#endif
8196
9c33702b
JB
8197static unsigned int
8198encoding_length (const fragS *start_frag, offsetT start_off,
8199 const char *frag_now_ptr)
8200{
8201 unsigned int len = 0;
8202
8203 if (start_frag != frag_now)
8204 {
8205 const fragS *fr = start_frag;
8206
8207 do {
8208 len += fr->fr_fix;
8209 fr = fr->fr_next;
8210 } while (fr && fr != frag_now);
8211 }
8212
8213 return len - start_off + (frag_now_ptr - frag_now->fr_literal);
8214}
8215
29b0f896 8216static void
e3bb37b5 8217output_insn (void)
29b0f896 8218{
2bbd9c25
JJ
8219 fragS *insn_start_frag;
8220 offsetT insn_start_off;
8221
b4a3a7b4
L
8222#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8223 if (IS_ELF && x86_used_note)
8224 {
8225 if (i.tm.cpu_flags.bitfield.cpucmov)
8226 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_CMOV;
8227 if (i.tm.cpu_flags.bitfield.cpusse)
8228 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE;
8229 if (i.tm.cpu_flags.bitfield.cpusse2)
8230 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE2;
8231 if (i.tm.cpu_flags.bitfield.cpusse3)
8232 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE3;
8233 if (i.tm.cpu_flags.bitfield.cpussse3)
8234 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSSE3;
8235 if (i.tm.cpu_flags.bitfield.cpusse4_1)
8236 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE4_1;
8237 if (i.tm.cpu_flags.bitfield.cpusse4_2)
8238 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE4_2;
8239 if (i.tm.cpu_flags.bitfield.cpuavx)
8240 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX;
8241 if (i.tm.cpu_flags.bitfield.cpuavx2)
8242 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX2;
8243 if (i.tm.cpu_flags.bitfield.cpufma)
8244 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_FMA;
8245 if (i.tm.cpu_flags.bitfield.cpuavx512f)
8246 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512F;
8247 if (i.tm.cpu_flags.bitfield.cpuavx512cd)
8248 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512CD;
8249 if (i.tm.cpu_flags.bitfield.cpuavx512er)
8250 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512ER;
8251 if (i.tm.cpu_flags.bitfield.cpuavx512pf)
8252 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512PF;
8253 if (i.tm.cpu_flags.bitfield.cpuavx512vl)
8254 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512VL;
8255 if (i.tm.cpu_flags.bitfield.cpuavx512dq)
8256 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512DQ;
8257 if (i.tm.cpu_flags.bitfield.cpuavx512bw)
8258 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512BW;
8259 if (i.tm.cpu_flags.bitfield.cpuavx512_4fmaps)
8260 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_4FMAPS;
8261 if (i.tm.cpu_flags.bitfield.cpuavx512_4vnniw)
8262 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_4VNNIW;
8263 if (i.tm.cpu_flags.bitfield.cpuavx512_bitalg)
8264 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_BITALG;
8265 if (i.tm.cpu_flags.bitfield.cpuavx512ifma)
8266 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_IFMA;
8267 if (i.tm.cpu_flags.bitfield.cpuavx512vbmi)
8268 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VBMI;
8269 if (i.tm.cpu_flags.bitfield.cpuavx512_vbmi2)
8270 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VBMI2;
8271 if (i.tm.cpu_flags.bitfield.cpuavx512_vnni)
8272 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VNNI;
462cac58
L
8273 if (i.tm.cpu_flags.bitfield.cpuavx512_bf16)
8274 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_BF16;
b4a3a7b4
L
8275
8276 if (i.tm.cpu_flags.bitfield.cpu8087
8277 || i.tm.cpu_flags.bitfield.cpu287
8278 || i.tm.cpu_flags.bitfield.cpu387
8279 || i.tm.cpu_flags.bitfield.cpu687
8280 || i.tm.cpu_flags.bitfield.cpufisttp)
8281 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X87;
8282 /* Don't set GNU_PROPERTY_X86_FEATURE_2_MMX for prefetchtXXX nor
8283 Xfence instructions. */
8284 if (i.tm.base_opcode != 0xf18
8285 && i.tm.base_opcode != 0xf0d
c3949f43 8286 && i.tm.base_opcode != 0xfaef8
b4a3a7b4
L
8287 && (i.has_regmmx
8288 || i.tm.cpu_flags.bitfield.cpummx
8289 || i.tm.cpu_flags.bitfield.cpua3dnow
8290 || i.tm.cpu_flags.bitfield.cpua3dnowa))
8291 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_MMX;
8292 if (i.has_regxmm)
8293 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XMM;
8294 if (i.has_regymm)
8295 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_YMM;
8296 if (i.has_regzmm)
8297 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_ZMM;
8298 if (i.tm.cpu_flags.bitfield.cpufxsr)
8299 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_FXSR;
8300 if (i.tm.cpu_flags.bitfield.cpuxsave)
8301 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVE;
8302 if (i.tm.cpu_flags.bitfield.cpuxsaveopt)
8303 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEOPT;
8304 if (i.tm.cpu_flags.bitfield.cpuxsavec)
8305 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEC;
8306 }
8307#endif
8308
29b0f896
AM
8309 /* Tie dwarf2 debug info to the address at the start of the insn.
8310 We can't do this after the insn has been output as the current
8311 frag may have been closed off. eg. by frag_var. */
8312 dwarf2_emit_insn (0);
8313
2bbd9c25
JJ
8314 insn_start_frag = frag_now;
8315 insn_start_off = frag_now_fix ();
8316
29b0f896 8317 /* Output jumps. */
40fb9820 8318 if (i.tm.opcode_modifier.jump)
29b0f896 8319 output_branch ();
40fb9820
L
8320 else if (i.tm.opcode_modifier.jumpbyte
8321 || i.tm.opcode_modifier.jumpdword)
29b0f896 8322 output_jump ();
40fb9820 8323 else if (i.tm.opcode_modifier.jumpintersegment)
29b0f896
AM
8324 output_interseg_jump ();
8325 else
8326 {
8327 /* Output normal instructions here. */
8328 char *p;
8329 unsigned char *q;
47465058 8330 unsigned int j;
331d2d0d 8331 unsigned int prefix;
4dffcebc 8332
e4e00185 8333 if (avoid_fence
c3949f43
JB
8334 && (i.tm.base_opcode == 0xfaee8
8335 || i.tm.base_opcode == 0xfaef0
8336 || i.tm.base_opcode == 0xfaef8))
e4e00185
AS
8337 {
8338 /* Encode lfence, mfence, and sfence as
8339 f0 83 04 24 00 lock addl $0x0, (%{re}sp). */
8340 offsetT val = 0x240483f0ULL;
8341 p = frag_more (5);
8342 md_number_to_chars (p, val, 5);
8343 return;
8344 }
8345
d022bddd
IT
8346 /* Some processors fail on LOCK prefix. This options makes
8347 assembler ignore LOCK prefix and serves as a workaround. */
8348 if (omit_lock_prefix)
8349 {
8350 if (i.tm.base_opcode == LOCK_PREFIX_OPCODE)
8351 return;
8352 i.prefix[LOCK_PREFIX] = 0;
8353 }
8354
43234a1e
L
8355 /* Since the VEX/EVEX prefix contains the implicit prefix, we
8356 don't need the explicit prefix. */
8357 if (!i.tm.opcode_modifier.vex && !i.tm.opcode_modifier.evex)
bc4bd9ab 8358 {
c0f3af97 8359 switch (i.tm.opcode_length)
bc4bd9ab 8360 {
c0f3af97
L
8361 case 3:
8362 if (i.tm.base_opcode & 0xff000000)
4dffcebc 8363 {
c0f3af97 8364 prefix = (i.tm.base_opcode >> 24) & 0xff;
c3949f43
JB
8365 if (!i.tm.cpu_flags.bitfield.cpupadlock
8366 || prefix != REPE_PREFIX_OPCODE
8367 || (i.prefix[REP_PREFIX] != REPE_PREFIX_OPCODE))
8368 add_prefix (prefix);
c0f3af97
L
8369 }
8370 break;
8371 case 2:
8372 if ((i.tm.base_opcode & 0xff0000) != 0)
8373 {
8374 prefix = (i.tm.base_opcode >> 16) & 0xff;
c3949f43 8375 add_prefix (prefix);
4dffcebc 8376 }
c0f3af97
L
8377 break;
8378 case 1:
8379 break;
390c91cf
L
8380 case 0:
8381 /* Check for pseudo prefixes. */
8382 as_bad_where (insn_start_frag->fr_file,
8383 insn_start_frag->fr_line,
8384 _("pseudo prefix without instruction"));
8385 return;
c0f3af97
L
8386 default:
8387 abort ();
bc4bd9ab 8388 }
c0f3af97 8389
6d19a37a 8390#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
cf61b747
L
8391 /* For x32, add a dummy REX_OPCODE prefix for mov/add with
8392 R_X86_64_GOTTPOFF relocation so that linker can safely
8393 perform IE->LE optimization. */
8394 if (x86_elf_abi == X86_64_X32_ABI
8395 && i.operands == 2
8396 && i.reloc[0] == BFD_RELOC_X86_64_GOTTPOFF
8397 && i.prefix[REX_PREFIX] == 0)
8398 add_prefix (REX_OPCODE);
6d19a37a 8399#endif
cf61b747 8400
c0f3af97
L
8401 /* The prefix bytes. */
8402 for (j = ARRAY_SIZE (i.prefix), q = i.prefix; j > 0; j--, q++)
8403 if (*q)
8404 FRAG_APPEND_1_CHAR (*q);
0f10071e 8405 }
ae5c1c7b 8406 else
c0f3af97
L
8407 {
8408 for (j = 0, q = i.prefix; j < ARRAY_SIZE (i.prefix); j++, q++)
8409 if (*q)
8410 switch (j)
8411 {
8412 case REX_PREFIX:
8413 /* REX byte is encoded in VEX prefix. */
8414 break;
8415 case SEG_PREFIX:
8416 case ADDR_PREFIX:
8417 FRAG_APPEND_1_CHAR (*q);
8418 break;
8419 default:
8420 /* There should be no other prefixes for instructions
8421 with VEX prefix. */
8422 abort ();
8423 }
8424
43234a1e
L
8425 /* For EVEX instructions i.vrex should become 0 after
8426 build_evex_prefix. For VEX instructions upper 16 registers
8427 aren't available, so VREX should be 0. */
8428 if (i.vrex)
8429 abort ();
c0f3af97
L
8430 /* Now the VEX prefix. */
8431 p = frag_more (i.vex.length);
8432 for (j = 0; j < i.vex.length; j++)
8433 p[j] = i.vex.bytes[j];
8434 }
252b5132 8435
29b0f896 8436 /* Now the opcode; be careful about word order here! */
4dffcebc 8437 if (i.tm.opcode_length == 1)
29b0f896
AM
8438 {
8439 FRAG_APPEND_1_CHAR (i.tm.base_opcode);
8440 }
8441 else
8442 {
4dffcebc 8443 switch (i.tm.opcode_length)
331d2d0d 8444 {
43234a1e
L
8445 case 4:
8446 p = frag_more (4);
8447 *p++ = (i.tm.base_opcode >> 24) & 0xff;
8448 *p++ = (i.tm.base_opcode >> 16) & 0xff;
8449 break;
4dffcebc 8450 case 3:
331d2d0d
L
8451 p = frag_more (3);
8452 *p++ = (i.tm.base_opcode >> 16) & 0xff;
4dffcebc
L
8453 break;
8454 case 2:
8455 p = frag_more (2);
8456 break;
8457 default:
8458 abort ();
8459 break;
331d2d0d 8460 }
0f10071e 8461
29b0f896
AM
8462 /* Put out high byte first: can't use md_number_to_chars! */
8463 *p++ = (i.tm.base_opcode >> 8) & 0xff;
8464 *p = i.tm.base_opcode & 0xff;
8465 }
3e73aa7c 8466
29b0f896 8467 /* Now the modrm byte and sib byte (if present). */
40fb9820 8468 if (i.tm.opcode_modifier.modrm)
29b0f896 8469 {
4a3523fa
L
8470 FRAG_APPEND_1_CHAR ((i.rm.regmem << 0
8471 | i.rm.reg << 3
8472 | i.rm.mode << 6));
29b0f896
AM
8473 /* If i.rm.regmem == ESP (4)
8474 && i.rm.mode != (Register mode)
8475 && not 16 bit
8476 ==> need second modrm byte. */
8477 if (i.rm.regmem == ESCAPE_TO_TWO_BYTE_ADDRESSING
8478 && i.rm.mode != 3
dc821c5f 8479 && !(i.base_reg && i.base_reg->reg_type.bitfield.word))
4a3523fa
L
8480 FRAG_APPEND_1_CHAR ((i.sib.base << 0
8481 | i.sib.index << 3
8482 | i.sib.scale << 6));
29b0f896 8483 }
3e73aa7c 8484
29b0f896 8485 if (i.disp_operands)
2bbd9c25 8486 output_disp (insn_start_frag, insn_start_off);
3e73aa7c 8487
29b0f896 8488 if (i.imm_operands)
2bbd9c25 8489 output_imm (insn_start_frag, insn_start_off);
9c33702b
JB
8490
8491 /*
8492 * frag_now_fix () returning plain abs_section_offset when we're in the
8493 * absolute section, and abs_section_offset not getting updated as data
8494 * gets added to the frag breaks the logic below.
8495 */
8496 if (now_seg != absolute_section)
8497 {
8498 j = encoding_length (insn_start_frag, insn_start_off, frag_more (0));
8499 if (j > 15)
8500 as_warn (_("instruction length of %u bytes exceeds the limit of 15"),
8501 j);
8502 }
29b0f896 8503 }
252b5132 8504
29b0f896
AM
8505#ifdef DEBUG386
8506 if (flag_debug)
8507 {
7b81dfbb 8508 pi ("" /*line*/, &i);
29b0f896
AM
8509 }
8510#endif /* DEBUG386 */
8511}
252b5132 8512
e205caa7
L
8513/* Return the size of the displacement operand N. */
8514
8515static int
8516disp_size (unsigned int n)
8517{
8518 int size = 4;
43234a1e 8519
b5014f7a 8520 if (i.types[n].bitfield.disp64)
40fb9820
L
8521 size = 8;
8522 else if (i.types[n].bitfield.disp8)
8523 size = 1;
8524 else if (i.types[n].bitfield.disp16)
8525 size = 2;
e205caa7
L
8526 return size;
8527}
8528
8529/* Return the size of the immediate operand N. */
8530
8531static int
8532imm_size (unsigned int n)
8533{
8534 int size = 4;
40fb9820
L
8535 if (i.types[n].bitfield.imm64)
8536 size = 8;
8537 else if (i.types[n].bitfield.imm8 || i.types[n].bitfield.imm8s)
8538 size = 1;
8539 else if (i.types[n].bitfield.imm16)
8540 size = 2;
e205caa7
L
8541 return size;
8542}
8543
29b0f896 8544static void
64e74474 8545output_disp (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
8546{
8547 char *p;
8548 unsigned int n;
252b5132 8549
29b0f896
AM
8550 for (n = 0; n < i.operands; n++)
8551 {
b5014f7a 8552 if (operand_type_check (i.types[n], disp))
29b0f896
AM
8553 {
8554 if (i.op[n].disps->X_op == O_constant)
8555 {
e205caa7 8556 int size = disp_size (n);
43234a1e 8557 offsetT val = i.op[n].disps->X_add_number;
252b5132 8558
629cfaf1
JB
8559 val = offset_in_range (val >> (size == 1 ? i.memshift : 0),
8560 size);
29b0f896
AM
8561 p = frag_more (size);
8562 md_number_to_chars (p, val, size);
8563 }
8564 else
8565 {
f86103b7 8566 enum bfd_reloc_code_real reloc_type;
e205caa7 8567 int size = disp_size (n);
40fb9820 8568 int sign = i.types[n].bitfield.disp32s;
29b0f896 8569 int pcrel = (i.flags[n] & Operand_PCrel) != 0;
02a86693 8570 fixS *fixP;
29b0f896 8571
e205caa7 8572 /* We can't have 8 bit displacement here. */
9c2799c2 8573 gas_assert (!i.types[n].bitfield.disp8);
e205caa7 8574
29b0f896
AM
8575 /* The PC relative address is computed relative
8576 to the instruction boundary, so in case immediate
8577 fields follows, we need to adjust the value. */
8578 if (pcrel && i.imm_operands)
8579 {
29b0f896 8580 unsigned int n1;
e205caa7 8581 int sz = 0;
252b5132 8582
29b0f896 8583 for (n1 = 0; n1 < i.operands; n1++)
40fb9820 8584 if (operand_type_check (i.types[n1], imm))
252b5132 8585 {
e205caa7
L
8586 /* Only one immediate is allowed for PC
8587 relative address. */
9c2799c2 8588 gas_assert (sz == 0);
e205caa7
L
8589 sz = imm_size (n1);
8590 i.op[n].disps->X_add_number -= sz;
252b5132 8591 }
29b0f896 8592 /* We should find the immediate. */
9c2799c2 8593 gas_assert (sz != 0);
29b0f896 8594 }
520dc8e8 8595
29b0f896 8596 p = frag_more (size);
d258b828 8597 reloc_type = reloc (size, pcrel, sign, i.reloc[n]);
d6ab8113 8598 if (GOT_symbol
2bbd9c25 8599 && GOT_symbol == i.op[n].disps->X_add_symbol
d6ab8113 8600 && (((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
8601 || reloc_type == BFD_RELOC_X86_64_32S
8602 || (reloc_type == BFD_RELOC_64
8603 && object_64bit))
d6ab8113
JB
8604 && (i.op[n].disps->X_op == O_symbol
8605 || (i.op[n].disps->X_op == O_add
8606 && ((symbol_get_value_expression
8607 (i.op[n].disps->X_op_symbol)->X_op)
8608 == O_subtract))))
8609 || reloc_type == BFD_RELOC_32_PCREL))
2bbd9c25 8610 {
4fa24527 8611 if (!object_64bit)
7b81dfbb
AJ
8612 {
8613 reloc_type = BFD_RELOC_386_GOTPC;
d583596c
JB
8614 i.op[n].imms->X_add_number +=
8615 encoding_length (insn_start_frag, insn_start_off, p);
7b81dfbb
AJ
8616 }
8617 else if (reloc_type == BFD_RELOC_64)
8618 reloc_type = BFD_RELOC_X86_64_GOTPC64;
d6ab8113 8619 else
7b81dfbb
AJ
8620 /* Don't do the adjustment for x86-64, as there
8621 the pcrel addressing is relative to the _next_
8622 insn, and that is taken care of in other code. */
d6ab8113 8623 reloc_type = BFD_RELOC_X86_64_GOTPC32;
2bbd9c25 8624 }
02a86693
L
8625 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal,
8626 size, i.op[n].disps, pcrel,
8627 reloc_type);
8628 /* Check for "call/jmp *mem", "mov mem, %reg",
8629 "test %reg, mem" and "binop mem, %reg" where binop
8630 is one of adc, add, and, cmp, or, sbb, sub, xor
e60f4d3b
L
8631 instructions without data prefix. Always generate
8632 R_386_GOT32X for "sym*GOT" operand in 32-bit mode. */
8633 if (i.prefix[DATA_PREFIX] == 0
8634 && (generate_relax_relocations
8635 || (!object_64bit
8636 && i.rm.mode == 0
8637 && i.rm.regmem == 5))
0cb4071e
L
8638 && (i.rm.mode == 2
8639 || (i.rm.mode == 0 && i.rm.regmem == 5))
02a86693
L
8640 && ((i.operands == 1
8641 && i.tm.base_opcode == 0xff
8642 && (i.rm.reg == 2 || i.rm.reg == 4))
8643 || (i.operands == 2
8644 && (i.tm.base_opcode == 0x8b
8645 || i.tm.base_opcode == 0x85
8646 || (i.tm.base_opcode & 0xc7) == 0x03))))
8647 {
8648 if (object_64bit)
8649 {
8650 fixP->fx_tcbit = i.rex != 0;
8651 if (i.base_reg
e968fc9b 8652 && (i.base_reg->reg_num == RegIP))
02a86693
L
8653 fixP->fx_tcbit2 = 1;
8654 }
8655 else
8656 fixP->fx_tcbit2 = 1;
8657 }
29b0f896
AM
8658 }
8659 }
8660 }
8661}
252b5132 8662
29b0f896 8663static void
64e74474 8664output_imm (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
8665{
8666 char *p;
8667 unsigned int n;
252b5132 8668
29b0f896
AM
8669 for (n = 0; n < i.operands; n++)
8670 {
43234a1e
L
8671 /* Skip SAE/RC Imm operand in EVEX. They are already handled. */
8672 if (i.rounding && (int) n == i.rounding->operand)
8673 continue;
8674
40fb9820 8675 if (operand_type_check (i.types[n], imm))
29b0f896
AM
8676 {
8677 if (i.op[n].imms->X_op == O_constant)
8678 {
e205caa7 8679 int size = imm_size (n);
29b0f896 8680 offsetT val;
b4cac588 8681
29b0f896
AM
8682 val = offset_in_range (i.op[n].imms->X_add_number,
8683 size);
8684 p = frag_more (size);
8685 md_number_to_chars (p, val, size);
8686 }
8687 else
8688 {
8689 /* Not absolute_section.
8690 Need a 32-bit fixup (don't support 8bit
8691 non-absolute imms). Try to support other
8692 sizes ... */
f86103b7 8693 enum bfd_reloc_code_real reloc_type;
e205caa7
L
8694 int size = imm_size (n);
8695 int sign;
29b0f896 8696
40fb9820 8697 if (i.types[n].bitfield.imm32s
a7d61044 8698 && (i.suffix == QWORD_MNEM_SUFFIX
40fb9820 8699 || (!i.suffix && i.tm.opcode_modifier.no_lsuf)))
29b0f896 8700 sign = 1;
e205caa7
L
8701 else
8702 sign = 0;
520dc8e8 8703
29b0f896 8704 p = frag_more (size);
d258b828 8705 reloc_type = reloc (size, 0, sign, i.reloc[n]);
f86103b7 8706
2bbd9c25
JJ
8707 /* This is tough to explain. We end up with this one if we
8708 * have operands that look like
8709 * "_GLOBAL_OFFSET_TABLE_+[.-.L284]". The goal here is to
8710 * obtain the absolute address of the GOT, and it is strongly
8711 * preferable from a performance point of view to avoid using
8712 * a runtime relocation for this. The actual sequence of
8713 * instructions often look something like:
8714 *
8715 * call .L66
8716 * .L66:
8717 * popl %ebx
8718 * addl $_GLOBAL_OFFSET_TABLE_+[.-.L66],%ebx
8719 *
8720 * The call and pop essentially return the absolute address
8721 * of the label .L66 and store it in %ebx. The linker itself
8722 * will ultimately change the first operand of the addl so
8723 * that %ebx points to the GOT, but to keep things simple, the
8724 * .o file must have this operand set so that it generates not
8725 * the absolute address of .L66, but the absolute address of
8726 * itself. This allows the linker itself simply treat a GOTPC
8727 * relocation as asking for a pcrel offset to the GOT to be
8728 * added in, and the addend of the relocation is stored in the
8729 * operand field for the instruction itself.
8730 *
8731 * Our job here is to fix the operand so that it would add
8732 * the correct offset so that %ebx would point to itself. The
8733 * thing that is tricky is that .-.L66 will point to the
8734 * beginning of the instruction, so we need to further modify
8735 * the operand so that it will point to itself. There are
8736 * other cases where you have something like:
8737 *
8738 * .long $_GLOBAL_OFFSET_TABLE_+[.-.L66]
8739 *
8740 * and here no correction would be required. Internally in
8741 * the assembler we treat operands of this form as not being
8742 * pcrel since the '.' is explicitly mentioned, and I wonder
8743 * whether it would simplify matters to do it this way. Who
8744 * knows. In earlier versions of the PIC patches, the
8745 * pcrel_adjust field was used to store the correction, but
8746 * since the expression is not pcrel, I felt it would be
8747 * confusing to do it this way. */
8748
d6ab8113 8749 if ((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
8750 || reloc_type == BFD_RELOC_X86_64_32S
8751 || reloc_type == BFD_RELOC_64)
29b0f896
AM
8752 && GOT_symbol
8753 && GOT_symbol == i.op[n].imms->X_add_symbol
8754 && (i.op[n].imms->X_op == O_symbol
8755 || (i.op[n].imms->X_op == O_add
8756 && ((symbol_get_value_expression
8757 (i.op[n].imms->X_op_symbol)->X_op)
8758 == O_subtract))))
8759 {
4fa24527 8760 if (!object_64bit)
d6ab8113 8761 reloc_type = BFD_RELOC_386_GOTPC;
7b81dfbb 8762 else if (size == 4)
d6ab8113 8763 reloc_type = BFD_RELOC_X86_64_GOTPC32;
7b81dfbb
AJ
8764 else if (size == 8)
8765 reloc_type = BFD_RELOC_X86_64_GOTPC64;
d583596c
JB
8766 i.op[n].imms->X_add_number +=
8767 encoding_length (insn_start_frag, insn_start_off, p);
29b0f896 8768 }
29b0f896
AM
8769 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
8770 i.op[n].imms, 0, reloc_type);
8771 }
8772 }
8773 }
252b5132
RH
8774}
8775\f
d182319b
JB
8776/* x86_cons_fix_new is called via the expression parsing code when a
8777 reloc is needed. We use this hook to get the correct .got reloc. */
d182319b
JB
8778static int cons_sign = -1;
8779
8780void
e3bb37b5 8781x86_cons_fix_new (fragS *frag, unsigned int off, unsigned int len,
62ebcb5c 8782 expressionS *exp, bfd_reloc_code_real_type r)
d182319b 8783{
d258b828 8784 r = reloc (len, 0, cons_sign, r);
d182319b
JB
8785
8786#ifdef TE_PE
8787 if (exp->X_op == O_secrel)
8788 {
8789 exp->X_op = O_symbol;
8790 r = BFD_RELOC_32_SECREL;
8791 }
8792#endif
8793
8794 fix_new_exp (frag, off, len, exp, 0, r);
8795}
8796
357d1bd8
L
8797/* Export the ABI address size for use by TC_ADDRESS_BYTES for the
8798 purpose of the `.dc.a' internal pseudo-op. */
8799
8800int
8801x86_address_bytes (void)
8802{
8803 if ((stdoutput->arch_info->mach & bfd_mach_x64_32))
8804 return 4;
8805 return stdoutput->arch_info->bits_per_address / 8;
8806}
8807
d382c579
TG
8808#if !(defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) || defined (OBJ_MACH_O)) \
8809 || defined (LEX_AT)
d258b828 8810# define lex_got(reloc, adjust, types) NULL
718ddfc0 8811#else
f3c180ae
AM
8812/* Parse operands of the form
8813 <symbol>@GOTOFF+<nnn>
8814 and similar .plt or .got references.
8815
8816 If we find one, set up the correct relocation in RELOC and copy the
8817 input string, minus the `@GOTOFF' into a malloc'd buffer for
8818 parsing by the calling routine. Return this buffer, and if ADJUST
8819 is non-null set it to the length of the string we removed from the
8820 input line. Otherwise return NULL. */
8821static char *
91d6fa6a 8822lex_got (enum bfd_reloc_code_real *rel,
64e74474 8823 int *adjust,
d258b828 8824 i386_operand_type *types)
f3c180ae 8825{
7b81dfbb
AJ
8826 /* Some of the relocations depend on the size of what field is to
8827 be relocated. But in our callers i386_immediate and i386_displacement
8828 we don't yet know the operand size (this will be set by insn
8829 matching). Hence we record the word32 relocation here,
8830 and adjust the reloc according to the real size in reloc(). */
f3c180ae
AM
8831 static const struct {
8832 const char *str;
cff8d58a 8833 int len;
4fa24527 8834 const enum bfd_reloc_code_real rel[2];
40fb9820 8835 const i386_operand_type types64;
f3c180ae 8836 } gotrel[] = {
8ce3d284 8837#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
8838 { STRING_COMMA_LEN ("SIZE"), { BFD_RELOC_SIZE32,
8839 BFD_RELOC_SIZE32 },
8840 OPERAND_TYPE_IMM32_64 },
8ce3d284 8841#endif
cff8d58a
L
8842 { STRING_COMMA_LEN ("PLTOFF"), { _dummy_first_bfd_reloc_code_real,
8843 BFD_RELOC_X86_64_PLTOFF64 },
40fb9820 8844 OPERAND_TYPE_IMM64 },
cff8d58a
L
8845 { STRING_COMMA_LEN ("PLT"), { BFD_RELOC_386_PLT32,
8846 BFD_RELOC_X86_64_PLT32 },
40fb9820 8847 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
8848 { STRING_COMMA_LEN ("GOTPLT"), { _dummy_first_bfd_reloc_code_real,
8849 BFD_RELOC_X86_64_GOTPLT64 },
40fb9820 8850 OPERAND_TYPE_IMM64_DISP64 },
cff8d58a
L
8851 { STRING_COMMA_LEN ("GOTOFF"), { BFD_RELOC_386_GOTOFF,
8852 BFD_RELOC_X86_64_GOTOFF64 },
40fb9820 8853 OPERAND_TYPE_IMM64_DISP64 },
cff8d58a
L
8854 { STRING_COMMA_LEN ("GOTPCREL"), { _dummy_first_bfd_reloc_code_real,
8855 BFD_RELOC_X86_64_GOTPCREL },
40fb9820 8856 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
8857 { STRING_COMMA_LEN ("TLSGD"), { BFD_RELOC_386_TLS_GD,
8858 BFD_RELOC_X86_64_TLSGD },
40fb9820 8859 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
8860 { STRING_COMMA_LEN ("TLSLDM"), { BFD_RELOC_386_TLS_LDM,
8861 _dummy_first_bfd_reloc_code_real },
40fb9820 8862 OPERAND_TYPE_NONE },
cff8d58a
L
8863 { STRING_COMMA_LEN ("TLSLD"), { _dummy_first_bfd_reloc_code_real,
8864 BFD_RELOC_X86_64_TLSLD },
40fb9820 8865 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
8866 { STRING_COMMA_LEN ("GOTTPOFF"), { BFD_RELOC_386_TLS_IE_32,
8867 BFD_RELOC_X86_64_GOTTPOFF },
40fb9820 8868 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
8869 { STRING_COMMA_LEN ("TPOFF"), { BFD_RELOC_386_TLS_LE_32,
8870 BFD_RELOC_X86_64_TPOFF32 },
40fb9820 8871 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
cff8d58a
L
8872 { STRING_COMMA_LEN ("NTPOFF"), { BFD_RELOC_386_TLS_LE,
8873 _dummy_first_bfd_reloc_code_real },
40fb9820 8874 OPERAND_TYPE_NONE },
cff8d58a
L
8875 { STRING_COMMA_LEN ("DTPOFF"), { BFD_RELOC_386_TLS_LDO_32,
8876 BFD_RELOC_X86_64_DTPOFF32 },
40fb9820 8877 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
cff8d58a
L
8878 { STRING_COMMA_LEN ("GOTNTPOFF"),{ BFD_RELOC_386_TLS_GOTIE,
8879 _dummy_first_bfd_reloc_code_real },
40fb9820 8880 OPERAND_TYPE_NONE },
cff8d58a
L
8881 { STRING_COMMA_LEN ("INDNTPOFF"),{ BFD_RELOC_386_TLS_IE,
8882 _dummy_first_bfd_reloc_code_real },
40fb9820 8883 OPERAND_TYPE_NONE },
cff8d58a
L
8884 { STRING_COMMA_LEN ("GOT"), { BFD_RELOC_386_GOT32,
8885 BFD_RELOC_X86_64_GOT32 },
40fb9820 8886 OPERAND_TYPE_IMM32_32S_64_DISP32 },
cff8d58a
L
8887 { STRING_COMMA_LEN ("TLSDESC"), { BFD_RELOC_386_TLS_GOTDESC,
8888 BFD_RELOC_X86_64_GOTPC32_TLSDESC },
40fb9820 8889 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
8890 { STRING_COMMA_LEN ("TLSCALL"), { BFD_RELOC_386_TLS_DESC_CALL,
8891 BFD_RELOC_X86_64_TLSDESC_CALL },
40fb9820 8892 OPERAND_TYPE_IMM32_32S_DISP32 },
f3c180ae
AM
8893 };
8894 char *cp;
8895 unsigned int j;
8896
d382c579 8897#if defined (OBJ_MAYBE_ELF)
718ddfc0
JB
8898 if (!IS_ELF)
8899 return NULL;
d382c579 8900#endif
718ddfc0 8901
f3c180ae 8902 for (cp = input_line_pointer; *cp != '@'; cp++)
67c11a9b 8903 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
f3c180ae
AM
8904 return NULL;
8905
47465058 8906 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
f3c180ae 8907 {
cff8d58a 8908 int len = gotrel[j].len;
28f81592 8909 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
f3c180ae 8910 {
4fa24527 8911 if (gotrel[j].rel[object_64bit] != 0)
f3c180ae 8912 {
28f81592
AM
8913 int first, second;
8914 char *tmpbuf, *past_reloc;
f3c180ae 8915
91d6fa6a 8916 *rel = gotrel[j].rel[object_64bit];
f3c180ae 8917
3956db08
JB
8918 if (types)
8919 {
8920 if (flag_code != CODE_64BIT)
40fb9820
L
8921 {
8922 types->bitfield.imm32 = 1;
8923 types->bitfield.disp32 = 1;
8924 }
3956db08
JB
8925 else
8926 *types = gotrel[j].types64;
8927 }
8928
8fd4256d 8929 if (j != 0 && GOT_symbol == NULL)
f3c180ae
AM
8930 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
8931
28f81592 8932 /* The length of the first part of our input line. */
f3c180ae 8933 first = cp - input_line_pointer;
28f81592
AM
8934
8935 /* The second part goes from after the reloc token until
67c11a9b 8936 (and including) an end_of_line char or comma. */
28f81592 8937 past_reloc = cp + 1 + len;
67c11a9b
AM
8938 cp = past_reloc;
8939 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
8940 ++cp;
8941 second = cp + 1 - past_reloc;
28f81592
AM
8942
8943 /* Allocate and copy string. The trailing NUL shouldn't
8944 be necessary, but be safe. */
add39d23 8945 tmpbuf = XNEWVEC (char, first + second + 2);
f3c180ae 8946 memcpy (tmpbuf, input_line_pointer, first);
0787a12d
AM
8947 if (second != 0 && *past_reloc != ' ')
8948 /* Replace the relocation token with ' ', so that
8949 errors like foo@GOTOFF1 will be detected. */
8950 tmpbuf[first++] = ' ';
af89796a
L
8951 else
8952 /* Increment length by 1 if the relocation token is
8953 removed. */
8954 len++;
8955 if (adjust)
8956 *adjust = len;
0787a12d
AM
8957 memcpy (tmpbuf + first, past_reloc, second);
8958 tmpbuf[first + second] = '\0';
f3c180ae
AM
8959 return tmpbuf;
8960 }
8961
4fa24527
JB
8962 as_bad (_("@%s reloc is not supported with %d-bit output format"),
8963 gotrel[j].str, 1 << (5 + object_64bit));
f3c180ae
AM
8964 return NULL;
8965 }
8966 }
8967
8968 /* Might be a symbol version string. Don't as_bad here. */
8969 return NULL;
8970}
4e4f7c87 8971#endif
f3c180ae 8972
a988325c
NC
8973#ifdef TE_PE
8974#ifdef lex_got
8975#undef lex_got
8976#endif
8977/* Parse operands of the form
8978 <symbol>@SECREL32+<nnn>
8979
8980 If we find one, set up the correct relocation in RELOC and copy the
8981 input string, minus the `@SECREL32' into a malloc'd buffer for
8982 parsing by the calling routine. Return this buffer, and if ADJUST
8983 is non-null set it to the length of the string we removed from the
34bca508
L
8984 input line. Otherwise return NULL.
8985
a988325c
NC
8986 This function is copied from the ELF version above adjusted for PE targets. */
8987
8988static char *
8989lex_got (enum bfd_reloc_code_real *rel ATTRIBUTE_UNUSED,
8990 int *adjust ATTRIBUTE_UNUSED,
d258b828 8991 i386_operand_type *types)
a988325c
NC
8992{
8993 static const struct
8994 {
8995 const char *str;
8996 int len;
8997 const enum bfd_reloc_code_real rel[2];
8998 const i386_operand_type types64;
8999 }
9000 gotrel[] =
9001 {
9002 { STRING_COMMA_LEN ("SECREL32"), { BFD_RELOC_32_SECREL,
9003 BFD_RELOC_32_SECREL },
9004 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
9005 };
9006
9007 char *cp;
9008 unsigned j;
9009
9010 for (cp = input_line_pointer; *cp != '@'; cp++)
9011 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
9012 return NULL;
9013
9014 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
9015 {
9016 int len = gotrel[j].len;
9017
9018 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
9019 {
9020 if (gotrel[j].rel[object_64bit] != 0)
9021 {
9022 int first, second;
9023 char *tmpbuf, *past_reloc;
9024
9025 *rel = gotrel[j].rel[object_64bit];
9026 if (adjust)
9027 *adjust = len;
9028
9029 if (types)
9030 {
9031 if (flag_code != CODE_64BIT)
9032 {
9033 types->bitfield.imm32 = 1;
9034 types->bitfield.disp32 = 1;
9035 }
9036 else
9037 *types = gotrel[j].types64;
9038 }
9039
9040 /* The length of the first part of our input line. */
9041 first = cp - input_line_pointer;
9042
9043 /* The second part goes from after the reloc token until
9044 (and including) an end_of_line char or comma. */
9045 past_reloc = cp + 1 + len;
9046 cp = past_reloc;
9047 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
9048 ++cp;
9049 second = cp + 1 - past_reloc;
9050
9051 /* Allocate and copy string. The trailing NUL shouldn't
9052 be necessary, but be safe. */
add39d23 9053 tmpbuf = XNEWVEC (char, first + second + 2);
a988325c
NC
9054 memcpy (tmpbuf, input_line_pointer, first);
9055 if (second != 0 && *past_reloc != ' ')
9056 /* Replace the relocation token with ' ', so that
9057 errors like foo@SECLREL321 will be detected. */
9058 tmpbuf[first++] = ' ';
9059 memcpy (tmpbuf + first, past_reloc, second);
9060 tmpbuf[first + second] = '\0';
9061 return tmpbuf;
9062 }
9063
9064 as_bad (_("@%s reloc is not supported with %d-bit output format"),
9065 gotrel[j].str, 1 << (5 + object_64bit));
9066 return NULL;
9067 }
9068 }
9069
9070 /* Might be a symbol version string. Don't as_bad here. */
9071 return NULL;
9072}
9073
9074#endif /* TE_PE */
9075
62ebcb5c 9076bfd_reloc_code_real_type
e3bb37b5 9077x86_cons (expressionS *exp, int size)
f3c180ae 9078{
62ebcb5c
AM
9079 bfd_reloc_code_real_type got_reloc = NO_RELOC;
9080
ee86248c
JB
9081 intel_syntax = -intel_syntax;
9082
3c7b9c2c 9083 exp->X_md = 0;
4fa24527 9084 if (size == 4 || (object_64bit && size == 8))
f3c180ae
AM
9085 {
9086 /* Handle @GOTOFF and the like in an expression. */
9087 char *save;
9088 char *gotfree_input_line;
4a57f2cf 9089 int adjust = 0;
f3c180ae
AM
9090
9091 save = input_line_pointer;
d258b828 9092 gotfree_input_line = lex_got (&got_reloc, &adjust, NULL);
f3c180ae
AM
9093 if (gotfree_input_line)
9094 input_line_pointer = gotfree_input_line;
9095
9096 expression (exp);
9097
9098 if (gotfree_input_line)
9099 {
9100 /* expression () has merrily parsed up to the end of line,
9101 or a comma - in the wrong buffer. Transfer how far
9102 input_line_pointer has moved to the right buffer. */
9103 input_line_pointer = (save
9104 + (input_line_pointer - gotfree_input_line)
9105 + adjust);
9106 free (gotfree_input_line);
3992d3b7
AM
9107 if (exp->X_op == O_constant
9108 || exp->X_op == O_absent
9109 || exp->X_op == O_illegal
0398aac5 9110 || exp->X_op == O_register
3992d3b7
AM
9111 || exp->X_op == O_big)
9112 {
9113 char c = *input_line_pointer;
9114 *input_line_pointer = 0;
9115 as_bad (_("missing or invalid expression `%s'"), save);
9116 *input_line_pointer = c;
9117 }
b9519cfe
L
9118 else if ((got_reloc == BFD_RELOC_386_PLT32
9119 || got_reloc == BFD_RELOC_X86_64_PLT32)
9120 && exp->X_op != O_symbol)
9121 {
9122 char c = *input_line_pointer;
9123 *input_line_pointer = 0;
9124 as_bad (_("invalid PLT expression `%s'"), save);
9125 *input_line_pointer = c;
9126 }
f3c180ae
AM
9127 }
9128 }
9129 else
9130 expression (exp);
ee86248c
JB
9131
9132 intel_syntax = -intel_syntax;
9133
9134 if (intel_syntax)
9135 i386_intel_simplify (exp);
62ebcb5c
AM
9136
9137 return got_reloc;
f3c180ae 9138}
f3c180ae 9139
9f32dd5b
L
9140static void
9141signed_cons (int size)
6482c264 9142{
d182319b
JB
9143 if (flag_code == CODE_64BIT)
9144 cons_sign = 1;
9145 cons (size);
9146 cons_sign = -1;
6482c264
NC
9147}
9148
d182319b 9149#ifdef TE_PE
6482c264 9150static void
7016a5d5 9151pe_directive_secrel (int dummy ATTRIBUTE_UNUSED)
6482c264
NC
9152{
9153 expressionS exp;
9154
9155 do
9156 {
9157 expression (&exp);
9158 if (exp.X_op == O_symbol)
9159 exp.X_op = O_secrel;
9160
9161 emit_expr (&exp, 4);
9162 }
9163 while (*input_line_pointer++ == ',');
9164
9165 input_line_pointer--;
9166 demand_empty_rest_of_line ();
9167}
6482c264
NC
9168#endif
9169
43234a1e
L
9170/* Handle Vector operations. */
9171
9172static char *
9173check_VecOperations (char *op_string, char *op_end)
9174{
9175 const reg_entry *mask;
9176 const char *saved;
9177 char *end_op;
9178
9179 while (*op_string
9180 && (op_end == NULL || op_string < op_end))
9181 {
9182 saved = op_string;
9183 if (*op_string == '{')
9184 {
9185 op_string++;
9186
9187 /* Check broadcasts. */
9188 if (strncmp (op_string, "1to", 3) == 0)
9189 {
9190 int bcst_type;
9191
9192 if (i.broadcast)
9193 goto duplicated_vec_op;
9194
9195 op_string += 3;
9196 if (*op_string == '8')
8e6e0792 9197 bcst_type = 8;
b28d1bda 9198 else if (*op_string == '4')
8e6e0792 9199 bcst_type = 4;
b28d1bda 9200 else if (*op_string == '2')
8e6e0792 9201 bcst_type = 2;
43234a1e
L
9202 else if (*op_string == '1'
9203 && *(op_string+1) == '6')
9204 {
8e6e0792 9205 bcst_type = 16;
43234a1e
L
9206 op_string++;
9207 }
9208 else
9209 {
9210 as_bad (_("Unsupported broadcast: `%s'"), saved);
9211 return NULL;
9212 }
9213 op_string++;
9214
9215 broadcast_op.type = bcst_type;
9216 broadcast_op.operand = this_operand;
1f75763a 9217 broadcast_op.bytes = 0;
43234a1e
L
9218 i.broadcast = &broadcast_op;
9219 }
9220 /* Check masking operation. */
9221 else if ((mask = parse_register (op_string, &end_op)) != NULL)
9222 {
9223 /* k0 can't be used for write mask. */
6d2cd6b2 9224 if (!mask->reg_type.bitfield.regmask || mask->reg_num == 0)
43234a1e 9225 {
6d2cd6b2
JB
9226 as_bad (_("`%s%s' can't be used for write mask"),
9227 register_prefix, mask->reg_name);
43234a1e
L
9228 return NULL;
9229 }
9230
9231 if (!i.mask)
9232 {
9233 mask_op.mask = mask;
9234 mask_op.zeroing = 0;
9235 mask_op.operand = this_operand;
9236 i.mask = &mask_op;
9237 }
9238 else
9239 {
9240 if (i.mask->mask)
9241 goto duplicated_vec_op;
9242
9243 i.mask->mask = mask;
9244
9245 /* Only "{z}" is allowed here. No need to check
9246 zeroing mask explicitly. */
9247 if (i.mask->operand != this_operand)
9248 {
9249 as_bad (_("invalid write mask `%s'"), saved);
9250 return NULL;
9251 }
9252 }
9253
9254 op_string = end_op;
9255 }
9256 /* Check zeroing-flag for masking operation. */
9257 else if (*op_string == 'z')
9258 {
9259 if (!i.mask)
9260 {
9261 mask_op.mask = NULL;
9262 mask_op.zeroing = 1;
9263 mask_op.operand = this_operand;
9264 i.mask = &mask_op;
9265 }
9266 else
9267 {
9268 if (i.mask->zeroing)
9269 {
9270 duplicated_vec_op:
9271 as_bad (_("duplicated `%s'"), saved);
9272 return NULL;
9273 }
9274
9275 i.mask->zeroing = 1;
9276
9277 /* Only "{%k}" is allowed here. No need to check mask
9278 register explicitly. */
9279 if (i.mask->operand != this_operand)
9280 {
9281 as_bad (_("invalid zeroing-masking `%s'"),
9282 saved);
9283 return NULL;
9284 }
9285 }
9286
9287 op_string++;
9288 }
9289 else
9290 goto unknown_vec_op;
9291
9292 if (*op_string != '}')
9293 {
9294 as_bad (_("missing `}' in `%s'"), saved);
9295 return NULL;
9296 }
9297 op_string++;
0ba3a731
L
9298
9299 /* Strip whitespace since the addition of pseudo prefixes
9300 changed how the scrubber treats '{'. */
9301 if (is_space_char (*op_string))
9302 ++op_string;
9303
43234a1e
L
9304 continue;
9305 }
9306 unknown_vec_op:
9307 /* We don't know this one. */
9308 as_bad (_("unknown vector operation: `%s'"), saved);
9309 return NULL;
9310 }
9311
6d2cd6b2
JB
9312 if (i.mask && i.mask->zeroing && !i.mask->mask)
9313 {
9314 as_bad (_("zeroing-masking only allowed with write mask"));
9315 return NULL;
9316 }
9317
43234a1e
L
9318 return op_string;
9319}
9320
252b5132 9321static int
70e41ade 9322i386_immediate (char *imm_start)
252b5132
RH
9323{
9324 char *save_input_line_pointer;
f3c180ae 9325 char *gotfree_input_line;
252b5132 9326 segT exp_seg = 0;
47926f60 9327 expressionS *exp;
40fb9820
L
9328 i386_operand_type types;
9329
0dfbf9d7 9330 operand_type_set (&types, ~0);
252b5132
RH
9331
9332 if (i.imm_operands == MAX_IMMEDIATE_OPERANDS)
9333 {
31b2323c
L
9334 as_bad (_("at most %d immediate operands are allowed"),
9335 MAX_IMMEDIATE_OPERANDS);
252b5132
RH
9336 return 0;
9337 }
9338
9339 exp = &im_expressions[i.imm_operands++];
520dc8e8 9340 i.op[this_operand].imms = exp;
252b5132
RH
9341
9342 if (is_space_char (*imm_start))
9343 ++imm_start;
9344
9345 save_input_line_pointer = input_line_pointer;
9346 input_line_pointer = imm_start;
9347
d258b828 9348 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
9349 if (gotfree_input_line)
9350 input_line_pointer = gotfree_input_line;
252b5132
RH
9351
9352 exp_seg = expression (exp);
9353
83183c0c 9354 SKIP_WHITESPACE ();
43234a1e
L
9355
9356 /* Handle vector operations. */
9357 if (*input_line_pointer == '{')
9358 {
9359 input_line_pointer = check_VecOperations (input_line_pointer,
9360 NULL);
9361 if (input_line_pointer == NULL)
9362 return 0;
9363 }
9364
252b5132 9365 if (*input_line_pointer)
f3c180ae 9366 as_bad (_("junk `%s' after expression"), input_line_pointer);
252b5132
RH
9367
9368 input_line_pointer = save_input_line_pointer;
f3c180ae 9369 if (gotfree_input_line)
ee86248c
JB
9370 {
9371 free (gotfree_input_line);
9372
9373 if (exp->X_op == O_constant || exp->X_op == O_register)
9374 exp->X_op = O_illegal;
9375 }
9376
9377 return i386_finalize_immediate (exp_seg, exp, types, imm_start);
9378}
252b5132 9379
ee86248c
JB
9380static int
9381i386_finalize_immediate (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
9382 i386_operand_type types, const char *imm_start)
9383{
9384 if (exp->X_op == O_absent || exp->X_op == O_illegal || exp->X_op == O_big)
252b5132 9385 {
313c53d1
L
9386 if (imm_start)
9387 as_bad (_("missing or invalid immediate expression `%s'"),
9388 imm_start);
3992d3b7 9389 return 0;
252b5132 9390 }
3e73aa7c 9391 else if (exp->X_op == O_constant)
252b5132 9392 {
47926f60 9393 /* Size it properly later. */
40fb9820 9394 i.types[this_operand].bitfield.imm64 = 1;
13f864ae
L
9395 /* If not 64bit, sign extend val. */
9396 if (flag_code != CODE_64BIT
4eed87de
AM
9397 && (exp->X_add_number & ~(((addressT) 2 << 31) - 1)) == 0)
9398 exp->X_add_number
9399 = (exp->X_add_number ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
252b5132 9400 }
4c63da97 9401#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
f86103b7 9402 else if (OUTPUT_FLAVOR == bfd_target_aout_flavour
31312f95 9403 && exp_seg != absolute_section
47926f60 9404 && exp_seg != text_section
24eab124
AM
9405 && exp_seg != data_section
9406 && exp_seg != bss_section
9407 && exp_seg != undefined_section
f86103b7 9408 && !bfd_is_com_section (exp_seg))
252b5132 9409 {
d0b47220 9410 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
252b5132
RH
9411 return 0;
9412 }
9413#endif
a841bdf5 9414 else if (!intel_syntax && exp_seg == reg_section)
bb8f5920 9415 {
313c53d1
L
9416 if (imm_start)
9417 as_bad (_("illegal immediate register operand %s"), imm_start);
bb8f5920
L
9418 return 0;
9419 }
252b5132
RH
9420 else
9421 {
9422 /* This is an address. The size of the address will be
24eab124 9423 determined later, depending on destination register,
3e73aa7c 9424 suffix, or the default for the section. */
40fb9820
L
9425 i.types[this_operand].bitfield.imm8 = 1;
9426 i.types[this_operand].bitfield.imm16 = 1;
9427 i.types[this_operand].bitfield.imm32 = 1;
9428 i.types[this_operand].bitfield.imm32s = 1;
9429 i.types[this_operand].bitfield.imm64 = 1;
c6fb90c8
L
9430 i.types[this_operand] = operand_type_and (i.types[this_operand],
9431 types);
252b5132
RH
9432 }
9433
9434 return 1;
9435}
9436
551c1ca1 9437static char *
e3bb37b5 9438i386_scale (char *scale)
252b5132 9439{
551c1ca1
AM
9440 offsetT val;
9441 char *save = input_line_pointer;
252b5132 9442
551c1ca1
AM
9443 input_line_pointer = scale;
9444 val = get_absolute_expression ();
9445
9446 switch (val)
252b5132 9447 {
551c1ca1 9448 case 1:
252b5132
RH
9449 i.log2_scale_factor = 0;
9450 break;
551c1ca1 9451 case 2:
252b5132
RH
9452 i.log2_scale_factor = 1;
9453 break;
551c1ca1 9454 case 4:
252b5132
RH
9455 i.log2_scale_factor = 2;
9456 break;
551c1ca1 9457 case 8:
252b5132
RH
9458 i.log2_scale_factor = 3;
9459 break;
9460 default:
a724f0f4
JB
9461 {
9462 char sep = *input_line_pointer;
9463
9464 *input_line_pointer = '\0';
9465 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
9466 scale);
9467 *input_line_pointer = sep;
9468 input_line_pointer = save;
9469 return NULL;
9470 }
252b5132 9471 }
29b0f896 9472 if (i.log2_scale_factor != 0 && i.index_reg == 0)
252b5132
RH
9473 {
9474 as_warn (_("scale factor of %d without an index register"),
24eab124 9475 1 << i.log2_scale_factor);
252b5132 9476 i.log2_scale_factor = 0;
252b5132 9477 }
551c1ca1
AM
9478 scale = input_line_pointer;
9479 input_line_pointer = save;
9480 return scale;
252b5132
RH
9481}
9482
252b5132 9483static int
e3bb37b5 9484i386_displacement (char *disp_start, char *disp_end)
252b5132 9485{
29b0f896 9486 expressionS *exp;
252b5132
RH
9487 segT exp_seg = 0;
9488 char *save_input_line_pointer;
f3c180ae 9489 char *gotfree_input_line;
40fb9820
L
9490 int override;
9491 i386_operand_type bigdisp, types = anydisp;
3992d3b7 9492 int ret;
252b5132 9493
31b2323c
L
9494 if (i.disp_operands == MAX_MEMORY_OPERANDS)
9495 {
9496 as_bad (_("at most %d displacement operands are allowed"),
9497 MAX_MEMORY_OPERANDS);
9498 return 0;
9499 }
9500
0dfbf9d7 9501 operand_type_set (&bigdisp, 0);
40fb9820
L
9502 if ((i.types[this_operand].bitfield.jumpabsolute)
9503 || (!current_templates->start->opcode_modifier.jump
9504 && !current_templates->start->opcode_modifier.jumpdword))
e05278af 9505 {
40fb9820 9506 bigdisp.bitfield.disp32 = 1;
e05278af 9507 override = (i.prefix[ADDR_PREFIX] != 0);
40fb9820
L
9508 if (flag_code == CODE_64BIT)
9509 {
9510 if (!override)
9511 {
9512 bigdisp.bitfield.disp32s = 1;
9513 bigdisp.bitfield.disp64 = 1;
9514 }
9515 }
9516 else if ((flag_code == CODE_16BIT) ^ override)
9517 {
9518 bigdisp.bitfield.disp32 = 0;
9519 bigdisp.bitfield.disp16 = 1;
9520 }
e05278af
JB
9521 }
9522 else
9523 {
9524 /* For PC-relative branches, the width of the displacement
9525 is dependent upon data size, not address size. */
e05278af 9526 override = (i.prefix[DATA_PREFIX] != 0);
40fb9820
L
9527 if (flag_code == CODE_64BIT)
9528 {
9529 if (override || i.suffix == WORD_MNEM_SUFFIX)
9530 bigdisp.bitfield.disp16 = 1;
9531 else
9532 {
9533 bigdisp.bitfield.disp32 = 1;
9534 bigdisp.bitfield.disp32s = 1;
9535 }
9536 }
9537 else
e05278af
JB
9538 {
9539 if (!override)
9540 override = (i.suffix == (flag_code != CODE_16BIT
9541 ? WORD_MNEM_SUFFIX
9542 : LONG_MNEM_SUFFIX));
40fb9820
L
9543 bigdisp.bitfield.disp32 = 1;
9544 if ((flag_code == CODE_16BIT) ^ override)
9545 {
9546 bigdisp.bitfield.disp32 = 0;
9547 bigdisp.bitfield.disp16 = 1;
9548 }
e05278af 9549 }
e05278af 9550 }
c6fb90c8
L
9551 i.types[this_operand] = operand_type_or (i.types[this_operand],
9552 bigdisp);
252b5132
RH
9553
9554 exp = &disp_expressions[i.disp_operands];
520dc8e8 9555 i.op[this_operand].disps = exp;
252b5132
RH
9556 i.disp_operands++;
9557 save_input_line_pointer = input_line_pointer;
9558 input_line_pointer = disp_start;
9559 END_STRING_AND_SAVE (disp_end);
9560
9561#ifndef GCC_ASM_O_HACK
9562#define GCC_ASM_O_HACK 0
9563#endif
9564#if GCC_ASM_O_HACK
9565 END_STRING_AND_SAVE (disp_end + 1);
40fb9820 9566 if (i.types[this_operand].bitfield.baseIndex
24eab124 9567 && displacement_string_end[-1] == '+')
252b5132
RH
9568 {
9569 /* This hack is to avoid a warning when using the "o"
24eab124
AM
9570 constraint within gcc asm statements.
9571 For instance:
9572
9573 #define _set_tssldt_desc(n,addr,limit,type) \
9574 __asm__ __volatile__ ( \
9575 "movw %w2,%0\n\t" \
9576 "movw %w1,2+%0\n\t" \
9577 "rorl $16,%1\n\t" \
9578 "movb %b1,4+%0\n\t" \
9579 "movb %4,5+%0\n\t" \
9580 "movb $0,6+%0\n\t" \
9581 "movb %h1,7+%0\n\t" \
9582 "rorl $16,%1" \
9583 : "=o"(*(n)) : "q" (addr), "ri"(limit), "i"(type))
9584
9585 This works great except that the output assembler ends
9586 up looking a bit weird if it turns out that there is
9587 no offset. You end up producing code that looks like:
9588
9589 #APP
9590 movw $235,(%eax)
9591 movw %dx,2+(%eax)
9592 rorl $16,%edx
9593 movb %dl,4+(%eax)
9594 movb $137,5+(%eax)
9595 movb $0,6+(%eax)
9596 movb %dh,7+(%eax)
9597 rorl $16,%edx
9598 #NO_APP
9599
47926f60 9600 So here we provide the missing zero. */
24eab124
AM
9601
9602 *displacement_string_end = '0';
252b5132
RH
9603 }
9604#endif
d258b828 9605 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
9606 if (gotfree_input_line)
9607 input_line_pointer = gotfree_input_line;
252b5132 9608
24eab124 9609 exp_seg = expression (exp);
252b5132 9610
636c26b0
AM
9611 SKIP_WHITESPACE ();
9612 if (*input_line_pointer)
9613 as_bad (_("junk `%s' after expression"), input_line_pointer);
9614#if GCC_ASM_O_HACK
9615 RESTORE_END_STRING (disp_end + 1);
9616#endif
636c26b0 9617 input_line_pointer = save_input_line_pointer;
636c26b0 9618 if (gotfree_input_line)
ee86248c
JB
9619 {
9620 free (gotfree_input_line);
9621
9622 if (exp->X_op == O_constant || exp->X_op == O_register)
9623 exp->X_op = O_illegal;
9624 }
9625
9626 ret = i386_finalize_displacement (exp_seg, exp, types, disp_start);
9627
9628 RESTORE_END_STRING (disp_end);
9629
9630 return ret;
9631}
9632
9633static int
9634i386_finalize_displacement (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
9635 i386_operand_type types, const char *disp_start)
9636{
9637 i386_operand_type bigdisp;
9638 int ret = 1;
636c26b0 9639
24eab124
AM
9640 /* We do this to make sure that the section symbol is in
9641 the symbol table. We will ultimately change the relocation
47926f60 9642 to be relative to the beginning of the section. */
1ae12ab7 9643 if (i.reloc[this_operand] == BFD_RELOC_386_GOTOFF
d6ab8113
JB
9644 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL
9645 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
24eab124 9646 {
636c26b0 9647 if (exp->X_op != O_symbol)
3992d3b7 9648 goto inv_disp;
636c26b0 9649
e5cb08ac 9650 if (S_IS_LOCAL (exp->X_add_symbol)
c64efb4b
L
9651 && S_GET_SEGMENT (exp->X_add_symbol) != undefined_section
9652 && S_GET_SEGMENT (exp->X_add_symbol) != expr_section)
24eab124 9653 section_symbol (S_GET_SEGMENT (exp->X_add_symbol));
24eab124
AM
9654 exp->X_op = O_subtract;
9655 exp->X_op_symbol = GOT_symbol;
1ae12ab7 9656 if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL)
29b0f896 9657 i.reloc[this_operand] = BFD_RELOC_32_PCREL;
d6ab8113
JB
9658 else if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
9659 i.reloc[this_operand] = BFD_RELOC_64;
23df1078 9660 else
29b0f896 9661 i.reloc[this_operand] = BFD_RELOC_32;
24eab124 9662 }
252b5132 9663
3992d3b7
AM
9664 else if (exp->X_op == O_absent
9665 || exp->X_op == O_illegal
ee86248c 9666 || exp->X_op == O_big)
2daf4fd8 9667 {
3992d3b7
AM
9668 inv_disp:
9669 as_bad (_("missing or invalid displacement expression `%s'"),
2daf4fd8 9670 disp_start);
3992d3b7 9671 ret = 0;
2daf4fd8
AM
9672 }
9673
0e1147d9
L
9674 else if (flag_code == CODE_64BIT
9675 && !i.prefix[ADDR_PREFIX]
9676 && exp->X_op == O_constant)
9677 {
9678 /* Since displacement is signed extended to 64bit, don't allow
9679 disp32 and turn off disp32s if they are out of range. */
9680 i.types[this_operand].bitfield.disp32 = 0;
9681 if (!fits_in_signed_long (exp->X_add_number))
9682 {
9683 i.types[this_operand].bitfield.disp32s = 0;
9684 if (i.types[this_operand].bitfield.baseindex)
9685 {
9686 as_bad (_("0x%lx out range of signed 32bit displacement"),
9687 (long) exp->X_add_number);
9688 ret = 0;
9689 }
9690 }
9691 }
9692
4c63da97 9693#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
3992d3b7
AM
9694 else if (exp->X_op != O_constant
9695 && OUTPUT_FLAVOR == bfd_target_aout_flavour
9696 && exp_seg != absolute_section
9697 && exp_seg != text_section
9698 && exp_seg != data_section
9699 && exp_seg != bss_section
9700 && exp_seg != undefined_section
9701 && !bfd_is_com_section (exp_seg))
24eab124 9702 {
d0b47220 9703 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
3992d3b7 9704 ret = 0;
24eab124 9705 }
252b5132 9706#endif
3956db08 9707
40fb9820
L
9708 /* Check if this is a displacement only operand. */
9709 bigdisp = i.types[this_operand];
9710 bigdisp.bitfield.disp8 = 0;
9711 bigdisp.bitfield.disp16 = 0;
9712 bigdisp.bitfield.disp32 = 0;
9713 bigdisp.bitfield.disp32s = 0;
9714 bigdisp.bitfield.disp64 = 0;
0dfbf9d7 9715 if (operand_type_all_zero (&bigdisp))
c6fb90c8
L
9716 i.types[this_operand] = operand_type_and (i.types[this_operand],
9717 types);
3956db08 9718
3992d3b7 9719 return ret;
252b5132
RH
9720}
9721
2abc2bec
JB
9722/* Return the active addressing mode, taking address override and
9723 registers forming the address into consideration. Update the
9724 address override prefix if necessary. */
47926f60 9725
2abc2bec
JB
9726static enum flag_code
9727i386_addressing_mode (void)
252b5132 9728{
be05d201
L
9729 enum flag_code addr_mode;
9730
9731 if (i.prefix[ADDR_PREFIX])
9732 addr_mode = flag_code == CODE_32BIT ? CODE_16BIT : CODE_32BIT;
9733 else
9734 {
9735 addr_mode = flag_code;
9736
24eab124 9737#if INFER_ADDR_PREFIX
be05d201
L
9738 if (i.mem_operands == 0)
9739 {
9740 /* Infer address prefix from the first memory operand. */
9741 const reg_entry *addr_reg = i.base_reg;
9742
9743 if (addr_reg == NULL)
9744 addr_reg = i.index_reg;
eecb386c 9745
be05d201
L
9746 if (addr_reg)
9747 {
e968fc9b 9748 if (addr_reg->reg_type.bitfield.dword)
be05d201
L
9749 addr_mode = CODE_32BIT;
9750 else if (flag_code != CODE_64BIT
dc821c5f 9751 && addr_reg->reg_type.bitfield.word)
be05d201
L
9752 addr_mode = CODE_16BIT;
9753
9754 if (addr_mode != flag_code)
9755 {
9756 i.prefix[ADDR_PREFIX] = ADDR_PREFIX_OPCODE;
9757 i.prefixes += 1;
9758 /* Change the size of any displacement too. At most one
9759 of Disp16 or Disp32 is set.
9760 FIXME. There doesn't seem to be any real need for
9761 separate Disp16 and Disp32 flags. The same goes for
9762 Imm16 and Imm32. Removing them would probably clean
9763 up the code quite a lot. */
9764 if (flag_code != CODE_64BIT
9765 && (i.types[this_operand].bitfield.disp16
9766 || i.types[this_operand].bitfield.disp32))
9767 i.types[this_operand]
9768 = operand_type_xor (i.types[this_operand], disp16_32);
9769 }
9770 }
9771 }
24eab124 9772#endif
be05d201
L
9773 }
9774
2abc2bec
JB
9775 return addr_mode;
9776}
9777
9778/* Make sure the memory operand we've been dealt is valid.
9779 Return 1 on success, 0 on a failure. */
9780
9781static int
9782i386_index_check (const char *operand_string)
9783{
9784 const char *kind = "base/index";
9785 enum flag_code addr_mode = i386_addressing_mode ();
9786
fc0763e6 9787 if (current_templates->start->opcode_modifier.isstring
c3949f43 9788 && !current_templates->start->cpu_flags.bitfield.cpupadlock
fc0763e6
JB
9789 && (current_templates->end[-1].opcode_modifier.isstring
9790 || i.mem_operands))
9791 {
9792 /* Memory operands of string insns are special in that they only allow
9793 a single register (rDI, rSI, or rBX) as their memory address. */
be05d201
L
9794 const reg_entry *expected_reg;
9795 static const char *di_si[][2] =
9796 {
9797 { "esi", "edi" },
9798 { "si", "di" },
9799 { "rsi", "rdi" }
9800 };
9801 static const char *bx[] = { "ebx", "bx", "rbx" };
fc0763e6
JB
9802
9803 kind = "string address";
9804
8325cc63 9805 if (current_templates->start->opcode_modifier.repprefixok)
fc0763e6
JB
9806 {
9807 i386_operand_type type = current_templates->end[-1].operand_types[0];
9808
9809 if (!type.bitfield.baseindex
9810 || ((!i.mem_operands != !intel_syntax)
9811 && current_templates->end[-1].operand_types[1]
9812 .bitfield.baseindex))
9813 type = current_templates->end[-1].operand_types[1];
be05d201
L
9814 expected_reg = hash_find (reg_hash,
9815 di_si[addr_mode][type.bitfield.esseg]);
9816
fc0763e6
JB
9817 }
9818 else
be05d201 9819 expected_reg = hash_find (reg_hash, bx[addr_mode]);
fc0763e6 9820
be05d201
L
9821 if (i.base_reg != expected_reg
9822 || i.index_reg
fc0763e6 9823 || operand_type_check (i.types[this_operand], disp))
fc0763e6 9824 {
be05d201
L
9825 /* The second memory operand must have the same size as
9826 the first one. */
9827 if (i.mem_operands
9828 && i.base_reg
9829 && !((addr_mode == CODE_64BIT
dc821c5f 9830 && i.base_reg->reg_type.bitfield.qword)
be05d201 9831 || (addr_mode == CODE_32BIT
dc821c5f
JB
9832 ? i.base_reg->reg_type.bitfield.dword
9833 : i.base_reg->reg_type.bitfield.word)))
be05d201
L
9834 goto bad_address;
9835
fc0763e6
JB
9836 as_warn (_("`%s' is not valid here (expected `%c%s%s%c')"),
9837 operand_string,
9838 intel_syntax ? '[' : '(',
9839 register_prefix,
be05d201 9840 expected_reg->reg_name,
fc0763e6 9841 intel_syntax ? ']' : ')');
be05d201 9842 return 1;
fc0763e6 9843 }
be05d201
L
9844 else
9845 return 1;
9846
9847bad_address:
9848 as_bad (_("`%s' is not a valid %s expression"),
9849 operand_string, kind);
9850 return 0;
3e73aa7c
JH
9851 }
9852 else
9853 {
be05d201
L
9854 if (addr_mode != CODE_16BIT)
9855 {
9856 /* 32-bit/64-bit checks. */
9857 if ((i.base_reg
e968fc9b
JB
9858 && ((addr_mode == CODE_64BIT
9859 ? !i.base_reg->reg_type.bitfield.qword
9860 : !i.base_reg->reg_type.bitfield.dword)
9861 || (i.index_reg && i.base_reg->reg_num == RegIP)
9862 || i.base_reg->reg_num == RegIZ))
be05d201 9863 || (i.index_reg
1b54b8d7
JB
9864 && !i.index_reg->reg_type.bitfield.xmmword
9865 && !i.index_reg->reg_type.bitfield.ymmword
9866 && !i.index_reg->reg_type.bitfield.zmmword
be05d201 9867 && ((addr_mode == CODE_64BIT
e968fc9b
JB
9868 ? !i.index_reg->reg_type.bitfield.qword
9869 : !i.index_reg->reg_type.bitfield.dword)
be05d201
L
9870 || !i.index_reg->reg_type.bitfield.baseindex)))
9871 goto bad_address;
8178be5b
JB
9872
9873 /* bndmk, bndldx, and bndstx have special restrictions. */
9874 if (current_templates->start->base_opcode == 0xf30f1b
9875 || (current_templates->start->base_opcode & ~1) == 0x0f1a)
9876 {
9877 /* They cannot use RIP-relative addressing. */
e968fc9b 9878 if (i.base_reg && i.base_reg->reg_num == RegIP)
8178be5b
JB
9879 {
9880 as_bad (_("`%s' cannot be used here"), operand_string);
9881 return 0;
9882 }
9883
9884 /* bndldx and bndstx ignore their scale factor. */
9885 if (current_templates->start->base_opcode != 0xf30f1b
9886 && i.log2_scale_factor)
9887 as_warn (_("register scaling is being ignored here"));
9888 }
be05d201
L
9889 }
9890 else
3e73aa7c 9891 {
be05d201 9892 /* 16-bit checks. */
3e73aa7c 9893 if ((i.base_reg
dc821c5f 9894 && (!i.base_reg->reg_type.bitfield.word
40fb9820 9895 || !i.base_reg->reg_type.bitfield.baseindex))
3e73aa7c 9896 || (i.index_reg
dc821c5f 9897 && (!i.index_reg->reg_type.bitfield.word
40fb9820 9898 || !i.index_reg->reg_type.bitfield.baseindex
29b0f896
AM
9899 || !(i.base_reg
9900 && i.base_reg->reg_num < 6
9901 && i.index_reg->reg_num >= 6
9902 && i.log2_scale_factor == 0))))
be05d201 9903 goto bad_address;
3e73aa7c
JH
9904 }
9905 }
be05d201 9906 return 1;
24eab124 9907}
252b5132 9908
43234a1e
L
9909/* Handle vector immediates. */
9910
9911static int
9912RC_SAE_immediate (const char *imm_start)
9913{
9914 unsigned int match_found, j;
9915 const char *pstr = imm_start;
9916 expressionS *exp;
9917
9918 if (*pstr != '{')
9919 return 0;
9920
9921 pstr++;
9922 match_found = 0;
9923 for (j = 0; j < ARRAY_SIZE (RC_NamesTable); j++)
9924 {
9925 if (!strncmp (pstr, RC_NamesTable[j].name, RC_NamesTable[j].len))
9926 {
9927 if (!i.rounding)
9928 {
9929 rc_op.type = RC_NamesTable[j].type;
9930 rc_op.operand = this_operand;
9931 i.rounding = &rc_op;
9932 }
9933 else
9934 {
9935 as_bad (_("duplicated `%s'"), imm_start);
9936 return 0;
9937 }
9938 pstr += RC_NamesTable[j].len;
9939 match_found = 1;
9940 break;
9941 }
9942 }
9943 if (!match_found)
9944 return 0;
9945
9946 if (*pstr++ != '}')
9947 {
9948 as_bad (_("Missing '}': '%s'"), imm_start);
9949 return 0;
9950 }
9951 /* RC/SAE immediate string should contain nothing more. */;
9952 if (*pstr != 0)
9953 {
9954 as_bad (_("Junk after '}': '%s'"), imm_start);
9955 return 0;
9956 }
9957
9958 exp = &im_expressions[i.imm_operands++];
9959 i.op[this_operand].imms = exp;
9960
9961 exp->X_op = O_constant;
9962 exp->X_add_number = 0;
9963 exp->X_add_symbol = (symbolS *) 0;
9964 exp->X_op_symbol = (symbolS *) 0;
9965
9966 i.types[this_operand].bitfield.imm8 = 1;
9967 return 1;
9968}
9969
8325cc63
JB
9970/* Only string instructions can have a second memory operand, so
9971 reduce current_templates to just those if it contains any. */
9972static int
9973maybe_adjust_templates (void)
9974{
9975 const insn_template *t;
9976
9977 gas_assert (i.mem_operands == 1);
9978
9979 for (t = current_templates->start; t < current_templates->end; ++t)
9980 if (t->opcode_modifier.isstring)
9981 break;
9982
9983 if (t < current_templates->end)
9984 {
9985 static templates aux_templates;
9986 bfd_boolean recheck;
9987
9988 aux_templates.start = t;
9989 for (; t < current_templates->end; ++t)
9990 if (!t->opcode_modifier.isstring)
9991 break;
9992 aux_templates.end = t;
9993
9994 /* Determine whether to re-check the first memory operand. */
9995 recheck = (aux_templates.start != current_templates->start
9996 || t != current_templates->end);
9997
9998 current_templates = &aux_templates;
9999
10000 if (recheck)
10001 {
10002 i.mem_operands = 0;
10003 if (i.memop1_string != NULL
10004 && i386_index_check (i.memop1_string) == 0)
10005 return 0;
10006 i.mem_operands = 1;
10007 }
10008 }
10009
10010 return 1;
10011}
10012
fc0763e6 10013/* Parse OPERAND_STRING into the i386_insn structure I. Returns zero
47926f60 10014 on error. */
252b5132 10015
252b5132 10016static int
a7619375 10017i386_att_operand (char *operand_string)
252b5132 10018{
af6bdddf
AM
10019 const reg_entry *r;
10020 char *end_op;
24eab124 10021 char *op_string = operand_string;
252b5132 10022
24eab124 10023 if (is_space_char (*op_string))
252b5132
RH
10024 ++op_string;
10025
24eab124 10026 /* We check for an absolute prefix (differentiating,
47926f60 10027 for example, 'jmp pc_relative_label' from 'jmp *absolute_label'. */
24eab124
AM
10028 if (*op_string == ABSOLUTE_PREFIX)
10029 {
10030 ++op_string;
10031 if (is_space_char (*op_string))
10032 ++op_string;
40fb9820 10033 i.types[this_operand].bitfield.jumpabsolute = 1;
24eab124 10034 }
252b5132 10035
47926f60 10036 /* Check if operand is a register. */
4d1bb795 10037 if ((r = parse_register (op_string, &end_op)) != NULL)
24eab124 10038 {
40fb9820
L
10039 i386_operand_type temp;
10040
24eab124
AM
10041 /* Check for a segment override by searching for ':' after a
10042 segment register. */
10043 op_string = end_op;
10044 if (is_space_char (*op_string))
10045 ++op_string;
40fb9820
L
10046 if (*op_string == ':'
10047 && (r->reg_type.bitfield.sreg2
10048 || r->reg_type.bitfield.sreg3))
24eab124
AM
10049 {
10050 switch (r->reg_num)
10051 {
10052 case 0:
10053 i.seg[i.mem_operands] = &es;
10054 break;
10055 case 1:
10056 i.seg[i.mem_operands] = &cs;
10057 break;
10058 case 2:
10059 i.seg[i.mem_operands] = &ss;
10060 break;
10061 case 3:
10062 i.seg[i.mem_operands] = &ds;
10063 break;
10064 case 4:
10065 i.seg[i.mem_operands] = &fs;
10066 break;
10067 case 5:
10068 i.seg[i.mem_operands] = &gs;
10069 break;
10070 }
252b5132 10071
24eab124 10072 /* Skip the ':' and whitespace. */
252b5132
RH
10073 ++op_string;
10074 if (is_space_char (*op_string))
24eab124 10075 ++op_string;
252b5132 10076
24eab124
AM
10077 if (!is_digit_char (*op_string)
10078 && !is_identifier_char (*op_string)
10079 && *op_string != '('
10080 && *op_string != ABSOLUTE_PREFIX)
10081 {
10082 as_bad (_("bad memory operand `%s'"), op_string);
10083 return 0;
10084 }
47926f60 10085 /* Handle case of %es:*foo. */
24eab124
AM
10086 if (*op_string == ABSOLUTE_PREFIX)
10087 {
10088 ++op_string;
10089 if (is_space_char (*op_string))
10090 ++op_string;
40fb9820 10091 i.types[this_operand].bitfield.jumpabsolute = 1;
24eab124
AM
10092 }
10093 goto do_memory_reference;
10094 }
43234a1e
L
10095
10096 /* Handle vector operations. */
10097 if (*op_string == '{')
10098 {
10099 op_string = check_VecOperations (op_string, NULL);
10100 if (op_string == NULL)
10101 return 0;
10102 }
10103
24eab124
AM
10104 if (*op_string)
10105 {
d0b47220 10106 as_bad (_("junk `%s' after register"), op_string);
24eab124
AM
10107 return 0;
10108 }
40fb9820
L
10109 temp = r->reg_type;
10110 temp.bitfield.baseindex = 0;
c6fb90c8
L
10111 i.types[this_operand] = operand_type_or (i.types[this_operand],
10112 temp);
7d5e4556 10113 i.types[this_operand].bitfield.unspecified = 0;
520dc8e8 10114 i.op[this_operand].regs = r;
24eab124
AM
10115 i.reg_operands++;
10116 }
af6bdddf
AM
10117 else if (*op_string == REGISTER_PREFIX)
10118 {
10119 as_bad (_("bad register name `%s'"), op_string);
10120 return 0;
10121 }
24eab124 10122 else if (*op_string == IMMEDIATE_PREFIX)
ce8a8b2f 10123 {
24eab124 10124 ++op_string;
40fb9820 10125 if (i.types[this_operand].bitfield.jumpabsolute)
24eab124 10126 {
d0b47220 10127 as_bad (_("immediate operand illegal with absolute jump"));
24eab124
AM
10128 return 0;
10129 }
10130 if (!i386_immediate (op_string))
10131 return 0;
10132 }
43234a1e
L
10133 else if (RC_SAE_immediate (operand_string))
10134 {
10135 /* If it is a RC or SAE immediate, do nothing. */
10136 ;
10137 }
24eab124
AM
10138 else if (is_digit_char (*op_string)
10139 || is_identifier_char (*op_string)
d02603dc 10140 || *op_string == '"'
e5cb08ac 10141 || *op_string == '(')
24eab124 10142 {
47926f60 10143 /* This is a memory reference of some sort. */
af6bdddf 10144 char *base_string;
252b5132 10145
47926f60 10146 /* Start and end of displacement string expression (if found). */
eecb386c
AM
10147 char *displacement_string_start;
10148 char *displacement_string_end;
43234a1e 10149 char *vop_start;
252b5132 10150
24eab124 10151 do_memory_reference:
8325cc63
JB
10152 if (i.mem_operands == 1 && !maybe_adjust_templates ())
10153 return 0;
24eab124 10154 if ((i.mem_operands == 1
40fb9820 10155 && !current_templates->start->opcode_modifier.isstring)
24eab124
AM
10156 || i.mem_operands == 2)
10157 {
10158 as_bad (_("too many memory references for `%s'"),
10159 current_templates->start->name);
10160 return 0;
10161 }
252b5132 10162
24eab124
AM
10163 /* Check for base index form. We detect the base index form by
10164 looking for an ')' at the end of the operand, searching
10165 for the '(' matching it, and finding a REGISTER_PREFIX or ','
10166 after the '('. */
af6bdddf 10167 base_string = op_string + strlen (op_string);
c3332e24 10168
43234a1e
L
10169 /* Handle vector operations. */
10170 vop_start = strchr (op_string, '{');
10171 if (vop_start && vop_start < base_string)
10172 {
10173 if (check_VecOperations (vop_start, base_string) == NULL)
10174 return 0;
10175 base_string = vop_start;
10176 }
10177
af6bdddf
AM
10178 --base_string;
10179 if (is_space_char (*base_string))
10180 --base_string;
252b5132 10181
47926f60 10182 /* If we only have a displacement, set-up for it to be parsed later. */
af6bdddf
AM
10183 displacement_string_start = op_string;
10184 displacement_string_end = base_string + 1;
252b5132 10185
24eab124
AM
10186 if (*base_string == ')')
10187 {
af6bdddf 10188 char *temp_string;
24eab124
AM
10189 unsigned int parens_balanced = 1;
10190 /* We've already checked that the number of left & right ()'s are
47926f60 10191 equal, so this loop will not be infinite. */
24eab124
AM
10192 do
10193 {
10194 base_string--;
10195 if (*base_string == ')')
10196 parens_balanced++;
10197 if (*base_string == '(')
10198 parens_balanced--;
10199 }
10200 while (parens_balanced);
c3332e24 10201
af6bdddf 10202 temp_string = base_string;
c3332e24 10203
24eab124 10204 /* Skip past '(' and whitespace. */
252b5132
RH
10205 ++base_string;
10206 if (is_space_char (*base_string))
24eab124 10207 ++base_string;
252b5132 10208
af6bdddf 10209 if (*base_string == ','
4eed87de
AM
10210 || ((i.base_reg = parse_register (base_string, &end_op))
10211 != NULL))
252b5132 10212 {
af6bdddf 10213 displacement_string_end = temp_string;
252b5132 10214
40fb9820 10215 i.types[this_operand].bitfield.baseindex = 1;
252b5132 10216
af6bdddf 10217 if (i.base_reg)
24eab124 10218 {
24eab124
AM
10219 base_string = end_op;
10220 if (is_space_char (*base_string))
10221 ++base_string;
af6bdddf
AM
10222 }
10223
10224 /* There may be an index reg or scale factor here. */
10225 if (*base_string == ',')
10226 {
10227 ++base_string;
10228 if (is_space_char (*base_string))
10229 ++base_string;
10230
4eed87de
AM
10231 if ((i.index_reg = parse_register (base_string, &end_op))
10232 != NULL)
24eab124 10233 {
af6bdddf 10234 base_string = end_op;
24eab124
AM
10235 if (is_space_char (*base_string))
10236 ++base_string;
af6bdddf
AM
10237 if (*base_string == ',')
10238 {
10239 ++base_string;
10240 if (is_space_char (*base_string))
10241 ++base_string;
10242 }
e5cb08ac 10243 else if (*base_string != ')')
af6bdddf 10244 {
4eed87de
AM
10245 as_bad (_("expecting `,' or `)' "
10246 "after index register in `%s'"),
af6bdddf
AM
10247 operand_string);
10248 return 0;
10249 }
24eab124 10250 }
af6bdddf 10251 else if (*base_string == REGISTER_PREFIX)
24eab124 10252 {
f76bf5e0
L
10253 end_op = strchr (base_string, ',');
10254 if (end_op)
10255 *end_op = '\0';
af6bdddf 10256 as_bad (_("bad register name `%s'"), base_string);
24eab124
AM
10257 return 0;
10258 }
252b5132 10259
47926f60 10260 /* Check for scale factor. */
551c1ca1 10261 if (*base_string != ')')
af6bdddf 10262 {
551c1ca1
AM
10263 char *end_scale = i386_scale (base_string);
10264
10265 if (!end_scale)
af6bdddf 10266 return 0;
24eab124 10267
551c1ca1 10268 base_string = end_scale;
af6bdddf
AM
10269 if (is_space_char (*base_string))
10270 ++base_string;
10271 if (*base_string != ')')
10272 {
4eed87de
AM
10273 as_bad (_("expecting `)' "
10274 "after scale factor in `%s'"),
af6bdddf
AM
10275 operand_string);
10276 return 0;
10277 }
10278 }
10279 else if (!i.index_reg)
24eab124 10280 {
4eed87de
AM
10281 as_bad (_("expecting index register or scale factor "
10282 "after `,'; got '%c'"),
af6bdddf 10283 *base_string);
24eab124
AM
10284 return 0;
10285 }
10286 }
af6bdddf 10287 else if (*base_string != ')')
24eab124 10288 {
4eed87de
AM
10289 as_bad (_("expecting `,' or `)' "
10290 "after base register in `%s'"),
af6bdddf 10291 operand_string);
24eab124
AM
10292 return 0;
10293 }
c3332e24 10294 }
af6bdddf 10295 else if (*base_string == REGISTER_PREFIX)
c3332e24 10296 {
f76bf5e0
L
10297 end_op = strchr (base_string, ',');
10298 if (end_op)
10299 *end_op = '\0';
af6bdddf 10300 as_bad (_("bad register name `%s'"), base_string);
24eab124 10301 return 0;
c3332e24 10302 }
24eab124
AM
10303 }
10304
10305 /* If there's an expression beginning the operand, parse it,
10306 assuming displacement_string_start and
10307 displacement_string_end are meaningful. */
10308 if (displacement_string_start != displacement_string_end)
10309 {
10310 if (!i386_displacement (displacement_string_start,
10311 displacement_string_end))
10312 return 0;
10313 }
10314
10315 /* Special case for (%dx) while doing input/output op. */
10316 if (i.base_reg
2fb5be8d 10317 && i.base_reg->reg_type.bitfield.inoutportreg
24eab124
AM
10318 && i.index_reg == 0
10319 && i.log2_scale_factor == 0
10320 && i.seg[i.mem_operands] == 0
40fb9820 10321 && !operand_type_check (i.types[this_operand], disp))
24eab124 10322 {
2fb5be8d 10323 i.types[this_operand] = i.base_reg->reg_type;
24eab124
AM
10324 return 1;
10325 }
10326
eecb386c
AM
10327 if (i386_index_check (operand_string) == 0)
10328 return 0;
c48dadc9 10329 i.flags[this_operand] |= Operand_Mem;
8325cc63
JB
10330 if (i.mem_operands == 0)
10331 i.memop1_string = xstrdup (operand_string);
24eab124
AM
10332 i.mem_operands++;
10333 }
10334 else
ce8a8b2f
AM
10335 {
10336 /* It's not a memory operand; argh! */
24eab124
AM
10337 as_bad (_("invalid char %s beginning operand %d `%s'"),
10338 output_invalid (*op_string),
10339 this_operand + 1,
10340 op_string);
10341 return 0;
10342 }
47926f60 10343 return 1; /* Normal return. */
252b5132
RH
10344}
10345\f
fa94de6b
RM
10346/* Calculate the maximum variable size (i.e., excluding fr_fix)
10347 that an rs_machine_dependent frag may reach. */
10348
10349unsigned int
10350i386_frag_max_var (fragS *frag)
10351{
10352 /* The only relaxable frags are for jumps.
10353 Unconditional jumps can grow by 4 bytes and others by 5 bytes. */
10354 gas_assert (frag->fr_type == rs_machine_dependent);
10355 return TYPE_FROM_RELAX_STATE (frag->fr_subtype) == UNCOND_JUMP ? 4 : 5;
10356}
10357
b084df0b
L
10358#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
10359static int
8dcea932 10360elf_symbol_resolved_in_segment_p (symbolS *fr_symbol, offsetT fr_var)
b084df0b
L
10361{
10362 /* STT_GNU_IFUNC symbol must go through PLT. */
10363 if ((symbol_get_bfdsym (fr_symbol)->flags
10364 & BSF_GNU_INDIRECT_FUNCTION) != 0)
10365 return 0;
10366
10367 if (!S_IS_EXTERNAL (fr_symbol))
10368 /* Symbol may be weak or local. */
10369 return !S_IS_WEAK (fr_symbol);
10370
8dcea932
L
10371 /* Global symbols with non-default visibility can't be preempted. */
10372 if (ELF_ST_VISIBILITY (S_GET_OTHER (fr_symbol)) != STV_DEFAULT)
10373 return 1;
10374
10375 if (fr_var != NO_RELOC)
10376 switch ((enum bfd_reloc_code_real) fr_var)
10377 {
10378 case BFD_RELOC_386_PLT32:
10379 case BFD_RELOC_X86_64_PLT32:
33eaf5de 10380 /* Symbol with PLT relocation may be preempted. */
8dcea932
L
10381 return 0;
10382 default:
10383 abort ();
10384 }
10385
b084df0b
L
10386 /* Global symbols with default visibility in a shared library may be
10387 preempted by another definition. */
8dcea932 10388 return !shared;
b084df0b
L
10389}
10390#endif
10391
ee7fcc42
AM
10392/* md_estimate_size_before_relax()
10393
10394 Called just before relax() for rs_machine_dependent frags. The x86
10395 assembler uses these frags to handle variable size jump
10396 instructions.
10397
10398 Any symbol that is now undefined will not become defined.
10399 Return the correct fr_subtype in the frag.
10400 Return the initial "guess for variable size of frag" to caller.
10401 The guess is actually the growth beyond the fixed part. Whatever
10402 we do to grow the fixed or variable part contributes to our
10403 returned value. */
10404
252b5132 10405int
7016a5d5 10406md_estimate_size_before_relax (fragS *fragP, segT segment)
252b5132 10407{
252b5132 10408 /* We've already got fragP->fr_subtype right; all we have to do is
b98ef147
AM
10409 check for un-relaxable symbols. On an ELF system, we can't relax
10410 an externally visible symbol, because it may be overridden by a
10411 shared library. */
10412 if (S_GET_SEGMENT (fragP->fr_symbol) != segment
6d249963 10413#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 10414 || (IS_ELF
8dcea932
L
10415 && !elf_symbol_resolved_in_segment_p (fragP->fr_symbol,
10416 fragP->fr_var))
fbeb56a4
DK
10417#endif
10418#if defined (OBJ_COFF) && defined (TE_PE)
7ab9ffdd 10419 || (OUTPUT_FLAVOR == bfd_target_coff_flavour
fbeb56a4 10420 && S_IS_WEAK (fragP->fr_symbol))
b98ef147
AM
10421#endif
10422 )
252b5132 10423 {
b98ef147
AM
10424 /* Symbol is undefined in this segment, or we need to keep a
10425 reloc so that weak symbols can be overridden. */
10426 int size = (fragP->fr_subtype & CODE16) ? 2 : 4;
f86103b7 10427 enum bfd_reloc_code_real reloc_type;
ee7fcc42
AM
10428 unsigned char *opcode;
10429 int old_fr_fix;
f6af82bd 10430
ee7fcc42 10431 if (fragP->fr_var != NO_RELOC)
1e9cc1c2 10432 reloc_type = (enum bfd_reloc_code_real) fragP->fr_var;
b98ef147 10433 else if (size == 2)
f6af82bd 10434 reloc_type = BFD_RELOC_16_PCREL;
bd7ab16b
L
10435#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
10436 else if (need_plt32_p (fragP->fr_symbol))
10437 reloc_type = BFD_RELOC_X86_64_PLT32;
10438#endif
f6af82bd
AM
10439 else
10440 reloc_type = BFD_RELOC_32_PCREL;
252b5132 10441
ee7fcc42
AM
10442 old_fr_fix = fragP->fr_fix;
10443 opcode = (unsigned char *) fragP->fr_opcode;
10444
fddf5b5b 10445 switch (TYPE_FROM_RELAX_STATE (fragP->fr_subtype))
252b5132 10446 {
fddf5b5b
AM
10447 case UNCOND_JUMP:
10448 /* Make jmp (0xeb) a (d)word displacement jump. */
47926f60 10449 opcode[0] = 0xe9;
252b5132 10450 fragP->fr_fix += size;
062cd5e7
AS
10451 fix_new (fragP, old_fr_fix, size,
10452 fragP->fr_symbol,
10453 fragP->fr_offset, 1,
10454 reloc_type);
252b5132
RH
10455 break;
10456
fddf5b5b 10457 case COND_JUMP86:
412167cb
AM
10458 if (size == 2
10459 && (!no_cond_jump_promotion || fragP->fr_var != NO_RELOC))
fddf5b5b
AM
10460 {
10461 /* Negate the condition, and branch past an
10462 unconditional jump. */
10463 opcode[0] ^= 1;
10464 opcode[1] = 3;
10465 /* Insert an unconditional jump. */
10466 opcode[2] = 0xe9;
10467 /* We added two extra opcode bytes, and have a two byte
10468 offset. */
10469 fragP->fr_fix += 2 + 2;
062cd5e7
AS
10470 fix_new (fragP, old_fr_fix + 2, 2,
10471 fragP->fr_symbol,
10472 fragP->fr_offset, 1,
10473 reloc_type);
fddf5b5b
AM
10474 break;
10475 }
10476 /* Fall through. */
10477
10478 case COND_JUMP:
412167cb
AM
10479 if (no_cond_jump_promotion && fragP->fr_var == NO_RELOC)
10480 {
3e02c1cc
AM
10481 fixS *fixP;
10482
412167cb 10483 fragP->fr_fix += 1;
3e02c1cc
AM
10484 fixP = fix_new (fragP, old_fr_fix, 1,
10485 fragP->fr_symbol,
10486 fragP->fr_offset, 1,
10487 BFD_RELOC_8_PCREL);
10488 fixP->fx_signed = 1;
412167cb
AM
10489 break;
10490 }
93c2a809 10491
24eab124 10492 /* This changes the byte-displacement jump 0x7N
fddf5b5b 10493 to the (d)word-displacement jump 0x0f,0x8N. */
252b5132 10494 opcode[1] = opcode[0] + 0x10;
f6af82bd 10495 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
47926f60
KH
10496 /* We've added an opcode byte. */
10497 fragP->fr_fix += 1 + size;
062cd5e7
AS
10498 fix_new (fragP, old_fr_fix + 1, size,
10499 fragP->fr_symbol,
10500 fragP->fr_offset, 1,
10501 reloc_type);
252b5132 10502 break;
fddf5b5b
AM
10503
10504 default:
10505 BAD_CASE (fragP->fr_subtype);
10506 break;
252b5132
RH
10507 }
10508 frag_wane (fragP);
ee7fcc42 10509 return fragP->fr_fix - old_fr_fix;
252b5132 10510 }
93c2a809 10511
93c2a809
AM
10512 /* Guess size depending on current relax state. Initially the relax
10513 state will correspond to a short jump and we return 1, because
10514 the variable part of the frag (the branch offset) is one byte
10515 long. However, we can relax a section more than once and in that
10516 case we must either set fr_subtype back to the unrelaxed state,
10517 or return the value for the appropriate branch. */
10518 return md_relax_table[fragP->fr_subtype].rlx_length;
ee7fcc42
AM
10519}
10520
47926f60
KH
10521/* Called after relax() is finished.
10522
10523 In: Address of frag.
10524 fr_type == rs_machine_dependent.
10525 fr_subtype is what the address relaxed to.
10526
10527 Out: Any fixSs and constants are set up.
10528 Caller will turn frag into a ".space 0". */
10529
252b5132 10530void
7016a5d5
TG
10531md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT sec ATTRIBUTE_UNUSED,
10532 fragS *fragP)
252b5132 10533{
29b0f896 10534 unsigned char *opcode;
252b5132 10535 unsigned char *where_to_put_displacement = NULL;
847f7ad4
AM
10536 offsetT target_address;
10537 offsetT opcode_address;
252b5132 10538 unsigned int extension = 0;
847f7ad4 10539 offsetT displacement_from_opcode_start;
252b5132
RH
10540
10541 opcode = (unsigned char *) fragP->fr_opcode;
10542
47926f60 10543 /* Address we want to reach in file space. */
252b5132 10544 target_address = S_GET_VALUE (fragP->fr_symbol) + fragP->fr_offset;
252b5132 10545
47926f60 10546 /* Address opcode resides at in file space. */
252b5132
RH
10547 opcode_address = fragP->fr_address + fragP->fr_fix;
10548
47926f60 10549 /* Displacement from opcode start to fill into instruction. */
252b5132
RH
10550 displacement_from_opcode_start = target_address - opcode_address;
10551
fddf5b5b 10552 if ((fragP->fr_subtype & BIG) == 0)
252b5132 10553 {
47926f60
KH
10554 /* Don't have to change opcode. */
10555 extension = 1; /* 1 opcode + 1 displacement */
252b5132 10556 where_to_put_displacement = &opcode[1];
fddf5b5b
AM
10557 }
10558 else
10559 {
10560 if (no_cond_jump_promotion
10561 && TYPE_FROM_RELAX_STATE (fragP->fr_subtype) != UNCOND_JUMP)
4eed87de
AM
10562 as_warn_where (fragP->fr_file, fragP->fr_line,
10563 _("long jump required"));
252b5132 10564
fddf5b5b
AM
10565 switch (fragP->fr_subtype)
10566 {
10567 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG):
10568 extension = 4; /* 1 opcode + 4 displacement */
10569 opcode[0] = 0xe9;
10570 where_to_put_displacement = &opcode[1];
10571 break;
252b5132 10572
fddf5b5b
AM
10573 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16):
10574 extension = 2; /* 1 opcode + 2 displacement */
10575 opcode[0] = 0xe9;
10576 where_to_put_displacement = &opcode[1];
10577 break;
252b5132 10578
fddf5b5b
AM
10579 case ENCODE_RELAX_STATE (COND_JUMP, BIG):
10580 case ENCODE_RELAX_STATE (COND_JUMP86, BIG):
10581 extension = 5; /* 2 opcode + 4 displacement */
10582 opcode[1] = opcode[0] + 0x10;
10583 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
10584 where_to_put_displacement = &opcode[2];
10585 break;
252b5132 10586
fddf5b5b
AM
10587 case ENCODE_RELAX_STATE (COND_JUMP, BIG16):
10588 extension = 3; /* 2 opcode + 2 displacement */
10589 opcode[1] = opcode[0] + 0x10;
10590 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
10591 where_to_put_displacement = &opcode[2];
10592 break;
252b5132 10593
fddf5b5b
AM
10594 case ENCODE_RELAX_STATE (COND_JUMP86, BIG16):
10595 extension = 4;
10596 opcode[0] ^= 1;
10597 opcode[1] = 3;
10598 opcode[2] = 0xe9;
10599 where_to_put_displacement = &opcode[3];
10600 break;
10601
10602 default:
10603 BAD_CASE (fragP->fr_subtype);
10604 break;
10605 }
252b5132 10606 }
fddf5b5b 10607
7b81dfbb
AJ
10608 /* If size if less then four we are sure that the operand fits,
10609 but if it's 4, then it could be that the displacement is larger
10610 then -/+ 2GB. */
10611 if (DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype) == 4
10612 && object_64bit
10613 && ((addressT) (displacement_from_opcode_start - extension
4eed87de
AM
10614 + ((addressT) 1 << 31))
10615 > (((addressT) 2 << 31) - 1)))
7b81dfbb
AJ
10616 {
10617 as_bad_where (fragP->fr_file, fragP->fr_line,
10618 _("jump target out of range"));
10619 /* Make us emit 0. */
10620 displacement_from_opcode_start = extension;
10621 }
47926f60 10622 /* Now put displacement after opcode. */
252b5132
RH
10623 md_number_to_chars ((char *) where_to_put_displacement,
10624 (valueT) (displacement_from_opcode_start - extension),
fddf5b5b 10625 DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype));
252b5132
RH
10626 fragP->fr_fix += extension;
10627}
10628\f
7016a5d5 10629/* Apply a fixup (fixP) to segment data, once it has been determined
252b5132
RH
10630 by our caller that we have all the info we need to fix it up.
10631
7016a5d5
TG
10632 Parameter valP is the pointer to the value of the bits.
10633
252b5132
RH
10634 On the 386, immediates, displacements, and data pointers are all in
10635 the same (little-endian) format, so we don't need to care about which
10636 we are handling. */
10637
94f592af 10638void
7016a5d5 10639md_apply_fix (fixS *fixP, valueT *valP, segT seg ATTRIBUTE_UNUSED)
252b5132 10640{
94f592af 10641 char *p = fixP->fx_where + fixP->fx_frag->fr_literal;
c6682705 10642 valueT value = *valP;
252b5132 10643
f86103b7 10644#if !defined (TE_Mach)
93382f6d
AM
10645 if (fixP->fx_pcrel)
10646 {
10647 switch (fixP->fx_r_type)
10648 {
5865bb77
ILT
10649 default:
10650 break;
10651
d6ab8113
JB
10652 case BFD_RELOC_64:
10653 fixP->fx_r_type = BFD_RELOC_64_PCREL;
10654 break;
93382f6d 10655 case BFD_RELOC_32:
ae8887b5 10656 case BFD_RELOC_X86_64_32S:
93382f6d
AM
10657 fixP->fx_r_type = BFD_RELOC_32_PCREL;
10658 break;
10659 case BFD_RELOC_16:
10660 fixP->fx_r_type = BFD_RELOC_16_PCREL;
10661 break;
10662 case BFD_RELOC_8:
10663 fixP->fx_r_type = BFD_RELOC_8_PCREL;
10664 break;
10665 }
10666 }
252b5132 10667
a161fe53 10668 if (fixP->fx_addsy != NULL
31312f95 10669 && (fixP->fx_r_type == BFD_RELOC_32_PCREL
d6ab8113 10670 || fixP->fx_r_type == BFD_RELOC_64_PCREL
31312f95 10671 || fixP->fx_r_type == BFD_RELOC_16_PCREL
d258b828 10672 || fixP->fx_r_type == BFD_RELOC_8_PCREL)
31312f95 10673 && !use_rela_relocations)
252b5132 10674 {
31312f95
AM
10675 /* This is a hack. There should be a better way to handle this.
10676 This covers for the fact that bfd_install_relocation will
10677 subtract the current location (for partial_inplace, PC relative
10678 relocations); see more below. */
252b5132 10679#ifndef OBJ_AOUT
718ddfc0 10680 if (IS_ELF
252b5132
RH
10681#ifdef TE_PE
10682 || OUTPUT_FLAVOR == bfd_target_coff_flavour
10683#endif
10684 )
10685 value += fixP->fx_where + fixP->fx_frag->fr_address;
10686#endif
10687#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 10688 if (IS_ELF)
252b5132 10689 {
6539b54b 10690 segT sym_seg = S_GET_SEGMENT (fixP->fx_addsy);
2f66722d 10691
6539b54b 10692 if ((sym_seg == seg
2f66722d 10693 || (symbol_section_p (fixP->fx_addsy)
6539b54b 10694 && sym_seg != absolute_section))
af65af87 10695 && !generic_force_reloc (fixP))
2f66722d
AM
10696 {
10697 /* Yes, we add the values in twice. This is because
6539b54b
AM
10698 bfd_install_relocation subtracts them out again. I think
10699 bfd_install_relocation is broken, but I don't dare change
2f66722d
AM
10700 it. FIXME. */
10701 value += fixP->fx_where + fixP->fx_frag->fr_address;
10702 }
252b5132
RH
10703 }
10704#endif
10705#if defined (OBJ_COFF) && defined (TE_PE)
977cdf5a
NC
10706 /* For some reason, the PE format does not store a
10707 section address offset for a PC relative symbol. */
10708 if (S_GET_SEGMENT (fixP->fx_addsy) != seg
7be1c489 10709 || S_IS_WEAK (fixP->fx_addsy))
252b5132
RH
10710 value += md_pcrel_from (fixP);
10711#endif
10712 }
fbeb56a4 10713#if defined (OBJ_COFF) && defined (TE_PE)
f01c1a09
NC
10714 if (fixP->fx_addsy != NULL
10715 && S_IS_WEAK (fixP->fx_addsy)
10716 /* PR 16858: Do not modify weak function references. */
10717 && ! fixP->fx_pcrel)
fbeb56a4 10718 {
296a8689
NC
10719#if !defined (TE_PEP)
10720 /* For x86 PE weak function symbols are neither PC-relative
10721 nor do they set S_IS_FUNCTION. So the only reliable way
10722 to detect them is to check the flags of their containing
10723 section. */
10724 if (S_GET_SEGMENT (fixP->fx_addsy) != NULL
10725 && S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_CODE)
10726 ;
10727 else
10728#endif
fbeb56a4
DK
10729 value -= S_GET_VALUE (fixP->fx_addsy);
10730 }
10731#endif
252b5132
RH
10732
10733 /* Fix a few things - the dynamic linker expects certain values here,
0234cb7c 10734 and we must not disappoint it. */
252b5132 10735#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 10736 if (IS_ELF && fixP->fx_addsy)
47926f60
KH
10737 switch (fixP->fx_r_type)
10738 {
10739 case BFD_RELOC_386_PLT32:
3e73aa7c 10740 case BFD_RELOC_X86_64_PLT32:
b9519cfe
L
10741 /* Make the jump instruction point to the address of the operand.
10742 At runtime we merely add the offset to the actual PLT entry.
10743 NB: Subtract the offset size only for jump instructions. */
10744 if (fixP->fx_pcrel)
10745 value = -4;
47926f60 10746 break;
31312f95 10747
13ae64f3
JJ
10748 case BFD_RELOC_386_TLS_GD:
10749 case BFD_RELOC_386_TLS_LDM:
13ae64f3 10750 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
10751 case BFD_RELOC_386_TLS_IE:
10752 case BFD_RELOC_386_TLS_GOTIE:
67a4f2b7 10753 case BFD_RELOC_386_TLS_GOTDESC:
bffbf940
JJ
10754 case BFD_RELOC_X86_64_TLSGD:
10755 case BFD_RELOC_X86_64_TLSLD:
10756 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7 10757 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
00f7efb6
JJ
10758 value = 0; /* Fully resolved at runtime. No addend. */
10759 /* Fallthrough */
10760 case BFD_RELOC_386_TLS_LE:
10761 case BFD_RELOC_386_TLS_LDO_32:
10762 case BFD_RELOC_386_TLS_LE_32:
10763 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 10764 case BFD_RELOC_X86_64_DTPOFF64:
00f7efb6 10765 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113 10766 case BFD_RELOC_X86_64_TPOFF64:
00f7efb6
JJ
10767 S_SET_THREAD_LOCAL (fixP->fx_addsy);
10768 break;
10769
67a4f2b7
AO
10770 case BFD_RELOC_386_TLS_DESC_CALL:
10771 case BFD_RELOC_X86_64_TLSDESC_CALL:
10772 value = 0; /* Fully resolved at runtime. No addend. */
10773 S_SET_THREAD_LOCAL (fixP->fx_addsy);
10774 fixP->fx_done = 0;
10775 return;
10776
47926f60
KH
10777 case BFD_RELOC_VTABLE_INHERIT:
10778 case BFD_RELOC_VTABLE_ENTRY:
10779 fixP->fx_done = 0;
94f592af 10780 return;
47926f60
KH
10781
10782 default:
10783 break;
10784 }
10785#endif /* defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) */
c6682705 10786 *valP = value;
f86103b7 10787#endif /* !defined (TE_Mach) */
3e73aa7c 10788
3e73aa7c 10789 /* Are we finished with this relocation now? */
c6682705 10790 if (fixP->fx_addsy == NULL)
3e73aa7c 10791 fixP->fx_done = 1;
fbeb56a4
DK
10792#if defined (OBJ_COFF) && defined (TE_PE)
10793 else if (fixP->fx_addsy != NULL && S_IS_WEAK (fixP->fx_addsy))
10794 {
10795 fixP->fx_done = 0;
10796 /* Remember value for tc_gen_reloc. */
10797 fixP->fx_addnumber = value;
10798 /* Clear out the frag for now. */
10799 value = 0;
10800 }
10801#endif
3e73aa7c
JH
10802 else if (use_rela_relocations)
10803 {
10804 fixP->fx_no_overflow = 1;
062cd5e7
AS
10805 /* Remember value for tc_gen_reloc. */
10806 fixP->fx_addnumber = value;
3e73aa7c
JH
10807 value = 0;
10808 }
f86103b7 10809
94f592af 10810 md_number_to_chars (p, value, fixP->fx_size);
252b5132 10811}
252b5132 10812\f
6d4af3c2 10813const char *
499ac353 10814md_atof (int type, char *litP, int *sizeP)
252b5132 10815{
499ac353
NC
10816 /* This outputs the LITTLENUMs in REVERSE order;
10817 in accord with the bigendian 386. */
10818 return ieee_md_atof (type, litP, sizeP, FALSE);
252b5132
RH
10819}
10820\f
2d545b82 10821static char output_invalid_buf[sizeof (unsigned char) * 2 + 6];
252b5132 10822
252b5132 10823static char *
e3bb37b5 10824output_invalid (int c)
252b5132 10825{
3882b010 10826 if (ISPRINT (c))
f9f21a03
L
10827 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
10828 "'%c'", c);
252b5132 10829 else
f9f21a03 10830 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
2d545b82 10831 "(0x%x)", (unsigned char) c);
252b5132
RH
10832 return output_invalid_buf;
10833}
10834
af6bdddf 10835/* REG_STRING starts *before* REGISTER_PREFIX. */
252b5132
RH
10836
10837static const reg_entry *
4d1bb795 10838parse_real_register (char *reg_string, char **end_op)
252b5132 10839{
af6bdddf
AM
10840 char *s = reg_string;
10841 char *p;
252b5132
RH
10842 char reg_name_given[MAX_REG_NAME_SIZE + 1];
10843 const reg_entry *r;
10844
10845 /* Skip possible REGISTER_PREFIX and possible whitespace. */
10846 if (*s == REGISTER_PREFIX)
10847 ++s;
10848
10849 if (is_space_char (*s))
10850 ++s;
10851
10852 p = reg_name_given;
af6bdddf 10853 while ((*p++ = register_chars[(unsigned char) *s]) != '\0')
252b5132
RH
10854 {
10855 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
af6bdddf
AM
10856 return (const reg_entry *) NULL;
10857 s++;
252b5132
RH
10858 }
10859
6588847e
DN
10860 /* For naked regs, make sure that we are not dealing with an identifier.
10861 This prevents confusing an identifier like `eax_var' with register
10862 `eax'. */
10863 if (allow_naked_reg && identifier_chars[(unsigned char) *s])
10864 return (const reg_entry *) NULL;
10865
af6bdddf 10866 *end_op = s;
252b5132
RH
10867
10868 r = (const reg_entry *) hash_find (reg_hash, reg_name_given);
10869
5f47d35b 10870 /* Handle floating point regs, allowing spaces in the (i) part. */
47926f60 10871 if (r == i386_regtab /* %st is first entry of table */)
5f47d35b 10872 {
0e0eea78
JB
10873 if (!cpu_arch_flags.bitfield.cpu8087
10874 && !cpu_arch_flags.bitfield.cpu287
10875 && !cpu_arch_flags.bitfield.cpu387)
10876 return (const reg_entry *) NULL;
10877
5f47d35b
AM
10878 if (is_space_char (*s))
10879 ++s;
10880 if (*s == '(')
10881 {
af6bdddf 10882 ++s;
5f47d35b
AM
10883 if (is_space_char (*s))
10884 ++s;
10885 if (*s >= '0' && *s <= '7')
10886 {
db557034 10887 int fpr = *s - '0';
af6bdddf 10888 ++s;
5f47d35b
AM
10889 if (is_space_char (*s))
10890 ++s;
10891 if (*s == ')')
10892 {
10893 *end_op = s + 1;
1e9cc1c2 10894 r = (const reg_entry *) hash_find (reg_hash, "st(0)");
db557034
AM
10895 know (r);
10896 return r + fpr;
5f47d35b 10897 }
5f47d35b 10898 }
47926f60 10899 /* We have "%st(" then garbage. */
5f47d35b
AM
10900 return (const reg_entry *) NULL;
10901 }
10902 }
10903
a60de03c
JB
10904 if (r == NULL || allow_pseudo_reg)
10905 return r;
10906
0dfbf9d7 10907 if (operand_type_all_zero (&r->reg_type))
a60de03c
JB
10908 return (const reg_entry *) NULL;
10909
dc821c5f 10910 if ((r->reg_type.bitfield.dword
192dc9c6
JB
10911 || r->reg_type.bitfield.sreg3
10912 || r->reg_type.bitfield.control
10913 || r->reg_type.bitfield.debug
10914 || r->reg_type.bitfield.test)
10915 && !cpu_arch_flags.bitfield.cpui386)
10916 return (const reg_entry *) NULL;
10917
6e041cf4 10918 if (r->reg_type.bitfield.regmmx && !cpu_arch_flags.bitfield.cpummx)
192dc9c6
JB
10919 return (const reg_entry *) NULL;
10920
6e041cf4
JB
10921 if (!cpu_arch_flags.bitfield.cpuavx512f)
10922 {
10923 if (r->reg_type.bitfield.zmmword || r->reg_type.bitfield.regmask)
10924 return (const reg_entry *) NULL;
40f12533 10925
6e041cf4
JB
10926 if (!cpu_arch_flags.bitfield.cpuavx)
10927 {
10928 if (r->reg_type.bitfield.ymmword)
10929 return (const reg_entry *) NULL;
1848e567 10930
6e041cf4
JB
10931 if (!cpu_arch_flags.bitfield.cpusse && r->reg_type.bitfield.xmmword)
10932 return (const reg_entry *) NULL;
10933 }
10934 }
43234a1e 10935
1adf7f56
JB
10936 if (r->reg_type.bitfield.regbnd && !cpu_arch_flags.bitfield.cpumpx)
10937 return (const reg_entry *) NULL;
10938
db51cc60 10939 /* Don't allow fake index register unless allow_index_reg isn't 0. */
e968fc9b 10940 if (!allow_index_reg && r->reg_num == RegIZ)
db51cc60
L
10941 return (const reg_entry *) NULL;
10942
1d3f8286
JB
10943 /* Upper 16 vector registers are only available with VREX in 64bit
10944 mode, and require EVEX encoding. */
10945 if (r->reg_flags & RegVRex)
43234a1e 10946 {
e951d5ca 10947 if (!cpu_arch_flags.bitfield.cpuavx512f
43234a1e
L
10948 || flag_code != CODE_64BIT)
10949 return (const reg_entry *) NULL;
1d3f8286
JB
10950
10951 i.vec_encoding = vex_encoding_evex;
43234a1e
L
10952 }
10953
4787f4a5
JB
10954 if (((r->reg_flags & (RegRex64 | RegRex)) || r->reg_type.bitfield.qword)
10955 && (!cpu_arch_flags.bitfield.cpulm || !r->reg_type.bitfield.control)
1ae00879 10956 && flag_code != CODE_64BIT)
20f0a1fc 10957 return (const reg_entry *) NULL;
1ae00879 10958
b7240065
JB
10959 if (r->reg_type.bitfield.sreg3 && r->reg_num == RegFlat && !intel_syntax)
10960 return (const reg_entry *) NULL;
10961
252b5132
RH
10962 return r;
10963}
4d1bb795
JB
10964
10965/* REG_STRING starts *before* REGISTER_PREFIX. */
10966
10967static const reg_entry *
10968parse_register (char *reg_string, char **end_op)
10969{
10970 const reg_entry *r;
10971
10972 if (*reg_string == REGISTER_PREFIX || allow_naked_reg)
10973 r = parse_real_register (reg_string, end_op);
10974 else
10975 r = NULL;
10976 if (!r)
10977 {
10978 char *save = input_line_pointer;
10979 char c;
10980 symbolS *symbolP;
10981
10982 input_line_pointer = reg_string;
d02603dc 10983 c = get_symbol_name (&reg_string);
4d1bb795
JB
10984 symbolP = symbol_find (reg_string);
10985 if (symbolP && S_GET_SEGMENT (symbolP) == reg_section)
10986 {
10987 const expressionS *e = symbol_get_value_expression (symbolP);
10988
0398aac5 10989 know (e->X_op == O_register);
4eed87de 10990 know (e->X_add_number >= 0
c3fe08fa 10991 && (valueT) e->X_add_number < i386_regtab_size);
4d1bb795 10992 r = i386_regtab + e->X_add_number;
d3bb6b49 10993 if ((r->reg_flags & RegVRex))
86fa6981 10994 i.vec_encoding = vex_encoding_evex;
4d1bb795
JB
10995 *end_op = input_line_pointer;
10996 }
10997 *input_line_pointer = c;
10998 input_line_pointer = save;
10999 }
11000 return r;
11001}
11002
11003int
11004i386_parse_name (char *name, expressionS *e, char *nextcharP)
11005{
11006 const reg_entry *r;
11007 char *end = input_line_pointer;
11008
11009 *end = *nextcharP;
11010 r = parse_register (name, &input_line_pointer);
11011 if (r && end <= input_line_pointer)
11012 {
11013 *nextcharP = *input_line_pointer;
11014 *input_line_pointer = 0;
11015 e->X_op = O_register;
11016 e->X_add_number = r - i386_regtab;
11017 return 1;
11018 }
11019 input_line_pointer = end;
11020 *end = 0;
ee86248c 11021 return intel_syntax ? i386_intel_parse_name (name, e) : 0;
4d1bb795
JB
11022}
11023
11024void
11025md_operand (expressionS *e)
11026{
ee86248c
JB
11027 char *end;
11028 const reg_entry *r;
4d1bb795 11029
ee86248c
JB
11030 switch (*input_line_pointer)
11031 {
11032 case REGISTER_PREFIX:
11033 r = parse_real_register (input_line_pointer, &end);
4d1bb795
JB
11034 if (r)
11035 {
11036 e->X_op = O_register;
11037 e->X_add_number = r - i386_regtab;
11038 input_line_pointer = end;
11039 }
ee86248c
JB
11040 break;
11041
11042 case '[':
9c2799c2 11043 gas_assert (intel_syntax);
ee86248c
JB
11044 end = input_line_pointer++;
11045 expression (e);
11046 if (*input_line_pointer == ']')
11047 {
11048 ++input_line_pointer;
11049 e->X_op_symbol = make_expr_symbol (e);
11050 e->X_add_symbol = NULL;
11051 e->X_add_number = 0;
11052 e->X_op = O_index;
11053 }
11054 else
11055 {
11056 e->X_op = O_absent;
11057 input_line_pointer = end;
11058 }
11059 break;
4d1bb795
JB
11060 }
11061}
11062
252b5132 11063\f
4cc782b5 11064#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
b6f8c7c4 11065const char *md_shortopts = "kVQ:sqnO::";
252b5132 11066#else
b6f8c7c4 11067const char *md_shortopts = "qnO::";
252b5132 11068#endif
6e0b89ee 11069
3e73aa7c 11070#define OPTION_32 (OPTION_MD_BASE + 0)
b3b91714
AM
11071#define OPTION_64 (OPTION_MD_BASE + 1)
11072#define OPTION_DIVIDE (OPTION_MD_BASE + 2)
9103f4f4
L
11073#define OPTION_MARCH (OPTION_MD_BASE + 3)
11074#define OPTION_MTUNE (OPTION_MD_BASE + 4)
1efbbeb4
L
11075#define OPTION_MMNEMONIC (OPTION_MD_BASE + 5)
11076#define OPTION_MSYNTAX (OPTION_MD_BASE + 6)
11077#define OPTION_MINDEX_REG (OPTION_MD_BASE + 7)
11078#define OPTION_MNAKED_REG (OPTION_MD_BASE + 8)
bd5dea88 11079#define OPTION_MRELAX_RELOCATIONS (OPTION_MD_BASE + 9)
c0f3af97 11080#define OPTION_MSSE2AVX (OPTION_MD_BASE + 10)
daf50ae7 11081#define OPTION_MSSE_CHECK (OPTION_MD_BASE + 11)
7bab8ab5
JB
11082#define OPTION_MOPERAND_CHECK (OPTION_MD_BASE + 12)
11083#define OPTION_MAVXSCALAR (OPTION_MD_BASE + 13)
11084#define OPTION_X32 (OPTION_MD_BASE + 14)
7e8b059b 11085#define OPTION_MADD_BND_PREFIX (OPTION_MD_BASE + 15)
43234a1e
L
11086#define OPTION_MEVEXLIG (OPTION_MD_BASE + 16)
11087#define OPTION_MEVEXWIG (OPTION_MD_BASE + 17)
167ad85b 11088#define OPTION_MBIG_OBJ (OPTION_MD_BASE + 18)
d1982f93 11089#define OPTION_MOMIT_LOCK_PREFIX (OPTION_MD_BASE + 19)
d3d3c6db 11090#define OPTION_MEVEXRCIG (OPTION_MD_BASE + 20)
8dcea932 11091#define OPTION_MSHARED (OPTION_MD_BASE + 21)
5db04b09
L
11092#define OPTION_MAMD64 (OPTION_MD_BASE + 22)
11093#define OPTION_MINTEL64 (OPTION_MD_BASE + 23)
e4e00185 11094#define OPTION_MFENCE_AS_LOCK_ADD (OPTION_MD_BASE + 24)
b4a3a7b4 11095#define OPTION_X86_USED_NOTE (OPTION_MD_BASE + 25)
03751133 11096#define OPTION_MVEXWIG (OPTION_MD_BASE + 26)
b3b91714 11097
99ad8390
NC
11098struct option md_longopts[] =
11099{
3e73aa7c 11100 {"32", no_argument, NULL, OPTION_32},
321098a5 11101#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 11102 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c 11103 {"64", no_argument, NULL, OPTION_64},
351f65ca
L
11104#endif
11105#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 11106 {"x32", no_argument, NULL, OPTION_X32},
8dcea932 11107 {"mshared", no_argument, NULL, OPTION_MSHARED},
b4a3a7b4 11108 {"mx86-used-note", required_argument, NULL, OPTION_X86_USED_NOTE},
6e0b89ee 11109#endif
b3b91714 11110 {"divide", no_argument, NULL, OPTION_DIVIDE},
9103f4f4
L
11111 {"march", required_argument, NULL, OPTION_MARCH},
11112 {"mtune", required_argument, NULL, OPTION_MTUNE},
1efbbeb4
L
11113 {"mmnemonic", required_argument, NULL, OPTION_MMNEMONIC},
11114 {"msyntax", required_argument, NULL, OPTION_MSYNTAX},
11115 {"mindex-reg", no_argument, NULL, OPTION_MINDEX_REG},
11116 {"mnaked-reg", no_argument, NULL, OPTION_MNAKED_REG},
c0f3af97 11117 {"msse2avx", no_argument, NULL, OPTION_MSSE2AVX},
daf50ae7 11118 {"msse-check", required_argument, NULL, OPTION_MSSE_CHECK},
7bab8ab5 11119 {"moperand-check", required_argument, NULL, OPTION_MOPERAND_CHECK},
539f890d 11120 {"mavxscalar", required_argument, NULL, OPTION_MAVXSCALAR},
03751133 11121 {"mvexwig", required_argument, NULL, OPTION_MVEXWIG},
7e8b059b 11122 {"madd-bnd-prefix", no_argument, NULL, OPTION_MADD_BND_PREFIX},
43234a1e
L
11123 {"mevexlig", required_argument, NULL, OPTION_MEVEXLIG},
11124 {"mevexwig", required_argument, NULL, OPTION_MEVEXWIG},
167ad85b
TG
11125# if defined (TE_PE) || defined (TE_PEP)
11126 {"mbig-obj", no_argument, NULL, OPTION_MBIG_OBJ},
11127#endif
d1982f93 11128 {"momit-lock-prefix", required_argument, NULL, OPTION_MOMIT_LOCK_PREFIX},
e4e00185 11129 {"mfence-as-lock-add", required_argument, NULL, OPTION_MFENCE_AS_LOCK_ADD},
0cb4071e 11130 {"mrelax-relocations", required_argument, NULL, OPTION_MRELAX_RELOCATIONS},
d3d3c6db 11131 {"mevexrcig", required_argument, NULL, OPTION_MEVEXRCIG},
5db04b09
L
11132 {"mamd64", no_argument, NULL, OPTION_MAMD64},
11133 {"mintel64", no_argument, NULL, OPTION_MINTEL64},
252b5132
RH
11134 {NULL, no_argument, NULL, 0}
11135};
11136size_t md_longopts_size = sizeof (md_longopts);
11137
11138int
17b9d67d 11139md_parse_option (int c, const char *arg)
252b5132 11140{
91d6fa6a 11141 unsigned int j;
293f5f65 11142 char *arch, *next, *saved;
9103f4f4 11143
252b5132
RH
11144 switch (c)
11145 {
12b55ccc
L
11146 case 'n':
11147 optimize_align_code = 0;
11148 break;
11149
a38cf1db
AM
11150 case 'q':
11151 quiet_warnings = 1;
252b5132
RH
11152 break;
11153
11154#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
a38cf1db
AM
11155 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
11156 should be emitted or not. FIXME: Not implemented. */
11157 case 'Q':
252b5132
RH
11158 break;
11159
11160 /* -V: SVR4 argument to print version ID. */
11161 case 'V':
11162 print_version_id ();
11163 break;
11164
a38cf1db
AM
11165 /* -k: Ignore for FreeBSD compatibility. */
11166 case 'k':
252b5132 11167 break;
4cc782b5
ILT
11168
11169 case 's':
11170 /* -s: On i386 Solaris, this tells the native assembler to use
29b0f896 11171 .stab instead of .stab.excl. We always use .stab anyhow. */
4cc782b5 11172 break;
8dcea932
L
11173
11174 case OPTION_MSHARED:
11175 shared = 1;
11176 break;
b4a3a7b4
L
11177
11178 case OPTION_X86_USED_NOTE:
11179 if (strcasecmp (arg, "yes") == 0)
11180 x86_used_note = 1;
11181 else if (strcasecmp (arg, "no") == 0)
11182 x86_used_note = 0;
11183 else
11184 as_fatal (_("invalid -mx86-used-note= option: `%s'"), arg);
11185 break;
11186
11187
99ad8390 11188#endif
321098a5 11189#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 11190 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c
JH
11191 case OPTION_64:
11192 {
11193 const char **list, **l;
11194
3e73aa7c
JH
11195 list = bfd_target_list ();
11196 for (l = list; *l != NULL; l++)
8620418b 11197 if (CONST_STRNEQ (*l, "elf64-x86-64")
99ad8390
NC
11198 || strcmp (*l, "coff-x86-64") == 0
11199 || strcmp (*l, "pe-x86-64") == 0
d382c579
TG
11200 || strcmp (*l, "pei-x86-64") == 0
11201 || strcmp (*l, "mach-o-x86-64") == 0)
6e0b89ee
AM
11202 {
11203 default_arch = "x86_64";
11204 break;
11205 }
3e73aa7c 11206 if (*l == NULL)
2b5d6a91 11207 as_fatal (_("no compiled in support for x86_64"));
3e73aa7c
JH
11208 free (list);
11209 }
11210 break;
11211#endif
252b5132 11212
351f65ca 11213#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 11214 case OPTION_X32:
351f65ca
L
11215 if (IS_ELF)
11216 {
11217 const char **list, **l;
11218
11219 list = bfd_target_list ();
11220 for (l = list; *l != NULL; l++)
11221 if (CONST_STRNEQ (*l, "elf32-x86-64"))
11222 {
11223 default_arch = "x86_64:32";
11224 break;
11225 }
11226 if (*l == NULL)
2b5d6a91 11227 as_fatal (_("no compiled in support for 32bit x86_64"));
351f65ca
L
11228 free (list);
11229 }
11230 else
11231 as_fatal (_("32bit x86_64 is only supported for ELF"));
11232 break;
11233#endif
11234
6e0b89ee
AM
11235 case OPTION_32:
11236 default_arch = "i386";
11237 break;
11238
b3b91714
AM
11239 case OPTION_DIVIDE:
11240#ifdef SVR4_COMMENT_CHARS
11241 {
11242 char *n, *t;
11243 const char *s;
11244
add39d23 11245 n = XNEWVEC (char, strlen (i386_comment_chars) + 1);
b3b91714
AM
11246 t = n;
11247 for (s = i386_comment_chars; *s != '\0'; s++)
11248 if (*s != '/')
11249 *t++ = *s;
11250 *t = '\0';
11251 i386_comment_chars = n;
11252 }
11253#endif
11254 break;
11255
9103f4f4 11256 case OPTION_MARCH:
293f5f65
L
11257 saved = xstrdup (arg);
11258 arch = saved;
11259 /* Allow -march=+nosse. */
11260 if (*arch == '+')
11261 arch++;
6305a203 11262 do
9103f4f4 11263 {
6305a203 11264 if (*arch == '.')
2b5d6a91 11265 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
11266 next = strchr (arch, '+');
11267 if (next)
11268 *next++ = '\0';
91d6fa6a 11269 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 11270 {
91d6fa6a 11271 if (strcmp (arch, cpu_arch [j].name) == 0)
ccc9c027 11272 {
6305a203 11273 /* Processor. */
1ded5609
JB
11274 if (! cpu_arch[j].flags.bitfield.cpui386)
11275 continue;
11276
91d6fa6a 11277 cpu_arch_name = cpu_arch[j].name;
6305a203 11278 cpu_sub_arch_name = NULL;
91d6fa6a
NC
11279 cpu_arch_flags = cpu_arch[j].flags;
11280 cpu_arch_isa = cpu_arch[j].type;
11281 cpu_arch_isa_flags = cpu_arch[j].flags;
6305a203
L
11282 if (!cpu_arch_tune_set)
11283 {
11284 cpu_arch_tune = cpu_arch_isa;
11285 cpu_arch_tune_flags = cpu_arch_isa_flags;
11286 }
11287 break;
11288 }
91d6fa6a
NC
11289 else if (*cpu_arch [j].name == '.'
11290 && strcmp (arch, cpu_arch [j].name + 1) == 0)
6305a203 11291 {
33eaf5de 11292 /* ISA extension. */
6305a203 11293 i386_cpu_flags flags;
309d3373 11294
293f5f65
L
11295 flags = cpu_flags_or (cpu_arch_flags,
11296 cpu_arch[j].flags);
81486035 11297
5b64d091 11298 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
6305a203
L
11299 {
11300 if (cpu_sub_arch_name)
11301 {
11302 char *name = cpu_sub_arch_name;
11303 cpu_sub_arch_name = concat (name,
91d6fa6a 11304 cpu_arch[j].name,
1bf57e9f 11305 (const char *) NULL);
6305a203
L
11306 free (name);
11307 }
11308 else
91d6fa6a 11309 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
6305a203 11310 cpu_arch_flags = flags;
a586129e 11311 cpu_arch_isa_flags = flags;
6305a203 11312 }
0089dace
L
11313 else
11314 cpu_arch_isa_flags
11315 = cpu_flags_or (cpu_arch_isa_flags,
11316 cpu_arch[j].flags);
6305a203 11317 break;
ccc9c027 11318 }
9103f4f4 11319 }
6305a203 11320
293f5f65
L
11321 if (j >= ARRAY_SIZE (cpu_arch))
11322 {
33eaf5de 11323 /* Disable an ISA extension. */
293f5f65
L
11324 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
11325 if (strcmp (arch, cpu_noarch [j].name) == 0)
11326 {
11327 i386_cpu_flags flags;
11328
11329 flags = cpu_flags_and_not (cpu_arch_flags,
11330 cpu_noarch[j].flags);
11331 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
11332 {
11333 if (cpu_sub_arch_name)
11334 {
11335 char *name = cpu_sub_arch_name;
11336 cpu_sub_arch_name = concat (arch,
11337 (const char *) NULL);
11338 free (name);
11339 }
11340 else
11341 cpu_sub_arch_name = xstrdup (arch);
11342 cpu_arch_flags = flags;
11343 cpu_arch_isa_flags = flags;
11344 }
11345 break;
11346 }
11347
11348 if (j >= ARRAY_SIZE (cpu_noarch))
11349 j = ARRAY_SIZE (cpu_arch);
11350 }
11351
91d6fa6a 11352 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 11353 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
11354
11355 arch = next;
9103f4f4 11356 }
293f5f65
L
11357 while (next != NULL);
11358 free (saved);
9103f4f4
L
11359 break;
11360
11361 case OPTION_MTUNE:
11362 if (*arg == '.')
2b5d6a91 11363 as_fatal (_("invalid -mtune= option: `%s'"), arg);
91d6fa6a 11364 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 11365 {
91d6fa6a 11366 if (strcmp (arg, cpu_arch [j].name) == 0)
9103f4f4 11367 {
ccc9c027 11368 cpu_arch_tune_set = 1;
91d6fa6a
NC
11369 cpu_arch_tune = cpu_arch [j].type;
11370 cpu_arch_tune_flags = cpu_arch[j].flags;
9103f4f4
L
11371 break;
11372 }
11373 }
91d6fa6a 11374 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 11375 as_fatal (_("invalid -mtune= option: `%s'"), arg);
9103f4f4
L
11376 break;
11377
1efbbeb4
L
11378 case OPTION_MMNEMONIC:
11379 if (strcasecmp (arg, "att") == 0)
11380 intel_mnemonic = 0;
11381 else if (strcasecmp (arg, "intel") == 0)
11382 intel_mnemonic = 1;
11383 else
2b5d6a91 11384 as_fatal (_("invalid -mmnemonic= option: `%s'"), arg);
1efbbeb4
L
11385 break;
11386
11387 case OPTION_MSYNTAX:
11388 if (strcasecmp (arg, "att") == 0)
11389 intel_syntax = 0;
11390 else if (strcasecmp (arg, "intel") == 0)
11391 intel_syntax = 1;
11392 else
2b5d6a91 11393 as_fatal (_("invalid -msyntax= option: `%s'"), arg);
1efbbeb4
L
11394 break;
11395
11396 case OPTION_MINDEX_REG:
11397 allow_index_reg = 1;
11398 break;
11399
11400 case OPTION_MNAKED_REG:
11401 allow_naked_reg = 1;
11402 break;
11403
c0f3af97
L
11404 case OPTION_MSSE2AVX:
11405 sse2avx = 1;
11406 break;
11407
daf50ae7
L
11408 case OPTION_MSSE_CHECK:
11409 if (strcasecmp (arg, "error") == 0)
7bab8ab5 11410 sse_check = check_error;
daf50ae7 11411 else if (strcasecmp (arg, "warning") == 0)
7bab8ab5 11412 sse_check = check_warning;
daf50ae7 11413 else if (strcasecmp (arg, "none") == 0)
7bab8ab5 11414 sse_check = check_none;
daf50ae7 11415 else
2b5d6a91 11416 as_fatal (_("invalid -msse-check= option: `%s'"), arg);
daf50ae7
L
11417 break;
11418
7bab8ab5
JB
11419 case OPTION_MOPERAND_CHECK:
11420 if (strcasecmp (arg, "error") == 0)
11421 operand_check = check_error;
11422 else if (strcasecmp (arg, "warning") == 0)
11423 operand_check = check_warning;
11424 else if (strcasecmp (arg, "none") == 0)
11425 operand_check = check_none;
11426 else
11427 as_fatal (_("invalid -moperand-check= option: `%s'"), arg);
11428 break;
11429
539f890d
L
11430 case OPTION_MAVXSCALAR:
11431 if (strcasecmp (arg, "128") == 0)
11432 avxscalar = vex128;
11433 else if (strcasecmp (arg, "256") == 0)
11434 avxscalar = vex256;
11435 else
2b5d6a91 11436 as_fatal (_("invalid -mavxscalar= option: `%s'"), arg);
539f890d
L
11437 break;
11438
03751133
L
11439 case OPTION_MVEXWIG:
11440 if (strcmp (arg, "0") == 0)
11441 vexwig = evexw0;
11442 else if (strcmp (arg, "1") == 0)
11443 vexwig = evexw1;
11444 else
11445 as_fatal (_("invalid -mvexwig= option: `%s'"), arg);
11446 break;
11447
7e8b059b
L
11448 case OPTION_MADD_BND_PREFIX:
11449 add_bnd_prefix = 1;
11450 break;
11451
43234a1e
L
11452 case OPTION_MEVEXLIG:
11453 if (strcmp (arg, "128") == 0)
11454 evexlig = evexl128;
11455 else if (strcmp (arg, "256") == 0)
11456 evexlig = evexl256;
11457 else if (strcmp (arg, "512") == 0)
11458 evexlig = evexl512;
11459 else
11460 as_fatal (_("invalid -mevexlig= option: `%s'"), arg);
11461 break;
11462
d3d3c6db
IT
11463 case OPTION_MEVEXRCIG:
11464 if (strcmp (arg, "rne") == 0)
11465 evexrcig = rne;
11466 else if (strcmp (arg, "rd") == 0)
11467 evexrcig = rd;
11468 else if (strcmp (arg, "ru") == 0)
11469 evexrcig = ru;
11470 else if (strcmp (arg, "rz") == 0)
11471 evexrcig = rz;
11472 else
11473 as_fatal (_("invalid -mevexrcig= option: `%s'"), arg);
11474 break;
11475
43234a1e
L
11476 case OPTION_MEVEXWIG:
11477 if (strcmp (arg, "0") == 0)
11478 evexwig = evexw0;
11479 else if (strcmp (arg, "1") == 0)
11480 evexwig = evexw1;
11481 else
11482 as_fatal (_("invalid -mevexwig= option: `%s'"), arg);
11483 break;
11484
167ad85b
TG
11485# if defined (TE_PE) || defined (TE_PEP)
11486 case OPTION_MBIG_OBJ:
11487 use_big_obj = 1;
11488 break;
11489#endif
11490
d1982f93 11491 case OPTION_MOMIT_LOCK_PREFIX:
d022bddd
IT
11492 if (strcasecmp (arg, "yes") == 0)
11493 omit_lock_prefix = 1;
11494 else if (strcasecmp (arg, "no") == 0)
11495 omit_lock_prefix = 0;
11496 else
11497 as_fatal (_("invalid -momit-lock-prefix= option: `%s'"), arg);
11498 break;
11499
e4e00185
AS
11500 case OPTION_MFENCE_AS_LOCK_ADD:
11501 if (strcasecmp (arg, "yes") == 0)
11502 avoid_fence = 1;
11503 else if (strcasecmp (arg, "no") == 0)
11504 avoid_fence = 0;
11505 else
11506 as_fatal (_("invalid -mfence-as-lock-add= option: `%s'"), arg);
11507 break;
11508
0cb4071e
L
11509 case OPTION_MRELAX_RELOCATIONS:
11510 if (strcasecmp (arg, "yes") == 0)
11511 generate_relax_relocations = 1;
11512 else if (strcasecmp (arg, "no") == 0)
11513 generate_relax_relocations = 0;
11514 else
11515 as_fatal (_("invalid -mrelax-relocations= option: `%s'"), arg);
11516 break;
11517
5db04b09 11518 case OPTION_MAMD64:
e89c5eaa 11519 intel64 = 0;
5db04b09
L
11520 break;
11521
11522 case OPTION_MINTEL64:
e89c5eaa 11523 intel64 = 1;
5db04b09
L
11524 break;
11525
b6f8c7c4
L
11526 case 'O':
11527 if (arg == NULL)
11528 {
11529 optimize = 1;
11530 /* Turn off -Os. */
11531 optimize_for_space = 0;
11532 }
11533 else if (*arg == 's')
11534 {
11535 optimize_for_space = 1;
11536 /* Turn on all encoding optimizations. */
41fd2579 11537 optimize = INT_MAX;
b6f8c7c4
L
11538 }
11539 else
11540 {
11541 optimize = atoi (arg);
11542 /* Turn off -Os. */
11543 optimize_for_space = 0;
11544 }
11545 break;
11546
252b5132
RH
11547 default:
11548 return 0;
11549 }
11550 return 1;
11551}
11552
8a2c8fef
L
11553#define MESSAGE_TEMPLATE \
11554" "
11555
293f5f65
L
11556static char *
11557output_message (FILE *stream, char *p, char *message, char *start,
11558 int *left_p, const char *name, int len)
11559{
11560 int size = sizeof (MESSAGE_TEMPLATE);
11561 int left = *left_p;
11562
11563 /* Reserve 2 spaces for ", " or ",\0" */
11564 left -= len + 2;
11565
11566 /* Check if there is any room. */
11567 if (left >= 0)
11568 {
11569 if (p != start)
11570 {
11571 *p++ = ',';
11572 *p++ = ' ';
11573 }
11574 p = mempcpy (p, name, len);
11575 }
11576 else
11577 {
11578 /* Output the current message now and start a new one. */
11579 *p++ = ',';
11580 *p = '\0';
11581 fprintf (stream, "%s\n", message);
11582 p = start;
11583 left = size - (start - message) - len - 2;
11584
11585 gas_assert (left >= 0);
11586
11587 p = mempcpy (p, name, len);
11588 }
11589
11590 *left_p = left;
11591 return p;
11592}
11593
8a2c8fef 11594static void
1ded5609 11595show_arch (FILE *stream, int ext, int check)
8a2c8fef
L
11596{
11597 static char message[] = MESSAGE_TEMPLATE;
11598 char *start = message + 27;
11599 char *p;
11600 int size = sizeof (MESSAGE_TEMPLATE);
11601 int left;
11602 const char *name;
11603 int len;
11604 unsigned int j;
11605
11606 p = start;
11607 left = size - (start - message);
11608 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
11609 {
11610 /* Should it be skipped? */
11611 if (cpu_arch [j].skip)
11612 continue;
11613
11614 name = cpu_arch [j].name;
11615 len = cpu_arch [j].len;
11616 if (*name == '.')
11617 {
11618 /* It is an extension. Skip if we aren't asked to show it. */
11619 if (ext)
11620 {
11621 name++;
11622 len--;
11623 }
11624 else
11625 continue;
11626 }
11627 else if (ext)
11628 {
11629 /* It is an processor. Skip if we show only extension. */
11630 continue;
11631 }
1ded5609
JB
11632 else if (check && ! cpu_arch[j].flags.bitfield.cpui386)
11633 {
11634 /* It is an impossible processor - skip. */
11635 continue;
11636 }
8a2c8fef 11637
293f5f65 11638 p = output_message (stream, p, message, start, &left, name, len);
8a2c8fef
L
11639 }
11640
293f5f65
L
11641 /* Display disabled extensions. */
11642 if (ext)
11643 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
11644 {
11645 name = cpu_noarch [j].name;
11646 len = cpu_noarch [j].len;
11647 p = output_message (stream, p, message, start, &left, name,
11648 len);
11649 }
11650
8a2c8fef
L
11651 *p = '\0';
11652 fprintf (stream, "%s\n", message);
11653}
11654
252b5132 11655void
8a2c8fef 11656md_show_usage (FILE *stream)
252b5132 11657{
4cc782b5
ILT
11658#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11659 fprintf (stream, _("\
a38cf1db
AM
11660 -Q ignored\n\
11661 -V print assembler version number\n\
b3b91714
AM
11662 -k ignored\n"));
11663#endif
11664 fprintf (stream, _("\
12b55ccc 11665 -n Do not optimize code alignment\n\
b3b91714
AM
11666 -q quieten some warnings\n"));
11667#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11668 fprintf (stream, _("\
a38cf1db 11669 -s ignored\n"));
b3b91714 11670#endif
d7f449c0
L
11671#if defined BFD64 && (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
11672 || defined (TE_PE) || defined (TE_PEP))
751d281c 11673 fprintf (stream, _("\
570561f7 11674 --32/--64/--x32 generate 32bit/64bit/x32 code\n"));
751d281c 11675#endif
b3b91714
AM
11676#ifdef SVR4_COMMENT_CHARS
11677 fprintf (stream, _("\
11678 --divide do not treat `/' as a comment character\n"));
a38cf1db
AM
11679#else
11680 fprintf (stream, _("\
b3b91714 11681 --divide ignored\n"));
4cc782b5 11682#endif
9103f4f4 11683 fprintf (stream, _("\
6305a203 11684 -march=CPU[,+EXTENSION...]\n\
8a2c8fef 11685 generate code for CPU and EXTENSION, CPU is one of:\n"));
1ded5609 11686 show_arch (stream, 0, 1);
8a2c8fef
L
11687 fprintf (stream, _("\
11688 EXTENSION is combination of:\n"));
1ded5609 11689 show_arch (stream, 1, 0);
6305a203 11690 fprintf (stream, _("\
8a2c8fef 11691 -mtune=CPU optimize for CPU, CPU is one of:\n"));
1ded5609 11692 show_arch (stream, 0, 0);
ba104c83 11693 fprintf (stream, _("\
c0f3af97
L
11694 -msse2avx encode SSE instructions with VEX prefix\n"));
11695 fprintf (stream, _("\
7c5c05ef 11696 -msse-check=[none|error|warning] (default: warning)\n\
daf50ae7
L
11697 check SSE instructions\n"));
11698 fprintf (stream, _("\
7c5c05ef 11699 -moperand-check=[none|error|warning] (default: warning)\n\
7bab8ab5
JB
11700 check operand combinations for validity\n"));
11701 fprintf (stream, _("\
7c5c05ef
L
11702 -mavxscalar=[128|256] (default: 128)\n\
11703 encode scalar AVX instructions with specific vector\n\
539f890d
L
11704 length\n"));
11705 fprintf (stream, _("\
03751133
L
11706 -mvexwig=[0|1] (default: 0)\n\
11707 encode VEX instructions with specific VEX.W value\n\
11708 for VEX.W bit ignored instructions\n"));
11709 fprintf (stream, _("\
7c5c05ef
L
11710 -mevexlig=[128|256|512] (default: 128)\n\
11711 encode scalar EVEX instructions with specific vector\n\
43234a1e
L
11712 length\n"));
11713 fprintf (stream, _("\
7c5c05ef
L
11714 -mevexwig=[0|1] (default: 0)\n\
11715 encode EVEX instructions with specific EVEX.W value\n\
43234a1e
L
11716 for EVEX.W bit ignored instructions\n"));
11717 fprintf (stream, _("\
7c5c05ef 11718 -mevexrcig=[rne|rd|ru|rz] (default: rne)\n\
d3d3c6db
IT
11719 encode EVEX instructions with specific EVEX.RC value\n\
11720 for SAE-only ignored instructions\n"));
11721 fprintf (stream, _("\
7c5c05ef
L
11722 -mmnemonic=[att|intel] "));
11723 if (SYSV386_COMPAT)
11724 fprintf (stream, _("(default: att)\n"));
11725 else
11726 fprintf (stream, _("(default: intel)\n"));
11727 fprintf (stream, _("\
11728 use AT&T/Intel mnemonic\n"));
ba104c83 11729 fprintf (stream, _("\
7c5c05ef
L
11730 -msyntax=[att|intel] (default: att)\n\
11731 use AT&T/Intel syntax\n"));
ba104c83
L
11732 fprintf (stream, _("\
11733 -mindex-reg support pseudo index registers\n"));
11734 fprintf (stream, _("\
11735 -mnaked-reg don't require `%%' prefix for registers\n"));
11736 fprintf (stream, _("\
7e8b059b 11737 -madd-bnd-prefix add BND prefix for all valid branches\n"));
b4a3a7b4 11738#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8dcea932
L
11739 fprintf (stream, _("\
11740 -mshared disable branch optimization for shared code\n"));
b4a3a7b4
L
11741 fprintf (stream, _("\
11742 -mx86-used-note=[no|yes] "));
11743 if (DEFAULT_X86_USED_NOTE)
11744 fprintf (stream, _("(default: yes)\n"));
11745 else
11746 fprintf (stream, _("(default: no)\n"));
11747 fprintf (stream, _("\
11748 generate x86 used ISA and feature properties\n"));
11749#endif
11750#if defined (TE_PE) || defined (TE_PEP)
167ad85b
TG
11751 fprintf (stream, _("\
11752 -mbig-obj generate big object files\n"));
11753#endif
d022bddd 11754 fprintf (stream, _("\
7c5c05ef 11755 -momit-lock-prefix=[no|yes] (default: no)\n\
d022bddd 11756 strip all lock prefixes\n"));
5db04b09 11757 fprintf (stream, _("\
7c5c05ef 11758 -mfence-as-lock-add=[no|yes] (default: no)\n\
e4e00185
AS
11759 encode lfence, mfence and sfence as\n\
11760 lock addl $0x0, (%%{re}sp)\n"));
11761 fprintf (stream, _("\
7c5c05ef
L
11762 -mrelax-relocations=[no|yes] "));
11763 if (DEFAULT_GENERATE_X86_RELAX_RELOCATIONS)
11764 fprintf (stream, _("(default: yes)\n"));
11765 else
11766 fprintf (stream, _("(default: no)\n"));
11767 fprintf (stream, _("\
0cb4071e
L
11768 generate relax relocations\n"));
11769 fprintf (stream, _("\
7c5c05ef 11770 -mamd64 accept only AMD64 ISA [default]\n"));
5db04b09
L
11771 fprintf (stream, _("\
11772 -mintel64 accept only Intel64 ISA\n"));
252b5132
RH
11773}
11774
3e73aa7c 11775#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
321098a5 11776 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
e57f8c65 11777 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
252b5132
RH
11778
11779/* Pick the target format to use. */
11780
47926f60 11781const char *
e3bb37b5 11782i386_target_format (void)
252b5132 11783{
351f65ca
L
11784 if (!strncmp (default_arch, "x86_64", 6))
11785 {
11786 update_code_flag (CODE_64BIT, 1);
11787 if (default_arch[6] == '\0')
7f56bc95 11788 x86_elf_abi = X86_64_ABI;
351f65ca 11789 else
7f56bc95 11790 x86_elf_abi = X86_64_X32_ABI;
351f65ca 11791 }
3e73aa7c 11792 else if (!strcmp (default_arch, "i386"))
78f12dd3 11793 update_code_flag (CODE_32BIT, 1);
5197d474
L
11794 else if (!strcmp (default_arch, "iamcu"))
11795 {
11796 update_code_flag (CODE_32BIT, 1);
11797 if (cpu_arch_isa == PROCESSOR_UNKNOWN)
11798 {
11799 static const i386_cpu_flags iamcu_flags = CPU_IAMCU_FLAGS;
11800 cpu_arch_name = "iamcu";
11801 cpu_sub_arch_name = NULL;
11802 cpu_arch_flags = iamcu_flags;
11803 cpu_arch_isa = PROCESSOR_IAMCU;
11804 cpu_arch_isa_flags = iamcu_flags;
11805 if (!cpu_arch_tune_set)
11806 {
11807 cpu_arch_tune = cpu_arch_isa;
11808 cpu_arch_tune_flags = cpu_arch_isa_flags;
11809 }
11810 }
8d471ec1 11811 else if (cpu_arch_isa != PROCESSOR_IAMCU)
5197d474
L
11812 as_fatal (_("Intel MCU doesn't support `%s' architecture"),
11813 cpu_arch_name);
11814 }
3e73aa7c 11815 else
2b5d6a91 11816 as_fatal (_("unknown architecture"));
89507696
JB
11817
11818 if (cpu_flags_all_zero (&cpu_arch_isa_flags))
11819 cpu_arch_isa_flags = cpu_arch[flag_code == CODE_64BIT].flags;
11820 if (cpu_flags_all_zero (&cpu_arch_tune_flags))
11821 cpu_arch_tune_flags = cpu_arch[flag_code == CODE_64BIT].flags;
11822
252b5132
RH
11823 switch (OUTPUT_FLAVOR)
11824 {
9384f2ff 11825#if defined (OBJ_MAYBE_AOUT) || defined (OBJ_AOUT)
4c63da97 11826 case bfd_target_aout_flavour:
47926f60 11827 return AOUT_TARGET_FORMAT;
4c63da97 11828#endif
9384f2ff
AM
11829#if defined (OBJ_MAYBE_COFF) || defined (OBJ_COFF)
11830# if defined (TE_PE) || defined (TE_PEP)
11831 case bfd_target_coff_flavour:
167ad85b
TG
11832 if (flag_code == CODE_64BIT)
11833 return use_big_obj ? "pe-bigobj-x86-64" : "pe-x86-64";
11834 else
11835 return "pe-i386";
9384f2ff 11836# elif defined (TE_GO32)
0561d57c
JK
11837 case bfd_target_coff_flavour:
11838 return "coff-go32";
9384f2ff 11839# else
252b5132
RH
11840 case bfd_target_coff_flavour:
11841 return "coff-i386";
9384f2ff 11842# endif
4c63da97 11843#endif
3e73aa7c 11844#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
252b5132 11845 case bfd_target_elf_flavour:
3e73aa7c 11846 {
351f65ca
L
11847 const char *format;
11848
11849 switch (x86_elf_abi)
4fa24527 11850 {
351f65ca
L
11851 default:
11852 format = ELF_TARGET_FORMAT;
11853 break;
7f56bc95 11854 case X86_64_ABI:
351f65ca 11855 use_rela_relocations = 1;
4fa24527 11856 object_64bit = 1;
351f65ca
L
11857 format = ELF_TARGET_FORMAT64;
11858 break;
7f56bc95 11859 case X86_64_X32_ABI:
4fa24527 11860 use_rela_relocations = 1;
351f65ca 11861 object_64bit = 1;
862be3fb 11862 disallow_64bit_reloc = 1;
351f65ca
L
11863 format = ELF_TARGET_FORMAT32;
11864 break;
4fa24527 11865 }
3632d14b 11866 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 11867 {
7f56bc95 11868 if (x86_elf_abi != X86_64_ABI)
8a9036a4
L
11869 as_fatal (_("Intel L1OM is 64bit only"));
11870 return ELF_TARGET_L1OM_FORMAT;
11871 }
b49f93f6 11872 else if (cpu_arch_isa == PROCESSOR_K1OM)
7a9068fe
L
11873 {
11874 if (x86_elf_abi != X86_64_ABI)
11875 as_fatal (_("Intel K1OM is 64bit only"));
11876 return ELF_TARGET_K1OM_FORMAT;
11877 }
81486035
L
11878 else if (cpu_arch_isa == PROCESSOR_IAMCU)
11879 {
11880 if (x86_elf_abi != I386_ABI)
11881 as_fatal (_("Intel MCU is 32bit only"));
11882 return ELF_TARGET_IAMCU_FORMAT;
11883 }
8a9036a4 11884 else
351f65ca 11885 return format;
3e73aa7c 11886 }
e57f8c65
TG
11887#endif
11888#if defined (OBJ_MACH_O)
11889 case bfd_target_mach_o_flavour:
d382c579
TG
11890 if (flag_code == CODE_64BIT)
11891 {
11892 use_rela_relocations = 1;
11893 object_64bit = 1;
11894 return "mach-o-x86-64";
11895 }
11896 else
11897 return "mach-o-i386";
4c63da97 11898#endif
252b5132
RH
11899 default:
11900 abort ();
11901 return NULL;
11902 }
11903}
11904
47926f60 11905#endif /* OBJ_MAYBE_ more than one */
252b5132 11906\f
252b5132 11907symbolS *
7016a5d5 11908md_undefined_symbol (char *name)
252b5132 11909{
18dc2407
ILT
11910 if (name[0] == GLOBAL_OFFSET_TABLE_NAME[0]
11911 && name[1] == GLOBAL_OFFSET_TABLE_NAME[1]
11912 && name[2] == GLOBAL_OFFSET_TABLE_NAME[2]
11913 && strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0)
24eab124
AM
11914 {
11915 if (!GOT_symbol)
11916 {
11917 if (symbol_find (name))
11918 as_bad (_("GOT already in symbol table"));
11919 GOT_symbol = symbol_new (name, undefined_section,
11920 (valueT) 0, &zero_address_frag);
11921 };
11922 return GOT_symbol;
11923 }
252b5132
RH
11924 return 0;
11925}
11926
11927/* Round up a section size to the appropriate boundary. */
47926f60 11928
252b5132 11929valueT
7016a5d5 11930md_section_align (segT segment ATTRIBUTE_UNUSED, valueT size)
252b5132 11931{
4c63da97
AM
11932#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
11933 if (OUTPUT_FLAVOR == bfd_target_aout_flavour)
11934 {
11935 /* For a.out, force the section size to be aligned. If we don't do
11936 this, BFD will align it for us, but it will not write out the
11937 final bytes of the section. This may be a bug in BFD, but it is
11938 easier to fix it here since that is how the other a.out targets
11939 work. */
11940 int align;
11941
11942 align = bfd_get_section_alignment (stdoutput, segment);
8d3842cd 11943 size = ((size + (1 << align) - 1) & (-((valueT) 1 << align)));
4c63da97 11944 }
252b5132
RH
11945#endif
11946
11947 return size;
11948}
11949
11950/* On the i386, PC-relative offsets are relative to the start of the
11951 next instruction. That is, the address of the offset, plus its
11952 size, since the offset is always the last part of the insn. */
11953
11954long
e3bb37b5 11955md_pcrel_from (fixS *fixP)
252b5132
RH
11956{
11957 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
11958}
11959
11960#ifndef I386COFF
11961
11962static void
e3bb37b5 11963s_bss (int ignore ATTRIBUTE_UNUSED)
252b5132 11964{
29b0f896 11965 int temp;
252b5132 11966
8a75718c
JB
11967#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11968 if (IS_ELF)
11969 obj_elf_section_change_hook ();
11970#endif
252b5132
RH
11971 temp = get_absolute_expression ();
11972 subseg_set (bss_section, (subsegT) temp);
11973 demand_empty_rest_of_line ();
11974}
11975
11976#endif
11977
252b5132 11978void
e3bb37b5 11979i386_validate_fix (fixS *fixp)
252b5132 11980{
02a86693 11981 if (fixp->fx_subsy)
252b5132 11982 {
02a86693 11983 if (fixp->fx_subsy == GOT_symbol)
23df1078 11984 {
02a86693
L
11985 if (fixp->fx_r_type == BFD_RELOC_32_PCREL)
11986 {
11987 if (!object_64bit)
11988 abort ();
11989#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11990 if (fixp->fx_tcbit2)
56ceb5b5
L
11991 fixp->fx_r_type = (fixp->fx_tcbit
11992 ? BFD_RELOC_X86_64_REX_GOTPCRELX
11993 : BFD_RELOC_X86_64_GOTPCRELX);
02a86693
L
11994 else
11995#endif
11996 fixp->fx_r_type = BFD_RELOC_X86_64_GOTPCREL;
11997 }
d6ab8113 11998 else
02a86693
L
11999 {
12000 if (!object_64bit)
12001 fixp->fx_r_type = BFD_RELOC_386_GOTOFF;
12002 else
12003 fixp->fx_r_type = BFD_RELOC_X86_64_GOTOFF64;
12004 }
12005 fixp->fx_subsy = 0;
23df1078 12006 }
252b5132 12007 }
02a86693
L
12008#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
12009 else if (!object_64bit)
12010 {
12011 if (fixp->fx_r_type == BFD_RELOC_386_GOT32
12012 && fixp->fx_tcbit2)
12013 fixp->fx_r_type = BFD_RELOC_386_GOT32X;
12014 }
12015#endif
252b5132
RH
12016}
12017
252b5132 12018arelent *
7016a5d5 12019tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp)
252b5132
RH
12020{
12021 arelent *rel;
12022 bfd_reloc_code_real_type code;
12023
12024 switch (fixp->fx_r_type)
12025 {
8ce3d284 12026#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
12027 case BFD_RELOC_SIZE32:
12028 case BFD_RELOC_SIZE64:
12029 if (S_IS_DEFINED (fixp->fx_addsy)
12030 && !S_IS_EXTERNAL (fixp->fx_addsy))
12031 {
12032 /* Resolve size relocation against local symbol to size of
12033 the symbol plus addend. */
12034 valueT value = S_GET_SIZE (fixp->fx_addsy) + fixp->fx_offset;
12035 if (fixp->fx_r_type == BFD_RELOC_SIZE32
12036 && !fits_in_unsigned_long (value))
12037 as_bad_where (fixp->fx_file, fixp->fx_line,
12038 _("symbol size computation overflow"));
12039 fixp->fx_addsy = NULL;
12040 fixp->fx_subsy = NULL;
12041 md_apply_fix (fixp, (valueT *) &value, NULL);
12042 return NULL;
12043 }
8ce3d284 12044#endif
1a0670f3 12045 /* Fall through. */
8fd4256d 12046
3e73aa7c
JH
12047 case BFD_RELOC_X86_64_PLT32:
12048 case BFD_RELOC_X86_64_GOT32:
12049 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
12050 case BFD_RELOC_X86_64_GOTPCRELX:
12051 case BFD_RELOC_X86_64_REX_GOTPCRELX:
252b5132
RH
12052 case BFD_RELOC_386_PLT32:
12053 case BFD_RELOC_386_GOT32:
02a86693 12054 case BFD_RELOC_386_GOT32X:
252b5132
RH
12055 case BFD_RELOC_386_GOTOFF:
12056 case BFD_RELOC_386_GOTPC:
13ae64f3
JJ
12057 case BFD_RELOC_386_TLS_GD:
12058 case BFD_RELOC_386_TLS_LDM:
12059 case BFD_RELOC_386_TLS_LDO_32:
12060 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
12061 case BFD_RELOC_386_TLS_IE:
12062 case BFD_RELOC_386_TLS_GOTIE:
13ae64f3
JJ
12063 case BFD_RELOC_386_TLS_LE_32:
12064 case BFD_RELOC_386_TLS_LE:
67a4f2b7
AO
12065 case BFD_RELOC_386_TLS_GOTDESC:
12066 case BFD_RELOC_386_TLS_DESC_CALL:
bffbf940
JJ
12067 case BFD_RELOC_X86_64_TLSGD:
12068 case BFD_RELOC_X86_64_TLSLD:
12069 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 12070 case BFD_RELOC_X86_64_DTPOFF64:
bffbf940
JJ
12071 case BFD_RELOC_X86_64_GOTTPOFF:
12072 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113
JB
12073 case BFD_RELOC_X86_64_TPOFF64:
12074 case BFD_RELOC_X86_64_GOTOFF64:
12075 case BFD_RELOC_X86_64_GOTPC32:
7b81dfbb
AJ
12076 case BFD_RELOC_X86_64_GOT64:
12077 case BFD_RELOC_X86_64_GOTPCREL64:
12078 case BFD_RELOC_X86_64_GOTPC64:
12079 case BFD_RELOC_X86_64_GOTPLT64:
12080 case BFD_RELOC_X86_64_PLTOFF64:
67a4f2b7
AO
12081 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
12082 case BFD_RELOC_X86_64_TLSDESC_CALL:
252b5132
RH
12083 case BFD_RELOC_RVA:
12084 case BFD_RELOC_VTABLE_ENTRY:
12085 case BFD_RELOC_VTABLE_INHERIT:
6482c264
NC
12086#ifdef TE_PE
12087 case BFD_RELOC_32_SECREL:
12088#endif
252b5132
RH
12089 code = fixp->fx_r_type;
12090 break;
dbbaec26
L
12091 case BFD_RELOC_X86_64_32S:
12092 if (!fixp->fx_pcrel)
12093 {
12094 /* Don't turn BFD_RELOC_X86_64_32S into BFD_RELOC_32. */
12095 code = fixp->fx_r_type;
12096 break;
12097 }
1a0670f3 12098 /* Fall through. */
252b5132 12099 default:
93382f6d 12100 if (fixp->fx_pcrel)
252b5132 12101 {
93382f6d
AM
12102 switch (fixp->fx_size)
12103 {
12104 default:
b091f402
AM
12105 as_bad_where (fixp->fx_file, fixp->fx_line,
12106 _("can not do %d byte pc-relative relocation"),
12107 fixp->fx_size);
93382f6d
AM
12108 code = BFD_RELOC_32_PCREL;
12109 break;
12110 case 1: code = BFD_RELOC_8_PCREL; break;
12111 case 2: code = BFD_RELOC_16_PCREL; break;
d258b828 12112 case 4: code = BFD_RELOC_32_PCREL; break;
d6ab8113
JB
12113#ifdef BFD64
12114 case 8: code = BFD_RELOC_64_PCREL; break;
12115#endif
93382f6d
AM
12116 }
12117 }
12118 else
12119 {
12120 switch (fixp->fx_size)
12121 {
12122 default:
b091f402
AM
12123 as_bad_where (fixp->fx_file, fixp->fx_line,
12124 _("can not do %d byte relocation"),
12125 fixp->fx_size);
93382f6d
AM
12126 code = BFD_RELOC_32;
12127 break;
12128 case 1: code = BFD_RELOC_8; break;
12129 case 2: code = BFD_RELOC_16; break;
12130 case 4: code = BFD_RELOC_32; break;
937149dd 12131#ifdef BFD64
3e73aa7c 12132 case 8: code = BFD_RELOC_64; break;
937149dd 12133#endif
93382f6d 12134 }
252b5132
RH
12135 }
12136 break;
12137 }
252b5132 12138
d182319b
JB
12139 if ((code == BFD_RELOC_32
12140 || code == BFD_RELOC_32_PCREL
12141 || code == BFD_RELOC_X86_64_32S)
252b5132
RH
12142 && GOT_symbol
12143 && fixp->fx_addsy == GOT_symbol)
3e73aa7c 12144 {
4fa24527 12145 if (!object_64bit)
d6ab8113
JB
12146 code = BFD_RELOC_386_GOTPC;
12147 else
12148 code = BFD_RELOC_X86_64_GOTPC32;
3e73aa7c 12149 }
7b81dfbb
AJ
12150 if ((code == BFD_RELOC_64 || code == BFD_RELOC_64_PCREL)
12151 && GOT_symbol
12152 && fixp->fx_addsy == GOT_symbol)
12153 {
12154 code = BFD_RELOC_X86_64_GOTPC64;
12155 }
252b5132 12156
add39d23
TS
12157 rel = XNEW (arelent);
12158 rel->sym_ptr_ptr = XNEW (asymbol *);
49309057 12159 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
12160
12161 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
c87db184 12162
3e73aa7c
JH
12163 if (!use_rela_relocations)
12164 {
12165 /* HACK: Since i386 ELF uses Rel instead of Rela, encode the
12166 vtable entry to be used in the relocation's section offset. */
12167 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
12168 rel->address = fixp->fx_offset;
fbeb56a4
DK
12169#if defined (OBJ_COFF) && defined (TE_PE)
12170 else if (fixp->fx_addsy && S_IS_WEAK (fixp->fx_addsy))
12171 rel->addend = fixp->fx_addnumber - (S_GET_VALUE (fixp->fx_addsy) * 2);
12172 else
12173#endif
c6682705 12174 rel->addend = 0;
3e73aa7c
JH
12175 }
12176 /* Use the rela in 64bit mode. */
252b5132 12177 else
3e73aa7c 12178 {
862be3fb
L
12179 if (disallow_64bit_reloc)
12180 switch (code)
12181 {
862be3fb
L
12182 case BFD_RELOC_X86_64_DTPOFF64:
12183 case BFD_RELOC_X86_64_TPOFF64:
12184 case BFD_RELOC_64_PCREL:
12185 case BFD_RELOC_X86_64_GOTOFF64:
12186 case BFD_RELOC_X86_64_GOT64:
12187 case BFD_RELOC_X86_64_GOTPCREL64:
12188 case BFD_RELOC_X86_64_GOTPC64:
12189 case BFD_RELOC_X86_64_GOTPLT64:
12190 case BFD_RELOC_X86_64_PLTOFF64:
12191 as_bad_where (fixp->fx_file, fixp->fx_line,
12192 _("cannot represent relocation type %s in x32 mode"),
12193 bfd_get_reloc_code_name (code));
12194 break;
12195 default:
12196 break;
12197 }
12198
062cd5e7
AS
12199 if (!fixp->fx_pcrel)
12200 rel->addend = fixp->fx_offset;
12201 else
12202 switch (code)
12203 {
12204 case BFD_RELOC_X86_64_PLT32:
12205 case BFD_RELOC_X86_64_GOT32:
12206 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
12207 case BFD_RELOC_X86_64_GOTPCRELX:
12208 case BFD_RELOC_X86_64_REX_GOTPCRELX:
bffbf940
JJ
12209 case BFD_RELOC_X86_64_TLSGD:
12210 case BFD_RELOC_X86_64_TLSLD:
12211 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7
AO
12212 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
12213 case BFD_RELOC_X86_64_TLSDESC_CALL:
062cd5e7
AS
12214 rel->addend = fixp->fx_offset - fixp->fx_size;
12215 break;
12216 default:
12217 rel->addend = (section->vma
12218 - fixp->fx_size
12219 + fixp->fx_addnumber
12220 + md_pcrel_from (fixp));
12221 break;
12222 }
3e73aa7c
JH
12223 }
12224
252b5132
RH
12225 rel->howto = bfd_reloc_type_lookup (stdoutput, code);
12226 if (rel->howto == NULL)
12227 {
12228 as_bad_where (fixp->fx_file, fixp->fx_line,
d0b47220 12229 _("cannot represent relocation type %s"),
252b5132
RH
12230 bfd_get_reloc_code_name (code));
12231 /* Set howto to a garbage value so that we can keep going. */
12232 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
9c2799c2 12233 gas_assert (rel->howto != NULL);
252b5132
RH
12234 }
12235
12236 return rel;
12237}
12238
ee86248c 12239#include "tc-i386-intel.c"
54cfded0 12240
a60de03c
JB
12241void
12242tc_x86_parse_to_dw2regnum (expressionS *exp)
54cfded0 12243{
a60de03c
JB
12244 int saved_naked_reg;
12245 char saved_register_dot;
54cfded0 12246
a60de03c
JB
12247 saved_naked_reg = allow_naked_reg;
12248 allow_naked_reg = 1;
12249 saved_register_dot = register_chars['.'];
12250 register_chars['.'] = '.';
12251 allow_pseudo_reg = 1;
12252 expression_and_evaluate (exp);
12253 allow_pseudo_reg = 0;
12254 register_chars['.'] = saved_register_dot;
12255 allow_naked_reg = saved_naked_reg;
12256
e96d56a1 12257 if (exp->X_op == O_register && exp->X_add_number >= 0)
54cfded0 12258 {
a60de03c
JB
12259 if ((addressT) exp->X_add_number < i386_regtab_size)
12260 {
12261 exp->X_op = O_constant;
12262 exp->X_add_number = i386_regtab[exp->X_add_number]
12263 .dw2_regnum[flag_code >> 1];
12264 }
12265 else
12266 exp->X_op = O_illegal;
54cfded0 12267 }
54cfded0
AM
12268}
12269
12270void
12271tc_x86_frame_initial_instructions (void)
12272{
a60de03c
JB
12273 static unsigned int sp_regno[2];
12274
12275 if (!sp_regno[flag_code >> 1])
12276 {
12277 char *saved_input = input_line_pointer;
12278 char sp[][4] = {"esp", "rsp"};
12279 expressionS exp;
a4447b93 12280
a60de03c
JB
12281 input_line_pointer = sp[flag_code >> 1];
12282 tc_x86_parse_to_dw2regnum (&exp);
9c2799c2 12283 gas_assert (exp.X_op == O_constant);
a60de03c
JB
12284 sp_regno[flag_code >> 1] = exp.X_add_number;
12285 input_line_pointer = saved_input;
12286 }
a4447b93 12287
61ff971f
L
12288 cfi_add_CFA_def_cfa (sp_regno[flag_code >> 1], -x86_cie_data_alignment);
12289 cfi_add_CFA_offset (x86_dwarf2_return_column, x86_cie_data_alignment);
54cfded0 12290}
d2b2c203 12291
d7921315
L
12292int
12293x86_dwarf2_addr_size (void)
12294{
12295#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
12296 if (x86_elf_abi == X86_64_X32_ABI)
12297 return 4;
12298#endif
12299 return bfd_arch_bits_per_address (stdoutput) / 8;
12300}
12301
d2b2c203
DJ
12302int
12303i386_elf_section_type (const char *str, size_t len)
12304{
12305 if (flag_code == CODE_64BIT
12306 && len == sizeof ("unwind") - 1
12307 && strncmp (str, "unwind", 6) == 0)
12308 return SHT_X86_64_UNWIND;
12309
12310 return -1;
12311}
bb41ade5 12312
ad5fec3b
EB
12313#ifdef TE_SOLARIS
12314void
12315i386_solaris_fix_up_eh_frame (segT sec)
12316{
12317 if (flag_code == CODE_64BIT)
12318 elf_section_type (sec) = SHT_X86_64_UNWIND;
12319}
12320#endif
12321
bb41ade5
AM
12322#ifdef TE_PE
12323void
12324tc_pe_dwarf2_emit_offset (symbolS *symbol, unsigned int size)
12325{
91d6fa6a 12326 expressionS exp;
bb41ade5 12327
91d6fa6a
NC
12328 exp.X_op = O_secrel;
12329 exp.X_add_symbol = symbol;
12330 exp.X_add_number = 0;
12331 emit_expr (&exp, size);
bb41ade5
AM
12332}
12333#endif
3b22753a
L
12334
12335#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
12336/* For ELF on x86-64, add support for SHF_X86_64_LARGE. */
12337
01e1a5bc 12338bfd_vma
6d4af3c2 12339x86_64_section_letter (int letter, const char **ptr_msg)
3b22753a
L
12340{
12341 if (flag_code == CODE_64BIT)
12342 {
12343 if (letter == 'l')
12344 return SHF_X86_64_LARGE;
12345
8f3bae45 12346 *ptr_msg = _("bad .section directive: want a,l,w,x,M,S,G,T in string");
64e74474 12347 }
3b22753a 12348 else
8f3bae45 12349 *ptr_msg = _("bad .section directive: want a,w,x,M,S,G,T in string");
3b22753a
L
12350 return -1;
12351}
12352
01e1a5bc 12353bfd_vma
3b22753a
L
12354x86_64_section_word (char *str, size_t len)
12355{
8620418b 12356 if (len == 5 && flag_code == CODE_64BIT && CONST_STRNEQ (str, "large"))
3b22753a
L
12357 return SHF_X86_64_LARGE;
12358
12359 return -1;
12360}
12361
12362static void
12363handle_large_common (int small ATTRIBUTE_UNUSED)
12364{
12365 if (flag_code != CODE_64BIT)
12366 {
12367 s_comm_internal (0, elf_common_parse);
12368 as_warn (_(".largecomm supported only in 64bit mode, producing .comm"));
12369 }
12370 else
12371 {
12372 static segT lbss_section;
12373 asection *saved_com_section_ptr = elf_com_section_ptr;
12374 asection *saved_bss_section = bss_section;
12375
12376 if (lbss_section == NULL)
12377 {
12378 flagword applicable;
12379 segT seg = now_seg;
12380 subsegT subseg = now_subseg;
12381
12382 /* The .lbss section is for local .largecomm symbols. */
12383 lbss_section = subseg_new (".lbss", 0);
12384 applicable = bfd_applicable_section_flags (stdoutput);
12385 bfd_set_section_flags (stdoutput, lbss_section,
12386 applicable & SEC_ALLOC);
12387 seg_info (lbss_section)->bss = 1;
12388
12389 subseg_set (seg, subseg);
12390 }
12391
12392 elf_com_section_ptr = &_bfd_elf_large_com_section;
12393 bss_section = lbss_section;
12394
12395 s_comm_internal (0, elf_common_parse);
12396
12397 elf_com_section_ptr = saved_com_section_ptr;
12398 bss_section = saved_bss_section;
12399 }
12400}
12401#endif /* OBJ_ELF || OBJ_MAYBE_ELF */
This page took 2.484219 seconds and 4 git commands to generate.