i386: Align branches within a fixed boundary
[deliverable/binutils-gdb.git] / gas / config / tc-i386.c
CommitLineData
b534c6d3 1/* tc-i386.c -- Assemble code for the Intel 80386
82704155 2 Copyright (C) 1989-2019 Free Software Foundation, Inc.
252b5132
RH
3
4 This file is part of GAS, the GNU Assembler.
5
6 GAS is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
ec2655a6 8 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
9 any later version.
10
11 GAS is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
252b5132 20
47926f60
KH
21/* Intel 80386 machine specific gas.
22 Written by Eliot Dresselhaus (eliot@mgm.mit.edu).
3e73aa7c 23 x86_64 support by Jan Hubicka (jh@suse.cz)
0f10071e 24 VIA PadLock support by Michal Ludvig (mludvig@suse.cz)
47926f60
KH
25 Bugs & suggestions are completely welcome. This is free software.
26 Please help us make it better. */
252b5132 27
252b5132 28#include "as.h"
3882b010 29#include "safe-ctype.h"
252b5132 30#include "subsegs.h"
316e2c05 31#include "dwarf2dbg.h"
54cfded0 32#include "dw2gencfi.h"
d2b2c203 33#include "elf/x86-64.h"
40fb9820 34#include "opcodes/i386-init.h"
252b5132 35
41fd2579
L
36#ifdef HAVE_LIMITS_H
37#include <limits.h>
38#else
39#ifdef HAVE_SYS_PARAM_H
40#include <sys/param.h>
41#endif
42#ifndef INT_MAX
43#define INT_MAX (int) (((unsigned) (-1)) >> 1)
44#endif
45#endif
46
252b5132
RH
47#ifndef REGISTER_WARNINGS
48#define REGISTER_WARNINGS 1
49#endif
50
c3332e24 51#ifndef INFER_ADDR_PREFIX
eecb386c 52#define INFER_ADDR_PREFIX 1
c3332e24
AM
53#endif
54
29b0f896
AM
55#ifndef DEFAULT_ARCH
56#define DEFAULT_ARCH "i386"
246fcdee 57#endif
252b5132 58
edde18a5
AM
59#ifndef INLINE
60#if __GNUC__ >= 2
61#define INLINE __inline__
62#else
63#define INLINE
64#endif
65#endif
66
6305a203
L
67/* Prefixes will be emitted in the order defined below.
68 WAIT_PREFIX must be the first prefix since FWAIT is really is an
69 instruction, and so must come before any prefixes.
70 The preferred prefix order is SEG_PREFIX, ADDR_PREFIX, DATA_PREFIX,
42164a71 71 REP_PREFIX/HLE_PREFIX, LOCK_PREFIX. */
6305a203
L
72#define WAIT_PREFIX 0
73#define SEG_PREFIX 1
74#define ADDR_PREFIX 2
75#define DATA_PREFIX 3
c32fa91d 76#define REP_PREFIX 4
42164a71 77#define HLE_PREFIX REP_PREFIX
7e8b059b 78#define BND_PREFIX REP_PREFIX
c32fa91d 79#define LOCK_PREFIX 5
4e9ac44a
L
80#define REX_PREFIX 6 /* must come last. */
81#define MAX_PREFIXES 7 /* max prefixes per opcode */
6305a203
L
82
83/* we define the syntax here (modulo base,index,scale syntax) */
84#define REGISTER_PREFIX '%'
85#define IMMEDIATE_PREFIX '$'
86#define ABSOLUTE_PREFIX '*'
87
88/* these are the instruction mnemonic suffixes in AT&T syntax or
89 memory operand size in Intel syntax. */
90#define WORD_MNEM_SUFFIX 'w'
91#define BYTE_MNEM_SUFFIX 'b'
92#define SHORT_MNEM_SUFFIX 's'
93#define LONG_MNEM_SUFFIX 'l'
94#define QWORD_MNEM_SUFFIX 'q'
6305a203
L
95/* Intel Syntax. Use a non-ascii letter since since it never appears
96 in instructions. */
97#define LONG_DOUBLE_MNEM_SUFFIX '\1'
98
99#define END_OF_INSN '\0'
100
79dec6b7
JB
101/* This matches the C -> StaticRounding alias in the opcode table. */
102#define commutative staticrounding
103
6305a203
L
104/*
105 'templates' is for grouping together 'template' structures for opcodes
106 of the same name. This is only used for storing the insns in the grand
107 ole hash table of insns.
108 The templates themselves start at START and range up to (but not including)
109 END.
110 */
111typedef struct
112{
d3ce72d0
NC
113 const insn_template *start;
114 const insn_template *end;
6305a203
L
115}
116templates;
117
118/* 386 operand encoding bytes: see 386 book for details of this. */
119typedef struct
120{
121 unsigned int regmem; /* codes register or memory operand */
122 unsigned int reg; /* codes register operand (or extended opcode) */
123 unsigned int mode; /* how to interpret regmem & reg */
124}
125modrm_byte;
126
127/* x86-64 extension prefix. */
128typedef int rex_byte;
129
6305a203
L
130/* 386 opcode byte to code indirect addressing. */
131typedef struct
132{
133 unsigned base;
134 unsigned index;
135 unsigned scale;
136}
137sib_byte;
138
6305a203
L
139/* x86 arch names, types and features */
140typedef struct
141{
142 const char *name; /* arch name */
8a2c8fef 143 unsigned int len; /* arch string length */
6305a203
L
144 enum processor_type type; /* arch type */
145 i386_cpu_flags flags; /* cpu feature flags */
8a2c8fef 146 unsigned int skip; /* show_arch should skip this. */
6305a203
L
147}
148arch_entry;
149
293f5f65
L
150/* Used to turn off indicated flags. */
151typedef struct
152{
153 const char *name; /* arch name */
154 unsigned int len; /* arch string length */
155 i386_cpu_flags flags; /* cpu feature flags */
156}
157noarch_entry;
158
78f12dd3 159static void update_code_flag (int, int);
e3bb37b5
L
160static void set_code_flag (int);
161static void set_16bit_gcc_code_flag (int);
162static void set_intel_syntax (int);
1efbbeb4 163static void set_intel_mnemonic (int);
db51cc60 164static void set_allow_index_reg (int);
7bab8ab5 165static void set_check (int);
e3bb37b5 166static void set_cpu_arch (int);
6482c264 167#ifdef TE_PE
e3bb37b5 168static void pe_directive_secrel (int);
6482c264 169#endif
e3bb37b5
L
170static void signed_cons (int);
171static char *output_invalid (int c);
ee86248c
JB
172static int i386_finalize_immediate (segT, expressionS *, i386_operand_type,
173 const char *);
174static int i386_finalize_displacement (segT, expressionS *, i386_operand_type,
175 const char *);
a7619375 176static int i386_att_operand (char *);
e3bb37b5 177static int i386_intel_operand (char *, int);
ee86248c
JB
178static int i386_intel_simplify (expressionS *);
179static int i386_intel_parse_name (const char *, expressionS *);
e3bb37b5
L
180static const reg_entry *parse_register (char *, char **);
181static char *parse_insn (char *, char *);
182static char *parse_operands (char *, const char *);
183static void swap_operands (void);
4d456e3d 184static void swap_2_operands (int, int);
e3bb37b5
L
185static void optimize_imm (void);
186static void optimize_disp (void);
83b16ac6 187static const insn_template *match_template (char);
e3bb37b5
L
188static int check_string (void);
189static int process_suffix (void);
190static int check_byte_reg (void);
191static int check_long_reg (void);
192static int check_qword_reg (void);
193static int check_word_reg (void);
194static int finalize_imm (void);
195static int process_operands (void);
196static const seg_entry *build_modrm_byte (void);
197static void output_insn (void);
198static void output_imm (fragS *, offsetT);
199static void output_disp (fragS *, offsetT);
29b0f896 200#ifndef I386COFF
e3bb37b5 201static void s_bss (int);
252b5132 202#endif
17d4e2a2
L
203#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
204static void handle_large_common (int small ATTRIBUTE_UNUSED);
b4a3a7b4
L
205
206/* GNU_PROPERTY_X86_ISA_1_USED. */
207static unsigned int x86_isa_1_used;
208/* GNU_PROPERTY_X86_FEATURE_2_USED. */
209static unsigned int x86_feature_2_used;
210/* Generate x86 used ISA and feature properties. */
211static unsigned int x86_used_note = DEFAULT_X86_USED_NOTE;
17d4e2a2 212#endif
252b5132 213
a847613f 214static const char *default_arch = DEFAULT_ARCH;
3e73aa7c 215
43234a1e
L
216/* This struct describes rounding control and SAE in the instruction. */
217struct RC_Operation
218{
219 enum rc_type
220 {
221 rne = 0,
222 rd,
223 ru,
224 rz,
225 saeonly
226 } type;
227 int operand;
228};
229
230static struct RC_Operation rc_op;
231
232/* The struct describes masking, applied to OPERAND in the instruction.
233 MASK is a pointer to the corresponding mask register. ZEROING tells
234 whether merging or zeroing mask is used. */
235struct Mask_Operation
236{
237 const reg_entry *mask;
238 unsigned int zeroing;
239 /* The operand where this operation is associated. */
240 int operand;
241};
242
243static struct Mask_Operation mask_op;
244
245/* The struct describes broadcasting, applied to OPERAND. FACTOR is
246 broadcast factor. */
247struct Broadcast_Operation
248{
8e6e0792 249 /* Type of broadcast: {1to2}, {1to4}, {1to8}, or {1to16}. */
43234a1e
L
250 int type;
251
252 /* Index of broadcasted operand. */
253 int operand;
4a1b91ea
L
254
255 /* Number of bytes to broadcast. */
256 int bytes;
43234a1e
L
257};
258
259static struct Broadcast_Operation broadcast_op;
260
c0f3af97
L
261/* VEX prefix. */
262typedef struct
263{
43234a1e
L
264 /* VEX prefix is either 2 byte or 3 byte. EVEX is 4 byte. */
265 unsigned char bytes[4];
c0f3af97
L
266 unsigned int length;
267 /* Destination or source register specifier. */
268 const reg_entry *register_specifier;
269} vex_prefix;
270
252b5132 271/* 'md_assemble ()' gathers together information and puts it into a
47926f60 272 i386_insn. */
252b5132 273
520dc8e8
AM
274union i386_op
275 {
276 expressionS *disps;
277 expressionS *imms;
278 const reg_entry *regs;
279 };
280
a65babc9
L
281enum i386_error
282 {
86e026a4 283 operand_size_mismatch,
a65babc9
L
284 operand_type_mismatch,
285 register_type_mismatch,
286 number_of_operands_mismatch,
287 invalid_instruction_suffix,
288 bad_imm4,
a65babc9
L
289 unsupported_with_intel_mnemonic,
290 unsupported_syntax,
6c30d220
L
291 unsupported,
292 invalid_vsib_address,
7bab8ab5 293 invalid_vector_register_set,
43234a1e
L
294 unsupported_vector_index_register,
295 unsupported_broadcast,
43234a1e
L
296 broadcast_needed,
297 unsupported_masking,
298 mask_not_on_destination,
299 no_default_mask,
300 unsupported_rc_sae,
301 rc_sae_operand_not_last_imm,
302 invalid_register_operand,
a65babc9
L
303 };
304
252b5132
RH
305struct _i386_insn
306 {
47926f60 307 /* TM holds the template for the insn were currently assembling. */
d3ce72d0 308 insn_template tm;
252b5132 309
7d5e4556
L
310 /* SUFFIX holds the instruction size suffix for byte, word, dword
311 or qword, if given. */
252b5132
RH
312 char suffix;
313
47926f60 314 /* OPERANDS gives the number of given operands. */
252b5132
RH
315 unsigned int operands;
316
317 /* REG_OPERANDS, DISP_OPERANDS, MEM_OPERANDS, IMM_OPERANDS give the number
318 of given register, displacement, memory operands and immediate
47926f60 319 operands. */
252b5132
RH
320 unsigned int reg_operands, disp_operands, mem_operands, imm_operands;
321
322 /* TYPES [i] is the type (see above #defines) which tells us how to
520dc8e8 323 use OP[i] for the corresponding operand. */
40fb9820 324 i386_operand_type types[MAX_OPERANDS];
252b5132 325
520dc8e8
AM
326 /* Displacement expression, immediate expression, or register for each
327 operand. */
328 union i386_op op[MAX_OPERANDS];
252b5132 329
3e73aa7c
JH
330 /* Flags for operands. */
331 unsigned int flags[MAX_OPERANDS];
332#define Operand_PCrel 1
c48dadc9 333#define Operand_Mem 2
3e73aa7c 334
252b5132 335 /* Relocation type for operand */
f86103b7 336 enum bfd_reloc_code_real reloc[MAX_OPERANDS];
252b5132 337
252b5132
RH
338 /* BASE_REG, INDEX_REG, and LOG2_SCALE_FACTOR are used to encode
339 the base index byte below. */
340 const reg_entry *base_reg;
341 const reg_entry *index_reg;
342 unsigned int log2_scale_factor;
343
344 /* SEG gives the seg_entries of this insn. They are zero unless
47926f60 345 explicit segment overrides are given. */
ce8a8b2f 346 const seg_entry *seg[2];
252b5132 347
8325cc63
JB
348 /* Copied first memory operand string, for re-checking. */
349 char *memop1_string;
350
252b5132
RH
351 /* PREFIX holds all the given prefix opcodes (usually null).
352 PREFIXES is the number of prefix opcodes. */
353 unsigned int prefixes;
354 unsigned char prefix[MAX_PREFIXES];
355
6f2f06be
JB
356 /* The operand to a branch insn indicates an absolute branch. */
357 bfd_boolean jumpabsolute;
358
b4a3a7b4
L
359 /* Has MMX register operands. */
360 bfd_boolean has_regmmx;
361
362 /* Has XMM register operands. */
363 bfd_boolean has_regxmm;
364
365 /* Has YMM register operands. */
366 bfd_boolean has_regymm;
367
368 /* Has ZMM register operands. */
369 bfd_boolean has_regzmm;
370
e379e5f3
L
371 /* Has GOTPC or TLS relocation. */
372 bfd_boolean has_gotpc_tls_reloc;
373
252b5132 374 /* RM and SIB are the modrm byte and the sib byte where the
c1e679ec 375 addressing modes of this insn are encoded. */
252b5132 376 modrm_byte rm;
3e73aa7c 377 rex_byte rex;
43234a1e 378 rex_byte vrex;
252b5132 379 sib_byte sib;
c0f3af97 380 vex_prefix vex;
b6169b20 381
43234a1e
L
382 /* Masking attributes. */
383 struct Mask_Operation *mask;
384
385 /* Rounding control and SAE attributes. */
386 struct RC_Operation *rounding;
387
388 /* Broadcasting attributes. */
389 struct Broadcast_Operation *broadcast;
390
391 /* Compressed disp8*N attribute. */
392 unsigned int memshift;
393
86fa6981
L
394 /* Prefer load or store in encoding. */
395 enum
396 {
397 dir_encoding_default = 0,
398 dir_encoding_load,
64c49ab3
JB
399 dir_encoding_store,
400 dir_encoding_swap
86fa6981 401 } dir_encoding;
891edac4 402
a501d77e
L
403 /* Prefer 8bit or 32bit displacement in encoding. */
404 enum
405 {
406 disp_encoding_default = 0,
407 disp_encoding_8bit,
408 disp_encoding_32bit
409 } disp_encoding;
f8a5c266 410
6b6b6807
L
411 /* Prefer the REX byte in encoding. */
412 bfd_boolean rex_encoding;
413
b6f8c7c4
L
414 /* Disable instruction size optimization. */
415 bfd_boolean no_optimize;
416
86fa6981
L
417 /* How to encode vector instructions. */
418 enum
419 {
420 vex_encoding_default = 0,
421 vex_encoding_vex2,
422 vex_encoding_vex3,
423 vex_encoding_evex
424 } vec_encoding;
425
d5de92cf
L
426 /* REP prefix. */
427 const char *rep_prefix;
428
165de32a
L
429 /* HLE prefix. */
430 const char *hle_prefix;
42164a71 431
7e8b059b
L
432 /* Have BND prefix. */
433 const char *bnd_prefix;
434
04ef582a
L
435 /* Have NOTRACK prefix. */
436 const char *notrack_prefix;
437
891edac4 438 /* Error message. */
a65babc9 439 enum i386_error error;
252b5132
RH
440 };
441
442typedef struct _i386_insn i386_insn;
443
43234a1e
L
444/* Link RC type with corresponding string, that'll be looked for in
445 asm. */
446struct RC_name
447{
448 enum rc_type type;
449 const char *name;
450 unsigned int len;
451};
452
453static const struct RC_name RC_NamesTable[] =
454{
455 { rne, STRING_COMMA_LEN ("rn-sae") },
456 { rd, STRING_COMMA_LEN ("rd-sae") },
457 { ru, STRING_COMMA_LEN ("ru-sae") },
458 { rz, STRING_COMMA_LEN ("rz-sae") },
459 { saeonly, STRING_COMMA_LEN ("sae") },
460};
461
252b5132
RH
462/* List of chars besides those in app.c:symbol_chars that can start an
463 operand. Used to prevent the scrubber eating vital white-space. */
86fa6981 464const char extra_symbol_chars[] = "*%-([{}"
252b5132 465#ifdef LEX_AT
32137342
NC
466 "@"
467#endif
468#ifdef LEX_QM
469 "?"
252b5132 470#endif
32137342 471 ;
252b5132 472
29b0f896
AM
473#if (defined (TE_I386AIX) \
474 || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) \
3896cfd5 475 && !defined (TE_GNU) \
29b0f896 476 && !defined (TE_LINUX) \
8d63c93e 477 && !defined (TE_NACL) \
29b0f896 478 && !defined (TE_FreeBSD) \
5b806d27 479 && !defined (TE_DragonFly) \
29b0f896 480 && !defined (TE_NetBSD)))
252b5132 481/* This array holds the chars that always start a comment. If the
b3b91714
AM
482 pre-processor is disabled, these aren't very useful. The option
483 --divide will remove '/' from this list. */
484const char *i386_comment_chars = "#/";
485#define SVR4_COMMENT_CHARS 1
252b5132 486#define PREFIX_SEPARATOR '\\'
252b5132 487
b3b91714
AM
488#else
489const char *i386_comment_chars = "#";
490#define PREFIX_SEPARATOR '/'
491#endif
492
252b5132
RH
493/* This array holds the chars that only start a comment at the beginning of
494 a line. If the line seems to have the form '# 123 filename'
ce8a8b2f
AM
495 .line and .file directives will appear in the pre-processed output.
496 Note that input_file.c hand checks for '#' at the beginning of the
252b5132 497 first line of the input file. This is because the compiler outputs
ce8a8b2f
AM
498 #NO_APP at the beginning of its output.
499 Also note that comments started like this one will always work if
252b5132 500 '/' isn't otherwise defined. */
b3b91714 501const char line_comment_chars[] = "#/";
252b5132 502
63a0b638 503const char line_separator_chars[] = ";";
252b5132 504
ce8a8b2f
AM
505/* Chars that can be used to separate mant from exp in floating point
506 nums. */
252b5132
RH
507const char EXP_CHARS[] = "eE";
508
ce8a8b2f
AM
509/* Chars that mean this number is a floating point constant
510 As in 0f12.456
511 or 0d1.2345e12. */
252b5132
RH
512const char FLT_CHARS[] = "fFdDxX";
513
ce8a8b2f 514/* Tables for lexical analysis. */
252b5132
RH
515static char mnemonic_chars[256];
516static char register_chars[256];
517static char operand_chars[256];
518static char identifier_chars[256];
519static char digit_chars[256];
520
ce8a8b2f 521/* Lexical macros. */
252b5132
RH
522#define is_mnemonic_char(x) (mnemonic_chars[(unsigned char) x])
523#define is_operand_char(x) (operand_chars[(unsigned char) x])
524#define is_register_char(x) (register_chars[(unsigned char) x])
525#define is_space_char(x) ((x) == ' ')
526#define is_identifier_char(x) (identifier_chars[(unsigned char) x])
527#define is_digit_char(x) (digit_chars[(unsigned char) x])
528
0234cb7c 529/* All non-digit non-letter characters that may occur in an operand. */
252b5132
RH
530static char operand_special_chars[] = "%$-+(,)*._~/<>|&^!:[@]";
531
532/* md_assemble() always leaves the strings it's passed unaltered. To
533 effect this we maintain a stack of saved characters that we've smashed
534 with '\0's (indicating end of strings for various sub-fields of the
47926f60 535 assembler instruction). */
252b5132 536static char save_stack[32];
ce8a8b2f 537static char *save_stack_p;
252b5132
RH
538#define END_STRING_AND_SAVE(s) \
539 do { *save_stack_p++ = *(s); *(s) = '\0'; } while (0)
540#define RESTORE_END_STRING(s) \
541 do { *(s) = *--save_stack_p; } while (0)
542
47926f60 543/* The instruction we're assembling. */
252b5132
RH
544static i386_insn i;
545
546/* Possible templates for current insn. */
547static const templates *current_templates;
548
31b2323c
L
549/* Per instruction expressionS buffers: max displacements & immediates. */
550static expressionS disp_expressions[MAX_MEMORY_OPERANDS];
551static expressionS im_expressions[MAX_IMMEDIATE_OPERANDS];
252b5132 552
47926f60 553/* Current operand we are working on. */
ee86248c 554static int this_operand = -1;
252b5132 555
3e73aa7c
JH
556/* We support four different modes. FLAG_CODE variable is used to distinguish
557 these. */
558
559enum flag_code {
560 CODE_32BIT,
561 CODE_16BIT,
562 CODE_64BIT };
563
564static enum flag_code flag_code;
4fa24527 565static unsigned int object_64bit;
862be3fb 566static unsigned int disallow_64bit_reloc;
3e73aa7c 567static int use_rela_relocations = 0;
e379e5f3
L
568/* __tls_get_addr/___tls_get_addr symbol for TLS. */
569static const char *tls_get_addr;
3e73aa7c 570
7af8ed2d
NC
571#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
572 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
573 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
574
351f65ca
L
575/* The ELF ABI to use. */
576enum x86_elf_abi
577{
578 I386_ABI,
7f56bc95
L
579 X86_64_ABI,
580 X86_64_X32_ABI
351f65ca
L
581};
582
583static enum x86_elf_abi x86_elf_abi = I386_ABI;
7af8ed2d 584#endif
351f65ca 585
167ad85b
TG
586#if defined (TE_PE) || defined (TE_PEP)
587/* Use big object file format. */
588static int use_big_obj = 0;
589#endif
590
8dcea932
L
591#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
592/* 1 if generating code for a shared library. */
593static int shared = 0;
594#endif
595
47926f60
KH
596/* 1 for intel syntax,
597 0 if att syntax. */
598static int intel_syntax = 0;
252b5132 599
e89c5eaa
L
600/* 1 for Intel64 ISA,
601 0 if AMD64 ISA. */
602static int intel64;
603
1efbbeb4
L
604/* 1 for intel mnemonic,
605 0 if att mnemonic. */
606static int intel_mnemonic = !SYSV386_COMPAT;
607
a60de03c
JB
608/* 1 if pseudo registers are permitted. */
609static int allow_pseudo_reg = 0;
610
47926f60
KH
611/* 1 if register prefix % not required. */
612static int allow_naked_reg = 0;
252b5132 613
33eaf5de 614/* 1 if the assembler should add BND prefix for all control-transferring
7e8b059b
L
615 instructions supporting it, even if this prefix wasn't specified
616 explicitly. */
617static int add_bnd_prefix = 0;
618
ba104c83 619/* 1 if pseudo index register, eiz/riz, is allowed . */
db51cc60
L
620static int allow_index_reg = 0;
621
d022bddd
IT
622/* 1 if the assembler should ignore LOCK prefix, even if it was
623 specified explicitly. */
624static int omit_lock_prefix = 0;
625
e4e00185
AS
626/* 1 if the assembler should encode lfence, mfence, and sfence as
627 "lock addl $0, (%{re}sp)". */
628static int avoid_fence = 0;
629
e379e5f3
L
630/* Type of the previous instruction. */
631static struct
632 {
633 segT seg;
634 const char *file;
635 const char *name;
636 unsigned int line;
637 enum last_insn_kind
638 {
639 last_insn_other = 0,
640 last_insn_directive,
641 last_insn_prefix
642 } kind;
643 } last_insn;
644
0cb4071e
L
645/* 1 if the assembler should generate relax relocations. */
646
647static int generate_relax_relocations
648 = DEFAULT_GENERATE_X86_RELAX_RELOCATIONS;
649
7bab8ab5 650static enum check_kind
daf50ae7 651 {
7bab8ab5
JB
652 check_none = 0,
653 check_warning,
654 check_error
daf50ae7 655 }
7bab8ab5 656sse_check, operand_check = check_warning;
daf50ae7 657
e379e5f3
L
658/* Non-zero if branches should be aligned within power of 2 boundary. */
659static int align_branch_power = 0;
660
661/* Types of branches to align. */
662enum align_branch_kind
663 {
664 align_branch_none = 0,
665 align_branch_jcc = 1,
666 align_branch_fused = 2,
667 align_branch_jmp = 3,
668 align_branch_call = 4,
669 align_branch_indirect = 5,
670 align_branch_ret = 6
671 };
672
673/* Type bits of branches to align. */
674enum align_branch_bit
675 {
676 align_branch_jcc_bit = 1 << align_branch_jcc,
677 align_branch_fused_bit = 1 << align_branch_fused,
678 align_branch_jmp_bit = 1 << align_branch_jmp,
679 align_branch_call_bit = 1 << align_branch_call,
680 align_branch_indirect_bit = 1 << align_branch_indirect,
681 align_branch_ret_bit = 1 << align_branch_ret
682 };
683
684static unsigned int align_branch = (align_branch_jcc_bit
685 | align_branch_fused_bit
686 | align_branch_jmp_bit);
687
688/* The maximum padding size for fused jcc. CMP like instruction can
689 be 9 bytes and jcc can be 6 bytes. Leave room just in case for
690 prefixes. */
691#define MAX_FUSED_JCC_PADDING_SIZE 20
692
693/* The maximum number of prefixes added for an instruction. */
694static unsigned int align_branch_prefix_size = 5;
695
b6f8c7c4
L
696/* Optimization:
697 1. Clear the REX_W bit with register operand if possible.
698 2. Above plus use 128bit vector instruction to clear the full vector
699 register.
700 */
701static int optimize = 0;
702
703/* Optimization:
704 1. Clear the REX_W bit with register operand if possible.
705 2. Above plus use 128bit vector instruction to clear the full vector
706 register.
707 3. Above plus optimize "test{q,l,w} $imm8,%r{64,32,16}" to
708 "testb $imm7,%r8".
709 */
710static int optimize_for_space = 0;
711
2ca3ace5
L
712/* Register prefix used for error message. */
713static const char *register_prefix = "%";
714
47926f60
KH
715/* Used in 16 bit gcc mode to add an l suffix to call, ret, enter,
716 leave, push, and pop instructions so that gcc has the same stack
717 frame as in 32 bit mode. */
718static char stackop_size = '\0';
eecb386c 719
12b55ccc
L
720/* Non-zero to optimize code alignment. */
721int optimize_align_code = 1;
722
47926f60
KH
723/* Non-zero to quieten some warnings. */
724static int quiet_warnings = 0;
a38cf1db 725
47926f60
KH
726/* CPU name. */
727static const char *cpu_arch_name = NULL;
6305a203 728static char *cpu_sub_arch_name = NULL;
a38cf1db 729
47926f60 730/* CPU feature flags. */
40fb9820
L
731static i386_cpu_flags cpu_arch_flags = CPU_UNKNOWN_FLAGS;
732
ccc9c027
L
733/* If we have selected a cpu we are generating instructions for. */
734static int cpu_arch_tune_set = 0;
735
9103f4f4 736/* Cpu we are generating instructions for. */
fbf3f584 737enum processor_type cpu_arch_tune = PROCESSOR_UNKNOWN;
9103f4f4
L
738
739/* CPU feature flags of cpu we are generating instructions for. */
40fb9820 740static i386_cpu_flags cpu_arch_tune_flags;
9103f4f4 741
ccc9c027 742/* CPU instruction set architecture used. */
fbf3f584 743enum processor_type cpu_arch_isa = PROCESSOR_UNKNOWN;
ccc9c027 744
9103f4f4 745/* CPU feature flags of instruction set architecture used. */
fbf3f584 746i386_cpu_flags cpu_arch_isa_flags;
9103f4f4 747
fddf5b5b
AM
748/* If set, conditional jumps are not automatically promoted to handle
749 larger than a byte offset. */
750static unsigned int no_cond_jump_promotion = 0;
751
c0f3af97
L
752/* Encode SSE instructions with VEX prefix. */
753static unsigned int sse2avx;
754
539f890d
L
755/* Encode scalar AVX instructions with specific vector length. */
756static enum
757 {
758 vex128 = 0,
759 vex256
760 } avxscalar;
761
03751133
L
762/* Encode VEX WIG instructions with specific vex.w. */
763static enum
764 {
765 vexw0 = 0,
766 vexw1
767 } vexwig;
768
43234a1e
L
769/* Encode scalar EVEX LIG instructions with specific vector length. */
770static enum
771 {
772 evexl128 = 0,
773 evexl256,
774 evexl512
775 } evexlig;
776
777/* Encode EVEX WIG instructions with specific evex.w. */
778static enum
779 {
780 evexw0 = 0,
781 evexw1
782 } evexwig;
783
d3d3c6db
IT
784/* Value to encode in EVEX RC bits, for SAE-only instructions. */
785static enum rc_type evexrcig = rne;
786
29b0f896 787/* Pre-defined "_GLOBAL_OFFSET_TABLE_". */
87c245cc 788static symbolS *GOT_symbol;
29b0f896 789
a4447b93
RH
790/* The dwarf2 return column, adjusted for 32 or 64 bit. */
791unsigned int x86_dwarf2_return_column;
792
793/* The dwarf2 data alignment, adjusted for 32 or 64 bit. */
794int x86_cie_data_alignment;
795
252b5132 796/* Interface to relax_segment.
fddf5b5b
AM
797 There are 3 major relax states for 386 jump insns because the
798 different types of jumps add different sizes to frags when we're
e379e5f3
L
799 figuring out what sort of jump to choose to reach a given label.
800
801 BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING are used to align
802 branches which are handled by md_estimate_size_before_relax() and
803 i386_generic_table_relax_frag(). */
252b5132 804
47926f60 805/* Types. */
93c2a809
AM
806#define UNCOND_JUMP 0
807#define COND_JUMP 1
808#define COND_JUMP86 2
e379e5f3
L
809#define BRANCH_PADDING 3
810#define BRANCH_PREFIX 4
811#define FUSED_JCC_PADDING 5
fddf5b5b 812
47926f60 813/* Sizes. */
252b5132
RH
814#define CODE16 1
815#define SMALL 0
29b0f896 816#define SMALL16 (SMALL | CODE16)
252b5132 817#define BIG 2
29b0f896 818#define BIG16 (BIG | CODE16)
252b5132
RH
819
820#ifndef INLINE
821#ifdef __GNUC__
822#define INLINE __inline__
823#else
824#define INLINE
825#endif
826#endif
827
fddf5b5b
AM
828#define ENCODE_RELAX_STATE(type, size) \
829 ((relax_substateT) (((type) << 2) | (size)))
830#define TYPE_FROM_RELAX_STATE(s) \
831 ((s) >> 2)
832#define DISP_SIZE_FROM_RELAX_STATE(s) \
833 ((((s) & 3) == BIG ? 4 : (((s) & 3) == BIG16 ? 2 : 1)))
252b5132
RH
834
835/* This table is used by relax_frag to promote short jumps to long
836 ones where necessary. SMALL (short) jumps may be promoted to BIG
837 (32 bit long) ones, and SMALL16 jumps to BIG16 (16 bit long). We
838 don't allow a short jump in a 32 bit code segment to be promoted to
839 a 16 bit offset jump because it's slower (requires data size
840 prefix), and doesn't work, unless the destination is in the bottom
841 64k of the code segment (The top 16 bits of eip are zeroed). */
842
843const relax_typeS md_relax_table[] =
844{
24eab124
AM
845 /* The fields are:
846 1) most positive reach of this state,
847 2) most negative reach of this state,
93c2a809 848 3) how many bytes this mode will have in the variable part of the frag
ce8a8b2f 849 4) which index into the table to try if we can't fit into this one. */
252b5132 850
fddf5b5b 851 /* UNCOND_JUMP states. */
93c2a809
AM
852 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG)},
853 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16)},
854 /* dword jmp adds 4 bytes to frag:
855 0 extra opcode bytes, 4 displacement bytes. */
252b5132 856 {0, 0, 4, 0},
93c2a809
AM
857 /* word jmp adds 2 byte2 to frag:
858 0 extra opcode bytes, 2 displacement bytes. */
252b5132
RH
859 {0, 0, 2, 0},
860
93c2a809
AM
861 /* COND_JUMP states. */
862 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG)},
863 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG16)},
864 /* dword conditionals adds 5 bytes to frag:
865 1 extra opcode byte, 4 displacement bytes. */
866 {0, 0, 5, 0},
fddf5b5b 867 /* word conditionals add 3 bytes to frag:
93c2a809
AM
868 1 extra opcode byte, 2 displacement bytes. */
869 {0, 0, 3, 0},
870
871 /* COND_JUMP86 states. */
872 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG)},
873 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG16)},
874 /* dword conditionals adds 5 bytes to frag:
875 1 extra opcode byte, 4 displacement bytes. */
876 {0, 0, 5, 0},
877 /* word conditionals add 4 bytes to frag:
878 1 displacement byte and a 3 byte long branch insn. */
879 {0, 0, 4, 0}
252b5132
RH
880};
881
9103f4f4
L
882static const arch_entry cpu_arch[] =
883{
89507696
JB
884 /* Do not replace the first two entries - i386_target_format()
885 relies on them being there in this order. */
8a2c8fef 886 { STRING_COMMA_LEN ("generic32"), PROCESSOR_GENERIC32,
293f5f65 887 CPU_GENERIC32_FLAGS, 0 },
8a2c8fef 888 { STRING_COMMA_LEN ("generic64"), PROCESSOR_GENERIC64,
293f5f65 889 CPU_GENERIC64_FLAGS, 0 },
8a2c8fef 890 { STRING_COMMA_LEN ("i8086"), PROCESSOR_UNKNOWN,
293f5f65 891 CPU_NONE_FLAGS, 0 },
8a2c8fef 892 { STRING_COMMA_LEN ("i186"), PROCESSOR_UNKNOWN,
293f5f65 893 CPU_I186_FLAGS, 0 },
8a2c8fef 894 { STRING_COMMA_LEN ("i286"), PROCESSOR_UNKNOWN,
293f5f65 895 CPU_I286_FLAGS, 0 },
8a2c8fef 896 { STRING_COMMA_LEN ("i386"), PROCESSOR_I386,
293f5f65 897 CPU_I386_FLAGS, 0 },
8a2c8fef 898 { STRING_COMMA_LEN ("i486"), PROCESSOR_I486,
293f5f65 899 CPU_I486_FLAGS, 0 },
8a2c8fef 900 { STRING_COMMA_LEN ("i586"), PROCESSOR_PENTIUM,
293f5f65 901 CPU_I586_FLAGS, 0 },
8a2c8fef 902 { STRING_COMMA_LEN ("i686"), PROCESSOR_PENTIUMPRO,
293f5f65 903 CPU_I686_FLAGS, 0 },
8a2c8fef 904 { STRING_COMMA_LEN ("pentium"), PROCESSOR_PENTIUM,
293f5f65 905 CPU_I586_FLAGS, 0 },
8a2c8fef 906 { STRING_COMMA_LEN ("pentiumpro"), PROCESSOR_PENTIUMPRO,
293f5f65 907 CPU_PENTIUMPRO_FLAGS, 0 },
8a2c8fef 908 { STRING_COMMA_LEN ("pentiumii"), PROCESSOR_PENTIUMPRO,
293f5f65 909 CPU_P2_FLAGS, 0 },
8a2c8fef 910 { STRING_COMMA_LEN ("pentiumiii"),PROCESSOR_PENTIUMPRO,
293f5f65 911 CPU_P3_FLAGS, 0 },
8a2c8fef 912 { STRING_COMMA_LEN ("pentium4"), PROCESSOR_PENTIUM4,
293f5f65 913 CPU_P4_FLAGS, 0 },
8a2c8fef 914 { STRING_COMMA_LEN ("prescott"), PROCESSOR_NOCONA,
293f5f65 915 CPU_CORE_FLAGS, 0 },
8a2c8fef 916 { STRING_COMMA_LEN ("nocona"), PROCESSOR_NOCONA,
293f5f65 917 CPU_NOCONA_FLAGS, 0 },
8a2c8fef 918 { STRING_COMMA_LEN ("yonah"), PROCESSOR_CORE,
293f5f65 919 CPU_CORE_FLAGS, 1 },
8a2c8fef 920 { STRING_COMMA_LEN ("core"), PROCESSOR_CORE,
293f5f65 921 CPU_CORE_FLAGS, 0 },
8a2c8fef 922 { STRING_COMMA_LEN ("merom"), PROCESSOR_CORE2,
293f5f65 923 CPU_CORE2_FLAGS, 1 },
8a2c8fef 924 { STRING_COMMA_LEN ("core2"), PROCESSOR_CORE2,
293f5f65 925 CPU_CORE2_FLAGS, 0 },
8a2c8fef 926 { STRING_COMMA_LEN ("corei7"), PROCESSOR_COREI7,
293f5f65 927 CPU_COREI7_FLAGS, 0 },
8a2c8fef 928 { STRING_COMMA_LEN ("l1om"), PROCESSOR_L1OM,
293f5f65 929 CPU_L1OM_FLAGS, 0 },
7a9068fe 930 { STRING_COMMA_LEN ("k1om"), PROCESSOR_K1OM,
293f5f65 931 CPU_K1OM_FLAGS, 0 },
81486035 932 { STRING_COMMA_LEN ("iamcu"), PROCESSOR_IAMCU,
293f5f65 933 CPU_IAMCU_FLAGS, 0 },
8a2c8fef 934 { STRING_COMMA_LEN ("k6"), PROCESSOR_K6,
293f5f65 935 CPU_K6_FLAGS, 0 },
8a2c8fef 936 { STRING_COMMA_LEN ("k6_2"), PROCESSOR_K6,
293f5f65 937 CPU_K6_2_FLAGS, 0 },
8a2c8fef 938 { STRING_COMMA_LEN ("athlon"), PROCESSOR_ATHLON,
293f5f65 939 CPU_ATHLON_FLAGS, 0 },
8a2c8fef 940 { STRING_COMMA_LEN ("sledgehammer"), PROCESSOR_K8,
293f5f65 941 CPU_K8_FLAGS, 1 },
8a2c8fef 942 { STRING_COMMA_LEN ("opteron"), PROCESSOR_K8,
293f5f65 943 CPU_K8_FLAGS, 0 },
8a2c8fef 944 { STRING_COMMA_LEN ("k8"), PROCESSOR_K8,
293f5f65 945 CPU_K8_FLAGS, 0 },
8a2c8fef 946 { STRING_COMMA_LEN ("amdfam10"), PROCESSOR_AMDFAM10,
293f5f65 947 CPU_AMDFAM10_FLAGS, 0 },
8aedb9fe 948 { STRING_COMMA_LEN ("bdver1"), PROCESSOR_BD,
293f5f65 949 CPU_BDVER1_FLAGS, 0 },
8aedb9fe 950 { STRING_COMMA_LEN ("bdver2"), PROCESSOR_BD,
293f5f65 951 CPU_BDVER2_FLAGS, 0 },
5e5c50d3 952 { STRING_COMMA_LEN ("bdver3"), PROCESSOR_BD,
293f5f65 953 CPU_BDVER3_FLAGS, 0 },
c7b0bd56 954 { STRING_COMMA_LEN ("bdver4"), PROCESSOR_BD,
293f5f65 955 CPU_BDVER4_FLAGS, 0 },
029f3522 956 { STRING_COMMA_LEN ("znver1"), PROCESSOR_ZNVER,
293f5f65 957 CPU_ZNVER1_FLAGS, 0 },
a9660a6f
AP
958 { STRING_COMMA_LEN ("znver2"), PROCESSOR_ZNVER,
959 CPU_ZNVER2_FLAGS, 0 },
7b458c12 960 { STRING_COMMA_LEN ("btver1"), PROCESSOR_BT,
293f5f65 961 CPU_BTVER1_FLAGS, 0 },
7b458c12 962 { STRING_COMMA_LEN ("btver2"), PROCESSOR_BT,
293f5f65 963 CPU_BTVER2_FLAGS, 0 },
8a2c8fef 964 { STRING_COMMA_LEN (".8087"), PROCESSOR_UNKNOWN,
293f5f65 965 CPU_8087_FLAGS, 0 },
8a2c8fef 966 { STRING_COMMA_LEN (".287"), PROCESSOR_UNKNOWN,
293f5f65 967 CPU_287_FLAGS, 0 },
8a2c8fef 968 { STRING_COMMA_LEN (".387"), PROCESSOR_UNKNOWN,
293f5f65 969 CPU_387_FLAGS, 0 },
1848e567
L
970 { STRING_COMMA_LEN (".687"), PROCESSOR_UNKNOWN,
971 CPU_687_FLAGS, 0 },
d871f3f4
L
972 { STRING_COMMA_LEN (".cmov"), PROCESSOR_UNKNOWN,
973 CPU_CMOV_FLAGS, 0 },
974 { STRING_COMMA_LEN (".fxsr"), PROCESSOR_UNKNOWN,
975 CPU_FXSR_FLAGS, 0 },
8a2c8fef 976 { STRING_COMMA_LEN (".mmx"), PROCESSOR_UNKNOWN,
293f5f65 977 CPU_MMX_FLAGS, 0 },
8a2c8fef 978 { STRING_COMMA_LEN (".sse"), PROCESSOR_UNKNOWN,
293f5f65 979 CPU_SSE_FLAGS, 0 },
8a2c8fef 980 { STRING_COMMA_LEN (".sse2"), PROCESSOR_UNKNOWN,
293f5f65 981 CPU_SSE2_FLAGS, 0 },
8a2c8fef 982 { STRING_COMMA_LEN (".sse3"), PROCESSOR_UNKNOWN,
293f5f65 983 CPU_SSE3_FLAGS, 0 },
8a2c8fef 984 { STRING_COMMA_LEN (".ssse3"), PROCESSOR_UNKNOWN,
293f5f65 985 CPU_SSSE3_FLAGS, 0 },
8a2c8fef 986 { STRING_COMMA_LEN (".sse4.1"), PROCESSOR_UNKNOWN,
293f5f65 987 CPU_SSE4_1_FLAGS, 0 },
8a2c8fef 988 { STRING_COMMA_LEN (".sse4.2"), PROCESSOR_UNKNOWN,
293f5f65 989 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 990 { STRING_COMMA_LEN (".sse4"), PROCESSOR_UNKNOWN,
293f5f65 991 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 992 { STRING_COMMA_LEN (".avx"), PROCESSOR_UNKNOWN,
293f5f65 993 CPU_AVX_FLAGS, 0 },
6c30d220 994 { STRING_COMMA_LEN (".avx2"), PROCESSOR_UNKNOWN,
293f5f65 995 CPU_AVX2_FLAGS, 0 },
43234a1e 996 { STRING_COMMA_LEN (".avx512f"), PROCESSOR_UNKNOWN,
293f5f65 997 CPU_AVX512F_FLAGS, 0 },
43234a1e 998 { STRING_COMMA_LEN (".avx512cd"), PROCESSOR_UNKNOWN,
293f5f65 999 CPU_AVX512CD_FLAGS, 0 },
43234a1e 1000 { STRING_COMMA_LEN (".avx512er"), PROCESSOR_UNKNOWN,
293f5f65 1001 CPU_AVX512ER_FLAGS, 0 },
43234a1e 1002 { STRING_COMMA_LEN (".avx512pf"), PROCESSOR_UNKNOWN,
293f5f65 1003 CPU_AVX512PF_FLAGS, 0 },
1dfc6506 1004 { STRING_COMMA_LEN (".avx512dq"), PROCESSOR_UNKNOWN,
293f5f65 1005 CPU_AVX512DQ_FLAGS, 0 },
1dfc6506 1006 { STRING_COMMA_LEN (".avx512bw"), PROCESSOR_UNKNOWN,
293f5f65 1007 CPU_AVX512BW_FLAGS, 0 },
1dfc6506 1008 { STRING_COMMA_LEN (".avx512vl"), PROCESSOR_UNKNOWN,
293f5f65 1009 CPU_AVX512VL_FLAGS, 0 },
8a2c8fef 1010 { STRING_COMMA_LEN (".vmx"), PROCESSOR_UNKNOWN,
293f5f65 1011 CPU_VMX_FLAGS, 0 },
8729a6f6 1012 { STRING_COMMA_LEN (".vmfunc"), PROCESSOR_UNKNOWN,
293f5f65 1013 CPU_VMFUNC_FLAGS, 0 },
8a2c8fef 1014 { STRING_COMMA_LEN (".smx"), PROCESSOR_UNKNOWN,
293f5f65 1015 CPU_SMX_FLAGS, 0 },
8a2c8fef 1016 { STRING_COMMA_LEN (".xsave"), PROCESSOR_UNKNOWN,
293f5f65 1017 CPU_XSAVE_FLAGS, 0 },
c7b8aa3a 1018 { STRING_COMMA_LEN (".xsaveopt"), PROCESSOR_UNKNOWN,
293f5f65 1019 CPU_XSAVEOPT_FLAGS, 0 },
1dfc6506 1020 { STRING_COMMA_LEN (".xsavec"), PROCESSOR_UNKNOWN,
293f5f65 1021 CPU_XSAVEC_FLAGS, 0 },
1dfc6506 1022 { STRING_COMMA_LEN (".xsaves"), PROCESSOR_UNKNOWN,
293f5f65 1023 CPU_XSAVES_FLAGS, 0 },
8a2c8fef 1024 { STRING_COMMA_LEN (".aes"), PROCESSOR_UNKNOWN,
293f5f65 1025 CPU_AES_FLAGS, 0 },
8a2c8fef 1026 { STRING_COMMA_LEN (".pclmul"), PROCESSOR_UNKNOWN,
293f5f65 1027 CPU_PCLMUL_FLAGS, 0 },
8a2c8fef 1028 { STRING_COMMA_LEN (".clmul"), PROCESSOR_UNKNOWN,
293f5f65 1029 CPU_PCLMUL_FLAGS, 1 },
c7b8aa3a 1030 { STRING_COMMA_LEN (".fsgsbase"), PROCESSOR_UNKNOWN,
293f5f65 1031 CPU_FSGSBASE_FLAGS, 0 },
c7b8aa3a 1032 { STRING_COMMA_LEN (".rdrnd"), PROCESSOR_UNKNOWN,
293f5f65 1033 CPU_RDRND_FLAGS, 0 },
c7b8aa3a 1034 { STRING_COMMA_LEN (".f16c"), PROCESSOR_UNKNOWN,
293f5f65 1035 CPU_F16C_FLAGS, 0 },
6c30d220 1036 { STRING_COMMA_LEN (".bmi2"), PROCESSOR_UNKNOWN,
293f5f65 1037 CPU_BMI2_FLAGS, 0 },
8a2c8fef 1038 { STRING_COMMA_LEN (".fma"), PROCESSOR_UNKNOWN,
293f5f65 1039 CPU_FMA_FLAGS, 0 },
8a2c8fef 1040 { STRING_COMMA_LEN (".fma4"), PROCESSOR_UNKNOWN,
293f5f65 1041 CPU_FMA4_FLAGS, 0 },
8a2c8fef 1042 { STRING_COMMA_LEN (".xop"), PROCESSOR_UNKNOWN,
293f5f65 1043 CPU_XOP_FLAGS, 0 },
8a2c8fef 1044 { STRING_COMMA_LEN (".lwp"), PROCESSOR_UNKNOWN,
293f5f65 1045 CPU_LWP_FLAGS, 0 },
8a2c8fef 1046 { STRING_COMMA_LEN (".movbe"), PROCESSOR_UNKNOWN,
293f5f65 1047 CPU_MOVBE_FLAGS, 0 },
60aa667e 1048 { STRING_COMMA_LEN (".cx16"), PROCESSOR_UNKNOWN,
293f5f65 1049 CPU_CX16_FLAGS, 0 },
8a2c8fef 1050 { STRING_COMMA_LEN (".ept"), PROCESSOR_UNKNOWN,
293f5f65 1051 CPU_EPT_FLAGS, 0 },
6c30d220 1052 { STRING_COMMA_LEN (".lzcnt"), PROCESSOR_UNKNOWN,
293f5f65 1053 CPU_LZCNT_FLAGS, 0 },
42164a71 1054 { STRING_COMMA_LEN (".hle"), PROCESSOR_UNKNOWN,
293f5f65 1055 CPU_HLE_FLAGS, 0 },
42164a71 1056 { STRING_COMMA_LEN (".rtm"), PROCESSOR_UNKNOWN,
293f5f65 1057 CPU_RTM_FLAGS, 0 },
6c30d220 1058 { STRING_COMMA_LEN (".invpcid"), PROCESSOR_UNKNOWN,
293f5f65 1059 CPU_INVPCID_FLAGS, 0 },
8a2c8fef 1060 { STRING_COMMA_LEN (".clflush"), PROCESSOR_UNKNOWN,
293f5f65 1061 CPU_CLFLUSH_FLAGS, 0 },
22109423 1062 { STRING_COMMA_LEN (".nop"), PROCESSOR_UNKNOWN,
293f5f65 1063 CPU_NOP_FLAGS, 0 },
8a2c8fef 1064 { STRING_COMMA_LEN (".syscall"), PROCESSOR_UNKNOWN,
293f5f65 1065 CPU_SYSCALL_FLAGS, 0 },
8a2c8fef 1066 { STRING_COMMA_LEN (".rdtscp"), PROCESSOR_UNKNOWN,
293f5f65 1067 CPU_RDTSCP_FLAGS, 0 },
8a2c8fef 1068 { STRING_COMMA_LEN (".3dnow"), PROCESSOR_UNKNOWN,
293f5f65 1069 CPU_3DNOW_FLAGS, 0 },
8a2c8fef 1070 { STRING_COMMA_LEN (".3dnowa"), PROCESSOR_UNKNOWN,
293f5f65 1071 CPU_3DNOWA_FLAGS, 0 },
8a2c8fef 1072 { STRING_COMMA_LEN (".padlock"), PROCESSOR_UNKNOWN,
293f5f65 1073 CPU_PADLOCK_FLAGS, 0 },
8a2c8fef 1074 { STRING_COMMA_LEN (".pacifica"), PROCESSOR_UNKNOWN,
293f5f65 1075 CPU_SVME_FLAGS, 1 },
8a2c8fef 1076 { STRING_COMMA_LEN (".svme"), PROCESSOR_UNKNOWN,
293f5f65 1077 CPU_SVME_FLAGS, 0 },
8a2c8fef 1078 { STRING_COMMA_LEN (".sse4a"), PROCESSOR_UNKNOWN,
293f5f65 1079 CPU_SSE4A_FLAGS, 0 },
8a2c8fef 1080 { STRING_COMMA_LEN (".abm"), PROCESSOR_UNKNOWN,
293f5f65 1081 CPU_ABM_FLAGS, 0 },
87973e9f 1082 { STRING_COMMA_LEN (".bmi"), PROCESSOR_UNKNOWN,
293f5f65 1083 CPU_BMI_FLAGS, 0 },
2a2a0f38 1084 { STRING_COMMA_LEN (".tbm"), PROCESSOR_UNKNOWN,
293f5f65 1085 CPU_TBM_FLAGS, 0 },
e2e1fcde 1086 { STRING_COMMA_LEN (".adx"), PROCESSOR_UNKNOWN,
293f5f65 1087 CPU_ADX_FLAGS, 0 },
e2e1fcde 1088 { STRING_COMMA_LEN (".rdseed"), PROCESSOR_UNKNOWN,
293f5f65 1089 CPU_RDSEED_FLAGS, 0 },
e2e1fcde 1090 { STRING_COMMA_LEN (".prfchw"), PROCESSOR_UNKNOWN,
293f5f65 1091 CPU_PRFCHW_FLAGS, 0 },
5c111e37 1092 { STRING_COMMA_LEN (".smap"), PROCESSOR_UNKNOWN,
293f5f65 1093 CPU_SMAP_FLAGS, 0 },
7e8b059b 1094 { STRING_COMMA_LEN (".mpx"), PROCESSOR_UNKNOWN,
293f5f65 1095 CPU_MPX_FLAGS, 0 },
a0046408 1096 { STRING_COMMA_LEN (".sha"), PROCESSOR_UNKNOWN,
293f5f65 1097 CPU_SHA_FLAGS, 0 },
963f3586 1098 { STRING_COMMA_LEN (".clflushopt"), PROCESSOR_UNKNOWN,
293f5f65 1099 CPU_CLFLUSHOPT_FLAGS, 0 },
dcf893b5 1100 { STRING_COMMA_LEN (".prefetchwt1"), PROCESSOR_UNKNOWN,
293f5f65 1101 CPU_PREFETCHWT1_FLAGS, 0 },
2cf200a4 1102 { STRING_COMMA_LEN (".se1"), PROCESSOR_UNKNOWN,
293f5f65 1103 CPU_SE1_FLAGS, 0 },
c5e7287a 1104 { STRING_COMMA_LEN (".clwb"), PROCESSOR_UNKNOWN,
293f5f65 1105 CPU_CLWB_FLAGS, 0 },
2cc1b5aa 1106 { STRING_COMMA_LEN (".avx512ifma"), PROCESSOR_UNKNOWN,
293f5f65 1107 CPU_AVX512IFMA_FLAGS, 0 },
14f195c9 1108 { STRING_COMMA_LEN (".avx512vbmi"), PROCESSOR_UNKNOWN,
293f5f65 1109 CPU_AVX512VBMI_FLAGS, 0 },
920d2ddc
IT
1110 { STRING_COMMA_LEN (".avx512_4fmaps"), PROCESSOR_UNKNOWN,
1111 CPU_AVX512_4FMAPS_FLAGS, 0 },
47acf0bd
IT
1112 { STRING_COMMA_LEN (".avx512_4vnniw"), PROCESSOR_UNKNOWN,
1113 CPU_AVX512_4VNNIW_FLAGS, 0 },
620214f7
IT
1114 { STRING_COMMA_LEN (".avx512_vpopcntdq"), PROCESSOR_UNKNOWN,
1115 CPU_AVX512_VPOPCNTDQ_FLAGS, 0 },
53467f57
IT
1116 { STRING_COMMA_LEN (".avx512_vbmi2"), PROCESSOR_UNKNOWN,
1117 CPU_AVX512_VBMI2_FLAGS, 0 },
8cfcb765
IT
1118 { STRING_COMMA_LEN (".avx512_vnni"), PROCESSOR_UNKNOWN,
1119 CPU_AVX512_VNNI_FLAGS, 0 },
ee6872be
IT
1120 { STRING_COMMA_LEN (".avx512_bitalg"), PROCESSOR_UNKNOWN,
1121 CPU_AVX512_BITALG_FLAGS, 0 },
029f3522 1122 { STRING_COMMA_LEN (".clzero"), PROCESSOR_UNKNOWN,
293f5f65 1123 CPU_CLZERO_FLAGS, 0 },
9916071f 1124 { STRING_COMMA_LEN (".mwaitx"), PROCESSOR_UNKNOWN,
293f5f65 1125 CPU_MWAITX_FLAGS, 0 },
8eab4136 1126 { STRING_COMMA_LEN (".ospke"), PROCESSOR_UNKNOWN,
293f5f65 1127 CPU_OSPKE_FLAGS, 0 },
8bc52696 1128 { STRING_COMMA_LEN (".rdpid"), PROCESSOR_UNKNOWN,
293f5f65 1129 CPU_RDPID_FLAGS, 0 },
6b40c462
L
1130 { STRING_COMMA_LEN (".ptwrite"), PROCESSOR_UNKNOWN,
1131 CPU_PTWRITE_FLAGS, 0 },
d777820b
IT
1132 { STRING_COMMA_LEN (".ibt"), PROCESSOR_UNKNOWN,
1133 CPU_IBT_FLAGS, 0 },
1134 { STRING_COMMA_LEN (".shstk"), PROCESSOR_UNKNOWN,
1135 CPU_SHSTK_FLAGS, 0 },
48521003
IT
1136 { STRING_COMMA_LEN (".gfni"), PROCESSOR_UNKNOWN,
1137 CPU_GFNI_FLAGS, 0 },
8dcf1fad
IT
1138 { STRING_COMMA_LEN (".vaes"), PROCESSOR_UNKNOWN,
1139 CPU_VAES_FLAGS, 0 },
ff1982d5
IT
1140 { STRING_COMMA_LEN (".vpclmulqdq"), PROCESSOR_UNKNOWN,
1141 CPU_VPCLMULQDQ_FLAGS, 0 },
3233d7d0
IT
1142 { STRING_COMMA_LEN (".wbnoinvd"), PROCESSOR_UNKNOWN,
1143 CPU_WBNOINVD_FLAGS, 0 },
be3a8dca
IT
1144 { STRING_COMMA_LEN (".pconfig"), PROCESSOR_UNKNOWN,
1145 CPU_PCONFIG_FLAGS, 0 },
de89d0a3
IT
1146 { STRING_COMMA_LEN (".waitpkg"), PROCESSOR_UNKNOWN,
1147 CPU_WAITPKG_FLAGS, 0 },
c48935d7
IT
1148 { STRING_COMMA_LEN (".cldemote"), PROCESSOR_UNKNOWN,
1149 CPU_CLDEMOTE_FLAGS, 0 },
c0a30a9f
L
1150 { STRING_COMMA_LEN (".movdiri"), PROCESSOR_UNKNOWN,
1151 CPU_MOVDIRI_FLAGS, 0 },
1152 { STRING_COMMA_LEN (".movdir64b"), PROCESSOR_UNKNOWN,
1153 CPU_MOVDIR64B_FLAGS, 0 },
d6aab7a1
XG
1154 { STRING_COMMA_LEN (".avx512_bf16"), PROCESSOR_UNKNOWN,
1155 CPU_AVX512_BF16_FLAGS, 0 },
9186c494
L
1156 { STRING_COMMA_LEN (".avx512_vp2intersect"), PROCESSOR_UNKNOWN,
1157 CPU_AVX512_VP2INTERSECT_FLAGS, 0 },
dd455cf5
L
1158 { STRING_COMMA_LEN (".enqcmd"), PROCESSOR_UNKNOWN,
1159 CPU_ENQCMD_FLAGS, 0 },
142861df
JB
1160 { STRING_COMMA_LEN (".rdpru"), PROCESSOR_UNKNOWN,
1161 CPU_RDPRU_FLAGS, 0 },
1162 { STRING_COMMA_LEN (".mcommit"), PROCESSOR_UNKNOWN,
1163 CPU_MCOMMIT_FLAGS, 0 },
293f5f65
L
1164};
1165
1166static const noarch_entry cpu_noarch[] =
1167{
1168 { STRING_COMMA_LEN ("no87"), CPU_ANY_X87_FLAGS },
1848e567
L
1169 { STRING_COMMA_LEN ("no287"), CPU_ANY_287_FLAGS },
1170 { STRING_COMMA_LEN ("no387"), CPU_ANY_387_FLAGS },
1171 { STRING_COMMA_LEN ("no687"), CPU_ANY_687_FLAGS },
d871f3f4
L
1172 { STRING_COMMA_LEN ("nocmov"), CPU_ANY_CMOV_FLAGS },
1173 { STRING_COMMA_LEN ("nofxsr"), CPU_ANY_FXSR_FLAGS },
293f5f65
L
1174 { STRING_COMMA_LEN ("nommx"), CPU_ANY_MMX_FLAGS },
1175 { STRING_COMMA_LEN ("nosse"), CPU_ANY_SSE_FLAGS },
1848e567
L
1176 { STRING_COMMA_LEN ("nosse2"), CPU_ANY_SSE2_FLAGS },
1177 { STRING_COMMA_LEN ("nosse3"), CPU_ANY_SSE3_FLAGS },
1178 { STRING_COMMA_LEN ("nossse3"), CPU_ANY_SSSE3_FLAGS },
1179 { STRING_COMMA_LEN ("nosse4.1"), CPU_ANY_SSE4_1_FLAGS },
1180 { STRING_COMMA_LEN ("nosse4.2"), CPU_ANY_SSE4_2_FLAGS },
1181 { STRING_COMMA_LEN ("nosse4"), CPU_ANY_SSE4_1_FLAGS },
293f5f65 1182 { STRING_COMMA_LEN ("noavx"), CPU_ANY_AVX_FLAGS },
1848e567 1183 { STRING_COMMA_LEN ("noavx2"), CPU_ANY_AVX2_FLAGS },
144b71e2
L
1184 { STRING_COMMA_LEN ("noavx512f"), CPU_ANY_AVX512F_FLAGS },
1185 { STRING_COMMA_LEN ("noavx512cd"), CPU_ANY_AVX512CD_FLAGS },
1186 { STRING_COMMA_LEN ("noavx512er"), CPU_ANY_AVX512ER_FLAGS },
1187 { STRING_COMMA_LEN ("noavx512pf"), CPU_ANY_AVX512PF_FLAGS },
1188 { STRING_COMMA_LEN ("noavx512dq"), CPU_ANY_AVX512DQ_FLAGS },
1189 { STRING_COMMA_LEN ("noavx512bw"), CPU_ANY_AVX512BW_FLAGS },
1190 { STRING_COMMA_LEN ("noavx512vl"), CPU_ANY_AVX512VL_FLAGS },
1191 { STRING_COMMA_LEN ("noavx512ifma"), CPU_ANY_AVX512IFMA_FLAGS },
1192 { STRING_COMMA_LEN ("noavx512vbmi"), CPU_ANY_AVX512VBMI_FLAGS },
920d2ddc 1193 { STRING_COMMA_LEN ("noavx512_4fmaps"), CPU_ANY_AVX512_4FMAPS_FLAGS },
47acf0bd 1194 { STRING_COMMA_LEN ("noavx512_4vnniw"), CPU_ANY_AVX512_4VNNIW_FLAGS },
620214f7 1195 { STRING_COMMA_LEN ("noavx512_vpopcntdq"), CPU_ANY_AVX512_VPOPCNTDQ_FLAGS },
53467f57 1196 { STRING_COMMA_LEN ("noavx512_vbmi2"), CPU_ANY_AVX512_VBMI2_FLAGS },
8cfcb765 1197 { STRING_COMMA_LEN ("noavx512_vnni"), CPU_ANY_AVX512_VNNI_FLAGS },
ee6872be 1198 { STRING_COMMA_LEN ("noavx512_bitalg"), CPU_ANY_AVX512_BITALG_FLAGS },
d777820b
IT
1199 { STRING_COMMA_LEN ("noibt"), CPU_ANY_IBT_FLAGS },
1200 { STRING_COMMA_LEN ("noshstk"), CPU_ANY_SHSTK_FLAGS },
c0a30a9f
L
1201 { STRING_COMMA_LEN ("nomovdiri"), CPU_ANY_MOVDIRI_FLAGS },
1202 { STRING_COMMA_LEN ("nomovdir64b"), CPU_ANY_MOVDIR64B_FLAGS },
d6aab7a1 1203 { STRING_COMMA_LEN ("noavx512_bf16"), CPU_ANY_AVX512_BF16_FLAGS },
9186c494 1204 { STRING_COMMA_LEN ("noavx512_vp2intersect"), CPU_ANY_SHSTK_FLAGS },
dd455cf5 1205 { STRING_COMMA_LEN ("noenqcmd"), CPU_ANY_ENQCMD_FLAGS },
e413e4e9
AM
1206};
1207
704209c0 1208#ifdef I386COFF
a6c24e68
NC
1209/* Like s_lcomm_internal in gas/read.c but the alignment string
1210 is allowed to be optional. */
1211
1212static symbolS *
1213pe_lcomm_internal (int needs_align, symbolS *symbolP, addressT size)
1214{
1215 addressT align = 0;
1216
1217 SKIP_WHITESPACE ();
1218
7ab9ffdd 1219 if (needs_align
a6c24e68
NC
1220 && *input_line_pointer == ',')
1221 {
1222 align = parse_align (needs_align - 1);
7ab9ffdd 1223
a6c24e68
NC
1224 if (align == (addressT) -1)
1225 return NULL;
1226 }
1227 else
1228 {
1229 if (size >= 8)
1230 align = 3;
1231 else if (size >= 4)
1232 align = 2;
1233 else if (size >= 2)
1234 align = 1;
1235 else
1236 align = 0;
1237 }
1238
1239 bss_alloc (symbolP, size, align);
1240 return symbolP;
1241}
1242
704209c0 1243static void
a6c24e68
NC
1244pe_lcomm (int needs_align)
1245{
1246 s_comm_internal (needs_align * 2, pe_lcomm_internal);
1247}
704209c0 1248#endif
a6c24e68 1249
29b0f896
AM
1250const pseudo_typeS md_pseudo_table[] =
1251{
1252#if !defined(OBJ_AOUT) && !defined(USE_ALIGN_PTWO)
1253 {"align", s_align_bytes, 0},
1254#else
1255 {"align", s_align_ptwo, 0},
1256#endif
1257 {"arch", set_cpu_arch, 0},
1258#ifndef I386COFF
1259 {"bss", s_bss, 0},
a6c24e68
NC
1260#else
1261 {"lcomm", pe_lcomm, 1},
29b0f896
AM
1262#endif
1263 {"ffloat", float_cons, 'f'},
1264 {"dfloat", float_cons, 'd'},
1265 {"tfloat", float_cons, 'x'},
1266 {"value", cons, 2},
d182319b 1267 {"slong", signed_cons, 4},
29b0f896
AM
1268 {"noopt", s_ignore, 0},
1269 {"optim", s_ignore, 0},
1270 {"code16gcc", set_16bit_gcc_code_flag, CODE_16BIT},
1271 {"code16", set_code_flag, CODE_16BIT},
1272 {"code32", set_code_flag, CODE_32BIT},
da5f19a2 1273#ifdef BFD64
29b0f896 1274 {"code64", set_code_flag, CODE_64BIT},
da5f19a2 1275#endif
29b0f896
AM
1276 {"intel_syntax", set_intel_syntax, 1},
1277 {"att_syntax", set_intel_syntax, 0},
1efbbeb4
L
1278 {"intel_mnemonic", set_intel_mnemonic, 1},
1279 {"att_mnemonic", set_intel_mnemonic, 0},
db51cc60
L
1280 {"allow_index_reg", set_allow_index_reg, 1},
1281 {"disallow_index_reg", set_allow_index_reg, 0},
7bab8ab5
JB
1282 {"sse_check", set_check, 0},
1283 {"operand_check", set_check, 1},
3b22753a
L
1284#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
1285 {"largecomm", handle_large_common, 0},
07a53e5c 1286#else
68d20676 1287 {"file", dwarf2_directive_file, 0},
07a53e5c
RH
1288 {"loc", dwarf2_directive_loc, 0},
1289 {"loc_mark_labels", dwarf2_directive_loc_mark_labels, 0},
3b22753a 1290#endif
6482c264
NC
1291#ifdef TE_PE
1292 {"secrel32", pe_directive_secrel, 0},
1293#endif
29b0f896
AM
1294 {0, 0, 0}
1295};
1296
1297/* For interface with expression (). */
1298extern char *input_line_pointer;
1299
1300/* Hash table for instruction mnemonic lookup. */
1301static struct hash_control *op_hash;
1302
1303/* Hash table for register lookup. */
1304static struct hash_control *reg_hash;
1305\f
ce8a8b2f
AM
1306 /* Various efficient no-op patterns for aligning code labels.
1307 Note: Don't try to assemble the instructions in the comments.
1308 0L and 0w are not legal. */
62a02d25
L
1309static const unsigned char f32_1[] =
1310 {0x90}; /* nop */
1311static const unsigned char f32_2[] =
1312 {0x66,0x90}; /* xchg %ax,%ax */
1313static const unsigned char f32_3[] =
1314 {0x8d,0x76,0x00}; /* leal 0(%esi),%esi */
1315static const unsigned char f32_4[] =
1316 {0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
62a02d25
L
1317static const unsigned char f32_6[] =
1318 {0x8d,0xb6,0x00,0x00,0x00,0x00}; /* leal 0L(%esi),%esi */
1319static const unsigned char f32_7[] =
1320 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
62a02d25 1321static const unsigned char f16_3[] =
3ae729d5 1322 {0x8d,0x74,0x00}; /* lea 0(%si),%si */
62a02d25 1323static const unsigned char f16_4[] =
3ae729d5
L
1324 {0x8d,0xb4,0x00,0x00}; /* lea 0W(%si),%si */
1325static const unsigned char jump_disp8[] =
1326 {0xeb}; /* jmp disp8 */
1327static const unsigned char jump32_disp32[] =
1328 {0xe9}; /* jmp disp32 */
1329static const unsigned char jump16_disp32[] =
1330 {0x66,0xe9}; /* jmp disp32 */
62a02d25
L
1331/* 32-bit NOPs patterns. */
1332static const unsigned char *const f32_patt[] = {
3ae729d5 1333 f32_1, f32_2, f32_3, f32_4, NULL, f32_6, f32_7
62a02d25
L
1334};
1335/* 16-bit NOPs patterns. */
1336static const unsigned char *const f16_patt[] = {
3ae729d5 1337 f32_1, f32_2, f16_3, f16_4
62a02d25
L
1338};
1339/* nopl (%[re]ax) */
1340static const unsigned char alt_3[] =
1341 {0x0f,0x1f,0x00};
1342/* nopl 0(%[re]ax) */
1343static const unsigned char alt_4[] =
1344 {0x0f,0x1f,0x40,0x00};
1345/* nopl 0(%[re]ax,%[re]ax,1) */
1346static const unsigned char alt_5[] =
1347 {0x0f,0x1f,0x44,0x00,0x00};
1348/* nopw 0(%[re]ax,%[re]ax,1) */
1349static const unsigned char alt_6[] =
1350 {0x66,0x0f,0x1f,0x44,0x00,0x00};
1351/* nopl 0L(%[re]ax) */
1352static const unsigned char alt_7[] =
1353 {0x0f,0x1f,0x80,0x00,0x00,0x00,0x00};
1354/* nopl 0L(%[re]ax,%[re]ax,1) */
1355static const unsigned char alt_8[] =
1356 {0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1357/* nopw 0L(%[re]ax,%[re]ax,1) */
1358static const unsigned char alt_9[] =
1359 {0x66,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1360/* nopw %cs:0L(%[re]ax,%[re]ax,1) */
1361static const unsigned char alt_10[] =
1362 {0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
3ae729d5
L
1363/* data16 nopw %cs:0L(%eax,%eax,1) */
1364static const unsigned char alt_11[] =
1365 {0x66,0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
62a02d25
L
1366/* 32-bit and 64-bit NOPs patterns. */
1367static const unsigned char *const alt_patt[] = {
1368 f32_1, f32_2, alt_3, alt_4, alt_5, alt_6, alt_7, alt_8,
3ae729d5 1369 alt_9, alt_10, alt_11
62a02d25
L
1370};
1371
1372/* Genenerate COUNT bytes of NOPs to WHERE from PATT with the maximum
1373 size of a single NOP instruction MAX_SINGLE_NOP_SIZE. */
1374
1375static void
1376i386_output_nops (char *where, const unsigned char *const *patt,
1377 int count, int max_single_nop_size)
1378
1379{
3ae729d5
L
1380 /* Place the longer NOP first. */
1381 int last;
1382 int offset;
3076e594
NC
1383 const unsigned char *nops;
1384
1385 if (max_single_nop_size < 1)
1386 {
1387 as_fatal (_("i386_output_nops called to generate nops of at most %d bytes!"),
1388 max_single_nop_size);
1389 return;
1390 }
1391
1392 nops = patt[max_single_nop_size - 1];
3ae729d5
L
1393
1394 /* Use the smaller one if the requsted one isn't available. */
1395 if (nops == NULL)
62a02d25 1396 {
3ae729d5
L
1397 max_single_nop_size--;
1398 nops = patt[max_single_nop_size - 1];
62a02d25
L
1399 }
1400
3ae729d5
L
1401 last = count % max_single_nop_size;
1402
1403 count -= last;
1404 for (offset = 0; offset < count; offset += max_single_nop_size)
1405 memcpy (where + offset, nops, max_single_nop_size);
1406
1407 if (last)
1408 {
1409 nops = patt[last - 1];
1410 if (nops == NULL)
1411 {
1412 /* Use the smaller one plus one-byte NOP if the needed one
1413 isn't available. */
1414 last--;
1415 nops = patt[last - 1];
1416 memcpy (where + offset, nops, last);
1417 where[offset + last] = *patt[0];
1418 }
1419 else
1420 memcpy (where + offset, nops, last);
1421 }
62a02d25
L
1422}
1423
3ae729d5
L
1424static INLINE int
1425fits_in_imm7 (offsetT num)
1426{
1427 return (num & 0x7f) == num;
1428}
1429
1430static INLINE int
1431fits_in_imm31 (offsetT num)
1432{
1433 return (num & 0x7fffffff) == num;
1434}
62a02d25
L
1435
1436/* Genenerate COUNT bytes of NOPs to WHERE with the maximum size of a
1437 single NOP instruction LIMIT. */
1438
1439void
3ae729d5 1440i386_generate_nops (fragS *fragP, char *where, offsetT count, int limit)
62a02d25 1441{
3ae729d5 1442 const unsigned char *const *patt = NULL;
62a02d25 1443 int max_single_nop_size;
3ae729d5
L
1444 /* Maximum number of NOPs before switching to jump over NOPs. */
1445 int max_number_of_nops;
62a02d25 1446
3ae729d5 1447 switch (fragP->fr_type)
62a02d25 1448 {
3ae729d5
L
1449 case rs_fill_nop:
1450 case rs_align_code:
1451 break;
e379e5f3
L
1452 case rs_machine_dependent:
1453 /* Allow NOP padding for jumps and calls. */
1454 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
1455 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
1456 break;
1457 /* Fall through. */
3ae729d5 1458 default:
62a02d25
L
1459 return;
1460 }
1461
ccc9c027
L
1462 /* We need to decide which NOP sequence to use for 32bit and
1463 64bit. When -mtune= is used:
4eed87de 1464
76bc74dc
L
1465 1. For PROCESSOR_I386, PROCESSOR_I486, PROCESSOR_PENTIUM and
1466 PROCESSOR_GENERIC32, f32_patt will be used.
80b8656c
L
1467 2. For the rest, alt_patt will be used.
1468
1469 When -mtune= isn't used, alt_patt will be used if
22109423 1470 cpu_arch_isa_flags has CpuNop. Otherwise, f32_patt will
76bc74dc 1471 be used.
ccc9c027
L
1472
1473 When -march= or .arch is used, we can't use anything beyond
1474 cpu_arch_isa_flags. */
1475
1476 if (flag_code == CODE_16BIT)
1477 {
3ae729d5
L
1478 patt = f16_patt;
1479 max_single_nop_size = sizeof (f16_patt) / sizeof (f16_patt[0]);
1480 /* Limit number of NOPs to 2 in 16-bit mode. */
1481 max_number_of_nops = 2;
252b5132 1482 }
33fef721 1483 else
ccc9c027 1484 {
fbf3f584 1485 if (fragP->tc_frag_data.isa == PROCESSOR_UNKNOWN)
ccc9c027
L
1486 {
1487 /* PROCESSOR_UNKNOWN means that all ISAs may be used. */
1488 switch (cpu_arch_tune)
1489 {
1490 case PROCESSOR_UNKNOWN:
1491 /* We use cpu_arch_isa_flags to check if we SHOULD
22109423
L
1492 optimize with nops. */
1493 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1494 patt = alt_patt;
ccc9c027
L
1495 else
1496 patt = f32_patt;
1497 break;
ccc9c027
L
1498 case PROCESSOR_PENTIUM4:
1499 case PROCESSOR_NOCONA:
ef05d495 1500 case PROCESSOR_CORE:
76bc74dc 1501 case PROCESSOR_CORE2:
bd5295b2 1502 case PROCESSOR_COREI7:
3632d14b 1503 case PROCESSOR_L1OM:
7a9068fe 1504 case PROCESSOR_K1OM:
76bc74dc 1505 case PROCESSOR_GENERIC64:
ccc9c027
L
1506 case PROCESSOR_K6:
1507 case PROCESSOR_ATHLON:
1508 case PROCESSOR_K8:
4eed87de 1509 case PROCESSOR_AMDFAM10:
8aedb9fe 1510 case PROCESSOR_BD:
029f3522 1511 case PROCESSOR_ZNVER:
7b458c12 1512 case PROCESSOR_BT:
80b8656c 1513 patt = alt_patt;
ccc9c027 1514 break;
76bc74dc 1515 case PROCESSOR_I386:
ccc9c027
L
1516 case PROCESSOR_I486:
1517 case PROCESSOR_PENTIUM:
2dde1948 1518 case PROCESSOR_PENTIUMPRO:
81486035 1519 case PROCESSOR_IAMCU:
ccc9c027
L
1520 case PROCESSOR_GENERIC32:
1521 patt = f32_patt;
1522 break;
4eed87de 1523 }
ccc9c027
L
1524 }
1525 else
1526 {
fbf3f584 1527 switch (fragP->tc_frag_data.tune)
ccc9c027
L
1528 {
1529 case PROCESSOR_UNKNOWN:
e6a14101 1530 /* When cpu_arch_isa is set, cpu_arch_tune shouldn't be
ccc9c027
L
1531 PROCESSOR_UNKNOWN. */
1532 abort ();
1533 break;
1534
76bc74dc 1535 case PROCESSOR_I386:
ccc9c027
L
1536 case PROCESSOR_I486:
1537 case PROCESSOR_PENTIUM:
81486035 1538 case PROCESSOR_IAMCU:
ccc9c027
L
1539 case PROCESSOR_K6:
1540 case PROCESSOR_ATHLON:
1541 case PROCESSOR_K8:
4eed87de 1542 case PROCESSOR_AMDFAM10:
8aedb9fe 1543 case PROCESSOR_BD:
029f3522 1544 case PROCESSOR_ZNVER:
7b458c12 1545 case PROCESSOR_BT:
ccc9c027
L
1546 case PROCESSOR_GENERIC32:
1547 /* We use cpu_arch_isa_flags to check if we CAN optimize
22109423
L
1548 with nops. */
1549 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1550 patt = alt_patt;
ccc9c027
L
1551 else
1552 patt = f32_patt;
1553 break;
76bc74dc
L
1554 case PROCESSOR_PENTIUMPRO:
1555 case PROCESSOR_PENTIUM4:
1556 case PROCESSOR_NOCONA:
1557 case PROCESSOR_CORE:
ef05d495 1558 case PROCESSOR_CORE2:
bd5295b2 1559 case PROCESSOR_COREI7:
3632d14b 1560 case PROCESSOR_L1OM:
7a9068fe 1561 case PROCESSOR_K1OM:
22109423 1562 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1563 patt = alt_patt;
ccc9c027
L
1564 else
1565 patt = f32_patt;
1566 break;
1567 case PROCESSOR_GENERIC64:
80b8656c 1568 patt = alt_patt;
ccc9c027 1569 break;
4eed87de 1570 }
ccc9c027
L
1571 }
1572
76bc74dc
L
1573 if (patt == f32_patt)
1574 {
3ae729d5
L
1575 max_single_nop_size = sizeof (f32_patt) / sizeof (f32_patt[0]);
1576 /* Limit number of NOPs to 2 for older processors. */
1577 max_number_of_nops = 2;
76bc74dc
L
1578 }
1579 else
1580 {
3ae729d5
L
1581 max_single_nop_size = sizeof (alt_patt) / sizeof (alt_patt[0]);
1582 /* Limit number of NOPs to 7 for newer processors. */
1583 max_number_of_nops = 7;
1584 }
1585 }
1586
1587 if (limit == 0)
1588 limit = max_single_nop_size;
1589
1590 if (fragP->fr_type == rs_fill_nop)
1591 {
1592 /* Output NOPs for .nop directive. */
1593 if (limit > max_single_nop_size)
1594 {
1595 as_bad_where (fragP->fr_file, fragP->fr_line,
1596 _("invalid single nop size: %d "
1597 "(expect within [0, %d])"),
1598 limit, max_single_nop_size);
1599 return;
1600 }
1601 }
e379e5f3 1602 else if (fragP->fr_type != rs_machine_dependent)
3ae729d5
L
1603 fragP->fr_var = count;
1604
1605 if ((count / max_single_nop_size) > max_number_of_nops)
1606 {
1607 /* Generate jump over NOPs. */
1608 offsetT disp = count - 2;
1609 if (fits_in_imm7 (disp))
1610 {
1611 /* Use "jmp disp8" if possible. */
1612 count = disp;
1613 where[0] = jump_disp8[0];
1614 where[1] = count;
1615 where += 2;
1616 }
1617 else
1618 {
1619 unsigned int size_of_jump;
1620
1621 if (flag_code == CODE_16BIT)
1622 {
1623 where[0] = jump16_disp32[0];
1624 where[1] = jump16_disp32[1];
1625 size_of_jump = 2;
1626 }
1627 else
1628 {
1629 where[0] = jump32_disp32[0];
1630 size_of_jump = 1;
1631 }
1632
1633 count -= size_of_jump + 4;
1634 if (!fits_in_imm31 (count))
1635 {
1636 as_bad_where (fragP->fr_file, fragP->fr_line,
1637 _("jump over nop padding out of range"));
1638 return;
1639 }
1640
1641 md_number_to_chars (where + size_of_jump, count, 4);
1642 where += size_of_jump + 4;
76bc74dc 1643 }
ccc9c027 1644 }
3ae729d5
L
1645
1646 /* Generate multiple NOPs. */
1647 i386_output_nops (where, patt, count, limit);
252b5132
RH
1648}
1649
c6fb90c8 1650static INLINE int
0dfbf9d7 1651operand_type_all_zero (const union i386_operand_type *x)
40fb9820 1652{
0dfbf9d7 1653 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1654 {
1655 case 3:
0dfbf9d7 1656 if (x->array[2])
c6fb90c8 1657 return 0;
1a0670f3 1658 /* Fall through. */
c6fb90c8 1659 case 2:
0dfbf9d7 1660 if (x->array[1])
c6fb90c8 1661 return 0;
1a0670f3 1662 /* Fall through. */
c6fb90c8 1663 case 1:
0dfbf9d7 1664 return !x->array[0];
c6fb90c8
L
1665 default:
1666 abort ();
1667 }
40fb9820
L
1668}
1669
c6fb90c8 1670static INLINE void
0dfbf9d7 1671operand_type_set (union i386_operand_type *x, unsigned int v)
40fb9820 1672{
0dfbf9d7 1673 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1674 {
1675 case 3:
0dfbf9d7 1676 x->array[2] = v;
1a0670f3 1677 /* Fall through. */
c6fb90c8 1678 case 2:
0dfbf9d7 1679 x->array[1] = v;
1a0670f3 1680 /* Fall through. */
c6fb90c8 1681 case 1:
0dfbf9d7 1682 x->array[0] = v;
1a0670f3 1683 /* Fall through. */
c6fb90c8
L
1684 break;
1685 default:
1686 abort ();
1687 }
bab6aec1
JB
1688
1689 x->bitfield.class = ClassNone;
75e5731b 1690 x->bitfield.instance = InstanceNone;
c6fb90c8 1691}
40fb9820 1692
c6fb90c8 1693static INLINE int
0dfbf9d7
L
1694operand_type_equal (const union i386_operand_type *x,
1695 const union i386_operand_type *y)
c6fb90c8 1696{
0dfbf9d7 1697 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1698 {
1699 case 3:
0dfbf9d7 1700 if (x->array[2] != y->array[2])
c6fb90c8 1701 return 0;
1a0670f3 1702 /* Fall through. */
c6fb90c8 1703 case 2:
0dfbf9d7 1704 if (x->array[1] != y->array[1])
c6fb90c8 1705 return 0;
1a0670f3 1706 /* Fall through. */
c6fb90c8 1707 case 1:
0dfbf9d7 1708 return x->array[0] == y->array[0];
c6fb90c8
L
1709 break;
1710 default:
1711 abort ();
1712 }
1713}
40fb9820 1714
0dfbf9d7
L
1715static INLINE int
1716cpu_flags_all_zero (const union i386_cpu_flags *x)
1717{
1718 switch (ARRAY_SIZE(x->array))
1719 {
53467f57
IT
1720 case 4:
1721 if (x->array[3])
1722 return 0;
1723 /* Fall through. */
0dfbf9d7
L
1724 case 3:
1725 if (x->array[2])
1726 return 0;
1a0670f3 1727 /* Fall through. */
0dfbf9d7
L
1728 case 2:
1729 if (x->array[1])
1730 return 0;
1a0670f3 1731 /* Fall through. */
0dfbf9d7
L
1732 case 1:
1733 return !x->array[0];
1734 default:
1735 abort ();
1736 }
1737}
1738
0dfbf9d7
L
1739static INLINE int
1740cpu_flags_equal (const union i386_cpu_flags *x,
1741 const union i386_cpu_flags *y)
1742{
1743 switch (ARRAY_SIZE(x->array))
1744 {
53467f57
IT
1745 case 4:
1746 if (x->array[3] != y->array[3])
1747 return 0;
1748 /* Fall through. */
0dfbf9d7
L
1749 case 3:
1750 if (x->array[2] != y->array[2])
1751 return 0;
1a0670f3 1752 /* Fall through. */
0dfbf9d7
L
1753 case 2:
1754 if (x->array[1] != y->array[1])
1755 return 0;
1a0670f3 1756 /* Fall through. */
0dfbf9d7
L
1757 case 1:
1758 return x->array[0] == y->array[0];
1759 break;
1760 default:
1761 abort ();
1762 }
1763}
c6fb90c8
L
1764
1765static INLINE int
1766cpu_flags_check_cpu64 (i386_cpu_flags f)
1767{
1768 return !((flag_code == CODE_64BIT && f.bitfield.cpuno64)
1769 || (flag_code != CODE_64BIT && f.bitfield.cpu64));
40fb9820
L
1770}
1771
c6fb90c8
L
1772static INLINE i386_cpu_flags
1773cpu_flags_and (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1774{
c6fb90c8
L
1775 switch (ARRAY_SIZE (x.array))
1776 {
53467f57
IT
1777 case 4:
1778 x.array [3] &= y.array [3];
1779 /* Fall through. */
c6fb90c8
L
1780 case 3:
1781 x.array [2] &= y.array [2];
1a0670f3 1782 /* Fall through. */
c6fb90c8
L
1783 case 2:
1784 x.array [1] &= y.array [1];
1a0670f3 1785 /* Fall through. */
c6fb90c8
L
1786 case 1:
1787 x.array [0] &= y.array [0];
1788 break;
1789 default:
1790 abort ();
1791 }
1792 return x;
1793}
40fb9820 1794
c6fb90c8
L
1795static INLINE i386_cpu_flags
1796cpu_flags_or (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1797{
c6fb90c8 1798 switch (ARRAY_SIZE (x.array))
40fb9820 1799 {
53467f57
IT
1800 case 4:
1801 x.array [3] |= y.array [3];
1802 /* Fall through. */
c6fb90c8
L
1803 case 3:
1804 x.array [2] |= y.array [2];
1a0670f3 1805 /* Fall through. */
c6fb90c8
L
1806 case 2:
1807 x.array [1] |= y.array [1];
1a0670f3 1808 /* Fall through. */
c6fb90c8
L
1809 case 1:
1810 x.array [0] |= y.array [0];
40fb9820
L
1811 break;
1812 default:
1813 abort ();
1814 }
40fb9820
L
1815 return x;
1816}
1817
309d3373
JB
1818static INLINE i386_cpu_flags
1819cpu_flags_and_not (i386_cpu_flags x, i386_cpu_flags y)
1820{
1821 switch (ARRAY_SIZE (x.array))
1822 {
53467f57
IT
1823 case 4:
1824 x.array [3] &= ~y.array [3];
1825 /* Fall through. */
309d3373
JB
1826 case 3:
1827 x.array [2] &= ~y.array [2];
1a0670f3 1828 /* Fall through. */
309d3373
JB
1829 case 2:
1830 x.array [1] &= ~y.array [1];
1a0670f3 1831 /* Fall through. */
309d3373
JB
1832 case 1:
1833 x.array [0] &= ~y.array [0];
1834 break;
1835 default:
1836 abort ();
1837 }
1838 return x;
1839}
1840
c0f3af97
L
1841#define CPU_FLAGS_ARCH_MATCH 0x1
1842#define CPU_FLAGS_64BIT_MATCH 0x2
1843
c0f3af97 1844#define CPU_FLAGS_PERFECT_MATCH \
db12e14e 1845 (CPU_FLAGS_ARCH_MATCH | CPU_FLAGS_64BIT_MATCH)
c0f3af97
L
1846
1847/* Return CPU flags match bits. */
3629bb00 1848
40fb9820 1849static int
d3ce72d0 1850cpu_flags_match (const insn_template *t)
40fb9820 1851{
c0f3af97
L
1852 i386_cpu_flags x = t->cpu_flags;
1853 int match = cpu_flags_check_cpu64 (x) ? CPU_FLAGS_64BIT_MATCH : 0;
40fb9820
L
1854
1855 x.bitfield.cpu64 = 0;
1856 x.bitfield.cpuno64 = 0;
1857
0dfbf9d7 1858 if (cpu_flags_all_zero (&x))
c0f3af97
L
1859 {
1860 /* This instruction is available on all archs. */
db12e14e 1861 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1862 }
3629bb00
L
1863 else
1864 {
c0f3af97 1865 /* This instruction is available only on some archs. */
3629bb00
L
1866 i386_cpu_flags cpu = cpu_arch_flags;
1867
ab592e75
JB
1868 /* AVX512VL is no standalone feature - match it and then strip it. */
1869 if (x.bitfield.cpuavx512vl && !cpu.bitfield.cpuavx512vl)
1870 return match;
1871 x.bitfield.cpuavx512vl = 0;
1872
3629bb00 1873 cpu = cpu_flags_and (x, cpu);
c0f3af97
L
1874 if (!cpu_flags_all_zero (&cpu))
1875 {
a5ff0eb2
L
1876 if (x.bitfield.cpuavx)
1877 {
929f69fa 1878 /* We need to check a few extra flags with AVX. */
b9d49817
JB
1879 if (cpu.bitfield.cpuavx
1880 && (!t->opcode_modifier.sse2avx || sse2avx)
1881 && (!x.bitfield.cpuaes || cpu.bitfield.cpuaes)
929f69fa 1882 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
b9d49817
JB
1883 && (!x.bitfield.cpupclmul || cpu.bitfield.cpupclmul))
1884 match |= CPU_FLAGS_ARCH_MATCH;
a5ff0eb2 1885 }
929f69fa
JB
1886 else if (x.bitfield.cpuavx512f)
1887 {
1888 /* We need to check a few extra flags with AVX512F. */
1889 if (cpu.bitfield.cpuavx512f
1890 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
1891 && (!x.bitfield.cpuvaes || cpu.bitfield.cpuvaes)
1892 && (!x.bitfield.cpuvpclmulqdq || cpu.bitfield.cpuvpclmulqdq))
1893 match |= CPU_FLAGS_ARCH_MATCH;
1894 }
a5ff0eb2 1895 else
db12e14e 1896 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1897 }
3629bb00 1898 }
c0f3af97 1899 return match;
40fb9820
L
1900}
1901
c6fb90c8
L
1902static INLINE i386_operand_type
1903operand_type_and (i386_operand_type x, i386_operand_type y)
40fb9820 1904{
bab6aec1
JB
1905 if (x.bitfield.class != y.bitfield.class)
1906 x.bitfield.class = ClassNone;
75e5731b
JB
1907 if (x.bitfield.instance != y.bitfield.instance)
1908 x.bitfield.instance = InstanceNone;
bab6aec1 1909
c6fb90c8
L
1910 switch (ARRAY_SIZE (x.array))
1911 {
1912 case 3:
1913 x.array [2] &= y.array [2];
1a0670f3 1914 /* Fall through. */
c6fb90c8
L
1915 case 2:
1916 x.array [1] &= y.array [1];
1a0670f3 1917 /* Fall through. */
c6fb90c8
L
1918 case 1:
1919 x.array [0] &= y.array [0];
1920 break;
1921 default:
1922 abort ();
1923 }
1924 return x;
40fb9820
L
1925}
1926
73053c1f
JB
1927static INLINE i386_operand_type
1928operand_type_and_not (i386_operand_type x, i386_operand_type y)
1929{
bab6aec1 1930 gas_assert (y.bitfield.class == ClassNone);
75e5731b 1931 gas_assert (y.bitfield.instance == InstanceNone);
bab6aec1 1932
73053c1f
JB
1933 switch (ARRAY_SIZE (x.array))
1934 {
1935 case 3:
1936 x.array [2] &= ~y.array [2];
1937 /* Fall through. */
1938 case 2:
1939 x.array [1] &= ~y.array [1];
1940 /* Fall through. */
1941 case 1:
1942 x.array [0] &= ~y.array [0];
1943 break;
1944 default:
1945 abort ();
1946 }
1947 return x;
1948}
1949
c6fb90c8
L
1950static INLINE i386_operand_type
1951operand_type_or (i386_operand_type x, i386_operand_type y)
40fb9820 1952{
bab6aec1
JB
1953 gas_assert (x.bitfield.class == ClassNone ||
1954 y.bitfield.class == ClassNone ||
1955 x.bitfield.class == y.bitfield.class);
75e5731b
JB
1956 gas_assert (x.bitfield.instance == InstanceNone ||
1957 y.bitfield.instance == InstanceNone ||
1958 x.bitfield.instance == y.bitfield.instance);
bab6aec1 1959
c6fb90c8 1960 switch (ARRAY_SIZE (x.array))
40fb9820 1961 {
c6fb90c8
L
1962 case 3:
1963 x.array [2] |= y.array [2];
1a0670f3 1964 /* Fall through. */
c6fb90c8
L
1965 case 2:
1966 x.array [1] |= y.array [1];
1a0670f3 1967 /* Fall through. */
c6fb90c8
L
1968 case 1:
1969 x.array [0] |= y.array [0];
40fb9820
L
1970 break;
1971 default:
1972 abort ();
1973 }
c6fb90c8
L
1974 return x;
1975}
40fb9820 1976
c6fb90c8
L
1977static INLINE i386_operand_type
1978operand_type_xor (i386_operand_type x, i386_operand_type y)
1979{
bab6aec1 1980 gas_assert (y.bitfield.class == ClassNone);
75e5731b 1981 gas_assert (y.bitfield.instance == InstanceNone);
bab6aec1 1982
c6fb90c8
L
1983 switch (ARRAY_SIZE (x.array))
1984 {
1985 case 3:
1986 x.array [2] ^= y.array [2];
1a0670f3 1987 /* Fall through. */
c6fb90c8
L
1988 case 2:
1989 x.array [1] ^= y.array [1];
1a0670f3 1990 /* Fall through. */
c6fb90c8
L
1991 case 1:
1992 x.array [0] ^= y.array [0];
1993 break;
1994 default:
1995 abort ();
1996 }
40fb9820
L
1997 return x;
1998}
1999
40fb9820
L
2000static const i386_operand_type disp16 = OPERAND_TYPE_DISP16;
2001static const i386_operand_type disp32 = OPERAND_TYPE_DISP32;
2002static const i386_operand_type disp32s = OPERAND_TYPE_DISP32S;
2003static const i386_operand_type disp16_32 = OPERAND_TYPE_DISP16_32;
bab6aec1
JB
2004static const i386_operand_type anydisp = OPERAND_TYPE_ANYDISP;
2005static const i386_operand_type anyimm = OPERAND_TYPE_ANYIMM;
40fb9820 2006static const i386_operand_type regxmm = OPERAND_TYPE_REGXMM;
43234a1e 2007static const i386_operand_type regmask = OPERAND_TYPE_REGMASK;
40fb9820
L
2008static const i386_operand_type imm8 = OPERAND_TYPE_IMM8;
2009static const i386_operand_type imm8s = OPERAND_TYPE_IMM8S;
2010static const i386_operand_type imm16 = OPERAND_TYPE_IMM16;
2011static const i386_operand_type imm32 = OPERAND_TYPE_IMM32;
2012static const i386_operand_type imm32s = OPERAND_TYPE_IMM32S;
2013static const i386_operand_type imm64 = OPERAND_TYPE_IMM64;
2014static const i386_operand_type imm16_32 = OPERAND_TYPE_IMM16_32;
2015static const i386_operand_type imm16_32s = OPERAND_TYPE_IMM16_32S;
2016static const i386_operand_type imm16_32_32s = OPERAND_TYPE_IMM16_32_32S;
2017
2018enum operand_type
2019{
2020 reg,
40fb9820
L
2021 imm,
2022 disp,
2023 anymem
2024};
2025
c6fb90c8 2026static INLINE int
40fb9820
L
2027operand_type_check (i386_operand_type t, enum operand_type c)
2028{
2029 switch (c)
2030 {
2031 case reg:
bab6aec1 2032 return t.bitfield.class == Reg;
40fb9820 2033
40fb9820
L
2034 case imm:
2035 return (t.bitfield.imm8
2036 || t.bitfield.imm8s
2037 || t.bitfield.imm16
2038 || t.bitfield.imm32
2039 || t.bitfield.imm32s
2040 || t.bitfield.imm64);
2041
2042 case disp:
2043 return (t.bitfield.disp8
2044 || t.bitfield.disp16
2045 || t.bitfield.disp32
2046 || t.bitfield.disp32s
2047 || t.bitfield.disp64);
2048
2049 case anymem:
2050 return (t.bitfield.disp8
2051 || t.bitfield.disp16
2052 || t.bitfield.disp32
2053 || t.bitfield.disp32s
2054 || t.bitfield.disp64
2055 || t.bitfield.baseindex);
2056
2057 default:
2058 abort ();
2059 }
2cfe26b6
AM
2060
2061 return 0;
40fb9820
L
2062}
2063
7a54636a
L
2064/* Return 1 if there is no conflict in 8bit/16bit/32bit/64bit/80bit size
2065 between operand GIVEN and opeand WANTED for instruction template T. */
5c07affc
L
2066
2067static INLINE int
7a54636a
L
2068match_operand_size (const insn_template *t, unsigned int wanted,
2069 unsigned int given)
5c07affc 2070{
3ac21baa
JB
2071 return !((i.types[given].bitfield.byte
2072 && !t->operand_types[wanted].bitfield.byte)
2073 || (i.types[given].bitfield.word
2074 && !t->operand_types[wanted].bitfield.word)
2075 || (i.types[given].bitfield.dword
2076 && !t->operand_types[wanted].bitfield.dword)
2077 || (i.types[given].bitfield.qword
2078 && !t->operand_types[wanted].bitfield.qword)
2079 || (i.types[given].bitfield.tbyte
2080 && !t->operand_types[wanted].bitfield.tbyte));
5c07affc
L
2081}
2082
dd40ce22
L
2083/* Return 1 if there is no conflict in SIMD register between operand
2084 GIVEN and opeand WANTED for instruction template T. */
1b54b8d7
JB
2085
2086static INLINE int
dd40ce22
L
2087match_simd_size (const insn_template *t, unsigned int wanted,
2088 unsigned int given)
1b54b8d7 2089{
3ac21baa
JB
2090 return !((i.types[given].bitfield.xmmword
2091 && !t->operand_types[wanted].bitfield.xmmword)
2092 || (i.types[given].bitfield.ymmword
2093 && !t->operand_types[wanted].bitfield.ymmword)
2094 || (i.types[given].bitfield.zmmword
2095 && !t->operand_types[wanted].bitfield.zmmword));
1b54b8d7
JB
2096}
2097
7a54636a
L
2098/* Return 1 if there is no conflict in any size between operand GIVEN
2099 and opeand WANTED for instruction template T. */
5c07affc
L
2100
2101static INLINE int
dd40ce22
L
2102match_mem_size (const insn_template *t, unsigned int wanted,
2103 unsigned int given)
5c07affc 2104{
7a54636a 2105 return (match_operand_size (t, wanted, given)
3ac21baa 2106 && !((i.types[given].bitfield.unspecified
af508cb9 2107 && !i.broadcast
3ac21baa
JB
2108 && !t->operand_types[wanted].bitfield.unspecified)
2109 || (i.types[given].bitfield.fword
2110 && !t->operand_types[wanted].bitfield.fword)
1b54b8d7
JB
2111 /* For scalar opcode templates to allow register and memory
2112 operands at the same time, some special casing is needed
d6793fa1
JB
2113 here. Also for v{,p}broadcast*, {,v}pmov{s,z}*, and
2114 down-conversion vpmov*. */
3528c362 2115 || ((t->operand_types[wanted].bitfield.class == RegSIMD
1b54b8d7 2116 && !t->opcode_modifier.broadcast
3ac21baa
JB
2117 && (t->operand_types[wanted].bitfield.byte
2118 || t->operand_types[wanted].bitfield.word
2119 || t->operand_types[wanted].bitfield.dword
2120 || t->operand_types[wanted].bitfield.qword))
2121 ? (i.types[given].bitfield.xmmword
2122 || i.types[given].bitfield.ymmword
2123 || i.types[given].bitfield.zmmword)
2124 : !match_simd_size(t, wanted, given))));
5c07affc
L
2125}
2126
3ac21baa
JB
2127/* Return value has MATCH_STRAIGHT set if there is no size conflict on any
2128 operands for instruction template T, and it has MATCH_REVERSE set if there
2129 is no size conflict on any operands for the template with operands reversed
2130 (and the template allows for reversing in the first place). */
5c07affc 2131
3ac21baa
JB
2132#define MATCH_STRAIGHT 1
2133#define MATCH_REVERSE 2
2134
2135static INLINE unsigned int
d3ce72d0 2136operand_size_match (const insn_template *t)
5c07affc 2137{
3ac21baa 2138 unsigned int j, match = MATCH_STRAIGHT;
5c07affc 2139
0cfa3eb3 2140 /* Don't check non-absolute jump instructions. */
5c07affc 2141 if (t->opcode_modifier.jump
0cfa3eb3 2142 && t->opcode_modifier.jump != JUMP_ABSOLUTE)
5c07affc
L
2143 return match;
2144
2145 /* Check memory and accumulator operand size. */
2146 for (j = 0; j < i.operands; j++)
2147 {
3528c362
JB
2148 if (i.types[j].bitfield.class != Reg
2149 && i.types[j].bitfield.class != RegSIMD
601e8564 2150 && t->opcode_modifier.anysize)
5c07affc
L
2151 continue;
2152
bab6aec1 2153 if (t->operand_types[j].bitfield.class == Reg
7a54636a 2154 && !match_operand_size (t, j, j))
5c07affc
L
2155 {
2156 match = 0;
2157 break;
2158 }
2159
3528c362 2160 if (t->operand_types[j].bitfield.class == RegSIMD
3ac21baa 2161 && !match_simd_size (t, j, j))
1b54b8d7
JB
2162 {
2163 match = 0;
2164 break;
2165 }
2166
75e5731b 2167 if (t->operand_types[j].bitfield.instance == Accum
7a54636a 2168 && (!match_operand_size (t, j, j) || !match_simd_size (t, j, j)))
1b54b8d7
JB
2169 {
2170 match = 0;
2171 break;
2172 }
2173
c48dadc9 2174 if ((i.flags[j] & Operand_Mem) && !match_mem_size (t, j, j))
5c07affc
L
2175 {
2176 match = 0;
2177 break;
2178 }
2179 }
2180
3ac21baa 2181 if (!t->opcode_modifier.d)
891edac4
L
2182 {
2183mismatch:
3ac21baa
JB
2184 if (!match)
2185 i.error = operand_size_mismatch;
2186 return match;
891edac4 2187 }
5c07affc
L
2188
2189 /* Check reverse. */
f5eb1d70 2190 gas_assert (i.operands >= 2 && i.operands <= 3);
5c07affc 2191
f5eb1d70 2192 for (j = 0; j < i.operands; j++)
5c07affc 2193 {
f5eb1d70
JB
2194 unsigned int given = i.operands - j - 1;
2195
bab6aec1 2196 if (t->operand_types[j].bitfield.class == Reg
f5eb1d70 2197 && !match_operand_size (t, j, given))
891edac4 2198 goto mismatch;
5c07affc 2199
3528c362 2200 if (t->operand_types[j].bitfield.class == RegSIMD
f5eb1d70 2201 && !match_simd_size (t, j, given))
dbbc8b7e
JB
2202 goto mismatch;
2203
75e5731b 2204 if (t->operand_types[j].bitfield.instance == Accum
f5eb1d70
JB
2205 && (!match_operand_size (t, j, given)
2206 || !match_simd_size (t, j, given)))
dbbc8b7e
JB
2207 goto mismatch;
2208
f5eb1d70 2209 if ((i.flags[given] & Operand_Mem) && !match_mem_size (t, j, given))
891edac4 2210 goto mismatch;
5c07affc
L
2211 }
2212
3ac21baa 2213 return match | MATCH_REVERSE;
5c07affc
L
2214}
2215
c6fb90c8 2216static INLINE int
40fb9820
L
2217operand_type_match (i386_operand_type overlap,
2218 i386_operand_type given)
2219{
2220 i386_operand_type temp = overlap;
2221
7d5e4556 2222 temp.bitfield.unspecified = 0;
5c07affc
L
2223 temp.bitfield.byte = 0;
2224 temp.bitfield.word = 0;
2225 temp.bitfield.dword = 0;
2226 temp.bitfield.fword = 0;
2227 temp.bitfield.qword = 0;
2228 temp.bitfield.tbyte = 0;
2229 temp.bitfield.xmmword = 0;
c0f3af97 2230 temp.bitfield.ymmword = 0;
43234a1e 2231 temp.bitfield.zmmword = 0;
0dfbf9d7 2232 if (operand_type_all_zero (&temp))
891edac4 2233 goto mismatch;
40fb9820 2234
6f2f06be 2235 if (given.bitfield.baseindex == overlap.bitfield.baseindex)
891edac4
L
2236 return 1;
2237
2238mismatch:
a65babc9 2239 i.error = operand_type_mismatch;
891edac4 2240 return 0;
40fb9820
L
2241}
2242
7d5e4556 2243/* If given types g0 and g1 are registers they must be of the same type
10c17abd
JB
2244 unless the expected operand type register overlap is null.
2245 Memory operand size of certain SIMD instructions is also being checked
2246 here. */
40fb9820 2247
c6fb90c8 2248static INLINE int
dc821c5f 2249operand_type_register_match (i386_operand_type g0,
40fb9820 2250 i386_operand_type t0,
40fb9820
L
2251 i386_operand_type g1,
2252 i386_operand_type t1)
2253{
bab6aec1 2254 if (g0.bitfield.class != Reg
3528c362 2255 && g0.bitfield.class != RegSIMD
10c17abd
JB
2256 && (!operand_type_check (g0, anymem)
2257 || g0.bitfield.unspecified
3528c362 2258 || t0.bitfield.class != RegSIMD))
40fb9820
L
2259 return 1;
2260
bab6aec1 2261 if (g1.bitfield.class != Reg
3528c362 2262 && g1.bitfield.class != RegSIMD
10c17abd
JB
2263 && (!operand_type_check (g1, anymem)
2264 || g1.bitfield.unspecified
3528c362 2265 || t1.bitfield.class != RegSIMD))
40fb9820
L
2266 return 1;
2267
dc821c5f
JB
2268 if (g0.bitfield.byte == g1.bitfield.byte
2269 && g0.bitfield.word == g1.bitfield.word
2270 && g0.bitfield.dword == g1.bitfield.dword
10c17abd
JB
2271 && g0.bitfield.qword == g1.bitfield.qword
2272 && g0.bitfield.xmmword == g1.bitfield.xmmword
2273 && g0.bitfield.ymmword == g1.bitfield.ymmword
2274 && g0.bitfield.zmmword == g1.bitfield.zmmword)
40fb9820
L
2275 return 1;
2276
dc821c5f
JB
2277 if (!(t0.bitfield.byte & t1.bitfield.byte)
2278 && !(t0.bitfield.word & t1.bitfield.word)
2279 && !(t0.bitfield.dword & t1.bitfield.dword)
10c17abd
JB
2280 && !(t0.bitfield.qword & t1.bitfield.qword)
2281 && !(t0.bitfield.xmmword & t1.bitfield.xmmword)
2282 && !(t0.bitfield.ymmword & t1.bitfield.ymmword)
2283 && !(t0.bitfield.zmmword & t1.bitfield.zmmword))
891edac4
L
2284 return 1;
2285
a65babc9 2286 i.error = register_type_mismatch;
891edac4
L
2287
2288 return 0;
40fb9820
L
2289}
2290
4c692bc7
JB
2291static INLINE unsigned int
2292register_number (const reg_entry *r)
2293{
2294 unsigned int nr = r->reg_num;
2295
2296 if (r->reg_flags & RegRex)
2297 nr += 8;
2298
200cbe0f
L
2299 if (r->reg_flags & RegVRex)
2300 nr += 16;
2301
4c692bc7
JB
2302 return nr;
2303}
2304
252b5132 2305static INLINE unsigned int
40fb9820 2306mode_from_disp_size (i386_operand_type t)
252b5132 2307{
b5014f7a 2308 if (t.bitfield.disp8)
40fb9820
L
2309 return 1;
2310 else if (t.bitfield.disp16
2311 || t.bitfield.disp32
2312 || t.bitfield.disp32s)
2313 return 2;
2314 else
2315 return 0;
252b5132
RH
2316}
2317
2318static INLINE int
65879393 2319fits_in_signed_byte (addressT num)
252b5132 2320{
65879393 2321 return num + 0x80 <= 0xff;
47926f60 2322}
252b5132
RH
2323
2324static INLINE int
65879393 2325fits_in_unsigned_byte (addressT num)
252b5132 2326{
65879393 2327 return num <= 0xff;
47926f60 2328}
252b5132
RH
2329
2330static INLINE int
65879393 2331fits_in_unsigned_word (addressT num)
252b5132 2332{
65879393 2333 return num <= 0xffff;
47926f60 2334}
252b5132
RH
2335
2336static INLINE int
65879393 2337fits_in_signed_word (addressT num)
252b5132 2338{
65879393 2339 return num + 0x8000 <= 0xffff;
47926f60 2340}
2a962e6d 2341
3e73aa7c 2342static INLINE int
65879393 2343fits_in_signed_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2344{
2345#ifndef BFD64
2346 return 1;
2347#else
65879393 2348 return num + 0x80000000 <= 0xffffffff;
3e73aa7c
JH
2349#endif
2350} /* fits_in_signed_long() */
2a962e6d 2351
3e73aa7c 2352static INLINE int
65879393 2353fits_in_unsigned_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2354{
2355#ifndef BFD64
2356 return 1;
2357#else
65879393 2358 return num <= 0xffffffff;
3e73aa7c
JH
2359#endif
2360} /* fits_in_unsigned_long() */
252b5132 2361
43234a1e 2362static INLINE int
b5014f7a 2363fits_in_disp8 (offsetT num)
43234a1e
L
2364{
2365 int shift = i.memshift;
2366 unsigned int mask;
2367
2368 if (shift == -1)
2369 abort ();
2370
2371 mask = (1 << shift) - 1;
2372
2373 /* Return 0 if NUM isn't properly aligned. */
2374 if ((num & mask))
2375 return 0;
2376
2377 /* Check if NUM will fit in 8bit after shift. */
2378 return fits_in_signed_byte (num >> shift);
2379}
2380
a683cc34
SP
2381static INLINE int
2382fits_in_imm4 (offsetT num)
2383{
2384 return (num & 0xf) == num;
2385}
2386
40fb9820 2387static i386_operand_type
e3bb37b5 2388smallest_imm_type (offsetT num)
252b5132 2389{
40fb9820 2390 i386_operand_type t;
7ab9ffdd 2391
0dfbf9d7 2392 operand_type_set (&t, 0);
40fb9820
L
2393 t.bitfield.imm64 = 1;
2394
2395 if (cpu_arch_tune != PROCESSOR_I486 && num == 1)
e413e4e9
AM
2396 {
2397 /* This code is disabled on the 486 because all the Imm1 forms
2398 in the opcode table are slower on the i486. They're the
2399 versions with the implicitly specified single-position
2400 displacement, which has another syntax if you really want to
2401 use that form. */
40fb9820
L
2402 t.bitfield.imm1 = 1;
2403 t.bitfield.imm8 = 1;
2404 t.bitfield.imm8s = 1;
2405 t.bitfield.imm16 = 1;
2406 t.bitfield.imm32 = 1;
2407 t.bitfield.imm32s = 1;
2408 }
2409 else if (fits_in_signed_byte (num))
2410 {
2411 t.bitfield.imm8 = 1;
2412 t.bitfield.imm8s = 1;
2413 t.bitfield.imm16 = 1;
2414 t.bitfield.imm32 = 1;
2415 t.bitfield.imm32s = 1;
2416 }
2417 else if (fits_in_unsigned_byte (num))
2418 {
2419 t.bitfield.imm8 = 1;
2420 t.bitfield.imm16 = 1;
2421 t.bitfield.imm32 = 1;
2422 t.bitfield.imm32s = 1;
2423 }
2424 else if (fits_in_signed_word (num) || fits_in_unsigned_word (num))
2425 {
2426 t.bitfield.imm16 = 1;
2427 t.bitfield.imm32 = 1;
2428 t.bitfield.imm32s = 1;
2429 }
2430 else if (fits_in_signed_long (num))
2431 {
2432 t.bitfield.imm32 = 1;
2433 t.bitfield.imm32s = 1;
2434 }
2435 else if (fits_in_unsigned_long (num))
2436 t.bitfield.imm32 = 1;
2437
2438 return t;
47926f60 2439}
252b5132 2440
847f7ad4 2441static offsetT
e3bb37b5 2442offset_in_range (offsetT val, int size)
847f7ad4 2443{
508866be 2444 addressT mask;
ba2adb93 2445
847f7ad4
AM
2446 switch (size)
2447 {
508866be
L
2448 case 1: mask = ((addressT) 1 << 8) - 1; break;
2449 case 2: mask = ((addressT) 1 << 16) - 1; break;
3b0ec529 2450 case 4: mask = ((addressT) 2 << 31) - 1; break;
3e73aa7c
JH
2451#ifdef BFD64
2452 case 8: mask = ((addressT) 2 << 63) - 1; break;
2453#endif
47926f60 2454 default: abort ();
847f7ad4
AM
2455 }
2456
9de868bf
L
2457#ifdef BFD64
2458 /* If BFD64, sign extend val for 32bit address mode. */
2459 if (flag_code != CODE_64BIT
2460 || i.prefix[ADDR_PREFIX])
3e73aa7c
JH
2461 if ((val & ~(((addressT) 2 << 31) - 1)) == 0)
2462 val = (val ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
fa289fb8 2463#endif
ba2adb93 2464
47926f60 2465 if ((val & ~mask) != 0 && (val & ~mask) != ~mask)
847f7ad4
AM
2466 {
2467 char buf1[40], buf2[40];
2468
2469 sprint_value (buf1, val);
2470 sprint_value (buf2, val & mask);
2471 as_warn (_("%s shortened to %s"), buf1, buf2);
2472 }
2473 return val & mask;
2474}
2475
c32fa91d
L
2476enum PREFIX_GROUP
2477{
2478 PREFIX_EXIST = 0,
2479 PREFIX_LOCK,
2480 PREFIX_REP,
04ef582a 2481 PREFIX_DS,
c32fa91d
L
2482 PREFIX_OTHER
2483};
2484
2485/* Returns
2486 a. PREFIX_EXIST if attempting to add a prefix where one from the
2487 same class already exists.
2488 b. PREFIX_LOCK if lock prefix is added.
2489 c. PREFIX_REP if rep/repne prefix is added.
04ef582a
L
2490 d. PREFIX_DS if ds prefix is added.
2491 e. PREFIX_OTHER if other prefix is added.
c32fa91d
L
2492 */
2493
2494static enum PREFIX_GROUP
e3bb37b5 2495add_prefix (unsigned int prefix)
252b5132 2496{
c32fa91d 2497 enum PREFIX_GROUP ret = PREFIX_OTHER;
b1905489 2498 unsigned int q;
252b5132 2499
29b0f896
AM
2500 if (prefix >= REX_OPCODE && prefix < REX_OPCODE + 16
2501 && flag_code == CODE_64BIT)
b1905489 2502 {
161a04f6 2503 if ((i.prefix[REX_PREFIX] & prefix & REX_W)
44846f29
JB
2504 || (i.prefix[REX_PREFIX] & prefix & REX_R)
2505 || (i.prefix[REX_PREFIX] & prefix & REX_X)
2506 || (i.prefix[REX_PREFIX] & prefix & REX_B))
c32fa91d 2507 ret = PREFIX_EXIST;
b1905489
JB
2508 q = REX_PREFIX;
2509 }
3e73aa7c 2510 else
b1905489
JB
2511 {
2512 switch (prefix)
2513 {
2514 default:
2515 abort ();
2516
b1905489 2517 case DS_PREFIX_OPCODE:
04ef582a
L
2518 ret = PREFIX_DS;
2519 /* Fall through. */
2520 case CS_PREFIX_OPCODE:
b1905489
JB
2521 case ES_PREFIX_OPCODE:
2522 case FS_PREFIX_OPCODE:
2523 case GS_PREFIX_OPCODE:
2524 case SS_PREFIX_OPCODE:
2525 q = SEG_PREFIX;
2526 break;
2527
2528 case REPNE_PREFIX_OPCODE:
2529 case REPE_PREFIX_OPCODE:
c32fa91d
L
2530 q = REP_PREFIX;
2531 ret = PREFIX_REP;
2532 break;
2533
b1905489 2534 case LOCK_PREFIX_OPCODE:
c32fa91d
L
2535 q = LOCK_PREFIX;
2536 ret = PREFIX_LOCK;
b1905489
JB
2537 break;
2538
2539 case FWAIT_OPCODE:
2540 q = WAIT_PREFIX;
2541 break;
2542
2543 case ADDR_PREFIX_OPCODE:
2544 q = ADDR_PREFIX;
2545 break;
2546
2547 case DATA_PREFIX_OPCODE:
2548 q = DATA_PREFIX;
2549 break;
2550 }
2551 if (i.prefix[q] != 0)
c32fa91d 2552 ret = PREFIX_EXIST;
b1905489 2553 }
252b5132 2554
b1905489 2555 if (ret)
252b5132 2556 {
b1905489
JB
2557 if (!i.prefix[q])
2558 ++i.prefixes;
2559 i.prefix[q] |= prefix;
252b5132 2560 }
b1905489
JB
2561 else
2562 as_bad (_("same type of prefix used twice"));
252b5132 2563
252b5132
RH
2564 return ret;
2565}
2566
2567static void
78f12dd3 2568update_code_flag (int value, int check)
eecb386c 2569{
78f12dd3
L
2570 PRINTF_LIKE ((*as_error));
2571
1e9cc1c2 2572 flag_code = (enum flag_code) value;
40fb9820
L
2573 if (flag_code == CODE_64BIT)
2574 {
2575 cpu_arch_flags.bitfield.cpu64 = 1;
2576 cpu_arch_flags.bitfield.cpuno64 = 0;
40fb9820
L
2577 }
2578 else
2579 {
2580 cpu_arch_flags.bitfield.cpu64 = 0;
2581 cpu_arch_flags.bitfield.cpuno64 = 1;
40fb9820
L
2582 }
2583 if (value == CODE_64BIT && !cpu_arch_flags.bitfield.cpulm )
3e73aa7c 2584 {
78f12dd3
L
2585 if (check)
2586 as_error = as_fatal;
2587 else
2588 as_error = as_bad;
2589 (*as_error) (_("64bit mode not supported on `%s'."),
2590 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2591 }
40fb9820 2592 if (value == CODE_32BIT && !cpu_arch_flags.bitfield.cpui386)
3e73aa7c 2593 {
78f12dd3
L
2594 if (check)
2595 as_error = as_fatal;
2596 else
2597 as_error = as_bad;
2598 (*as_error) (_("32bit mode not supported on `%s'."),
2599 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2600 }
eecb386c
AM
2601 stackop_size = '\0';
2602}
2603
78f12dd3
L
2604static void
2605set_code_flag (int value)
2606{
2607 update_code_flag (value, 0);
2608}
2609
eecb386c 2610static void
e3bb37b5 2611set_16bit_gcc_code_flag (int new_code_flag)
252b5132 2612{
1e9cc1c2 2613 flag_code = (enum flag_code) new_code_flag;
40fb9820
L
2614 if (flag_code != CODE_16BIT)
2615 abort ();
2616 cpu_arch_flags.bitfield.cpu64 = 0;
2617 cpu_arch_flags.bitfield.cpuno64 = 1;
9306ca4a 2618 stackop_size = LONG_MNEM_SUFFIX;
252b5132
RH
2619}
2620
2621static void
e3bb37b5 2622set_intel_syntax (int syntax_flag)
252b5132
RH
2623{
2624 /* Find out if register prefixing is specified. */
2625 int ask_naked_reg = 0;
2626
2627 SKIP_WHITESPACE ();
29b0f896 2628 if (!is_end_of_line[(unsigned char) *input_line_pointer])
252b5132 2629 {
d02603dc
NC
2630 char *string;
2631 int e = get_symbol_name (&string);
252b5132 2632
47926f60 2633 if (strcmp (string, "prefix") == 0)
252b5132 2634 ask_naked_reg = 1;
47926f60 2635 else if (strcmp (string, "noprefix") == 0)
252b5132
RH
2636 ask_naked_reg = -1;
2637 else
d0b47220 2638 as_bad (_("bad argument to syntax directive."));
d02603dc 2639 (void) restore_line_pointer (e);
252b5132
RH
2640 }
2641 demand_empty_rest_of_line ();
c3332e24 2642
252b5132
RH
2643 intel_syntax = syntax_flag;
2644
2645 if (ask_naked_reg == 0)
f86103b7
AM
2646 allow_naked_reg = (intel_syntax
2647 && (bfd_get_symbol_leading_char (stdoutput) != '\0'));
252b5132
RH
2648 else
2649 allow_naked_reg = (ask_naked_reg < 0);
9306ca4a 2650
ee86248c 2651 expr_set_rank (O_full_ptr, syntax_flag ? 10 : 0);
7ab9ffdd 2652
e4a3b5a4 2653 identifier_chars['%'] = intel_syntax && allow_naked_reg ? '%' : 0;
9306ca4a 2654 identifier_chars['$'] = intel_syntax ? '$' : 0;
e4a3b5a4 2655 register_prefix = allow_naked_reg ? "" : "%";
252b5132
RH
2656}
2657
1efbbeb4
L
2658static void
2659set_intel_mnemonic (int mnemonic_flag)
2660{
e1d4d893 2661 intel_mnemonic = mnemonic_flag;
1efbbeb4
L
2662}
2663
db51cc60
L
2664static void
2665set_allow_index_reg (int flag)
2666{
2667 allow_index_reg = flag;
2668}
2669
cb19c032 2670static void
7bab8ab5 2671set_check (int what)
cb19c032 2672{
7bab8ab5
JB
2673 enum check_kind *kind;
2674 const char *str;
2675
2676 if (what)
2677 {
2678 kind = &operand_check;
2679 str = "operand";
2680 }
2681 else
2682 {
2683 kind = &sse_check;
2684 str = "sse";
2685 }
2686
cb19c032
L
2687 SKIP_WHITESPACE ();
2688
2689 if (!is_end_of_line[(unsigned char) *input_line_pointer])
2690 {
d02603dc
NC
2691 char *string;
2692 int e = get_symbol_name (&string);
cb19c032
L
2693
2694 if (strcmp (string, "none") == 0)
7bab8ab5 2695 *kind = check_none;
cb19c032 2696 else if (strcmp (string, "warning") == 0)
7bab8ab5 2697 *kind = check_warning;
cb19c032 2698 else if (strcmp (string, "error") == 0)
7bab8ab5 2699 *kind = check_error;
cb19c032 2700 else
7bab8ab5 2701 as_bad (_("bad argument to %s_check directive."), str);
d02603dc 2702 (void) restore_line_pointer (e);
cb19c032
L
2703 }
2704 else
7bab8ab5 2705 as_bad (_("missing argument for %s_check directive"), str);
cb19c032
L
2706
2707 demand_empty_rest_of_line ();
2708}
2709
8a9036a4
L
2710static void
2711check_cpu_arch_compatible (const char *name ATTRIBUTE_UNUSED,
1e9cc1c2 2712 i386_cpu_flags new_flag ATTRIBUTE_UNUSED)
8a9036a4
L
2713{
2714#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2715 static const char *arch;
2716
2717 /* Intel LIOM is only supported on ELF. */
2718 if (!IS_ELF)
2719 return;
2720
2721 if (!arch)
2722 {
2723 /* Use cpu_arch_name if it is set in md_parse_option. Otherwise
2724 use default_arch. */
2725 arch = cpu_arch_name;
2726 if (!arch)
2727 arch = default_arch;
2728 }
2729
81486035
L
2730 /* If we are targeting Intel MCU, we must enable it. */
2731 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_IAMCU
2732 || new_flag.bitfield.cpuiamcu)
2733 return;
2734
3632d14b 2735 /* If we are targeting Intel L1OM, we must enable it. */
8a9036a4 2736 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_L1OM
1e9cc1c2 2737 || new_flag.bitfield.cpul1om)
8a9036a4 2738 return;
76ba9986 2739
7a9068fe
L
2740 /* If we are targeting Intel K1OM, we must enable it. */
2741 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_K1OM
2742 || new_flag.bitfield.cpuk1om)
2743 return;
2744
8a9036a4
L
2745 as_bad (_("`%s' is not supported on `%s'"), name, arch);
2746#endif
2747}
2748
e413e4e9 2749static void
e3bb37b5 2750set_cpu_arch (int dummy ATTRIBUTE_UNUSED)
e413e4e9 2751{
47926f60 2752 SKIP_WHITESPACE ();
e413e4e9 2753
29b0f896 2754 if (!is_end_of_line[(unsigned char) *input_line_pointer])
e413e4e9 2755 {
d02603dc
NC
2756 char *string;
2757 int e = get_symbol_name (&string);
91d6fa6a 2758 unsigned int j;
40fb9820 2759 i386_cpu_flags flags;
e413e4e9 2760
91d6fa6a 2761 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
e413e4e9 2762 {
91d6fa6a 2763 if (strcmp (string, cpu_arch[j].name) == 0)
e413e4e9 2764 {
91d6fa6a 2765 check_cpu_arch_compatible (string, cpu_arch[j].flags);
8a9036a4 2766
5c6af06e
JB
2767 if (*string != '.')
2768 {
91d6fa6a 2769 cpu_arch_name = cpu_arch[j].name;
5c6af06e 2770 cpu_sub_arch_name = NULL;
91d6fa6a 2771 cpu_arch_flags = cpu_arch[j].flags;
40fb9820
L
2772 if (flag_code == CODE_64BIT)
2773 {
2774 cpu_arch_flags.bitfield.cpu64 = 1;
2775 cpu_arch_flags.bitfield.cpuno64 = 0;
2776 }
2777 else
2778 {
2779 cpu_arch_flags.bitfield.cpu64 = 0;
2780 cpu_arch_flags.bitfield.cpuno64 = 1;
2781 }
91d6fa6a
NC
2782 cpu_arch_isa = cpu_arch[j].type;
2783 cpu_arch_isa_flags = cpu_arch[j].flags;
ccc9c027
L
2784 if (!cpu_arch_tune_set)
2785 {
2786 cpu_arch_tune = cpu_arch_isa;
2787 cpu_arch_tune_flags = cpu_arch_isa_flags;
2788 }
5c6af06e
JB
2789 break;
2790 }
40fb9820 2791
293f5f65
L
2792 flags = cpu_flags_or (cpu_arch_flags,
2793 cpu_arch[j].flags);
81486035 2794
5b64d091 2795 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
5c6af06e 2796 {
6305a203
L
2797 if (cpu_sub_arch_name)
2798 {
2799 char *name = cpu_sub_arch_name;
2800 cpu_sub_arch_name = concat (name,
91d6fa6a 2801 cpu_arch[j].name,
1bf57e9f 2802 (const char *) NULL);
6305a203
L
2803 free (name);
2804 }
2805 else
91d6fa6a 2806 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
40fb9820 2807 cpu_arch_flags = flags;
a586129e 2808 cpu_arch_isa_flags = flags;
5c6af06e 2809 }
0089dace
L
2810 else
2811 cpu_arch_isa_flags
2812 = cpu_flags_or (cpu_arch_isa_flags,
2813 cpu_arch[j].flags);
d02603dc 2814 (void) restore_line_pointer (e);
5c6af06e
JB
2815 demand_empty_rest_of_line ();
2816 return;
e413e4e9
AM
2817 }
2818 }
293f5f65
L
2819
2820 if (*string == '.' && j >= ARRAY_SIZE (cpu_arch))
2821 {
33eaf5de 2822 /* Disable an ISA extension. */
293f5f65
L
2823 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
2824 if (strcmp (string + 1, cpu_noarch [j].name) == 0)
2825 {
2826 flags = cpu_flags_and_not (cpu_arch_flags,
2827 cpu_noarch[j].flags);
2828 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
2829 {
2830 if (cpu_sub_arch_name)
2831 {
2832 char *name = cpu_sub_arch_name;
2833 cpu_sub_arch_name = concat (name, string,
2834 (const char *) NULL);
2835 free (name);
2836 }
2837 else
2838 cpu_sub_arch_name = xstrdup (string);
2839 cpu_arch_flags = flags;
2840 cpu_arch_isa_flags = flags;
2841 }
2842 (void) restore_line_pointer (e);
2843 demand_empty_rest_of_line ();
2844 return;
2845 }
2846
2847 j = ARRAY_SIZE (cpu_arch);
2848 }
2849
91d6fa6a 2850 if (j >= ARRAY_SIZE (cpu_arch))
e413e4e9
AM
2851 as_bad (_("no such architecture: `%s'"), string);
2852
2853 *input_line_pointer = e;
2854 }
2855 else
2856 as_bad (_("missing cpu architecture"));
2857
fddf5b5b
AM
2858 no_cond_jump_promotion = 0;
2859 if (*input_line_pointer == ','
29b0f896 2860 && !is_end_of_line[(unsigned char) input_line_pointer[1]])
fddf5b5b 2861 {
d02603dc
NC
2862 char *string;
2863 char e;
2864
2865 ++input_line_pointer;
2866 e = get_symbol_name (&string);
fddf5b5b
AM
2867
2868 if (strcmp (string, "nojumps") == 0)
2869 no_cond_jump_promotion = 1;
2870 else if (strcmp (string, "jumps") == 0)
2871 ;
2872 else
2873 as_bad (_("no such architecture modifier: `%s'"), string);
2874
d02603dc 2875 (void) restore_line_pointer (e);
fddf5b5b
AM
2876 }
2877
e413e4e9
AM
2878 demand_empty_rest_of_line ();
2879}
2880
8a9036a4
L
2881enum bfd_architecture
2882i386_arch (void)
2883{
3632d14b 2884 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4
L
2885 {
2886 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2887 || flag_code != CODE_64BIT)
2888 as_fatal (_("Intel L1OM is 64bit ELF only"));
2889 return bfd_arch_l1om;
2890 }
7a9068fe
L
2891 else if (cpu_arch_isa == PROCESSOR_K1OM)
2892 {
2893 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2894 || flag_code != CODE_64BIT)
2895 as_fatal (_("Intel K1OM is 64bit ELF only"));
2896 return bfd_arch_k1om;
2897 }
81486035
L
2898 else if (cpu_arch_isa == PROCESSOR_IAMCU)
2899 {
2900 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2901 || flag_code == CODE_64BIT)
2902 as_fatal (_("Intel MCU is 32bit ELF only"));
2903 return bfd_arch_iamcu;
2904 }
8a9036a4
L
2905 else
2906 return bfd_arch_i386;
2907}
2908
b9d79e03 2909unsigned long
7016a5d5 2910i386_mach (void)
b9d79e03 2911{
351f65ca 2912 if (!strncmp (default_arch, "x86_64", 6))
8a9036a4 2913 {
3632d14b 2914 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 2915 {
351f65ca
L
2916 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2917 || default_arch[6] != '\0')
8a9036a4
L
2918 as_fatal (_("Intel L1OM is 64bit ELF only"));
2919 return bfd_mach_l1om;
2920 }
7a9068fe
L
2921 else if (cpu_arch_isa == PROCESSOR_K1OM)
2922 {
2923 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2924 || default_arch[6] != '\0')
2925 as_fatal (_("Intel K1OM is 64bit ELF only"));
2926 return bfd_mach_k1om;
2927 }
351f65ca 2928 else if (default_arch[6] == '\0')
8a9036a4 2929 return bfd_mach_x86_64;
351f65ca
L
2930 else
2931 return bfd_mach_x64_32;
8a9036a4 2932 }
5197d474
L
2933 else if (!strcmp (default_arch, "i386")
2934 || !strcmp (default_arch, "iamcu"))
81486035
L
2935 {
2936 if (cpu_arch_isa == PROCESSOR_IAMCU)
2937 {
2938 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
2939 as_fatal (_("Intel MCU is 32bit ELF only"));
2940 return bfd_mach_i386_iamcu;
2941 }
2942 else
2943 return bfd_mach_i386_i386;
2944 }
b9d79e03 2945 else
2b5d6a91 2946 as_fatal (_("unknown architecture"));
b9d79e03 2947}
b9d79e03 2948\f
252b5132 2949void
7016a5d5 2950md_begin (void)
252b5132
RH
2951{
2952 const char *hash_err;
2953
86fa6981
L
2954 /* Support pseudo prefixes like {disp32}. */
2955 lex_type ['{'] = LEX_BEGIN_NAME;
2956
47926f60 2957 /* Initialize op_hash hash table. */
252b5132
RH
2958 op_hash = hash_new ();
2959
2960 {
d3ce72d0 2961 const insn_template *optab;
29b0f896 2962 templates *core_optab;
252b5132 2963
47926f60
KH
2964 /* Setup for loop. */
2965 optab = i386_optab;
add39d23 2966 core_optab = XNEW (templates);
252b5132
RH
2967 core_optab->start = optab;
2968
2969 while (1)
2970 {
2971 ++optab;
2972 if (optab->name == NULL
2973 || strcmp (optab->name, (optab - 1)->name) != 0)
2974 {
2975 /* different name --> ship out current template list;
47926f60 2976 add to hash table; & begin anew. */
252b5132
RH
2977 core_optab->end = optab;
2978 hash_err = hash_insert (op_hash,
2979 (optab - 1)->name,
5a49b8ac 2980 (void *) core_optab);
252b5132
RH
2981 if (hash_err)
2982 {
b37df7c4 2983 as_fatal (_("can't hash %s: %s"),
252b5132
RH
2984 (optab - 1)->name,
2985 hash_err);
2986 }
2987 if (optab->name == NULL)
2988 break;
add39d23 2989 core_optab = XNEW (templates);
252b5132
RH
2990 core_optab->start = optab;
2991 }
2992 }
2993 }
2994
47926f60 2995 /* Initialize reg_hash hash table. */
252b5132
RH
2996 reg_hash = hash_new ();
2997 {
29b0f896 2998 const reg_entry *regtab;
c3fe08fa 2999 unsigned int regtab_size = i386_regtab_size;
252b5132 3000
c3fe08fa 3001 for (regtab = i386_regtab; regtab_size--; regtab++)
252b5132 3002 {
5a49b8ac 3003 hash_err = hash_insert (reg_hash, regtab->reg_name, (void *) regtab);
252b5132 3004 if (hash_err)
b37df7c4 3005 as_fatal (_("can't hash %s: %s"),
3e73aa7c
JH
3006 regtab->reg_name,
3007 hash_err);
252b5132
RH
3008 }
3009 }
3010
47926f60 3011 /* Fill in lexical tables: mnemonic_chars, operand_chars. */
252b5132 3012 {
29b0f896
AM
3013 int c;
3014 char *p;
252b5132
RH
3015
3016 for (c = 0; c < 256; c++)
3017 {
3882b010 3018 if (ISDIGIT (c))
252b5132
RH
3019 {
3020 digit_chars[c] = c;
3021 mnemonic_chars[c] = c;
3022 register_chars[c] = c;
3023 operand_chars[c] = c;
3024 }
3882b010 3025 else if (ISLOWER (c))
252b5132
RH
3026 {
3027 mnemonic_chars[c] = c;
3028 register_chars[c] = c;
3029 operand_chars[c] = c;
3030 }
3882b010 3031 else if (ISUPPER (c))
252b5132 3032 {
3882b010 3033 mnemonic_chars[c] = TOLOWER (c);
252b5132
RH
3034 register_chars[c] = mnemonic_chars[c];
3035 operand_chars[c] = c;
3036 }
43234a1e 3037 else if (c == '{' || c == '}')
86fa6981
L
3038 {
3039 mnemonic_chars[c] = c;
3040 operand_chars[c] = c;
3041 }
252b5132 3042
3882b010 3043 if (ISALPHA (c) || ISDIGIT (c))
252b5132
RH
3044 identifier_chars[c] = c;
3045 else if (c >= 128)
3046 {
3047 identifier_chars[c] = c;
3048 operand_chars[c] = c;
3049 }
3050 }
3051
3052#ifdef LEX_AT
3053 identifier_chars['@'] = '@';
32137342
NC
3054#endif
3055#ifdef LEX_QM
3056 identifier_chars['?'] = '?';
3057 operand_chars['?'] = '?';
252b5132 3058#endif
252b5132 3059 digit_chars['-'] = '-';
c0f3af97 3060 mnemonic_chars['_'] = '_';
791fe849 3061 mnemonic_chars['-'] = '-';
0003779b 3062 mnemonic_chars['.'] = '.';
252b5132
RH
3063 identifier_chars['_'] = '_';
3064 identifier_chars['.'] = '.';
3065
3066 for (p = operand_special_chars; *p != '\0'; p++)
3067 operand_chars[(unsigned char) *p] = *p;
3068 }
3069
a4447b93
RH
3070 if (flag_code == CODE_64BIT)
3071 {
ca19b261
KT
3072#if defined (OBJ_COFF) && defined (TE_PE)
3073 x86_dwarf2_return_column = (OUTPUT_FLAVOR == bfd_target_coff_flavour
3074 ? 32 : 16);
3075#else
a4447b93 3076 x86_dwarf2_return_column = 16;
ca19b261 3077#endif
61ff971f 3078 x86_cie_data_alignment = -8;
a4447b93
RH
3079 }
3080 else
3081 {
3082 x86_dwarf2_return_column = 8;
3083 x86_cie_data_alignment = -4;
3084 }
e379e5f3
L
3085
3086 /* NB: FUSED_JCC_PADDING frag must have sufficient room so that it
3087 can be turned into BRANCH_PREFIX frag. */
3088 if (align_branch_prefix_size > MAX_FUSED_JCC_PADDING_SIZE)
3089 abort ();
252b5132
RH
3090}
3091
3092void
e3bb37b5 3093i386_print_statistics (FILE *file)
252b5132
RH
3094{
3095 hash_print_statistics (file, "i386 opcode", op_hash);
3096 hash_print_statistics (file, "i386 register", reg_hash);
3097}
3098\f
252b5132
RH
3099#ifdef DEBUG386
3100
ce8a8b2f 3101/* Debugging routines for md_assemble. */
d3ce72d0 3102static void pte (insn_template *);
40fb9820 3103static void pt (i386_operand_type);
e3bb37b5
L
3104static void pe (expressionS *);
3105static void ps (symbolS *);
252b5132
RH
3106
3107static void
2c703856 3108pi (const char *line, i386_insn *x)
252b5132 3109{
09137c09 3110 unsigned int j;
252b5132
RH
3111
3112 fprintf (stdout, "%s: template ", line);
3113 pte (&x->tm);
09f131f2
JH
3114 fprintf (stdout, " address: base %s index %s scale %x\n",
3115 x->base_reg ? x->base_reg->reg_name : "none",
3116 x->index_reg ? x->index_reg->reg_name : "none",
3117 x->log2_scale_factor);
3118 fprintf (stdout, " modrm: mode %x reg %x reg/mem %x\n",
252b5132 3119 x->rm.mode, x->rm.reg, x->rm.regmem);
09f131f2
JH
3120 fprintf (stdout, " sib: base %x index %x scale %x\n",
3121 x->sib.base, x->sib.index, x->sib.scale);
3122 fprintf (stdout, " rex: 64bit %x extX %x extY %x extZ %x\n",
161a04f6
L
3123 (x->rex & REX_W) != 0,
3124 (x->rex & REX_R) != 0,
3125 (x->rex & REX_X) != 0,
3126 (x->rex & REX_B) != 0);
09137c09 3127 for (j = 0; j < x->operands; j++)
252b5132 3128 {
09137c09
SP
3129 fprintf (stdout, " #%d: ", j + 1);
3130 pt (x->types[j]);
252b5132 3131 fprintf (stdout, "\n");
bab6aec1 3132 if (x->types[j].bitfield.class == Reg
3528c362
JB
3133 || x->types[j].bitfield.class == RegMMX
3134 || x->types[j].bitfield.class == RegSIMD
00cee14f 3135 || x->types[j].bitfield.class == SReg
4a5c67ed
JB
3136 || x->types[j].bitfield.class == RegCR
3137 || x->types[j].bitfield.class == RegDR
3138 || x->types[j].bitfield.class == RegTR)
09137c09
SP
3139 fprintf (stdout, "%s\n", x->op[j].regs->reg_name);
3140 if (operand_type_check (x->types[j], imm))
3141 pe (x->op[j].imms);
3142 if (operand_type_check (x->types[j], disp))
3143 pe (x->op[j].disps);
252b5132
RH
3144 }
3145}
3146
3147static void
d3ce72d0 3148pte (insn_template *t)
252b5132 3149{
09137c09 3150 unsigned int j;
252b5132 3151 fprintf (stdout, " %d operands ", t->operands);
47926f60 3152 fprintf (stdout, "opcode %x ", t->base_opcode);
252b5132
RH
3153 if (t->extension_opcode != None)
3154 fprintf (stdout, "ext %x ", t->extension_opcode);
40fb9820 3155 if (t->opcode_modifier.d)
252b5132 3156 fprintf (stdout, "D");
40fb9820 3157 if (t->opcode_modifier.w)
252b5132
RH
3158 fprintf (stdout, "W");
3159 fprintf (stdout, "\n");
09137c09 3160 for (j = 0; j < t->operands; j++)
252b5132 3161 {
09137c09
SP
3162 fprintf (stdout, " #%d type ", j + 1);
3163 pt (t->operand_types[j]);
252b5132
RH
3164 fprintf (stdout, "\n");
3165 }
3166}
3167
3168static void
e3bb37b5 3169pe (expressionS *e)
252b5132 3170{
24eab124 3171 fprintf (stdout, " operation %d\n", e->X_op);
b77ad1d4
AM
3172 fprintf (stdout, " add_number %ld (%lx)\n",
3173 (long) e->X_add_number, (long) e->X_add_number);
252b5132
RH
3174 if (e->X_add_symbol)
3175 {
3176 fprintf (stdout, " add_symbol ");
3177 ps (e->X_add_symbol);
3178 fprintf (stdout, "\n");
3179 }
3180 if (e->X_op_symbol)
3181 {
3182 fprintf (stdout, " op_symbol ");
3183 ps (e->X_op_symbol);
3184 fprintf (stdout, "\n");
3185 }
3186}
3187
3188static void
e3bb37b5 3189ps (symbolS *s)
252b5132
RH
3190{
3191 fprintf (stdout, "%s type %s%s",
3192 S_GET_NAME (s),
3193 S_IS_EXTERNAL (s) ? "EXTERNAL " : "",
3194 segment_name (S_GET_SEGMENT (s)));
3195}
3196
7b81dfbb 3197static struct type_name
252b5132 3198 {
40fb9820
L
3199 i386_operand_type mask;
3200 const char *name;
252b5132 3201 }
7b81dfbb 3202const type_names[] =
252b5132 3203{
40fb9820
L
3204 { OPERAND_TYPE_REG8, "r8" },
3205 { OPERAND_TYPE_REG16, "r16" },
3206 { OPERAND_TYPE_REG32, "r32" },
3207 { OPERAND_TYPE_REG64, "r64" },
2c703856
JB
3208 { OPERAND_TYPE_ACC8, "acc8" },
3209 { OPERAND_TYPE_ACC16, "acc16" },
3210 { OPERAND_TYPE_ACC32, "acc32" },
3211 { OPERAND_TYPE_ACC64, "acc64" },
40fb9820
L
3212 { OPERAND_TYPE_IMM8, "i8" },
3213 { OPERAND_TYPE_IMM8, "i8s" },
3214 { OPERAND_TYPE_IMM16, "i16" },
3215 { OPERAND_TYPE_IMM32, "i32" },
3216 { OPERAND_TYPE_IMM32S, "i32s" },
3217 { OPERAND_TYPE_IMM64, "i64" },
3218 { OPERAND_TYPE_IMM1, "i1" },
3219 { OPERAND_TYPE_BASEINDEX, "BaseIndex" },
3220 { OPERAND_TYPE_DISP8, "d8" },
3221 { OPERAND_TYPE_DISP16, "d16" },
3222 { OPERAND_TYPE_DISP32, "d32" },
3223 { OPERAND_TYPE_DISP32S, "d32s" },
3224 { OPERAND_TYPE_DISP64, "d64" },
3225 { OPERAND_TYPE_INOUTPORTREG, "InOutPortReg" },
3226 { OPERAND_TYPE_SHIFTCOUNT, "ShiftCount" },
3227 { OPERAND_TYPE_CONTROL, "control reg" },
3228 { OPERAND_TYPE_TEST, "test reg" },
3229 { OPERAND_TYPE_DEBUG, "debug reg" },
3230 { OPERAND_TYPE_FLOATREG, "FReg" },
3231 { OPERAND_TYPE_FLOATACC, "FAcc" },
21df382b 3232 { OPERAND_TYPE_SREG, "SReg" },
40fb9820
L
3233 { OPERAND_TYPE_REGMMX, "rMMX" },
3234 { OPERAND_TYPE_REGXMM, "rXMM" },
0349dc08 3235 { OPERAND_TYPE_REGYMM, "rYMM" },
43234a1e
L
3236 { OPERAND_TYPE_REGZMM, "rZMM" },
3237 { OPERAND_TYPE_REGMASK, "Mask reg" },
252b5132
RH
3238};
3239
3240static void
40fb9820 3241pt (i386_operand_type t)
252b5132 3242{
40fb9820 3243 unsigned int j;
c6fb90c8 3244 i386_operand_type a;
252b5132 3245
40fb9820 3246 for (j = 0; j < ARRAY_SIZE (type_names); j++)
c6fb90c8
L
3247 {
3248 a = operand_type_and (t, type_names[j].mask);
2c703856 3249 if (operand_type_equal (&a, &type_names[j].mask))
c6fb90c8
L
3250 fprintf (stdout, "%s, ", type_names[j].name);
3251 }
252b5132
RH
3252 fflush (stdout);
3253}
3254
3255#endif /* DEBUG386 */
3256\f
252b5132 3257static bfd_reloc_code_real_type
3956db08 3258reloc (unsigned int size,
64e74474
AM
3259 int pcrel,
3260 int sign,
3261 bfd_reloc_code_real_type other)
252b5132 3262{
47926f60 3263 if (other != NO_RELOC)
3956db08 3264 {
91d6fa6a 3265 reloc_howto_type *rel;
3956db08
JB
3266
3267 if (size == 8)
3268 switch (other)
3269 {
64e74474
AM
3270 case BFD_RELOC_X86_64_GOT32:
3271 return BFD_RELOC_X86_64_GOT64;
3272 break;
553d1284
L
3273 case BFD_RELOC_X86_64_GOTPLT64:
3274 return BFD_RELOC_X86_64_GOTPLT64;
3275 break;
64e74474
AM
3276 case BFD_RELOC_X86_64_PLTOFF64:
3277 return BFD_RELOC_X86_64_PLTOFF64;
3278 break;
3279 case BFD_RELOC_X86_64_GOTPC32:
3280 other = BFD_RELOC_X86_64_GOTPC64;
3281 break;
3282 case BFD_RELOC_X86_64_GOTPCREL:
3283 other = BFD_RELOC_X86_64_GOTPCREL64;
3284 break;
3285 case BFD_RELOC_X86_64_TPOFF32:
3286 other = BFD_RELOC_X86_64_TPOFF64;
3287 break;
3288 case BFD_RELOC_X86_64_DTPOFF32:
3289 other = BFD_RELOC_X86_64_DTPOFF64;
3290 break;
3291 default:
3292 break;
3956db08 3293 }
e05278af 3294
8ce3d284 3295#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
3296 if (other == BFD_RELOC_SIZE32)
3297 {
3298 if (size == 8)
1ab668bf 3299 other = BFD_RELOC_SIZE64;
8fd4256d 3300 if (pcrel)
1ab668bf
AM
3301 {
3302 as_bad (_("there are no pc-relative size relocations"));
3303 return NO_RELOC;
3304 }
8fd4256d 3305 }
8ce3d284 3306#endif
8fd4256d 3307
e05278af 3308 /* Sign-checking 4-byte relocations in 16-/32-bit code is pointless. */
f2d8a97c 3309 if (size == 4 && (flag_code != CODE_64BIT || disallow_64bit_reloc))
e05278af
JB
3310 sign = -1;
3311
91d6fa6a
NC
3312 rel = bfd_reloc_type_lookup (stdoutput, other);
3313 if (!rel)
3956db08 3314 as_bad (_("unknown relocation (%u)"), other);
91d6fa6a 3315 else if (size != bfd_get_reloc_size (rel))
3956db08 3316 as_bad (_("%u-byte relocation cannot be applied to %u-byte field"),
91d6fa6a 3317 bfd_get_reloc_size (rel),
3956db08 3318 size);
91d6fa6a 3319 else if (pcrel && !rel->pc_relative)
3956db08 3320 as_bad (_("non-pc-relative relocation for pc-relative field"));
91d6fa6a 3321 else if ((rel->complain_on_overflow == complain_overflow_signed
3956db08 3322 && !sign)
91d6fa6a 3323 || (rel->complain_on_overflow == complain_overflow_unsigned
64e74474 3324 && sign > 0))
3956db08
JB
3325 as_bad (_("relocated field and relocation type differ in signedness"));
3326 else
3327 return other;
3328 return NO_RELOC;
3329 }
252b5132
RH
3330
3331 if (pcrel)
3332 {
3e73aa7c 3333 if (!sign)
3956db08 3334 as_bad (_("there are no unsigned pc-relative relocations"));
252b5132
RH
3335 switch (size)
3336 {
3337 case 1: return BFD_RELOC_8_PCREL;
3338 case 2: return BFD_RELOC_16_PCREL;
d258b828 3339 case 4: return BFD_RELOC_32_PCREL;
d6ab8113 3340 case 8: return BFD_RELOC_64_PCREL;
252b5132 3341 }
3956db08 3342 as_bad (_("cannot do %u byte pc-relative relocation"), size);
252b5132
RH
3343 }
3344 else
3345 {
3956db08 3346 if (sign > 0)
e5cb08ac 3347 switch (size)
3e73aa7c
JH
3348 {
3349 case 4: return BFD_RELOC_X86_64_32S;
3350 }
3351 else
3352 switch (size)
3353 {
3354 case 1: return BFD_RELOC_8;
3355 case 2: return BFD_RELOC_16;
3356 case 4: return BFD_RELOC_32;
3357 case 8: return BFD_RELOC_64;
3358 }
3956db08
JB
3359 as_bad (_("cannot do %s %u byte relocation"),
3360 sign > 0 ? "signed" : "unsigned", size);
252b5132
RH
3361 }
3362
0cc9e1d3 3363 return NO_RELOC;
252b5132
RH
3364}
3365
47926f60
KH
3366/* Here we decide which fixups can be adjusted to make them relative to
3367 the beginning of the section instead of the symbol. Basically we need
3368 to make sure that the dynamic relocations are done correctly, so in
3369 some cases we force the original symbol to be used. */
3370
252b5132 3371int
e3bb37b5 3372tc_i386_fix_adjustable (fixS *fixP ATTRIBUTE_UNUSED)
252b5132 3373{
6d249963 3374#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 3375 if (!IS_ELF)
31312f95
AM
3376 return 1;
3377
a161fe53
AM
3378 /* Don't adjust pc-relative references to merge sections in 64-bit
3379 mode. */
3380 if (use_rela_relocations
3381 && (S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_MERGE) != 0
3382 && fixP->fx_pcrel)
252b5132 3383 return 0;
31312f95 3384
8d01d9a9
AJ
3385 /* The x86_64 GOTPCREL are represented as 32bit PCrel relocations
3386 and changed later by validate_fix. */
3387 if (GOT_symbol && fixP->fx_subsy == GOT_symbol
3388 && fixP->fx_r_type == BFD_RELOC_32_PCREL)
3389 return 0;
3390
8fd4256d
L
3391 /* Adjust_reloc_syms doesn't know about the GOT. Need to keep symbol
3392 for size relocations. */
3393 if (fixP->fx_r_type == BFD_RELOC_SIZE32
3394 || fixP->fx_r_type == BFD_RELOC_SIZE64
3395 || fixP->fx_r_type == BFD_RELOC_386_GOTOFF
252b5132
RH
3396 || fixP->fx_r_type == BFD_RELOC_386_PLT32
3397 || fixP->fx_r_type == BFD_RELOC_386_GOT32
02a86693 3398 || fixP->fx_r_type == BFD_RELOC_386_GOT32X
13ae64f3
JJ
3399 || fixP->fx_r_type == BFD_RELOC_386_TLS_GD
3400 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDM
3401 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDO_32
3402 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE_32
37e55690
JJ
3403 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE
3404 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTIE
13ae64f3
JJ
3405 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE_32
3406 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE
67a4f2b7
AO
3407 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTDESC
3408 || fixP->fx_r_type == BFD_RELOC_386_TLS_DESC_CALL
3e73aa7c
JH
3409 || fixP->fx_r_type == BFD_RELOC_X86_64_PLT32
3410 || fixP->fx_r_type == BFD_RELOC_X86_64_GOT32
80b3ee89 3411 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCREL
56ceb5b5
L
3412 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCRELX
3413 || fixP->fx_r_type == BFD_RELOC_X86_64_REX_GOTPCRELX
bffbf940
JJ
3414 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSGD
3415 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSLD
3416 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF32
d6ab8113 3417 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF64
bffbf940
JJ
3418 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTTPOFF
3419 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF32
d6ab8113
JB
3420 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF64
3421 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTOFF64
67a4f2b7
AO
3422 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPC32_TLSDESC
3423 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSDESC_CALL
252b5132
RH
3424 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
3425 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
3426 return 0;
31312f95 3427#endif
252b5132
RH
3428 return 1;
3429}
252b5132 3430
b4cac588 3431static int
e3bb37b5 3432intel_float_operand (const char *mnemonic)
252b5132 3433{
9306ca4a
JB
3434 /* Note that the value returned is meaningful only for opcodes with (memory)
3435 operands, hence the code here is free to improperly handle opcodes that
3436 have no operands (for better performance and smaller code). */
3437
3438 if (mnemonic[0] != 'f')
3439 return 0; /* non-math */
3440
3441 switch (mnemonic[1])
3442 {
3443 /* fclex, fdecstp, fdisi, femms, feni, fincstp, finit, fsetpm, and
3444 the fs segment override prefix not currently handled because no
3445 call path can make opcodes without operands get here */
3446 case 'i':
3447 return 2 /* integer op */;
3448 case 'l':
3449 if (mnemonic[2] == 'd' && (mnemonic[3] == 'c' || mnemonic[3] == 'e'))
3450 return 3; /* fldcw/fldenv */
3451 break;
3452 case 'n':
3453 if (mnemonic[2] != 'o' /* fnop */)
3454 return 3; /* non-waiting control op */
3455 break;
3456 case 'r':
3457 if (mnemonic[2] == 's')
3458 return 3; /* frstor/frstpm */
3459 break;
3460 case 's':
3461 if (mnemonic[2] == 'a')
3462 return 3; /* fsave */
3463 if (mnemonic[2] == 't')
3464 {
3465 switch (mnemonic[3])
3466 {
3467 case 'c': /* fstcw */
3468 case 'd': /* fstdw */
3469 case 'e': /* fstenv */
3470 case 's': /* fsts[gw] */
3471 return 3;
3472 }
3473 }
3474 break;
3475 case 'x':
3476 if (mnemonic[2] == 'r' || mnemonic[2] == 's')
3477 return 0; /* fxsave/fxrstor are not really math ops */
3478 break;
3479 }
252b5132 3480
9306ca4a 3481 return 1;
252b5132
RH
3482}
3483
c0f3af97
L
3484/* Build the VEX prefix. */
3485
3486static void
d3ce72d0 3487build_vex_prefix (const insn_template *t)
c0f3af97
L
3488{
3489 unsigned int register_specifier;
3490 unsigned int implied_prefix;
3491 unsigned int vector_length;
03751133 3492 unsigned int w;
c0f3af97
L
3493
3494 /* Check register specifier. */
3495 if (i.vex.register_specifier)
43234a1e
L
3496 {
3497 register_specifier =
3498 ~register_number (i.vex.register_specifier) & 0xf;
3499 gas_assert ((i.vex.register_specifier->reg_flags & RegVRex) == 0);
3500 }
c0f3af97
L
3501 else
3502 register_specifier = 0xf;
3503
79f0fa25
L
3504 /* Use 2-byte VEX prefix by swapping destination and source operand
3505 if there are more than 1 register operand. */
3506 if (i.reg_operands > 1
3507 && i.vec_encoding != vex_encoding_vex3
86fa6981 3508 && i.dir_encoding == dir_encoding_default
fa99fab2 3509 && i.operands == i.reg_operands
dbbc8b7e 3510 && operand_type_equal (&i.types[0], &i.types[i.operands - 1])
7f399153 3511 && i.tm.opcode_modifier.vexopcode == VEX0F
dbbc8b7e 3512 && (i.tm.opcode_modifier.load || i.tm.opcode_modifier.d)
fa99fab2
L
3513 && i.rex == REX_B)
3514 {
3515 unsigned int xchg = i.operands - 1;
3516 union i386_op temp_op;
3517 i386_operand_type temp_type;
3518
3519 temp_type = i.types[xchg];
3520 i.types[xchg] = i.types[0];
3521 i.types[0] = temp_type;
3522 temp_op = i.op[xchg];
3523 i.op[xchg] = i.op[0];
3524 i.op[0] = temp_op;
3525
9c2799c2 3526 gas_assert (i.rm.mode == 3);
fa99fab2
L
3527
3528 i.rex = REX_R;
3529 xchg = i.rm.regmem;
3530 i.rm.regmem = i.rm.reg;
3531 i.rm.reg = xchg;
3532
dbbc8b7e
JB
3533 if (i.tm.opcode_modifier.d)
3534 i.tm.base_opcode ^= (i.tm.base_opcode & 0xee) != 0x6e
3535 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
3536 else /* Use the next insn. */
3537 i.tm = t[1];
fa99fab2
L
3538 }
3539
79dec6b7
JB
3540 /* Use 2-byte VEX prefix by swapping commutative source operands if there
3541 are no memory operands and at least 3 register ones. */
3542 if (i.reg_operands >= 3
3543 && i.vec_encoding != vex_encoding_vex3
3544 && i.reg_operands == i.operands - i.imm_operands
3545 && i.tm.opcode_modifier.vex
3546 && i.tm.opcode_modifier.commutative
3547 && (i.tm.opcode_modifier.sse2avx || optimize > 1)
3548 && i.rex == REX_B
3549 && i.vex.register_specifier
3550 && !(i.vex.register_specifier->reg_flags & RegRex))
3551 {
3552 unsigned int xchg = i.operands - i.reg_operands;
3553 union i386_op temp_op;
3554 i386_operand_type temp_type;
3555
3556 gas_assert (i.tm.opcode_modifier.vexopcode == VEX0F);
3557 gas_assert (!i.tm.opcode_modifier.sae);
3558 gas_assert (operand_type_equal (&i.types[i.operands - 2],
3559 &i.types[i.operands - 3]));
3560 gas_assert (i.rm.mode == 3);
3561
3562 temp_type = i.types[xchg];
3563 i.types[xchg] = i.types[xchg + 1];
3564 i.types[xchg + 1] = temp_type;
3565 temp_op = i.op[xchg];
3566 i.op[xchg] = i.op[xchg + 1];
3567 i.op[xchg + 1] = temp_op;
3568
3569 i.rex = 0;
3570 xchg = i.rm.regmem | 8;
3571 i.rm.regmem = ~register_specifier & 0xf;
3572 gas_assert (!(i.rm.regmem & 8));
3573 i.vex.register_specifier += xchg - i.rm.regmem;
3574 register_specifier = ~xchg & 0xf;
3575 }
3576
539f890d
L
3577 if (i.tm.opcode_modifier.vex == VEXScalar)
3578 vector_length = avxscalar;
10c17abd
JB
3579 else if (i.tm.opcode_modifier.vex == VEX256)
3580 vector_length = 1;
539f890d 3581 else
10c17abd 3582 {
56522fc5 3583 unsigned int op;
10c17abd 3584
c7213af9
L
3585 /* Determine vector length from the last multi-length vector
3586 operand. */
10c17abd 3587 vector_length = 0;
56522fc5 3588 for (op = t->operands; op--;)
10c17abd
JB
3589 if (t->operand_types[op].bitfield.xmmword
3590 && t->operand_types[op].bitfield.ymmword
3591 && i.types[op].bitfield.ymmword)
3592 {
3593 vector_length = 1;
3594 break;
3595 }
3596 }
c0f3af97
L
3597
3598 switch ((i.tm.base_opcode >> 8) & 0xff)
3599 {
3600 case 0:
3601 implied_prefix = 0;
3602 break;
3603 case DATA_PREFIX_OPCODE:
3604 implied_prefix = 1;
3605 break;
3606 case REPE_PREFIX_OPCODE:
3607 implied_prefix = 2;
3608 break;
3609 case REPNE_PREFIX_OPCODE:
3610 implied_prefix = 3;
3611 break;
3612 default:
3613 abort ();
3614 }
3615
03751133
L
3616 /* Check the REX.W bit and VEXW. */
3617 if (i.tm.opcode_modifier.vexw == VEXWIG)
3618 w = (vexwig == vexw1 || (i.rex & REX_W)) ? 1 : 0;
3619 else if (i.tm.opcode_modifier.vexw)
3620 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3621 else
931d03b7 3622 w = (flag_code == CODE_64BIT ? i.rex & REX_W : vexwig == vexw1) ? 1 : 0;
03751133 3623
c0f3af97 3624 /* Use 2-byte VEX prefix if possible. */
03751133
L
3625 if (w == 0
3626 && i.vec_encoding != vex_encoding_vex3
86fa6981 3627 && i.tm.opcode_modifier.vexopcode == VEX0F
c0f3af97
L
3628 && (i.rex & (REX_W | REX_X | REX_B)) == 0)
3629 {
3630 /* 2-byte VEX prefix. */
3631 unsigned int r;
3632
3633 i.vex.length = 2;
3634 i.vex.bytes[0] = 0xc5;
3635
3636 /* Check the REX.R bit. */
3637 r = (i.rex & REX_R) ? 0 : 1;
3638 i.vex.bytes[1] = (r << 7
3639 | register_specifier << 3
3640 | vector_length << 2
3641 | implied_prefix);
3642 }
3643 else
3644 {
3645 /* 3-byte VEX prefix. */
03751133 3646 unsigned int m;
c0f3af97 3647
f88c9eb0 3648 i.vex.length = 3;
f88c9eb0 3649
7f399153 3650 switch (i.tm.opcode_modifier.vexopcode)
5dd85c99 3651 {
7f399153
L
3652 case VEX0F:
3653 m = 0x1;
80de6e00 3654 i.vex.bytes[0] = 0xc4;
7f399153
L
3655 break;
3656 case VEX0F38:
3657 m = 0x2;
80de6e00 3658 i.vex.bytes[0] = 0xc4;
7f399153
L
3659 break;
3660 case VEX0F3A:
3661 m = 0x3;
80de6e00 3662 i.vex.bytes[0] = 0xc4;
7f399153
L
3663 break;
3664 case XOP08:
5dd85c99
SP
3665 m = 0x8;
3666 i.vex.bytes[0] = 0x8f;
7f399153
L
3667 break;
3668 case XOP09:
f88c9eb0
SP
3669 m = 0x9;
3670 i.vex.bytes[0] = 0x8f;
7f399153
L
3671 break;
3672 case XOP0A:
f88c9eb0
SP
3673 m = 0xa;
3674 i.vex.bytes[0] = 0x8f;
7f399153
L
3675 break;
3676 default:
3677 abort ();
f88c9eb0 3678 }
c0f3af97 3679
c0f3af97
L
3680 /* The high 3 bits of the second VEX byte are 1's compliment
3681 of RXB bits from REX. */
3682 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | m;
3683
c0f3af97
L
3684 i.vex.bytes[2] = (w << 7
3685 | register_specifier << 3
3686 | vector_length << 2
3687 | implied_prefix);
3688 }
3689}
3690
e771e7c9
JB
3691static INLINE bfd_boolean
3692is_evex_encoding (const insn_template *t)
3693{
7091c612 3694 return t->opcode_modifier.evex || t->opcode_modifier.disp8memshift
e771e7c9 3695 || t->opcode_modifier.broadcast || t->opcode_modifier.masking
a80195f1 3696 || t->opcode_modifier.sae;
e771e7c9
JB
3697}
3698
7a8655d2
JB
3699static INLINE bfd_boolean
3700is_any_vex_encoding (const insn_template *t)
3701{
3702 return t->opcode_modifier.vex || t->opcode_modifier.vexopcode
3703 || is_evex_encoding (t);
3704}
3705
43234a1e
L
3706/* Build the EVEX prefix. */
3707
3708static void
3709build_evex_prefix (void)
3710{
3711 unsigned int register_specifier;
3712 unsigned int implied_prefix;
3713 unsigned int m, w;
3714 rex_byte vrex_used = 0;
3715
3716 /* Check register specifier. */
3717 if (i.vex.register_specifier)
3718 {
3719 gas_assert ((i.vrex & REX_X) == 0);
3720
3721 register_specifier = i.vex.register_specifier->reg_num;
3722 if ((i.vex.register_specifier->reg_flags & RegRex))
3723 register_specifier += 8;
3724 /* The upper 16 registers are encoded in the fourth byte of the
3725 EVEX prefix. */
3726 if (!(i.vex.register_specifier->reg_flags & RegVRex))
3727 i.vex.bytes[3] = 0x8;
3728 register_specifier = ~register_specifier & 0xf;
3729 }
3730 else
3731 {
3732 register_specifier = 0xf;
3733
3734 /* Encode upper 16 vector index register in the fourth byte of
3735 the EVEX prefix. */
3736 if (!(i.vrex & REX_X))
3737 i.vex.bytes[3] = 0x8;
3738 else
3739 vrex_used |= REX_X;
3740 }
3741
3742 switch ((i.tm.base_opcode >> 8) & 0xff)
3743 {
3744 case 0:
3745 implied_prefix = 0;
3746 break;
3747 case DATA_PREFIX_OPCODE:
3748 implied_prefix = 1;
3749 break;
3750 case REPE_PREFIX_OPCODE:
3751 implied_prefix = 2;
3752 break;
3753 case REPNE_PREFIX_OPCODE:
3754 implied_prefix = 3;
3755 break;
3756 default:
3757 abort ();
3758 }
3759
3760 /* 4 byte EVEX prefix. */
3761 i.vex.length = 4;
3762 i.vex.bytes[0] = 0x62;
3763
3764 /* mmmm bits. */
3765 switch (i.tm.opcode_modifier.vexopcode)
3766 {
3767 case VEX0F:
3768 m = 1;
3769 break;
3770 case VEX0F38:
3771 m = 2;
3772 break;
3773 case VEX0F3A:
3774 m = 3;
3775 break;
3776 default:
3777 abort ();
3778 break;
3779 }
3780
3781 /* The high 3 bits of the second EVEX byte are 1's compliment of RXB
3782 bits from REX. */
3783 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | m;
3784
3785 /* The fifth bit of the second EVEX byte is 1's compliment of the
3786 REX_R bit in VREX. */
3787 if (!(i.vrex & REX_R))
3788 i.vex.bytes[1] |= 0x10;
3789 else
3790 vrex_used |= REX_R;
3791
3792 if ((i.reg_operands + i.imm_operands) == i.operands)
3793 {
3794 /* When all operands are registers, the REX_X bit in REX is not
3795 used. We reuse it to encode the upper 16 registers, which is
3796 indicated by the REX_B bit in VREX. The REX_X bit is encoded
3797 as 1's compliment. */
3798 if ((i.vrex & REX_B))
3799 {
3800 vrex_used |= REX_B;
3801 i.vex.bytes[1] &= ~0x40;
3802 }
3803 }
3804
3805 /* EVEX instructions shouldn't need the REX prefix. */
3806 i.vrex &= ~vrex_used;
3807 gas_assert (i.vrex == 0);
3808
6865c043
L
3809 /* Check the REX.W bit and VEXW. */
3810 if (i.tm.opcode_modifier.vexw == VEXWIG)
3811 w = (evexwig == evexw1 || (i.rex & REX_W)) ? 1 : 0;
3812 else if (i.tm.opcode_modifier.vexw)
3813 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3814 else
931d03b7 3815 w = (flag_code == CODE_64BIT ? i.rex & REX_W : evexwig == evexw1) ? 1 : 0;
43234a1e
L
3816
3817 /* Encode the U bit. */
3818 implied_prefix |= 0x4;
3819
3820 /* The third byte of the EVEX prefix. */
3821 i.vex.bytes[2] = (w << 7 | register_specifier << 3 | implied_prefix);
3822
3823 /* The fourth byte of the EVEX prefix. */
3824 /* The zeroing-masking bit. */
3825 if (i.mask && i.mask->zeroing)
3826 i.vex.bytes[3] |= 0x80;
3827
3828 /* Don't always set the broadcast bit if there is no RC. */
3829 if (!i.rounding)
3830 {
3831 /* Encode the vector length. */
3832 unsigned int vec_length;
3833
e771e7c9
JB
3834 if (!i.tm.opcode_modifier.evex
3835 || i.tm.opcode_modifier.evex == EVEXDYN)
3836 {
56522fc5 3837 unsigned int op;
e771e7c9 3838
c7213af9
L
3839 /* Determine vector length from the last multi-length vector
3840 operand. */
e771e7c9 3841 vec_length = 0;
56522fc5 3842 for (op = i.operands; op--;)
e771e7c9
JB
3843 if (i.tm.operand_types[op].bitfield.xmmword
3844 + i.tm.operand_types[op].bitfield.ymmword
3845 + i.tm.operand_types[op].bitfield.zmmword > 1)
3846 {
3847 if (i.types[op].bitfield.zmmword)
c7213af9
L
3848 {
3849 i.tm.opcode_modifier.evex = EVEX512;
3850 break;
3851 }
e771e7c9 3852 else if (i.types[op].bitfield.ymmword)
c7213af9
L
3853 {
3854 i.tm.opcode_modifier.evex = EVEX256;
3855 break;
3856 }
e771e7c9 3857 else if (i.types[op].bitfield.xmmword)
c7213af9
L
3858 {
3859 i.tm.opcode_modifier.evex = EVEX128;
3860 break;
3861 }
625cbd7a
JB
3862 else if (i.broadcast && (int) op == i.broadcast->operand)
3863 {
4a1b91ea 3864 switch (i.broadcast->bytes)
625cbd7a
JB
3865 {
3866 case 64:
3867 i.tm.opcode_modifier.evex = EVEX512;
3868 break;
3869 case 32:
3870 i.tm.opcode_modifier.evex = EVEX256;
3871 break;
3872 case 16:
3873 i.tm.opcode_modifier.evex = EVEX128;
3874 break;
3875 default:
c7213af9 3876 abort ();
625cbd7a 3877 }
c7213af9 3878 break;
625cbd7a 3879 }
e771e7c9 3880 }
c7213af9 3881
56522fc5 3882 if (op >= MAX_OPERANDS)
c7213af9 3883 abort ();
e771e7c9
JB
3884 }
3885
43234a1e
L
3886 switch (i.tm.opcode_modifier.evex)
3887 {
3888 case EVEXLIG: /* LL' is ignored */
3889 vec_length = evexlig << 5;
3890 break;
3891 case EVEX128:
3892 vec_length = 0 << 5;
3893 break;
3894 case EVEX256:
3895 vec_length = 1 << 5;
3896 break;
3897 case EVEX512:
3898 vec_length = 2 << 5;
3899 break;
3900 default:
3901 abort ();
3902 break;
3903 }
3904 i.vex.bytes[3] |= vec_length;
3905 /* Encode the broadcast bit. */
3906 if (i.broadcast)
3907 i.vex.bytes[3] |= 0x10;
3908 }
3909 else
3910 {
3911 if (i.rounding->type != saeonly)
3912 i.vex.bytes[3] |= 0x10 | (i.rounding->type << 5);
3913 else
d3d3c6db 3914 i.vex.bytes[3] |= 0x10 | (evexrcig << 5);
43234a1e
L
3915 }
3916
3917 if (i.mask && i.mask->mask)
3918 i.vex.bytes[3] |= i.mask->mask->reg_num;
3919}
3920
65da13b5
L
3921static void
3922process_immext (void)
3923{
3924 expressionS *exp;
3925
c0f3af97 3926 /* These AMD 3DNow! and SSE2 instructions have an opcode suffix
65da13b5
L
3927 which is coded in the same place as an 8-bit immediate field
3928 would be. Here we fake an 8-bit immediate operand from the
3929 opcode suffix stored in tm.extension_opcode.
3930
c1e679ec 3931 AVX instructions also use this encoding, for some of
c0f3af97 3932 3 argument instructions. */
65da13b5 3933
43234a1e 3934 gas_assert (i.imm_operands <= 1
7ab9ffdd 3935 && (i.operands <= 2
7a8655d2 3936 || (is_any_vex_encoding (&i.tm)
7ab9ffdd 3937 && i.operands <= 4)));
65da13b5
L
3938
3939 exp = &im_expressions[i.imm_operands++];
3940 i.op[i.operands].imms = exp;
3941 i.types[i.operands] = imm8;
3942 i.operands++;
3943 exp->X_op = O_constant;
3944 exp->X_add_number = i.tm.extension_opcode;
3945 i.tm.extension_opcode = None;
3946}
3947
42164a71
L
3948
3949static int
3950check_hle (void)
3951{
3952 switch (i.tm.opcode_modifier.hleprefixok)
3953 {
3954 default:
3955 abort ();
82c2def5 3956 case HLEPrefixNone:
165de32a
L
3957 as_bad (_("invalid instruction `%s' after `%s'"),
3958 i.tm.name, i.hle_prefix);
42164a71 3959 return 0;
82c2def5 3960 case HLEPrefixLock:
42164a71
L
3961 if (i.prefix[LOCK_PREFIX])
3962 return 1;
165de32a 3963 as_bad (_("missing `lock' with `%s'"), i.hle_prefix);
42164a71 3964 return 0;
82c2def5 3965 case HLEPrefixAny:
42164a71 3966 return 1;
82c2def5 3967 case HLEPrefixRelease:
42164a71
L
3968 if (i.prefix[HLE_PREFIX] != XRELEASE_PREFIX_OPCODE)
3969 {
3970 as_bad (_("instruction `%s' after `xacquire' not allowed"),
3971 i.tm.name);
3972 return 0;
3973 }
8dc0818e 3974 if (i.mem_operands == 0 || !(i.flags[i.operands - 1] & Operand_Mem))
42164a71
L
3975 {
3976 as_bad (_("memory destination needed for instruction `%s'"
3977 " after `xrelease'"), i.tm.name);
3978 return 0;
3979 }
3980 return 1;
3981 }
3982}
3983
b6f8c7c4
L
3984/* Try the shortest encoding by shortening operand size. */
3985
3986static void
3987optimize_encoding (void)
3988{
a0a1771e 3989 unsigned int j;
b6f8c7c4
L
3990
3991 if (optimize_for_space
3992 && i.reg_operands == 1
3993 && i.imm_operands == 1
3994 && !i.types[1].bitfield.byte
3995 && i.op[0].imms->X_op == O_constant
3996 && fits_in_imm7 (i.op[0].imms->X_add_number)
3997 && ((i.tm.base_opcode == 0xa8
3998 && i.tm.extension_opcode == None)
3999 || (i.tm.base_opcode == 0xf6
4000 && i.tm.extension_opcode == 0x0)))
4001 {
4002 /* Optimize: -Os:
4003 test $imm7, %r64/%r32/%r16 -> test $imm7, %r8
4004 */
4005 unsigned int base_regnum = i.op[1].regs->reg_num;
4006 if (flag_code == CODE_64BIT || base_regnum < 4)
4007 {
4008 i.types[1].bitfield.byte = 1;
4009 /* Ignore the suffix. */
4010 i.suffix = 0;
4011 if (base_regnum >= 4
4012 && !(i.op[1].regs->reg_flags & RegRex))
4013 {
4014 /* Handle SP, BP, SI and DI registers. */
4015 if (i.types[1].bitfield.word)
4016 j = 16;
4017 else if (i.types[1].bitfield.dword)
4018 j = 32;
4019 else
4020 j = 48;
4021 i.op[1].regs -= j;
4022 }
4023 }
4024 }
4025 else if (flag_code == CODE_64BIT
d3d50934
L
4026 && ((i.types[1].bitfield.qword
4027 && i.reg_operands == 1
b6f8c7c4
L
4028 && i.imm_operands == 1
4029 && i.op[0].imms->X_op == O_constant
507916b8 4030 && ((i.tm.base_opcode == 0xb8
b6f8c7c4
L
4031 && i.tm.extension_opcode == None
4032 && fits_in_unsigned_long (i.op[0].imms->X_add_number))
4033 || (fits_in_imm31 (i.op[0].imms->X_add_number)
4034 && (((i.tm.base_opcode == 0x24
4035 || i.tm.base_opcode == 0xa8)
4036 && i.tm.extension_opcode == None)
4037 || (i.tm.base_opcode == 0x80
4038 && i.tm.extension_opcode == 0x4)
4039 || ((i.tm.base_opcode == 0xf6
507916b8 4040 || (i.tm.base_opcode | 1) == 0xc7)
b8364fa7
JB
4041 && i.tm.extension_opcode == 0x0)))
4042 || (fits_in_imm7 (i.op[0].imms->X_add_number)
4043 && i.tm.base_opcode == 0x83
4044 && i.tm.extension_opcode == 0x4)))
d3d50934
L
4045 || (i.types[0].bitfield.qword
4046 && ((i.reg_operands == 2
4047 && i.op[0].regs == i.op[1].regs
4048 && ((i.tm.base_opcode == 0x30
4049 || i.tm.base_opcode == 0x28)
4050 && i.tm.extension_opcode == None))
4051 || (i.reg_operands == 1
4052 && i.operands == 1
4053 && i.tm.base_opcode == 0x30
4054 && i.tm.extension_opcode == None)))))
b6f8c7c4
L
4055 {
4056 /* Optimize: -O:
4057 andq $imm31, %r64 -> andl $imm31, %r32
b8364fa7 4058 andq $imm7, %r64 -> andl $imm7, %r32
b6f8c7c4
L
4059 testq $imm31, %r64 -> testl $imm31, %r32
4060 xorq %r64, %r64 -> xorl %r32, %r32
4061 subq %r64, %r64 -> subl %r32, %r32
4062 movq $imm31, %r64 -> movl $imm31, %r32
4063 movq $imm32, %r64 -> movl $imm32, %r32
4064 */
4065 i.tm.opcode_modifier.norex64 = 1;
507916b8 4066 if (i.tm.base_opcode == 0xb8 || (i.tm.base_opcode | 1) == 0xc7)
b6f8c7c4
L
4067 {
4068 /* Handle
4069 movq $imm31, %r64 -> movl $imm31, %r32
4070 movq $imm32, %r64 -> movl $imm32, %r32
4071 */
4072 i.tm.operand_types[0].bitfield.imm32 = 1;
4073 i.tm.operand_types[0].bitfield.imm32s = 0;
4074 i.tm.operand_types[0].bitfield.imm64 = 0;
4075 i.types[0].bitfield.imm32 = 1;
4076 i.types[0].bitfield.imm32s = 0;
4077 i.types[0].bitfield.imm64 = 0;
4078 i.types[1].bitfield.dword = 1;
4079 i.types[1].bitfield.qword = 0;
507916b8 4080 if ((i.tm.base_opcode | 1) == 0xc7)
b6f8c7c4
L
4081 {
4082 /* Handle
4083 movq $imm31, %r64 -> movl $imm31, %r32
4084 */
507916b8 4085 i.tm.base_opcode = 0xb8;
b6f8c7c4 4086 i.tm.extension_opcode = None;
507916b8 4087 i.tm.opcode_modifier.w = 0;
b6f8c7c4
L
4088 i.tm.opcode_modifier.shortform = 1;
4089 i.tm.opcode_modifier.modrm = 0;
4090 }
4091 }
4092 }
5641ec01
JB
4093 else if (optimize > 1
4094 && !optimize_for_space
4095 && i.reg_operands == 2
4096 && i.op[0].regs == i.op[1].regs
4097 && ((i.tm.base_opcode & ~(Opcode_D | 1)) == 0x8
4098 || (i.tm.base_opcode & ~(Opcode_D | 1)) == 0x20)
4099 && (flag_code != CODE_64BIT || !i.types[0].bitfield.dword))
4100 {
4101 /* Optimize: -O2:
4102 andb %rN, %rN -> testb %rN, %rN
4103 andw %rN, %rN -> testw %rN, %rN
4104 andq %rN, %rN -> testq %rN, %rN
4105 orb %rN, %rN -> testb %rN, %rN
4106 orw %rN, %rN -> testw %rN, %rN
4107 orq %rN, %rN -> testq %rN, %rN
4108
4109 and outside of 64-bit mode
4110
4111 andl %rN, %rN -> testl %rN, %rN
4112 orl %rN, %rN -> testl %rN, %rN
4113 */
4114 i.tm.base_opcode = 0x84 | (i.tm.base_opcode & 1);
4115 }
99112332 4116 else if (i.reg_operands == 3
b6f8c7c4
L
4117 && i.op[0].regs == i.op[1].regs
4118 && !i.types[2].bitfield.xmmword
4119 && (i.tm.opcode_modifier.vex
7a69eac3 4120 || ((!i.mask || i.mask->zeroing)
b6f8c7c4 4121 && !i.rounding
e771e7c9 4122 && is_evex_encoding (&i.tm)
80c34c38 4123 && (i.vec_encoding != vex_encoding_evex
dd22218c 4124 || cpu_arch_isa_flags.bitfield.cpuavx512vl
80c34c38 4125 || i.tm.cpu_flags.bitfield.cpuavx512vl
7091c612 4126 || (i.tm.operand_types[2].bitfield.zmmword
dd22218c 4127 && i.types[2].bitfield.ymmword))))
b6f8c7c4
L
4128 && ((i.tm.base_opcode == 0x55
4129 || i.tm.base_opcode == 0x6655
4130 || i.tm.base_opcode == 0x66df
4131 || i.tm.base_opcode == 0x57
4132 || i.tm.base_opcode == 0x6657
8305403a
L
4133 || i.tm.base_opcode == 0x66ef
4134 || i.tm.base_opcode == 0x66f8
4135 || i.tm.base_opcode == 0x66f9
4136 || i.tm.base_opcode == 0x66fa
1424ad86
JB
4137 || i.tm.base_opcode == 0x66fb
4138 || i.tm.base_opcode == 0x42
4139 || i.tm.base_opcode == 0x6642
4140 || i.tm.base_opcode == 0x47
4141 || i.tm.base_opcode == 0x6647)
b6f8c7c4
L
4142 && i.tm.extension_opcode == None))
4143 {
99112332 4144 /* Optimize: -O1:
8305403a
L
4145 VOP, one of vandnps, vandnpd, vxorps, vxorpd, vpsubb, vpsubd,
4146 vpsubq and vpsubw:
b6f8c7c4
L
4147 EVEX VOP %zmmM, %zmmM, %zmmN
4148 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4149 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4150 EVEX VOP %ymmM, %ymmM, %ymmN
4151 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4152 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4153 VEX VOP %ymmM, %ymmM, %ymmN
4154 -> VEX VOP %xmmM, %xmmM, %xmmN
4155 VOP, one of vpandn and vpxor:
4156 VEX VOP %ymmM, %ymmM, %ymmN
4157 -> VEX VOP %xmmM, %xmmM, %xmmN
4158 VOP, one of vpandnd and vpandnq:
4159 EVEX VOP %zmmM, %zmmM, %zmmN
4160 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4161 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4162 EVEX VOP %ymmM, %ymmM, %ymmN
4163 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4164 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4165 VOP, one of vpxord and vpxorq:
4166 EVEX VOP %zmmM, %zmmM, %zmmN
4167 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4168 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4169 EVEX VOP %ymmM, %ymmM, %ymmN
4170 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4171 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
1424ad86
JB
4172 VOP, one of kxord and kxorq:
4173 VEX VOP %kM, %kM, %kN
4174 -> VEX kxorw %kM, %kM, %kN
4175 VOP, one of kandnd and kandnq:
4176 VEX VOP %kM, %kM, %kN
4177 -> VEX kandnw %kM, %kM, %kN
b6f8c7c4 4178 */
e771e7c9 4179 if (is_evex_encoding (&i.tm))
b6f8c7c4 4180 {
7b1d7ca1 4181 if (i.vec_encoding != vex_encoding_evex)
b6f8c7c4
L
4182 {
4183 i.tm.opcode_modifier.vex = VEX128;
4184 i.tm.opcode_modifier.vexw = VEXW0;
4185 i.tm.opcode_modifier.evex = 0;
4186 }
7b1d7ca1 4187 else if (optimize > 1)
dd22218c
L
4188 i.tm.opcode_modifier.evex = EVEX128;
4189 else
4190 return;
b6f8c7c4 4191 }
f74a6307 4192 else if (i.tm.operand_types[0].bitfield.class == RegMask)
1424ad86
JB
4193 {
4194 i.tm.base_opcode &= 0xff;
4195 i.tm.opcode_modifier.vexw = VEXW0;
4196 }
b6f8c7c4
L
4197 else
4198 i.tm.opcode_modifier.vex = VEX128;
4199
4200 if (i.tm.opcode_modifier.vex)
4201 for (j = 0; j < 3; j++)
4202 {
4203 i.types[j].bitfield.xmmword = 1;
4204 i.types[j].bitfield.ymmword = 0;
4205 }
4206 }
392a5972 4207 else if (i.vec_encoding != vex_encoding_evex
97ed31ae 4208 && !i.types[0].bitfield.zmmword
392a5972 4209 && !i.types[1].bitfield.zmmword
97ed31ae 4210 && !i.mask
a0a1771e 4211 && !i.broadcast
97ed31ae 4212 && is_evex_encoding (&i.tm)
392a5972
L
4213 && ((i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0x666f
4214 || (i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf36f
a0a1771e
JB
4215 || (i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf26f
4216 || (i.tm.base_opcode & ~4) == 0x66db
4217 || (i.tm.base_opcode & ~4) == 0x66eb)
97ed31ae
L
4218 && i.tm.extension_opcode == None)
4219 {
4220 /* Optimize: -O1:
4221 VOP, one of vmovdqa32, vmovdqa64, vmovdqu8, vmovdqu16,
4222 vmovdqu32 and vmovdqu64:
4223 EVEX VOP %xmmM, %xmmN
4224 -> VEX vmovdqa|vmovdqu %xmmM, %xmmN (M and N < 16)
4225 EVEX VOP %ymmM, %ymmN
4226 -> VEX vmovdqa|vmovdqu %ymmM, %ymmN (M and N < 16)
4227 EVEX VOP %xmmM, mem
4228 -> VEX vmovdqa|vmovdqu %xmmM, mem (M < 16)
4229 EVEX VOP %ymmM, mem
4230 -> VEX vmovdqa|vmovdqu %ymmM, mem (M < 16)
4231 EVEX VOP mem, %xmmN
4232 -> VEX mvmovdqa|vmovdquem, %xmmN (N < 16)
4233 EVEX VOP mem, %ymmN
4234 -> VEX vmovdqa|vmovdqu mem, %ymmN (N < 16)
a0a1771e
JB
4235 VOP, one of vpand, vpandn, vpor, vpxor:
4236 EVEX VOP{d,q} %xmmL, %xmmM, %xmmN
4237 -> VEX VOP %xmmL, %xmmM, %xmmN (L, M, and N < 16)
4238 EVEX VOP{d,q} %ymmL, %ymmM, %ymmN
4239 -> VEX VOP %ymmL, %ymmM, %ymmN (L, M, and N < 16)
4240 EVEX VOP{d,q} mem, %xmmM, %xmmN
4241 -> VEX VOP mem, %xmmM, %xmmN (M and N < 16)
4242 EVEX VOP{d,q} mem, %ymmM, %ymmN
4243 -> VEX VOP mem, %ymmM, %ymmN (M and N < 16)
97ed31ae 4244 */
a0a1771e 4245 for (j = 0; j < i.operands; j++)
392a5972
L
4246 if (operand_type_check (i.types[j], disp)
4247 && i.op[j].disps->X_op == O_constant)
4248 {
4249 /* Since the VEX prefix has 2 or 3 bytes, the EVEX prefix
4250 has 4 bytes, EVEX Disp8 has 1 byte and VEX Disp32 has 4
4251 bytes, we choose EVEX Disp8 over VEX Disp32. */
4252 int evex_disp8, vex_disp8;
4253 unsigned int memshift = i.memshift;
4254 offsetT n = i.op[j].disps->X_add_number;
4255
4256 evex_disp8 = fits_in_disp8 (n);
4257 i.memshift = 0;
4258 vex_disp8 = fits_in_disp8 (n);
4259 if (evex_disp8 != vex_disp8)
4260 {
4261 i.memshift = memshift;
4262 return;
4263 }
4264
4265 i.types[j].bitfield.disp8 = vex_disp8;
4266 break;
4267 }
4268 if ((i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf26f)
4269 i.tm.base_opcode ^= 0xf36f ^ 0xf26f;
97ed31ae
L
4270 i.tm.opcode_modifier.vex
4271 = i.types[0].bitfield.ymmword ? VEX256 : VEX128;
4272 i.tm.opcode_modifier.vexw = VEXW0;
79dec6b7
JB
4273 /* VPAND, VPOR, and VPXOR are commutative. */
4274 if (i.reg_operands == 3 && i.tm.base_opcode != 0x66df)
4275 i.tm.opcode_modifier.commutative = 1;
97ed31ae
L
4276 i.tm.opcode_modifier.evex = 0;
4277 i.tm.opcode_modifier.masking = 0;
a0a1771e 4278 i.tm.opcode_modifier.broadcast = 0;
97ed31ae
L
4279 i.tm.opcode_modifier.disp8memshift = 0;
4280 i.memshift = 0;
a0a1771e
JB
4281 if (j < i.operands)
4282 i.types[j].bitfield.disp8
4283 = fits_in_disp8 (i.op[j].disps->X_add_number);
97ed31ae 4284 }
b6f8c7c4
L
4285}
4286
252b5132
RH
4287/* This is the guts of the machine-dependent assembler. LINE points to a
4288 machine dependent instruction. This function is supposed to emit
4289 the frags/bytes it assembles to. */
4290
4291void
65da13b5 4292md_assemble (char *line)
252b5132 4293{
40fb9820 4294 unsigned int j;
83b16ac6 4295 char mnemonic[MAX_MNEM_SIZE], mnem_suffix;
d3ce72d0 4296 const insn_template *t;
252b5132 4297
47926f60 4298 /* Initialize globals. */
252b5132
RH
4299 memset (&i, '\0', sizeof (i));
4300 for (j = 0; j < MAX_OPERANDS; j++)
1ae12ab7 4301 i.reloc[j] = NO_RELOC;
252b5132
RH
4302 memset (disp_expressions, '\0', sizeof (disp_expressions));
4303 memset (im_expressions, '\0', sizeof (im_expressions));
ce8a8b2f 4304 save_stack_p = save_stack;
252b5132
RH
4305
4306 /* First parse an instruction mnemonic & call i386_operand for the operands.
4307 We assume that the scrubber has arranged it so that line[0] is the valid
47926f60 4308 start of a (possibly prefixed) mnemonic. */
252b5132 4309
29b0f896
AM
4310 line = parse_insn (line, mnemonic);
4311 if (line == NULL)
4312 return;
83b16ac6 4313 mnem_suffix = i.suffix;
252b5132 4314
29b0f896 4315 line = parse_operands (line, mnemonic);
ee86248c 4316 this_operand = -1;
8325cc63
JB
4317 xfree (i.memop1_string);
4318 i.memop1_string = NULL;
29b0f896
AM
4319 if (line == NULL)
4320 return;
252b5132 4321
29b0f896
AM
4322 /* Now we've parsed the mnemonic into a set of templates, and have the
4323 operands at hand. */
4324
4325 /* All intel opcodes have reversed operands except for "bound" and
4326 "enter". We also don't reverse intersegment "jmp" and "call"
4327 instructions with 2 immediate operands so that the immediate segment
050dfa73 4328 precedes the offset, as it does when in AT&T mode. */
4d456e3d
L
4329 if (intel_syntax
4330 && i.operands > 1
29b0f896 4331 && (strcmp (mnemonic, "bound") != 0)
30123838 4332 && (strcmp (mnemonic, "invlpga") != 0)
40fb9820
L
4333 && !(operand_type_check (i.types[0], imm)
4334 && operand_type_check (i.types[1], imm)))
29b0f896
AM
4335 swap_operands ();
4336
ec56d5c0
JB
4337 /* The order of the immediates should be reversed
4338 for 2 immediates extrq and insertq instructions */
4339 if (i.imm_operands == 2
4340 && (strcmp (mnemonic, "extrq") == 0
4341 || strcmp (mnemonic, "insertq") == 0))
4342 swap_2_operands (0, 1);
4343
29b0f896
AM
4344 if (i.imm_operands)
4345 optimize_imm ();
4346
b300c311
L
4347 /* Don't optimize displacement for movabs since it only takes 64bit
4348 displacement. */
4349 if (i.disp_operands
a501d77e 4350 && i.disp_encoding != disp_encoding_32bit
862be3fb
L
4351 && (flag_code != CODE_64BIT
4352 || strcmp (mnemonic, "movabs") != 0))
4353 optimize_disp ();
29b0f896
AM
4354
4355 /* Next, we find a template that matches the given insn,
4356 making sure the overlap of the given operands types is consistent
4357 with the template operand types. */
252b5132 4358
83b16ac6 4359 if (!(t = match_template (mnem_suffix)))
29b0f896 4360 return;
252b5132 4361
7bab8ab5 4362 if (sse_check != check_none
81f8a913 4363 && !i.tm.opcode_modifier.noavx
6e3e5c9e 4364 && !i.tm.cpu_flags.bitfield.cpuavx
569d50f1 4365 && !i.tm.cpu_flags.bitfield.cpuavx512f
daf50ae7
L
4366 && (i.tm.cpu_flags.bitfield.cpusse
4367 || i.tm.cpu_flags.bitfield.cpusse2
4368 || i.tm.cpu_flags.bitfield.cpusse3
4369 || i.tm.cpu_flags.bitfield.cpussse3
4370 || i.tm.cpu_flags.bitfield.cpusse4_1
6e3e5c9e 4371 || i.tm.cpu_flags.bitfield.cpusse4_2
569d50f1 4372 || i.tm.cpu_flags.bitfield.cpusse4a
6e3e5c9e
JB
4373 || i.tm.cpu_flags.bitfield.cpupclmul
4374 || i.tm.cpu_flags.bitfield.cpuaes
569d50f1 4375 || i.tm.cpu_flags.bitfield.cpusha
6e3e5c9e 4376 || i.tm.cpu_flags.bitfield.cpugfni))
daf50ae7 4377 {
7bab8ab5 4378 (sse_check == check_warning
daf50ae7
L
4379 ? as_warn
4380 : as_bad) (_("SSE instruction `%s' is used"), i.tm.name);
4381 }
4382
321fd21e
L
4383 /* Zap movzx and movsx suffix. The suffix has been set from
4384 "word ptr" or "byte ptr" on the source operand in Intel syntax
4385 or extracted from mnemonic in AT&T syntax. But we'll use
4386 the destination register to choose the suffix for encoding. */
4387 if ((i.tm.base_opcode & ~9) == 0x0fb6)
cd61ebfe 4388 {
321fd21e
L
4389 /* In Intel syntax, there must be a suffix. In AT&T syntax, if
4390 there is no suffix, the default will be byte extension. */
4391 if (i.reg_operands != 2
4392 && !i.suffix
7ab9ffdd 4393 && intel_syntax)
321fd21e
L
4394 as_bad (_("ambiguous operand size for `%s'"), i.tm.name);
4395
4396 i.suffix = 0;
cd61ebfe 4397 }
24eab124 4398
40fb9820 4399 if (i.tm.opcode_modifier.fwait)
29b0f896
AM
4400 if (!add_prefix (FWAIT_OPCODE))
4401 return;
252b5132 4402
d5de92cf
L
4403 /* Check if REP prefix is OK. */
4404 if (i.rep_prefix && !i.tm.opcode_modifier.repprefixok)
4405 {
4406 as_bad (_("invalid instruction `%s' after `%s'"),
4407 i.tm.name, i.rep_prefix);
4408 return;
4409 }
4410
c1ba0266
L
4411 /* Check for lock without a lockable instruction. Destination operand
4412 must be memory unless it is xchg (0x86). */
c32fa91d
L
4413 if (i.prefix[LOCK_PREFIX]
4414 && (!i.tm.opcode_modifier.islockable
c1ba0266
L
4415 || i.mem_operands == 0
4416 || (i.tm.base_opcode != 0x86
8dc0818e 4417 && !(i.flags[i.operands - 1] & Operand_Mem))))
c32fa91d
L
4418 {
4419 as_bad (_("expecting lockable instruction after `lock'"));
4420 return;
4421 }
4422
7a8655d2
JB
4423 /* Check for data size prefix on VEX/XOP/EVEX encoded insns. */
4424 if (i.prefix[DATA_PREFIX] && is_any_vex_encoding (&i.tm))
4425 {
4426 as_bad (_("data size prefix invalid with `%s'"), i.tm.name);
4427 return;
4428 }
4429
42164a71 4430 /* Check if HLE prefix is OK. */
165de32a 4431 if (i.hle_prefix && !check_hle ())
42164a71
L
4432 return;
4433
7e8b059b
L
4434 /* Check BND prefix. */
4435 if (i.bnd_prefix && !i.tm.opcode_modifier.bndprefixok)
4436 as_bad (_("expecting valid branch instruction after `bnd'"));
4437
04ef582a 4438 /* Check NOTRACK prefix. */
9fef80d6
L
4439 if (i.notrack_prefix && !i.tm.opcode_modifier.notrackprefixok)
4440 as_bad (_("expecting indirect branch instruction after `notrack'"));
04ef582a 4441
327e8c42
JB
4442 if (i.tm.cpu_flags.bitfield.cpumpx)
4443 {
4444 if (flag_code == CODE_64BIT && i.prefix[ADDR_PREFIX])
4445 as_bad (_("32-bit address isn't allowed in 64-bit MPX instructions."));
4446 else if (flag_code != CODE_16BIT
4447 ? i.prefix[ADDR_PREFIX]
4448 : i.mem_operands && !i.prefix[ADDR_PREFIX])
4449 as_bad (_("16-bit address isn't allowed in MPX instructions"));
4450 }
7e8b059b
L
4451
4452 /* Insert BND prefix. */
76d3a78a
JB
4453 if (add_bnd_prefix && i.tm.opcode_modifier.bndprefixok)
4454 {
4455 if (!i.prefix[BND_PREFIX])
4456 add_prefix (BND_PREFIX_OPCODE);
4457 else if (i.prefix[BND_PREFIX] != BND_PREFIX_OPCODE)
4458 {
4459 as_warn (_("replacing `rep'/`repe' prefix by `bnd'"));
4460 i.prefix[BND_PREFIX] = BND_PREFIX_OPCODE;
4461 }
4462 }
7e8b059b 4463
29b0f896 4464 /* Check string instruction segment overrides. */
51c8edf6 4465 if (i.tm.opcode_modifier.isstring >= IS_STRING_ES_OP0)
29b0f896 4466 {
51c8edf6 4467 gas_assert (i.mem_operands);
29b0f896 4468 if (!check_string ())
5dd0794d 4469 return;
fc0763e6 4470 i.disp_operands = 0;
29b0f896 4471 }
5dd0794d 4472
b6f8c7c4
L
4473 if (optimize && !i.no_optimize && i.tm.opcode_modifier.optimize)
4474 optimize_encoding ();
4475
29b0f896
AM
4476 if (!process_suffix ())
4477 return;
e413e4e9 4478
bc0844ae
L
4479 /* Update operand types. */
4480 for (j = 0; j < i.operands; j++)
4481 i.types[j] = operand_type_and (i.types[j], i.tm.operand_types[j]);
4482
29b0f896
AM
4483 /* Make still unresolved immediate matches conform to size of immediate
4484 given in i.suffix. */
4485 if (!finalize_imm ())
4486 return;
252b5132 4487
40fb9820 4488 if (i.types[0].bitfield.imm1)
29b0f896 4489 i.imm_operands = 0; /* kludge for shift insns. */
252b5132 4490
9afe6eb8
L
4491 /* We only need to check those implicit registers for instructions
4492 with 3 operands or less. */
4493 if (i.operands <= 3)
4494 for (j = 0; j < i.operands; j++)
75e5731b
JB
4495 if (i.types[j].bitfield.instance != InstanceNone
4496 && !i.types[j].bitfield.xmmword)
9afe6eb8 4497 i.reg_operands--;
40fb9820 4498
c0f3af97
L
4499 /* ImmExt should be processed after SSE2AVX. */
4500 if (!i.tm.opcode_modifier.sse2avx
4501 && i.tm.opcode_modifier.immext)
65da13b5 4502 process_immext ();
252b5132 4503
29b0f896
AM
4504 /* For insns with operands there are more diddles to do to the opcode. */
4505 if (i.operands)
4506 {
4507 if (!process_operands ())
4508 return;
4509 }
40fb9820 4510 else if (!quiet_warnings && i.tm.opcode_modifier.ugh)
29b0f896
AM
4511 {
4512 /* UnixWare fsub no args is alias for fsubp, fadd -> faddp, etc. */
4513 as_warn (_("translating to `%sp'"), i.tm.name);
4514 }
252b5132 4515
7a8655d2 4516 if (is_any_vex_encoding (&i.tm))
9e5e5283 4517 {
c1dc7af5 4518 if (!cpu_arch_flags.bitfield.cpui286)
9e5e5283 4519 {
c1dc7af5 4520 as_bad (_("instruction `%s' isn't supported outside of protected mode."),
9e5e5283
L
4521 i.tm.name);
4522 return;
4523 }
c0f3af97 4524
9e5e5283
L
4525 if (i.tm.opcode_modifier.vex)
4526 build_vex_prefix (t);
4527 else
4528 build_evex_prefix ();
4529 }
43234a1e 4530
5dd85c99
SP
4531 /* Handle conversion of 'int $3' --> special int3 insn. XOP or FMA4
4532 instructions may define INT_OPCODE as well, so avoid this corner
4533 case for those instructions that use MODRM. */
4534 if (i.tm.base_opcode == INT_OPCODE
a6461c02
SP
4535 && !i.tm.opcode_modifier.modrm
4536 && i.op[0].imms->X_add_number == 3)
29b0f896
AM
4537 {
4538 i.tm.base_opcode = INT3_OPCODE;
4539 i.imm_operands = 0;
4540 }
252b5132 4541
0cfa3eb3
JB
4542 if ((i.tm.opcode_modifier.jump == JUMP
4543 || i.tm.opcode_modifier.jump == JUMP_BYTE
4544 || i.tm.opcode_modifier.jump == JUMP_DWORD)
29b0f896
AM
4545 && i.op[0].disps->X_op == O_constant)
4546 {
4547 /* Convert "jmp constant" (and "call constant") to a jump (call) to
4548 the absolute address given by the constant. Since ix86 jumps and
4549 calls are pc relative, we need to generate a reloc. */
4550 i.op[0].disps->X_add_symbol = &abs_symbol;
4551 i.op[0].disps->X_op = O_symbol;
4552 }
252b5132 4553
40fb9820 4554 if (i.tm.opcode_modifier.rex64)
161a04f6 4555 i.rex |= REX_W;
252b5132 4556
29b0f896
AM
4557 /* For 8 bit registers we need an empty rex prefix. Also if the
4558 instruction already has a prefix, we need to convert old
4559 registers to new ones. */
773f551c 4560
bab6aec1 4561 if ((i.types[0].bitfield.class == Reg && i.types[0].bitfield.byte
29b0f896 4562 && (i.op[0].regs->reg_flags & RegRex64) != 0)
bab6aec1 4563 || (i.types[1].bitfield.class == Reg && i.types[1].bitfield.byte
29b0f896 4564 && (i.op[1].regs->reg_flags & RegRex64) != 0)
bab6aec1
JB
4565 || (((i.types[0].bitfield.class == Reg && i.types[0].bitfield.byte)
4566 || (i.types[1].bitfield.class == Reg && i.types[1].bitfield.byte))
29b0f896
AM
4567 && i.rex != 0))
4568 {
4569 int x;
726c5dcd 4570
29b0f896
AM
4571 i.rex |= REX_OPCODE;
4572 for (x = 0; x < 2; x++)
4573 {
4574 /* Look for 8 bit operand that uses old registers. */
bab6aec1 4575 if (i.types[x].bitfield.class == Reg && i.types[x].bitfield.byte
29b0f896 4576 && (i.op[x].regs->reg_flags & RegRex64) == 0)
773f551c 4577 {
29b0f896
AM
4578 /* In case it is "hi" register, give up. */
4579 if (i.op[x].regs->reg_num > 3)
a540244d 4580 as_bad (_("can't encode register '%s%s' in an "
4eed87de 4581 "instruction requiring REX prefix."),
a540244d 4582 register_prefix, i.op[x].regs->reg_name);
773f551c 4583
29b0f896
AM
4584 /* Otherwise it is equivalent to the extended register.
4585 Since the encoding doesn't change this is merely
4586 cosmetic cleanup for debug output. */
4587
4588 i.op[x].regs = i.op[x].regs + 8;
773f551c 4589 }
29b0f896
AM
4590 }
4591 }
773f551c 4592
6b6b6807
L
4593 if (i.rex == 0 && i.rex_encoding)
4594 {
4595 /* Check if we can add a REX_OPCODE byte. Look for 8 bit operand
4596 that uses legacy register. If it is "hi" register, don't add
4597 the REX_OPCODE byte. */
4598 int x;
4599 for (x = 0; x < 2; x++)
bab6aec1 4600 if (i.types[x].bitfield.class == Reg
6b6b6807
L
4601 && i.types[x].bitfield.byte
4602 && (i.op[x].regs->reg_flags & RegRex64) == 0
4603 && i.op[x].regs->reg_num > 3)
4604 {
4605 i.rex_encoding = FALSE;
4606 break;
4607 }
4608
4609 if (i.rex_encoding)
4610 i.rex = REX_OPCODE;
4611 }
4612
7ab9ffdd 4613 if (i.rex != 0)
29b0f896
AM
4614 add_prefix (REX_OPCODE | i.rex);
4615
4616 /* We are ready to output the insn. */
4617 output_insn ();
e379e5f3
L
4618
4619 last_insn.seg = now_seg;
4620
4621 if (i.tm.opcode_modifier.isprefix)
4622 {
4623 last_insn.kind = last_insn_prefix;
4624 last_insn.name = i.tm.name;
4625 last_insn.file = as_where (&last_insn.line);
4626 }
4627 else
4628 last_insn.kind = last_insn_other;
29b0f896
AM
4629}
4630
4631static char *
e3bb37b5 4632parse_insn (char *line, char *mnemonic)
29b0f896
AM
4633{
4634 char *l = line;
4635 char *token_start = l;
4636 char *mnem_p;
5c6af06e 4637 int supported;
d3ce72d0 4638 const insn_template *t;
b6169b20 4639 char *dot_p = NULL;
29b0f896 4640
29b0f896
AM
4641 while (1)
4642 {
4643 mnem_p = mnemonic;
4644 while ((*mnem_p = mnemonic_chars[(unsigned char) *l]) != 0)
4645 {
b6169b20
L
4646 if (*mnem_p == '.')
4647 dot_p = mnem_p;
29b0f896
AM
4648 mnem_p++;
4649 if (mnem_p >= mnemonic + MAX_MNEM_SIZE)
45288df1 4650 {
29b0f896
AM
4651 as_bad (_("no such instruction: `%s'"), token_start);
4652 return NULL;
4653 }
4654 l++;
4655 }
4656 if (!is_space_char (*l)
4657 && *l != END_OF_INSN
e44823cf
JB
4658 && (intel_syntax
4659 || (*l != PREFIX_SEPARATOR
4660 && *l != ',')))
29b0f896
AM
4661 {
4662 as_bad (_("invalid character %s in mnemonic"),
4663 output_invalid (*l));
4664 return NULL;
4665 }
4666 if (token_start == l)
4667 {
e44823cf 4668 if (!intel_syntax && *l == PREFIX_SEPARATOR)
29b0f896
AM
4669 as_bad (_("expecting prefix; got nothing"));
4670 else
4671 as_bad (_("expecting mnemonic; got nothing"));
4672 return NULL;
4673 }
45288df1 4674
29b0f896 4675 /* Look up instruction (or prefix) via hash table. */
d3ce72d0 4676 current_templates = (const templates *) hash_find (op_hash, mnemonic);
47926f60 4677
29b0f896
AM
4678 if (*l != END_OF_INSN
4679 && (!is_space_char (*l) || l[1] != END_OF_INSN)
4680 && current_templates
40fb9820 4681 && current_templates->start->opcode_modifier.isprefix)
29b0f896 4682 {
c6fb90c8 4683 if (!cpu_flags_check_cpu64 (current_templates->start->cpu_flags))
2dd88dca
JB
4684 {
4685 as_bad ((flag_code != CODE_64BIT
4686 ? _("`%s' is only supported in 64-bit mode")
4687 : _("`%s' is not supported in 64-bit mode")),
4688 current_templates->start->name);
4689 return NULL;
4690 }
29b0f896
AM
4691 /* If we are in 16-bit mode, do not allow addr16 or data16.
4692 Similarly, in 32-bit mode, do not allow addr32 or data32. */
673fe0f0
JB
4693 if ((current_templates->start->opcode_modifier.size == SIZE16
4694 || current_templates->start->opcode_modifier.size == SIZE32)
29b0f896 4695 && flag_code != CODE_64BIT
673fe0f0 4696 && ((current_templates->start->opcode_modifier.size == SIZE32)
29b0f896
AM
4697 ^ (flag_code == CODE_16BIT)))
4698 {
4699 as_bad (_("redundant %s prefix"),
4700 current_templates->start->name);
4701 return NULL;
45288df1 4702 }
86fa6981 4703 if (current_templates->start->opcode_length == 0)
29b0f896 4704 {
86fa6981
L
4705 /* Handle pseudo prefixes. */
4706 switch (current_templates->start->base_opcode)
4707 {
4708 case 0x0:
4709 /* {disp8} */
4710 i.disp_encoding = disp_encoding_8bit;
4711 break;
4712 case 0x1:
4713 /* {disp32} */
4714 i.disp_encoding = disp_encoding_32bit;
4715 break;
4716 case 0x2:
4717 /* {load} */
4718 i.dir_encoding = dir_encoding_load;
4719 break;
4720 case 0x3:
4721 /* {store} */
4722 i.dir_encoding = dir_encoding_store;
4723 break;
4724 case 0x4:
4725 /* {vex2} */
4726 i.vec_encoding = vex_encoding_vex2;
4727 break;
4728 case 0x5:
4729 /* {vex3} */
4730 i.vec_encoding = vex_encoding_vex3;
4731 break;
4732 case 0x6:
4733 /* {evex} */
4734 i.vec_encoding = vex_encoding_evex;
4735 break;
6b6b6807
L
4736 case 0x7:
4737 /* {rex} */
4738 i.rex_encoding = TRUE;
4739 break;
b6f8c7c4
L
4740 case 0x8:
4741 /* {nooptimize} */
4742 i.no_optimize = TRUE;
4743 break;
86fa6981
L
4744 default:
4745 abort ();
4746 }
4747 }
4748 else
4749 {
4750 /* Add prefix, checking for repeated prefixes. */
4e9ac44a 4751 switch (add_prefix (current_templates->start->base_opcode))
86fa6981 4752 {
4e9ac44a
L
4753 case PREFIX_EXIST:
4754 return NULL;
4755 case PREFIX_DS:
d777820b 4756 if (current_templates->start->cpu_flags.bitfield.cpuibt)
4e9ac44a
L
4757 i.notrack_prefix = current_templates->start->name;
4758 break;
4759 case PREFIX_REP:
4760 if (current_templates->start->cpu_flags.bitfield.cpuhle)
4761 i.hle_prefix = current_templates->start->name;
4762 else if (current_templates->start->cpu_flags.bitfield.cpumpx)
4763 i.bnd_prefix = current_templates->start->name;
4764 else
4765 i.rep_prefix = current_templates->start->name;
4766 break;
4767 default:
4768 break;
86fa6981 4769 }
29b0f896
AM
4770 }
4771 /* Skip past PREFIX_SEPARATOR and reset token_start. */
4772 token_start = ++l;
4773 }
4774 else
4775 break;
4776 }
45288df1 4777
30a55f88 4778 if (!current_templates)
b6169b20 4779 {
07d5e953
JB
4780 /* Deprecated functionality (new code should use pseudo-prefixes instead):
4781 Check if we should swap operand or force 32bit displacement in
f8a5c266 4782 encoding. */
30a55f88 4783 if (mnem_p - 2 == dot_p && dot_p[1] == 's')
64c49ab3 4784 i.dir_encoding = dir_encoding_swap;
8d63c93e 4785 else if (mnem_p - 3 == dot_p
a501d77e
L
4786 && dot_p[1] == 'd'
4787 && dot_p[2] == '8')
4788 i.disp_encoding = disp_encoding_8bit;
8d63c93e 4789 else if (mnem_p - 4 == dot_p
f8a5c266
L
4790 && dot_p[1] == 'd'
4791 && dot_p[2] == '3'
4792 && dot_p[3] == '2')
a501d77e 4793 i.disp_encoding = disp_encoding_32bit;
30a55f88
L
4794 else
4795 goto check_suffix;
4796 mnem_p = dot_p;
4797 *dot_p = '\0';
d3ce72d0 4798 current_templates = (const templates *) hash_find (op_hash, mnemonic);
b6169b20
L
4799 }
4800
29b0f896
AM
4801 if (!current_templates)
4802 {
b6169b20 4803check_suffix:
1c529385 4804 if (mnem_p > mnemonic)
29b0f896 4805 {
1c529385
LH
4806 /* See if we can get a match by trimming off a suffix. */
4807 switch (mnem_p[-1])
29b0f896 4808 {
1c529385
LH
4809 case WORD_MNEM_SUFFIX:
4810 if (intel_syntax && (intel_float_operand (mnemonic) & 2))
29b0f896
AM
4811 i.suffix = SHORT_MNEM_SUFFIX;
4812 else
1c529385
LH
4813 /* Fall through. */
4814 case BYTE_MNEM_SUFFIX:
4815 case QWORD_MNEM_SUFFIX:
4816 i.suffix = mnem_p[-1];
29b0f896 4817 mnem_p[-1] = '\0';
d3ce72d0 4818 current_templates = (const templates *) hash_find (op_hash,
1c529385
LH
4819 mnemonic);
4820 break;
4821 case SHORT_MNEM_SUFFIX:
4822 case LONG_MNEM_SUFFIX:
4823 if (!intel_syntax)
4824 {
4825 i.suffix = mnem_p[-1];
4826 mnem_p[-1] = '\0';
4827 current_templates = (const templates *) hash_find (op_hash,
4828 mnemonic);
4829 }
4830 break;
4831
4832 /* Intel Syntax. */
4833 case 'd':
4834 if (intel_syntax)
4835 {
4836 if (intel_float_operand (mnemonic) == 1)
4837 i.suffix = SHORT_MNEM_SUFFIX;
4838 else
4839 i.suffix = LONG_MNEM_SUFFIX;
4840 mnem_p[-1] = '\0';
4841 current_templates = (const templates *) hash_find (op_hash,
4842 mnemonic);
4843 }
4844 break;
29b0f896 4845 }
29b0f896 4846 }
1c529385 4847
29b0f896
AM
4848 if (!current_templates)
4849 {
4850 as_bad (_("no such instruction: `%s'"), token_start);
4851 return NULL;
4852 }
4853 }
252b5132 4854
0cfa3eb3
JB
4855 if (current_templates->start->opcode_modifier.jump == JUMP
4856 || current_templates->start->opcode_modifier.jump == JUMP_BYTE)
29b0f896
AM
4857 {
4858 /* Check for a branch hint. We allow ",pt" and ",pn" for
4859 predict taken and predict not taken respectively.
4860 I'm not sure that branch hints actually do anything on loop
4861 and jcxz insns (JumpByte) for current Pentium4 chips. They
4862 may work in the future and it doesn't hurt to accept them
4863 now. */
4864 if (l[0] == ',' && l[1] == 'p')
4865 {
4866 if (l[2] == 't')
4867 {
4868 if (!add_prefix (DS_PREFIX_OPCODE))
4869 return NULL;
4870 l += 3;
4871 }
4872 else if (l[2] == 'n')
4873 {
4874 if (!add_prefix (CS_PREFIX_OPCODE))
4875 return NULL;
4876 l += 3;
4877 }
4878 }
4879 }
4880 /* Any other comma loses. */
4881 if (*l == ',')
4882 {
4883 as_bad (_("invalid character %s in mnemonic"),
4884 output_invalid (*l));
4885 return NULL;
4886 }
252b5132 4887
29b0f896 4888 /* Check if instruction is supported on specified architecture. */
5c6af06e
JB
4889 supported = 0;
4890 for (t = current_templates->start; t < current_templates->end; ++t)
4891 {
c0f3af97
L
4892 supported |= cpu_flags_match (t);
4893 if (supported == CPU_FLAGS_PERFECT_MATCH)
548d0ee6
JB
4894 {
4895 if (!cpu_arch_flags.bitfield.cpui386 && (flag_code != CODE_16BIT))
4896 as_warn (_("use .code16 to ensure correct addressing mode"));
3629bb00 4897
548d0ee6
JB
4898 return l;
4899 }
29b0f896 4900 }
3629bb00 4901
548d0ee6
JB
4902 if (!(supported & CPU_FLAGS_64BIT_MATCH))
4903 as_bad (flag_code == CODE_64BIT
4904 ? _("`%s' is not supported in 64-bit mode")
4905 : _("`%s' is only supported in 64-bit mode"),
4906 current_templates->start->name);
4907 else
4908 as_bad (_("`%s' is not supported on `%s%s'"),
4909 current_templates->start->name,
4910 cpu_arch_name ? cpu_arch_name : default_arch,
4911 cpu_sub_arch_name ? cpu_sub_arch_name : "");
252b5132 4912
548d0ee6 4913 return NULL;
29b0f896 4914}
252b5132 4915
29b0f896 4916static char *
e3bb37b5 4917parse_operands (char *l, const char *mnemonic)
29b0f896
AM
4918{
4919 char *token_start;
3138f287 4920
29b0f896
AM
4921 /* 1 if operand is pending after ','. */
4922 unsigned int expecting_operand = 0;
252b5132 4923
29b0f896
AM
4924 /* Non-zero if operand parens not balanced. */
4925 unsigned int paren_not_balanced;
4926
4927 while (*l != END_OF_INSN)
4928 {
4929 /* Skip optional white space before operand. */
4930 if (is_space_char (*l))
4931 ++l;
d02603dc 4932 if (!is_operand_char (*l) && *l != END_OF_INSN && *l != '"')
29b0f896
AM
4933 {
4934 as_bad (_("invalid character %s before operand %d"),
4935 output_invalid (*l),
4936 i.operands + 1);
4937 return NULL;
4938 }
d02603dc 4939 token_start = l; /* After white space. */
29b0f896
AM
4940 paren_not_balanced = 0;
4941 while (paren_not_balanced || *l != ',')
4942 {
4943 if (*l == END_OF_INSN)
4944 {
4945 if (paren_not_balanced)
4946 {
4947 if (!intel_syntax)
4948 as_bad (_("unbalanced parenthesis in operand %d."),
4949 i.operands + 1);
4950 else
4951 as_bad (_("unbalanced brackets in operand %d."),
4952 i.operands + 1);
4953 return NULL;
4954 }
4955 else
4956 break; /* we are done */
4957 }
d02603dc 4958 else if (!is_operand_char (*l) && !is_space_char (*l) && *l != '"')
29b0f896
AM
4959 {
4960 as_bad (_("invalid character %s in operand %d"),
4961 output_invalid (*l),
4962 i.operands + 1);
4963 return NULL;
4964 }
4965 if (!intel_syntax)
4966 {
4967 if (*l == '(')
4968 ++paren_not_balanced;
4969 if (*l == ')')
4970 --paren_not_balanced;
4971 }
4972 else
4973 {
4974 if (*l == '[')
4975 ++paren_not_balanced;
4976 if (*l == ']')
4977 --paren_not_balanced;
4978 }
4979 l++;
4980 }
4981 if (l != token_start)
4982 { /* Yes, we've read in another operand. */
4983 unsigned int operand_ok;
4984 this_operand = i.operands++;
4985 if (i.operands > MAX_OPERANDS)
4986 {
4987 as_bad (_("spurious operands; (%d operands/instruction max)"),
4988 MAX_OPERANDS);
4989 return NULL;
4990 }
9d46ce34 4991 i.types[this_operand].bitfield.unspecified = 1;
29b0f896
AM
4992 /* Now parse operand adding info to 'i' as we go along. */
4993 END_STRING_AND_SAVE (l);
4994
1286ab78
L
4995 if (i.mem_operands > 1)
4996 {
4997 as_bad (_("too many memory references for `%s'"),
4998 mnemonic);
4999 return 0;
5000 }
5001
29b0f896
AM
5002 if (intel_syntax)
5003 operand_ok =
5004 i386_intel_operand (token_start,
5005 intel_float_operand (mnemonic));
5006 else
a7619375 5007 operand_ok = i386_att_operand (token_start);
29b0f896
AM
5008
5009 RESTORE_END_STRING (l);
5010 if (!operand_ok)
5011 return NULL;
5012 }
5013 else
5014 {
5015 if (expecting_operand)
5016 {
5017 expecting_operand_after_comma:
5018 as_bad (_("expecting operand after ','; got nothing"));
5019 return NULL;
5020 }
5021 if (*l == ',')
5022 {
5023 as_bad (_("expecting operand before ','; got nothing"));
5024 return NULL;
5025 }
5026 }
7f3f1ea2 5027
29b0f896
AM
5028 /* Now *l must be either ',' or END_OF_INSN. */
5029 if (*l == ',')
5030 {
5031 if (*++l == END_OF_INSN)
5032 {
5033 /* Just skip it, if it's \n complain. */
5034 goto expecting_operand_after_comma;
5035 }
5036 expecting_operand = 1;
5037 }
5038 }
5039 return l;
5040}
7f3f1ea2 5041
050dfa73 5042static void
4d456e3d 5043swap_2_operands (int xchg1, int xchg2)
050dfa73
MM
5044{
5045 union i386_op temp_op;
40fb9820 5046 i386_operand_type temp_type;
c48dadc9 5047 unsigned int temp_flags;
050dfa73 5048 enum bfd_reloc_code_real temp_reloc;
4eed87de 5049
050dfa73
MM
5050 temp_type = i.types[xchg2];
5051 i.types[xchg2] = i.types[xchg1];
5052 i.types[xchg1] = temp_type;
c48dadc9
JB
5053
5054 temp_flags = i.flags[xchg2];
5055 i.flags[xchg2] = i.flags[xchg1];
5056 i.flags[xchg1] = temp_flags;
5057
050dfa73
MM
5058 temp_op = i.op[xchg2];
5059 i.op[xchg2] = i.op[xchg1];
5060 i.op[xchg1] = temp_op;
c48dadc9 5061
050dfa73
MM
5062 temp_reloc = i.reloc[xchg2];
5063 i.reloc[xchg2] = i.reloc[xchg1];
5064 i.reloc[xchg1] = temp_reloc;
43234a1e
L
5065
5066 if (i.mask)
5067 {
5068 if (i.mask->operand == xchg1)
5069 i.mask->operand = xchg2;
5070 else if (i.mask->operand == xchg2)
5071 i.mask->operand = xchg1;
5072 }
5073 if (i.broadcast)
5074 {
5075 if (i.broadcast->operand == xchg1)
5076 i.broadcast->operand = xchg2;
5077 else if (i.broadcast->operand == xchg2)
5078 i.broadcast->operand = xchg1;
5079 }
5080 if (i.rounding)
5081 {
5082 if (i.rounding->operand == xchg1)
5083 i.rounding->operand = xchg2;
5084 else if (i.rounding->operand == xchg2)
5085 i.rounding->operand = xchg1;
5086 }
050dfa73
MM
5087}
5088
29b0f896 5089static void
e3bb37b5 5090swap_operands (void)
29b0f896 5091{
b7c61d9a 5092 switch (i.operands)
050dfa73 5093 {
c0f3af97 5094 case 5:
b7c61d9a 5095 case 4:
4d456e3d 5096 swap_2_operands (1, i.operands - 2);
1a0670f3 5097 /* Fall through. */
b7c61d9a
L
5098 case 3:
5099 case 2:
4d456e3d 5100 swap_2_operands (0, i.operands - 1);
b7c61d9a
L
5101 break;
5102 default:
5103 abort ();
29b0f896 5104 }
29b0f896
AM
5105
5106 if (i.mem_operands == 2)
5107 {
5108 const seg_entry *temp_seg;
5109 temp_seg = i.seg[0];
5110 i.seg[0] = i.seg[1];
5111 i.seg[1] = temp_seg;
5112 }
5113}
252b5132 5114
29b0f896
AM
5115/* Try to ensure constant immediates are represented in the smallest
5116 opcode possible. */
5117static void
e3bb37b5 5118optimize_imm (void)
29b0f896
AM
5119{
5120 char guess_suffix = 0;
5121 int op;
252b5132 5122
29b0f896
AM
5123 if (i.suffix)
5124 guess_suffix = i.suffix;
5125 else if (i.reg_operands)
5126 {
5127 /* Figure out a suffix from the last register operand specified.
75e5731b
JB
5128 We can't do this properly yet, i.e. excluding special register
5129 instances, but the following works for instructions with
5130 immediates. In any case, we can't set i.suffix yet. */
29b0f896 5131 for (op = i.operands; --op >= 0;)
bab6aec1
JB
5132 if (i.types[op].bitfield.class != Reg)
5133 continue;
5134 else if (i.types[op].bitfield.byte)
7ab9ffdd 5135 {
40fb9820
L
5136 guess_suffix = BYTE_MNEM_SUFFIX;
5137 break;
5138 }
bab6aec1 5139 else if (i.types[op].bitfield.word)
252b5132 5140 {
40fb9820
L
5141 guess_suffix = WORD_MNEM_SUFFIX;
5142 break;
5143 }
bab6aec1 5144 else if (i.types[op].bitfield.dword)
40fb9820
L
5145 {
5146 guess_suffix = LONG_MNEM_SUFFIX;
5147 break;
5148 }
bab6aec1 5149 else if (i.types[op].bitfield.qword)
40fb9820
L
5150 {
5151 guess_suffix = QWORD_MNEM_SUFFIX;
29b0f896 5152 break;
252b5132 5153 }
29b0f896
AM
5154 }
5155 else if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
5156 guess_suffix = WORD_MNEM_SUFFIX;
5157
5158 for (op = i.operands; --op >= 0;)
40fb9820 5159 if (operand_type_check (i.types[op], imm))
29b0f896
AM
5160 {
5161 switch (i.op[op].imms->X_op)
252b5132 5162 {
29b0f896
AM
5163 case O_constant:
5164 /* If a suffix is given, this operand may be shortened. */
5165 switch (guess_suffix)
252b5132 5166 {
29b0f896 5167 case LONG_MNEM_SUFFIX:
40fb9820
L
5168 i.types[op].bitfield.imm32 = 1;
5169 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
5170 break;
5171 case WORD_MNEM_SUFFIX:
40fb9820
L
5172 i.types[op].bitfield.imm16 = 1;
5173 i.types[op].bitfield.imm32 = 1;
5174 i.types[op].bitfield.imm32s = 1;
5175 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
5176 break;
5177 case BYTE_MNEM_SUFFIX:
40fb9820
L
5178 i.types[op].bitfield.imm8 = 1;
5179 i.types[op].bitfield.imm8s = 1;
5180 i.types[op].bitfield.imm16 = 1;
5181 i.types[op].bitfield.imm32 = 1;
5182 i.types[op].bitfield.imm32s = 1;
5183 i.types[op].bitfield.imm64 = 1;
29b0f896 5184 break;
252b5132 5185 }
252b5132 5186
29b0f896
AM
5187 /* If this operand is at most 16 bits, convert it
5188 to a signed 16 bit number before trying to see
5189 whether it will fit in an even smaller size.
5190 This allows a 16-bit operand such as $0xffe0 to
5191 be recognised as within Imm8S range. */
40fb9820 5192 if ((i.types[op].bitfield.imm16)
29b0f896 5193 && (i.op[op].imms->X_add_number & ~(offsetT) 0xffff) == 0)
252b5132 5194 {
29b0f896
AM
5195 i.op[op].imms->X_add_number =
5196 (((i.op[op].imms->X_add_number & 0xffff) ^ 0x8000) - 0x8000);
5197 }
a28def75
L
5198#ifdef BFD64
5199 /* Store 32-bit immediate in 64-bit for 64-bit BFD. */
40fb9820 5200 if ((i.types[op].bitfield.imm32)
29b0f896
AM
5201 && ((i.op[op].imms->X_add_number & ~(((offsetT) 2 << 31) - 1))
5202 == 0))
5203 {
5204 i.op[op].imms->X_add_number = ((i.op[op].imms->X_add_number
5205 ^ ((offsetT) 1 << 31))
5206 - ((offsetT) 1 << 31));
5207 }
a28def75 5208#endif
40fb9820 5209 i.types[op]
c6fb90c8
L
5210 = operand_type_or (i.types[op],
5211 smallest_imm_type (i.op[op].imms->X_add_number));
252b5132 5212
29b0f896
AM
5213 /* We must avoid matching of Imm32 templates when 64bit
5214 only immediate is available. */
5215 if (guess_suffix == QWORD_MNEM_SUFFIX)
40fb9820 5216 i.types[op].bitfield.imm32 = 0;
29b0f896 5217 break;
252b5132 5218
29b0f896
AM
5219 case O_absent:
5220 case O_register:
5221 abort ();
5222
5223 /* Symbols and expressions. */
5224 default:
9cd96992
JB
5225 /* Convert symbolic operand to proper sizes for matching, but don't
5226 prevent matching a set of insns that only supports sizes other
5227 than those matching the insn suffix. */
5228 {
40fb9820 5229 i386_operand_type mask, allowed;
d3ce72d0 5230 const insn_template *t;
9cd96992 5231
0dfbf9d7
L
5232 operand_type_set (&mask, 0);
5233 operand_type_set (&allowed, 0);
40fb9820 5234
4eed87de
AM
5235 for (t = current_templates->start;
5236 t < current_templates->end;
5237 ++t)
bab6aec1
JB
5238 {
5239 allowed = operand_type_or (allowed, t->operand_types[op]);
5240 allowed = operand_type_and (allowed, anyimm);
5241 }
9cd96992
JB
5242 switch (guess_suffix)
5243 {
5244 case QWORD_MNEM_SUFFIX:
40fb9820
L
5245 mask.bitfield.imm64 = 1;
5246 mask.bitfield.imm32s = 1;
9cd96992
JB
5247 break;
5248 case LONG_MNEM_SUFFIX:
40fb9820 5249 mask.bitfield.imm32 = 1;
9cd96992
JB
5250 break;
5251 case WORD_MNEM_SUFFIX:
40fb9820 5252 mask.bitfield.imm16 = 1;
9cd96992
JB
5253 break;
5254 case BYTE_MNEM_SUFFIX:
40fb9820 5255 mask.bitfield.imm8 = 1;
9cd96992
JB
5256 break;
5257 default:
9cd96992
JB
5258 break;
5259 }
c6fb90c8 5260 allowed = operand_type_and (mask, allowed);
0dfbf9d7 5261 if (!operand_type_all_zero (&allowed))
c6fb90c8 5262 i.types[op] = operand_type_and (i.types[op], mask);
9cd96992 5263 }
29b0f896 5264 break;
252b5132 5265 }
29b0f896
AM
5266 }
5267}
47926f60 5268
29b0f896
AM
5269/* Try to use the smallest displacement type too. */
5270static void
e3bb37b5 5271optimize_disp (void)
29b0f896
AM
5272{
5273 int op;
3e73aa7c 5274
29b0f896 5275 for (op = i.operands; --op >= 0;)
40fb9820 5276 if (operand_type_check (i.types[op], disp))
252b5132 5277 {
b300c311 5278 if (i.op[op].disps->X_op == O_constant)
252b5132 5279 {
91d6fa6a 5280 offsetT op_disp = i.op[op].disps->X_add_number;
29b0f896 5281
40fb9820 5282 if (i.types[op].bitfield.disp16
91d6fa6a 5283 && (op_disp & ~(offsetT) 0xffff) == 0)
b300c311
L
5284 {
5285 /* If this operand is at most 16 bits, convert
5286 to a signed 16 bit number and don't use 64bit
5287 displacement. */
91d6fa6a 5288 op_disp = (((op_disp & 0xffff) ^ 0x8000) - 0x8000);
40fb9820 5289 i.types[op].bitfield.disp64 = 0;
b300c311 5290 }
a28def75
L
5291#ifdef BFD64
5292 /* Optimize 64-bit displacement to 32-bit for 64-bit BFD. */
40fb9820 5293 if (i.types[op].bitfield.disp32
91d6fa6a 5294 && (op_disp & ~(((offsetT) 2 << 31) - 1)) == 0)
b300c311
L
5295 {
5296 /* If this operand is at most 32 bits, convert
5297 to a signed 32 bit number and don't use 64bit
5298 displacement. */
91d6fa6a
NC
5299 op_disp &= (((offsetT) 2 << 31) - 1);
5300 op_disp = (op_disp ^ ((offsetT) 1 << 31)) - ((addressT) 1 << 31);
40fb9820 5301 i.types[op].bitfield.disp64 = 0;
b300c311 5302 }
a28def75 5303#endif
91d6fa6a 5304 if (!op_disp && i.types[op].bitfield.baseindex)
b300c311 5305 {
40fb9820
L
5306 i.types[op].bitfield.disp8 = 0;
5307 i.types[op].bitfield.disp16 = 0;
5308 i.types[op].bitfield.disp32 = 0;
5309 i.types[op].bitfield.disp32s = 0;
5310 i.types[op].bitfield.disp64 = 0;
b300c311
L
5311 i.op[op].disps = 0;
5312 i.disp_operands--;
5313 }
5314 else if (flag_code == CODE_64BIT)
5315 {
91d6fa6a 5316 if (fits_in_signed_long (op_disp))
28a9d8f5 5317 {
40fb9820
L
5318 i.types[op].bitfield.disp64 = 0;
5319 i.types[op].bitfield.disp32s = 1;
28a9d8f5 5320 }
0e1147d9 5321 if (i.prefix[ADDR_PREFIX]
91d6fa6a 5322 && fits_in_unsigned_long (op_disp))
40fb9820 5323 i.types[op].bitfield.disp32 = 1;
b300c311 5324 }
40fb9820
L
5325 if ((i.types[op].bitfield.disp32
5326 || i.types[op].bitfield.disp32s
5327 || i.types[op].bitfield.disp16)
b5014f7a 5328 && fits_in_disp8 (op_disp))
40fb9820 5329 i.types[op].bitfield.disp8 = 1;
252b5132 5330 }
67a4f2b7
AO
5331 else if (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
5332 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL)
5333 {
5334 fix_new_exp (frag_now, frag_more (0) - frag_now->fr_literal, 0,
5335 i.op[op].disps, 0, i.reloc[op]);
40fb9820
L
5336 i.types[op].bitfield.disp8 = 0;
5337 i.types[op].bitfield.disp16 = 0;
5338 i.types[op].bitfield.disp32 = 0;
5339 i.types[op].bitfield.disp32s = 0;
5340 i.types[op].bitfield.disp64 = 0;
67a4f2b7
AO
5341 }
5342 else
b300c311 5343 /* We only support 64bit displacement on constants. */
40fb9820 5344 i.types[op].bitfield.disp64 = 0;
252b5132 5345 }
29b0f896
AM
5346}
5347
4a1b91ea
L
5348/* Return 1 if there is a match in broadcast bytes between operand
5349 GIVEN and instruction template T. */
5350
5351static INLINE int
5352match_broadcast_size (const insn_template *t, unsigned int given)
5353{
5354 return ((t->opcode_modifier.broadcast == BYTE_BROADCAST
5355 && i.types[given].bitfield.byte)
5356 || (t->opcode_modifier.broadcast == WORD_BROADCAST
5357 && i.types[given].bitfield.word)
5358 || (t->opcode_modifier.broadcast == DWORD_BROADCAST
5359 && i.types[given].bitfield.dword)
5360 || (t->opcode_modifier.broadcast == QWORD_BROADCAST
5361 && i.types[given].bitfield.qword));
5362}
5363
6c30d220
L
5364/* Check if operands are valid for the instruction. */
5365
5366static int
5367check_VecOperands (const insn_template *t)
5368{
43234a1e 5369 unsigned int op;
e2195274
JB
5370 i386_cpu_flags cpu;
5371 static const i386_cpu_flags avx512 = CPU_ANY_AVX512F_FLAGS;
5372
5373 /* Templates allowing for ZMMword as well as YMMword and/or XMMword for
5374 any one operand are implicity requiring AVX512VL support if the actual
5375 operand size is YMMword or XMMword. Since this function runs after
5376 template matching, there's no need to check for YMMword/XMMword in
5377 the template. */
5378 cpu = cpu_flags_and (t->cpu_flags, avx512);
5379 if (!cpu_flags_all_zero (&cpu)
5380 && !t->cpu_flags.bitfield.cpuavx512vl
5381 && !cpu_arch_flags.bitfield.cpuavx512vl)
5382 {
5383 for (op = 0; op < t->operands; ++op)
5384 {
5385 if (t->operand_types[op].bitfield.zmmword
5386 && (i.types[op].bitfield.ymmword
5387 || i.types[op].bitfield.xmmword))
5388 {
5389 i.error = unsupported;
5390 return 1;
5391 }
5392 }
5393 }
43234a1e 5394
6c30d220
L
5395 /* Without VSIB byte, we can't have a vector register for index. */
5396 if (!t->opcode_modifier.vecsib
5397 && i.index_reg
1b54b8d7
JB
5398 && (i.index_reg->reg_type.bitfield.xmmword
5399 || i.index_reg->reg_type.bitfield.ymmword
5400 || i.index_reg->reg_type.bitfield.zmmword))
6c30d220
L
5401 {
5402 i.error = unsupported_vector_index_register;
5403 return 1;
5404 }
5405
ad8ecc81
MZ
5406 /* Check if default mask is allowed. */
5407 if (t->opcode_modifier.nodefmask
5408 && (!i.mask || i.mask->mask->reg_num == 0))
5409 {
5410 i.error = no_default_mask;
5411 return 1;
5412 }
5413
7bab8ab5
JB
5414 /* For VSIB byte, we need a vector register for index, and all vector
5415 registers must be distinct. */
5416 if (t->opcode_modifier.vecsib)
5417 {
5418 if (!i.index_reg
6c30d220 5419 || !((t->opcode_modifier.vecsib == VecSIB128
1b54b8d7 5420 && i.index_reg->reg_type.bitfield.xmmword)
6c30d220 5421 || (t->opcode_modifier.vecsib == VecSIB256
1b54b8d7 5422 && i.index_reg->reg_type.bitfield.ymmword)
43234a1e 5423 || (t->opcode_modifier.vecsib == VecSIB512
1b54b8d7 5424 && i.index_reg->reg_type.bitfield.zmmword)))
7bab8ab5
JB
5425 {
5426 i.error = invalid_vsib_address;
5427 return 1;
5428 }
5429
43234a1e
L
5430 gas_assert (i.reg_operands == 2 || i.mask);
5431 if (i.reg_operands == 2 && !i.mask)
5432 {
3528c362 5433 gas_assert (i.types[0].bitfield.class == RegSIMD);
1b54b8d7
JB
5434 gas_assert (i.types[0].bitfield.xmmword
5435 || i.types[0].bitfield.ymmword);
3528c362 5436 gas_assert (i.types[2].bitfield.class == RegSIMD);
1b54b8d7
JB
5437 gas_assert (i.types[2].bitfield.xmmword
5438 || i.types[2].bitfield.ymmword);
43234a1e
L
5439 if (operand_check == check_none)
5440 return 0;
5441 if (register_number (i.op[0].regs)
5442 != register_number (i.index_reg)
5443 && register_number (i.op[2].regs)
5444 != register_number (i.index_reg)
5445 && register_number (i.op[0].regs)
5446 != register_number (i.op[2].regs))
5447 return 0;
5448 if (operand_check == check_error)
5449 {
5450 i.error = invalid_vector_register_set;
5451 return 1;
5452 }
5453 as_warn (_("mask, index, and destination registers should be distinct"));
5454 }
8444f82a
MZ
5455 else if (i.reg_operands == 1 && i.mask)
5456 {
3528c362 5457 if (i.types[1].bitfield.class == RegSIMD
1b54b8d7
JB
5458 && (i.types[1].bitfield.xmmword
5459 || i.types[1].bitfield.ymmword
5460 || i.types[1].bitfield.zmmword)
8444f82a
MZ
5461 && (register_number (i.op[1].regs)
5462 == register_number (i.index_reg)))
5463 {
5464 if (operand_check == check_error)
5465 {
5466 i.error = invalid_vector_register_set;
5467 return 1;
5468 }
5469 if (operand_check != check_none)
5470 as_warn (_("index and destination registers should be distinct"));
5471 }
5472 }
43234a1e 5473 }
7bab8ab5 5474
43234a1e
L
5475 /* Check if broadcast is supported by the instruction and is applied
5476 to the memory operand. */
5477 if (i.broadcast)
5478 {
8e6e0792 5479 i386_operand_type type, overlap;
43234a1e
L
5480
5481 /* Check if specified broadcast is supported in this instruction,
4a1b91ea 5482 and its broadcast bytes match the memory operand. */
32546502 5483 op = i.broadcast->operand;
8e6e0792 5484 if (!t->opcode_modifier.broadcast
c48dadc9 5485 || !(i.flags[op] & Operand_Mem)
c39e5b26 5486 || (!i.types[op].bitfield.unspecified
4a1b91ea 5487 && !match_broadcast_size (t, op)))
43234a1e
L
5488 {
5489 bad_broadcast:
5490 i.error = unsupported_broadcast;
5491 return 1;
5492 }
8e6e0792 5493
4a1b91ea
L
5494 i.broadcast->bytes = ((1 << (t->opcode_modifier.broadcast - 1))
5495 * i.broadcast->type);
8e6e0792 5496 operand_type_set (&type, 0);
4a1b91ea 5497 switch (i.broadcast->bytes)
8e6e0792 5498 {
4a1b91ea
L
5499 case 2:
5500 type.bitfield.word = 1;
5501 break;
5502 case 4:
5503 type.bitfield.dword = 1;
5504 break;
8e6e0792
JB
5505 case 8:
5506 type.bitfield.qword = 1;
5507 break;
5508 case 16:
5509 type.bitfield.xmmword = 1;
5510 break;
5511 case 32:
5512 type.bitfield.ymmword = 1;
5513 break;
5514 case 64:
5515 type.bitfield.zmmword = 1;
5516 break;
5517 default:
5518 goto bad_broadcast;
5519 }
5520
5521 overlap = operand_type_and (type, t->operand_types[op]);
5522 if (operand_type_all_zero (&overlap))
5523 goto bad_broadcast;
5524
5525 if (t->opcode_modifier.checkregsize)
5526 {
5527 unsigned int j;
5528
e2195274 5529 type.bitfield.baseindex = 1;
8e6e0792
JB
5530 for (j = 0; j < i.operands; ++j)
5531 {
5532 if (j != op
5533 && !operand_type_register_match(i.types[j],
5534 t->operand_types[j],
5535 type,
5536 t->operand_types[op]))
5537 goto bad_broadcast;
5538 }
5539 }
43234a1e
L
5540 }
5541 /* If broadcast is supported in this instruction, we need to check if
5542 operand of one-element size isn't specified without broadcast. */
5543 else if (t->opcode_modifier.broadcast && i.mem_operands)
5544 {
5545 /* Find memory operand. */
5546 for (op = 0; op < i.operands; op++)
8dc0818e 5547 if (i.flags[op] & Operand_Mem)
43234a1e
L
5548 break;
5549 gas_assert (op < i.operands);
5550 /* Check size of the memory operand. */
4a1b91ea 5551 if (match_broadcast_size (t, op))
43234a1e
L
5552 {
5553 i.error = broadcast_needed;
5554 return 1;
5555 }
5556 }
c39e5b26
JB
5557 else
5558 op = MAX_OPERANDS - 1; /* Avoid uninitialized variable warning. */
43234a1e
L
5559
5560 /* Check if requested masking is supported. */
ae2387fe 5561 if (i.mask)
43234a1e 5562 {
ae2387fe
JB
5563 switch (t->opcode_modifier.masking)
5564 {
5565 case BOTH_MASKING:
5566 break;
5567 case MERGING_MASKING:
5568 if (i.mask->zeroing)
5569 {
5570 case 0:
5571 i.error = unsupported_masking;
5572 return 1;
5573 }
5574 break;
5575 case DYNAMIC_MASKING:
5576 /* Memory destinations allow only merging masking. */
5577 if (i.mask->zeroing && i.mem_operands)
5578 {
5579 /* Find memory operand. */
5580 for (op = 0; op < i.operands; op++)
c48dadc9 5581 if (i.flags[op] & Operand_Mem)
ae2387fe
JB
5582 break;
5583 gas_assert (op < i.operands);
5584 if (op == i.operands - 1)
5585 {
5586 i.error = unsupported_masking;
5587 return 1;
5588 }
5589 }
5590 break;
5591 default:
5592 abort ();
5593 }
43234a1e
L
5594 }
5595
5596 /* Check if masking is applied to dest operand. */
5597 if (i.mask && (i.mask->operand != (int) (i.operands - 1)))
5598 {
5599 i.error = mask_not_on_destination;
5600 return 1;
5601 }
5602
43234a1e
L
5603 /* Check RC/SAE. */
5604 if (i.rounding)
5605 {
a80195f1
JB
5606 if (!t->opcode_modifier.sae
5607 || (i.rounding->type != saeonly && !t->opcode_modifier.staticrounding))
43234a1e
L
5608 {
5609 i.error = unsupported_rc_sae;
5610 return 1;
5611 }
5612 /* If the instruction has several immediate operands and one of
5613 them is rounding, the rounding operand should be the last
5614 immediate operand. */
5615 if (i.imm_operands > 1
5616 && i.rounding->operand != (int) (i.imm_operands - 1))
7bab8ab5 5617 {
43234a1e 5618 i.error = rc_sae_operand_not_last_imm;
7bab8ab5
JB
5619 return 1;
5620 }
6c30d220
L
5621 }
5622
43234a1e 5623 /* Check vector Disp8 operand. */
b5014f7a
JB
5624 if (t->opcode_modifier.disp8memshift
5625 && i.disp_encoding != disp_encoding_32bit)
43234a1e
L
5626 {
5627 if (i.broadcast)
4a1b91ea 5628 i.memshift = t->opcode_modifier.broadcast - 1;
7091c612 5629 else if (t->opcode_modifier.disp8memshift != DISP8_SHIFT_VL)
43234a1e 5630 i.memshift = t->opcode_modifier.disp8memshift;
7091c612
JB
5631 else
5632 {
5633 const i386_operand_type *type = NULL;
5634
5635 i.memshift = 0;
5636 for (op = 0; op < i.operands; op++)
8dc0818e 5637 if (i.flags[op] & Operand_Mem)
7091c612 5638 {
4174bfff
JB
5639 if (t->opcode_modifier.evex == EVEXLIG)
5640 i.memshift = 2 + (i.suffix == QWORD_MNEM_SUFFIX);
5641 else if (t->operand_types[op].bitfield.xmmword
5642 + t->operand_types[op].bitfield.ymmword
5643 + t->operand_types[op].bitfield.zmmword <= 1)
7091c612
JB
5644 type = &t->operand_types[op];
5645 else if (!i.types[op].bitfield.unspecified)
5646 type = &i.types[op];
5647 }
3528c362 5648 else if (i.types[op].bitfield.class == RegSIMD
4174bfff 5649 && t->opcode_modifier.evex != EVEXLIG)
7091c612
JB
5650 {
5651 if (i.types[op].bitfield.zmmword)
5652 i.memshift = 6;
5653 else if (i.types[op].bitfield.ymmword && i.memshift < 5)
5654 i.memshift = 5;
5655 else if (i.types[op].bitfield.xmmword && i.memshift < 4)
5656 i.memshift = 4;
5657 }
5658
5659 if (type)
5660 {
5661 if (type->bitfield.zmmword)
5662 i.memshift = 6;
5663 else if (type->bitfield.ymmword)
5664 i.memshift = 5;
5665 else if (type->bitfield.xmmword)
5666 i.memshift = 4;
5667 }
5668
5669 /* For the check in fits_in_disp8(). */
5670 if (i.memshift == 0)
5671 i.memshift = -1;
5672 }
43234a1e
L
5673
5674 for (op = 0; op < i.operands; op++)
5675 if (operand_type_check (i.types[op], disp)
5676 && i.op[op].disps->X_op == O_constant)
5677 {
b5014f7a 5678 if (fits_in_disp8 (i.op[op].disps->X_add_number))
43234a1e 5679 {
b5014f7a
JB
5680 i.types[op].bitfield.disp8 = 1;
5681 return 0;
43234a1e 5682 }
b5014f7a 5683 i.types[op].bitfield.disp8 = 0;
43234a1e
L
5684 }
5685 }
b5014f7a
JB
5686
5687 i.memshift = 0;
43234a1e 5688
6c30d220
L
5689 return 0;
5690}
5691
43f3e2ee 5692/* Check if operands are valid for the instruction. Update VEX
a683cc34
SP
5693 operand types. */
5694
5695static int
5696VEX_check_operands (const insn_template *t)
5697{
86fa6981 5698 if (i.vec_encoding == vex_encoding_evex)
43234a1e 5699 {
86fa6981 5700 /* This instruction must be encoded with EVEX prefix. */
e771e7c9 5701 if (!is_evex_encoding (t))
86fa6981
L
5702 {
5703 i.error = unsupported;
5704 return 1;
5705 }
5706 return 0;
43234a1e
L
5707 }
5708
a683cc34 5709 if (!t->opcode_modifier.vex)
86fa6981
L
5710 {
5711 /* This instruction template doesn't have VEX prefix. */
5712 if (i.vec_encoding != vex_encoding_default)
5713 {
5714 i.error = unsupported;
5715 return 1;
5716 }
5717 return 0;
5718 }
a683cc34 5719
9d3bf266
JB
5720 /* Check the special Imm4 cases; must be the first operand. */
5721 if (t->cpu_flags.bitfield.cpuxop && t->operands == 5)
a683cc34
SP
5722 {
5723 if (i.op[0].imms->X_op != O_constant
5724 || !fits_in_imm4 (i.op[0].imms->X_add_number))
891edac4 5725 {
a65babc9 5726 i.error = bad_imm4;
891edac4
L
5727 return 1;
5728 }
a683cc34 5729
9d3bf266
JB
5730 /* Turn off Imm<N> so that update_imm won't complain. */
5731 operand_type_set (&i.types[0], 0);
a683cc34
SP
5732 }
5733
5734 return 0;
5735}
5736
d3ce72d0 5737static const insn_template *
83b16ac6 5738match_template (char mnem_suffix)
29b0f896
AM
5739{
5740 /* Points to template once we've found it. */
d3ce72d0 5741 const insn_template *t;
40fb9820 5742 i386_operand_type overlap0, overlap1, overlap2, overlap3;
c0f3af97 5743 i386_operand_type overlap4;
29b0f896 5744 unsigned int found_reverse_match;
dc2be329 5745 i386_opcode_modifier suffix_check;
40fb9820 5746 i386_operand_type operand_types [MAX_OPERANDS];
539e75ad 5747 int addr_prefix_disp;
a5c311ca 5748 unsigned int j;
3ac21baa 5749 unsigned int found_cpu_match, size_match;
45664ddb 5750 unsigned int check_register;
5614d22c 5751 enum i386_error specific_error = 0;
29b0f896 5752
c0f3af97
L
5753#if MAX_OPERANDS != 5
5754# error "MAX_OPERANDS must be 5."
f48ff2ae
L
5755#endif
5756
29b0f896 5757 found_reverse_match = 0;
539e75ad 5758 addr_prefix_disp = -1;
40fb9820 5759
dc2be329 5760 /* Prepare for mnemonic suffix check. */
40fb9820 5761 memset (&suffix_check, 0, sizeof (suffix_check));
dc2be329
L
5762 switch (mnem_suffix)
5763 {
5764 case BYTE_MNEM_SUFFIX:
5765 suffix_check.no_bsuf = 1;
5766 break;
5767 case WORD_MNEM_SUFFIX:
5768 suffix_check.no_wsuf = 1;
5769 break;
5770 case SHORT_MNEM_SUFFIX:
5771 suffix_check.no_ssuf = 1;
5772 break;
5773 case LONG_MNEM_SUFFIX:
5774 suffix_check.no_lsuf = 1;
5775 break;
5776 case QWORD_MNEM_SUFFIX:
5777 suffix_check.no_qsuf = 1;
5778 break;
5779 default:
5780 /* NB: In Intel syntax, normally we can check for memory operand
5781 size when there is no mnemonic suffix. But jmp and call have
5782 2 different encodings with Dword memory operand size, one with
5783 No_ldSuf and the other without. i.suffix is set to
5784 LONG_DOUBLE_MNEM_SUFFIX to skip the one with No_ldSuf. */
5785 if (i.suffix == LONG_DOUBLE_MNEM_SUFFIX)
5786 suffix_check.no_ldsuf = 1;
83b16ac6
JB
5787 }
5788
01559ecc
L
5789 /* Must have right number of operands. */
5790 i.error = number_of_operands_mismatch;
5791
45aa61fe 5792 for (t = current_templates->start; t < current_templates->end; t++)
29b0f896 5793 {
539e75ad 5794 addr_prefix_disp = -1;
dbbc8b7e 5795 found_reverse_match = 0;
539e75ad 5796
29b0f896
AM
5797 if (i.operands != t->operands)
5798 continue;
5799
50aecf8c 5800 /* Check processor support. */
a65babc9 5801 i.error = unsupported;
c0f3af97
L
5802 found_cpu_match = (cpu_flags_match (t)
5803 == CPU_FLAGS_PERFECT_MATCH);
50aecf8c
L
5804 if (!found_cpu_match)
5805 continue;
5806
e1d4d893 5807 /* Check AT&T mnemonic. */
a65babc9 5808 i.error = unsupported_with_intel_mnemonic;
e1d4d893 5809 if (intel_mnemonic && t->opcode_modifier.attmnemonic)
1efbbeb4
L
5810 continue;
5811
e92bae62 5812 /* Check AT&T/Intel syntax and Intel64/AMD64 ISA. */
a65babc9 5813 i.error = unsupported_syntax;
5c07affc 5814 if ((intel_syntax && t->opcode_modifier.attsyntax)
e92bae62
L
5815 || (!intel_syntax && t->opcode_modifier.intelsyntax)
5816 || (intel64 && t->opcode_modifier.amd64)
5817 || (!intel64 && t->opcode_modifier.intel64))
1efbbeb4
L
5818 continue;
5819
dc2be329 5820 /* Check the suffix. */
a65babc9 5821 i.error = invalid_instruction_suffix;
dc2be329
L
5822 if ((t->opcode_modifier.no_bsuf && suffix_check.no_bsuf)
5823 || (t->opcode_modifier.no_wsuf && suffix_check.no_wsuf)
5824 || (t->opcode_modifier.no_lsuf && suffix_check.no_lsuf)
5825 || (t->opcode_modifier.no_ssuf && suffix_check.no_ssuf)
5826 || (t->opcode_modifier.no_qsuf && suffix_check.no_qsuf)
5827 || (t->opcode_modifier.no_ldsuf && suffix_check.no_ldsuf))
83b16ac6 5828 continue;
29b0f896 5829
3ac21baa
JB
5830 size_match = operand_size_match (t);
5831 if (!size_match)
7d5e4556 5832 continue;
539e75ad 5833
6f2f06be
JB
5834 /* This is intentionally not
5835
0cfa3eb3 5836 if (i.jumpabsolute != (t->opcode_modifier.jump == JUMP_ABSOLUTE))
6f2f06be
JB
5837
5838 as the case of a missing * on the operand is accepted (perhaps with
5839 a warning, issued further down). */
0cfa3eb3 5840 if (i.jumpabsolute && t->opcode_modifier.jump != JUMP_ABSOLUTE)
6f2f06be
JB
5841 {
5842 i.error = operand_type_mismatch;
5843 continue;
5844 }
5845
5c07affc
L
5846 for (j = 0; j < MAX_OPERANDS; j++)
5847 operand_types[j] = t->operand_types[j];
5848
45aa61fe
AM
5849 /* In general, don't allow 64-bit operands in 32-bit mode. */
5850 if (i.suffix == QWORD_MNEM_SUFFIX
5851 && flag_code != CODE_64BIT
5852 && (intel_syntax
40fb9820 5853 ? (!t->opcode_modifier.ignoresize
625cbd7a 5854 && !t->opcode_modifier.broadcast
45aa61fe
AM
5855 && !intel_float_operand (t->name))
5856 : intel_float_operand (t->name) != 2)
3528c362
JB
5857 && ((operand_types[0].bitfield.class != RegMMX
5858 && operand_types[0].bitfield.class != RegSIMD)
5859 || (operand_types[t->operands > 1].bitfield.class != RegMMX
5860 && operand_types[t->operands > 1].bitfield.class != RegSIMD))
45aa61fe
AM
5861 && (t->base_opcode != 0x0fc7
5862 || t->extension_opcode != 1 /* cmpxchg8b */))
5863 continue;
5864
192dc9c6
JB
5865 /* In general, don't allow 32-bit operands on pre-386. */
5866 else if (i.suffix == LONG_MNEM_SUFFIX
5867 && !cpu_arch_flags.bitfield.cpui386
5868 && (intel_syntax
5869 ? (!t->opcode_modifier.ignoresize
5870 && !intel_float_operand (t->name))
5871 : intel_float_operand (t->name) != 2)
3528c362
JB
5872 && ((operand_types[0].bitfield.class != RegMMX
5873 && operand_types[0].bitfield.class != RegSIMD)
5874 || (operand_types[t->operands > 1].bitfield.class != RegMMX
5875 && operand_types[t->operands > 1].bitfield.class
5876 != RegSIMD)))
192dc9c6
JB
5877 continue;
5878
29b0f896 5879 /* Do not verify operands when there are none. */
50aecf8c 5880 else
29b0f896 5881 {
c6fb90c8 5882 if (!t->operands)
2dbab7d5
L
5883 /* We've found a match; break out of loop. */
5884 break;
29b0f896 5885 }
252b5132 5886
539e75ad
L
5887 /* Address size prefix will turn Disp64/Disp32/Disp16 operand
5888 into Disp32/Disp16/Disp32 operand. */
5889 if (i.prefix[ADDR_PREFIX] != 0)
5890 {
40fb9820 5891 /* There should be only one Disp operand. */
539e75ad
L
5892 switch (flag_code)
5893 {
5894 case CODE_16BIT:
40fb9820
L
5895 for (j = 0; j < MAX_OPERANDS; j++)
5896 {
5897 if (operand_types[j].bitfield.disp16)
5898 {
5899 addr_prefix_disp = j;
5900 operand_types[j].bitfield.disp32 = 1;
5901 operand_types[j].bitfield.disp16 = 0;
5902 break;
5903 }
5904 }
539e75ad
L
5905 break;
5906 case CODE_32BIT:
40fb9820
L
5907 for (j = 0; j < MAX_OPERANDS; j++)
5908 {
5909 if (operand_types[j].bitfield.disp32)
5910 {
5911 addr_prefix_disp = j;
5912 operand_types[j].bitfield.disp32 = 0;
5913 operand_types[j].bitfield.disp16 = 1;
5914 break;
5915 }
5916 }
539e75ad
L
5917 break;
5918 case CODE_64BIT:
40fb9820
L
5919 for (j = 0; j < MAX_OPERANDS; j++)
5920 {
5921 if (operand_types[j].bitfield.disp64)
5922 {
5923 addr_prefix_disp = j;
5924 operand_types[j].bitfield.disp64 = 0;
5925 operand_types[j].bitfield.disp32 = 1;
5926 break;
5927 }
5928 }
539e75ad
L
5929 break;
5930 }
539e75ad
L
5931 }
5932
02a86693
L
5933 /* Force 0x8b encoding for "mov foo@GOT, %eax". */
5934 if (i.reloc[0] == BFD_RELOC_386_GOT32 && t->base_opcode == 0xa0)
5935 continue;
5936
56ffb741 5937 /* We check register size if needed. */
e2195274
JB
5938 if (t->opcode_modifier.checkregsize)
5939 {
5940 check_register = (1 << t->operands) - 1;
5941 if (i.broadcast)
5942 check_register &= ~(1 << i.broadcast->operand);
5943 }
5944 else
5945 check_register = 0;
5946
c6fb90c8 5947 overlap0 = operand_type_and (i.types[0], operand_types[0]);
29b0f896
AM
5948 switch (t->operands)
5949 {
5950 case 1:
40fb9820 5951 if (!operand_type_match (overlap0, i.types[0]))
29b0f896
AM
5952 continue;
5953 break;
5954 case 2:
33eaf5de 5955 /* xchg %eax, %eax is a special case. It is an alias for nop
8b38ad71
L
5956 only in 32bit mode and we can use opcode 0x90. In 64bit
5957 mode, we can't use 0x90 for xchg %eax, %eax since it should
5958 zero-extend %eax to %rax. */
5959 if (flag_code == CODE_64BIT
5960 && t->base_opcode == 0x90
75e5731b
JB
5961 && i.types[0].bitfield.instance == Accum
5962 && i.types[0].bitfield.dword
5963 && i.types[1].bitfield.instance == Accum
5964 && i.types[1].bitfield.dword)
8b38ad71 5965 continue;
1212781b
JB
5966 /* xrelease mov %eax, <disp> is another special case. It must not
5967 match the accumulator-only encoding of mov. */
5968 if (flag_code != CODE_64BIT
5969 && i.hle_prefix
5970 && t->base_opcode == 0xa0
75e5731b 5971 && i.types[0].bitfield.instance == Accum
8dc0818e 5972 && (i.flags[1] & Operand_Mem))
1212781b 5973 continue;
f5eb1d70
JB
5974 /* Fall through. */
5975
5976 case 3:
3ac21baa
JB
5977 if (!(size_match & MATCH_STRAIGHT))
5978 goto check_reverse;
64c49ab3
JB
5979 /* Reverse direction of operands if swapping is possible in the first
5980 place (operands need to be symmetric) and
5981 - the load form is requested, and the template is a store form,
5982 - the store form is requested, and the template is a load form,
5983 - the non-default (swapped) form is requested. */
5984 overlap1 = operand_type_and (operand_types[0], operand_types[1]);
f5eb1d70 5985 if (t->opcode_modifier.d && i.reg_operands == i.operands
64c49ab3
JB
5986 && !operand_type_all_zero (&overlap1))
5987 switch (i.dir_encoding)
5988 {
5989 case dir_encoding_load:
5990 if (operand_type_check (operand_types[i.operands - 1], anymem)
dfd69174 5991 || t->opcode_modifier.regmem)
64c49ab3
JB
5992 goto check_reverse;
5993 break;
5994
5995 case dir_encoding_store:
5996 if (!operand_type_check (operand_types[i.operands - 1], anymem)
dfd69174 5997 && !t->opcode_modifier.regmem)
64c49ab3
JB
5998 goto check_reverse;
5999 break;
6000
6001 case dir_encoding_swap:
6002 goto check_reverse;
6003
6004 case dir_encoding_default:
6005 break;
6006 }
86fa6981 6007 /* If we want store form, we skip the current load. */
64c49ab3
JB
6008 if ((i.dir_encoding == dir_encoding_store
6009 || i.dir_encoding == dir_encoding_swap)
86fa6981
L
6010 && i.mem_operands == 0
6011 && t->opcode_modifier.load)
fa99fab2 6012 continue;
1a0670f3 6013 /* Fall through. */
f48ff2ae 6014 case 4:
c0f3af97 6015 case 5:
c6fb90c8 6016 overlap1 = operand_type_and (i.types[1], operand_types[1]);
40fb9820
L
6017 if (!operand_type_match (overlap0, i.types[0])
6018 || !operand_type_match (overlap1, i.types[1])
e2195274 6019 || ((check_register & 3) == 3
dc821c5f 6020 && !operand_type_register_match (i.types[0],
40fb9820 6021 operand_types[0],
dc821c5f 6022 i.types[1],
40fb9820 6023 operand_types[1])))
29b0f896
AM
6024 {
6025 /* Check if other direction is valid ... */
38e314eb 6026 if (!t->opcode_modifier.d)
29b0f896
AM
6027 continue;
6028
b6169b20 6029check_reverse:
3ac21baa
JB
6030 if (!(size_match & MATCH_REVERSE))
6031 continue;
29b0f896 6032 /* Try reversing direction of operands. */
f5eb1d70
JB
6033 overlap0 = operand_type_and (i.types[0], operand_types[i.operands - 1]);
6034 overlap1 = operand_type_and (i.types[i.operands - 1], operand_types[0]);
40fb9820 6035 if (!operand_type_match (overlap0, i.types[0])
f5eb1d70 6036 || !operand_type_match (overlap1, i.types[i.operands - 1])
45664ddb 6037 || (check_register
dc821c5f 6038 && !operand_type_register_match (i.types[0],
f5eb1d70
JB
6039 operand_types[i.operands - 1],
6040 i.types[i.operands - 1],
45664ddb 6041 operand_types[0])))
29b0f896
AM
6042 {
6043 /* Does not match either direction. */
6044 continue;
6045 }
38e314eb 6046 /* found_reverse_match holds which of D or FloatR
29b0f896 6047 we've found. */
38e314eb
JB
6048 if (!t->opcode_modifier.d)
6049 found_reverse_match = 0;
6050 else if (operand_types[0].bitfield.tbyte)
8a2ed489 6051 found_reverse_match = Opcode_FloatD;
dbbc8b7e 6052 else if (operand_types[0].bitfield.xmmword
f5eb1d70 6053 || operand_types[i.operands - 1].bitfield.xmmword
3528c362
JB
6054 || operand_types[0].bitfield.class == RegMMX
6055 || operand_types[i.operands - 1].bitfield.class == RegMMX
dbbc8b7e
JB
6056 || is_any_vex_encoding(t))
6057 found_reverse_match = (t->base_opcode & 0xee) != 0x6e
6058 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
8a2ed489 6059 else
38e314eb 6060 found_reverse_match = Opcode_D;
40fb9820 6061 if (t->opcode_modifier.floatr)
8a2ed489 6062 found_reverse_match |= Opcode_FloatR;
29b0f896 6063 }
f48ff2ae 6064 else
29b0f896 6065 {
f48ff2ae 6066 /* Found a forward 2 operand match here. */
d1cbb4db
L
6067 switch (t->operands)
6068 {
c0f3af97
L
6069 case 5:
6070 overlap4 = operand_type_and (i.types[4],
6071 operand_types[4]);
1a0670f3 6072 /* Fall through. */
d1cbb4db 6073 case 4:
c6fb90c8
L
6074 overlap3 = operand_type_and (i.types[3],
6075 operand_types[3]);
1a0670f3 6076 /* Fall through. */
d1cbb4db 6077 case 3:
c6fb90c8
L
6078 overlap2 = operand_type_and (i.types[2],
6079 operand_types[2]);
d1cbb4db
L
6080 break;
6081 }
29b0f896 6082
f48ff2ae
L
6083 switch (t->operands)
6084 {
c0f3af97
L
6085 case 5:
6086 if (!operand_type_match (overlap4, i.types[4])
dc821c5f 6087 || !operand_type_register_match (i.types[3],
c0f3af97 6088 operand_types[3],
c0f3af97
L
6089 i.types[4],
6090 operand_types[4]))
6091 continue;
1a0670f3 6092 /* Fall through. */
f48ff2ae 6093 case 4:
40fb9820 6094 if (!operand_type_match (overlap3, i.types[3])
e2195274
JB
6095 || ((check_register & 0xa) == 0xa
6096 && !operand_type_register_match (i.types[1],
f7768225
JB
6097 operand_types[1],
6098 i.types[3],
e2195274
JB
6099 operand_types[3]))
6100 || ((check_register & 0xc) == 0xc
6101 && !operand_type_register_match (i.types[2],
6102 operand_types[2],
6103 i.types[3],
6104 operand_types[3])))
f48ff2ae 6105 continue;
1a0670f3 6106 /* Fall through. */
f48ff2ae
L
6107 case 3:
6108 /* Here we make use of the fact that there are no
23e42951 6109 reverse match 3 operand instructions. */
40fb9820 6110 if (!operand_type_match (overlap2, i.types[2])
e2195274
JB
6111 || ((check_register & 5) == 5
6112 && !operand_type_register_match (i.types[0],
23e42951
JB
6113 operand_types[0],
6114 i.types[2],
e2195274
JB
6115 operand_types[2]))
6116 || ((check_register & 6) == 6
6117 && !operand_type_register_match (i.types[1],
6118 operand_types[1],
6119 i.types[2],
6120 operand_types[2])))
f48ff2ae
L
6121 continue;
6122 break;
6123 }
29b0f896 6124 }
f48ff2ae 6125 /* Found either forward/reverse 2, 3 or 4 operand match here:
29b0f896
AM
6126 slip through to break. */
6127 }
3629bb00 6128 if (!found_cpu_match)
dbbc8b7e 6129 continue;
c0f3af97 6130
5614d22c
JB
6131 /* Check if vector and VEX operands are valid. */
6132 if (check_VecOperands (t) || VEX_check_operands (t))
6133 {
6134 specific_error = i.error;
6135 continue;
6136 }
a683cc34 6137
29b0f896
AM
6138 /* We've found a match; break out of loop. */
6139 break;
6140 }
6141
6142 if (t == current_templates->end)
6143 {
6144 /* We found no match. */
a65babc9 6145 const char *err_msg;
5614d22c 6146 switch (specific_error ? specific_error : i.error)
a65babc9
L
6147 {
6148 default:
6149 abort ();
86e026a4 6150 case operand_size_mismatch:
a65babc9
L
6151 err_msg = _("operand size mismatch");
6152 break;
6153 case operand_type_mismatch:
6154 err_msg = _("operand type mismatch");
6155 break;
6156 case register_type_mismatch:
6157 err_msg = _("register type mismatch");
6158 break;
6159 case number_of_operands_mismatch:
6160 err_msg = _("number of operands mismatch");
6161 break;
6162 case invalid_instruction_suffix:
6163 err_msg = _("invalid instruction suffix");
6164 break;
6165 case bad_imm4:
4a2608e3 6166 err_msg = _("constant doesn't fit in 4 bits");
a65babc9 6167 break;
a65babc9
L
6168 case unsupported_with_intel_mnemonic:
6169 err_msg = _("unsupported with Intel mnemonic");
6170 break;
6171 case unsupported_syntax:
6172 err_msg = _("unsupported syntax");
6173 break;
6174 case unsupported:
35262a23 6175 as_bad (_("unsupported instruction `%s'"),
10efe3f6
L
6176 current_templates->start->name);
6177 return NULL;
6c30d220
L
6178 case invalid_vsib_address:
6179 err_msg = _("invalid VSIB address");
6180 break;
7bab8ab5
JB
6181 case invalid_vector_register_set:
6182 err_msg = _("mask, index, and destination registers must be distinct");
6183 break;
6c30d220
L
6184 case unsupported_vector_index_register:
6185 err_msg = _("unsupported vector index register");
6186 break;
43234a1e
L
6187 case unsupported_broadcast:
6188 err_msg = _("unsupported broadcast");
6189 break;
43234a1e
L
6190 case broadcast_needed:
6191 err_msg = _("broadcast is needed for operand of such type");
6192 break;
6193 case unsupported_masking:
6194 err_msg = _("unsupported masking");
6195 break;
6196 case mask_not_on_destination:
6197 err_msg = _("mask not on destination operand");
6198 break;
6199 case no_default_mask:
6200 err_msg = _("default mask isn't allowed");
6201 break;
6202 case unsupported_rc_sae:
6203 err_msg = _("unsupported static rounding/sae");
6204 break;
6205 case rc_sae_operand_not_last_imm:
6206 if (intel_syntax)
6207 err_msg = _("RC/SAE operand must precede immediate operands");
6208 else
6209 err_msg = _("RC/SAE operand must follow immediate operands");
6210 break;
6211 case invalid_register_operand:
6212 err_msg = _("invalid register operand");
6213 break;
a65babc9
L
6214 }
6215 as_bad (_("%s for `%s'"), err_msg,
891edac4 6216 current_templates->start->name);
fa99fab2 6217 return NULL;
29b0f896 6218 }
252b5132 6219
29b0f896
AM
6220 if (!quiet_warnings)
6221 {
6222 if (!intel_syntax
0cfa3eb3 6223 && (i.jumpabsolute != (t->opcode_modifier.jump == JUMP_ABSOLUTE)))
6f2f06be 6224 as_warn (_("indirect %s without `*'"), t->name);
29b0f896 6225
40fb9820
L
6226 if (t->opcode_modifier.isprefix
6227 && t->opcode_modifier.ignoresize)
29b0f896
AM
6228 {
6229 /* Warn them that a data or address size prefix doesn't
6230 affect assembly of the next line of code. */
6231 as_warn (_("stand-alone `%s' prefix"), t->name);
6232 }
6233 }
6234
6235 /* Copy the template we found. */
6236 i.tm = *t;
539e75ad
L
6237
6238 if (addr_prefix_disp != -1)
6239 i.tm.operand_types[addr_prefix_disp]
6240 = operand_types[addr_prefix_disp];
6241
29b0f896
AM
6242 if (found_reverse_match)
6243 {
dfd69174
JB
6244 /* If we found a reverse match we must alter the opcode direction
6245 bit and clear/flip the regmem modifier one. found_reverse_match
6246 holds bits to change (different for int & float insns). */
29b0f896
AM
6247
6248 i.tm.base_opcode ^= found_reverse_match;
6249
f5eb1d70
JB
6250 i.tm.operand_types[0] = operand_types[i.operands - 1];
6251 i.tm.operand_types[i.operands - 1] = operand_types[0];
dfd69174
JB
6252
6253 /* Certain SIMD insns have their load forms specified in the opcode
6254 table, and hence we need to _set_ RegMem instead of clearing it.
6255 We need to avoid setting the bit though on insns like KMOVW. */
6256 i.tm.opcode_modifier.regmem
6257 = i.tm.opcode_modifier.modrm && i.tm.opcode_modifier.d
6258 && i.tm.operands > 2U - i.tm.opcode_modifier.sse2avx
6259 && !i.tm.opcode_modifier.regmem;
29b0f896
AM
6260 }
6261
fa99fab2 6262 return t;
29b0f896
AM
6263}
6264
6265static int
e3bb37b5 6266check_string (void)
29b0f896 6267{
51c8edf6
JB
6268 unsigned int es_op = i.tm.opcode_modifier.isstring - IS_STRING_ES_OP0;
6269 unsigned int op = i.tm.operand_types[0].bitfield.baseindex ? es_op : 0;
8dc0818e 6270
51c8edf6 6271 if (i.seg[op] != NULL && i.seg[op] != &es)
29b0f896 6272 {
51c8edf6
JB
6273 as_bad (_("`%s' operand %u must use `%ses' segment"),
6274 i.tm.name,
6275 intel_syntax ? i.tm.operands - es_op : es_op + 1,
6276 register_prefix);
6277 return 0;
29b0f896 6278 }
51c8edf6
JB
6279
6280 /* There's only ever one segment override allowed per instruction.
6281 This instruction possibly has a legal segment override on the
6282 second operand, so copy the segment to where non-string
6283 instructions store it, allowing common code. */
6284 i.seg[op] = i.seg[1];
6285
29b0f896
AM
6286 return 1;
6287}
6288
6289static int
543613e9 6290process_suffix (void)
29b0f896
AM
6291{
6292 /* If matched instruction specifies an explicit instruction mnemonic
6293 suffix, use it. */
673fe0f0 6294 if (i.tm.opcode_modifier.size == SIZE16)
40fb9820 6295 i.suffix = WORD_MNEM_SUFFIX;
673fe0f0 6296 else if (i.tm.opcode_modifier.size == SIZE32)
40fb9820 6297 i.suffix = LONG_MNEM_SUFFIX;
673fe0f0 6298 else if (i.tm.opcode_modifier.size == SIZE64)
40fb9820 6299 i.suffix = QWORD_MNEM_SUFFIX;
13e600d0
JB
6300 else if (i.reg_operands
6301 && (i.operands > 1 || i.types[0].bitfield.class == Reg))
29b0f896
AM
6302 {
6303 /* If there's no instruction mnemonic suffix we try to invent one
13e600d0 6304 based on GPR operands. */
29b0f896
AM
6305 if (!i.suffix)
6306 {
6307 /* We take i.suffix from the last register operand specified,
6308 Destination register type is more significant than source
381d071f
L
6309 register type. crc32 in SSE4.2 prefers source register
6310 type. */
bab6aec1
JB
6311 if (i.tm.base_opcode == 0xf20f38f0
6312 && i.types[0].bitfield.class == Reg)
381d071f 6313 {
556059dd
JB
6314 if (i.types[0].bitfield.byte)
6315 i.suffix = BYTE_MNEM_SUFFIX;
6316 else if (i.types[0].bitfield.word)
40fb9820 6317 i.suffix = WORD_MNEM_SUFFIX;
556059dd 6318 else if (i.types[0].bitfield.dword)
40fb9820 6319 i.suffix = LONG_MNEM_SUFFIX;
556059dd 6320 else if (i.types[0].bitfield.qword)
40fb9820 6321 i.suffix = QWORD_MNEM_SUFFIX;
381d071f
L
6322 }
6323
6324 if (!i.suffix)
6325 {
6326 int op;
6327
556059dd 6328 if (i.tm.base_opcode == 0xf20f38f0)
20592a94
L
6329 {
6330 /* We have to know the operand size for crc32. */
6331 as_bad (_("ambiguous memory operand size for `%s`"),
6332 i.tm.name);
6333 return 0;
6334 }
6335
381d071f 6336 for (op = i.operands; --op >= 0;)
75e5731b
JB
6337 if (i.tm.operand_types[op].bitfield.instance == InstanceNone
6338 || i.tm.operand_types[op].bitfield.instance == Accum)
381d071f 6339 {
bab6aec1 6340 if (i.types[op].bitfield.class != Reg)
8819ada6
JB
6341 continue;
6342 if (i.types[op].bitfield.byte)
6343 i.suffix = BYTE_MNEM_SUFFIX;
6344 else if (i.types[op].bitfield.word)
6345 i.suffix = WORD_MNEM_SUFFIX;
6346 else if (i.types[op].bitfield.dword)
6347 i.suffix = LONG_MNEM_SUFFIX;
6348 else if (i.types[op].bitfield.qword)
6349 i.suffix = QWORD_MNEM_SUFFIX;
6350 else
6351 continue;
6352 break;
381d071f
L
6353 }
6354 }
29b0f896
AM
6355 }
6356 else if (i.suffix == BYTE_MNEM_SUFFIX)
6357 {
2eb952a4
L
6358 if (intel_syntax
6359 && i.tm.opcode_modifier.ignoresize
6360 && i.tm.opcode_modifier.no_bsuf)
6361 i.suffix = 0;
6362 else if (!check_byte_reg ())
29b0f896
AM
6363 return 0;
6364 }
6365 else if (i.suffix == LONG_MNEM_SUFFIX)
6366 {
2eb952a4
L
6367 if (intel_syntax
6368 && i.tm.opcode_modifier.ignoresize
9f123b91
JB
6369 && i.tm.opcode_modifier.no_lsuf
6370 && !i.tm.opcode_modifier.todword
6371 && !i.tm.opcode_modifier.toqword)
2eb952a4
L
6372 i.suffix = 0;
6373 else if (!check_long_reg ())
29b0f896
AM
6374 return 0;
6375 }
6376 else if (i.suffix == QWORD_MNEM_SUFFIX)
6377 {
955e1e6a
L
6378 if (intel_syntax
6379 && i.tm.opcode_modifier.ignoresize
9f123b91
JB
6380 && i.tm.opcode_modifier.no_qsuf
6381 && !i.tm.opcode_modifier.todword
6382 && !i.tm.opcode_modifier.toqword)
955e1e6a
L
6383 i.suffix = 0;
6384 else if (!check_qword_reg ())
29b0f896
AM
6385 return 0;
6386 }
6387 else if (i.suffix == WORD_MNEM_SUFFIX)
6388 {
2eb952a4
L
6389 if (intel_syntax
6390 && i.tm.opcode_modifier.ignoresize
6391 && i.tm.opcode_modifier.no_wsuf)
6392 i.suffix = 0;
6393 else if (!check_word_reg ())
29b0f896
AM
6394 return 0;
6395 }
40fb9820 6396 else if (intel_syntax && i.tm.opcode_modifier.ignoresize)
29b0f896
AM
6397 /* Do nothing if the instruction is going to ignore the prefix. */
6398 ;
6399 else
6400 abort ();
6401 }
40fb9820 6402 else if (i.tm.opcode_modifier.defaultsize
9306ca4a
JB
6403 && !i.suffix
6404 /* exclude fldenv/frstor/fsave/fstenv */
3036c899
JB
6405 && i.tm.opcode_modifier.no_ssuf
6406 /* exclude sysret */
6407 && i.tm.base_opcode != 0x0f07)
29b0f896 6408 {
13e600d0
JB
6409 i.suffix = stackop_size;
6410 if (stackop_size == LONG_MNEM_SUFFIX)
06f74c5c
L
6411 {
6412 /* stackop_size is set to LONG_MNEM_SUFFIX for the
6413 .code16gcc directive to support 16-bit mode with
6414 32-bit address. For IRET without a suffix, generate
6415 16-bit IRET (opcode 0xcf) to return from an interrupt
6416 handler. */
13e600d0
JB
6417 if (i.tm.base_opcode == 0xcf)
6418 {
6419 i.suffix = WORD_MNEM_SUFFIX;
6420 as_warn (_("generating 16-bit `iret' for .code16gcc directive"));
6421 }
6422 /* Warn about changed behavior for segment register push/pop. */
6423 else if ((i.tm.base_opcode | 1) == 0x07)
6424 as_warn (_("generating 32-bit `%s', unlike earlier gas versions"),
6425 i.tm.name);
06f74c5c 6426 }
29b0f896 6427 }
9306ca4a
JB
6428 else if (intel_syntax
6429 && !i.suffix
0cfa3eb3
JB
6430 && (i.tm.opcode_modifier.jump == JUMP_ABSOLUTE
6431 || i.tm.opcode_modifier.jump == JUMP_BYTE
6432 || i.tm.opcode_modifier.jump == JUMP_INTERSEGMENT
64e74474
AM
6433 || (i.tm.base_opcode == 0x0f01 /* [ls][gi]dt */
6434 && i.tm.extension_opcode <= 3)))
9306ca4a
JB
6435 {
6436 switch (flag_code)
6437 {
6438 case CODE_64BIT:
40fb9820 6439 if (!i.tm.opcode_modifier.no_qsuf)
9306ca4a
JB
6440 {
6441 i.suffix = QWORD_MNEM_SUFFIX;
6442 break;
6443 }
1a0670f3 6444 /* Fall through. */
9306ca4a 6445 case CODE_32BIT:
40fb9820 6446 if (!i.tm.opcode_modifier.no_lsuf)
9306ca4a
JB
6447 i.suffix = LONG_MNEM_SUFFIX;
6448 break;
6449 case CODE_16BIT:
40fb9820 6450 if (!i.tm.opcode_modifier.no_wsuf)
9306ca4a
JB
6451 i.suffix = WORD_MNEM_SUFFIX;
6452 break;
6453 }
6454 }
252b5132 6455
9306ca4a 6456 if (!i.suffix)
29b0f896 6457 {
9306ca4a
JB
6458 if (!intel_syntax)
6459 {
40fb9820 6460 if (i.tm.opcode_modifier.w)
9306ca4a 6461 {
4eed87de
AM
6462 as_bad (_("no instruction mnemonic suffix given and "
6463 "no register operands; can't size instruction"));
9306ca4a
JB
6464 return 0;
6465 }
6466 }
6467 else
6468 {
40fb9820 6469 unsigned int suffixes;
7ab9ffdd 6470
40fb9820
L
6471 suffixes = !i.tm.opcode_modifier.no_bsuf;
6472 if (!i.tm.opcode_modifier.no_wsuf)
6473 suffixes |= 1 << 1;
6474 if (!i.tm.opcode_modifier.no_lsuf)
6475 suffixes |= 1 << 2;
fc4adea1 6476 if (!i.tm.opcode_modifier.no_ldsuf)
40fb9820
L
6477 suffixes |= 1 << 3;
6478 if (!i.tm.opcode_modifier.no_ssuf)
6479 suffixes |= 1 << 4;
c2b9da16 6480 if (flag_code == CODE_64BIT && !i.tm.opcode_modifier.no_qsuf)
40fb9820
L
6481 suffixes |= 1 << 5;
6482
6483 /* There are more than suffix matches. */
6484 if (i.tm.opcode_modifier.w
9306ca4a 6485 || ((suffixes & (suffixes - 1))
40fb9820
L
6486 && !i.tm.opcode_modifier.defaultsize
6487 && !i.tm.opcode_modifier.ignoresize))
9306ca4a
JB
6488 {
6489 as_bad (_("ambiguous operand size for `%s'"), i.tm.name);
6490 return 0;
6491 }
6492 }
29b0f896 6493 }
252b5132 6494
d2224064
JB
6495 /* Change the opcode based on the operand size given by i.suffix. */
6496 switch (i.suffix)
29b0f896 6497 {
d2224064
JB
6498 /* Size floating point instruction. */
6499 case LONG_MNEM_SUFFIX:
6500 if (i.tm.opcode_modifier.floatmf)
6501 {
6502 i.tm.base_opcode ^= 4;
6503 break;
6504 }
6505 /* fall through */
6506 case WORD_MNEM_SUFFIX:
6507 case QWORD_MNEM_SUFFIX:
29b0f896 6508 /* It's not a byte, select word/dword operation. */
40fb9820 6509 if (i.tm.opcode_modifier.w)
29b0f896 6510 {
40fb9820 6511 if (i.tm.opcode_modifier.shortform)
29b0f896
AM
6512 i.tm.base_opcode |= 8;
6513 else
6514 i.tm.base_opcode |= 1;
6515 }
d2224064
JB
6516 /* fall through */
6517 case SHORT_MNEM_SUFFIX:
29b0f896
AM
6518 /* Now select between word & dword operations via the operand
6519 size prefix, except for instructions that will ignore this
6520 prefix anyway. */
75c0a438 6521 if (i.reg_operands > 0
bab6aec1 6522 && i.types[0].bitfield.class == Reg
75c0a438 6523 && i.tm.opcode_modifier.addrprefixopreg
474da251 6524 && (i.tm.operand_types[0].bitfield.instance == Accum
75c0a438 6525 || i.operands == 1))
cb712a9e 6526 {
ca61edf2
L
6527 /* The address size override prefix changes the size of the
6528 first operand. */
40fb9820 6529 if ((flag_code == CODE_32BIT
75c0a438 6530 && i.op[0].regs->reg_type.bitfield.word)
40fb9820 6531 || (flag_code != CODE_32BIT
75c0a438 6532 && i.op[0].regs->reg_type.bitfield.dword))
cb712a9e
L
6533 if (!add_prefix (ADDR_PREFIX_OPCODE))
6534 return 0;
6535 }
6536 else if (i.suffix != QWORD_MNEM_SUFFIX
40fb9820
L
6537 && !i.tm.opcode_modifier.ignoresize
6538 && !i.tm.opcode_modifier.floatmf
a38d7118 6539 && !is_any_vex_encoding (&i.tm)
cb712a9e
L
6540 && ((i.suffix == LONG_MNEM_SUFFIX) == (flag_code == CODE_16BIT)
6541 || (flag_code == CODE_64BIT
0cfa3eb3 6542 && i.tm.opcode_modifier.jump == JUMP_BYTE)))
24eab124
AM
6543 {
6544 unsigned int prefix = DATA_PREFIX_OPCODE;
543613e9 6545
0cfa3eb3 6546 if (i.tm.opcode_modifier.jump == JUMP_BYTE) /* jcxz, loop */
29b0f896 6547 prefix = ADDR_PREFIX_OPCODE;
252b5132 6548
29b0f896
AM
6549 if (!add_prefix (prefix))
6550 return 0;
24eab124 6551 }
252b5132 6552
29b0f896
AM
6553 /* Set mode64 for an operand. */
6554 if (i.suffix == QWORD_MNEM_SUFFIX
9146926a 6555 && flag_code == CODE_64BIT
d2224064 6556 && !i.tm.opcode_modifier.norex64
46e883c5 6557 /* Special case for xchg %rax,%rax. It is NOP and doesn't
d2224064
JB
6558 need rex64. */
6559 && ! (i.operands == 2
6560 && i.tm.base_opcode == 0x90
6561 && i.tm.extension_opcode == None
75e5731b
JB
6562 && i.types[0].bitfield.instance == Accum
6563 && i.types[0].bitfield.qword
6564 && i.types[1].bitfield.instance == Accum
6565 && i.types[1].bitfield.qword))
d2224064 6566 i.rex |= REX_W;
3e73aa7c 6567
d2224064 6568 break;
29b0f896 6569 }
7ecd2f8b 6570
c0a30a9f
L
6571 if (i.reg_operands != 0
6572 && i.operands > 1
6573 && i.tm.opcode_modifier.addrprefixopreg
474da251 6574 && i.tm.operand_types[0].bitfield.instance != Accum)
c0a30a9f
L
6575 {
6576 /* Check invalid register operand when the address size override
6577 prefix changes the size of register operands. */
6578 unsigned int op;
6579 enum { need_word, need_dword, need_qword } need;
6580
6581 if (flag_code == CODE_32BIT)
6582 need = i.prefix[ADDR_PREFIX] ? need_word : need_dword;
6583 else
6584 {
6585 if (i.prefix[ADDR_PREFIX])
6586 need = need_dword;
6587 else
6588 need = flag_code == CODE_64BIT ? need_qword : need_word;
6589 }
6590
6591 for (op = 0; op < i.operands; op++)
bab6aec1 6592 if (i.types[op].bitfield.class == Reg
c0a30a9f
L
6593 && ((need == need_word
6594 && !i.op[op].regs->reg_type.bitfield.word)
6595 || (need == need_dword
6596 && !i.op[op].regs->reg_type.bitfield.dword)
6597 || (need == need_qword
6598 && !i.op[op].regs->reg_type.bitfield.qword)))
6599 {
6600 as_bad (_("invalid register operand size for `%s'"),
6601 i.tm.name);
6602 return 0;
6603 }
6604 }
6605
29b0f896
AM
6606 return 1;
6607}
3e73aa7c 6608
29b0f896 6609static int
543613e9 6610check_byte_reg (void)
29b0f896
AM
6611{
6612 int op;
543613e9 6613
29b0f896
AM
6614 for (op = i.operands; --op >= 0;)
6615 {
dc821c5f 6616 /* Skip non-register operands. */
bab6aec1 6617 if (i.types[op].bitfield.class != Reg)
dc821c5f
JB
6618 continue;
6619
29b0f896
AM
6620 /* If this is an eight bit register, it's OK. If it's the 16 or
6621 32 bit version of an eight bit register, we will just use the
6622 low portion, and that's OK too. */
dc821c5f 6623 if (i.types[op].bitfield.byte)
29b0f896
AM
6624 continue;
6625
5a819eb9 6626 /* I/O port address operands are OK too. */
75e5731b
JB
6627 if (i.tm.operand_types[op].bitfield.instance == RegD
6628 && i.tm.operand_types[op].bitfield.word)
5a819eb9
JB
6629 continue;
6630
9344ff29
L
6631 /* crc32 doesn't generate this warning. */
6632 if (i.tm.base_opcode == 0xf20f38f0)
6633 continue;
6634
dc821c5f
JB
6635 if ((i.types[op].bitfield.word
6636 || i.types[op].bitfield.dword
6637 || i.types[op].bitfield.qword)
5a819eb9
JB
6638 && i.op[op].regs->reg_num < 4
6639 /* Prohibit these changes in 64bit mode, since the lowering
6640 would be more complicated. */
6641 && flag_code != CODE_64BIT)
29b0f896 6642 {
29b0f896 6643#if REGISTER_WARNINGS
5a819eb9 6644 if (!quiet_warnings)
a540244d
L
6645 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
6646 register_prefix,
dc821c5f 6647 (i.op[op].regs + (i.types[op].bitfield.word
29b0f896
AM
6648 ? REGNAM_AL - REGNAM_AX
6649 : REGNAM_AL - REGNAM_EAX))->reg_name,
a540244d 6650 register_prefix,
29b0f896
AM
6651 i.op[op].regs->reg_name,
6652 i.suffix);
6653#endif
6654 continue;
6655 }
6656 /* Any other register is bad. */
bab6aec1 6657 if (i.types[op].bitfield.class == Reg
3528c362
JB
6658 || i.types[op].bitfield.class == RegMMX
6659 || i.types[op].bitfield.class == RegSIMD
00cee14f 6660 || i.types[op].bitfield.class == SReg
4a5c67ed
JB
6661 || i.types[op].bitfield.class == RegCR
6662 || i.types[op].bitfield.class == RegDR
6663 || i.types[op].bitfield.class == RegTR)
29b0f896 6664 {
a540244d
L
6665 as_bad (_("`%s%s' not allowed with `%s%c'"),
6666 register_prefix,
29b0f896
AM
6667 i.op[op].regs->reg_name,
6668 i.tm.name,
6669 i.suffix);
6670 return 0;
6671 }
6672 }
6673 return 1;
6674}
6675
6676static int
e3bb37b5 6677check_long_reg (void)
29b0f896
AM
6678{
6679 int op;
6680
6681 for (op = i.operands; --op >= 0;)
dc821c5f 6682 /* Skip non-register operands. */
bab6aec1 6683 if (i.types[op].bitfield.class != Reg)
dc821c5f 6684 continue;
29b0f896
AM
6685 /* Reject eight bit registers, except where the template requires
6686 them. (eg. movzb) */
dc821c5f 6687 else if (i.types[op].bitfield.byte
bab6aec1 6688 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 6689 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
6690 && (i.tm.operand_types[op].bitfield.word
6691 || i.tm.operand_types[op].bitfield.dword))
29b0f896 6692 {
a540244d
L
6693 as_bad (_("`%s%s' not allowed with `%s%c'"),
6694 register_prefix,
29b0f896
AM
6695 i.op[op].regs->reg_name,
6696 i.tm.name,
6697 i.suffix);
6698 return 0;
6699 }
e4630f71 6700 /* Warn if the e prefix on a general reg is missing. */
29b0f896 6701 else if ((!quiet_warnings || flag_code == CODE_64BIT)
dc821c5f 6702 && i.types[op].bitfield.word
bab6aec1 6703 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 6704 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 6705 && i.tm.operand_types[op].bitfield.dword)
29b0f896
AM
6706 {
6707 /* Prohibit these changes in the 64bit mode, since the
6708 lowering is more complicated. */
6709 if (flag_code == CODE_64BIT)
252b5132 6710 {
2b5d6a91 6711 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
2ca3ace5 6712 register_prefix, i.op[op].regs->reg_name,
29b0f896
AM
6713 i.suffix);
6714 return 0;
252b5132 6715 }
29b0f896 6716#if REGISTER_WARNINGS
cecf1424
JB
6717 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
6718 register_prefix,
6719 (i.op[op].regs + REGNAM_EAX - REGNAM_AX)->reg_name,
6720 register_prefix, i.op[op].regs->reg_name, i.suffix);
29b0f896 6721#endif
252b5132 6722 }
e4630f71 6723 /* Warn if the r prefix on a general reg is present. */
dc821c5f 6724 else if (i.types[op].bitfield.qword
bab6aec1 6725 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 6726 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 6727 && i.tm.operand_types[op].bitfield.dword)
252b5132 6728 {
34828aad 6729 if (intel_syntax
ca61edf2 6730 && i.tm.opcode_modifier.toqword
3528c362 6731 && i.types[0].bitfield.class != RegSIMD)
34828aad 6732 {
ca61edf2 6733 /* Convert to QWORD. We want REX byte. */
34828aad
L
6734 i.suffix = QWORD_MNEM_SUFFIX;
6735 }
6736 else
6737 {
2b5d6a91 6738 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
6739 register_prefix, i.op[op].regs->reg_name,
6740 i.suffix);
6741 return 0;
6742 }
29b0f896
AM
6743 }
6744 return 1;
6745}
252b5132 6746
29b0f896 6747static int
e3bb37b5 6748check_qword_reg (void)
29b0f896
AM
6749{
6750 int op;
252b5132 6751
29b0f896 6752 for (op = i.operands; --op >= 0; )
dc821c5f 6753 /* Skip non-register operands. */
bab6aec1 6754 if (i.types[op].bitfield.class != Reg)
dc821c5f 6755 continue;
29b0f896
AM
6756 /* Reject eight bit registers, except where the template requires
6757 them. (eg. movzb) */
dc821c5f 6758 else if (i.types[op].bitfield.byte
bab6aec1 6759 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 6760 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
6761 && (i.tm.operand_types[op].bitfield.word
6762 || i.tm.operand_types[op].bitfield.dword))
29b0f896 6763 {
a540244d
L
6764 as_bad (_("`%s%s' not allowed with `%s%c'"),
6765 register_prefix,
29b0f896
AM
6766 i.op[op].regs->reg_name,
6767 i.tm.name,
6768 i.suffix);
6769 return 0;
6770 }
e4630f71 6771 /* Warn if the r prefix on a general reg is missing. */
dc821c5f
JB
6772 else if ((i.types[op].bitfield.word
6773 || i.types[op].bitfield.dword)
bab6aec1 6774 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 6775 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 6776 && i.tm.operand_types[op].bitfield.qword)
29b0f896
AM
6777 {
6778 /* Prohibit these changes in the 64bit mode, since the
6779 lowering is more complicated. */
34828aad 6780 if (intel_syntax
ca61edf2 6781 && i.tm.opcode_modifier.todword
3528c362 6782 && i.types[0].bitfield.class != RegSIMD)
34828aad 6783 {
ca61edf2 6784 /* Convert to DWORD. We don't want REX byte. */
34828aad
L
6785 i.suffix = LONG_MNEM_SUFFIX;
6786 }
6787 else
6788 {
2b5d6a91 6789 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
6790 register_prefix, i.op[op].regs->reg_name,
6791 i.suffix);
6792 return 0;
6793 }
252b5132 6794 }
29b0f896
AM
6795 return 1;
6796}
252b5132 6797
29b0f896 6798static int
e3bb37b5 6799check_word_reg (void)
29b0f896
AM
6800{
6801 int op;
6802 for (op = i.operands; --op >= 0;)
dc821c5f 6803 /* Skip non-register operands. */
bab6aec1 6804 if (i.types[op].bitfield.class != Reg)
dc821c5f 6805 continue;
29b0f896
AM
6806 /* Reject eight bit registers, except where the template requires
6807 them. (eg. movzb) */
dc821c5f 6808 else if (i.types[op].bitfield.byte
bab6aec1 6809 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 6810 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
6811 && (i.tm.operand_types[op].bitfield.word
6812 || i.tm.operand_types[op].bitfield.dword))
29b0f896 6813 {
a540244d
L
6814 as_bad (_("`%s%s' not allowed with `%s%c'"),
6815 register_prefix,
29b0f896
AM
6816 i.op[op].regs->reg_name,
6817 i.tm.name,
6818 i.suffix);
6819 return 0;
6820 }
e4630f71 6821 /* Warn if the e or r prefix on a general reg is present. */
29b0f896 6822 else if ((!quiet_warnings || flag_code == CODE_64BIT)
dc821c5f
JB
6823 && (i.types[op].bitfield.dword
6824 || i.types[op].bitfield.qword)
bab6aec1 6825 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 6826 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 6827 && i.tm.operand_types[op].bitfield.word)
252b5132 6828 {
29b0f896
AM
6829 /* Prohibit these changes in the 64bit mode, since the
6830 lowering is more complicated. */
6831 if (flag_code == CODE_64BIT)
252b5132 6832 {
2b5d6a91 6833 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
2ca3ace5 6834 register_prefix, i.op[op].regs->reg_name,
29b0f896
AM
6835 i.suffix);
6836 return 0;
252b5132 6837 }
29b0f896 6838#if REGISTER_WARNINGS
cecf1424
JB
6839 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
6840 register_prefix,
6841 (i.op[op].regs + REGNAM_AX - REGNAM_EAX)->reg_name,
6842 register_prefix, i.op[op].regs->reg_name, i.suffix);
29b0f896
AM
6843#endif
6844 }
6845 return 1;
6846}
252b5132 6847
29b0f896 6848static int
40fb9820 6849update_imm (unsigned int j)
29b0f896 6850{
bc0844ae 6851 i386_operand_type overlap = i.types[j];
40fb9820
L
6852 if ((overlap.bitfield.imm8
6853 || overlap.bitfield.imm8s
6854 || overlap.bitfield.imm16
6855 || overlap.bitfield.imm32
6856 || overlap.bitfield.imm32s
6857 || overlap.bitfield.imm64)
0dfbf9d7
L
6858 && !operand_type_equal (&overlap, &imm8)
6859 && !operand_type_equal (&overlap, &imm8s)
6860 && !operand_type_equal (&overlap, &imm16)
6861 && !operand_type_equal (&overlap, &imm32)
6862 && !operand_type_equal (&overlap, &imm32s)
6863 && !operand_type_equal (&overlap, &imm64))
29b0f896
AM
6864 {
6865 if (i.suffix)
6866 {
40fb9820
L
6867 i386_operand_type temp;
6868
0dfbf9d7 6869 operand_type_set (&temp, 0);
7ab9ffdd 6870 if (i.suffix == BYTE_MNEM_SUFFIX)
40fb9820
L
6871 {
6872 temp.bitfield.imm8 = overlap.bitfield.imm8;
6873 temp.bitfield.imm8s = overlap.bitfield.imm8s;
6874 }
6875 else if (i.suffix == WORD_MNEM_SUFFIX)
6876 temp.bitfield.imm16 = overlap.bitfield.imm16;
6877 else if (i.suffix == QWORD_MNEM_SUFFIX)
6878 {
6879 temp.bitfield.imm64 = overlap.bitfield.imm64;
6880 temp.bitfield.imm32s = overlap.bitfield.imm32s;
6881 }
6882 else
6883 temp.bitfield.imm32 = overlap.bitfield.imm32;
6884 overlap = temp;
29b0f896 6885 }
0dfbf9d7
L
6886 else if (operand_type_equal (&overlap, &imm16_32_32s)
6887 || operand_type_equal (&overlap, &imm16_32)
6888 || operand_type_equal (&overlap, &imm16_32s))
29b0f896 6889 {
40fb9820 6890 if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
65da13b5 6891 overlap = imm16;
40fb9820 6892 else
65da13b5 6893 overlap = imm32s;
29b0f896 6894 }
0dfbf9d7
L
6895 if (!operand_type_equal (&overlap, &imm8)
6896 && !operand_type_equal (&overlap, &imm8s)
6897 && !operand_type_equal (&overlap, &imm16)
6898 && !operand_type_equal (&overlap, &imm32)
6899 && !operand_type_equal (&overlap, &imm32s)
6900 && !operand_type_equal (&overlap, &imm64))
29b0f896 6901 {
4eed87de
AM
6902 as_bad (_("no instruction mnemonic suffix given; "
6903 "can't determine immediate size"));
29b0f896
AM
6904 return 0;
6905 }
6906 }
40fb9820 6907 i.types[j] = overlap;
29b0f896 6908
40fb9820
L
6909 return 1;
6910}
6911
6912static int
6913finalize_imm (void)
6914{
bc0844ae 6915 unsigned int j, n;
29b0f896 6916
bc0844ae
L
6917 /* Update the first 2 immediate operands. */
6918 n = i.operands > 2 ? 2 : i.operands;
6919 if (n)
6920 {
6921 for (j = 0; j < n; j++)
6922 if (update_imm (j) == 0)
6923 return 0;
40fb9820 6924
bc0844ae
L
6925 /* The 3rd operand can't be immediate operand. */
6926 gas_assert (operand_type_check (i.types[2], imm) == 0);
6927 }
29b0f896
AM
6928
6929 return 1;
6930}
6931
6932static int
e3bb37b5 6933process_operands (void)
29b0f896
AM
6934{
6935 /* Default segment register this instruction will use for memory
6936 accesses. 0 means unknown. This is only for optimizing out
6937 unnecessary segment overrides. */
6938 const seg_entry *default_seg = 0;
6939
2426c15f 6940 if (i.tm.opcode_modifier.sse2avx && i.tm.opcode_modifier.vexvvvv)
29b0f896 6941 {
91d6fa6a
NC
6942 unsigned int dupl = i.operands;
6943 unsigned int dest = dupl - 1;
9fcfb3d7
L
6944 unsigned int j;
6945
c0f3af97 6946 /* The destination must be an xmm register. */
9c2799c2 6947 gas_assert (i.reg_operands
91d6fa6a 6948 && MAX_OPERANDS > dupl
7ab9ffdd 6949 && operand_type_equal (&i.types[dest], &regxmm));
c0f3af97 6950
75e5731b 6951 if (i.tm.operand_types[0].bitfield.instance == Accum
1b54b8d7 6952 && i.tm.operand_types[0].bitfield.xmmword)
e2ec9d29 6953 {
8cd7925b 6954 if (i.tm.opcode_modifier.vexsources == VEX3SOURCES)
c0f3af97
L
6955 {
6956 /* Keep xmm0 for instructions with VEX prefix and 3
6957 sources. */
75e5731b 6958 i.tm.operand_types[0].bitfield.instance = InstanceNone;
3528c362 6959 i.tm.operand_types[0].bitfield.class = RegSIMD;
c0f3af97
L
6960 goto duplicate;
6961 }
e2ec9d29 6962 else
c0f3af97
L
6963 {
6964 /* We remove the first xmm0 and keep the number of
6965 operands unchanged, which in fact duplicates the
6966 destination. */
6967 for (j = 1; j < i.operands; j++)
6968 {
6969 i.op[j - 1] = i.op[j];
6970 i.types[j - 1] = i.types[j];
6971 i.tm.operand_types[j - 1] = i.tm.operand_types[j];
8dc0818e 6972 i.flags[j - 1] = i.flags[j];
c0f3af97
L
6973 }
6974 }
6975 }
6976 else if (i.tm.opcode_modifier.implicit1stxmm0)
7ab9ffdd 6977 {
91d6fa6a 6978 gas_assert ((MAX_OPERANDS - 1) > dupl
8cd7925b
L
6979 && (i.tm.opcode_modifier.vexsources
6980 == VEX3SOURCES));
c0f3af97
L
6981
6982 /* Add the implicit xmm0 for instructions with VEX prefix
6983 and 3 sources. */
6984 for (j = i.operands; j > 0; j--)
6985 {
6986 i.op[j] = i.op[j - 1];
6987 i.types[j] = i.types[j - 1];
6988 i.tm.operand_types[j] = i.tm.operand_types[j - 1];
8dc0818e 6989 i.flags[j] = i.flags[j - 1];
c0f3af97
L
6990 }
6991 i.op[0].regs
6992 = (const reg_entry *) hash_find (reg_hash, "xmm0");
7ab9ffdd 6993 i.types[0] = regxmm;
c0f3af97
L
6994 i.tm.operand_types[0] = regxmm;
6995
6996 i.operands += 2;
6997 i.reg_operands += 2;
6998 i.tm.operands += 2;
6999
91d6fa6a 7000 dupl++;
c0f3af97 7001 dest++;
91d6fa6a
NC
7002 i.op[dupl] = i.op[dest];
7003 i.types[dupl] = i.types[dest];
7004 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
8dc0818e 7005 i.flags[dupl] = i.flags[dest];
e2ec9d29 7006 }
c0f3af97
L
7007 else
7008 {
7009duplicate:
7010 i.operands++;
7011 i.reg_operands++;
7012 i.tm.operands++;
7013
91d6fa6a
NC
7014 i.op[dupl] = i.op[dest];
7015 i.types[dupl] = i.types[dest];
7016 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
8dc0818e 7017 i.flags[dupl] = i.flags[dest];
c0f3af97
L
7018 }
7019
7020 if (i.tm.opcode_modifier.immext)
7021 process_immext ();
7022 }
75e5731b 7023 else if (i.tm.operand_types[0].bitfield.instance == Accum
1b54b8d7 7024 && i.tm.operand_types[0].bitfield.xmmword)
c0f3af97
L
7025 {
7026 unsigned int j;
7027
9fcfb3d7
L
7028 for (j = 1; j < i.operands; j++)
7029 {
7030 i.op[j - 1] = i.op[j];
7031 i.types[j - 1] = i.types[j];
7032
7033 /* We need to adjust fields in i.tm since they are used by
7034 build_modrm_byte. */
7035 i.tm.operand_types [j - 1] = i.tm.operand_types [j];
8dc0818e
JB
7036
7037 i.flags[j - 1] = i.flags[j];
9fcfb3d7
L
7038 }
7039
e2ec9d29
L
7040 i.operands--;
7041 i.reg_operands--;
e2ec9d29
L
7042 i.tm.operands--;
7043 }
920d2ddc
IT
7044 else if (i.tm.opcode_modifier.implicitquadgroup)
7045 {
a477a8c4
JB
7046 unsigned int regnum, first_reg_in_group, last_reg_in_group;
7047
920d2ddc 7048 /* The second operand must be {x,y,z}mmN, where N is a multiple of 4. */
3528c362 7049 gas_assert (i.operands >= 2 && i.types[1].bitfield.class == RegSIMD);
a477a8c4
JB
7050 regnum = register_number (i.op[1].regs);
7051 first_reg_in_group = regnum & ~3;
7052 last_reg_in_group = first_reg_in_group + 3;
7053 if (regnum != first_reg_in_group)
7054 as_warn (_("source register `%s%s' implicitly denotes"
7055 " `%s%.3s%u' to `%s%.3s%u' source group in `%s'"),
7056 register_prefix, i.op[1].regs->reg_name,
7057 register_prefix, i.op[1].regs->reg_name, first_reg_in_group,
7058 register_prefix, i.op[1].regs->reg_name, last_reg_in_group,
7059 i.tm.name);
7060 }
e2ec9d29
L
7061 else if (i.tm.opcode_modifier.regkludge)
7062 {
7063 /* The imul $imm, %reg instruction is converted into
7064 imul $imm, %reg, %reg, and the clr %reg instruction
7065 is converted into xor %reg, %reg. */
7066
7067 unsigned int first_reg_op;
7068
7069 if (operand_type_check (i.types[0], reg))
7070 first_reg_op = 0;
7071 else
7072 first_reg_op = 1;
7073 /* Pretend we saw the extra register operand. */
9c2799c2 7074 gas_assert (i.reg_operands == 1
7ab9ffdd 7075 && i.op[first_reg_op + 1].regs == 0);
e2ec9d29
L
7076 i.op[first_reg_op + 1].regs = i.op[first_reg_op].regs;
7077 i.types[first_reg_op + 1] = i.types[first_reg_op];
7078 i.operands++;
7079 i.reg_operands++;
29b0f896
AM
7080 }
7081
85b80b0f 7082 if (i.tm.opcode_modifier.modrm)
29b0f896
AM
7083 {
7084 /* The opcode is completed (modulo i.tm.extension_opcode which
52271982
AM
7085 must be put into the modrm byte). Now, we make the modrm and
7086 index base bytes based on all the info we've collected. */
29b0f896
AM
7087
7088 default_seg = build_modrm_byte ();
7089 }
00cee14f 7090 else if (i.types[0].bitfield.class == SReg)
85b80b0f
JB
7091 {
7092 if (flag_code != CODE_64BIT
7093 ? i.tm.base_opcode == POP_SEG_SHORT
7094 && i.op[0].regs->reg_num == 1
7095 : (i.tm.base_opcode | 1) == POP_SEG386_SHORT
7096 && i.op[0].regs->reg_num < 4)
7097 {
7098 as_bad (_("you can't `%s %s%s'"),
7099 i.tm.name, register_prefix, i.op[0].regs->reg_name);
7100 return 0;
7101 }
7102 if ( i.op[0].regs->reg_num > 3 && i.tm.opcode_length == 1 )
7103 {
7104 i.tm.base_opcode ^= POP_SEG_SHORT ^ POP_SEG386_SHORT;
7105 i.tm.opcode_length = 2;
7106 }
7107 i.tm.base_opcode |= (i.op[0].regs->reg_num << 3);
7108 }
8a2ed489 7109 else if ((i.tm.base_opcode & ~0x3) == MOV_AX_DISP32)
29b0f896
AM
7110 {
7111 default_seg = &ds;
7112 }
40fb9820 7113 else if (i.tm.opcode_modifier.isstring)
29b0f896
AM
7114 {
7115 /* For the string instructions that allow a segment override
7116 on one of their operands, the default segment is ds. */
7117 default_seg = &ds;
7118 }
85b80b0f
JB
7119 else if (i.tm.opcode_modifier.shortform)
7120 {
7121 /* The register or float register operand is in operand
7122 0 or 1. */
bab6aec1 7123 unsigned int op = i.tm.operand_types[0].bitfield.class != Reg;
85b80b0f
JB
7124
7125 /* Register goes in low 3 bits of opcode. */
7126 i.tm.base_opcode |= i.op[op].regs->reg_num;
7127 if ((i.op[op].regs->reg_flags & RegRex) != 0)
7128 i.rex |= REX_B;
7129 if (!quiet_warnings && i.tm.opcode_modifier.ugh)
7130 {
7131 /* Warn about some common errors, but press on regardless.
7132 The first case can be generated by gcc (<= 2.8.1). */
7133 if (i.operands == 2)
7134 {
7135 /* Reversed arguments on faddp, fsubp, etc. */
7136 as_warn (_("translating to `%s %s%s,%s%s'"), i.tm.name,
7137 register_prefix, i.op[!intel_syntax].regs->reg_name,
7138 register_prefix, i.op[intel_syntax].regs->reg_name);
7139 }
7140 else
7141 {
7142 /* Extraneous `l' suffix on fp insn. */
7143 as_warn (_("translating to `%s %s%s'"), i.tm.name,
7144 register_prefix, i.op[0].regs->reg_name);
7145 }
7146 }
7147 }
29b0f896 7148
75178d9d
L
7149 if (i.tm.base_opcode == 0x8d /* lea */
7150 && i.seg[0]
7151 && !quiet_warnings)
30123838 7152 as_warn (_("segment override on `%s' is ineffectual"), i.tm.name);
52271982
AM
7153
7154 /* If a segment was explicitly specified, and the specified segment
7155 is not the default, use an opcode prefix to select it. If we
7156 never figured out what the default segment is, then default_seg
7157 will be zero at this point, and the specified segment prefix will
7158 always be used. */
29b0f896
AM
7159 if ((i.seg[0]) && (i.seg[0] != default_seg))
7160 {
7161 if (!add_prefix (i.seg[0]->seg_prefix))
7162 return 0;
7163 }
7164 return 1;
7165}
7166
7167static const seg_entry *
e3bb37b5 7168build_modrm_byte (void)
29b0f896
AM
7169{
7170 const seg_entry *default_seg = 0;
c0f3af97 7171 unsigned int source, dest;
8cd7925b 7172 int vex_3_sources;
c0f3af97 7173
8cd7925b 7174 vex_3_sources = i.tm.opcode_modifier.vexsources == VEX3SOURCES;
c0f3af97
L
7175 if (vex_3_sources)
7176 {
91d6fa6a 7177 unsigned int nds, reg_slot;
4c2c6516 7178 expressionS *exp;
c0f3af97 7179
6b8d3588 7180 dest = i.operands - 1;
c0f3af97 7181 nds = dest - 1;
922d8de8 7182
a683cc34 7183 /* There are 2 kinds of instructions:
bed3d976 7184 1. 5 operands: 4 register operands or 3 register operands
9d3bf266 7185 plus 1 memory operand plus one Imm4 operand, VexXDS, and
bed3d976 7186 VexW0 or VexW1. The destination must be either XMM, YMM or
43234a1e 7187 ZMM register.
bed3d976 7188 2. 4 operands: 4 register operands or 3 register operands
2f1bada2 7189 plus 1 memory operand, with VexXDS. */
922d8de8 7190 gas_assert ((i.reg_operands == 4
bed3d976
JB
7191 || (i.reg_operands == 3 && i.mem_operands == 1))
7192 && i.tm.opcode_modifier.vexvvvv == VEXXDS
dcd7e323 7193 && i.tm.opcode_modifier.vexw
3528c362 7194 && i.tm.operand_types[dest].bitfield.class == RegSIMD);
a683cc34 7195
48db9223
JB
7196 /* If VexW1 is set, the first non-immediate operand is the source and
7197 the second non-immediate one is encoded in the immediate operand. */
7198 if (i.tm.opcode_modifier.vexw == VEXW1)
7199 {
7200 source = i.imm_operands;
7201 reg_slot = i.imm_operands + 1;
7202 }
7203 else
7204 {
7205 source = i.imm_operands + 1;
7206 reg_slot = i.imm_operands;
7207 }
7208
a683cc34 7209 if (i.imm_operands == 0)
bed3d976
JB
7210 {
7211 /* When there is no immediate operand, generate an 8bit
7212 immediate operand to encode the first operand. */
7213 exp = &im_expressions[i.imm_operands++];
7214 i.op[i.operands].imms = exp;
7215 i.types[i.operands] = imm8;
7216 i.operands++;
7217
3528c362 7218 gas_assert (i.tm.operand_types[reg_slot].bitfield.class == RegSIMD);
bed3d976
JB
7219 exp->X_op = O_constant;
7220 exp->X_add_number = register_number (i.op[reg_slot].regs) << 4;
43234a1e
L
7221 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
7222 }
922d8de8 7223 else
bed3d976 7224 {
9d3bf266
JB
7225 gas_assert (i.imm_operands == 1);
7226 gas_assert (fits_in_imm4 (i.op[0].imms->X_add_number));
7227 gas_assert (!i.tm.opcode_modifier.immext);
a683cc34 7228
9d3bf266
JB
7229 /* Turn on Imm8 again so that output_imm will generate it. */
7230 i.types[0].bitfield.imm8 = 1;
bed3d976 7231
3528c362 7232 gas_assert (i.tm.operand_types[reg_slot].bitfield.class == RegSIMD);
9d3bf266 7233 i.op[0].imms->X_add_number
bed3d976 7234 |= register_number (i.op[reg_slot].regs) << 4;
43234a1e 7235 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
bed3d976 7236 }
a683cc34 7237
3528c362 7238 gas_assert (i.tm.operand_types[nds].bitfield.class == RegSIMD);
dae39acc 7239 i.vex.register_specifier = i.op[nds].regs;
c0f3af97
L
7240 }
7241 else
7242 source = dest = 0;
29b0f896
AM
7243
7244 /* i.reg_operands MUST be the number of real register operands;
c0f3af97
L
7245 implicit registers do not count. If there are 3 register
7246 operands, it must be a instruction with VexNDS. For a
7247 instruction with VexNDD, the destination register is encoded
7248 in VEX prefix. If there are 4 register operands, it must be
7249 a instruction with VEX prefix and 3 sources. */
7ab9ffdd
L
7250 if (i.mem_operands == 0
7251 && ((i.reg_operands == 2
2426c15f 7252 && i.tm.opcode_modifier.vexvvvv <= VEXXDS)
7ab9ffdd 7253 || (i.reg_operands == 3
2426c15f 7254 && i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd 7255 || (i.reg_operands == 4 && vex_3_sources)))
29b0f896 7256 {
cab737b9
L
7257 switch (i.operands)
7258 {
7259 case 2:
7260 source = 0;
7261 break;
7262 case 3:
c81128dc
L
7263 /* When there are 3 operands, one of them may be immediate,
7264 which may be the first or the last operand. Otherwise,
c0f3af97
L
7265 the first operand must be shift count register (cl) or it
7266 is an instruction with VexNDS. */
9c2799c2 7267 gas_assert (i.imm_operands == 1
7ab9ffdd 7268 || (i.imm_operands == 0
2426c15f 7269 && (i.tm.opcode_modifier.vexvvvv == VEXXDS
75e5731b
JB
7270 || (i.types[0].bitfield.instance == RegC
7271 && i.types[0].bitfield.byte))));
40fb9820 7272 if (operand_type_check (i.types[0], imm)
75e5731b
JB
7273 || (i.types[0].bitfield.instance == RegC
7274 && i.types[0].bitfield.byte))
40fb9820
L
7275 source = 1;
7276 else
7277 source = 0;
cab737b9
L
7278 break;
7279 case 4:
368d64cc
L
7280 /* When there are 4 operands, the first two must be 8bit
7281 immediate operands. The source operand will be the 3rd
c0f3af97
L
7282 one.
7283
7284 For instructions with VexNDS, if the first operand
7285 an imm8, the source operand is the 2nd one. If the last
7286 operand is imm8, the source operand is the first one. */
9c2799c2 7287 gas_assert ((i.imm_operands == 2
7ab9ffdd
L
7288 && i.types[0].bitfield.imm8
7289 && i.types[1].bitfield.imm8)
2426c15f 7290 || (i.tm.opcode_modifier.vexvvvv == VEXXDS
7ab9ffdd
L
7291 && i.imm_operands == 1
7292 && (i.types[0].bitfield.imm8
43234a1e
L
7293 || i.types[i.operands - 1].bitfield.imm8
7294 || i.rounding)));
9f2670f2
L
7295 if (i.imm_operands == 2)
7296 source = 2;
7297 else
c0f3af97
L
7298 {
7299 if (i.types[0].bitfield.imm8)
7300 source = 1;
7301 else
7302 source = 0;
7303 }
c0f3af97
L
7304 break;
7305 case 5:
e771e7c9 7306 if (is_evex_encoding (&i.tm))
43234a1e
L
7307 {
7308 /* For EVEX instructions, when there are 5 operands, the
7309 first one must be immediate operand. If the second one
7310 is immediate operand, the source operand is the 3th
7311 one. If the last one is immediate operand, the source
7312 operand is the 2nd one. */
7313 gas_assert (i.imm_operands == 2
7314 && i.tm.opcode_modifier.sae
7315 && operand_type_check (i.types[0], imm));
7316 if (operand_type_check (i.types[1], imm))
7317 source = 2;
7318 else if (operand_type_check (i.types[4], imm))
7319 source = 1;
7320 else
7321 abort ();
7322 }
cab737b9
L
7323 break;
7324 default:
7325 abort ();
7326 }
7327
c0f3af97
L
7328 if (!vex_3_sources)
7329 {
7330 dest = source + 1;
7331
43234a1e
L
7332 /* RC/SAE operand could be between DEST and SRC. That happens
7333 when one operand is GPR and the other one is XMM/YMM/ZMM
7334 register. */
7335 if (i.rounding && i.rounding->operand == (int) dest)
7336 dest++;
7337
2426c15f 7338 if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
c0f3af97 7339 {
43234a1e 7340 /* For instructions with VexNDS, the register-only source
c5d0745b 7341 operand must be a 32/64bit integer, XMM, YMM, ZMM, or mask
dfd69174 7342 register. It is encoded in VEX prefix. */
f12dc422
L
7343
7344 i386_operand_type op;
7345 unsigned int vvvv;
7346
7347 /* Check register-only source operand when two source
7348 operands are swapped. */
7349 if (!i.tm.operand_types[source].bitfield.baseindex
7350 && i.tm.operand_types[dest].bitfield.baseindex)
7351 {
7352 vvvv = source;
7353 source = dest;
7354 }
7355 else
7356 vvvv = dest;
7357
7358 op = i.tm.operand_types[vvvv];
c0f3af97 7359 if ((dest + 1) >= i.operands
bab6aec1 7360 || ((op.bitfield.class != Reg
dc821c5f 7361 || (!op.bitfield.dword && !op.bitfield.qword))
3528c362 7362 && op.bitfield.class != RegSIMD
43234a1e 7363 && !operand_type_equal (&op, &regmask)))
c0f3af97 7364 abort ();
f12dc422 7365 i.vex.register_specifier = i.op[vvvv].regs;
c0f3af97
L
7366 dest++;
7367 }
7368 }
29b0f896
AM
7369
7370 i.rm.mode = 3;
dfd69174
JB
7371 /* One of the register operands will be encoded in the i.rm.reg
7372 field, the other in the combined i.rm.mode and i.rm.regmem
29b0f896
AM
7373 fields. If no form of this instruction supports a memory
7374 destination operand, then we assume the source operand may
7375 sometimes be a memory operand and so we need to store the
7376 destination in the i.rm.reg field. */
dfd69174 7377 if (!i.tm.opcode_modifier.regmem
40fb9820 7378 && operand_type_check (i.tm.operand_types[dest], anymem) == 0)
29b0f896
AM
7379 {
7380 i.rm.reg = i.op[dest].regs->reg_num;
7381 i.rm.regmem = i.op[source].regs->reg_num;
3528c362
JB
7382 if (i.op[dest].regs->reg_type.bitfield.class == RegMMX
7383 || i.op[source].regs->reg_type.bitfield.class == RegMMX)
b4a3a7b4 7384 i.has_regmmx = TRUE;
3528c362
JB
7385 else if (i.op[dest].regs->reg_type.bitfield.class == RegSIMD
7386 || i.op[source].regs->reg_type.bitfield.class == RegSIMD)
b4a3a7b4
L
7387 {
7388 if (i.types[dest].bitfield.zmmword
7389 || i.types[source].bitfield.zmmword)
7390 i.has_regzmm = TRUE;
7391 else if (i.types[dest].bitfield.ymmword
7392 || i.types[source].bitfield.ymmword)
7393 i.has_regymm = TRUE;
7394 else
7395 i.has_regxmm = TRUE;
7396 }
29b0f896 7397 if ((i.op[dest].regs->reg_flags & RegRex) != 0)
161a04f6 7398 i.rex |= REX_R;
43234a1e
L
7399 if ((i.op[dest].regs->reg_flags & RegVRex) != 0)
7400 i.vrex |= REX_R;
29b0f896 7401 if ((i.op[source].regs->reg_flags & RegRex) != 0)
161a04f6 7402 i.rex |= REX_B;
43234a1e
L
7403 if ((i.op[source].regs->reg_flags & RegVRex) != 0)
7404 i.vrex |= REX_B;
29b0f896
AM
7405 }
7406 else
7407 {
7408 i.rm.reg = i.op[source].regs->reg_num;
7409 i.rm.regmem = i.op[dest].regs->reg_num;
7410 if ((i.op[dest].regs->reg_flags & RegRex) != 0)
161a04f6 7411 i.rex |= REX_B;
43234a1e
L
7412 if ((i.op[dest].regs->reg_flags & RegVRex) != 0)
7413 i.vrex |= REX_B;
29b0f896 7414 if ((i.op[source].regs->reg_flags & RegRex) != 0)
161a04f6 7415 i.rex |= REX_R;
43234a1e
L
7416 if ((i.op[source].regs->reg_flags & RegVRex) != 0)
7417 i.vrex |= REX_R;
29b0f896 7418 }
e0c7f900 7419 if (flag_code != CODE_64BIT && (i.rex & REX_R))
c4a530c5 7420 {
4a5c67ed 7421 if (i.types[!i.tm.opcode_modifier.regmem].bitfield.class != RegCR)
c4a530c5 7422 abort ();
e0c7f900 7423 i.rex &= ~REX_R;
c4a530c5
JB
7424 add_prefix (LOCK_PREFIX_OPCODE);
7425 }
29b0f896
AM
7426 }
7427 else
7428 { /* If it's not 2 reg operands... */
c0f3af97
L
7429 unsigned int mem;
7430
29b0f896
AM
7431 if (i.mem_operands)
7432 {
7433 unsigned int fake_zero_displacement = 0;
99018f42 7434 unsigned int op;
4eed87de 7435
7ab9ffdd 7436 for (op = 0; op < i.operands; op++)
8dc0818e 7437 if (i.flags[op] & Operand_Mem)
7ab9ffdd 7438 break;
7ab9ffdd 7439 gas_assert (op < i.operands);
29b0f896 7440
6c30d220
L
7441 if (i.tm.opcode_modifier.vecsib)
7442 {
e968fc9b 7443 if (i.index_reg->reg_num == RegIZ)
6c30d220
L
7444 abort ();
7445
7446 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
7447 if (!i.base_reg)
7448 {
7449 i.sib.base = NO_BASE_REGISTER;
7450 i.sib.scale = i.log2_scale_factor;
7451 i.types[op].bitfield.disp8 = 0;
7452 i.types[op].bitfield.disp16 = 0;
7453 i.types[op].bitfield.disp64 = 0;
43083a50 7454 if (flag_code != CODE_64BIT || i.prefix[ADDR_PREFIX])
6c30d220
L
7455 {
7456 /* Must be 32 bit */
7457 i.types[op].bitfield.disp32 = 1;
7458 i.types[op].bitfield.disp32s = 0;
7459 }
7460 else
7461 {
7462 i.types[op].bitfield.disp32 = 0;
7463 i.types[op].bitfield.disp32s = 1;
7464 }
7465 }
7466 i.sib.index = i.index_reg->reg_num;
7467 if ((i.index_reg->reg_flags & RegRex) != 0)
7468 i.rex |= REX_X;
43234a1e
L
7469 if ((i.index_reg->reg_flags & RegVRex) != 0)
7470 i.vrex |= REX_X;
6c30d220
L
7471 }
7472
29b0f896
AM
7473 default_seg = &ds;
7474
7475 if (i.base_reg == 0)
7476 {
7477 i.rm.mode = 0;
7478 if (!i.disp_operands)
9bb129e8 7479 fake_zero_displacement = 1;
29b0f896
AM
7480 if (i.index_reg == 0)
7481 {
73053c1f
JB
7482 i386_operand_type newdisp;
7483
6c30d220 7484 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896 7485 /* Operand is just <disp> */
20f0a1fc 7486 if (flag_code == CODE_64BIT)
29b0f896
AM
7487 {
7488 /* 64bit mode overwrites the 32bit absolute
7489 addressing by RIP relative addressing and
7490 absolute addressing is encoded by one of the
7491 redundant SIB forms. */
7492 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
7493 i.sib.base = NO_BASE_REGISTER;
7494 i.sib.index = NO_INDEX_REGISTER;
73053c1f 7495 newdisp = (!i.prefix[ADDR_PREFIX] ? disp32s : disp32);
20f0a1fc 7496 }
fc225355
L
7497 else if ((flag_code == CODE_16BIT)
7498 ^ (i.prefix[ADDR_PREFIX] != 0))
20f0a1fc
NC
7499 {
7500 i.rm.regmem = NO_BASE_REGISTER_16;
73053c1f 7501 newdisp = disp16;
20f0a1fc
NC
7502 }
7503 else
7504 {
7505 i.rm.regmem = NO_BASE_REGISTER;
73053c1f 7506 newdisp = disp32;
29b0f896 7507 }
73053c1f
JB
7508 i.types[op] = operand_type_and_not (i.types[op], anydisp);
7509 i.types[op] = operand_type_or (i.types[op], newdisp);
29b0f896 7510 }
6c30d220 7511 else if (!i.tm.opcode_modifier.vecsib)
29b0f896 7512 {
6c30d220 7513 /* !i.base_reg && i.index_reg */
e968fc9b 7514 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
7515 i.sib.index = NO_INDEX_REGISTER;
7516 else
7517 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
7518 i.sib.base = NO_BASE_REGISTER;
7519 i.sib.scale = i.log2_scale_factor;
7520 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
40fb9820
L
7521 i.types[op].bitfield.disp8 = 0;
7522 i.types[op].bitfield.disp16 = 0;
7523 i.types[op].bitfield.disp64 = 0;
43083a50 7524 if (flag_code != CODE_64BIT || i.prefix[ADDR_PREFIX])
40fb9820
L
7525 {
7526 /* Must be 32 bit */
7527 i.types[op].bitfield.disp32 = 1;
7528 i.types[op].bitfield.disp32s = 0;
7529 }
29b0f896 7530 else
40fb9820
L
7531 {
7532 i.types[op].bitfield.disp32 = 0;
7533 i.types[op].bitfield.disp32s = 1;
7534 }
29b0f896 7535 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 7536 i.rex |= REX_X;
29b0f896
AM
7537 }
7538 }
7539 /* RIP addressing for 64bit mode. */
e968fc9b 7540 else if (i.base_reg->reg_num == RegIP)
29b0f896 7541 {
6c30d220 7542 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896 7543 i.rm.regmem = NO_BASE_REGISTER;
40fb9820
L
7544 i.types[op].bitfield.disp8 = 0;
7545 i.types[op].bitfield.disp16 = 0;
7546 i.types[op].bitfield.disp32 = 0;
7547 i.types[op].bitfield.disp32s = 1;
7548 i.types[op].bitfield.disp64 = 0;
71903a11 7549 i.flags[op] |= Operand_PCrel;
20f0a1fc
NC
7550 if (! i.disp_operands)
7551 fake_zero_displacement = 1;
29b0f896 7552 }
dc821c5f 7553 else if (i.base_reg->reg_type.bitfield.word)
29b0f896 7554 {
6c30d220 7555 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896
AM
7556 switch (i.base_reg->reg_num)
7557 {
7558 case 3: /* (%bx) */
7559 if (i.index_reg == 0)
7560 i.rm.regmem = 7;
7561 else /* (%bx,%si) -> 0, or (%bx,%di) -> 1 */
7562 i.rm.regmem = i.index_reg->reg_num - 6;
7563 break;
7564 case 5: /* (%bp) */
7565 default_seg = &ss;
7566 if (i.index_reg == 0)
7567 {
7568 i.rm.regmem = 6;
40fb9820 7569 if (operand_type_check (i.types[op], disp) == 0)
29b0f896
AM
7570 {
7571 /* fake (%bp) into 0(%bp) */
b5014f7a 7572 i.types[op].bitfield.disp8 = 1;
252b5132 7573 fake_zero_displacement = 1;
29b0f896
AM
7574 }
7575 }
7576 else /* (%bp,%si) -> 2, or (%bp,%di) -> 3 */
7577 i.rm.regmem = i.index_reg->reg_num - 6 + 2;
7578 break;
7579 default: /* (%si) -> 4 or (%di) -> 5 */
7580 i.rm.regmem = i.base_reg->reg_num - 6 + 4;
7581 }
7582 i.rm.mode = mode_from_disp_size (i.types[op]);
7583 }
7584 else /* i.base_reg and 32/64 bit mode */
7585 {
7586 if (flag_code == CODE_64BIT
40fb9820
L
7587 && operand_type_check (i.types[op], disp))
7588 {
73053c1f
JB
7589 i.types[op].bitfield.disp16 = 0;
7590 i.types[op].bitfield.disp64 = 0;
40fb9820 7591 if (i.prefix[ADDR_PREFIX] == 0)
73053c1f
JB
7592 {
7593 i.types[op].bitfield.disp32 = 0;
7594 i.types[op].bitfield.disp32s = 1;
7595 }
40fb9820 7596 else
73053c1f
JB
7597 {
7598 i.types[op].bitfield.disp32 = 1;
7599 i.types[op].bitfield.disp32s = 0;
7600 }
40fb9820 7601 }
20f0a1fc 7602
6c30d220
L
7603 if (!i.tm.opcode_modifier.vecsib)
7604 i.rm.regmem = i.base_reg->reg_num;
29b0f896 7605 if ((i.base_reg->reg_flags & RegRex) != 0)
161a04f6 7606 i.rex |= REX_B;
29b0f896
AM
7607 i.sib.base = i.base_reg->reg_num;
7608 /* x86-64 ignores REX prefix bit here to avoid decoder
7609 complications. */
848930b2
JB
7610 if (!(i.base_reg->reg_flags & RegRex)
7611 && (i.base_reg->reg_num == EBP_REG_NUM
7612 || i.base_reg->reg_num == ESP_REG_NUM))
29b0f896 7613 default_seg = &ss;
848930b2 7614 if (i.base_reg->reg_num == 5 && i.disp_operands == 0)
29b0f896 7615 {
848930b2 7616 fake_zero_displacement = 1;
b5014f7a 7617 i.types[op].bitfield.disp8 = 1;
29b0f896
AM
7618 }
7619 i.sib.scale = i.log2_scale_factor;
7620 if (i.index_reg == 0)
7621 {
6c30d220 7622 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896
AM
7623 /* <disp>(%esp) becomes two byte modrm with no index
7624 register. We've already stored the code for esp
7625 in i.rm.regmem ie. ESCAPE_TO_TWO_BYTE_ADDRESSING.
7626 Any base register besides %esp will not use the
7627 extra modrm byte. */
7628 i.sib.index = NO_INDEX_REGISTER;
29b0f896 7629 }
6c30d220 7630 else if (!i.tm.opcode_modifier.vecsib)
29b0f896 7631 {
e968fc9b 7632 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
7633 i.sib.index = NO_INDEX_REGISTER;
7634 else
7635 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
7636 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
7637 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 7638 i.rex |= REX_X;
29b0f896 7639 }
67a4f2b7
AO
7640
7641 if (i.disp_operands
7642 && (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
7643 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL))
7644 i.rm.mode = 0;
7645 else
a501d77e
L
7646 {
7647 if (!fake_zero_displacement
7648 && !i.disp_operands
7649 && i.disp_encoding)
7650 {
7651 fake_zero_displacement = 1;
7652 if (i.disp_encoding == disp_encoding_8bit)
7653 i.types[op].bitfield.disp8 = 1;
7654 else
7655 i.types[op].bitfield.disp32 = 1;
7656 }
7657 i.rm.mode = mode_from_disp_size (i.types[op]);
7658 }
29b0f896 7659 }
252b5132 7660
29b0f896
AM
7661 if (fake_zero_displacement)
7662 {
7663 /* Fakes a zero displacement assuming that i.types[op]
7664 holds the correct displacement size. */
7665 expressionS *exp;
7666
9c2799c2 7667 gas_assert (i.op[op].disps == 0);
29b0f896
AM
7668 exp = &disp_expressions[i.disp_operands++];
7669 i.op[op].disps = exp;
7670 exp->X_op = O_constant;
7671 exp->X_add_number = 0;
7672 exp->X_add_symbol = (symbolS *) 0;
7673 exp->X_op_symbol = (symbolS *) 0;
7674 }
c0f3af97
L
7675
7676 mem = op;
29b0f896 7677 }
c0f3af97
L
7678 else
7679 mem = ~0;
252b5132 7680
8c43a48b 7681 if (i.tm.opcode_modifier.vexsources == XOP2SOURCES)
5dd85c99
SP
7682 {
7683 if (operand_type_check (i.types[0], imm))
7684 i.vex.register_specifier = NULL;
7685 else
7686 {
7687 /* VEX.vvvv encodes one of the sources when the first
7688 operand is not an immediate. */
1ef99a7b 7689 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
7690 i.vex.register_specifier = i.op[0].regs;
7691 else
7692 i.vex.register_specifier = i.op[1].regs;
7693 }
7694
7695 /* Destination is a XMM register encoded in the ModRM.reg
7696 and VEX.R bit. */
7697 i.rm.reg = i.op[2].regs->reg_num;
7698 if ((i.op[2].regs->reg_flags & RegRex) != 0)
7699 i.rex |= REX_R;
7700
7701 /* ModRM.rm and VEX.B encodes the other source. */
7702 if (!i.mem_operands)
7703 {
7704 i.rm.mode = 3;
7705
1ef99a7b 7706 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
7707 i.rm.regmem = i.op[1].regs->reg_num;
7708 else
7709 i.rm.regmem = i.op[0].regs->reg_num;
7710
7711 if ((i.op[1].regs->reg_flags & RegRex) != 0)
7712 i.rex |= REX_B;
7713 }
7714 }
2426c15f 7715 else if (i.tm.opcode_modifier.vexvvvv == VEXLWP)
f88c9eb0
SP
7716 {
7717 i.vex.register_specifier = i.op[2].regs;
7718 if (!i.mem_operands)
7719 {
7720 i.rm.mode = 3;
7721 i.rm.regmem = i.op[1].regs->reg_num;
7722 if ((i.op[1].regs->reg_flags & RegRex) != 0)
7723 i.rex |= REX_B;
7724 }
7725 }
29b0f896
AM
7726 /* Fill in i.rm.reg or i.rm.regmem field with register operand
7727 (if any) based on i.tm.extension_opcode. Again, we must be
7728 careful to make sure that segment/control/debug/test/MMX
7729 registers are coded into the i.rm.reg field. */
f88c9eb0 7730 else if (i.reg_operands)
29b0f896 7731 {
99018f42 7732 unsigned int op;
7ab9ffdd
L
7733 unsigned int vex_reg = ~0;
7734
7735 for (op = 0; op < i.operands; op++)
b4a3a7b4 7736 {
bab6aec1 7737 if (i.types[op].bitfield.class == Reg
f74a6307
JB
7738 || i.types[op].bitfield.class == RegBND
7739 || i.types[op].bitfield.class == RegMask
00cee14f 7740 || i.types[op].bitfield.class == SReg
4a5c67ed
JB
7741 || i.types[op].bitfield.class == RegCR
7742 || i.types[op].bitfield.class == RegDR
7743 || i.types[op].bitfield.class == RegTR)
b4a3a7b4 7744 break;
3528c362 7745 if (i.types[op].bitfield.class == RegSIMD)
b4a3a7b4
L
7746 {
7747 if (i.types[op].bitfield.zmmword)
7748 i.has_regzmm = TRUE;
7749 else if (i.types[op].bitfield.ymmword)
7750 i.has_regymm = TRUE;
7751 else
7752 i.has_regxmm = TRUE;
7753 break;
7754 }
3528c362 7755 if (i.types[op].bitfield.class == RegMMX)
b4a3a7b4
L
7756 {
7757 i.has_regmmx = TRUE;
7758 break;
7759 }
7760 }
c0209578 7761
7ab9ffdd
L
7762 if (vex_3_sources)
7763 op = dest;
2426c15f 7764 else if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd
L
7765 {
7766 /* For instructions with VexNDS, the register-only
7767 source operand is encoded in VEX prefix. */
7768 gas_assert (mem != (unsigned int) ~0);
c0f3af97 7769
7ab9ffdd 7770 if (op > mem)
c0f3af97 7771 {
7ab9ffdd
L
7772 vex_reg = op++;
7773 gas_assert (op < i.operands);
c0f3af97
L
7774 }
7775 else
c0f3af97 7776 {
f12dc422
L
7777 /* Check register-only source operand when two source
7778 operands are swapped. */
7779 if (!i.tm.operand_types[op].bitfield.baseindex
7780 && i.tm.operand_types[op + 1].bitfield.baseindex)
7781 {
7782 vex_reg = op;
7783 op += 2;
7784 gas_assert (mem == (vex_reg + 1)
7785 && op < i.operands);
7786 }
7787 else
7788 {
7789 vex_reg = op + 1;
7790 gas_assert (vex_reg < i.operands);
7791 }
c0f3af97 7792 }
7ab9ffdd 7793 }
2426c15f 7794 else if (i.tm.opcode_modifier.vexvvvv == VEXNDD)
7ab9ffdd 7795 {
f12dc422 7796 /* For instructions with VexNDD, the register destination
7ab9ffdd 7797 is encoded in VEX prefix. */
f12dc422
L
7798 if (i.mem_operands == 0)
7799 {
7800 /* There is no memory operand. */
7801 gas_assert ((op + 2) == i.operands);
7802 vex_reg = op + 1;
7803 }
7804 else
8d63c93e 7805 {
ed438a93
JB
7806 /* There are only 2 non-immediate operands. */
7807 gas_assert (op < i.imm_operands + 2
7808 && i.operands == i.imm_operands + 2);
7809 vex_reg = i.imm_operands + 1;
f12dc422 7810 }
7ab9ffdd
L
7811 }
7812 else
7813 gas_assert (op < i.operands);
99018f42 7814
7ab9ffdd
L
7815 if (vex_reg != (unsigned int) ~0)
7816 {
f12dc422 7817 i386_operand_type *type = &i.tm.operand_types[vex_reg];
7ab9ffdd 7818
bab6aec1 7819 if ((type->bitfield.class != Reg
dc821c5f 7820 || (!type->bitfield.dword && !type->bitfield.qword))
3528c362 7821 && type->bitfield.class != RegSIMD
43234a1e 7822 && !operand_type_equal (type, &regmask))
7ab9ffdd 7823 abort ();
f88c9eb0 7824
7ab9ffdd
L
7825 i.vex.register_specifier = i.op[vex_reg].regs;
7826 }
7827
1b9f0c97
L
7828 /* Don't set OP operand twice. */
7829 if (vex_reg != op)
7ab9ffdd 7830 {
1b9f0c97
L
7831 /* If there is an extension opcode to put here, the
7832 register number must be put into the regmem field. */
7833 if (i.tm.extension_opcode != None)
7834 {
7835 i.rm.regmem = i.op[op].regs->reg_num;
7836 if ((i.op[op].regs->reg_flags & RegRex) != 0)
7837 i.rex |= REX_B;
43234a1e
L
7838 if ((i.op[op].regs->reg_flags & RegVRex) != 0)
7839 i.vrex |= REX_B;
1b9f0c97
L
7840 }
7841 else
7842 {
7843 i.rm.reg = i.op[op].regs->reg_num;
7844 if ((i.op[op].regs->reg_flags & RegRex) != 0)
7845 i.rex |= REX_R;
43234a1e
L
7846 if ((i.op[op].regs->reg_flags & RegVRex) != 0)
7847 i.vrex |= REX_R;
1b9f0c97 7848 }
7ab9ffdd 7849 }
252b5132 7850
29b0f896
AM
7851 /* Now, if no memory operand has set i.rm.mode = 0, 1, 2 we
7852 must set it to 3 to indicate this is a register operand
7853 in the regmem field. */
7854 if (!i.mem_operands)
7855 i.rm.mode = 3;
7856 }
252b5132 7857
29b0f896 7858 /* Fill in i.rm.reg field with extension opcode (if any). */
c1e679ec 7859 if (i.tm.extension_opcode != None)
29b0f896
AM
7860 i.rm.reg = i.tm.extension_opcode;
7861 }
7862 return default_seg;
7863}
252b5132 7864
29b0f896 7865static void
e3bb37b5 7866output_branch (void)
29b0f896
AM
7867{
7868 char *p;
f8a5c266 7869 int size;
29b0f896
AM
7870 int code16;
7871 int prefix;
7872 relax_substateT subtype;
7873 symbolS *sym;
7874 offsetT off;
7875
f8a5c266 7876 code16 = flag_code == CODE_16BIT ? CODE16 : 0;
a501d77e 7877 size = i.disp_encoding == disp_encoding_32bit ? BIG : SMALL;
29b0f896
AM
7878
7879 prefix = 0;
7880 if (i.prefix[DATA_PREFIX] != 0)
252b5132 7881 {
29b0f896
AM
7882 prefix = 1;
7883 i.prefixes -= 1;
7884 code16 ^= CODE16;
252b5132 7885 }
29b0f896
AM
7886 /* Pentium4 branch hints. */
7887 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
7888 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
2f66722d 7889 {
29b0f896
AM
7890 prefix++;
7891 i.prefixes--;
7892 }
7893 if (i.prefix[REX_PREFIX] != 0)
7894 {
7895 prefix++;
7896 i.prefixes--;
2f66722d
AM
7897 }
7898
7e8b059b
L
7899 /* BND prefixed jump. */
7900 if (i.prefix[BND_PREFIX] != 0)
7901 {
7902 FRAG_APPEND_1_CHAR (i.prefix[BND_PREFIX]);
7903 i.prefixes -= 1;
7904 }
7905
29b0f896
AM
7906 if (i.prefixes != 0 && !intel_syntax)
7907 as_warn (_("skipping prefixes on this instruction"));
7908
7909 /* It's always a symbol; End frag & setup for relax.
7910 Make sure there is enough room in this frag for the largest
7911 instruction we may generate in md_convert_frag. This is 2
7912 bytes for the opcode and room for the prefix and largest
7913 displacement. */
7914 frag_grow (prefix + 2 + 4);
7915 /* Prefix and 1 opcode byte go in fr_fix. */
7916 p = frag_more (prefix + 1);
7917 if (i.prefix[DATA_PREFIX] != 0)
7918 *p++ = DATA_PREFIX_OPCODE;
7919 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE
7920 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE)
7921 *p++ = i.prefix[SEG_PREFIX];
7922 if (i.prefix[REX_PREFIX] != 0)
7923 *p++ = i.prefix[REX_PREFIX];
7924 *p = i.tm.base_opcode;
7925
7926 if ((unsigned char) *p == JUMP_PC_RELATIVE)
f8a5c266 7927 subtype = ENCODE_RELAX_STATE (UNCOND_JUMP, size);
40fb9820 7928 else if (cpu_arch_flags.bitfield.cpui386)
f8a5c266 7929 subtype = ENCODE_RELAX_STATE (COND_JUMP, size);
29b0f896 7930 else
f8a5c266 7931 subtype = ENCODE_RELAX_STATE (COND_JUMP86, size);
29b0f896 7932 subtype |= code16;
3e73aa7c 7933
29b0f896
AM
7934 sym = i.op[0].disps->X_add_symbol;
7935 off = i.op[0].disps->X_add_number;
3e73aa7c 7936
29b0f896
AM
7937 if (i.op[0].disps->X_op != O_constant
7938 && i.op[0].disps->X_op != O_symbol)
3e73aa7c 7939 {
29b0f896
AM
7940 /* Handle complex expressions. */
7941 sym = make_expr_symbol (i.op[0].disps);
7942 off = 0;
7943 }
3e73aa7c 7944
29b0f896
AM
7945 /* 1 possible extra opcode + 4 byte displacement go in var part.
7946 Pass reloc in fr_var. */
d258b828 7947 frag_var (rs_machine_dependent, 5, i.reloc[0], subtype, sym, off, p);
29b0f896 7948}
3e73aa7c 7949
bd7ab16b
L
7950#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
7951/* Return TRUE iff PLT32 relocation should be used for branching to
7952 symbol S. */
7953
7954static bfd_boolean
7955need_plt32_p (symbolS *s)
7956{
7957 /* PLT32 relocation is ELF only. */
7958 if (!IS_ELF)
7959 return FALSE;
7960
a5def729
RO
7961#ifdef TE_SOLARIS
7962 /* Don't emit PLT32 relocation on Solaris: neither native linker nor
7963 krtld support it. */
7964 return FALSE;
7965#endif
7966
bd7ab16b
L
7967 /* Since there is no need to prepare for PLT branch on x86-64, we
7968 can generate R_X86_64_PLT32, instead of R_X86_64_PC32, which can
7969 be used as a marker for 32-bit PC-relative branches. */
7970 if (!object_64bit)
7971 return FALSE;
7972
7973 /* Weak or undefined symbol need PLT32 relocation. */
7974 if (S_IS_WEAK (s) || !S_IS_DEFINED (s))
7975 return TRUE;
7976
7977 /* Non-global symbol doesn't need PLT32 relocation. */
7978 if (! S_IS_EXTERNAL (s))
7979 return FALSE;
7980
7981 /* Other global symbols need PLT32 relocation. NB: Symbol with
7982 non-default visibilities are treated as normal global symbol
7983 so that PLT32 relocation can be used as a marker for 32-bit
7984 PC-relative branches. It is useful for linker relaxation. */
7985 return TRUE;
7986}
7987#endif
7988
29b0f896 7989static void
e3bb37b5 7990output_jump (void)
29b0f896
AM
7991{
7992 char *p;
7993 int size;
3e02c1cc 7994 fixS *fixP;
bd7ab16b 7995 bfd_reloc_code_real_type jump_reloc = i.reloc[0];
29b0f896 7996
0cfa3eb3 7997 if (i.tm.opcode_modifier.jump == JUMP_BYTE)
29b0f896
AM
7998 {
7999 /* This is a loop or jecxz type instruction. */
8000 size = 1;
8001 if (i.prefix[ADDR_PREFIX] != 0)
8002 {
8003 FRAG_APPEND_1_CHAR (ADDR_PREFIX_OPCODE);
8004 i.prefixes -= 1;
8005 }
8006 /* Pentium4 branch hints. */
8007 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
8008 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
8009 {
8010 FRAG_APPEND_1_CHAR (i.prefix[SEG_PREFIX]);
8011 i.prefixes--;
3e73aa7c
JH
8012 }
8013 }
29b0f896
AM
8014 else
8015 {
8016 int code16;
3e73aa7c 8017
29b0f896
AM
8018 code16 = 0;
8019 if (flag_code == CODE_16BIT)
8020 code16 = CODE16;
3e73aa7c 8021
29b0f896
AM
8022 if (i.prefix[DATA_PREFIX] != 0)
8023 {
8024 FRAG_APPEND_1_CHAR (DATA_PREFIX_OPCODE);
8025 i.prefixes -= 1;
8026 code16 ^= CODE16;
8027 }
252b5132 8028
29b0f896
AM
8029 size = 4;
8030 if (code16)
8031 size = 2;
8032 }
9fcc94b6 8033
29b0f896
AM
8034 if (i.prefix[REX_PREFIX] != 0)
8035 {
8036 FRAG_APPEND_1_CHAR (i.prefix[REX_PREFIX]);
8037 i.prefixes -= 1;
8038 }
252b5132 8039
7e8b059b
L
8040 /* BND prefixed jump. */
8041 if (i.prefix[BND_PREFIX] != 0)
8042 {
8043 FRAG_APPEND_1_CHAR (i.prefix[BND_PREFIX]);
8044 i.prefixes -= 1;
8045 }
8046
29b0f896
AM
8047 if (i.prefixes != 0 && !intel_syntax)
8048 as_warn (_("skipping prefixes on this instruction"));
e0890092 8049
42164a71
L
8050 p = frag_more (i.tm.opcode_length + size);
8051 switch (i.tm.opcode_length)
8052 {
8053 case 2:
8054 *p++ = i.tm.base_opcode >> 8;
1a0670f3 8055 /* Fall through. */
42164a71
L
8056 case 1:
8057 *p++ = i.tm.base_opcode;
8058 break;
8059 default:
8060 abort ();
8061 }
e0890092 8062
bd7ab16b
L
8063#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8064 if (size == 4
8065 && jump_reloc == NO_RELOC
8066 && need_plt32_p (i.op[0].disps->X_add_symbol))
8067 jump_reloc = BFD_RELOC_X86_64_PLT32;
8068#endif
8069
8070 jump_reloc = reloc (size, 1, 1, jump_reloc);
8071
3e02c1cc 8072 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal, size,
bd7ab16b 8073 i.op[0].disps, 1, jump_reloc);
3e02c1cc
AM
8074
8075 /* All jumps handled here are signed, but don't use a signed limit
8076 check for 32 and 16 bit jumps as we want to allow wrap around at
8077 4G and 64k respectively. */
8078 if (size == 1)
8079 fixP->fx_signed = 1;
29b0f896 8080}
e0890092 8081
29b0f896 8082static void
e3bb37b5 8083output_interseg_jump (void)
29b0f896
AM
8084{
8085 char *p;
8086 int size;
8087 int prefix;
8088 int code16;
252b5132 8089
29b0f896
AM
8090 code16 = 0;
8091 if (flag_code == CODE_16BIT)
8092 code16 = CODE16;
a217f122 8093
29b0f896
AM
8094 prefix = 0;
8095 if (i.prefix[DATA_PREFIX] != 0)
8096 {
8097 prefix = 1;
8098 i.prefixes -= 1;
8099 code16 ^= CODE16;
8100 }
8101 if (i.prefix[REX_PREFIX] != 0)
8102 {
8103 prefix++;
8104 i.prefixes -= 1;
8105 }
252b5132 8106
29b0f896
AM
8107 size = 4;
8108 if (code16)
8109 size = 2;
252b5132 8110
29b0f896
AM
8111 if (i.prefixes != 0 && !intel_syntax)
8112 as_warn (_("skipping prefixes on this instruction"));
252b5132 8113
29b0f896
AM
8114 /* 1 opcode; 2 segment; offset */
8115 p = frag_more (prefix + 1 + 2 + size);
3e73aa7c 8116
29b0f896
AM
8117 if (i.prefix[DATA_PREFIX] != 0)
8118 *p++ = DATA_PREFIX_OPCODE;
252b5132 8119
29b0f896
AM
8120 if (i.prefix[REX_PREFIX] != 0)
8121 *p++ = i.prefix[REX_PREFIX];
252b5132 8122
29b0f896
AM
8123 *p++ = i.tm.base_opcode;
8124 if (i.op[1].imms->X_op == O_constant)
8125 {
8126 offsetT n = i.op[1].imms->X_add_number;
252b5132 8127
29b0f896
AM
8128 if (size == 2
8129 && !fits_in_unsigned_word (n)
8130 && !fits_in_signed_word (n))
8131 {
8132 as_bad (_("16-bit jump out of range"));
8133 return;
8134 }
8135 md_number_to_chars (p, n, size);
8136 }
8137 else
8138 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
d258b828 8139 i.op[1].imms, 0, reloc (size, 0, 0, i.reloc[1]));
29b0f896
AM
8140 if (i.op[0].imms->X_op != O_constant)
8141 as_bad (_("can't handle non absolute segment in `%s'"),
8142 i.tm.name);
8143 md_number_to_chars (p + size, (valueT) i.op[0].imms->X_add_number, 2);
8144}
a217f122 8145
b4a3a7b4
L
8146#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8147void
8148x86_cleanup (void)
8149{
8150 char *p;
8151 asection *seg = now_seg;
8152 subsegT subseg = now_subseg;
8153 asection *sec;
8154 unsigned int alignment, align_size_1;
8155 unsigned int isa_1_descsz, feature_2_descsz, descsz;
8156 unsigned int isa_1_descsz_raw, feature_2_descsz_raw;
8157 unsigned int padding;
8158
8159 if (!IS_ELF || !x86_used_note)
8160 return;
8161
b4a3a7b4
L
8162 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X86;
8163
8164 /* The .note.gnu.property section layout:
8165
8166 Field Length Contents
8167 ---- ---- ----
8168 n_namsz 4 4
8169 n_descsz 4 The note descriptor size
8170 n_type 4 NT_GNU_PROPERTY_TYPE_0
8171 n_name 4 "GNU"
8172 n_desc n_descsz The program property array
8173 .... .... ....
8174 */
8175
8176 /* Create the .note.gnu.property section. */
8177 sec = subseg_new (NOTE_GNU_PROPERTY_SECTION_NAME, 0);
fd361982 8178 bfd_set_section_flags (sec,
b4a3a7b4
L
8179 (SEC_ALLOC
8180 | SEC_LOAD
8181 | SEC_DATA
8182 | SEC_HAS_CONTENTS
8183 | SEC_READONLY));
8184
8185 if (get_elf_backend_data (stdoutput)->s->elfclass == ELFCLASS64)
8186 {
8187 align_size_1 = 7;
8188 alignment = 3;
8189 }
8190 else
8191 {
8192 align_size_1 = 3;
8193 alignment = 2;
8194 }
8195
fd361982 8196 bfd_set_section_alignment (sec, alignment);
b4a3a7b4
L
8197 elf_section_type (sec) = SHT_NOTE;
8198
8199 /* GNU_PROPERTY_X86_ISA_1_USED: 4-byte type + 4-byte data size
8200 + 4-byte data */
8201 isa_1_descsz_raw = 4 + 4 + 4;
8202 /* Align GNU_PROPERTY_X86_ISA_1_USED. */
8203 isa_1_descsz = (isa_1_descsz_raw + align_size_1) & ~align_size_1;
8204
8205 feature_2_descsz_raw = isa_1_descsz;
8206 /* GNU_PROPERTY_X86_FEATURE_2_USED: 4-byte type + 4-byte data size
8207 + 4-byte data */
8208 feature_2_descsz_raw += 4 + 4 + 4;
8209 /* Align GNU_PROPERTY_X86_FEATURE_2_USED. */
8210 feature_2_descsz = ((feature_2_descsz_raw + align_size_1)
8211 & ~align_size_1);
8212
8213 descsz = feature_2_descsz;
8214 /* Section size: n_namsz + n_descsz + n_type + n_name + n_descsz. */
8215 p = frag_more (4 + 4 + 4 + 4 + descsz);
8216
8217 /* Write n_namsz. */
8218 md_number_to_chars (p, (valueT) 4, 4);
8219
8220 /* Write n_descsz. */
8221 md_number_to_chars (p + 4, (valueT) descsz, 4);
8222
8223 /* Write n_type. */
8224 md_number_to_chars (p + 4 * 2, (valueT) NT_GNU_PROPERTY_TYPE_0, 4);
8225
8226 /* Write n_name. */
8227 memcpy (p + 4 * 3, "GNU", 4);
8228
8229 /* Write 4-byte type. */
8230 md_number_to_chars (p + 4 * 4,
8231 (valueT) GNU_PROPERTY_X86_ISA_1_USED, 4);
8232
8233 /* Write 4-byte data size. */
8234 md_number_to_chars (p + 4 * 5, (valueT) 4, 4);
8235
8236 /* Write 4-byte data. */
8237 md_number_to_chars (p + 4 * 6, (valueT) x86_isa_1_used, 4);
8238
8239 /* Zero out paddings. */
8240 padding = isa_1_descsz - isa_1_descsz_raw;
8241 if (padding)
8242 memset (p + 4 * 7, 0, padding);
8243
8244 /* Write 4-byte type. */
8245 md_number_to_chars (p + isa_1_descsz + 4 * 4,
8246 (valueT) GNU_PROPERTY_X86_FEATURE_2_USED, 4);
8247
8248 /* Write 4-byte data size. */
8249 md_number_to_chars (p + isa_1_descsz + 4 * 5, (valueT) 4, 4);
8250
8251 /* Write 4-byte data. */
8252 md_number_to_chars (p + isa_1_descsz + 4 * 6,
8253 (valueT) x86_feature_2_used, 4);
8254
8255 /* Zero out paddings. */
8256 padding = feature_2_descsz - feature_2_descsz_raw;
8257 if (padding)
8258 memset (p + isa_1_descsz + 4 * 7, 0, padding);
8259
8260 /* We probably can't restore the current segment, for there likely
8261 isn't one yet... */
8262 if (seg && subseg)
8263 subseg_set (seg, subseg);
8264}
8265#endif
8266
9c33702b
JB
8267static unsigned int
8268encoding_length (const fragS *start_frag, offsetT start_off,
8269 const char *frag_now_ptr)
8270{
8271 unsigned int len = 0;
8272
8273 if (start_frag != frag_now)
8274 {
8275 const fragS *fr = start_frag;
8276
8277 do {
8278 len += fr->fr_fix;
8279 fr = fr->fr_next;
8280 } while (fr && fr != frag_now);
8281 }
8282
8283 return len - start_off + (frag_now_ptr - frag_now->fr_literal);
8284}
8285
e379e5f3
L
8286/* Return 1 for test, and, cmp, add, sub, inc and dec which may
8287 be macro-fused with conditional jumps. */
8288
8289static int
8290maybe_fused_with_jcc_p (void)
8291{
8292 /* No RIP address. */
8293 if (i.base_reg && i.base_reg->reg_num == RegIP)
8294 return 0;
8295
8296 /* No VEX/EVEX encoding. */
8297 if (is_any_vex_encoding (&i.tm))
8298 return 0;
8299
8300 /* and, add, sub with destination register. */
8301 if ((i.tm.base_opcode >= 0x20 && i.tm.base_opcode <= 0x25)
8302 || i.tm.base_opcode <= 5
8303 || (i.tm.base_opcode >= 0x28 && i.tm.base_opcode <= 0x2d)
8304 || ((i.tm.base_opcode | 3) == 0x83
8305 && ((i.tm.extension_opcode | 1) == 0x5
8306 || i.tm.extension_opcode == 0x0)))
8307 return (i.types[1].bitfield.class == Reg
8308 || i.types[1].bitfield.instance == Accum);
8309
8310 /* test, cmp with any register. */
8311 if ((i.tm.base_opcode | 1) == 0x85
8312 || (i.tm.base_opcode | 1) == 0xa9
8313 || ((i.tm.base_opcode | 1) == 0xf7
8314 && i.tm.extension_opcode == 0)
8315 || (i.tm.base_opcode >= 0x38 && i.tm.base_opcode <= 0x3d)
8316 || ((i.tm.base_opcode | 3) == 0x83
8317 && (i.tm.extension_opcode == 0x7)))
8318 return (i.types[0].bitfield.class == Reg
8319 || i.types[0].bitfield.instance == Accum
8320 || i.types[1].bitfield.class == Reg
8321 || i.types[1].bitfield.instance == Accum);
8322
8323 /* inc, dec with any register. */
8324 if ((i.tm.cpu_flags.bitfield.cpuno64
8325 && (i.tm.base_opcode | 0xf) == 0x4f)
8326 || ((i.tm.base_opcode | 1) == 0xff
8327 && i.tm.extension_opcode <= 0x1))
8328 return (i.types[0].bitfield.class == Reg
8329 || i.types[0].bitfield.instance == Accum);
8330
8331 return 0;
8332}
8333
8334/* Return 1 if a FUSED_JCC_PADDING frag should be generated. */
8335
8336static int
8337add_fused_jcc_padding_frag_p (void)
8338{
8339 /* NB: Don't work with COND_JUMP86 without i386. */
8340 if (!align_branch_power
8341 || now_seg == absolute_section
8342 || !cpu_arch_flags.bitfield.cpui386
8343 || !(align_branch & align_branch_fused_bit))
8344 return 0;
8345
8346 if (maybe_fused_with_jcc_p ())
8347 {
8348 if (last_insn.kind == last_insn_other
8349 || last_insn.seg != now_seg)
8350 return 1;
8351 if (flag_debug)
8352 as_warn_where (last_insn.file, last_insn.line,
8353 _("`%s` skips -malign-branch-boundary on `%s`"),
8354 last_insn.name, i.tm.name);
8355 }
8356
8357 return 0;
8358}
8359
8360/* Return 1 if a BRANCH_PREFIX frag should be generated. */
8361
8362static int
8363add_branch_prefix_frag_p (void)
8364{
8365 /* NB: Don't work with COND_JUMP86 without i386. Don't add prefix
8366 to PadLock instructions since they include prefixes in opcode. */
8367 if (!align_branch_power
8368 || !align_branch_prefix_size
8369 || now_seg == absolute_section
8370 || i.tm.cpu_flags.bitfield.cpupadlock
8371 || !cpu_arch_flags.bitfield.cpui386)
8372 return 0;
8373
8374 /* Don't add prefix if it is a prefix or there is no operand in case
8375 that segment prefix is special. */
8376 if (!i.operands || i.tm.opcode_modifier.isprefix)
8377 return 0;
8378
8379 if (last_insn.kind == last_insn_other
8380 || last_insn.seg != now_seg)
8381 return 1;
8382
8383 if (flag_debug)
8384 as_warn_where (last_insn.file, last_insn.line,
8385 _("`%s` skips -malign-branch-boundary on `%s`"),
8386 last_insn.name, i.tm.name);
8387
8388 return 0;
8389}
8390
8391/* Return 1 if a BRANCH_PADDING frag should be generated. */
8392
8393static int
8394add_branch_padding_frag_p (enum align_branch_kind *branch_p)
8395{
8396 int add_padding;
8397
8398 /* NB: Don't work with COND_JUMP86 without i386. */
8399 if (!align_branch_power
8400 || now_seg == absolute_section
8401 || !cpu_arch_flags.bitfield.cpui386)
8402 return 0;
8403
8404 add_padding = 0;
8405
8406 /* Check for jcc and direct jmp. */
8407 if (i.tm.opcode_modifier.jump == JUMP)
8408 {
8409 if (i.tm.base_opcode == JUMP_PC_RELATIVE)
8410 {
8411 *branch_p = align_branch_jmp;
8412 add_padding = align_branch & align_branch_jmp_bit;
8413 }
8414 else
8415 {
8416 *branch_p = align_branch_jcc;
8417 if ((align_branch & align_branch_jcc_bit))
8418 add_padding = 1;
8419 }
8420 }
8421 else if (is_any_vex_encoding (&i.tm))
8422 return 0;
8423 else if ((i.tm.base_opcode | 1) == 0xc3)
8424 {
8425 /* Near ret. */
8426 *branch_p = align_branch_ret;
8427 if ((align_branch & align_branch_ret_bit))
8428 add_padding = 1;
8429 }
8430 else
8431 {
8432 /* Check for indirect jmp, direct and indirect calls. */
8433 if (i.tm.base_opcode == 0xe8)
8434 {
8435 /* Direct call. */
8436 *branch_p = align_branch_call;
8437 if ((align_branch & align_branch_call_bit))
8438 add_padding = 1;
8439 }
8440 else if (i.tm.base_opcode == 0xff
8441 && (i.tm.extension_opcode == 2
8442 || i.tm.extension_opcode == 4))
8443 {
8444 /* Indirect call and jmp. */
8445 *branch_p = align_branch_indirect;
8446 if ((align_branch & align_branch_indirect_bit))
8447 add_padding = 1;
8448 }
8449
8450 if (add_padding
8451 && i.disp_operands
8452 && tls_get_addr
8453 && (i.op[0].disps->X_op == O_symbol
8454 || (i.op[0].disps->X_op == O_subtract
8455 && i.op[0].disps->X_op_symbol == GOT_symbol)))
8456 {
8457 symbolS *s = i.op[0].disps->X_add_symbol;
8458 /* No padding to call to global or undefined tls_get_addr. */
8459 if ((S_IS_EXTERNAL (s) || !S_IS_DEFINED (s))
8460 && strcmp (S_GET_NAME (s), tls_get_addr) == 0)
8461 return 0;
8462 }
8463 }
8464
8465 if (add_padding
8466 && last_insn.kind != last_insn_other
8467 && last_insn.seg == now_seg)
8468 {
8469 if (flag_debug)
8470 as_warn_where (last_insn.file, last_insn.line,
8471 _("`%s` skips -malign-branch-boundary on `%s`"),
8472 last_insn.name, i.tm.name);
8473 return 0;
8474 }
8475
8476 return add_padding;
8477}
8478
29b0f896 8479static void
e3bb37b5 8480output_insn (void)
29b0f896 8481{
2bbd9c25
JJ
8482 fragS *insn_start_frag;
8483 offsetT insn_start_off;
e379e5f3
L
8484 fragS *fragP = NULL;
8485 enum align_branch_kind branch = align_branch_none;
2bbd9c25 8486
b4a3a7b4
L
8487#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8488 if (IS_ELF && x86_used_note)
8489 {
8490 if (i.tm.cpu_flags.bitfield.cpucmov)
8491 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_CMOV;
8492 if (i.tm.cpu_flags.bitfield.cpusse)
8493 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE;
8494 if (i.tm.cpu_flags.bitfield.cpusse2)
8495 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE2;
8496 if (i.tm.cpu_flags.bitfield.cpusse3)
8497 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE3;
8498 if (i.tm.cpu_flags.bitfield.cpussse3)
8499 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSSE3;
8500 if (i.tm.cpu_flags.bitfield.cpusse4_1)
8501 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE4_1;
8502 if (i.tm.cpu_flags.bitfield.cpusse4_2)
8503 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE4_2;
8504 if (i.tm.cpu_flags.bitfield.cpuavx)
8505 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX;
8506 if (i.tm.cpu_flags.bitfield.cpuavx2)
8507 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX2;
8508 if (i.tm.cpu_flags.bitfield.cpufma)
8509 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_FMA;
8510 if (i.tm.cpu_flags.bitfield.cpuavx512f)
8511 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512F;
8512 if (i.tm.cpu_flags.bitfield.cpuavx512cd)
8513 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512CD;
8514 if (i.tm.cpu_flags.bitfield.cpuavx512er)
8515 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512ER;
8516 if (i.tm.cpu_flags.bitfield.cpuavx512pf)
8517 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512PF;
8518 if (i.tm.cpu_flags.bitfield.cpuavx512vl)
8519 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512VL;
8520 if (i.tm.cpu_flags.bitfield.cpuavx512dq)
8521 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512DQ;
8522 if (i.tm.cpu_flags.bitfield.cpuavx512bw)
8523 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512BW;
8524 if (i.tm.cpu_flags.bitfield.cpuavx512_4fmaps)
8525 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_4FMAPS;
8526 if (i.tm.cpu_flags.bitfield.cpuavx512_4vnniw)
8527 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_4VNNIW;
8528 if (i.tm.cpu_flags.bitfield.cpuavx512_bitalg)
8529 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_BITALG;
8530 if (i.tm.cpu_flags.bitfield.cpuavx512ifma)
8531 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_IFMA;
8532 if (i.tm.cpu_flags.bitfield.cpuavx512vbmi)
8533 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VBMI;
8534 if (i.tm.cpu_flags.bitfield.cpuavx512_vbmi2)
8535 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VBMI2;
8536 if (i.tm.cpu_flags.bitfield.cpuavx512_vnni)
8537 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VNNI;
462cac58
L
8538 if (i.tm.cpu_flags.bitfield.cpuavx512_bf16)
8539 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_BF16;
b4a3a7b4
L
8540
8541 if (i.tm.cpu_flags.bitfield.cpu8087
8542 || i.tm.cpu_flags.bitfield.cpu287
8543 || i.tm.cpu_flags.bitfield.cpu387
8544 || i.tm.cpu_flags.bitfield.cpu687
8545 || i.tm.cpu_flags.bitfield.cpufisttp)
8546 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X87;
319ff62c
JB
8547 if (i.has_regmmx
8548 || i.tm.base_opcode == 0xf77 /* emms */
8549 || i.tm.base_opcode == 0xf0e /* femms */)
b4a3a7b4
L
8550 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_MMX;
8551 if (i.has_regxmm)
8552 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XMM;
8553 if (i.has_regymm)
8554 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_YMM;
8555 if (i.has_regzmm)
8556 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_ZMM;
8557 if (i.tm.cpu_flags.bitfield.cpufxsr)
8558 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_FXSR;
8559 if (i.tm.cpu_flags.bitfield.cpuxsave)
8560 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVE;
8561 if (i.tm.cpu_flags.bitfield.cpuxsaveopt)
8562 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEOPT;
8563 if (i.tm.cpu_flags.bitfield.cpuxsavec)
8564 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEC;
8565 }
8566#endif
8567
29b0f896
AM
8568 /* Tie dwarf2 debug info to the address at the start of the insn.
8569 We can't do this after the insn has been output as the current
8570 frag may have been closed off. eg. by frag_var. */
8571 dwarf2_emit_insn (0);
8572
2bbd9c25
JJ
8573 insn_start_frag = frag_now;
8574 insn_start_off = frag_now_fix ();
8575
e379e5f3
L
8576 if (add_branch_padding_frag_p (&branch))
8577 {
8578 char *p;
8579 /* Branch can be 8 bytes. Leave some room for prefixes. */
8580 unsigned int max_branch_padding_size = 14;
8581
8582 /* Align section to boundary. */
8583 record_alignment (now_seg, align_branch_power);
8584
8585 /* Make room for padding. */
8586 frag_grow (max_branch_padding_size);
8587
8588 /* Start of the padding. */
8589 p = frag_more (0);
8590
8591 fragP = frag_now;
8592
8593 frag_var (rs_machine_dependent, max_branch_padding_size, 0,
8594 ENCODE_RELAX_STATE (BRANCH_PADDING, 0),
8595 NULL, 0, p);
8596
8597 fragP->tc_frag_data.branch_type = branch;
8598 fragP->tc_frag_data.max_bytes = max_branch_padding_size;
8599 }
8600
29b0f896 8601 /* Output jumps. */
0cfa3eb3 8602 if (i.tm.opcode_modifier.jump == JUMP)
29b0f896 8603 output_branch ();
0cfa3eb3
JB
8604 else if (i.tm.opcode_modifier.jump == JUMP_BYTE
8605 || i.tm.opcode_modifier.jump == JUMP_DWORD)
29b0f896 8606 output_jump ();
0cfa3eb3 8607 else if (i.tm.opcode_modifier.jump == JUMP_INTERSEGMENT)
29b0f896
AM
8608 output_interseg_jump ();
8609 else
8610 {
8611 /* Output normal instructions here. */
8612 char *p;
8613 unsigned char *q;
47465058 8614 unsigned int j;
331d2d0d 8615 unsigned int prefix;
4dffcebc 8616
e4e00185 8617 if (avoid_fence
c3949f43
JB
8618 && (i.tm.base_opcode == 0xfaee8
8619 || i.tm.base_opcode == 0xfaef0
8620 || i.tm.base_opcode == 0xfaef8))
e4e00185
AS
8621 {
8622 /* Encode lfence, mfence, and sfence as
8623 f0 83 04 24 00 lock addl $0x0, (%{re}sp). */
8624 offsetT val = 0x240483f0ULL;
8625 p = frag_more (5);
8626 md_number_to_chars (p, val, 5);
8627 return;
8628 }
8629
d022bddd
IT
8630 /* Some processors fail on LOCK prefix. This options makes
8631 assembler ignore LOCK prefix and serves as a workaround. */
8632 if (omit_lock_prefix)
8633 {
8634 if (i.tm.base_opcode == LOCK_PREFIX_OPCODE)
8635 return;
8636 i.prefix[LOCK_PREFIX] = 0;
8637 }
8638
e379e5f3
L
8639 if (branch)
8640 /* Skip if this is a branch. */
8641 ;
8642 else if (add_fused_jcc_padding_frag_p ())
8643 {
8644 /* Make room for padding. */
8645 frag_grow (MAX_FUSED_JCC_PADDING_SIZE);
8646 p = frag_more (0);
8647
8648 fragP = frag_now;
8649
8650 frag_var (rs_machine_dependent, MAX_FUSED_JCC_PADDING_SIZE, 0,
8651 ENCODE_RELAX_STATE (FUSED_JCC_PADDING, 0),
8652 NULL, 0, p);
8653
8654 fragP->tc_frag_data.branch_type = align_branch_fused;
8655 fragP->tc_frag_data.max_bytes = MAX_FUSED_JCC_PADDING_SIZE;
8656 }
8657 else if (add_branch_prefix_frag_p ())
8658 {
8659 unsigned int max_prefix_size = align_branch_prefix_size;
8660
8661 /* Make room for padding. */
8662 frag_grow (max_prefix_size);
8663 p = frag_more (0);
8664
8665 fragP = frag_now;
8666
8667 frag_var (rs_machine_dependent, max_prefix_size, 0,
8668 ENCODE_RELAX_STATE (BRANCH_PREFIX, 0),
8669 NULL, 0, p);
8670
8671 fragP->tc_frag_data.max_bytes = max_prefix_size;
8672 }
8673
43234a1e
L
8674 /* Since the VEX/EVEX prefix contains the implicit prefix, we
8675 don't need the explicit prefix. */
8676 if (!i.tm.opcode_modifier.vex && !i.tm.opcode_modifier.evex)
bc4bd9ab 8677 {
c0f3af97 8678 switch (i.tm.opcode_length)
bc4bd9ab 8679 {
c0f3af97
L
8680 case 3:
8681 if (i.tm.base_opcode & 0xff000000)
4dffcebc 8682 {
c0f3af97 8683 prefix = (i.tm.base_opcode >> 24) & 0xff;
c3949f43
JB
8684 if (!i.tm.cpu_flags.bitfield.cpupadlock
8685 || prefix != REPE_PREFIX_OPCODE
8686 || (i.prefix[REP_PREFIX] != REPE_PREFIX_OPCODE))
8687 add_prefix (prefix);
c0f3af97
L
8688 }
8689 break;
8690 case 2:
8691 if ((i.tm.base_opcode & 0xff0000) != 0)
8692 {
8693 prefix = (i.tm.base_opcode >> 16) & 0xff;
c3949f43 8694 add_prefix (prefix);
4dffcebc 8695 }
c0f3af97
L
8696 break;
8697 case 1:
8698 break;
390c91cf
L
8699 case 0:
8700 /* Check for pseudo prefixes. */
8701 as_bad_where (insn_start_frag->fr_file,
8702 insn_start_frag->fr_line,
8703 _("pseudo prefix without instruction"));
8704 return;
c0f3af97
L
8705 default:
8706 abort ();
bc4bd9ab 8707 }
c0f3af97 8708
6d19a37a 8709#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
cf61b747
L
8710 /* For x32, add a dummy REX_OPCODE prefix for mov/add with
8711 R_X86_64_GOTTPOFF relocation so that linker can safely
8712 perform IE->LE optimization. */
8713 if (x86_elf_abi == X86_64_X32_ABI
8714 && i.operands == 2
8715 && i.reloc[0] == BFD_RELOC_X86_64_GOTTPOFF
8716 && i.prefix[REX_PREFIX] == 0)
8717 add_prefix (REX_OPCODE);
6d19a37a 8718#endif
cf61b747 8719
c0f3af97
L
8720 /* The prefix bytes. */
8721 for (j = ARRAY_SIZE (i.prefix), q = i.prefix; j > 0; j--, q++)
8722 if (*q)
8723 FRAG_APPEND_1_CHAR (*q);
0f10071e 8724 }
ae5c1c7b 8725 else
c0f3af97
L
8726 {
8727 for (j = 0, q = i.prefix; j < ARRAY_SIZE (i.prefix); j++, q++)
8728 if (*q)
8729 switch (j)
8730 {
8731 case REX_PREFIX:
8732 /* REX byte is encoded in VEX prefix. */
8733 break;
8734 case SEG_PREFIX:
8735 case ADDR_PREFIX:
8736 FRAG_APPEND_1_CHAR (*q);
8737 break;
8738 default:
8739 /* There should be no other prefixes for instructions
8740 with VEX prefix. */
8741 abort ();
8742 }
8743
43234a1e
L
8744 /* For EVEX instructions i.vrex should become 0 after
8745 build_evex_prefix. For VEX instructions upper 16 registers
8746 aren't available, so VREX should be 0. */
8747 if (i.vrex)
8748 abort ();
c0f3af97
L
8749 /* Now the VEX prefix. */
8750 p = frag_more (i.vex.length);
8751 for (j = 0; j < i.vex.length; j++)
8752 p[j] = i.vex.bytes[j];
8753 }
252b5132 8754
29b0f896 8755 /* Now the opcode; be careful about word order here! */
4dffcebc 8756 if (i.tm.opcode_length == 1)
29b0f896
AM
8757 {
8758 FRAG_APPEND_1_CHAR (i.tm.base_opcode);
8759 }
8760 else
8761 {
4dffcebc 8762 switch (i.tm.opcode_length)
331d2d0d 8763 {
43234a1e
L
8764 case 4:
8765 p = frag_more (4);
8766 *p++ = (i.tm.base_opcode >> 24) & 0xff;
8767 *p++ = (i.tm.base_opcode >> 16) & 0xff;
8768 break;
4dffcebc 8769 case 3:
331d2d0d
L
8770 p = frag_more (3);
8771 *p++ = (i.tm.base_opcode >> 16) & 0xff;
4dffcebc
L
8772 break;
8773 case 2:
8774 p = frag_more (2);
8775 break;
8776 default:
8777 abort ();
8778 break;
331d2d0d 8779 }
0f10071e 8780
29b0f896
AM
8781 /* Put out high byte first: can't use md_number_to_chars! */
8782 *p++ = (i.tm.base_opcode >> 8) & 0xff;
8783 *p = i.tm.base_opcode & 0xff;
8784 }
3e73aa7c 8785
29b0f896 8786 /* Now the modrm byte and sib byte (if present). */
40fb9820 8787 if (i.tm.opcode_modifier.modrm)
29b0f896 8788 {
4a3523fa
L
8789 FRAG_APPEND_1_CHAR ((i.rm.regmem << 0
8790 | i.rm.reg << 3
8791 | i.rm.mode << 6));
29b0f896
AM
8792 /* If i.rm.regmem == ESP (4)
8793 && i.rm.mode != (Register mode)
8794 && not 16 bit
8795 ==> need second modrm byte. */
8796 if (i.rm.regmem == ESCAPE_TO_TWO_BYTE_ADDRESSING
8797 && i.rm.mode != 3
dc821c5f 8798 && !(i.base_reg && i.base_reg->reg_type.bitfield.word))
4a3523fa
L
8799 FRAG_APPEND_1_CHAR ((i.sib.base << 0
8800 | i.sib.index << 3
8801 | i.sib.scale << 6));
29b0f896 8802 }
3e73aa7c 8803
29b0f896 8804 if (i.disp_operands)
2bbd9c25 8805 output_disp (insn_start_frag, insn_start_off);
3e73aa7c 8806
29b0f896 8807 if (i.imm_operands)
2bbd9c25 8808 output_imm (insn_start_frag, insn_start_off);
9c33702b
JB
8809
8810 /*
8811 * frag_now_fix () returning plain abs_section_offset when we're in the
8812 * absolute section, and abs_section_offset not getting updated as data
8813 * gets added to the frag breaks the logic below.
8814 */
8815 if (now_seg != absolute_section)
8816 {
8817 j = encoding_length (insn_start_frag, insn_start_off, frag_more (0));
8818 if (j > 15)
8819 as_warn (_("instruction length of %u bytes exceeds the limit of 15"),
8820 j);
e379e5f3
L
8821 else if (fragP)
8822 {
8823 /* NB: Don't add prefix with GOTPC relocation since
8824 output_disp() above depends on the fixed encoding
8825 length. Can't add prefix with TLS relocation since
8826 it breaks TLS linker optimization. */
8827 unsigned int max = i.has_gotpc_tls_reloc ? 0 : 15 - j;
8828 /* Prefix count on the current instruction. */
8829 unsigned int count = i.vex.length;
8830 unsigned int k;
8831 for (k = 0; k < ARRAY_SIZE (i.prefix); k++)
8832 /* REX byte is encoded in VEX/EVEX prefix. */
8833 if (i.prefix[k] && (k != REX_PREFIX || !i.vex.length))
8834 count++;
8835
8836 /* Count prefixes for extended opcode maps. */
8837 if (!i.vex.length)
8838 switch (i.tm.opcode_length)
8839 {
8840 case 3:
8841 if (((i.tm.base_opcode >> 16) & 0xff) == 0xf)
8842 {
8843 count++;
8844 switch ((i.tm.base_opcode >> 8) & 0xff)
8845 {
8846 case 0x38:
8847 case 0x3a:
8848 count++;
8849 break;
8850 default:
8851 break;
8852 }
8853 }
8854 break;
8855 case 2:
8856 if (((i.tm.base_opcode >> 8) & 0xff) == 0xf)
8857 count++;
8858 break;
8859 case 1:
8860 break;
8861 default:
8862 abort ();
8863 }
8864
8865 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
8866 == BRANCH_PREFIX)
8867 {
8868 /* Set the maximum prefix size in BRANCH_PREFIX
8869 frag. */
8870 if (fragP->tc_frag_data.max_bytes > max)
8871 fragP->tc_frag_data.max_bytes = max;
8872 if (fragP->tc_frag_data.max_bytes > count)
8873 fragP->tc_frag_data.max_bytes -= count;
8874 else
8875 fragP->tc_frag_data.max_bytes = 0;
8876 }
8877 else
8878 {
8879 /* Remember the maximum prefix size in FUSED_JCC_PADDING
8880 frag. */
8881 unsigned int max_prefix_size;
8882 if (align_branch_prefix_size > max)
8883 max_prefix_size = max;
8884 else
8885 max_prefix_size = align_branch_prefix_size;
8886 if (max_prefix_size > count)
8887 fragP->tc_frag_data.max_prefix_length
8888 = max_prefix_size - count;
8889 }
8890
8891 /* Use existing segment prefix if possible. Use CS
8892 segment prefix in 64-bit mode. In 32-bit mode, use SS
8893 segment prefix with ESP/EBP base register and use DS
8894 segment prefix without ESP/EBP base register. */
8895 if (i.prefix[SEG_PREFIX])
8896 fragP->tc_frag_data.default_prefix = i.prefix[SEG_PREFIX];
8897 else if (flag_code == CODE_64BIT)
8898 fragP->tc_frag_data.default_prefix = CS_PREFIX_OPCODE;
8899 else if (i.base_reg
8900 && (i.base_reg->reg_num == 4
8901 || i.base_reg->reg_num == 5))
8902 fragP->tc_frag_data.default_prefix = SS_PREFIX_OPCODE;
8903 else
8904 fragP->tc_frag_data.default_prefix = DS_PREFIX_OPCODE;
8905 }
9c33702b 8906 }
29b0f896 8907 }
252b5132 8908
e379e5f3
L
8909 /* NB: Don't work with COND_JUMP86 without i386. */
8910 if (align_branch_power
8911 && now_seg != absolute_section
8912 && cpu_arch_flags.bitfield.cpui386)
8913 {
8914 /* Terminate each frag so that we can add prefix and check for
8915 fused jcc. */
8916 frag_wane (frag_now);
8917 frag_new (0);
8918 }
8919
29b0f896
AM
8920#ifdef DEBUG386
8921 if (flag_debug)
8922 {
7b81dfbb 8923 pi ("" /*line*/, &i);
29b0f896
AM
8924 }
8925#endif /* DEBUG386 */
8926}
252b5132 8927
e205caa7
L
8928/* Return the size of the displacement operand N. */
8929
8930static int
8931disp_size (unsigned int n)
8932{
8933 int size = 4;
43234a1e 8934
b5014f7a 8935 if (i.types[n].bitfield.disp64)
40fb9820
L
8936 size = 8;
8937 else if (i.types[n].bitfield.disp8)
8938 size = 1;
8939 else if (i.types[n].bitfield.disp16)
8940 size = 2;
e205caa7
L
8941 return size;
8942}
8943
8944/* Return the size of the immediate operand N. */
8945
8946static int
8947imm_size (unsigned int n)
8948{
8949 int size = 4;
40fb9820
L
8950 if (i.types[n].bitfield.imm64)
8951 size = 8;
8952 else if (i.types[n].bitfield.imm8 || i.types[n].bitfield.imm8s)
8953 size = 1;
8954 else if (i.types[n].bitfield.imm16)
8955 size = 2;
e205caa7
L
8956 return size;
8957}
8958
29b0f896 8959static void
64e74474 8960output_disp (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
8961{
8962 char *p;
8963 unsigned int n;
252b5132 8964
29b0f896
AM
8965 for (n = 0; n < i.operands; n++)
8966 {
b5014f7a 8967 if (operand_type_check (i.types[n], disp))
29b0f896
AM
8968 {
8969 if (i.op[n].disps->X_op == O_constant)
8970 {
e205caa7 8971 int size = disp_size (n);
43234a1e 8972 offsetT val = i.op[n].disps->X_add_number;
252b5132 8973
629cfaf1
JB
8974 val = offset_in_range (val >> (size == 1 ? i.memshift : 0),
8975 size);
29b0f896
AM
8976 p = frag_more (size);
8977 md_number_to_chars (p, val, size);
8978 }
8979 else
8980 {
f86103b7 8981 enum bfd_reloc_code_real reloc_type;
e205caa7 8982 int size = disp_size (n);
40fb9820 8983 int sign = i.types[n].bitfield.disp32s;
29b0f896 8984 int pcrel = (i.flags[n] & Operand_PCrel) != 0;
02a86693 8985 fixS *fixP;
29b0f896 8986
e205caa7 8987 /* We can't have 8 bit displacement here. */
9c2799c2 8988 gas_assert (!i.types[n].bitfield.disp8);
e205caa7 8989
29b0f896
AM
8990 /* The PC relative address is computed relative
8991 to the instruction boundary, so in case immediate
8992 fields follows, we need to adjust the value. */
8993 if (pcrel && i.imm_operands)
8994 {
29b0f896 8995 unsigned int n1;
e205caa7 8996 int sz = 0;
252b5132 8997
29b0f896 8998 for (n1 = 0; n1 < i.operands; n1++)
40fb9820 8999 if (operand_type_check (i.types[n1], imm))
252b5132 9000 {
e205caa7
L
9001 /* Only one immediate is allowed for PC
9002 relative address. */
9c2799c2 9003 gas_assert (sz == 0);
e205caa7
L
9004 sz = imm_size (n1);
9005 i.op[n].disps->X_add_number -= sz;
252b5132 9006 }
29b0f896 9007 /* We should find the immediate. */
9c2799c2 9008 gas_assert (sz != 0);
29b0f896 9009 }
520dc8e8 9010
29b0f896 9011 p = frag_more (size);
d258b828 9012 reloc_type = reloc (size, pcrel, sign, i.reloc[n]);
d6ab8113 9013 if (GOT_symbol
2bbd9c25 9014 && GOT_symbol == i.op[n].disps->X_add_symbol
d6ab8113 9015 && (((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
9016 || reloc_type == BFD_RELOC_X86_64_32S
9017 || (reloc_type == BFD_RELOC_64
9018 && object_64bit))
d6ab8113
JB
9019 && (i.op[n].disps->X_op == O_symbol
9020 || (i.op[n].disps->X_op == O_add
9021 && ((symbol_get_value_expression
9022 (i.op[n].disps->X_op_symbol)->X_op)
9023 == O_subtract))))
9024 || reloc_type == BFD_RELOC_32_PCREL))
2bbd9c25 9025 {
4fa24527 9026 if (!object_64bit)
7b81dfbb
AJ
9027 {
9028 reloc_type = BFD_RELOC_386_GOTPC;
e379e5f3 9029 i.has_gotpc_tls_reloc = TRUE;
d583596c
JB
9030 i.op[n].imms->X_add_number +=
9031 encoding_length (insn_start_frag, insn_start_off, p);
7b81dfbb
AJ
9032 }
9033 else if (reloc_type == BFD_RELOC_64)
9034 reloc_type = BFD_RELOC_X86_64_GOTPC64;
d6ab8113 9035 else
7b81dfbb
AJ
9036 /* Don't do the adjustment for x86-64, as there
9037 the pcrel addressing is relative to the _next_
9038 insn, and that is taken care of in other code. */
d6ab8113 9039 reloc_type = BFD_RELOC_X86_64_GOTPC32;
2bbd9c25 9040 }
e379e5f3
L
9041 else if (align_branch_power)
9042 {
9043 switch (reloc_type)
9044 {
9045 case BFD_RELOC_386_TLS_GD:
9046 case BFD_RELOC_386_TLS_LDM:
9047 case BFD_RELOC_386_TLS_IE:
9048 case BFD_RELOC_386_TLS_IE_32:
9049 case BFD_RELOC_386_TLS_GOTIE:
9050 case BFD_RELOC_386_TLS_GOTDESC:
9051 case BFD_RELOC_386_TLS_DESC_CALL:
9052 case BFD_RELOC_X86_64_TLSGD:
9053 case BFD_RELOC_X86_64_TLSLD:
9054 case BFD_RELOC_X86_64_GOTTPOFF:
9055 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
9056 case BFD_RELOC_X86_64_TLSDESC_CALL:
9057 i.has_gotpc_tls_reloc = TRUE;
9058 default:
9059 break;
9060 }
9061 }
02a86693
L
9062 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal,
9063 size, i.op[n].disps, pcrel,
9064 reloc_type);
9065 /* Check for "call/jmp *mem", "mov mem, %reg",
9066 "test %reg, mem" and "binop mem, %reg" where binop
9067 is one of adc, add, and, cmp, or, sbb, sub, xor
e60f4d3b
L
9068 instructions without data prefix. Always generate
9069 R_386_GOT32X for "sym*GOT" operand in 32-bit mode. */
9070 if (i.prefix[DATA_PREFIX] == 0
9071 && (generate_relax_relocations
9072 || (!object_64bit
9073 && i.rm.mode == 0
9074 && i.rm.regmem == 5))
0cb4071e
L
9075 && (i.rm.mode == 2
9076 || (i.rm.mode == 0 && i.rm.regmem == 5))
02a86693
L
9077 && ((i.operands == 1
9078 && i.tm.base_opcode == 0xff
9079 && (i.rm.reg == 2 || i.rm.reg == 4))
9080 || (i.operands == 2
9081 && (i.tm.base_opcode == 0x8b
9082 || i.tm.base_opcode == 0x85
9083 || (i.tm.base_opcode & 0xc7) == 0x03))))
9084 {
9085 if (object_64bit)
9086 {
9087 fixP->fx_tcbit = i.rex != 0;
9088 if (i.base_reg
e968fc9b 9089 && (i.base_reg->reg_num == RegIP))
02a86693
L
9090 fixP->fx_tcbit2 = 1;
9091 }
9092 else
9093 fixP->fx_tcbit2 = 1;
9094 }
29b0f896
AM
9095 }
9096 }
9097 }
9098}
252b5132 9099
29b0f896 9100static void
64e74474 9101output_imm (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
9102{
9103 char *p;
9104 unsigned int n;
252b5132 9105
29b0f896
AM
9106 for (n = 0; n < i.operands; n++)
9107 {
43234a1e
L
9108 /* Skip SAE/RC Imm operand in EVEX. They are already handled. */
9109 if (i.rounding && (int) n == i.rounding->operand)
9110 continue;
9111
40fb9820 9112 if (operand_type_check (i.types[n], imm))
29b0f896
AM
9113 {
9114 if (i.op[n].imms->X_op == O_constant)
9115 {
e205caa7 9116 int size = imm_size (n);
29b0f896 9117 offsetT val;
b4cac588 9118
29b0f896
AM
9119 val = offset_in_range (i.op[n].imms->X_add_number,
9120 size);
9121 p = frag_more (size);
9122 md_number_to_chars (p, val, size);
9123 }
9124 else
9125 {
9126 /* Not absolute_section.
9127 Need a 32-bit fixup (don't support 8bit
9128 non-absolute imms). Try to support other
9129 sizes ... */
f86103b7 9130 enum bfd_reloc_code_real reloc_type;
e205caa7
L
9131 int size = imm_size (n);
9132 int sign;
29b0f896 9133
40fb9820 9134 if (i.types[n].bitfield.imm32s
a7d61044 9135 && (i.suffix == QWORD_MNEM_SUFFIX
40fb9820 9136 || (!i.suffix && i.tm.opcode_modifier.no_lsuf)))
29b0f896 9137 sign = 1;
e205caa7
L
9138 else
9139 sign = 0;
520dc8e8 9140
29b0f896 9141 p = frag_more (size);
d258b828 9142 reloc_type = reloc (size, 0, sign, i.reloc[n]);
f86103b7 9143
2bbd9c25
JJ
9144 /* This is tough to explain. We end up with this one if we
9145 * have operands that look like
9146 * "_GLOBAL_OFFSET_TABLE_+[.-.L284]". The goal here is to
9147 * obtain the absolute address of the GOT, and it is strongly
9148 * preferable from a performance point of view to avoid using
9149 * a runtime relocation for this. The actual sequence of
9150 * instructions often look something like:
9151 *
9152 * call .L66
9153 * .L66:
9154 * popl %ebx
9155 * addl $_GLOBAL_OFFSET_TABLE_+[.-.L66],%ebx
9156 *
9157 * The call and pop essentially return the absolute address
9158 * of the label .L66 and store it in %ebx. The linker itself
9159 * will ultimately change the first operand of the addl so
9160 * that %ebx points to the GOT, but to keep things simple, the
9161 * .o file must have this operand set so that it generates not
9162 * the absolute address of .L66, but the absolute address of
9163 * itself. This allows the linker itself simply treat a GOTPC
9164 * relocation as asking for a pcrel offset to the GOT to be
9165 * added in, and the addend of the relocation is stored in the
9166 * operand field for the instruction itself.
9167 *
9168 * Our job here is to fix the operand so that it would add
9169 * the correct offset so that %ebx would point to itself. The
9170 * thing that is tricky is that .-.L66 will point to the
9171 * beginning of the instruction, so we need to further modify
9172 * the operand so that it will point to itself. There are
9173 * other cases where you have something like:
9174 *
9175 * .long $_GLOBAL_OFFSET_TABLE_+[.-.L66]
9176 *
9177 * and here no correction would be required. Internally in
9178 * the assembler we treat operands of this form as not being
9179 * pcrel since the '.' is explicitly mentioned, and I wonder
9180 * whether it would simplify matters to do it this way. Who
9181 * knows. In earlier versions of the PIC patches, the
9182 * pcrel_adjust field was used to store the correction, but
9183 * since the expression is not pcrel, I felt it would be
9184 * confusing to do it this way. */
9185
d6ab8113 9186 if ((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
9187 || reloc_type == BFD_RELOC_X86_64_32S
9188 || reloc_type == BFD_RELOC_64)
29b0f896
AM
9189 && GOT_symbol
9190 && GOT_symbol == i.op[n].imms->X_add_symbol
9191 && (i.op[n].imms->X_op == O_symbol
9192 || (i.op[n].imms->X_op == O_add
9193 && ((symbol_get_value_expression
9194 (i.op[n].imms->X_op_symbol)->X_op)
9195 == O_subtract))))
9196 {
4fa24527 9197 if (!object_64bit)
d6ab8113 9198 reloc_type = BFD_RELOC_386_GOTPC;
7b81dfbb 9199 else if (size == 4)
d6ab8113 9200 reloc_type = BFD_RELOC_X86_64_GOTPC32;
7b81dfbb
AJ
9201 else if (size == 8)
9202 reloc_type = BFD_RELOC_X86_64_GOTPC64;
e379e5f3 9203 i.has_gotpc_tls_reloc = TRUE;
d583596c
JB
9204 i.op[n].imms->X_add_number +=
9205 encoding_length (insn_start_frag, insn_start_off, p);
29b0f896 9206 }
29b0f896
AM
9207 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
9208 i.op[n].imms, 0, reloc_type);
9209 }
9210 }
9211 }
252b5132
RH
9212}
9213\f
d182319b
JB
9214/* x86_cons_fix_new is called via the expression parsing code when a
9215 reloc is needed. We use this hook to get the correct .got reloc. */
d182319b
JB
9216static int cons_sign = -1;
9217
9218void
e3bb37b5 9219x86_cons_fix_new (fragS *frag, unsigned int off, unsigned int len,
62ebcb5c 9220 expressionS *exp, bfd_reloc_code_real_type r)
d182319b 9221{
d258b828 9222 r = reloc (len, 0, cons_sign, r);
d182319b
JB
9223
9224#ifdef TE_PE
9225 if (exp->X_op == O_secrel)
9226 {
9227 exp->X_op = O_symbol;
9228 r = BFD_RELOC_32_SECREL;
9229 }
9230#endif
9231
9232 fix_new_exp (frag, off, len, exp, 0, r);
9233}
9234
357d1bd8
L
9235/* Export the ABI address size for use by TC_ADDRESS_BYTES for the
9236 purpose of the `.dc.a' internal pseudo-op. */
9237
9238int
9239x86_address_bytes (void)
9240{
9241 if ((stdoutput->arch_info->mach & bfd_mach_x64_32))
9242 return 4;
9243 return stdoutput->arch_info->bits_per_address / 8;
9244}
9245
d382c579
TG
9246#if !(defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) || defined (OBJ_MACH_O)) \
9247 || defined (LEX_AT)
d258b828 9248# define lex_got(reloc, adjust, types) NULL
718ddfc0 9249#else
f3c180ae
AM
9250/* Parse operands of the form
9251 <symbol>@GOTOFF+<nnn>
9252 and similar .plt or .got references.
9253
9254 If we find one, set up the correct relocation in RELOC and copy the
9255 input string, minus the `@GOTOFF' into a malloc'd buffer for
9256 parsing by the calling routine. Return this buffer, and if ADJUST
9257 is non-null set it to the length of the string we removed from the
9258 input line. Otherwise return NULL. */
9259static char *
91d6fa6a 9260lex_got (enum bfd_reloc_code_real *rel,
64e74474 9261 int *adjust,
d258b828 9262 i386_operand_type *types)
f3c180ae 9263{
7b81dfbb
AJ
9264 /* Some of the relocations depend on the size of what field is to
9265 be relocated. But in our callers i386_immediate and i386_displacement
9266 we don't yet know the operand size (this will be set by insn
9267 matching). Hence we record the word32 relocation here,
9268 and adjust the reloc according to the real size in reloc(). */
f3c180ae
AM
9269 static const struct {
9270 const char *str;
cff8d58a 9271 int len;
4fa24527 9272 const enum bfd_reloc_code_real rel[2];
40fb9820 9273 const i386_operand_type types64;
f3c180ae 9274 } gotrel[] = {
8ce3d284 9275#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
9276 { STRING_COMMA_LEN ("SIZE"), { BFD_RELOC_SIZE32,
9277 BFD_RELOC_SIZE32 },
9278 OPERAND_TYPE_IMM32_64 },
8ce3d284 9279#endif
cff8d58a
L
9280 { STRING_COMMA_LEN ("PLTOFF"), { _dummy_first_bfd_reloc_code_real,
9281 BFD_RELOC_X86_64_PLTOFF64 },
40fb9820 9282 OPERAND_TYPE_IMM64 },
cff8d58a
L
9283 { STRING_COMMA_LEN ("PLT"), { BFD_RELOC_386_PLT32,
9284 BFD_RELOC_X86_64_PLT32 },
40fb9820 9285 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9286 { STRING_COMMA_LEN ("GOTPLT"), { _dummy_first_bfd_reloc_code_real,
9287 BFD_RELOC_X86_64_GOTPLT64 },
40fb9820 9288 OPERAND_TYPE_IMM64_DISP64 },
cff8d58a
L
9289 { STRING_COMMA_LEN ("GOTOFF"), { BFD_RELOC_386_GOTOFF,
9290 BFD_RELOC_X86_64_GOTOFF64 },
40fb9820 9291 OPERAND_TYPE_IMM64_DISP64 },
cff8d58a
L
9292 { STRING_COMMA_LEN ("GOTPCREL"), { _dummy_first_bfd_reloc_code_real,
9293 BFD_RELOC_X86_64_GOTPCREL },
40fb9820 9294 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9295 { STRING_COMMA_LEN ("TLSGD"), { BFD_RELOC_386_TLS_GD,
9296 BFD_RELOC_X86_64_TLSGD },
40fb9820 9297 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9298 { STRING_COMMA_LEN ("TLSLDM"), { BFD_RELOC_386_TLS_LDM,
9299 _dummy_first_bfd_reloc_code_real },
40fb9820 9300 OPERAND_TYPE_NONE },
cff8d58a
L
9301 { STRING_COMMA_LEN ("TLSLD"), { _dummy_first_bfd_reloc_code_real,
9302 BFD_RELOC_X86_64_TLSLD },
40fb9820 9303 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9304 { STRING_COMMA_LEN ("GOTTPOFF"), { BFD_RELOC_386_TLS_IE_32,
9305 BFD_RELOC_X86_64_GOTTPOFF },
40fb9820 9306 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9307 { STRING_COMMA_LEN ("TPOFF"), { BFD_RELOC_386_TLS_LE_32,
9308 BFD_RELOC_X86_64_TPOFF32 },
40fb9820 9309 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
cff8d58a
L
9310 { STRING_COMMA_LEN ("NTPOFF"), { BFD_RELOC_386_TLS_LE,
9311 _dummy_first_bfd_reloc_code_real },
40fb9820 9312 OPERAND_TYPE_NONE },
cff8d58a
L
9313 { STRING_COMMA_LEN ("DTPOFF"), { BFD_RELOC_386_TLS_LDO_32,
9314 BFD_RELOC_X86_64_DTPOFF32 },
40fb9820 9315 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
cff8d58a
L
9316 { STRING_COMMA_LEN ("GOTNTPOFF"),{ BFD_RELOC_386_TLS_GOTIE,
9317 _dummy_first_bfd_reloc_code_real },
40fb9820 9318 OPERAND_TYPE_NONE },
cff8d58a
L
9319 { STRING_COMMA_LEN ("INDNTPOFF"),{ BFD_RELOC_386_TLS_IE,
9320 _dummy_first_bfd_reloc_code_real },
40fb9820 9321 OPERAND_TYPE_NONE },
cff8d58a
L
9322 { STRING_COMMA_LEN ("GOT"), { BFD_RELOC_386_GOT32,
9323 BFD_RELOC_X86_64_GOT32 },
40fb9820 9324 OPERAND_TYPE_IMM32_32S_64_DISP32 },
cff8d58a
L
9325 { STRING_COMMA_LEN ("TLSDESC"), { BFD_RELOC_386_TLS_GOTDESC,
9326 BFD_RELOC_X86_64_GOTPC32_TLSDESC },
40fb9820 9327 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9328 { STRING_COMMA_LEN ("TLSCALL"), { BFD_RELOC_386_TLS_DESC_CALL,
9329 BFD_RELOC_X86_64_TLSDESC_CALL },
40fb9820 9330 OPERAND_TYPE_IMM32_32S_DISP32 },
f3c180ae
AM
9331 };
9332 char *cp;
9333 unsigned int j;
9334
d382c579 9335#if defined (OBJ_MAYBE_ELF)
718ddfc0
JB
9336 if (!IS_ELF)
9337 return NULL;
d382c579 9338#endif
718ddfc0 9339
f3c180ae 9340 for (cp = input_line_pointer; *cp != '@'; cp++)
67c11a9b 9341 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
f3c180ae
AM
9342 return NULL;
9343
47465058 9344 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
f3c180ae 9345 {
cff8d58a 9346 int len = gotrel[j].len;
28f81592 9347 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
f3c180ae 9348 {
4fa24527 9349 if (gotrel[j].rel[object_64bit] != 0)
f3c180ae 9350 {
28f81592
AM
9351 int first, second;
9352 char *tmpbuf, *past_reloc;
f3c180ae 9353
91d6fa6a 9354 *rel = gotrel[j].rel[object_64bit];
f3c180ae 9355
3956db08
JB
9356 if (types)
9357 {
9358 if (flag_code != CODE_64BIT)
40fb9820
L
9359 {
9360 types->bitfield.imm32 = 1;
9361 types->bitfield.disp32 = 1;
9362 }
3956db08
JB
9363 else
9364 *types = gotrel[j].types64;
9365 }
9366
8fd4256d 9367 if (j != 0 && GOT_symbol == NULL)
f3c180ae
AM
9368 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
9369
28f81592 9370 /* The length of the first part of our input line. */
f3c180ae 9371 first = cp - input_line_pointer;
28f81592
AM
9372
9373 /* The second part goes from after the reloc token until
67c11a9b 9374 (and including) an end_of_line char or comma. */
28f81592 9375 past_reloc = cp + 1 + len;
67c11a9b
AM
9376 cp = past_reloc;
9377 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
9378 ++cp;
9379 second = cp + 1 - past_reloc;
28f81592
AM
9380
9381 /* Allocate and copy string. The trailing NUL shouldn't
9382 be necessary, but be safe. */
add39d23 9383 tmpbuf = XNEWVEC (char, first + second + 2);
f3c180ae 9384 memcpy (tmpbuf, input_line_pointer, first);
0787a12d
AM
9385 if (second != 0 && *past_reloc != ' ')
9386 /* Replace the relocation token with ' ', so that
9387 errors like foo@GOTOFF1 will be detected. */
9388 tmpbuf[first++] = ' ';
af89796a
L
9389 else
9390 /* Increment length by 1 if the relocation token is
9391 removed. */
9392 len++;
9393 if (adjust)
9394 *adjust = len;
0787a12d
AM
9395 memcpy (tmpbuf + first, past_reloc, second);
9396 tmpbuf[first + second] = '\0';
f3c180ae
AM
9397 return tmpbuf;
9398 }
9399
4fa24527
JB
9400 as_bad (_("@%s reloc is not supported with %d-bit output format"),
9401 gotrel[j].str, 1 << (5 + object_64bit));
f3c180ae
AM
9402 return NULL;
9403 }
9404 }
9405
9406 /* Might be a symbol version string. Don't as_bad here. */
9407 return NULL;
9408}
4e4f7c87 9409#endif
f3c180ae 9410
a988325c
NC
9411#ifdef TE_PE
9412#ifdef lex_got
9413#undef lex_got
9414#endif
9415/* Parse operands of the form
9416 <symbol>@SECREL32+<nnn>
9417
9418 If we find one, set up the correct relocation in RELOC and copy the
9419 input string, minus the `@SECREL32' into a malloc'd buffer for
9420 parsing by the calling routine. Return this buffer, and if ADJUST
9421 is non-null set it to the length of the string we removed from the
34bca508
L
9422 input line. Otherwise return NULL.
9423
a988325c
NC
9424 This function is copied from the ELF version above adjusted for PE targets. */
9425
9426static char *
9427lex_got (enum bfd_reloc_code_real *rel ATTRIBUTE_UNUSED,
9428 int *adjust ATTRIBUTE_UNUSED,
d258b828 9429 i386_operand_type *types)
a988325c
NC
9430{
9431 static const struct
9432 {
9433 const char *str;
9434 int len;
9435 const enum bfd_reloc_code_real rel[2];
9436 const i386_operand_type types64;
9437 }
9438 gotrel[] =
9439 {
9440 { STRING_COMMA_LEN ("SECREL32"), { BFD_RELOC_32_SECREL,
9441 BFD_RELOC_32_SECREL },
9442 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
9443 };
9444
9445 char *cp;
9446 unsigned j;
9447
9448 for (cp = input_line_pointer; *cp != '@'; cp++)
9449 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
9450 return NULL;
9451
9452 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
9453 {
9454 int len = gotrel[j].len;
9455
9456 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
9457 {
9458 if (gotrel[j].rel[object_64bit] != 0)
9459 {
9460 int first, second;
9461 char *tmpbuf, *past_reloc;
9462
9463 *rel = gotrel[j].rel[object_64bit];
9464 if (adjust)
9465 *adjust = len;
9466
9467 if (types)
9468 {
9469 if (flag_code != CODE_64BIT)
9470 {
9471 types->bitfield.imm32 = 1;
9472 types->bitfield.disp32 = 1;
9473 }
9474 else
9475 *types = gotrel[j].types64;
9476 }
9477
9478 /* The length of the first part of our input line. */
9479 first = cp - input_line_pointer;
9480
9481 /* The second part goes from after the reloc token until
9482 (and including) an end_of_line char or comma. */
9483 past_reloc = cp + 1 + len;
9484 cp = past_reloc;
9485 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
9486 ++cp;
9487 second = cp + 1 - past_reloc;
9488
9489 /* Allocate and copy string. The trailing NUL shouldn't
9490 be necessary, but be safe. */
add39d23 9491 tmpbuf = XNEWVEC (char, first + second + 2);
a988325c
NC
9492 memcpy (tmpbuf, input_line_pointer, first);
9493 if (second != 0 && *past_reloc != ' ')
9494 /* Replace the relocation token with ' ', so that
9495 errors like foo@SECLREL321 will be detected. */
9496 tmpbuf[first++] = ' ';
9497 memcpy (tmpbuf + first, past_reloc, second);
9498 tmpbuf[first + second] = '\0';
9499 return tmpbuf;
9500 }
9501
9502 as_bad (_("@%s reloc is not supported with %d-bit output format"),
9503 gotrel[j].str, 1 << (5 + object_64bit));
9504 return NULL;
9505 }
9506 }
9507
9508 /* Might be a symbol version string. Don't as_bad here. */
9509 return NULL;
9510}
9511
9512#endif /* TE_PE */
9513
62ebcb5c 9514bfd_reloc_code_real_type
e3bb37b5 9515x86_cons (expressionS *exp, int size)
f3c180ae 9516{
62ebcb5c
AM
9517 bfd_reloc_code_real_type got_reloc = NO_RELOC;
9518
ee86248c
JB
9519 intel_syntax = -intel_syntax;
9520
3c7b9c2c 9521 exp->X_md = 0;
4fa24527 9522 if (size == 4 || (object_64bit && size == 8))
f3c180ae
AM
9523 {
9524 /* Handle @GOTOFF and the like in an expression. */
9525 char *save;
9526 char *gotfree_input_line;
4a57f2cf 9527 int adjust = 0;
f3c180ae
AM
9528
9529 save = input_line_pointer;
d258b828 9530 gotfree_input_line = lex_got (&got_reloc, &adjust, NULL);
f3c180ae
AM
9531 if (gotfree_input_line)
9532 input_line_pointer = gotfree_input_line;
9533
9534 expression (exp);
9535
9536 if (gotfree_input_line)
9537 {
9538 /* expression () has merrily parsed up to the end of line,
9539 or a comma - in the wrong buffer. Transfer how far
9540 input_line_pointer has moved to the right buffer. */
9541 input_line_pointer = (save
9542 + (input_line_pointer - gotfree_input_line)
9543 + adjust);
9544 free (gotfree_input_line);
3992d3b7
AM
9545 if (exp->X_op == O_constant
9546 || exp->X_op == O_absent
9547 || exp->X_op == O_illegal
0398aac5 9548 || exp->X_op == O_register
3992d3b7
AM
9549 || exp->X_op == O_big)
9550 {
9551 char c = *input_line_pointer;
9552 *input_line_pointer = 0;
9553 as_bad (_("missing or invalid expression `%s'"), save);
9554 *input_line_pointer = c;
9555 }
b9519cfe
L
9556 else if ((got_reloc == BFD_RELOC_386_PLT32
9557 || got_reloc == BFD_RELOC_X86_64_PLT32)
9558 && exp->X_op != O_symbol)
9559 {
9560 char c = *input_line_pointer;
9561 *input_line_pointer = 0;
9562 as_bad (_("invalid PLT expression `%s'"), save);
9563 *input_line_pointer = c;
9564 }
f3c180ae
AM
9565 }
9566 }
9567 else
9568 expression (exp);
ee86248c
JB
9569
9570 intel_syntax = -intel_syntax;
9571
9572 if (intel_syntax)
9573 i386_intel_simplify (exp);
62ebcb5c
AM
9574
9575 return got_reloc;
f3c180ae 9576}
f3c180ae 9577
9f32dd5b
L
9578static void
9579signed_cons (int size)
6482c264 9580{
d182319b
JB
9581 if (flag_code == CODE_64BIT)
9582 cons_sign = 1;
9583 cons (size);
9584 cons_sign = -1;
6482c264
NC
9585}
9586
d182319b 9587#ifdef TE_PE
6482c264 9588static void
7016a5d5 9589pe_directive_secrel (int dummy ATTRIBUTE_UNUSED)
6482c264
NC
9590{
9591 expressionS exp;
9592
9593 do
9594 {
9595 expression (&exp);
9596 if (exp.X_op == O_symbol)
9597 exp.X_op = O_secrel;
9598
9599 emit_expr (&exp, 4);
9600 }
9601 while (*input_line_pointer++ == ',');
9602
9603 input_line_pointer--;
9604 demand_empty_rest_of_line ();
9605}
6482c264
NC
9606#endif
9607
43234a1e
L
9608/* Handle Vector operations. */
9609
9610static char *
9611check_VecOperations (char *op_string, char *op_end)
9612{
9613 const reg_entry *mask;
9614 const char *saved;
9615 char *end_op;
9616
9617 while (*op_string
9618 && (op_end == NULL || op_string < op_end))
9619 {
9620 saved = op_string;
9621 if (*op_string == '{')
9622 {
9623 op_string++;
9624
9625 /* Check broadcasts. */
9626 if (strncmp (op_string, "1to", 3) == 0)
9627 {
9628 int bcst_type;
9629
9630 if (i.broadcast)
9631 goto duplicated_vec_op;
9632
9633 op_string += 3;
9634 if (*op_string == '8')
8e6e0792 9635 bcst_type = 8;
b28d1bda 9636 else if (*op_string == '4')
8e6e0792 9637 bcst_type = 4;
b28d1bda 9638 else if (*op_string == '2')
8e6e0792 9639 bcst_type = 2;
43234a1e
L
9640 else if (*op_string == '1'
9641 && *(op_string+1) == '6')
9642 {
8e6e0792 9643 bcst_type = 16;
43234a1e
L
9644 op_string++;
9645 }
9646 else
9647 {
9648 as_bad (_("Unsupported broadcast: `%s'"), saved);
9649 return NULL;
9650 }
9651 op_string++;
9652
9653 broadcast_op.type = bcst_type;
9654 broadcast_op.operand = this_operand;
1f75763a 9655 broadcast_op.bytes = 0;
43234a1e
L
9656 i.broadcast = &broadcast_op;
9657 }
9658 /* Check masking operation. */
9659 else if ((mask = parse_register (op_string, &end_op)) != NULL)
9660 {
9661 /* k0 can't be used for write mask. */
f74a6307 9662 if (mask->reg_type.bitfield.class != RegMask || !mask->reg_num)
43234a1e 9663 {
6d2cd6b2
JB
9664 as_bad (_("`%s%s' can't be used for write mask"),
9665 register_prefix, mask->reg_name);
43234a1e
L
9666 return NULL;
9667 }
9668
9669 if (!i.mask)
9670 {
9671 mask_op.mask = mask;
9672 mask_op.zeroing = 0;
9673 mask_op.operand = this_operand;
9674 i.mask = &mask_op;
9675 }
9676 else
9677 {
9678 if (i.mask->mask)
9679 goto duplicated_vec_op;
9680
9681 i.mask->mask = mask;
9682
9683 /* Only "{z}" is allowed here. No need to check
9684 zeroing mask explicitly. */
9685 if (i.mask->operand != this_operand)
9686 {
9687 as_bad (_("invalid write mask `%s'"), saved);
9688 return NULL;
9689 }
9690 }
9691
9692 op_string = end_op;
9693 }
9694 /* Check zeroing-flag for masking operation. */
9695 else if (*op_string == 'z')
9696 {
9697 if (!i.mask)
9698 {
9699 mask_op.mask = NULL;
9700 mask_op.zeroing = 1;
9701 mask_op.operand = this_operand;
9702 i.mask = &mask_op;
9703 }
9704 else
9705 {
9706 if (i.mask->zeroing)
9707 {
9708 duplicated_vec_op:
9709 as_bad (_("duplicated `%s'"), saved);
9710 return NULL;
9711 }
9712
9713 i.mask->zeroing = 1;
9714
9715 /* Only "{%k}" is allowed here. No need to check mask
9716 register explicitly. */
9717 if (i.mask->operand != this_operand)
9718 {
9719 as_bad (_("invalid zeroing-masking `%s'"),
9720 saved);
9721 return NULL;
9722 }
9723 }
9724
9725 op_string++;
9726 }
9727 else
9728 goto unknown_vec_op;
9729
9730 if (*op_string != '}')
9731 {
9732 as_bad (_("missing `}' in `%s'"), saved);
9733 return NULL;
9734 }
9735 op_string++;
0ba3a731
L
9736
9737 /* Strip whitespace since the addition of pseudo prefixes
9738 changed how the scrubber treats '{'. */
9739 if (is_space_char (*op_string))
9740 ++op_string;
9741
43234a1e
L
9742 continue;
9743 }
9744 unknown_vec_op:
9745 /* We don't know this one. */
9746 as_bad (_("unknown vector operation: `%s'"), saved);
9747 return NULL;
9748 }
9749
6d2cd6b2
JB
9750 if (i.mask && i.mask->zeroing && !i.mask->mask)
9751 {
9752 as_bad (_("zeroing-masking only allowed with write mask"));
9753 return NULL;
9754 }
9755
43234a1e
L
9756 return op_string;
9757}
9758
252b5132 9759static int
70e41ade 9760i386_immediate (char *imm_start)
252b5132
RH
9761{
9762 char *save_input_line_pointer;
f3c180ae 9763 char *gotfree_input_line;
252b5132 9764 segT exp_seg = 0;
47926f60 9765 expressionS *exp;
40fb9820
L
9766 i386_operand_type types;
9767
0dfbf9d7 9768 operand_type_set (&types, ~0);
252b5132
RH
9769
9770 if (i.imm_operands == MAX_IMMEDIATE_OPERANDS)
9771 {
31b2323c
L
9772 as_bad (_("at most %d immediate operands are allowed"),
9773 MAX_IMMEDIATE_OPERANDS);
252b5132
RH
9774 return 0;
9775 }
9776
9777 exp = &im_expressions[i.imm_operands++];
520dc8e8 9778 i.op[this_operand].imms = exp;
252b5132
RH
9779
9780 if (is_space_char (*imm_start))
9781 ++imm_start;
9782
9783 save_input_line_pointer = input_line_pointer;
9784 input_line_pointer = imm_start;
9785
d258b828 9786 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
9787 if (gotfree_input_line)
9788 input_line_pointer = gotfree_input_line;
252b5132
RH
9789
9790 exp_seg = expression (exp);
9791
83183c0c 9792 SKIP_WHITESPACE ();
43234a1e
L
9793
9794 /* Handle vector operations. */
9795 if (*input_line_pointer == '{')
9796 {
9797 input_line_pointer = check_VecOperations (input_line_pointer,
9798 NULL);
9799 if (input_line_pointer == NULL)
9800 return 0;
9801 }
9802
252b5132 9803 if (*input_line_pointer)
f3c180ae 9804 as_bad (_("junk `%s' after expression"), input_line_pointer);
252b5132
RH
9805
9806 input_line_pointer = save_input_line_pointer;
f3c180ae 9807 if (gotfree_input_line)
ee86248c
JB
9808 {
9809 free (gotfree_input_line);
9810
9811 if (exp->X_op == O_constant || exp->X_op == O_register)
9812 exp->X_op = O_illegal;
9813 }
9814
9815 return i386_finalize_immediate (exp_seg, exp, types, imm_start);
9816}
252b5132 9817
ee86248c
JB
9818static int
9819i386_finalize_immediate (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
9820 i386_operand_type types, const char *imm_start)
9821{
9822 if (exp->X_op == O_absent || exp->X_op == O_illegal || exp->X_op == O_big)
252b5132 9823 {
313c53d1
L
9824 if (imm_start)
9825 as_bad (_("missing or invalid immediate expression `%s'"),
9826 imm_start);
3992d3b7 9827 return 0;
252b5132 9828 }
3e73aa7c 9829 else if (exp->X_op == O_constant)
252b5132 9830 {
47926f60 9831 /* Size it properly later. */
40fb9820 9832 i.types[this_operand].bitfield.imm64 = 1;
13f864ae
L
9833 /* If not 64bit, sign extend val. */
9834 if (flag_code != CODE_64BIT
4eed87de
AM
9835 && (exp->X_add_number & ~(((addressT) 2 << 31) - 1)) == 0)
9836 exp->X_add_number
9837 = (exp->X_add_number ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
252b5132 9838 }
4c63da97 9839#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
f86103b7 9840 else if (OUTPUT_FLAVOR == bfd_target_aout_flavour
31312f95 9841 && exp_seg != absolute_section
47926f60 9842 && exp_seg != text_section
24eab124
AM
9843 && exp_seg != data_section
9844 && exp_seg != bss_section
9845 && exp_seg != undefined_section
f86103b7 9846 && !bfd_is_com_section (exp_seg))
252b5132 9847 {
d0b47220 9848 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
252b5132
RH
9849 return 0;
9850 }
9851#endif
a841bdf5 9852 else if (!intel_syntax && exp_seg == reg_section)
bb8f5920 9853 {
313c53d1
L
9854 if (imm_start)
9855 as_bad (_("illegal immediate register operand %s"), imm_start);
bb8f5920
L
9856 return 0;
9857 }
252b5132
RH
9858 else
9859 {
9860 /* This is an address. The size of the address will be
24eab124 9861 determined later, depending on destination register,
3e73aa7c 9862 suffix, or the default for the section. */
40fb9820
L
9863 i.types[this_operand].bitfield.imm8 = 1;
9864 i.types[this_operand].bitfield.imm16 = 1;
9865 i.types[this_operand].bitfield.imm32 = 1;
9866 i.types[this_operand].bitfield.imm32s = 1;
9867 i.types[this_operand].bitfield.imm64 = 1;
c6fb90c8
L
9868 i.types[this_operand] = operand_type_and (i.types[this_operand],
9869 types);
252b5132
RH
9870 }
9871
9872 return 1;
9873}
9874
551c1ca1 9875static char *
e3bb37b5 9876i386_scale (char *scale)
252b5132 9877{
551c1ca1
AM
9878 offsetT val;
9879 char *save = input_line_pointer;
252b5132 9880
551c1ca1
AM
9881 input_line_pointer = scale;
9882 val = get_absolute_expression ();
9883
9884 switch (val)
252b5132 9885 {
551c1ca1 9886 case 1:
252b5132
RH
9887 i.log2_scale_factor = 0;
9888 break;
551c1ca1 9889 case 2:
252b5132
RH
9890 i.log2_scale_factor = 1;
9891 break;
551c1ca1 9892 case 4:
252b5132
RH
9893 i.log2_scale_factor = 2;
9894 break;
551c1ca1 9895 case 8:
252b5132
RH
9896 i.log2_scale_factor = 3;
9897 break;
9898 default:
a724f0f4
JB
9899 {
9900 char sep = *input_line_pointer;
9901
9902 *input_line_pointer = '\0';
9903 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
9904 scale);
9905 *input_line_pointer = sep;
9906 input_line_pointer = save;
9907 return NULL;
9908 }
252b5132 9909 }
29b0f896 9910 if (i.log2_scale_factor != 0 && i.index_reg == 0)
252b5132
RH
9911 {
9912 as_warn (_("scale factor of %d without an index register"),
24eab124 9913 1 << i.log2_scale_factor);
252b5132 9914 i.log2_scale_factor = 0;
252b5132 9915 }
551c1ca1
AM
9916 scale = input_line_pointer;
9917 input_line_pointer = save;
9918 return scale;
252b5132
RH
9919}
9920
252b5132 9921static int
e3bb37b5 9922i386_displacement (char *disp_start, char *disp_end)
252b5132 9923{
29b0f896 9924 expressionS *exp;
252b5132
RH
9925 segT exp_seg = 0;
9926 char *save_input_line_pointer;
f3c180ae 9927 char *gotfree_input_line;
40fb9820
L
9928 int override;
9929 i386_operand_type bigdisp, types = anydisp;
3992d3b7 9930 int ret;
252b5132 9931
31b2323c
L
9932 if (i.disp_operands == MAX_MEMORY_OPERANDS)
9933 {
9934 as_bad (_("at most %d displacement operands are allowed"),
9935 MAX_MEMORY_OPERANDS);
9936 return 0;
9937 }
9938
0dfbf9d7 9939 operand_type_set (&bigdisp, 0);
6f2f06be 9940 if (i.jumpabsolute
0cfa3eb3
JB
9941 || (current_templates->start->opcode_modifier.jump != JUMP
9942 && current_templates->start->opcode_modifier.jump != JUMP_DWORD))
e05278af 9943 {
40fb9820 9944 bigdisp.bitfield.disp32 = 1;
e05278af 9945 override = (i.prefix[ADDR_PREFIX] != 0);
40fb9820
L
9946 if (flag_code == CODE_64BIT)
9947 {
9948 if (!override)
9949 {
9950 bigdisp.bitfield.disp32s = 1;
9951 bigdisp.bitfield.disp64 = 1;
9952 }
9953 }
9954 else if ((flag_code == CODE_16BIT) ^ override)
9955 {
9956 bigdisp.bitfield.disp32 = 0;
9957 bigdisp.bitfield.disp16 = 1;
9958 }
e05278af
JB
9959 }
9960 else
9961 {
9962 /* For PC-relative branches, the width of the displacement
9963 is dependent upon data size, not address size. */
e05278af 9964 override = (i.prefix[DATA_PREFIX] != 0);
40fb9820
L
9965 if (flag_code == CODE_64BIT)
9966 {
9967 if (override || i.suffix == WORD_MNEM_SUFFIX)
9968 bigdisp.bitfield.disp16 = 1;
9969 else
9970 {
9971 bigdisp.bitfield.disp32 = 1;
9972 bigdisp.bitfield.disp32s = 1;
9973 }
9974 }
9975 else
e05278af
JB
9976 {
9977 if (!override)
9978 override = (i.suffix == (flag_code != CODE_16BIT
9979 ? WORD_MNEM_SUFFIX
9980 : LONG_MNEM_SUFFIX));
40fb9820
L
9981 bigdisp.bitfield.disp32 = 1;
9982 if ((flag_code == CODE_16BIT) ^ override)
9983 {
9984 bigdisp.bitfield.disp32 = 0;
9985 bigdisp.bitfield.disp16 = 1;
9986 }
e05278af 9987 }
e05278af 9988 }
c6fb90c8
L
9989 i.types[this_operand] = operand_type_or (i.types[this_operand],
9990 bigdisp);
252b5132
RH
9991
9992 exp = &disp_expressions[i.disp_operands];
520dc8e8 9993 i.op[this_operand].disps = exp;
252b5132
RH
9994 i.disp_operands++;
9995 save_input_line_pointer = input_line_pointer;
9996 input_line_pointer = disp_start;
9997 END_STRING_AND_SAVE (disp_end);
9998
9999#ifndef GCC_ASM_O_HACK
10000#define GCC_ASM_O_HACK 0
10001#endif
10002#if GCC_ASM_O_HACK
10003 END_STRING_AND_SAVE (disp_end + 1);
40fb9820 10004 if (i.types[this_operand].bitfield.baseIndex
24eab124 10005 && displacement_string_end[-1] == '+')
252b5132
RH
10006 {
10007 /* This hack is to avoid a warning when using the "o"
24eab124
AM
10008 constraint within gcc asm statements.
10009 For instance:
10010
10011 #define _set_tssldt_desc(n,addr,limit,type) \
10012 __asm__ __volatile__ ( \
10013 "movw %w2,%0\n\t" \
10014 "movw %w1,2+%0\n\t" \
10015 "rorl $16,%1\n\t" \
10016 "movb %b1,4+%0\n\t" \
10017 "movb %4,5+%0\n\t" \
10018 "movb $0,6+%0\n\t" \
10019 "movb %h1,7+%0\n\t" \
10020 "rorl $16,%1" \
10021 : "=o"(*(n)) : "q" (addr), "ri"(limit), "i"(type))
10022
10023 This works great except that the output assembler ends
10024 up looking a bit weird if it turns out that there is
10025 no offset. You end up producing code that looks like:
10026
10027 #APP
10028 movw $235,(%eax)
10029 movw %dx,2+(%eax)
10030 rorl $16,%edx
10031 movb %dl,4+(%eax)
10032 movb $137,5+(%eax)
10033 movb $0,6+(%eax)
10034 movb %dh,7+(%eax)
10035 rorl $16,%edx
10036 #NO_APP
10037
47926f60 10038 So here we provide the missing zero. */
24eab124
AM
10039
10040 *displacement_string_end = '0';
252b5132
RH
10041 }
10042#endif
d258b828 10043 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
10044 if (gotfree_input_line)
10045 input_line_pointer = gotfree_input_line;
252b5132 10046
24eab124 10047 exp_seg = expression (exp);
252b5132 10048
636c26b0
AM
10049 SKIP_WHITESPACE ();
10050 if (*input_line_pointer)
10051 as_bad (_("junk `%s' after expression"), input_line_pointer);
10052#if GCC_ASM_O_HACK
10053 RESTORE_END_STRING (disp_end + 1);
10054#endif
636c26b0 10055 input_line_pointer = save_input_line_pointer;
636c26b0 10056 if (gotfree_input_line)
ee86248c
JB
10057 {
10058 free (gotfree_input_line);
10059
10060 if (exp->X_op == O_constant || exp->X_op == O_register)
10061 exp->X_op = O_illegal;
10062 }
10063
10064 ret = i386_finalize_displacement (exp_seg, exp, types, disp_start);
10065
10066 RESTORE_END_STRING (disp_end);
10067
10068 return ret;
10069}
10070
10071static int
10072i386_finalize_displacement (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
10073 i386_operand_type types, const char *disp_start)
10074{
10075 i386_operand_type bigdisp;
10076 int ret = 1;
636c26b0 10077
24eab124
AM
10078 /* We do this to make sure that the section symbol is in
10079 the symbol table. We will ultimately change the relocation
47926f60 10080 to be relative to the beginning of the section. */
1ae12ab7 10081 if (i.reloc[this_operand] == BFD_RELOC_386_GOTOFF
d6ab8113
JB
10082 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL
10083 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
24eab124 10084 {
636c26b0 10085 if (exp->X_op != O_symbol)
3992d3b7 10086 goto inv_disp;
636c26b0 10087
e5cb08ac 10088 if (S_IS_LOCAL (exp->X_add_symbol)
c64efb4b
L
10089 && S_GET_SEGMENT (exp->X_add_symbol) != undefined_section
10090 && S_GET_SEGMENT (exp->X_add_symbol) != expr_section)
24eab124 10091 section_symbol (S_GET_SEGMENT (exp->X_add_symbol));
24eab124
AM
10092 exp->X_op = O_subtract;
10093 exp->X_op_symbol = GOT_symbol;
1ae12ab7 10094 if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL)
29b0f896 10095 i.reloc[this_operand] = BFD_RELOC_32_PCREL;
d6ab8113
JB
10096 else if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
10097 i.reloc[this_operand] = BFD_RELOC_64;
23df1078 10098 else
29b0f896 10099 i.reloc[this_operand] = BFD_RELOC_32;
24eab124 10100 }
252b5132 10101
3992d3b7
AM
10102 else if (exp->X_op == O_absent
10103 || exp->X_op == O_illegal
ee86248c 10104 || exp->X_op == O_big)
2daf4fd8 10105 {
3992d3b7
AM
10106 inv_disp:
10107 as_bad (_("missing or invalid displacement expression `%s'"),
2daf4fd8 10108 disp_start);
3992d3b7 10109 ret = 0;
2daf4fd8
AM
10110 }
10111
0e1147d9
L
10112 else if (flag_code == CODE_64BIT
10113 && !i.prefix[ADDR_PREFIX]
10114 && exp->X_op == O_constant)
10115 {
10116 /* Since displacement is signed extended to 64bit, don't allow
10117 disp32 and turn off disp32s if they are out of range. */
10118 i.types[this_operand].bitfield.disp32 = 0;
10119 if (!fits_in_signed_long (exp->X_add_number))
10120 {
10121 i.types[this_operand].bitfield.disp32s = 0;
10122 if (i.types[this_operand].bitfield.baseindex)
10123 {
10124 as_bad (_("0x%lx out range of signed 32bit displacement"),
10125 (long) exp->X_add_number);
10126 ret = 0;
10127 }
10128 }
10129 }
10130
4c63da97 10131#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
3992d3b7
AM
10132 else if (exp->X_op != O_constant
10133 && OUTPUT_FLAVOR == bfd_target_aout_flavour
10134 && exp_seg != absolute_section
10135 && exp_seg != text_section
10136 && exp_seg != data_section
10137 && exp_seg != bss_section
10138 && exp_seg != undefined_section
10139 && !bfd_is_com_section (exp_seg))
24eab124 10140 {
d0b47220 10141 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
3992d3b7 10142 ret = 0;
24eab124 10143 }
252b5132 10144#endif
3956db08 10145
40fb9820
L
10146 /* Check if this is a displacement only operand. */
10147 bigdisp = i.types[this_operand];
10148 bigdisp.bitfield.disp8 = 0;
10149 bigdisp.bitfield.disp16 = 0;
10150 bigdisp.bitfield.disp32 = 0;
10151 bigdisp.bitfield.disp32s = 0;
10152 bigdisp.bitfield.disp64 = 0;
0dfbf9d7 10153 if (operand_type_all_zero (&bigdisp))
c6fb90c8
L
10154 i.types[this_operand] = operand_type_and (i.types[this_operand],
10155 types);
3956db08 10156
3992d3b7 10157 return ret;
252b5132
RH
10158}
10159
2abc2bec
JB
10160/* Return the active addressing mode, taking address override and
10161 registers forming the address into consideration. Update the
10162 address override prefix if necessary. */
47926f60 10163
2abc2bec
JB
10164static enum flag_code
10165i386_addressing_mode (void)
252b5132 10166{
be05d201
L
10167 enum flag_code addr_mode;
10168
10169 if (i.prefix[ADDR_PREFIX])
10170 addr_mode = flag_code == CODE_32BIT ? CODE_16BIT : CODE_32BIT;
10171 else
10172 {
10173 addr_mode = flag_code;
10174
24eab124 10175#if INFER_ADDR_PREFIX
be05d201
L
10176 if (i.mem_operands == 0)
10177 {
10178 /* Infer address prefix from the first memory operand. */
10179 const reg_entry *addr_reg = i.base_reg;
10180
10181 if (addr_reg == NULL)
10182 addr_reg = i.index_reg;
eecb386c 10183
be05d201
L
10184 if (addr_reg)
10185 {
e968fc9b 10186 if (addr_reg->reg_type.bitfield.dword)
be05d201
L
10187 addr_mode = CODE_32BIT;
10188 else if (flag_code != CODE_64BIT
dc821c5f 10189 && addr_reg->reg_type.bitfield.word)
be05d201
L
10190 addr_mode = CODE_16BIT;
10191
10192 if (addr_mode != flag_code)
10193 {
10194 i.prefix[ADDR_PREFIX] = ADDR_PREFIX_OPCODE;
10195 i.prefixes += 1;
10196 /* Change the size of any displacement too. At most one
10197 of Disp16 or Disp32 is set.
10198 FIXME. There doesn't seem to be any real need for
10199 separate Disp16 and Disp32 flags. The same goes for
10200 Imm16 and Imm32. Removing them would probably clean
10201 up the code quite a lot. */
10202 if (flag_code != CODE_64BIT
10203 && (i.types[this_operand].bitfield.disp16
10204 || i.types[this_operand].bitfield.disp32))
10205 i.types[this_operand]
10206 = operand_type_xor (i.types[this_operand], disp16_32);
10207 }
10208 }
10209 }
24eab124 10210#endif
be05d201
L
10211 }
10212
2abc2bec
JB
10213 return addr_mode;
10214}
10215
10216/* Make sure the memory operand we've been dealt is valid.
10217 Return 1 on success, 0 on a failure. */
10218
10219static int
10220i386_index_check (const char *operand_string)
10221{
10222 const char *kind = "base/index";
10223 enum flag_code addr_mode = i386_addressing_mode ();
10224
fc0763e6 10225 if (current_templates->start->opcode_modifier.isstring
c3949f43 10226 && !current_templates->start->cpu_flags.bitfield.cpupadlock
fc0763e6
JB
10227 && (current_templates->end[-1].opcode_modifier.isstring
10228 || i.mem_operands))
10229 {
10230 /* Memory operands of string insns are special in that they only allow
10231 a single register (rDI, rSI, or rBX) as their memory address. */
be05d201
L
10232 const reg_entry *expected_reg;
10233 static const char *di_si[][2] =
10234 {
10235 { "esi", "edi" },
10236 { "si", "di" },
10237 { "rsi", "rdi" }
10238 };
10239 static const char *bx[] = { "ebx", "bx", "rbx" };
fc0763e6
JB
10240
10241 kind = "string address";
10242
8325cc63 10243 if (current_templates->start->opcode_modifier.repprefixok)
fc0763e6 10244 {
51c8edf6
JB
10245 int es_op = current_templates->end[-1].opcode_modifier.isstring
10246 - IS_STRING_ES_OP0;
10247 int op = 0;
fc0763e6 10248
51c8edf6 10249 if (!current_templates->end[-1].operand_types[0].bitfield.baseindex
fc0763e6
JB
10250 || ((!i.mem_operands != !intel_syntax)
10251 && current_templates->end[-1].operand_types[1]
10252 .bitfield.baseindex))
51c8edf6
JB
10253 op = 1;
10254 expected_reg = hash_find (reg_hash, di_si[addr_mode][op == es_op]);
fc0763e6
JB
10255 }
10256 else
be05d201 10257 expected_reg = hash_find (reg_hash, bx[addr_mode]);
fc0763e6 10258
be05d201
L
10259 if (i.base_reg != expected_reg
10260 || i.index_reg
fc0763e6 10261 || operand_type_check (i.types[this_operand], disp))
fc0763e6 10262 {
be05d201
L
10263 /* The second memory operand must have the same size as
10264 the first one. */
10265 if (i.mem_operands
10266 && i.base_reg
10267 && !((addr_mode == CODE_64BIT
dc821c5f 10268 && i.base_reg->reg_type.bitfield.qword)
be05d201 10269 || (addr_mode == CODE_32BIT
dc821c5f
JB
10270 ? i.base_reg->reg_type.bitfield.dword
10271 : i.base_reg->reg_type.bitfield.word)))
be05d201
L
10272 goto bad_address;
10273
fc0763e6
JB
10274 as_warn (_("`%s' is not valid here (expected `%c%s%s%c')"),
10275 operand_string,
10276 intel_syntax ? '[' : '(',
10277 register_prefix,
be05d201 10278 expected_reg->reg_name,
fc0763e6 10279 intel_syntax ? ']' : ')');
be05d201 10280 return 1;
fc0763e6 10281 }
be05d201
L
10282 else
10283 return 1;
10284
10285bad_address:
10286 as_bad (_("`%s' is not a valid %s expression"),
10287 operand_string, kind);
10288 return 0;
3e73aa7c
JH
10289 }
10290 else
10291 {
be05d201
L
10292 if (addr_mode != CODE_16BIT)
10293 {
10294 /* 32-bit/64-bit checks. */
10295 if ((i.base_reg
e968fc9b
JB
10296 && ((addr_mode == CODE_64BIT
10297 ? !i.base_reg->reg_type.bitfield.qword
10298 : !i.base_reg->reg_type.bitfield.dword)
10299 || (i.index_reg && i.base_reg->reg_num == RegIP)
10300 || i.base_reg->reg_num == RegIZ))
be05d201 10301 || (i.index_reg
1b54b8d7
JB
10302 && !i.index_reg->reg_type.bitfield.xmmword
10303 && !i.index_reg->reg_type.bitfield.ymmword
10304 && !i.index_reg->reg_type.bitfield.zmmword
be05d201 10305 && ((addr_mode == CODE_64BIT
e968fc9b
JB
10306 ? !i.index_reg->reg_type.bitfield.qword
10307 : !i.index_reg->reg_type.bitfield.dword)
be05d201
L
10308 || !i.index_reg->reg_type.bitfield.baseindex)))
10309 goto bad_address;
8178be5b
JB
10310
10311 /* bndmk, bndldx, and bndstx have special restrictions. */
10312 if (current_templates->start->base_opcode == 0xf30f1b
10313 || (current_templates->start->base_opcode & ~1) == 0x0f1a)
10314 {
10315 /* They cannot use RIP-relative addressing. */
e968fc9b 10316 if (i.base_reg && i.base_reg->reg_num == RegIP)
8178be5b
JB
10317 {
10318 as_bad (_("`%s' cannot be used here"), operand_string);
10319 return 0;
10320 }
10321
10322 /* bndldx and bndstx ignore their scale factor. */
10323 if (current_templates->start->base_opcode != 0xf30f1b
10324 && i.log2_scale_factor)
10325 as_warn (_("register scaling is being ignored here"));
10326 }
be05d201
L
10327 }
10328 else
3e73aa7c 10329 {
be05d201 10330 /* 16-bit checks. */
3e73aa7c 10331 if ((i.base_reg
dc821c5f 10332 && (!i.base_reg->reg_type.bitfield.word
40fb9820 10333 || !i.base_reg->reg_type.bitfield.baseindex))
3e73aa7c 10334 || (i.index_reg
dc821c5f 10335 && (!i.index_reg->reg_type.bitfield.word
40fb9820 10336 || !i.index_reg->reg_type.bitfield.baseindex
29b0f896
AM
10337 || !(i.base_reg
10338 && i.base_reg->reg_num < 6
10339 && i.index_reg->reg_num >= 6
10340 && i.log2_scale_factor == 0))))
be05d201 10341 goto bad_address;
3e73aa7c
JH
10342 }
10343 }
be05d201 10344 return 1;
24eab124 10345}
252b5132 10346
43234a1e
L
10347/* Handle vector immediates. */
10348
10349static int
10350RC_SAE_immediate (const char *imm_start)
10351{
10352 unsigned int match_found, j;
10353 const char *pstr = imm_start;
10354 expressionS *exp;
10355
10356 if (*pstr != '{')
10357 return 0;
10358
10359 pstr++;
10360 match_found = 0;
10361 for (j = 0; j < ARRAY_SIZE (RC_NamesTable); j++)
10362 {
10363 if (!strncmp (pstr, RC_NamesTable[j].name, RC_NamesTable[j].len))
10364 {
10365 if (!i.rounding)
10366 {
10367 rc_op.type = RC_NamesTable[j].type;
10368 rc_op.operand = this_operand;
10369 i.rounding = &rc_op;
10370 }
10371 else
10372 {
10373 as_bad (_("duplicated `%s'"), imm_start);
10374 return 0;
10375 }
10376 pstr += RC_NamesTable[j].len;
10377 match_found = 1;
10378 break;
10379 }
10380 }
10381 if (!match_found)
10382 return 0;
10383
10384 if (*pstr++ != '}')
10385 {
10386 as_bad (_("Missing '}': '%s'"), imm_start);
10387 return 0;
10388 }
10389 /* RC/SAE immediate string should contain nothing more. */;
10390 if (*pstr != 0)
10391 {
10392 as_bad (_("Junk after '}': '%s'"), imm_start);
10393 return 0;
10394 }
10395
10396 exp = &im_expressions[i.imm_operands++];
10397 i.op[this_operand].imms = exp;
10398
10399 exp->X_op = O_constant;
10400 exp->X_add_number = 0;
10401 exp->X_add_symbol = (symbolS *) 0;
10402 exp->X_op_symbol = (symbolS *) 0;
10403
10404 i.types[this_operand].bitfield.imm8 = 1;
10405 return 1;
10406}
10407
8325cc63
JB
10408/* Only string instructions can have a second memory operand, so
10409 reduce current_templates to just those if it contains any. */
10410static int
10411maybe_adjust_templates (void)
10412{
10413 const insn_template *t;
10414
10415 gas_assert (i.mem_operands == 1);
10416
10417 for (t = current_templates->start; t < current_templates->end; ++t)
10418 if (t->opcode_modifier.isstring)
10419 break;
10420
10421 if (t < current_templates->end)
10422 {
10423 static templates aux_templates;
10424 bfd_boolean recheck;
10425
10426 aux_templates.start = t;
10427 for (; t < current_templates->end; ++t)
10428 if (!t->opcode_modifier.isstring)
10429 break;
10430 aux_templates.end = t;
10431
10432 /* Determine whether to re-check the first memory operand. */
10433 recheck = (aux_templates.start != current_templates->start
10434 || t != current_templates->end);
10435
10436 current_templates = &aux_templates;
10437
10438 if (recheck)
10439 {
10440 i.mem_operands = 0;
10441 if (i.memop1_string != NULL
10442 && i386_index_check (i.memop1_string) == 0)
10443 return 0;
10444 i.mem_operands = 1;
10445 }
10446 }
10447
10448 return 1;
10449}
10450
fc0763e6 10451/* Parse OPERAND_STRING into the i386_insn structure I. Returns zero
47926f60 10452 on error. */
252b5132 10453
252b5132 10454static int
a7619375 10455i386_att_operand (char *operand_string)
252b5132 10456{
af6bdddf
AM
10457 const reg_entry *r;
10458 char *end_op;
24eab124 10459 char *op_string = operand_string;
252b5132 10460
24eab124 10461 if (is_space_char (*op_string))
252b5132
RH
10462 ++op_string;
10463
24eab124 10464 /* We check for an absolute prefix (differentiating,
47926f60 10465 for example, 'jmp pc_relative_label' from 'jmp *absolute_label'. */
24eab124
AM
10466 if (*op_string == ABSOLUTE_PREFIX)
10467 {
10468 ++op_string;
10469 if (is_space_char (*op_string))
10470 ++op_string;
6f2f06be 10471 i.jumpabsolute = TRUE;
24eab124 10472 }
252b5132 10473
47926f60 10474 /* Check if operand is a register. */
4d1bb795 10475 if ((r = parse_register (op_string, &end_op)) != NULL)
24eab124 10476 {
40fb9820
L
10477 i386_operand_type temp;
10478
24eab124
AM
10479 /* Check for a segment override by searching for ':' after a
10480 segment register. */
10481 op_string = end_op;
10482 if (is_space_char (*op_string))
10483 ++op_string;
00cee14f 10484 if (*op_string == ':' && r->reg_type.bitfield.class == SReg)
24eab124
AM
10485 {
10486 switch (r->reg_num)
10487 {
10488 case 0:
10489 i.seg[i.mem_operands] = &es;
10490 break;
10491 case 1:
10492 i.seg[i.mem_operands] = &cs;
10493 break;
10494 case 2:
10495 i.seg[i.mem_operands] = &ss;
10496 break;
10497 case 3:
10498 i.seg[i.mem_operands] = &ds;
10499 break;
10500 case 4:
10501 i.seg[i.mem_operands] = &fs;
10502 break;
10503 case 5:
10504 i.seg[i.mem_operands] = &gs;
10505 break;
10506 }
252b5132 10507
24eab124 10508 /* Skip the ':' and whitespace. */
252b5132
RH
10509 ++op_string;
10510 if (is_space_char (*op_string))
24eab124 10511 ++op_string;
252b5132 10512
24eab124
AM
10513 if (!is_digit_char (*op_string)
10514 && !is_identifier_char (*op_string)
10515 && *op_string != '('
10516 && *op_string != ABSOLUTE_PREFIX)
10517 {
10518 as_bad (_("bad memory operand `%s'"), op_string);
10519 return 0;
10520 }
47926f60 10521 /* Handle case of %es:*foo. */
24eab124
AM
10522 if (*op_string == ABSOLUTE_PREFIX)
10523 {
10524 ++op_string;
10525 if (is_space_char (*op_string))
10526 ++op_string;
6f2f06be 10527 i.jumpabsolute = TRUE;
24eab124
AM
10528 }
10529 goto do_memory_reference;
10530 }
43234a1e
L
10531
10532 /* Handle vector operations. */
10533 if (*op_string == '{')
10534 {
10535 op_string = check_VecOperations (op_string, NULL);
10536 if (op_string == NULL)
10537 return 0;
10538 }
10539
24eab124
AM
10540 if (*op_string)
10541 {
d0b47220 10542 as_bad (_("junk `%s' after register"), op_string);
24eab124
AM
10543 return 0;
10544 }
40fb9820
L
10545 temp = r->reg_type;
10546 temp.bitfield.baseindex = 0;
c6fb90c8
L
10547 i.types[this_operand] = operand_type_or (i.types[this_operand],
10548 temp);
7d5e4556 10549 i.types[this_operand].bitfield.unspecified = 0;
520dc8e8 10550 i.op[this_operand].regs = r;
24eab124
AM
10551 i.reg_operands++;
10552 }
af6bdddf
AM
10553 else if (*op_string == REGISTER_PREFIX)
10554 {
10555 as_bad (_("bad register name `%s'"), op_string);
10556 return 0;
10557 }
24eab124 10558 else if (*op_string == IMMEDIATE_PREFIX)
ce8a8b2f 10559 {
24eab124 10560 ++op_string;
6f2f06be 10561 if (i.jumpabsolute)
24eab124 10562 {
d0b47220 10563 as_bad (_("immediate operand illegal with absolute jump"));
24eab124
AM
10564 return 0;
10565 }
10566 if (!i386_immediate (op_string))
10567 return 0;
10568 }
43234a1e
L
10569 else if (RC_SAE_immediate (operand_string))
10570 {
10571 /* If it is a RC or SAE immediate, do nothing. */
10572 ;
10573 }
24eab124
AM
10574 else if (is_digit_char (*op_string)
10575 || is_identifier_char (*op_string)
d02603dc 10576 || *op_string == '"'
e5cb08ac 10577 || *op_string == '(')
24eab124 10578 {
47926f60 10579 /* This is a memory reference of some sort. */
af6bdddf 10580 char *base_string;
252b5132 10581
47926f60 10582 /* Start and end of displacement string expression (if found). */
eecb386c
AM
10583 char *displacement_string_start;
10584 char *displacement_string_end;
43234a1e 10585 char *vop_start;
252b5132 10586
24eab124 10587 do_memory_reference:
8325cc63
JB
10588 if (i.mem_operands == 1 && !maybe_adjust_templates ())
10589 return 0;
24eab124 10590 if ((i.mem_operands == 1
40fb9820 10591 && !current_templates->start->opcode_modifier.isstring)
24eab124
AM
10592 || i.mem_operands == 2)
10593 {
10594 as_bad (_("too many memory references for `%s'"),
10595 current_templates->start->name);
10596 return 0;
10597 }
252b5132 10598
24eab124
AM
10599 /* Check for base index form. We detect the base index form by
10600 looking for an ')' at the end of the operand, searching
10601 for the '(' matching it, and finding a REGISTER_PREFIX or ','
10602 after the '('. */
af6bdddf 10603 base_string = op_string + strlen (op_string);
c3332e24 10604
43234a1e
L
10605 /* Handle vector operations. */
10606 vop_start = strchr (op_string, '{');
10607 if (vop_start && vop_start < base_string)
10608 {
10609 if (check_VecOperations (vop_start, base_string) == NULL)
10610 return 0;
10611 base_string = vop_start;
10612 }
10613
af6bdddf
AM
10614 --base_string;
10615 if (is_space_char (*base_string))
10616 --base_string;
252b5132 10617
47926f60 10618 /* If we only have a displacement, set-up for it to be parsed later. */
af6bdddf
AM
10619 displacement_string_start = op_string;
10620 displacement_string_end = base_string + 1;
252b5132 10621
24eab124
AM
10622 if (*base_string == ')')
10623 {
af6bdddf 10624 char *temp_string;
24eab124
AM
10625 unsigned int parens_balanced = 1;
10626 /* We've already checked that the number of left & right ()'s are
47926f60 10627 equal, so this loop will not be infinite. */
24eab124
AM
10628 do
10629 {
10630 base_string--;
10631 if (*base_string == ')')
10632 parens_balanced++;
10633 if (*base_string == '(')
10634 parens_balanced--;
10635 }
10636 while (parens_balanced);
c3332e24 10637
af6bdddf 10638 temp_string = base_string;
c3332e24 10639
24eab124 10640 /* Skip past '(' and whitespace. */
252b5132
RH
10641 ++base_string;
10642 if (is_space_char (*base_string))
24eab124 10643 ++base_string;
252b5132 10644
af6bdddf 10645 if (*base_string == ','
4eed87de
AM
10646 || ((i.base_reg = parse_register (base_string, &end_op))
10647 != NULL))
252b5132 10648 {
af6bdddf 10649 displacement_string_end = temp_string;
252b5132 10650
40fb9820 10651 i.types[this_operand].bitfield.baseindex = 1;
252b5132 10652
af6bdddf 10653 if (i.base_reg)
24eab124 10654 {
24eab124
AM
10655 base_string = end_op;
10656 if (is_space_char (*base_string))
10657 ++base_string;
af6bdddf
AM
10658 }
10659
10660 /* There may be an index reg or scale factor here. */
10661 if (*base_string == ',')
10662 {
10663 ++base_string;
10664 if (is_space_char (*base_string))
10665 ++base_string;
10666
4eed87de
AM
10667 if ((i.index_reg = parse_register (base_string, &end_op))
10668 != NULL)
24eab124 10669 {
af6bdddf 10670 base_string = end_op;
24eab124
AM
10671 if (is_space_char (*base_string))
10672 ++base_string;
af6bdddf
AM
10673 if (*base_string == ',')
10674 {
10675 ++base_string;
10676 if (is_space_char (*base_string))
10677 ++base_string;
10678 }
e5cb08ac 10679 else if (*base_string != ')')
af6bdddf 10680 {
4eed87de
AM
10681 as_bad (_("expecting `,' or `)' "
10682 "after index register in `%s'"),
af6bdddf
AM
10683 operand_string);
10684 return 0;
10685 }
24eab124 10686 }
af6bdddf 10687 else if (*base_string == REGISTER_PREFIX)
24eab124 10688 {
f76bf5e0
L
10689 end_op = strchr (base_string, ',');
10690 if (end_op)
10691 *end_op = '\0';
af6bdddf 10692 as_bad (_("bad register name `%s'"), base_string);
24eab124
AM
10693 return 0;
10694 }
252b5132 10695
47926f60 10696 /* Check for scale factor. */
551c1ca1 10697 if (*base_string != ')')
af6bdddf 10698 {
551c1ca1
AM
10699 char *end_scale = i386_scale (base_string);
10700
10701 if (!end_scale)
af6bdddf 10702 return 0;
24eab124 10703
551c1ca1 10704 base_string = end_scale;
af6bdddf
AM
10705 if (is_space_char (*base_string))
10706 ++base_string;
10707 if (*base_string != ')')
10708 {
4eed87de
AM
10709 as_bad (_("expecting `)' "
10710 "after scale factor in `%s'"),
af6bdddf
AM
10711 operand_string);
10712 return 0;
10713 }
10714 }
10715 else if (!i.index_reg)
24eab124 10716 {
4eed87de
AM
10717 as_bad (_("expecting index register or scale factor "
10718 "after `,'; got '%c'"),
af6bdddf 10719 *base_string);
24eab124
AM
10720 return 0;
10721 }
10722 }
af6bdddf 10723 else if (*base_string != ')')
24eab124 10724 {
4eed87de
AM
10725 as_bad (_("expecting `,' or `)' "
10726 "after base register in `%s'"),
af6bdddf 10727 operand_string);
24eab124
AM
10728 return 0;
10729 }
c3332e24 10730 }
af6bdddf 10731 else if (*base_string == REGISTER_PREFIX)
c3332e24 10732 {
f76bf5e0
L
10733 end_op = strchr (base_string, ',');
10734 if (end_op)
10735 *end_op = '\0';
af6bdddf 10736 as_bad (_("bad register name `%s'"), base_string);
24eab124 10737 return 0;
c3332e24 10738 }
24eab124
AM
10739 }
10740
10741 /* If there's an expression beginning the operand, parse it,
10742 assuming displacement_string_start and
10743 displacement_string_end are meaningful. */
10744 if (displacement_string_start != displacement_string_end)
10745 {
10746 if (!i386_displacement (displacement_string_start,
10747 displacement_string_end))
10748 return 0;
10749 }
10750
10751 /* Special case for (%dx) while doing input/output op. */
10752 if (i.base_reg
75e5731b
JB
10753 && i.base_reg->reg_type.bitfield.instance == RegD
10754 && i.base_reg->reg_type.bitfield.word
24eab124
AM
10755 && i.index_reg == 0
10756 && i.log2_scale_factor == 0
10757 && i.seg[i.mem_operands] == 0
40fb9820 10758 && !operand_type_check (i.types[this_operand], disp))
24eab124 10759 {
2fb5be8d 10760 i.types[this_operand] = i.base_reg->reg_type;
24eab124
AM
10761 return 1;
10762 }
10763
eecb386c
AM
10764 if (i386_index_check (operand_string) == 0)
10765 return 0;
c48dadc9 10766 i.flags[this_operand] |= Operand_Mem;
8325cc63
JB
10767 if (i.mem_operands == 0)
10768 i.memop1_string = xstrdup (operand_string);
24eab124
AM
10769 i.mem_operands++;
10770 }
10771 else
ce8a8b2f
AM
10772 {
10773 /* It's not a memory operand; argh! */
24eab124
AM
10774 as_bad (_("invalid char %s beginning operand %d `%s'"),
10775 output_invalid (*op_string),
10776 this_operand + 1,
10777 op_string);
10778 return 0;
10779 }
47926f60 10780 return 1; /* Normal return. */
252b5132
RH
10781}
10782\f
fa94de6b
RM
10783/* Calculate the maximum variable size (i.e., excluding fr_fix)
10784 that an rs_machine_dependent frag may reach. */
10785
10786unsigned int
10787i386_frag_max_var (fragS *frag)
10788{
10789 /* The only relaxable frags are for jumps.
10790 Unconditional jumps can grow by 4 bytes and others by 5 bytes. */
10791 gas_assert (frag->fr_type == rs_machine_dependent);
10792 return TYPE_FROM_RELAX_STATE (frag->fr_subtype) == UNCOND_JUMP ? 4 : 5;
10793}
10794
b084df0b
L
10795#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
10796static int
8dcea932 10797elf_symbol_resolved_in_segment_p (symbolS *fr_symbol, offsetT fr_var)
b084df0b
L
10798{
10799 /* STT_GNU_IFUNC symbol must go through PLT. */
10800 if ((symbol_get_bfdsym (fr_symbol)->flags
10801 & BSF_GNU_INDIRECT_FUNCTION) != 0)
10802 return 0;
10803
10804 if (!S_IS_EXTERNAL (fr_symbol))
10805 /* Symbol may be weak or local. */
10806 return !S_IS_WEAK (fr_symbol);
10807
8dcea932
L
10808 /* Global symbols with non-default visibility can't be preempted. */
10809 if (ELF_ST_VISIBILITY (S_GET_OTHER (fr_symbol)) != STV_DEFAULT)
10810 return 1;
10811
10812 if (fr_var != NO_RELOC)
10813 switch ((enum bfd_reloc_code_real) fr_var)
10814 {
10815 case BFD_RELOC_386_PLT32:
10816 case BFD_RELOC_X86_64_PLT32:
33eaf5de 10817 /* Symbol with PLT relocation may be preempted. */
8dcea932
L
10818 return 0;
10819 default:
10820 abort ();
10821 }
10822
b084df0b
L
10823 /* Global symbols with default visibility in a shared library may be
10824 preempted by another definition. */
8dcea932 10825 return !shared;
b084df0b
L
10826}
10827#endif
10828
e379e5f3
L
10829/* Return the next non-empty frag. */
10830
10831static fragS *
10832i386_next_non_empty_frag (fragS *fragP)
10833{
10834 /* There may be a frag with a ".fill 0" when there is no room in
10835 the current frag for frag_grow in output_insn. */
10836 for (fragP = fragP->fr_next;
10837 (fragP != NULL
10838 && fragP->fr_type == rs_fill
10839 && fragP->fr_fix == 0);
10840 fragP = fragP->fr_next)
10841 ;
10842 return fragP;
10843}
10844
10845/* Return the next jcc frag after BRANCH_PADDING. */
10846
10847static fragS *
10848i386_next_jcc_frag (fragS *fragP)
10849{
10850 if (!fragP)
10851 return NULL;
10852
10853 if (fragP->fr_type == rs_machine_dependent
10854 && (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
10855 == BRANCH_PADDING))
10856 {
10857 fragP = i386_next_non_empty_frag (fragP);
10858 if (fragP->fr_type != rs_machine_dependent)
10859 return NULL;
10860 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == COND_JUMP)
10861 return fragP;
10862 }
10863
10864 return NULL;
10865}
10866
10867/* Classify BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING frags. */
10868
10869static void
10870i386_classify_machine_dependent_frag (fragS *fragP)
10871{
10872 fragS *cmp_fragP;
10873 fragS *pad_fragP;
10874 fragS *branch_fragP;
10875 fragS *next_fragP;
10876 unsigned int max_prefix_length;
10877
10878 if (fragP->tc_frag_data.classified)
10879 return;
10880
10881 /* First scan for BRANCH_PADDING and FUSED_JCC_PADDING. Convert
10882 FUSED_JCC_PADDING and merge BRANCH_PADDING. */
10883 for (next_fragP = fragP;
10884 next_fragP != NULL;
10885 next_fragP = next_fragP->fr_next)
10886 {
10887 next_fragP->tc_frag_data.classified = 1;
10888 if (next_fragP->fr_type == rs_machine_dependent)
10889 switch (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype))
10890 {
10891 case BRANCH_PADDING:
10892 /* The BRANCH_PADDING frag must be followed by a branch
10893 frag. */
10894 branch_fragP = i386_next_non_empty_frag (next_fragP);
10895 next_fragP->tc_frag_data.u.branch_fragP = branch_fragP;
10896 break;
10897 case FUSED_JCC_PADDING:
10898 /* Check if this is a fused jcc:
10899 FUSED_JCC_PADDING
10900 CMP like instruction
10901 BRANCH_PADDING
10902 COND_JUMP
10903 */
10904 cmp_fragP = i386_next_non_empty_frag (next_fragP);
10905 pad_fragP = i386_next_non_empty_frag (cmp_fragP);
10906 branch_fragP = i386_next_jcc_frag (pad_fragP);
10907 if (branch_fragP)
10908 {
10909 /* The BRANCH_PADDING frag is merged with the
10910 FUSED_JCC_PADDING frag. */
10911 next_fragP->tc_frag_data.u.branch_fragP = branch_fragP;
10912 /* CMP like instruction size. */
10913 next_fragP->tc_frag_data.cmp_size = cmp_fragP->fr_fix;
10914 frag_wane (pad_fragP);
10915 /* Skip to branch_fragP. */
10916 next_fragP = branch_fragP;
10917 }
10918 else if (next_fragP->tc_frag_data.max_prefix_length)
10919 {
10920 /* Turn FUSED_JCC_PADDING into BRANCH_PREFIX if it isn't
10921 a fused jcc. */
10922 next_fragP->fr_subtype
10923 = ENCODE_RELAX_STATE (BRANCH_PREFIX, 0);
10924 next_fragP->tc_frag_data.max_bytes
10925 = next_fragP->tc_frag_data.max_prefix_length;
10926 /* This will be updated in the BRANCH_PREFIX scan. */
10927 next_fragP->tc_frag_data.max_prefix_length = 0;
10928 }
10929 else
10930 frag_wane (next_fragP);
10931 break;
10932 }
10933 }
10934
10935 /* Stop if there is no BRANCH_PREFIX. */
10936 if (!align_branch_prefix_size)
10937 return;
10938
10939 /* Scan for BRANCH_PREFIX. */
10940 for (; fragP != NULL; fragP = fragP->fr_next)
10941 {
10942 if (fragP->fr_type != rs_machine_dependent
10943 || (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
10944 != BRANCH_PREFIX))
10945 continue;
10946
10947 /* Count all BRANCH_PREFIX frags before BRANCH_PADDING and
10948 COND_JUMP_PREFIX. */
10949 max_prefix_length = 0;
10950 for (next_fragP = fragP;
10951 next_fragP != NULL;
10952 next_fragP = next_fragP->fr_next)
10953 {
10954 if (next_fragP->fr_type == rs_fill)
10955 /* Skip rs_fill frags. */
10956 continue;
10957 else if (next_fragP->fr_type != rs_machine_dependent)
10958 /* Stop for all other frags. */
10959 break;
10960
10961 /* rs_machine_dependent frags. */
10962 if (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
10963 == BRANCH_PREFIX)
10964 {
10965 /* Count BRANCH_PREFIX frags. */
10966 if (max_prefix_length >= MAX_FUSED_JCC_PADDING_SIZE)
10967 {
10968 max_prefix_length = MAX_FUSED_JCC_PADDING_SIZE;
10969 frag_wane (next_fragP);
10970 }
10971 else
10972 max_prefix_length
10973 += next_fragP->tc_frag_data.max_bytes;
10974 }
10975 else if ((TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
10976 == BRANCH_PADDING)
10977 || (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
10978 == FUSED_JCC_PADDING))
10979 {
10980 /* Stop at BRANCH_PADDING and FUSED_JCC_PADDING. */
10981 fragP->tc_frag_data.u.padding_fragP = next_fragP;
10982 break;
10983 }
10984 else
10985 /* Stop for other rs_machine_dependent frags. */
10986 break;
10987 }
10988
10989 fragP->tc_frag_data.max_prefix_length = max_prefix_length;
10990
10991 /* Skip to the next frag. */
10992 fragP = next_fragP;
10993 }
10994}
10995
10996/* Compute padding size for
10997
10998 FUSED_JCC_PADDING
10999 CMP like instruction
11000 BRANCH_PADDING
11001 COND_JUMP/UNCOND_JUMP
11002
11003 or
11004
11005 BRANCH_PADDING
11006 COND_JUMP/UNCOND_JUMP
11007 */
11008
11009static int
11010i386_branch_padding_size (fragS *fragP, offsetT address)
11011{
11012 unsigned int offset, size, padding_size;
11013 fragS *branch_fragP = fragP->tc_frag_data.u.branch_fragP;
11014
11015 /* The start address of the BRANCH_PADDING or FUSED_JCC_PADDING frag. */
11016 if (!address)
11017 address = fragP->fr_address;
11018 address += fragP->fr_fix;
11019
11020 /* CMP like instrunction size. */
11021 size = fragP->tc_frag_data.cmp_size;
11022
11023 /* The base size of the branch frag. */
11024 size += branch_fragP->fr_fix;
11025
11026 /* Add opcode and displacement bytes for the rs_machine_dependent
11027 branch frag. */
11028 if (branch_fragP->fr_type == rs_machine_dependent)
11029 size += md_relax_table[branch_fragP->fr_subtype].rlx_length;
11030
11031 /* Check if branch is within boundary and doesn't end at the last
11032 byte. */
11033 offset = address & ((1U << align_branch_power) - 1);
11034 if ((offset + size) >= (1U << align_branch_power))
11035 /* Padding needed to avoid crossing boundary. */
11036 padding_size = (1U << align_branch_power) - offset;
11037 else
11038 /* No padding needed. */
11039 padding_size = 0;
11040
11041 /* The return value may be saved in tc_frag_data.length which is
11042 unsigned byte. */
11043 if (!fits_in_unsigned_byte (padding_size))
11044 abort ();
11045
11046 return padding_size;
11047}
11048
11049/* i386_generic_table_relax_frag()
11050
11051 Handle BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING frags to
11052 grow/shrink padding to align branch frags. Hand others to
11053 relax_frag(). */
11054
11055long
11056i386_generic_table_relax_frag (segT segment, fragS *fragP, long stretch)
11057{
11058 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
11059 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
11060 {
11061 long padding_size = i386_branch_padding_size (fragP, 0);
11062 long grow = padding_size - fragP->tc_frag_data.length;
11063
11064 /* When the BRANCH_PREFIX frag is used, the computed address
11065 must match the actual address and there should be no padding. */
11066 if (fragP->tc_frag_data.padding_address
11067 && (fragP->tc_frag_data.padding_address != fragP->fr_address
11068 || padding_size))
11069 abort ();
11070
11071 /* Update the padding size. */
11072 if (grow)
11073 fragP->tc_frag_data.length = padding_size;
11074
11075 return grow;
11076 }
11077 else if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
11078 {
11079 fragS *padding_fragP, *next_fragP;
11080 long padding_size, left_size, last_size;
11081
11082 padding_fragP = fragP->tc_frag_data.u.padding_fragP;
11083 if (!padding_fragP)
11084 /* Use the padding set by the leading BRANCH_PREFIX frag. */
11085 return (fragP->tc_frag_data.length
11086 - fragP->tc_frag_data.last_length);
11087
11088 /* Compute the relative address of the padding frag in the very
11089 first time where the BRANCH_PREFIX frag sizes are zero. */
11090 if (!fragP->tc_frag_data.padding_address)
11091 fragP->tc_frag_data.padding_address
11092 = padding_fragP->fr_address - (fragP->fr_address - stretch);
11093
11094 /* First update the last length from the previous interation. */
11095 left_size = fragP->tc_frag_data.prefix_length;
11096 for (next_fragP = fragP;
11097 next_fragP != padding_fragP;
11098 next_fragP = next_fragP->fr_next)
11099 if (next_fragP->fr_type == rs_machine_dependent
11100 && (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11101 == BRANCH_PREFIX))
11102 {
11103 if (left_size)
11104 {
11105 int max = next_fragP->tc_frag_data.max_bytes;
11106 if (max)
11107 {
11108 int size;
11109 if (max > left_size)
11110 size = left_size;
11111 else
11112 size = max;
11113 left_size -= size;
11114 next_fragP->tc_frag_data.last_length = size;
11115 }
11116 }
11117 else
11118 next_fragP->tc_frag_data.last_length = 0;
11119 }
11120
11121 /* Check the padding size for the padding frag. */
11122 padding_size = i386_branch_padding_size
11123 (padding_fragP, (fragP->fr_address
11124 + fragP->tc_frag_data.padding_address));
11125
11126 last_size = fragP->tc_frag_data.prefix_length;
11127 /* Check if there is change from the last interation. */
11128 if (padding_size == last_size)
11129 {
11130 /* Update the expected address of the padding frag. */
11131 padding_fragP->tc_frag_data.padding_address
11132 = (fragP->fr_address + padding_size
11133 + fragP->tc_frag_data.padding_address);
11134 return 0;
11135 }
11136
11137 if (padding_size > fragP->tc_frag_data.max_prefix_length)
11138 {
11139 /* No padding if there is no sufficient room. Clear the
11140 expected address of the padding frag. */
11141 padding_fragP->tc_frag_data.padding_address = 0;
11142 padding_size = 0;
11143 }
11144 else
11145 /* Store the expected address of the padding frag. */
11146 padding_fragP->tc_frag_data.padding_address
11147 = (fragP->fr_address + padding_size
11148 + fragP->tc_frag_data.padding_address);
11149
11150 fragP->tc_frag_data.prefix_length = padding_size;
11151
11152 /* Update the length for the current interation. */
11153 left_size = padding_size;
11154 for (next_fragP = fragP;
11155 next_fragP != padding_fragP;
11156 next_fragP = next_fragP->fr_next)
11157 if (next_fragP->fr_type == rs_machine_dependent
11158 && (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11159 == BRANCH_PREFIX))
11160 {
11161 if (left_size)
11162 {
11163 int max = next_fragP->tc_frag_data.max_bytes;
11164 if (max)
11165 {
11166 int size;
11167 if (max > left_size)
11168 size = left_size;
11169 else
11170 size = max;
11171 left_size -= size;
11172 next_fragP->tc_frag_data.length = size;
11173 }
11174 }
11175 else
11176 next_fragP->tc_frag_data.length = 0;
11177 }
11178
11179 return (fragP->tc_frag_data.length
11180 - fragP->tc_frag_data.last_length);
11181 }
11182 return relax_frag (segment, fragP, stretch);
11183}
11184
ee7fcc42
AM
11185/* md_estimate_size_before_relax()
11186
11187 Called just before relax() for rs_machine_dependent frags. The x86
11188 assembler uses these frags to handle variable size jump
11189 instructions.
11190
11191 Any symbol that is now undefined will not become defined.
11192 Return the correct fr_subtype in the frag.
11193 Return the initial "guess for variable size of frag" to caller.
11194 The guess is actually the growth beyond the fixed part. Whatever
11195 we do to grow the fixed or variable part contributes to our
11196 returned value. */
11197
252b5132 11198int
7016a5d5 11199md_estimate_size_before_relax (fragS *fragP, segT segment)
252b5132 11200{
e379e5f3
L
11201 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
11202 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX
11203 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
11204 {
11205 i386_classify_machine_dependent_frag (fragP);
11206 return fragP->tc_frag_data.length;
11207 }
11208
252b5132 11209 /* We've already got fragP->fr_subtype right; all we have to do is
b98ef147
AM
11210 check for un-relaxable symbols. On an ELF system, we can't relax
11211 an externally visible symbol, because it may be overridden by a
11212 shared library. */
11213 if (S_GET_SEGMENT (fragP->fr_symbol) != segment
6d249963 11214#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 11215 || (IS_ELF
8dcea932
L
11216 && !elf_symbol_resolved_in_segment_p (fragP->fr_symbol,
11217 fragP->fr_var))
fbeb56a4
DK
11218#endif
11219#if defined (OBJ_COFF) && defined (TE_PE)
7ab9ffdd 11220 || (OUTPUT_FLAVOR == bfd_target_coff_flavour
fbeb56a4 11221 && S_IS_WEAK (fragP->fr_symbol))
b98ef147
AM
11222#endif
11223 )
252b5132 11224 {
b98ef147
AM
11225 /* Symbol is undefined in this segment, or we need to keep a
11226 reloc so that weak symbols can be overridden. */
11227 int size = (fragP->fr_subtype & CODE16) ? 2 : 4;
f86103b7 11228 enum bfd_reloc_code_real reloc_type;
ee7fcc42
AM
11229 unsigned char *opcode;
11230 int old_fr_fix;
f6af82bd 11231
ee7fcc42 11232 if (fragP->fr_var != NO_RELOC)
1e9cc1c2 11233 reloc_type = (enum bfd_reloc_code_real) fragP->fr_var;
b98ef147 11234 else if (size == 2)
f6af82bd 11235 reloc_type = BFD_RELOC_16_PCREL;
bd7ab16b
L
11236#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11237 else if (need_plt32_p (fragP->fr_symbol))
11238 reloc_type = BFD_RELOC_X86_64_PLT32;
11239#endif
f6af82bd
AM
11240 else
11241 reloc_type = BFD_RELOC_32_PCREL;
252b5132 11242
ee7fcc42
AM
11243 old_fr_fix = fragP->fr_fix;
11244 opcode = (unsigned char *) fragP->fr_opcode;
11245
fddf5b5b 11246 switch (TYPE_FROM_RELAX_STATE (fragP->fr_subtype))
252b5132 11247 {
fddf5b5b
AM
11248 case UNCOND_JUMP:
11249 /* Make jmp (0xeb) a (d)word displacement jump. */
47926f60 11250 opcode[0] = 0xe9;
252b5132 11251 fragP->fr_fix += size;
062cd5e7
AS
11252 fix_new (fragP, old_fr_fix, size,
11253 fragP->fr_symbol,
11254 fragP->fr_offset, 1,
11255 reloc_type);
252b5132
RH
11256 break;
11257
fddf5b5b 11258 case COND_JUMP86:
412167cb
AM
11259 if (size == 2
11260 && (!no_cond_jump_promotion || fragP->fr_var != NO_RELOC))
fddf5b5b
AM
11261 {
11262 /* Negate the condition, and branch past an
11263 unconditional jump. */
11264 opcode[0] ^= 1;
11265 opcode[1] = 3;
11266 /* Insert an unconditional jump. */
11267 opcode[2] = 0xe9;
11268 /* We added two extra opcode bytes, and have a two byte
11269 offset. */
11270 fragP->fr_fix += 2 + 2;
062cd5e7
AS
11271 fix_new (fragP, old_fr_fix + 2, 2,
11272 fragP->fr_symbol,
11273 fragP->fr_offset, 1,
11274 reloc_type);
fddf5b5b
AM
11275 break;
11276 }
11277 /* Fall through. */
11278
11279 case COND_JUMP:
412167cb
AM
11280 if (no_cond_jump_promotion && fragP->fr_var == NO_RELOC)
11281 {
3e02c1cc
AM
11282 fixS *fixP;
11283
412167cb 11284 fragP->fr_fix += 1;
3e02c1cc
AM
11285 fixP = fix_new (fragP, old_fr_fix, 1,
11286 fragP->fr_symbol,
11287 fragP->fr_offset, 1,
11288 BFD_RELOC_8_PCREL);
11289 fixP->fx_signed = 1;
412167cb
AM
11290 break;
11291 }
93c2a809 11292
24eab124 11293 /* This changes the byte-displacement jump 0x7N
fddf5b5b 11294 to the (d)word-displacement jump 0x0f,0x8N. */
252b5132 11295 opcode[1] = opcode[0] + 0x10;
f6af82bd 11296 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
47926f60
KH
11297 /* We've added an opcode byte. */
11298 fragP->fr_fix += 1 + size;
062cd5e7
AS
11299 fix_new (fragP, old_fr_fix + 1, size,
11300 fragP->fr_symbol,
11301 fragP->fr_offset, 1,
11302 reloc_type);
252b5132 11303 break;
fddf5b5b
AM
11304
11305 default:
11306 BAD_CASE (fragP->fr_subtype);
11307 break;
252b5132
RH
11308 }
11309 frag_wane (fragP);
ee7fcc42 11310 return fragP->fr_fix - old_fr_fix;
252b5132 11311 }
93c2a809 11312
93c2a809
AM
11313 /* Guess size depending on current relax state. Initially the relax
11314 state will correspond to a short jump and we return 1, because
11315 the variable part of the frag (the branch offset) is one byte
11316 long. However, we can relax a section more than once and in that
11317 case we must either set fr_subtype back to the unrelaxed state,
11318 or return the value for the appropriate branch. */
11319 return md_relax_table[fragP->fr_subtype].rlx_length;
ee7fcc42
AM
11320}
11321
47926f60
KH
11322/* Called after relax() is finished.
11323
11324 In: Address of frag.
11325 fr_type == rs_machine_dependent.
11326 fr_subtype is what the address relaxed to.
11327
11328 Out: Any fixSs and constants are set up.
11329 Caller will turn frag into a ".space 0". */
11330
252b5132 11331void
7016a5d5
TG
11332md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT sec ATTRIBUTE_UNUSED,
11333 fragS *fragP)
252b5132 11334{
29b0f896 11335 unsigned char *opcode;
252b5132 11336 unsigned char *where_to_put_displacement = NULL;
847f7ad4
AM
11337 offsetT target_address;
11338 offsetT opcode_address;
252b5132 11339 unsigned int extension = 0;
847f7ad4 11340 offsetT displacement_from_opcode_start;
252b5132 11341
e379e5f3
L
11342 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
11343 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING
11344 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
11345 {
11346 /* Generate nop padding. */
11347 unsigned int size = fragP->tc_frag_data.length;
11348 if (size)
11349 {
11350 if (size > fragP->tc_frag_data.max_bytes)
11351 abort ();
11352
11353 if (flag_debug)
11354 {
11355 const char *msg;
11356 const char *branch = "branch";
11357 const char *prefix = "";
11358 fragS *padding_fragP;
11359 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
11360 == BRANCH_PREFIX)
11361 {
11362 padding_fragP = fragP->tc_frag_data.u.padding_fragP;
11363 switch (fragP->tc_frag_data.default_prefix)
11364 {
11365 default:
11366 abort ();
11367 break;
11368 case CS_PREFIX_OPCODE:
11369 prefix = " cs";
11370 break;
11371 case DS_PREFIX_OPCODE:
11372 prefix = " ds";
11373 break;
11374 case ES_PREFIX_OPCODE:
11375 prefix = " es";
11376 break;
11377 case FS_PREFIX_OPCODE:
11378 prefix = " fs";
11379 break;
11380 case GS_PREFIX_OPCODE:
11381 prefix = " gs";
11382 break;
11383 case SS_PREFIX_OPCODE:
11384 prefix = " ss";
11385 break;
11386 }
11387 if (padding_fragP)
11388 msg = _("%s:%u: add %d%s at 0x%llx to align "
11389 "%s within %d-byte boundary\n");
11390 else
11391 msg = _("%s:%u: add additional %d%s at 0x%llx to "
11392 "align %s within %d-byte boundary\n");
11393 }
11394 else
11395 {
11396 padding_fragP = fragP;
11397 msg = _("%s:%u: add %d%s-byte nop at 0x%llx to align "
11398 "%s within %d-byte boundary\n");
11399 }
11400
11401 if (padding_fragP)
11402 switch (padding_fragP->tc_frag_data.branch_type)
11403 {
11404 case align_branch_jcc:
11405 branch = "jcc";
11406 break;
11407 case align_branch_fused:
11408 branch = "fused jcc";
11409 break;
11410 case align_branch_jmp:
11411 branch = "jmp";
11412 break;
11413 case align_branch_call:
11414 branch = "call";
11415 break;
11416 case align_branch_indirect:
11417 branch = "indiret branch";
11418 break;
11419 case align_branch_ret:
11420 branch = "ret";
11421 break;
11422 default:
11423 break;
11424 }
11425
11426 fprintf (stdout, msg,
11427 fragP->fr_file, fragP->fr_line, size, prefix,
11428 (long long) fragP->fr_address, branch,
11429 1 << align_branch_power);
11430 }
11431 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
11432 memset (fragP->fr_opcode,
11433 fragP->tc_frag_data.default_prefix, size);
11434 else
11435 i386_generate_nops (fragP, (char *) fragP->fr_opcode,
11436 size, 0);
11437 fragP->fr_fix += size;
11438 }
11439 return;
11440 }
11441
252b5132
RH
11442 opcode = (unsigned char *) fragP->fr_opcode;
11443
47926f60 11444 /* Address we want to reach in file space. */
252b5132 11445 target_address = S_GET_VALUE (fragP->fr_symbol) + fragP->fr_offset;
252b5132 11446
47926f60 11447 /* Address opcode resides at in file space. */
252b5132
RH
11448 opcode_address = fragP->fr_address + fragP->fr_fix;
11449
47926f60 11450 /* Displacement from opcode start to fill into instruction. */
252b5132
RH
11451 displacement_from_opcode_start = target_address - opcode_address;
11452
fddf5b5b 11453 if ((fragP->fr_subtype & BIG) == 0)
252b5132 11454 {
47926f60
KH
11455 /* Don't have to change opcode. */
11456 extension = 1; /* 1 opcode + 1 displacement */
252b5132 11457 where_to_put_displacement = &opcode[1];
fddf5b5b
AM
11458 }
11459 else
11460 {
11461 if (no_cond_jump_promotion
11462 && TYPE_FROM_RELAX_STATE (fragP->fr_subtype) != UNCOND_JUMP)
4eed87de
AM
11463 as_warn_where (fragP->fr_file, fragP->fr_line,
11464 _("long jump required"));
252b5132 11465
fddf5b5b
AM
11466 switch (fragP->fr_subtype)
11467 {
11468 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG):
11469 extension = 4; /* 1 opcode + 4 displacement */
11470 opcode[0] = 0xe9;
11471 where_to_put_displacement = &opcode[1];
11472 break;
252b5132 11473
fddf5b5b
AM
11474 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16):
11475 extension = 2; /* 1 opcode + 2 displacement */
11476 opcode[0] = 0xe9;
11477 where_to_put_displacement = &opcode[1];
11478 break;
252b5132 11479
fddf5b5b
AM
11480 case ENCODE_RELAX_STATE (COND_JUMP, BIG):
11481 case ENCODE_RELAX_STATE (COND_JUMP86, BIG):
11482 extension = 5; /* 2 opcode + 4 displacement */
11483 opcode[1] = opcode[0] + 0x10;
11484 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
11485 where_to_put_displacement = &opcode[2];
11486 break;
252b5132 11487
fddf5b5b
AM
11488 case ENCODE_RELAX_STATE (COND_JUMP, BIG16):
11489 extension = 3; /* 2 opcode + 2 displacement */
11490 opcode[1] = opcode[0] + 0x10;
11491 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
11492 where_to_put_displacement = &opcode[2];
11493 break;
252b5132 11494
fddf5b5b
AM
11495 case ENCODE_RELAX_STATE (COND_JUMP86, BIG16):
11496 extension = 4;
11497 opcode[0] ^= 1;
11498 opcode[1] = 3;
11499 opcode[2] = 0xe9;
11500 where_to_put_displacement = &opcode[3];
11501 break;
11502
11503 default:
11504 BAD_CASE (fragP->fr_subtype);
11505 break;
11506 }
252b5132 11507 }
fddf5b5b 11508
7b81dfbb
AJ
11509 /* If size if less then four we are sure that the operand fits,
11510 but if it's 4, then it could be that the displacement is larger
11511 then -/+ 2GB. */
11512 if (DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype) == 4
11513 && object_64bit
11514 && ((addressT) (displacement_from_opcode_start - extension
4eed87de
AM
11515 + ((addressT) 1 << 31))
11516 > (((addressT) 2 << 31) - 1)))
7b81dfbb
AJ
11517 {
11518 as_bad_where (fragP->fr_file, fragP->fr_line,
11519 _("jump target out of range"));
11520 /* Make us emit 0. */
11521 displacement_from_opcode_start = extension;
11522 }
47926f60 11523 /* Now put displacement after opcode. */
252b5132
RH
11524 md_number_to_chars ((char *) where_to_put_displacement,
11525 (valueT) (displacement_from_opcode_start - extension),
fddf5b5b 11526 DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype));
252b5132
RH
11527 fragP->fr_fix += extension;
11528}
11529\f
7016a5d5 11530/* Apply a fixup (fixP) to segment data, once it has been determined
252b5132
RH
11531 by our caller that we have all the info we need to fix it up.
11532
7016a5d5
TG
11533 Parameter valP is the pointer to the value of the bits.
11534
252b5132
RH
11535 On the 386, immediates, displacements, and data pointers are all in
11536 the same (little-endian) format, so we don't need to care about which
11537 we are handling. */
11538
94f592af 11539void
7016a5d5 11540md_apply_fix (fixS *fixP, valueT *valP, segT seg ATTRIBUTE_UNUSED)
252b5132 11541{
94f592af 11542 char *p = fixP->fx_where + fixP->fx_frag->fr_literal;
c6682705 11543 valueT value = *valP;
252b5132 11544
f86103b7 11545#if !defined (TE_Mach)
93382f6d
AM
11546 if (fixP->fx_pcrel)
11547 {
11548 switch (fixP->fx_r_type)
11549 {
5865bb77
ILT
11550 default:
11551 break;
11552
d6ab8113
JB
11553 case BFD_RELOC_64:
11554 fixP->fx_r_type = BFD_RELOC_64_PCREL;
11555 break;
93382f6d 11556 case BFD_RELOC_32:
ae8887b5 11557 case BFD_RELOC_X86_64_32S:
93382f6d
AM
11558 fixP->fx_r_type = BFD_RELOC_32_PCREL;
11559 break;
11560 case BFD_RELOC_16:
11561 fixP->fx_r_type = BFD_RELOC_16_PCREL;
11562 break;
11563 case BFD_RELOC_8:
11564 fixP->fx_r_type = BFD_RELOC_8_PCREL;
11565 break;
11566 }
11567 }
252b5132 11568
a161fe53 11569 if (fixP->fx_addsy != NULL
31312f95 11570 && (fixP->fx_r_type == BFD_RELOC_32_PCREL
d6ab8113 11571 || fixP->fx_r_type == BFD_RELOC_64_PCREL
31312f95 11572 || fixP->fx_r_type == BFD_RELOC_16_PCREL
d258b828 11573 || fixP->fx_r_type == BFD_RELOC_8_PCREL)
31312f95 11574 && !use_rela_relocations)
252b5132 11575 {
31312f95
AM
11576 /* This is a hack. There should be a better way to handle this.
11577 This covers for the fact that bfd_install_relocation will
11578 subtract the current location (for partial_inplace, PC relative
11579 relocations); see more below. */
252b5132 11580#ifndef OBJ_AOUT
718ddfc0 11581 if (IS_ELF
252b5132
RH
11582#ifdef TE_PE
11583 || OUTPUT_FLAVOR == bfd_target_coff_flavour
11584#endif
11585 )
11586 value += fixP->fx_where + fixP->fx_frag->fr_address;
11587#endif
11588#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 11589 if (IS_ELF)
252b5132 11590 {
6539b54b 11591 segT sym_seg = S_GET_SEGMENT (fixP->fx_addsy);
2f66722d 11592
6539b54b 11593 if ((sym_seg == seg
2f66722d 11594 || (symbol_section_p (fixP->fx_addsy)
6539b54b 11595 && sym_seg != absolute_section))
af65af87 11596 && !generic_force_reloc (fixP))
2f66722d
AM
11597 {
11598 /* Yes, we add the values in twice. This is because
6539b54b
AM
11599 bfd_install_relocation subtracts them out again. I think
11600 bfd_install_relocation is broken, but I don't dare change
2f66722d
AM
11601 it. FIXME. */
11602 value += fixP->fx_where + fixP->fx_frag->fr_address;
11603 }
252b5132
RH
11604 }
11605#endif
11606#if defined (OBJ_COFF) && defined (TE_PE)
977cdf5a
NC
11607 /* For some reason, the PE format does not store a
11608 section address offset for a PC relative symbol. */
11609 if (S_GET_SEGMENT (fixP->fx_addsy) != seg
7be1c489 11610 || S_IS_WEAK (fixP->fx_addsy))
252b5132
RH
11611 value += md_pcrel_from (fixP);
11612#endif
11613 }
fbeb56a4 11614#if defined (OBJ_COFF) && defined (TE_PE)
f01c1a09
NC
11615 if (fixP->fx_addsy != NULL
11616 && S_IS_WEAK (fixP->fx_addsy)
11617 /* PR 16858: Do not modify weak function references. */
11618 && ! fixP->fx_pcrel)
fbeb56a4 11619 {
296a8689
NC
11620#if !defined (TE_PEP)
11621 /* For x86 PE weak function symbols are neither PC-relative
11622 nor do they set S_IS_FUNCTION. So the only reliable way
11623 to detect them is to check the flags of their containing
11624 section. */
11625 if (S_GET_SEGMENT (fixP->fx_addsy) != NULL
11626 && S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_CODE)
11627 ;
11628 else
11629#endif
fbeb56a4
DK
11630 value -= S_GET_VALUE (fixP->fx_addsy);
11631 }
11632#endif
252b5132
RH
11633
11634 /* Fix a few things - the dynamic linker expects certain values here,
0234cb7c 11635 and we must not disappoint it. */
252b5132 11636#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 11637 if (IS_ELF && fixP->fx_addsy)
47926f60
KH
11638 switch (fixP->fx_r_type)
11639 {
11640 case BFD_RELOC_386_PLT32:
3e73aa7c 11641 case BFD_RELOC_X86_64_PLT32:
b9519cfe
L
11642 /* Make the jump instruction point to the address of the operand.
11643 At runtime we merely add the offset to the actual PLT entry.
11644 NB: Subtract the offset size only for jump instructions. */
11645 if (fixP->fx_pcrel)
11646 value = -4;
47926f60 11647 break;
31312f95 11648
13ae64f3
JJ
11649 case BFD_RELOC_386_TLS_GD:
11650 case BFD_RELOC_386_TLS_LDM:
13ae64f3 11651 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
11652 case BFD_RELOC_386_TLS_IE:
11653 case BFD_RELOC_386_TLS_GOTIE:
67a4f2b7 11654 case BFD_RELOC_386_TLS_GOTDESC:
bffbf940
JJ
11655 case BFD_RELOC_X86_64_TLSGD:
11656 case BFD_RELOC_X86_64_TLSLD:
11657 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7 11658 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
00f7efb6
JJ
11659 value = 0; /* Fully resolved at runtime. No addend. */
11660 /* Fallthrough */
11661 case BFD_RELOC_386_TLS_LE:
11662 case BFD_RELOC_386_TLS_LDO_32:
11663 case BFD_RELOC_386_TLS_LE_32:
11664 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 11665 case BFD_RELOC_X86_64_DTPOFF64:
00f7efb6 11666 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113 11667 case BFD_RELOC_X86_64_TPOFF64:
00f7efb6
JJ
11668 S_SET_THREAD_LOCAL (fixP->fx_addsy);
11669 break;
11670
67a4f2b7
AO
11671 case BFD_RELOC_386_TLS_DESC_CALL:
11672 case BFD_RELOC_X86_64_TLSDESC_CALL:
11673 value = 0; /* Fully resolved at runtime. No addend. */
11674 S_SET_THREAD_LOCAL (fixP->fx_addsy);
11675 fixP->fx_done = 0;
11676 return;
11677
47926f60
KH
11678 case BFD_RELOC_VTABLE_INHERIT:
11679 case BFD_RELOC_VTABLE_ENTRY:
11680 fixP->fx_done = 0;
94f592af 11681 return;
47926f60
KH
11682
11683 default:
11684 break;
11685 }
11686#endif /* defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) */
c6682705 11687 *valP = value;
f86103b7 11688#endif /* !defined (TE_Mach) */
3e73aa7c 11689
3e73aa7c 11690 /* Are we finished with this relocation now? */
c6682705 11691 if (fixP->fx_addsy == NULL)
3e73aa7c 11692 fixP->fx_done = 1;
fbeb56a4
DK
11693#if defined (OBJ_COFF) && defined (TE_PE)
11694 else if (fixP->fx_addsy != NULL && S_IS_WEAK (fixP->fx_addsy))
11695 {
11696 fixP->fx_done = 0;
11697 /* Remember value for tc_gen_reloc. */
11698 fixP->fx_addnumber = value;
11699 /* Clear out the frag for now. */
11700 value = 0;
11701 }
11702#endif
3e73aa7c
JH
11703 else if (use_rela_relocations)
11704 {
11705 fixP->fx_no_overflow = 1;
062cd5e7
AS
11706 /* Remember value for tc_gen_reloc. */
11707 fixP->fx_addnumber = value;
3e73aa7c
JH
11708 value = 0;
11709 }
f86103b7 11710
94f592af 11711 md_number_to_chars (p, value, fixP->fx_size);
252b5132 11712}
252b5132 11713\f
6d4af3c2 11714const char *
499ac353 11715md_atof (int type, char *litP, int *sizeP)
252b5132 11716{
499ac353
NC
11717 /* This outputs the LITTLENUMs in REVERSE order;
11718 in accord with the bigendian 386. */
11719 return ieee_md_atof (type, litP, sizeP, FALSE);
252b5132
RH
11720}
11721\f
2d545b82 11722static char output_invalid_buf[sizeof (unsigned char) * 2 + 6];
252b5132 11723
252b5132 11724static char *
e3bb37b5 11725output_invalid (int c)
252b5132 11726{
3882b010 11727 if (ISPRINT (c))
f9f21a03
L
11728 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
11729 "'%c'", c);
252b5132 11730 else
f9f21a03 11731 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
2d545b82 11732 "(0x%x)", (unsigned char) c);
252b5132
RH
11733 return output_invalid_buf;
11734}
11735
af6bdddf 11736/* REG_STRING starts *before* REGISTER_PREFIX. */
252b5132
RH
11737
11738static const reg_entry *
4d1bb795 11739parse_real_register (char *reg_string, char **end_op)
252b5132 11740{
af6bdddf
AM
11741 char *s = reg_string;
11742 char *p;
252b5132
RH
11743 char reg_name_given[MAX_REG_NAME_SIZE + 1];
11744 const reg_entry *r;
11745
11746 /* Skip possible REGISTER_PREFIX and possible whitespace. */
11747 if (*s == REGISTER_PREFIX)
11748 ++s;
11749
11750 if (is_space_char (*s))
11751 ++s;
11752
11753 p = reg_name_given;
af6bdddf 11754 while ((*p++ = register_chars[(unsigned char) *s]) != '\0')
252b5132
RH
11755 {
11756 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
af6bdddf
AM
11757 return (const reg_entry *) NULL;
11758 s++;
252b5132
RH
11759 }
11760
6588847e
DN
11761 /* For naked regs, make sure that we are not dealing with an identifier.
11762 This prevents confusing an identifier like `eax_var' with register
11763 `eax'. */
11764 if (allow_naked_reg && identifier_chars[(unsigned char) *s])
11765 return (const reg_entry *) NULL;
11766
af6bdddf 11767 *end_op = s;
252b5132
RH
11768
11769 r = (const reg_entry *) hash_find (reg_hash, reg_name_given);
11770
5f47d35b 11771 /* Handle floating point regs, allowing spaces in the (i) part. */
47926f60 11772 if (r == i386_regtab /* %st is first entry of table */)
5f47d35b 11773 {
0e0eea78
JB
11774 if (!cpu_arch_flags.bitfield.cpu8087
11775 && !cpu_arch_flags.bitfield.cpu287
11776 && !cpu_arch_flags.bitfield.cpu387)
11777 return (const reg_entry *) NULL;
11778
5f47d35b
AM
11779 if (is_space_char (*s))
11780 ++s;
11781 if (*s == '(')
11782 {
af6bdddf 11783 ++s;
5f47d35b
AM
11784 if (is_space_char (*s))
11785 ++s;
11786 if (*s >= '0' && *s <= '7')
11787 {
db557034 11788 int fpr = *s - '0';
af6bdddf 11789 ++s;
5f47d35b
AM
11790 if (is_space_char (*s))
11791 ++s;
11792 if (*s == ')')
11793 {
11794 *end_op = s + 1;
1e9cc1c2 11795 r = (const reg_entry *) hash_find (reg_hash, "st(0)");
db557034
AM
11796 know (r);
11797 return r + fpr;
5f47d35b 11798 }
5f47d35b 11799 }
47926f60 11800 /* We have "%st(" then garbage. */
5f47d35b
AM
11801 return (const reg_entry *) NULL;
11802 }
11803 }
11804
a60de03c
JB
11805 if (r == NULL || allow_pseudo_reg)
11806 return r;
11807
0dfbf9d7 11808 if (operand_type_all_zero (&r->reg_type))
a60de03c
JB
11809 return (const reg_entry *) NULL;
11810
dc821c5f 11811 if ((r->reg_type.bitfield.dword
00cee14f 11812 || (r->reg_type.bitfield.class == SReg && r->reg_num > 3)
4a5c67ed
JB
11813 || r->reg_type.bitfield.class == RegCR
11814 || r->reg_type.bitfield.class == RegDR
11815 || r->reg_type.bitfield.class == RegTR)
192dc9c6
JB
11816 && !cpu_arch_flags.bitfield.cpui386)
11817 return (const reg_entry *) NULL;
11818
3528c362 11819 if (r->reg_type.bitfield.class == RegMMX && !cpu_arch_flags.bitfield.cpummx)
192dc9c6
JB
11820 return (const reg_entry *) NULL;
11821
6e041cf4
JB
11822 if (!cpu_arch_flags.bitfield.cpuavx512f)
11823 {
f74a6307
JB
11824 if (r->reg_type.bitfield.zmmword
11825 || r->reg_type.bitfield.class == RegMask)
6e041cf4 11826 return (const reg_entry *) NULL;
40f12533 11827
6e041cf4
JB
11828 if (!cpu_arch_flags.bitfield.cpuavx)
11829 {
11830 if (r->reg_type.bitfield.ymmword)
11831 return (const reg_entry *) NULL;
1848e567 11832
6e041cf4
JB
11833 if (!cpu_arch_flags.bitfield.cpusse && r->reg_type.bitfield.xmmword)
11834 return (const reg_entry *) NULL;
11835 }
11836 }
43234a1e 11837
f74a6307 11838 if (r->reg_type.bitfield.class == RegBND && !cpu_arch_flags.bitfield.cpumpx)
1adf7f56
JB
11839 return (const reg_entry *) NULL;
11840
db51cc60 11841 /* Don't allow fake index register unless allow_index_reg isn't 0. */
e968fc9b 11842 if (!allow_index_reg && r->reg_num == RegIZ)
db51cc60
L
11843 return (const reg_entry *) NULL;
11844
1d3f8286
JB
11845 /* Upper 16 vector registers are only available with VREX in 64bit
11846 mode, and require EVEX encoding. */
11847 if (r->reg_flags & RegVRex)
43234a1e 11848 {
e951d5ca 11849 if (!cpu_arch_flags.bitfield.cpuavx512f
43234a1e
L
11850 || flag_code != CODE_64BIT)
11851 return (const reg_entry *) NULL;
1d3f8286
JB
11852
11853 i.vec_encoding = vex_encoding_evex;
43234a1e
L
11854 }
11855
4787f4a5 11856 if (((r->reg_flags & (RegRex64 | RegRex)) || r->reg_type.bitfield.qword)
4a5c67ed 11857 && (!cpu_arch_flags.bitfield.cpulm || r->reg_type.bitfield.class != RegCR)
1ae00879 11858 && flag_code != CODE_64BIT)
20f0a1fc 11859 return (const reg_entry *) NULL;
1ae00879 11860
00cee14f
JB
11861 if (r->reg_type.bitfield.class == SReg && r->reg_num == RegFlat
11862 && !intel_syntax)
b7240065
JB
11863 return (const reg_entry *) NULL;
11864
252b5132
RH
11865 return r;
11866}
4d1bb795
JB
11867
11868/* REG_STRING starts *before* REGISTER_PREFIX. */
11869
11870static const reg_entry *
11871parse_register (char *reg_string, char **end_op)
11872{
11873 const reg_entry *r;
11874
11875 if (*reg_string == REGISTER_PREFIX || allow_naked_reg)
11876 r = parse_real_register (reg_string, end_op);
11877 else
11878 r = NULL;
11879 if (!r)
11880 {
11881 char *save = input_line_pointer;
11882 char c;
11883 symbolS *symbolP;
11884
11885 input_line_pointer = reg_string;
d02603dc 11886 c = get_symbol_name (&reg_string);
4d1bb795
JB
11887 symbolP = symbol_find (reg_string);
11888 if (symbolP && S_GET_SEGMENT (symbolP) == reg_section)
11889 {
11890 const expressionS *e = symbol_get_value_expression (symbolP);
11891
0398aac5 11892 know (e->X_op == O_register);
4eed87de 11893 know (e->X_add_number >= 0
c3fe08fa 11894 && (valueT) e->X_add_number < i386_regtab_size);
4d1bb795 11895 r = i386_regtab + e->X_add_number;
d3bb6b49 11896 if ((r->reg_flags & RegVRex))
86fa6981 11897 i.vec_encoding = vex_encoding_evex;
4d1bb795
JB
11898 *end_op = input_line_pointer;
11899 }
11900 *input_line_pointer = c;
11901 input_line_pointer = save;
11902 }
11903 return r;
11904}
11905
11906int
11907i386_parse_name (char *name, expressionS *e, char *nextcharP)
11908{
11909 const reg_entry *r;
11910 char *end = input_line_pointer;
11911
11912 *end = *nextcharP;
11913 r = parse_register (name, &input_line_pointer);
11914 if (r && end <= input_line_pointer)
11915 {
11916 *nextcharP = *input_line_pointer;
11917 *input_line_pointer = 0;
11918 e->X_op = O_register;
11919 e->X_add_number = r - i386_regtab;
11920 return 1;
11921 }
11922 input_line_pointer = end;
11923 *end = 0;
ee86248c 11924 return intel_syntax ? i386_intel_parse_name (name, e) : 0;
4d1bb795
JB
11925}
11926
11927void
11928md_operand (expressionS *e)
11929{
ee86248c
JB
11930 char *end;
11931 const reg_entry *r;
4d1bb795 11932
ee86248c
JB
11933 switch (*input_line_pointer)
11934 {
11935 case REGISTER_PREFIX:
11936 r = parse_real_register (input_line_pointer, &end);
4d1bb795
JB
11937 if (r)
11938 {
11939 e->X_op = O_register;
11940 e->X_add_number = r - i386_regtab;
11941 input_line_pointer = end;
11942 }
ee86248c
JB
11943 break;
11944
11945 case '[':
9c2799c2 11946 gas_assert (intel_syntax);
ee86248c
JB
11947 end = input_line_pointer++;
11948 expression (e);
11949 if (*input_line_pointer == ']')
11950 {
11951 ++input_line_pointer;
11952 e->X_op_symbol = make_expr_symbol (e);
11953 e->X_add_symbol = NULL;
11954 e->X_add_number = 0;
11955 e->X_op = O_index;
11956 }
11957 else
11958 {
11959 e->X_op = O_absent;
11960 input_line_pointer = end;
11961 }
11962 break;
4d1bb795
JB
11963 }
11964}
11965
252b5132 11966\f
4cc782b5 11967#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
b6f8c7c4 11968const char *md_shortopts = "kVQ:sqnO::";
252b5132 11969#else
b6f8c7c4 11970const char *md_shortopts = "qnO::";
252b5132 11971#endif
6e0b89ee 11972
3e73aa7c 11973#define OPTION_32 (OPTION_MD_BASE + 0)
b3b91714
AM
11974#define OPTION_64 (OPTION_MD_BASE + 1)
11975#define OPTION_DIVIDE (OPTION_MD_BASE + 2)
9103f4f4
L
11976#define OPTION_MARCH (OPTION_MD_BASE + 3)
11977#define OPTION_MTUNE (OPTION_MD_BASE + 4)
1efbbeb4
L
11978#define OPTION_MMNEMONIC (OPTION_MD_BASE + 5)
11979#define OPTION_MSYNTAX (OPTION_MD_BASE + 6)
11980#define OPTION_MINDEX_REG (OPTION_MD_BASE + 7)
11981#define OPTION_MNAKED_REG (OPTION_MD_BASE + 8)
bd5dea88 11982#define OPTION_MRELAX_RELOCATIONS (OPTION_MD_BASE + 9)
c0f3af97 11983#define OPTION_MSSE2AVX (OPTION_MD_BASE + 10)
daf50ae7 11984#define OPTION_MSSE_CHECK (OPTION_MD_BASE + 11)
7bab8ab5
JB
11985#define OPTION_MOPERAND_CHECK (OPTION_MD_BASE + 12)
11986#define OPTION_MAVXSCALAR (OPTION_MD_BASE + 13)
11987#define OPTION_X32 (OPTION_MD_BASE + 14)
7e8b059b 11988#define OPTION_MADD_BND_PREFIX (OPTION_MD_BASE + 15)
43234a1e
L
11989#define OPTION_MEVEXLIG (OPTION_MD_BASE + 16)
11990#define OPTION_MEVEXWIG (OPTION_MD_BASE + 17)
167ad85b 11991#define OPTION_MBIG_OBJ (OPTION_MD_BASE + 18)
d1982f93 11992#define OPTION_MOMIT_LOCK_PREFIX (OPTION_MD_BASE + 19)
d3d3c6db 11993#define OPTION_MEVEXRCIG (OPTION_MD_BASE + 20)
8dcea932 11994#define OPTION_MSHARED (OPTION_MD_BASE + 21)
5db04b09
L
11995#define OPTION_MAMD64 (OPTION_MD_BASE + 22)
11996#define OPTION_MINTEL64 (OPTION_MD_BASE + 23)
e4e00185 11997#define OPTION_MFENCE_AS_LOCK_ADD (OPTION_MD_BASE + 24)
b4a3a7b4 11998#define OPTION_X86_USED_NOTE (OPTION_MD_BASE + 25)
03751133 11999#define OPTION_MVEXWIG (OPTION_MD_BASE + 26)
e379e5f3
L
12000#define OPTION_MALIGN_BRANCH_BOUNDARY (OPTION_MD_BASE + 27)
12001#define OPTION_MALIGN_BRANCH_PREFIX_SIZE (OPTION_MD_BASE + 28)
12002#define OPTION_MALIGN_BRANCH (OPTION_MD_BASE + 29)
b3b91714 12003
99ad8390
NC
12004struct option md_longopts[] =
12005{
3e73aa7c 12006 {"32", no_argument, NULL, OPTION_32},
321098a5 12007#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 12008 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c 12009 {"64", no_argument, NULL, OPTION_64},
351f65ca
L
12010#endif
12011#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 12012 {"x32", no_argument, NULL, OPTION_X32},
8dcea932 12013 {"mshared", no_argument, NULL, OPTION_MSHARED},
b4a3a7b4 12014 {"mx86-used-note", required_argument, NULL, OPTION_X86_USED_NOTE},
6e0b89ee 12015#endif
b3b91714 12016 {"divide", no_argument, NULL, OPTION_DIVIDE},
9103f4f4
L
12017 {"march", required_argument, NULL, OPTION_MARCH},
12018 {"mtune", required_argument, NULL, OPTION_MTUNE},
1efbbeb4
L
12019 {"mmnemonic", required_argument, NULL, OPTION_MMNEMONIC},
12020 {"msyntax", required_argument, NULL, OPTION_MSYNTAX},
12021 {"mindex-reg", no_argument, NULL, OPTION_MINDEX_REG},
12022 {"mnaked-reg", no_argument, NULL, OPTION_MNAKED_REG},
c0f3af97 12023 {"msse2avx", no_argument, NULL, OPTION_MSSE2AVX},
daf50ae7 12024 {"msse-check", required_argument, NULL, OPTION_MSSE_CHECK},
7bab8ab5 12025 {"moperand-check", required_argument, NULL, OPTION_MOPERAND_CHECK},
539f890d 12026 {"mavxscalar", required_argument, NULL, OPTION_MAVXSCALAR},
03751133 12027 {"mvexwig", required_argument, NULL, OPTION_MVEXWIG},
7e8b059b 12028 {"madd-bnd-prefix", no_argument, NULL, OPTION_MADD_BND_PREFIX},
43234a1e
L
12029 {"mevexlig", required_argument, NULL, OPTION_MEVEXLIG},
12030 {"mevexwig", required_argument, NULL, OPTION_MEVEXWIG},
167ad85b
TG
12031# if defined (TE_PE) || defined (TE_PEP)
12032 {"mbig-obj", no_argument, NULL, OPTION_MBIG_OBJ},
12033#endif
d1982f93 12034 {"momit-lock-prefix", required_argument, NULL, OPTION_MOMIT_LOCK_PREFIX},
e4e00185 12035 {"mfence-as-lock-add", required_argument, NULL, OPTION_MFENCE_AS_LOCK_ADD},
0cb4071e 12036 {"mrelax-relocations", required_argument, NULL, OPTION_MRELAX_RELOCATIONS},
d3d3c6db 12037 {"mevexrcig", required_argument, NULL, OPTION_MEVEXRCIG},
e379e5f3
L
12038 {"malign-branch-boundary", required_argument, NULL, OPTION_MALIGN_BRANCH_BOUNDARY},
12039 {"malign-branch-prefix-size", required_argument, NULL, OPTION_MALIGN_BRANCH_PREFIX_SIZE},
12040 {"malign-branch", required_argument, NULL, OPTION_MALIGN_BRANCH},
5db04b09
L
12041 {"mamd64", no_argument, NULL, OPTION_MAMD64},
12042 {"mintel64", no_argument, NULL, OPTION_MINTEL64},
252b5132
RH
12043 {NULL, no_argument, NULL, 0}
12044};
12045size_t md_longopts_size = sizeof (md_longopts);
12046
12047int
17b9d67d 12048md_parse_option (int c, const char *arg)
252b5132 12049{
91d6fa6a 12050 unsigned int j;
e379e5f3 12051 char *arch, *next, *saved, *type;
9103f4f4 12052
252b5132
RH
12053 switch (c)
12054 {
12b55ccc
L
12055 case 'n':
12056 optimize_align_code = 0;
12057 break;
12058
a38cf1db
AM
12059 case 'q':
12060 quiet_warnings = 1;
252b5132
RH
12061 break;
12062
12063#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
a38cf1db
AM
12064 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
12065 should be emitted or not. FIXME: Not implemented. */
12066 case 'Q':
d4693039
JB
12067 if ((arg[0] != 'y' && arg[0] != 'n') || arg[1])
12068 return 0;
252b5132
RH
12069 break;
12070
12071 /* -V: SVR4 argument to print version ID. */
12072 case 'V':
12073 print_version_id ();
12074 break;
12075
a38cf1db
AM
12076 /* -k: Ignore for FreeBSD compatibility. */
12077 case 'k':
252b5132 12078 break;
4cc782b5
ILT
12079
12080 case 's':
12081 /* -s: On i386 Solaris, this tells the native assembler to use
29b0f896 12082 .stab instead of .stab.excl. We always use .stab anyhow. */
4cc782b5 12083 break;
8dcea932
L
12084
12085 case OPTION_MSHARED:
12086 shared = 1;
12087 break;
b4a3a7b4
L
12088
12089 case OPTION_X86_USED_NOTE:
12090 if (strcasecmp (arg, "yes") == 0)
12091 x86_used_note = 1;
12092 else if (strcasecmp (arg, "no") == 0)
12093 x86_used_note = 0;
12094 else
12095 as_fatal (_("invalid -mx86-used-note= option: `%s'"), arg);
12096 break;
12097
12098
99ad8390 12099#endif
321098a5 12100#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 12101 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c
JH
12102 case OPTION_64:
12103 {
12104 const char **list, **l;
12105
3e73aa7c
JH
12106 list = bfd_target_list ();
12107 for (l = list; *l != NULL; l++)
8620418b 12108 if (CONST_STRNEQ (*l, "elf64-x86-64")
99ad8390
NC
12109 || strcmp (*l, "coff-x86-64") == 0
12110 || strcmp (*l, "pe-x86-64") == 0
d382c579
TG
12111 || strcmp (*l, "pei-x86-64") == 0
12112 || strcmp (*l, "mach-o-x86-64") == 0)
6e0b89ee
AM
12113 {
12114 default_arch = "x86_64";
12115 break;
12116 }
3e73aa7c 12117 if (*l == NULL)
2b5d6a91 12118 as_fatal (_("no compiled in support for x86_64"));
3e73aa7c
JH
12119 free (list);
12120 }
12121 break;
12122#endif
252b5132 12123
351f65ca 12124#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 12125 case OPTION_X32:
351f65ca
L
12126 if (IS_ELF)
12127 {
12128 const char **list, **l;
12129
12130 list = bfd_target_list ();
12131 for (l = list; *l != NULL; l++)
12132 if (CONST_STRNEQ (*l, "elf32-x86-64"))
12133 {
12134 default_arch = "x86_64:32";
12135 break;
12136 }
12137 if (*l == NULL)
2b5d6a91 12138 as_fatal (_("no compiled in support for 32bit x86_64"));
351f65ca
L
12139 free (list);
12140 }
12141 else
12142 as_fatal (_("32bit x86_64 is only supported for ELF"));
12143 break;
12144#endif
12145
6e0b89ee
AM
12146 case OPTION_32:
12147 default_arch = "i386";
12148 break;
12149
b3b91714
AM
12150 case OPTION_DIVIDE:
12151#ifdef SVR4_COMMENT_CHARS
12152 {
12153 char *n, *t;
12154 const char *s;
12155
add39d23 12156 n = XNEWVEC (char, strlen (i386_comment_chars) + 1);
b3b91714
AM
12157 t = n;
12158 for (s = i386_comment_chars; *s != '\0'; s++)
12159 if (*s != '/')
12160 *t++ = *s;
12161 *t = '\0';
12162 i386_comment_chars = n;
12163 }
12164#endif
12165 break;
12166
9103f4f4 12167 case OPTION_MARCH:
293f5f65
L
12168 saved = xstrdup (arg);
12169 arch = saved;
12170 /* Allow -march=+nosse. */
12171 if (*arch == '+')
12172 arch++;
6305a203 12173 do
9103f4f4 12174 {
6305a203 12175 if (*arch == '.')
2b5d6a91 12176 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
12177 next = strchr (arch, '+');
12178 if (next)
12179 *next++ = '\0';
91d6fa6a 12180 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 12181 {
91d6fa6a 12182 if (strcmp (arch, cpu_arch [j].name) == 0)
ccc9c027 12183 {
6305a203 12184 /* Processor. */
1ded5609
JB
12185 if (! cpu_arch[j].flags.bitfield.cpui386)
12186 continue;
12187
91d6fa6a 12188 cpu_arch_name = cpu_arch[j].name;
6305a203 12189 cpu_sub_arch_name = NULL;
91d6fa6a
NC
12190 cpu_arch_flags = cpu_arch[j].flags;
12191 cpu_arch_isa = cpu_arch[j].type;
12192 cpu_arch_isa_flags = cpu_arch[j].flags;
6305a203
L
12193 if (!cpu_arch_tune_set)
12194 {
12195 cpu_arch_tune = cpu_arch_isa;
12196 cpu_arch_tune_flags = cpu_arch_isa_flags;
12197 }
12198 break;
12199 }
91d6fa6a
NC
12200 else if (*cpu_arch [j].name == '.'
12201 && strcmp (arch, cpu_arch [j].name + 1) == 0)
6305a203 12202 {
33eaf5de 12203 /* ISA extension. */
6305a203 12204 i386_cpu_flags flags;
309d3373 12205
293f5f65
L
12206 flags = cpu_flags_or (cpu_arch_flags,
12207 cpu_arch[j].flags);
81486035 12208
5b64d091 12209 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
6305a203
L
12210 {
12211 if (cpu_sub_arch_name)
12212 {
12213 char *name = cpu_sub_arch_name;
12214 cpu_sub_arch_name = concat (name,
91d6fa6a 12215 cpu_arch[j].name,
1bf57e9f 12216 (const char *) NULL);
6305a203
L
12217 free (name);
12218 }
12219 else
91d6fa6a 12220 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
6305a203 12221 cpu_arch_flags = flags;
a586129e 12222 cpu_arch_isa_flags = flags;
6305a203 12223 }
0089dace
L
12224 else
12225 cpu_arch_isa_flags
12226 = cpu_flags_or (cpu_arch_isa_flags,
12227 cpu_arch[j].flags);
6305a203 12228 break;
ccc9c027 12229 }
9103f4f4 12230 }
6305a203 12231
293f5f65
L
12232 if (j >= ARRAY_SIZE (cpu_arch))
12233 {
33eaf5de 12234 /* Disable an ISA extension. */
293f5f65
L
12235 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
12236 if (strcmp (arch, cpu_noarch [j].name) == 0)
12237 {
12238 i386_cpu_flags flags;
12239
12240 flags = cpu_flags_and_not (cpu_arch_flags,
12241 cpu_noarch[j].flags);
12242 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
12243 {
12244 if (cpu_sub_arch_name)
12245 {
12246 char *name = cpu_sub_arch_name;
12247 cpu_sub_arch_name = concat (arch,
12248 (const char *) NULL);
12249 free (name);
12250 }
12251 else
12252 cpu_sub_arch_name = xstrdup (arch);
12253 cpu_arch_flags = flags;
12254 cpu_arch_isa_flags = flags;
12255 }
12256 break;
12257 }
12258
12259 if (j >= ARRAY_SIZE (cpu_noarch))
12260 j = ARRAY_SIZE (cpu_arch);
12261 }
12262
91d6fa6a 12263 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 12264 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
12265
12266 arch = next;
9103f4f4 12267 }
293f5f65
L
12268 while (next != NULL);
12269 free (saved);
9103f4f4
L
12270 break;
12271
12272 case OPTION_MTUNE:
12273 if (*arg == '.')
2b5d6a91 12274 as_fatal (_("invalid -mtune= option: `%s'"), arg);
91d6fa6a 12275 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 12276 {
91d6fa6a 12277 if (strcmp (arg, cpu_arch [j].name) == 0)
9103f4f4 12278 {
ccc9c027 12279 cpu_arch_tune_set = 1;
91d6fa6a
NC
12280 cpu_arch_tune = cpu_arch [j].type;
12281 cpu_arch_tune_flags = cpu_arch[j].flags;
9103f4f4
L
12282 break;
12283 }
12284 }
91d6fa6a 12285 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 12286 as_fatal (_("invalid -mtune= option: `%s'"), arg);
9103f4f4
L
12287 break;
12288
1efbbeb4
L
12289 case OPTION_MMNEMONIC:
12290 if (strcasecmp (arg, "att") == 0)
12291 intel_mnemonic = 0;
12292 else if (strcasecmp (arg, "intel") == 0)
12293 intel_mnemonic = 1;
12294 else
2b5d6a91 12295 as_fatal (_("invalid -mmnemonic= option: `%s'"), arg);
1efbbeb4
L
12296 break;
12297
12298 case OPTION_MSYNTAX:
12299 if (strcasecmp (arg, "att") == 0)
12300 intel_syntax = 0;
12301 else if (strcasecmp (arg, "intel") == 0)
12302 intel_syntax = 1;
12303 else
2b5d6a91 12304 as_fatal (_("invalid -msyntax= option: `%s'"), arg);
1efbbeb4
L
12305 break;
12306
12307 case OPTION_MINDEX_REG:
12308 allow_index_reg = 1;
12309 break;
12310
12311 case OPTION_MNAKED_REG:
12312 allow_naked_reg = 1;
12313 break;
12314
c0f3af97
L
12315 case OPTION_MSSE2AVX:
12316 sse2avx = 1;
12317 break;
12318
daf50ae7
L
12319 case OPTION_MSSE_CHECK:
12320 if (strcasecmp (arg, "error") == 0)
7bab8ab5 12321 sse_check = check_error;
daf50ae7 12322 else if (strcasecmp (arg, "warning") == 0)
7bab8ab5 12323 sse_check = check_warning;
daf50ae7 12324 else if (strcasecmp (arg, "none") == 0)
7bab8ab5 12325 sse_check = check_none;
daf50ae7 12326 else
2b5d6a91 12327 as_fatal (_("invalid -msse-check= option: `%s'"), arg);
daf50ae7
L
12328 break;
12329
7bab8ab5
JB
12330 case OPTION_MOPERAND_CHECK:
12331 if (strcasecmp (arg, "error") == 0)
12332 operand_check = check_error;
12333 else if (strcasecmp (arg, "warning") == 0)
12334 operand_check = check_warning;
12335 else if (strcasecmp (arg, "none") == 0)
12336 operand_check = check_none;
12337 else
12338 as_fatal (_("invalid -moperand-check= option: `%s'"), arg);
12339 break;
12340
539f890d
L
12341 case OPTION_MAVXSCALAR:
12342 if (strcasecmp (arg, "128") == 0)
12343 avxscalar = vex128;
12344 else if (strcasecmp (arg, "256") == 0)
12345 avxscalar = vex256;
12346 else
2b5d6a91 12347 as_fatal (_("invalid -mavxscalar= option: `%s'"), arg);
539f890d
L
12348 break;
12349
03751133
L
12350 case OPTION_MVEXWIG:
12351 if (strcmp (arg, "0") == 0)
40c9c8de 12352 vexwig = vexw0;
03751133 12353 else if (strcmp (arg, "1") == 0)
40c9c8de 12354 vexwig = vexw1;
03751133
L
12355 else
12356 as_fatal (_("invalid -mvexwig= option: `%s'"), arg);
12357 break;
12358
7e8b059b
L
12359 case OPTION_MADD_BND_PREFIX:
12360 add_bnd_prefix = 1;
12361 break;
12362
43234a1e
L
12363 case OPTION_MEVEXLIG:
12364 if (strcmp (arg, "128") == 0)
12365 evexlig = evexl128;
12366 else if (strcmp (arg, "256") == 0)
12367 evexlig = evexl256;
12368 else if (strcmp (arg, "512") == 0)
12369 evexlig = evexl512;
12370 else
12371 as_fatal (_("invalid -mevexlig= option: `%s'"), arg);
12372 break;
12373
d3d3c6db
IT
12374 case OPTION_MEVEXRCIG:
12375 if (strcmp (arg, "rne") == 0)
12376 evexrcig = rne;
12377 else if (strcmp (arg, "rd") == 0)
12378 evexrcig = rd;
12379 else if (strcmp (arg, "ru") == 0)
12380 evexrcig = ru;
12381 else if (strcmp (arg, "rz") == 0)
12382 evexrcig = rz;
12383 else
12384 as_fatal (_("invalid -mevexrcig= option: `%s'"), arg);
12385 break;
12386
43234a1e
L
12387 case OPTION_MEVEXWIG:
12388 if (strcmp (arg, "0") == 0)
12389 evexwig = evexw0;
12390 else if (strcmp (arg, "1") == 0)
12391 evexwig = evexw1;
12392 else
12393 as_fatal (_("invalid -mevexwig= option: `%s'"), arg);
12394 break;
12395
167ad85b
TG
12396# if defined (TE_PE) || defined (TE_PEP)
12397 case OPTION_MBIG_OBJ:
12398 use_big_obj = 1;
12399 break;
12400#endif
12401
d1982f93 12402 case OPTION_MOMIT_LOCK_PREFIX:
d022bddd
IT
12403 if (strcasecmp (arg, "yes") == 0)
12404 omit_lock_prefix = 1;
12405 else if (strcasecmp (arg, "no") == 0)
12406 omit_lock_prefix = 0;
12407 else
12408 as_fatal (_("invalid -momit-lock-prefix= option: `%s'"), arg);
12409 break;
12410
e4e00185
AS
12411 case OPTION_MFENCE_AS_LOCK_ADD:
12412 if (strcasecmp (arg, "yes") == 0)
12413 avoid_fence = 1;
12414 else if (strcasecmp (arg, "no") == 0)
12415 avoid_fence = 0;
12416 else
12417 as_fatal (_("invalid -mfence-as-lock-add= option: `%s'"), arg);
12418 break;
12419
0cb4071e
L
12420 case OPTION_MRELAX_RELOCATIONS:
12421 if (strcasecmp (arg, "yes") == 0)
12422 generate_relax_relocations = 1;
12423 else if (strcasecmp (arg, "no") == 0)
12424 generate_relax_relocations = 0;
12425 else
12426 as_fatal (_("invalid -mrelax-relocations= option: `%s'"), arg);
12427 break;
12428
e379e5f3
L
12429 case OPTION_MALIGN_BRANCH_BOUNDARY:
12430 {
12431 char *end;
12432 long int align = strtoul (arg, &end, 0);
12433 if (*end == '\0')
12434 {
12435 if (align == 0)
12436 {
12437 align_branch_power = 0;
12438 break;
12439 }
12440 else if (align >= 16)
12441 {
12442 int align_power;
12443 for (align_power = 0;
12444 (align & 1) == 0;
12445 align >>= 1, align_power++)
12446 continue;
12447 /* Limit alignment power to 31. */
12448 if (align == 1 && align_power < 32)
12449 {
12450 align_branch_power = align_power;
12451 break;
12452 }
12453 }
12454 }
12455 as_fatal (_("invalid -malign-branch-boundary= value: %s"), arg);
12456 }
12457 break;
12458
12459 case OPTION_MALIGN_BRANCH_PREFIX_SIZE:
12460 {
12461 char *end;
12462 int align = strtoul (arg, &end, 0);
12463 /* Some processors only support 5 prefixes. */
12464 if (*end == '\0' && align >= 0 && align < 6)
12465 {
12466 align_branch_prefix_size = align;
12467 break;
12468 }
12469 as_fatal (_("invalid -malign-branch-prefix-size= value: %s"),
12470 arg);
12471 }
12472 break;
12473
12474 case OPTION_MALIGN_BRANCH:
12475 align_branch = 0;
12476 saved = xstrdup (arg);
12477 type = saved;
12478 do
12479 {
12480 next = strchr (type, '+');
12481 if (next)
12482 *next++ = '\0';
12483 if (strcasecmp (type, "jcc") == 0)
12484 align_branch |= align_branch_jcc_bit;
12485 else if (strcasecmp (type, "fused") == 0)
12486 align_branch |= align_branch_fused_bit;
12487 else if (strcasecmp (type, "jmp") == 0)
12488 align_branch |= align_branch_jmp_bit;
12489 else if (strcasecmp (type, "call") == 0)
12490 align_branch |= align_branch_call_bit;
12491 else if (strcasecmp (type, "ret") == 0)
12492 align_branch |= align_branch_ret_bit;
12493 else if (strcasecmp (type, "indirect") == 0)
12494 align_branch |= align_branch_indirect_bit;
12495 else
12496 as_fatal (_("invalid -malign-branch= option: `%s'"), arg);
12497 type = next;
12498 }
12499 while (next != NULL);
12500 free (saved);
12501 break;
12502
5db04b09 12503 case OPTION_MAMD64:
e89c5eaa 12504 intel64 = 0;
5db04b09
L
12505 break;
12506
12507 case OPTION_MINTEL64:
e89c5eaa 12508 intel64 = 1;
5db04b09
L
12509 break;
12510
b6f8c7c4
L
12511 case 'O':
12512 if (arg == NULL)
12513 {
12514 optimize = 1;
12515 /* Turn off -Os. */
12516 optimize_for_space = 0;
12517 }
12518 else if (*arg == 's')
12519 {
12520 optimize_for_space = 1;
12521 /* Turn on all encoding optimizations. */
41fd2579 12522 optimize = INT_MAX;
b6f8c7c4
L
12523 }
12524 else
12525 {
12526 optimize = atoi (arg);
12527 /* Turn off -Os. */
12528 optimize_for_space = 0;
12529 }
12530 break;
12531
252b5132
RH
12532 default:
12533 return 0;
12534 }
12535 return 1;
12536}
12537
8a2c8fef
L
12538#define MESSAGE_TEMPLATE \
12539" "
12540
293f5f65
L
12541static char *
12542output_message (FILE *stream, char *p, char *message, char *start,
12543 int *left_p, const char *name, int len)
12544{
12545 int size = sizeof (MESSAGE_TEMPLATE);
12546 int left = *left_p;
12547
12548 /* Reserve 2 spaces for ", " or ",\0" */
12549 left -= len + 2;
12550
12551 /* Check if there is any room. */
12552 if (left >= 0)
12553 {
12554 if (p != start)
12555 {
12556 *p++ = ',';
12557 *p++ = ' ';
12558 }
12559 p = mempcpy (p, name, len);
12560 }
12561 else
12562 {
12563 /* Output the current message now and start a new one. */
12564 *p++ = ',';
12565 *p = '\0';
12566 fprintf (stream, "%s\n", message);
12567 p = start;
12568 left = size - (start - message) - len - 2;
12569
12570 gas_assert (left >= 0);
12571
12572 p = mempcpy (p, name, len);
12573 }
12574
12575 *left_p = left;
12576 return p;
12577}
12578
8a2c8fef 12579static void
1ded5609 12580show_arch (FILE *stream, int ext, int check)
8a2c8fef
L
12581{
12582 static char message[] = MESSAGE_TEMPLATE;
12583 char *start = message + 27;
12584 char *p;
12585 int size = sizeof (MESSAGE_TEMPLATE);
12586 int left;
12587 const char *name;
12588 int len;
12589 unsigned int j;
12590
12591 p = start;
12592 left = size - (start - message);
12593 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
12594 {
12595 /* Should it be skipped? */
12596 if (cpu_arch [j].skip)
12597 continue;
12598
12599 name = cpu_arch [j].name;
12600 len = cpu_arch [j].len;
12601 if (*name == '.')
12602 {
12603 /* It is an extension. Skip if we aren't asked to show it. */
12604 if (ext)
12605 {
12606 name++;
12607 len--;
12608 }
12609 else
12610 continue;
12611 }
12612 else if (ext)
12613 {
12614 /* It is an processor. Skip if we show only extension. */
12615 continue;
12616 }
1ded5609
JB
12617 else if (check && ! cpu_arch[j].flags.bitfield.cpui386)
12618 {
12619 /* It is an impossible processor - skip. */
12620 continue;
12621 }
8a2c8fef 12622
293f5f65 12623 p = output_message (stream, p, message, start, &left, name, len);
8a2c8fef
L
12624 }
12625
293f5f65
L
12626 /* Display disabled extensions. */
12627 if (ext)
12628 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
12629 {
12630 name = cpu_noarch [j].name;
12631 len = cpu_noarch [j].len;
12632 p = output_message (stream, p, message, start, &left, name,
12633 len);
12634 }
12635
8a2c8fef
L
12636 *p = '\0';
12637 fprintf (stream, "%s\n", message);
12638}
12639
252b5132 12640void
8a2c8fef 12641md_show_usage (FILE *stream)
252b5132 12642{
4cc782b5
ILT
12643#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
12644 fprintf (stream, _("\
d4693039 12645 -Qy, -Qn ignored\n\
a38cf1db 12646 -V print assembler version number\n\
b3b91714
AM
12647 -k ignored\n"));
12648#endif
12649 fprintf (stream, _("\
12b55ccc 12650 -n Do not optimize code alignment\n\
b3b91714
AM
12651 -q quieten some warnings\n"));
12652#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
12653 fprintf (stream, _("\
a38cf1db 12654 -s ignored\n"));
b3b91714 12655#endif
d7f449c0
L
12656#if defined BFD64 && (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
12657 || defined (TE_PE) || defined (TE_PEP))
751d281c 12658 fprintf (stream, _("\
570561f7 12659 --32/--64/--x32 generate 32bit/64bit/x32 code\n"));
751d281c 12660#endif
b3b91714
AM
12661#ifdef SVR4_COMMENT_CHARS
12662 fprintf (stream, _("\
12663 --divide do not treat `/' as a comment character\n"));
a38cf1db
AM
12664#else
12665 fprintf (stream, _("\
b3b91714 12666 --divide ignored\n"));
4cc782b5 12667#endif
9103f4f4 12668 fprintf (stream, _("\
6305a203 12669 -march=CPU[,+EXTENSION...]\n\
8a2c8fef 12670 generate code for CPU and EXTENSION, CPU is one of:\n"));
1ded5609 12671 show_arch (stream, 0, 1);
8a2c8fef
L
12672 fprintf (stream, _("\
12673 EXTENSION is combination of:\n"));
1ded5609 12674 show_arch (stream, 1, 0);
6305a203 12675 fprintf (stream, _("\
8a2c8fef 12676 -mtune=CPU optimize for CPU, CPU is one of:\n"));
1ded5609 12677 show_arch (stream, 0, 0);
ba104c83 12678 fprintf (stream, _("\
c0f3af97
L
12679 -msse2avx encode SSE instructions with VEX prefix\n"));
12680 fprintf (stream, _("\
7c5c05ef 12681 -msse-check=[none|error|warning] (default: warning)\n\
daf50ae7
L
12682 check SSE instructions\n"));
12683 fprintf (stream, _("\
7c5c05ef 12684 -moperand-check=[none|error|warning] (default: warning)\n\
7bab8ab5
JB
12685 check operand combinations for validity\n"));
12686 fprintf (stream, _("\
7c5c05ef
L
12687 -mavxscalar=[128|256] (default: 128)\n\
12688 encode scalar AVX instructions with specific vector\n\
539f890d
L
12689 length\n"));
12690 fprintf (stream, _("\
03751133
L
12691 -mvexwig=[0|1] (default: 0)\n\
12692 encode VEX instructions with specific VEX.W value\n\
12693 for VEX.W bit ignored instructions\n"));
12694 fprintf (stream, _("\
7c5c05ef
L
12695 -mevexlig=[128|256|512] (default: 128)\n\
12696 encode scalar EVEX instructions with specific vector\n\
43234a1e
L
12697 length\n"));
12698 fprintf (stream, _("\
7c5c05ef
L
12699 -mevexwig=[0|1] (default: 0)\n\
12700 encode EVEX instructions with specific EVEX.W value\n\
43234a1e
L
12701 for EVEX.W bit ignored instructions\n"));
12702 fprintf (stream, _("\
7c5c05ef 12703 -mevexrcig=[rne|rd|ru|rz] (default: rne)\n\
d3d3c6db
IT
12704 encode EVEX instructions with specific EVEX.RC value\n\
12705 for SAE-only ignored instructions\n"));
12706 fprintf (stream, _("\
7c5c05ef
L
12707 -mmnemonic=[att|intel] "));
12708 if (SYSV386_COMPAT)
12709 fprintf (stream, _("(default: att)\n"));
12710 else
12711 fprintf (stream, _("(default: intel)\n"));
12712 fprintf (stream, _("\
12713 use AT&T/Intel mnemonic\n"));
ba104c83 12714 fprintf (stream, _("\
7c5c05ef
L
12715 -msyntax=[att|intel] (default: att)\n\
12716 use AT&T/Intel syntax\n"));
ba104c83
L
12717 fprintf (stream, _("\
12718 -mindex-reg support pseudo index registers\n"));
12719 fprintf (stream, _("\
12720 -mnaked-reg don't require `%%' prefix for registers\n"));
12721 fprintf (stream, _("\
7e8b059b 12722 -madd-bnd-prefix add BND prefix for all valid branches\n"));
b4a3a7b4 12723#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8dcea932
L
12724 fprintf (stream, _("\
12725 -mshared disable branch optimization for shared code\n"));
b4a3a7b4
L
12726 fprintf (stream, _("\
12727 -mx86-used-note=[no|yes] "));
12728 if (DEFAULT_X86_USED_NOTE)
12729 fprintf (stream, _("(default: yes)\n"));
12730 else
12731 fprintf (stream, _("(default: no)\n"));
12732 fprintf (stream, _("\
12733 generate x86 used ISA and feature properties\n"));
12734#endif
12735#if defined (TE_PE) || defined (TE_PEP)
167ad85b
TG
12736 fprintf (stream, _("\
12737 -mbig-obj generate big object files\n"));
12738#endif
d022bddd 12739 fprintf (stream, _("\
7c5c05ef 12740 -momit-lock-prefix=[no|yes] (default: no)\n\
d022bddd 12741 strip all lock prefixes\n"));
5db04b09 12742 fprintf (stream, _("\
7c5c05ef 12743 -mfence-as-lock-add=[no|yes] (default: no)\n\
e4e00185
AS
12744 encode lfence, mfence and sfence as\n\
12745 lock addl $0x0, (%%{re}sp)\n"));
12746 fprintf (stream, _("\
7c5c05ef
L
12747 -mrelax-relocations=[no|yes] "));
12748 if (DEFAULT_GENERATE_X86_RELAX_RELOCATIONS)
12749 fprintf (stream, _("(default: yes)\n"));
12750 else
12751 fprintf (stream, _("(default: no)\n"));
12752 fprintf (stream, _("\
0cb4071e
L
12753 generate relax relocations\n"));
12754 fprintf (stream, _("\
e379e5f3
L
12755 -malign-branch-boundary=NUM (default: 0)\n\
12756 align branches within NUM byte boundary\n"));
12757 fprintf (stream, _("\
12758 -malign-branch=TYPE[+TYPE...] (default: jcc+fused+jmp)\n\
12759 TYPE is combination of jcc, fused, jmp, call, ret,\n\
12760 indirect\n\
12761 specify types of branches to align\n"));
12762 fprintf (stream, _("\
12763 -malign-branch-prefix-size=NUM (default: 5)\n\
12764 align branches with NUM prefixes per instruction\n"));
12765 fprintf (stream, _("\
7c5c05ef 12766 -mamd64 accept only AMD64 ISA [default]\n"));
5db04b09
L
12767 fprintf (stream, _("\
12768 -mintel64 accept only Intel64 ISA\n"));
252b5132
RH
12769}
12770
3e73aa7c 12771#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
321098a5 12772 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
e57f8c65 12773 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
252b5132
RH
12774
12775/* Pick the target format to use. */
12776
47926f60 12777const char *
e3bb37b5 12778i386_target_format (void)
252b5132 12779{
351f65ca
L
12780 if (!strncmp (default_arch, "x86_64", 6))
12781 {
12782 update_code_flag (CODE_64BIT, 1);
12783 if (default_arch[6] == '\0')
7f56bc95 12784 x86_elf_abi = X86_64_ABI;
351f65ca 12785 else
7f56bc95 12786 x86_elf_abi = X86_64_X32_ABI;
351f65ca 12787 }
3e73aa7c 12788 else if (!strcmp (default_arch, "i386"))
78f12dd3 12789 update_code_flag (CODE_32BIT, 1);
5197d474
L
12790 else if (!strcmp (default_arch, "iamcu"))
12791 {
12792 update_code_flag (CODE_32BIT, 1);
12793 if (cpu_arch_isa == PROCESSOR_UNKNOWN)
12794 {
12795 static const i386_cpu_flags iamcu_flags = CPU_IAMCU_FLAGS;
12796 cpu_arch_name = "iamcu";
12797 cpu_sub_arch_name = NULL;
12798 cpu_arch_flags = iamcu_flags;
12799 cpu_arch_isa = PROCESSOR_IAMCU;
12800 cpu_arch_isa_flags = iamcu_flags;
12801 if (!cpu_arch_tune_set)
12802 {
12803 cpu_arch_tune = cpu_arch_isa;
12804 cpu_arch_tune_flags = cpu_arch_isa_flags;
12805 }
12806 }
8d471ec1 12807 else if (cpu_arch_isa != PROCESSOR_IAMCU)
5197d474
L
12808 as_fatal (_("Intel MCU doesn't support `%s' architecture"),
12809 cpu_arch_name);
12810 }
3e73aa7c 12811 else
2b5d6a91 12812 as_fatal (_("unknown architecture"));
89507696
JB
12813
12814 if (cpu_flags_all_zero (&cpu_arch_isa_flags))
12815 cpu_arch_isa_flags = cpu_arch[flag_code == CODE_64BIT].flags;
12816 if (cpu_flags_all_zero (&cpu_arch_tune_flags))
12817 cpu_arch_tune_flags = cpu_arch[flag_code == CODE_64BIT].flags;
12818
252b5132
RH
12819 switch (OUTPUT_FLAVOR)
12820 {
9384f2ff 12821#if defined (OBJ_MAYBE_AOUT) || defined (OBJ_AOUT)
4c63da97 12822 case bfd_target_aout_flavour:
47926f60 12823 return AOUT_TARGET_FORMAT;
4c63da97 12824#endif
9384f2ff
AM
12825#if defined (OBJ_MAYBE_COFF) || defined (OBJ_COFF)
12826# if defined (TE_PE) || defined (TE_PEP)
12827 case bfd_target_coff_flavour:
167ad85b
TG
12828 if (flag_code == CODE_64BIT)
12829 return use_big_obj ? "pe-bigobj-x86-64" : "pe-x86-64";
12830 else
12831 return "pe-i386";
9384f2ff 12832# elif defined (TE_GO32)
0561d57c
JK
12833 case bfd_target_coff_flavour:
12834 return "coff-go32";
9384f2ff 12835# else
252b5132
RH
12836 case bfd_target_coff_flavour:
12837 return "coff-i386";
9384f2ff 12838# endif
4c63da97 12839#endif
3e73aa7c 12840#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
252b5132 12841 case bfd_target_elf_flavour:
3e73aa7c 12842 {
351f65ca
L
12843 const char *format;
12844
12845 switch (x86_elf_abi)
4fa24527 12846 {
351f65ca
L
12847 default:
12848 format = ELF_TARGET_FORMAT;
e379e5f3
L
12849#ifndef TE_SOLARIS
12850 tls_get_addr = "___tls_get_addr";
12851#endif
351f65ca 12852 break;
7f56bc95 12853 case X86_64_ABI:
351f65ca 12854 use_rela_relocations = 1;
4fa24527 12855 object_64bit = 1;
e379e5f3
L
12856#ifndef TE_SOLARIS
12857 tls_get_addr = "__tls_get_addr";
12858#endif
351f65ca
L
12859 format = ELF_TARGET_FORMAT64;
12860 break;
7f56bc95 12861 case X86_64_X32_ABI:
4fa24527 12862 use_rela_relocations = 1;
351f65ca 12863 object_64bit = 1;
e379e5f3
L
12864#ifndef TE_SOLARIS
12865 tls_get_addr = "__tls_get_addr";
12866#endif
862be3fb 12867 disallow_64bit_reloc = 1;
351f65ca
L
12868 format = ELF_TARGET_FORMAT32;
12869 break;
4fa24527 12870 }
3632d14b 12871 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 12872 {
7f56bc95 12873 if (x86_elf_abi != X86_64_ABI)
8a9036a4
L
12874 as_fatal (_("Intel L1OM is 64bit only"));
12875 return ELF_TARGET_L1OM_FORMAT;
12876 }
b49f93f6 12877 else if (cpu_arch_isa == PROCESSOR_K1OM)
7a9068fe
L
12878 {
12879 if (x86_elf_abi != X86_64_ABI)
12880 as_fatal (_("Intel K1OM is 64bit only"));
12881 return ELF_TARGET_K1OM_FORMAT;
12882 }
81486035
L
12883 else if (cpu_arch_isa == PROCESSOR_IAMCU)
12884 {
12885 if (x86_elf_abi != I386_ABI)
12886 as_fatal (_("Intel MCU is 32bit only"));
12887 return ELF_TARGET_IAMCU_FORMAT;
12888 }
8a9036a4 12889 else
351f65ca 12890 return format;
3e73aa7c 12891 }
e57f8c65
TG
12892#endif
12893#if defined (OBJ_MACH_O)
12894 case bfd_target_mach_o_flavour:
d382c579
TG
12895 if (flag_code == CODE_64BIT)
12896 {
12897 use_rela_relocations = 1;
12898 object_64bit = 1;
12899 return "mach-o-x86-64";
12900 }
12901 else
12902 return "mach-o-i386";
4c63da97 12903#endif
252b5132
RH
12904 default:
12905 abort ();
12906 return NULL;
12907 }
12908}
12909
47926f60 12910#endif /* OBJ_MAYBE_ more than one */
252b5132 12911\f
252b5132 12912symbolS *
7016a5d5 12913md_undefined_symbol (char *name)
252b5132 12914{
18dc2407
ILT
12915 if (name[0] == GLOBAL_OFFSET_TABLE_NAME[0]
12916 && name[1] == GLOBAL_OFFSET_TABLE_NAME[1]
12917 && name[2] == GLOBAL_OFFSET_TABLE_NAME[2]
12918 && strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0)
24eab124
AM
12919 {
12920 if (!GOT_symbol)
12921 {
12922 if (symbol_find (name))
12923 as_bad (_("GOT already in symbol table"));
12924 GOT_symbol = symbol_new (name, undefined_section,
12925 (valueT) 0, &zero_address_frag);
12926 };
12927 return GOT_symbol;
12928 }
252b5132
RH
12929 return 0;
12930}
12931
12932/* Round up a section size to the appropriate boundary. */
47926f60 12933
252b5132 12934valueT
7016a5d5 12935md_section_align (segT segment ATTRIBUTE_UNUSED, valueT size)
252b5132 12936{
4c63da97
AM
12937#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
12938 if (OUTPUT_FLAVOR == bfd_target_aout_flavour)
12939 {
12940 /* For a.out, force the section size to be aligned. If we don't do
12941 this, BFD will align it for us, but it will not write out the
12942 final bytes of the section. This may be a bug in BFD, but it is
12943 easier to fix it here since that is how the other a.out targets
12944 work. */
12945 int align;
12946
fd361982 12947 align = bfd_section_alignment (segment);
8d3842cd 12948 size = ((size + (1 << align) - 1) & (-((valueT) 1 << align)));
4c63da97 12949 }
252b5132
RH
12950#endif
12951
12952 return size;
12953}
12954
12955/* On the i386, PC-relative offsets are relative to the start of the
12956 next instruction. That is, the address of the offset, plus its
12957 size, since the offset is always the last part of the insn. */
12958
12959long
e3bb37b5 12960md_pcrel_from (fixS *fixP)
252b5132
RH
12961{
12962 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
12963}
12964
12965#ifndef I386COFF
12966
12967static void
e3bb37b5 12968s_bss (int ignore ATTRIBUTE_UNUSED)
252b5132 12969{
29b0f896 12970 int temp;
252b5132 12971
8a75718c
JB
12972#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
12973 if (IS_ELF)
12974 obj_elf_section_change_hook ();
12975#endif
252b5132
RH
12976 temp = get_absolute_expression ();
12977 subseg_set (bss_section, (subsegT) temp);
12978 demand_empty_rest_of_line ();
12979}
12980
12981#endif
12982
e379e5f3
L
12983/* Remember constant directive. */
12984
12985void
12986i386_cons_align (int ignore ATTRIBUTE_UNUSED)
12987{
12988 if (last_insn.kind != last_insn_directive
12989 && (bfd_section_flags (now_seg) & SEC_CODE))
12990 {
12991 last_insn.seg = now_seg;
12992 last_insn.kind = last_insn_directive;
12993 last_insn.name = "constant directive";
12994 last_insn.file = as_where (&last_insn.line);
12995 }
12996}
12997
252b5132 12998void
e3bb37b5 12999i386_validate_fix (fixS *fixp)
252b5132 13000{
02a86693 13001 if (fixp->fx_subsy)
252b5132 13002 {
02a86693 13003 if (fixp->fx_subsy == GOT_symbol)
23df1078 13004 {
02a86693
L
13005 if (fixp->fx_r_type == BFD_RELOC_32_PCREL)
13006 {
13007 if (!object_64bit)
13008 abort ();
13009#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13010 if (fixp->fx_tcbit2)
56ceb5b5
L
13011 fixp->fx_r_type = (fixp->fx_tcbit
13012 ? BFD_RELOC_X86_64_REX_GOTPCRELX
13013 : BFD_RELOC_X86_64_GOTPCRELX);
02a86693
L
13014 else
13015#endif
13016 fixp->fx_r_type = BFD_RELOC_X86_64_GOTPCREL;
13017 }
d6ab8113 13018 else
02a86693
L
13019 {
13020 if (!object_64bit)
13021 fixp->fx_r_type = BFD_RELOC_386_GOTOFF;
13022 else
13023 fixp->fx_r_type = BFD_RELOC_X86_64_GOTOFF64;
13024 }
13025 fixp->fx_subsy = 0;
23df1078 13026 }
252b5132 13027 }
02a86693
L
13028#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13029 else if (!object_64bit)
13030 {
13031 if (fixp->fx_r_type == BFD_RELOC_386_GOT32
13032 && fixp->fx_tcbit2)
13033 fixp->fx_r_type = BFD_RELOC_386_GOT32X;
13034 }
13035#endif
252b5132
RH
13036}
13037
252b5132 13038arelent *
7016a5d5 13039tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp)
252b5132
RH
13040{
13041 arelent *rel;
13042 bfd_reloc_code_real_type code;
13043
13044 switch (fixp->fx_r_type)
13045 {
8ce3d284 13046#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
13047 case BFD_RELOC_SIZE32:
13048 case BFD_RELOC_SIZE64:
13049 if (S_IS_DEFINED (fixp->fx_addsy)
13050 && !S_IS_EXTERNAL (fixp->fx_addsy))
13051 {
13052 /* Resolve size relocation against local symbol to size of
13053 the symbol plus addend. */
13054 valueT value = S_GET_SIZE (fixp->fx_addsy) + fixp->fx_offset;
13055 if (fixp->fx_r_type == BFD_RELOC_SIZE32
13056 && !fits_in_unsigned_long (value))
13057 as_bad_where (fixp->fx_file, fixp->fx_line,
13058 _("symbol size computation overflow"));
13059 fixp->fx_addsy = NULL;
13060 fixp->fx_subsy = NULL;
13061 md_apply_fix (fixp, (valueT *) &value, NULL);
13062 return NULL;
13063 }
8ce3d284 13064#endif
1a0670f3 13065 /* Fall through. */
8fd4256d 13066
3e73aa7c
JH
13067 case BFD_RELOC_X86_64_PLT32:
13068 case BFD_RELOC_X86_64_GOT32:
13069 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
13070 case BFD_RELOC_X86_64_GOTPCRELX:
13071 case BFD_RELOC_X86_64_REX_GOTPCRELX:
252b5132
RH
13072 case BFD_RELOC_386_PLT32:
13073 case BFD_RELOC_386_GOT32:
02a86693 13074 case BFD_RELOC_386_GOT32X:
252b5132
RH
13075 case BFD_RELOC_386_GOTOFF:
13076 case BFD_RELOC_386_GOTPC:
13ae64f3
JJ
13077 case BFD_RELOC_386_TLS_GD:
13078 case BFD_RELOC_386_TLS_LDM:
13079 case BFD_RELOC_386_TLS_LDO_32:
13080 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
13081 case BFD_RELOC_386_TLS_IE:
13082 case BFD_RELOC_386_TLS_GOTIE:
13ae64f3
JJ
13083 case BFD_RELOC_386_TLS_LE_32:
13084 case BFD_RELOC_386_TLS_LE:
67a4f2b7
AO
13085 case BFD_RELOC_386_TLS_GOTDESC:
13086 case BFD_RELOC_386_TLS_DESC_CALL:
bffbf940
JJ
13087 case BFD_RELOC_X86_64_TLSGD:
13088 case BFD_RELOC_X86_64_TLSLD:
13089 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 13090 case BFD_RELOC_X86_64_DTPOFF64:
bffbf940
JJ
13091 case BFD_RELOC_X86_64_GOTTPOFF:
13092 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113
JB
13093 case BFD_RELOC_X86_64_TPOFF64:
13094 case BFD_RELOC_X86_64_GOTOFF64:
13095 case BFD_RELOC_X86_64_GOTPC32:
7b81dfbb
AJ
13096 case BFD_RELOC_X86_64_GOT64:
13097 case BFD_RELOC_X86_64_GOTPCREL64:
13098 case BFD_RELOC_X86_64_GOTPC64:
13099 case BFD_RELOC_X86_64_GOTPLT64:
13100 case BFD_RELOC_X86_64_PLTOFF64:
67a4f2b7
AO
13101 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
13102 case BFD_RELOC_X86_64_TLSDESC_CALL:
252b5132
RH
13103 case BFD_RELOC_RVA:
13104 case BFD_RELOC_VTABLE_ENTRY:
13105 case BFD_RELOC_VTABLE_INHERIT:
6482c264
NC
13106#ifdef TE_PE
13107 case BFD_RELOC_32_SECREL:
13108#endif
252b5132
RH
13109 code = fixp->fx_r_type;
13110 break;
dbbaec26
L
13111 case BFD_RELOC_X86_64_32S:
13112 if (!fixp->fx_pcrel)
13113 {
13114 /* Don't turn BFD_RELOC_X86_64_32S into BFD_RELOC_32. */
13115 code = fixp->fx_r_type;
13116 break;
13117 }
1a0670f3 13118 /* Fall through. */
252b5132 13119 default:
93382f6d 13120 if (fixp->fx_pcrel)
252b5132 13121 {
93382f6d
AM
13122 switch (fixp->fx_size)
13123 {
13124 default:
b091f402
AM
13125 as_bad_where (fixp->fx_file, fixp->fx_line,
13126 _("can not do %d byte pc-relative relocation"),
13127 fixp->fx_size);
93382f6d
AM
13128 code = BFD_RELOC_32_PCREL;
13129 break;
13130 case 1: code = BFD_RELOC_8_PCREL; break;
13131 case 2: code = BFD_RELOC_16_PCREL; break;
d258b828 13132 case 4: code = BFD_RELOC_32_PCREL; break;
d6ab8113
JB
13133#ifdef BFD64
13134 case 8: code = BFD_RELOC_64_PCREL; break;
13135#endif
93382f6d
AM
13136 }
13137 }
13138 else
13139 {
13140 switch (fixp->fx_size)
13141 {
13142 default:
b091f402
AM
13143 as_bad_where (fixp->fx_file, fixp->fx_line,
13144 _("can not do %d byte relocation"),
13145 fixp->fx_size);
93382f6d
AM
13146 code = BFD_RELOC_32;
13147 break;
13148 case 1: code = BFD_RELOC_8; break;
13149 case 2: code = BFD_RELOC_16; break;
13150 case 4: code = BFD_RELOC_32; break;
937149dd 13151#ifdef BFD64
3e73aa7c 13152 case 8: code = BFD_RELOC_64; break;
937149dd 13153#endif
93382f6d 13154 }
252b5132
RH
13155 }
13156 break;
13157 }
252b5132 13158
d182319b
JB
13159 if ((code == BFD_RELOC_32
13160 || code == BFD_RELOC_32_PCREL
13161 || code == BFD_RELOC_X86_64_32S)
252b5132
RH
13162 && GOT_symbol
13163 && fixp->fx_addsy == GOT_symbol)
3e73aa7c 13164 {
4fa24527 13165 if (!object_64bit)
d6ab8113
JB
13166 code = BFD_RELOC_386_GOTPC;
13167 else
13168 code = BFD_RELOC_X86_64_GOTPC32;
3e73aa7c 13169 }
7b81dfbb
AJ
13170 if ((code == BFD_RELOC_64 || code == BFD_RELOC_64_PCREL)
13171 && GOT_symbol
13172 && fixp->fx_addsy == GOT_symbol)
13173 {
13174 code = BFD_RELOC_X86_64_GOTPC64;
13175 }
252b5132 13176
add39d23
TS
13177 rel = XNEW (arelent);
13178 rel->sym_ptr_ptr = XNEW (asymbol *);
49309057 13179 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
13180
13181 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
c87db184 13182
3e73aa7c
JH
13183 if (!use_rela_relocations)
13184 {
13185 /* HACK: Since i386 ELF uses Rel instead of Rela, encode the
13186 vtable entry to be used in the relocation's section offset. */
13187 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
13188 rel->address = fixp->fx_offset;
fbeb56a4
DK
13189#if defined (OBJ_COFF) && defined (TE_PE)
13190 else if (fixp->fx_addsy && S_IS_WEAK (fixp->fx_addsy))
13191 rel->addend = fixp->fx_addnumber - (S_GET_VALUE (fixp->fx_addsy) * 2);
13192 else
13193#endif
c6682705 13194 rel->addend = 0;
3e73aa7c
JH
13195 }
13196 /* Use the rela in 64bit mode. */
252b5132 13197 else
3e73aa7c 13198 {
862be3fb
L
13199 if (disallow_64bit_reloc)
13200 switch (code)
13201 {
862be3fb
L
13202 case BFD_RELOC_X86_64_DTPOFF64:
13203 case BFD_RELOC_X86_64_TPOFF64:
13204 case BFD_RELOC_64_PCREL:
13205 case BFD_RELOC_X86_64_GOTOFF64:
13206 case BFD_RELOC_X86_64_GOT64:
13207 case BFD_RELOC_X86_64_GOTPCREL64:
13208 case BFD_RELOC_X86_64_GOTPC64:
13209 case BFD_RELOC_X86_64_GOTPLT64:
13210 case BFD_RELOC_X86_64_PLTOFF64:
13211 as_bad_where (fixp->fx_file, fixp->fx_line,
13212 _("cannot represent relocation type %s in x32 mode"),
13213 bfd_get_reloc_code_name (code));
13214 break;
13215 default:
13216 break;
13217 }
13218
062cd5e7
AS
13219 if (!fixp->fx_pcrel)
13220 rel->addend = fixp->fx_offset;
13221 else
13222 switch (code)
13223 {
13224 case BFD_RELOC_X86_64_PLT32:
13225 case BFD_RELOC_X86_64_GOT32:
13226 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
13227 case BFD_RELOC_X86_64_GOTPCRELX:
13228 case BFD_RELOC_X86_64_REX_GOTPCRELX:
bffbf940
JJ
13229 case BFD_RELOC_X86_64_TLSGD:
13230 case BFD_RELOC_X86_64_TLSLD:
13231 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7
AO
13232 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
13233 case BFD_RELOC_X86_64_TLSDESC_CALL:
062cd5e7
AS
13234 rel->addend = fixp->fx_offset - fixp->fx_size;
13235 break;
13236 default:
13237 rel->addend = (section->vma
13238 - fixp->fx_size
13239 + fixp->fx_addnumber
13240 + md_pcrel_from (fixp));
13241 break;
13242 }
3e73aa7c
JH
13243 }
13244
252b5132
RH
13245 rel->howto = bfd_reloc_type_lookup (stdoutput, code);
13246 if (rel->howto == NULL)
13247 {
13248 as_bad_where (fixp->fx_file, fixp->fx_line,
d0b47220 13249 _("cannot represent relocation type %s"),
252b5132
RH
13250 bfd_get_reloc_code_name (code));
13251 /* Set howto to a garbage value so that we can keep going. */
13252 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
9c2799c2 13253 gas_assert (rel->howto != NULL);
252b5132
RH
13254 }
13255
13256 return rel;
13257}
13258
ee86248c 13259#include "tc-i386-intel.c"
54cfded0 13260
a60de03c
JB
13261void
13262tc_x86_parse_to_dw2regnum (expressionS *exp)
54cfded0 13263{
a60de03c
JB
13264 int saved_naked_reg;
13265 char saved_register_dot;
54cfded0 13266
a60de03c
JB
13267 saved_naked_reg = allow_naked_reg;
13268 allow_naked_reg = 1;
13269 saved_register_dot = register_chars['.'];
13270 register_chars['.'] = '.';
13271 allow_pseudo_reg = 1;
13272 expression_and_evaluate (exp);
13273 allow_pseudo_reg = 0;
13274 register_chars['.'] = saved_register_dot;
13275 allow_naked_reg = saved_naked_reg;
13276
e96d56a1 13277 if (exp->X_op == O_register && exp->X_add_number >= 0)
54cfded0 13278 {
a60de03c
JB
13279 if ((addressT) exp->X_add_number < i386_regtab_size)
13280 {
13281 exp->X_op = O_constant;
13282 exp->X_add_number = i386_regtab[exp->X_add_number]
13283 .dw2_regnum[flag_code >> 1];
13284 }
13285 else
13286 exp->X_op = O_illegal;
54cfded0 13287 }
54cfded0
AM
13288}
13289
13290void
13291tc_x86_frame_initial_instructions (void)
13292{
a60de03c
JB
13293 static unsigned int sp_regno[2];
13294
13295 if (!sp_regno[flag_code >> 1])
13296 {
13297 char *saved_input = input_line_pointer;
13298 char sp[][4] = {"esp", "rsp"};
13299 expressionS exp;
a4447b93 13300
a60de03c
JB
13301 input_line_pointer = sp[flag_code >> 1];
13302 tc_x86_parse_to_dw2regnum (&exp);
9c2799c2 13303 gas_assert (exp.X_op == O_constant);
a60de03c
JB
13304 sp_regno[flag_code >> 1] = exp.X_add_number;
13305 input_line_pointer = saved_input;
13306 }
a4447b93 13307
61ff971f
L
13308 cfi_add_CFA_def_cfa (sp_regno[flag_code >> 1], -x86_cie_data_alignment);
13309 cfi_add_CFA_offset (x86_dwarf2_return_column, x86_cie_data_alignment);
54cfded0 13310}
d2b2c203 13311
d7921315
L
13312int
13313x86_dwarf2_addr_size (void)
13314{
13315#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
13316 if (x86_elf_abi == X86_64_X32_ABI)
13317 return 4;
13318#endif
13319 return bfd_arch_bits_per_address (stdoutput) / 8;
13320}
13321
d2b2c203
DJ
13322int
13323i386_elf_section_type (const char *str, size_t len)
13324{
13325 if (flag_code == CODE_64BIT
13326 && len == sizeof ("unwind") - 1
13327 && strncmp (str, "unwind", 6) == 0)
13328 return SHT_X86_64_UNWIND;
13329
13330 return -1;
13331}
bb41ade5 13332
ad5fec3b
EB
13333#ifdef TE_SOLARIS
13334void
13335i386_solaris_fix_up_eh_frame (segT sec)
13336{
13337 if (flag_code == CODE_64BIT)
13338 elf_section_type (sec) = SHT_X86_64_UNWIND;
13339}
13340#endif
13341
bb41ade5
AM
13342#ifdef TE_PE
13343void
13344tc_pe_dwarf2_emit_offset (symbolS *symbol, unsigned int size)
13345{
91d6fa6a 13346 expressionS exp;
bb41ade5 13347
91d6fa6a
NC
13348 exp.X_op = O_secrel;
13349 exp.X_add_symbol = symbol;
13350 exp.X_add_number = 0;
13351 emit_expr (&exp, size);
bb41ade5
AM
13352}
13353#endif
3b22753a
L
13354
13355#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13356/* For ELF on x86-64, add support for SHF_X86_64_LARGE. */
13357
01e1a5bc 13358bfd_vma
6d4af3c2 13359x86_64_section_letter (int letter, const char **ptr_msg)
3b22753a
L
13360{
13361 if (flag_code == CODE_64BIT)
13362 {
13363 if (letter == 'l')
13364 return SHF_X86_64_LARGE;
13365
8f3bae45 13366 *ptr_msg = _("bad .section directive: want a,l,w,x,M,S,G,T in string");
64e74474 13367 }
3b22753a 13368 else
8f3bae45 13369 *ptr_msg = _("bad .section directive: want a,w,x,M,S,G,T in string");
3b22753a
L
13370 return -1;
13371}
13372
01e1a5bc 13373bfd_vma
3b22753a
L
13374x86_64_section_word (char *str, size_t len)
13375{
8620418b 13376 if (len == 5 && flag_code == CODE_64BIT && CONST_STRNEQ (str, "large"))
3b22753a
L
13377 return SHF_X86_64_LARGE;
13378
13379 return -1;
13380}
13381
13382static void
13383handle_large_common (int small ATTRIBUTE_UNUSED)
13384{
13385 if (flag_code != CODE_64BIT)
13386 {
13387 s_comm_internal (0, elf_common_parse);
13388 as_warn (_(".largecomm supported only in 64bit mode, producing .comm"));
13389 }
13390 else
13391 {
13392 static segT lbss_section;
13393 asection *saved_com_section_ptr = elf_com_section_ptr;
13394 asection *saved_bss_section = bss_section;
13395
13396 if (lbss_section == NULL)
13397 {
13398 flagword applicable;
13399 segT seg = now_seg;
13400 subsegT subseg = now_subseg;
13401
13402 /* The .lbss section is for local .largecomm symbols. */
13403 lbss_section = subseg_new (".lbss", 0);
13404 applicable = bfd_applicable_section_flags (stdoutput);
fd361982 13405 bfd_set_section_flags (lbss_section, applicable & SEC_ALLOC);
3b22753a
L
13406 seg_info (lbss_section)->bss = 1;
13407
13408 subseg_set (seg, subseg);
13409 }
13410
13411 elf_com_section_ptr = &_bfd_elf_large_com_section;
13412 bss_section = lbss_section;
13413
13414 s_comm_internal (0, elf_common_parse);
13415
13416 elf_com_section_ptr = saved_com_section_ptr;
13417 bss_section = saved_bss_section;
13418 }
13419}
13420#endif /* OBJ_ELF || OBJ_MAYBE_ELF */
This page took 2.299787 seconds and 4 git commands to generate.