drm/i915: Warn if panel power is already on when enabling it
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_dp.c
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
5a0e3ad6 29#include <linux/slab.h>
2d1a8a48 30#include <linux/export.h>
01527b31
CT
31#include <linux/notifier.h>
32#include <linux/reboot.h>
760285e7
DH
33#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
a4fc5ed6 37#include "intel_drv.h"
760285e7 38#include <drm/i915_drm.h>
a4fc5ed6 39#include "i915_drv.h"
a4fc5ed6 40
a4fc5ed6
KP
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
9dd4ffdf
CML
43struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
65ce4bf5
CML
62static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
58f6e632 64 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
65ce4bf5
CML
65 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
ef9348c8
CML
69/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
cfcb0fc9
JB
87/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
da63a9f2
PZ
96 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
cfcb0fc9
JB
99}
100
68b4d824 101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
cfcb0fc9 102{
68b4d824
ID
103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
cfcb0fc9
JB
106}
107
df0e9248
CW
108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
fa90ecef 110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
df0e9248
CW
111}
112
ea5b213a 113static void intel_dp_link_down(struct intel_dp *intel_dp);
1e0560e0 114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780 115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
093e3f13 116static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
a8c3344e
VS
117static void vlv_steal_power_sequencer(struct drm_device *dev,
118 enum pipe pipe);
a4fc5ed6 119
0e32b39c 120int
ea5b213a 121intel_dp_max_link_bw(struct intel_dp *intel_dp)
a4fc5ed6 122{
7183dc29 123 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
06ea66b6 124 struct drm_device *dev = intel_dp->attached_connector->base.dev;
a4fc5ed6
KP
125
126 switch (max_link_bw) {
127 case DP_LINK_BW_1_62:
128 case DP_LINK_BW_2_7:
129 break;
d4eead50 130 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
9bbfd20a
PZ
131 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
132 INTEL_INFO(dev)->gen >= 8) &&
06ea66b6
TP
133 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
134 max_link_bw = DP_LINK_BW_5_4;
135 else
136 max_link_bw = DP_LINK_BW_2_7;
d4eead50 137 break;
a4fc5ed6 138 default:
d4eead50
ID
139 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
140 max_link_bw);
a4fc5ed6
KP
141 max_link_bw = DP_LINK_BW_1_62;
142 break;
143 }
144 return max_link_bw;
145}
146
eeb6324d
PZ
147static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
148{
149 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
150 struct drm_device *dev = intel_dig_port->base.base.dev;
151 u8 source_max, sink_max;
152
153 source_max = 4;
154 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
155 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
156 source_max = 2;
157
158 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
159
160 return min(source_max, sink_max);
161}
162
cd9dde44
AJ
163/*
164 * The units on the numbers in the next two are... bizarre. Examples will
165 * make it clearer; this one parallels an example in the eDP spec.
166 *
167 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
168 *
169 * 270000 * 1 * 8 / 10 == 216000
170 *
171 * The actual data capacity of that configuration is 2.16Gbit/s, so the
172 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
173 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
174 * 119000. At 18bpp that's 2142000 kilobits per second.
175 *
176 * Thus the strange-looking division by 10 in intel_dp_link_required, to
177 * get the result in decakilobits instead of kilobits.
178 */
179
a4fc5ed6 180static int
c898261c 181intel_dp_link_required(int pixel_clock, int bpp)
a4fc5ed6 182{
cd9dde44 183 return (pixel_clock * bpp + 9) / 10;
a4fc5ed6
KP
184}
185
fe27d53e
DA
186static int
187intel_dp_max_data_rate(int max_link_clock, int max_lanes)
188{
189 return (max_link_clock * max_lanes * 8) / 10;
190}
191
c19de8eb 192static enum drm_mode_status
a4fc5ed6
KP
193intel_dp_mode_valid(struct drm_connector *connector,
194 struct drm_display_mode *mode)
195{
df0e9248 196 struct intel_dp *intel_dp = intel_attached_dp(connector);
dd06f90e
JN
197 struct intel_connector *intel_connector = to_intel_connector(connector);
198 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
36008365
DV
199 int target_clock = mode->clock;
200 int max_rate, mode_rate, max_lanes, max_link_clock;
a4fc5ed6 201
dd06f90e
JN
202 if (is_edp(intel_dp) && fixed_mode) {
203 if (mode->hdisplay > fixed_mode->hdisplay)
7de56f43
ZY
204 return MODE_PANEL;
205
dd06f90e 206 if (mode->vdisplay > fixed_mode->vdisplay)
7de56f43 207 return MODE_PANEL;
03afc4a2
DV
208
209 target_clock = fixed_mode->clock;
7de56f43
ZY
210 }
211
36008365 212 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
eeb6324d 213 max_lanes = intel_dp_max_lane_count(intel_dp);
36008365
DV
214
215 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
216 mode_rate = intel_dp_link_required(target_clock, 18);
217
218 if (mode_rate > max_rate)
c4867936 219 return MODE_CLOCK_HIGH;
a4fc5ed6
KP
220
221 if (mode->clock < 10000)
222 return MODE_CLOCK_LOW;
223
0af78a2b
DV
224 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
225 return MODE_H_ILLEGAL;
226
a4fc5ed6
KP
227 return MODE_OK;
228}
229
230static uint32_t
5ca476f8 231pack_aux(const uint8_t *src, int src_bytes)
a4fc5ed6
KP
232{
233 int i;
234 uint32_t v = 0;
235
236 if (src_bytes > 4)
237 src_bytes = 4;
238 for (i = 0; i < src_bytes; i++)
239 v |= ((uint32_t) src[i]) << ((3-i) * 8);
240 return v;
241}
242
243static void
244unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
fb0f8fbf
KP
253/* hrawclock is 1/4 the FSB frequency */
254static int
255intel_hrawclk(struct drm_device *dev)
256{
257 struct drm_i915_private *dev_priv = dev->dev_private;
258 uint32_t clkcfg;
259
9473c8f4
VP
260 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
261 if (IS_VALLEYVIEW(dev))
262 return 200;
263
fb0f8fbf
KP
264 clkcfg = I915_READ(CLKCFG);
265 switch (clkcfg & CLKCFG_FSB_MASK) {
266 case CLKCFG_FSB_400:
267 return 100;
268 case CLKCFG_FSB_533:
269 return 133;
270 case CLKCFG_FSB_667:
271 return 166;
272 case CLKCFG_FSB_800:
273 return 200;
274 case CLKCFG_FSB_1067:
275 return 266;
276 case CLKCFG_FSB_1333:
277 return 333;
278 /* these two are just a guess; one of them might be right */
279 case CLKCFG_FSB_1600:
280 case CLKCFG_FSB_1600_ALT:
281 return 400;
282 default:
283 return 133;
284 }
285}
286
bf13e81b
JN
287static void
288intel_dp_init_panel_power_sequencer(struct drm_device *dev,
36b5f425 289 struct intel_dp *intel_dp);
bf13e81b
JN
290static void
291intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
36b5f425 292 struct intel_dp *intel_dp);
bf13e81b 293
773538e8
VS
294static void pps_lock(struct intel_dp *intel_dp)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct intel_encoder *encoder = &intel_dig_port->base;
298 struct drm_device *dev = encoder->base.dev;
299 struct drm_i915_private *dev_priv = dev->dev_private;
300 enum intel_display_power_domain power_domain;
301
302 /*
303 * See vlv_power_sequencer_reset() why we need
304 * a power domain reference here.
305 */
306 power_domain = intel_display_port_power_domain(encoder);
307 intel_display_power_get(dev_priv, power_domain);
308
309 mutex_lock(&dev_priv->pps_mutex);
310}
311
312static void pps_unlock(struct intel_dp *intel_dp)
313{
314 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
315 struct intel_encoder *encoder = &intel_dig_port->base;
316 struct drm_device *dev = encoder->base.dev;
317 struct drm_i915_private *dev_priv = dev->dev_private;
318 enum intel_display_power_domain power_domain;
319
320 mutex_unlock(&dev_priv->pps_mutex);
321
322 power_domain = intel_display_port_power_domain(encoder);
323 intel_display_power_put(dev_priv, power_domain);
324}
325
961a0db0
VS
326static void
327vlv_power_sequencer_kick(struct intel_dp *intel_dp)
328{
329 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
330 struct drm_device *dev = intel_dig_port->base.base.dev;
331 struct drm_i915_private *dev_priv = dev->dev_private;
332 enum pipe pipe = intel_dp->pps_pipe;
333 uint32_t DP;
334
335 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
336 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
337 pipe_name(pipe), port_name(intel_dig_port->port)))
338 return;
339
340 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
341 pipe_name(pipe), port_name(intel_dig_port->port));
342
343 /* Preserve the BIOS-computed detected bit. This is
344 * supposed to be read-only.
345 */
346 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
347 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
348 DP |= DP_PORT_WIDTH(1);
349 DP |= DP_LINK_TRAIN_PAT_1;
350
351 if (IS_CHERRYVIEW(dev))
352 DP |= DP_PIPE_SELECT_CHV(pipe);
353 else if (pipe == PIPE_B)
354 DP |= DP_PIPEB_SELECT;
355
356 /*
357 * Similar magic as in intel_dp_enable_port().
358 * We _must_ do this port enable + disable trick
359 * to make this power seqeuencer lock onto the port.
360 * Otherwise even VDD force bit won't work.
361 */
362 I915_WRITE(intel_dp->output_reg, DP);
363 POSTING_READ(intel_dp->output_reg);
364
365 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
366 POSTING_READ(intel_dp->output_reg);
367
368 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
369 POSTING_READ(intel_dp->output_reg);
370}
371
bf13e81b
JN
372static enum pipe
373vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
374{
375 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bf13e81b
JN
376 struct drm_device *dev = intel_dig_port->base.base.dev;
377 struct drm_i915_private *dev_priv = dev->dev_private;
a4a5d2f8
VS
378 struct intel_encoder *encoder;
379 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
a8c3344e 380 enum pipe pipe;
bf13e81b 381
e39b999a 382 lockdep_assert_held(&dev_priv->pps_mutex);
bf13e81b 383
a8c3344e
VS
384 /* We should never land here with regular DP ports */
385 WARN_ON(!is_edp(intel_dp));
386
a4a5d2f8
VS
387 if (intel_dp->pps_pipe != INVALID_PIPE)
388 return intel_dp->pps_pipe;
389
390 /*
391 * We don't have power sequencer currently.
392 * Pick one that's not used by other ports.
393 */
394 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
395 base.head) {
396 struct intel_dp *tmp;
397
398 if (encoder->type != INTEL_OUTPUT_EDP)
399 continue;
400
401 tmp = enc_to_intel_dp(&encoder->base);
402
403 if (tmp->pps_pipe != INVALID_PIPE)
404 pipes &= ~(1 << tmp->pps_pipe);
405 }
406
407 /*
408 * Didn't find one. This should not happen since there
409 * are two power sequencers and up to two eDP ports.
410 */
411 if (WARN_ON(pipes == 0))
a8c3344e
VS
412 pipe = PIPE_A;
413 else
414 pipe = ffs(pipes) - 1;
a4a5d2f8 415
a8c3344e
VS
416 vlv_steal_power_sequencer(dev, pipe);
417 intel_dp->pps_pipe = pipe;
a4a5d2f8
VS
418
419 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
420 pipe_name(intel_dp->pps_pipe),
421 port_name(intel_dig_port->port));
422
423 /* init power sequencer on this pipe and port */
36b5f425
VS
424 intel_dp_init_panel_power_sequencer(dev, intel_dp);
425 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
a4a5d2f8 426
961a0db0
VS
427 /*
428 * Even vdd force doesn't work until we've made
429 * the power sequencer lock in on the port.
430 */
431 vlv_power_sequencer_kick(intel_dp);
432
a4a5d2f8
VS
433 return intel_dp->pps_pipe;
434}
435
6491ab27
VS
436typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
437 enum pipe pipe);
438
439static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
440 enum pipe pipe)
441{
442 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
443}
444
445static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
446 enum pipe pipe)
447{
448 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
449}
450
451static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
452 enum pipe pipe)
453{
454 return true;
455}
bf13e81b 456
a4a5d2f8 457static enum pipe
6491ab27
VS
458vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
459 enum port port,
460 vlv_pipe_check pipe_check)
a4a5d2f8
VS
461{
462 enum pipe pipe;
bf13e81b 463
bf13e81b
JN
464 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
465 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
466 PANEL_PORT_SELECT_MASK;
a4a5d2f8
VS
467
468 if (port_sel != PANEL_PORT_SELECT_VLV(port))
469 continue;
470
6491ab27
VS
471 if (!pipe_check(dev_priv, pipe))
472 continue;
473
a4a5d2f8 474 return pipe;
bf13e81b
JN
475 }
476
a4a5d2f8
VS
477 return INVALID_PIPE;
478}
479
480static void
481vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
482{
483 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
484 struct drm_device *dev = intel_dig_port->base.base.dev;
485 struct drm_i915_private *dev_priv = dev->dev_private;
a4a5d2f8
VS
486 enum port port = intel_dig_port->port;
487
488 lockdep_assert_held(&dev_priv->pps_mutex);
489
490 /* try to find a pipe with this port selected */
6491ab27
VS
491 /* first pick one where the panel is on */
492 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
493 vlv_pipe_has_pp_on);
494 /* didn't find one? pick one where vdd is on */
495 if (intel_dp->pps_pipe == INVALID_PIPE)
496 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
497 vlv_pipe_has_vdd_on);
498 /* didn't find one? pick one with just the correct port */
499 if (intel_dp->pps_pipe == INVALID_PIPE)
500 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
501 vlv_pipe_any);
a4a5d2f8
VS
502
503 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
504 if (intel_dp->pps_pipe == INVALID_PIPE) {
505 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
506 port_name(port));
507 return;
bf13e81b
JN
508 }
509
a4a5d2f8
VS
510 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
511 port_name(port), pipe_name(intel_dp->pps_pipe));
512
36b5f425
VS
513 intel_dp_init_panel_power_sequencer(dev, intel_dp);
514 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
bf13e81b
JN
515}
516
773538e8
VS
517void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
518{
519 struct drm_device *dev = dev_priv->dev;
520 struct intel_encoder *encoder;
521
522 if (WARN_ON(!IS_VALLEYVIEW(dev)))
523 return;
524
525 /*
526 * We can't grab pps_mutex here due to deadlock with power_domain
527 * mutex when power_domain functions are called while holding pps_mutex.
528 * That also means that in order to use pps_pipe the code needs to
529 * hold both a power domain reference and pps_mutex, and the power domain
530 * reference get/put must be done while _not_ holding pps_mutex.
531 * pps_{lock,unlock}() do these steps in the correct order, so one
532 * should use them always.
533 */
534
535 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
536 struct intel_dp *intel_dp;
537
538 if (encoder->type != INTEL_OUTPUT_EDP)
539 continue;
540
541 intel_dp = enc_to_intel_dp(&encoder->base);
542 intel_dp->pps_pipe = INVALID_PIPE;
543 }
bf13e81b
JN
544}
545
546static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
547{
548 struct drm_device *dev = intel_dp_to_dev(intel_dp);
549
550 if (HAS_PCH_SPLIT(dev))
551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
556static u32 _pp_stat_reg(struct intel_dp *intel_dp)
557{
558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
559
560 if (HAS_PCH_SPLIT(dev))
561 return PCH_PP_STATUS;
562 else
563 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
564}
565
01527b31
CT
566/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
567 This function only applicable when panel PM state is not to be tracked */
568static int edp_notify_handler(struct notifier_block *this, unsigned long code,
569 void *unused)
570{
571 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
572 edp_notifier);
573 struct drm_device *dev = intel_dp_to_dev(intel_dp);
574 struct drm_i915_private *dev_priv = dev->dev_private;
575 u32 pp_div;
576 u32 pp_ctrl_reg, pp_div_reg;
01527b31
CT
577
578 if (!is_edp(intel_dp) || code != SYS_RESTART)
579 return 0;
580
773538e8 581 pps_lock(intel_dp);
e39b999a 582
01527b31 583 if (IS_VALLEYVIEW(dev)) {
e39b999a
VS
584 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
585
01527b31
CT
586 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
587 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
588 pp_div = I915_READ(pp_div_reg);
589 pp_div &= PP_REFERENCE_DIVIDER_MASK;
590
591 /* 0x1F write to PP_DIV_REG sets max cycle delay */
592 I915_WRITE(pp_div_reg, pp_div | 0x1F);
593 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
594 msleep(intel_dp->panel_power_cycle_delay);
595 }
596
773538e8 597 pps_unlock(intel_dp);
e39b999a 598
01527b31
CT
599 return 0;
600}
601
4be73780 602static bool edp_have_panel_power(struct intel_dp *intel_dp)
ebf33b18 603{
30add22d 604 struct drm_device *dev = intel_dp_to_dev(intel_dp);
ebf33b18
KP
605 struct drm_i915_private *dev_priv = dev->dev_private;
606
e39b999a
VS
607 lockdep_assert_held(&dev_priv->pps_mutex);
608
9a42356b
VS
609 if (IS_VALLEYVIEW(dev) &&
610 intel_dp->pps_pipe == INVALID_PIPE)
611 return false;
612
bf13e81b 613 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
ebf33b18
KP
614}
615
4be73780 616static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
ebf33b18 617{
30add22d 618 struct drm_device *dev = intel_dp_to_dev(intel_dp);
ebf33b18
KP
619 struct drm_i915_private *dev_priv = dev->dev_private;
620
e39b999a
VS
621 lockdep_assert_held(&dev_priv->pps_mutex);
622
9a42356b
VS
623 if (IS_VALLEYVIEW(dev) &&
624 intel_dp->pps_pipe == INVALID_PIPE)
625 return false;
626
773538e8 627 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
ebf33b18
KP
628}
629
9b984dae
KP
630static void
631intel_dp_check_edp(struct intel_dp *intel_dp)
632{
30add22d 633 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9b984dae 634 struct drm_i915_private *dev_priv = dev->dev_private;
ebf33b18 635
9b984dae
KP
636 if (!is_edp(intel_dp))
637 return;
453c5420 638
4be73780 639 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
9b984dae
KP
640 WARN(1, "eDP powered off while attempting aux channel communication.\n");
641 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
bf13e81b
JN
642 I915_READ(_pp_stat_reg(intel_dp)),
643 I915_READ(_pp_ctrl_reg(intel_dp)));
9b984dae
KP
644 }
645}
646
9ee32fea
DV
647static uint32_t
648intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
649{
650 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
651 struct drm_device *dev = intel_dig_port->base.base.dev;
652 struct drm_i915_private *dev_priv = dev->dev_private;
9ed35ab1 653 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
9ee32fea
DV
654 uint32_t status;
655 bool done;
656
ef04f00d 657#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
9ee32fea 658 if (has_aux_irq)
b18ac466 659 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
3598706b 660 msecs_to_jiffies_timeout(10));
9ee32fea
DV
661 else
662 done = wait_for_atomic(C, 10) == 0;
663 if (!done)
664 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
665 has_aux_irq);
666#undef C
667
668 return status;
669}
670
ec5b01dd 671static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
a4fc5ed6 672{
174edf1f
PZ
673 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
674 struct drm_device *dev = intel_dig_port->base.base.dev;
9ee32fea 675
ec5b01dd
DL
676 /*
677 * The clock divider is based off the hrawclk, and would like to run at
678 * 2MHz. So, take the hrawclk value and divide by 2 and use that
a4fc5ed6 679 */
ec5b01dd
DL
680 return index ? 0 : intel_hrawclk(dev) / 2;
681}
682
683static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
684{
685 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
686 struct drm_device *dev = intel_dig_port->base.base.dev;
687
688 if (index)
689 return 0;
690
691 if (intel_dig_port->port == PORT_A) {
692 if (IS_GEN6(dev) || IS_GEN7(dev))
b84a1cf8 693 return 200; /* SNB & IVB eDP input clock at 400Mhz */
e3421a18 694 else
b84a1cf8 695 return 225; /* eDP input clock at 450Mhz */
ec5b01dd
DL
696 } else {
697 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
698 }
699}
700
701static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
702{
703 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
704 struct drm_device *dev = intel_dig_port->base.base.dev;
705 struct drm_i915_private *dev_priv = dev->dev_private;
706
707 if (intel_dig_port->port == PORT_A) {
708 if (index)
709 return 0;
710 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
2c55c336
JN
711 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
712 /* Workaround for non-ULT HSW */
bc86625a
CW
713 switch (index) {
714 case 0: return 63;
715 case 1: return 72;
716 default: return 0;
717 }
ec5b01dd 718 } else {
bc86625a 719 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
2c55c336 720 }
b84a1cf8
RV
721}
722
ec5b01dd
DL
723static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
724{
725 return index ? 0 : 100;
726}
727
b6b5e383
DL
728static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
729{
730 /*
731 * SKL doesn't need us to program the AUX clock divider (Hardware will
732 * derive the clock from CDCLK automatically). We still implement the
733 * get_aux_clock_divider vfunc to plug-in into the existing code.
734 */
735 return index ? 0 : 1;
736}
737
5ed12a19
DL
738static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
739 bool has_aux_irq,
740 int send_bytes,
741 uint32_t aux_clock_divider)
742{
743 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
744 struct drm_device *dev = intel_dig_port->base.base.dev;
745 uint32_t precharge, timeout;
746
747 if (IS_GEN6(dev))
748 precharge = 3;
749 else
750 precharge = 5;
751
752 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
753 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
754 else
755 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
756
757 return DP_AUX_CH_CTL_SEND_BUSY |
788d4433 758 DP_AUX_CH_CTL_DONE |
5ed12a19 759 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
788d4433 760 DP_AUX_CH_CTL_TIME_OUT_ERROR |
5ed12a19 761 timeout |
788d4433 762 DP_AUX_CH_CTL_RECEIVE_ERROR |
5ed12a19
DL
763 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
764 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
788d4433 765 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
5ed12a19
DL
766}
767
b9ca5fad
DL
768static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
769 bool has_aux_irq,
770 int send_bytes,
771 uint32_t unused)
772{
773 return DP_AUX_CH_CTL_SEND_BUSY |
774 DP_AUX_CH_CTL_DONE |
775 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
776 DP_AUX_CH_CTL_TIME_OUT_ERROR |
777 DP_AUX_CH_CTL_TIME_OUT_1600us |
778 DP_AUX_CH_CTL_RECEIVE_ERROR |
779 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
780 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
781}
782
b84a1cf8
RV
783static int
784intel_dp_aux_ch(struct intel_dp *intel_dp,
bd9f74a5 785 const uint8_t *send, int send_bytes,
b84a1cf8
RV
786 uint8_t *recv, int recv_size)
787{
788 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
789 struct drm_device *dev = intel_dig_port->base.base.dev;
790 struct drm_i915_private *dev_priv = dev->dev_private;
791 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
792 uint32_t ch_data = ch_ctl + 4;
bc86625a 793 uint32_t aux_clock_divider;
b84a1cf8
RV
794 int i, ret, recv_bytes;
795 uint32_t status;
5ed12a19 796 int try, clock = 0;
4e6b788c 797 bool has_aux_irq = HAS_AUX_IRQ(dev);
884f19e9
JN
798 bool vdd;
799
773538e8 800 pps_lock(intel_dp);
e39b999a 801
72c3500a
VS
802 /*
803 * We will be called with VDD already enabled for dpcd/edid/oui reads.
804 * In such cases we want to leave VDD enabled and it's up to upper layers
805 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
806 * ourselves.
807 */
1e0560e0 808 vdd = edp_panel_vdd_on(intel_dp);
b84a1cf8
RV
809
810 /* dp aux is extremely sensitive to irq latency, hence request the
811 * lowest possible wakeup latency and so prevent the cpu from going into
812 * deep sleep states.
813 */
814 pm_qos_update_request(&dev_priv->pm_qos, 0);
815
816 intel_dp_check_edp(intel_dp);
5eb08b69 817
c67a470b
PZ
818 intel_aux_display_runtime_get(dev_priv);
819
11bee43e
JB
820 /* Try to wait for any previous AUX channel activity */
821 for (try = 0; try < 3; try++) {
ef04f00d 822 status = I915_READ_NOTRACE(ch_ctl);
11bee43e
JB
823 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
824 break;
825 msleep(1);
826 }
827
828 if (try == 3) {
829 WARN(1, "dp_aux_ch not started status 0x%08x\n",
830 I915_READ(ch_ctl));
9ee32fea
DV
831 ret = -EBUSY;
832 goto out;
4f7f7b7e
CW
833 }
834
46a5ae9f
PZ
835 /* Only 5 data registers! */
836 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
837 ret = -E2BIG;
838 goto out;
839 }
840
ec5b01dd 841 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
153b1100
DL
842 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
843 has_aux_irq,
844 send_bytes,
845 aux_clock_divider);
5ed12a19 846
bc86625a
CW
847 /* Must try at least 3 times according to DP spec */
848 for (try = 0; try < 5; try++) {
849 /* Load the send data into the aux channel data registers */
850 for (i = 0; i < send_bytes; i += 4)
851 I915_WRITE(ch_data + i,
852 pack_aux(send + i, send_bytes - i));
853
854 /* Send the command and wait for it to complete */
5ed12a19 855 I915_WRITE(ch_ctl, send_ctl);
bc86625a
CW
856
857 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
858
859 /* Clear done status and any errors */
860 I915_WRITE(ch_ctl,
861 status |
862 DP_AUX_CH_CTL_DONE |
863 DP_AUX_CH_CTL_TIME_OUT_ERROR |
864 DP_AUX_CH_CTL_RECEIVE_ERROR);
865
866 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
867 DP_AUX_CH_CTL_RECEIVE_ERROR))
868 continue;
869 if (status & DP_AUX_CH_CTL_DONE)
870 break;
871 }
4f7f7b7e 872 if (status & DP_AUX_CH_CTL_DONE)
a4fc5ed6
KP
873 break;
874 }
875
a4fc5ed6 876 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1ae8c0a5 877 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
9ee32fea
DV
878 ret = -EBUSY;
879 goto out;
a4fc5ed6
KP
880 }
881
882 /* Check for timeout or receive error.
883 * Timeouts occur when the sink is not connected
884 */
a5b3da54 885 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1ae8c0a5 886 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
9ee32fea
DV
887 ret = -EIO;
888 goto out;
a5b3da54 889 }
1ae8c0a5
KP
890
891 /* Timeouts occur when the device isn't connected, so they're
892 * "normal" -- don't fill the kernel log with these */
a5b3da54 893 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
28c97730 894 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
9ee32fea
DV
895 ret = -ETIMEDOUT;
896 goto out;
a4fc5ed6
KP
897 }
898
899 /* Unload any bytes sent back from the other side */
900 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
901 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
a4fc5ed6
KP
902 if (recv_bytes > recv_size)
903 recv_bytes = recv_size;
0206e353 904
4f7f7b7e
CW
905 for (i = 0; i < recv_bytes; i += 4)
906 unpack_aux(I915_READ(ch_data + i),
907 recv + i, recv_bytes - i);
a4fc5ed6 908
9ee32fea
DV
909 ret = recv_bytes;
910out:
911 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
c67a470b 912 intel_aux_display_runtime_put(dev_priv);
9ee32fea 913
884f19e9
JN
914 if (vdd)
915 edp_panel_vdd_off(intel_dp, false);
916
773538e8 917 pps_unlock(intel_dp);
e39b999a 918
9ee32fea 919 return ret;
a4fc5ed6
KP
920}
921
a6c8aff0
JN
922#define BARE_ADDRESS_SIZE 3
923#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
9d1a1031
JN
924static ssize_t
925intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
a4fc5ed6 926{
9d1a1031
JN
927 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
928 uint8_t txbuf[20], rxbuf[20];
929 size_t txsize, rxsize;
a4fc5ed6 930 int ret;
a4fc5ed6 931
9d1a1031
JN
932 txbuf[0] = msg->request << 4;
933 txbuf[1] = msg->address >> 8;
934 txbuf[2] = msg->address & 0xff;
935 txbuf[3] = msg->size - 1;
46a5ae9f 936
9d1a1031
JN
937 switch (msg->request & ~DP_AUX_I2C_MOT) {
938 case DP_AUX_NATIVE_WRITE:
939 case DP_AUX_I2C_WRITE:
a6c8aff0 940 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
9d1a1031 941 rxsize = 1;
f51a44b9 942
9d1a1031
JN
943 if (WARN_ON(txsize > 20))
944 return -E2BIG;
a4fc5ed6 945
9d1a1031 946 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
a4fc5ed6 947
9d1a1031
JN
948 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
949 if (ret > 0) {
950 msg->reply = rxbuf[0] >> 4;
a4fc5ed6 951
9d1a1031
JN
952 /* Return payload size. */
953 ret = msg->size;
954 }
955 break;
46a5ae9f 956
9d1a1031
JN
957 case DP_AUX_NATIVE_READ:
958 case DP_AUX_I2C_READ:
a6c8aff0 959 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
9d1a1031 960 rxsize = msg->size + 1;
a4fc5ed6 961
9d1a1031
JN
962 if (WARN_ON(rxsize > 20))
963 return -E2BIG;
a4fc5ed6 964
9d1a1031
JN
965 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
966 if (ret > 0) {
967 msg->reply = rxbuf[0] >> 4;
968 /*
969 * Assume happy day, and copy the data. The caller is
970 * expected to check msg->reply before touching it.
971 *
972 * Return payload size.
973 */
974 ret--;
975 memcpy(msg->buffer, rxbuf + 1, ret);
a4fc5ed6 976 }
9d1a1031
JN
977 break;
978
979 default:
980 ret = -EINVAL;
981 break;
a4fc5ed6 982 }
f51a44b9 983
9d1a1031 984 return ret;
a4fc5ed6
KP
985}
986
9d1a1031
JN
987static void
988intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
989{
990 struct drm_device *dev = intel_dp_to_dev(intel_dp);
33ad6626
JN
991 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
992 enum port port = intel_dig_port->port;
0b99836f 993 const char *name = NULL;
ab2c0672
DA
994 int ret;
995
33ad6626
JN
996 switch (port) {
997 case PORT_A:
998 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
0b99836f 999 name = "DPDDC-A";
ab2c0672 1000 break;
33ad6626
JN
1001 case PORT_B:
1002 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
0b99836f 1003 name = "DPDDC-B";
ab2c0672 1004 break;
33ad6626
JN
1005 case PORT_C:
1006 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
0b99836f 1007 name = "DPDDC-C";
ab2c0672 1008 break;
33ad6626
JN
1009 case PORT_D:
1010 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
0b99836f 1011 name = "DPDDC-D";
33ad6626
JN
1012 break;
1013 default:
1014 BUG();
ab2c0672
DA
1015 }
1016
1b1aad75
DL
1017 /*
1018 * The AUX_CTL register is usually DP_CTL + 0x10.
1019 *
1020 * On Haswell and Broadwell though:
1021 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1022 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1023 *
1024 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1025 */
1026 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
33ad6626 1027 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
8316f337 1028
0b99836f 1029 intel_dp->aux.name = name;
9d1a1031
JN
1030 intel_dp->aux.dev = dev->dev;
1031 intel_dp->aux.transfer = intel_dp_aux_transfer;
8316f337 1032
0b99836f
JN
1033 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1034 connector->base.kdev->kobj.name);
8316f337 1035
4f71d0cb 1036 ret = drm_dp_aux_register(&intel_dp->aux);
0b99836f 1037 if (ret < 0) {
4f71d0cb 1038 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
0b99836f
JN
1039 name, ret);
1040 return;
ab2c0672 1041 }
8a5e6aeb 1042
0b99836f
JN
1043 ret = sysfs_create_link(&connector->base.kdev->kobj,
1044 &intel_dp->aux.ddc.dev.kobj,
1045 intel_dp->aux.ddc.dev.kobj.name);
1046 if (ret < 0) {
1047 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
4f71d0cb 1048 drm_dp_aux_unregister(&intel_dp->aux);
ab2c0672 1049 }
a4fc5ed6
KP
1050}
1051
80f65de3
ID
1052static void
1053intel_dp_connector_unregister(struct intel_connector *intel_connector)
1054{
1055 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1056
0e32b39c
DA
1057 if (!intel_connector->mst_port)
1058 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1059 intel_dp->aux.ddc.dev.kobj.name);
80f65de3
ID
1060 intel_connector_unregister(intel_connector);
1061}
1062
0e50338c
DV
1063static void
1064hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
1065{
1066 switch (link_bw) {
1067 case DP_LINK_BW_1_62:
1068 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1069 break;
1070 case DP_LINK_BW_2_7:
1071 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1072 break;
1073 case DP_LINK_BW_5_4:
1074 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1075 break;
1076 }
1077}
1078
c6bb3538
DV
1079static void
1080intel_dp_set_clock(struct intel_encoder *encoder,
1081 struct intel_crtc_config *pipe_config, int link_bw)
1082{
1083 struct drm_device *dev = encoder->base.dev;
9dd4ffdf
CML
1084 const struct dp_link_dpll *divisor = NULL;
1085 int i, count = 0;
c6bb3538
DV
1086
1087 if (IS_G4X(dev)) {
9dd4ffdf
CML
1088 divisor = gen4_dpll;
1089 count = ARRAY_SIZE(gen4_dpll);
c6bb3538 1090 } else if (HAS_PCH_SPLIT(dev)) {
9dd4ffdf
CML
1091 divisor = pch_dpll;
1092 count = ARRAY_SIZE(pch_dpll);
ef9348c8
CML
1093 } else if (IS_CHERRYVIEW(dev)) {
1094 divisor = chv_dpll;
1095 count = ARRAY_SIZE(chv_dpll);
c6bb3538 1096 } else if (IS_VALLEYVIEW(dev)) {
65ce4bf5
CML
1097 divisor = vlv_dpll;
1098 count = ARRAY_SIZE(vlv_dpll);
c6bb3538 1099 }
9dd4ffdf
CML
1100
1101 if (divisor && count) {
1102 for (i = 0; i < count; i++) {
1103 if (link_bw == divisor[i].link_bw) {
1104 pipe_config->dpll = divisor[i].dpll;
1105 pipe_config->clock_set = true;
1106 break;
1107 }
1108 }
c6bb3538
DV
1109 }
1110}
1111
00c09d70 1112bool
5bfe2ac0
DV
1113intel_dp_compute_config(struct intel_encoder *encoder,
1114 struct intel_crtc_config *pipe_config)
a4fc5ed6 1115{
5bfe2ac0 1116 struct drm_device *dev = encoder->base.dev;
36008365 1117 struct drm_i915_private *dev_priv = dev->dev_private;
5bfe2ac0 1118 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
5bfe2ac0 1119 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1120 enum port port = dp_to_dig_port(intel_dp)->port;
2dd24552 1121 struct intel_crtc *intel_crtc = encoder->new_crtc;
dd06f90e 1122 struct intel_connector *intel_connector = intel_dp->attached_connector;
a4fc5ed6 1123 int lane_count, clock;
56071a20 1124 int min_lane_count = 1;
eeb6324d 1125 int max_lane_count = intel_dp_max_lane_count(intel_dp);
06ea66b6 1126 /* Conveniently, the link BW constants become indices with a shift...*/
56071a20 1127 int min_clock = 0;
06ea66b6 1128 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
083f9560 1129 int bpp, mode_rate;
06ea66b6 1130 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
ff9a6750 1131 int link_avail, link_clock;
a4fc5ed6 1132
bc7d38a4 1133 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
5bfe2ac0
DV
1134 pipe_config->has_pch_encoder = true;
1135
03afc4a2 1136 pipe_config->has_dp_encoder = true;
f769cd24 1137 pipe_config->has_drrs = false;
9ed109a7 1138 pipe_config->has_audio = intel_dp->has_audio;
a4fc5ed6 1139
dd06f90e
JN
1140 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1141 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1142 adjusted_mode);
2dd24552
JB
1143 if (!HAS_PCH_SPLIT(dev))
1144 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1145 intel_connector->panel.fitting_mode);
1146 else
b074cec8
JB
1147 intel_pch_panel_fitting(intel_crtc, pipe_config,
1148 intel_connector->panel.fitting_mode);
0d3a1bee
ZY
1149 }
1150
cb1793ce 1151 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
0af78a2b
DV
1152 return false;
1153
083f9560
DV
1154 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1155 "max bw %02x pixel clock %iKHz\n",
241bfc38
DL
1156 max_lane_count, bws[max_clock],
1157 adjusted_mode->crtc_clock);
083f9560 1158
36008365
DV
1159 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1160 * bpc in between. */
3e7ca985 1161 bpp = pipe_config->pipe_bpp;
56071a20
JN
1162 if (is_edp(intel_dp)) {
1163 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1164 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1165 dev_priv->vbt.edp_bpp);
1166 bpp = dev_priv->vbt.edp_bpp;
1167 }
1168
344c5bbc
JN
1169 /*
1170 * Use the maximum clock and number of lanes the eDP panel
1171 * advertizes being capable of. The panels are generally
1172 * designed to support only a single clock and lane
1173 * configuration, and typically these values correspond to the
1174 * native resolution of the panel.
1175 */
1176 min_lane_count = max_lane_count;
1177 min_clock = max_clock;
7984211e 1178 }
657445fe 1179
36008365 1180 for (; bpp >= 6*3; bpp -= 2*3) {
241bfc38
DL
1181 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1182 bpp);
36008365 1183
c6930992
DA
1184 for (clock = min_clock; clock <= max_clock; clock++) {
1185 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
36008365
DV
1186 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
1187 link_avail = intel_dp_max_data_rate(link_clock,
1188 lane_count);
1189
1190 if (mode_rate <= link_avail) {
1191 goto found;
1192 }
1193 }
1194 }
1195 }
c4867936 1196
36008365 1197 return false;
3685a8f3 1198
36008365 1199found:
55bc60db
VS
1200 if (intel_dp->color_range_auto) {
1201 /*
1202 * See:
1203 * CEA-861-E - 5.1 Default Encoding Parameters
1204 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1205 */
18316c8c 1206 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
55bc60db
VS
1207 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1208 else
1209 intel_dp->color_range = 0;
1210 }
1211
3685a8f3 1212 if (intel_dp->color_range)
50f3b016 1213 pipe_config->limited_color_range = true;
a4fc5ed6 1214
36008365
DV
1215 intel_dp->link_bw = bws[clock];
1216 intel_dp->lane_count = lane_count;
657445fe 1217 pipe_config->pipe_bpp = bpp;
ff9a6750 1218 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
a4fc5ed6 1219
36008365
DV
1220 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1221 intel_dp->link_bw, intel_dp->lane_count,
ff9a6750 1222 pipe_config->port_clock, bpp);
36008365
DV
1223 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1224 mode_rate, link_avail);
a4fc5ed6 1225
03afc4a2 1226 intel_link_compute_m_n(bpp, lane_count,
241bfc38
DL
1227 adjusted_mode->crtc_clock,
1228 pipe_config->port_clock,
03afc4a2 1229 &pipe_config->dp_m_n);
9d1a455b 1230
439d7ac0
PB
1231 if (intel_connector->panel.downclock_mode != NULL &&
1232 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
f769cd24 1233 pipe_config->has_drrs = true;
439d7ac0
PB
1234 intel_link_compute_m_n(bpp, lane_count,
1235 intel_connector->panel.downclock_mode->clock,
1236 pipe_config->port_clock,
1237 &pipe_config->dp_m2_n2);
1238 }
1239
ea155f32 1240 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
0e50338c
DV
1241 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1242 else
1243 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
c6bb3538 1244
03afc4a2 1245 return true;
a4fc5ed6
KP
1246}
1247
7c62a164 1248static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
ea9b6006 1249{
7c62a164
DV
1250 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1251 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1252 struct drm_device *dev = crtc->base.dev;
ea9b6006
DV
1253 struct drm_i915_private *dev_priv = dev->dev_private;
1254 u32 dpa_ctl;
1255
ff9a6750 1256 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
ea9b6006
DV
1257 dpa_ctl = I915_READ(DP_A);
1258 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1259
ff9a6750 1260 if (crtc->config.port_clock == 162000) {
1ce17038
DV
1261 /* For a long time we've carried around a ILK-DevA w/a for the
1262 * 160MHz clock. If we're really unlucky, it's still required.
1263 */
1264 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
ea9b6006 1265 dpa_ctl |= DP_PLL_FREQ_160MHZ;
7c62a164 1266 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
ea9b6006
DV
1267 } else {
1268 dpa_ctl |= DP_PLL_FREQ_270MHZ;
7c62a164 1269 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
ea9b6006 1270 }
1ce17038 1271
ea9b6006
DV
1272 I915_WRITE(DP_A, dpa_ctl);
1273
1274 POSTING_READ(DP_A);
1275 udelay(500);
1276}
1277
8ac33ed3 1278static void intel_dp_prepare(struct intel_encoder *encoder)
a4fc5ed6 1279{
b934223d 1280 struct drm_device *dev = encoder->base.dev;
417e822d 1281 struct drm_i915_private *dev_priv = dev->dev_private;
b934223d 1282 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1283 enum port port = dp_to_dig_port(intel_dp)->port;
b934223d
DV
1284 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1285 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
a4fc5ed6 1286
417e822d 1287 /*
1a2eb460 1288 * There are four kinds of DP registers:
417e822d
KP
1289 *
1290 * IBX PCH
1a2eb460
KP
1291 * SNB CPU
1292 * IVB CPU
417e822d
KP
1293 * CPT PCH
1294 *
1295 * IBX PCH and CPU are the same for almost everything,
1296 * except that the CPU DP PLL is configured in this
1297 * register
1298 *
1299 * CPT PCH is quite different, having many bits moved
1300 * to the TRANS_DP_CTL register instead. That
1301 * configuration happens (oddly) in ironlake_pch_enable
1302 */
9c9e7927 1303
417e822d
KP
1304 /* Preserve the BIOS-computed detected bit. This is
1305 * supposed to be read-only.
1306 */
1307 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
a4fc5ed6 1308
417e822d 1309 /* Handle DP bits in common between all three register formats */
417e822d 1310 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
17aa6be9 1311 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
a4fc5ed6 1312
9ed109a7 1313 if (crtc->config.has_audio) {
e0dac65e 1314 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
7c62a164 1315 pipe_name(crtc->pipe));
ea5b213a 1316 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
33d1e7c6 1317 intel_write_eld(encoder);
e0dac65e 1318 }
247d89f6 1319
417e822d 1320 /* Split out the IBX/CPU vs CPT settings */
32f9d658 1321
bc7d38a4 1322 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1a2eb460
KP
1323 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1324 intel_dp->DP |= DP_SYNC_HS_HIGH;
1325 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1326 intel_dp->DP |= DP_SYNC_VS_HIGH;
1327 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1328
6aba5b6c 1329 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1a2eb460
KP
1330 intel_dp->DP |= DP_ENHANCED_FRAMING;
1331
7c62a164 1332 intel_dp->DP |= crtc->pipe << 29;
bc7d38a4 1333 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
b2634017 1334 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
3685a8f3 1335 intel_dp->DP |= intel_dp->color_range;
417e822d
KP
1336
1337 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1338 intel_dp->DP |= DP_SYNC_HS_HIGH;
1339 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1340 intel_dp->DP |= DP_SYNC_VS_HIGH;
1341 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1342
6aba5b6c 1343 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
417e822d
KP
1344 intel_dp->DP |= DP_ENHANCED_FRAMING;
1345
44f37d1f
CML
1346 if (!IS_CHERRYVIEW(dev)) {
1347 if (crtc->pipe == 1)
1348 intel_dp->DP |= DP_PIPEB_SELECT;
1349 } else {
1350 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1351 }
417e822d
KP
1352 } else {
1353 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
32f9d658 1354 }
a4fc5ed6
KP
1355}
1356
ffd6749d
PZ
1357#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1358#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
99ea7127 1359
1a5ef5b7
PZ
1360#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1361#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
99ea7127 1362
ffd6749d
PZ
1363#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1364#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
99ea7127 1365
4be73780 1366static void wait_panel_status(struct intel_dp *intel_dp,
99ea7127
KP
1367 u32 mask,
1368 u32 value)
bd943159 1369{
30add22d 1370 struct drm_device *dev = intel_dp_to_dev(intel_dp);
99ea7127 1371 struct drm_i915_private *dev_priv = dev->dev_private;
453c5420
JB
1372 u32 pp_stat_reg, pp_ctrl_reg;
1373
e39b999a
VS
1374 lockdep_assert_held(&dev_priv->pps_mutex);
1375
bf13e81b
JN
1376 pp_stat_reg = _pp_stat_reg(intel_dp);
1377 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
32ce697c 1378
99ea7127 1379 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
453c5420
JB
1380 mask, value,
1381 I915_READ(pp_stat_reg),
1382 I915_READ(pp_ctrl_reg));
32ce697c 1383
453c5420 1384 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
99ea7127 1385 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
453c5420
JB
1386 I915_READ(pp_stat_reg),
1387 I915_READ(pp_ctrl_reg));
32ce697c 1388 }
54c136d4
CW
1389
1390 DRM_DEBUG_KMS("Wait complete\n");
99ea7127 1391}
32ce697c 1392
4be73780 1393static void wait_panel_on(struct intel_dp *intel_dp)
99ea7127
KP
1394{
1395 DRM_DEBUG_KMS("Wait for panel power on\n");
4be73780 1396 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
bd943159
KP
1397}
1398
4be73780 1399static void wait_panel_off(struct intel_dp *intel_dp)
99ea7127
KP
1400{
1401 DRM_DEBUG_KMS("Wait for panel power off time\n");
4be73780 1402 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
99ea7127
KP
1403}
1404
4be73780 1405static void wait_panel_power_cycle(struct intel_dp *intel_dp)
99ea7127
KP
1406{
1407 DRM_DEBUG_KMS("Wait for panel power cycle\n");
dce56b3c
PZ
1408
1409 /* When we disable the VDD override bit last we have to do the manual
1410 * wait. */
1411 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1412 intel_dp->panel_power_cycle_delay);
1413
4be73780 1414 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
99ea7127
KP
1415}
1416
4be73780 1417static void wait_backlight_on(struct intel_dp *intel_dp)
dce56b3c
PZ
1418{
1419 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1420 intel_dp->backlight_on_delay);
1421}
1422
4be73780 1423static void edp_wait_backlight_off(struct intel_dp *intel_dp)
dce56b3c
PZ
1424{
1425 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1426 intel_dp->backlight_off_delay);
1427}
99ea7127 1428
832dd3c1
KP
1429/* Read the current pp_control value, unlocking the register if it
1430 * is locked
1431 */
1432
453c5420 1433static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
832dd3c1 1434{
453c5420
JB
1435 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1436 struct drm_i915_private *dev_priv = dev->dev_private;
1437 u32 control;
832dd3c1 1438
e39b999a
VS
1439 lockdep_assert_held(&dev_priv->pps_mutex);
1440
bf13e81b 1441 control = I915_READ(_pp_ctrl_reg(intel_dp));
832dd3c1
KP
1442 control &= ~PANEL_UNLOCK_MASK;
1443 control |= PANEL_UNLOCK_REGS;
1444 return control;
bd943159
KP
1445}
1446
951468f3
VS
1447/*
1448 * Must be paired with edp_panel_vdd_off().
1449 * Must hold pps_mutex around the whole on/off sequence.
1450 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1451 */
1e0560e0 1452static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
5d613501 1453{
30add22d 1454 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4e6e1a54
ID
1455 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1456 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5d613501 1457 struct drm_i915_private *dev_priv = dev->dev_private;
4e6e1a54 1458 enum intel_display_power_domain power_domain;
5d613501 1459 u32 pp;
453c5420 1460 u32 pp_stat_reg, pp_ctrl_reg;
adddaaf4 1461 bool need_to_disable = !intel_dp->want_panel_vdd;
5d613501 1462
e39b999a
VS
1463 lockdep_assert_held(&dev_priv->pps_mutex);
1464
97af61f5 1465 if (!is_edp(intel_dp))
adddaaf4 1466 return false;
bd943159
KP
1467
1468 intel_dp->want_panel_vdd = true;
99ea7127 1469
4be73780 1470 if (edp_have_panel_vdd(intel_dp))
adddaaf4 1471 return need_to_disable;
b0665d57 1472
4e6e1a54
ID
1473 power_domain = intel_display_port_power_domain(intel_encoder);
1474 intel_display_power_get(dev_priv, power_domain);
e9cb81a2 1475
3936fcf4
VS
1476 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1477 port_name(intel_dig_port->port));
bd943159 1478
4be73780
DV
1479 if (!edp_have_panel_power(intel_dp))
1480 wait_panel_power_cycle(intel_dp);
99ea7127 1481
453c5420 1482 pp = ironlake_get_pp_control(intel_dp);
5d613501 1483 pp |= EDP_FORCE_VDD;
ebf33b18 1484
bf13e81b
JN
1485 pp_stat_reg = _pp_stat_reg(intel_dp);
1486 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
1487
1488 I915_WRITE(pp_ctrl_reg, pp);
1489 POSTING_READ(pp_ctrl_reg);
1490 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1491 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
ebf33b18
KP
1492 /*
1493 * If the panel wasn't on, delay before accessing aux channel
1494 */
4be73780 1495 if (!edp_have_panel_power(intel_dp)) {
3936fcf4
VS
1496 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1497 port_name(intel_dig_port->port));
f01eca2e 1498 msleep(intel_dp->panel_power_up_delay);
f01eca2e 1499 }
adddaaf4
JN
1500
1501 return need_to_disable;
1502}
1503
951468f3
VS
1504/*
1505 * Must be paired with intel_edp_panel_vdd_off() or
1506 * intel_edp_panel_off().
1507 * Nested calls to these functions are not allowed since
1508 * we drop the lock. Caller must use some higher level
1509 * locking to prevent nested calls from other threads.
1510 */
b80d6c78 1511void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
adddaaf4 1512{
c695b6b6 1513 bool vdd;
adddaaf4 1514
c695b6b6
VS
1515 if (!is_edp(intel_dp))
1516 return;
1517
773538e8 1518 pps_lock(intel_dp);
c695b6b6 1519 vdd = edp_panel_vdd_on(intel_dp);
773538e8 1520 pps_unlock(intel_dp);
c695b6b6 1521
3936fcf4
VS
1522 WARN(!vdd, "eDP port %c VDD already requested on\n",
1523 port_name(dp_to_dig_port(intel_dp)->port));
5d613501
JB
1524}
1525
4be73780 1526static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
5d613501 1527{
30add22d 1528 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5d613501 1529 struct drm_i915_private *dev_priv = dev->dev_private;
be2c9196
VS
1530 struct intel_digital_port *intel_dig_port =
1531 dp_to_dig_port(intel_dp);
1532 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1533 enum intel_display_power_domain power_domain;
5d613501 1534 u32 pp;
453c5420 1535 u32 pp_stat_reg, pp_ctrl_reg;
5d613501 1536
e39b999a 1537 lockdep_assert_held(&dev_priv->pps_mutex);
a0e99e68 1538
15e899a0 1539 WARN_ON(intel_dp->want_panel_vdd);
4e6e1a54 1540
15e899a0 1541 if (!edp_have_panel_vdd(intel_dp))
be2c9196 1542 return;
b0665d57 1543
3936fcf4
VS
1544 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1545 port_name(intel_dig_port->port));
bd943159 1546
be2c9196
VS
1547 pp = ironlake_get_pp_control(intel_dp);
1548 pp &= ~EDP_FORCE_VDD;
453c5420 1549
be2c9196
VS
1550 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1551 pp_stat_reg = _pp_stat_reg(intel_dp);
99ea7127 1552
be2c9196
VS
1553 I915_WRITE(pp_ctrl_reg, pp);
1554 POSTING_READ(pp_ctrl_reg);
90791a5c 1555
be2c9196
VS
1556 /* Make sure sequencer is idle before allowing subsequent activity */
1557 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1558 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
e9cb81a2 1559
be2c9196
VS
1560 if ((pp & POWER_TARGET_ON) == 0)
1561 intel_dp->last_power_cycle = jiffies;
e9cb81a2 1562
be2c9196
VS
1563 power_domain = intel_display_port_power_domain(intel_encoder);
1564 intel_display_power_put(dev_priv, power_domain);
bd943159 1565}
5d613501 1566
4be73780 1567static void edp_panel_vdd_work(struct work_struct *__work)
bd943159
KP
1568{
1569 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1570 struct intel_dp, panel_vdd_work);
bd943159 1571
773538e8 1572 pps_lock(intel_dp);
15e899a0
VS
1573 if (!intel_dp->want_panel_vdd)
1574 edp_panel_vdd_off_sync(intel_dp);
773538e8 1575 pps_unlock(intel_dp);
bd943159
KP
1576}
1577
aba86890
ID
1578static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1579{
1580 unsigned long delay;
1581
1582 /*
1583 * Queue the timer to fire a long time from now (relative to the power
1584 * down delay) to keep the panel power up across a sequence of
1585 * operations.
1586 */
1587 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1588 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1589}
1590
951468f3
VS
1591/*
1592 * Must be paired with edp_panel_vdd_on().
1593 * Must hold pps_mutex around the whole on/off sequence.
1594 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1595 */
4be73780 1596static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
bd943159 1597{
e39b999a
VS
1598 struct drm_i915_private *dev_priv =
1599 intel_dp_to_dev(intel_dp)->dev_private;
1600
1601 lockdep_assert_held(&dev_priv->pps_mutex);
1602
97af61f5
KP
1603 if (!is_edp(intel_dp))
1604 return;
5d613501 1605
3936fcf4
VS
1606 WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
1607 port_name(dp_to_dig_port(intel_dp)->port));
f2e8b18a 1608
bd943159
KP
1609 intel_dp->want_panel_vdd = false;
1610
aba86890 1611 if (sync)
4be73780 1612 edp_panel_vdd_off_sync(intel_dp);
aba86890
ID
1613 else
1614 edp_panel_vdd_schedule_off(intel_dp);
5d613501
JB
1615}
1616
9f0fb5be 1617static void edp_panel_on(struct intel_dp *intel_dp)
9934c132 1618{
30add22d 1619 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9934c132 1620 struct drm_i915_private *dev_priv = dev->dev_private;
99ea7127 1621 u32 pp;
453c5420 1622 u32 pp_ctrl_reg;
9934c132 1623
9f0fb5be
VS
1624 lockdep_assert_held(&dev_priv->pps_mutex);
1625
97af61f5 1626 if (!is_edp(intel_dp))
bd943159 1627 return;
99ea7127 1628
3936fcf4
VS
1629 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1630 port_name(dp_to_dig_port(intel_dp)->port));
99ea7127 1631
e7a89ace
VS
1632 if (WARN(edp_have_panel_power(intel_dp),
1633 "eDP port %c panel power already on\n",
1634 port_name(dp_to_dig_port(intel_dp)->port)))
9f0fb5be 1635 return;
9934c132 1636
4be73780 1637 wait_panel_power_cycle(intel_dp);
37c6c9b0 1638
bf13e81b 1639 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420 1640 pp = ironlake_get_pp_control(intel_dp);
05ce1a49
KP
1641 if (IS_GEN5(dev)) {
1642 /* ILK workaround: disable reset around power sequence */
1643 pp &= ~PANEL_POWER_RESET;
bf13e81b
JN
1644 I915_WRITE(pp_ctrl_reg, pp);
1645 POSTING_READ(pp_ctrl_reg);
05ce1a49 1646 }
37c6c9b0 1647
1c0ae80a 1648 pp |= POWER_TARGET_ON;
99ea7127
KP
1649 if (!IS_GEN5(dev))
1650 pp |= PANEL_POWER_RESET;
1651
453c5420
JB
1652 I915_WRITE(pp_ctrl_reg, pp);
1653 POSTING_READ(pp_ctrl_reg);
9934c132 1654
4be73780 1655 wait_panel_on(intel_dp);
dce56b3c 1656 intel_dp->last_power_on = jiffies;
9934c132 1657
05ce1a49
KP
1658 if (IS_GEN5(dev)) {
1659 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
bf13e81b
JN
1660 I915_WRITE(pp_ctrl_reg, pp);
1661 POSTING_READ(pp_ctrl_reg);
05ce1a49 1662 }
9f0fb5be 1663}
e39b999a 1664
9f0fb5be
VS
1665void intel_edp_panel_on(struct intel_dp *intel_dp)
1666{
1667 if (!is_edp(intel_dp))
1668 return;
1669
1670 pps_lock(intel_dp);
1671 edp_panel_on(intel_dp);
773538e8 1672 pps_unlock(intel_dp);
9934c132
JB
1673}
1674
9f0fb5be
VS
1675
1676static void edp_panel_off(struct intel_dp *intel_dp)
9934c132 1677{
4e6e1a54
ID
1678 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1679 struct intel_encoder *intel_encoder = &intel_dig_port->base;
30add22d 1680 struct drm_device *dev = intel_dp_to_dev(intel_dp);
9934c132 1681 struct drm_i915_private *dev_priv = dev->dev_private;
4e6e1a54 1682 enum intel_display_power_domain power_domain;
99ea7127 1683 u32 pp;
453c5420 1684 u32 pp_ctrl_reg;
9934c132 1685
9f0fb5be
VS
1686 lockdep_assert_held(&dev_priv->pps_mutex);
1687
97af61f5
KP
1688 if (!is_edp(intel_dp))
1689 return;
37c6c9b0 1690
3936fcf4
VS
1691 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1692 port_name(dp_to_dig_port(intel_dp)->port));
37c6c9b0 1693
3936fcf4
VS
1694 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1695 port_name(dp_to_dig_port(intel_dp)->port));
24f3e092 1696
453c5420 1697 pp = ironlake_get_pp_control(intel_dp);
35a38556
DV
1698 /* We need to switch off panel power _and_ force vdd, for otherwise some
1699 * panels get very unhappy and cease to work. */
b3064154
PJ
1700 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1701 EDP_BLC_ENABLE);
453c5420 1702
bf13e81b 1703 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420 1704
849e39f5
PZ
1705 intel_dp->want_panel_vdd = false;
1706
453c5420
JB
1707 I915_WRITE(pp_ctrl_reg, pp);
1708 POSTING_READ(pp_ctrl_reg);
9934c132 1709
dce56b3c 1710 intel_dp->last_power_cycle = jiffies;
4be73780 1711 wait_panel_off(intel_dp);
849e39f5
PZ
1712
1713 /* We got a reference when we enabled the VDD. */
4e6e1a54
ID
1714 power_domain = intel_display_port_power_domain(intel_encoder);
1715 intel_display_power_put(dev_priv, power_domain);
9f0fb5be 1716}
e39b999a 1717
9f0fb5be
VS
1718void intel_edp_panel_off(struct intel_dp *intel_dp)
1719{
1720 if (!is_edp(intel_dp))
1721 return;
1722
1723 pps_lock(intel_dp);
1724 edp_panel_off(intel_dp);
773538e8 1725 pps_unlock(intel_dp);
9934c132
JB
1726}
1727
1250d107
JN
1728/* Enable backlight in the panel power control. */
1729static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
32f9d658 1730{
da63a9f2
PZ
1731 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1732 struct drm_device *dev = intel_dig_port->base.base.dev;
32f9d658
ZW
1733 struct drm_i915_private *dev_priv = dev->dev_private;
1734 u32 pp;
453c5420 1735 u32 pp_ctrl_reg;
32f9d658 1736
01cb9ea6
JB
1737 /*
1738 * If we enable the backlight right away following a panel power
1739 * on, we may see slight flicker as the panel syncs with the eDP
1740 * link. So delay a bit to make sure the image is solid before
1741 * allowing it to appear.
1742 */
4be73780 1743 wait_backlight_on(intel_dp);
e39b999a 1744
773538e8 1745 pps_lock(intel_dp);
e39b999a 1746
453c5420 1747 pp = ironlake_get_pp_control(intel_dp);
32f9d658 1748 pp |= EDP_BLC_ENABLE;
453c5420 1749
bf13e81b 1750 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
1751
1752 I915_WRITE(pp_ctrl_reg, pp);
1753 POSTING_READ(pp_ctrl_reg);
e39b999a 1754
773538e8 1755 pps_unlock(intel_dp);
32f9d658
ZW
1756}
1757
1250d107
JN
1758/* Enable backlight PWM and backlight PP control. */
1759void intel_edp_backlight_on(struct intel_dp *intel_dp)
1760{
1761 if (!is_edp(intel_dp))
1762 return;
1763
1764 DRM_DEBUG_KMS("\n");
1765
1766 intel_panel_enable_backlight(intel_dp->attached_connector);
1767 _intel_edp_backlight_on(intel_dp);
1768}
1769
1770/* Disable backlight in the panel power control. */
1771static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
32f9d658 1772{
30add22d 1773 struct drm_device *dev = intel_dp_to_dev(intel_dp);
32f9d658
ZW
1774 struct drm_i915_private *dev_priv = dev->dev_private;
1775 u32 pp;
453c5420 1776 u32 pp_ctrl_reg;
32f9d658 1777
f01eca2e
KP
1778 if (!is_edp(intel_dp))
1779 return;
1780
773538e8 1781 pps_lock(intel_dp);
e39b999a 1782
453c5420 1783 pp = ironlake_get_pp_control(intel_dp);
32f9d658 1784 pp &= ~EDP_BLC_ENABLE;
453c5420 1785
bf13e81b 1786 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
453c5420
JB
1787
1788 I915_WRITE(pp_ctrl_reg, pp);
1789 POSTING_READ(pp_ctrl_reg);
f7d2323c 1790
773538e8 1791 pps_unlock(intel_dp);
e39b999a
VS
1792
1793 intel_dp->last_backlight_off = jiffies;
f7d2323c 1794 edp_wait_backlight_off(intel_dp);
1250d107 1795}
f7d2323c 1796
1250d107
JN
1797/* Disable backlight PP control and backlight PWM. */
1798void intel_edp_backlight_off(struct intel_dp *intel_dp)
1799{
1800 if (!is_edp(intel_dp))
1801 return;
1802
1803 DRM_DEBUG_KMS("\n");
f7d2323c 1804
1250d107 1805 _intel_edp_backlight_off(intel_dp);
f7d2323c 1806 intel_panel_disable_backlight(intel_dp->attached_connector);
32f9d658 1807}
a4fc5ed6 1808
73580fb7
JN
1809/*
1810 * Hook for controlling the panel power control backlight through the bl_power
1811 * sysfs attribute. Take care to handle multiple calls.
1812 */
1813static void intel_edp_backlight_power(struct intel_connector *connector,
1814 bool enable)
1815{
1816 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
e39b999a
VS
1817 bool is_enabled;
1818
773538e8 1819 pps_lock(intel_dp);
e39b999a 1820 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
773538e8 1821 pps_unlock(intel_dp);
73580fb7
JN
1822
1823 if (is_enabled == enable)
1824 return;
1825
23ba9373
JN
1826 DRM_DEBUG_KMS("panel power control backlight %s\n",
1827 enable ? "enable" : "disable");
73580fb7
JN
1828
1829 if (enable)
1830 _intel_edp_backlight_on(intel_dp);
1831 else
1832 _intel_edp_backlight_off(intel_dp);
1833}
1834
2bd2ad64 1835static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
d240f20f 1836{
da63a9f2
PZ
1837 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1838 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1839 struct drm_device *dev = crtc->dev;
d240f20f
JB
1840 struct drm_i915_private *dev_priv = dev->dev_private;
1841 u32 dpa_ctl;
1842
2bd2ad64
DV
1843 assert_pipe_disabled(dev_priv,
1844 to_intel_crtc(crtc)->pipe);
1845
d240f20f
JB
1846 DRM_DEBUG_KMS("\n");
1847 dpa_ctl = I915_READ(DP_A);
0767935e
DV
1848 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1849 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1850
1851 /* We don't adjust intel_dp->DP while tearing down the link, to
1852 * facilitate link retraining (e.g. after hotplug). Hence clear all
1853 * enable bits here to ensure that we don't enable too much. */
1854 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1855 intel_dp->DP |= DP_PLL_ENABLE;
1856 I915_WRITE(DP_A, intel_dp->DP);
298b0b39
JB
1857 POSTING_READ(DP_A);
1858 udelay(200);
d240f20f
JB
1859}
1860
2bd2ad64 1861static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
d240f20f 1862{
da63a9f2
PZ
1863 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1864 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1865 struct drm_device *dev = crtc->dev;
d240f20f
JB
1866 struct drm_i915_private *dev_priv = dev->dev_private;
1867 u32 dpa_ctl;
1868
2bd2ad64
DV
1869 assert_pipe_disabled(dev_priv,
1870 to_intel_crtc(crtc)->pipe);
1871
d240f20f 1872 dpa_ctl = I915_READ(DP_A);
0767935e
DV
1873 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1874 "dp pll off, should be on\n");
1875 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1876
1877 /* We can't rely on the value tracked for the DP register in
1878 * intel_dp->DP because link_down must not change that (otherwise link
1879 * re-training will fail. */
298b0b39 1880 dpa_ctl &= ~DP_PLL_ENABLE;
d240f20f 1881 I915_WRITE(DP_A, dpa_ctl);
1af5fa1b 1882 POSTING_READ(DP_A);
d240f20f
JB
1883 udelay(200);
1884}
1885
c7ad3810 1886/* If the sink supports it, try to set the power state appropriately */
c19b0669 1887void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
c7ad3810
JB
1888{
1889 int ret, i;
1890
1891 /* Should have a valid DPCD by this point */
1892 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1893 return;
1894
1895 if (mode != DRM_MODE_DPMS_ON) {
9d1a1031
JN
1896 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1897 DP_SET_POWER_D3);
c7ad3810
JB
1898 } else {
1899 /*
1900 * When turning on, we need to retry for 1ms to give the sink
1901 * time to wake up.
1902 */
1903 for (i = 0; i < 3; i++) {
9d1a1031
JN
1904 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1905 DP_SET_POWER_D0);
c7ad3810
JB
1906 if (ret == 1)
1907 break;
1908 msleep(1);
1909 }
1910 }
f9cac721
JN
1911
1912 if (ret != 1)
1913 DRM_DEBUG_KMS("failed to %s sink power state\n",
1914 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
c7ad3810
JB
1915}
1916
19d8fe15
DV
1917static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1918 enum pipe *pipe)
d240f20f 1919{
19d8fe15 1920 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 1921 enum port port = dp_to_dig_port(intel_dp)->port;
19d8fe15
DV
1922 struct drm_device *dev = encoder->base.dev;
1923 struct drm_i915_private *dev_priv = dev->dev_private;
6d129bea
ID
1924 enum intel_display_power_domain power_domain;
1925 u32 tmp;
1926
1927 power_domain = intel_display_port_power_domain(encoder);
f458ebbc 1928 if (!intel_display_power_is_enabled(dev_priv, power_domain))
6d129bea
ID
1929 return false;
1930
1931 tmp = I915_READ(intel_dp->output_reg);
19d8fe15
DV
1932
1933 if (!(tmp & DP_PORT_EN))
1934 return false;
1935
bc7d38a4 1936 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
19d8fe15 1937 *pipe = PORT_TO_PIPE_CPT(tmp);
71485e0a
VS
1938 } else if (IS_CHERRYVIEW(dev)) {
1939 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
bc7d38a4 1940 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
19d8fe15
DV
1941 *pipe = PORT_TO_PIPE(tmp);
1942 } else {
1943 u32 trans_sel;
1944 u32 trans_dp;
1945 int i;
1946
1947 switch (intel_dp->output_reg) {
1948 case PCH_DP_B:
1949 trans_sel = TRANS_DP_PORT_SEL_B;
1950 break;
1951 case PCH_DP_C:
1952 trans_sel = TRANS_DP_PORT_SEL_C;
1953 break;
1954 case PCH_DP_D:
1955 trans_sel = TRANS_DP_PORT_SEL_D;
1956 break;
1957 default:
1958 return true;
1959 }
1960
055e393f 1961 for_each_pipe(dev_priv, i) {
19d8fe15
DV
1962 trans_dp = I915_READ(TRANS_DP_CTL(i));
1963 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1964 *pipe = i;
1965 return true;
1966 }
1967 }
19d8fe15 1968
4a0833ec
DV
1969 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1970 intel_dp->output_reg);
1971 }
d240f20f 1972
19d8fe15
DV
1973 return true;
1974}
d240f20f 1975
045ac3b5
JB
1976static void intel_dp_get_config(struct intel_encoder *encoder,
1977 struct intel_crtc_config *pipe_config)
1978{
1979 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
045ac3b5 1980 u32 tmp, flags = 0;
63000ef6
XZ
1981 struct drm_device *dev = encoder->base.dev;
1982 struct drm_i915_private *dev_priv = dev->dev_private;
1983 enum port port = dp_to_dig_port(intel_dp)->port;
1984 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
18442d08 1985 int dotclock;
045ac3b5 1986
9ed109a7
DV
1987 tmp = I915_READ(intel_dp->output_reg);
1988 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1989 pipe_config->has_audio = true;
1990
63000ef6 1991 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
63000ef6
XZ
1992 if (tmp & DP_SYNC_HS_HIGH)
1993 flags |= DRM_MODE_FLAG_PHSYNC;
1994 else
1995 flags |= DRM_MODE_FLAG_NHSYNC;
045ac3b5 1996
63000ef6
XZ
1997 if (tmp & DP_SYNC_VS_HIGH)
1998 flags |= DRM_MODE_FLAG_PVSYNC;
1999 else
2000 flags |= DRM_MODE_FLAG_NVSYNC;
2001 } else {
2002 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2003 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2004 flags |= DRM_MODE_FLAG_PHSYNC;
2005 else
2006 flags |= DRM_MODE_FLAG_NHSYNC;
045ac3b5 2007
63000ef6
XZ
2008 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2009 flags |= DRM_MODE_FLAG_PVSYNC;
2010 else
2011 flags |= DRM_MODE_FLAG_NVSYNC;
2012 }
045ac3b5
JB
2013
2014 pipe_config->adjusted_mode.flags |= flags;
f1f644dc 2015
8c875fca
VS
2016 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2017 tmp & DP_COLOR_RANGE_16_235)
2018 pipe_config->limited_color_range = true;
2019
eb14cb74
VS
2020 pipe_config->has_dp_encoder = true;
2021
2022 intel_dp_get_m_n(crtc, pipe_config);
2023
18442d08 2024 if (port == PORT_A) {
f1f644dc
JB
2025 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2026 pipe_config->port_clock = 162000;
2027 else
2028 pipe_config->port_clock = 270000;
2029 }
18442d08
VS
2030
2031 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2032 &pipe_config->dp_m_n);
2033
2034 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2035 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2036
241bfc38 2037 pipe_config->adjusted_mode.crtc_clock = dotclock;
7f16e5c1 2038
c6cd2ee2
JN
2039 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2040 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2041 /*
2042 * This is a big fat ugly hack.
2043 *
2044 * Some machines in UEFI boot mode provide us a VBT that has 18
2045 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2046 * unknown we fail to light up. Yet the same BIOS boots up with
2047 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2048 * max, not what it tells us to use.
2049 *
2050 * Note: This will still be broken if the eDP panel is not lit
2051 * up by the BIOS, and thus we can't get the mode at module
2052 * load.
2053 */
2054 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2055 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2056 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2057 }
045ac3b5
JB
2058}
2059
34eb7579 2060static bool is_edp_psr(struct intel_dp *intel_dp)
2293bb5c 2061{
34eb7579 2062 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
2293bb5c
SK
2063}
2064
2b28bb1b
RV
2065static bool intel_edp_is_psr_enabled(struct drm_device *dev)
2066{
2067 struct drm_i915_private *dev_priv = dev->dev_private;
2068
18b5992c 2069 if (!HAS_PSR(dev))
2b28bb1b
RV
2070 return false;
2071
18b5992c 2072 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2b28bb1b
RV
2073}
2074
2075static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
2076 struct edp_vsc_psr *vsc_psr)
2077{
2078 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2079 struct drm_device *dev = dig_port->base.base.dev;
2080 struct drm_i915_private *dev_priv = dev->dev_private;
2081 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
2082 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
2083 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
2084 uint32_t *data = (uint32_t *) vsc_psr;
2085 unsigned int i;
2086
2087 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
2088 the video DIP being updated before program video DIP data buffer
2089 registers for DIP being updated. */
2090 I915_WRITE(ctl_reg, 0);
2091 POSTING_READ(ctl_reg);
2092
2093 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
2094 if (i < sizeof(struct edp_vsc_psr))
2095 I915_WRITE(data_reg + i, *data++);
2096 else
2097 I915_WRITE(data_reg + i, 0);
2098 }
2099
2100 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
2101 POSTING_READ(ctl_reg);
2102}
2103
ba80f4d4 2104static void intel_edp_psr_setup_vsc(struct intel_dp *intel_dp)
2b28bb1b 2105{
2b28bb1b
RV
2106 struct edp_vsc_psr psr_vsc;
2107
2b28bb1b
RV
2108 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
2109 memset(&psr_vsc, 0, sizeof(psr_vsc));
2110 psr_vsc.sdp_header.HB0 = 0;
2111 psr_vsc.sdp_header.HB1 = 0x7;
2112 psr_vsc.sdp_header.HB2 = 0x2;
2113 psr_vsc.sdp_header.HB3 = 0x8;
2114 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
2b28bb1b
RV
2115}
2116
2117static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
2118{
0e0ae652
RV
2119 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2120 struct drm_device *dev = dig_port->base.base.dev;
2b28bb1b 2121 struct drm_i915_private *dev_priv = dev->dev_private;
ec5b01dd 2122 uint32_t aux_clock_divider;
2b28bb1b 2123 int precharge = 0x3;
0e0ae652 2124 bool only_standby = false;
5ca476f8
VS
2125 static const uint8_t aux_msg[] = {
2126 [0] = DP_AUX_NATIVE_WRITE << 4,
2127 [1] = DP_SET_POWER >> 8,
2128 [2] = DP_SET_POWER & 0xff,
2129 [3] = 1 - 1,
2130 [4] = DP_SET_POWER_D0,
2131 };
2132 int i;
2133
2134 BUILD_BUG_ON(sizeof(aux_msg) > 20);
2b28bb1b 2135
ec5b01dd
DL
2136 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
2137
0e0ae652
RV
2138 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2139 only_standby = true;
2140
2b28bb1b 2141 /* Enable PSR in sink */
0e0ae652 2142 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
9d1a1031
JN
2143 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2144 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
2b28bb1b 2145 else
9d1a1031
JN
2146 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2147 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
2b28bb1b
RV
2148
2149 /* Setup AUX registers */
5ca476f8
VS
2150 for (i = 0; i < sizeof(aux_msg); i += 4)
2151 I915_WRITE(EDP_PSR_AUX_DATA1(dev) + i,
2152 pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
2153
18b5992c 2154 I915_WRITE(EDP_PSR_AUX_CTL(dev),
2b28bb1b 2155 DP_AUX_CH_CTL_TIME_OUT_400us |
5ca476f8 2156 (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
2b28bb1b
RV
2157 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
2158 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
2159}
2160
2161static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
2162{
0e0ae652
RV
2163 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2164 struct drm_device *dev = dig_port->base.base.dev;
2b28bb1b
RV
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 uint32_t max_sleep_time = 0x1f;
2167 uint32_t idle_frames = 1;
2168 uint32_t val = 0x0;
ed8546ac 2169 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
0e0ae652
RV
2170 bool only_standby = false;
2171
2172 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2173 only_standby = true;
2b28bb1b 2174
0e0ae652 2175 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
2b28bb1b
RV
2176 val |= EDP_PSR_LINK_STANDBY;
2177 val |= EDP_PSR_TP2_TP3_TIME_0us;
2178 val |= EDP_PSR_TP1_TIME_0us;
2179 val |= EDP_PSR_SKIP_AUX_EXIT;
82c56254 2180 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
2b28bb1b
RV
2181 } else
2182 val |= EDP_PSR_LINK_DISABLE;
2183
18b5992c 2184 I915_WRITE(EDP_PSR_CTL(dev), val |
24bd9bf5 2185 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
2b28bb1b
RV
2186 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
2187 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
2188 EDP_PSR_ENABLE);
2189}
2190
3f51e471
RV
2191static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
2192{
2193 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2194 struct drm_device *dev = dig_port->base.base.dev;
2195 struct drm_i915_private *dev_priv = dev->dev_private;
2196 struct drm_crtc *crtc = dig_port->base.base.crtc;
2197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3f51e471 2198
f0355c4a 2199 lockdep_assert_held(&dev_priv->psr.lock);
f0355c4a
DV
2200 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
2201 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
2202
a031d709
RV
2203 dev_priv->psr.source_ok = false;
2204
9ca15301 2205 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
3f51e471 2206 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
3f51e471
RV
2207 return false;
2208 }
2209
d330a953 2210 if (!i915.enable_psr) {
105b7c11 2211 DRM_DEBUG_KMS("PSR disable by flag\n");
105b7c11
RV
2212 return false;
2213 }
2214
4c8c7000
RV
2215 /* Below limitations aren't valid for Broadwell */
2216 if (IS_BROADWELL(dev))
2217 goto out;
2218
3f51e471
RV
2219 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
2220 S3D_ENABLE) {
2221 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
3f51e471
RV
2222 return false;
2223 }
2224
ca73b4f0 2225 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
3f51e471 2226 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
3f51e471
RV
2227 return false;
2228 }
2229
4c8c7000 2230 out:
a031d709 2231 dev_priv->psr.source_ok = true;
3f51e471
RV
2232 return true;
2233}
2234
3d739d92 2235static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
2b28bb1b 2236{
7c8f8a70
RV
2237 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2238 struct drm_device *dev = intel_dig_port->base.base.dev;
2239 struct drm_i915_private *dev_priv = dev->dev_private;
2b28bb1b 2240
3638379c
DV
2241 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2242 WARN_ON(dev_priv->psr.active);
f0355c4a 2243 lockdep_assert_held(&dev_priv->psr.lock);
2b28bb1b 2244
7ca5a41f 2245 /* Enable/Re-enable PSR on the host */
2b28bb1b 2246 intel_edp_psr_enable_source(intel_dp);
7c8f8a70 2247
7c8f8a70 2248 dev_priv->psr.active = true;
2b28bb1b
RV
2249}
2250
3d739d92
RV
2251void intel_edp_psr_enable(struct intel_dp *intel_dp)
2252{
2253 struct drm_device *dev = intel_dp_to_dev(intel_dp);
109fc2ad 2254 struct drm_i915_private *dev_priv = dev->dev_private;
3d739d92 2255
4704c573
RV
2256 if (!HAS_PSR(dev)) {
2257 DRM_DEBUG_KMS("PSR not supported on this platform\n");
2258 return;
2259 }
2260
34eb7579
RV
2261 if (!is_edp_psr(intel_dp)) {
2262 DRM_DEBUG_KMS("PSR not supported by this panel\n");
2263 return;
2264 }
2265
f0355c4a 2266 mutex_lock(&dev_priv->psr.lock);
109fc2ad
DV
2267 if (dev_priv->psr.enabled) {
2268 DRM_DEBUG_KMS("PSR already in use\n");
0aa48783 2269 goto unlock;
109fc2ad
DV
2270 }
2271
0aa48783
RV
2272 if (!intel_edp_psr_match_conditions(intel_dp))
2273 goto unlock;
2274
9ca15301
DV
2275 dev_priv->psr.busy_frontbuffer_bits = 0;
2276
ba80f4d4 2277 intel_edp_psr_setup_vsc(intel_dp);
16487254 2278
ba80f4d4
RV
2279 /* Avoid continuous PSR exit by masking memup and hpd */
2280 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
2281 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
16487254 2282
7ca5a41f
RV
2283 /* Enable PSR on the panel */
2284 intel_edp_psr_enable_sink(intel_dp);
2285
0aa48783
RV
2286 dev_priv->psr.enabled = intel_dp;
2287unlock:
f0355c4a 2288 mutex_unlock(&dev_priv->psr.lock);
3d739d92
RV
2289}
2290
2b28bb1b
RV
2291void intel_edp_psr_disable(struct intel_dp *intel_dp)
2292{
2293 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2294 struct drm_i915_private *dev_priv = dev->dev_private;
2295
f0355c4a
DV
2296 mutex_lock(&dev_priv->psr.lock);
2297 if (!dev_priv->psr.enabled) {
2298 mutex_unlock(&dev_priv->psr.lock);
2299 return;
2300 }
2301
3638379c
DV
2302 if (dev_priv->psr.active) {
2303 I915_WRITE(EDP_PSR_CTL(dev),
2304 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
2305
2306 /* Wait till PSR is idle */
2307 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
2308 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
2309 DRM_ERROR("Timed out waiting for PSR Idle State\n");
2b28bb1b 2310
3638379c
DV
2311 dev_priv->psr.active = false;
2312 } else {
2313 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2314 }
7c8f8a70 2315
2807cf69 2316 dev_priv->psr.enabled = NULL;
f0355c4a 2317 mutex_unlock(&dev_priv->psr.lock);
9ca15301
DV
2318
2319 cancel_delayed_work_sync(&dev_priv->psr.work);
2b28bb1b
RV
2320}
2321
f02a326e 2322static void intel_edp_psr_work(struct work_struct *work)
7c8f8a70
RV
2323{
2324 struct drm_i915_private *dev_priv =
2325 container_of(work, typeof(*dev_priv), psr.work.work);
2807cf69
DV
2326 struct intel_dp *intel_dp = dev_priv->psr.enabled;
2327
8d7f4fe9
RV
2328 /* We have to make sure PSR is ready for re-enable
2329 * otherwise it keeps disabled until next full enable/disable cycle.
2330 * PSR might take some time to get fully disabled
2331 * and be ready for re-enable.
2332 */
2333 if (wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev_priv->dev)) &
2334 EDP_PSR_STATUS_STATE_MASK) == 0, 50)) {
2335 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
2336 return;
2337 }
2338
f0355c4a
DV
2339 mutex_lock(&dev_priv->psr.lock);
2340 intel_dp = dev_priv->psr.enabled;
2341
2807cf69 2342 if (!intel_dp)
f0355c4a 2343 goto unlock;
2807cf69 2344
9ca15301
DV
2345 /*
2346 * The delayed work can race with an invalidate hence we need to
2347 * recheck. Since psr_flush first clears this and then reschedules we
2348 * won't ever miss a flush when bailing out here.
2349 */
2350 if (dev_priv->psr.busy_frontbuffer_bits)
2351 goto unlock;
2352
2353 intel_edp_psr_do_enable(intel_dp);
f0355c4a
DV
2354unlock:
2355 mutex_unlock(&dev_priv->psr.lock);
3d739d92
RV
2356}
2357
9ca15301 2358static void intel_edp_psr_do_exit(struct drm_device *dev)
7c8f8a70
RV
2359{
2360 struct drm_i915_private *dev_priv = dev->dev_private;
2361
3638379c
DV
2362 if (dev_priv->psr.active) {
2363 u32 val = I915_READ(EDP_PSR_CTL(dev));
2364
2365 WARN_ON(!(val & EDP_PSR_ENABLE));
2366
2367 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
2368
2369 dev_priv->psr.active = false;
2370 }
7c8f8a70 2371
9ca15301
DV
2372}
2373
2374void intel_edp_psr_invalidate(struct drm_device *dev,
2375 unsigned frontbuffer_bits)
2376{
2377 struct drm_i915_private *dev_priv = dev->dev_private;
2378 struct drm_crtc *crtc;
2379 enum pipe pipe;
2380
9ca15301
DV
2381 mutex_lock(&dev_priv->psr.lock);
2382 if (!dev_priv->psr.enabled) {
2383 mutex_unlock(&dev_priv->psr.lock);
2384 return;
2385 }
2386
2387 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2388 pipe = to_intel_crtc(crtc)->pipe;
2389
2390 intel_edp_psr_do_exit(dev);
2391
2392 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2393
2394 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2395 mutex_unlock(&dev_priv->psr.lock);
2396}
2397
2398void intel_edp_psr_flush(struct drm_device *dev,
2399 unsigned frontbuffer_bits)
2400{
2401 struct drm_i915_private *dev_priv = dev->dev_private;
2402 struct drm_crtc *crtc;
2403 enum pipe pipe;
2404
9ca15301
DV
2405 mutex_lock(&dev_priv->psr.lock);
2406 if (!dev_priv->psr.enabled) {
2407 mutex_unlock(&dev_priv->psr.lock);
2408 return;
2409 }
2410
2411 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2412 pipe = to_intel_crtc(crtc)->pipe;
2413 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2414
2415 /*
2416 * On Haswell sprite plane updates don't result in a psr invalidating
2417 * signal in the hardware. Which means we need to manually fake this in
2418 * software for all flushes, not just when we've seen a preceding
2419 * invalidation through frontbuffer rendering.
2420 */
2421 if (IS_HASWELL(dev) &&
2422 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2423 intel_edp_psr_do_exit(dev);
2424
2425 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2426 schedule_delayed_work(&dev_priv->psr.work,
2427 msecs_to_jiffies(100));
f0355c4a 2428 mutex_unlock(&dev_priv->psr.lock);
7c8f8a70
RV
2429}
2430
2431void intel_edp_psr_init(struct drm_device *dev)
2432{
2433 struct drm_i915_private *dev_priv = dev->dev_private;
2434
7c8f8a70 2435 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
f0355c4a 2436 mutex_init(&dev_priv->psr.lock);
7c8f8a70
RV
2437}
2438
e8cb4558 2439static void intel_disable_dp(struct intel_encoder *encoder)
d240f20f 2440{
e8cb4558 2441 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
982a3866 2442 struct drm_device *dev = encoder->base.dev;
6cb49835
DV
2443
2444 /* Make sure the panel is off before trying to change the mode. But also
2445 * ensure that we have vdd while we switch off the panel. */
24f3e092 2446 intel_edp_panel_vdd_on(intel_dp);
4be73780 2447 intel_edp_backlight_off(intel_dp);
fdbc3b1f 2448 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
4be73780 2449 intel_edp_panel_off(intel_dp);
3739850b 2450
08aff3fe
VS
2451 /* disable the port before the pipe on g4x */
2452 if (INTEL_INFO(dev)->gen < 5)
3739850b 2453 intel_dp_link_down(intel_dp);
d240f20f
JB
2454}
2455
08aff3fe 2456static void ilk_post_disable_dp(struct intel_encoder *encoder)
d240f20f 2457{
2bd2ad64 2458 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
982a3866 2459 enum port port = dp_to_dig_port(intel_dp)->port;
2bd2ad64 2460
49277c31 2461 intel_dp_link_down(intel_dp);
08aff3fe
VS
2462 if (port == PORT_A)
2463 ironlake_edp_pll_off(intel_dp);
49277c31
VS
2464}
2465
2466static void vlv_post_disable_dp(struct intel_encoder *encoder)
2467{
2468 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2469
2470 intel_dp_link_down(intel_dp);
2bd2ad64
DV
2471}
2472
580d3811
VS
2473static void chv_post_disable_dp(struct intel_encoder *encoder)
2474{
2475 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2476 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2477 struct drm_device *dev = encoder->base.dev;
2478 struct drm_i915_private *dev_priv = dev->dev_private;
2479 struct intel_crtc *intel_crtc =
2480 to_intel_crtc(encoder->base.crtc);
2481 enum dpio_channel ch = vlv_dport_to_channel(dport);
2482 enum pipe pipe = intel_crtc->pipe;
2483 u32 val;
2484
2485 intel_dp_link_down(intel_dp);
2486
2487 mutex_lock(&dev_priv->dpio_lock);
2488
2489 /* Propagate soft reset to data lane reset */
97fd4d5c 2490 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
d2152b25 2491 val |= CHV_PCS_REQ_SOFTRESET_EN;
97fd4d5c 2492 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
d2152b25 2493
97fd4d5c
VS
2494 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2495 val |= CHV_PCS_REQ_SOFTRESET_EN;
2496 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2497
2498 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2499 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2500 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2501
2502 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
580d3811 2503 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
97fd4d5c 2504 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
580d3811
VS
2505
2506 mutex_unlock(&dev_priv->dpio_lock);
2507}
2508
7b13b58a
VS
2509static void
2510_intel_dp_set_link_train(struct intel_dp *intel_dp,
2511 uint32_t *DP,
2512 uint8_t dp_train_pat)
2513{
2514 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2515 struct drm_device *dev = intel_dig_port->base.base.dev;
2516 struct drm_i915_private *dev_priv = dev->dev_private;
2517 enum port port = intel_dig_port->port;
2518
2519 if (HAS_DDI(dev)) {
2520 uint32_t temp = I915_READ(DP_TP_CTL(port));
2521
2522 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2523 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2524 else
2525 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2526
2527 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2528 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2529 case DP_TRAINING_PATTERN_DISABLE:
2530 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2531
2532 break;
2533 case DP_TRAINING_PATTERN_1:
2534 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2535 break;
2536 case DP_TRAINING_PATTERN_2:
2537 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2538 break;
2539 case DP_TRAINING_PATTERN_3:
2540 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2541 break;
2542 }
2543 I915_WRITE(DP_TP_CTL(port), temp);
2544
2545 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2546 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2547
2548 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2549 case DP_TRAINING_PATTERN_DISABLE:
2550 *DP |= DP_LINK_TRAIN_OFF_CPT;
2551 break;
2552 case DP_TRAINING_PATTERN_1:
2553 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2554 break;
2555 case DP_TRAINING_PATTERN_2:
2556 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2557 break;
2558 case DP_TRAINING_PATTERN_3:
2559 DRM_ERROR("DP training pattern 3 not supported\n");
2560 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2561 break;
2562 }
2563
2564 } else {
2565 if (IS_CHERRYVIEW(dev))
2566 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2567 else
2568 *DP &= ~DP_LINK_TRAIN_MASK;
2569
2570 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2571 case DP_TRAINING_PATTERN_DISABLE:
2572 *DP |= DP_LINK_TRAIN_OFF;
2573 break;
2574 case DP_TRAINING_PATTERN_1:
2575 *DP |= DP_LINK_TRAIN_PAT_1;
2576 break;
2577 case DP_TRAINING_PATTERN_2:
2578 *DP |= DP_LINK_TRAIN_PAT_2;
2579 break;
2580 case DP_TRAINING_PATTERN_3:
2581 if (IS_CHERRYVIEW(dev)) {
2582 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2583 } else {
2584 DRM_ERROR("DP training pattern 3 not supported\n");
2585 *DP |= DP_LINK_TRAIN_PAT_2;
2586 }
2587 break;
2588 }
2589 }
2590}
2591
2592static void intel_dp_enable_port(struct intel_dp *intel_dp)
2593{
2594 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2595 struct drm_i915_private *dev_priv = dev->dev_private;
2596
7b13b58a
VS
2597 /* enable with pattern 1 (as per spec) */
2598 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2599 DP_TRAINING_PATTERN_1);
2600
2601 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2602 POSTING_READ(intel_dp->output_reg);
7b713f50
VS
2603
2604 /*
2605 * Magic for VLV/CHV. We _must_ first set up the register
2606 * without actually enabling the port, and then do another
2607 * write to enable the port. Otherwise link training will
2608 * fail when the power sequencer is freshly used for this port.
2609 */
2610 intel_dp->DP |= DP_PORT_EN;
2611
2612 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2613 POSTING_READ(intel_dp->output_reg);
580d3811
VS
2614}
2615
e8cb4558 2616static void intel_enable_dp(struct intel_encoder *encoder)
d240f20f 2617{
e8cb4558
DV
2618 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2619 struct drm_device *dev = encoder->base.dev;
2620 struct drm_i915_private *dev_priv = dev->dev_private;
2621 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
5d613501 2622
0c33d8d7
DV
2623 if (WARN_ON(dp_reg & DP_PORT_EN))
2624 return;
5d613501 2625
093e3f13
VS
2626 pps_lock(intel_dp);
2627
2628 if (IS_VALLEYVIEW(dev))
2629 vlv_init_panel_power_sequencer(intel_dp);
2630
7b13b58a 2631 intel_dp_enable_port(intel_dp);
093e3f13
VS
2632
2633 edp_panel_vdd_on(intel_dp);
2634 edp_panel_on(intel_dp);
2635 edp_panel_vdd_off(intel_dp, true);
2636
2637 pps_unlock(intel_dp);
2638
61234fa5
VS
2639 if (IS_VALLEYVIEW(dev))
2640 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2641
f01eca2e 2642 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
33a34e4e 2643 intel_dp_start_link_train(intel_dp);
33a34e4e 2644 intel_dp_complete_link_train(intel_dp);
3ab9c637 2645 intel_dp_stop_link_train(intel_dp);
ab1f90f9 2646}
89b667f8 2647
ecff4f3b
JN
2648static void g4x_enable_dp(struct intel_encoder *encoder)
2649{
828f5c6e
JN
2650 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2651
ecff4f3b 2652 intel_enable_dp(encoder);
4be73780 2653 intel_edp_backlight_on(intel_dp);
ab1f90f9 2654}
89b667f8 2655
ab1f90f9
JN
2656static void vlv_enable_dp(struct intel_encoder *encoder)
2657{
828f5c6e
JN
2658 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2659
4be73780 2660 intel_edp_backlight_on(intel_dp);
d240f20f
JB
2661}
2662
ecff4f3b 2663static void g4x_pre_enable_dp(struct intel_encoder *encoder)
ab1f90f9
JN
2664{
2665 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2666 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2667
8ac33ed3
DV
2668 intel_dp_prepare(encoder);
2669
d41f1efb
DV
2670 /* Only ilk+ has port A */
2671 if (dport->port == PORT_A) {
2672 ironlake_set_pll_cpu_edp(intel_dp);
ab1f90f9 2673 ironlake_edp_pll_on(intel_dp);
d41f1efb 2674 }
ab1f90f9
JN
2675}
2676
83b84597
VS
2677static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2678{
2679 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2680 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2681 enum pipe pipe = intel_dp->pps_pipe;
2682 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2683
2684 edp_panel_vdd_off_sync(intel_dp);
2685
2686 /*
2687 * VLV seems to get confused when multiple power seqeuencers
2688 * have the same port selected (even if only one has power/vdd
2689 * enabled). The failure manifests as vlv_wait_port_ready() failing
2690 * CHV on the other hand doesn't seem to mind having the same port
2691 * selected in multiple power seqeuencers, but let's clear the
2692 * port select always when logically disconnecting a power sequencer
2693 * from a port.
2694 */
2695 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2696 pipe_name(pipe), port_name(intel_dig_port->port));
2697 I915_WRITE(pp_on_reg, 0);
2698 POSTING_READ(pp_on_reg);
2699
2700 intel_dp->pps_pipe = INVALID_PIPE;
2701}
2702
a4a5d2f8
VS
2703static void vlv_steal_power_sequencer(struct drm_device *dev,
2704 enum pipe pipe)
2705{
2706 struct drm_i915_private *dev_priv = dev->dev_private;
2707 struct intel_encoder *encoder;
2708
2709 lockdep_assert_held(&dev_priv->pps_mutex);
2710
ac3c12e4
VS
2711 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2712 return;
2713
a4a5d2f8
VS
2714 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2715 base.head) {
2716 struct intel_dp *intel_dp;
773538e8 2717 enum port port;
a4a5d2f8
VS
2718
2719 if (encoder->type != INTEL_OUTPUT_EDP)
2720 continue;
2721
2722 intel_dp = enc_to_intel_dp(&encoder->base);
773538e8 2723 port = dp_to_dig_port(intel_dp)->port;
a4a5d2f8
VS
2724
2725 if (intel_dp->pps_pipe != pipe)
2726 continue;
2727
2728 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
773538e8 2729 pipe_name(pipe), port_name(port));
a4a5d2f8
VS
2730
2731 /* make sure vdd is off before we steal it */
83b84597 2732 vlv_detach_power_sequencer(intel_dp);
a4a5d2f8
VS
2733 }
2734}
2735
2736static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2737{
2738 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2739 struct intel_encoder *encoder = &intel_dig_port->base;
2740 struct drm_device *dev = encoder->base.dev;
2741 struct drm_i915_private *dev_priv = dev->dev_private;
2742 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
a4a5d2f8
VS
2743
2744 lockdep_assert_held(&dev_priv->pps_mutex);
2745
093e3f13
VS
2746 if (!is_edp(intel_dp))
2747 return;
2748
a4a5d2f8
VS
2749 if (intel_dp->pps_pipe == crtc->pipe)
2750 return;
2751
2752 /*
2753 * If another power sequencer was being used on this
2754 * port previously make sure to turn off vdd there while
2755 * we still have control of it.
2756 */
2757 if (intel_dp->pps_pipe != INVALID_PIPE)
83b84597 2758 vlv_detach_power_sequencer(intel_dp);
a4a5d2f8
VS
2759
2760 /*
2761 * We may be stealing the power
2762 * sequencer from another port.
2763 */
2764 vlv_steal_power_sequencer(dev, crtc->pipe);
2765
2766 /* now it's all ours */
2767 intel_dp->pps_pipe = crtc->pipe;
2768
2769 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2770 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2771
2772 /* init power sequencer on this pipe and port */
36b5f425
VS
2773 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2774 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
a4a5d2f8
VS
2775}
2776
ab1f90f9 2777static void vlv_pre_enable_dp(struct intel_encoder *encoder)
a4fc5ed6 2778{
2bd2ad64 2779 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
bc7d38a4 2780 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
b2634017 2781 struct drm_device *dev = encoder->base.dev;
89b667f8 2782 struct drm_i915_private *dev_priv = dev->dev_private;
ab1f90f9 2783 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
e4607fcf 2784 enum dpio_channel port = vlv_dport_to_channel(dport);
ab1f90f9
JN
2785 int pipe = intel_crtc->pipe;
2786 u32 val;
a4fc5ed6 2787
ab1f90f9 2788 mutex_lock(&dev_priv->dpio_lock);
89b667f8 2789
ab3c759a 2790 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
ab1f90f9
JN
2791 val = 0;
2792 if (pipe)
2793 val |= (1<<21);
2794 else
2795 val &= ~(1<<21);
2796 val |= 0x001000c4;
ab3c759a
CML
2797 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2798 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2799 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
89b667f8 2800
ab1f90f9
JN
2801 mutex_unlock(&dev_priv->dpio_lock);
2802
2803 intel_enable_dp(encoder);
89b667f8
JB
2804}
2805
ecff4f3b 2806static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
89b667f8
JB
2807{
2808 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2809 struct drm_device *dev = encoder->base.dev;
2810 struct drm_i915_private *dev_priv = dev->dev_private;
5e69f97f
CML
2811 struct intel_crtc *intel_crtc =
2812 to_intel_crtc(encoder->base.crtc);
e4607fcf 2813 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 2814 int pipe = intel_crtc->pipe;
89b667f8 2815
8ac33ed3
DV
2816 intel_dp_prepare(encoder);
2817
89b667f8 2818 /* Program Tx lane resets to default */
0980a60f 2819 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 2820 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
89b667f8
JB
2821 DPIO_PCS_TX_LANE2_RESET |
2822 DPIO_PCS_TX_LANE1_RESET);
ab3c759a 2823 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
89b667f8
JB
2824 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2825 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2826 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2827 DPIO_PCS_CLK_SOFT_RESET);
2828
2829 /* Fix up inter-pair skew failure */
ab3c759a
CML
2830 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2831 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2832 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
0980a60f 2833 mutex_unlock(&dev_priv->dpio_lock);
a4fc5ed6
KP
2834}
2835
e4a1d846
CML
2836static void chv_pre_enable_dp(struct intel_encoder *encoder)
2837{
2838 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2839 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2840 struct drm_device *dev = encoder->base.dev;
2841 struct drm_i915_private *dev_priv = dev->dev_private;
e4a1d846
CML
2842 struct intel_crtc *intel_crtc =
2843 to_intel_crtc(encoder->base.crtc);
2844 enum dpio_channel ch = vlv_dport_to_channel(dport);
2845 int pipe = intel_crtc->pipe;
2846 int data, i;
949c1d43 2847 u32 val;
e4a1d846 2848
e4a1d846 2849 mutex_lock(&dev_priv->dpio_lock);
949c1d43 2850
570e2a74
VS
2851 /* allow hardware to manage TX FIFO reset source */
2852 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2853 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2854 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2855
2856 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2857 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2858 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2859
949c1d43 2860 /* Deassert soft data lane reset*/
97fd4d5c 2861 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
d2152b25 2862 val |= CHV_PCS_REQ_SOFTRESET_EN;
97fd4d5c
VS
2863 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2864
2865 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2866 val |= CHV_PCS_REQ_SOFTRESET_EN;
2867 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2868
2869 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2870 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2871 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
d2152b25 2872
97fd4d5c 2873 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
949c1d43 2874 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
97fd4d5c 2875 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
949c1d43
VS
2876
2877 /* Program Tx lane latency optimal setting*/
e4a1d846
CML
2878 for (i = 0; i < 4; i++) {
2879 /* Set the latency optimal bit */
2880 data = (i == 1) ? 0x0 : 0x6;
2881 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2882 data << DPIO_FRC_LATENCY_SHFIT);
2883
2884 /* Set the upar bit */
2885 data = (i == 1) ? 0x0 : 0x1;
2886 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2887 data << DPIO_UPAR_SHIFT);
2888 }
2889
2890 /* Data lane stagger programming */
2891 /* FIXME: Fix up value only after power analysis */
2892
2893 mutex_unlock(&dev_priv->dpio_lock);
2894
e4a1d846 2895 intel_enable_dp(encoder);
e4a1d846
CML
2896}
2897
9197c88b
VS
2898static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2899{
2900 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2901 struct drm_device *dev = encoder->base.dev;
2902 struct drm_i915_private *dev_priv = dev->dev_private;
2903 struct intel_crtc *intel_crtc =
2904 to_intel_crtc(encoder->base.crtc);
2905 enum dpio_channel ch = vlv_dport_to_channel(dport);
2906 enum pipe pipe = intel_crtc->pipe;
2907 u32 val;
2908
625695f8
VS
2909 intel_dp_prepare(encoder);
2910
9197c88b
VS
2911 mutex_lock(&dev_priv->dpio_lock);
2912
b9e5ac3c
VS
2913 /* program left/right clock distribution */
2914 if (pipe != PIPE_B) {
2915 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2916 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2917 if (ch == DPIO_CH0)
2918 val |= CHV_BUFLEFTENA1_FORCE;
2919 if (ch == DPIO_CH1)
2920 val |= CHV_BUFRIGHTENA1_FORCE;
2921 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2922 } else {
2923 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2924 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2925 if (ch == DPIO_CH0)
2926 val |= CHV_BUFLEFTENA2_FORCE;
2927 if (ch == DPIO_CH1)
2928 val |= CHV_BUFRIGHTENA2_FORCE;
2929 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2930 }
2931
9197c88b
VS
2932 /* program clock channel usage */
2933 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2934 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2935 if (pipe != PIPE_B)
2936 val &= ~CHV_PCS_USEDCLKCHANNEL;
2937 else
2938 val |= CHV_PCS_USEDCLKCHANNEL;
2939 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2940
2941 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2942 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2943 if (pipe != PIPE_B)
2944 val &= ~CHV_PCS_USEDCLKCHANNEL;
2945 else
2946 val |= CHV_PCS_USEDCLKCHANNEL;
2947 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2948
2949 /*
2950 * This a a bit weird since generally CL
2951 * matches the pipe, but here we need to
2952 * pick the CL based on the port.
2953 */
2954 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2955 if (pipe != PIPE_B)
2956 val &= ~CHV_CMN_USEDCLKCHANNEL;
2957 else
2958 val |= CHV_CMN_USEDCLKCHANNEL;
2959 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2960
2961 mutex_unlock(&dev_priv->dpio_lock);
2962}
2963
a4fc5ed6 2964/*
df0c237d
JB
2965 * Native read with retry for link status and receiver capability reads for
2966 * cases where the sink may still be asleep.
9d1a1031
JN
2967 *
2968 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2969 * supposed to retry 3 times per the spec.
a4fc5ed6 2970 */
9d1a1031
JN
2971static ssize_t
2972intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2973 void *buffer, size_t size)
a4fc5ed6 2974{
9d1a1031
JN
2975 ssize_t ret;
2976 int i;
61da5fab 2977
61da5fab 2978 for (i = 0; i < 3; i++) {
9d1a1031
JN
2979 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2980 if (ret == size)
2981 return ret;
61da5fab
JB
2982 msleep(1);
2983 }
a4fc5ed6 2984
9d1a1031 2985 return ret;
a4fc5ed6
KP
2986}
2987
2988/*
2989 * Fetch AUX CH registers 0x202 - 0x207 which contain
2990 * link status information
2991 */
2992static bool
93f62dad 2993intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
a4fc5ed6 2994{
9d1a1031
JN
2995 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2996 DP_LANE0_1_STATUS,
2997 link_status,
2998 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
a4fc5ed6
KP
2999}
3000
1100244e 3001/* These are source-specific values. */
a4fc5ed6 3002static uint8_t
1a2eb460 3003intel_dp_voltage_max(struct intel_dp *intel_dp)
a4fc5ed6 3004{
30add22d 3005 struct drm_device *dev = intel_dp_to_dev(intel_dp);
bc7d38a4 3006 enum port port = dp_to_dig_port(intel_dp)->port;
1a2eb460 3007
5a9d1f1a
DL
3008 if (INTEL_INFO(dev)->gen >= 9)
3009 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3010 else if (IS_VALLEYVIEW(dev))
bd60018a 3011 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
bc7d38a4 3012 else if (IS_GEN7(dev) && port == PORT_A)
bd60018a 3013 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
bc7d38a4 3014 else if (HAS_PCH_CPT(dev) && port != PORT_A)
bd60018a 3015 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
1a2eb460 3016 else
bd60018a 3017 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
1a2eb460
KP
3018}
3019
3020static uint8_t
3021intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3022{
30add22d 3023 struct drm_device *dev = intel_dp_to_dev(intel_dp);
bc7d38a4 3024 enum port port = dp_to_dig_port(intel_dp)->port;
1a2eb460 3025
5a9d1f1a
DL
3026 if (INTEL_INFO(dev)->gen >= 9) {
3027 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3028 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3029 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3030 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3031 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3032 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3033 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3034 default:
3035 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3036 }
3037 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
d6c0d722 3038 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3039 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3040 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3041 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3042 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3043 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3044 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3045 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
d6c0d722 3046 default:
bd60018a 3047 return DP_TRAIN_PRE_EMPH_LEVEL_0;
d6c0d722 3048 }
e2fa6fba
P
3049 } else if (IS_VALLEYVIEW(dev)) {
3050 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3051 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3052 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3053 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3054 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3055 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3056 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3057 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e2fa6fba 3058 default:
bd60018a 3059 return DP_TRAIN_PRE_EMPH_LEVEL_0;
e2fa6fba 3060 }
bc7d38a4 3061 } else if (IS_GEN7(dev) && port == PORT_A) {
1a2eb460 3062 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3063 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3064 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3065 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3066 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3067 return DP_TRAIN_PRE_EMPH_LEVEL_1;
1a2eb460 3068 default:
bd60018a 3069 return DP_TRAIN_PRE_EMPH_LEVEL_0;
1a2eb460
KP
3070 }
3071 } else {
3072 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a
SJ
3073 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3074 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3075 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3076 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3077 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3078 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3079 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
1a2eb460 3080 default:
bd60018a 3081 return DP_TRAIN_PRE_EMPH_LEVEL_0;
1a2eb460 3082 }
a4fc5ed6
KP
3083 }
3084}
3085
e2fa6fba
P
3086static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
3087{
3088 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3089 struct drm_i915_private *dev_priv = dev->dev_private;
3090 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
5e69f97f
CML
3091 struct intel_crtc *intel_crtc =
3092 to_intel_crtc(dport->base.base.crtc);
e2fa6fba
P
3093 unsigned long demph_reg_value, preemph_reg_value,
3094 uniqtranscale_reg_value;
3095 uint8_t train_set = intel_dp->train_set[0];
e4607fcf 3096 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 3097 int pipe = intel_crtc->pipe;
e2fa6fba
P
3098
3099 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3100 case DP_TRAIN_PRE_EMPH_LEVEL_0:
e2fa6fba
P
3101 preemph_reg_value = 0x0004000;
3102 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3103 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3104 demph_reg_value = 0x2B405555;
3105 uniqtranscale_reg_value = 0x552AB83A;
3106 break;
bd60018a 3107 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
3108 demph_reg_value = 0x2B404040;
3109 uniqtranscale_reg_value = 0x5548B83A;
3110 break;
bd60018a 3111 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e2fa6fba
P
3112 demph_reg_value = 0x2B245555;
3113 uniqtranscale_reg_value = 0x5560B83A;
3114 break;
bd60018a 3115 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e2fa6fba
P
3116 demph_reg_value = 0x2B405555;
3117 uniqtranscale_reg_value = 0x5598DA3A;
3118 break;
3119 default:
3120 return 0;
3121 }
3122 break;
bd60018a 3123 case DP_TRAIN_PRE_EMPH_LEVEL_1:
e2fa6fba
P
3124 preemph_reg_value = 0x0002000;
3125 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3126 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3127 demph_reg_value = 0x2B404040;
3128 uniqtranscale_reg_value = 0x5552B83A;
3129 break;
bd60018a 3130 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
3131 demph_reg_value = 0x2B404848;
3132 uniqtranscale_reg_value = 0x5580B83A;
3133 break;
bd60018a 3134 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e2fa6fba
P
3135 demph_reg_value = 0x2B404040;
3136 uniqtranscale_reg_value = 0x55ADDA3A;
3137 break;
3138 default:
3139 return 0;
3140 }
3141 break;
bd60018a 3142 case DP_TRAIN_PRE_EMPH_LEVEL_2:
e2fa6fba
P
3143 preemph_reg_value = 0x0000000;
3144 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3145 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3146 demph_reg_value = 0x2B305555;
3147 uniqtranscale_reg_value = 0x5570B83A;
3148 break;
bd60018a 3149 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e2fa6fba
P
3150 demph_reg_value = 0x2B2B4040;
3151 uniqtranscale_reg_value = 0x55ADDA3A;
3152 break;
3153 default:
3154 return 0;
3155 }
3156 break;
bd60018a 3157 case DP_TRAIN_PRE_EMPH_LEVEL_3:
e2fa6fba
P
3158 preemph_reg_value = 0x0006000;
3159 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3160 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e2fa6fba
P
3161 demph_reg_value = 0x1B405555;
3162 uniqtranscale_reg_value = 0x55ADDA3A;
3163 break;
3164 default:
3165 return 0;
3166 }
3167 break;
3168 default:
3169 return 0;
3170 }
3171
0980a60f 3172 mutex_lock(&dev_priv->dpio_lock);
ab3c759a
CML
3173 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3174 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3175 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
e2fa6fba 3176 uniqtranscale_reg_value);
ab3c759a
CML
3177 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3178 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3179 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3180 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
0980a60f 3181 mutex_unlock(&dev_priv->dpio_lock);
e2fa6fba
P
3182
3183 return 0;
3184}
3185
e4a1d846
CML
3186static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3187{
3188 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3189 struct drm_i915_private *dev_priv = dev->dev_private;
3190 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3191 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
f72df8db 3192 u32 deemph_reg_value, margin_reg_value, val;
e4a1d846
CML
3193 uint8_t train_set = intel_dp->train_set[0];
3194 enum dpio_channel ch = vlv_dport_to_channel(dport);
f72df8db
VS
3195 enum pipe pipe = intel_crtc->pipe;
3196 int i;
e4a1d846
CML
3197
3198 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3199 case DP_TRAIN_PRE_EMPH_LEVEL_0:
e4a1d846 3200 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3201 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3202 deemph_reg_value = 128;
3203 margin_reg_value = 52;
3204 break;
bd60018a 3205 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3206 deemph_reg_value = 128;
3207 margin_reg_value = 77;
3208 break;
bd60018a 3209 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e4a1d846
CML
3210 deemph_reg_value = 128;
3211 margin_reg_value = 102;
3212 break;
bd60018a 3213 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
e4a1d846
CML
3214 deemph_reg_value = 128;
3215 margin_reg_value = 154;
3216 /* FIXME extra to set for 1200 */
3217 break;
3218 default:
3219 return 0;
3220 }
3221 break;
bd60018a 3222 case DP_TRAIN_PRE_EMPH_LEVEL_1:
e4a1d846 3223 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3224 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3225 deemph_reg_value = 85;
3226 margin_reg_value = 78;
3227 break;
bd60018a 3228 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3229 deemph_reg_value = 85;
3230 margin_reg_value = 116;
3231 break;
bd60018a 3232 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
e4a1d846
CML
3233 deemph_reg_value = 85;
3234 margin_reg_value = 154;
3235 break;
3236 default:
3237 return 0;
3238 }
3239 break;
bd60018a 3240 case DP_TRAIN_PRE_EMPH_LEVEL_2:
e4a1d846 3241 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3242 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3243 deemph_reg_value = 64;
3244 margin_reg_value = 104;
3245 break;
bd60018a 3246 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
e4a1d846
CML
3247 deemph_reg_value = 64;
3248 margin_reg_value = 154;
3249 break;
3250 default:
3251 return 0;
3252 }
3253 break;
bd60018a 3254 case DP_TRAIN_PRE_EMPH_LEVEL_3:
e4a1d846 3255 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3256 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
e4a1d846
CML
3257 deemph_reg_value = 43;
3258 margin_reg_value = 154;
3259 break;
3260 default:
3261 return 0;
3262 }
3263 break;
3264 default:
3265 return 0;
3266 }
3267
3268 mutex_lock(&dev_priv->dpio_lock);
3269
3270 /* Clear calc init */
1966e59e
VS
3271 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3272 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
a02ef3c7
VS
3273 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3274 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1966e59e
VS
3275 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3276
3277 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3278 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
a02ef3c7
VS
3279 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3280 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1966e59e 3281 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846 3282
a02ef3c7
VS
3283 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3284 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3285 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3286 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3287
3288 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3289 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3290 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3291 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3292
e4a1d846 3293 /* Program swing deemph */
f72df8db
VS
3294 for (i = 0; i < 4; i++) {
3295 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3296 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3297 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3298 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3299 }
e4a1d846
CML
3300
3301 /* Program swing margin */
f72df8db
VS
3302 for (i = 0; i < 4; i++) {
3303 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
1fb44505
VS
3304 val &= ~DPIO_SWING_MARGIN000_MASK;
3305 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
f72df8db
VS
3306 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3307 }
e4a1d846
CML
3308
3309 /* Disable unique transition scale */
f72df8db
VS
3310 for (i = 0; i < 4; i++) {
3311 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3312 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3313 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3314 }
e4a1d846
CML
3315
3316 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
bd60018a 3317 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
e4a1d846 3318 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
bd60018a 3319 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
e4a1d846
CML
3320
3321 /*
3322 * The document said it needs to set bit 27 for ch0 and bit 26
3323 * for ch1. Might be a typo in the doc.
3324 * For now, for this unique transition scale selection, set bit
3325 * 27 for ch0 and ch1.
3326 */
f72df8db
VS
3327 for (i = 0; i < 4; i++) {
3328 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3329 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3330 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3331 }
e4a1d846 3332
f72df8db
VS
3333 for (i = 0; i < 4; i++) {
3334 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3335 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3336 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3337 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3338 }
e4a1d846
CML
3339 }
3340
3341 /* Start swing calculation */
1966e59e
VS
3342 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3343 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3344 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3345
3346 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3347 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3348 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846
CML
3349
3350 /* LRC Bypass */
3351 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3352 val |= DPIO_LRC_BYPASS;
3353 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3354
3355 mutex_unlock(&dev_priv->dpio_lock);
3356
3357 return 0;
3358}
3359
a4fc5ed6 3360static void
0301b3ac
JN
3361intel_get_adjust_train(struct intel_dp *intel_dp,
3362 const uint8_t link_status[DP_LINK_STATUS_SIZE])
a4fc5ed6
KP
3363{
3364 uint8_t v = 0;
3365 uint8_t p = 0;
3366 int lane;
1a2eb460
KP
3367 uint8_t voltage_max;
3368 uint8_t preemph_max;
a4fc5ed6 3369
33a34e4e 3370 for (lane = 0; lane < intel_dp->lane_count; lane++) {
0f037bde
DV
3371 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3372 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
a4fc5ed6
KP
3373
3374 if (this_v > v)
3375 v = this_v;
3376 if (this_p > p)
3377 p = this_p;
3378 }
3379
1a2eb460 3380 voltage_max = intel_dp_voltage_max(intel_dp);
417e822d
KP
3381 if (v >= voltage_max)
3382 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
a4fc5ed6 3383
1a2eb460
KP
3384 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3385 if (p >= preemph_max)
3386 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
a4fc5ed6
KP
3387
3388 for (lane = 0; lane < 4; lane++)
33a34e4e 3389 intel_dp->train_set[lane] = v | p;
a4fc5ed6
KP
3390}
3391
3392static uint32_t
f0a3424e 3393intel_gen4_signal_levels(uint8_t train_set)
a4fc5ed6 3394{
3cf2efb1 3395 uint32_t signal_levels = 0;
a4fc5ed6 3396
3cf2efb1 3397 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
bd60018a 3398 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
a4fc5ed6
KP
3399 default:
3400 signal_levels |= DP_VOLTAGE_0_4;
3401 break;
bd60018a 3402 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
a4fc5ed6
KP
3403 signal_levels |= DP_VOLTAGE_0_6;
3404 break;
bd60018a 3405 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
a4fc5ed6
KP
3406 signal_levels |= DP_VOLTAGE_0_8;
3407 break;
bd60018a 3408 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
a4fc5ed6
KP
3409 signal_levels |= DP_VOLTAGE_1_2;
3410 break;
3411 }
3cf2efb1 3412 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
bd60018a 3413 case DP_TRAIN_PRE_EMPH_LEVEL_0:
a4fc5ed6
KP
3414 default:
3415 signal_levels |= DP_PRE_EMPHASIS_0;
3416 break;
bd60018a 3417 case DP_TRAIN_PRE_EMPH_LEVEL_1:
a4fc5ed6
KP
3418 signal_levels |= DP_PRE_EMPHASIS_3_5;
3419 break;
bd60018a 3420 case DP_TRAIN_PRE_EMPH_LEVEL_2:
a4fc5ed6
KP
3421 signal_levels |= DP_PRE_EMPHASIS_6;
3422 break;
bd60018a 3423 case DP_TRAIN_PRE_EMPH_LEVEL_3:
a4fc5ed6
KP
3424 signal_levels |= DP_PRE_EMPHASIS_9_5;
3425 break;
3426 }
3427 return signal_levels;
3428}
3429
e3421a18
ZW
3430/* Gen6's DP voltage swing and pre-emphasis control */
3431static uint32_t
3432intel_gen6_edp_signal_levels(uint8_t train_set)
3433{
3c5a62b5
YL
3434 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3435 DP_TRAIN_PRE_EMPHASIS_MASK);
3436 switch (signal_levels) {
bd60018a
SJ
3437 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3438 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3c5a62b5 3439 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
bd60018a 3440 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3c5a62b5 3441 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
bd60018a
SJ
3442 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3c5a62b5 3444 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
bd60018a
SJ
3445 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3446 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3c5a62b5 3447 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
bd60018a
SJ
3448 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3449 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3c5a62b5 3450 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
e3421a18 3451 default:
3c5a62b5
YL
3452 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3453 "0x%x\n", signal_levels);
3454 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
e3421a18
ZW
3455 }
3456}
3457
1a2eb460
KP
3458/* Gen7's DP voltage swing and pre-emphasis control */
3459static uint32_t
3460intel_gen7_edp_signal_levels(uint8_t train_set)
3461{
3462 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3463 DP_TRAIN_PRE_EMPHASIS_MASK);
3464 switch (signal_levels) {
bd60018a 3465 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3466 return EDP_LINK_TRAIN_400MV_0DB_IVB;
bd60018a 3467 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460 3468 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
bd60018a 3469 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
1a2eb460
KP
3470 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3471
bd60018a 3472 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3473 return EDP_LINK_TRAIN_600MV_0DB_IVB;
bd60018a 3474 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460
KP
3475 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3476
bd60018a 3477 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1a2eb460 3478 return EDP_LINK_TRAIN_800MV_0DB_IVB;
bd60018a 3479 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1a2eb460
KP
3480 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3481
3482 default:
3483 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3484 "0x%x\n", signal_levels);
3485 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3486 }
3487}
3488
d6c0d722
PZ
3489/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3490static uint32_t
f0a3424e 3491intel_hsw_signal_levels(uint8_t train_set)
a4fc5ed6 3492{
d6c0d722
PZ
3493 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3494 DP_TRAIN_PRE_EMPHASIS_MASK);
3495 switch (signal_levels) {
bd60018a 3496 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
c5fe6a06 3497 return DDI_BUF_TRANS_SELECT(0);
bd60018a 3498 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
c5fe6a06 3499 return DDI_BUF_TRANS_SELECT(1);
bd60018a 3500 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
c5fe6a06 3501 return DDI_BUF_TRANS_SELECT(2);
bd60018a 3502 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
c5fe6a06 3503 return DDI_BUF_TRANS_SELECT(3);
a4fc5ed6 3504
bd60018a 3505 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
c5fe6a06 3506 return DDI_BUF_TRANS_SELECT(4);
bd60018a 3507 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
c5fe6a06 3508 return DDI_BUF_TRANS_SELECT(5);
bd60018a 3509 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
c5fe6a06 3510 return DDI_BUF_TRANS_SELECT(6);
a4fc5ed6 3511
bd60018a 3512 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
c5fe6a06 3513 return DDI_BUF_TRANS_SELECT(7);
bd60018a 3514 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
c5fe6a06 3515 return DDI_BUF_TRANS_SELECT(8);
d6c0d722
PZ
3516 default:
3517 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3518 "0x%x\n", signal_levels);
c5fe6a06 3519 return DDI_BUF_TRANS_SELECT(0);
a4fc5ed6 3520 }
a4fc5ed6
KP
3521}
3522
f0a3424e
PZ
3523/* Properly updates "DP" with the correct signal levels. */
3524static void
3525intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3526{
3527 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bc7d38a4 3528 enum port port = intel_dig_port->port;
f0a3424e
PZ
3529 struct drm_device *dev = intel_dig_port->base.base.dev;
3530 uint32_t signal_levels, mask;
3531 uint8_t train_set = intel_dp->train_set[0];
3532
5a9d1f1a 3533 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
f0a3424e
PZ
3534 signal_levels = intel_hsw_signal_levels(train_set);
3535 mask = DDI_BUF_EMP_MASK;
e4a1d846
CML
3536 } else if (IS_CHERRYVIEW(dev)) {
3537 signal_levels = intel_chv_signal_levels(intel_dp);
3538 mask = 0;
e2fa6fba
P
3539 } else if (IS_VALLEYVIEW(dev)) {
3540 signal_levels = intel_vlv_signal_levels(intel_dp);
3541 mask = 0;
bc7d38a4 3542 } else if (IS_GEN7(dev) && port == PORT_A) {
f0a3424e
PZ
3543 signal_levels = intel_gen7_edp_signal_levels(train_set);
3544 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
bc7d38a4 3545 } else if (IS_GEN6(dev) && port == PORT_A) {
f0a3424e
PZ
3546 signal_levels = intel_gen6_edp_signal_levels(train_set);
3547 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3548 } else {
3549 signal_levels = intel_gen4_signal_levels(train_set);
3550 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3551 }
3552
3553 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3554
3555 *DP = (*DP & ~mask) | signal_levels;
3556}
3557
a4fc5ed6 3558static bool
ea5b213a 3559intel_dp_set_link_train(struct intel_dp *intel_dp,
70aff66c 3560 uint32_t *DP,
58e10eb9 3561 uint8_t dp_train_pat)
a4fc5ed6 3562{
174edf1f
PZ
3563 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3564 struct drm_device *dev = intel_dig_port->base.base.dev;
a4fc5ed6 3565 struct drm_i915_private *dev_priv = dev->dev_private;
2cdfe6c8
JN
3566 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3567 int ret, len;
a4fc5ed6 3568
7b13b58a 3569 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
47ea7542 3570
70aff66c 3571 I915_WRITE(intel_dp->output_reg, *DP);
ea5b213a 3572 POSTING_READ(intel_dp->output_reg);
a4fc5ed6 3573
2cdfe6c8
JN
3574 buf[0] = dp_train_pat;
3575 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
47ea7542 3576 DP_TRAINING_PATTERN_DISABLE) {
2cdfe6c8
JN
3577 /* don't write DP_TRAINING_LANEx_SET on disable */
3578 len = 1;
3579 } else {
3580 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3581 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3582 len = intel_dp->lane_count + 1;
47ea7542 3583 }
a4fc5ed6 3584
9d1a1031
JN
3585 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3586 buf, len);
2cdfe6c8
JN
3587
3588 return ret == len;
a4fc5ed6
KP
3589}
3590
70aff66c
JN
3591static bool
3592intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3593 uint8_t dp_train_pat)
3594{
953d22e8 3595 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
70aff66c
JN
3596 intel_dp_set_signal_levels(intel_dp, DP);
3597 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3598}
3599
3600static bool
3601intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
0301b3ac 3602 const uint8_t link_status[DP_LINK_STATUS_SIZE])
70aff66c
JN
3603{
3604 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3605 struct drm_device *dev = intel_dig_port->base.base.dev;
3606 struct drm_i915_private *dev_priv = dev->dev_private;
3607 int ret;
3608
3609 intel_get_adjust_train(intel_dp, link_status);
3610 intel_dp_set_signal_levels(intel_dp, DP);
3611
3612 I915_WRITE(intel_dp->output_reg, *DP);
3613 POSTING_READ(intel_dp->output_reg);
3614
9d1a1031
JN
3615 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3616 intel_dp->train_set, intel_dp->lane_count);
70aff66c
JN
3617
3618 return ret == intel_dp->lane_count;
3619}
3620
3ab9c637
ID
3621static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3622{
3623 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3624 struct drm_device *dev = intel_dig_port->base.base.dev;
3625 struct drm_i915_private *dev_priv = dev->dev_private;
3626 enum port port = intel_dig_port->port;
3627 uint32_t val;
3628
3629 if (!HAS_DDI(dev))
3630 return;
3631
3632 val = I915_READ(DP_TP_CTL(port));
3633 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3634 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3635 I915_WRITE(DP_TP_CTL(port), val);
3636
3637 /*
3638 * On PORT_A we can have only eDP in SST mode. There the only reason
3639 * we need to set idle transmission mode is to work around a HW issue
3640 * where we enable the pipe while not in idle link-training mode.
3641 * In this case there is requirement to wait for a minimum number of
3642 * idle patterns to be sent.
3643 */
3644 if (port == PORT_A)
3645 return;
3646
3647 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3648 1))
3649 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3650}
3651
33a34e4e 3652/* Enable corresponding port and start training pattern 1 */
c19b0669 3653void
33a34e4e 3654intel_dp_start_link_train(struct intel_dp *intel_dp)
a4fc5ed6 3655{
da63a9f2 3656 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
c19b0669 3657 struct drm_device *dev = encoder->dev;
a4fc5ed6
KP
3658 int i;
3659 uint8_t voltage;
cdb0e95b 3660 int voltage_tries, loop_tries;
ea5b213a 3661 uint32_t DP = intel_dp->DP;
6aba5b6c 3662 uint8_t link_config[2];
a4fc5ed6 3663
affa9354 3664 if (HAS_DDI(dev))
c19b0669
PZ
3665 intel_ddi_prepare_link_retrain(encoder);
3666
3cf2efb1 3667 /* Write the link configuration data */
6aba5b6c
JN
3668 link_config[0] = intel_dp->link_bw;
3669 link_config[1] = intel_dp->lane_count;
3670 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3671 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
9d1a1031 3672 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
6aba5b6c
JN
3673
3674 link_config[0] = 0;
3675 link_config[1] = DP_SET_ANSI_8B10B;
9d1a1031 3676 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
a4fc5ed6
KP
3677
3678 DP |= DP_PORT_EN;
1a2eb460 3679
70aff66c
JN
3680 /* clock recovery */
3681 if (!intel_dp_reset_link_train(intel_dp, &DP,
3682 DP_TRAINING_PATTERN_1 |
3683 DP_LINK_SCRAMBLING_DISABLE)) {
3684 DRM_ERROR("failed to enable link training\n");
3685 return;
3686 }
3687
a4fc5ed6 3688 voltage = 0xff;
cdb0e95b
KP
3689 voltage_tries = 0;
3690 loop_tries = 0;
a4fc5ed6 3691 for (;;) {
70aff66c 3692 uint8_t link_status[DP_LINK_STATUS_SIZE];
a4fc5ed6 3693
a7c9655f 3694 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
93f62dad
KP
3695 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3696 DRM_ERROR("failed to get link status\n");
a4fc5ed6 3697 break;
93f62dad 3698 }
a4fc5ed6 3699
01916270 3700 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
93f62dad 3701 DRM_DEBUG_KMS("clock recovery OK\n");
3cf2efb1
CW
3702 break;
3703 }
3704
3705 /* Check to see if we've tried the max voltage */
3706 for (i = 0; i < intel_dp->lane_count; i++)
3707 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
a4fc5ed6 3708 break;
3b4f819d 3709 if (i == intel_dp->lane_count) {
b06fbda3
DV
3710 ++loop_tries;
3711 if (loop_tries == 5) {
3def84b3 3712 DRM_ERROR("too many full retries, give up\n");
cdb0e95b
KP
3713 break;
3714 }
70aff66c
JN
3715 intel_dp_reset_link_train(intel_dp, &DP,
3716 DP_TRAINING_PATTERN_1 |
3717 DP_LINK_SCRAMBLING_DISABLE);
cdb0e95b
KP
3718 voltage_tries = 0;
3719 continue;
3720 }
a4fc5ed6 3721
3cf2efb1 3722 /* Check to see if we've tried the same voltage 5 times */
b06fbda3 3723 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
24773670 3724 ++voltage_tries;
b06fbda3 3725 if (voltage_tries == 5) {
3def84b3 3726 DRM_ERROR("too many voltage retries, give up\n");
b06fbda3
DV
3727 break;
3728 }
3729 } else
3730 voltage_tries = 0;
3731 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
a4fc5ed6 3732
70aff66c
JN
3733 /* Update training set as requested by target */
3734 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3735 DRM_ERROR("failed to update link training\n");
3736 break;
3737 }
a4fc5ed6
KP
3738 }
3739
33a34e4e
JB
3740 intel_dp->DP = DP;
3741}
3742
c19b0669 3743void
33a34e4e
JB
3744intel_dp_complete_link_train(struct intel_dp *intel_dp)
3745{
33a34e4e 3746 bool channel_eq = false;
37f80975 3747 int tries, cr_tries;
33a34e4e 3748 uint32_t DP = intel_dp->DP;
06ea66b6
TP
3749 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3750
3751 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3752 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3753 training_pattern = DP_TRAINING_PATTERN_3;
33a34e4e 3754
a4fc5ed6 3755 /* channel equalization */
70aff66c 3756 if (!intel_dp_set_link_train(intel_dp, &DP,
06ea66b6 3757 training_pattern |
70aff66c
JN
3758 DP_LINK_SCRAMBLING_DISABLE)) {
3759 DRM_ERROR("failed to start channel equalization\n");
3760 return;
3761 }
3762
a4fc5ed6 3763 tries = 0;
37f80975 3764 cr_tries = 0;
a4fc5ed6
KP
3765 channel_eq = false;
3766 for (;;) {
70aff66c 3767 uint8_t link_status[DP_LINK_STATUS_SIZE];
e3421a18 3768
37f80975
JB
3769 if (cr_tries > 5) {
3770 DRM_ERROR("failed to train DP, aborting\n");
37f80975
JB
3771 break;
3772 }
3773
a7c9655f 3774 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
70aff66c
JN
3775 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3776 DRM_ERROR("failed to get link status\n");
a4fc5ed6 3777 break;
70aff66c 3778 }
a4fc5ed6 3779
37f80975 3780 /* Make sure clock is still ok */
01916270 3781 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
37f80975 3782 intel_dp_start_link_train(intel_dp);
70aff66c 3783 intel_dp_set_link_train(intel_dp, &DP,
06ea66b6 3784 training_pattern |
70aff66c 3785 DP_LINK_SCRAMBLING_DISABLE);
37f80975
JB
3786 cr_tries++;
3787 continue;
3788 }
3789
1ffdff13 3790 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3cf2efb1
CW
3791 channel_eq = true;
3792 break;
3793 }
a4fc5ed6 3794
37f80975
JB
3795 /* Try 5 times, then try clock recovery if that fails */
3796 if (tries > 5) {
3797 intel_dp_link_down(intel_dp);
3798 intel_dp_start_link_train(intel_dp);
70aff66c 3799 intel_dp_set_link_train(intel_dp, &DP,
06ea66b6 3800 training_pattern |
70aff66c 3801 DP_LINK_SCRAMBLING_DISABLE);
37f80975
JB
3802 tries = 0;
3803 cr_tries++;
3804 continue;
3805 }
a4fc5ed6 3806
70aff66c
JN
3807 /* Update training set as requested by target */
3808 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3809 DRM_ERROR("failed to update link training\n");
3810 break;
3811 }
3cf2efb1 3812 ++tries;
869184a6 3813 }
3cf2efb1 3814
3ab9c637
ID
3815 intel_dp_set_idle_link_train(intel_dp);
3816
3817 intel_dp->DP = DP;
3818
d6c0d722 3819 if (channel_eq)
07f42258 3820 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
d6c0d722 3821
3ab9c637
ID
3822}
3823
3824void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3825{
70aff66c 3826 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3ab9c637 3827 DP_TRAINING_PATTERN_DISABLE);
a4fc5ed6
KP
3828}
3829
3830static void
ea5b213a 3831intel_dp_link_down(struct intel_dp *intel_dp)
a4fc5ed6 3832{
da63a9f2 3833 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
bc7d38a4 3834 enum port port = intel_dig_port->port;
da63a9f2 3835 struct drm_device *dev = intel_dig_port->base.base.dev;
a4fc5ed6 3836 struct drm_i915_private *dev_priv = dev->dev_private;
ab527efc
DV
3837 struct intel_crtc *intel_crtc =
3838 to_intel_crtc(intel_dig_port->base.base.crtc);
ea5b213a 3839 uint32_t DP = intel_dp->DP;
a4fc5ed6 3840
bc76e320 3841 if (WARN_ON(HAS_DDI(dev)))
c19b0669
PZ
3842 return;
3843
0c33d8d7 3844 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
1b39d6f3
CW
3845 return;
3846
28c97730 3847 DRM_DEBUG_KMS("\n");
32f9d658 3848
bc7d38a4 3849 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
e3421a18 3850 DP &= ~DP_LINK_TRAIN_MASK_CPT;
ea5b213a 3851 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
e3421a18 3852 } else {
aad3d14d
VS
3853 if (IS_CHERRYVIEW(dev))
3854 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3855 else
3856 DP &= ~DP_LINK_TRAIN_MASK;
ea5b213a 3857 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
e3421a18 3858 }
fe255d00 3859 POSTING_READ(intel_dp->output_reg);
5eb08b69 3860
493a7081 3861 if (HAS_PCH_IBX(dev) &&
1b39d6f3 3862 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
da63a9f2 3863 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
31acbcc4 3864
5bddd17f
EA
3865 /* Hardware workaround: leaving our transcoder select
3866 * set to transcoder B while it's off will prevent the
3867 * corresponding HDMI output on transcoder A.
3868 *
3869 * Combine this with another hardware workaround:
3870 * transcoder select bit can only be cleared while the
3871 * port is enabled.
3872 */
3873 DP &= ~DP_PIPEB_SELECT;
3874 I915_WRITE(intel_dp->output_reg, DP);
3875
3876 /* Changes to enable or select take place the vblank
3877 * after being written.
3878 */
ff50afe9
DV
3879 if (WARN_ON(crtc == NULL)) {
3880 /* We should never try to disable a port without a crtc
3881 * attached. For paranoia keep the code around for a
3882 * bit. */
31acbcc4
CW
3883 POSTING_READ(intel_dp->output_reg);
3884 msleep(50);
3885 } else
ab527efc 3886 intel_wait_for_vblank(dev, intel_crtc->pipe);
5bddd17f
EA
3887 }
3888
832afda6 3889 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
ea5b213a
CW
3890 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3891 POSTING_READ(intel_dp->output_reg);
f01eca2e 3892 msleep(intel_dp->panel_power_down_delay);
a4fc5ed6
KP
3893}
3894
26d61aad
KP
3895static bool
3896intel_dp_get_dpcd(struct intel_dp *intel_dp)
92fd8fd1 3897{
a031d709
RV
3898 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3899 struct drm_device *dev = dig_port->base.base.dev;
3900 struct drm_i915_private *dev_priv = dev->dev_private;
3901
9d1a1031
JN
3902 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3903 sizeof(intel_dp->dpcd)) < 0)
edb39244 3904 return false; /* aux transfer failed */
92fd8fd1 3905
a8e98153 3906 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
577c7a50 3907
edb39244
AJ
3908 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3909 return false; /* DPCD not present */
3910
2293bb5c
SK
3911 /* Check if the panel supports PSR */
3912 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
50003939 3913 if (is_edp(intel_dp)) {
9d1a1031
JN
3914 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3915 intel_dp->psr_dpcd,
3916 sizeof(intel_dp->psr_dpcd));
a031d709
RV
3917 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3918 dev_priv->psr.sink_support = true;
50003939 3919 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
a031d709 3920 }
50003939
JN
3921 }
3922
06ea66b6
TP
3923 /* Training Pattern 3 support */
3924 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3925 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3926 intel_dp->use_tps3 = true;
f8d8a672 3927 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
06ea66b6
TP
3928 } else
3929 intel_dp->use_tps3 = false;
3930
edb39244
AJ
3931 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3932 DP_DWN_STRM_PORT_PRESENT))
3933 return true; /* native DP sink */
3934
3935 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3936 return true; /* no per-port downstream info */
3937
9d1a1031
JN
3938 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3939 intel_dp->downstream_ports,
3940 DP_MAX_DOWNSTREAM_PORTS) < 0)
edb39244
AJ
3941 return false; /* downstream port status fetch failed */
3942
3943 return true;
92fd8fd1
KP
3944}
3945
0d198328
AJ
3946static void
3947intel_dp_probe_oui(struct intel_dp *intel_dp)
3948{
3949 u8 buf[3];
3950
3951 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3952 return;
3953
9d1a1031 3954 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
0d198328
AJ
3955 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3956 buf[0], buf[1], buf[2]);
3957
9d1a1031 3958 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
0d198328
AJ
3959 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3960 buf[0], buf[1], buf[2]);
3961}
3962
0e32b39c
DA
3963static bool
3964intel_dp_probe_mst(struct intel_dp *intel_dp)
3965{
3966 u8 buf[1];
3967
3968 if (!intel_dp->can_mst)
3969 return false;
3970
3971 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3972 return false;
3973
0e32b39c
DA
3974 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3975 if (buf[0] & DP_MST_CAP) {
3976 DRM_DEBUG_KMS("Sink is MST capable\n");
3977 intel_dp->is_mst = true;
3978 } else {
3979 DRM_DEBUG_KMS("Sink is not MST capable\n");
3980 intel_dp->is_mst = false;
3981 }
3982 }
0e32b39c
DA
3983
3984 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3985 return intel_dp->is_mst;
3986}
3987
d2e216d0
RV
3988int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3989{
3990 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3991 struct drm_device *dev = intel_dig_port->base.base.dev;
3992 struct intel_crtc *intel_crtc =
3993 to_intel_crtc(intel_dig_port->base.base.crtc);
ad9dc91b
RV
3994 u8 buf;
3995 int test_crc_count;
3996 int attempts = 6;
d2e216d0 3997
ad9dc91b 3998 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
bda0381e 3999 return -EIO;
d2e216d0 4000
ad9dc91b 4001 if (!(buf & DP_TEST_CRC_SUPPORTED))
d2e216d0
RV
4002 return -ENOTTY;
4003
1dda5f93
RV
4004 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4005 return -EIO;
4006
9d1a1031 4007 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
ce31d9f4 4008 buf | DP_TEST_SINK_START) < 0)
bda0381e 4009 return -EIO;
d2e216d0 4010
1dda5f93 4011 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
bda0381e 4012 return -EIO;
ad9dc91b 4013 test_crc_count = buf & DP_TEST_COUNT_MASK;
d2e216d0 4014
ad9dc91b 4015 do {
1dda5f93
RV
4016 if (drm_dp_dpcd_readb(&intel_dp->aux,
4017 DP_TEST_SINK_MISC, &buf) < 0)
4018 return -EIO;
ad9dc91b
RV
4019 intel_wait_for_vblank(dev, intel_crtc->pipe);
4020 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4021
4022 if (attempts == 0) {
4023 DRM_ERROR("Panel is unable to calculate CRC after 6 vblanks\n");
4024 return -EIO;
4025 }
d2e216d0 4026
9d1a1031 4027 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
bda0381e 4028 return -EIO;
d2e216d0 4029
1dda5f93
RV
4030 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4031 return -EIO;
4032 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4033 buf & ~DP_TEST_SINK_START) < 0)
4034 return -EIO;
ce31d9f4 4035
d2e216d0
RV
4036 return 0;
4037}
4038
a60f0e38
JB
4039static bool
4040intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4041{
9d1a1031
JN
4042 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4043 DP_DEVICE_SERVICE_IRQ_VECTOR,
4044 sink_irq_vector, 1) == 1;
a60f0e38
JB
4045}
4046
0e32b39c
DA
4047static bool
4048intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4049{
4050 int ret;
4051
4052 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4053 DP_SINK_COUNT_ESI,
4054 sink_irq_vector, 14);
4055 if (ret != 14)
4056 return false;
4057
4058 return true;
4059}
4060
a60f0e38
JB
4061static void
4062intel_dp_handle_test_request(struct intel_dp *intel_dp)
4063{
4064 /* NAK by default */
9d1a1031 4065 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
a60f0e38
JB
4066}
4067
0e32b39c
DA
4068static int
4069intel_dp_check_mst_status(struct intel_dp *intel_dp)
4070{
4071 bool bret;
4072
4073 if (intel_dp->is_mst) {
4074 u8 esi[16] = { 0 };
4075 int ret = 0;
4076 int retry;
4077 bool handled;
4078 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4079go_again:
4080 if (bret == true) {
4081
4082 /* check link status - esi[10] = 0x200c */
4083 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4084 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4085 intel_dp_start_link_train(intel_dp);
4086 intel_dp_complete_link_train(intel_dp);
4087 intel_dp_stop_link_train(intel_dp);
4088 }
4089
4090 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
4091 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4092
4093 if (handled) {
4094 for (retry = 0; retry < 3; retry++) {
4095 int wret;
4096 wret = drm_dp_dpcd_write(&intel_dp->aux,
4097 DP_SINK_COUNT_ESI+1,
4098 &esi[1], 3);
4099 if (wret == 3) {
4100 break;
4101 }
4102 }
4103
4104 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4105 if (bret == true) {
4106 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
4107 goto go_again;
4108 }
4109 } else
4110 ret = 0;
4111
4112 return ret;
4113 } else {
4114 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4115 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4116 intel_dp->is_mst = false;
4117 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4118 /* send a hotplug event */
4119 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4120 }
4121 }
4122 return -EINVAL;
4123}
4124
a4fc5ed6
KP
4125/*
4126 * According to DP spec
4127 * 5.1.2:
4128 * 1. Read DPCD
4129 * 2. Configure link according to Receiver Capabilities
4130 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4131 * 4. Check link status on receipt of hot-plug interrupt
4132 */
00c09d70 4133void
ea5b213a 4134intel_dp_check_link_status(struct intel_dp *intel_dp)
a4fc5ed6 4135{
5b215bcf 4136 struct drm_device *dev = intel_dp_to_dev(intel_dp);
da63a9f2 4137 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
a60f0e38 4138 u8 sink_irq_vector;
93f62dad 4139 u8 link_status[DP_LINK_STATUS_SIZE];
a60f0e38 4140
5b215bcf
DA
4141 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4142
da63a9f2 4143 if (!intel_encoder->connectors_active)
d2b996ac 4144 return;
59cd09e1 4145
da63a9f2 4146 if (WARN_ON(!intel_encoder->base.crtc))
a4fc5ed6
KP
4147 return;
4148
1a125d8a
ID
4149 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4150 return;
4151
92fd8fd1 4152 /* Try to read receiver status if the link appears to be up */
93f62dad 4153 if (!intel_dp_get_link_status(intel_dp, link_status)) {
a4fc5ed6
KP
4154 return;
4155 }
4156
92fd8fd1 4157 /* Now read the DPCD to see if it's actually running */
26d61aad 4158 if (!intel_dp_get_dpcd(intel_dp)) {
59cd09e1
JB
4159 return;
4160 }
4161
a60f0e38
JB
4162 /* Try to read the source of the interrupt */
4163 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4164 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4165 /* Clear interrupt source */
9d1a1031
JN
4166 drm_dp_dpcd_writeb(&intel_dp->aux,
4167 DP_DEVICE_SERVICE_IRQ_VECTOR,
4168 sink_irq_vector);
a60f0e38
JB
4169
4170 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4171 intel_dp_handle_test_request(intel_dp);
4172 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4173 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4174 }
4175
1ffdff13 4176 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
92fd8fd1 4177 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
8e329a03 4178 intel_encoder->base.name);
33a34e4e
JB
4179 intel_dp_start_link_train(intel_dp);
4180 intel_dp_complete_link_train(intel_dp);
3ab9c637 4181 intel_dp_stop_link_train(intel_dp);
33a34e4e 4182 }
a4fc5ed6 4183}
a4fc5ed6 4184
caf9ab24 4185/* XXX this is probably wrong for multiple downstream ports */
71ba9000 4186static enum drm_connector_status
26d61aad 4187intel_dp_detect_dpcd(struct intel_dp *intel_dp)
71ba9000 4188{
caf9ab24 4189 uint8_t *dpcd = intel_dp->dpcd;
caf9ab24
AJ
4190 uint8_t type;
4191
4192 if (!intel_dp_get_dpcd(intel_dp))
4193 return connector_status_disconnected;
4194
4195 /* if there's no downstream port, we're done */
4196 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
26d61aad 4197 return connector_status_connected;
caf9ab24
AJ
4198
4199 /* If we're HPD-aware, SINK_COUNT changes dynamically */
c9ff160b
JN
4200 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4201 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
23235177 4202 uint8_t reg;
9d1a1031
JN
4203
4204 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4205 &reg, 1) < 0)
caf9ab24 4206 return connector_status_unknown;
9d1a1031 4207
23235177
AJ
4208 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4209 : connector_status_disconnected;
caf9ab24
AJ
4210 }
4211
4212 /* If no HPD, poke DDC gently */
0b99836f 4213 if (drm_probe_ddc(&intel_dp->aux.ddc))
26d61aad 4214 return connector_status_connected;
caf9ab24
AJ
4215
4216 /* Well we tried, say unknown for unreliable port types */
c9ff160b
JN
4217 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4218 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4219 if (type == DP_DS_PORT_TYPE_VGA ||
4220 type == DP_DS_PORT_TYPE_NON_EDID)
4221 return connector_status_unknown;
4222 } else {
4223 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4224 DP_DWN_STRM_PORT_TYPE_MASK;
4225 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4226 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4227 return connector_status_unknown;
4228 }
caf9ab24
AJ
4229
4230 /* Anything else is out of spec, warn and ignore */
4231 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
26d61aad 4232 return connector_status_disconnected;
71ba9000
AJ
4233}
4234
d410b56d
CW
4235static enum drm_connector_status
4236edp_detect(struct intel_dp *intel_dp)
4237{
4238 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4239 enum drm_connector_status status;
4240
4241 status = intel_panel_detect(dev);
4242 if (status == connector_status_unknown)
4243 status = connector_status_connected;
4244
4245 return status;
4246}
4247
5eb08b69 4248static enum drm_connector_status
a9756bb5 4249ironlake_dp_detect(struct intel_dp *intel_dp)
5eb08b69 4250{
30add22d 4251 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1b469639
DL
4252 struct drm_i915_private *dev_priv = dev->dev_private;
4253 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
01cb9ea6 4254
1b469639
DL
4255 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4256 return connector_status_disconnected;
4257
26d61aad 4258 return intel_dp_detect_dpcd(intel_dp);
5eb08b69
ZW
4259}
4260
2a592bec
DA
4261static int g4x_digital_port_connected(struct drm_device *dev,
4262 struct intel_digital_port *intel_dig_port)
a4fc5ed6 4263{
a4fc5ed6 4264 struct drm_i915_private *dev_priv = dev->dev_private;
10f76a38 4265 uint32_t bit;
5eb08b69 4266
232a6ee9
TP
4267 if (IS_VALLEYVIEW(dev)) {
4268 switch (intel_dig_port->port) {
4269 case PORT_B:
4270 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4271 break;
4272 case PORT_C:
4273 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4274 break;
4275 case PORT_D:
4276 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4277 break;
4278 default:
2a592bec 4279 return -EINVAL;
232a6ee9
TP
4280 }
4281 } else {
4282 switch (intel_dig_port->port) {
4283 case PORT_B:
4284 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4285 break;
4286 case PORT_C:
4287 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4288 break;
4289 case PORT_D:
4290 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4291 break;
4292 default:
2a592bec 4293 return -EINVAL;
232a6ee9 4294 }
a4fc5ed6
KP
4295 }
4296
10f76a38 4297 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
2a592bec
DA
4298 return 0;
4299 return 1;
4300}
4301
4302static enum drm_connector_status
4303g4x_dp_detect(struct intel_dp *intel_dp)
4304{
4305 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4306 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4307 int ret;
4308
4309 /* Can't disconnect eDP, but you can close the lid... */
4310 if (is_edp(intel_dp)) {
4311 enum drm_connector_status status;
4312
4313 status = intel_panel_detect(dev);
4314 if (status == connector_status_unknown)
4315 status = connector_status_connected;
4316 return status;
4317 }
4318
4319 ret = g4x_digital_port_connected(dev, intel_dig_port);
4320 if (ret == -EINVAL)
4321 return connector_status_unknown;
4322 else if (ret == 0)
a4fc5ed6
KP
4323 return connector_status_disconnected;
4324
26d61aad 4325 return intel_dp_detect_dpcd(intel_dp);
a9756bb5
ZW
4326}
4327
8c241fef 4328static struct edid *
beb60608 4329intel_dp_get_edid(struct intel_dp *intel_dp)
8c241fef 4330{
beb60608 4331 struct intel_connector *intel_connector = intel_dp->attached_connector;
d6f24d0f 4332
9cd300e0
JN
4333 /* use cached edid if we have one */
4334 if (intel_connector->edid) {
9cd300e0
JN
4335 /* invalid edid */
4336 if (IS_ERR(intel_connector->edid))
d6f24d0f
JB
4337 return NULL;
4338
55e9edeb 4339 return drm_edid_duplicate(intel_connector->edid);
beb60608
CW
4340 } else
4341 return drm_get_edid(&intel_connector->base,
4342 &intel_dp->aux.ddc);
4343}
8c241fef 4344
beb60608
CW
4345static void
4346intel_dp_set_edid(struct intel_dp *intel_dp)
4347{
4348 struct intel_connector *intel_connector = intel_dp->attached_connector;
4349 struct edid *edid;
8c241fef 4350
beb60608
CW
4351 edid = intel_dp_get_edid(intel_dp);
4352 intel_connector->detect_edid = edid;
4353
4354 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4355 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4356 else
4357 intel_dp->has_audio = drm_detect_monitor_audio(edid);
8c241fef
KP
4358}
4359
beb60608
CW
4360static void
4361intel_dp_unset_edid(struct intel_dp *intel_dp)
8c241fef 4362{
beb60608 4363 struct intel_connector *intel_connector = intel_dp->attached_connector;
8c241fef 4364
beb60608
CW
4365 kfree(intel_connector->detect_edid);
4366 intel_connector->detect_edid = NULL;
9cd300e0 4367
beb60608
CW
4368 intel_dp->has_audio = false;
4369}
d6f24d0f 4370
beb60608
CW
4371static enum intel_display_power_domain
4372intel_dp_power_get(struct intel_dp *dp)
4373{
4374 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4375 enum intel_display_power_domain power_domain;
4376
4377 power_domain = intel_display_port_power_domain(encoder);
4378 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4379
4380 return power_domain;
4381}
d6f24d0f 4382
beb60608
CW
4383static void
4384intel_dp_power_put(struct intel_dp *dp,
4385 enum intel_display_power_domain power_domain)
4386{
4387 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4388 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
8c241fef
KP
4389}
4390
a9756bb5
ZW
4391static enum drm_connector_status
4392intel_dp_detect(struct drm_connector *connector, bool force)
4393{
4394 struct intel_dp *intel_dp = intel_attached_dp(connector);
d63885da
PZ
4395 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4396 struct intel_encoder *intel_encoder = &intel_dig_port->base;
fa90ecef 4397 struct drm_device *dev = connector->dev;
a9756bb5 4398 enum drm_connector_status status;
671dedd2 4399 enum intel_display_power_domain power_domain;
0e32b39c 4400 bool ret;
a9756bb5 4401
164c8598 4402 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
c23cc417 4403 connector->base.id, connector->name);
beb60608 4404 intel_dp_unset_edid(intel_dp);
164c8598 4405
0e32b39c
DA
4406 if (intel_dp->is_mst) {
4407 /* MST devices are disconnected from a monitor POV */
4408 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4409 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
beb60608 4410 return connector_status_disconnected;
0e32b39c
DA
4411 }
4412
beb60608 4413 power_domain = intel_dp_power_get(intel_dp);
a9756bb5 4414
d410b56d
CW
4415 /* Can't disconnect eDP, but you can close the lid... */
4416 if (is_edp(intel_dp))
4417 status = edp_detect(intel_dp);
4418 else if (HAS_PCH_SPLIT(dev))
a9756bb5
ZW
4419 status = ironlake_dp_detect(intel_dp);
4420 else
4421 status = g4x_dp_detect(intel_dp);
4422 if (status != connector_status_connected)
c8c8fb33 4423 goto out;
a9756bb5 4424
0d198328
AJ
4425 intel_dp_probe_oui(intel_dp);
4426
0e32b39c
DA
4427 ret = intel_dp_probe_mst(intel_dp);
4428 if (ret) {
4429 /* if we are in MST mode then this connector
4430 won't appear connected or have anything with EDID on it */
4431 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4432 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4433 status = connector_status_disconnected;
4434 goto out;
4435 }
4436
beb60608 4437 intel_dp_set_edid(intel_dp);
a9756bb5 4438
d63885da
PZ
4439 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4440 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
c8c8fb33
PZ
4441 status = connector_status_connected;
4442
4443out:
beb60608 4444 intel_dp_power_put(intel_dp, power_domain);
c8c8fb33 4445 return status;
a4fc5ed6
KP
4446}
4447
beb60608
CW
4448static void
4449intel_dp_force(struct drm_connector *connector)
a4fc5ed6 4450{
df0e9248 4451 struct intel_dp *intel_dp = intel_attached_dp(connector);
beb60608 4452 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
671dedd2 4453 enum intel_display_power_domain power_domain;
a4fc5ed6 4454
beb60608
CW
4455 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4456 connector->base.id, connector->name);
4457 intel_dp_unset_edid(intel_dp);
a4fc5ed6 4458
beb60608
CW
4459 if (connector->status != connector_status_connected)
4460 return;
671dedd2 4461
beb60608
CW
4462 power_domain = intel_dp_power_get(intel_dp);
4463
4464 intel_dp_set_edid(intel_dp);
4465
4466 intel_dp_power_put(intel_dp, power_domain);
4467
4468 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4469 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4470}
4471
4472static int intel_dp_get_modes(struct drm_connector *connector)
4473{
4474 struct intel_connector *intel_connector = to_intel_connector(connector);
4475 struct edid *edid;
4476
4477 edid = intel_connector->detect_edid;
4478 if (edid) {
4479 int ret = intel_connector_update_modes(connector, edid);
4480 if (ret)
4481 return ret;
4482 }
32f9d658 4483
f8779fda 4484 /* if eDP has no EDID, fall back to fixed mode */
beb60608
CW
4485 if (is_edp(intel_attached_dp(connector)) &&
4486 intel_connector->panel.fixed_mode) {
f8779fda 4487 struct drm_display_mode *mode;
beb60608
CW
4488
4489 mode = drm_mode_duplicate(connector->dev,
dd06f90e 4490 intel_connector->panel.fixed_mode);
f8779fda 4491 if (mode) {
32f9d658
ZW
4492 drm_mode_probed_add(connector, mode);
4493 return 1;
4494 }
4495 }
beb60608 4496
32f9d658 4497 return 0;
a4fc5ed6
KP
4498}
4499
1aad7ac0
CW
4500static bool
4501intel_dp_detect_audio(struct drm_connector *connector)
4502{
1aad7ac0 4503 bool has_audio = false;
beb60608 4504 struct edid *edid;
1aad7ac0 4505
beb60608
CW
4506 edid = to_intel_connector(connector)->detect_edid;
4507 if (edid)
1aad7ac0 4508 has_audio = drm_detect_monitor_audio(edid);
671dedd2 4509
1aad7ac0
CW
4510 return has_audio;
4511}
4512
f684960e
CW
4513static int
4514intel_dp_set_property(struct drm_connector *connector,
4515 struct drm_property *property,
4516 uint64_t val)
4517{
e953fd7b 4518 struct drm_i915_private *dev_priv = connector->dev->dev_private;
53b41837 4519 struct intel_connector *intel_connector = to_intel_connector(connector);
da63a9f2
PZ
4520 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4521 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
f684960e
CW
4522 int ret;
4523
662595df 4524 ret = drm_object_property_set_value(&connector->base, property, val);
f684960e
CW
4525 if (ret)
4526 return ret;
4527
3f43c48d 4528 if (property == dev_priv->force_audio_property) {
1aad7ac0
CW
4529 int i = val;
4530 bool has_audio;
4531
4532 if (i == intel_dp->force_audio)
f684960e
CW
4533 return 0;
4534
1aad7ac0 4535 intel_dp->force_audio = i;
f684960e 4536
c3e5f67b 4537 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
4538 has_audio = intel_dp_detect_audio(connector);
4539 else
c3e5f67b 4540 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0
CW
4541
4542 if (has_audio == intel_dp->has_audio)
f684960e
CW
4543 return 0;
4544
1aad7ac0 4545 intel_dp->has_audio = has_audio;
f684960e
CW
4546 goto done;
4547 }
4548
e953fd7b 4549 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80
DV
4550 bool old_auto = intel_dp->color_range_auto;
4551 uint32_t old_range = intel_dp->color_range;
4552
55bc60db
VS
4553 switch (val) {
4554 case INTEL_BROADCAST_RGB_AUTO:
4555 intel_dp->color_range_auto = true;
4556 break;
4557 case INTEL_BROADCAST_RGB_FULL:
4558 intel_dp->color_range_auto = false;
4559 intel_dp->color_range = 0;
4560 break;
4561 case INTEL_BROADCAST_RGB_LIMITED:
4562 intel_dp->color_range_auto = false;
4563 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4564 break;
4565 default:
4566 return -EINVAL;
4567 }
ae4edb80
DV
4568
4569 if (old_auto == intel_dp->color_range_auto &&
4570 old_range == intel_dp->color_range)
4571 return 0;
4572
e953fd7b
CW
4573 goto done;
4574 }
4575
53b41837
YN
4576 if (is_edp(intel_dp) &&
4577 property == connector->dev->mode_config.scaling_mode_property) {
4578 if (val == DRM_MODE_SCALE_NONE) {
4579 DRM_DEBUG_KMS("no scaling not supported\n");
4580 return -EINVAL;
4581 }
4582
4583 if (intel_connector->panel.fitting_mode == val) {
4584 /* the eDP scaling property is not changed */
4585 return 0;
4586 }
4587 intel_connector->panel.fitting_mode = val;
4588
4589 goto done;
4590 }
4591
f684960e
CW
4592 return -EINVAL;
4593
4594done:
c0c36b94
CW
4595 if (intel_encoder->base.crtc)
4596 intel_crtc_restore_mode(intel_encoder->base.crtc);
f684960e
CW
4597
4598 return 0;
4599}
4600
a4fc5ed6 4601static void
73845adf 4602intel_dp_connector_destroy(struct drm_connector *connector)
a4fc5ed6 4603{
1d508706 4604 struct intel_connector *intel_connector = to_intel_connector(connector);
aaa6fd2a 4605
10e972d3 4606 kfree(intel_connector->detect_edid);
beb60608 4607
9cd300e0
JN
4608 if (!IS_ERR_OR_NULL(intel_connector->edid))
4609 kfree(intel_connector->edid);
4610
acd8db10
PZ
4611 /* Can't call is_edp() since the encoder may have been destroyed
4612 * already. */
4613 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
1d508706 4614 intel_panel_fini(&intel_connector->panel);
aaa6fd2a 4615
a4fc5ed6 4616 drm_connector_cleanup(connector);
55f78c43 4617 kfree(connector);
a4fc5ed6
KP
4618}
4619
00c09d70 4620void intel_dp_encoder_destroy(struct drm_encoder *encoder)
24d05927 4621{
da63a9f2
PZ
4622 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4623 struct intel_dp *intel_dp = &intel_dig_port->dp;
24d05927 4624
4f71d0cb 4625 drm_dp_aux_unregister(&intel_dp->aux);
0e32b39c 4626 intel_dp_mst_encoder_cleanup(intel_dig_port);
24d05927 4627 drm_encoder_cleanup(encoder);
bd943159
KP
4628 if (is_edp(intel_dp)) {
4629 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
951468f3
VS
4630 /*
4631 * vdd might still be enabled do to the delayed vdd off.
4632 * Make sure vdd is actually turned off here.
4633 */
773538e8 4634 pps_lock(intel_dp);
4be73780 4635 edp_panel_vdd_off_sync(intel_dp);
773538e8
VS
4636 pps_unlock(intel_dp);
4637
01527b31
CT
4638 if (intel_dp->edp_notifier.notifier_call) {
4639 unregister_reboot_notifier(&intel_dp->edp_notifier);
4640 intel_dp->edp_notifier.notifier_call = NULL;
4641 }
bd943159 4642 }
da63a9f2 4643 kfree(intel_dig_port);
24d05927
DV
4644}
4645
07f9cd0b
ID
4646static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4647{
4648 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4649
4650 if (!is_edp(intel_dp))
4651 return;
4652
951468f3
VS
4653 /*
4654 * vdd might still be enabled do to the delayed vdd off.
4655 * Make sure vdd is actually turned off here.
4656 */
773538e8 4657 pps_lock(intel_dp);
07f9cd0b 4658 edp_panel_vdd_off_sync(intel_dp);
773538e8 4659 pps_unlock(intel_dp);
07f9cd0b
ID
4660}
4661
6d93c0c4
ID
4662static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4663{
4664 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4665}
4666
a4fc5ed6 4667static const struct drm_connector_funcs intel_dp_connector_funcs = {
2bd2ad64 4668 .dpms = intel_connector_dpms,
a4fc5ed6 4669 .detect = intel_dp_detect,
beb60608 4670 .force = intel_dp_force,
a4fc5ed6 4671 .fill_modes = drm_helper_probe_single_connector_modes,
f684960e 4672 .set_property = intel_dp_set_property,
73845adf 4673 .destroy = intel_dp_connector_destroy,
a4fc5ed6
KP
4674};
4675
4676static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4677 .get_modes = intel_dp_get_modes,
4678 .mode_valid = intel_dp_mode_valid,
df0e9248 4679 .best_encoder = intel_best_encoder,
a4fc5ed6
KP
4680};
4681
a4fc5ed6 4682static const struct drm_encoder_funcs intel_dp_enc_funcs = {
6d93c0c4 4683 .reset = intel_dp_encoder_reset,
24d05927 4684 .destroy = intel_dp_encoder_destroy,
a4fc5ed6
KP
4685};
4686
0e32b39c 4687void
21d40d37 4688intel_dp_hot_plug(struct intel_encoder *intel_encoder)
c8110e52 4689{
0e32b39c 4690 return;
c8110e52 4691}
6207937d 4692
13cf5504
DA
4693bool
4694intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4695{
4696 struct intel_dp *intel_dp = &intel_dig_port->dp;
1c767b33 4697 struct intel_encoder *intel_encoder = &intel_dig_port->base;
0e32b39c
DA
4698 struct drm_device *dev = intel_dig_port->base.base.dev;
4699 struct drm_i915_private *dev_priv = dev->dev_private;
1c767b33
ID
4700 enum intel_display_power_domain power_domain;
4701 bool ret = true;
4702
0e32b39c
DA
4703 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4704 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
13cf5504 4705
26fbb774
VS
4706 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4707 port_name(intel_dig_port->port),
0e32b39c 4708 long_hpd ? "long" : "short");
13cf5504 4709
1c767b33
ID
4710 power_domain = intel_display_port_power_domain(intel_encoder);
4711 intel_display_power_get(dev_priv, power_domain);
4712
0e32b39c 4713 if (long_hpd) {
2a592bec
DA
4714
4715 if (HAS_PCH_SPLIT(dev)) {
4716 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4717 goto mst_fail;
4718 } else {
4719 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4720 goto mst_fail;
4721 }
0e32b39c
DA
4722
4723 if (!intel_dp_get_dpcd(intel_dp)) {
4724 goto mst_fail;
4725 }
4726
4727 intel_dp_probe_oui(intel_dp);
4728
4729 if (!intel_dp_probe_mst(intel_dp))
4730 goto mst_fail;
4731
4732 } else {
4733 if (intel_dp->is_mst) {
1c767b33 4734 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
0e32b39c
DA
4735 goto mst_fail;
4736 }
4737
4738 if (!intel_dp->is_mst) {
4739 /*
4740 * we'll check the link status via the normal hot plug path later -
4741 * but for short hpds we should check it now
4742 */
5b215bcf 4743 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
0e32b39c 4744 intel_dp_check_link_status(intel_dp);
5b215bcf 4745 drm_modeset_unlock(&dev->mode_config.connection_mutex);
0e32b39c
DA
4746 }
4747 }
1c767b33
ID
4748 ret = false;
4749 goto put_power;
0e32b39c
DA
4750mst_fail:
4751 /* if we were in MST mode, and device is not there get out of MST mode */
4752 if (intel_dp->is_mst) {
4753 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4754 intel_dp->is_mst = false;
4755 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4756 }
1c767b33
ID
4757put_power:
4758 intel_display_power_put(dev_priv, power_domain);
4759
4760 return ret;
13cf5504
DA
4761}
4762
e3421a18
ZW
4763/* Return which DP Port should be selected for Transcoder DP control */
4764int
0206e353 4765intel_trans_dp_port_sel(struct drm_crtc *crtc)
e3421a18
ZW
4766{
4767 struct drm_device *dev = crtc->dev;
fa90ecef
PZ
4768 struct intel_encoder *intel_encoder;
4769 struct intel_dp *intel_dp;
e3421a18 4770
fa90ecef
PZ
4771 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4772 intel_dp = enc_to_intel_dp(&intel_encoder->base);
e3421a18 4773
fa90ecef
PZ
4774 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4775 intel_encoder->type == INTEL_OUTPUT_EDP)
ea5b213a 4776 return intel_dp->output_reg;
e3421a18 4777 }
ea5b213a 4778
e3421a18
ZW
4779 return -1;
4780}
4781
36e83a18 4782/* check the VBT to see whether the eDP is on DP-D port */
5d8a7752 4783bool intel_dp_is_edp(struct drm_device *dev, enum port port)
36e83a18
ZY
4784{
4785 struct drm_i915_private *dev_priv = dev->dev_private;
768f69c9 4786 union child_device_config *p_child;
36e83a18 4787 int i;
5d8a7752
VS
4788 static const short port_mapping[] = {
4789 [PORT_B] = PORT_IDPB,
4790 [PORT_C] = PORT_IDPC,
4791 [PORT_D] = PORT_IDPD,
4792 };
36e83a18 4793
3b32a35b
VS
4794 if (port == PORT_A)
4795 return true;
4796
41aa3448 4797 if (!dev_priv->vbt.child_dev_num)
36e83a18
ZY
4798 return false;
4799
41aa3448
RV
4800 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4801 p_child = dev_priv->vbt.child_dev + i;
36e83a18 4802
5d8a7752 4803 if (p_child->common.dvo_port == port_mapping[port] &&
f02586df
VS
4804 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4805 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
36e83a18
ZY
4806 return true;
4807 }
4808 return false;
4809}
4810
0e32b39c 4811void
f684960e
CW
4812intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4813{
53b41837
YN
4814 struct intel_connector *intel_connector = to_intel_connector(connector);
4815
3f43c48d 4816 intel_attach_force_audio_property(connector);
e953fd7b 4817 intel_attach_broadcast_rgb_property(connector);
55bc60db 4818 intel_dp->color_range_auto = true;
53b41837
YN
4819
4820 if (is_edp(intel_dp)) {
4821 drm_mode_create_scaling_mode_property(connector->dev);
6de6d846
RC
4822 drm_object_attach_property(
4823 &connector->base,
53b41837 4824 connector->dev->mode_config.scaling_mode_property,
8e740cd1
YN
4825 DRM_MODE_SCALE_ASPECT);
4826 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
53b41837 4827 }
f684960e
CW
4828}
4829
dada1a9f
ID
4830static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4831{
4832 intel_dp->last_power_cycle = jiffies;
4833 intel_dp->last_power_on = jiffies;
4834 intel_dp->last_backlight_off = jiffies;
4835}
4836
67a54566
DV
4837static void
4838intel_dp_init_panel_power_sequencer(struct drm_device *dev,
36b5f425 4839 struct intel_dp *intel_dp)
67a54566
DV
4840{
4841 struct drm_i915_private *dev_priv = dev->dev_private;
36b5f425
VS
4842 struct edp_power_seq cur, vbt, spec,
4843 *final = &intel_dp->pps_delays;
67a54566 4844 u32 pp_on, pp_off, pp_div, pp;
bf13e81b 4845 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
453c5420 4846
e39b999a
VS
4847 lockdep_assert_held(&dev_priv->pps_mutex);
4848
81ddbc69
VS
4849 /* already initialized? */
4850 if (final->t11_t12 != 0)
4851 return;
4852
453c5420 4853 if (HAS_PCH_SPLIT(dev)) {
bf13e81b 4854 pp_ctrl_reg = PCH_PP_CONTROL;
453c5420
JB
4855 pp_on_reg = PCH_PP_ON_DELAYS;
4856 pp_off_reg = PCH_PP_OFF_DELAYS;
4857 pp_div_reg = PCH_PP_DIVISOR;
4858 } else {
bf13e81b
JN
4859 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4860
4861 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4862 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4863 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4864 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
453c5420 4865 }
67a54566
DV
4866
4867 /* Workaround: Need to write PP_CONTROL with the unlock key as
4868 * the very first thing. */
453c5420 4869 pp = ironlake_get_pp_control(intel_dp);
bf13e81b 4870 I915_WRITE(pp_ctrl_reg, pp);
67a54566 4871
453c5420
JB
4872 pp_on = I915_READ(pp_on_reg);
4873 pp_off = I915_READ(pp_off_reg);
4874 pp_div = I915_READ(pp_div_reg);
67a54566
DV
4875
4876 /* Pull timing values out of registers */
4877 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4878 PANEL_POWER_UP_DELAY_SHIFT;
4879
4880 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4881 PANEL_LIGHT_ON_DELAY_SHIFT;
4882
4883 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4884 PANEL_LIGHT_OFF_DELAY_SHIFT;
4885
4886 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4887 PANEL_POWER_DOWN_DELAY_SHIFT;
4888
4889 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4890 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4891
4892 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4893 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4894
41aa3448 4895 vbt = dev_priv->vbt.edp_pps;
67a54566
DV
4896
4897 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4898 * our hw here, which are all in 100usec. */
4899 spec.t1_t3 = 210 * 10;
4900 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4901 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4902 spec.t10 = 500 * 10;
4903 /* This one is special and actually in units of 100ms, but zero
4904 * based in the hw (so we need to add 100 ms). But the sw vbt
4905 * table multiplies it with 1000 to make it in units of 100usec,
4906 * too. */
4907 spec.t11_t12 = (510 + 100) * 10;
4908
4909 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4910 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4911
4912 /* Use the max of the register settings and vbt. If both are
4913 * unset, fall back to the spec limits. */
36b5f425 4914#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
67a54566
DV
4915 spec.field : \
4916 max(cur.field, vbt.field))
4917 assign_final(t1_t3);
4918 assign_final(t8);
4919 assign_final(t9);
4920 assign_final(t10);
4921 assign_final(t11_t12);
4922#undef assign_final
4923
36b5f425 4924#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
67a54566
DV
4925 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4926 intel_dp->backlight_on_delay = get_delay(t8);
4927 intel_dp->backlight_off_delay = get_delay(t9);
4928 intel_dp->panel_power_down_delay = get_delay(t10);
4929 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4930#undef get_delay
4931
f30d26e4
JN
4932 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4933 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4934 intel_dp->panel_power_cycle_delay);
4935
4936 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4937 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
f30d26e4
JN
4938}
4939
4940static void
4941intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
36b5f425 4942 struct intel_dp *intel_dp)
f30d26e4
JN
4943{
4944 struct drm_i915_private *dev_priv = dev->dev_private;
453c5420
JB
4945 u32 pp_on, pp_off, pp_div, port_sel = 0;
4946 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4947 int pp_on_reg, pp_off_reg, pp_div_reg;
ad933b56 4948 enum port port = dp_to_dig_port(intel_dp)->port;
36b5f425 4949 const struct edp_power_seq *seq = &intel_dp->pps_delays;
453c5420 4950
e39b999a 4951 lockdep_assert_held(&dev_priv->pps_mutex);
453c5420
JB
4952
4953 if (HAS_PCH_SPLIT(dev)) {
4954 pp_on_reg = PCH_PP_ON_DELAYS;
4955 pp_off_reg = PCH_PP_OFF_DELAYS;
4956 pp_div_reg = PCH_PP_DIVISOR;
4957 } else {
bf13e81b
JN
4958 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4959
4960 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4961 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4962 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
453c5420
JB
4963 }
4964
b2f19d1a
PZ
4965 /*
4966 * And finally store the new values in the power sequencer. The
4967 * backlight delays are set to 1 because we do manual waits on them. For
4968 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4969 * we'll end up waiting for the backlight off delay twice: once when we
4970 * do the manual sleep, and once when we disable the panel and wait for
4971 * the PP_STATUS bit to become zero.
4972 */
f30d26e4 4973 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
b2f19d1a
PZ
4974 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4975 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
f30d26e4 4976 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
67a54566
DV
4977 /* Compute the divisor for the pp clock, simply match the Bspec
4978 * formula. */
453c5420 4979 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
f30d26e4 4980 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
67a54566
DV
4981 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4982
4983 /* Haswell doesn't have any port selection bits for the panel
4984 * power sequencer any more. */
bc7d38a4 4985 if (IS_VALLEYVIEW(dev)) {
ad933b56 4986 port_sel = PANEL_PORT_SELECT_VLV(port);
bc7d38a4 4987 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
ad933b56 4988 if (port == PORT_A)
a24c144c 4989 port_sel = PANEL_PORT_SELECT_DPA;
67a54566 4990 else
a24c144c 4991 port_sel = PANEL_PORT_SELECT_DPD;
67a54566
DV
4992 }
4993
453c5420
JB
4994 pp_on |= port_sel;
4995
4996 I915_WRITE(pp_on_reg, pp_on);
4997 I915_WRITE(pp_off_reg, pp_off);
4998 I915_WRITE(pp_div_reg, pp_div);
67a54566 4999
67a54566 5000 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
453c5420
JB
5001 I915_READ(pp_on_reg),
5002 I915_READ(pp_off_reg),
5003 I915_READ(pp_div_reg));
f684960e
CW
5004}
5005
439d7ac0
PB
5006void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5007{
5008 struct drm_i915_private *dev_priv = dev->dev_private;
5009 struct intel_encoder *encoder;
5010 struct intel_dp *intel_dp = NULL;
5011 struct intel_crtc_config *config = NULL;
5012 struct intel_crtc *intel_crtc = NULL;
5013 struct intel_connector *intel_connector = dev_priv->drrs.connector;
5014 u32 reg, val;
5015 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
5016
5017 if (refresh_rate <= 0) {
5018 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5019 return;
5020 }
5021
5022 if (intel_connector == NULL) {
5023 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
5024 return;
5025 }
5026
1fcc9d1c
DV
5027 /*
5028 * FIXME: This needs proper synchronization with psr state. But really
5029 * hard to tell without seeing the user of this function of this code.
5030 * Check locking and ordering once that lands.
5031 */
439d7ac0
PB
5032 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
5033 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
5034 return;
5035 }
5036
5037 encoder = intel_attached_encoder(&intel_connector->base);
5038 intel_dp = enc_to_intel_dp(&encoder->base);
5039 intel_crtc = encoder->new_crtc;
5040
5041 if (!intel_crtc) {
5042 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5043 return;
5044 }
5045
5046 config = &intel_crtc->config;
5047
5048 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
5049 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5050 return;
5051 }
5052
5053 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
5054 index = DRRS_LOW_RR;
5055
5056 if (index == intel_dp->drrs_state.refresh_rate_type) {
5057 DRM_DEBUG_KMS(
5058 "DRRS requested for previously set RR...ignoring\n");
5059 return;
5060 }
5061
5062 if (!intel_crtc->active) {
5063 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5064 return;
5065 }
5066
5067 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
5068 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
5069 val = I915_READ(reg);
5070 if (index > DRRS_HIGH_RR) {
5071 val |= PIPECONF_EDP_RR_MODE_SWITCH;
f769cd24 5072 intel_dp_set_m_n(intel_crtc);
439d7ac0
PB
5073 } else {
5074 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5075 }
5076 I915_WRITE(reg, val);
5077 }
5078
5079 /*
5080 * mutex taken to ensure that there is no race between differnt
5081 * drrs calls trying to update refresh rate. This scenario may occur
5082 * in future when idleness detection based DRRS in kernel and
5083 * possible calls from user space to set differnt RR are made.
5084 */
5085
5086 mutex_lock(&intel_dp->drrs_state.mutex);
5087
5088 intel_dp->drrs_state.refresh_rate_type = index;
5089
5090 mutex_unlock(&intel_dp->drrs_state.mutex);
5091
5092 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5093}
5094
4f9db5b5
PB
5095static struct drm_display_mode *
5096intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
5097 struct intel_connector *intel_connector,
5098 struct drm_display_mode *fixed_mode)
5099{
5100 struct drm_connector *connector = &intel_connector->base;
5101 struct intel_dp *intel_dp = &intel_dig_port->dp;
5102 struct drm_device *dev = intel_dig_port->base.base.dev;
5103 struct drm_i915_private *dev_priv = dev->dev_private;
5104 struct drm_display_mode *downclock_mode = NULL;
5105
5106 if (INTEL_INFO(dev)->gen <= 6) {
5107 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5108 return NULL;
5109 }
5110
5111 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4079b8d1 5112 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
4f9db5b5
PB
5113 return NULL;
5114 }
5115
5116 downclock_mode = intel_find_panel_downclock
5117 (dev, fixed_mode, connector);
5118
5119 if (!downclock_mode) {
4079b8d1 5120 DRM_DEBUG_KMS("DRRS not supported\n");
4f9db5b5
PB
5121 return NULL;
5122 }
5123
439d7ac0
PB
5124 dev_priv->drrs.connector = intel_connector;
5125
5126 mutex_init(&intel_dp->drrs_state.mutex);
5127
4f9db5b5
PB
5128 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
5129
5130 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
4079b8d1 5131 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
4f9db5b5
PB
5132 return downclock_mode;
5133}
5134
aba86890
ID
5135void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
5136{
5137 struct drm_device *dev = intel_encoder->base.dev;
5138 struct drm_i915_private *dev_priv = dev->dev_private;
5139 struct intel_dp *intel_dp;
5140 enum intel_display_power_domain power_domain;
5141
5142 if (intel_encoder->type != INTEL_OUTPUT_EDP)
5143 return;
5144
5145 intel_dp = enc_to_intel_dp(&intel_encoder->base);
773538e8
VS
5146
5147 pps_lock(intel_dp);
5148
aba86890 5149 if (!edp_have_panel_vdd(intel_dp))
e39b999a 5150 goto out;
aba86890
ID
5151 /*
5152 * The VDD bit needs a power domain reference, so if the bit is
5153 * already enabled when we boot or resume, grab this reference and
5154 * schedule a vdd off, so we don't hold on to the reference
5155 * indefinitely.
5156 */
5157 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5158 power_domain = intel_display_port_power_domain(intel_encoder);
5159 intel_display_power_get(dev_priv, power_domain);
5160
5161 edp_panel_vdd_schedule_off(intel_dp);
e39b999a 5162 out:
773538e8 5163 pps_unlock(intel_dp);
aba86890
ID
5164}
5165
ed92f0b2 5166static bool intel_edp_init_connector(struct intel_dp *intel_dp,
36b5f425 5167 struct intel_connector *intel_connector)
ed92f0b2
PZ
5168{
5169 struct drm_connector *connector = &intel_connector->base;
5170 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
63635217
PZ
5171 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5172 struct drm_device *dev = intel_encoder->base.dev;
ed92f0b2
PZ
5173 struct drm_i915_private *dev_priv = dev->dev_private;
5174 struct drm_display_mode *fixed_mode = NULL;
4f9db5b5 5175 struct drm_display_mode *downclock_mode = NULL;
ed92f0b2
PZ
5176 bool has_dpcd;
5177 struct drm_display_mode *scan;
5178 struct edid *edid;
5179
4f9db5b5
PB
5180 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
5181
ed92f0b2
PZ
5182 if (!is_edp(intel_dp))
5183 return true;
5184
aba86890 5185 intel_edp_panel_vdd_sanitize(intel_encoder);
63635217 5186
ed92f0b2 5187 /* Cache DPCD and EDID for edp. */
ed92f0b2 5188 has_dpcd = intel_dp_get_dpcd(intel_dp);
ed92f0b2
PZ
5189
5190 if (has_dpcd) {
5191 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5192 dev_priv->no_aux_handshake =
5193 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5194 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5195 } else {
5196 /* if this fails, presume the device is a ghost */
5197 DRM_INFO("failed to retrieve link info, disabling eDP\n");
ed92f0b2
PZ
5198 return false;
5199 }
5200
5201 /* We now know it's not a ghost, init power sequence regs. */
773538e8 5202 pps_lock(intel_dp);
36b5f425 5203 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
773538e8 5204 pps_unlock(intel_dp);
ed92f0b2 5205
060c8778 5206 mutex_lock(&dev->mode_config.mutex);
0b99836f 5207 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
ed92f0b2
PZ
5208 if (edid) {
5209 if (drm_add_edid_modes(connector, edid)) {
5210 drm_mode_connector_update_edid_property(connector,
5211 edid);
5212 drm_edid_to_eld(connector, edid);
5213 } else {
5214 kfree(edid);
5215 edid = ERR_PTR(-EINVAL);
5216 }
5217 } else {
5218 edid = ERR_PTR(-ENOENT);
5219 }
5220 intel_connector->edid = edid;
5221
5222 /* prefer fixed mode from EDID if available */
5223 list_for_each_entry(scan, &connector->probed_modes, head) {
5224 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5225 fixed_mode = drm_mode_duplicate(dev, scan);
4f9db5b5
PB
5226 downclock_mode = intel_dp_drrs_init(
5227 intel_dig_port,
5228 intel_connector, fixed_mode);
ed92f0b2
PZ
5229 break;
5230 }
5231 }
5232
5233 /* fallback to VBT if available for eDP */
5234 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5235 fixed_mode = drm_mode_duplicate(dev,
5236 dev_priv->vbt.lfp_lvds_vbt_mode);
5237 if (fixed_mode)
5238 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5239 }
060c8778 5240 mutex_unlock(&dev->mode_config.mutex);
ed92f0b2 5241
01527b31
CT
5242 if (IS_VALLEYVIEW(dev)) {
5243 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5244 register_reboot_notifier(&intel_dp->edp_notifier);
5245 }
5246
4f9db5b5 5247 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
73580fb7 5248 intel_connector->panel.backlight_power = intel_edp_backlight_power;
ed92f0b2
PZ
5249 intel_panel_setup_backlight(connector);
5250
5251 return true;
5252}
5253
16c25533 5254bool
f0fec3f2
PZ
5255intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5256 struct intel_connector *intel_connector)
a4fc5ed6 5257{
f0fec3f2
PZ
5258 struct drm_connector *connector = &intel_connector->base;
5259 struct intel_dp *intel_dp = &intel_dig_port->dp;
5260 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5261 struct drm_device *dev = intel_encoder->base.dev;
a4fc5ed6 5262 struct drm_i915_private *dev_priv = dev->dev_private;
174edf1f 5263 enum port port = intel_dig_port->port;
0b99836f 5264 int type;
a4fc5ed6 5265
a4a5d2f8
VS
5266 intel_dp->pps_pipe = INVALID_PIPE;
5267
ec5b01dd 5268 /* intel_dp vfuncs */
b6b5e383
DL
5269 if (INTEL_INFO(dev)->gen >= 9)
5270 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5271 else if (IS_VALLEYVIEW(dev))
ec5b01dd
DL
5272 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5273 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5274 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5275 else if (HAS_PCH_SPLIT(dev))
5276 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5277 else
5278 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5279
b9ca5fad
DL
5280 if (INTEL_INFO(dev)->gen >= 9)
5281 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5282 else
5283 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
153b1100 5284
0767935e
DV
5285 /* Preserve the current hw state. */
5286 intel_dp->DP = I915_READ(intel_dp->output_reg);
dd06f90e 5287 intel_dp->attached_connector = intel_connector;
3d3dc149 5288
3b32a35b 5289 if (intel_dp_is_edp(dev, port))
b329530c 5290 type = DRM_MODE_CONNECTOR_eDP;
3b32a35b
VS
5291 else
5292 type = DRM_MODE_CONNECTOR_DisplayPort;
b329530c 5293
f7d24902
ID
5294 /*
5295 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5296 * for DP the encoder type can be set by the caller to
5297 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5298 */
5299 if (type == DRM_MODE_CONNECTOR_eDP)
5300 intel_encoder->type = INTEL_OUTPUT_EDP;
5301
c17ed5b5
VS
5302 /* eDP only on port B and/or C on vlv/chv */
5303 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5304 port != PORT_B && port != PORT_C))
5305 return false;
5306
e7281eab
ID
5307 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5308 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5309 port_name(port));
5310
b329530c 5311 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
a4fc5ed6
KP
5312 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5313
a4fc5ed6
KP
5314 connector->interlace_allowed = true;
5315 connector->doublescan_allowed = 0;
5316
f0fec3f2 5317 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
4be73780 5318 edp_panel_vdd_work);
a4fc5ed6 5319
df0e9248 5320 intel_connector_attach_encoder(intel_connector, intel_encoder);
34ea3d38 5321 drm_connector_register(connector);
a4fc5ed6 5322
affa9354 5323 if (HAS_DDI(dev))
bcbc889b
PZ
5324 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5325 else
5326 intel_connector->get_hw_state = intel_connector_get_hw_state;
80f65de3 5327 intel_connector->unregister = intel_dp_connector_unregister;
bcbc889b 5328
0b99836f 5329 /* Set up the hotplug pin. */
ab9d7c30
PZ
5330 switch (port) {
5331 case PORT_A:
1d843f9d 5332 intel_encoder->hpd_pin = HPD_PORT_A;
ab9d7c30
PZ
5333 break;
5334 case PORT_B:
1d843f9d 5335 intel_encoder->hpd_pin = HPD_PORT_B;
ab9d7c30
PZ
5336 break;
5337 case PORT_C:
1d843f9d 5338 intel_encoder->hpd_pin = HPD_PORT_C;
ab9d7c30
PZ
5339 break;
5340 case PORT_D:
1d843f9d 5341 intel_encoder->hpd_pin = HPD_PORT_D;
ab9d7c30
PZ
5342 break;
5343 default:
ad1c0b19 5344 BUG();
5eb08b69
ZW
5345 }
5346
dada1a9f 5347 if (is_edp(intel_dp)) {
773538e8 5348 pps_lock(intel_dp);
a4a5d2f8
VS
5349 if (IS_VALLEYVIEW(dev)) {
5350 vlv_initial_power_sequencer_setup(intel_dp);
5351 } else {
5352 intel_dp_init_panel_power_timestamps(intel_dp);
36b5f425 5353 intel_dp_init_panel_power_sequencer(dev, intel_dp);
a4a5d2f8 5354 }
773538e8 5355 pps_unlock(intel_dp);
dada1a9f 5356 }
0095e6dc 5357
9d1a1031 5358 intel_dp_aux_init(intel_dp, intel_connector);
c1f05264 5359
0e32b39c
DA
5360 /* init MST on ports that can support it */
5361 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
5362 if (port == PORT_B || port == PORT_C || port == PORT_D) {
a4a5d2f8
VS
5363 intel_dp_mst_encoder_init(intel_dig_port,
5364 intel_connector->base.base.id);
0e32b39c
DA
5365 }
5366 }
5367
36b5f425 5368 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
4f71d0cb 5369 drm_dp_aux_unregister(&intel_dp->aux);
15b1d171
PZ
5370 if (is_edp(intel_dp)) {
5371 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
951468f3
VS
5372 /*
5373 * vdd might still be enabled do to the delayed vdd off.
5374 * Make sure vdd is actually turned off here.
5375 */
773538e8 5376 pps_lock(intel_dp);
4be73780 5377 edp_panel_vdd_off_sync(intel_dp);
773538e8 5378 pps_unlock(intel_dp);
15b1d171 5379 }
34ea3d38 5380 drm_connector_unregister(connector);
b2f246a8 5381 drm_connector_cleanup(connector);
16c25533 5382 return false;
b2f246a8 5383 }
32f9d658 5384
f684960e
CW
5385 intel_dp_add_properties(intel_dp, connector);
5386
a4fc5ed6
KP
5387 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5388 * 0xd. Failure to do so will result in spurious interrupts being
5389 * generated on the port when a cable is not attached.
5390 */
5391 if (IS_G4X(dev) && !IS_GM45(dev)) {
5392 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5393 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5394 }
16c25533
PZ
5395
5396 return true;
a4fc5ed6 5397}
f0fec3f2
PZ
5398
5399void
5400intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5401{
13cf5504 5402 struct drm_i915_private *dev_priv = dev->dev_private;
f0fec3f2
PZ
5403 struct intel_digital_port *intel_dig_port;
5404 struct intel_encoder *intel_encoder;
5405 struct drm_encoder *encoder;
5406 struct intel_connector *intel_connector;
5407
b14c5679 5408 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
f0fec3f2
PZ
5409 if (!intel_dig_port)
5410 return;
5411
b14c5679 5412 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
f0fec3f2
PZ
5413 if (!intel_connector) {
5414 kfree(intel_dig_port);
5415 return;
5416 }
5417
5418 intel_encoder = &intel_dig_port->base;
5419 encoder = &intel_encoder->base;
5420
5421 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5422 DRM_MODE_ENCODER_TMDS);
5423
5bfe2ac0 5424 intel_encoder->compute_config = intel_dp_compute_config;
00c09d70 5425 intel_encoder->disable = intel_disable_dp;
00c09d70 5426 intel_encoder->get_hw_state = intel_dp_get_hw_state;
045ac3b5 5427 intel_encoder->get_config = intel_dp_get_config;
07f9cd0b 5428 intel_encoder->suspend = intel_dp_encoder_suspend;
e4a1d846 5429 if (IS_CHERRYVIEW(dev)) {
9197c88b 5430 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
e4a1d846
CML
5431 intel_encoder->pre_enable = chv_pre_enable_dp;
5432 intel_encoder->enable = vlv_enable_dp;
580d3811 5433 intel_encoder->post_disable = chv_post_disable_dp;
e4a1d846 5434 } else if (IS_VALLEYVIEW(dev)) {
ecff4f3b 5435 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
ab1f90f9
JN
5436 intel_encoder->pre_enable = vlv_pre_enable_dp;
5437 intel_encoder->enable = vlv_enable_dp;
49277c31 5438 intel_encoder->post_disable = vlv_post_disable_dp;
ab1f90f9 5439 } else {
ecff4f3b
JN
5440 intel_encoder->pre_enable = g4x_pre_enable_dp;
5441 intel_encoder->enable = g4x_enable_dp;
08aff3fe
VS
5442 if (INTEL_INFO(dev)->gen >= 5)
5443 intel_encoder->post_disable = ilk_post_disable_dp;
ab1f90f9 5444 }
f0fec3f2 5445
174edf1f 5446 intel_dig_port->port = port;
f0fec3f2
PZ
5447 intel_dig_port->dp.output_reg = output_reg;
5448
00c09d70 5449 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
882ec384
VS
5450 if (IS_CHERRYVIEW(dev)) {
5451 if (port == PORT_D)
5452 intel_encoder->crtc_mask = 1 << 2;
5453 else
5454 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5455 } else {
5456 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5457 }
bc079e8b 5458 intel_encoder->cloneable = 0;
f0fec3f2
PZ
5459 intel_encoder->hot_plug = intel_dp_hot_plug;
5460
13cf5504
DA
5461 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5462 dev_priv->hpd_irq_port[port] = intel_dig_port;
5463
15b1d171
PZ
5464 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5465 drm_encoder_cleanup(encoder);
5466 kfree(intel_dig_port);
b2f246a8 5467 kfree(intel_connector);
15b1d171 5468 }
f0fec3f2 5469}
0e32b39c
DA
5470
5471void intel_dp_mst_suspend(struct drm_device *dev)
5472{
5473 struct drm_i915_private *dev_priv = dev->dev_private;
5474 int i;
5475
5476 /* disable MST */
5477 for (i = 0; i < I915_MAX_PORTS; i++) {
5478 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5479 if (!intel_dig_port)
5480 continue;
5481
5482 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5483 if (!intel_dig_port->dp.can_mst)
5484 continue;
5485 if (intel_dig_port->dp.is_mst)
5486 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5487 }
5488 }
5489}
5490
5491void intel_dp_mst_resume(struct drm_device *dev)
5492{
5493 struct drm_i915_private *dev_priv = dev->dev_private;
5494 int i;
5495
5496 for (i = 0; i < I915_MAX_PORTS; i++) {
5497 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5498 if (!intel_dig_port)
5499 continue;
5500 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5501 int ret;
5502
5503 if (!intel_dig_port->dp.can_mst)
5504 continue;
5505
5506 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5507 if (ret != 0) {
5508 intel_dp_check_mst_status(&intel_dig_port->dp);
5509 }
5510 }
5511 }
5512}
This page took 0.862632 seconds and 5 git commands to generate.