drm/i915: Added debugfs support for PSR Status
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522
ED
31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
6b26c86d
DV
33#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
585fb111
JB
36/*
37 * The Bridge device's PCI config space has information about the
38 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
39 * This is all handled in the intel-gtt.ko module. i915.ko only
40 * cares about the vga bit for the vga rbiter.
585fb111
JB
41 */
42#define INTEL_GMCH_CTRL 0x52
28d52043 43#define INTEL_GMCH_VGA_DISABLE (1 << 1)
e76e9aeb
BW
44#define SNB_GMCH_CTRL 0x50
45#define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
46#define SNB_GMCH_GGMS_MASK 0x3
47#define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
48#define SNB_GMCH_GMS_MASK 0x1f
49
14bc490b 50
585fb111
JB
51/* PCI config space */
52
53#define HPLLCC 0xc0 /* 855 only */
652c393a 54#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
55#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
58#define GC_CLOCK_166_250 (3 << 0)
f97108d1 59#define GCFGC2 0xda
585fb111
JB
60#define GCFGC 0xf0 /* 915+ only */
61#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
62#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
63#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
64#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
65#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
66#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
67#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
68#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
69#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
70#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
71#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
72#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
73#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
74#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
75#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
76#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
77#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
78#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
79#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
80#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
81#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
82#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
83#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 84#define LBB 0xf4
eeccdcac
KG
85
86/* Graphics reset regs */
0573ed4a
KG
87#define I965_GDRST 0xc0 /* PCI config register */
88#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
89#define GRDOM_FULL (0<<2)
90#define GRDOM_RENDER (1<<2)
91#define GRDOM_MEDIA (3<<2)
8a5c2ae7 92#define GRDOM_MASK (3<<2)
5ccce180 93#define GRDOM_RESET_ENABLE (1<<0)
585fb111 94
07b7ddd9
JB
95#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
5eb719cd
DV
103#define GEN6_MBCTL 0x0907c
104#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
105#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
106#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
107#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
108#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
109
cff458c2
EA
110#define GEN6_GDRST 0x941c
111#define GEN6_GRDOM_FULL (1 << 0)
112#define GEN6_GRDOM_RENDER (1 << 1)
113#define GEN6_GRDOM_MEDIA (1 << 2)
114#define GEN6_GRDOM_BLT (1 << 3)
115
5eb719cd
DV
116#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
117#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
118#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
119#define PP_DIR_DCLV_2G 0xffffffff
120
121#define GAM_ECOCHK 0x4090
122#define ECOCHK_SNB_BIT (1<<10)
e3dff585 123#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
124#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
125#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
126#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
127#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
128#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
129#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
130#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 131
48ecfa10 132#define GAC_ECO_BITS 0x14090
3b9d7888 133#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
134#define ECOBITS_PPGTT_CACHE64B (3<<8)
135#define ECOBITS_PPGTT_CACHE4B (0<<8)
136
be901a5a
DV
137#define GAB_CTL 0x24000
138#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
139
585fb111
JB
140/* VGA stuff */
141
142#define VGA_ST01_MDA 0x3ba
143#define VGA_ST01_CGA 0x3da
144
145#define VGA_MSR_WRITE 0x3c2
146#define VGA_MSR_READ 0x3cc
147#define VGA_MSR_MEM_EN (1<<1)
148#define VGA_MSR_CGA_MODE (1<<0)
149
5434fd92 150#define VGA_SR_INDEX 0x3c4
f930ddd0 151#define SR01 1
5434fd92 152#define VGA_SR_DATA 0x3c5
585fb111
JB
153
154#define VGA_AR_INDEX 0x3c0
155#define VGA_AR_VID_EN (1<<5)
156#define VGA_AR_DATA_WRITE 0x3c0
157#define VGA_AR_DATA_READ 0x3c1
158
159#define VGA_GR_INDEX 0x3ce
160#define VGA_GR_DATA 0x3cf
161/* GR05 */
162#define VGA_GR_MEM_READ_MODE_SHIFT 3
163#define VGA_GR_MEM_READ_MODE_PLANE 1
164/* GR06 */
165#define VGA_GR_MEM_MODE_MASK 0xc
166#define VGA_GR_MEM_MODE_SHIFT 2
167#define VGA_GR_MEM_A0000_AFFFF 0
168#define VGA_GR_MEM_A0000_BFFFF 1
169#define VGA_GR_MEM_B0000_B7FFF 2
170#define VGA_GR_MEM_B0000_BFFFF 3
171
172#define VGA_DACMASK 0x3c6
173#define VGA_DACRX 0x3c7
174#define VGA_DACWX 0x3c8
175#define VGA_DACDATA 0x3c9
176
177#define VGA_CR_INDEX_MDA 0x3b4
178#define VGA_CR_DATA_MDA 0x3b5
179#define VGA_CR_INDEX_CGA 0x3d4
180#define VGA_CR_DATA_CGA 0x3d5
181
182/*
183 * Memory interface instructions used by the kernel
184 */
185#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
186
187#define MI_NOOP MI_INSTR(0, 0)
188#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
189#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 190#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
191#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
192#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
193#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
194#define MI_FLUSH MI_INSTR(0x04, 0)
195#define MI_READ_FLUSH (1 << 0)
196#define MI_EXE_FLUSH (1 << 1)
197#define MI_NO_WRITE_FLUSH (1 << 2)
198#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
199#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 200#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 201#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
202#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
203#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 204#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 205#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
206#define MI_OVERLAY_CONTINUE (0x0<<21)
207#define MI_OVERLAY_ON (0x1<<21)
208#define MI_OVERLAY_OFF (0x2<<21)
585fb111 209#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 210#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 211#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 212#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
213/* IVB has funny definitions for which plane to flip. */
214#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
215#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
216#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
217#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
218#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
219#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
e37ec39b
BW
220#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
221#define MI_ARB_ENABLE (1<<0)
222#define MI_ARB_DISABLE (0<<0)
cb05d8de 223
aa40d6bb
ZN
224#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
225#define MI_MM_SPACE_GTT (1<<8)
226#define MI_MM_SPACE_PHYSICAL (0<<8)
227#define MI_SAVE_EXT_STATE_EN (1<<3)
228#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 229#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 230#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
231#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
232#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
233#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
234#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
235/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
236 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
237 * simply ignores the register load under certain conditions.
238 * - One can actually load arbitrary many arbitrary registers: Simply issue x
239 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
240 */
241#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07 242#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
243#define MI_FLUSH_DW_STORE_INDEX (1<<21)
244#define MI_INVALIDATE_TLB (1<<18)
245#define MI_FLUSH_DW_OP_STOREDW (1<<14)
246#define MI_INVALIDATE_BSD (1<<7)
247#define MI_FLUSH_DW_USE_GTT (1<<2)
248#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 249#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
250#define MI_BATCH_NON_SECURE (1)
251/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
252#define MI_BATCH_NON_SECURE_I965 (1<<8)
253#define MI_BATCH_PPGTT_HSW (1<<8)
254#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 255#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 256#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1ec14ad3
CW
257#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
258#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
259#define MI_SEMAPHORE_UPDATE (1<<21)
260#define MI_SEMAPHORE_COMPARE (1<<20)
261#define MI_SEMAPHORE_REGISTER (1<<18)
1950de14
BW
262#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
263#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
264#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
265#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
266#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
267#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
268#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
269#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
270#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
271#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
272#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
273#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
274#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
585fb111
JB
275/*
276 * 3D instructions used by the kernel
277 */
278#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
279
280#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
281#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
282#define SC_UPDATE_SCISSOR (0x1<<1)
283#define SC_ENABLE_MASK (0x1<<0)
284#define SC_ENABLE (0x1<<0)
285#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
286#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
287#define SCI_YMIN_MASK (0xffff<<16)
288#define SCI_XMIN_MASK (0xffff<<0)
289#define SCI_YMAX_MASK (0xffff<<16)
290#define SCI_XMAX_MASK (0xffff<<0)
291#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
292#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
293#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
294#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
295#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
296#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
297#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
298#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
299#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
300#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
301#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
302#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
303#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
304#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
305#define BLT_DEPTH_8 (0<<24)
306#define BLT_DEPTH_16_565 (1<<24)
307#define BLT_DEPTH_16_1555 (2<<24)
308#define BLT_DEPTH_32 (3<<24)
309#define BLT_ROP_GXCOPY (0xcc<<16)
310#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
311#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
312#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
313#define ASYNC_FLIP (1<<22)
314#define DISPLAY_PLANE_A (0<<20)
315#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 316#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 317#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
8d315287 318#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 319#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37
KG
320#define PIPE_CONTROL_QW_WRITE (1<<14)
321#define PIPE_CONTROL_DEPTH_STALL (1<<13)
322#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 323#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
324#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
325#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
326#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
327#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
328#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
329#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
330#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 331#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 332#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 333#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 334
dc96e9b8
CW
335
336/*
337 * Reset registers
338 */
339#define DEBUG_RESET_I830 0x6070
340#define DEBUG_RESET_FULL (1<<7)
341#define DEBUG_RESET_RENDER (1<<8)
342#define DEBUG_RESET_DISPLAY (1<<9)
343
57f350b6 344/*
5a09ae9f
JN
345 * IOSF sideband
346 */
347#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
348#define IOSF_DEVFN_SHIFT 24
349#define IOSF_OPCODE_SHIFT 16
350#define IOSF_PORT_SHIFT 8
351#define IOSF_BYTE_ENABLES_SHIFT 4
352#define IOSF_BAR_SHIFT 1
353#define IOSF_SB_BUSY (1<<0)
354#define IOSF_PORT_PUNIT 0x4
355#define IOSF_PORT_NC 0x11
356#define IOSF_PORT_DPIO 0x12
357#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
358#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
359
360#define PUNIT_OPCODE_REG_READ 6
361#define PUNIT_OPCODE_REG_WRITE 7
362
363#define PUNIT_REG_GPU_LFM 0xd3
364#define PUNIT_REG_GPU_FREQ_REQ 0xd4
365#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 366#define GENFREQSTATUS (1<<0)
5a09ae9f
JN
367#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
368
369#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
370#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
371
372#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
373#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
374#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
375#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
376#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
377#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
378#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
379#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
380#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
381#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
382
383/*
384 * DPIO - a special bus for various display related registers to hide behind
54d9d493
VS
385 *
386 * DPIO is VLV only.
598fac6b
DV
387 *
388 * Note: digital port B is DDI0, digital pot C is DDI1
57f350b6 389 */
5a09ae9f
JN
390#define DPIO_DEVFN 0
391#define DPIO_OPCODE_REG_WRITE 1
392#define DPIO_OPCODE_REG_READ 0
393
54d9d493 394#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
395#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
396#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
397#define DPIO_SFR_BYPASS (1<<1)
398#define DPIO_RESET (1<<0)
399
598fac6b
DV
400#define _DPIO_TX3_SWING_CTL4_A 0x690
401#define _DPIO_TX3_SWING_CTL4_B 0x2a90
402#define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX_SWING_CTL4_A, \
403 _DPIO_TX3_SWING_CTL4_B)
404
405/*
406 * Per pipe/PLL DPIO regs
407 */
57f350b6
JB
408#define _DPIO_DIV_A 0x800c
409#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
410#define DPIO_POST_DIV_DAC 0
411#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
412#define DPIO_POST_DIV_LVDS1 2
413#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
414#define DPIO_K_SHIFT (24) /* 4 bits */
415#define DPIO_P1_SHIFT (21) /* 3 bits */
416#define DPIO_P2_SHIFT (16) /* 5 bits */
417#define DPIO_N_SHIFT (12) /* 4 bits */
418#define DPIO_ENABLE_CALIBRATION (1<<11)
419#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
420#define DPIO_M2DIV_MASK 0xff
421#define _DPIO_DIV_B 0x802c
422#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
423
424#define _DPIO_REFSFR_A 0x8014
425#define DPIO_REFSEL_OVERRIDE 27
426#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
427#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
428#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 429#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
430#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
431#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
432#define _DPIO_REFSFR_B 0x8034
433#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
434
435#define _DPIO_CORE_CLK_A 0x801c
436#define _DPIO_CORE_CLK_B 0x803c
437#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
438
598fac6b
DV
439#define _DPIO_IREF_CTL_A 0x8040
440#define _DPIO_IREF_CTL_B 0x8060
441#define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
442
443#define DPIO_IREF_BCAST 0xc044
444#define _DPIO_IREF_A 0x8044
445#define _DPIO_IREF_B 0x8064
446#define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
447
448#define _DPIO_PLL_CML_A 0x804c
449#define _DPIO_PLL_CML_B 0x806c
450#define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
451
4abb2c39
VS
452#define _DPIO_LPF_COEFF_A 0x8048
453#define _DPIO_LPF_COEFF_B 0x8068
454#define DPIO_LPF_COEFF(pipe) _PIPE(pipe, _DPIO_LPF_COEFF_A, _DPIO_LPF_COEFF_B)
57f350b6 455
598fac6b
DV
456#define DPIO_CALIBRATION 0x80ac
457
57f350b6 458#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 459
598fac6b
DV
460/*
461 * Per DDI channel DPIO regs
462 */
463
464#define _DPIO_PCS_TX_0 0x8200
465#define _DPIO_PCS_TX_1 0x8400
466#define DPIO_PCS_TX_LANE2_RESET (1<<16)
467#define DPIO_PCS_TX_LANE1_RESET (1<<7)
468#define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
469
470#define _DPIO_PCS_CLK_0 0x8204
471#define _DPIO_PCS_CLK_1 0x8404
472#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
473#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
474#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
475#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
476#define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
477
478#define _DPIO_PCS_CTL_OVR1_A 0x8224
479#define _DPIO_PCS_CTL_OVR1_B 0x8424
480#define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
481 _DPIO_PCS_CTL_OVR1_B)
482
483#define _DPIO_PCS_STAGGER0_A 0x822c
484#define _DPIO_PCS_STAGGER0_B 0x842c
485#define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
486 _DPIO_PCS_STAGGER0_B)
487
488#define _DPIO_PCS_STAGGER1_A 0x8230
489#define _DPIO_PCS_STAGGER1_B 0x8430
490#define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
491 _DPIO_PCS_STAGGER1_B)
492
493#define _DPIO_PCS_CLOCKBUF0_A 0x8238
494#define _DPIO_PCS_CLOCKBUF0_B 0x8438
495#define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
496 _DPIO_PCS_CLOCKBUF0_B)
497
498#define _DPIO_PCS_CLOCKBUF8_A 0x825c
499#define _DPIO_PCS_CLOCKBUF8_B 0x845c
500#define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
501 _DPIO_PCS_CLOCKBUF8_B)
502
503#define _DPIO_TX_SWING_CTL2_A 0x8288
504#define _DPIO_TX_SWING_CTL2_B 0x8488
505#define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
506 _DPIO_TX_SWING_CTL2_B)
507
508#define _DPIO_TX_SWING_CTL3_A 0x828c
509#define _DPIO_TX_SWING_CTL3_B 0x848c
510#define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
511 _DPIO_TX_SWING_CTL3_B)
512
513#define _DPIO_TX_SWING_CTL4_A 0x8290
514#define _DPIO_TX_SWING_CTL4_B 0x8490
515#define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
516 _DPIO_TX_SWING_CTL4_B)
517
518#define _DPIO_TX_OCALINIT_0 0x8294
519#define _DPIO_TX_OCALINIT_1 0x8494
520#define DPIO_TX_OCALINIT_EN (1<<31)
521#define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
522 _DPIO_TX_OCALINIT_1)
523
524#define _DPIO_TX_CTL_0 0x82ac
525#define _DPIO_TX_CTL_1 0x84ac
526#define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
527
528#define _DPIO_TX_LANE_0 0x82b8
529#define _DPIO_TX_LANE_1 0x84b8
530#define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
531
532#define _DPIO_DATA_CHANNEL1 0x8220
533#define _DPIO_DATA_CHANNEL2 0x8420
534#define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
535
536#define _DPIO_PORT0_PCS0 0x0220
537#define _DPIO_PORT0_PCS1 0x0420
538#define _DPIO_PORT1_PCS2 0x2620
539#define _DPIO_PORT1_PCS3 0x2820
540#define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
541#define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
542#define DPIO_DATA_CHANNEL1 0x8220
543#define DPIO_DATA_CHANNEL2 0x8420
b56747aa 544
585fb111 545/*
de151cf6 546 * Fence registers
585fb111 547 */
de151cf6 548#define FENCE_REG_830_0 0x2000
dc529a4f 549#define FENCE_REG_945_8 0x3000
de151cf6
JB
550#define I830_FENCE_START_MASK 0x07f80000
551#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 552#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
553#define I830_FENCE_PITCH_SHIFT 4
554#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 555#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 556#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 557#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
558
559#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 560#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 561
de151cf6
JB
562#define FENCE_REG_965_0 0x03000
563#define I965_FENCE_PITCH_SHIFT 2
564#define I965_FENCE_TILING_Y_SHIFT 1
565#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 566#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 567
4e901fdc
EA
568#define FENCE_REG_SANDYBRIDGE_0 0x100000
569#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 570#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 571
f691e2f4
DV
572/* control register for cpu gtt access */
573#define TILECTL 0x101000
574#define TILECTL_SWZCTL (1 << 0)
575#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
576#define TILECTL_BACKSNOOP_DIS (1 << 3)
577
de151cf6
JB
578/*
579 * Instruction and interrupt control regs
580 */
63eeaf38 581#define PGTBL_ER 0x02024
333e9fe9
DV
582#define RENDER_RING_BASE 0x02000
583#define BSD_RING_BASE 0x04000
584#define GEN6_BSD_RING_BASE 0x12000
1950de14 585#define VEBOX_RING_BASE 0x1a000
549f7365 586#define BLT_RING_BASE 0x22000
3d281d8c
DV
587#define RING_TAIL(base) ((base)+0x30)
588#define RING_HEAD(base) ((base)+0x34)
589#define RING_START(base) ((base)+0x38)
590#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
591#define RING_SYNC_0(base) ((base)+0x40)
592#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
593#define RING_SYNC_2(base) ((base)+0x48)
594#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
595#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
596#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
597#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
598#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
599#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
600#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
601#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
602#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
603#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
604#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
605#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 606#define GEN6_NOSYNC 0
8fd26859 607#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
608#define RING_HWS_PGA(base) ((base)+0x80)
609#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
610#define ARB_MODE 0x04030
611#define ARB_MODE_SWIZZLE_SNB (1<<4)
612#define ARB_MODE_SWIZZLE_IVB (1<<5)
4593010b 613#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
614#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
615#define DONE_REG 0x40b0
4593010b
EA
616#define BSD_HWS_PGA_GEN7 (0x04180)
617#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 618#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 619#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 620#define RING_NOPID(base) ((base)+0x94)
0f46832f 621#define RING_IMR(base) ((base)+0xa8)
c0c7babc 622#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
623#define TAIL_ADDR 0x001FFFF8
624#define HEAD_WRAP_COUNT 0xFFE00000
625#define HEAD_WRAP_ONE 0x00200000
626#define HEAD_ADDR 0x001FFFFC
627#define RING_NR_PAGES 0x001FF000
628#define RING_REPORT_MASK 0x00000006
629#define RING_REPORT_64K 0x00000002
630#define RING_REPORT_128K 0x00000004
631#define RING_NO_REPORT 0x00000000
632#define RING_VALID_MASK 0x00000001
633#define RING_VALID 0x00000001
634#define RING_INVALID 0x00000000
4b60e5cb
CW
635#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
636#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 637#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
638#if 0
639#define PRB0_TAIL 0x02030
640#define PRB0_HEAD 0x02034
641#define PRB0_START 0x02038
642#define PRB0_CTL 0x0203c
585fb111
JB
643#define PRB1_TAIL 0x02040 /* 915+ only */
644#define PRB1_HEAD 0x02044 /* 915+ only */
645#define PRB1_START 0x02048 /* 915+ only */
646#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 647#endif
63eeaf38
JB
648#define IPEIR_I965 0x02064
649#define IPEHR_I965 0x02068
650#define INSTDONE_I965 0x0206c
d53bd484
BW
651#define GEN7_INSTDONE_1 0x0206c
652#define GEN7_SC_INSTDONE 0x07100
653#define GEN7_SAMPLER_INSTDONE 0x0e160
654#define GEN7_ROW_INSTDONE 0x0e164
655#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
656#define RING_IPEIR(base) ((base)+0x64)
657#define RING_IPEHR(base) ((base)+0x68)
658#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
659#define RING_INSTPS(base) ((base)+0x70)
660#define RING_DMA_FADD(base) ((base)+0x78)
661#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
662#define INSTPS 0x02070 /* 965+ only */
663#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
664#define ACTHD_I965 0x02074
665#define HWS_PGA 0x02080
666#define HWS_ADDRESS_MASK 0xfffff000
667#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
668#define PWRCTXA 0x2088 /* 965GM+ only */
669#define PWRCTX_EN (1<<0)
585fb111 670#define IPEIR 0x02088
63eeaf38
JB
671#define IPEHR 0x0208c
672#define INSTDONE 0x02090
585fb111
JB
673#define NOPID 0x02094
674#define HWSTAM 0x02098
9d2f41fa 675#define DMA_FADD_I8XX 0x020d0
71cf39b1 676
f406839f 677#define ERROR_GEN6 0x040a0
71e172e8 678#define GEN7_ERR_INT 0x44040
de032bf4 679#define ERR_INT_POISON (1<<31)
8664281b
PZ
680#define ERR_INT_MMIO_UNCLAIMED (1<<13)
681#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
682#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
683#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 684#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 685
3f1e109a
PZ
686#define FPGA_DBG 0x42300
687#define FPGA_DBG_RM_NOCLAIM (1<<31)
688
0f3b6849
CW
689#define DERRMR 0x44050
690
de6e2eaf
EA
691/* GM45+ chicken bits -- debug workaround bits that may be required
692 * for various sorts of correct behavior. The top 16 bits of each are
693 * the enables for writing to the corresponding low bit.
694 */
695#define _3D_CHICKEN 0x02084
4283908e 696#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
697#define _3D_CHICKEN2 0x0208c
698/* Disables pipelining of read flushes past the SF-WIZ interface.
699 * Required on all Ironlake steppings according to the B-Spec, but the
700 * particular danger of not doing so is not specified.
701 */
702# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
703#define _3D_CHICKEN3 0x02090
87f8020e 704#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 705#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
de6e2eaf 706
71cf39b1
EA
707#define MI_MODE 0x0209c
708# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 709# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 710# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
71cf39b1 711
f8f2ac9a 712#define GEN6_GT_MODE 0x20d0
6547fbdb
DV
713#define GEN6_GT_MODE_HI (1 << 9)
714#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 715
1ec14ad3 716#define GFX_MODE 0x02520
b095cd0a 717#define GFX_MODE_GEN7 0x0229c
5eb719cd 718#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
719#define GFX_RUN_LIST_ENABLE (1<<15)
720#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
721#define GFX_SURFACE_FAULT_ENABLE (1<<12)
722#define GFX_REPLAY_MODE (1<<11)
723#define GFX_PSMI_GRANULARITY (1<<10)
724#define GFX_PPGTT_ENABLE (1<<9)
725
a7e806de
DV
726#define VLV_DISPLAY_BASE 0x180000
727
585fb111
JB
728#define SCPD0 0x0209c /* 915+ only */
729#define IER 0x020a0
730#define IIR 0x020a4
731#define IMR 0x020a8
732#define ISR 0x020ac
07ec7ec5 733#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
2d809570 734#define GCFG_DIS (1<<8)
ff763010
VS
735#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
736#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
737#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
738#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
739#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 740#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
90a72f87 741#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
742#define EIR 0x020b0
743#define EMR 0x020b4
744#define ESR 0x020b8
63eeaf38
JB
745#define GM45_ERROR_PAGE_TABLE (1<<5)
746#define GM45_ERROR_MEM_PRIV (1<<4)
747#define I915_ERROR_PAGE_TABLE (1<<4)
748#define GM45_ERROR_CP_PRIV (1<<3)
749#define I915_ERROR_MEMORY_REFRESH (1<<1)
750#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 751#define INSTPM 0x020c0
ee980b80 752#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
753#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
754 will not assert AGPBUSY# and will only
755 be delivered when out of C3. */
84f9f938 756#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
757#define ACTHD 0x020c8
758#define FW_BLC 0x020d8
8692d00e 759#define FW_BLC2 0x020dc
585fb111 760#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
761#define FW_BLC_SELF_EN_MASK (1<<31)
762#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
763#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
764#define MM_BURST_LENGTH 0x00700000
765#define MM_FIFO_WATERMARK 0x0001F000
766#define LM_BURST_LENGTH 0x00000700
767#define LM_FIFO_WATERMARK 0x0000001F
585fb111 768#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
769
770/* Make render/texture TLB fetches lower priorty than associated data
771 * fetches. This is not turned on by default
772 */
773#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
774
775/* Isoch request wait on GTT enable (Display A/B/C streams).
776 * Make isoch requests stall on the TLB update. May cause
777 * display underruns (test mode only)
778 */
779#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
780
781/* Block grant count for isoch requests when block count is
782 * set to a finite value.
783 */
784#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
785#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
786#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
787#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
788#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
789
790/* Enable render writes to complete in C2/C3/C4 power states.
791 * If this isn't enabled, render writes are prevented in low
792 * power states. That seems bad to me.
793 */
794#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
795
796/* This acknowledges an async flip immediately instead
797 * of waiting for 2TLB fetches.
798 */
799#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
800
801/* Enables non-sequential data reads through arbiter
802 */
0206e353 803#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
804
805/* Disable FSB snooping of cacheable write cycles from binner/render
806 * command stream
807 */
808#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
809
810/* Arbiter time slice for non-isoch streams */
811#define MI_ARB_TIME_SLICE_MASK (7 << 5)
812#define MI_ARB_TIME_SLICE_1 (0 << 5)
813#define MI_ARB_TIME_SLICE_2 (1 << 5)
814#define MI_ARB_TIME_SLICE_4 (2 << 5)
815#define MI_ARB_TIME_SLICE_6 (3 << 5)
816#define MI_ARB_TIME_SLICE_8 (4 << 5)
817#define MI_ARB_TIME_SLICE_10 (5 << 5)
818#define MI_ARB_TIME_SLICE_14 (6 << 5)
819#define MI_ARB_TIME_SLICE_16 (7 << 5)
820
821/* Low priority grace period page size */
822#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
823#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
824
825/* Disable display A/B trickle feed */
826#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
827
828/* Set display plane priority */
829#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
830#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
831
585fb111 832#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 833#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
834#define CM0_IZ_OPT_DISABLE (1<<6)
835#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 836#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
837#define CM0_DEPTH_EVICT_DISABLE (1<<4)
838#define CM0_COLOR_EVICT_DISABLE (1<<3)
839#define CM0_DEPTH_WRITE_DISABLE (1<<1)
840#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 841#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 842#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
843#define GFX_FLSH_CNTL_GEN6 0x101008
844#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
845#define ECOSKPD 0x021d0
846#define ECO_GATING_CX_ONLY (1<<3)
847#define ECO_FLIP_DONE (1<<0)
585fb111 848
fb046853
JB
849#define CACHE_MODE_1 0x7004 /* IVB+ */
850#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
851
4efe0708
JB
852#define GEN6_BLITTER_ECOSKPD 0x221d0
853#define GEN6_BLITTER_LOCK_SHIFT 16
854#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
855
881f47b6 856#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
857#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
858#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
859#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
860#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 861
cc609d5d
BW
862/* On modern GEN architectures interrupt control consists of two sets
863 * of registers. The first set pertains to the ring generating the
864 * interrupt. The second control is for the functional block generating the
865 * interrupt. These are PM, GT, DE, etc.
866 *
867 * Luckily *knocks on wood* all the ring interrupt bits match up with the
868 * GT interrupt bits, so we don't need to duplicate the defines.
869 *
870 * These defines should cover us well from SNB->HSW with minor exceptions
871 * it can also work on ILK.
872 */
873#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
874#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
875#define GT_BLT_USER_INTERRUPT (1 << 22)
876#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
877#define GT_BSD_USER_INTERRUPT (1 << 12)
878#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
879#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
880#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
881#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
882#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
883#define GT_RENDER_USER_INTERRUPT (1 << 0)
884
12638c57
BW
885#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
886#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
887
cc609d5d
BW
888/* These are all the "old" interrupts */
889#define ILK_BSD_USER_INTERRUPT (1<<5)
890#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
891#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
892#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
893#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
894#define I915_HWB_OOM_INTERRUPT (1<<13)
895#define I915_SYNC_STATUS_INTERRUPT (1<<12)
896#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
897#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
898#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
899#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
900#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
901#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
902#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
903#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
904#define I915_DEBUG_INTERRUPT (1<<2)
905#define I915_USER_INTERRUPT (1<<1)
906#define I915_ASLE_INTERRUPT (1<<0)
907#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6
XH
908
909#define GEN6_BSD_RNCID 0x12198
910
a1e969e0
BW
911#define GEN7_FF_THREAD_MODE 0x20a0
912#define GEN7_FF_SCHED_MASK 0x0077070
913#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
914#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
915#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
916#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 917#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
918#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
919#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
920#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
921#define GEN7_FF_VS_SCHED_HW (0x0<<12)
922#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
923#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
924#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
925#define GEN7_FF_DS_SCHED_HW (0x0<<4)
926
585fb111
JB
927/*
928 * Framebuffer compression (915+ only)
929 */
930
931#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
932#define FBC_LL_BASE 0x03204 /* 4k page aligned */
933#define FBC_CONTROL 0x03208
934#define FBC_CTL_EN (1<<31)
935#define FBC_CTL_PERIODIC (1<<30)
936#define FBC_CTL_INTERVAL_SHIFT (16)
937#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 938#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
939#define FBC_CTL_STRIDE_SHIFT (5)
940#define FBC_CTL_FENCENO (1<<0)
941#define FBC_COMMAND 0x0320c
942#define FBC_CMD_COMPRESS (1<<0)
943#define FBC_STATUS 0x03210
944#define FBC_STAT_COMPRESSING (1<<31)
945#define FBC_STAT_COMPRESSED (1<<30)
946#define FBC_STAT_MODIFIED (1<<29)
947#define FBC_STAT_CURRENT_LINE (1<<0)
948#define FBC_CONTROL2 0x03214
949#define FBC_CTL_FENCE_DBL (0<<4)
950#define FBC_CTL_IDLE_IMM (0<<2)
951#define FBC_CTL_IDLE_FULL (1<<2)
952#define FBC_CTL_IDLE_LINE (2<<2)
953#define FBC_CTL_IDLE_DEBUG (3<<2)
954#define FBC_CTL_CPU_FENCE (1<<1)
955#define FBC_CTL_PLANEA (0<<0)
956#define FBC_CTL_PLANEB (1<<0)
957#define FBC_FENCE_OFF 0x0321b
80824003 958#define FBC_TAG 0x03300
585fb111
JB
959
960#define FBC_LL_SIZE (1536)
961
74dff282
JB
962/* Framebuffer compression for GM45+ */
963#define DPFC_CB_BASE 0x3200
964#define DPFC_CONTROL 0x3208
965#define DPFC_CTL_EN (1<<31)
966#define DPFC_CTL_PLANEA (0<<30)
967#define DPFC_CTL_PLANEB (1<<30)
abe959c7 968#define IVB_DPFC_CTL_PLANE_SHIFT (29)
74dff282 969#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 970#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 971#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
972#define DPFC_SR_EN (1<<10)
973#define DPFC_CTL_LIMIT_1X (0<<6)
974#define DPFC_CTL_LIMIT_2X (1<<6)
975#define DPFC_CTL_LIMIT_4X (2<<6)
976#define DPFC_RECOMP_CTL 0x320c
977#define DPFC_RECOMP_STALL_EN (1<<27)
978#define DPFC_RECOMP_STALL_WM_SHIFT (16)
979#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
980#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
981#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
982#define DPFC_STATUS 0x3210
983#define DPFC_INVAL_SEG_SHIFT (16)
984#define DPFC_INVAL_SEG_MASK (0x07ff0000)
985#define DPFC_COMP_SEG_SHIFT (0)
986#define DPFC_COMP_SEG_MASK (0x000003ff)
987#define DPFC_STATUS2 0x3214
988#define DPFC_FENCE_YOFF 0x3218
989#define DPFC_CHICKEN 0x3224
990#define DPFC_HT_MODIFY (1<<31)
991
b52eb4dc
ZY
992/* Framebuffer compression for Ironlake */
993#define ILK_DPFC_CB_BASE 0x43200
994#define ILK_DPFC_CONTROL 0x43208
995/* The bit 28-8 is reserved */
996#define DPFC_RESERVED (0x1FFFFF00)
997#define ILK_DPFC_RECOMP_CTL 0x4320c
998#define ILK_DPFC_STATUS 0x43210
999#define ILK_DPFC_FENCE_YOFF 0x43218
1000#define ILK_DPFC_CHICKEN 0x43224
1001#define ILK_FBC_RT_BASE 0x2128
1002#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1003#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1004
1005#define ILK_DISPLAY_CHICKEN1 0x42000
1006#define ILK_FBCQ_DIS (1<<22)
0206e353 1007#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1008
b52eb4dc 1009
9c04f015
YL
1010/*
1011 * Framebuffer compression for Sandybridge
1012 *
1013 * The following two registers are of type GTTMMADR
1014 */
1015#define SNB_DPFC_CTL_SA 0x100100
1016#define SNB_CPU_FENCE_ENABLE (1<<29)
1017#define DPFC_CPU_FENCE_OFFSET 0x100104
1018
abe959c7
RV
1019/* Framebuffer compression for Ivybridge */
1020#define IVB_FBC_RT_BASE 0x7020
1021
42db64ef
PZ
1022#define IPS_CTL 0x43408
1023#define IPS_ENABLE (1 << 31)
9c04f015 1024
fd3da6c9
RV
1025#define MSG_FBC_REND_STATE 0x50380
1026#define FBC_REND_NUKE (1<<2)
1027#define FBC_REND_CACHE_CLEAN (1<<1)
1028
28554164
RV
1029#define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
1030#define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
1031#define HSW_BYPASS_FBC_QUEUE (1<<22)
1032#define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
1033 _HSW_PIPE_SLICE_CHICKEN_1_A, + \
1034 _HSW_PIPE_SLICE_CHICKEN_1_B)
1035
d89f2071
RV
1036#define HSW_CLKGATE_DISABLE_PART_1 0x46500
1037#define HSW_DPFC_GATING_DISABLE (1<<23)
1038
585fb111
JB
1039/*
1040 * GPIO regs
1041 */
1042#define GPIOA 0x5010
1043#define GPIOB 0x5014
1044#define GPIOC 0x5018
1045#define GPIOD 0x501c
1046#define GPIOE 0x5020
1047#define GPIOF 0x5024
1048#define GPIOG 0x5028
1049#define GPIOH 0x502c
1050# define GPIO_CLOCK_DIR_MASK (1 << 0)
1051# define GPIO_CLOCK_DIR_IN (0 << 1)
1052# define GPIO_CLOCK_DIR_OUT (1 << 1)
1053# define GPIO_CLOCK_VAL_MASK (1 << 2)
1054# define GPIO_CLOCK_VAL_OUT (1 << 3)
1055# define GPIO_CLOCK_VAL_IN (1 << 4)
1056# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1057# define GPIO_DATA_DIR_MASK (1 << 8)
1058# define GPIO_DATA_DIR_IN (0 << 9)
1059# define GPIO_DATA_DIR_OUT (1 << 9)
1060# define GPIO_DATA_VAL_MASK (1 << 10)
1061# define GPIO_DATA_VAL_OUT (1 << 11)
1062# define GPIO_DATA_VAL_IN (1 << 12)
1063# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1064
f899fc64
CW
1065#define GMBUS0 0x5100 /* clock/port select */
1066#define GMBUS_RATE_100KHZ (0<<8)
1067#define GMBUS_RATE_50KHZ (1<<8)
1068#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1069#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1070#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1071#define GMBUS_PORT_DISABLED 0
1072#define GMBUS_PORT_SSC 1
1073#define GMBUS_PORT_VGADDC 2
1074#define GMBUS_PORT_PANEL 3
1075#define GMBUS_PORT_DPC 4 /* HDMIC */
1076#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1077#define GMBUS_PORT_DPD 6 /* HDMID */
1078#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1079#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1080#define GMBUS1 0x5104 /* command/status */
1081#define GMBUS_SW_CLR_INT (1<<31)
1082#define GMBUS_SW_RDY (1<<30)
1083#define GMBUS_ENT (1<<29) /* enable timeout */
1084#define GMBUS_CYCLE_NONE (0<<25)
1085#define GMBUS_CYCLE_WAIT (1<<25)
1086#define GMBUS_CYCLE_INDEX (2<<25)
1087#define GMBUS_CYCLE_STOP (4<<25)
1088#define GMBUS_BYTE_COUNT_SHIFT 16
1089#define GMBUS_SLAVE_INDEX_SHIFT 8
1090#define GMBUS_SLAVE_ADDR_SHIFT 1
1091#define GMBUS_SLAVE_READ (1<<0)
1092#define GMBUS_SLAVE_WRITE (0<<0)
1093#define GMBUS2 0x5108 /* status */
1094#define GMBUS_INUSE (1<<15)
1095#define GMBUS_HW_WAIT_PHASE (1<<14)
1096#define GMBUS_STALL_TIMEOUT (1<<13)
1097#define GMBUS_INT (1<<12)
1098#define GMBUS_HW_RDY (1<<11)
1099#define GMBUS_SATOER (1<<10)
1100#define GMBUS_ACTIVE (1<<9)
1101#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1102#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1103#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1104#define GMBUS_NAK_EN (1<<3)
1105#define GMBUS_IDLE_EN (1<<2)
1106#define GMBUS_HW_WAIT_EN (1<<1)
1107#define GMBUS_HW_RDY_EN (1<<0)
1108#define GMBUS5 0x5120 /* byte index */
1109#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1110
585fb111
JB
1111/*
1112 * Clock control & power management
1113 */
1114
1115#define VGA0 0x6000
1116#define VGA1 0x6004
1117#define VGA_PD 0x6010
1118#define VGA0_PD_P2_DIV_4 (1 << 7)
1119#define VGA0_PD_P1_DIV_2 (1 << 5)
1120#define VGA0_PD_P1_SHIFT 0
1121#define VGA0_PD_P1_MASK (0x1f << 0)
1122#define VGA1_PD_P2_DIV_4 (1 << 15)
1123#define VGA1_PD_P1_DIV_2 (1 << 13)
1124#define VGA1_PD_P1_SHIFT 8
1125#define VGA1_PD_P1_MASK (0x1f << 8)
fc2de409
VS
1126#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
1127#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
9db4a9c7 1128#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111 1129#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1130#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1131#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1132#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1133#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1134#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1135#define DPLL_VGA_MODE_DIS (1 << 28)
1136#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1137#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1138#define DPLL_MODE_MASK (3 << 26)
1139#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1140#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1141#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1142#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1143#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1144#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1145#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1146#define DPLL_LOCK_VLV (1<<15)
598fac6b 1147#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1148#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
598fac6b
DV
1149#define DPLL_PORTC_READY_MASK (0xf << 4)
1150#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1151
585fb111
JB
1152#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1153/*
1154 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1155 * this field (only one bit may be set).
1156 */
1157#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1158#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1159#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1160/* i830, required in DVO non-gang */
1161#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1162#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1163#define PLL_REF_INPUT_DREFCLK (0 << 13)
1164#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1165#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1166#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1167#define PLL_REF_INPUT_MASK (3 << 13)
1168#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1169/* Ironlake */
b9055052
ZW
1170# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1171# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1172# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1173# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1174# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1175
585fb111
JB
1176/*
1177 * Parallel to Serial Load Pulse phase selection.
1178 * Selects the phase for the 10X DPLL clock for the PCIe
1179 * digital display port. The range is 4 to 13; 10 or more
1180 * is just a flip delay. The default is 6
1181 */
1182#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1183#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1184/*
1185 * SDVO multiplier for 945G/GM. Not used on 965.
1186 */
1187#define SDVO_MULTIPLIER_MASK 0x000000ff
1188#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1189#define SDVO_MULTIPLIER_SHIFT_VGA 0
fc2de409 1190#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
585fb111
JB
1191/*
1192 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1193 *
1194 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1195 */
1196#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1197#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1198/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1199#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1200#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1201/*
1202 * SDVO/UDI pixel multiplier.
1203 *
1204 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1205 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1206 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1207 * dummy bytes in the datastream at an increased clock rate, with both sides of
1208 * the link knowing how many bytes are fill.
1209 *
1210 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1211 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1212 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1213 * through an SDVO command.
1214 *
1215 * This register field has values of multiplication factor minus 1, with
1216 * a maximum multiplier of 5 for SDVO.
1217 */
1218#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1219#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1220/*
1221 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1222 * This best be set to the default value (3) or the CRT won't work. No,
1223 * I don't entirely understand what this does...
1224 */
1225#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1226#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
fc2de409 1227#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
9db4a9c7 1228#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 1229
9db4a9c7
JB
1230#define _FPA0 0x06040
1231#define _FPA1 0x06044
1232#define _FPB0 0x06048
1233#define _FPB1 0x0604c
1234#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1235#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1236#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1237#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1238#define FP_N_DIV_SHIFT 16
1239#define FP_M1_DIV_MASK 0x00003f00
1240#define FP_M1_DIV_SHIFT 8
1241#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1242#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1243#define FP_M2_DIV_SHIFT 0
1244#define DPLL_TEST 0x606c
1245#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1246#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1247#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1248#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1249#define DPLLB_TEST_N_BYPASS (1 << 19)
1250#define DPLLB_TEST_M_BYPASS (1 << 18)
1251#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1252#define DPLLA_TEST_N_BYPASS (1 << 3)
1253#define DPLLA_TEST_M_BYPASS (1 << 2)
1254#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1255#define D_STATE 0x6104
dc96e9b8 1256#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1257#define DSTATE_PLL_D3_OFF (1<<3)
1258#define DSTATE_GFX_CLOCK_GATING (1<<1)
1259#define DSTATE_DOT_CLOCK_GATING (1<<0)
d7fe0cc0 1260#define DSPCLK_GATE_D (dev_priv->info->display_mmio_offset + 0x6200)
652c393a
JB
1261# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1262# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1263# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1264# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1265# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1266# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1267# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1268# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1269# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1270# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1271# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1272# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1273# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1274# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1275# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1276# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1277# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1278# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1279# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1280# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1281# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1282# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1283# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1284# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1285# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1286# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1287# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1288# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1289/**
1290 * This bit must be set on the 830 to prevent hangs when turning off the
1291 * overlay scaler.
1292 */
1293# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1294# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1295# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1296# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1297# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1298
1299#define RENCLK_GATE_D1 0x6204
1300# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1301# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1302# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1303# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1304# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1305# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1306# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1307# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1308# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1309/** This bit must be unset on 855,865 */
1310# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1311# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1312# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1313# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1314/** This bit must be set on 855,865. */
1315# define SV_CLOCK_GATE_DISABLE (1 << 0)
1316# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1317# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1318# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1319# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1320# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1321# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1322# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1323# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1324# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1325# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1326# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1327# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1328# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1329# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1330# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1331# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1332# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1333
1334# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1335/** This bit must always be set on 965G/965GM */
1336# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1337# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1338# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1339# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1340# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1341# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1342/** This bit must always be set on 965G */
1343# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1344# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1345# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1346# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1347# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1348# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1349# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1350# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1351# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1352# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1353# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1354# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1355# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1356# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1357# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1358# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1359# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1360# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1361# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1362
1363#define RENCLK_GATE_D2 0x6208
1364#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1365#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1366#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1367#define RAMCLK_GATE_D 0x6210 /* CRL only */
1368#define DEUC 0x6214 /* CRL only */
585fb111 1369
d88b2270 1370#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1371#define FW_CSPWRDWNEN (1<<15)
1372
e0d8d59b
VS
1373#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1374
585fb111
JB
1375/*
1376 * Palette regs
1377 */
1378
4b059985
VS
1379#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1380#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
9db4a9c7 1381#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1382
673a394b
EA
1383/* MCH MMIO space */
1384
1385/*
1386 * MCHBAR mirror.
1387 *
1388 * This mirrors the MCHBAR MMIO space whose location is determined by
1389 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1390 * every way. It is not accessible from the CP register read instructions.
1391 *
1392 */
1393#define MCHBAR_MIRROR_BASE 0x10000
1394
1398261a
YL
1395#define MCHBAR_MIRROR_BASE_SNB 0x140000
1396
3ebecd07
CW
1397/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
1398#define DCLK 0x5e04
1399
673a394b
EA
1400/** 915-945 and GM965 MCH register controlling DRAM channel access */
1401#define DCC 0x10200
1402#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1403#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1404#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1405#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1406#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1407#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1408
95534263
LP
1409/** Pineview MCH register contains DDR3 setting */
1410#define CSHRDDR3CTL 0x101a8
1411#define CSHRDDR3CTL_DDR3 (1 << 2)
1412
673a394b
EA
1413/** 965 MCH register controlling DRAM channel configuration */
1414#define C0DRB3 0x10206
1415#define C1DRB3 0x10606
1416
f691e2f4
DV
1417/** snb MCH registers for reading the DRAM channel configuration */
1418#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1419#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1420#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1421#define MAD_DIMM_ECC_MASK (0x3 << 24)
1422#define MAD_DIMM_ECC_OFF (0x0 << 24)
1423#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1424#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1425#define MAD_DIMM_ECC_ON (0x3 << 24)
1426#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1427#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1428#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1429#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1430#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1431#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1432#define MAD_DIMM_A_SELECT (0x1 << 16)
1433/* DIMM sizes are in multiples of 256mb. */
1434#define MAD_DIMM_B_SIZE_SHIFT 8
1435#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1436#define MAD_DIMM_A_SIZE_SHIFT 0
1437#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1438
1d7aaa0c
DV
1439/** snb MCH registers for priority tuning */
1440#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1441#define MCH_SSKPD_WM0_MASK 0x3f
1442#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1443
b11248df
KP
1444/* Clocking configuration register */
1445#define CLKCFG 0x10c00
7662c8bd 1446#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1447#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1448#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1449#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1450#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1451#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1452/* Note, below two are guess */
b11248df 1453#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1454#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1455#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1456#define CLKCFG_MEM_533 (1 << 4)
1457#define CLKCFG_MEM_667 (2 << 4)
1458#define CLKCFG_MEM_800 (3 << 4)
1459#define CLKCFG_MEM_MASK (7 << 4)
1460
ea056c14
JB
1461#define TSC1 0x11001
1462#define TSE (1<<0)
7648fa99
JB
1463#define TR1 0x11006
1464#define TSFS 0x11020
1465#define TSFS_SLOPE_MASK 0x0000ff00
1466#define TSFS_SLOPE_SHIFT 8
1467#define TSFS_INTR_MASK 0x000000ff
1468
f97108d1
JB
1469#define CRSTANDVID 0x11100
1470#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1471#define PXVFREQ_PX_MASK 0x7f000000
1472#define PXVFREQ_PX_SHIFT 24
1473#define VIDFREQ_BASE 0x11110
1474#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1475#define VIDFREQ2 0x11114
1476#define VIDFREQ3 0x11118
1477#define VIDFREQ4 0x1111c
1478#define VIDFREQ_P0_MASK 0x1f000000
1479#define VIDFREQ_P0_SHIFT 24
1480#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1481#define VIDFREQ_P0_CSCLK_SHIFT 20
1482#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1483#define VIDFREQ_P0_CRCLK_SHIFT 16
1484#define VIDFREQ_P1_MASK 0x00001f00
1485#define VIDFREQ_P1_SHIFT 8
1486#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1487#define VIDFREQ_P1_CSCLK_SHIFT 4
1488#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1489#define INTTOEXT_BASE_ILK 0x11300
1490#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1491#define INTTOEXT_MAP3_SHIFT 24
1492#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1493#define INTTOEXT_MAP2_SHIFT 16
1494#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1495#define INTTOEXT_MAP1_SHIFT 8
1496#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1497#define INTTOEXT_MAP0_SHIFT 0
1498#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1499#define MEMSWCTL 0x11170 /* Ironlake only */
1500#define MEMCTL_CMD_MASK 0xe000
1501#define MEMCTL_CMD_SHIFT 13
1502#define MEMCTL_CMD_RCLK_OFF 0
1503#define MEMCTL_CMD_RCLK_ON 1
1504#define MEMCTL_CMD_CHFREQ 2
1505#define MEMCTL_CMD_CHVID 3
1506#define MEMCTL_CMD_VMMOFF 4
1507#define MEMCTL_CMD_VMMON 5
1508#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1509 when command complete */
1510#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1511#define MEMCTL_FREQ_SHIFT 8
1512#define MEMCTL_SFCAVM (1<<7)
1513#define MEMCTL_TGT_VID_MASK 0x007f
1514#define MEMIHYST 0x1117c
1515#define MEMINTREN 0x11180 /* 16 bits */
1516#define MEMINT_RSEXIT_EN (1<<8)
1517#define MEMINT_CX_SUPR_EN (1<<7)
1518#define MEMINT_CONT_BUSY_EN (1<<6)
1519#define MEMINT_AVG_BUSY_EN (1<<5)
1520#define MEMINT_EVAL_CHG_EN (1<<4)
1521#define MEMINT_MON_IDLE_EN (1<<3)
1522#define MEMINT_UP_EVAL_EN (1<<2)
1523#define MEMINT_DOWN_EVAL_EN (1<<1)
1524#define MEMINT_SW_CMD_EN (1<<0)
1525#define MEMINTRSTR 0x11182 /* 16 bits */
1526#define MEM_RSEXIT_MASK 0xc000
1527#define MEM_RSEXIT_SHIFT 14
1528#define MEM_CONT_BUSY_MASK 0x3000
1529#define MEM_CONT_BUSY_SHIFT 12
1530#define MEM_AVG_BUSY_MASK 0x0c00
1531#define MEM_AVG_BUSY_SHIFT 10
1532#define MEM_EVAL_CHG_MASK 0x0300
1533#define MEM_EVAL_BUSY_SHIFT 8
1534#define MEM_MON_IDLE_MASK 0x00c0
1535#define MEM_MON_IDLE_SHIFT 6
1536#define MEM_UP_EVAL_MASK 0x0030
1537#define MEM_UP_EVAL_SHIFT 4
1538#define MEM_DOWN_EVAL_MASK 0x000c
1539#define MEM_DOWN_EVAL_SHIFT 2
1540#define MEM_SW_CMD_MASK 0x0003
1541#define MEM_INT_STEER_GFX 0
1542#define MEM_INT_STEER_CMR 1
1543#define MEM_INT_STEER_SMI 2
1544#define MEM_INT_STEER_SCI 3
1545#define MEMINTRSTS 0x11184
1546#define MEMINT_RSEXIT (1<<7)
1547#define MEMINT_CONT_BUSY (1<<6)
1548#define MEMINT_AVG_BUSY (1<<5)
1549#define MEMINT_EVAL_CHG (1<<4)
1550#define MEMINT_MON_IDLE (1<<3)
1551#define MEMINT_UP_EVAL (1<<2)
1552#define MEMINT_DOWN_EVAL (1<<1)
1553#define MEMINT_SW_CMD (1<<0)
1554#define MEMMODECTL 0x11190
1555#define MEMMODE_BOOST_EN (1<<31)
1556#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1557#define MEMMODE_BOOST_FREQ_SHIFT 24
1558#define MEMMODE_IDLE_MODE_MASK 0x00030000
1559#define MEMMODE_IDLE_MODE_SHIFT 16
1560#define MEMMODE_IDLE_MODE_EVAL 0
1561#define MEMMODE_IDLE_MODE_CONT 1
1562#define MEMMODE_HWIDLE_EN (1<<15)
1563#define MEMMODE_SWMODE_EN (1<<14)
1564#define MEMMODE_RCLK_GATE (1<<13)
1565#define MEMMODE_HW_UPDATE (1<<12)
1566#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1567#define MEMMODE_FSTART_SHIFT 8
1568#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1569#define MEMMODE_FMAX_SHIFT 4
1570#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1571#define RCBMAXAVG 0x1119c
1572#define MEMSWCTL2 0x1119e /* Cantiga only */
1573#define SWMEMCMD_RENDER_OFF (0 << 13)
1574#define SWMEMCMD_RENDER_ON (1 << 13)
1575#define SWMEMCMD_SWFREQ (2 << 13)
1576#define SWMEMCMD_TARVID (3 << 13)
1577#define SWMEMCMD_VRM_OFF (4 << 13)
1578#define SWMEMCMD_VRM_ON (5 << 13)
1579#define CMDSTS (1<<12)
1580#define SFCAVM (1<<11)
1581#define SWFREQ_MASK 0x0380 /* P0-7 */
1582#define SWFREQ_SHIFT 7
1583#define TARVID_MASK 0x001f
1584#define MEMSTAT_CTG 0x111a0
1585#define RCBMINAVG 0x111a0
1586#define RCUPEI 0x111b0
1587#define RCDNEI 0x111b4
88271da3
JB
1588#define RSTDBYCTL 0x111b8
1589#define RS1EN (1<<31)
1590#define RS2EN (1<<30)
1591#define RS3EN (1<<29)
1592#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1593#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1594#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1595#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1596#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1597#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1598#define RSX_STATUS_MASK (7<<20)
1599#define RSX_STATUS_ON (0<<20)
1600#define RSX_STATUS_RC1 (1<<20)
1601#define RSX_STATUS_RC1E (2<<20)
1602#define RSX_STATUS_RS1 (3<<20)
1603#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1604#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1605#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1606#define RSX_STATUS_RSVD2 (7<<20)
1607#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1608#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1609#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1610#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1611#define RS1CONTSAV_MASK (3<<14)
1612#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1613#define RS1CONTSAV_RSVD (1<<14)
1614#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1615#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1616#define NORMSLEXLAT_MASK (3<<12)
1617#define SLOW_RS123 (0<<12)
1618#define SLOW_RS23 (1<<12)
1619#define SLOW_RS3 (2<<12)
1620#define NORMAL_RS123 (3<<12)
1621#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1622#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1623#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1624#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1625#define RS_CSTATE_MASK (3<<4)
1626#define RS_CSTATE_C367_RS1 (0<<4)
1627#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1628#define RS_CSTATE_RSVD (2<<4)
1629#define RS_CSTATE_C367_RS2 (3<<4)
1630#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1631#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1632#define VIDCTL 0x111c0
1633#define VIDSTS 0x111c8
1634#define VIDSTART 0x111cc /* 8 bits */
1635#define MEMSTAT_ILK 0x111f8
1636#define MEMSTAT_VID_MASK 0x7f00
1637#define MEMSTAT_VID_SHIFT 8
1638#define MEMSTAT_PSTATE_MASK 0x00f8
1639#define MEMSTAT_PSTATE_SHIFT 3
1640#define MEMSTAT_MON_ACTV (1<<2)
1641#define MEMSTAT_SRC_CTL_MASK 0x0003
1642#define MEMSTAT_SRC_CTL_CORE 0
1643#define MEMSTAT_SRC_CTL_TRB 1
1644#define MEMSTAT_SRC_CTL_THM 2
1645#define MEMSTAT_SRC_CTL_STDBY 3
1646#define RCPREVBSYTUPAVG 0x113b8
1647#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1648#define PMMISC 0x11214
1649#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1650#define SDEW 0x1124c
1651#define CSIEW0 0x11250
1652#define CSIEW1 0x11254
1653#define CSIEW2 0x11258
1654#define PEW 0x1125c
1655#define DEW 0x11270
1656#define MCHAFE 0x112c0
1657#define CSIEC 0x112e0
1658#define DMIEC 0x112e4
1659#define DDREC 0x112e8
1660#define PEG0EC 0x112ec
1661#define PEG1EC 0x112f0
1662#define GFXEC 0x112f4
1663#define RPPREVBSYTUPAVG 0x113b8
1664#define RPPREVBSYTDNAVG 0x113bc
1665#define ECR 0x11600
1666#define ECR_GPFE (1<<31)
1667#define ECR_IMONE (1<<30)
1668#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1669#define OGW0 0x11608
1670#define OGW1 0x1160c
1671#define EG0 0x11610
1672#define EG1 0x11614
1673#define EG2 0x11618
1674#define EG3 0x1161c
1675#define EG4 0x11620
1676#define EG5 0x11624
1677#define EG6 0x11628
1678#define EG7 0x1162c
1679#define PXW 0x11664
1680#define PXWL 0x11680
1681#define LCFUSE02 0x116c0
1682#define LCFUSE_HIV_MASK 0x000000ff
1683#define CSIPLL0 0x12c10
1684#define DDRMPLL1 0X12c20
7d57382e
EA
1685#define PEG_BAND_GAP_DATA 0x14d68
1686
c4de7b0f
CW
1687#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1688#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1689#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1690
3b8d8d91
JB
1691#define GEN6_GT_PERF_STATUS 0x145948
1692#define GEN6_RP_STATE_LIMITS 0x145994
1693#define GEN6_RP_STATE_CAP 0x145998
1694
aa40d6bb
ZN
1695/*
1696 * Logical Context regs
1697 */
1698#define CCID 0x2180
1699#define CCID_EN (1<<0)
fe1cc68f
BW
1700#define CXT_SIZE 0x21a0
1701#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1702#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1703#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1704#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1705#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1706#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1707 GEN6_CXT_RING_SIZE(cxt_reg) + \
1708 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1709 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1710 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 1711#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
1712#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1713#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
1714#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1715#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1716#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1717#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
6a4ea124
BW
1718#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1719 GEN7_CXT_RING_SIZE(ctx_reg) + \
1720 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
4f91dd6f
BW
1721 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1722 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1723 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
1724/* Haswell does have the CXT_SIZE register however it does not appear to be
1725 * valid. Now, docs explain in dwords what is in the context object. The full
1726 * size is 70720 bytes, however, the power context and execlist context will
1727 * never be saved (power context is stored elsewhere, and execlists don't work
1728 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1729 */
1730#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
fe1cc68f 1731
585fb111
JB
1732/*
1733 * Overlay regs
1734 */
1735
1736#define OVADD 0x30000
1737#define DOVSTA 0x30008
1738#define OC_BUF (0x3<<20)
1739#define OGAMC5 0x30010
1740#define OGAMC4 0x30014
1741#define OGAMC3 0x30018
1742#define OGAMC2 0x3001c
1743#define OGAMC1 0x30020
1744#define OGAMC0 0x30024
1745
1746/*
1747 * Display engine regs
1748 */
1749
1750/* Pipe A timing regs */
4e8e7eb7
VS
1751#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1752#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1753#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1754#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1755#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1756#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1757#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1758#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1759#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
585fb111
JB
1760
1761/* Pipe B timing regs */
4e8e7eb7
VS
1762#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1763#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1764#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1765#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1766#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1767#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1768#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1769#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1770#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
0529a0d9 1771
9db4a9c7 1772
fe2b8f9d
PZ
1773#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1774#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1775#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1776#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1777#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1778#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
9db4a9c7 1779#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
fe2b8f9d 1780#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1781
2b28bb1b
RV
1782/* HSW eDP PSR registers */
1783#define EDP_PSR_CTL 0x64800
1784#define EDP_PSR_ENABLE (1<<31)
1785#define EDP_PSR_LINK_DISABLE (0<<27)
1786#define EDP_PSR_LINK_STANDBY (1<<27)
1787#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
1788#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
1789#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
1790#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
1791#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
1792#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
1793#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
1794#define EDP_PSR_TP1_TP2_SEL (0<<11)
1795#define EDP_PSR_TP1_TP3_SEL (1<<11)
1796#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
1797#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
1798#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
1799#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
1800#define EDP_PSR_TP1_TIME_500us (0<<4)
1801#define EDP_PSR_TP1_TIME_100us (1<<4)
1802#define EDP_PSR_TP1_TIME_2500us (2<<4)
1803#define EDP_PSR_TP1_TIME_0us (3<<4)
1804#define EDP_PSR_IDLE_FRAME_SHIFT 0
1805
1806#define EDP_PSR_AUX_CTL 0x64810
1807#define EDP_PSR_AUX_DATA1 0x64814
1808#define EDP_PSR_DPCD_COMMAND 0x80060000
1809#define EDP_PSR_AUX_DATA2 0x64818
1810#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
1811#define EDP_PSR_AUX_DATA3 0x6481c
1812#define EDP_PSR_AUX_DATA4 0x64820
1813#define EDP_PSR_AUX_DATA5 0x64824
1814
1815#define EDP_PSR_STATUS_CTL 0x64840
1816#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
1817#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
1818#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
1819#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
1820#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
1821#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
1822#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
1823#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
1824#define EDP_PSR_STATUS_LINK_MASK (3<<26)
1825#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
1826#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
1827#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
1828#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
1829#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
1830#define EDP_PSR_STATUS_COUNT_SHIFT 16
1831#define EDP_PSR_STATUS_COUNT_MASK 0xf
1832#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
1833#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
1834#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
1835#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
1836#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
1837#define EDP_PSR_STATUS_IDLE_MASK 0xf
1838
1839#define EDP_PSR_PERF_CNT 0x64844
1840#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b
RV
1841
1842#define EDP_PSR_DEBUG_CTL 0x64860
1843#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
1844#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
1845#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
1846
585fb111
JB
1847/* VGA port control */
1848#define ADPA 0x61100
ebc0fd88 1849#define PCH_ADPA 0xe1100
540a8950 1850#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 1851
585fb111
JB
1852#define ADPA_DAC_ENABLE (1<<31)
1853#define ADPA_DAC_DISABLE 0
1854#define ADPA_PIPE_SELECT_MASK (1<<30)
1855#define ADPA_PIPE_A_SELECT 0
1856#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1857#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
1858/* CPT uses bits 29:30 for pch transcoder select */
1859#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1860#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1861#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1862#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1863#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1864#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1865#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1866#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1867#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1868#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1869#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1870#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1871#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1872#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1873#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1874#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1875#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1876#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1877#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
1878#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1879#define ADPA_SETS_HVPOLARITY 0
60222c0c 1880#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 1881#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 1882#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
1883#define ADPA_HSYNC_CNTL_ENABLE 0
1884#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1885#define ADPA_VSYNC_ACTIVE_LOW 0
1886#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1887#define ADPA_HSYNC_ACTIVE_LOW 0
1888#define ADPA_DPMS_MASK (~(3<<10))
1889#define ADPA_DPMS_ON (0<<10)
1890#define ADPA_DPMS_SUSPEND (1<<10)
1891#define ADPA_DPMS_STANDBY (2<<10)
1892#define ADPA_DPMS_OFF (3<<10)
1893
939fe4d7 1894
585fb111 1895/* Hotplug control (945+ only) */
67d62c57 1896#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
26739f12
DV
1897#define PORTB_HOTPLUG_INT_EN (1 << 29)
1898#define PORTC_HOTPLUG_INT_EN (1 << 28)
1899#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1900#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1901#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1902#define TV_HOTPLUG_INT_EN (1 << 18)
1903#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
1904#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
1905 PORTC_HOTPLUG_INT_EN | \
1906 PORTD_HOTPLUG_INT_EN | \
1907 SDVOC_HOTPLUG_INT_EN | \
1908 SDVOB_HOTPLUG_INT_EN | \
1909 CRT_HOTPLUG_INT_EN)
585fb111 1910#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1911#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1912/* must use period 64 on GM45 according to docs */
1913#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1914#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1915#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1916#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1917#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1918#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1919#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1920#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1921#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1922#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1923#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1924#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 1925
67d62c57 1926#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
10f76a38 1927/* HDMI/DP bits are gen4+ */
26739f12
DV
1928#define PORTB_HOTPLUG_LIVE_STATUS (1 << 29)
1929#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
1930#define PORTD_HOTPLUG_LIVE_STATUS (1 << 27)
1931#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
1932#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
1933#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 1934/* CRT/TV common between gen3+ */
585fb111
JB
1935#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1936#define TV_HOTPLUG_INT_STATUS (1 << 10)
1937#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1938#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1939#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1940#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
084b612e
CW
1941/* SDVO is different across gen3/4 */
1942#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1943#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
1944/*
1945 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
1946 * since reality corrobates that they're the same as on gen3. But keep these
1947 * bits here (and the comment!) to help any other lost wanderers back onto the
1948 * right tracks.
1949 */
084b612e
CW
1950#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1951#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1952#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1953#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
1954#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
1955 SDVOB_HOTPLUG_INT_STATUS_G4X | \
1956 SDVOC_HOTPLUG_INT_STATUS_G4X | \
1957 PORTB_HOTPLUG_INT_STATUS | \
1958 PORTC_HOTPLUG_INT_STATUS | \
1959 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
1960
1961#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
1962 SDVOB_HOTPLUG_INT_STATUS_I915 | \
1963 SDVOC_HOTPLUG_INT_STATUS_I915 | \
1964 PORTB_HOTPLUG_INT_STATUS | \
1965 PORTC_HOTPLUG_INT_STATUS | \
1966 PORTD_HOTPLUG_INT_STATUS)
585fb111 1967
c20cd312
PZ
1968/* SDVO and HDMI port control.
1969 * The same register may be used for SDVO or HDMI */
1970#define GEN3_SDVOB 0x61140
1971#define GEN3_SDVOC 0x61160
1972#define GEN4_HDMIB GEN3_SDVOB
1973#define GEN4_HDMIC GEN3_SDVOC
1974#define PCH_SDVOB 0xe1140
1975#define PCH_HDMIB PCH_SDVOB
1976#define PCH_HDMIC 0xe1150
1977#define PCH_HDMID 0xe1160
1978
1979/* Gen 3 SDVO bits: */
1980#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
1981#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
1982#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
1983#define SDVO_PIPE_B_SELECT (1 << 30)
1984#define SDVO_STALL_SELECT (1 << 29)
1985#define SDVO_INTERRUPT_ENABLE (1 << 26)
585fb111
JB
1986/**
1987 * 915G/GM SDVO pixel multiplier.
585fb111 1988 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
1989 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1990 */
c20cd312 1991#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 1992#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
1993#define SDVO_PHASE_SELECT_MASK (15 << 19)
1994#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1995#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1996#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
1997#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
1998#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
1999#define SDVO_DETECTED (1 << 2)
585fb111 2000/* Bits to be preserved when writing */
c20cd312
PZ
2001#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2002 SDVO_INTERRUPT_ENABLE)
2003#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2004
2005/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2006#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
c20cd312
PZ
2007#define SDVO_ENCODING_SDVO (0 << 10)
2008#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2009#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2010#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2011#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2012#define SDVO_AUDIO_ENABLE (1 << 6)
2013/* VSYNC/HSYNC bits new with 965, default is to be set */
2014#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2015#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2016
2017/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2018#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2019#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2020
2021/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2022#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2023#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2024
585fb111
JB
2025
2026/* DVO port control */
2027#define DVOA 0x61120
2028#define DVOB 0x61140
2029#define DVOC 0x61160
2030#define DVO_ENABLE (1 << 31)
2031#define DVO_PIPE_B_SELECT (1 << 30)
2032#define DVO_PIPE_STALL_UNUSED (0 << 28)
2033#define DVO_PIPE_STALL (1 << 28)
2034#define DVO_PIPE_STALL_TV (2 << 28)
2035#define DVO_PIPE_STALL_MASK (3 << 28)
2036#define DVO_USE_VGA_SYNC (1 << 15)
2037#define DVO_DATA_ORDER_I740 (0 << 14)
2038#define DVO_DATA_ORDER_FP (1 << 14)
2039#define DVO_VSYNC_DISABLE (1 << 11)
2040#define DVO_HSYNC_DISABLE (1 << 10)
2041#define DVO_VSYNC_TRISTATE (1 << 9)
2042#define DVO_HSYNC_TRISTATE (1 << 8)
2043#define DVO_BORDER_ENABLE (1 << 7)
2044#define DVO_DATA_ORDER_GBRG (1 << 6)
2045#define DVO_DATA_ORDER_RGGB (0 << 6)
2046#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2047#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2048#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2049#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2050#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2051#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2052#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2053#define DVO_PRESERVE_MASK (0x7<<24)
2054#define DVOA_SRCDIM 0x61124
2055#define DVOB_SRCDIM 0x61144
2056#define DVOC_SRCDIM 0x61164
2057#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2058#define DVO_SRCDIM_VERTICAL_SHIFT 0
2059
2060/* LVDS port control */
2061#define LVDS 0x61180
2062/*
2063 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2064 * the DPLL semantics change when the LVDS is assigned to that pipe.
2065 */
2066#define LVDS_PORT_EN (1 << 31)
2067/* Selects pipe B for LVDS data. Must be set on pre-965. */
2068#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2069#define LVDS_PIPE_MASK (1 << 30)
1519b995 2070#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2071/* LVDS dithering flag on 965/g4x platform */
2072#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2073/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2074#define LVDS_VSYNC_POLARITY (1 << 21)
2075#define LVDS_HSYNC_POLARITY (1 << 20)
2076
a3e17eb8
ZY
2077/* Enable border for unscaled (or aspect-scaled) display */
2078#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2079/*
2080 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2081 * pixel.
2082 */
2083#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2084#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2085#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2086/*
2087 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2088 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2089 * on.
2090 */
2091#define LVDS_A3_POWER_MASK (3 << 6)
2092#define LVDS_A3_POWER_DOWN (0 << 6)
2093#define LVDS_A3_POWER_UP (3 << 6)
2094/*
2095 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2096 * is set.
2097 */
2098#define LVDS_CLKB_POWER_MASK (3 << 4)
2099#define LVDS_CLKB_POWER_DOWN (0 << 4)
2100#define LVDS_CLKB_POWER_UP (3 << 4)
2101/*
2102 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2103 * setting for whether we are in dual-channel mode. The B3 pair will
2104 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2105 */
2106#define LVDS_B0B3_POWER_MASK (3 << 2)
2107#define LVDS_B0B3_POWER_DOWN (0 << 2)
2108#define LVDS_B0B3_POWER_UP (3 << 2)
2109
3c17fe4b
DH
2110/* Video Data Island Packet control */
2111#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2112/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2113 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2114 * of the infoframe structure specified by CEA-861. */
2115#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2116#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2117#define VIDEO_DIP_CTL 0x61170
2da8af54 2118/* Pre HSW: */
3c17fe4b
DH
2119#define VIDEO_DIP_ENABLE (1 << 31)
2120#define VIDEO_DIP_PORT_B (1 << 29)
2121#define VIDEO_DIP_PORT_C (2 << 29)
4e89ee17 2122#define VIDEO_DIP_PORT_D (3 << 29)
3e6e6395 2123#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2124#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2125#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2126#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2127#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2128#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2129#define VIDEO_DIP_SELECT_AVI (0 << 19)
2130#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2131#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2132#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2133#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2134#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2135#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2136#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2137/* HSW and later: */
0dd87d20
PZ
2138#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2139#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2140#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2141#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2142#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2143#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2144
585fb111
JB
2145/* Panel power sequencing */
2146#define PP_STATUS 0x61200
2147#define PP_ON (1 << 31)
2148/*
2149 * Indicates that all dependencies of the panel are on:
2150 *
2151 * - PLL enabled
2152 * - pipe enabled
2153 * - LVDS/DVOB/DVOC on
2154 */
2155#define PP_READY (1 << 30)
2156#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2157#define PP_SEQUENCE_POWER_UP (1 << 28)
2158#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2159#define PP_SEQUENCE_MASK (3 << 28)
2160#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2161#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2162#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2163#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2164#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2165#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2166#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2167#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2168#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2169#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2170#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2171#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2172#define PP_CONTROL 0x61204
2173#define POWER_TARGET_ON (1 << 0)
2174#define PP_ON_DELAYS 0x61208
2175#define PP_OFF_DELAYS 0x6120c
2176#define PP_DIVISOR 0x61210
2177
2178/* Panel fitting */
7e470abf 2179#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
585fb111
JB
2180#define PFIT_ENABLE (1 << 31)
2181#define PFIT_PIPE_MASK (3 << 29)
2182#define PFIT_PIPE_SHIFT 29
2183#define VERT_INTERP_DISABLE (0 << 10)
2184#define VERT_INTERP_BILINEAR (1 << 10)
2185#define VERT_INTERP_MASK (3 << 10)
2186#define VERT_AUTO_SCALE (1 << 9)
2187#define HORIZ_INTERP_DISABLE (0 << 6)
2188#define HORIZ_INTERP_BILINEAR (1 << 6)
2189#define HORIZ_INTERP_MASK (3 << 6)
2190#define HORIZ_AUTO_SCALE (1 << 5)
2191#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2192#define PFIT_FILTER_FUZZY (0 << 24)
2193#define PFIT_SCALING_AUTO (0 << 26)
2194#define PFIT_SCALING_PROGRAMMED (1 << 26)
2195#define PFIT_SCALING_PILLAR (2 << 26)
2196#define PFIT_SCALING_LETTER (3 << 26)
7e470abf 2197#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
3fbe18d6
ZY
2198/* Pre-965 */
2199#define PFIT_VERT_SCALE_SHIFT 20
2200#define PFIT_VERT_SCALE_MASK 0xfff00000
2201#define PFIT_HORIZ_SCALE_SHIFT 4
2202#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2203/* 965+ */
2204#define PFIT_VERT_SCALE_SHIFT_965 16
2205#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2206#define PFIT_HORIZ_SCALE_SHIFT_965 0
2207#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2208
7e470abf 2209#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
585fb111
JB
2210
2211/* Backlight control */
12569ad6 2212#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2213#define BLM_PWM_ENABLE (1 << 31)
2214#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2215#define BLM_PIPE_SELECT (1 << 29)
2216#define BLM_PIPE_SELECT_IVB (3 << 29)
2217#define BLM_PIPE_A (0 << 29)
2218#define BLM_PIPE_B (1 << 29)
2219#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2220#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2221#define BLM_TRANSCODER_B BLM_PIPE_B
2222#define BLM_TRANSCODER_C BLM_PIPE_C
2223#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2224#define BLM_PIPE(pipe) ((pipe) << 29)
2225#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2226#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2227#define BLM_PHASE_IN_ENABLE (1 << 25)
2228#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2229#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2230#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2231#define BLM_PHASE_IN_COUNT_SHIFT (8)
2232#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2233#define BLM_PHASE_IN_INCR_SHIFT (0)
2234#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
12569ad6 2235#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
ba3820ad
TI
2236/*
2237 * This is the most significant 15 bits of the number of backlight cycles in a
2238 * complete cycle of the modulated backlight control.
2239 *
2240 * The actual value is this field multiplied by two.
2241 */
7cf41601
DV
2242#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2243#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2244#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2245/*
2246 * This is the number of cycles out of the backlight modulation cycle for which
2247 * the backlight is on.
2248 *
2249 * This field must be no greater than the number of cycles in the complete
2250 * backlight modulation cycle.
2251 */
2252#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2253#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2254#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2255#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2256
12569ad6 2257#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
0eb96d6e 2258
7cf41601
DV
2259/* New registers for PCH-split platforms. Safe where new bits show up, the
2260 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2261#define BLC_PWM_CPU_CTL2 0x48250
2262#define BLC_PWM_CPU_CTL 0x48254
2263
2264/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2265 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2266#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2267#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2268#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2269#define BLM_PCH_POLARITY (1 << 29)
2270#define BLC_PWM_PCH_CTL2 0xc8254
2271
585fb111
JB
2272/* TV port control */
2273#define TV_CTL 0x68000
2274/** Enables the TV encoder */
2275# define TV_ENC_ENABLE (1 << 31)
2276/** Sources the TV encoder input from pipe B instead of A. */
2277# define TV_ENC_PIPEB_SELECT (1 << 30)
2278/** Outputs composite video (DAC A only) */
2279# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2280/** Outputs SVideo video (DAC B/C) */
2281# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2282/** Outputs Component video (DAC A/B/C) */
2283# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2284/** Outputs Composite and SVideo (DAC A/B/C) */
2285# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2286# define TV_TRILEVEL_SYNC (1 << 21)
2287/** Enables slow sync generation (945GM only) */
2288# define TV_SLOW_SYNC (1 << 20)
2289/** Selects 4x oversampling for 480i and 576p */
2290# define TV_OVERSAMPLE_4X (0 << 18)
2291/** Selects 2x oversampling for 720p and 1080i */
2292# define TV_OVERSAMPLE_2X (1 << 18)
2293/** Selects no oversampling for 1080p */
2294# define TV_OVERSAMPLE_NONE (2 << 18)
2295/** Selects 8x oversampling */
2296# define TV_OVERSAMPLE_8X (3 << 18)
2297/** Selects progressive mode rather than interlaced */
2298# define TV_PROGRESSIVE (1 << 17)
2299/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2300# define TV_PAL_BURST (1 << 16)
2301/** Field for setting delay of Y compared to C */
2302# define TV_YC_SKEW_MASK (7 << 12)
2303/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2304# define TV_ENC_SDP_FIX (1 << 11)
2305/**
2306 * Enables a fix for the 915GM only.
2307 *
2308 * Not sure what it does.
2309 */
2310# define TV_ENC_C0_FIX (1 << 10)
2311/** Bits that must be preserved by software */
d2d9f232 2312# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
2313# define TV_FUSE_STATE_MASK (3 << 4)
2314/** Read-only state that reports all features enabled */
2315# define TV_FUSE_STATE_ENABLED (0 << 4)
2316/** Read-only state that reports that Macrovision is disabled in hardware*/
2317# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2318/** Read-only state that reports that TV-out is disabled in hardware. */
2319# define TV_FUSE_STATE_DISABLED (2 << 4)
2320/** Normal operation */
2321# define TV_TEST_MODE_NORMAL (0 << 0)
2322/** Encoder test pattern 1 - combo pattern */
2323# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2324/** Encoder test pattern 2 - full screen vertical 75% color bars */
2325# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2326/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2327# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2328/** Encoder test pattern 4 - random noise */
2329# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2330/** Encoder test pattern 5 - linear color ramps */
2331# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2332/**
2333 * This test mode forces the DACs to 50% of full output.
2334 *
2335 * This is used for load detection in combination with TVDAC_SENSE_MASK
2336 */
2337# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2338# define TV_TEST_MODE_MASK (7 << 0)
2339
2340#define TV_DAC 0x68004
b8ed2a4f 2341# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2342/**
2343 * Reports that DAC state change logic has reported change (RO).
2344 *
2345 * This gets cleared when TV_DAC_STATE_EN is cleared
2346*/
2347# define TVDAC_STATE_CHG (1 << 31)
2348# define TVDAC_SENSE_MASK (7 << 28)
2349/** Reports that DAC A voltage is above the detect threshold */
2350# define TVDAC_A_SENSE (1 << 30)
2351/** Reports that DAC B voltage is above the detect threshold */
2352# define TVDAC_B_SENSE (1 << 29)
2353/** Reports that DAC C voltage is above the detect threshold */
2354# define TVDAC_C_SENSE (1 << 28)
2355/**
2356 * Enables DAC state detection logic, for load-based TV detection.
2357 *
2358 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2359 * to off, for load detection to work.
2360 */
2361# define TVDAC_STATE_CHG_EN (1 << 27)
2362/** Sets the DAC A sense value to high */
2363# define TVDAC_A_SENSE_CTL (1 << 26)
2364/** Sets the DAC B sense value to high */
2365# define TVDAC_B_SENSE_CTL (1 << 25)
2366/** Sets the DAC C sense value to high */
2367# define TVDAC_C_SENSE_CTL (1 << 24)
2368/** Overrides the ENC_ENABLE and DAC voltage levels */
2369# define DAC_CTL_OVERRIDE (1 << 7)
2370/** Sets the slew rate. Must be preserved in software */
2371# define ENC_TVDAC_SLEW_FAST (1 << 6)
2372# define DAC_A_1_3_V (0 << 4)
2373# define DAC_A_1_1_V (1 << 4)
2374# define DAC_A_0_7_V (2 << 4)
cb66c692 2375# define DAC_A_MASK (3 << 4)
585fb111
JB
2376# define DAC_B_1_3_V (0 << 2)
2377# define DAC_B_1_1_V (1 << 2)
2378# define DAC_B_0_7_V (2 << 2)
cb66c692 2379# define DAC_B_MASK (3 << 2)
585fb111
JB
2380# define DAC_C_1_3_V (0 << 0)
2381# define DAC_C_1_1_V (1 << 0)
2382# define DAC_C_0_7_V (2 << 0)
cb66c692 2383# define DAC_C_MASK (3 << 0)
585fb111
JB
2384
2385/**
2386 * CSC coefficients are stored in a floating point format with 9 bits of
2387 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2388 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2389 * -1 (0x3) being the only legal negative value.
2390 */
2391#define TV_CSC_Y 0x68010
2392# define TV_RY_MASK 0x07ff0000
2393# define TV_RY_SHIFT 16
2394# define TV_GY_MASK 0x00000fff
2395# define TV_GY_SHIFT 0
2396
2397#define TV_CSC_Y2 0x68014
2398# define TV_BY_MASK 0x07ff0000
2399# define TV_BY_SHIFT 16
2400/**
2401 * Y attenuation for component video.
2402 *
2403 * Stored in 1.9 fixed point.
2404 */
2405# define TV_AY_MASK 0x000003ff
2406# define TV_AY_SHIFT 0
2407
2408#define TV_CSC_U 0x68018
2409# define TV_RU_MASK 0x07ff0000
2410# define TV_RU_SHIFT 16
2411# define TV_GU_MASK 0x000007ff
2412# define TV_GU_SHIFT 0
2413
2414#define TV_CSC_U2 0x6801c
2415# define TV_BU_MASK 0x07ff0000
2416# define TV_BU_SHIFT 16
2417/**
2418 * U attenuation for component video.
2419 *
2420 * Stored in 1.9 fixed point.
2421 */
2422# define TV_AU_MASK 0x000003ff
2423# define TV_AU_SHIFT 0
2424
2425#define TV_CSC_V 0x68020
2426# define TV_RV_MASK 0x0fff0000
2427# define TV_RV_SHIFT 16
2428# define TV_GV_MASK 0x000007ff
2429# define TV_GV_SHIFT 0
2430
2431#define TV_CSC_V2 0x68024
2432# define TV_BV_MASK 0x07ff0000
2433# define TV_BV_SHIFT 16
2434/**
2435 * V attenuation for component video.
2436 *
2437 * Stored in 1.9 fixed point.
2438 */
2439# define TV_AV_MASK 0x000007ff
2440# define TV_AV_SHIFT 0
2441
2442#define TV_CLR_KNOBS 0x68028
2443/** 2s-complement brightness adjustment */
2444# define TV_BRIGHTNESS_MASK 0xff000000
2445# define TV_BRIGHTNESS_SHIFT 24
2446/** Contrast adjustment, as a 2.6 unsigned floating point number */
2447# define TV_CONTRAST_MASK 0x00ff0000
2448# define TV_CONTRAST_SHIFT 16
2449/** Saturation adjustment, as a 2.6 unsigned floating point number */
2450# define TV_SATURATION_MASK 0x0000ff00
2451# define TV_SATURATION_SHIFT 8
2452/** Hue adjustment, as an integer phase angle in degrees */
2453# define TV_HUE_MASK 0x000000ff
2454# define TV_HUE_SHIFT 0
2455
2456#define TV_CLR_LEVEL 0x6802c
2457/** Controls the DAC level for black */
2458# define TV_BLACK_LEVEL_MASK 0x01ff0000
2459# define TV_BLACK_LEVEL_SHIFT 16
2460/** Controls the DAC level for blanking */
2461# define TV_BLANK_LEVEL_MASK 0x000001ff
2462# define TV_BLANK_LEVEL_SHIFT 0
2463
2464#define TV_H_CTL_1 0x68030
2465/** Number of pixels in the hsync. */
2466# define TV_HSYNC_END_MASK 0x1fff0000
2467# define TV_HSYNC_END_SHIFT 16
2468/** Total number of pixels minus one in the line (display and blanking). */
2469# define TV_HTOTAL_MASK 0x00001fff
2470# define TV_HTOTAL_SHIFT 0
2471
2472#define TV_H_CTL_2 0x68034
2473/** Enables the colorburst (needed for non-component color) */
2474# define TV_BURST_ENA (1 << 31)
2475/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2476# define TV_HBURST_START_SHIFT 16
2477# define TV_HBURST_START_MASK 0x1fff0000
2478/** Length of the colorburst */
2479# define TV_HBURST_LEN_SHIFT 0
2480# define TV_HBURST_LEN_MASK 0x0001fff
2481
2482#define TV_H_CTL_3 0x68038
2483/** End of hblank, measured in pixels minus one from start of hsync */
2484# define TV_HBLANK_END_SHIFT 16
2485# define TV_HBLANK_END_MASK 0x1fff0000
2486/** Start of hblank, measured in pixels minus one from start of hsync */
2487# define TV_HBLANK_START_SHIFT 0
2488# define TV_HBLANK_START_MASK 0x0001fff
2489
2490#define TV_V_CTL_1 0x6803c
2491/** XXX */
2492# define TV_NBR_END_SHIFT 16
2493# define TV_NBR_END_MASK 0x07ff0000
2494/** XXX */
2495# define TV_VI_END_F1_SHIFT 8
2496# define TV_VI_END_F1_MASK 0x00003f00
2497/** XXX */
2498# define TV_VI_END_F2_SHIFT 0
2499# define TV_VI_END_F2_MASK 0x0000003f
2500
2501#define TV_V_CTL_2 0x68040
2502/** Length of vsync, in half lines */
2503# define TV_VSYNC_LEN_MASK 0x07ff0000
2504# define TV_VSYNC_LEN_SHIFT 16
2505/** Offset of the start of vsync in field 1, measured in one less than the
2506 * number of half lines.
2507 */
2508# define TV_VSYNC_START_F1_MASK 0x00007f00
2509# define TV_VSYNC_START_F1_SHIFT 8
2510/**
2511 * Offset of the start of vsync in field 2, measured in one less than the
2512 * number of half lines.
2513 */
2514# define TV_VSYNC_START_F2_MASK 0x0000007f
2515# define TV_VSYNC_START_F2_SHIFT 0
2516
2517#define TV_V_CTL_3 0x68044
2518/** Enables generation of the equalization signal */
2519# define TV_EQUAL_ENA (1 << 31)
2520/** Length of vsync, in half lines */
2521# define TV_VEQ_LEN_MASK 0x007f0000
2522# define TV_VEQ_LEN_SHIFT 16
2523/** Offset of the start of equalization in field 1, measured in one less than
2524 * the number of half lines.
2525 */
2526# define TV_VEQ_START_F1_MASK 0x0007f00
2527# define TV_VEQ_START_F1_SHIFT 8
2528/**
2529 * Offset of the start of equalization in field 2, measured in one less than
2530 * the number of half lines.
2531 */
2532# define TV_VEQ_START_F2_MASK 0x000007f
2533# define TV_VEQ_START_F2_SHIFT 0
2534
2535#define TV_V_CTL_4 0x68048
2536/**
2537 * Offset to start of vertical colorburst, measured in one less than the
2538 * number of lines from vertical start.
2539 */
2540# define TV_VBURST_START_F1_MASK 0x003f0000
2541# define TV_VBURST_START_F1_SHIFT 16
2542/**
2543 * Offset to the end of vertical colorburst, measured in one less than the
2544 * number of lines from the start of NBR.
2545 */
2546# define TV_VBURST_END_F1_MASK 0x000000ff
2547# define TV_VBURST_END_F1_SHIFT 0
2548
2549#define TV_V_CTL_5 0x6804c
2550/**
2551 * Offset to start of vertical colorburst, measured in one less than the
2552 * number of lines from vertical start.
2553 */
2554# define TV_VBURST_START_F2_MASK 0x003f0000
2555# define TV_VBURST_START_F2_SHIFT 16
2556/**
2557 * Offset to the end of vertical colorburst, measured in one less than the
2558 * number of lines from the start of NBR.
2559 */
2560# define TV_VBURST_END_F2_MASK 0x000000ff
2561# define TV_VBURST_END_F2_SHIFT 0
2562
2563#define TV_V_CTL_6 0x68050
2564/**
2565 * Offset to start of vertical colorburst, measured in one less than the
2566 * number of lines from vertical start.
2567 */
2568# define TV_VBURST_START_F3_MASK 0x003f0000
2569# define TV_VBURST_START_F3_SHIFT 16
2570/**
2571 * Offset to the end of vertical colorburst, measured in one less than the
2572 * number of lines from the start of NBR.
2573 */
2574# define TV_VBURST_END_F3_MASK 0x000000ff
2575# define TV_VBURST_END_F3_SHIFT 0
2576
2577#define TV_V_CTL_7 0x68054
2578/**
2579 * Offset to start of vertical colorburst, measured in one less than the
2580 * number of lines from vertical start.
2581 */
2582# define TV_VBURST_START_F4_MASK 0x003f0000
2583# define TV_VBURST_START_F4_SHIFT 16
2584/**
2585 * Offset to the end of vertical colorburst, measured in one less than the
2586 * number of lines from the start of NBR.
2587 */
2588# define TV_VBURST_END_F4_MASK 0x000000ff
2589# define TV_VBURST_END_F4_SHIFT 0
2590
2591#define TV_SC_CTL_1 0x68060
2592/** Turns on the first subcarrier phase generation DDA */
2593# define TV_SC_DDA1_EN (1 << 31)
2594/** Turns on the first subcarrier phase generation DDA */
2595# define TV_SC_DDA2_EN (1 << 30)
2596/** Turns on the first subcarrier phase generation DDA */
2597# define TV_SC_DDA3_EN (1 << 29)
2598/** Sets the subcarrier DDA to reset frequency every other field */
2599# define TV_SC_RESET_EVERY_2 (0 << 24)
2600/** Sets the subcarrier DDA to reset frequency every fourth field */
2601# define TV_SC_RESET_EVERY_4 (1 << 24)
2602/** Sets the subcarrier DDA to reset frequency every eighth field */
2603# define TV_SC_RESET_EVERY_8 (2 << 24)
2604/** Sets the subcarrier DDA to never reset the frequency */
2605# define TV_SC_RESET_NEVER (3 << 24)
2606/** Sets the peak amplitude of the colorburst.*/
2607# define TV_BURST_LEVEL_MASK 0x00ff0000
2608# define TV_BURST_LEVEL_SHIFT 16
2609/** Sets the increment of the first subcarrier phase generation DDA */
2610# define TV_SCDDA1_INC_MASK 0x00000fff
2611# define TV_SCDDA1_INC_SHIFT 0
2612
2613#define TV_SC_CTL_2 0x68064
2614/** Sets the rollover for the second subcarrier phase generation DDA */
2615# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2616# define TV_SCDDA2_SIZE_SHIFT 16
2617/** Sets the increent of the second subcarrier phase generation DDA */
2618# define TV_SCDDA2_INC_MASK 0x00007fff
2619# define TV_SCDDA2_INC_SHIFT 0
2620
2621#define TV_SC_CTL_3 0x68068
2622/** Sets the rollover for the third subcarrier phase generation DDA */
2623# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2624# define TV_SCDDA3_SIZE_SHIFT 16
2625/** Sets the increent of the third subcarrier phase generation DDA */
2626# define TV_SCDDA3_INC_MASK 0x00007fff
2627# define TV_SCDDA3_INC_SHIFT 0
2628
2629#define TV_WIN_POS 0x68070
2630/** X coordinate of the display from the start of horizontal active */
2631# define TV_XPOS_MASK 0x1fff0000
2632# define TV_XPOS_SHIFT 16
2633/** Y coordinate of the display from the start of vertical active (NBR) */
2634# define TV_YPOS_MASK 0x00000fff
2635# define TV_YPOS_SHIFT 0
2636
2637#define TV_WIN_SIZE 0x68074
2638/** Horizontal size of the display window, measured in pixels*/
2639# define TV_XSIZE_MASK 0x1fff0000
2640# define TV_XSIZE_SHIFT 16
2641/**
2642 * Vertical size of the display window, measured in pixels.
2643 *
2644 * Must be even for interlaced modes.
2645 */
2646# define TV_YSIZE_MASK 0x00000fff
2647# define TV_YSIZE_SHIFT 0
2648
2649#define TV_FILTER_CTL_1 0x68080
2650/**
2651 * Enables automatic scaling calculation.
2652 *
2653 * If set, the rest of the registers are ignored, and the calculated values can
2654 * be read back from the register.
2655 */
2656# define TV_AUTO_SCALE (1 << 31)
2657/**
2658 * Disables the vertical filter.
2659 *
2660 * This is required on modes more than 1024 pixels wide */
2661# define TV_V_FILTER_BYPASS (1 << 29)
2662/** Enables adaptive vertical filtering */
2663# define TV_VADAPT (1 << 28)
2664# define TV_VADAPT_MODE_MASK (3 << 26)
2665/** Selects the least adaptive vertical filtering mode */
2666# define TV_VADAPT_MODE_LEAST (0 << 26)
2667/** Selects the moderately adaptive vertical filtering mode */
2668# define TV_VADAPT_MODE_MODERATE (1 << 26)
2669/** Selects the most adaptive vertical filtering mode */
2670# define TV_VADAPT_MODE_MOST (3 << 26)
2671/**
2672 * Sets the horizontal scaling factor.
2673 *
2674 * This should be the fractional part of the horizontal scaling factor divided
2675 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2676 *
2677 * (src width - 1) / ((oversample * dest width) - 1)
2678 */
2679# define TV_HSCALE_FRAC_MASK 0x00003fff
2680# define TV_HSCALE_FRAC_SHIFT 0
2681
2682#define TV_FILTER_CTL_2 0x68084
2683/**
2684 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2685 *
2686 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2687 */
2688# define TV_VSCALE_INT_MASK 0x00038000
2689# define TV_VSCALE_INT_SHIFT 15
2690/**
2691 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2692 *
2693 * \sa TV_VSCALE_INT_MASK
2694 */
2695# define TV_VSCALE_FRAC_MASK 0x00007fff
2696# define TV_VSCALE_FRAC_SHIFT 0
2697
2698#define TV_FILTER_CTL_3 0x68088
2699/**
2700 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2701 *
2702 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2703 *
2704 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2705 */
2706# define TV_VSCALE_IP_INT_MASK 0x00038000
2707# define TV_VSCALE_IP_INT_SHIFT 15
2708/**
2709 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2710 *
2711 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2712 *
2713 * \sa TV_VSCALE_IP_INT_MASK
2714 */
2715# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2716# define TV_VSCALE_IP_FRAC_SHIFT 0
2717
2718#define TV_CC_CONTROL 0x68090
2719# define TV_CC_ENABLE (1 << 31)
2720/**
2721 * Specifies which field to send the CC data in.
2722 *
2723 * CC data is usually sent in field 0.
2724 */
2725# define TV_CC_FID_MASK (1 << 27)
2726# define TV_CC_FID_SHIFT 27
2727/** Sets the horizontal position of the CC data. Usually 135. */
2728# define TV_CC_HOFF_MASK 0x03ff0000
2729# define TV_CC_HOFF_SHIFT 16
2730/** Sets the vertical position of the CC data. Usually 21 */
2731# define TV_CC_LINE_MASK 0x0000003f
2732# define TV_CC_LINE_SHIFT 0
2733
2734#define TV_CC_DATA 0x68094
2735# define TV_CC_RDY (1 << 31)
2736/** Second word of CC data to be transmitted. */
2737# define TV_CC_DATA_2_MASK 0x007f0000
2738# define TV_CC_DATA_2_SHIFT 16
2739/** First word of CC data to be transmitted. */
2740# define TV_CC_DATA_1_MASK 0x0000007f
2741# define TV_CC_DATA_1_SHIFT 0
2742
2743#define TV_H_LUMA_0 0x68100
2744#define TV_H_LUMA_59 0x681ec
2745#define TV_H_CHROMA_0 0x68200
2746#define TV_H_CHROMA_59 0x682ec
2747#define TV_V_LUMA_0 0x68300
2748#define TV_V_LUMA_42 0x683a8
2749#define TV_V_CHROMA_0 0x68400
2750#define TV_V_CHROMA_42 0x684a8
2751
040d87f1 2752/* Display Port */
32f9d658 2753#define DP_A 0x64000 /* eDP */
040d87f1
KP
2754#define DP_B 0x64100
2755#define DP_C 0x64200
2756#define DP_D 0x64300
2757
2758#define DP_PORT_EN (1 << 31)
2759#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2760#define DP_PIPE_MASK (1 << 30)
2761
040d87f1
KP
2762/* Link training mode - select a suitable mode for each stage */
2763#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2764#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2765#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2766#define DP_LINK_TRAIN_OFF (3 << 28)
2767#define DP_LINK_TRAIN_MASK (3 << 28)
2768#define DP_LINK_TRAIN_SHIFT 28
2769
8db9d77b
ZW
2770/* CPT Link training mode */
2771#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2772#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2773#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2774#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2775#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2776#define DP_LINK_TRAIN_SHIFT_CPT 8
2777
040d87f1
KP
2778/* Signal voltages. These are mostly controlled by the other end */
2779#define DP_VOLTAGE_0_4 (0 << 25)
2780#define DP_VOLTAGE_0_6 (1 << 25)
2781#define DP_VOLTAGE_0_8 (2 << 25)
2782#define DP_VOLTAGE_1_2 (3 << 25)
2783#define DP_VOLTAGE_MASK (7 << 25)
2784#define DP_VOLTAGE_SHIFT 25
2785
2786/* Signal pre-emphasis levels, like voltages, the other end tells us what
2787 * they want
2788 */
2789#define DP_PRE_EMPHASIS_0 (0 << 22)
2790#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2791#define DP_PRE_EMPHASIS_6 (2 << 22)
2792#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2793#define DP_PRE_EMPHASIS_MASK (7 << 22)
2794#define DP_PRE_EMPHASIS_SHIFT 22
2795
2796/* How many wires to use. I guess 3 was too hard */
17aa6be9 2797#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
2798#define DP_PORT_WIDTH_MASK (7 << 19)
2799
2800/* Mystic DPCD version 1.1 special mode */
2801#define DP_ENHANCED_FRAMING (1 << 18)
2802
32f9d658
ZW
2803/* eDP */
2804#define DP_PLL_FREQ_270MHZ (0 << 16)
2805#define DP_PLL_FREQ_160MHZ (1 << 16)
2806#define DP_PLL_FREQ_MASK (3 << 16)
2807
040d87f1
KP
2808/** locked once port is enabled */
2809#define DP_PORT_REVERSAL (1 << 15)
2810
32f9d658
ZW
2811/* eDP */
2812#define DP_PLL_ENABLE (1 << 14)
2813
040d87f1
KP
2814/** sends the clock on lane 15 of the PEG for debug */
2815#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2816
2817#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2818#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2819
2820/** limit RGB values to avoid confusing TVs */
2821#define DP_COLOR_RANGE_16_235 (1 << 8)
2822
2823/** Turn on the audio link */
2824#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2825
2826/** vs and hs sync polarity */
2827#define DP_SYNC_VS_HIGH (1 << 4)
2828#define DP_SYNC_HS_HIGH (1 << 3)
2829
2830/** A fantasy */
2831#define DP_DETECTED (1 << 2)
2832
2833/** The aux channel provides a way to talk to the
2834 * signal sink for DDC etc. Max packet size supported
2835 * is 20 bytes in each direction, hence the 5 fixed
2836 * data registers
2837 */
32f9d658
ZW
2838#define DPA_AUX_CH_CTL 0x64010
2839#define DPA_AUX_CH_DATA1 0x64014
2840#define DPA_AUX_CH_DATA2 0x64018
2841#define DPA_AUX_CH_DATA3 0x6401c
2842#define DPA_AUX_CH_DATA4 0x64020
2843#define DPA_AUX_CH_DATA5 0x64024
2844
040d87f1
KP
2845#define DPB_AUX_CH_CTL 0x64110
2846#define DPB_AUX_CH_DATA1 0x64114
2847#define DPB_AUX_CH_DATA2 0x64118
2848#define DPB_AUX_CH_DATA3 0x6411c
2849#define DPB_AUX_CH_DATA4 0x64120
2850#define DPB_AUX_CH_DATA5 0x64124
2851
2852#define DPC_AUX_CH_CTL 0x64210
2853#define DPC_AUX_CH_DATA1 0x64214
2854#define DPC_AUX_CH_DATA2 0x64218
2855#define DPC_AUX_CH_DATA3 0x6421c
2856#define DPC_AUX_CH_DATA4 0x64220
2857#define DPC_AUX_CH_DATA5 0x64224
2858
2859#define DPD_AUX_CH_CTL 0x64310
2860#define DPD_AUX_CH_DATA1 0x64314
2861#define DPD_AUX_CH_DATA2 0x64318
2862#define DPD_AUX_CH_DATA3 0x6431c
2863#define DPD_AUX_CH_DATA4 0x64320
2864#define DPD_AUX_CH_DATA5 0x64324
2865
2866#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2867#define DP_AUX_CH_CTL_DONE (1 << 30)
2868#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2869#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2870#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2871#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2872#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2873#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2874#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2875#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2876#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2877#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2878#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2879#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2880#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2881#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2882#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2883#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2884#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2885#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2886#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2887
2888/*
2889 * Computing GMCH M and N values for the Display Port link
2890 *
2891 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2892 *
2893 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2894 *
2895 * The GMCH value is used internally
2896 *
2897 * bytes_per_pixel is the number of bytes coming out of the plane,
2898 * which is after the LUTs, so we want the bytes for our color format.
2899 * For our current usage, this is always 3, one byte for R, G and B.
2900 */
e3b95f1e
DV
2901#define _PIPEA_DATA_M_G4X 0x70050
2902#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
2903
2904/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 2905#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 2906#define TU_SIZE_SHIFT 25
a65851af 2907#define TU_SIZE_MASK (0x3f << 25)
040d87f1 2908
a65851af
VS
2909#define DATA_LINK_M_N_MASK (0xffffff)
2910#define DATA_LINK_N_MAX (0x800000)
040d87f1 2911
e3b95f1e
DV
2912#define _PIPEA_DATA_N_G4X 0x70054
2913#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
2914#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2915
2916/*
2917 * Computing Link M and N values for the Display Port link
2918 *
2919 * Link M / N = pixel_clock / ls_clk
2920 *
2921 * (the DP spec calls pixel_clock the 'strm_clk')
2922 *
2923 * The Link value is transmitted in the Main Stream
2924 * Attributes and VB-ID.
2925 */
2926
e3b95f1e
DV
2927#define _PIPEA_LINK_M_G4X 0x70060
2928#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
2929#define PIPEA_DP_LINK_M_MASK (0xffffff)
2930
e3b95f1e
DV
2931#define _PIPEA_LINK_N_G4X 0x70064
2932#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
2933#define PIPEA_DP_LINK_N_MASK (0xffffff)
2934
e3b95f1e
DV
2935#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
2936#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
2937#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
2938#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 2939
585fb111
JB
2940/* Display & cursor control */
2941
2942/* Pipe A */
0c3870ee 2943#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
837ba00f
PZ
2944#define DSL_LINEMASK_GEN2 0x00000fff
2945#define DSL_LINEMASK_GEN3 0x00001fff
0c3870ee 2946#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
5eddb70b
CW
2947#define PIPECONF_ENABLE (1<<31)
2948#define PIPECONF_DISABLE 0
2949#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2950#define I965_PIPECONF_ACTIVE (1<<30)
f47166d2 2951#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
2952#define PIPECONF_SINGLE_WIDE 0
2953#define PIPECONF_PIPE_UNLOCKED 0
2954#define PIPECONF_PIPE_LOCKED (1<<25)
2955#define PIPECONF_PALETTE 0
2956#define PIPECONF_GAMMA (1<<24)
585fb111 2957#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 2958#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 2959#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
2960/* Note that pre-gen3 does not support interlaced display directly. Panel
2961 * fitting must be disabled on pre-ilk for interlaced. */
2962#define PIPECONF_PROGRESSIVE (0 << 21)
2963#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2964#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2965#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2966#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2967/* Ironlake and later have a complete new set of values for interlaced. PFIT
2968 * means panel fitter required, PF means progressive fetch, DBL means power
2969 * saving pixel doubling. */
2970#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2971#define PIPECONF_INTERLACED_ILK (3 << 21)
2972#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2973#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 2974#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
652c393a 2975#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 2976#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
2977#define PIPECONF_BPC_MASK (0x7 << 5)
2978#define PIPECONF_8BPC (0<<5)
2979#define PIPECONF_10BPC (1<<5)
2980#define PIPECONF_6BPC (2<<5)
2981#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
2982#define PIPECONF_DITHER_EN (1<<4)
2983#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2984#define PIPECONF_DITHER_TYPE_SP (0<<2)
2985#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2986#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2987#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
0c3870ee 2988#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
585fb111 2989#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 2990#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
2991#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2992#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2993#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 2994#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2995#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2996#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2997#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2998#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 2999#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3000#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3001#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3002#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
3003#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3004#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3005#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3006#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3007#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7 3008#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
c70af1e4 3009#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3010#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3011#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3012#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 3013#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3014#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3015#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3016#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3017#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3018#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
3019#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3020#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
3021#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3022#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3023#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3024#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3025
9db4a9c7 3026#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
702e7a56 3027#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
9db4a9c7
JB
3028#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
3029#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
3030#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
3031#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 3032
b41fbda1 3033#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3034#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3035#define PIPEB_HLINE_INT_EN (1<<28)
3036#define PIPEB_VBLANK_INT_EN (1<<27)
3037#define SPRITED_FLIPDONE_INT_EN (1<<26)
3038#define SPRITEC_FLIPDONE_INT_EN (1<<25)
3039#define PLANEB_FLIPDONE_INT_EN (1<<24)
7983117f 3040#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3041#define PIPEA_HLINE_INT_EN (1<<20)
3042#define PIPEA_VBLANK_INT_EN (1<<19)
3043#define SPRITEB_FLIPDONE_INT_EN (1<<18)
3044#define SPRITEA_FLIPDONE_INT_EN (1<<17)
3045#define PLANEA_FLIPDONE_INT_EN (1<<16)
3046
b41fbda1 3047#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
c46ce4d7
JB
3048#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3049#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3050#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3051#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3052#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3053#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3054#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3055#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3056#define DPINVGTT_EN_MASK 0xff0000
3057#define CURSORB_INVALID_GTT_STATUS (1<<7)
3058#define CURSORA_INVALID_GTT_STATUS (1<<6)
3059#define SPRITED_INVALID_GTT_STATUS (1<<5)
3060#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3061#define PLANEB_INVALID_GTT_STATUS (1<<3)
3062#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3063#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3064#define PLANEA_INVALID_GTT_STATUS (1<<0)
3065#define DPINVGTT_STATUS_MASK 0xff
3066
585fb111
JB
3067#define DSPARB 0x70030
3068#define DSPARB_CSTART_MASK (0x7f << 7)
3069#define DSPARB_CSTART_SHIFT 7
3070#define DSPARB_BSTART_MASK (0x7f)
3071#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3072#define DSPARB_BEND_SHIFT 9 /* on 855 */
3073#define DSPARB_AEND_SHIFT 0
3074
90f7da3f 3075#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
0e442c60 3076#define DSPFW_SR_SHIFT 23
0206e353 3077#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 3078#define DSPFW_CURSORB_SHIFT 16
d4294342 3079#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 3080#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
3081#define DSPFW_PLANEB_MASK (0x7f<<8)
3082#define DSPFW_PLANEA_MASK (0x7f)
90f7da3f 3083#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
0e442c60 3084#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 3085#define DSPFW_CURSORA_SHIFT 8
d4294342 3086#define DSPFW_PLANEC_MASK (0x7f)
90f7da3f 3087#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
0e442c60
JB
3088#define DSPFW_HPLL_SR_EN (1<<31)
3089#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 3090#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
3091#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3092#define DSPFW_HPLL_CURSOR_SHIFT 16
3093#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3094#define DSPFW_HPLL_SR_MASK (0x1ff)
12569ad6
JB
3095#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
3096#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
7662c8bd 3097
12a3c055
GB
3098/* drain latency register values*/
3099#define DRAIN_LATENCY_PRECISION_32 32
3100#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 3101#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
3102#define DDL_CURSORA_PRECISION_32 (1<<31)
3103#define DDL_CURSORA_PRECISION_16 (0<<31)
3104#define DDL_CURSORA_SHIFT 24
3105#define DDL_PLANEA_PRECISION_32 (1<<7)
3106#define DDL_PLANEA_PRECISION_16 (0<<7)
8f6d8ee9 3107#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
3108#define DDL_CURSORB_PRECISION_32 (1<<31)
3109#define DDL_CURSORB_PRECISION_16 (0<<31)
3110#define DDL_CURSORB_SHIFT 24
3111#define DDL_PLANEB_PRECISION_32 (1<<7)
3112#define DDL_PLANEB_PRECISION_16 (0<<7)
3113
7662c8bd 3114/* FIFO watermark sizes etc */
0e442c60 3115#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
3116#define I915_FIFO_LINE_SIZE 64
3117#define I830_FIFO_LINE_SIZE 32
0e442c60 3118
ceb04246 3119#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 3120#define G4X_FIFO_SIZE 127
1b07e04e
ZY
3121#define I965_FIFO_SIZE 512
3122#define I945_FIFO_SIZE 127
7662c8bd 3123#define I915_FIFO_SIZE 95
dff33cfc 3124#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 3125#define I830_FIFO_SIZE 95
0e442c60 3126
ceb04246 3127#define VALLEYVIEW_MAX_WM 0xff
0e442c60 3128#define G4X_MAX_WM 0x3f
7662c8bd
SL
3129#define I915_MAX_WM 0x3f
3130
f2b115e6
AJ
3131#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3132#define PINEVIEW_FIFO_LINE_SIZE 64
3133#define PINEVIEW_MAX_WM 0x1ff
3134#define PINEVIEW_DFT_WM 0x3f
3135#define PINEVIEW_DFT_HPLLOFF_WM 0
3136#define PINEVIEW_GUARD_WM 10
3137#define PINEVIEW_CURSOR_FIFO 64
3138#define PINEVIEW_CURSOR_MAX_WM 0x3f
3139#define PINEVIEW_CURSOR_DFT_WM 0
3140#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3141
ceb04246 3142#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3143#define I965_CURSOR_FIFO 64
3144#define I965_CURSOR_MAX_WM 32
3145#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3146
3147/* define the Watermark register on Ironlake */
3148#define WM0_PIPEA_ILK 0x45100
3149#define WM0_PIPE_PLANE_MASK (0x7f<<16)
3150#define WM0_PIPE_PLANE_SHIFT 16
3151#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
3152#define WM0_PIPE_SPRITE_SHIFT 8
3153#define WM0_PIPE_CURSOR_MASK (0x1f)
3154
3155#define WM0_PIPEB_ILK 0x45104
d6c892df 3156#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3157#define WM1_LP_ILK 0x45108
3158#define WM1_LP_SR_EN (1<<31)
3159#define WM1_LP_LATENCY_SHIFT 24
3160#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3161#define WM1_LP_FBC_MASK (0xf<<20)
3162#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
3163#define WM1_LP_SR_MASK (0x1ff<<8)
3164#define WM1_LP_SR_SHIFT 8
3165#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
3166#define WM2_LP_ILK 0x4510c
3167#define WM2_LP_EN (1<<31)
3168#define WM3_LP_ILK 0x45110
3169#define WM3_LP_EN (1<<31)
3170#define WM1S_LP_ILK 0x45120
b840d907
JB
3171#define WM2S_LP_IVB 0x45124
3172#define WM3S_LP_IVB 0x45128
dd8849c8 3173#define WM1S_LP_EN (1<<31)
7f8a8569 3174
cca32e9a
PZ
3175#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3176 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3177 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3178
7f8a8569
ZW
3179/* Memory latency timer register */
3180#define MLTR_ILK 0x11222
b79d4990
JB
3181#define MLTR_WM1_SHIFT 0
3182#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3183/* the unit of memory self-refresh latency time is 0.5us */
3184#define ILK_SRLT_MASK 0x3f
b79d4990
JB
3185#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
3186#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
3187#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
3188
3189/* define the fifo size on Ironlake */
3190#define ILK_DISPLAY_FIFO 128
3191#define ILK_DISPLAY_MAXWM 64
3192#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
3193#define ILK_CURSOR_FIFO 32
3194#define ILK_CURSOR_MAXWM 16
3195#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
3196
3197#define ILK_DISPLAY_SR_FIFO 512
3198#define ILK_DISPLAY_MAX_SRWM 0x1ff
3199#define ILK_DISPLAY_DFT_SRWM 0x3f
3200#define ILK_CURSOR_SR_FIFO 64
3201#define ILK_CURSOR_MAX_SRWM 0x3f
3202#define ILK_CURSOR_DFT_SRWM 8
3203
3204#define ILK_FIFO_LINE_SIZE 64
3205
1398261a
YL
3206/* define the WM info on Sandybridge */
3207#define SNB_DISPLAY_FIFO 128
3208#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
3209#define SNB_DISPLAY_DFTWM 8
3210#define SNB_CURSOR_FIFO 32
3211#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
3212#define SNB_CURSOR_DFTWM 8
3213
3214#define SNB_DISPLAY_SR_FIFO 512
3215#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
3216#define SNB_DISPLAY_DFT_SRWM 0x3f
3217#define SNB_CURSOR_SR_FIFO 64
3218#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
3219#define SNB_CURSOR_DFT_SRWM 8
3220
3221#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
3222
3223#define SNB_FIFO_LINE_SIZE 64
3224
3225
3226/* the address where we get all kinds of latency value */
3227#define SSKPD 0x5d10
3228#define SSKPD_WM_MASK 0x3f
3229#define SSKPD_WM0_SHIFT 0
3230#define SSKPD_WM1_SHIFT 8
3231#define SSKPD_WM2_SHIFT 16
3232#define SSKPD_WM3_SHIFT 24
3233
3234#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
3235#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
3236#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
3237#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
3238#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
3239
585fb111
JB
3240/*
3241 * The two pipe frame counter registers are not synchronized, so
3242 * reading a stable value is somewhat tricky. The following code
3243 * should work:
3244 *
3245 * do {
3246 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3247 * PIPE_FRAME_HIGH_SHIFT;
3248 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3249 * PIPE_FRAME_LOW_SHIFT);
3250 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3251 * PIPE_FRAME_HIGH_SHIFT);
3252 * } while (high1 != high2);
3253 * frame = (high1 << 8) | low1;
3254 */
0c3870ee 3255#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
585fb111
JB
3256#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3257#define PIPE_FRAME_HIGH_SHIFT 0
0c3870ee 3258#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
585fb111
JB
3259#define PIPE_FRAME_LOW_MASK 0xff000000
3260#define PIPE_FRAME_LOW_SHIFT 24
3261#define PIPE_PIXEL_MASK 0x00ffffff
3262#define PIPE_PIXEL_SHIFT 0
9880b7a5 3263/* GM45+ just has to be different */
9db4a9c7
JB
3264#define _PIPEA_FRMCOUNT_GM45 0x70040
3265#define _PIPEA_FLIPCOUNT_GM45 0x70044
3266#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
3267
3268/* Cursor A & B regs */
9dc33f31 3269#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
14b60391
JB
3270/* Old style CUR*CNTR flags (desktop 8xx) */
3271#define CURSOR_ENABLE 0x80000000
3272#define CURSOR_GAMMA_ENABLE 0x40000000
3273#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 3274#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
3275#define CURSOR_FORMAT_SHIFT 24
3276#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3277#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3278#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3279#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3280#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3281#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3282/* New style CUR*CNTR flags */
3283#define CURSOR_MODE 0x27
585fb111
JB
3284#define CURSOR_MODE_DISABLE 0x00
3285#define CURSOR_MODE_64_32B_AX 0x07
3286#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
3287#define MCURSOR_PIPE_SELECT (1 << 28)
3288#define MCURSOR_PIPE_A 0x00
3289#define MCURSOR_PIPE_B (1 << 28)
585fb111 3290#define MCURSOR_GAMMA_ENABLE (1 << 26)
9dc33f31
VS
3291#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3292#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
585fb111
JB
3293#define CURSOR_POS_MASK 0x007FF
3294#define CURSOR_POS_SIGN 0x8000
3295#define CURSOR_X_SHIFT 0
3296#define CURSOR_Y_SHIFT 16
14b60391 3297#define CURSIZE 0x700a0
9dc33f31
VS
3298#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3299#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3300#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
585fb111 3301
65a21cd6
JB
3302#define _CURBCNTR_IVB 0x71080
3303#define _CURBBASE_IVB 0x71084
3304#define _CURBPOS_IVB 0x71088
3305
9db4a9c7
JB
3306#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3307#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3308#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 3309
65a21cd6
JB
3310#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3311#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3312#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3313
585fb111 3314/* Display A control */
895abf0c 3315#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
585fb111
JB
3316#define DISPLAY_PLANE_ENABLE (1<<31)
3317#define DISPLAY_PLANE_DISABLE 0
3318#define DISPPLANE_GAMMA_ENABLE (1<<30)
3319#define DISPPLANE_GAMMA_DISABLE 0
3320#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 3321#define DISPPLANE_YUV422 (0x0<<26)
585fb111 3322#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
3323#define DISPPLANE_BGRA555 (0x3<<26)
3324#define DISPPLANE_BGRX555 (0x4<<26)
3325#define DISPPLANE_BGRX565 (0x5<<26)
3326#define DISPPLANE_BGRX888 (0x6<<26)
3327#define DISPPLANE_BGRA888 (0x7<<26)
3328#define DISPPLANE_RGBX101010 (0x8<<26)
3329#define DISPPLANE_RGBA101010 (0x9<<26)
3330#define DISPPLANE_BGRX101010 (0xa<<26)
3331#define DISPPLANE_RGBX161616 (0xc<<26)
3332#define DISPPLANE_RGBX888 (0xe<<26)
3333#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
3334#define DISPPLANE_STEREO_ENABLE (1<<25)
3335#define DISPPLANE_STEREO_DISABLE 0
86d3efce 3336#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
3337#define DISPPLANE_SEL_PIPE_SHIFT 24
3338#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 3339#define DISPPLANE_SEL_PIPE_A 0
b24e7179 3340#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
3341#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3342#define DISPPLANE_SRC_KEY_DISABLE 0
3343#define DISPPLANE_LINE_DOUBLE (1<<20)
3344#define DISPPLANE_NO_LINE_DOUBLE 0
3345#define DISPPLANE_STEREO_POLARITY_FIRST 0
3346#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 3347#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 3348#define DISPPLANE_TILED (1<<10)
895abf0c
VS
3349#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3350#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3351#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3352#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3353#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3354#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3355#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3356#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
9db4a9c7
JB
3357
3358#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3359#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3360#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3361#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3362#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3363#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3364#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
e506a0c6 3365#define DSPLINOFF(plane) DSPADDR(plane)
bc1c91eb 3366#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
32ae46bf 3367#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
5eddb70b 3368
446f2545
AR
3369/* Display/Sprite base address macros */
3370#define DISP_BASEADDR_MASK (0xfffff000)
3371#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3372#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3373#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
c2c75131 3374 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
446f2545 3375
585fb111 3376/* VBIOS flags */
80a75f7c
VS
3377#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3378#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3379#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3380#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3381#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3382#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3383#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3384#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3385#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3386#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3387#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3388#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3389#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
585fb111
JB
3390
3391/* Pipe B */
0c3870ee
VS
3392#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3393#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3394#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3395#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3396#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
9db4a9c7
JB
3397#define _PIPEB_FRMCOUNT_GM45 0x71040
3398#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 3399
585fb111
JB
3400
3401/* Display B control */
895abf0c 3402#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
585fb111
JB
3403#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3404#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3405#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3406#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
895abf0c
VS
3407#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3408#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3409#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3410#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3411#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3412#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3413#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3414#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
585fb111 3415
b840d907
JB
3416/* Sprite A control */
3417#define _DVSACNTR 0x72180
3418#define DVS_ENABLE (1<<31)
3419#define DVS_GAMMA_ENABLE (1<<30)
3420#define DVS_PIXFORMAT_MASK (3<<25)
3421#define DVS_FORMAT_YUV422 (0<<25)
3422#define DVS_FORMAT_RGBX101010 (1<<25)
3423#define DVS_FORMAT_RGBX888 (2<<25)
3424#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 3425#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 3426#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 3427#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
3428#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3429#define DVS_YUV_ORDER_YUYV (0<<16)
3430#define DVS_YUV_ORDER_UYVY (1<<16)
3431#define DVS_YUV_ORDER_YVYU (2<<16)
3432#define DVS_YUV_ORDER_VYUY (3<<16)
3433#define DVS_DEST_KEY (1<<2)
3434#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3435#define DVS_TILED (1<<10)
3436#define _DVSALINOFF 0x72184
3437#define _DVSASTRIDE 0x72188
3438#define _DVSAPOS 0x7218c
3439#define _DVSASIZE 0x72190
3440#define _DVSAKEYVAL 0x72194
3441#define _DVSAKEYMSK 0x72198
3442#define _DVSASURF 0x7219c
3443#define _DVSAKEYMAXVAL 0x721a0
3444#define _DVSATILEOFF 0x721a4
3445#define _DVSASURFLIVE 0x721ac
3446#define _DVSASCALE 0x72204
3447#define DVS_SCALE_ENABLE (1<<31)
3448#define DVS_FILTER_MASK (3<<29)
3449#define DVS_FILTER_MEDIUM (0<<29)
3450#define DVS_FILTER_ENHANCING (1<<29)
3451#define DVS_FILTER_SOFTENING (2<<29)
3452#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3453#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3454#define _DVSAGAMC 0x72300
3455
3456#define _DVSBCNTR 0x73180
3457#define _DVSBLINOFF 0x73184
3458#define _DVSBSTRIDE 0x73188
3459#define _DVSBPOS 0x7318c
3460#define _DVSBSIZE 0x73190
3461#define _DVSBKEYVAL 0x73194
3462#define _DVSBKEYMSK 0x73198
3463#define _DVSBSURF 0x7319c
3464#define _DVSBKEYMAXVAL 0x731a0
3465#define _DVSBTILEOFF 0x731a4
3466#define _DVSBSURFLIVE 0x731ac
3467#define _DVSBSCALE 0x73204
3468#define _DVSBGAMC 0x73300
3469
3470#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3471#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3472#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3473#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3474#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 3475#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
3476#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3477#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3478#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
3479#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3480#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 3481#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
3482
3483#define _SPRA_CTL 0x70280
3484#define SPRITE_ENABLE (1<<31)
3485#define SPRITE_GAMMA_ENABLE (1<<30)
3486#define SPRITE_PIXFORMAT_MASK (7<<25)
3487#define SPRITE_FORMAT_YUV422 (0<<25)
3488#define SPRITE_FORMAT_RGBX101010 (1<<25)
3489#define SPRITE_FORMAT_RGBX888 (2<<25)
3490#define SPRITE_FORMAT_RGBX161616 (3<<25)
3491#define SPRITE_FORMAT_YUV444 (4<<25)
3492#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 3493#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
3494#define SPRITE_SOURCE_KEY (1<<22)
3495#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3496#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3497#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3498#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3499#define SPRITE_YUV_ORDER_YUYV (0<<16)
3500#define SPRITE_YUV_ORDER_UYVY (1<<16)
3501#define SPRITE_YUV_ORDER_YVYU (2<<16)
3502#define SPRITE_YUV_ORDER_VYUY (3<<16)
3503#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3504#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3505#define SPRITE_TILED (1<<10)
3506#define SPRITE_DEST_KEY (1<<2)
3507#define _SPRA_LINOFF 0x70284
3508#define _SPRA_STRIDE 0x70288
3509#define _SPRA_POS 0x7028c
3510#define _SPRA_SIZE 0x70290
3511#define _SPRA_KEYVAL 0x70294
3512#define _SPRA_KEYMSK 0x70298
3513#define _SPRA_SURF 0x7029c
3514#define _SPRA_KEYMAX 0x702a0
3515#define _SPRA_TILEOFF 0x702a4
c54173a8 3516#define _SPRA_OFFSET 0x702a4
32ae46bf 3517#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
3518#define _SPRA_SCALE 0x70304
3519#define SPRITE_SCALE_ENABLE (1<<31)
3520#define SPRITE_FILTER_MASK (3<<29)
3521#define SPRITE_FILTER_MEDIUM (0<<29)
3522#define SPRITE_FILTER_ENHANCING (1<<29)
3523#define SPRITE_FILTER_SOFTENING (2<<29)
3524#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3525#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3526#define _SPRA_GAMC 0x70400
3527
3528#define _SPRB_CTL 0x71280
3529#define _SPRB_LINOFF 0x71284
3530#define _SPRB_STRIDE 0x71288
3531#define _SPRB_POS 0x7128c
3532#define _SPRB_SIZE 0x71290
3533#define _SPRB_KEYVAL 0x71294
3534#define _SPRB_KEYMSK 0x71298
3535#define _SPRB_SURF 0x7129c
3536#define _SPRB_KEYMAX 0x712a0
3537#define _SPRB_TILEOFF 0x712a4
c54173a8 3538#define _SPRB_OFFSET 0x712a4
32ae46bf 3539#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
3540#define _SPRB_SCALE 0x71304
3541#define _SPRB_GAMC 0x71400
3542
3543#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3544#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3545#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3546#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3547#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3548#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3549#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3550#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3551#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3552#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 3553#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
3554#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3555#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 3556#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 3557
921c3b67 3558#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851
JB
3559#define SP_ENABLE (1<<31)
3560#define SP_GEAMMA_ENABLE (1<<30)
3561#define SP_PIXFORMAT_MASK (0xf<<26)
3562#define SP_FORMAT_YUV422 (0<<26)
3563#define SP_FORMAT_BGR565 (5<<26)
3564#define SP_FORMAT_BGRX8888 (6<<26)
3565#define SP_FORMAT_BGRA8888 (7<<26)
3566#define SP_FORMAT_RGBX1010102 (8<<26)
3567#define SP_FORMAT_RGBA1010102 (9<<26)
3568#define SP_FORMAT_RGBX8888 (0xe<<26)
3569#define SP_FORMAT_RGBA8888 (0xf<<26)
3570#define SP_SOURCE_KEY (1<<22)
3571#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3572#define SP_YUV_ORDER_YUYV (0<<16)
3573#define SP_YUV_ORDER_UYVY (1<<16)
3574#define SP_YUV_ORDER_YVYU (2<<16)
3575#define SP_YUV_ORDER_VYUY (3<<16)
3576#define SP_TILED (1<<10)
921c3b67
VS
3577#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3578#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3579#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3580#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3581#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3582#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3583#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3584#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3585#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3586#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3587#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
3588
3589#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3590#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3591#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3592#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3593#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3594#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3595#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3596#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3597#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3598#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3599#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3600#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
3601
3602#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3603#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3604#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3605#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3606#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3607#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3608#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3609#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3610#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3611#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3612#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3613#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3614
585fb111
JB
3615/* VBIOS regs */
3616#define VGACNTRL 0x71400
3617# define VGA_DISP_DISABLE (1 << 31)
3618# define VGA_2X_MODE (1 << 30)
3619# define VGA_PIPE_B_SELECT (1 << 29)
3620
766aa1c4
VS
3621#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3622
f2b115e6 3623/* Ironlake */
b9055052
ZW
3624
3625#define CPU_VGACNTRL 0x41000
3626
3627#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3628#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3629#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3630#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3631#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3632#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3633#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3634#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3635#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3636
3637/* refresh rate hardware control */
3638#define RR_HW_CTL 0x45300
3639#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3640#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3641
3642#define FDI_PLL_BIOS_0 0x46000
021357ac 3643#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3644#define FDI_PLL_BIOS_1 0x46004
3645#define FDI_PLL_BIOS_2 0x46008
3646#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3647#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3648#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3649
8956c8bb
EA
3650#define PCH_3DCGDIS0 0x46020
3651# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3652# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3653
06f37751
EA
3654#define PCH_3DCGDIS1 0x46024
3655# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3656
b9055052
ZW
3657#define FDI_PLL_FREQ_CTL 0x46030
3658#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3659#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3660#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3661
3662
aab17139 3663#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
5eddb70b 3664#define PIPE_DATA_M1_OFFSET 0
aab17139 3665#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
5eddb70b 3666#define PIPE_DATA_N1_OFFSET 0
b9055052 3667
aab17139 3668#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
5eddb70b 3669#define PIPE_DATA_M2_OFFSET 0
aab17139 3670#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
5eddb70b 3671#define PIPE_DATA_N2_OFFSET 0
b9055052 3672
aab17139 3673#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
5eddb70b 3674#define PIPE_LINK_M1_OFFSET 0
aab17139 3675#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
5eddb70b 3676#define PIPE_LINK_N1_OFFSET 0
b9055052 3677
aab17139 3678#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
5eddb70b 3679#define PIPE_LINK_M2_OFFSET 0
aab17139 3680#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
5eddb70b 3681#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3682
3683/* PIPEB timing regs are same start from 0x61000 */
3684
aab17139
VS
3685#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3686#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
b9055052 3687
aab17139
VS
3688#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3689#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
b9055052 3690
aab17139
VS
3691#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3692#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
b9055052 3693
aab17139
VS
3694#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3695#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
5eddb70b 3696
afe2fcf5
PZ
3697#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3698#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3699#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3700#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3701#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3702#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3703#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3704#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3705
3706/* CPU panel fitter */
9db4a9c7
JB
3707/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3708#define _PFA_CTL_1 0x68080
3709#define _PFB_CTL_1 0x68880
b9055052 3710#define PF_ENABLE (1<<31)
13888d78
PZ
3711#define PF_PIPE_SEL_MASK_IVB (3<<29)
3712#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
3713#define PF_FILTER_MASK (3<<23)
3714#define PF_FILTER_PROGRAMMED (0<<23)
3715#define PF_FILTER_MED_3x3 (1<<23)
3716#define PF_FILTER_EDGE_ENHANCE (2<<23)
3717#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3718#define _PFA_WIN_SZ 0x68074
3719#define _PFB_WIN_SZ 0x68874
3720#define _PFA_WIN_POS 0x68070
3721#define _PFB_WIN_POS 0x68870
3722#define _PFA_VSCALE 0x68084
3723#define _PFB_VSCALE 0x68884
3724#define _PFA_HSCALE 0x68090
3725#define _PFB_HSCALE 0x68890
3726
3727#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3728#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3729#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3730#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3731#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3732
3733/* legacy palette */
9db4a9c7
JB
3734#define _LGC_PALETTE_A 0x4a000
3735#define _LGC_PALETTE_B 0x4a800
3736#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 3737
42db64ef
PZ
3738#define _GAMMA_MODE_A 0x4a480
3739#define _GAMMA_MODE_B 0x4ac80
3740#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
3741#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
3742#define GAMMA_MODE_MODE_8BIT (0 << 0)
3743#define GAMMA_MODE_MODE_10BIT (1 << 0)
3744#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
3745#define GAMMA_MODE_MODE_SPLIT (3 << 0)
3746
b9055052
ZW
3747/* interrupts */
3748#define DE_MASTER_IRQ_CONTROL (1 << 31)
3749#define DE_SPRITEB_FLIP_DONE (1 << 29)
3750#define DE_SPRITEA_FLIP_DONE (1 << 28)
3751#define DE_PLANEB_FLIP_DONE (1 << 27)
3752#define DE_PLANEA_FLIP_DONE (1 << 26)
3753#define DE_PCU_EVENT (1 << 25)
3754#define DE_GTT_FAULT (1 << 24)
3755#define DE_POISON (1 << 23)
3756#define DE_PERFORM_COUNTER (1 << 22)
3757#define DE_PCH_EVENT (1 << 21)
3758#define DE_AUX_CHANNEL_A (1 << 20)
3759#define DE_DP_A_HOTPLUG (1 << 19)
3760#define DE_GSE (1 << 18)
3761#define DE_PIPEB_VBLANK (1 << 15)
3762#define DE_PIPEB_EVEN_FIELD (1 << 14)
3763#define DE_PIPEB_ODD_FIELD (1 << 13)
3764#define DE_PIPEB_LINE_COMPARE (1 << 12)
3765#define DE_PIPEB_VSYNC (1 << 11)
3766#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3767#define DE_PIPEA_VBLANK (1 << 7)
3768#define DE_PIPEA_EVEN_FIELD (1 << 6)
3769#define DE_PIPEA_ODD_FIELD (1 << 5)
3770#define DE_PIPEA_LINE_COMPARE (1 << 4)
3771#define DE_PIPEA_VSYNC (1 << 3)
3772#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3773
b1f14ad0 3774/* More Ivybridge lolz */
8664281b 3775#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
3776#define DE_GSE_IVB (1<<29)
3777#define DE_PCH_EVENT_IVB (1<<28)
3778#define DE_DP_A_HOTPLUG_IVB (1<<27)
3779#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
3780#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3781#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3782#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 3783#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 3784#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 3785#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
3786#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3787#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
b1f14ad0
JB
3788#define DE_PIPEA_VBLANK_IVB (1<<0)
3789
7eea1ddf
JB
3790#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3791#define MASTER_INTERRUPT_ENABLE (1<<31)
3792
b9055052
ZW
3793#define DEISR 0x44000
3794#define DEIMR 0x44004
3795#define DEIIR 0x44008
3796#define DEIER 0x4400c
3797
b9055052
ZW
3798#define GTISR 0x44010
3799#define GTIMR 0x44014
3800#define GTIIR 0x44018
3801#define GTIER 0x4401c
3802
7f8a8569 3803#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3804/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3805#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3806#define ILK_DPARB_GATE (1<<22)
3807#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3808#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3809#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3810#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3811#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3812#define ILK_HDCP_DISABLE (1<<25)
3813#define ILK_eDP_A_DISABLE (1<<24)
3814#define ILK_DESKTOP (1<<23)
231e54f6
DL
3815
3816#define ILK_DSPCLK_GATE_D 0x42020
3817#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3818#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3819#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3820#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3821#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 3822
116ac8d2
EA
3823#define IVB_CHICKEN3 0x4200c
3824# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3825# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3826
90a88643
PZ
3827#define CHICKEN_PAR1_1 0x42080
3828#define FORCE_ARB_IDLE_PLANES (1 << 14)
3829
553bd149
ZW
3830#define DISP_ARB_CTL 0x45000
3831#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3832#define DISP_FBC_WM_DIS (1<<15)
88a2b2a3
BW
3833#define GEN7_MSG_CTL 0x45010
3834#define WAIT_FOR_PCH_RESET_ACK (1<<1)
3835#define WAIT_FOR_PCH_FLR_ACK (1<<0)
553bd149 3836
e4e0c058 3837/* GEN7 chicken */
d71de14d
KG
3838#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3839# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3840
e4e0c058
ED
3841#define GEN7_L3CNTLREG1 0xB01C
3842#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
d0cf5ead 3843#define GEN7_L3AGDIS (1<<19)
e4e0c058
ED
3844
3845#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3846#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3847
61939d97
JB
3848#define GEN7_L3SQCREG4 0xb034
3849#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3850
db099c8f
ED
3851/* WaCatErrorRejectionIssue */
3852#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3853#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3854
79f689aa
PZ
3855#define HSW_FUSE_STRAP 0x42014
3856#define HSW_CDCLK_LIMIT (1 << 24)
3857
b9055052
ZW
3858/* PCH */
3859
23e81d69 3860/* south display engine interrupt: IBX */
776ad806
JB
3861#define SDE_AUDIO_POWER_D (1 << 27)
3862#define SDE_AUDIO_POWER_C (1 << 26)
3863#define SDE_AUDIO_POWER_B (1 << 25)
3864#define SDE_AUDIO_POWER_SHIFT (25)
3865#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3866#define SDE_GMBUS (1 << 24)
3867#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3868#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3869#define SDE_AUDIO_HDCP_MASK (3 << 22)
3870#define SDE_AUDIO_TRANSB (1 << 21)
3871#define SDE_AUDIO_TRANSA (1 << 20)
3872#define SDE_AUDIO_TRANS_MASK (3 << 20)
3873#define SDE_POISON (1 << 19)
3874/* 18 reserved */
3875#define SDE_FDI_RXB (1 << 17)
3876#define SDE_FDI_RXA (1 << 16)
3877#define SDE_FDI_MASK (3 << 16)
3878#define SDE_AUXD (1 << 15)
3879#define SDE_AUXC (1 << 14)
3880#define SDE_AUXB (1 << 13)
3881#define SDE_AUX_MASK (7 << 13)
3882/* 12 reserved */
b9055052
ZW
3883#define SDE_CRT_HOTPLUG (1 << 11)
3884#define SDE_PORTD_HOTPLUG (1 << 10)
3885#define SDE_PORTC_HOTPLUG (1 << 9)
3886#define SDE_PORTB_HOTPLUG (1 << 8)
3887#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
3888#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
3889 SDE_SDVOB_HOTPLUG | \
3890 SDE_PORTB_HOTPLUG | \
3891 SDE_PORTC_HOTPLUG | \
3892 SDE_PORTD_HOTPLUG)
776ad806
JB
3893#define SDE_TRANSB_CRC_DONE (1 << 5)
3894#define SDE_TRANSB_CRC_ERR (1 << 4)
3895#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3896#define SDE_TRANSA_CRC_DONE (1 << 2)
3897#define SDE_TRANSA_CRC_ERR (1 << 1)
3898#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3899#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
3900
3901/* south display engine interrupt: CPT/PPT */
3902#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3903#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3904#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3905#define SDE_AUDIO_POWER_SHIFT_CPT 29
3906#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3907#define SDE_AUXD_CPT (1 << 27)
3908#define SDE_AUXC_CPT (1 << 26)
3909#define SDE_AUXB_CPT (1 << 25)
3910#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
3911#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3912#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3913#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 3914#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 3915#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 3916#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 3917 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
3918 SDE_PORTD_HOTPLUG_CPT | \
3919 SDE_PORTC_HOTPLUG_CPT | \
3920 SDE_PORTB_HOTPLUG_CPT)
23e81d69 3921#define SDE_GMBUS_CPT (1 << 17)
8664281b 3922#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
3923#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3924#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3925#define SDE_FDI_RXC_CPT (1 << 8)
3926#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3927#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3928#define SDE_FDI_RXB_CPT (1 << 4)
3929#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3930#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3931#define SDE_FDI_RXA_CPT (1 << 0)
3932#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3933 SDE_AUDIO_CP_REQ_B_CPT | \
3934 SDE_AUDIO_CP_REQ_A_CPT)
3935#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3936 SDE_AUDIO_CP_CHG_B_CPT | \
3937 SDE_AUDIO_CP_CHG_A_CPT)
3938#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3939 SDE_FDI_RXB_CPT | \
3940 SDE_FDI_RXA_CPT)
b9055052
ZW
3941
3942#define SDEISR 0xc4000
3943#define SDEIMR 0xc4004
3944#define SDEIIR 0xc4008
3945#define SDEIER 0xc400c
3946
8664281b 3947#define SERR_INT 0xc4040
de032bf4 3948#define SERR_INT_POISON (1<<31)
8664281b
PZ
3949#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
3950#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
3951#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 3952#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 3953
b9055052 3954/* digital port hotplug */
7fe0b973 3955#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3956#define PORTD_HOTPLUG_ENABLE (1 << 20)
3957#define PORTD_PULSE_DURATION_2ms (0)
3958#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3959#define PORTD_PULSE_DURATION_6ms (2 << 18)
3960#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3961#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
3962#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
3963#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
3964#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3965#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
3966#define PORTC_HOTPLUG_ENABLE (1 << 12)
3967#define PORTC_PULSE_DURATION_2ms (0)
3968#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3969#define PORTC_PULSE_DURATION_6ms (2 << 10)
3970#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3971#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
3972#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
3973#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
3974#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3975#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
3976#define PORTB_HOTPLUG_ENABLE (1 << 4)
3977#define PORTB_PULSE_DURATION_2ms (0)
3978#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3979#define PORTB_PULSE_DURATION_6ms (2 << 2)
3980#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3981#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
3982#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
3983#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
3984#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3985#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
3986
3987#define PCH_GPIOA 0xc5010
3988#define PCH_GPIOB 0xc5014
3989#define PCH_GPIOC 0xc5018
3990#define PCH_GPIOD 0xc501c
3991#define PCH_GPIOE 0xc5020
3992#define PCH_GPIOF 0xc5024
3993
f0217c42
EA
3994#define PCH_GMBUS0 0xc5100
3995#define PCH_GMBUS1 0xc5104
3996#define PCH_GMBUS2 0xc5108
3997#define PCH_GMBUS3 0xc510c
3998#define PCH_GMBUS4 0xc5110
3999#define PCH_GMBUS5 0xc5120
4000
9db4a9c7
JB
4001#define _PCH_DPLL_A 0xc6014
4002#define _PCH_DPLL_B 0xc6018
e9a632a5 4003#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4004
9db4a9c7 4005#define _PCH_FPA0 0xc6040
c1858123 4006#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4007#define _PCH_FPA1 0xc6044
4008#define _PCH_FPB0 0xc6048
4009#define _PCH_FPB1 0xc604c
e9a632a5
DV
4010#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4011#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4012
4013#define PCH_DPLL_TEST 0xc606c
4014
4015#define PCH_DREF_CONTROL 0xC6200
4016#define DREF_CONTROL_MASK 0x7fc3
4017#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4018#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4019#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4020#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4021#define DREF_SSC_SOURCE_DISABLE (0<<11)
4022#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4023#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4024#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4025#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4026#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4027#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4028#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4029#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4030#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4031#define DREF_SSC4_DOWNSPREAD (0<<6)
4032#define DREF_SSC4_CENTERSPREAD (1<<6)
4033#define DREF_SSC1_DISABLE (0<<1)
4034#define DREF_SSC1_ENABLE (1<<1)
4035#define DREF_SSC4_DISABLE (0)
4036#define DREF_SSC4_ENABLE (1)
4037
4038#define PCH_RAWCLK_FREQ 0xc6204
4039#define FDL_TP1_TIMER_SHIFT 12
4040#define FDL_TP1_TIMER_MASK (3<<12)
4041#define FDL_TP2_TIMER_SHIFT 10
4042#define FDL_TP2_TIMER_MASK (3<<10)
4043#define RAWCLK_FREQ_MASK 0x3ff
4044
4045#define PCH_DPLL_TMR_CFG 0xc6208
4046
4047#define PCH_SSC4_PARMS 0xc6210
4048#define PCH_SSC4_AUX_PARMS 0xc6214
4049
8db9d77b 4050#define PCH_DPLL_SEL 0xc7000
11887397
DV
4051#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4052#define TRANS_DPLLA_SEL(pipe) 0
4053#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 4054
b9055052
ZW
4055/* transcoder */
4056
275f01b2
DV
4057#define _PCH_TRANS_HTOTAL_A 0xe0000
4058#define TRANS_HTOTAL_SHIFT 16
4059#define TRANS_HACTIVE_SHIFT 0
4060#define _PCH_TRANS_HBLANK_A 0xe0004
4061#define TRANS_HBLANK_END_SHIFT 16
4062#define TRANS_HBLANK_START_SHIFT 0
4063#define _PCH_TRANS_HSYNC_A 0xe0008
4064#define TRANS_HSYNC_END_SHIFT 16
4065#define TRANS_HSYNC_START_SHIFT 0
4066#define _PCH_TRANS_VTOTAL_A 0xe000c
4067#define TRANS_VTOTAL_SHIFT 16
4068#define TRANS_VACTIVE_SHIFT 0
4069#define _PCH_TRANS_VBLANK_A 0xe0010
4070#define TRANS_VBLANK_END_SHIFT 16
4071#define TRANS_VBLANK_START_SHIFT 0
4072#define _PCH_TRANS_VSYNC_A 0xe0014
4073#define TRANS_VSYNC_END_SHIFT 16
4074#define TRANS_VSYNC_START_SHIFT 0
4075#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4076
e3b95f1e
DV
4077#define _PCH_TRANSA_DATA_M1 0xe0030
4078#define _PCH_TRANSA_DATA_N1 0xe0034
4079#define _PCH_TRANSA_DATA_M2 0xe0038
4080#define _PCH_TRANSA_DATA_N2 0xe003c
4081#define _PCH_TRANSA_LINK_M1 0xe0040
4082#define _PCH_TRANSA_LINK_N1 0xe0044
4083#define _PCH_TRANSA_LINK_M2 0xe0048
4084#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4085
b055c8f3
JB
4086/* Per-transcoder DIP controls */
4087
4088#define _VIDEO_DIP_CTL_A 0xe0200
4089#define _VIDEO_DIP_DATA_A 0xe0208
4090#define _VIDEO_DIP_GCP_A 0xe0210
4091
4092#define _VIDEO_DIP_CTL_B 0xe1200
4093#define _VIDEO_DIP_DATA_B 0xe1208
4094#define _VIDEO_DIP_GCP_B 0xe1210
4095
4096#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4097#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4098#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4099
b906487c
VS
4100#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4101#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4102#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4103
b906487c
VS
4104#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4105#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4106#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8
SK
4107
4108#define VLV_TVIDEO_DIP_CTL(pipe) \
4109 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4110#define VLV_TVIDEO_DIP_DATA(pipe) \
4111 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4112#define VLV_TVIDEO_DIP_GCP(pipe) \
4113 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4114
8c5f5f7c
ED
4115/* Haswell DIP controls */
4116#define HSW_VIDEO_DIP_CTL_A 0x60200
4117#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4118#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4119#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4120#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4121#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4122#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4123#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4124#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4125#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4126#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4127#define HSW_VIDEO_DIP_GCP_A 0x60210
4128
4129#define HSW_VIDEO_DIP_CTL_B 0x61200
4130#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4131#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4132#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4133#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4134#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4135#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4136#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4137#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4138#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4139#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4140#define HSW_VIDEO_DIP_GCP_B 0x61210
4141
7d9bcebe
RV
4142#define HSW_TVIDEO_DIP_CTL(trans) \
4143 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4144#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4145 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
4146#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4147 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4148#define HSW_TVIDEO_DIP_GCP(trans) \
4149 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4150#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4151 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
8c5f5f7c 4152
275f01b2
DV
4153#define _PCH_TRANS_HTOTAL_B 0xe1000
4154#define _PCH_TRANS_HBLANK_B 0xe1004
4155#define _PCH_TRANS_HSYNC_B 0xe1008
4156#define _PCH_TRANS_VTOTAL_B 0xe100c
4157#define _PCH_TRANS_VBLANK_B 0xe1010
4158#define _PCH_TRANS_VSYNC_B 0xe1014
4159#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
4160
4161#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4162#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4163#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4164#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4165#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4166#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4167#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4168 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 4169
e3b95f1e
DV
4170#define _PCH_TRANSB_DATA_M1 0xe1030
4171#define _PCH_TRANSB_DATA_N1 0xe1034
4172#define _PCH_TRANSB_DATA_M2 0xe1038
4173#define _PCH_TRANSB_DATA_N2 0xe103c
4174#define _PCH_TRANSB_LINK_M1 0xe1040
4175#define _PCH_TRANSB_LINK_N1 0xe1044
4176#define _PCH_TRANSB_LINK_M2 0xe1048
4177#define _PCH_TRANSB_LINK_N2 0xe104c
4178
4179#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4180#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4181#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4182#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4183#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4184#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4185#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4186#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 4187
ab9412ba
DV
4188#define _PCH_TRANSACONF 0xf0008
4189#define _PCH_TRANSBCONF 0xf1008
4190#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4191#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
4192#define TRANS_DISABLE (0<<31)
4193#define TRANS_ENABLE (1<<31)
4194#define TRANS_STATE_MASK (1<<30)
4195#define TRANS_STATE_DISABLE (0<<30)
4196#define TRANS_STATE_ENABLE (1<<30)
4197#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4198#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4199#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4200#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 4201#define TRANS_INTERLACE_MASK (7<<21)
b9055052 4202#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 4203#define TRANS_INTERLACED (3<<21)
7c26e5c6 4204#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
4205#define TRANS_8BPC (0<<5)
4206#define TRANS_10BPC (1<<5)
4207#define TRANS_6BPC (2<<5)
4208#define TRANS_12BPC (3<<5)
4209
ce40141f
DV
4210#define _TRANSA_CHICKEN1 0xf0060
4211#define _TRANSB_CHICKEN1 0xf1060
4212#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4213#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
4214#define _TRANSA_CHICKEN2 0xf0064
4215#define _TRANSB_CHICKEN2 0xf1064
4216#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
4217#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4218#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4219#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4220#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4221#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 4222
291427f5
JB
4223#define SOUTH_CHICKEN1 0xc2000
4224#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4225#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
4226#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4227#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4228#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 4229#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
4230#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4231#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4232#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 4233
9db4a9c7
JB
4234#define _FDI_RXA_CHICKEN 0xc200c
4235#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
4236#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4237#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 4238#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 4239
382b0936
JB
4240#define SOUTH_DSPCLK_GATE_D 0xc2020
4241#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
17a303ec 4242#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 4243
b9055052 4244/* CPU: FDI_TX */
9db4a9c7
JB
4245#define _FDI_TXA_CTL 0x60100
4246#define _FDI_TXB_CTL 0x61100
4247#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
4248#define FDI_TX_DISABLE (0<<31)
4249#define FDI_TX_ENABLE (1<<31)
4250#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4251#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4252#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4253#define FDI_LINK_TRAIN_NONE (3<<28)
4254#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4255#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4256#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4257#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4258#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4259#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4260#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4261#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
4262/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4263 SNB has different settings. */
4264/* SNB A-stepping */
4265#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4266#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4267#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4268#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4269/* SNB B-stepping */
4270#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4271#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4272#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4273#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4274#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
4275#define FDI_DP_PORT_WIDTH_SHIFT 19
4276#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4277#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 4278#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 4279/* Ironlake: hardwired to 1 */
b9055052 4280#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
4281
4282/* Ivybridge has different bits for lolz */
4283#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4284#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4285#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4286#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4287
b9055052 4288/* both Tx and Rx */
c4f9c4c2 4289#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 4290#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
4291#define FDI_SCRAMBLING_ENABLE (0<<7)
4292#define FDI_SCRAMBLING_DISABLE (1<<7)
4293
4294/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
4295#define _FDI_RXA_CTL 0xf000c
4296#define _FDI_RXB_CTL 0xf100c
4297#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 4298#define FDI_RX_ENABLE (1<<31)
b9055052 4299/* train, dp width same as FDI_TX */
357555c0
JB
4300#define FDI_FS_ERRC_ENABLE (1<<27)
4301#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 4302#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
4303#define FDI_8BPC (0<<16)
4304#define FDI_10BPC (1<<16)
4305#define FDI_6BPC (2<<16)
4306#define FDI_12BPC (3<<16)
3e68320e 4307#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
4308#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4309#define FDI_RX_PLL_ENABLE (1<<13)
4310#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4311#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4312#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4313#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4314#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 4315#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
4316/* CPT */
4317#define FDI_AUTO_TRAINING (1<<10)
4318#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4319#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4320#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4321#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4322#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 4323
04945641
PZ
4324#define _FDI_RXA_MISC 0xf0010
4325#define _FDI_RXB_MISC 0xf1010
4326#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4327#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4328#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4329#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4330#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4331#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4332#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4333#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4334
9db4a9c7
JB
4335#define _FDI_RXA_TUSIZE1 0xf0030
4336#define _FDI_RXA_TUSIZE2 0xf0038
4337#define _FDI_RXB_TUSIZE1 0xf1030
4338#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
4339#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4340#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
4341
4342/* FDI_RX interrupt register format */
4343#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4344#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4345#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4346#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4347#define FDI_RX_FS_CODE_ERR (1<<6)
4348#define FDI_RX_FE_CODE_ERR (1<<5)
4349#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4350#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4351#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4352#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4353#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4354
9db4a9c7
JB
4355#define _FDI_RXA_IIR 0xf0014
4356#define _FDI_RXA_IMR 0xf0018
4357#define _FDI_RXB_IIR 0xf1014
4358#define _FDI_RXB_IMR 0xf1018
4359#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4360#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
4361
4362#define FDI_PLL_CTL_1 0xfe000
4363#define FDI_PLL_CTL_2 0xfe004
4364
b9055052
ZW
4365#define PCH_LVDS 0xe1180
4366#define LVDS_DETECTED (1 << 1)
4367
98364379 4368/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
4369#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4370#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4371#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
4372#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4373#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
4374
4375#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4376#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4377#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4378#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4379#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 4380
453c5420
JB
4381#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4382#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4383#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4384 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4385#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4386 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4387#define VLV_PIPE_PP_DIVISOR(pipe) \
4388 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4389
b9055052
ZW
4390#define PCH_PP_STATUS 0xc7200
4391#define PCH_PP_CONTROL 0xc7204
4a655f04 4392#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 4393#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
4394#define EDP_FORCE_VDD (1 << 3)
4395#define EDP_BLC_ENABLE (1 << 2)
4396#define PANEL_POWER_RESET (1 << 1)
4397#define PANEL_POWER_OFF (0 << 0)
4398#define PANEL_POWER_ON (1 << 0)
4399#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
4400#define PANEL_PORT_SELECT_MASK (3 << 30)
4401#define PANEL_PORT_SELECT_LVDS (0 << 30)
4402#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 4403#define EDP_PANEL (1 << 30)
f01eca2e
KP
4404#define PANEL_PORT_SELECT_DPC (2 << 30)
4405#define PANEL_PORT_SELECT_DPD (3 << 30)
4406#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4407#define PANEL_POWER_UP_DELAY_SHIFT 16
4408#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4409#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4410
b9055052 4411#define PCH_PP_OFF_DELAYS 0xc720c
82ed61fa
DV
4412#define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
4413#define PANEL_POWER_PORT_LVDS (0 << 30)
4414#define PANEL_POWER_PORT_DP_A (1 << 30)
4415#define PANEL_POWER_PORT_DP_C (2 << 30)
4416#define PANEL_POWER_PORT_DP_D (3 << 30)
f01eca2e
KP
4417#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4418#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4419#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4420#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4421
b9055052 4422#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
4423#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4424#define PP_REFERENCE_DIVIDER_SHIFT 8
4425#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4426#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 4427
5eb08b69
ZW
4428#define PCH_DP_B 0xe4100
4429#define PCH_DPB_AUX_CH_CTL 0xe4110
4430#define PCH_DPB_AUX_CH_DATA1 0xe4114
4431#define PCH_DPB_AUX_CH_DATA2 0xe4118
4432#define PCH_DPB_AUX_CH_DATA3 0xe411c
4433#define PCH_DPB_AUX_CH_DATA4 0xe4120
4434#define PCH_DPB_AUX_CH_DATA5 0xe4124
4435
4436#define PCH_DP_C 0xe4200
4437#define PCH_DPC_AUX_CH_CTL 0xe4210
4438#define PCH_DPC_AUX_CH_DATA1 0xe4214
4439#define PCH_DPC_AUX_CH_DATA2 0xe4218
4440#define PCH_DPC_AUX_CH_DATA3 0xe421c
4441#define PCH_DPC_AUX_CH_DATA4 0xe4220
4442#define PCH_DPC_AUX_CH_DATA5 0xe4224
4443
4444#define PCH_DP_D 0xe4300
4445#define PCH_DPD_AUX_CH_CTL 0xe4310
4446#define PCH_DPD_AUX_CH_DATA1 0xe4314
4447#define PCH_DPD_AUX_CH_DATA2 0xe4318
4448#define PCH_DPD_AUX_CH_DATA3 0xe431c
4449#define PCH_DPD_AUX_CH_DATA4 0xe4320
4450#define PCH_DPD_AUX_CH_DATA5 0xe4324
4451
8db9d77b
ZW
4452/* CPT */
4453#define PORT_TRANS_A_SEL_CPT 0
4454#define PORT_TRANS_B_SEL_CPT (1<<29)
4455#define PORT_TRANS_C_SEL_CPT (2<<29)
4456#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 4457#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
4458#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4459#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
8db9d77b
ZW
4460
4461#define TRANS_DP_CTL_A 0xe0300
4462#define TRANS_DP_CTL_B 0xe1300
4463#define TRANS_DP_CTL_C 0xe2300
23670b32 4464#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
4465#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4466#define TRANS_DP_PORT_SEL_B (0<<29)
4467#define TRANS_DP_PORT_SEL_C (1<<29)
4468#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 4469#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
4470#define TRANS_DP_PORT_SEL_MASK (3<<29)
4471#define TRANS_DP_AUDIO_ONLY (1<<26)
4472#define TRANS_DP_ENH_FRAMING (1<<18)
4473#define TRANS_DP_8BPC (0<<9)
4474#define TRANS_DP_10BPC (1<<9)
4475#define TRANS_DP_6BPC (2<<9)
4476#define TRANS_DP_12BPC (3<<9)
220cad3c 4477#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
4478#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4479#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4480#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4481#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 4482#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
4483
4484/* SNB eDP training params */
4485/* SNB A-stepping */
4486#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4487#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4488#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4489#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4490/* SNB B-stepping */
3c5a62b5
YL
4491#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4492#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4493#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4494#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4495#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
4496#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4497
1a2eb460
KP
4498/* IVB */
4499#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4500#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4501#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4502#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4503#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4504#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4505#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4506
4507/* legacy values */
4508#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4509#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4510#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4511#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4512#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4513
4514#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4515
cae5852d 4516#define FORCEWAKE 0xA18C
575155a9
JB
4517#define FORCEWAKE_VLV 0x1300b0
4518#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
4519#define FORCEWAKE_MEDIA_VLV 0x1300b8
4520#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 4521#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 4522#define FORCEWAKE_ACK 0x130090
d62b4892
JB
4523#define VLV_GTLC_WAKE_CTRL 0x130090
4524#define VLV_GTLC_PW_STATUS 0x130094
8d715f00 4525#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
4526#define FORCEWAKE_KERNEL 0x1
4527#define FORCEWAKE_USER 0x2
8d715f00
KP
4528#define FORCEWAKE_MT_ACK 0x130040
4529#define ECOBUS 0xa180
4530#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 4531
dd202c6d
BW
4532#define GTFIFODBG 0x120000
4533#define GT_FIFO_CPU_ERROR_MASK 7
4534#define GT_FIFO_OVFERR (1<<2)
4535#define GT_FIFO_IAWRERR (1<<1)
4536#define GT_FIFO_IARDERR (1<<0)
4537
91355834 4538#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 4539#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 4540
05e21cc4
BW
4541#define HSW_IDICR 0x9008
4542#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4543#define HSW_EDRAM_PRESENT 0x120010
4544
80e829fa
DV
4545#define GEN6_UCGCTL1 0x9400
4546# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 4547# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 4548
406478dc 4549#define GEN6_UCGCTL2 0x9404
0f846f81 4550# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 4551# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 4552# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 4553# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 4554# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 4555
e3f33d46
JB
4556#define GEN7_UCGCTL4 0x940c
4557#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4558
3b8d8d91 4559#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
4560#define GEN6_TURBO_DISABLE (1<<31)
4561#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 4562#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
4563#define GEN6_OFFSET(x) ((x)<<19)
4564#define GEN6_AGGRESSIVE_TURBO (0<<15)
4565#define GEN6_RC_VIDEO_FREQ 0xA00C
4566#define GEN6_RC_CONTROL 0xA090
4567#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4568#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4569#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4570#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4571#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
0a073b84 4572#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
4573#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4574#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4575#define GEN6_RP_DOWN_TIMEOUT 0xA010
4576#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 4577#define GEN6_RPSTAT1 0xA01C
ccab5c82 4578#define GEN6_CAGF_SHIFT 8
f82855d3 4579#define HSW_CAGF_SHIFT 7
ccab5c82 4580#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 4581#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
4582#define GEN6_RP_CONTROL 0xA024
4583#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
4584#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4585#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4586#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4587#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4588#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
4589#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4590#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
4591#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4592#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4593#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
5a7dc92a 4594#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 4595#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
4596#define GEN6_RP_UP_THRESHOLD 0xA02C
4597#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
4598#define GEN6_RP_CUR_UP_EI 0xA050
4599#define GEN6_CURICONT_MASK 0xffffff
4600#define GEN6_RP_CUR_UP 0xA054
4601#define GEN6_CURBSYTAVG_MASK 0xffffff
4602#define GEN6_RP_PREV_UP 0xA058
4603#define GEN6_RP_CUR_DOWN_EI 0xA05C
4604#define GEN6_CURIAVG_MASK 0xffffff
4605#define GEN6_RP_CUR_DOWN 0xA060
4606#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
4607#define GEN6_RP_UP_EI 0xA068
4608#define GEN6_RP_DOWN_EI 0xA06C
4609#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4610#define GEN6_RC_STATE 0xA094
4611#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4612#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4613#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4614#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4615#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4616#define GEN6_RC_SLEEP 0xA0B0
4617#define GEN6_RC1e_THRESHOLD 0xA0B4
4618#define GEN6_RC6_THRESHOLD 0xA0B8
4619#define GEN6_RC6p_THRESHOLD 0xA0BC
4620#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 4621#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
4622
4623#define GEN6_PMISR 0x44020
4912d041 4624#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
4625#define GEN6_PMIIR 0x44028
4626#define GEN6_PMIER 0x4402C
4627#define GEN6_PM_MBOX_EVENT (1<<25)
4628#define GEN6_PM_THERMAL_EVENT (1<<24)
4629#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4630#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4631#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4632#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4633#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 4634#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
4635 GEN6_PM_RP_DOWN_THRESHOLD | \
4636 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 4637
cce66a28
BW
4638#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4639#define GEN6_GT_GFX_RC6 0x138108
4640#define GEN6_GT_GFX_RC6p 0x13810C
4641#define GEN6_GT_GFX_RC6pp 0x138110
4642
8fd26859
CW
4643#define GEN6_PCODE_MAILBOX 0x138124
4644#define GEN6_PCODE_READY (1<<31)
a6044e23 4645#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
4646#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4647#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
4648#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4649#define GEN6_PCODE_READ_RC6VIDS 0x5
7083e050
BW
4650#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4651#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
8fd26859 4652#define GEN6_PCODE_DATA 0x138128
23b2f8bb 4653#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 4654#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 4655
4d85529d
BW
4656#define GEN6_GT_CORE_STATUS 0x138060
4657#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4658#define GEN6_RCn_MASK 7
4659#define GEN6_RC0 0
4660#define GEN6_RC3 2
4661#define GEN6_RC6 3
4662#define GEN6_RC7 4
4663
e3689190
BW
4664#define GEN7_MISCCPCTL (0x9424)
4665#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4666
4667/* IVYBRIDGE DPF */
4668#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4669#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4670#define GEN7_PARITY_ERROR_VALID (1<<13)
4671#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4672#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4673#define GEN7_PARITY_ERROR_ROW(reg) \
4674 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4675#define GEN7_PARITY_ERROR_BANK(reg) \
4676 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4677#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4678 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4679#define GEN7_L3CDERRST1_ENABLE (1<<7)
4680
b9524a1e
BW
4681#define GEN7_L3LOG_BASE 0xB070
4682#define GEN7_L3LOG_SIZE 0x80
4683
12f3382b
JB
4684#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4685#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4686#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4687#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4688
8ab43976
JB
4689#define GEN7_ROW_CHICKEN2 0xe4f4
4690#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4691#define DOP_CLOCK_GATING_DISABLE (1<<0)
4692
f4ba9f81 4693#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
e0dac65e
WF
4694#define INTEL_AUDIO_DEVCL 0x808629FB
4695#define INTEL_AUDIO_DEVBLC 0x80862801
4696#define INTEL_AUDIO_DEVCTG 0x80862802
4697
4698#define G4X_AUD_CNTL_ST 0x620B4
4699#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4700#define G4X_ELDV_DEVCTG (1 << 14)
4701#define G4X_ELD_ADDR (0xf << 5)
4702#define G4X_ELD_ACK (1 << 4)
4703#define G4X_HDMIW_HDMIEDID 0x6210C
4704
1202b4c6 4705#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
4706#define IBX_HDMIW_HDMIEDID_B 0xE2150
4707#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4708 IBX_HDMIW_HDMIEDID_A, \
4709 IBX_HDMIW_HDMIEDID_B)
1202b4c6 4710#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
4711#define IBX_AUD_CNTL_ST_B 0xE21B4
4712#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4713 IBX_AUD_CNTL_ST_A, \
4714 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
4715#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4716#define IBX_ELD_ADDRESS (0x1f << 5)
4717#define IBX_ELD_ACK (1 << 4)
4718#define IBX_AUD_CNTL_ST2 0xE20C0
4719#define IBX_ELD_VALIDB (1 << 0)
4720#define IBX_CP_READYB (1 << 1)
4721
4722#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
4723#define CPT_HDMIW_HDMIEDID_B 0xE5150
4724#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4725 CPT_HDMIW_HDMIEDID_A, \
4726 CPT_HDMIW_HDMIEDID_B)
1202b4c6 4727#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
4728#define CPT_AUD_CNTL_ST_B 0xE51B4
4729#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4730 CPT_AUD_CNTL_ST_A, \
4731 CPT_AUD_CNTL_ST_B)
1202b4c6 4732#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4733
ae662d31
EA
4734/* These are the 4 32-bit write offset registers for each stream
4735 * output buffer. It determines the offset from the
4736 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4737 */
4738#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4739
b6daa025 4740#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
4741#define IBX_AUD_CONFIG_B 0xe2100
4742#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4743 IBX_AUD_CONFIG_A, \
4744 IBX_AUD_CONFIG_B)
b6daa025 4745#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
4746#define CPT_AUD_CONFIG_B 0xe5100
4747#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4748 CPT_AUD_CONFIG_A, \
4749 CPT_AUD_CONFIG_B)
b6daa025
WF
4750#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4751#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4752#define AUD_CONFIG_UPPER_N_SHIFT 20
4753#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4754#define AUD_CONFIG_LOWER_N_SHIFT 4
4755#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4756#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4757#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4758#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4759
9a78b6cc
WX
4760/* HSW Audio */
4761#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4762#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4763#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4764 HSW_AUD_CONFIG_A, \
4765 HSW_AUD_CONFIG_B)
4766
4767#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4768#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4769#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4770 HSW_AUD_MISC_CTRL_A, \
4771 HSW_AUD_MISC_CTRL_B)
4772
4773#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4774#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4775#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4776 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4777 HSW_AUD_DIP_ELD_CTRL_ST_B)
4778
4779/* Audio Digital Converter */
4780#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4781#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4782#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4783 HSW_AUD_DIG_CNVT_1, \
4784 HSW_AUD_DIG_CNVT_2)
9b138a83 4785#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
4786
4787#define HSW_AUD_EDID_DATA_A 0x65050
4788#define HSW_AUD_EDID_DATA_B 0x65150
4789#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4790 HSW_AUD_EDID_DATA_A, \
4791 HSW_AUD_EDID_DATA_B)
4792
4793#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4794#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4795#define AUDIO_INACTIVE_C (1<<11)
4796#define AUDIO_INACTIVE_B (1<<7)
4797#define AUDIO_INACTIVE_A (1<<3)
4798#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4799#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4800#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4801#define AUDIO_ELD_VALID_A (1<<0)
4802#define AUDIO_ELD_VALID_B (1<<4)
4803#define AUDIO_ELD_VALID_C (1<<8)
4804#define AUDIO_CP_READY_A (1<<1)
4805#define AUDIO_CP_READY_B (1<<5)
4806#define AUDIO_CP_READY_C (1<<9)
4807
9eb3a752 4808/* HSW Power Wells */
fa42e23c
PZ
4809#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4810#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4811#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4812#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
5e49cea6
PZ
4813#define HSW_PWR_WELL_ENABLE (1<<31)
4814#define HSW_PWR_WELL_STATE (1<<30)
4815#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
4816#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4817#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
4818#define HSW_PWR_WELL_FORCE_ON (1<<19)
4819#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 4820
e7e104c3 4821/* Per-pipe DDI Function Control */
ad80a810
PZ
4822#define TRANS_DDI_FUNC_CTL_A 0x60400
4823#define TRANS_DDI_FUNC_CTL_B 0x61400
4824#define TRANS_DDI_FUNC_CTL_C 0x62400
4825#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4826#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4827 TRANS_DDI_FUNC_CTL_B)
4828#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 4829/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
4830#define TRANS_DDI_PORT_MASK (7<<28)
4831#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4832#define TRANS_DDI_PORT_NONE (0<<28)
4833#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4834#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4835#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4836#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4837#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4838#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4839#define TRANS_DDI_BPC_MASK (7<<20)
4840#define TRANS_DDI_BPC_8 (0<<20)
4841#define TRANS_DDI_BPC_10 (1<<20)
4842#define TRANS_DDI_BPC_6 (2<<20)
4843#define TRANS_DDI_BPC_12 (3<<20)
4844#define TRANS_DDI_PVSYNC (1<<17)
4845#define TRANS_DDI_PHSYNC (1<<16)
4846#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4847#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4848#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4849#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4850#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4851#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 4852
0e87f667
ED
4853/* DisplayPort Transport Control */
4854#define DP_TP_CTL_A 0x64040
4855#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
4856#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4857#define DP_TP_CTL_ENABLE (1<<31)
4858#define DP_TP_CTL_MODE_SST (0<<27)
4859#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 4860#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 4861#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
4862#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4863#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4864#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
4865#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4866#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 4867#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 4868#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 4869
e411b2c1
ED
4870/* DisplayPort Transport Status */
4871#define DP_TP_STATUS_A 0x64044
4872#define DP_TP_STATUS_B 0x64144
5e49cea6 4873#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 4874#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
4875#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4876
03f896a1
ED
4877/* DDI Buffer Control */
4878#define DDI_BUF_CTL_A 0x64000
4879#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
4880#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4881#define DDI_BUF_CTL_ENABLE (1<<31)
03f896a1 4882#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 4883#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 4884#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 4885#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 4886#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 4887#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
4888#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4889#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6
PZ
4890#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4891#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 4892#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 4893#define DDI_BUF_IS_IDLE (1<<7)
79935fca 4894#define DDI_A_4_LANES (1<<4)
17aa6be9 4895#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
4896#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4897
bb879a44
ED
4898/* DDI Buffer Translations */
4899#define DDI_BUF_TRANS_A 0x64E00
4900#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 4901#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 4902
7501a4d8
ED
4903/* Sideband Interface (SBI) is programmed indirectly, via
4904 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4905 * which contains the payload */
5e49cea6
PZ
4906#define SBI_ADDR 0xC6000
4907#define SBI_DATA 0xC6004
7501a4d8 4908#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
4909#define SBI_CTL_DEST_ICLK (0x0<<16)
4910#define SBI_CTL_DEST_MPHY (0x1<<16)
4911#define SBI_CTL_OP_IORD (0x2<<8)
4912#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
4913#define SBI_CTL_OP_CRRD (0x6<<8)
4914#define SBI_CTL_OP_CRWR (0x7<<8)
4915#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
4916#define SBI_RESPONSE_SUCCESS (0x0<<1)
4917#define SBI_BUSY (0x1<<0)
4918#define SBI_READY (0x0<<0)
52f025ef 4919
ccf1c867 4920/* SBI offsets */
5e49cea6 4921#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
4922#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4923#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4924#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4925#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 4926#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 4927#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 4928#define SBI_SSCCTL 0x020c
ccf1c867 4929#define SBI_SSCCTL6 0x060C
dde86e2d 4930#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 4931#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
4932#define SBI_SSCAUXDIV6 0x0610
4933#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 4934#define SBI_DBUFF0 0x2a00
dde86e2d 4935#define SBI_DBUFF0_ENABLE (1<<0)
ccf1c867 4936
52f025ef 4937/* LPT PIXCLK_GATE */
5e49cea6 4938#define PIXCLK_GATE 0xC6020
745ca3be
PZ
4939#define PIXCLK_GATE_UNGATE (1<<0)
4940#define PIXCLK_GATE_GATE (0<<0)
52f025ef 4941
e93ea06a 4942/* SPLL */
5e49cea6 4943#define SPLL_CTL 0x46020
e93ea06a 4944#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
4945#define SPLL_PLL_SSC (1<<28)
4946#define SPLL_PLL_NON_SSC (2<<28)
5e49cea6
PZ
4947#define SPLL_PLL_FREQ_810MHz (0<<26)
4948#define SPLL_PLL_FREQ_1350MHz (1<<26)
e93ea06a 4949
4dffc404 4950/* WRPLL */
5e49cea6
PZ
4951#define WRPLL_CTL1 0x46040
4952#define WRPLL_CTL2 0x46060
4953#define WRPLL_PLL_ENABLE (1<<31)
4954#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 4955#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 4956#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 4957/* WRPLL divider programming */
5e49cea6
PZ
4958#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4959#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4960#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4dffc404 4961
fec9181c
ED
4962/* Port clock selection */
4963#define PORT_CLK_SEL_A 0x46100
4964#define PORT_CLK_SEL_B 0x46104
5e49cea6 4965#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
4966#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4967#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4968#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 4969#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
4970#define PORT_CLK_SEL_WRPLL1 (4<<29)
4971#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 4972#define PORT_CLK_SEL_NONE (7<<29)
fec9181c 4973
bb523fc0
PZ
4974/* Transcoder clock selection */
4975#define TRANS_CLK_SEL_A 0x46140
4976#define TRANS_CLK_SEL_B 0x46144
4977#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
4978/* For each transcoder, we need to select the corresponding port clock */
4979#define TRANS_CLK_SEL_DISABLED (0x0<<29)
4980#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 4981
c9809791
PZ
4982#define _TRANSA_MSA_MISC 0x60410
4983#define _TRANSB_MSA_MISC 0x61410
4984#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
4985 _TRANSB_MSA_MISC)
4986#define TRANS_MSA_SYNC_CLK (1<<0)
4987#define TRANS_MSA_6_BPC (0<<5)
4988#define TRANS_MSA_8_BPC (1<<5)
4989#define TRANS_MSA_10_BPC (2<<5)
4990#define TRANS_MSA_12_BPC (3<<5)
4991#define TRANS_MSA_16_BPC (4<<5)
dae84799 4992
90e8d31c 4993/* LCPLL Control */
5e49cea6 4994#define LCPLL_CTL 0x130040
90e8d31c
ED
4995#define LCPLL_PLL_DISABLE (1<<31)
4996#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
4997#define LCPLL_CLK_FREQ_MASK (3<<26)
4998#define LCPLL_CLK_FREQ_450 (0<<26)
5e49cea6 4999#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 5000#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
79f689aa 5001#define LCPLL_CD_SOURCE_FCLK (1<<21)
90e8d31c 5002
69e94b7e
ED
5003/* Pipe WM_LINETIME - watermark line time */
5004#define PIPE_WM_LINETIME_A 0x45270
5005#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
5006#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5007 PIPE_WM_LINETIME_B)
5008#define PIPE_WM_LINETIME_MASK (0x1ff)
5009#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 5010#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 5011#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
5012
5013/* SFUSE_STRAP */
5e49cea6 5014#define SFUSE_STRAP 0xc2014
96d6e350
ED
5015#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5016#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5017#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5018
801bcfff
PZ
5019#define WM_MISC 0x45260
5020#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5021
1544d9d5
ED
5022#define WM_DBG 0x45280
5023#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5024#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5025#define WM_DBG_DISALLOW_SPRITE (1<<2)
5026
86d3efce
VS
5027/* pipe CSC */
5028#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5029#define _PIPE_A_CSC_COEFF_BY 0x49014
5030#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5031#define _PIPE_A_CSC_COEFF_BU 0x4901c
5032#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5033#define _PIPE_A_CSC_COEFF_BV 0x49024
5034#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
5035#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5036#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5037#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
5038#define _PIPE_A_CSC_PREOFF_HI 0x49030
5039#define _PIPE_A_CSC_PREOFF_ME 0x49034
5040#define _PIPE_A_CSC_PREOFF_LO 0x49038
5041#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5042#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5043#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5044
5045#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5046#define _PIPE_B_CSC_COEFF_BY 0x49114
5047#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5048#define _PIPE_B_CSC_COEFF_BU 0x4911c
5049#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5050#define _PIPE_B_CSC_COEFF_BV 0x49124
5051#define _PIPE_B_CSC_MODE 0x49128
5052#define _PIPE_B_CSC_PREOFF_HI 0x49130
5053#define _PIPE_B_CSC_PREOFF_ME 0x49134
5054#define _PIPE_B_CSC_PREOFF_LO 0x49138
5055#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5056#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5057#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5058
86d3efce
VS
5059#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5060#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5061#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5062#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5063#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5064#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5065#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5066#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5067#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5068#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5069#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5070#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5071#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5072
585fb111 5073#endif /* _I915_REG_H_ */
This page took 0.689064 seconds and 5 git commands to generate.