drm/i915: Make i9xx_crtc_clock_get() work for PCH DPLLs
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522
ED
31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
6b26c86d
DV
33#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
585fb111
JB
36/* PCI config space */
37
38#define HPLLCC 0xc0 /* 855 only */
652c393a 39#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
40#define GC_CLOCK_133_200 (0 << 0)
41#define GC_CLOCK_100_200 (1 << 0)
42#define GC_CLOCK_100_133 (2 << 0)
43#define GC_CLOCK_166_250 (3 << 0)
f97108d1 44#define GCFGC2 0xda
585fb111
JB
45#define GCFGC 0xf0 /* 915+ only */
46#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
47#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
48#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
49#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
51#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
52#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
53#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
54#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 55#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
56#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
57#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
58#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
59#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
60#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
61#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
62#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
63#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
64#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
65#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
66#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
67#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
68#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
69#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
70#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
71#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
72#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
73#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
74#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 75#define LBB 0xf4
eeccdcac
KG
76
77/* Graphics reset regs */
0573ed4a
KG
78#define I965_GDRST 0xc0 /* PCI config register */
79#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
80#define GRDOM_FULL (0<<2)
81#define GRDOM_RENDER (1<<2)
82#define GRDOM_MEDIA (3<<2)
8a5c2ae7 83#define GRDOM_MASK (3<<2)
5ccce180 84#define GRDOM_RESET_ENABLE (1<<0)
585fb111 85
07b7ddd9
JB
86#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
87#define GEN6_MBC_SNPCR_SHIFT 21
88#define GEN6_MBC_SNPCR_MASK (3<<21)
89#define GEN6_MBC_SNPCR_MAX (0<<21)
90#define GEN6_MBC_SNPCR_MED (1<<21)
91#define GEN6_MBC_SNPCR_LOW (2<<21)
92#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
93
5eb719cd
DV
94#define GEN6_MBCTL 0x0907c
95#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
96#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
97#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
98#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
99#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
100
cff458c2
EA
101#define GEN6_GDRST 0x941c
102#define GEN6_GRDOM_FULL (1 << 0)
103#define GEN6_GRDOM_RENDER (1 << 1)
104#define GEN6_GRDOM_MEDIA (1 << 2)
105#define GEN6_GRDOM_BLT (1 << 3)
106
5eb719cd
DV
107#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
108#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
109#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
110#define PP_DIR_DCLV_2G 0xffffffff
111
112#define GAM_ECOCHK 0x4090
113#define ECOCHK_SNB_BIT (1<<10)
e3dff585 114#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
115#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
116#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
117#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
118#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
119#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
120#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
121#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 122
48ecfa10 123#define GAC_ECO_BITS 0x14090
3b9d7888 124#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
125#define ECOBITS_PPGTT_CACHE64B (3<<8)
126#define ECOBITS_PPGTT_CACHE4B (0<<8)
127
be901a5a
DV
128#define GAB_CTL 0x24000
129#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
130
585fb111
JB
131/* VGA stuff */
132
133#define VGA_ST01_MDA 0x3ba
134#define VGA_ST01_CGA 0x3da
135
136#define VGA_MSR_WRITE 0x3c2
137#define VGA_MSR_READ 0x3cc
138#define VGA_MSR_MEM_EN (1<<1)
139#define VGA_MSR_CGA_MODE (1<<0)
140
5434fd92 141#define VGA_SR_INDEX 0x3c4
f930ddd0 142#define SR01 1
5434fd92 143#define VGA_SR_DATA 0x3c5
585fb111
JB
144
145#define VGA_AR_INDEX 0x3c0
146#define VGA_AR_VID_EN (1<<5)
147#define VGA_AR_DATA_WRITE 0x3c0
148#define VGA_AR_DATA_READ 0x3c1
149
150#define VGA_GR_INDEX 0x3ce
151#define VGA_GR_DATA 0x3cf
152/* GR05 */
153#define VGA_GR_MEM_READ_MODE_SHIFT 3
154#define VGA_GR_MEM_READ_MODE_PLANE 1
155/* GR06 */
156#define VGA_GR_MEM_MODE_MASK 0xc
157#define VGA_GR_MEM_MODE_SHIFT 2
158#define VGA_GR_MEM_A0000_AFFFF 0
159#define VGA_GR_MEM_A0000_BFFFF 1
160#define VGA_GR_MEM_B0000_B7FFF 2
161#define VGA_GR_MEM_B0000_BFFFF 3
162
163#define VGA_DACMASK 0x3c6
164#define VGA_DACRX 0x3c7
165#define VGA_DACWX 0x3c8
166#define VGA_DACDATA 0x3c9
167
168#define VGA_CR_INDEX_MDA 0x3b4
169#define VGA_CR_DATA_MDA 0x3b5
170#define VGA_CR_INDEX_CGA 0x3d4
171#define VGA_CR_DATA_CGA 0x3d5
172
173/*
174 * Memory interface instructions used by the kernel
175 */
176#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
177
178#define MI_NOOP MI_INSTR(0, 0)
179#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
180#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 181#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
182#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
183#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
184#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
185#define MI_FLUSH MI_INSTR(0x04, 0)
186#define MI_READ_FLUSH (1 << 0)
187#define MI_EXE_FLUSH (1 << 1)
188#define MI_NO_WRITE_FLUSH (1 << 2)
189#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
190#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 191#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 192#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
193#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
194#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 195#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 196#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
197#define MI_OVERLAY_CONTINUE (0x0<<21)
198#define MI_OVERLAY_ON (0x1<<21)
199#define MI_OVERLAY_OFF (0x2<<21)
585fb111 200#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 201#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 202#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 203#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
204/* IVB has funny definitions for which plane to flip. */
205#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
206#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
207#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
208#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
209#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
210#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
e37ec39b
BW
211#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
212#define MI_ARB_ENABLE (1<<0)
213#define MI_ARB_DISABLE (0<<0)
cb05d8de 214
aa40d6bb
ZN
215#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
216#define MI_MM_SPACE_GTT (1<<8)
217#define MI_MM_SPACE_PHYSICAL (0<<8)
218#define MI_SAVE_EXT_STATE_EN (1<<3)
219#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 220#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 221#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
222#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
223#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
224#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
225#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
226/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
227 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
228 * simply ignores the register load under certain conditions.
229 * - One can actually load arbitrary many arbitrary registers: Simply issue x
230 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
231 */
232#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
ffe74d75 233#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
71a77e07 234#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
235#define MI_FLUSH_DW_STORE_INDEX (1<<21)
236#define MI_INVALIDATE_TLB (1<<18)
237#define MI_FLUSH_DW_OP_STOREDW (1<<14)
238#define MI_INVALIDATE_BSD (1<<7)
239#define MI_FLUSH_DW_USE_GTT (1<<2)
240#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 241#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
242#define MI_BATCH_NON_SECURE (1)
243/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
244#define MI_BATCH_NON_SECURE_I965 (1<<8)
245#define MI_BATCH_PPGTT_HSW (1<<8)
246#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 247#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 248#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1ec14ad3
CW
249#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
250#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
251#define MI_SEMAPHORE_UPDATE (1<<21)
252#define MI_SEMAPHORE_COMPARE (1<<20)
253#define MI_SEMAPHORE_REGISTER (1<<18)
1950de14
BW
254#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
255#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
256#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
257#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
258#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
259#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
260#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
261#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
262#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
263#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
264#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
265#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
266#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
9435373e
RV
267
268#define MI_PREDICATE_RESULT_2 (0x2214)
269#define LOWER_SLICE_ENABLED (1<<0)
270#define LOWER_SLICE_DISABLED (0<<0)
271
585fb111
JB
272/*
273 * 3D instructions used by the kernel
274 */
275#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
276
277#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
278#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
279#define SC_UPDATE_SCISSOR (0x1<<1)
280#define SC_ENABLE_MASK (0x1<<0)
281#define SC_ENABLE (0x1<<0)
282#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
283#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
284#define SCI_YMIN_MASK (0xffff<<16)
285#define SCI_XMIN_MASK (0xffff<<0)
286#define SCI_YMAX_MASK (0xffff<<16)
287#define SCI_XMAX_MASK (0xffff<<0)
288#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
289#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
290#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
291#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
292#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
293#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
294#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
295#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
296#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
297#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
298#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
299#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
300#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
301#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
302#define BLT_DEPTH_8 (0<<24)
303#define BLT_DEPTH_16_565 (1<<24)
304#define BLT_DEPTH_16_1555 (2<<24)
305#define BLT_DEPTH_32 (3<<24)
306#define BLT_ROP_GXCOPY (0xcc<<16)
307#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
308#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
309#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
310#define ASYNC_FLIP (1<<22)
311#define DISPLAY_PLANE_A (0<<20)
312#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 313#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 314#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
8d315287 315#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 316#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37
KG
317#define PIPE_CONTROL_QW_WRITE (1<<14)
318#define PIPE_CONTROL_DEPTH_STALL (1<<13)
319#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 320#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
321#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
322#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
323#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
324#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
325#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
326#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
327#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 328#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 329#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 330#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 331
dc96e9b8
CW
332
333/*
334 * Reset registers
335 */
336#define DEBUG_RESET_I830 0x6070
337#define DEBUG_RESET_FULL (1<<7)
338#define DEBUG_RESET_RENDER (1<<8)
339#define DEBUG_RESET_DISPLAY (1<<9)
340
57f350b6 341/*
5a09ae9f
JN
342 * IOSF sideband
343 */
344#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
345#define IOSF_DEVFN_SHIFT 24
346#define IOSF_OPCODE_SHIFT 16
347#define IOSF_PORT_SHIFT 8
348#define IOSF_BYTE_ENABLES_SHIFT 4
349#define IOSF_BAR_SHIFT 1
350#define IOSF_SB_BUSY (1<<0)
351#define IOSF_PORT_PUNIT 0x4
352#define IOSF_PORT_NC 0x11
353#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
354#define IOSF_PORT_GPIO_NC 0x13
355#define IOSF_PORT_CCK 0x14
356#define IOSF_PORT_CCU 0xA9
357#define IOSF_PORT_GPS_CORE 0x48
5a09ae9f
JN
358#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
359#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
360
361#define PUNIT_OPCODE_REG_READ 6
362#define PUNIT_OPCODE_REG_WRITE 7
363
364#define PUNIT_REG_GPU_LFM 0xd3
365#define PUNIT_REG_GPU_FREQ_REQ 0xd4
366#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 367#define GENFREQSTATUS (1<<0)
5a09ae9f
JN
368#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
369
370#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
371#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
372
373#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
374#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
375#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
376#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
377#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
378#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
379#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
380#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
381#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
382#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
383
be4fc046 384/* vlv2 north clock has */
385#define CCK_REG_DSI_PLL_FUSE 0x44
386#define CCK_REG_DSI_PLL_CONTROL 0x48
387#define DSI_PLL_VCO_EN (1 << 31)
388#define DSI_PLL_LDO_GATE (1 << 30)
389#define DSI_PLL_P1_POST_DIV_SHIFT 17
390#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
391#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
392#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
393#define DSI_PLL_MUX_MASK (3 << 9)
394#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
395#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
396#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
397#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
398#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
399#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
400#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
401#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
402#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
403#define DSI_PLL_LOCK (1 << 0)
404#define CCK_REG_DSI_PLL_DIVIDER 0x4c
405#define DSI_PLL_LFSR (1 << 31)
406#define DSI_PLL_FRACTION_EN (1 << 30)
407#define DSI_PLL_FRAC_COUNTER_SHIFT 27
408#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
409#define DSI_PLL_USYNC_CNT_SHIFT 18
410#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
411#define DSI_PLL_N1_DIV_SHIFT 16
412#define DSI_PLL_N1_DIV_MASK (3 << 16)
413#define DSI_PLL_M1_DIV_SHIFT 0
414#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
415
5a09ae9f
JN
416/*
417 * DPIO - a special bus for various display related registers to hide behind
54d9d493
VS
418 *
419 * DPIO is VLV only.
598fac6b
DV
420 *
421 * Note: digital port B is DDI0, digital pot C is DDI1
57f350b6 422 */
5a09ae9f
JN
423#define DPIO_DEVFN 0
424#define DPIO_OPCODE_REG_WRITE 1
425#define DPIO_OPCODE_REG_READ 0
426
54d9d493 427#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
428#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
429#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
430#define DPIO_SFR_BYPASS (1<<1)
431#define DPIO_RESET (1<<0)
432
598fac6b
DV
433#define _DPIO_TX3_SWING_CTL4_A 0x690
434#define _DPIO_TX3_SWING_CTL4_B 0x2a90
435#define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX_SWING_CTL4_A, \
436 _DPIO_TX3_SWING_CTL4_B)
437
438/*
439 * Per pipe/PLL DPIO regs
440 */
57f350b6
JB
441#define _DPIO_DIV_A 0x800c
442#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
443#define DPIO_POST_DIV_DAC 0
444#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
445#define DPIO_POST_DIV_LVDS1 2
446#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
447#define DPIO_K_SHIFT (24) /* 4 bits */
448#define DPIO_P1_SHIFT (21) /* 3 bits */
449#define DPIO_P2_SHIFT (16) /* 5 bits */
450#define DPIO_N_SHIFT (12) /* 4 bits */
451#define DPIO_ENABLE_CALIBRATION (1<<11)
452#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
453#define DPIO_M2DIV_MASK 0xff
454#define _DPIO_DIV_B 0x802c
455#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
456
457#define _DPIO_REFSFR_A 0x8014
458#define DPIO_REFSEL_OVERRIDE 27
459#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
460#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
461#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 462#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
463#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
464#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
465#define _DPIO_REFSFR_B 0x8034
466#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
467
468#define _DPIO_CORE_CLK_A 0x801c
469#define _DPIO_CORE_CLK_B 0x803c
470#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
471
598fac6b
DV
472#define _DPIO_IREF_CTL_A 0x8040
473#define _DPIO_IREF_CTL_B 0x8060
474#define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
475
476#define DPIO_IREF_BCAST 0xc044
477#define _DPIO_IREF_A 0x8044
478#define _DPIO_IREF_B 0x8064
479#define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
480
481#define _DPIO_PLL_CML_A 0x804c
482#define _DPIO_PLL_CML_B 0x806c
483#define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
484
4abb2c39
VS
485#define _DPIO_LPF_COEFF_A 0x8048
486#define _DPIO_LPF_COEFF_B 0x8068
487#define DPIO_LPF_COEFF(pipe) _PIPE(pipe, _DPIO_LPF_COEFF_A, _DPIO_LPF_COEFF_B)
57f350b6 488
598fac6b
DV
489#define DPIO_CALIBRATION 0x80ac
490
57f350b6 491#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 492
598fac6b
DV
493/*
494 * Per DDI channel DPIO regs
495 */
496
497#define _DPIO_PCS_TX_0 0x8200
498#define _DPIO_PCS_TX_1 0x8400
499#define DPIO_PCS_TX_LANE2_RESET (1<<16)
500#define DPIO_PCS_TX_LANE1_RESET (1<<7)
501#define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
502
503#define _DPIO_PCS_CLK_0 0x8204
504#define _DPIO_PCS_CLK_1 0x8404
505#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
506#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
507#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
508#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
509#define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
510
511#define _DPIO_PCS_CTL_OVR1_A 0x8224
512#define _DPIO_PCS_CTL_OVR1_B 0x8424
513#define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
514 _DPIO_PCS_CTL_OVR1_B)
515
516#define _DPIO_PCS_STAGGER0_A 0x822c
517#define _DPIO_PCS_STAGGER0_B 0x842c
518#define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
519 _DPIO_PCS_STAGGER0_B)
520
521#define _DPIO_PCS_STAGGER1_A 0x8230
522#define _DPIO_PCS_STAGGER1_B 0x8430
523#define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
524 _DPIO_PCS_STAGGER1_B)
525
526#define _DPIO_PCS_CLOCKBUF0_A 0x8238
527#define _DPIO_PCS_CLOCKBUF0_B 0x8438
528#define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
529 _DPIO_PCS_CLOCKBUF0_B)
530
531#define _DPIO_PCS_CLOCKBUF8_A 0x825c
532#define _DPIO_PCS_CLOCKBUF8_B 0x845c
533#define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
534 _DPIO_PCS_CLOCKBUF8_B)
535
536#define _DPIO_TX_SWING_CTL2_A 0x8288
537#define _DPIO_TX_SWING_CTL2_B 0x8488
538#define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
539 _DPIO_TX_SWING_CTL2_B)
540
541#define _DPIO_TX_SWING_CTL3_A 0x828c
542#define _DPIO_TX_SWING_CTL3_B 0x848c
543#define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
544 _DPIO_TX_SWING_CTL3_B)
545
546#define _DPIO_TX_SWING_CTL4_A 0x8290
547#define _DPIO_TX_SWING_CTL4_B 0x8490
548#define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
549 _DPIO_TX_SWING_CTL4_B)
550
551#define _DPIO_TX_OCALINIT_0 0x8294
552#define _DPIO_TX_OCALINIT_1 0x8494
553#define DPIO_TX_OCALINIT_EN (1<<31)
554#define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
555 _DPIO_TX_OCALINIT_1)
556
557#define _DPIO_TX_CTL_0 0x82ac
558#define _DPIO_TX_CTL_1 0x84ac
559#define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
560
561#define _DPIO_TX_LANE_0 0x82b8
562#define _DPIO_TX_LANE_1 0x84b8
563#define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
564
565#define _DPIO_DATA_CHANNEL1 0x8220
566#define _DPIO_DATA_CHANNEL2 0x8420
567#define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
568
569#define _DPIO_PORT0_PCS0 0x0220
570#define _DPIO_PORT0_PCS1 0x0420
571#define _DPIO_PORT1_PCS2 0x2620
572#define _DPIO_PORT1_PCS3 0x2820
573#define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
574#define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
575#define DPIO_DATA_CHANNEL1 0x8220
576#define DPIO_DATA_CHANNEL2 0x8420
b56747aa 577
585fb111 578/*
de151cf6 579 * Fence registers
585fb111 580 */
de151cf6 581#define FENCE_REG_830_0 0x2000
dc529a4f 582#define FENCE_REG_945_8 0x3000
de151cf6
JB
583#define I830_FENCE_START_MASK 0x07f80000
584#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 585#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
586#define I830_FENCE_PITCH_SHIFT 4
587#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 588#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 589#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 590#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
591
592#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 593#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 594
de151cf6
JB
595#define FENCE_REG_965_0 0x03000
596#define I965_FENCE_PITCH_SHIFT 2
597#define I965_FENCE_TILING_Y_SHIFT 1
598#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 599#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 600
4e901fdc
EA
601#define FENCE_REG_SANDYBRIDGE_0 0x100000
602#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 603#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 604
f691e2f4
DV
605/* control register for cpu gtt access */
606#define TILECTL 0x101000
607#define TILECTL_SWZCTL (1 << 0)
608#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
609#define TILECTL_BACKSNOOP_DIS (1 << 3)
610
de151cf6
JB
611/*
612 * Instruction and interrupt control regs
613 */
63eeaf38 614#define PGTBL_ER 0x02024
333e9fe9
DV
615#define RENDER_RING_BASE 0x02000
616#define BSD_RING_BASE 0x04000
617#define GEN6_BSD_RING_BASE 0x12000
1950de14 618#define VEBOX_RING_BASE 0x1a000
549f7365 619#define BLT_RING_BASE 0x22000
3d281d8c
DV
620#define RING_TAIL(base) ((base)+0x30)
621#define RING_HEAD(base) ((base)+0x34)
622#define RING_START(base) ((base)+0x38)
623#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
624#define RING_SYNC_0(base) ((base)+0x40)
625#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
626#define RING_SYNC_2(base) ((base)+0x48)
627#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
628#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
629#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
630#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
631#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
632#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
633#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
634#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
635#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
636#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
637#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
638#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 639#define GEN6_NOSYNC 0
8fd26859 640#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
641#define RING_HWS_PGA(base) ((base)+0x80)
642#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
643#define ARB_MODE 0x04030
644#define ARB_MODE_SWIZZLE_SNB (1<<4)
645#define ARB_MODE_SWIZZLE_IVB (1<<5)
4593010b 646#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
647#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
648#define DONE_REG 0x40b0
4593010b
EA
649#define BSD_HWS_PGA_GEN7 (0x04180)
650#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 651#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 652#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 653#define RING_NOPID(base) ((base)+0x94)
0f46832f 654#define RING_IMR(base) ((base)+0xa8)
c0c7babc 655#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
656#define TAIL_ADDR 0x001FFFF8
657#define HEAD_WRAP_COUNT 0xFFE00000
658#define HEAD_WRAP_ONE 0x00200000
659#define HEAD_ADDR 0x001FFFFC
660#define RING_NR_PAGES 0x001FF000
661#define RING_REPORT_MASK 0x00000006
662#define RING_REPORT_64K 0x00000002
663#define RING_REPORT_128K 0x00000004
664#define RING_NO_REPORT 0x00000000
665#define RING_VALID_MASK 0x00000001
666#define RING_VALID 0x00000001
667#define RING_INVALID 0x00000000
4b60e5cb
CW
668#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
669#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 670#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
671#if 0
672#define PRB0_TAIL 0x02030
673#define PRB0_HEAD 0x02034
674#define PRB0_START 0x02038
675#define PRB0_CTL 0x0203c
585fb111
JB
676#define PRB1_TAIL 0x02040 /* 915+ only */
677#define PRB1_HEAD 0x02044 /* 915+ only */
678#define PRB1_START 0x02048 /* 915+ only */
679#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 680#endif
63eeaf38
JB
681#define IPEIR_I965 0x02064
682#define IPEHR_I965 0x02068
683#define INSTDONE_I965 0x0206c
d53bd484
BW
684#define GEN7_INSTDONE_1 0x0206c
685#define GEN7_SC_INSTDONE 0x07100
686#define GEN7_SAMPLER_INSTDONE 0x0e160
687#define GEN7_ROW_INSTDONE 0x0e164
688#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
689#define RING_IPEIR(base) ((base)+0x64)
690#define RING_IPEHR(base) ((base)+0x68)
691#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
692#define RING_INSTPS(base) ((base)+0x70)
693#define RING_DMA_FADD(base) ((base)+0x78)
694#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
695#define INSTPS 0x02070 /* 965+ only */
696#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
697#define ACTHD_I965 0x02074
698#define HWS_PGA 0x02080
699#define HWS_ADDRESS_MASK 0xfffff000
700#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
701#define PWRCTXA 0x2088 /* 965GM+ only */
702#define PWRCTX_EN (1<<0)
585fb111 703#define IPEIR 0x02088
63eeaf38
JB
704#define IPEHR 0x0208c
705#define INSTDONE 0x02090
585fb111
JB
706#define NOPID 0x02094
707#define HWSTAM 0x02098
9d2f41fa 708#define DMA_FADD_I8XX 0x020d0
71cf39b1 709
f406839f 710#define ERROR_GEN6 0x040a0
71e172e8 711#define GEN7_ERR_INT 0x44040
de032bf4 712#define ERR_INT_POISON (1<<31)
8664281b
PZ
713#define ERR_INT_MMIO_UNCLAIMED (1<<13)
714#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
715#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
716#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 717#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 718
3f1e109a
PZ
719#define FPGA_DBG 0x42300
720#define FPGA_DBG_RM_NOCLAIM (1<<31)
721
0f3b6849 722#define DERRMR 0x44050
ffe74d75
CW
723#define DERRMR_PIPEA_SCANLINE (1<<0)
724#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
725#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
726#define DERRMR_PIPEA_VBLANK (1<<3)
727#define DERRMR_PIPEA_HBLANK (1<<5)
728#define DERRMR_PIPEB_SCANLINE (1<<8)
729#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
730#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
731#define DERRMR_PIPEB_VBLANK (1<<11)
732#define DERRMR_PIPEB_HBLANK (1<<13)
733/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
734#define DERRMR_PIPEC_SCANLINE (1<<14)
735#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
736#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
737#define DERRMR_PIPEC_VBLANK (1<<21)
738#define DERRMR_PIPEC_HBLANK (1<<22)
739
0f3b6849 740
de6e2eaf
EA
741/* GM45+ chicken bits -- debug workaround bits that may be required
742 * for various sorts of correct behavior. The top 16 bits of each are
743 * the enables for writing to the corresponding low bit.
744 */
745#define _3D_CHICKEN 0x02084
4283908e 746#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
747#define _3D_CHICKEN2 0x0208c
748/* Disables pipelining of read flushes past the SF-WIZ interface.
749 * Required on all Ironlake steppings according to the B-Spec, but the
750 * particular danger of not doing so is not specified.
751 */
752# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
753#define _3D_CHICKEN3 0x02090
87f8020e 754#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 755#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
de6e2eaf 756
71cf39b1
EA
757#define MI_MODE 0x0209c
758# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 759# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 760# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
71cf39b1 761
f8f2ac9a 762#define GEN6_GT_MODE 0x20d0
6547fbdb
DV
763#define GEN6_GT_MODE_HI (1 << 9)
764#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 765
1ec14ad3 766#define GFX_MODE 0x02520
b095cd0a 767#define GFX_MODE_GEN7 0x0229c
5eb719cd 768#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
769#define GFX_RUN_LIST_ENABLE (1<<15)
770#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
771#define GFX_SURFACE_FAULT_ENABLE (1<<12)
772#define GFX_REPLAY_MODE (1<<11)
773#define GFX_PSMI_GRANULARITY (1<<10)
774#define GFX_PPGTT_ENABLE (1<<9)
775
a7e806de
DV
776#define VLV_DISPLAY_BASE 0x180000
777
585fb111
JB
778#define SCPD0 0x0209c /* 915+ only */
779#define IER 0x020a0
780#define IIR 0x020a4
781#define IMR 0x020a8
782#define ISR 0x020ac
07ec7ec5 783#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
2d809570 784#define GCFG_DIS (1<<8)
ff763010
VS
785#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
786#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
787#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
788#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
789#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 790#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
90a72f87 791#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
792#define EIR 0x020b0
793#define EMR 0x020b4
794#define ESR 0x020b8
63eeaf38
JB
795#define GM45_ERROR_PAGE_TABLE (1<<5)
796#define GM45_ERROR_MEM_PRIV (1<<4)
797#define I915_ERROR_PAGE_TABLE (1<<4)
798#define GM45_ERROR_CP_PRIV (1<<3)
799#define I915_ERROR_MEMORY_REFRESH (1<<1)
800#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 801#define INSTPM 0x020c0
ee980b80 802#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
803#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
804 will not assert AGPBUSY# and will only
805 be delivered when out of C3. */
84f9f938 806#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
807#define INSTPM_TLB_INVALIDATE (1<<9)
808#define INSTPM_SYNC_FLUSH (1<<5)
585fb111
JB
809#define ACTHD 0x020c8
810#define FW_BLC 0x020d8
8692d00e 811#define FW_BLC2 0x020dc
585fb111 812#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
813#define FW_BLC_SELF_EN_MASK (1<<31)
814#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
815#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
816#define MM_BURST_LENGTH 0x00700000
817#define MM_FIFO_WATERMARK 0x0001F000
818#define LM_BURST_LENGTH 0x00000700
819#define LM_FIFO_WATERMARK 0x0000001F
585fb111 820#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
821
822/* Make render/texture TLB fetches lower priorty than associated data
823 * fetches. This is not turned on by default
824 */
825#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
826
827/* Isoch request wait on GTT enable (Display A/B/C streams).
828 * Make isoch requests stall on the TLB update. May cause
829 * display underruns (test mode only)
830 */
831#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
832
833/* Block grant count for isoch requests when block count is
834 * set to a finite value.
835 */
836#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
837#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
838#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
839#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
840#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
841
842/* Enable render writes to complete in C2/C3/C4 power states.
843 * If this isn't enabled, render writes are prevented in low
844 * power states. That seems bad to me.
845 */
846#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
847
848/* This acknowledges an async flip immediately instead
849 * of waiting for 2TLB fetches.
850 */
851#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
852
853/* Enables non-sequential data reads through arbiter
854 */
0206e353 855#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
856
857/* Disable FSB snooping of cacheable write cycles from binner/render
858 * command stream
859 */
860#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
861
862/* Arbiter time slice for non-isoch streams */
863#define MI_ARB_TIME_SLICE_MASK (7 << 5)
864#define MI_ARB_TIME_SLICE_1 (0 << 5)
865#define MI_ARB_TIME_SLICE_2 (1 << 5)
866#define MI_ARB_TIME_SLICE_4 (2 << 5)
867#define MI_ARB_TIME_SLICE_6 (3 << 5)
868#define MI_ARB_TIME_SLICE_8 (4 << 5)
869#define MI_ARB_TIME_SLICE_10 (5 << 5)
870#define MI_ARB_TIME_SLICE_14 (6 << 5)
871#define MI_ARB_TIME_SLICE_16 (7 << 5)
872
873/* Low priority grace period page size */
874#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
875#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
876
877/* Disable display A/B trickle feed */
878#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
879
880/* Set display plane priority */
881#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
882#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
883
585fb111 884#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 885#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
886#define CM0_IZ_OPT_DISABLE (1<<6)
887#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 888#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
889#define CM0_DEPTH_EVICT_DISABLE (1<<4)
890#define CM0_COLOR_EVICT_DISABLE (1<<3)
891#define CM0_DEPTH_WRITE_DISABLE (1<<1)
892#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 893#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 894#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
895#define GFX_FLSH_CNTL_GEN6 0x101008
896#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
897#define ECOSKPD 0x021d0
898#define ECO_GATING_CX_ONLY (1<<3)
899#define ECO_FLIP_DONE (1<<0)
585fb111 900
fb046853
JB
901#define CACHE_MODE_1 0x7004 /* IVB+ */
902#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
903
4efe0708
JB
904#define GEN6_BLITTER_ECOSKPD 0x221d0
905#define GEN6_BLITTER_LOCK_SHIFT 16
906#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
907
881f47b6 908#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
909#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
910#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
911#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
912#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 913
cc609d5d
BW
914/* On modern GEN architectures interrupt control consists of two sets
915 * of registers. The first set pertains to the ring generating the
916 * interrupt. The second control is for the functional block generating the
917 * interrupt. These are PM, GT, DE, etc.
918 *
919 * Luckily *knocks on wood* all the ring interrupt bits match up with the
920 * GT interrupt bits, so we don't need to duplicate the defines.
921 *
922 * These defines should cover us well from SNB->HSW with minor exceptions
923 * it can also work on ILK.
924 */
925#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
926#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
927#define GT_BLT_USER_INTERRUPT (1 << 22)
928#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
929#define GT_BSD_USER_INTERRUPT (1 << 12)
930#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
931#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
932#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
933#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
934#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
935#define GT_RENDER_USER_INTERRUPT (1 << 0)
936
12638c57
BW
937#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
938#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
939
cc609d5d
BW
940/* These are all the "old" interrupts */
941#define ILK_BSD_USER_INTERRUPT (1<<5)
942#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
943#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
944#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
945#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
946#define I915_HWB_OOM_INTERRUPT (1<<13)
947#define I915_SYNC_STATUS_INTERRUPT (1<<12)
948#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
949#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
950#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
951#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
952#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
953#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
954#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
955#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
956#define I915_DEBUG_INTERRUPT (1<<2)
957#define I915_USER_INTERRUPT (1<<1)
958#define I915_ASLE_INTERRUPT (1<<0)
959#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6
XH
960
961#define GEN6_BSD_RNCID 0x12198
962
a1e969e0
BW
963#define GEN7_FF_THREAD_MODE 0x20a0
964#define GEN7_FF_SCHED_MASK 0x0077070
965#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
966#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
967#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
968#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 969#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
970#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
971#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
972#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
973#define GEN7_FF_VS_SCHED_HW (0x0<<12)
974#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
975#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
976#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
977#define GEN7_FF_DS_SCHED_HW (0x0<<4)
978
585fb111
JB
979/*
980 * Framebuffer compression (915+ only)
981 */
982
983#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
984#define FBC_LL_BASE 0x03204 /* 4k page aligned */
985#define FBC_CONTROL 0x03208
986#define FBC_CTL_EN (1<<31)
987#define FBC_CTL_PERIODIC (1<<30)
988#define FBC_CTL_INTERVAL_SHIFT (16)
989#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 990#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
991#define FBC_CTL_STRIDE_SHIFT (5)
992#define FBC_CTL_FENCENO (1<<0)
993#define FBC_COMMAND 0x0320c
994#define FBC_CMD_COMPRESS (1<<0)
995#define FBC_STATUS 0x03210
996#define FBC_STAT_COMPRESSING (1<<31)
997#define FBC_STAT_COMPRESSED (1<<30)
998#define FBC_STAT_MODIFIED (1<<29)
999#define FBC_STAT_CURRENT_LINE (1<<0)
1000#define FBC_CONTROL2 0x03214
1001#define FBC_CTL_FENCE_DBL (0<<4)
1002#define FBC_CTL_IDLE_IMM (0<<2)
1003#define FBC_CTL_IDLE_FULL (1<<2)
1004#define FBC_CTL_IDLE_LINE (2<<2)
1005#define FBC_CTL_IDLE_DEBUG (3<<2)
1006#define FBC_CTL_CPU_FENCE (1<<1)
1007#define FBC_CTL_PLANEA (0<<0)
1008#define FBC_CTL_PLANEB (1<<0)
1009#define FBC_FENCE_OFF 0x0321b
80824003 1010#define FBC_TAG 0x03300
585fb111
JB
1011
1012#define FBC_LL_SIZE (1536)
1013
74dff282
JB
1014/* Framebuffer compression for GM45+ */
1015#define DPFC_CB_BASE 0x3200
1016#define DPFC_CONTROL 0x3208
1017#define DPFC_CTL_EN (1<<31)
1018#define DPFC_CTL_PLANEA (0<<30)
1019#define DPFC_CTL_PLANEB (1<<30)
abe959c7 1020#define IVB_DPFC_CTL_PLANE_SHIFT (29)
74dff282 1021#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1022#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1023#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1024#define DPFC_SR_EN (1<<10)
1025#define DPFC_CTL_LIMIT_1X (0<<6)
1026#define DPFC_CTL_LIMIT_2X (1<<6)
1027#define DPFC_CTL_LIMIT_4X (2<<6)
1028#define DPFC_RECOMP_CTL 0x320c
1029#define DPFC_RECOMP_STALL_EN (1<<27)
1030#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1031#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1032#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1033#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1034#define DPFC_STATUS 0x3210
1035#define DPFC_INVAL_SEG_SHIFT (16)
1036#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1037#define DPFC_COMP_SEG_SHIFT (0)
1038#define DPFC_COMP_SEG_MASK (0x000003ff)
1039#define DPFC_STATUS2 0x3214
1040#define DPFC_FENCE_YOFF 0x3218
1041#define DPFC_CHICKEN 0x3224
1042#define DPFC_HT_MODIFY (1<<31)
1043
b52eb4dc
ZY
1044/* Framebuffer compression for Ironlake */
1045#define ILK_DPFC_CB_BASE 0x43200
1046#define ILK_DPFC_CONTROL 0x43208
1047/* The bit 28-8 is reserved */
1048#define DPFC_RESERVED (0x1FFFFF00)
1049#define ILK_DPFC_RECOMP_CTL 0x4320c
1050#define ILK_DPFC_STATUS 0x43210
1051#define ILK_DPFC_FENCE_YOFF 0x43218
1052#define ILK_DPFC_CHICKEN 0x43224
1053#define ILK_FBC_RT_BASE 0x2128
1054#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1055#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1056
1057#define ILK_DISPLAY_CHICKEN1 0x42000
1058#define ILK_FBCQ_DIS (1<<22)
0206e353 1059#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1060
b52eb4dc 1061
9c04f015
YL
1062/*
1063 * Framebuffer compression for Sandybridge
1064 *
1065 * The following two registers are of type GTTMMADR
1066 */
1067#define SNB_DPFC_CTL_SA 0x100100
1068#define SNB_CPU_FENCE_ENABLE (1<<29)
1069#define DPFC_CPU_FENCE_OFFSET 0x100104
1070
abe959c7
RV
1071/* Framebuffer compression for Ivybridge */
1072#define IVB_FBC_RT_BASE 0x7020
1073
42db64ef
PZ
1074#define IPS_CTL 0x43408
1075#define IPS_ENABLE (1 << 31)
9c04f015 1076
fd3da6c9
RV
1077#define MSG_FBC_REND_STATE 0x50380
1078#define FBC_REND_NUKE (1<<2)
1079#define FBC_REND_CACHE_CLEAN (1<<1)
1080
28554164
RV
1081#define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
1082#define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
1083#define HSW_BYPASS_FBC_QUEUE (1<<22)
1084#define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
1085 _HSW_PIPE_SLICE_CHICKEN_1_A, + \
1086 _HSW_PIPE_SLICE_CHICKEN_1_B)
1087
d89f2071
RV
1088#define HSW_CLKGATE_DISABLE_PART_1 0x46500
1089#define HSW_DPFC_GATING_DISABLE (1<<23)
1090
585fb111
JB
1091/*
1092 * GPIO regs
1093 */
1094#define GPIOA 0x5010
1095#define GPIOB 0x5014
1096#define GPIOC 0x5018
1097#define GPIOD 0x501c
1098#define GPIOE 0x5020
1099#define GPIOF 0x5024
1100#define GPIOG 0x5028
1101#define GPIOH 0x502c
1102# define GPIO_CLOCK_DIR_MASK (1 << 0)
1103# define GPIO_CLOCK_DIR_IN (0 << 1)
1104# define GPIO_CLOCK_DIR_OUT (1 << 1)
1105# define GPIO_CLOCK_VAL_MASK (1 << 2)
1106# define GPIO_CLOCK_VAL_OUT (1 << 3)
1107# define GPIO_CLOCK_VAL_IN (1 << 4)
1108# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1109# define GPIO_DATA_DIR_MASK (1 << 8)
1110# define GPIO_DATA_DIR_IN (0 << 9)
1111# define GPIO_DATA_DIR_OUT (1 << 9)
1112# define GPIO_DATA_VAL_MASK (1 << 10)
1113# define GPIO_DATA_VAL_OUT (1 << 11)
1114# define GPIO_DATA_VAL_IN (1 << 12)
1115# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1116
f899fc64
CW
1117#define GMBUS0 0x5100 /* clock/port select */
1118#define GMBUS_RATE_100KHZ (0<<8)
1119#define GMBUS_RATE_50KHZ (1<<8)
1120#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1121#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1122#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1123#define GMBUS_PORT_DISABLED 0
1124#define GMBUS_PORT_SSC 1
1125#define GMBUS_PORT_VGADDC 2
1126#define GMBUS_PORT_PANEL 3
1127#define GMBUS_PORT_DPC 4 /* HDMIC */
1128#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1129#define GMBUS_PORT_DPD 6 /* HDMID */
1130#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1131#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1132#define GMBUS1 0x5104 /* command/status */
1133#define GMBUS_SW_CLR_INT (1<<31)
1134#define GMBUS_SW_RDY (1<<30)
1135#define GMBUS_ENT (1<<29) /* enable timeout */
1136#define GMBUS_CYCLE_NONE (0<<25)
1137#define GMBUS_CYCLE_WAIT (1<<25)
1138#define GMBUS_CYCLE_INDEX (2<<25)
1139#define GMBUS_CYCLE_STOP (4<<25)
1140#define GMBUS_BYTE_COUNT_SHIFT 16
1141#define GMBUS_SLAVE_INDEX_SHIFT 8
1142#define GMBUS_SLAVE_ADDR_SHIFT 1
1143#define GMBUS_SLAVE_READ (1<<0)
1144#define GMBUS_SLAVE_WRITE (0<<0)
1145#define GMBUS2 0x5108 /* status */
1146#define GMBUS_INUSE (1<<15)
1147#define GMBUS_HW_WAIT_PHASE (1<<14)
1148#define GMBUS_STALL_TIMEOUT (1<<13)
1149#define GMBUS_INT (1<<12)
1150#define GMBUS_HW_RDY (1<<11)
1151#define GMBUS_SATOER (1<<10)
1152#define GMBUS_ACTIVE (1<<9)
1153#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1154#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1155#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1156#define GMBUS_NAK_EN (1<<3)
1157#define GMBUS_IDLE_EN (1<<2)
1158#define GMBUS_HW_WAIT_EN (1<<1)
1159#define GMBUS_HW_RDY_EN (1<<0)
1160#define GMBUS5 0x5120 /* byte index */
1161#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1162
585fb111
JB
1163/*
1164 * Clock control & power management
1165 */
1166
1167#define VGA0 0x6000
1168#define VGA1 0x6004
1169#define VGA_PD 0x6010
1170#define VGA0_PD_P2_DIV_4 (1 << 7)
1171#define VGA0_PD_P1_DIV_2 (1 << 5)
1172#define VGA0_PD_P1_SHIFT 0
1173#define VGA0_PD_P1_MASK (0x1f << 0)
1174#define VGA1_PD_P2_DIV_4 (1 << 15)
1175#define VGA1_PD_P1_DIV_2 (1 << 13)
1176#define VGA1_PD_P1_SHIFT 8
1177#define VGA1_PD_P1_MASK (0x1f << 8)
fc2de409
VS
1178#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
1179#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
9db4a9c7 1180#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111 1181#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1182#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1183#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1184#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1185#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1186#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1187#define DPLL_VGA_MODE_DIS (1 << 28)
1188#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1189#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1190#define DPLL_MODE_MASK (3 << 26)
1191#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1192#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1193#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1194#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1195#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1196#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1197#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1198#define DPLL_LOCK_VLV (1<<15)
598fac6b 1199#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1200#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
598fac6b
DV
1201#define DPLL_PORTC_READY_MASK (0xf << 4)
1202#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1203
585fb111
JB
1204#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1205/*
1206 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1207 * this field (only one bit may be set).
1208 */
1209#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1210#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1211#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1212/* i830, required in DVO non-gang */
1213#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1214#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1215#define PLL_REF_INPUT_DREFCLK (0 << 13)
1216#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1217#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1218#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1219#define PLL_REF_INPUT_MASK (3 << 13)
1220#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1221/* Ironlake */
b9055052
ZW
1222# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1223# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1224# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1225# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1226# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1227
585fb111
JB
1228/*
1229 * Parallel to Serial Load Pulse phase selection.
1230 * Selects the phase for the 10X DPLL clock for the PCIe
1231 * digital display port. The range is 4 to 13; 10 or more
1232 * is just a flip delay. The default is 6
1233 */
1234#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1235#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1236/*
1237 * SDVO multiplier for 945G/GM. Not used on 965.
1238 */
1239#define SDVO_MULTIPLIER_MASK 0x000000ff
1240#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1241#define SDVO_MULTIPLIER_SHIFT_VGA 0
fc2de409 1242#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
585fb111
JB
1243/*
1244 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1245 *
1246 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1247 */
1248#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1249#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1250/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1251#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1252#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1253/*
1254 * SDVO/UDI pixel multiplier.
1255 *
1256 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1257 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1258 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1259 * dummy bytes in the datastream at an increased clock rate, with both sides of
1260 * the link knowing how many bytes are fill.
1261 *
1262 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1263 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1264 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1265 * through an SDVO command.
1266 *
1267 * This register field has values of multiplication factor minus 1, with
1268 * a maximum multiplier of 5 for SDVO.
1269 */
1270#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1271#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1272/*
1273 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1274 * This best be set to the default value (3) or the CRT won't work. No,
1275 * I don't entirely understand what this does...
1276 */
1277#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1278#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
fc2de409 1279#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
9db4a9c7 1280#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 1281
9db4a9c7
JB
1282#define _FPA0 0x06040
1283#define _FPA1 0x06044
1284#define _FPB0 0x06048
1285#define _FPB1 0x0604c
1286#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1287#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1288#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1289#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1290#define FP_N_DIV_SHIFT 16
1291#define FP_M1_DIV_MASK 0x00003f00
1292#define FP_M1_DIV_SHIFT 8
1293#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1294#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1295#define FP_M2_DIV_SHIFT 0
1296#define DPLL_TEST 0x606c
1297#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1298#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1299#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1300#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1301#define DPLLB_TEST_N_BYPASS (1 << 19)
1302#define DPLLB_TEST_M_BYPASS (1 << 18)
1303#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1304#define DPLLA_TEST_N_BYPASS (1 << 3)
1305#define DPLLA_TEST_M_BYPASS (1 << 2)
1306#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1307#define D_STATE 0x6104
dc96e9b8 1308#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1309#define DSTATE_PLL_D3_OFF (1<<3)
1310#define DSTATE_GFX_CLOCK_GATING (1<<1)
1311#define DSTATE_DOT_CLOCK_GATING (1<<0)
d7fe0cc0 1312#define DSPCLK_GATE_D (dev_priv->info->display_mmio_offset + 0x6200)
652c393a
JB
1313# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1314# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1315# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1316# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1317# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1318# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1319# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1320# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1321# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1322# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1323# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1324# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1325# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1326# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1327# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1328# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1329# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1330# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1331# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1332# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1333# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1334# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1335# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1336# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1337# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1338# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1339# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1340# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1341/**
1342 * This bit must be set on the 830 to prevent hangs when turning off the
1343 * overlay scaler.
1344 */
1345# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1346# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1347# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1348# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1349# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1350
1351#define RENCLK_GATE_D1 0x6204
1352# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1353# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1354# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1355# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1356# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1357# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1358# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1359# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1360# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1361/** This bit must be unset on 855,865 */
1362# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1363# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1364# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1365# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1366/** This bit must be set on 855,865. */
1367# define SV_CLOCK_GATE_DISABLE (1 << 0)
1368# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1369# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1370# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1371# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1372# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1373# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1374# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1375# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1376# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1377# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1378# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1379# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1380# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1381# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1382# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1383# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1384# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1385
1386# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1387/** This bit must always be set on 965G/965GM */
1388# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1389# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1390# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1391# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1392# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1393# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1394/** This bit must always be set on 965G */
1395# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1396# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1397# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1398# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1399# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1400# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1401# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1402# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1403# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1404# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1405# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1406# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1407# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1408# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1409# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1410# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1411# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1412# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1413# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1414
1415#define RENCLK_GATE_D2 0x6208
1416#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1417#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1418#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1419#define RAMCLK_GATE_D 0x6210 /* CRL only */
1420#define DEUC 0x6214 /* CRL only */
585fb111 1421
d88b2270 1422#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1423#define FW_CSPWRDWNEN (1<<15)
1424
e0d8d59b
VS
1425#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1426
585fb111
JB
1427/*
1428 * Palette regs
1429 */
1430
4b059985
VS
1431#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1432#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
9db4a9c7 1433#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1434
673a394b
EA
1435/* MCH MMIO space */
1436
1437/*
1438 * MCHBAR mirror.
1439 *
1440 * This mirrors the MCHBAR MMIO space whose location is determined by
1441 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1442 * every way. It is not accessible from the CP register read instructions.
1443 *
1444 */
1445#define MCHBAR_MIRROR_BASE 0x10000
1446
1398261a
YL
1447#define MCHBAR_MIRROR_BASE_SNB 0x140000
1448
3ebecd07
CW
1449/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
1450#define DCLK 0x5e04
1451
673a394b
EA
1452/** 915-945 and GM965 MCH register controlling DRAM channel access */
1453#define DCC 0x10200
1454#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1455#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1456#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1457#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1458#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1459#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1460
95534263
LP
1461/** Pineview MCH register contains DDR3 setting */
1462#define CSHRDDR3CTL 0x101a8
1463#define CSHRDDR3CTL_DDR3 (1 << 2)
1464
673a394b
EA
1465/** 965 MCH register controlling DRAM channel configuration */
1466#define C0DRB3 0x10206
1467#define C1DRB3 0x10606
1468
f691e2f4
DV
1469/** snb MCH registers for reading the DRAM channel configuration */
1470#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1471#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1472#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1473#define MAD_DIMM_ECC_MASK (0x3 << 24)
1474#define MAD_DIMM_ECC_OFF (0x0 << 24)
1475#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1476#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1477#define MAD_DIMM_ECC_ON (0x3 << 24)
1478#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1479#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1480#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1481#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1482#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1483#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1484#define MAD_DIMM_A_SELECT (0x1 << 16)
1485/* DIMM sizes are in multiples of 256mb. */
1486#define MAD_DIMM_B_SIZE_SHIFT 8
1487#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1488#define MAD_DIMM_A_SIZE_SHIFT 0
1489#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1490
1d7aaa0c
DV
1491/** snb MCH registers for priority tuning */
1492#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1493#define MCH_SSKPD_WM0_MASK 0x3f
1494#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1495
ec013e7f
JB
1496#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1497
b11248df
KP
1498/* Clocking configuration register */
1499#define CLKCFG 0x10c00
7662c8bd 1500#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1501#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1502#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1503#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1504#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1505#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1506/* Note, below two are guess */
b11248df 1507#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1508#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1509#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1510#define CLKCFG_MEM_533 (1 << 4)
1511#define CLKCFG_MEM_667 (2 << 4)
1512#define CLKCFG_MEM_800 (3 << 4)
1513#define CLKCFG_MEM_MASK (7 << 4)
1514
ea056c14
JB
1515#define TSC1 0x11001
1516#define TSE (1<<0)
7648fa99
JB
1517#define TR1 0x11006
1518#define TSFS 0x11020
1519#define TSFS_SLOPE_MASK 0x0000ff00
1520#define TSFS_SLOPE_SHIFT 8
1521#define TSFS_INTR_MASK 0x000000ff
1522
f97108d1
JB
1523#define CRSTANDVID 0x11100
1524#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1525#define PXVFREQ_PX_MASK 0x7f000000
1526#define PXVFREQ_PX_SHIFT 24
1527#define VIDFREQ_BASE 0x11110
1528#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1529#define VIDFREQ2 0x11114
1530#define VIDFREQ3 0x11118
1531#define VIDFREQ4 0x1111c
1532#define VIDFREQ_P0_MASK 0x1f000000
1533#define VIDFREQ_P0_SHIFT 24
1534#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1535#define VIDFREQ_P0_CSCLK_SHIFT 20
1536#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1537#define VIDFREQ_P0_CRCLK_SHIFT 16
1538#define VIDFREQ_P1_MASK 0x00001f00
1539#define VIDFREQ_P1_SHIFT 8
1540#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1541#define VIDFREQ_P1_CSCLK_SHIFT 4
1542#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1543#define INTTOEXT_BASE_ILK 0x11300
1544#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1545#define INTTOEXT_MAP3_SHIFT 24
1546#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1547#define INTTOEXT_MAP2_SHIFT 16
1548#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1549#define INTTOEXT_MAP1_SHIFT 8
1550#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1551#define INTTOEXT_MAP0_SHIFT 0
1552#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1553#define MEMSWCTL 0x11170 /* Ironlake only */
1554#define MEMCTL_CMD_MASK 0xe000
1555#define MEMCTL_CMD_SHIFT 13
1556#define MEMCTL_CMD_RCLK_OFF 0
1557#define MEMCTL_CMD_RCLK_ON 1
1558#define MEMCTL_CMD_CHFREQ 2
1559#define MEMCTL_CMD_CHVID 3
1560#define MEMCTL_CMD_VMMOFF 4
1561#define MEMCTL_CMD_VMMON 5
1562#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1563 when command complete */
1564#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1565#define MEMCTL_FREQ_SHIFT 8
1566#define MEMCTL_SFCAVM (1<<7)
1567#define MEMCTL_TGT_VID_MASK 0x007f
1568#define MEMIHYST 0x1117c
1569#define MEMINTREN 0x11180 /* 16 bits */
1570#define MEMINT_RSEXIT_EN (1<<8)
1571#define MEMINT_CX_SUPR_EN (1<<7)
1572#define MEMINT_CONT_BUSY_EN (1<<6)
1573#define MEMINT_AVG_BUSY_EN (1<<5)
1574#define MEMINT_EVAL_CHG_EN (1<<4)
1575#define MEMINT_MON_IDLE_EN (1<<3)
1576#define MEMINT_UP_EVAL_EN (1<<2)
1577#define MEMINT_DOWN_EVAL_EN (1<<1)
1578#define MEMINT_SW_CMD_EN (1<<0)
1579#define MEMINTRSTR 0x11182 /* 16 bits */
1580#define MEM_RSEXIT_MASK 0xc000
1581#define MEM_RSEXIT_SHIFT 14
1582#define MEM_CONT_BUSY_MASK 0x3000
1583#define MEM_CONT_BUSY_SHIFT 12
1584#define MEM_AVG_BUSY_MASK 0x0c00
1585#define MEM_AVG_BUSY_SHIFT 10
1586#define MEM_EVAL_CHG_MASK 0x0300
1587#define MEM_EVAL_BUSY_SHIFT 8
1588#define MEM_MON_IDLE_MASK 0x00c0
1589#define MEM_MON_IDLE_SHIFT 6
1590#define MEM_UP_EVAL_MASK 0x0030
1591#define MEM_UP_EVAL_SHIFT 4
1592#define MEM_DOWN_EVAL_MASK 0x000c
1593#define MEM_DOWN_EVAL_SHIFT 2
1594#define MEM_SW_CMD_MASK 0x0003
1595#define MEM_INT_STEER_GFX 0
1596#define MEM_INT_STEER_CMR 1
1597#define MEM_INT_STEER_SMI 2
1598#define MEM_INT_STEER_SCI 3
1599#define MEMINTRSTS 0x11184
1600#define MEMINT_RSEXIT (1<<7)
1601#define MEMINT_CONT_BUSY (1<<6)
1602#define MEMINT_AVG_BUSY (1<<5)
1603#define MEMINT_EVAL_CHG (1<<4)
1604#define MEMINT_MON_IDLE (1<<3)
1605#define MEMINT_UP_EVAL (1<<2)
1606#define MEMINT_DOWN_EVAL (1<<1)
1607#define MEMINT_SW_CMD (1<<0)
1608#define MEMMODECTL 0x11190
1609#define MEMMODE_BOOST_EN (1<<31)
1610#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1611#define MEMMODE_BOOST_FREQ_SHIFT 24
1612#define MEMMODE_IDLE_MODE_MASK 0x00030000
1613#define MEMMODE_IDLE_MODE_SHIFT 16
1614#define MEMMODE_IDLE_MODE_EVAL 0
1615#define MEMMODE_IDLE_MODE_CONT 1
1616#define MEMMODE_HWIDLE_EN (1<<15)
1617#define MEMMODE_SWMODE_EN (1<<14)
1618#define MEMMODE_RCLK_GATE (1<<13)
1619#define MEMMODE_HW_UPDATE (1<<12)
1620#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1621#define MEMMODE_FSTART_SHIFT 8
1622#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1623#define MEMMODE_FMAX_SHIFT 4
1624#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1625#define RCBMAXAVG 0x1119c
1626#define MEMSWCTL2 0x1119e /* Cantiga only */
1627#define SWMEMCMD_RENDER_OFF (0 << 13)
1628#define SWMEMCMD_RENDER_ON (1 << 13)
1629#define SWMEMCMD_SWFREQ (2 << 13)
1630#define SWMEMCMD_TARVID (3 << 13)
1631#define SWMEMCMD_VRM_OFF (4 << 13)
1632#define SWMEMCMD_VRM_ON (5 << 13)
1633#define CMDSTS (1<<12)
1634#define SFCAVM (1<<11)
1635#define SWFREQ_MASK 0x0380 /* P0-7 */
1636#define SWFREQ_SHIFT 7
1637#define TARVID_MASK 0x001f
1638#define MEMSTAT_CTG 0x111a0
1639#define RCBMINAVG 0x111a0
1640#define RCUPEI 0x111b0
1641#define RCDNEI 0x111b4
88271da3
JB
1642#define RSTDBYCTL 0x111b8
1643#define RS1EN (1<<31)
1644#define RS2EN (1<<30)
1645#define RS3EN (1<<29)
1646#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1647#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1648#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1649#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1650#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1651#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1652#define RSX_STATUS_MASK (7<<20)
1653#define RSX_STATUS_ON (0<<20)
1654#define RSX_STATUS_RC1 (1<<20)
1655#define RSX_STATUS_RC1E (2<<20)
1656#define RSX_STATUS_RS1 (3<<20)
1657#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1658#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1659#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1660#define RSX_STATUS_RSVD2 (7<<20)
1661#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1662#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1663#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1664#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1665#define RS1CONTSAV_MASK (3<<14)
1666#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1667#define RS1CONTSAV_RSVD (1<<14)
1668#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1669#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1670#define NORMSLEXLAT_MASK (3<<12)
1671#define SLOW_RS123 (0<<12)
1672#define SLOW_RS23 (1<<12)
1673#define SLOW_RS3 (2<<12)
1674#define NORMAL_RS123 (3<<12)
1675#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1676#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1677#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1678#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1679#define RS_CSTATE_MASK (3<<4)
1680#define RS_CSTATE_C367_RS1 (0<<4)
1681#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1682#define RS_CSTATE_RSVD (2<<4)
1683#define RS_CSTATE_C367_RS2 (3<<4)
1684#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1685#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1686#define VIDCTL 0x111c0
1687#define VIDSTS 0x111c8
1688#define VIDSTART 0x111cc /* 8 bits */
1689#define MEMSTAT_ILK 0x111f8
1690#define MEMSTAT_VID_MASK 0x7f00
1691#define MEMSTAT_VID_SHIFT 8
1692#define MEMSTAT_PSTATE_MASK 0x00f8
1693#define MEMSTAT_PSTATE_SHIFT 3
1694#define MEMSTAT_MON_ACTV (1<<2)
1695#define MEMSTAT_SRC_CTL_MASK 0x0003
1696#define MEMSTAT_SRC_CTL_CORE 0
1697#define MEMSTAT_SRC_CTL_TRB 1
1698#define MEMSTAT_SRC_CTL_THM 2
1699#define MEMSTAT_SRC_CTL_STDBY 3
1700#define RCPREVBSYTUPAVG 0x113b8
1701#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1702#define PMMISC 0x11214
1703#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1704#define SDEW 0x1124c
1705#define CSIEW0 0x11250
1706#define CSIEW1 0x11254
1707#define CSIEW2 0x11258
1708#define PEW 0x1125c
1709#define DEW 0x11270
1710#define MCHAFE 0x112c0
1711#define CSIEC 0x112e0
1712#define DMIEC 0x112e4
1713#define DDREC 0x112e8
1714#define PEG0EC 0x112ec
1715#define PEG1EC 0x112f0
1716#define GFXEC 0x112f4
1717#define RPPREVBSYTUPAVG 0x113b8
1718#define RPPREVBSYTDNAVG 0x113bc
1719#define ECR 0x11600
1720#define ECR_GPFE (1<<31)
1721#define ECR_IMONE (1<<30)
1722#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1723#define OGW0 0x11608
1724#define OGW1 0x1160c
1725#define EG0 0x11610
1726#define EG1 0x11614
1727#define EG2 0x11618
1728#define EG3 0x1161c
1729#define EG4 0x11620
1730#define EG5 0x11624
1731#define EG6 0x11628
1732#define EG7 0x1162c
1733#define PXW 0x11664
1734#define PXWL 0x11680
1735#define LCFUSE02 0x116c0
1736#define LCFUSE_HIV_MASK 0x000000ff
1737#define CSIPLL0 0x12c10
1738#define DDRMPLL1 0X12c20
7d57382e
EA
1739#define PEG_BAND_GAP_DATA 0x14d68
1740
c4de7b0f
CW
1741#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1742#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1743#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1744
3b8d8d91
JB
1745#define GEN6_GT_PERF_STATUS 0x145948
1746#define GEN6_RP_STATE_LIMITS 0x145994
1747#define GEN6_RP_STATE_CAP 0x145998
1748
aa40d6bb
ZN
1749/*
1750 * Logical Context regs
1751 */
1752#define CCID 0x2180
1753#define CCID_EN (1<<0)
e8016055
VS
1754/*
1755 * Notes on SNB/IVB/VLV context size:
1756 * - Power context is saved elsewhere (LLC or stolen)
1757 * - Ring/execlist context is saved on SNB, not on IVB
1758 * - Extended context size already includes render context size
1759 * - We always need to follow the extended context size.
1760 * SNB BSpec has comments indicating that we should use the
1761 * render context size instead if execlists are disabled, but
1762 * based on empirical testing that's just nonsense.
1763 * - Pipelined/VF state is saved on SNB/IVB respectively
1764 * - GT1 size just indicates how much of render context
1765 * doesn't need saving on GT1
1766 */
fe1cc68f
BW
1767#define CXT_SIZE 0x21a0
1768#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1769#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1770#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1771#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1772#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 1773#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
1774 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1775 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 1776#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
1777#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1778#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
1779#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1780#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1781#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1782#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 1783#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 1784 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
1785/* Haswell does have the CXT_SIZE register however it does not appear to be
1786 * valid. Now, docs explain in dwords what is in the context object. The full
1787 * size is 70720 bytes, however, the power context and execlist context will
1788 * never be saved (power context is stored elsewhere, and execlists don't work
1789 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1790 */
1791#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
fe1cc68f 1792
585fb111
JB
1793/*
1794 * Overlay regs
1795 */
1796
1797#define OVADD 0x30000
1798#define DOVSTA 0x30008
1799#define OC_BUF (0x3<<20)
1800#define OGAMC5 0x30010
1801#define OGAMC4 0x30014
1802#define OGAMC3 0x30018
1803#define OGAMC2 0x3001c
1804#define OGAMC1 0x30020
1805#define OGAMC0 0x30024
1806
1807/*
1808 * Display engine regs
1809 */
1810
1811/* Pipe A timing regs */
4e8e7eb7
VS
1812#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1813#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1814#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1815#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1816#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1817#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1818#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1819#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1820#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
585fb111
JB
1821
1822/* Pipe B timing regs */
4e8e7eb7
VS
1823#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1824#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1825#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1826#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1827#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1828#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1829#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1830#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1831#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
0529a0d9 1832
9db4a9c7 1833
fe2b8f9d
PZ
1834#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1835#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1836#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1837#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1838#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1839#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
9db4a9c7 1840#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
fe2b8f9d 1841#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1842
2b28bb1b
RV
1843/* HSW eDP PSR registers */
1844#define EDP_PSR_CTL 0x64800
1845#define EDP_PSR_ENABLE (1<<31)
1846#define EDP_PSR_LINK_DISABLE (0<<27)
1847#define EDP_PSR_LINK_STANDBY (1<<27)
1848#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
1849#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
1850#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
1851#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
1852#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
1853#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
1854#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
1855#define EDP_PSR_TP1_TP2_SEL (0<<11)
1856#define EDP_PSR_TP1_TP3_SEL (1<<11)
1857#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
1858#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
1859#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
1860#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
1861#define EDP_PSR_TP1_TIME_500us (0<<4)
1862#define EDP_PSR_TP1_TIME_100us (1<<4)
1863#define EDP_PSR_TP1_TIME_2500us (2<<4)
1864#define EDP_PSR_TP1_TIME_0us (3<<4)
1865#define EDP_PSR_IDLE_FRAME_SHIFT 0
1866
1867#define EDP_PSR_AUX_CTL 0x64810
1868#define EDP_PSR_AUX_DATA1 0x64814
1869#define EDP_PSR_DPCD_COMMAND 0x80060000
1870#define EDP_PSR_AUX_DATA2 0x64818
1871#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
1872#define EDP_PSR_AUX_DATA3 0x6481c
1873#define EDP_PSR_AUX_DATA4 0x64820
1874#define EDP_PSR_AUX_DATA5 0x64824
1875
1876#define EDP_PSR_STATUS_CTL 0x64840
1877#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
1878#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
1879#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
1880#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
1881#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
1882#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
1883#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
1884#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
1885#define EDP_PSR_STATUS_LINK_MASK (3<<26)
1886#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
1887#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
1888#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
1889#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
1890#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
1891#define EDP_PSR_STATUS_COUNT_SHIFT 16
1892#define EDP_PSR_STATUS_COUNT_MASK 0xf
1893#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
1894#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
1895#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
1896#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
1897#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
1898#define EDP_PSR_STATUS_IDLE_MASK 0xf
1899
1900#define EDP_PSR_PERF_CNT 0x64844
1901#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b
RV
1902
1903#define EDP_PSR_DEBUG_CTL 0x64860
1904#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
1905#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
1906#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
1907
585fb111
JB
1908/* VGA port control */
1909#define ADPA 0x61100
ebc0fd88 1910#define PCH_ADPA 0xe1100
540a8950 1911#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 1912
585fb111
JB
1913#define ADPA_DAC_ENABLE (1<<31)
1914#define ADPA_DAC_DISABLE 0
1915#define ADPA_PIPE_SELECT_MASK (1<<30)
1916#define ADPA_PIPE_A_SELECT 0
1917#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1918#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
1919/* CPT uses bits 29:30 for pch transcoder select */
1920#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1921#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1922#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1923#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1924#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1925#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1926#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1927#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1928#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1929#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1930#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1931#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1932#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1933#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1934#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1935#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1936#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1937#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1938#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
1939#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1940#define ADPA_SETS_HVPOLARITY 0
60222c0c 1941#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 1942#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 1943#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
1944#define ADPA_HSYNC_CNTL_ENABLE 0
1945#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1946#define ADPA_VSYNC_ACTIVE_LOW 0
1947#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1948#define ADPA_HSYNC_ACTIVE_LOW 0
1949#define ADPA_DPMS_MASK (~(3<<10))
1950#define ADPA_DPMS_ON (0<<10)
1951#define ADPA_DPMS_SUSPEND (1<<10)
1952#define ADPA_DPMS_STANDBY (2<<10)
1953#define ADPA_DPMS_OFF (3<<10)
1954
939fe4d7 1955
585fb111 1956/* Hotplug control (945+ only) */
67d62c57 1957#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
26739f12
DV
1958#define PORTB_HOTPLUG_INT_EN (1 << 29)
1959#define PORTC_HOTPLUG_INT_EN (1 << 28)
1960#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1961#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1962#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1963#define TV_HOTPLUG_INT_EN (1 << 18)
1964#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
1965#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
1966 PORTC_HOTPLUG_INT_EN | \
1967 PORTD_HOTPLUG_INT_EN | \
1968 SDVOC_HOTPLUG_INT_EN | \
1969 SDVOB_HOTPLUG_INT_EN | \
1970 CRT_HOTPLUG_INT_EN)
585fb111 1971#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1972#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1973/* must use period 64 on GM45 according to docs */
1974#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1975#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1976#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1977#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1978#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1979#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1980#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1981#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1982#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1983#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1984#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1985#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 1986
67d62c57 1987#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
0ce99f74
DV
1988/*
1989 * HDMI/DP bits are gen4+
1990 *
1991 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
1992 * Please check the detailed lore in the commit message for for experimental
1993 * evidence.
1994 */
1995#define PORTD_HOTPLUG_LIVE_STATUS (1 << 29)
26739f12 1996#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
0ce99f74 1997#define PORTB_HOTPLUG_LIVE_STATUS (1 << 27)
26739f12
DV
1998#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
1999#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2000#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 2001/* CRT/TV common between gen3+ */
585fb111
JB
2002#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2003#define TV_HOTPLUG_INT_STATUS (1 << 10)
2004#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2005#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2006#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2007#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
084b612e
CW
2008/* SDVO is different across gen3/4 */
2009#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2010#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2011/*
2012 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2013 * since reality corrobates that they're the same as on gen3. But keep these
2014 * bits here (and the comment!) to help any other lost wanderers back onto the
2015 * right tracks.
2016 */
084b612e
CW
2017#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2018#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2019#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2020#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2021#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2022 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2023 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2024 PORTB_HOTPLUG_INT_STATUS | \
2025 PORTC_HOTPLUG_INT_STATUS | \
2026 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2027
2028#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2029 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2030 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2031 PORTB_HOTPLUG_INT_STATUS | \
2032 PORTC_HOTPLUG_INT_STATUS | \
2033 PORTD_HOTPLUG_INT_STATUS)
585fb111 2034
c20cd312
PZ
2035/* SDVO and HDMI port control.
2036 * The same register may be used for SDVO or HDMI */
2037#define GEN3_SDVOB 0x61140
2038#define GEN3_SDVOC 0x61160
2039#define GEN4_HDMIB GEN3_SDVOB
2040#define GEN4_HDMIC GEN3_SDVOC
2041#define PCH_SDVOB 0xe1140
2042#define PCH_HDMIB PCH_SDVOB
2043#define PCH_HDMIC 0xe1150
2044#define PCH_HDMID 0xe1160
2045
2046/* Gen 3 SDVO bits: */
2047#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2048#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2049#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2050#define SDVO_PIPE_B_SELECT (1 << 30)
2051#define SDVO_STALL_SELECT (1 << 29)
2052#define SDVO_INTERRUPT_ENABLE (1 << 26)
585fb111
JB
2053/**
2054 * 915G/GM SDVO pixel multiplier.
585fb111 2055 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2056 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2057 */
c20cd312 2058#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2059#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2060#define SDVO_PHASE_SELECT_MASK (15 << 19)
2061#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2062#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2063#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2064#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2065#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2066#define SDVO_DETECTED (1 << 2)
585fb111 2067/* Bits to be preserved when writing */
c20cd312
PZ
2068#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2069 SDVO_INTERRUPT_ENABLE)
2070#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2071
2072/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2073#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
c20cd312
PZ
2074#define SDVO_ENCODING_SDVO (0 << 10)
2075#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2076#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2077#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2078#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2079#define SDVO_AUDIO_ENABLE (1 << 6)
2080/* VSYNC/HSYNC bits new with 965, default is to be set */
2081#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2082#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2083
2084/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2085#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2086#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2087
2088/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2089#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2090#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2091
585fb111
JB
2092
2093/* DVO port control */
2094#define DVOA 0x61120
2095#define DVOB 0x61140
2096#define DVOC 0x61160
2097#define DVO_ENABLE (1 << 31)
2098#define DVO_PIPE_B_SELECT (1 << 30)
2099#define DVO_PIPE_STALL_UNUSED (0 << 28)
2100#define DVO_PIPE_STALL (1 << 28)
2101#define DVO_PIPE_STALL_TV (2 << 28)
2102#define DVO_PIPE_STALL_MASK (3 << 28)
2103#define DVO_USE_VGA_SYNC (1 << 15)
2104#define DVO_DATA_ORDER_I740 (0 << 14)
2105#define DVO_DATA_ORDER_FP (1 << 14)
2106#define DVO_VSYNC_DISABLE (1 << 11)
2107#define DVO_HSYNC_DISABLE (1 << 10)
2108#define DVO_VSYNC_TRISTATE (1 << 9)
2109#define DVO_HSYNC_TRISTATE (1 << 8)
2110#define DVO_BORDER_ENABLE (1 << 7)
2111#define DVO_DATA_ORDER_GBRG (1 << 6)
2112#define DVO_DATA_ORDER_RGGB (0 << 6)
2113#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2114#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2115#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2116#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2117#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2118#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2119#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2120#define DVO_PRESERVE_MASK (0x7<<24)
2121#define DVOA_SRCDIM 0x61124
2122#define DVOB_SRCDIM 0x61144
2123#define DVOC_SRCDIM 0x61164
2124#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2125#define DVO_SRCDIM_VERTICAL_SHIFT 0
2126
2127/* LVDS port control */
2128#define LVDS 0x61180
2129/*
2130 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2131 * the DPLL semantics change when the LVDS is assigned to that pipe.
2132 */
2133#define LVDS_PORT_EN (1 << 31)
2134/* Selects pipe B for LVDS data. Must be set on pre-965. */
2135#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2136#define LVDS_PIPE_MASK (1 << 30)
1519b995 2137#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2138/* LVDS dithering flag on 965/g4x platform */
2139#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2140/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2141#define LVDS_VSYNC_POLARITY (1 << 21)
2142#define LVDS_HSYNC_POLARITY (1 << 20)
2143
a3e17eb8
ZY
2144/* Enable border for unscaled (or aspect-scaled) display */
2145#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2146/*
2147 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2148 * pixel.
2149 */
2150#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2151#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2152#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2153/*
2154 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2155 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2156 * on.
2157 */
2158#define LVDS_A3_POWER_MASK (3 << 6)
2159#define LVDS_A3_POWER_DOWN (0 << 6)
2160#define LVDS_A3_POWER_UP (3 << 6)
2161/*
2162 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2163 * is set.
2164 */
2165#define LVDS_CLKB_POWER_MASK (3 << 4)
2166#define LVDS_CLKB_POWER_DOWN (0 << 4)
2167#define LVDS_CLKB_POWER_UP (3 << 4)
2168/*
2169 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2170 * setting for whether we are in dual-channel mode. The B3 pair will
2171 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2172 */
2173#define LVDS_B0B3_POWER_MASK (3 << 2)
2174#define LVDS_B0B3_POWER_DOWN (0 << 2)
2175#define LVDS_B0B3_POWER_UP (3 << 2)
2176
3c17fe4b
DH
2177/* Video Data Island Packet control */
2178#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2179/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2180 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2181 * of the infoframe structure specified by CEA-861. */
2182#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2183#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2184#define VIDEO_DIP_CTL 0x61170
2da8af54 2185/* Pre HSW: */
3c17fe4b
DH
2186#define VIDEO_DIP_ENABLE (1 << 31)
2187#define VIDEO_DIP_PORT_B (1 << 29)
2188#define VIDEO_DIP_PORT_C (2 << 29)
4e89ee17 2189#define VIDEO_DIP_PORT_D (3 << 29)
3e6e6395 2190#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2191#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2192#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2193#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2194#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2195#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2196#define VIDEO_DIP_SELECT_AVI (0 << 19)
2197#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2198#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2199#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2200#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2201#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2202#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2203#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2204/* HSW and later: */
0dd87d20
PZ
2205#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2206#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2207#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2208#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2209#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2210#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2211
585fb111
JB
2212/* Panel power sequencing */
2213#define PP_STATUS 0x61200
2214#define PP_ON (1 << 31)
2215/*
2216 * Indicates that all dependencies of the panel are on:
2217 *
2218 * - PLL enabled
2219 * - pipe enabled
2220 * - LVDS/DVOB/DVOC on
2221 */
2222#define PP_READY (1 << 30)
2223#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2224#define PP_SEQUENCE_POWER_UP (1 << 28)
2225#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2226#define PP_SEQUENCE_MASK (3 << 28)
2227#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2228#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2229#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2230#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2231#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2232#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2233#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2234#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2235#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2236#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2237#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2238#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2239#define PP_CONTROL 0x61204
2240#define POWER_TARGET_ON (1 << 0)
2241#define PP_ON_DELAYS 0x61208
2242#define PP_OFF_DELAYS 0x6120c
2243#define PP_DIVISOR 0x61210
2244
2245/* Panel fitting */
7e470abf 2246#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
585fb111
JB
2247#define PFIT_ENABLE (1 << 31)
2248#define PFIT_PIPE_MASK (3 << 29)
2249#define PFIT_PIPE_SHIFT 29
2250#define VERT_INTERP_DISABLE (0 << 10)
2251#define VERT_INTERP_BILINEAR (1 << 10)
2252#define VERT_INTERP_MASK (3 << 10)
2253#define VERT_AUTO_SCALE (1 << 9)
2254#define HORIZ_INTERP_DISABLE (0 << 6)
2255#define HORIZ_INTERP_BILINEAR (1 << 6)
2256#define HORIZ_INTERP_MASK (3 << 6)
2257#define HORIZ_AUTO_SCALE (1 << 5)
2258#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2259#define PFIT_FILTER_FUZZY (0 << 24)
2260#define PFIT_SCALING_AUTO (0 << 26)
2261#define PFIT_SCALING_PROGRAMMED (1 << 26)
2262#define PFIT_SCALING_PILLAR (2 << 26)
2263#define PFIT_SCALING_LETTER (3 << 26)
7e470abf 2264#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
3fbe18d6
ZY
2265/* Pre-965 */
2266#define PFIT_VERT_SCALE_SHIFT 20
2267#define PFIT_VERT_SCALE_MASK 0xfff00000
2268#define PFIT_HORIZ_SCALE_SHIFT 4
2269#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2270/* 965+ */
2271#define PFIT_VERT_SCALE_SHIFT_965 16
2272#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2273#define PFIT_HORIZ_SCALE_SHIFT_965 0
2274#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2275
7e470abf 2276#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
585fb111
JB
2277
2278/* Backlight control */
12569ad6 2279#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2280#define BLM_PWM_ENABLE (1 << 31)
2281#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2282#define BLM_PIPE_SELECT (1 << 29)
2283#define BLM_PIPE_SELECT_IVB (3 << 29)
2284#define BLM_PIPE_A (0 << 29)
2285#define BLM_PIPE_B (1 << 29)
2286#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2287#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2288#define BLM_TRANSCODER_B BLM_PIPE_B
2289#define BLM_TRANSCODER_C BLM_PIPE_C
2290#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2291#define BLM_PIPE(pipe) ((pipe) << 29)
2292#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2293#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2294#define BLM_PHASE_IN_ENABLE (1 << 25)
2295#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2296#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2297#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2298#define BLM_PHASE_IN_COUNT_SHIFT (8)
2299#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2300#define BLM_PHASE_IN_INCR_SHIFT (0)
2301#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
12569ad6 2302#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
ba3820ad
TI
2303/*
2304 * This is the most significant 15 bits of the number of backlight cycles in a
2305 * complete cycle of the modulated backlight control.
2306 *
2307 * The actual value is this field multiplied by two.
2308 */
7cf41601
DV
2309#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2310#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2311#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2312/*
2313 * This is the number of cycles out of the backlight modulation cycle for which
2314 * the backlight is on.
2315 *
2316 * This field must be no greater than the number of cycles in the complete
2317 * backlight modulation cycle.
2318 */
2319#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2320#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2321#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2322#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2323
12569ad6 2324#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
0eb96d6e 2325
7cf41601
DV
2326/* New registers for PCH-split platforms. Safe where new bits show up, the
2327 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2328#define BLC_PWM_CPU_CTL2 0x48250
2329#define BLC_PWM_CPU_CTL 0x48254
2330
be256dc7
PZ
2331#define HSW_BLC_PWM2_CTL 0x48350
2332
7cf41601
DV
2333/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2334 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2335#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2336#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2337#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2338#define BLM_PCH_POLARITY (1 << 29)
2339#define BLC_PWM_PCH_CTL2 0xc8254
2340
be256dc7
PZ
2341#define UTIL_PIN_CTL 0x48400
2342#define UTIL_PIN_ENABLE (1 << 31)
2343
2344#define PCH_GTC_CTL 0xe7000
2345#define PCH_GTC_ENABLE (1 << 31)
2346
585fb111
JB
2347/* TV port control */
2348#define TV_CTL 0x68000
2349/** Enables the TV encoder */
2350# define TV_ENC_ENABLE (1 << 31)
2351/** Sources the TV encoder input from pipe B instead of A. */
2352# define TV_ENC_PIPEB_SELECT (1 << 30)
2353/** Outputs composite video (DAC A only) */
2354# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2355/** Outputs SVideo video (DAC B/C) */
2356# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2357/** Outputs Component video (DAC A/B/C) */
2358# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2359/** Outputs Composite and SVideo (DAC A/B/C) */
2360# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2361# define TV_TRILEVEL_SYNC (1 << 21)
2362/** Enables slow sync generation (945GM only) */
2363# define TV_SLOW_SYNC (1 << 20)
2364/** Selects 4x oversampling for 480i and 576p */
2365# define TV_OVERSAMPLE_4X (0 << 18)
2366/** Selects 2x oversampling for 720p and 1080i */
2367# define TV_OVERSAMPLE_2X (1 << 18)
2368/** Selects no oversampling for 1080p */
2369# define TV_OVERSAMPLE_NONE (2 << 18)
2370/** Selects 8x oversampling */
2371# define TV_OVERSAMPLE_8X (3 << 18)
2372/** Selects progressive mode rather than interlaced */
2373# define TV_PROGRESSIVE (1 << 17)
2374/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2375# define TV_PAL_BURST (1 << 16)
2376/** Field for setting delay of Y compared to C */
2377# define TV_YC_SKEW_MASK (7 << 12)
2378/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2379# define TV_ENC_SDP_FIX (1 << 11)
2380/**
2381 * Enables a fix for the 915GM only.
2382 *
2383 * Not sure what it does.
2384 */
2385# define TV_ENC_C0_FIX (1 << 10)
2386/** Bits that must be preserved by software */
d2d9f232 2387# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
2388# define TV_FUSE_STATE_MASK (3 << 4)
2389/** Read-only state that reports all features enabled */
2390# define TV_FUSE_STATE_ENABLED (0 << 4)
2391/** Read-only state that reports that Macrovision is disabled in hardware*/
2392# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2393/** Read-only state that reports that TV-out is disabled in hardware. */
2394# define TV_FUSE_STATE_DISABLED (2 << 4)
2395/** Normal operation */
2396# define TV_TEST_MODE_NORMAL (0 << 0)
2397/** Encoder test pattern 1 - combo pattern */
2398# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2399/** Encoder test pattern 2 - full screen vertical 75% color bars */
2400# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2401/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2402# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2403/** Encoder test pattern 4 - random noise */
2404# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2405/** Encoder test pattern 5 - linear color ramps */
2406# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2407/**
2408 * This test mode forces the DACs to 50% of full output.
2409 *
2410 * This is used for load detection in combination with TVDAC_SENSE_MASK
2411 */
2412# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2413# define TV_TEST_MODE_MASK (7 << 0)
2414
2415#define TV_DAC 0x68004
b8ed2a4f 2416# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2417/**
2418 * Reports that DAC state change logic has reported change (RO).
2419 *
2420 * This gets cleared when TV_DAC_STATE_EN is cleared
2421*/
2422# define TVDAC_STATE_CHG (1 << 31)
2423# define TVDAC_SENSE_MASK (7 << 28)
2424/** Reports that DAC A voltage is above the detect threshold */
2425# define TVDAC_A_SENSE (1 << 30)
2426/** Reports that DAC B voltage is above the detect threshold */
2427# define TVDAC_B_SENSE (1 << 29)
2428/** Reports that DAC C voltage is above the detect threshold */
2429# define TVDAC_C_SENSE (1 << 28)
2430/**
2431 * Enables DAC state detection logic, for load-based TV detection.
2432 *
2433 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2434 * to off, for load detection to work.
2435 */
2436# define TVDAC_STATE_CHG_EN (1 << 27)
2437/** Sets the DAC A sense value to high */
2438# define TVDAC_A_SENSE_CTL (1 << 26)
2439/** Sets the DAC B sense value to high */
2440# define TVDAC_B_SENSE_CTL (1 << 25)
2441/** Sets the DAC C sense value to high */
2442# define TVDAC_C_SENSE_CTL (1 << 24)
2443/** Overrides the ENC_ENABLE and DAC voltage levels */
2444# define DAC_CTL_OVERRIDE (1 << 7)
2445/** Sets the slew rate. Must be preserved in software */
2446# define ENC_TVDAC_SLEW_FAST (1 << 6)
2447# define DAC_A_1_3_V (0 << 4)
2448# define DAC_A_1_1_V (1 << 4)
2449# define DAC_A_0_7_V (2 << 4)
cb66c692 2450# define DAC_A_MASK (3 << 4)
585fb111
JB
2451# define DAC_B_1_3_V (0 << 2)
2452# define DAC_B_1_1_V (1 << 2)
2453# define DAC_B_0_7_V (2 << 2)
cb66c692 2454# define DAC_B_MASK (3 << 2)
585fb111
JB
2455# define DAC_C_1_3_V (0 << 0)
2456# define DAC_C_1_1_V (1 << 0)
2457# define DAC_C_0_7_V (2 << 0)
cb66c692 2458# define DAC_C_MASK (3 << 0)
585fb111
JB
2459
2460/**
2461 * CSC coefficients are stored in a floating point format with 9 bits of
2462 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2463 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2464 * -1 (0x3) being the only legal negative value.
2465 */
2466#define TV_CSC_Y 0x68010
2467# define TV_RY_MASK 0x07ff0000
2468# define TV_RY_SHIFT 16
2469# define TV_GY_MASK 0x00000fff
2470# define TV_GY_SHIFT 0
2471
2472#define TV_CSC_Y2 0x68014
2473# define TV_BY_MASK 0x07ff0000
2474# define TV_BY_SHIFT 16
2475/**
2476 * Y attenuation for component video.
2477 *
2478 * Stored in 1.9 fixed point.
2479 */
2480# define TV_AY_MASK 0x000003ff
2481# define TV_AY_SHIFT 0
2482
2483#define TV_CSC_U 0x68018
2484# define TV_RU_MASK 0x07ff0000
2485# define TV_RU_SHIFT 16
2486# define TV_GU_MASK 0x000007ff
2487# define TV_GU_SHIFT 0
2488
2489#define TV_CSC_U2 0x6801c
2490# define TV_BU_MASK 0x07ff0000
2491# define TV_BU_SHIFT 16
2492/**
2493 * U attenuation for component video.
2494 *
2495 * Stored in 1.9 fixed point.
2496 */
2497# define TV_AU_MASK 0x000003ff
2498# define TV_AU_SHIFT 0
2499
2500#define TV_CSC_V 0x68020
2501# define TV_RV_MASK 0x0fff0000
2502# define TV_RV_SHIFT 16
2503# define TV_GV_MASK 0x000007ff
2504# define TV_GV_SHIFT 0
2505
2506#define TV_CSC_V2 0x68024
2507# define TV_BV_MASK 0x07ff0000
2508# define TV_BV_SHIFT 16
2509/**
2510 * V attenuation for component video.
2511 *
2512 * Stored in 1.9 fixed point.
2513 */
2514# define TV_AV_MASK 0x000007ff
2515# define TV_AV_SHIFT 0
2516
2517#define TV_CLR_KNOBS 0x68028
2518/** 2s-complement brightness adjustment */
2519# define TV_BRIGHTNESS_MASK 0xff000000
2520# define TV_BRIGHTNESS_SHIFT 24
2521/** Contrast adjustment, as a 2.6 unsigned floating point number */
2522# define TV_CONTRAST_MASK 0x00ff0000
2523# define TV_CONTRAST_SHIFT 16
2524/** Saturation adjustment, as a 2.6 unsigned floating point number */
2525# define TV_SATURATION_MASK 0x0000ff00
2526# define TV_SATURATION_SHIFT 8
2527/** Hue adjustment, as an integer phase angle in degrees */
2528# define TV_HUE_MASK 0x000000ff
2529# define TV_HUE_SHIFT 0
2530
2531#define TV_CLR_LEVEL 0x6802c
2532/** Controls the DAC level for black */
2533# define TV_BLACK_LEVEL_MASK 0x01ff0000
2534# define TV_BLACK_LEVEL_SHIFT 16
2535/** Controls the DAC level for blanking */
2536# define TV_BLANK_LEVEL_MASK 0x000001ff
2537# define TV_BLANK_LEVEL_SHIFT 0
2538
2539#define TV_H_CTL_1 0x68030
2540/** Number of pixels in the hsync. */
2541# define TV_HSYNC_END_MASK 0x1fff0000
2542# define TV_HSYNC_END_SHIFT 16
2543/** Total number of pixels minus one in the line (display and blanking). */
2544# define TV_HTOTAL_MASK 0x00001fff
2545# define TV_HTOTAL_SHIFT 0
2546
2547#define TV_H_CTL_2 0x68034
2548/** Enables the colorburst (needed for non-component color) */
2549# define TV_BURST_ENA (1 << 31)
2550/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2551# define TV_HBURST_START_SHIFT 16
2552# define TV_HBURST_START_MASK 0x1fff0000
2553/** Length of the colorburst */
2554# define TV_HBURST_LEN_SHIFT 0
2555# define TV_HBURST_LEN_MASK 0x0001fff
2556
2557#define TV_H_CTL_3 0x68038
2558/** End of hblank, measured in pixels minus one from start of hsync */
2559# define TV_HBLANK_END_SHIFT 16
2560# define TV_HBLANK_END_MASK 0x1fff0000
2561/** Start of hblank, measured in pixels minus one from start of hsync */
2562# define TV_HBLANK_START_SHIFT 0
2563# define TV_HBLANK_START_MASK 0x0001fff
2564
2565#define TV_V_CTL_1 0x6803c
2566/** XXX */
2567# define TV_NBR_END_SHIFT 16
2568# define TV_NBR_END_MASK 0x07ff0000
2569/** XXX */
2570# define TV_VI_END_F1_SHIFT 8
2571# define TV_VI_END_F1_MASK 0x00003f00
2572/** XXX */
2573# define TV_VI_END_F2_SHIFT 0
2574# define TV_VI_END_F2_MASK 0x0000003f
2575
2576#define TV_V_CTL_2 0x68040
2577/** Length of vsync, in half lines */
2578# define TV_VSYNC_LEN_MASK 0x07ff0000
2579# define TV_VSYNC_LEN_SHIFT 16
2580/** Offset of the start of vsync in field 1, measured in one less than the
2581 * number of half lines.
2582 */
2583# define TV_VSYNC_START_F1_MASK 0x00007f00
2584# define TV_VSYNC_START_F1_SHIFT 8
2585/**
2586 * Offset of the start of vsync in field 2, measured in one less than the
2587 * number of half lines.
2588 */
2589# define TV_VSYNC_START_F2_MASK 0x0000007f
2590# define TV_VSYNC_START_F2_SHIFT 0
2591
2592#define TV_V_CTL_3 0x68044
2593/** Enables generation of the equalization signal */
2594# define TV_EQUAL_ENA (1 << 31)
2595/** Length of vsync, in half lines */
2596# define TV_VEQ_LEN_MASK 0x007f0000
2597# define TV_VEQ_LEN_SHIFT 16
2598/** Offset of the start of equalization in field 1, measured in one less than
2599 * the number of half lines.
2600 */
2601# define TV_VEQ_START_F1_MASK 0x0007f00
2602# define TV_VEQ_START_F1_SHIFT 8
2603/**
2604 * Offset of the start of equalization in field 2, measured in one less than
2605 * the number of half lines.
2606 */
2607# define TV_VEQ_START_F2_MASK 0x000007f
2608# define TV_VEQ_START_F2_SHIFT 0
2609
2610#define TV_V_CTL_4 0x68048
2611/**
2612 * Offset to start of vertical colorburst, measured in one less than the
2613 * number of lines from vertical start.
2614 */
2615# define TV_VBURST_START_F1_MASK 0x003f0000
2616# define TV_VBURST_START_F1_SHIFT 16
2617/**
2618 * Offset to the end of vertical colorburst, measured in one less than the
2619 * number of lines from the start of NBR.
2620 */
2621# define TV_VBURST_END_F1_MASK 0x000000ff
2622# define TV_VBURST_END_F1_SHIFT 0
2623
2624#define TV_V_CTL_5 0x6804c
2625/**
2626 * Offset to start of vertical colorburst, measured in one less than the
2627 * number of lines from vertical start.
2628 */
2629# define TV_VBURST_START_F2_MASK 0x003f0000
2630# define TV_VBURST_START_F2_SHIFT 16
2631/**
2632 * Offset to the end of vertical colorburst, measured in one less than the
2633 * number of lines from the start of NBR.
2634 */
2635# define TV_VBURST_END_F2_MASK 0x000000ff
2636# define TV_VBURST_END_F2_SHIFT 0
2637
2638#define TV_V_CTL_6 0x68050
2639/**
2640 * Offset to start of vertical colorburst, measured in one less than the
2641 * number of lines from vertical start.
2642 */
2643# define TV_VBURST_START_F3_MASK 0x003f0000
2644# define TV_VBURST_START_F3_SHIFT 16
2645/**
2646 * Offset to the end of vertical colorburst, measured in one less than the
2647 * number of lines from the start of NBR.
2648 */
2649# define TV_VBURST_END_F3_MASK 0x000000ff
2650# define TV_VBURST_END_F3_SHIFT 0
2651
2652#define TV_V_CTL_7 0x68054
2653/**
2654 * Offset to start of vertical colorburst, measured in one less than the
2655 * number of lines from vertical start.
2656 */
2657# define TV_VBURST_START_F4_MASK 0x003f0000
2658# define TV_VBURST_START_F4_SHIFT 16
2659/**
2660 * Offset to the end of vertical colorburst, measured in one less than the
2661 * number of lines from the start of NBR.
2662 */
2663# define TV_VBURST_END_F4_MASK 0x000000ff
2664# define TV_VBURST_END_F4_SHIFT 0
2665
2666#define TV_SC_CTL_1 0x68060
2667/** Turns on the first subcarrier phase generation DDA */
2668# define TV_SC_DDA1_EN (1 << 31)
2669/** Turns on the first subcarrier phase generation DDA */
2670# define TV_SC_DDA2_EN (1 << 30)
2671/** Turns on the first subcarrier phase generation DDA */
2672# define TV_SC_DDA3_EN (1 << 29)
2673/** Sets the subcarrier DDA to reset frequency every other field */
2674# define TV_SC_RESET_EVERY_2 (0 << 24)
2675/** Sets the subcarrier DDA to reset frequency every fourth field */
2676# define TV_SC_RESET_EVERY_4 (1 << 24)
2677/** Sets the subcarrier DDA to reset frequency every eighth field */
2678# define TV_SC_RESET_EVERY_8 (2 << 24)
2679/** Sets the subcarrier DDA to never reset the frequency */
2680# define TV_SC_RESET_NEVER (3 << 24)
2681/** Sets the peak amplitude of the colorburst.*/
2682# define TV_BURST_LEVEL_MASK 0x00ff0000
2683# define TV_BURST_LEVEL_SHIFT 16
2684/** Sets the increment of the first subcarrier phase generation DDA */
2685# define TV_SCDDA1_INC_MASK 0x00000fff
2686# define TV_SCDDA1_INC_SHIFT 0
2687
2688#define TV_SC_CTL_2 0x68064
2689/** Sets the rollover for the second subcarrier phase generation DDA */
2690# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2691# define TV_SCDDA2_SIZE_SHIFT 16
2692/** Sets the increent of the second subcarrier phase generation DDA */
2693# define TV_SCDDA2_INC_MASK 0x00007fff
2694# define TV_SCDDA2_INC_SHIFT 0
2695
2696#define TV_SC_CTL_3 0x68068
2697/** Sets the rollover for the third subcarrier phase generation DDA */
2698# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2699# define TV_SCDDA3_SIZE_SHIFT 16
2700/** Sets the increent of the third subcarrier phase generation DDA */
2701# define TV_SCDDA3_INC_MASK 0x00007fff
2702# define TV_SCDDA3_INC_SHIFT 0
2703
2704#define TV_WIN_POS 0x68070
2705/** X coordinate of the display from the start of horizontal active */
2706# define TV_XPOS_MASK 0x1fff0000
2707# define TV_XPOS_SHIFT 16
2708/** Y coordinate of the display from the start of vertical active (NBR) */
2709# define TV_YPOS_MASK 0x00000fff
2710# define TV_YPOS_SHIFT 0
2711
2712#define TV_WIN_SIZE 0x68074
2713/** Horizontal size of the display window, measured in pixels*/
2714# define TV_XSIZE_MASK 0x1fff0000
2715# define TV_XSIZE_SHIFT 16
2716/**
2717 * Vertical size of the display window, measured in pixels.
2718 *
2719 * Must be even for interlaced modes.
2720 */
2721# define TV_YSIZE_MASK 0x00000fff
2722# define TV_YSIZE_SHIFT 0
2723
2724#define TV_FILTER_CTL_1 0x68080
2725/**
2726 * Enables automatic scaling calculation.
2727 *
2728 * If set, the rest of the registers are ignored, and the calculated values can
2729 * be read back from the register.
2730 */
2731# define TV_AUTO_SCALE (1 << 31)
2732/**
2733 * Disables the vertical filter.
2734 *
2735 * This is required on modes more than 1024 pixels wide */
2736# define TV_V_FILTER_BYPASS (1 << 29)
2737/** Enables adaptive vertical filtering */
2738# define TV_VADAPT (1 << 28)
2739# define TV_VADAPT_MODE_MASK (3 << 26)
2740/** Selects the least adaptive vertical filtering mode */
2741# define TV_VADAPT_MODE_LEAST (0 << 26)
2742/** Selects the moderately adaptive vertical filtering mode */
2743# define TV_VADAPT_MODE_MODERATE (1 << 26)
2744/** Selects the most adaptive vertical filtering mode */
2745# define TV_VADAPT_MODE_MOST (3 << 26)
2746/**
2747 * Sets the horizontal scaling factor.
2748 *
2749 * This should be the fractional part of the horizontal scaling factor divided
2750 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2751 *
2752 * (src width - 1) / ((oversample * dest width) - 1)
2753 */
2754# define TV_HSCALE_FRAC_MASK 0x00003fff
2755# define TV_HSCALE_FRAC_SHIFT 0
2756
2757#define TV_FILTER_CTL_2 0x68084
2758/**
2759 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2760 *
2761 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2762 */
2763# define TV_VSCALE_INT_MASK 0x00038000
2764# define TV_VSCALE_INT_SHIFT 15
2765/**
2766 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2767 *
2768 * \sa TV_VSCALE_INT_MASK
2769 */
2770# define TV_VSCALE_FRAC_MASK 0x00007fff
2771# define TV_VSCALE_FRAC_SHIFT 0
2772
2773#define TV_FILTER_CTL_3 0x68088
2774/**
2775 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2776 *
2777 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2778 *
2779 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2780 */
2781# define TV_VSCALE_IP_INT_MASK 0x00038000
2782# define TV_VSCALE_IP_INT_SHIFT 15
2783/**
2784 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2785 *
2786 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2787 *
2788 * \sa TV_VSCALE_IP_INT_MASK
2789 */
2790# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2791# define TV_VSCALE_IP_FRAC_SHIFT 0
2792
2793#define TV_CC_CONTROL 0x68090
2794# define TV_CC_ENABLE (1 << 31)
2795/**
2796 * Specifies which field to send the CC data in.
2797 *
2798 * CC data is usually sent in field 0.
2799 */
2800# define TV_CC_FID_MASK (1 << 27)
2801# define TV_CC_FID_SHIFT 27
2802/** Sets the horizontal position of the CC data. Usually 135. */
2803# define TV_CC_HOFF_MASK 0x03ff0000
2804# define TV_CC_HOFF_SHIFT 16
2805/** Sets the vertical position of the CC data. Usually 21 */
2806# define TV_CC_LINE_MASK 0x0000003f
2807# define TV_CC_LINE_SHIFT 0
2808
2809#define TV_CC_DATA 0x68094
2810# define TV_CC_RDY (1 << 31)
2811/** Second word of CC data to be transmitted. */
2812# define TV_CC_DATA_2_MASK 0x007f0000
2813# define TV_CC_DATA_2_SHIFT 16
2814/** First word of CC data to be transmitted. */
2815# define TV_CC_DATA_1_MASK 0x0000007f
2816# define TV_CC_DATA_1_SHIFT 0
2817
2818#define TV_H_LUMA_0 0x68100
2819#define TV_H_LUMA_59 0x681ec
2820#define TV_H_CHROMA_0 0x68200
2821#define TV_H_CHROMA_59 0x682ec
2822#define TV_V_LUMA_0 0x68300
2823#define TV_V_LUMA_42 0x683a8
2824#define TV_V_CHROMA_0 0x68400
2825#define TV_V_CHROMA_42 0x684a8
2826
040d87f1 2827/* Display Port */
32f9d658 2828#define DP_A 0x64000 /* eDP */
040d87f1
KP
2829#define DP_B 0x64100
2830#define DP_C 0x64200
2831#define DP_D 0x64300
2832
2833#define DP_PORT_EN (1 << 31)
2834#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2835#define DP_PIPE_MASK (1 << 30)
2836
040d87f1
KP
2837/* Link training mode - select a suitable mode for each stage */
2838#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2839#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2840#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2841#define DP_LINK_TRAIN_OFF (3 << 28)
2842#define DP_LINK_TRAIN_MASK (3 << 28)
2843#define DP_LINK_TRAIN_SHIFT 28
2844
8db9d77b
ZW
2845/* CPT Link training mode */
2846#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2847#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2848#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2849#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2850#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2851#define DP_LINK_TRAIN_SHIFT_CPT 8
2852
040d87f1
KP
2853/* Signal voltages. These are mostly controlled by the other end */
2854#define DP_VOLTAGE_0_4 (0 << 25)
2855#define DP_VOLTAGE_0_6 (1 << 25)
2856#define DP_VOLTAGE_0_8 (2 << 25)
2857#define DP_VOLTAGE_1_2 (3 << 25)
2858#define DP_VOLTAGE_MASK (7 << 25)
2859#define DP_VOLTAGE_SHIFT 25
2860
2861/* Signal pre-emphasis levels, like voltages, the other end tells us what
2862 * they want
2863 */
2864#define DP_PRE_EMPHASIS_0 (0 << 22)
2865#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2866#define DP_PRE_EMPHASIS_6 (2 << 22)
2867#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2868#define DP_PRE_EMPHASIS_MASK (7 << 22)
2869#define DP_PRE_EMPHASIS_SHIFT 22
2870
2871/* How many wires to use. I guess 3 was too hard */
17aa6be9 2872#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
2873#define DP_PORT_WIDTH_MASK (7 << 19)
2874
2875/* Mystic DPCD version 1.1 special mode */
2876#define DP_ENHANCED_FRAMING (1 << 18)
2877
32f9d658
ZW
2878/* eDP */
2879#define DP_PLL_FREQ_270MHZ (0 << 16)
2880#define DP_PLL_FREQ_160MHZ (1 << 16)
2881#define DP_PLL_FREQ_MASK (3 << 16)
2882
040d87f1
KP
2883/** locked once port is enabled */
2884#define DP_PORT_REVERSAL (1 << 15)
2885
32f9d658
ZW
2886/* eDP */
2887#define DP_PLL_ENABLE (1 << 14)
2888
040d87f1
KP
2889/** sends the clock on lane 15 of the PEG for debug */
2890#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2891
2892#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2893#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2894
2895/** limit RGB values to avoid confusing TVs */
2896#define DP_COLOR_RANGE_16_235 (1 << 8)
2897
2898/** Turn on the audio link */
2899#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2900
2901/** vs and hs sync polarity */
2902#define DP_SYNC_VS_HIGH (1 << 4)
2903#define DP_SYNC_HS_HIGH (1 << 3)
2904
2905/** A fantasy */
2906#define DP_DETECTED (1 << 2)
2907
2908/** The aux channel provides a way to talk to the
2909 * signal sink for DDC etc. Max packet size supported
2910 * is 20 bytes in each direction, hence the 5 fixed
2911 * data registers
2912 */
32f9d658
ZW
2913#define DPA_AUX_CH_CTL 0x64010
2914#define DPA_AUX_CH_DATA1 0x64014
2915#define DPA_AUX_CH_DATA2 0x64018
2916#define DPA_AUX_CH_DATA3 0x6401c
2917#define DPA_AUX_CH_DATA4 0x64020
2918#define DPA_AUX_CH_DATA5 0x64024
2919
040d87f1
KP
2920#define DPB_AUX_CH_CTL 0x64110
2921#define DPB_AUX_CH_DATA1 0x64114
2922#define DPB_AUX_CH_DATA2 0x64118
2923#define DPB_AUX_CH_DATA3 0x6411c
2924#define DPB_AUX_CH_DATA4 0x64120
2925#define DPB_AUX_CH_DATA5 0x64124
2926
2927#define DPC_AUX_CH_CTL 0x64210
2928#define DPC_AUX_CH_DATA1 0x64214
2929#define DPC_AUX_CH_DATA2 0x64218
2930#define DPC_AUX_CH_DATA3 0x6421c
2931#define DPC_AUX_CH_DATA4 0x64220
2932#define DPC_AUX_CH_DATA5 0x64224
2933
2934#define DPD_AUX_CH_CTL 0x64310
2935#define DPD_AUX_CH_DATA1 0x64314
2936#define DPD_AUX_CH_DATA2 0x64318
2937#define DPD_AUX_CH_DATA3 0x6431c
2938#define DPD_AUX_CH_DATA4 0x64320
2939#define DPD_AUX_CH_DATA5 0x64324
2940
2941#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2942#define DP_AUX_CH_CTL_DONE (1 << 30)
2943#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2944#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2945#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2946#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2947#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2948#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2949#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2950#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2951#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2952#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2953#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2954#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2955#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2956#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2957#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2958#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2959#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2960#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2961#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2962
2963/*
2964 * Computing GMCH M and N values for the Display Port link
2965 *
2966 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2967 *
2968 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2969 *
2970 * The GMCH value is used internally
2971 *
2972 * bytes_per_pixel is the number of bytes coming out of the plane,
2973 * which is after the LUTs, so we want the bytes for our color format.
2974 * For our current usage, this is always 3, one byte for R, G and B.
2975 */
e3b95f1e
DV
2976#define _PIPEA_DATA_M_G4X 0x70050
2977#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
2978
2979/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 2980#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 2981#define TU_SIZE_SHIFT 25
a65851af 2982#define TU_SIZE_MASK (0x3f << 25)
040d87f1 2983
a65851af
VS
2984#define DATA_LINK_M_N_MASK (0xffffff)
2985#define DATA_LINK_N_MAX (0x800000)
040d87f1 2986
e3b95f1e
DV
2987#define _PIPEA_DATA_N_G4X 0x70054
2988#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
2989#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2990
2991/*
2992 * Computing Link M and N values for the Display Port link
2993 *
2994 * Link M / N = pixel_clock / ls_clk
2995 *
2996 * (the DP spec calls pixel_clock the 'strm_clk')
2997 *
2998 * The Link value is transmitted in the Main Stream
2999 * Attributes and VB-ID.
3000 */
3001
e3b95f1e
DV
3002#define _PIPEA_LINK_M_G4X 0x70060
3003#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3004#define PIPEA_DP_LINK_M_MASK (0xffffff)
3005
e3b95f1e
DV
3006#define _PIPEA_LINK_N_G4X 0x70064
3007#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3008#define PIPEA_DP_LINK_N_MASK (0xffffff)
3009
e3b95f1e
DV
3010#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3011#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3012#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3013#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3014
585fb111
JB
3015/* Display & cursor control */
3016
3017/* Pipe A */
0c3870ee 3018#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
837ba00f
PZ
3019#define DSL_LINEMASK_GEN2 0x00000fff
3020#define DSL_LINEMASK_GEN3 0x00001fff
0c3870ee 3021#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
5eddb70b
CW
3022#define PIPECONF_ENABLE (1<<31)
3023#define PIPECONF_DISABLE 0
3024#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3025#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3026#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3027#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3028#define PIPECONF_SINGLE_WIDE 0
3029#define PIPECONF_PIPE_UNLOCKED 0
3030#define PIPECONF_PIPE_LOCKED (1<<25)
3031#define PIPECONF_PALETTE 0
3032#define PIPECONF_GAMMA (1<<24)
585fb111 3033#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3034#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3035#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3036/* Note that pre-gen3 does not support interlaced display directly. Panel
3037 * fitting must be disabled on pre-ilk for interlaced. */
3038#define PIPECONF_PROGRESSIVE (0 << 21)
3039#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3040#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3041#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3042#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3043/* Ironlake and later have a complete new set of values for interlaced. PFIT
3044 * means panel fitter required, PF means progressive fetch, DBL means power
3045 * saving pixel doubling. */
3046#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3047#define PIPECONF_INTERLACED_ILK (3 << 21)
3048#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3049#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3050#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
652c393a 3051#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3052#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3053#define PIPECONF_BPC_MASK (0x7 << 5)
3054#define PIPECONF_8BPC (0<<5)
3055#define PIPECONF_10BPC (1<<5)
3056#define PIPECONF_6BPC (2<<5)
3057#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3058#define PIPECONF_DITHER_EN (1<<4)
3059#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3060#define PIPECONF_DITHER_TYPE_SP (0<<2)
3061#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3062#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3063#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
0c3870ee 3064#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
585fb111 3065#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 3066#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3067#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3068#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3069#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3070#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3071#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3072#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3073#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3074#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3075#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3076#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3077#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3078#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
3079#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3080#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3081#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3082#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3083#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7 3084#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
c70af1e4 3085#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3086#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3087#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3088#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 3089#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3090#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3091#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3092#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3093#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3094#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
3095#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3096#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
3097#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3098#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3099#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3100#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3101
9db4a9c7 3102#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
702e7a56 3103#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
9db4a9c7
JB
3104#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
3105#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
3106#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
3107#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 3108
b41fbda1 3109#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3110#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3111#define PIPEB_HLINE_INT_EN (1<<28)
3112#define PIPEB_VBLANK_INT_EN (1<<27)
3113#define SPRITED_FLIPDONE_INT_EN (1<<26)
3114#define SPRITEC_FLIPDONE_INT_EN (1<<25)
3115#define PLANEB_FLIPDONE_INT_EN (1<<24)
7983117f 3116#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3117#define PIPEA_HLINE_INT_EN (1<<20)
3118#define PIPEA_VBLANK_INT_EN (1<<19)
3119#define SPRITEB_FLIPDONE_INT_EN (1<<18)
3120#define SPRITEA_FLIPDONE_INT_EN (1<<17)
3121#define PLANEA_FLIPDONE_INT_EN (1<<16)
3122
b41fbda1 3123#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
c46ce4d7
JB
3124#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3125#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3126#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3127#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3128#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3129#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3130#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3131#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3132#define DPINVGTT_EN_MASK 0xff0000
3133#define CURSORB_INVALID_GTT_STATUS (1<<7)
3134#define CURSORA_INVALID_GTT_STATUS (1<<6)
3135#define SPRITED_INVALID_GTT_STATUS (1<<5)
3136#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3137#define PLANEB_INVALID_GTT_STATUS (1<<3)
3138#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3139#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3140#define PLANEA_INVALID_GTT_STATUS (1<<0)
3141#define DPINVGTT_STATUS_MASK 0xff
3142
585fb111
JB
3143#define DSPARB 0x70030
3144#define DSPARB_CSTART_MASK (0x7f << 7)
3145#define DSPARB_CSTART_SHIFT 7
3146#define DSPARB_BSTART_MASK (0x7f)
3147#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3148#define DSPARB_BEND_SHIFT 9 /* on 855 */
3149#define DSPARB_AEND_SHIFT 0
3150
90f7da3f 3151#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
0e442c60 3152#define DSPFW_SR_SHIFT 23
0206e353 3153#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 3154#define DSPFW_CURSORB_SHIFT 16
d4294342 3155#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 3156#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
3157#define DSPFW_PLANEB_MASK (0x7f<<8)
3158#define DSPFW_PLANEA_MASK (0x7f)
90f7da3f 3159#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
0e442c60 3160#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 3161#define DSPFW_CURSORA_SHIFT 8
d4294342 3162#define DSPFW_PLANEC_MASK (0x7f)
90f7da3f 3163#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
0e442c60
JB
3164#define DSPFW_HPLL_SR_EN (1<<31)
3165#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 3166#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
3167#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3168#define DSPFW_HPLL_CURSOR_SHIFT 16
3169#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3170#define DSPFW_HPLL_SR_MASK (0x1ff)
12569ad6
JB
3171#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
3172#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
7662c8bd 3173
12a3c055
GB
3174/* drain latency register values*/
3175#define DRAIN_LATENCY_PRECISION_32 32
3176#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 3177#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
3178#define DDL_CURSORA_PRECISION_32 (1<<31)
3179#define DDL_CURSORA_PRECISION_16 (0<<31)
3180#define DDL_CURSORA_SHIFT 24
3181#define DDL_PLANEA_PRECISION_32 (1<<7)
3182#define DDL_PLANEA_PRECISION_16 (0<<7)
8f6d8ee9 3183#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
3184#define DDL_CURSORB_PRECISION_32 (1<<31)
3185#define DDL_CURSORB_PRECISION_16 (0<<31)
3186#define DDL_CURSORB_SHIFT 24
3187#define DDL_PLANEB_PRECISION_32 (1<<7)
3188#define DDL_PLANEB_PRECISION_16 (0<<7)
3189
7662c8bd 3190/* FIFO watermark sizes etc */
0e442c60 3191#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
3192#define I915_FIFO_LINE_SIZE 64
3193#define I830_FIFO_LINE_SIZE 32
0e442c60 3194
ceb04246 3195#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 3196#define G4X_FIFO_SIZE 127
1b07e04e
ZY
3197#define I965_FIFO_SIZE 512
3198#define I945_FIFO_SIZE 127
7662c8bd 3199#define I915_FIFO_SIZE 95
dff33cfc 3200#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 3201#define I830_FIFO_SIZE 95
0e442c60 3202
ceb04246 3203#define VALLEYVIEW_MAX_WM 0xff
0e442c60 3204#define G4X_MAX_WM 0x3f
7662c8bd
SL
3205#define I915_MAX_WM 0x3f
3206
f2b115e6
AJ
3207#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3208#define PINEVIEW_FIFO_LINE_SIZE 64
3209#define PINEVIEW_MAX_WM 0x1ff
3210#define PINEVIEW_DFT_WM 0x3f
3211#define PINEVIEW_DFT_HPLLOFF_WM 0
3212#define PINEVIEW_GUARD_WM 10
3213#define PINEVIEW_CURSOR_FIFO 64
3214#define PINEVIEW_CURSOR_MAX_WM 0x3f
3215#define PINEVIEW_CURSOR_DFT_WM 0
3216#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3217
ceb04246 3218#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3219#define I965_CURSOR_FIFO 64
3220#define I965_CURSOR_MAX_WM 32
3221#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3222
3223/* define the Watermark register on Ironlake */
3224#define WM0_PIPEA_ILK 0x45100
3225#define WM0_PIPE_PLANE_MASK (0x7f<<16)
3226#define WM0_PIPE_PLANE_SHIFT 16
3227#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
3228#define WM0_PIPE_SPRITE_SHIFT 8
3229#define WM0_PIPE_CURSOR_MASK (0x1f)
3230
3231#define WM0_PIPEB_ILK 0x45104
d6c892df 3232#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3233#define WM1_LP_ILK 0x45108
3234#define WM1_LP_SR_EN (1<<31)
3235#define WM1_LP_LATENCY_SHIFT 24
3236#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3237#define WM1_LP_FBC_MASK (0xf<<20)
3238#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
3239#define WM1_LP_SR_MASK (0x1ff<<8)
3240#define WM1_LP_SR_SHIFT 8
3241#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
3242#define WM2_LP_ILK 0x4510c
3243#define WM2_LP_EN (1<<31)
3244#define WM3_LP_ILK 0x45110
3245#define WM3_LP_EN (1<<31)
3246#define WM1S_LP_ILK 0x45120
b840d907
JB
3247#define WM2S_LP_IVB 0x45124
3248#define WM3S_LP_IVB 0x45128
dd8849c8 3249#define WM1S_LP_EN (1<<31)
7f8a8569 3250
cca32e9a
PZ
3251#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3252 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3253 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3254
7f8a8569
ZW
3255/* Memory latency timer register */
3256#define MLTR_ILK 0x11222
b79d4990
JB
3257#define MLTR_WM1_SHIFT 0
3258#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3259/* the unit of memory self-refresh latency time is 0.5us */
3260#define ILK_SRLT_MASK 0x3f
3261
3262/* define the fifo size on Ironlake */
3263#define ILK_DISPLAY_FIFO 128
3264#define ILK_DISPLAY_MAXWM 64
3265#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
3266#define ILK_CURSOR_FIFO 32
3267#define ILK_CURSOR_MAXWM 16
3268#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
3269
3270#define ILK_DISPLAY_SR_FIFO 512
3271#define ILK_DISPLAY_MAX_SRWM 0x1ff
3272#define ILK_DISPLAY_DFT_SRWM 0x3f
3273#define ILK_CURSOR_SR_FIFO 64
3274#define ILK_CURSOR_MAX_SRWM 0x3f
3275#define ILK_CURSOR_DFT_SRWM 8
3276
3277#define ILK_FIFO_LINE_SIZE 64
3278
1398261a
YL
3279/* define the WM info on Sandybridge */
3280#define SNB_DISPLAY_FIFO 128
3281#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
3282#define SNB_DISPLAY_DFTWM 8
3283#define SNB_CURSOR_FIFO 32
3284#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
3285#define SNB_CURSOR_DFTWM 8
3286
3287#define SNB_DISPLAY_SR_FIFO 512
3288#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
3289#define SNB_DISPLAY_DFT_SRWM 0x3f
3290#define SNB_CURSOR_SR_FIFO 64
3291#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
3292#define SNB_CURSOR_DFT_SRWM 8
3293
3294#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
3295
3296#define SNB_FIFO_LINE_SIZE 64
3297
3298
3299/* the address where we get all kinds of latency value */
3300#define SSKPD 0x5d10
3301#define SSKPD_WM_MASK 0x3f
3302#define SSKPD_WM0_SHIFT 0
3303#define SSKPD_WM1_SHIFT 8
3304#define SSKPD_WM2_SHIFT 16
3305#define SSKPD_WM3_SHIFT 24
3306
585fb111
JB
3307/*
3308 * The two pipe frame counter registers are not synchronized, so
3309 * reading a stable value is somewhat tricky. The following code
3310 * should work:
3311 *
3312 * do {
3313 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3314 * PIPE_FRAME_HIGH_SHIFT;
3315 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3316 * PIPE_FRAME_LOW_SHIFT);
3317 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3318 * PIPE_FRAME_HIGH_SHIFT);
3319 * } while (high1 != high2);
3320 * frame = (high1 << 8) | low1;
3321 */
0c3870ee 3322#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
585fb111
JB
3323#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3324#define PIPE_FRAME_HIGH_SHIFT 0
0c3870ee 3325#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
585fb111
JB
3326#define PIPE_FRAME_LOW_MASK 0xff000000
3327#define PIPE_FRAME_LOW_SHIFT 24
3328#define PIPE_PIXEL_MASK 0x00ffffff
3329#define PIPE_PIXEL_SHIFT 0
9880b7a5 3330/* GM45+ just has to be different */
9db4a9c7
JB
3331#define _PIPEA_FRMCOUNT_GM45 0x70040
3332#define _PIPEA_FLIPCOUNT_GM45 0x70044
3333#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
3334
3335/* Cursor A & B regs */
9dc33f31 3336#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
14b60391
JB
3337/* Old style CUR*CNTR flags (desktop 8xx) */
3338#define CURSOR_ENABLE 0x80000000
3339#define CURSOR_GAMMA_ENABLE 0x40000000
3340#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 3341#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
3342#define CURSOR_FORMAT_SHIFT 24
3343#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3344#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3345#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3346#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3347#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3348#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3349/* New style CUR*CNTR flags */
3350#define CURSOR_MODE 0x27
585fb111
JB
3351#define CURSOR_MODE_DISABLE 0x00
3352#define CURSOR_MODE_64_32B_AX 0x07
3353#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
3354#define MCURSOR_PIPE_SELECT (1 << 28)
3355#define MCURSOR_PIPE_A 0x00
3356#define MCURSOR_PIPE_B (1 << 28)
585fb111 3357#define MCURSOR_GAMMA_ENABLE (1 << 26)
1f5d76db 3358#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
9dc33f31
VS
3359#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3360#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
585fb111
JB
3361#define CURSOR_POS_MASK 0x007FF
3362#define CURSOR_POS_SIGN 0x8000
3363#define CURSOR_X_SHIFT 0
3364#define CURSOR_Y_SHIFT 16
14b60391 3365#define CURSIZE 0x700a0
9dc33f31
VS
3366#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3367#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3368#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
585fb111 3369
65a21cd6
JB
3370#define _CURBCNTR_IVB 0x71080
3371#define _CURBBASE_IVB 0x71084
3372#define _CURBPOS_IVB 0x71088
3373
9db4a9c7
JB
3374#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3375#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3376#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 3377
65a21cd6
JB
3378#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3379#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3380#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3381
585fb111 3382/* Display A control */
895abf0c 3383#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
585fb111
JB
3384#define DISPLAY_PLANE_ENABLE (1<<31)
3385#define DISPLAY_PLANE_DISABLE 0
3386#define DISPPLANE_GAMMA_ENABLE (1<<30)
3387#define DISPPLANE_GAMMA_DISABLE 0
3388#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 3389#define DISPPLANE_YUV422 (0x0<<26)
585fb111 3390#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
3391#define DISPPLANE_BGRA555 (0x3<<26)
3392#define DISPPLANE_BGRX555 (0x4<<26)
3393#define DISPPLANE_BGRX565 (0x5<<26)
3394#define DISPPLANE_BGRX888 (0x6<<26)
3395#define DISPPLANE_BGRA888 (0x7<<26)
3396#define DISPPLANE_RGBX101010 (0x8<<26)
3397#define DISPPLANE_RGBA101010 (0x9<<26)
3398#define DISPPLANE_BGRX101010 (0xa<<26)
3399#define DISPPLANE_RGBX161616 (0xc<<26)
3400#define DISPPLANE_RGBX888 (0xe<<26)
3401#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
3402#define DISPPLANE_STEREO_ENABLE (1<<25)
3403#define DISPPLANE_STEREO_DISABLE 0
86d3efce 3404#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
3405#define DISPPLANE_SEL_PIPE_SHIFT 24
3406#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 3407#define DISPPLANE_SEL_PIPE_A 0
b24e7179 3408#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
3409#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3410#define DISPPLANE_SRC_KEY_DISABLE 0
3411#define DISPPLANE_LINE_DOUBLE (1<<20)
3412#define DISPPLANE_NO_LINE_DOUBLE 0
3413#define DISPPLANE_STEREO_POLARITY_FIRST 0
3414#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 3415#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 3416#define DISPPLANE_TILED (1<<10)
895abf0c
VS
3417#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3418#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3419#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3420#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3421#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3422#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3423#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3424#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
9db4a9c7
JB
3425
3426#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3427#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3428#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3429#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3430#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3431#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3432#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
e506a0c6 3433#define DSPLINOFF(plane) DSPADDR(plane)
bc1c91eb 3434#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
32ae46bf 3435#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
5eddb70b 3436
446f2545
AR
3437/* Display/Sprite base address macros */
3438#define DISP_BASEADDR_MASK (0xfffff000)
3439#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3440#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3441#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
c2c75131 3442 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
446f2545 3443
585fb111 3444/* VBIOS flags */
80a75f7c
VS
3445#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3446#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3447#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3448#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3449#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3450#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3451#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3452#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3453#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3454#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3455#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3456#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3457#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
585fb111
JB
3458
3459/* Pipe B */
0c3870ee
VS
3460#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3461#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3462#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3463#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3464#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
9db4a9c7
JB
3465#define _PIPEB_FRMCOUNT_GM45 0x71040
3466#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 3467
585fb111
JB
3468
3469/* Display B control */
895abf0c 3470#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
585fb111
JB
3471#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3472#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3473#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3474#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
895abf0c
VS
3475#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3476#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3477#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3478#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3479#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3480#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3481#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3482#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
585fb111 3483
b840d907
JB
3484/* Sprite A control */
3485#define _DVSACNTR 0x72180
3486#define DVS_ENABLE (1<<31)
3487#define DVS_GAMMA_ENABLE (1<<30)
3488#define DVS_PIXFORMAT_MASK (3<<25)
3489#define DVS_FORMAT_YUV422 (0<<25)
3490#define DVS_FORMAT_RGBX101010 (1<<25)
3491#define DVS_FORMAT_RGBX888 (2<<25)
3492#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 3493#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 3494#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 3495#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
3496#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3497#define DVS_YUV_ORDER_YUYV (0<<16)
3498#define DVS_YUV_ORDER_UYVY (1<<16)
3499#define DVS_YUV_ORDER_YVYU (2<<16)
3500#define DVS_YUV_ORDER_VYUY (3<<16)
3501#define DVS_DEST_KEY (1<<2)
3502#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3503#define DVS_TILED (1<<10)
3504#define _DVSALINOFF 0x72184
3505#define _DVSASTRIDE 0x72188
3506#define _DVSAPOS 0x7218c
3507#define _DVSASIZE 0x72190
3508#define _DVSAKEYVAL 0x72194
3509#define _DVSAKEYMSK 0x72198
3510#define _DVSASURF 0x7219c
3511#define _DVSAKEYMAXVAL 0x721a0
3512#define _DVSATILEOFF 0x721a4
3513#define _DVSASURFLIVE 0x721ac
3514#define _DVSASCALE 0x72204
3515#define DVS_SCALE_ENABLE (1<<31)
3516#define DVS_FILTER_MASK (3<<29)
3517#define DVS_FILTER_MEDIUM (0<<29)
3518#define DVS_FILTER_ENHANCING (1<<29)
3519#define DVS_FILTER_SOFTENING (2<<29)
3520#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3521#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3522#define _DVSAGAMC 0x72300
3523
3524#define _DVSBCNTR 0x73180
3525#define _DVSBLINOFF 0x73184
3526#define _DVSBSTRIDE 0x73188
3527#define _DVSBPOS 0x7318c
3528#define _DVSBSIZE 0x73190
3529#define _DVSBKEYVAL 0x73194
3530#define _DVSBKEYMSK 0x73198
3531#define _DVSBSURF 0x7319c
3532#define _DVSBKEYMAXVAL 0x731a0
3533#define _DVSBTILEOFF 0x731a4
3534#define _DVSBSURFLIVE 0x731ac
3535#define _DVSBSCALE 0x73204
3536#define _DVSBGAMC 0x73300
3537
3538#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3539#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3540#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3541#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3542#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 3543#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
3544#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3545#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3546#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
3547#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3548#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 3549#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
3550
3551#define _SPRA_CTL 0x70280
3552#define SPRITE_ENABLE (1<<31)
3553#define SPRITE_GAMMA_ENABLE (1<<30)
3554#define SPRITE_PIXFORMAT_MASK (7<<25)
3555#define SPRITE_FORMAT_YUV422 (0<<25)
3556#define SPRITE_FORMAT_RGBX101010 (1<<25)
3557#define SPRITE_FORMAT_RGBX888 (2<<25)
3558#define SPRITE_FORMAT_RGBX161616 (3<<25)
3559#define SPRITE_FORMAT_YUV444 (4<<25)
3560#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 3561#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
3562#define SPRITE_SOURCE_KEY (1<<22)
3563#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3564#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3565#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3566#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3567#define SPRITE_YUV_ORDER_YUYV (0<<16)
3568#define SPRITE_YUV_ORDER_UYVY (1<<16)
3569#define SPRITE_YUV_ORDER_YVYU (2<<16)
3570#define SPRITE_YUV_ORDER_VYUY (3<<16)
3571#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3572#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3573#define SPRITE_TILED (1<<10)
3574#define SPRITE_DEST_KEY (1<<2)
3575#define _SPRA_LINOFF 0x70284
3576#define _SPRA_STRIDE 0x70288
3577#define _SPRA_POS 0x7028c
3578#define _SPRA_SIZE 0x70290
3579#define _SPRA_KEYVAL 0x70294
3580#define _SPRA_KEYMSK 0x70298
3581#define _SPRA_SURF 0x7029c
3582#define _SPRA_KEYMAX 0x702a0
3583#define _SPRA_TILEOFF 0x702a4
c54173a8 3584#define _SPRA_OFFSET 0x702a4
32ae46bf 3585#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
3586#define _SPRA_SCALE 0x70304
3587#define SPRITE_SCALE_ENABLE (1<<31)
3588#define SPRITE_FILTER_MASK (3<<29)
3589#define SPRITE_FILTER_MEDIUM (0<<29)
3590#define SPRITE_FILTER_ENHANCING (1<<29)
3591#define SPRITE_FILTER_SOFTENING (2<<29)
3592#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3593#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3594#define _SPRA_GAMC 0x70400
3595
3596#define _SPRB_CTL 0x71280
3597#define _SPRB_LINOFF 0x71284
3598#define _SPRB_STRIDE 0x71288
3599#define _SPRB_POS 0x7128c
3600#define _SPRB_SIZE 0x71290
3601#define _SPRB_KEYVAL 0x71294
3602#define _SPRB_KEYMSK 0x71298
3603#define _SPRB_SURF 0x7129c
3604#define _SPRB_KEYMAX 0x712a0
3605#define _SPRB_TILEOFF 0x712a4
c54173a8 3606#define _SPRB_OFFSET 0x712a4
32ae46bf 3607#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
3608#define _SPRB_SCALE 0x71304
3609#define _SPRB_GAMC 0x71400
3610
3611#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3612#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3613#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3614#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3615#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3616#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3617#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3618#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3619#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3620#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 3621#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
3622#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3623#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 3624#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 3625
921c3b67 3626#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851
JB
3627#define SP_ENABLE (1<<31)
3628#define SP_GEAMMA_ENABLE (1<<30)
3629#define SP_PIXFORMAT_MASK (0xf<<26)
3630#define SP_FORMAT_YUV422 (0<<26)
3631#define SP_FORMAT_BGR565 (5<<26)
3632#define SP_FORMAT_BGRX8888 (6<<26)
3633#define SP_FORMAT_BGRA8888 (7<<26)
3634#define SP_FORMAT_RGBX1010102 (8<<26)
3635#define SP_FORMAT_RGBA1010102 (9<<26)
3636#define SP_FORMAT_RGBX8888 (0xe<<26)
3637#define SP_FORMAT_RGBA8888 (0xf<<26)
3638#define SP_SOURCE_KEY (1<<22)
3639#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3640#define SP_YUV_ORDER_YUYV (0<<16)
3641#define SP_YUV_ORDER_UYVY (1<<16)
3642#define SP_YUV_ORDER_YVYU (2<<16)
3643#define SP_YUV_ORDER_VYUY (3<<16)
3644#define SP_TILED (1<<10)
921c3b67
VS
3645#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3646#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3647#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3648#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3649#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3650#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3651#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3652#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3653#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3654#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3655#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
3656
3657#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3658#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3659#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3660#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3661#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3662#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3663#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3664#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3665#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3666#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3667#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3668#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
3669
3670#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3671#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3672#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3673#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3674#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3675#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3676#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3677#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3678#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3679#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3680#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3681#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3682
585fb111
JB
3683/* VBIOS regs */
3684#define VGACNTRL 0x71400
3685# define VGA_DISP_DISABLE (1 << 31)
3686# define VGA_2X_MODE (1 << 30)
3687# define VGA_PIPE_B_SELECT (1 << 29)
3688
766aa1c4
VS
3689#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3690
f2b115e6 3691/* Ironlake */
b9055052
ZW
3692
3693#define CPU_VGACNTRL 0x41000
3694
3695#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3696#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3697#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3698#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3699#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3700#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3701#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3702#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3703#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3704
3705/* refresh rate hardware control */
3706#define RR_HW_CTL 0x45300
3707#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3708#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3709
3710#define FDI_PLL_BIOS_0 0x46000
021357ac 3711#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3712#define FDI_PLL_BIOS_1 0x46004
3713#define FDI_PLL_BIOS_2 0x46008
3714#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3715#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3716#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3717
8956c8bb
EA
3718#define PCH_3DCGDIS0 0x46020
3719# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3720# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3721
06f37751
EA
3722#define PCH_3DCGDIS1 0x46024
3723# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3724
b9055052
ZW
3725#define FDI_PLL_FREQ_CTL 0x46030
3726#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3727#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3728#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3729
3730
aab17139 3731#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
5eddb70b 3732#define PIPE_DATA_M1_OFFSET 0
aab17139 3733#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
5eddb70b 3734#define PIPE_DATA_N1_OFFSET 0
b9055052 3735
aab17139 3736#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
5eddb70b 3737#define PIPE_DATA_M2_OFFSET 0
aab17139 3738#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
5eddb70b 3739#define PIPE_DATA_N2_OFFSET 0
b9055052 3740
aab17139 3741#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
5eddb70b 3742#define PIPE_LINK_M1_OFFSET 0
aab17139 3743#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
5eddb70b 3744#define PIPE_LINK_N1_OFFSET 0
b9055052 3745
aab17139 3746#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
5eddb70b 3747#define PIPE_LINK_M2_OFFSET 0
aab17139 3748#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
5eddb70b 3749#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3750
3751/* PIPEB timing regs are same start from 0x61000 */
3752
aab17139
VS
3753#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3754#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
b9055052 3755
aab17139
VS
3756#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3757#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
b9055052 3758
aab17139
VS
3759#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3760#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
b9055052 3761
aab17139
VS
3762#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3763#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
5eddb70b 3764
afe2fcf5
PZ
3765#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3766#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3767#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3768#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3769#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3770#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3771#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3772#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3773
3774/* CPU panel fitter */
9db4a9c7
JB
3775/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3776#define _PFA_CTL_1 0x68080
3777#define _PFB_CTL_1 0x68880
b9055052 3778#define PF_ENABLE (1<<31)
13888d78
PZ
3779#define PF_PIPE_SEL_MASK_IVB (3<<29)
3780#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
3781#define PF_FILTER_MASK (3<<23)
3782#define PF_FILTER_PROGRAMMED (0<<23)
3783#define PF_FILTER_MED_3x3 (1<<23)
3784#define PF_FILTER_EDGE_ENHANCE (2<<23)
3785#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3786#define _PFA_WIN_SZ 0x68074
3787#define _PFB_WIN_SZ 0x68874
3788#define _PFA_WIN_POS 0x68070
3789#define _PFB_WIN_POS 0x68870
3790#define _PFA_VSCALE 0x68084
3791#define _PFB_VSCALE 0x68884
3792#define _PFA_HSCALE 0x68090
3793#define _PFB_HSCALE 0x68890
3794
3795#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3796#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3797#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3798#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3799#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3800
3801/* legacy palette */
9db4a9c7
JB
3802#define _LGC_PALETTE_A 0x4a000
3803#define _LGC_PALETTE_B 0x4a800
3804#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 3805
42db64ef
PZ
3806#define _GAMMA_MODE_A 0x4a480
3807#define _GAMMA_MODE_B 0x4ac80
3808#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
3809#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
3810#define GAMMA_MODE_MODE_8BIT (0 << 0)
3811#define GAMMA_MODE_MODE_10BIT (1 << 0)
3812#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
3813#define GAMMA_MODE_MODE_SPLIT (3 << 0)
3814
b9055052
ZW
3815/* interrupts */
3816#define DE_MASTER_IRQ_CONTROL (1 << 31)
3817#define DE_SPRITEB_FLIP_DONE (1 << 29)
3818#define DE_SPRITEA_FLIP_DONE (1 << 28)
3819#define DE_PLANEB_FLIP_DONE (1 << 27)
3820#define DE_PLANEA_FLIP_DONE (1 << 26)
3821#define DE_PCU_EVENT (1 << 25)
3822#define DE_GTT_FAULT (1 << 24)
3823#define DE_POISON (1 << 23)
3824#define DE_PERFORM_COUNTER (1 << 22)
3825#define DE_PCH_EVENT (1 << 21)
3826#define DE_AUX_CHANNEL_A (1 << 20)
3827#define DE_DP_A_HOTPLUG (1 << 19)
3828#define DE_GSE (1 << 18)
3829#define DE_PIPEB_VBLANK (1 << 15)
3830#define DE_PIPEB_EVEN_FIELD (1 << 14)
3831#define DE_PIPEB_ODD_FIELD (1 << 13)
3832#define DE_PIPEB_LINE_COMPARE (1 << 12)
3833#define DE_PIPEB_VSYNC (1 << 11)
3834#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3835#define DE_PIPEA_VBLANK (1 << 7)
3836#define DE_PIPEA_EVEN_FIELD (1 << 6)
3837#define DE_PIPEA_ODD_FIELD (1 << 5)
3838#define DE_PIPEA_LINE_COMPARE (1 << 4)
3839#define DE_PIPEA_VSYNC (1 << 3)
3840#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3841
b1f14ad0 3842/* More Ivybridge lolz */
8664281b 3843#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
3844#define DE_GSE_IVB (1<<29)
3845#define DE_PCH_EVENT_IVB (1<<28)
3846#define DE_DP_A_HOTPLUG_IVB (1<<27)
3847#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
3848#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3849#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3850#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 3851#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 3852#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 3853#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
3854#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3855#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
b1f14ad0
JB
3856#define DE_PIPEA_VBLANK_IVB (1<<0)
3857
b518421f
PZ
3858#define DE_PIPE_VBLANK_ILK(pipe) (1 << ((pipe * 8) + 7))
3859#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
3860
7eea1ddf
JB
3861#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3862#define MASTER_INTERRUPT_ENABLE (1<<31)
3863
b9055052
ZW
3864#define DEISR 0x44000
3865#define DEIMR 0x44004
3866#define DEIIR 0x44008
3867#define DEIER 0x4400c
3868
b9055052
ZW
3869#define GTISR 0x44010
3870#define GTIMR 0x44014
3871#define GTIIR 0x44018
3872#define GTIER 0x4401c
3873
7f8a8569 3874#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3875/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3876#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3877#define ILK_DPARB_GATE (1<<22)
3878#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3879#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3880#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3881#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3882#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3883#define ILK_HDCP_DISABLE (1<<25)
3884#define ILK_eDP_A_DISABLE (1<<24)
3885#define ILK_DESKTOP (1<<23)
231e54f6
DL
3886
3887#define ILK_DSPCLK_GATE_D 0x42020
3888#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3889#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3890#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3891#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3892#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 3893
116ac8d2
EA
3894#define IVB_CHICKEN3 0x4200c
3895# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3896# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3897
90a88643
PZ
3898#define CHICKEN_PAR1_1 0x42080
3899#define FORCE_ARB_IDLE_PLANES (1 << 14)
3900
553bd149
ZW
3901#define DISP_ARB_CTL 0x45000
3902#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3903#define DISP_FBC_WM_DIS (1<<15)
88a2b2a3
BW
3904#define GEN7_MSG_CTL 0x45010
3905#define WAIT_FOR_PCH_RESET_ACK (1<<1)
3906#define WAIT_FOR_PCH_FLR_ACK (1<<0)
553bd149 3907
e4e0c058 3908/* GEN7 chicken */
d71de14d
KG
3909#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3910# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3911
e4e0c058
ED
3912#define GEN7_L3CNTLREG1 0xB01C
3913#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
d0cf5ead 3914#define GEN7_L3AGDIS (1<<19)
e4e0c058
ED
3915
3916#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3917#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3918
61939d97
JB
3919#define GEN7_L3SQCREG4 0xb034
3920#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3921
db099c8f
ED
3922/* WaCatErrorRejectionIssue */
3923#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3924#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3925
79f689aa
PZ
3926#define HSW_FUSE_STRAP 0x42014
3927#define HSW_CDCLK_LIMIT (1 << 24)
3928
b9055052
ZW
3929/* PCH */
3930
23e81d69 3931/* south display engine interrupt: IBX */
776ad806
JB
3932#define SDE_AUDIO_POWER_D (1 << 27)
3933#define SDE_AUDIO_POWER_C (1 << 26)
3934#define SDE_AUDIO_POWER_B (1 << 25)
3935#define SDE_AUDIO_POWER_SHIFT (25)
3936#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3937#define SDE_GMBUS (1 << 24)
3938#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3939#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3940#define SDE_AUDIO_HDCP_MASK (3 << 22)
3941#define SDE_AUDIO_TRANSB (1 << 21)
3942#define SDE_AUDIO_TRANSA (1 << 20)
3943#define SDE_AUDIO_TRANS_MASK (3 << 20)
3944#define SDE_POISON (1 << 19)
3945/* 18 reserved */
3946#define SDE_FDI_RXB (1 << 17)
3947#define SDE_FDI_RXA (1 << 16)
3948#define SDE_FDI_MASK (3 << 16)
3949#define SDE_AUXD (1 << 15)
3950#define SDE_AUXC (1 << 14)
3951#define SDE_AUXB (1 << 13)
3952#define SDE_AUX_MASK (7 << 13)
3953/* 12 reserved */
b9055052
ZW
3954#define SDE_CRT_HOTPLUG (1 << 11)
3955#define SDE_PORTD_HOTPLUG (1 << 10)
3956#define SDE_PORTC_HOTPLUG (1 << 9)
3957#define SDE_PORTB_HOTPLUG (1 << 8)
3958#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
3959#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
3960 SDE_SDVOB_HOTPLUG | \
3961 SDE_PORTB_HOTPLUG | \
3962 SDE_PORTC_HOTPLUG | \
3963 SDE_PORTD_HOTPLUG)
776ad806
JB
3964#define SDE_TRANSB_CRC_DONE (1 << 5)
3965#define SDE_TRANSB_CRC_ERR (1 << 4)
3966#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3967#define SDE_TRANSA_CRC_DONE (1 << 2)
3968#define SDE_TRANSA_CRC_ERR (1 << 1)
3969#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3970#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
3971
3972/* south display engine interrupt: CPT/PPT */
3973#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3974#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3975#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3976#define SDE_AUDIO_POWER_SHIFT_CPT 29
3977#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3978#define SDE_AUXD_CPT (1 << 27)
3979#define SDE_AUXC_CPT (1 << 26)
3980#define SDE_AUXB_CPT (1 << 25)
3981#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
3982#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3983#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3984#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 3985#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 3986#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 3987#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 3988 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
3989 SDE_PORTD_HOTPLUG_CPT | \
3990 SDE_PORTC_HOTPLUG_CPT | \
3991 SDE_PORTB_HOTPLUG_CPT)
23e81d69 3992#define SDE_GMBUS_CPT (1 << 17)
8664281b 3993#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
3994#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3995#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3996#define SDE_FDI_RXC_CPT (1 << 8)
3997#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3998#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3999#define SDE_FDI_RXB_CPT (1 << 4)
4000#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4001#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4002#define SDE_FDI_RXA_CPT (1 << 0)
4003#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4004 SDE_AUDIO_CP_REQ_B_CPT | \
4005 SDE_AUDIO_CP_REQ_A_CPT)
4006#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4007 SDE_AUDIO_CP_CHG_B_CPT | \
4008 SDE_AUDIO_CP_CHG_A_CPT)
4009#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4010 SDE_FDI_RXB_CPT | \
4011 SDE_FDI_RXA_CPT)
b9055052
ZW
4012
4013#define SDEISR 0xc4000
4014#define SDEIMR 0xc4004
4015#define SDEIIR 0xc4008
4016#define SDEIER 0xc400c
4017
8664281b 4018#define SERR_INT 0xc4040
de032bf4 4019#define SERR_INT_POISON (1<<31)
8664281b
PZ
4020#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4021#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4022#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 4023#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 4024
b9055052 4025/* digital port hotplug */
7fe0b973 4026#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
4027#define PORTD_HOTPLUG_ENABLE (1 << 20)
4028#define PORTD_PULSE_DURATION_2ms (0)
4029#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4030#define PORTD_PULSE_DURATION_6ms (2 << 18)
4031#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 4032#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
4033#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4034#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4035#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4036#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
4037#define PORTC_HOTPLUG_ENABLE (1 << 12)
4038#define PORTC_PULSE_DURATION_2ms (0)
4039#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4040#define PORTC_PULSE_DURATION_6ms (2 << 10)
4041#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 4042#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
4043#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4044#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4045#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4046#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
4047#define PORTB_HOTPLUG_ENABLE (1 << 4)
4048#define PORTB_PULSE_DURATION_2ms (0)
4049#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4050#define PORTB_PULSE_DURATION_6ms (2 << 2)
4051#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 4052#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
4053#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4054#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4055#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4056#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
4057
4058#define PCH_GPIOA 0xc5010
4059#define PCH_GPIOB 0xc5014
4060#define PCH_GPIOC 0xc5018
4061#define PCH_GPIOD 0xc501c
4062#define PCH_GPIOE 0xc5020
4063#define PCH_GPIOF 0xc5024
4064
f0217c42
EA
4065#define PCH_GMBUS0 0xc5100
4066#define PCH_GMBUS1 0xc5104
4067#define PCH_GMBUS2 0xc5108
4068#define PCH_GMBUS3 0xc510c
4069#define PCH_GMBUS4 0xc5110
4070#define PCH_GMBUS5 0xc5120
4071
9db4a9c7
JB
4072#define _PCH_DPLL_A 0xc6014
4073#define _PCH_DPLL_B 0xc6018
e9a632a5 4074#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4075
9db4a9c7 4076#define _PCH_FPA0 0xc6040
c1858123 4077#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4078#define _PCH_FPA1 0xc6044
4079#define _PCH_FPB0 0xc6048
4080#define _PCH_FPB1 0xc604c
e9a632a5
DV
4081#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4082#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4083
4084#define PCH_DPLL_TEST 0xc606c
4085
4086#define PCH_DREF_CONTROL 0xC6200
4087#define DREF_CONTROL_MASK 0x7fc3
4088#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4089#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4090#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4091#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4092#define DREF_SSC_SOURCE_DISABLE (0<<11)
4093#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4094#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4095#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4096#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4097#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4098#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4099#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4100#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4101#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4102#define DREF_SSC4_DOWNSPREAD (0<<6)
4103#define DREF_SSC4_CENTERSPREAD (1<<6)
4104#define DREF_SSC1_DISABLE (0<<1)
4105#define DREF_SSC1_ENABLE (1<<1)
4106#define DREF_SSC4_DISABLE (0)
4107#define DREF_SSC4_ENABLE (1)
4108
4109#define PCH_RAWCLK_FREQ 0xc6204
4110#define FDL_TP1_TIMER_SHIFT 12
4111#define FDL_TP1_TIMER_MASK (3<<12)
4112#define FDL_TP2_TIMER_SHIFT 10
4113#define FDL_TP2_TIMER_MASK (3<<10)
4114#define RAWCLK_FREQ_MASK 0x3ff
4115
4116#define PCH_DPLL_TMR_CFG 0xc6208
4117
4118#define PCH_SSC4_PARMS 0xc6210
4119#define PCH_SSC4_AUX_PARMS 0xc6214
4120
8db9d77b 4121#define PCH_DPLL_SEL 0xc7000
11887397
DV
4122#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4123#define TRANS_DPLLA_SEL(pipe) 0
4124#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 4125
b9055052
ZW
4126/* transcoder */
4127
275f01b2
DV
4128#define _PCH_TRANS_HTOTAL_A 0xe0000
4129#define TRANS_HTOTAL_SHIFT 16
4130#define TRANS_HACTIVE_SHIFT 0
4131#define _PCH_TRANS_HBLANK_A 0xe0004
4132#define TRANS_HBLANK_END_SHIFT 16
4133#define TRANS_HBLANK_START_SHIFT 0
4134#define _PCH_TRANS_HSYNC_A 0xe0008
4135#define TRANS_HSYNC_END_SHIFT 16
4136#define TRANS_HSYNC_START_SHIFT 0
4137#define _PCH_TRANS_VTOTAL_A 0xe000c
4138#define TRANS_VTOTAL_SHIFT 16
4139#define TRANS_VACTIVE_SHIFT 0
4140#define _PCH_TRANS_VBLANK_A 0xe0010
4141#define TRANS_VBLANK_END_SHIFT 16
4142#define TRANS_VBLANK_START_SHIFT 0
4143#define _PCH_TRANS_VSYNC_A 0xe0014
4144#define TRANS_VSYNC_END_SHIFT 16
4145#define TRANS_VSYNC_START_SHIFT 0
4146#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4147
e3b95f1e
DV
4148#define _PCH_TRANSA_DATA_M1 0xe0030
4149#define _PCH_TRANSA_DATA_N1 0xe0034
4150#define _PCH_TRANSA_DATA_M2 0xe0038
4151#define _PCH_TRANSA_DATA_N2 0xe003c
4152#define _PCH_TRANSA_LINK_M1 0xe0040
4153#define _PCH_TRANSA_LINK_N1 0xe0044
4154#define _PCH_TRANSA_LINK_M2 0xe0048
4155#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4156
b055c8f3
JB
4157/* Per-transcoder DIP controls */
4158
4159#define _VIDEO_DIP_CTL_A 0xe0200
4160#define _VIDEO_DIP_DATA_A 0xe0208
4161#define _VIDEO_DIP_GCP_A 0xe0210
4162
4163#define _VIDEO_DIP_CTL_B 0xe1200
4164#define _VIDEO_DIP_DATA_B 0xe1208
4165#define _VIDEO_DIP_GCP_B 0xe1210
4166
4167#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4168#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4169#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4170
b906487c
VS
4171#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4172#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4173#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4174
b906487c
VS
4175#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4176#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4177#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8
SK
4178
4179#define VLV_TVIDEO_DIP_CTL(pipe) \
4180 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4181#define VLV_TVIDEO_DIP_DATA(pipe) \
4182 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4183#define VLV_TVIDEO_DIP_GCP(pipe) \
4184 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4185
8c5f5f7c
ED
4186/* Haswell DIP controls */
4187#define HSW_VIDEO_DIP_CTL_A 0x60200
4188#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4189#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4190#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4191#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4192#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4193#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4194#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4195#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4196#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4197#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4198#define HSW_VIDEO_DIP_GCP_A 0x60210
4199
4200#define HSW_VIDEO_DIP_CTL_B 0x61200
4201#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4202#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4203#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4204#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4205#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4206#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4207#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4208#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4209#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4210#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4211#define HSW_VIDEO_DIP_GCP_B 0x61210
4212
7d9bcebe
RV
4213#define HSW_TVIDEO_DIP_CTL(trans) \
4214 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4215#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4216 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
c8bb75af
LD
4217#define HSW_TVIDEO_DIP_VS_DATA(trans) \
4218 _TRANSCODER(trans, HSW_VIDEO_DIP_VS_DATA_A, HSW_VIDEO_DIP_VS_DATA_B)
7d9bcebe
RV
4219#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4220 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4221#define HSW_TVIDEO_DIP_GCP(trans) \
4222 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4223#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4224 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
8c5f5f7c 4225
3f51e471
RV
4226#define HSW_STEREO_3D_CTL_A 0x70020
4227#define S3D_ENABLE (1<<31)
4228#define HSW_STEREO_3D_CTL_B 0x71020
4229
4230#define HSW_STEREO_3D_CTL(trans) \
4231 _TRANSCODER(trans, HSW_STEREO_3D_CTL_A, HSW_STEREO_3D_CTL_A)
4232
275f01b2
DV
4233#define _PCH_TRANS_HTOTAL_B 0xe1000
4234#define _PCH_TRANS_HBLANK_B 0xe1004
4235#define _PCH_TRANS_HSYNC_B 0xe1008
4236#define _PCH_TRANS_VTOTAL_B 0xe100c
4237#define _PCH_TRANS_VBLANK_B 0xe1010
4238#define _PCH_TRANS_VSYNC_B 0xe1014
4239#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
4240
4241#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4242#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4243#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4244#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4245#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4246#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4247#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4248 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 4249
e3b95f1e
DV
4250#define _PCH_TRANSB_DATA_M1 0xe1030
4251#define _PCH_TRANSB_DATA_N1 0xe1034
4252#define _PCH_TRANSB_DATA_M2 0xe1038
4253#define _PCH_TRANSB_DATA_N2 0xe103c
4254#define _PCH_TRANSB_LINK_M1 0xe1040
4255#define _PCH_TRANSB_LINK_N1 0xe1044
4256#define _PCH_TRANSB_LINK_M2 0xe1048
4257#define _PCH_TRANSB_LINK_N2 0xe104c
4258
4259#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4260#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4261#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4262#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4263#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4264#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4265#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4266#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 4267
ab9412ba
DV
4268#define _PCH_TRANSACONF 0xf0008
4269#define _PCH_TRANSBCONF 0xf1008
4270#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4271#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
4272#define TRANS_DISABLE (0<<31)
4273#define TRANS_ENABLE (1<<31)
4274#define TRANS_STATE_MASK (1<<30)
4275#define TRANS_STATE_DISABLE (0<<30)
4276#define TRANS_STATE_ENABLE (1<<30)
4277#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4278#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4279#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4280#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 4281#define TRANS_INTERLACE_MASK (7<<21)
b9055052 4282#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 4283#define TRANS_INTERLACED (3<<21)
7c26e5c6 4284#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
4285#define TRANS_8BPC (0<<5)
4286#define TRANS_10BPC (1<<5)
4287#define TRANS_6BPC (2<<5)
4288#define TRANS_12BPC (3<<5)
4289
ce40141f
DV
4290#define _TRANSA_CHICKEN1 0xf0060
4291#define _TRANSB_CHICKEN1 0xf1060
4292#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4293#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
4294#define _TRANSA_CHICKEN2 0xf0064
4295#define _TRANSB_CHICKEN2 0xf1064
4296#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
4297#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4298#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4299#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4300#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4301#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 4302
291427f5
JB
4303#define SOUTH_CHICKEN1 0xc2000
4304#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4305#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
4306#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4307#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4308#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 4309#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
4310#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4311#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4312#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 4313
9db4a9c7
JB
4314#define _FDI_RXA_CHICKEN 0xc200c
4315#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
4316#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4317#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 4318#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 4319
382b0936
JB
4320#define SOUTH_DSPCLK_GATE_D 0xc2020
4321#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
17a303ec 4322#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 4323
b9055052 4324/* CPU: FDI_TX */
9db4a9c7
JB
4325#define _FDI_TXA_CTL 0x60100
4326#define _FDI_TXB_CTL 0x61100
4327#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
4328#define FDI_TX_DISABLE (0<<31)
4329#define FDI_TX_ENABLE (1<<31)
4330#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4331#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4332#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4333#define FDI_LINK_TRAIN_NONE (3<<28)
4334#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4335#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4336#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4337#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4338#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4339#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4340#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4341#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
4342/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4343 SNB has different settings. */
4344/* SNB A-stepping */
4345#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4346#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4347#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4348#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4349/* SNB B-stepping */
4350#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4351#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4352#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4353#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4354#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
4355#define FDI_DP_PORT_WIDTH_SHIFT 19
4356#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4357#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 4358#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 4359/* Ironlake: hardwired to 1 */
b9055052 4360#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
4361
4362/* Ivybridge has different bits for lolz */
4363#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4364#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4365#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4366#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4367
b9055052 4368/* both Tx and Rx */
c4f9c4c2 4369#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 4370#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
4371#define FDI_SCRAMBLING_ENABLE (0<<7)
4372#define FDI_SCRAMBLING_DISABLE (1<<7)
4373
4374/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
4375#define _FDI_RXA_CTL 0xf000c
4376#define _FDI_RXB_CTL 0xf100c
4377#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 4378#define FDI_RX_ENABLE (1<<31)
b9055052 4379/* train, dp width same as FDI_TX */
357555c0
JB
4380#define FDI_FS_ERRC_ENABLE (1<<27)
4381#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 4382#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
4383#define FDI_8BPC (0<<16)
4384#define FDI_10BPC (1<<16)
4385#define FDI_6BPC (2<<16)
4386#define FDI_12BPC (3<<16)
3e68320e 4387#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
4388#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4389#define FDI_RX_PLL_ENABLE (1<<13)
4390#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4391#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4392#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4393#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4394#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 4395#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
4396/* CPT */
4397#define FDI_AUTO_TRAINING (1<<10)
4398#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4399#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4400#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4401#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4402#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 4403
04945641
PZ
4404#define _FDI_RXA_MISC 0xf0010
4405#define _FDI_RXB_MISC 0xf1010
4406#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4407#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4408#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4409#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4410#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4411#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4412#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4413#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4414
9db4a9c7
JB
4415#define _FDI_RXA_TUSIZE1 0xf0030
4416#define _FDI_RXA_TUSIZE2 0xf0038
4417#define _FDI_RXB_TUSIZE1 0xf1030
4418#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
4419#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4420#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
4421
4422/* FDI_RX interrupt register format */
4423#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4424#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4425#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4426#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4427#define FDI_RX_FS_CODE_ERR (1<<6)
4428#define FDI_RX_FE_CODE_ERR (1<<5)
4429#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4430#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4431#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4432#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4433#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4434
9db4a9c7
JB
4435#define _FDI_RXA_IIR 0xf0014
4436#define _FDI_RXA_IMR 0xf0018
4437#define _FDI_RXB_IIR 0xf1014
4438#define _FDI_RXB_IMR 0xf1018
4439#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4440#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
4441
4442#define FDI_PLL_CTL_1 0xfe000
4443#define FDI_PLL_CTL_2 0xfe004
4444
b9055052
ZW
4445#define PCH_LVDS 0xe1180
4446#define LVDS_DETECTED (1 << 1)
4447
98364379 4448/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
4449#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4450#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4451#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
a24c144c
JN
4452#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4453#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
f12c47b2
VS
4454#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4455#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
4456
4457#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4458#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4459#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4460#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4461#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 4462
453c5420
JB
4463#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4464#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4465#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4466 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4467#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4468 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4469#define VLV_PIPE_PP_DIVISOR(pipe) \
4470 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4471
b9055052
ZW
4472#define PCH_PP_STATUS 0xc7200
4473#define PCH_PP_CONTROL 0xc7204
4a655f04 4474#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 4475#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
4476#define EDP_FORCE_VDD (1 << 3)
4477#define EDP_BLC_ENABLE (1 << 2)
4478#define PANEL_POWER_RESET (1 << 1)
4479#define PANEL_POWER_OFF (0 << 0)
4480#define PANEL_POWER_ON (1 << 0)
4481#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
4482#define PANEL_PORT_SELECT_MASK (3 << 30)
4483#define PANEL_PORT_SELECT_LVDS (0 << 30)
4484#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
4485#define PANEL_PORT_SELECT_DPC (2 << 30)
4486#define PANEL_PORT_SELECT_DPD (3 << 30)
4487#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4488#define PANEL_POWER_UP_DELAY_SHIFT 16
4489#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4490#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4491
b9055052 4492#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
4493#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4494#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4495#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4496#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4497
b9055052 4498#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
4499#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4500#define PP_REFERENCE_DIVIDER_SHIFT 8
4501#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4502#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 4503
5eb08b69
ZW
4504#define PCH_DP_B 0xe4100
4505#define PCH_DPB_AUX_CH_CTL 0xe4110
4506#define PCH_DPB_AUX_CH_DATA1 0xe4114
4507#define PCH_DPB_AUX_CH_DATA2 0xe4118
4508#define PCH_DPB_AUX_CH_DATA3 0xe411c
4509#define PCH_DPB_AUX_CH_DATA4 0xe4120
4510#define PCH_DPB_AUX_CH_DATA5 0xe4124
4511
4512#define PCH_DP_C 0xe4200
4513#define PCH_DPC_AUX_CH_CTL 0xe4210
4514#define PCH_DPC_AUX_CH_DATA1 0xe4214
4515#define PCH_DPC_AUX_CH_DATA2 0xe4218
4516#define PCH_DPC_AUX_CH_DATA3 0xe421c
4517#define PCH_DPC_AUX_CH_DATA4 0xe4220
4518#define PCH_DPC_AUX_CH_DATA5 0xe4224
4519
4520#define PCH_DP_D 0xe4300
4521#define PCH_DPD_AUX_CH_CTL 0xe4310
4522#define PCH_DPD_AUX_CH_DATA1 0xe4314
4523#define PCH_DPD_AUX_CH_DATA2 0xe4318
4524#define PCH_DPD_AUX_CH_DATA3 0xe431c
4525#define PCH_DPD_AUX_CH_DATA4 0xe4320
4526#define PCH_DPD_AUX_CH_DATA5 0xe4324
4527
8db9d77b
ZW
4528/* CPT */
4529#define PORT_TRANS_A_SEL_CPT 0
4530#define PORT_TRANS_B_SEL_CPT (1<<29)
4531#define PORT_TRANS_C_SEL_CPT (2<<29)
4532#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 4533#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
4534#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4535#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
8db9d77b
ZW
4536
4537#define TRANS_DP_CTL_A 0xe0300
4538#define TRANS_DP_CTL_B 0xe1300
4539#define TRANS_DP_CTL_C 0xe2300
23670b32 4540#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
4541#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4542#define TRANS_DP_PORT_SEL_B (0<<29)
4543#define TRANS_DP_PORT_SEL_C (1<<29)
4544#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 4545#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
4546#define TRANS_DP_PORT_SEL_MASK (3<<29)
4547#define TRANS_DP_AUDIO_ONLY (1<<26)
4548#define TRANS_DP_ENH_FRAMING (1<<18)
4549#define TRANS_DP_8BPC (0<<9)
4550#define TRANS_DP_10BPC (1<<9)
4551#define TRANS_DP_6BPC (2<<9)
4552#define TRANS_DP_12BPC (3<<9)
220cad3c 4553#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
4554#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4555#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4556#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4557#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 4558#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
4559
4560/* SNB eDP training params */
4561/* SNB A-stepping */
4562#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4563#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4564#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4565#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4566/* SNB B-stepping */
3c5a62b5
YL
4567#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4568#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4569#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4570#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4571#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
4572#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4573
1a2eb460
KP
4574/* IVB */
4575#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4576#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4577#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4578#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4579#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4580#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 4581#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
4582
4583/* legacy values */
4584#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4585#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4586#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4587#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4588#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4589
4590#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4591
cae5852d 4592#define FORCEWAKE 0xA18C
575155a9
JB
4593#define FORCEWAKE_VLV 0x1300b0
4594#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
4595#define FORCEWAKE_MEDIA_VLV 0x1300b8
4596#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 4597#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 4598#define FORCEWAKE_ACK 0x130090
d62b4892
JB
4599#define VLV_GTLC_WAKE_CTRL 0x130090
4600#define VLV_GTLC_PW_STATUS 0x130094
8d715f00 4601#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
4602#define FORCEWAKE_KERNEL 0x1
4603#define FORCEWAKE_USER 0x2
8d715f00
KP
4604#define FORCEWAKE_MT_ACK 0x130040
4605#define ECOBUS 0xa180
4606#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 4607
dd202c6d
BW
4608#define GTFIFODBG 0x120000
4609#define GT_FIFO_CPU_ERROR_MASK 7
4610#define GT_FIFO_OVFERR (1<<2)
4611#define GT_FIFO_IAWRERR (1<<1)
4612#define GT_FIFO_IARDERR (1<<0)
4613
91355834 4614#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 4615#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 4616
05e21cc4
BW
4617#define HSW_IDICR 0x9008
4618#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4619#define HSW_EDRAM_PRESENT 0x120010
4620
80e829fa
DV
4621#define GEN6_UCGCTL1 0x9400
4622# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 4623# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 4624
406478dc 4625#define GEN6_UCGCTL2 0x9404
0f846f81 4626# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 4627# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 4628# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 4629# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 4630# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 4631
e3f33d46
JB
4632#define GEN7_UCGCTL4 0x940c
4633#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4634
3b8d8d91 4635#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
4636#define GEN6_TURBO_DISABLE (1<<31)
4637#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 4638#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
4639#define GEN6_OFFSET(x) ((x)<<19)
4640#define GEN6_AGGRESSIVE_TURBO (0<<15)
4641#define GEN6_RC_VIDEO_FREQ 0xA00C
4642#define GEN6_RC_CONTROL 0xA090
4643#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4644#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4645#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4646#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4647#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
0a073b84 4648#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
4649#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4650#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4651#define GEN6_RP_DOWN_TIMEOUT 0xA010
4652#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 4653#define GEN6_RPSTAT1 0xA01C
ccab5c82 4654#define GEN6_CAGF_SHIFT 8
f82855d3 4655#define HSW_CAGF_SHIFT 7
ccab5c82 4656#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 4657#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
4658#define GEN6_RP_CONTROL 0xA024
4659#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
4660#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4661#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4662#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4663#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4664#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
4665#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4666#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
4667#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4668#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4669#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
5a7dc92a 4670#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 4671#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
4672#define GEN6_RP_UP_THRESHOLD 0xA02C
4673#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
4674#define GEN6_RP_CUR_UP_EI 0xA050
4675#define GEN6_CURICONT_MASK 0xffffff
4676#define GEN6_RP_CUR_UP 0xA054
4677#define GEN6_CURBSYTAVG_MASK 0xffffff
4678#define GEN6_RP_PREV_UP 0xA058
4679#define GEN6_RP_CUR_DOWN_EI 0xA05C
4680#define GEN6_CURIAVG_MASK 0xffffff
4681#define GEN6_RP_CUR_DOWN 0xA060
4682#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
4683#define GEN6_RP_UP_EI 0xA068
4684#define GEN6_RP_DOWN_EI 0xA06C
4685#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4686#define GEN6_RC_STATE 0xA094
4687#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4688#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4689#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4690#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4691#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4692#define GEN6_RC_SLEEP 0xA0B0
4693#define GEN6_RC1e_THRESHOLD 0xA0B4
4694#define GEN6_RC6_THRESHOLD 0xA0B8
4695#define GEN6_RC6p_THRESHOLD 0xA0BC
4696#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 4697#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
4698
4699#define GEN6_PMISR 0x44020
4912d041 4700#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
4701#define GEN6_PMIIR 0x44028
4702#define GEN6_PMIER 0x4402C
4703#define GEN6_PM_MBOX_EVENT (1<<25)
4704#define GEN6_PM_THERMAL_EVENT (1<<24)
4705#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4706#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4707#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4708#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4709#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 4710#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
4711 GEN6_PM_RP_DOWN_THRESHOLD | \
4712 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 4713
cce66a28
BW
4714#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4715#define GEN6_GT_GFX_RC6 0x138108
4716#define GEN6_GT_GFX_RC6p 0x13810C
4717#define GEN6_GT_GFX_RC6pp 0x138110
4718
8fd26859
CW
4719#define GEN6_PCODE_MAILBOX 0x138124
4720#define GEN6_PCODE_READY (1<<31)
a6044e23 4721#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
4722#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4723#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
4724#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4725#define GEN6_PCODE_READ_RC6VIDS 0x5
7083e050
BW
4726#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4727#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
8fd26859 4728#define GEN6_PCODE_DATA 0x138128
23b2f8bb 4729#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 4730#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 4731
4d85529d
BW
4732#define GEN6_GT_CORE_STATUS 0x138060
4733#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4734#define GEN6_RCn_MASK 7
4735#define GEN6_RC0 0
4736#define GEN6_RC3 2
4737#define GEN6_RC6 3
4738#define GEN6_RC7 4
4739
e3689190
BW
4740#define GEN7_MISCCPCTL (0x9424)
4741#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4742
4743/* IVYBRIDGE DPF */
4744#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4745#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4746#define GEN7_PARITY_ERROR_VALID (1<<13)
4747#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4748#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4749#define GEN7_PARITY_ERROR_ROW(reg) \
4750 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4751#define GEN7_PARITY_ERROR_BANK(reg) \
4752 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4753#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4754 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4755#define GEN7_L3CDERRST1_ENABLE (1<<7)
4756
b9524a1e
BW
4757#define GEN7_L3LOG_BASE 0xB070
4758#define GEN7_L3LOG_SIZE 0x80
4759
12f3382b
JB
4760#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4761#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4762#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4763#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4764
8ab43976
JB
4765#define GEN7_ROW_CHICKEN2 0xe4f4
4766#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4767#define DOP_CLOCK_GATING_DISABLE (1<<0)
4768
f4ba9f81 4769#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
e0dac65e
WF
4770#define INTEL_AUDIO_DEVCL 0x808629FB
4771#define INTEL_AUDIO_DEVBLC 0x80862801
4772#define INTEL_AUDIO_DEVCTG 0x80862802
4773
4774#define G4X_AUD_CNTL_ST 0x620B4
4775#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4776#define G4X_ELDV_DEVCTG (1 << 14)
4777#define G4X_ELD_ADDR (0xf << 5)
4778#define G4X_ELD_ACK (1 << 4)
4779#define G4X_HDMIW_HDMIEDID 0x6210C
4780
1202b4c6 4781#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
4782#define IBX_HDMIW_HDMIEDID_B 0xE2150
4783#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4784 IBX_HDMIW_HDMIEDID_A, \
4785 IBX_HDMIW_HDMIEDID_B)
1202b4c6 4786#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
4787#define IBX_AUD_CNTL_ST_B 0xE21B4
4788#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4789 IBX_AUD_CNTL_ST_A, \
4790 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
4791#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4792#define IBX_ELD_ADDRESS (0x1f << 5)
4793#define IBX_ELD_ACK (1 << 4)
4794#define IBX_AUD_CNTL_ST2 0xE20C0
4795#define IBX_ELD_VALIDB (1 << 0)
4796#define IBX_CP_READYB (1 << 1)
4797
4798#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
4799#define CPT_HDMIW_HDMIEDID_B 0xE5150
4800#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4801 CPT_HDMIW_HDMIEDID_A, \
4802 CPT_HDMIW_HDMIEDID_B)
1202b4c6 4803#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
4804#define CPT_AUD_CNTL_ST_B 0xE51B4
4805#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4806 CPT_AUD_CNTL_ST_A, \
4807 CPT_AUD_CNTL_ST_B)
1202b4c6 4808#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4809
ae662d31
EA
4810/* These are the 4 32-bit write offset registers for each stream
4811 * output buffer. It determines the offset from the
4812 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4813 */
4814#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4815
b6daa025 4816#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
4817#define IBX_AUD_CONFIG_B 0xe2100
4818#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4819 IBX_AUD_CONFIG_A, \
4820 IBX_AUD_CONFIG_B)
b6daa025 4821#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
4822#define CPT_AUD_CONFIG_B 0xe5100
4823#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4824 CPT_AUD_CONFIG_A, \
4825 CPT_AUD_CONFIG_B)
b6daa025
WF
4826#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4827#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4828#define AUD_CONFIG_UPPER_N_SHIFT 20
4829#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4830#define AUD_CONFIG_LOWER_N_SHIFT 4
4831#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4832#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4833#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4834#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4835
9a78b6cc
WX
4836/* HSW Audio */
4837#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4838#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4839#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4840 HSW_AUD_CONFIG_A, \
4841 HSW_AUD_CONFIG_B)
4842
4843#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4844#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4845#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4846 HSW_AUD_MISC_CTRL_A, \
4847 HSW_AUD_MISC_CTRL_B)
4848
4849#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4850#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4851#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4852 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4853 HSW_AUD_DIP_ELD_CTRL_ST_B)
4854
4855/* Audio Digital Converter */
4856#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4857#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4858#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4859 HSW_AUD_DIG_CNVT_1, \
4860 HSW_AUD_DIG_CNVT_2)
9b138a83 4861#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
4862
4863#define HSW_AUD_EDID_DATA_A 0x65050
4864#define HSW_AUD_EDID_DATA_B 0x65150
4865#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4866 HSW_AUD_EDID_DATA_A, \
4867 HSW_AUD_EDID_DATA_B)
4868
4869#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4870#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4871#define AUDIO_INACTIVE_C (1<<11)
4872#define AUDIO_INACTIVE_B (1<<7)
4873#define AUDIO_INACTIVE_A (1<<3)
4874#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4875#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4876#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4877#define AUDIO_ELD_VALID_A (1<<0)
4878#define AUDIO_ELD_VALID_B (1<<4)
4879#define AUDIO_ELD_VALID_C (1<<8)
4880#define AUDIO_CP_READY_A (1<<1)
4881#define AUDIO_CP_READY_B (1<<5)
4882#define AUDIO_CP_READY_C (1<<9)
4883
9eb3a752 4884/* HSW Power Wells */
fa42e23c
PZ
4885#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4886#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4887#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4888#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
4889#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
4890#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 4891#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
4892#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4893#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
4894#define HSW_PWR_WELL_FORCE_ON (1<<19)
4895#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 4896
e7e104c3 4897/* Per-pipe DDI Function Control */
ad80a810
PZ
4898#define TRANS_DDI_FUNC_CTL_A 0x60400
4899#define TRANS_DDI_FUNC_CTL_B 0x61400
4900#define TRANS_DDI_FUNC_CTL_C 0x62400
4901#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4902#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4903 TRANS_DDI_FUNC_CTL_B)
4904#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 4905/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
4906#define TRANS_DDI_PORT_MASK (7<<28)
4907#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4908#define TRANS_DDI_PORT_NONE (0<<28)
4909#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4910#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4911#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4912#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4913#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4914#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4915#define TRANS_DDI_BPC_MASK (7<<20)
4916#define TRANS_DDI_BPC_8 (0<<20)
4917#define TRANS_DDI_BPC_10 (1<<20)
4918#define TRANS_DDI_BPC_6 (2<<20)
4919#define TRANS_DDI_BPC_12 (3<<20)
4920#define TRANS_DDI_PVSYNC (1<<17)
4921#define TRANS_DDI_PHSYNC (1<<16)
4922#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4923#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4924#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4925#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4926#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4927#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 4928
0e87f667
ED
4929/* DisplayPort Transport Control */
4930#define DP_TP_CTL_A 0x64040
4931#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
4932#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4933#define DP_TP_CTL_ENABLE (1<<31)
4934#define DP_TP_CTL_MODE_SST (0<<27)
4935#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 4936#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 4937#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
4938#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4939#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4940#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
4941#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4942#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 4943#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 4944#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 4945
e411b2c1
ED
4946/* DisplayPort Transport Status */
4947#define DP_TP_STATUS_A 0x64044
4948#define DP_TP_STATUS_B 0x64144
5e49cea6 4949#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 4950#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
4951#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4952
03f896a1
ED
4953/* DDI Buffer Control */
4954#define DDI_BUF_CTL_A 0x64000
4955#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
4956#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4957#define DDI_BUF_CTL_ENABLE (1<<31)
03f896a1 4958#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 4959#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 4960#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 4961#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 4962#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 4963#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
4964#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4965#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6
PZ
4966#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4967#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 4968#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 4969#define DDI_BUF_IS_IDLE (1<<7)
79935fca 4970#define DDI_A_4_LANES (1<<4)
17aa6be9 4971#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
4972#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4973
bb879a44
ED
4974/* DDI Buffer Translations */
4975#define DDI_BUF_TRANS_A 0x64E00
4976#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 4977#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 4978
7501a4d8
ED
4979/* Sideband Interface (SBI) is programmed indirectly, via
4980 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4981 * which contains the payload */
5e49cea6
PZ
4982#define SBI_ADDR 0xC6000
4983#define SBI_DATA 0xC6004
7501a4d8 4984#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
4985#define SBI_CTL_DEST_ICLK (0x0<<16)
4986#define SBI_CTL_DEST_MPHY (0x1<<16)
4987#define SBI_CTL_OP_IORD (0x2<<8)
4988#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
4989#define SBI_CTL_OP_CRRD (0x6<<8)
4990#define SBI_CTL_OP_CRWR (0x7<<8)
4991#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
4992#define SBI_RESPONSE_SUCCESS (0x0<<1)
4993#define SBI_BUSY (0x1<<0)
4994#define SBI_READY (0x0<<0)
52f025ef 4995
ccf1c867 4996/* SBI offsets */
5e49cea6 4997#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
4998#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4999#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5000#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5001#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 5002#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 5003#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 5004#define SBI_SSCCTL 0x020c
ccf1c867 5005#define SBI_SSCCTL6 0x060C
dde86e2d 5006#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 5007#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
5008#define SBI_SSCAUXDIV6 0x0610
5009#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 5010#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
5011#define SBI_GEN0 0x1f00
5012#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 5013
52f025ef 5014/* LPT PIXCLK_GATE */
5e49cea6 5015#define PIXCLK_GATE 0xC6020
745ca3be
PZ
5016#define PIXCLK_GATE_UNGATE (1<<0)
5017#define PIXCLK_GATE_GATE (0<<0)
52f025ef 5018
e93ea06a 5019/* SPLL */
5e49cea6 5020#define SPLL_CTL 0x46020
e93ea06a 5021#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
5022#define SPLL_PLL_SSC (1<<28)
5023#define SPLL_PLL_NON_SSC (2<<28)
5e49cea6
PZ
5024#define SPLL_PLL_FREQ_810MHz (0<<26)
5025#define SPLL_PLL_FREQ_1350MHz (1<<26)
e93ea06a 5026
4dffc404 5027/* WRPLL */
5e49cea6
PZ
5028#define WRPLL_CTL1 0x46040
5029#define WRPLL_CTL2 0x46060
5030#define WRPLL_PLL_ENABLE (1<<31)
5031#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 5032#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 5033#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 5034/* WRPLL divider programming */
5e49cea6
PZ
5035#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
5036#define WRPLL_DIVIDER_POST(x) ((x)<<8)
5037#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4dffc404 5038
fec9181c
ED
5039/* Port clock selection */
5040#define PORT_CLK_SEL_A 0x46100
5041#define PORT_CLK_SEL_B 0x46104
5e49cea6 5042#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
5043#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5044#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5045#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 5046#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
5047#define PORT_CLK_SEL_WRPLL1 (4<<29)
5048#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 5049#define PORT_CLK_SEL_NONE (7<<29)
fec9181c 5050
bb523fc0
PZ
5051/* Transcoder clock selection */
5052#define TRANS_CLK_SEL_A 0x46140
5053#define TRANS_CLK_SEL_B 0x46144
5054#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5055/* For each transcoder, we need to select the corresponding port clock */
5056#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5057#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 5058
c9809791
PZ
5059#define _TRANSA_MSA_MISC 0x60410
5060#define _TRANSB_MSA_MISC 0x61410
5061#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
5062 _TRANSB_MSA_MISC)
5063#define TRANS_MSA_SYNC_CLK (1<<0)
5064#define TRANS_MSA_6_BPC (0<<5)
5065#define TRANS_MSA_8_BPC (1<<5)
5066#define TRANS_MSA_10_BPC (2<<5)
5067#define TRANS_MSA_12_BPC (3<<5)
5068#define TRANS_MSA_16_BPC (4<<5)
dae84799 5069
90e8d31c 5070/* LCPLL Control */
5e49cea6 5071#define LCPLL_CTL 0x130040
90e8d31c
ED
5072#define LCPLL_PLL_DISABLE (1<<31)
5073#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
5074#define LCPLL_CLK_FREQ_MASK (3<<26)
5075#define LCPLL_CLK_FREQ_450 (0<<26)
5e49cea6 5076#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 5077#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 5078#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 5079#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
5080#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5081
5082#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5083#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5084#define D_COMP_COMP_FORCE (1<<8)
5085#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 5086
69e94b7e
ED
5087/* Pipe WM_LINETIME - watermark line time */
5088#define PIPE_WM_LINETIME_A 0x45270
5089#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
5090#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5091 PIPE_WM_LINETIME_B)
5092#define PIPE_WM_LINETIME_MASK (0x1ff)
5093#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 5094#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 5095#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
5096
5097/* SFUSE_STRAP */
5e49cea6 5098#define SFUSE_STRAP 0xc2014
96d6e350
ED
5099#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5100#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5101#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5102
801bcfff
PZ
5103#define WM_MISC 0x45260
5104#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5105
1544d9d5
ED
5106#define WM_DBG 0x45280
5107#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5108#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5109#define WM_DBG_DISALLOW_SPRITE (1<<2)
5110
86d3efce
VS
5111/* pipe CSC */
5112#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5113#define _PIPE_A_CSC_COEFF_BY 0x49014
5114#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5115#define _PIPE_A_CSC_COEFF_BU 0x4901c
5116#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5117#define _PIPE_A_CSC_COEFF_BV 0x49024
5118#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
5119#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5120#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5121#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
5122#define _PIPE_A_CSC_PREOFF_HI 0x49030
5123#define _PIPE_A_CSC_PREOFF_ME 0x49034
5124#define _PIPE_A_CSC_PREOFF_LO 0x49038
5125#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5126#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5127#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5128
5129#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5130#define _PIPE_B_CSC_COEFF_BY 0x49114
5131#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5132#define _PIPE_B_CSC_COEFF_BU 0x4911c
5133#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5134#define _PIPE_B_CSC_COEFF_BV 0x49124
5135#define _PIPE_B_CSC_MODE 0x49128
5136#define _PIPE_B_CSC_PREOFF_HI 0x49130
5137#define _PIPE_B_CSC_PREOFF_ME 0x49134
5138#define _PIPE_B_CSC_PREOFF_LO 0x49138
5139#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5140#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5141#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5142
86d3efce
VS
5143#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5144#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5145#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5146#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5147#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5148#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5149#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5150#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5151#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5152#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5153#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5154#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5155#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5156
3230bf14
JN
5157/* VLV MIPI registers */
5158
5159#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5160#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5161#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5162#define DPI_ENABLE (1 << 31) /* A + B */
5163#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5164#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5165#define DUAL_LINK_MODE_MASK (1 << 26)
5166#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5167#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5168#define DITHERING_ENABLE (1 << 25) /* A + B */
5169#define FLOPPED_HSTX (1 << 23)
5170#define DE_INVERT (1 << 19) /* XXX */
5171#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5172#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5173#define AFE_LATCHOUT (1 << 17)
5174#define LP_OUTPUT_HOLD (1 << 16)
5175#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5176#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5177#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5178#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5179#define CSB_SHIFT 9
5180#define CSB_MASK (3 << 9)
5181#define CSB_20MHZ (0 << 9)
5182#define CSB_10MHZ (1 << 9)
5183#define CSB_40MHZ (2 << 9)
5184#define BANDGAP_MASK (1 << 8)
5185#define BANDGAP_PNW_CIRCUIT (0 << 8)
5186#define BANDGAP_LNC_CIRCUIT (1 << 8)
5187#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5188#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5189#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5190#define TEARING_EFFECT_SHIFT 2 /* A + B */
5191#define TEARING_EFFECT_MASK (3 << 2)
5192#define TEARING_EFFECT_OFF (0 << 2)
5193#define TEARING_EFFECT_DSI (1 << 2)
5194#define TEARING_EFFECT_GPIO (2 << 2)
5195#define LANE_CONFIGURATION_SHIFT 0
5196#define LANE_CONFIGURATION_MASK (3 << 0)
5197#define LANE_CONFIGURATION_4LANE (0 << 0)
5198#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5199#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5200
5201#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5202#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5203#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5204#define TEARING_EFFECT_DELAY_SHIFT 0
5205#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5206
5207/* XXX: all bits reserved */
5208#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5209
5210/* MIPI DSI Controller and D-PHY registers */
5211
5212#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5213#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5214#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5215#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5216#define ULPS_STATE_MASK (3 << 1)
5217#define ULPS_STATE_ENTER (2 << 1)
5218#define ULPS_STATE_EXIT (1 << 1)
5219#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5220#define DEVICE_READY (1 << 0)
5221
5222#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5223#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5224#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5225#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5226#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5227#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5228#define TEARING_EFFECT (1 << 31)
5229#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5230#define GEN_READ_DATA_AVAIL (1 << 29)
5231#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5232#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5233#define RX_PROT_VIOLATION (1 << 26)
5234#define RX_INVALID_TX_LENGTH (1 << 25)
5235#define ACK_WITH_NO_ERROR (1 << 24)
5236#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5237#define LP_RX_TIMEOUT (1 << 22)
5238#define HS_TX_TIMEOUT (1 << 21)
5239#define DPI_FIFO_UNDERRUN (1 << 20)
5240#define LOW_CONTENTION (1 << 19)
5241#define HIGH_CONTENTION (1 << 18)
5242#define TXDSI_VC_ID_INVALID (1 << 17)
5243#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5244#define TXCHECKSUM_ERROR (1 << 15)
5245#define TXECC_MULTIBIT_ERROR (1 << 14)
5246#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5247#define TXFALSE_CONTROL_ERROR (1 << 12)
5248#define RXDSI_VC_ID_INVALID (1 << 11)
5249#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5250#define RXCHECKSUM_ERROR (1 << 9)
5251#define RXECC_MULTIBIT_ERROR (1 << 8)
5252#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5253#define RXFALSE_CONTROL_ERROR (1 << 6)
5254#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5255#define RX_LP_TX_SYNC_ERROR (1 << 4)
5256#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5257#define RXEOT_SYNC_ERROR (1 << 2)
5258#define RXSOT_SYNC_ERROR (1 << 1)
5259#define RXSOT_ERROR (1 << 0)
5260
5261#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5262#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5263#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5264#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5265#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5266#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5267#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5268#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5269#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5270#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5271#define VID_MODE_FORMAT_MASK (0xf << 7)
5272#define VID_MODE_NOT_SUPPORTED (0 << 7)
5273#define VID_MODE_FORMAT_RGB565 (1 << 7)
5274#define VID_MODE_FORMAT_RGB666 (2 << 7)
5275#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5276#define VID_MODE_FORMAT_RGB888 (4 << 7)
5277#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5278#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5279#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5280#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5281#define DATA_LANES_PRG_REG_SHIFT 0
5282#define DATA_LANES_PRG_REG_MASK (7 << 0)
5283
5284#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5285#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5286#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5287#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5288
5289#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5290#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5291#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5292#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5293
5294#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5295#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5296#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5297#define TURN_AROUND_TIMEOUT_MASK 0x3f
5298
5299#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5300#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5301#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5302#define DEVICE_RESET_TIMER_MASK 0xffff
5303
5304#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5305#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5306#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5307#define VERTICAL_ADDRESS_SHIFT 16
5308#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5309#define HORIZONTAL_ADDRESS_SHIFT 0
5310#define HORIZONTAL_ADDRESS_MASK 0xffff
5311
5312#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5313#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5314#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5315#define DBI_FIFO_EMPTY_HALF (0 << 0)
5316#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5317#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5318
5319/* regs below are bits 15:0 */
5320#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5321#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5322#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5323
5324#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5325#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5326#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5327
5328#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5329#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5330#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5331
5332#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5333#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5334#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5335
5336#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5337#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5338#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5339
5340#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5341#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5342#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5343
5344#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5345#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5346#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5347
5348#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5349#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5350#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5351/* regs above are bits 15:0 */
5352
5353#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5354#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5355#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5356#define DPI_LP_MODE (1 << 6)
5357#define BACKLIGHT_OFF (1 << 5)
5358#define BACKLIGHT_ON (1 << 4)
5359#define COLOR_MODE_OFF (1 << 3)
5360#define COLOR_MODE_ON (1 << 2)
5361#define TURN_ON (1 << 1)
5362#define SHUTDOWN (1 << 0)
5363
5364#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5365#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5366#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5367#define COMMAND_BYTE_SHIFT 0
5368#define COMMAND_BYTE_MASK (0x3f << 0)
5369
5370#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5371#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5372#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5373#define MASTER_INIT_TIMER_SHIFT 0
5374#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5375
5376#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5377#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5378#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5379#define MAX_RETURN_PKT_SIZE_SHIFT 0
5380#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5381
5382#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5383#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5384#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5385#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5386#define DISABLE_VIDEO_BTA (1 << 3)
5387#define IP_TG_CONFIG (1 << 2)
5388#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5389#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5390#define VIDEO_MODE_BURST (3 << 0)
5391
5392#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5393#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5394#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5395#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5396#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5397#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5398#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5399#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5400#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5401#define CLOCKSTOP (1 << 1)
5402#define EOT_DISABLE (1 << 0)
5403
5404#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5405#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5406#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5407#define LP_BYTECLK_SHIFT 0
5408#define LP_BYTECLK_MASK (0xffff << 0)
5409
5410/* bits 31:0 */
5411#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5412#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5413#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5414
5415/* bits 31:0 */
5416#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5417#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5418#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5419
5420#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5421#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5422#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5423#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5424#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5425#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5426#define LONG_PACKET_WORD_COUNT_SHIFT 8
5427#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5428#define SHORT_PACKET_PARAM_SHIFT 8
5429#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5430#define VIRTUAL_CHANNEL_SHIFT 6
5431#define VIRTUAL_CHANNEL_MASK (3 << 6)
5432#define DATA_TYPE_SHIFT 0
5433#define DATA_TYPE_MASK (3f << 0)
5434/* data type values, see include/video/mipi_display.h */
5435
5436#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5437#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5438#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5439#define DPI_FIFO_EMPTY (1 << 28)
5440#define DBI_FIFO_EMPTY (1 << 27)
5441#define LP_CTRL_FIFO_EMPTY (1 << 26)
5442#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5443#define LP_CTRL_FIFO_FULL (1 << 24)
5444#define HS_CTRL_FIFO_EMPTY (1 << 18)
5445#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5446#define HS_CTRL_FIFO_FULL (1 << 16)
5447#define LP_DATA_FIFO_EMPTY (1 << 10)
5448#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5449#define LP_DATA_FIFO_FULL (1 << 8)
5450#define HS_DATA_FIFO_EMPTY (1 << 2)
5451#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5452#define HS_DATA_FIFO_FULL (1 << 0)
5453
5454#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5455#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5456#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5457#define DBI_HS_LP_MODE_MASK (1 << 0)
5458#define DBI_LP_MODE (1 << 0)
5459#define DBI_HS_MODE (0 << 0)
5460
5461#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5462#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5463#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5464#define EXIT_ZERO_COUNT_SHIFT 24
5465#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5466#define TRAIL_COUNT_SHIFT 16
5467#define TRAIL_COUNT_MASK (0x1f << 16)
5468#define CLK_ZERO_COUNT_SHIFT 8
5469#define CLK_ZERO_COUNT_MASK (0xff << 8)
5470#define PREPARE_COUNT_SHIFT 0
5471#define PREPARE_COUNT_MASK (0x3f << 0)
5472
5473/* bits 31:0 */
5474#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5475#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5476#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5477
5478#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5479#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5480#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5481#define LP_HS_SSW_CNT_SHIFT 16
5482#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5483#define HS_LP_PWR_SW_CNT_SHIFT 0
5484#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5485
5486#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5487#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5488#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5489#define STOP_STATE_STALL_COUNTER_SHIFT 0
5490#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5491
5492#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5493#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5494#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5495#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5496#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5497#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5498#define RX_CONTENTION_DETECTED (1 << 0)
5499
5500/* XXX: only pipe A ?!? */
5501#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5502#define DBI_TYPEC_ENABLE (1 << 31)
5503#define DBI_TYPEC_WIP (1 << 30)
5504#define DBI_TYPEC_OPTION_SHIFT 28
5505#define DBI_TYPEC_OPTION_MASK (3 << 28)
5506#define DBI_TYPEC_FREQ_SHIFT 24
5507#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5508#define DBI_TYPEC_OVERRIDE (1 << 8)
5509#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5510#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5511
5512
5513/* MIPI adapter registers */
5514
5515#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5516#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5517#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5518#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5519#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5520#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5521#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5522#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5523#define READ_REQUEST_PRIORITY_SHIFT 3
5524#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5525#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5526#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5527#define RGB_FLIP_TO_BGR (1 << 2)
5528
5529#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5530#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5531#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5532#define DATA_MEM_ADDRESS_SHIFT 5
5533#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5534#define DATA_VALID (1 << 0)
5535
5536#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
5537#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
5538#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
5539#define DATA_LENGTH_SHIFT 0
5540#define DATA_LENGTH_MASK (0xfffff << 0)
5541
5542#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
5543#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
5544#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
5545#define COMMAND_MEM_ADDRESS_SHIFT 5
5546#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
5547#define AUTO_PWG_ENABLE (1 << 2)
5548#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
5549#define COMMAND_VALID (1 << 0)
5550
5551#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
5552#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
5553#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
5554#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
5555#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
5556
5557#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
5558#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
5559#define MIPI_READ_DATA_RETURN(pipe, n) \
5560 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
5561
5562#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
5563#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
5564#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
5565#define READ_DATA_VALID(n) (1 << (n))
5566
585fb111 5567#endif /* _I915_REG_H_ */
This page took 0.729145 seconds and 5 git commands to generate.