drm/i915: Split a few long debug prints
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
2d401b17
VS
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
2b139522 34
6b26c86d
DV
35#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
585fb111
JB
38/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
652c393a 41#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
42#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
f97108d1 46#define GCFGC2 0xda
585fb111
JB
47#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
51#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 57#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
58#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb
DV
77#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
eeccdcac
KG
79
80/* Graphics reset regs */
0573ed4a 81#define I965_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
82#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
8a5c2ae7 85#define GRDOM_MASK (3<<2)
5ccce180 86#define GRDOM_RESET_ENABLE (1<<0)
585fb111 87
b3a3f03d
VS
88#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89#define ILK_GRDOM_FULL (0<<1)
90#define ILK_GRDOM_RENDER (1<<1)
91#define ILK_GRDOM_MEDIA (3<<1)
92#define ILK_GRDOM_MASK (3<<1)
93#define ILK_GRDOM_RESET_ENABLE (1<<0)
94
07b7ddd9
JB
95#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
9e72b46c
ID
103#define VLV_G3DCTL 0x9024
104#define VLV_GSCKGCTL 0x9028
105
5eb719cd
DV
106#define GEN6_MBCTL 0x0907c
107#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
108#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
109#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
110#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
111#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
112
cff458c2
EA
113#define GEN6_GDRST 0x941c
114#define GEN6_GRDOM_FULL (1 << 0)
115#define GEN6_GRDOM_RENDER (1 << 1)
116#define GEN6_GRDOM_MEDIA (1 << 2)
117#define GEN6_GRDOM_BLT (1 << 3)
118
5eb719cd
DV
119#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
120#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
121#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
122#define PP_DIR_DCLV_2G 0xffffffff
123
94e409c1
BW
124#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
125#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
126
5eb719cd
DV
127#define GAM_ECOCHK 0x4090
128#define ECOCHK_SNB_BIT (1<<10)
e3dff585 129#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
130#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
131#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
132#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
133#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
134#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
135#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
136#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 137
48ecfa10 138#define GAC_ECO_BITS 0x14090
3b9d7888 139#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
140#define ECOBITS_PPGTT_CACHE64B (3<<8)
141#define ECOBITS_PPGTT_CACHE4B (0<<8)
142
be901a5a
DV
143#define GAB_CTL 0x24000
144#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
145
585fb111
JB
146/* VGA stuff */
147
148#define VGA_ST01_MDA 0x3ba
149#define VGA_ST01_CGA 0x3da
150
151#define VGA_MSR_WRITE 0x3c2
152#define VGA_MSR_READ 0x3cc
153#define VGA_MSR_MEM_EN (1<<1)
154#define VGA_MSR_CGA_MODE (1<<0)
155
5434fd92 156#define VGA_SR_INDEX 0x3c4
f930ddd0 157#define SR01 1
5434fd92 158#define VGA_SR_DATA 0x3c5
585fb111
JB
159
160#define VGA_AR_INDEX 0x3c0
161#define VGA_AR_VID_EN (1<<5)
162#define VGA_AR_DATA_WRITE 0x3c0
163#define VGA_AR_DATA_READ 0x3c1
164
165#define VGA_GR_INDEX 0x3ce
166#define VGA_GR_DATA 0x3cf
167/* GR05 */
168#define VGA_GR_MEM_READ_MODE_SHIFT 3
169#define VGA_GR_MEM_READ_MODE_PLANE 1
170/* GR06 */
171#define VGA_GR_MEM_MODE_MASK 0xc
172#define VGA_GR_MEM_MODE_SHIFT 2
173#define VGA_GR_MEM_A0000_AFFFF 0
174#define VGA_GR_MEM_A0000_BFFFF 1
175#define VGA_GR_MEM_B0000_B7FFF 2
176#define VGA_GR_MEM_B0000_BFFFF 3
177
178#define VGA_DACMASK 0x3c6
179#define VGA_DACRX 0x3c7
180#define VGA_DACWX 0x3c8
181#define VGA_DACDATA 0x3c9
182
183#define VGA_CR_INDEX_MDA 0x3b4
184#define VGA_CR_DATA_MDA 0x3b5
185#define VGA_CR_INDEX_CGA 0x3d4
186#define VGA_CR_DATA_CGA 0x3d5
187
351e3db2
BV
188/*
189 * Instruction field definitions used by the command parser
190 */
191#define INSTR_CLIENT_SHIFT 29
192#define INSTR_CLIENT_MASK 0xE0000000
193#define INSTR_MI_CLIENT 0x0
194#define INSTR_BC_CLIENT 0x2
195#define INSTR_RC_CLIENT 0x3
196#define INSTR_SUBCLIENT_SHIFT 27
197#define INSTR_SUBCLIENT_MASK 0x18000000
198#define INSTR_MEDIA_SUBCLIENT 0x2
199
585fb111
JB
200/*
201 * Memory interface instructions used by the kernel
202 */
203#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
204/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
205#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
206
207#define MI_NOOP MI_INSTR(0, 0)
208#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
209#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 210#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
211#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
212#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
213#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
214#define MI_FLUSH MI_INSTR(0x04, 0)
215#define MI_READ_FLUSH (1 << 0)
216#define MI_EXE_FLUSH (1 << 1)
217#define MI_NO_WRITE_FLUSH (1 << 2)
218#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
219#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 220#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
221#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
222#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
223#define MI_ARB_ENABLE (1<<0)
224#define MI_ARB_DISABLE (0<<0)
585fb111 225#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
226#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
227#define MI_SUSPEND_FLUSH_EN (1<<0)
0206e353 228#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
229#define MI_OVERLAY_CONTINUE (0x0<<21)
230#define MI_OVERLAY_ON (0x1<<21)
231#define MI_OVERLAY_OFF (0x2<<21)
585fb111 232#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 233#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 234#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 235#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
236/* IVB has funny definitions for which plane to flip. */
237#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
238#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
239#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
240#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
241#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
242#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
3e78998a 243#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
244#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
245#define MI_SEMAPHORE_UPDATE (1<<21)
246#define MI_SEMAPHORE_COMPARE (1<<20)
247#define MI_SEMAPHORE_REGISTER (1<<18)
248#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
249#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
250#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
251#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
252#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
253#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
254#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
255#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
256#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
257#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
258#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
259#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
260#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
261#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
262#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
263#define MI_MM_SPACE_GTT (1<<8)
264#define MI_MM_SPACE_PHYSICAL (0<<8)
265#define MI_SAVE_EXT_STATE_EN (1<<3)
266#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 267#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 268#define MI_RESTORE_INHIBIT (1<<0)
3e78998a
BW
269#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
270#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
271#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
272#define MI_SEMAPHORE_POLL (1<<15)
273#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111
JB
274#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
275#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
276#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
277#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
278/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
279 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
280 * simply ignores the register load under certain conditions.
281 * - One can actually load arbitrary many arbitrary registers: Simply issue x
282 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
283 */
7ec55f46
DL
284#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
285#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
b76bfeba 286#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
0e79284d 287#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 288#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
289#define MI_FLUSH_DW_STORE_INDEX (1<<21)
290#define MI_INVALIDATE_TLB (1<<18)
291#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 292#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 293#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
294#define MI_INVALIDATE_BSD (1<<7)
295#define MI_FLUSH_DW_USE_GTT (1<<2)
296#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 297#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
298#define MI_BATCH_NON_SECURE (1)
299/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 300#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 301#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 302#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 303#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 304#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 305#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 306
9435373e
RV
307
308#define MI_PREDICATE_RESULT_2 (0x2214)
309#define LOWER_SLICE_ENABLED (1<<0)
310#define LOWER_SLICE_DISABLED (0<<0)
311
585fb111
JB
312/*
313 * 3D instructions used by the kernel
314 */
315#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
316
317#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
318#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
319#define SC_UPDATE_SCISSOR (0x1<<1)
320#define SC_ENABLE_MASK (0x1<<0)
321#define SC_ENABLE (0x1<<0)
322#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
323#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
324#define SCI_YMIN_MASK (0xffff<<16)
325#define SCI_XMIN_MASK (0xffff<<0)
326#define SCI_YMAX_MASK (0xffff<<16)
327#define SCI_XMAX_MASK (0xffff<<0)
328#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
329#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
330#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
331#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
332#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
333#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
334#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
335#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
336#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
337#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
338#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
339#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
340#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
341#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
342#define BLT_DEPTH_8 (0<<24)
343#define BLT_DEPTH_16_565 (1<<24)
344#define BLT_DEPTH_16_1555 (2<<24)
345#define BLT_DEPTH_32 (3<<24)
346#define BLT_ROP_GXCOPY (0xcc<<16)
347#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
348#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
349#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
350#define ASYNC_FLIP (1<<22)
351#define DISPLAY_PLANE_A (0<<20)
352#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 353#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 354#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 355#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 356#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 357#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 358#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37 359#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 360#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
361#define PIPE_CONTROL_DEPTH_STALL (1<<13)
362#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 363#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
364#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
365#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
366#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
367#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 368#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
8d315287
JB
369#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
370#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
371#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 372#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 373#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 374#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 375
3a6fa984
BV
376/*
377 * Commands used only by the command parser
378 */
379#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
380#define MI_ARB_CHECK MI_INSTR(0x05, 0)
381#define MI_RS_CONTROL MI_INSTR(0x06, 0)
382#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
383#define MI_PREDICATE MI_INSTR(0x0C, 0)
384#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
385#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 386#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
387#define MI_URB_CLEAR MI_INSTR(0x19, 0)
388#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
389#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
390#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
391#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
392#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
393#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
394#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
395#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
396#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
397#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
398
399#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
400#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
401#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
402#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
403#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
404#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
405#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
406 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
407#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
408 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
409#define GFX_OP_3DSTATE_SO_DECL_LIST \
410 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
411
412#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
413 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
414#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
415 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
416#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
417 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
418#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
419 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
420#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
421 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
422
423#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
424
425#define COLOR_BLT ((0x2<<29)|(0x40<<22))
426#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 427
5947de9b
BV
428/*
429 * Registers used only by the command parser
430 */
431#define BCS_SWCTRL 0x22200
432
433#define HS_INVOCATION_COUNT 0x2300
434#define DS_INVOCATION_COUNT 0x2308
435#define IA_VERTICES_COUNT 0x2310
436#define IA_PRIMITIVES_COUNT 0x2318
437#define VS_INVOCATION_COUNT 0x2320
438#define GS_INVOCATION_COUNT 0x2328
439#define GS_PRIMITIVES_COUNT 0x2330
440#define CL_INVOCATION_COUNT 0x2338
441#define CL_PRIMITIVES_COUNT 0x2340
442#define PS_INVOCATION_COUNT 0x2348
443#define PS_DEPTH_COUNT 0x2350
444
445/* There are the 4 64-bit counter registers, one for each stream output */
446#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
447
113a0476
BV
448#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
449
450#define GEN7_3DPRIM_END_OFFSET 0x2420
451#define GEN7_3DPRIM_START_VERTEX 0x2430
452#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
453#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
454#define GEN7_3DPRIM_START_INSTANCE 0x243C
455#define GEN7_3DPRIM_BASE_VERTEX 0x2440
456
180b813c
KG
457#define OACONTROL 0x2360
458
220375aa
BV
459#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
460#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
461#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
462 _GEN7_PIPEA_DE_LOAD_SL, \
463 _GEN7_PIPEB_DE_LOAD_SL)
464
dc96e9b8
CW
465/*
466 * Reset registers
467 */
468#define DEBUG_RESET_I830 0x6070
469#define DEBUG_RESET_FULL (1<<7)
470#define DEBUG_RESET_RENDER (1<<8)
471#define DEBUG_RESET_DISPLAY (1<<9)
472
57f350b6 473/*
5a09ae9f
JN
474 * IOSF sideband
475 */
476#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
477#define IOSF_DEVFN_SHIFT 24
478#define IOSF_OPCODE_SHIFT 16
479#define IOSF_PORT_SHIFT 8
480#define IOSF_BYTE_ENABLES_SHIFT 4
481#define IOSF_BAR_SHIFT 1
482#define IOSF_SB_BUSY (1<<0)
f3419158 483#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
484#define IOSF_PORT_PUNIT 0x4
485#define IOSF_PORT_NC 0x11
486#define IOSF_PORT_DPIO 0x12
a09caddd 487#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
488#define IOSF_PORT_GPIO_NC 0x13
489#define IOSF_PORT_CCK 0x14
490#define IOSF_PORT_CCU 0xA9
491#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 492#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
493#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
494#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
495
30a970c6
JB
496/* See configdb bunit SB addr map */
497#define BUNIT_REG_BISOC 0x11
498
30a970c6
JB
499#define PUNIT_REG_DSPFREQ 0x36
500#define DSPFREQSTAT_SHIFT 30
501#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
502#define DSPFREQGUAR_SHIFT 14
503#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
26972b0a
VS
504#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
505#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
506#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
507#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
508#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
509#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
510#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
511#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
512#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
513#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
514#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
515#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
516
517/* See the PUNIT HAS v0.8 for the below bits */
518enum punit_power_well {
519 PUNIT_POWER_WELL_RENDER = 0,
520 PUNIT_POWER_WELL_MEDIA = 1,
521 PUNIT_POWER_WELL_DISP2D = 3,
522 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
523 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
524 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
525 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
526 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
527 PUNIT_POWER_WELL_DPIO_RX0 = 10,
528 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 529 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
2ce147f3
VS
530 /* FIXME: guesswork below */
531 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
532 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
533 PUNIT_POWER_WELL_DPIO_RX2 = 15,
a30180a5
ID
534
535 PUNIT_POWER_WELL_NUM,
536};
537
02f4c9e0
CML
538#define PUNIT_REG_PWRGT_CTRL 0x60
539#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
540#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
541#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
542#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
543#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
544#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 545
5a09ae9f
JN
546#define PUNIT_REG_GPU_LFM 0xd3
547#define PUNIT_REG_GPU_FREQ_REQ 0xd4
548#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 549#define GENFREQSTATUS (1<<0)
5a09ae9f 550#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 551#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
552
553#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
554#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
555
2b6b3a09
D
556#define PUNIT_GPU_STATUS_REG 0xdb
557#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
558#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
559#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
560#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
561
562#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
563#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
564#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
565
5a09ae9f
JN
566#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
567#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
568#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
569#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
570#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
571#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
572#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
573#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
574#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
575#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
576
31685c25
D
577#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
578#define VLV_RP_UP_EI_THRESHOLD 90
579#define VLV_RP_DOWN_EI_THRESHOLD 70
580#define VLV_INT_COUNT_FOR_DOWN_EI 5
581
be4fc046 582/* vlv2 north clock has */
24eb2d59
CML
583#define CCK_FUSE_REG 0x8
584#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 585#define CCK_REG_DSI_PLL_FUSE 0x44
586#define CCK_REG_DSI_PLL_CONTROL 0x48
587#define DSI_PLL_VCO_EN (1 << 31)
588#define DSI_PLL_LDO_GATE (1 << 30)
589#define DSI_PLL_P1_POST_DIV_SHIFT 17
590#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
591#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
592#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
593#define DSI_PLL_MUX_MASK (3 << 9)
594#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
595#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
596#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
597#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
598#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
599#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
600#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
601#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
602#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
603#define DSI_PLL_LOCK (1 << 0)
604#define CCK_REG_DSI_PLL_DIVIDER 0x4c
605#define DSI_PLL_LFSR (1 << 31)
606#define DSI_PLL_FRACTION_EN (1 << 30)
607#define DSI_PLL_FRAC_COUNTER_SHIFT 27
608#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
609#define DSI_PLL_USYNC_CNT_SHIFT 18
610#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
611#define DSI_PLL_N1_DIV_SHIFT 16
612#define DSI_PLL_N1_DIV_MASK (3 << 16)
613#define DSI_PLL_M1_DIV_SHIFT 0
614#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 615#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
9cf33db5
VS
616#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
617#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
618#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
619#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
620#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
be4fc046 621
0e767189
VS
622/**
623 * DOC: DPIO
624 *
625 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
626 * ports. DPIO is the name given to such a display PHY. These PHYs
627 * don't follow the standard programming model using direct MMIO
628 * registers, and instead their registers must be accessed trough IOSF
629 * sideband. VLV has one such PHY for driving ports B and C, and CHV
630 * adds another PHY for driving port D. Each PHY responds to specific
631 * IOSF-SB port.
632 *
633 * Each display PHY is made up of one or two channels. Each channel
634 * houses a common lane part which contains the PLL and other common
635 * logic. CH0 common lane also contains the IOSF-SB logic for the
636 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
637 * must be running when any DPIO registers are accessed.
638 *
639 * In addition to having their own registers, the PHYs are also
640 * controlled through some dedicated signals from the display
641 * controller. These include PLL reference clock enable, PLL enable,
642 * and CRI clock selection, for example.
643 *
644 * Eeach channel also has two splines (also called data lanes), and
645 * each spline is made up of one Physical Access Coding Sub-Layer
646 * (PCS) block and two TX lanes. So each channel has two PCS blocks
647 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
648 * data/clock pairs depending on the output type.
649 *
650 * Additionally the PHY also contains an AUX lane with AUX blocks
651 * for each channel. This is used for DP AUX communication, but
652 * this fact isn't really relevant for the driver since AUX is
653 * controlled from the display controller side. No DPIO registers
654 * need to be accessed during AUX communication,
655 *
656 * Generally the common lane corresponds to the pipe and
657 * the spline (PCS/TX) correponds to the port.
658 *
659 * For dual channel PHY (VLV/CHV):
660 *
661 * pipe A == CMN/PLL/REF CH0
54d9d493 662 *
0e767189
VS
663 * pipe B == CMN/PLL/REF CH1
664 *
665 * port B == PCS/TX CH0
666 *
667 * port C == PCS/TX CH1
668 *
669 * This is especially important when we cross the streams
670 * ie. drive port B with pipe B, or port C with pipe A.
671 *
672 * For single channel PHY (CHV):
673 *
674 * pipe C == CMN/PLL/REF CH0
675 *
676 * port D == PCS/TX CH0
677 *
678 * Note: digital port B is DDI0, digital port C is DDI1,
679 * digital port D is DDI2
680 */
681/*
682 * Dual channel PHY (VLV/CHV)
683 * ---------------------------------
684 * | CH0 | CH1 |
685 * | CMN/PLL/REF | CMN/PLL/REF |
686 * |---------------|---------------| Display PHY
687 * | PCS01 | PCS23 | PCS01 | PCS23 |
688 * |-------|-------|-------|-------|
689 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
690 * ---------------------------------
691 * | DDI0 | DDI1 | DP/HDMI ports
692 * ---------------------------------
598fac6b 693 *
0e767189
VS
694 * Single channel PHY (CHV)
695 * -----------------
696 * | CH0 |
697 * | CMN/PLL/REF |
698 * |---------------| Display PHY
699 * | PCS01 | PCS23 |
700 * |-------|-------|
701 * |TX0|TX1|TX2|TX3|
702 * -----------------
703 * | DDI2 | DP/HDMI port
704 * -----------------
57f350b6 705 */
5a09ae9f 706#define DPIO_DEVFN 0
5a09ae9f 707
54d9d493 708#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
709#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
710#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
711#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 712#define DPIO_CMNRST (1<<0)
57f350b6 713
e4607fcf
CML
714#define DPIO_PHY(pipe) ((pipe) >> 1)
715#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
716
598fac6b
DV
717/*
718 * Per pipe/PLL DPIO regs
719 */
ab3c759a 720#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 721#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
722#define DPIO_POST_DIV_DAC 0
723#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
724#define DPIO_POST_DIV_LVDS1 2
725#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
726#define DPIO_K_SHIFT (24) /* 4 bits */
727#define DPIO_P1_SHIFT (21) /* 3 bits */
728#define DPIO_P2_SHIFT (16) /* 5 bits */
729#define DPIO_N_SHIFT (12) /* 4 bits */
730#define DPIO_ENABLE_CALIBRATION (1<<11)
731#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
732#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
733#define _VLV_PLL_DW3_CH1 0x802c
734#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 735
ab3c759a 736#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
737#define DPIO_REFSEL_OVERRIDE 27
738#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
739#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
740#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 741#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
742#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
743#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
744#define _VLV_PLL_DW5_CH1 0x8034
745#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 746
ab3c759a
CML
747#define _VLV_PLL_DW7_CH0 0x801c
748#define _VLV_PLL_DW7_CH1 0x803c
749#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 750
ab3c759a
CML
751#define _VLV_PLL_DW8_CH0 0x8040
752#define _VLV_PLL_DW8_CH1 0x8060
753#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 754
ab3c759a
CML
755#define VLV_PLL_DW9_BCAST 0xc044
756#define _VLV_PLL_DW9_CH0 0x8044
757#define _VLV_PLL_DW9_CH1 0x8064
758#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 759
ab3c759a
CML
760#define _VLV_PLL_DW10_CH0 0x8048
761#define _VLV_PLL_DW10_CH1 0x8068
762#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 763
ab3c759a
CML
764#define _VLV_PLL_DW11_CH0 0x804c
765#define _VLV_PLL_DW11_CH1 0x806c
766#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 767
ab3c759a
CML
768/* Spec for ref block start counts at DW10 */
769#define VLV_REF_DW13 0x80ac
598fac6b 770
ab3c759a 771#define VLV_CMN_DW0 0x8100
dc96e9b8 772
598fac6b
DV
773/*
774 * Per DDI channel DPIO regs
775 */
776
ab3c759a
CML
777#define _VLV_PCS_DW0_CH0 0x8200
778#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
779#define DPIO_PCS_TX_LANE2_RESET (1<<16)
780#define DPIO_PCS_TX_LANE1_RESET (1<<7)
ab3c759a 781#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 782
97fd4d5c
VS
783#define _VLV_PCS01_DW0_CH0 0x200
784#define _VLV_PCS23_DW0_CH0 0x400
785#define _VLV_PCS01_DW0_CH1 0x2600
786#define _VLV_PCS23_DW0_CH1 0x2800
787#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
788#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
789
ab3c759a
CML
790#define _VLV_PCS_DW1_CH0 0x8204
791#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 792#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
793#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
794#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
795#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
796#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
797#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
798
97fd4d5c
VS
799#define _VLV_PCS01_DW1_CH0 0x204
800#define _VLV_PCS23_DW1_CH0 0x404
801#define _VLV_PCS01_DW1_CH1 0x2604
802#define _VLV_PCS23_DW1_CH1 0x2804
803#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
804#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
805
ab3c759a
CML
806#define _VLV_PCS_DW8_CH0 0x8220
807#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
808#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
809#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
810#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
811
812#define _VLV_PCS01_DW8_CH0 0x0220
813#define _VLV_PCS23_DW8_CH0 0x0420
814#define _VLV_PCS01_DW8_CH1 0x2620
815#define _VLV_PCS23_DW8_CH1 0x2820
816#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
817#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
818
819#define _VLV_PCS_DW9_CH0 0x8224
820#define _VLV_PCS_DW9_CH1 0x8424
821#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
822
9d556c99
CML
823#define _CHV_PCS_DW10_CH0 0x8228
824#define _CHV_PCS_DW10_CH1 0x8428
825#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
826#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
827#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
828
1966e59e
VS
829#define _VLV_PCS01_DW10_CH0 0x0228
830#define _VLV_PCS23_DW10_CH0 0x0428
831#define _VLV_PCS01_DW10_CH1 0x2628
832#define _VLV_PCS23_DW10_CH1 0x2828
833#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
834#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
835
ab3c759a
CML
836#define _VLV_PCS_DW11_CH0 0x822c
837#define _VLV_PCS_DW11_CH1 0x842c
838#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
839
840#define _VLV_PCS_DW12_CH0 0x8230
841#define _VLV_PCS_DW12_CH1 0x8430
842#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
843
844#define _VLV_PCS_DW14_CH0 0x8238
845#define _VLV_PCS_DW14_CH1 0x8438
846#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
847
848#define _VLV_PCS_DW23_CH0 0x825c
849#define _VLV_PCS_DW23_CH1 0x845c
850#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
851
852#define _VLV_TX_DW2_CH0 0x8288
853#define _VLV_TX_DW2_CH1 0x8488
9d556c99
CML
854#define DPIO_SWING_MARGIN_SHIFT 16
855#define DPIO_SWING_MARGIN_MASK (0xff << DPIO_SWING_MARGIN_SHIFT)
856#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
857#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
858
859#define _VLV_TX_DW3_CH0 0x828c
860#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
861/* The following bit for CHV phy */
862#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
ab3c759a
CML
863#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
864
865#define _VLV_TX_DW4_CH0 0x8290
866#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
867#define DPIO_SWING_DEEMPH9P5_SHIFT 24
868#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
ab3c759a
CML
869#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
870
871#define _VLV_TX3_DW4_CH0 0x690
872#define _VLV_TX3_DW4_CH1 0x2a90
873#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
874
875#define _VLV_TX_DW5_CH0 0x8294
876#define _VLV_TX_DW5_CH1 0x8494
598fac6b 877#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
878#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
879
880#define _VLV_TX_DW11_CH0 0x82ac
881#define _VLV_TX_DW11_CH1 0x84ac
882#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
883
884#define _VLV_TX_DW14_CH0 0x82b8
885#define _VLV_TX_DW14_CH1 0x84b8
886#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 887
9d556c99
CML
888/* CHV dpPhy registers */
889#define _CHV_PLL_DW0_CH0 0x8000
890#define _CHV_PLL_DW0_CH1 0x8180
891#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
892
893#define _CHV_PLL_DW1_CH0 0x8004
894#define _CHV_PLL_DW1_CH1 0x8184
895#define DPIO_CHV_N_DIV_SHIFT 8
896#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
897#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
898
899#define _CHV_PLL_DW2_CH0 0x8008
900#define _CHV_PLL_DW2_CH1 0x8188
901#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
902
903#define _CHV_PLL_DW3_CH0 0x800c
904#define _CHV_PLL_DW3_CH1 0x818c
905#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
906#define DPIO_CHV_FIRST_MOD (0 << 8)
907#define DPIO_CHV_SECOND_MOD (1 << 8)
908#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
909#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
910
911#define _CHV_PLL_DW6_CH0 0x8018
912#define _CHV_PLL_DW6_CH1 0x8198
913#define DPIO_CHV_GAIN_CTRL_SHIFT 16
914#define DPIO_CHV_INT_COEFF_SHIFT 8
915#define DPIO_CHV_PROP_COEFF_SHIFT 0
916#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
917
b9e5ac3c
VS
918#define _CHV_CMN_DW5_CH0 0x8114
919#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
920#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
921#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
922#define CHV_BUFRIGHTENA1_MASK (3 << 20)
923#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
924#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
925#define CHV_BUFLEFTENA1_FORCE (3 << 22)
926#define CHV_BUFLEFTENA1_MASK (3 << 22)
927
9d556c99
CML
928#define _CHV_CMN_DW13_CH0 0x8134
929#define _CHV_CMN_DW0_CH1 0x8080
930#define DPIO_CHV_S1_DIV_SHIFT 21
931#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
932#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
933#define DPIO_CHV_K_DIV_SHIFT 4
934#define DPIO_PLL_FREQLOCK (1 << 1)
935#define DPIO_PLL_LOCK (1 << 0)
936#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
937
938#define _CHV_CMN_DW14_CH0 0x8138
939#define _CHV_CMN_DW1_CH1 0x8084
940#define DPIO_AFC_RECAL (1 << 14)
941#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
942#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
943#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
944#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
945#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
946#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
947#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
948#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
949#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
950#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
951
9197c88b
VS
952#define _CHV_CMN_DW19_CH0 0x814c
953#define _CHV_CMN_DW6_CH1 0x8098
954#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
955#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
956
9d556c99
CML
957#define CHV_CMN_DW30 0x8178
958#define DPIO_LRC_BYPASS (1 << 3)
959
960#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
961 (lane) * 0x200 + (offset))
962
f72df8db
VS
963#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
964#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
965#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
966#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
967#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
968#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
969#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
970#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
971#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
972#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
973#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
974#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
975#define DPIO_FRC_LATENCY_SHFIT 8
976#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
977#define DPIO_UPAR_SHIFT 30
585fb111 978/*
de151cf6 979 * Fence registers
585fb111 980 */
de151cf6 981#define FENCE_REG_830_0 0x2000
dc529a4f 982#define FENCE_REG_945_8 0x3000
de151cf6
JB
983#define I830_FENCE_START_MASK 0x07f80000
984#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 985#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
986#define I830_FENCE_PITCH_SHIFT 4
987#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 988#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 989#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 990#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
991
992#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 993#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 994
de151cf6
JB
995#define FENCE_REG_965_0 0x03000
996#define I965_FENCE_PITCH_SHIFT 2
997#define I965_FENCE_TILING_Y_SHIFT 1
998#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 999#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1000
4e901fdc
EA
1001#define FENCE_REG_SANDYBRIDGE_0 0x100000
1002#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 1003#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1004
2b6b3a09 1005
f691e2f4
DV
1006/* control register for cpu gtt access */
1007#define TILECTL 0x101000
1008#define TILECTL_SWZCTL (1 << 0)
1009#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1010#define TILECTL_BACKSNOOP_DIS (1 << 3)
1011
de151cf6
JB
1012/*
1013 * Instruction and interrupt control regs
1014 */
f1e1c212
VS
1015#define PGTBL_CTL 0x02020
1016#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1017#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
63eeaf38 1018#define PGTBL_ER 0x02024
333e9fe9
DV
1019#define RENDER_RING_BASE 0x02000
1020#define BSD_RING_BASE 0x04000
1021#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1022#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1023#define VEBOX_RING_BASE 0x1a000
549f7365 1024#define BLT_RING_BASE 0x22000
3d281d8c
DV
1025#define RING_TAIL(base) ((base)+0x30)
1026#define RING_HEAD(base) ((base)+0x34)
1027#define RING_START(base) ((base)+0x38)
1028#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
1029#define RING_SYNC_0(base) ((base)+0x40)
1030#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
1031#define RING_SYNC_2(base) ((base)+0x48)
1032#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1033#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1034#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1035#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1036#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1037#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1038#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1039#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1040#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1041#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1042#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1043#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 1044#define GEN6_NOSYNC 0
8fd26859 1045#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
1046#define RING_HWS_PGA(base) ((base)+0x80)
1047#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
9e72b46c
ID
1048
1049#define GEN7_WR_WATERMARK 0x4028
1050#define GEN7_GFX_PRIO_CTRL 0x402C
1051#define ARB_MODE 0x4030
f691e2f4
DV
1052#define ARB_MODE_SWIZZLE_SNB (1<<4)
1053#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
1054#define GEN7_GFX_PEND_TLB0 0x4034
1055#define GEN7_GFX_PEND_TLB1 0x4038
1056/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1057#define GEN7_LRA_LIMITS_BASE 0x403C
1058#define GEN7_LRA_LIMITS_REG_NUM 13
1059#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1060#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1061
31a5336e 1062#define GAMTARBMODE 0x04a08
4afe8d33 1063#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1064#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 1065#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 1066#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
1067#define RING_FAULT_GTTSEL_MASK (1<<11)
1068#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1069#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1070#define RING_FAULT_VALID (1<<0)
33f3f518 1071#define DONE_REG 0x40b0
fbe5d36e 1072#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
1073#define BSD_HWS_PGA_GEN7 (0x04180)
1074#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 1075#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 1076#define RING_ACTHD(base) ((base)+0x74)
50877445 1077#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 1078#define RING_NOPID(base) ((base)+0x94)
0f46832f 1079#define RING_IMR(base) ((base)+0xa8)
c0c7babc 1080#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
1081#define TAIL_ADDR 0x001FFFF8
1082#define HEAD_WRAP_COUNT 0xFFE00000
1083#define HEAD_WRAP_ONE 0x00200000
1084#define HEAD_ADDR 0x001FFFFC
1085#define RING_NR_PAGES 0x001FF000
1086#define RING_REPORT_MASK 0x00000006
1087#define RING_REPORT_64K 0x00000002
1088#define RING_REPORT_128K 0x00000004
1089#define RING_NO_REPORT 0x00000000
1090#define RING_VALID_MASK 0x00000001
1091#define RING_VALID 0x00000001
1092#define RING_INVALID 0x00000000
4b60e5cb
CW
1093#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1094#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1095#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
1096
1097#define GEN7_TLB_RD_ADDR 0x4700
1098
8168bd48
CW
1099#if 0
1100#define PRB0_TAIL 0x02030
1101#define PRB0_HEAD 0x02034
1102#define PRB0_START 0x02038
1103#define PRB0_CTL 0x0203c
585fb111
JB
1104#define PRB1_TAIL 0x02040 /* 915+ only */
1105#define PRB1_HEAD 0x02044 /* 915+ only */
1106#define PRB1_START 0x02048 /* 915+ only */
1107#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 1108#endif
63eeaf38
JB
1109#define IPEIR_I965 0x02064
1110#define IPEHR_I965 0x02068
1111#define INSTDONE_I965 0x0206c
d53bd484
BW
1112#define GEN7_INSTDONE_1 0x0206c
1113#define GEN7_SC_INSTDONE 0x07100
1114#define GEN7_SAMPLER_INSTDONE 0x0e160
1115#define GEN7_ROW_INSTDONE 0x0e164
1116#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
1117#define RING_IPEIR(base) ((base)+0x64)
1118#define RING_IPEHR(base) ((base)+0x68)
1119#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
1120#define RING_INSTPS(base) ((base)+0x70)
1121#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 1122#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 1123#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 1124#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
1125#define INSTPS 0x02070 /* 965+ only */
1126#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
1127#define ACTHD_I965 0x02074
1128#define HWS_PGA 0x02080
1129#define HWS_ADDRESS_MASK 0xfffff000
1130#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
1131#define PWRCTXA 0x2088 /* 965GM+ only */
1132#define PWRCTX_EN (1<<0)
585fb111 1133#define IPEIR 0x02088
63eeaf38
JB
1134#define IPEHR 0x0208c
1135#define INSTDONE 0x02090
585fb111
JB
1136#define NOPID 0x02094
1137#define HWSTAM 0x02098
9d2f41fa 1138#define DMA_FADD_I8XX 0x020d0
94e39e28 1139#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
1140#define RING_BBADDR(base) ((base)+0x140)
1141#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 1142
f406839f 1143#define ERROR_GEN6 0x040a0
71e172e8 1144#define GEN7_ERR_INT 0x44040
de032bf4 1145#define ERR_INT_POISON (1<<31)
8664281b 1146#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1147#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1148#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1149#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1150#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1151#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 1152#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 1153#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 1154#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 1155
3f1e109a
PZ
1156#define FPGA_DBG 0x42300
1157#define FPGA_DBG_RM_NOCLAIM (1<<31)
1158
0f3b6849 1159#define DERRMR 0x44050
4e0bbc31 1160/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1161#define DERRMR_PIPEA_SCANLINE (1<<0)
1162#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1163#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1164#define DERRMR_PIPEA_VBLANK (1<<3)
1165#define DERRMR_PIPEA_HBLANK (1<<5)
1166#define DERRMR_PIPEB_SCANLINE (1<<8)
1167#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1168#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1169#define DERRMR_PIPEB_VBLANK (1<<11)
1170#define DERRMR_PIPEB_HBLANK (1<<13)
1171/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1172#define DERRMR_PIPEC_SCANLINE (1<<14)
1173#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1174#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1175#define DERRMR_PIPEC_VBLANK (1<<21)
1176#define DERRMR_PIPEC_HBLANK (1<<22)
1177
0f3b6849 1178
de6e2eaf
EA
1179/* GM45+ chicken bits -- debug workaround bits that may be required
1180 * for various sorts of correct behavior. The top 16 bits of each are
1181 * the enables for writing to the corresponding low bit.
1182 */
1183#define _3D_CHICKEN 0x02084
4283908e 1184#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1185#define _3D_CHICKEN2 0x0208c
1186/* Disables pipelining of read flushes past the SF-WIZ interface.
1187 * Required on all Ironlake steppings according to the B-Spec, but the
1188 * particular danger of not doing so is not specified.
1189 */
1190# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1191#define _3D_CHICKEN3 0x02090
87f8020e 1192#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1193#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1194#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1195#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1196
71cf39b1
EA
1197#define MI_MODE 0x0209c
1198# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1199# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1200# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1201# define MODE_IDLE (1 << 9)
9991ae78 1202# define STOP_RING (1 << 8)
71cf39b1 1203
f8f2ac9a 1204#define GEN6_GT_MODE 0x20d0
a607c1a4 1205#define GEN7_GT_MODE 0x7008
8d85d272
VS
1206#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1207#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1208#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1209#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1210#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
6547fbdb 1211#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 1212
1ec14ad3 1213#define GFX_MODE 0x02520
b095cd0a 1214#define GFX_MODE_GEN7 0x0229c
5eb719cd 1215#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1216#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 1217#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1218#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1219#define GFX_REPLAY_MODE (1<<11)
1220#define GFX_PSMI_GRANULARITY (1<<10)
1221#define GFX_PPGTT_ENABLE (1<<9)
1222
a7e806de 1223#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1224#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1225
9e72b46c
ID
1226#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1227#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1228#define SCPD0 0x0209c /* 915+ only */
1229#define IER 0x020a0
1230#define IIR 0x020a4
1231#define IMR 0x020a8
1232#define ISR 0x020ac
07ec7ec5 1233#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
e4443e45 1234#define GINT_DIS (1<<22)
2d809570 1235#define GCFG_DIS (1<<8)
9e72b46c 1236#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1237#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1238#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1239#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1240#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1241#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1242#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
38807746
D
1243#define VLV_PCBR_ADDR_SHIFT 12
1244
90a72f87 1245#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1246#define EIR 0x020b0
1247#define EMR 0x020b4
1248#define ESR 0x020b8
63eeaf38
JB
1249#define GM45_ERROR_PAGE_TABLE (1<<5)
1250#define GM45_ERROR_MEM_PRIV (1<<4)
1251#define I915_ERROR_PAGE_TABLE (1<<4)
1252#define GM45_ERROR_CP_PRIV (1<<3)
1253#define I915_ERROR_MEMORY_REFRESH (1<<1)
1254#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1255#define INSTPM 0x020c0
ee980b80 1256#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1257#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1258 will not assert AGPBUSY# and will only
1259 be delivered when out of C3. */
84f9f938 1260#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1261#define INSTPM_TLB_INVALIDATE (1<<9)
1262#define INSTPM_SYNC_FLUSH (1<<5)
585fb111
JB
1263#define ACTHD 0x020c8
1264#define FW_BLC 0x020d8
8692d00e 1265#define FW_BLC2 0x020dc
585fb111 1266#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1267#define FW_BLC_SELF_EN_MASK (1<<31)
1268#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1269#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1270#define MM_BURST_LENGTH 0x00700000
1271#define MM_FIFO_WATERMARK 0x0001F000
1272#define LM_BURST_LENGTH 0x00000700
1273#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1274#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1275
1276/* Make render/texture TLB fetches lower priorty than associated data
1277 * fetches. This is not turned on by default
1278 */
1279#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1280
1281/* Isoch request wait on GTT enable (Display A/B/C streams).
1282 * Make isoch requests stall on the TLB update. May cause
1283 * display underruns (test mode only)
1284 */
1285#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1286
1287/* Block grant count for isoch requests when block count is
1288 * set to a finite value.
1289 */
1290#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1291#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1292#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1293#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1294#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1295
1296/* Enable render writes to complete in C2/C3/C4 power states.
1297 * If this isn't enabled, render writes are prevented in low
1298 * power states. That seems bad to me.
1299 */
1300#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1301
1302/* This acknowledges an async flip immediately instead
1303 * of waiting for 2TLB fetches.
1304 */
1305#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1306
1307/* Enables non-sequential data reads through arbiter
1308 */
0206e353 1309#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1310
1311/* Disable FSB snooping of cacheable write cycles from binner/render
1312 * command stream
1313 */
1314#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1315
1316/* Arbiter time slice for non-isoch streams */
1317#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1318#define MI_ARB_TIME_SLICE_1 (0 << 5)
1319#define MI_ARB_TIME_SLICE_2 (1 << 5)
1320#define MI_ARB_TIME_SLICE_4 (2 << 5)
1321#define MI_ARB_TIME_SLICE_6 (3 << 5)
1322#define MI_ARB_TIME_SLICE_8 (4 << 5)
1323#define MI_ARB_TIME_SLICE_10 (5 << 5)
1324#define MI_ARB_TIME_SLICE_14 (6 << 5)
1325#define MI_ARB_TIME_SLICE_16 (7 << 5)
1326
1327/* Low priority grace period page size */
1328#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1329#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1330
1331/* Disable display A/B trickle feed */
1332#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1333
1334/* Set display plane priority */
1335#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1336#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1337
54e472ae
VS
1338#define MI_STATE 0x020e4 /* gen2 only */
1339#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1340#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1341
585fb111 1342#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1343#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1344#define CM0_IZ_OPT_DISABLE (1<<6)
1345#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1346#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1347#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1348#define CM0_COLOR_EVICT_DISABLE (1<<3)
1349#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1350#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1351#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1352#define GFX_FLSH_CNTL_GEN6 0x101008
1353#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1354#define ECOSKPD 0x021d0
1355#define ECO_GATING_CX_ONLY (1<<3)
1356#define ECO_FLIP_DONE (1<<0)
585fb111 1357
fe27c606 1358#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1359#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1360#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1361#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1362#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1363#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
fb046853 1364
4efe0708
JB
1365#define GEN6_BLITTER_ECOSKPD 0x221d0
1366#define GEN6_BLITTER_LOCK_SHIFT 16
1367#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1368
295e8bb7
VS
1369#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1370#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1371#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1372
881f47b6 1373#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1374#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1375#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1376#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1377#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1378
cc609d5d
BW
1379/* On modern GEN architectures interrupt control consists of two sets
1380 * of registers. The first set pertains to the ring generating the
1381 * interrupt. The second control is for the functional block generating the
1382 * interrupt. These are PM, GT, DE, etc.
1383 *
1384 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1385 * GT interrupt bits, so we don't need to duplicate the defines.
1386 *
1387 * These defines should cover us well from SNB->HSW with minor exceptions
1388 * it can also work on ILK.
1389 */
1390#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1391#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1392#define GT_BLT_USER_INTERRUPT (1 << 22)
1393#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1394#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1395#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
cc609d5d
BW
1396#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1397#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1398#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1399#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1400#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1401#define GT_RENDER_USER_INTERRUPT (1 << 0)
1402
12638c57
BW
1403#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1404#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1405
35a85ac6
BW
1406#define GT_PARITY_ERROR(dev) \
1407 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1408 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1409
cc609d5d
BW
1410/* These are all the "old" interrupts */
1411#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1412
1413#define I915_PM_INTERRUPT (1<<31)
1414#define I915_ISP_INTERRUPT (1<<22)
1415#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1416#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1417#define I915_MIPIB_INTERRUPT (1<<19)
1418#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1419#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1420#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1421#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1422#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1423#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1424#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1425#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1426#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1427#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1428#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1429#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1430#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1431#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1432#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1433#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1434#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1435#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1436#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1437#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1438#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1439#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1440#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1441#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1442#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1443#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1444#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1445#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1446#define I915_USER_INTERRUPT (1<<1)
1447#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1448#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1449
1450#define GEN6_BSD_RNCID 0x12198
1451
a1e969e0
BW
1452#define GEN7_FF_THREAD_MODE 0x20a0
1453#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1454#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1455#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1456#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1457#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1458#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1459#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1460#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1461#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1462#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1463#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1464#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1465#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1466#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1467#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1468
585fb111
JB
1469/*
1470 * Framebuffer compression (915+ only)
1471 */
1472
1473#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1474#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1475#define FBC_CONTROL 0x03208
1476#define FBC_CTL_EN (1<<31)
1477#define FBC_CTL_PERIODIC (1<<30)
1478#define FBC_CTL_INTERVAL_SHIFT (16)
1479#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1480#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1481#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1482#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1483#define FBC_COMMAND 0x0320c
1484#define FBC_CMD_COMPRESS (1<<0)
1485#define FBC_STATUS 0x03210
1486#define FBC_STAT_COMPRESSING (1<<31)
1487#define FBC_STAT_COMPRESSED (1<<30)
1488#define FBC_STAT_MODIFIED (1<<29)
82f34496 1489#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1490#define FBC_CONTROL2 0x03214
1491#define FBC_CTL_FENCE_DBL (0<<4)
1492#define FBC_CTL_IDLE_IMM (0<<2)
1493#define FBC_CTL_IDLE_FULL (1<<2)
1494#define FBC_CTL_IDLE_LINE (2<<2)
1495#define FBC_CTL_IDLE_DEBUG (3<<2)
1496#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1497#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1498#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1499#define FBC_TAG 0x03300
585fb111
JB
1500
1501#define FBC_LL_SIZE (1536)
1502
74dff282
JB
1503/* Framebuffer compression for GM45+ */
1504#define DPFC_CB_BASE 0x3200
1505#define DPFC_CONTROL 0x3208
1506#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1507#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1508#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1509#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1510#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1511#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1512#define DPFC_SR_EN (1<<10)
1513#define DPFC_CTL_LIMIT_1X (0<<6)
1514#define DPFC_CTL_LIMIT_2X (1<<6)
1515#define DPFC_CTL_LIMIT_4X (2<<6)
1516#define DPFC_RECOMP_CTL 0x320c
1517#define DPFC_RECOMP_STALL_EN (1<<27)
1518#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1519#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1520#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1521#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1522#define DPFC_STATUS 0x3210
1523#define DPFC_INVAL_SEG_SHIFT (16)
1524#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1525#define DPFC_COMP_SEG_SHIFT (0)
1526#define DPFC_COMP_SEG_MASK (0x000003ff)
1527#define DPFC_STATUS2 0x3214
1528#define DPFC_FENCE_YOFF 0x3218
1529#define DPFC_CHICKEN 0x3224
1530#define DPFC_HT_MODIFY (1<<31)
1531
b52eb4dc
ZY
1532/* Framebuffer compression for Ironlake */
1533#define ILK_DPFC_CB_BASE 0x43200
1534#define ILK_DPFC_CONTROL 0x43208
1535/* The bit 28-8 is reserved */
1536#define DPFC_RESERVED (0x1FFFFF00)
1537#define ILK_DPFC_RECOMP_CTL 0x4320c
1538#define ILK_DPFC_STATUS 0x43210
1539#define ILK_DPFC_FENCE_YOFF 0x43218
1540#define ILK_DPFC_CHICKEN 0x43224
1541#define ILK_FBC_RT_BASE 0x2128
1542#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1543#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1544
1545#define ILK_DISPLAY_CHICKEN1 0x42000
1546#define ILK_FBCQ_DIS (1<<22)
0206e353 1547#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1548
b52eb4dc 1549
9c04f015
YL
1550/*
1551 * Framebuffer compression for Sandybridge
1552 *
1553 * The following two registers are of type GTTMMADR
1554 */
1555#define SNB_DPFC_CTL_SA 0x100100
1556#define SNB_CPU_FENCE_ENABLE (1<<29)
1557#define DPFC_CPU_FENCE_OFFSET 0x100104
1558
abe959c7
RV
1559/* Framebuffer compression for Ivybridge */
1560#define IVB_FBC_RT_BASE 0x7020
1561
42db64ef
PZ
1562#define IPS_CTL 0x43408
1563#define IPS_ENABLE (1 << 31)
9c04f015 1564
fd3da6c9
RV
1565#define MSG_FBC_REND_STATE 0x50380
1566#define FBC_REND_NUKE (1<<2)
1567#define FBC_REND_CACHE_CLEAN (1<<1)
1568
585fb111
JB
1569/*
1570 * GPIO regs
1571 */
1572#define GPIOA 0x5010
1573#define GPIOB 0x5014
1574#define GPIOC 0x5018
1575#define GPIOD 0x501c
1576#define GPIOE 0x5020
1577#define GPIOF 0x5024
1578#define GPIOG 0x5028
1579#define GPIOH 0x502c
1580# define GPIO_CLOCK_DIR_MASK (1 << 0)
1581# define GPIO_CLOCK_DIR_IN (0 << 1)
1582# define GPIO_CLOCK_DIR_OUT (1 << 1)
1583# define GPIO_CLOCK_VAL_MASK (1 << 2)
1584# define GPIO_CLOCK_VAL_OUT (1 << 3)
1585# define GPIO_CLOCK_VAL_IN (1 << 4)
1586# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1587# define GPIO_DATA_DIR_MASK (1 << 8)
1588# define GPIO_DATA_DIR_IN (0 << 9)
1589# define GPIO_DATA_DIR_OUT (1 << 9)
1590# define GPIO_DATA_VAL_MASK (1 << 10)
1591# define GPIO_DATA_VAL_OUT (1 << 11)
1592# define GPIO_DATA_VAL_IN (1 << 12)
1593# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1594
f899fc64
CW
1595#define GMBUS0 0x5100 /* clock/port select */
1596#define GMBUS_RATE_100KHZ (0<<8)
1597#define GMBUS_RATE_50KHZ (1<<8)
1598#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1599#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1600#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1601#define GMBUS_PORT_DISABLED 0
1602#define GMBUS_PORT_SSC 1
1603#define GMBUS_PORT_VGADDC 2
1604#define GMBUS_PORT_PANEL 3
c0c35329 1605#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
f899fc64
CW
1606#define GMBUS_PORT_DPC 4 /* HDMIC */
1607#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1608#define GMBUS_PORT_DPD 6 /* HDMID */
1609#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1610#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1611#define GMBUS1 0x5104 /* command/status */
1612#define GMBUS_SW_CLR_INT (1<<31)
1613#define GMBUS_SW_RDY (1<<30)
1614#define GMBUS_ENT (1<<29) /* enable timeout */
1615#define GMBUS_CYCLE_NONE (0<<25)
1616#define GMBUS_CYCLE_WAIT (1<<25)
1617#define GMBUS_CYCLE_INDEX (2<<25)
1618#define GMBUS_CYCLE_STOP (4<<25)
1619#define GMBUS_BYTE_COUNT_SHIFT 16
1620#define GMBUS_SLAVE_INDEX_SHIFT 8
1621#define GMBUS_SLAVE_ADDR_SHIFT 1
1622#define GMBUS_SLAVE_READ (1<<0)
1623#define GMBUS_SLAVE_WRITE (0<<0)
1624#define GMBUS2 0x5108 /* status */
1625#define GMBUS_INUSE (1<<15)
1626#define GMBUS_HW_WAIT_PHASE (1<<14)
1627#define GMBUS_STALL_TIMEOUT (1<<13)
1628#define GMBUS_INT (1<<12)
1629#define GMBUS_HW_RDY (1<<11)
1630#define GMBUS_SATOER (1<<10)
1631#define GMBUS_ACTIVE (1<<9)
1632#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1633#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1634#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1635#define GMBUS_NAK_EN (1<<3)
1636#define GMBUS_IDLE_EN (1<<2)
1637#define GMBUS_HW_WAIT_EN (1<<1)
1638#define GMBUS_HW_RDY_EN (1<<0)
1639#define GMBUS5 0x5120 /* byte index */
1640#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1641
585fb111
JB
1642/*
1643 * Clock control & power management
1644 */
2d401b17
VS
1645#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1646#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1647#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1648#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111
JB
1649
1650#define VGA0 0x6000
1651#define VGA1 0x6004
1652#define VGA_PD 0x6010
1653#define VGA0_PD_P2_DIV_4 (1 << 7)
1654#define VGA0_PD_P1_DIV_2 (1 << 5)
1655#define VGA0_PD_P1_SHIFT 0
1656#define VGA0_PD_P1_MASK (0x1f << 0)
1657#define VGA1_PD_P2_DIV_4 (1 << 15)
1658#define VGA1_PD_P1_DIV_2 (1 << 13)
1659#define VGA1_PD_P1_SHIFT 8
1660#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1661#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1662#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1663#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1664#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1665#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1666#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1667#define DPLL_VGA_MODE_DIS (1 << 28)
1668#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1669#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1670#define DPLL_MODE_MASK (3 << 26)
1671#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1672#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1673#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1674#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1675#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1676#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1677#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1678#define DPLL_LOCK_VLV (1<<15)
598fac6b 1679#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1680#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
9d556c99 1681#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
598fac6b
DV
1682#define DPLL_PORTC_READY_MASK (0xf << 4)
1683#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1684
585fb111 1685#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
1686
1687/* Additional CHV pll/phy registers */
1688#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1689#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2
CML
1690#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
1691#define PHY_COM_LANE_RESET_DEASSERT(phy, val) \
1692 ((phy == DPIO_PHY0) ? (val | 1) : (val | 2))
1693#define PHY_COM_LANE_RESET_ASSERT(phy, val) \
1694 ((phy == DPIO_PHY0) ? (val & ~1) : (val & ~2))
1695#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
1696#define PHY_POWERGOOD(phy) ((phy == DPIO_PHY0) ? (1<<31) : (1<<30))
1697
585fb111
JB
1698/*
1699 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1700 * this field (only one bit may be set).
1701 */
1702#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1703#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1704#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1705/* i830, required in DVO non-gang */
1706#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1707#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1708#define PLL_REF_INPUT_DREFCLK (0 << 13)
1709#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1710#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1711#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1712#define PLL_REF_INPUT_MASK (3 << 13)
1713#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1714/* Ironlake */
b9055052
ZW
1715# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1716# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1717# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1718# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1719# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1720
585fb111
JB
1721/*
1722 * Parallel to Serial Load Pulse phase selection.
1723 * Selects the phase for the 10X DPLL clock for the PCIe
1724 * digital display port. The range is 4 to 13; 10 or more
1725 * is just a flip delay. The default is 6
1726 */
1727#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1728#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1729/*
1730 * SDVO multiplier for 945G/GM. Not used on 965.
1731 */
1732#define SDVO_MULTIPLIER_MASK 0x000000ff
1733#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1734#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 1735
2d401b17
VS
1736#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1737#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1738#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1739#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 1740
585fb111
JB
1741/*
1742 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1743 *
1744 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1745 */
1746#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1747#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1748/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1749#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1750#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1751/*
1752 * SDVO/UDI pixel multiplier.
1753 *
1754 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1755 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1756 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1757 * dummy bytes in the datastream at an increased clock rate, with both sides of
1758 * the link knowing how many bytes are fill.
1759 *
1760 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1761 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1762 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1763 * through an SDVO command.
1764 *
1765 * This register field has values of multiplication factor minus 1, with
1766 * a maximum multiplier of 5 for SDVO.
1767 */
1768#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1769#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1770/*
1771 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1772 * This best be set to the default value (3) or the CRT won't work. No,
1773 * I don't entirely understand what this does...
1774 */
1775#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1776#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 1777
9db4a9c7
JB
1778#define _FPA0 0x06040
1779#define _FPA1 0x06044
1780#define _FPB0 0x06048
1781#define _FPB1 0x0604c
1782#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1783#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1784#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1785#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1786#define FP_N_DIV_SHIFT 16
1787#define FP_M1_DIV_MASK 0x00003f00
1788#define FP_M1_DIV_SHIFT 8
1789#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1790#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1791#define FP_M2_DIV_SHIFT 0
1792#define DPLL_TEST 0x606c
1793#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1794#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1795#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1796#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1797#define DPLLB_TEST_N_BYPASS (1 << 19)
1798#define DPLLB_TEST_M_BYPASS (1 << 18)
1799#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1800#define DPLLA_TEST_N_BYPASS (1 << 3)
1801#define DPLLA_TEST_M_BYPASS (1 << 2)
1802#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1803#define D_STATE 0x6104
dc96e9b8 1804#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1805#define DSTATE_PLL_D3_OFF (1<<3)
1806#define DSTATE_GFX_CLOCK_GATING (1<<1)
1807#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 1808#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
1809# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1810# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1811# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1812# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1813# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1814# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1815# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1816# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1817# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1818# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1819# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1820# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1821# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1822# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1823# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1824# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1825# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1826# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1827# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1828# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1829# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1830# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1831# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1832# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1833# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1834# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1835# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1836# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 1837/*
652c393a
JB
1838 * This bit must be set on the 830 to prevent hangs when turning off the
1839 * overlay scaler.
1840 */
1841# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1842# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1843# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1844# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1845# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1846
1847#define RENCLK_GATE_D1 0x6204
1848# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1849# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1850# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1851# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1852# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1853# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1854# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1855# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1856# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 1857/* This bit must be unset on 855,865 */
652c393a
JB
1858# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1859# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1860# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1861# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 1862/* This bit must be set on 855,865. */
652c393a
JB
1863# define SV_CLOCK_GATE_DISABLE (1 << 0)
1864# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1865# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1866# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1867# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1868# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1869# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1870# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1871# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1872# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1873# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1874# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1875# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1876# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1877# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1878# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1879# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1880# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1881
1882# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 1883/* This bit must always be set on 965G/965GM */
652c393a
JB
1884# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1885# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1886# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1887# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1888# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1889# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 1890/* This bit must always be set on 965G */
652c393a
JB
1891# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1892# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1893# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1894# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1895# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1896# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1897# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1898# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1899# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1900# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1901# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1902# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1903# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1904# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1905# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1906# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1907# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1908# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1909# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1910
1911#define RENCLK_GATE_D2 0x6208
1912#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1913#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1914#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4
VS
1915
1916#define VDECCLK_GATE_D 0x620C /* g4x only */
1917#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
1918
652c393a
JB
1919#define RAMCLK_GATE_D 0x6210 /* CRL only */
1920#define DEUC 0x6214 /* CRL only */
585fb111 1921
d88b2270 1922#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1923#define FW_CSPWRDWNEN (1<<15)
1924
e0d8d59b
VS
1925#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1926
24eb2d59
CML
1927#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1928#define CDCLK_FREQ_SHIFT 4
1929#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1930#define CZCLK_FREQ_MASK 0xf
1931#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1932
585fb111
JB
1933/*
1934 * Palette regs
1935 */
a57c774a
AK
1936#define PALETTE_A_OFFSET 0xa000
1937#define PALETTE_B_OFFSET 0xa800
84fd4f4e 1938#define CHV_PALETTE_C_OFFSET 0xc000
5c969aa7
DL
1939#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1940 dev_priv->info.display_mmio_offset)
585fb111 1941
673a394b
EA
1942/* MCH MMIO space */
1943
1944/*
1945 * MCHBAR mirror.
1946 *
1947 * This mirrors the MCHBAR MMIO space whose location is determined by
1948 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1949 * every way. It is not accessible from the CP register read instructions.
1950 *
515b2392
PZ
1951 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1952 * just read.
673a394b
EA
1953 */
1954#define MCHBAR_MIRROR_BASE 0x10000
1955
1398261a
YL
1956#define MCHBAR_MIRROR_BASE_SNB 0x140000
1957
3ebecd07 1958/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 1959#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 1960
646b4269 1961/* 915-945 and GM965 MCH register controlling DRAM channel access */
673a394b
EA
1962#define DCC 0x10200
1963#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1964#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1965#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1966#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1967#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1968#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1969
646b4269 1970/* Pineview MCH register contains DDR3 setting */
95534263
LP
1971#define CSHRDDR3CTL 0x101a8
1972#define CSHRDDR3CTL_DDR3 (1 << 2)
1973
646b4269 1974/* 965 MCH register controlling DRAM channel configuration */
673a394b
EA
1975#define C0DRB3 0x10206
1976#define C1DRB3 0x10606
1977
646b4269 1978/* snb MCH registers for reading the DRAM channel configuration */
f691e2f4
DV
1979#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1980#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1981#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1982#define MAD_DIMM_ECC_MASK (0x3 << 24)
1983#define MAD_DIMM_ECC_OFF (0x0 << 24)
1984#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1985#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1986#define MAD_DIMM_ECC_ON (0x3 << 24)
1987#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1988#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1989#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1990#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1991#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1992#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1993#define MAD_DIMM_A_SELECT (0x1 << 16)
1994/* DIMM sizes are in multiples of 256mb. */
1995#define MAD_DIMM_B_SIZE_SHIFT 8
1996#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1997#define MAD_DIMM_A_SIZE_SHIFT 0
1998#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1999
646b4269 2000/* snb MCH registers for priority tuning */
1d7aaa0c
DV
2001#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2002#define MCH_SSKPD_WM0_MASK 0x3f
2003#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2004
ec013e7f
JB
2005#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2006
b11248df
KP
2007/* Clocking configuration register */
2008#define CLKCFG 0x10c00
7662c8bd 2009#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
2010#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2011#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2012#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2013#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2014#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 2015/* Note, below two are guess */
b11248df 2016#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 2017#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 2018#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2019#define CLKCFG_MEM_533 (1 << 4)
2020#define CLKCFG_MEM_667 (2 << 4)
2021#define CLKCFG_MEM_800 (3 << 4)
2022#define CLKCFG_MEM_MASK (7 << 4)
2023
ea056c14
JB
2024#define TSC1 0x11001
2025#define TSE (1<<0)
7648fa99
JB
2026#define TR1 0x11006
2027#define TSFS 0x11020
2028#define TSFS_SLOPE_MASK 0x0000ff00
2029#define TSFS_SLOPE_SHIFT 8
2030#define TSFS_INTR_MASK 0x000000ff
2031
f97108d1
JB
2032#define CRSTANDVID 0x11100
2033#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2034#define PXVFREQ_PX_MASK 0x7f000000
2035#define PXVFREQ_PX_SHIFT 24
2036#define VIDFREQ_BASE 0x11110
2037#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2038#define VIDFREQ2 0x11114
2039#define VIDFREQ3 0x11118
2040#define VIDFREQ4 0x1111c
2041#define VIDFREQ_P0_MASK 0x1f000000
2042#define VIDFREQ_P0_SHIFT 24
2043#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2044#define VIDFREQ_P0_CSCLK_SHIFT 20
2045#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2046#define VIDFREQ_P0_CRCLK_SHIFT 16
2047#define VIDFREQ_P1_MASK 0x00001f00
2048#define VIDFREQ_P1_SHIFT 8
2049#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2050#define VIDFREQ_P1_CSCLK_SHIFT 4
2051#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2052#define INTTOEXT_BASE_ILK 0x11300
2053#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2054#define INTTOEXT_MAP3_SHIFT 24
2055#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2056#define INTTOEXT_MAP2_SHIFT 16
2057#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2058#define INTTOEXT_MAP1_SHIFT 8
2059#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2060#define INTTOEXT_MAP0_SHIFT 0
2061#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2062#define MEMSWCTL 0x11170 /* Ironlake only */
2063#define MEMCTL_CMD_MASK 0xe000
2064#define MEMCTL_CMD_SHIFT 13
2065#define MEMCTL_CMD_RCLK_OFF 0
2066#define MEMCTL_CMD_RCLK_ON 1
2067#define MEMCTL_CMD_CHFREQ 2
2068#define MEMCTL_CMD_CHVID 3
2069#define MEMCTL_CMD_VMMOFF 4
2070#define MEMCTL_CMD_VMMON 5
2071#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2072 when command complete */
2073#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2074#define MEMCTL_FREQ_SHIFT 8
2075#define MEMCTL_SFCAVM (1<<7)
2076#define MEMCTL_TGT_VID_MASK 0x007f
2077#define MEMIHYST 0x1117c
2078#define MEMINTREN 0x11180 /* 16 bits */
2079#define MEMINT_RSEXIT_EN (1<<8)
2080#define MEMINT_CX_SUPR_EN (1<<7)
2081#define MEMINT_CONT_BUSY_EN (1<<6)
2082#define MEMINT_AVG_BUSY_EN (1<<5)
2083#define MEMINT_EVAL_CHG_EN (1<<4)
2084#define MEMINT_MON_IDLE_EN (1<<3)
2085#define MEMINT_UP_EVAL_EN (1<<2)
2086#define MEMINT_DOWN_EVAL_EN (1<<1)
2087#define MEMINT_SW_CMD_EN (1<<0)
2088#define MEMINTRSTR 0x11182 /* 16 bits */
2089#define MEM_RSEXIT_MASK 0xc000
2090#define MEM_RSEXIT_SHIFT 14
2091#define MEM_CONT_BUSY_MASK 0x3000
2092#define MEM_CONT_BUSY_SHIFT 12
2093#define MEM_AVG_BUSY_MASK 0x0c00
2094#define MEM_AVG_BUSY_SHIFT 10
2095#define MEM_EVAL_CHG_MASK 0x0300
2096#define MEM_EVAL_BUSY_SHIFT 8
2097#define MEM_MON_IDLE_MASK 0x00c0
2098#define MEM_MON_IDLE_SHIFT 6
2099#define MEM_UP_EVAL_MASK 0x0030
2100#define MEM_UP_EVAL_SHIFT 4
2101#define MEM_DOWN_EVAL_MASK 0x000c
2102#define MEM_DOWN_EVAL_SHIFT 2
2103#define MEM_SW_CMD_MASK 0x0003
2104#define MEM_INT_STEER_GFX 0
2105#define MEM_INT_STEER_CMR 1
2106#define MEM_INT_STEER_SMI 2
2107#define MEM_INT_STEER_SCI 3
2108#define MEMINTRSTS 0x11184
2109#define MEMINT_RSEXIT (1<<7)
2110#define MEMINT_CONT_BUSY (1<<6)
2111#define MEMINT_AVG_BUSY (1<<5)
2112#define MEMINT_EVAL_CHG (1<<4)
2113#define MEMINT_MON_IDLE (1<<3)
2114#define MEMINT_UP_EVAL (1<<2)
2115#define MEMINT_DOWN_EVAL (1<<1)
2116#define MEMINT_SW_CMD (1<<0)
2117#define MEMMODECTL 0x11190
2118#define MEMMODE_BOOST_EN (1<<31)
2119#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2120#define MEMMODE_BOOST_FREQ_SHIFT 24
2121#define MEMMODE_IDLE_MODE_MASK 0x00030000
2122#define MEMMODE_IDLE_MODE_SHIFT 16
2123#define MEMMODE_IDLE_MODE_EVAL 0
2124#define MEMMODE_IDLE_MODE_CONT 1
2125#define MEMMODE_HWIDLE_EN (1<<15)
2126#define MEMMODE_SWMODE_EN (1<<14)
2127#define MEMMODE_RCLK_GATE (1<<13)
2128#define MEMMODE_HW_UPDATE (1<<12)
2129#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2130#define MEMMODE_FSTART_SHIFT 8
2131#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2132#define MEMMODE_FMAX_SHIFT 4
2133#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2134#define RCBMAXAVG 0x1119c
2135#define MEMSWCTL2 0x1119e /* Cantiga only */
2136#define SWMEMCMD_RENDER_OFF (0 << 13)
2137#define SWMEMCMD_RENDER_ON (1 << 13)
2138#define SWMEMCMD_SWFREQ (2 << 13)
2139#define SWMEMCMD_TARVID (3 << 13)
2140#define SWMEMCMD_VRM_OFF (4 << 13)
2141#define SWMEMCMD_VRM_ON (5 << 13)
2142#define CMDSTS (1<<12)
2143#define SFCAVM (1<<11)
2144#define SWFREQ_MASK 0x0380 /* P0-7 */
2145#define SWFREQ_SHIFT 7
2146#define TARVID_MASK 0x001f
2147#define MEMSTAT_CTG 0x111a0
2148#define RCBMINAVG 0x111a0
2149#define RCUPEI 0x111b0
2150#define RCDNEI 0x111b4
88271da3
JB
2151#define RSTDBYCTL 0x111b8
2152#define RS1EN (1<<31)
2153#define RS2EN (1<<30)
2154#define RS3EN (1<<29)
2155#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2156#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2157#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2158#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2159#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2160#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2161#define RSX_STATUS_MASK (7<<20)
2162#define RSX_STATUS_ON (0<<20)
2163#define RSX_STATUS_RC1 (1<<20)
2164#define RSX_STATUS_RC1E (2<<20)
2165#define RSX_STATUS_RS1 (3<<20)
2166#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2167#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2168#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2169#define RSX_STATUS_RSVD2 (7<<20)
2170#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2171#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2172#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2173#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2174#define RS1CONTSAV_MASK (3<<14)
2175#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2176#define RS1CONTSAV_RSVD (1<<14)
2177#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2178#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2179#define NORMSLEXLAT_MASK (3<<12)
2180#define SLOW_RS123 (0<<12)
2181#define SLOW_RS23 (1<<12)
2182#define SLOW_RS3 (2<<12)
2183#define NORMAL_RS123 (3<<12)
2184#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2185#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2186#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2187#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2188#define RS_CSTATE_MASK (3<<4)
2189#define RS_CSTATE_C367_RS1 (0<<4)
2190#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2191#define RS_CSTATE_RSVD (2<<4)
2192#define RS_CSTATE_C367_RS2 (3<<4)
2193#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2194#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2195#define VIDCTL 0x111c0
2196#define VIDSTS 0x111c8
2197#define VIDSTART 0x111cc /* 8 bits */
2198#define MEMSTAT_ILK 0x111f8
2199#define MEMSTAT_VID_MASK 0x7f00
2200#define MEMSTAT_VID_SHIFT 8
2201#define MEMSTAT_PSTATE_MASK 0x00f8
2202#define MEMSTAT_PSTATE_SHIFT 3
2203#define MEMSTAT_MON_ACTV (1<<2)
2204#define MEMSTAT_SRC_CTL_MASK 0x0003
2205#define MEMSTAT_SRC_CTL_CORE 0
2206#define MEMSTAT_SRC_CTL_TRB 1
2207#define MEMSTAT_SRC_CTL_THM 2
2208#define MEMSTAT_SRC_CTL_STDBY 3
2209#define RCPREVBSYTUPAVG 0x113b8
2210#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2211#define PMMISC 0x11214
2212#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2213#define SDEW 0x1124c
2214#define CSIEW0 0x11250
2215#define CSIEW1 0x11254
2216#define CSIEW2 0x11258
2217#define PEW 0x1125c
2218#define DEW 0x11270
2219#define MCHAFE 0x112c0
2220#define CSIEC 0x112e0
2221#define DMIEC 0x112e4
2222#define DDREC 0x112e8
2223#define PEG0EC 0x112ec
2224#define PEG1EC 0x112f0
2225#define GFXEC 0x112f4
2226#define RPPREVBSYTUPAVG 0x113b8
2227#define RPPREVBSYTDNAVG 0x113bc
2228#define ECR 0x11600
2229#define ECR_GPFE (1<<31)
2230#define ECR_IMONE (1<<30)
2231#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2232#define OGW0 0x11608
2233#define OGW1 0x1160c
2234#define EG0 0x11610
2235#define EG1 0x11614
2236#define EG2 0x11618
2237#define EG3 0x1161c
2238#define EG4 0x11620
2239#define EG5 0x11624
2240#define EG6 0x11628
2241#define EG7 0x1162c
2242#define PXW 0x11664
2243#define PXWL 0x11680
2244#define LCFUSE02 0x116c0
2245#define LCFUSE_HIV_MASK 0x000000ff
2246#define CSIPLL0 0x12c10
2247#define DDRMPLL1 0X12c20
7d57382e
EA
2248#define PEG_BAND_GAP_DATA 0x14d68
2249
c4de7b0f
CW
2250#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2251#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2252#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
2253
153b4b95
BW
2254#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2255#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2256#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 2257
aa40d6bb
ZN
2258/*
2259 * Logical Context regs
2260 */
2261#define CCID 0x2180
2262#define CCID_EN (1<<0)
e8016055
VS
2263/*
2264 * Notes on SNB/IVB/VLV context size:
2265 * - Power context is saved elsewhere (LLC or stolen)
2266 * - Ring/execlist context is saved on SNB, not on IVB
2267 * - Extended context size already includes render context size
2268 * - We always need to follow the extended context size.
2269 * SNB BSpec has comments indicating that we should use the
2270 * render context size instead if execlists are disabled, but
2271 * based on empirical testing that's just nonsense.
2272 * - Pipelined/VF state is saved on SNB/IVB respectively
2273 * - GT1 size just indicates how much of render context
2274 * doesn't need saving on GT1
2275 */
fe1cc68f
BW
2276#define CXT_SIZE 0x21a0
2277#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2278#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2279#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2280#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2281#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2282#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2283 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2284 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2285#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2286#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2287#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2288#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2289#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2290#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2291#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2292#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2293 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2294/* Haswell does have the CXT_SIZE register however it does not appear to be
2295 * valid. Now, docs explain in dwords what is in the context object. The full
2296 * size is 70720 bytes, however, the power context and execlist context will
2297 * never be saved (power context is stored elsewhere, and execlists don't work
2298 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2299 */
2300#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2301/* Same as Haswell, but 72064 bytes now. */
2302#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2303
542a6b20 2304#define CHV_CLK_CTL1 0x101100
e454a05d
JB
2305#define VLV_CLK_CTL2 0x101104
2306#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2307
585fb111
JB
2308/*
2309 * Overlay regs
2310 */
2311
2312#define OVADD 0x30000
2313#define DOVSTA 0x30008
2314#define OC_BUF (0x3<<20)
2315#define OGAMC5 0x30010
2316#define OGAMC4 0x30014
2317#define OGAMC3 0x30018
2318#define OGAMC2 0x3001c
2319#define OGAMC1 0x30020
2320#define OGAMC0 0x30024
2321
2322/*
2323 * Display engine regs
2324 */
2325
8bf1e9f1 2326/* Pipe A CRC regs */
a57c774a 2327#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2328#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2329/* ivb+ source selection */
8bf1e9f1
SH
2330#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2331#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2332#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2333/* ilk+ source selection */
5a6b5c84
DV
2334#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2335#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2336#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2337/* embedded DP port on the north display block, reserved on ivb */
2338#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2339#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2340/* vlv source selection */
2341#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2342#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2343#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2344/* with DP port the pipe source is invalid */
2345#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2346#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2347#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2348/* gen3+ source selection */
2349#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2350#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2351#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2352/* with DP/TV port the pipe source is invalid */
2353#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2354#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2355#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2356#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2357#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2358/* gen2 doesn't have source selection bits */
52f843f6 2359#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2360
5a6b5c84
DV
2361#define _PIPE_CRC_RES_1_A_IVB 0x60064
2362#define _PIPE_CRC_RES_2_A_IVB 0x60068
2363#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2364#define _PIPE_CRC_RES_4_A_IVB 0x60070
2365#define _PIPE_CRC_RES_5_A_IVB 0x60074
2366
a57c774a
AK
2367#define _PIPE_CRC_RES_RED_A 0x60060
2368#define _PIPE_CRC_RES_GREEN_A 0x60064
2369#define _PIPE_CRC_RES_BLUE_A 0x60068
2370#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2371#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2372
2373/* Pipe B CRC regs */
5a6b5c84
DV
2374#define _PIPE_CRC_RES_1_B_IVB 0x61064
2375#define _PIPE_CRC_RES_2_B_IVB 0x61068
2376#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2377#define _PIPE_CRC_RES_4_B_IVB 0x61070
2378#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2379
a57c774a 2380#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2381#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2382 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2383#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2384 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2385#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2386 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2387#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2388 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2389#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2390 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2391
0b5c5ed0 2392#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2393 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2394#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2395 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2396#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2397 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2398#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2399 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2400#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2401 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2402
585fb111 2403/* Pipe A timing regs */
a57c774a
AK
2404#define _HTOTAL_A 0x60000
2405#define _HBLANK_A 0x60004
2406#define _HSYNC_A 0x60008
2407#define _VTOTAL_A 0x6000c
2408#define _VBLANK_A 0x60010
2409#define _VSYNC_A 0x60014
2410#define _PIPEASRC 0x6001c
2411#define _BCLRPAT_A 0x60020
2412#define _VSYNCSHIFT_A 0x60028
585fb111
JB
2413
2414/* Pipe B timing regs */
a57c774a
AK
2415#define _HTOTAL_B 0x61000
2416#define _HBLANK_B 0x61004
2417#define _HSYNC_B 0x61008
2418#define _VTOTAL_B 0x6100c
2419#define _VBLANK_B 0x61010
2420#define _VSYNC_B 0x61014
2421#define _PIPEBSRC 0x6101c
2422#define _BCLRPAT_B 0x61020
2423#define _VSYNCSHIFT_B 0x61028
2424
2425#define TRANSCODER_A_OFFSET 0x60000
2426#define TRANSCODER_B_OFFSET 0x61000
2427#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2428#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2429#define TRANSCODER_EDP_OFFSET 0x6f000
2430
5c969aa7
DL
2431#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2432 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2433 dev_priv->info.display_mmio_offset)
a57c774a
AK
2434
2435#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2436#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2437#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2438#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2439#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2440#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2441#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2442#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2443#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
5eddb70b 2444
ed8546ac
BW
2445/* HSW+ eDP PSR registers */
2446#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2447#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b 2448#define EDP_PSR_ENABLE (1<<31)
82c56254 2449#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
2450#define EDP_PSR_LINK_DISABLE (0<<27)
2451#define EDP_PSR_LINK_STANDBY (1<<27)
2452#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2453#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2454#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2455#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2456#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2457#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2458#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2459#define EDP_PSR_TP1_TP2_SEL (0<<11)
2460#define EDP_PSR_TP1_TP3_SEL (1<<11)
2461#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2462#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2463#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2464#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2465#define EDP_PSR_TP1_TIME_500us (0<<4)
2466#define EDP_PSR_TP1_TIME_100us (1<<4)
2467#define EDP_PSR_TP1_TIME_2500us (2<<4)
2468#define EDP_PSR_TP1_TIME_0us (3<<4)
2469#define EDP_PSR_IDLE_FRAME_SHIFT 0
2470
18b5992c
BW
2471#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2472#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2b28bb1b 2473#define EDP_PSR_DPCD_COMMAND 0x80060000
18b5992c 2474#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2b28bb1b 2475#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
18b5992c
BW
2476#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2477#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2478#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2479
18b5992c 2480#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2481#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2482#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2483#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2484#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2485#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2486#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2487#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2488#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2489#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2490#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2491#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2492#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2493#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2494#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2495#define EDP_PSR_STATUS_COUNT_SHIFT 16
2496#define EDP_PSR_STATUS_COUNT_MASK 0xf
2497#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2498#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2499#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2500#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2501#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2502#define EDP_PSR_STATUS_IDLE_MASK 0xf
2503
18b5992c 2504#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2505#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2506
18b5992c 2507#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2508#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2509#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2510#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2511
585fb111
JB
2512/* VGA port control */
2513#define ADPA 0x61100
ebc0fd88 2514#define PCH_ADPA 0xe1100
540a8950 2515#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2516
585fb111
JB
2517#define ADPA_DAC_ENABLE (1<<31)
2518#define ADPA_DAC_DISABLE 0
2519#define ADPA_PIPE_SELECT_MASK (1<<30)
2520#define ADPA_PIPE_A_SELECT 0
2521#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2522#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2523/* CPT uses bits 29:30 for pch transcoder select */
2524#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2525#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2526#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2527#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2528#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2529#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2530#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2531#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2532#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2533#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2534#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2535#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2536#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2537#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2538#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2539#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2540#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2541#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2542#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2543#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2544#define ADPA_SETS_HVPOLARITY 0
60222c0c 2545#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2546#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2547#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2548#define ADPA_HSYNC_CNTL_ENABLE 0
2549#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2550#define ADPA_VSYNC_ACTIVE_LOW 0
2551#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2552#define ADPA_HSYNC_ACTIVE_LOW 0
2553#define ADPA_DPMS_MASK (~(3<<10))
2554#define ADPA_DPMS_ON (0<<10)
2555#define ADPA_DPMS_SUSPEND (1<<10)
2556#define ADPA_DPMS_STANDBY (2<<10)
2557#define ADPA_DPMS_OFF (3<<10)
2558
939fe4d7 2559
585fb111 2560/* Hotplug control (945+ only) */
5c969aa7 2561#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
2562#define PORTB_HOTPLUG_INT_EN (1 << 29)
2563#define PORTC_HOTPLUG_INT_EN (1 << 28)
2564#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2565#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2566#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2567#define TV_HOTPLUG_INT_EN (1 << 18)
2568#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2569#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2570 PORTC_HOTPLUG_INT_EN | \
2571 PORTD_HOTPLUG_INT_EN | \
2572 SDVOC_HOTPLUG_INT_EN | \
2573 SDVOB_HOTPLUG_INT_EN | \
2574 CRT_HOTPLUG_INT_EN)
585fb111 2575#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2576#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2577/* must use period 64 on GM45 according to docs */
2578#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2579#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2580#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2581#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2582#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2583#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2584#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2585#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2586#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2587#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2588#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2589#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2590
5c969aa7 2591#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
2592/*
2593 * HDMI/DP bits are gen4+
2594 *
2595 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2596 * Please check the detailed lore in the commit message for for experimental
2597 * evidence.
2598 */
232a6ee9
TP
2599#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2600#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2601#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2602/* VLV DP/HDMI bits again match Bspec */
2603#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2604#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2605#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12 2606#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
2607#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2608#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 2609#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
2610#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2611#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 2612#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
2613#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2614#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 2615/* CRT/TV common between gen3+ */
585fb111
JB
2616#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2617#define TV_HOTPLUG_INT_STATUS (1 << 10)
2618#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2619#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2620#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2621#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2622#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2623#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2624#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2625#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2626
084b612e
CW
2627/* SDVO is different across gen3/4 */
2628#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2629#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2630/*
2631 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2632 * since reality corrobates that they're the same as on gen3. But keep these
2633 * bits here (and the comment!) to help any other lost wanderers back onto the
2634 * right tracks.
2635 */
084b612e
CW
2636#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2637#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2638#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2639#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2640#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2641 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2642 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2643 PORTB_HOTPLUG_INT_STATUS | \
2644 PORTC_HOTPLUG_INT_STATUS | \
2645 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2646
2647#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2648 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2649 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2650 PORTB_HOTPLUG_INT_STATUS | \
2651 PORTC_HOTPLUG_INT_STATUS | \
2652 PORTD_HOTPLUG_INT_STATUS)
585fb111 2653
c20cd312
PZ
2654/* SDVO and HDMI port control.
2655 * The same register may be used for SDVO or HDMI */
2656#define GEN3_SDVOB 0x61140
2657#define GEN3_SDVOC 0x61160
2658#define GEN4_HDMIB GEN3_SDVOB
2659#define GEN4_HDMIC GEN3_SDVOC
9418c1f1 2660#define CHV_HDMID 0x6116C
c20cd312
PZ
2661#define PCH_SDVOB 0xe1140
2662#define PCH_HDMIB PCH_SDVOB
2663#define PCH_HDMIC 0xe1150
2664#define PCH_HDMID 0xe1160
2665
84093603
DV
2666#define PORT_DFT_I9XX 0x61150
2667#define DC_BALANCE_RESET (1 << 25)
a8aab8bd 2668#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
84093603
DV
2669#define DC_BALANCE_RESET_VLV (1 << 31)
2670#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2671#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2672#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2673
c20cd312
PZ
2674/* Gen 3 SDVO bits: */
2675#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2676#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2677#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2678#define SDVO_PIPE_B_SELECT (1 << 30)
2679#define SDVO_STALL_SELECT (1 << 29)
2680#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 2681/*
585fb111 2682 * 915G/GM SDVO pixel multiplier.
585fb111 2683 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2684 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2685 */
c20cd312 2686#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2687#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2688#define SDVO_PHASE_SELECT_MASK (15 << 19)
2689#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2690#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2691#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2692#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2693#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2694#define SDVO_DETECTED (1 << 2)
585fb111 2695/* Bits to be preserved when writing */
c20cd312
PZ
2696#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2697 SDVO_INTERRUPT_ENABLE)
2698#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2699
2700/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2701#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2702#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2703#define SDVO_ENCODING_SDVO (0 << 10)
2704#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2705#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2706#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2707#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2708#define SDVO_AUDIO_ENABLE (1 << 6)
2709/* VSYNC/HSYNC bits new with 965, default is to be set */
2710#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2711#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2712
2713/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2714#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2715#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2716
2717/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2718#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2719#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2720
44f37d1f
CML
2721/* CHV SDVO/HDMI bits: */
2722#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2723#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2724
585fb111
JB
2725
2726/* DVO port control */
2727#define DVOA 0x61120
2728#define DVOB 0x61140
2729#define DVOC 0x61160
2730#define DVO_ENABLE (1 << 31)
2731#define DVO_PIPE_B_SELECT (1 << 30)
2732#define DVO_PIPE_STALL_UNUSED (0 << 28)
2733#define DVO_PIPE_STALL (1 << 28)
2734#define DVO_PIPE_STALL_TV (2 << 28)
2735#define DVO_PIPE_STALL_MASK (3 << 28)
2736#define DVO_USE_VGA_SYNC (1 << 15)
2737#define DVO_DATA_ORDER_I740 (0 << 14)
2738#define DVO_DATA_ORDER_FP (1 << 14)
2739#define DVO_VSYNC_DISABLE (1 << 11)
2740#define DVO_HSYNC_DISABLE (1 << 10)
2741#define DVO_VSYNC_TRISTATE (1 << 9)
2742#define DVO_HSYNC_TRISTATE (1 << 8)
2743#define DVO_BORDER_ENABLE (1 << 7)
2744#define DVO_DATA_ORDER_GBRG (1 << 6)
2745#define DVO_DATA_ORDER_RGGB (0 << 6)
2746#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2747#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2748#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2749#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2750#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2751#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2752#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2753#define DVO_PRESERVE_MASK (0x7<<24)
2754#define DVOA_SRCDIM 0x61124
2755#define DVOB_SRCDIM 0x61144
2756#define DVOC_SRCDIM 0x61164
2757#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2758#define DVO_SRCDIM_VERTICAL_SHIFT 0
2759
2760/* LVDS port control */
2761#define LVDS 0x61180
2762/*
2763 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2764 * the DPLL semantics change when the LVDS is assigned to that pipe.
2765 */
2766#define LVDS_PORT_EN (1 << 31)
2767/* Selects pipe B for LVDS data. Must be set on pre-965. */
2768#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2769#define LVDS_PIPE_MASK (1 << 30)
1519b995 2770#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2771/* LVDS dithering flag on 965/g4x platform */
2772#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2773/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2774#define LVDS_VSYNC_POLARITY (1 << 21)
2775#define LVDS_HSYNC_POLARITY (1 << 20)
2776
a3e17eb8
ZY
2777/* Enable border for unscaled (or aspect-scaled) display */
2778#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2779/*
2780 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2781 * pixel.
2782 */
2783#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2784#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2785#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2786/*
2787 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2788 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2789 * on.
2790 */
2791#define LVDS_A3_POWER_MASK (3 << 6)
2792#define LVDS_A3_POWER_DOWN (0 << 6)
2793#define LVDS_A3_POWER_UP (3 << 6)
2794/*
2795 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2796 * is set.
2797 */
2798#define LVDS_CLKB_POWER_MASK (3 << 4)
2799#define LVDS_CLKB_POWER_DOWN (0 << 4)
2800#define LVDS_CLKB_POWER_UP (3 << 4)
2801/*
2802 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2803 * setting for whether we are in dual-channel mode. The B3 pair will
2804 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2805 */
2806#define LVDS_B0B3_POWER_MASK (3 << 2)
2807#define LVDS_B0B3_POWER_DOWN (0 << 2)
2808#define LVDS_B0B3_POWER_UP (3 << 2)
2809
3c17fe4b
DH
2810/* Video Data Island Packet control */
2811#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2812/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2813 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2814 * of the infoframe structure specified by CEA-861. */
2815#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2816#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2817#define VIDEO_DIP_CTL 0x61170
2da8af54 2818/* Pre HSW: */
3c17fe4b 2819#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 2820#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 2821#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2822#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2823#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2824#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2825#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2826#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2827#define VIDEO_DIP_SELECT_AVI (0 << 19)
2828#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2829#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2830#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2831#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2832#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2833#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2834#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2835/* HSW and later: */
0dd87d20
PZ
2836#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2837#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2838#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2839#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2840#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2841#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2842
585fb111
JB
2843/* Panel power sequencing */
2844#define PP_STATUS 0x61200
2845#define PP_ON (1 << 31)
2846/*
2847 * Indicates that all dependencies of the panel are on:
2848 *
2849 * - PLL enabled
2850 * - pipe enabled
2851 * - LVDS/DVOB/DVOC on
2852 */
2853#define PP_READY (1 << 30)
2854#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2855#define PP_SEQUENCE_POWER_UP (1 << 28)
2856#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2857#define PP_SEQUENCE_MASK (3 << 28)
2858#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2859#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2860#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2861#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2862#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2863#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2864#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2865#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2866#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2867#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2868#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2869#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2870#define PP_CONTROL 0x61204
2871#define POWER_TARGET_ON (1 << 0)
2872#define PP_ON_DELAYS 0x61208
2873#define PP_OFF_DELAYS 0x6120c
2874#define PP_DIVISOR 0x61210
2875
2876/* Panel fitting */
5c969aa7 2877#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
2878#define PFIT_ENABLE (1 << 31)
2879#define PFIT_PIPE_MASK (3 << 29)
2880#define PFIT_PIPE_SHIFT 29
2881#define VERT_INTERP_DISABLE (0 << 10)
2882#define VERT_INTERP_BILINEAR (1 << 10)
2883#define VERT_INTERP_MASK (3 << 10)
2884#define VERT_AUTO_SCALE (1 << 9)
2885#define HORIZ_INTERP_DISABLE (0 << 6)
2886#define HORIZ_INTERP_BILINEAR (1 << 6)
2887#define HORIZ_INTERP_MASK (3 << 6)
2888#define HORIZ_AUTO_SCALE (1 << 5)
2889#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2890#define PFIT_FILTER_FUZZY (0 << 24)
2891#define PFIT_SCALING_AUTO (0 << 26)
2892#define PFIT_SCALING_PROGRAMMED (1 << 26)
2893#define PFIT_SCALING_PILLAR (2 << 26)
2894#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 2895#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
2896/* Pre-965 */
2897#define PFIT_VERT_SCALE_SHIFT 20
2898#define PFIT_VERT_SCALE_MASK 0xfff00000
2899#define PFIT_HORIZ_SCALE_SHIFT 4
2900#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2901/* 965+ */
2902#define PFIT_VERT_SCALE_SHIFT_965 16
2903#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2904#define PFIT_HORIZ_SCALE_SHIFT_965 0
2905#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2906
5c969aa7 2907#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 2908
5c969aa7
DL
2909#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2910#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
2911#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2912 _VLV_BLC_PWM_CTL2_B)
2913
5c969aa7
DL
2914#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2915#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
2916#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2917 _VLV_BLC_PWM_CTL_B)
2918
5c969aa7
DL
2919#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2920#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
2921#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2922 _VLV_BLC_HIST_CTL_B)
2923
585fb111 2924/* Backlight control */
5c969aa7 2925#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2926#define BLM_PWM_ENABLE (1 << 31)
2927#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2928#define BLM_PIPE_SELECT (1 << 29)
2929#define BLM_PIPE_SELECT_IVB (3 << 29)
2930#define BLM_PIPE_A (0 << 29)
2931#define BLM_PIPE_B (1 << 29)
2932#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2933#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2934#define BLM_TRANSCODER_B BLM_PIPE_B
2935#define BLM_TRANSCODER_C BLM_PIPE_C
2936#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2937#define BLM_PIPE(pipe) ((pipe) << 29)
2938#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2939#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2940#define BLM_PHASE_IN_ENABLE (1 << 25)
2941#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2942#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2943#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2944#define BLM_PHASE_IN_COUNT_SHIFT (8)
2945#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2946#define BLM_PHASE_IN_INCR_SHIFT (0)
2947#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 2948#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
2949/*
2950 * This is the most significant 15 bits of the number of backlight cycles in a
2951 * complete cycle of the modulated backlight control.
2952 *
2953 * The actual value is this field multiplied by two.
2954 */
7cf41601
DV
2955#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2956#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2957#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2958/*
2959 * This is the number of cycles out of the backlight modulation cycle for which
2960 * the backlight is on.
2961 *
2962 * This field must be no greater than the number of cycles in the complete
2963 * backlight modulation cycle.
2964 */
2965#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2966#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2967#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2968#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2969
5c969aa7 2970#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 2971
7cf41601
DV
2972/* New registers for PCH-split platforms. Safe where new bits show up, the
2973 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2974#define BLC_PWM_CPU_CTL2 0x48250
2975#define BLC_PWM_CPU_CTL 0x48254
2976
be256dc7
PZ
2977#define HSW_BLC_PWM2_CTL 0x48350
2978
7cf41601
DV
2979/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2980 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2981#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2982#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2983#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2984#define BLM_PCH_POLARITY (1 << 29)
2985#define BLC_PWM_PCH_CTL2 0xc8254
2986
be256dc7
PZ
2987#define UTIL_PIN_CTL 0x48400
2988#define UTIL_PIN_ENABLE (1 << 31)
2989
2990#define PCH_GTC_CTL 0xe7000
2991#define PCH_GTC_ENABLE (1 << 31)
2992
585fb111
JB
2993/* TV port control */
2994#define TV_CTL 0x68000
646b4269 2995/* Enables the TV encoder */
585fb111 2996# define TV_ENC_ENABLE (1 << 31)
646b4269 2997/* Sources the TV encoder input from pipe B instead of A. */
585fb111 2998# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 2999/* Outputs composite video (DAC A only) */
585fb111 3000# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 3001/* Outputs SVideo video (DAC B/C) */
585fb111 3002# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 3003/* Outputs Component video (DAC A/B/C) */
585fb111 3004# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 3005/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
3006# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3007# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 3008/* Enables slow sync generation (945GM only) */
585fb111 3009# define TV_SLOW_SYNC (1 << 20)
646b4269 3010/* Selects 4x oversampling for 480i and 576p */
585fb111 3011# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 3012/* Selects 2x oversampling for 720p and 1080i */
585fb111 3013# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 3014/* Selects no oversampling for 1080p */
585fb111 3015# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 3016/* Selects 8x oversampling */
585fb111 3017# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 3018/* Selects progressive mode rather than interlaced */
585fb111 3019# define TV_PROGRESSIVE (1 << 17)
646b4269 3020/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3021# define TV_PAL_BURST (1 << 16)
646b4269 3022/* Field for setting delay of Y compared to C */
585fb111 3023# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3024/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3025# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3026/*
585fb111
JB
3027 * Enables a fix for the 915GM only.
3028 *
3029 * Not sure what it does.
3030 */
3031# define TV_ENC_C0_FIX (1 << 10)
646b4269 3032/* Bits that must be preserved by software */
d2d9f232 3033# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3034# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3035/* Read-only state that reports all features enabled */
585fb111 3036# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3037/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3038# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3039/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3040# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3041/* Normal operation */
585fb111 3042# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3043/* Encoder test pattern 1 - combo pattern */
585fb111 3044# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3045/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3046# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3047/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3048# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3049/* Encoder test pattern 4 - random noise */
585fb111 3050# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3051/* Encoder test pattern 5 - linear color ramps */
585fb111 3052# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3053/*
585fb111
JB
3054 * This test mode forces the DACs to 50% of full output.
3055 *
3056 * This is used for load detection in combination with TVDAC_SENSE_MASK
3057 */
3058# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3059# define TV_TEST_MODE_MASK (7 << 0)
3060
3061#define TV_DAC 0x68004
b8ed2a4f 3062# define TV_DAC_SAVE 0x00ffff00
646b4269 3063/*
585fb111
JB
3064 * Reports that DAC state change logic has reported change (RO).
3065 *
3066 * This gets cleared when TV_DAC_STATE_EN is cleared
3067*/
3068# define TVDAC_STATE_CHG (1 << 31)
3069# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3070/* Reports that DAC A voltage is above the detect threshold */
585fb111 3071# define TVDAC_A_SENSE (1 << 30)
646b4269 3072/* Reports that DAC B voltage is above the detect threshold */
585fb111 3073# define TVDAC_B_SENSE (1 << 29)
646b4269 3074/* Reports that DAC C voltage is above the detect threshold */
585fb111 3075# define TVDAC_C_SENSE (1 << 28)
646b4269 3076/*
585fb111
JB
3077 * Enables DAC state detection logic, for load-based TV detection.
3078 *
3079 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3080 * to off, for load detection to work.
3081 */
3082# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3083/* Sets the DAC A sense value to high */
585fb111 3084# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3085/* Sets the DAC B sense value to high */
585fb111 3086# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3087/* Sets the DAC C sense value to high */
585fb111 3088# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3089/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3090# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3091/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3092# define ENC_TVDAC_SLEW_FAST (1 << 6)
3093# define DAC_A_1_3_V (0 << 4)
3094# define DAC_A_1_1_V (1 << 4)
3095# define DAC_A_0_7_V (2 << 4)
cb66c692 3096# define DAC_A_MASK (3 << 4)
585fb111
JB
3097# define DAC_B_1_3_V (0 << 2)
3098# define DAC_B_1_1_V (1 << 2)
3099# define DAC_B_0_7_V (2 << 2)
cb66c692 3100# define DAC_B_MASK (3 << 2)
585fb111
JB
3101# define DAC_C_1_3_V (0 << 0)
3102# define DAC_C_1_1_V (1 << 0)
3103# define DAC_C_0_7_V (2 << 0)
cb66c692 3104# define DAC_C_MASK (3 << 0)
585fb111 3105
646b4269 3106/*
585fb111
JB
3107 * CSC coefficients are stored in a floating point format with 9 bits of
3108 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3109 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3110 * -1 (0x3) being the only legal negative value.
3111 */
3112#define TV_CSC_Y 0x68010
3113# define TV_RY_MASK 0x07ff0000
3114# define TV_RY_SHIFT 16
3115# define TV_GY_MASK 0x00000fff
3116# define TV_GY_SHIFT 0
3117
3118#define TV_CSC_Y2 0x68014
3119# define TV_BY_MASK 0x07ff0000
3120# define TV_BY_SHIFT 16
646b4269 3121/*
585fb111
JB
3122 * Y attenuation for component video.
3123 *
3124 * Stored in 1.9 fixed point.
3125 */
3126# define TV_AY_MASK 0x000003ff
3127# define TV_AY_SHIFT 0
3128
3129#define TV_CSC_U 0x68018
3130# define TV_RU_MASK 0x07ff0000
3131# define TV_RU_SHIFT 16
3132# define TV_GU_MASK 0x000007ff
3133# define TV_GU_SHIFT 0
3134
3135#define TV_CSC_U2 0x6801c
3136# define TV_BU_MASK 0x07ff0000
3137# define TV_BU_SHIFT 16
646b4269 3138/*
585fb111
JB
3139 * U attenuation for component video.
3140 *
3141 * Stored in 1.9 fixed point.
3142 */
3143# define TV_AU_MASK 0x000003ff
3144# define TV_AU_SHIFT 0
3145
3146#define TV_CSC_V 0x68020
3147# define TV_RV_MASK 0x0fff0000
3148# define TV_RV_SHIFT 16
3149# define TV_GV_MASK 0x000007ff
3150# define TV_GV_SHIFT 0
3151
3152#define TV_CSC_V2 0x68024
3153# define TV_BV_MASK 0x07ff0000
3154# define TV_BV_SHIFT 16
646b4269 3155/*
585fb111
JB
3156 * V attenuation for component video.
3157 *
3158 * Stored in 1.9 fixed point.
3159 */
3160# define TV_AV_MASK 0x000007ff
3161# define TV_AV_SHIFT 0
3162
3163#define TV_CLR_KNOBS 0x68028
646b4269 3164/* 2s-complement brightness adjustment */
585fb111
JB
3165# define TV_BRIGHTNESS_MASK 0xff000000
3166# define TV_BRIGHTNESS_SHIFT 24
646b4269 3167/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3168# define TV_CONTRAST_MASK 0x00ff0000
3169# define TV_CONTRAST_SHIFT 16
646b4269 3170/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3171# define TV_SATURATION_MASK 0x0000ff00
3172# define TV_SATURATION_SHIFT 8
646b4269 3173/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3174# define TV_HUE_MASK 0x000000ff
3175# define TV_HUE_SHIFT 0
3176
3177#define TV_CLR_LEVEL 0x6802c
646b4269 3178/* Controls the DAC level for black */
585fb111
JB
3179# define TV_BLACK_LEVEL_MASK 0x01ff0000
3180# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3181/* Controls the DAC level for blanking */
585fb111
JB
3182# define TV_BLANK_LEVEL_MASK 0x000001ff
3183# define TV_BLANK_LEVEL_SHIFT 0
3184
3185#define TV_H_CTL_1 0x68030
646b4269 3186/* Number of pixels in the hsync. */
585fb111
JB
3187# define TV_HSYNC_END_MASK 0x1fff0000
3188# define TV_HSYNC_END_SHIFT 16
646b4269 3189/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3190# define TV_HTOTAL_MASK 0x00001fff
3191# define TV_HTOTAL_SHIFT 0
3192
3193#define TV_H_CTL_2 0x68034
646b4269 3194/* Enables the colorburst (needed for non-component color) */
585fb111 3195# define TV_BURST_ENA (1 << 31)
646b4269 3196/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3197# define TV_HBURST_START_SHIFT 16
3198# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3199/* Length of the colorburst */
585fb111
JB
3200# define TV_HBURST_LEN_SHIFT 0
3201# define TV_HBURST_LEN_MASK 0x0001fff
3202
3203#define TV_H_CTL_3 0x68038
646b4269 3204/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3205# define TV_HBLANK_END_SHIFT 16
3206# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3207/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3208# define TV_HBLANK_START_SHIFT 0
3209# define TV_HBLANK_START_MASK 0x0001fff
3210
3211#define TV_V_CTL_1 0x6803c
646b4269 3212/* XXX */
585fb111
JB
3213# define TV_NBR_END_SHIFT 16
3214# define TV_NBR_END_MASK 0x07ff0000
646b4269 3215/* XXX */
585fb111
JB
3216# define TV_VI_END_F1_SHIFT 8
3217# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3218/* XXX */
585fb111
JB
3219# define TV_VI_END_F2_SHIFT 0
3220# define TV_VI_END_F2_MASK 0x0000003f
3221
3222#define TV_V_CTL_2 0x68040
646b4269 3223/* Length of vsync, in half lines */
585fb111
JB
3224# define TV_VSYNC_LEN_MASK 0x07ff0000
3225# define TV_VSYNC_LEN_SHIFT 16
646b4269 3226/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3227 * number of half lines.
3228 */
3229# define TV_VSYNC_START_F1_MASK 0x00007f00
3230# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3231/*
585fb111
JB
3232 * Offset of the start of vsync in field 2, measured in one less than the
3233 * number of half lines.
3234 */
3235# define TV_VSYNC_START_F2_MASK 0x0000007f
3236# define TV_VSYNC_START_F2_SHIFT 0
3237
3238#define TV_V_CTL_3 0x68044
646b4269 3239/* Enables generation of the equalization signal */
585fb111 3240# define TV_EQUAL_ENA (1 << 31)
646b4269 3241/* Length of vsync, in half lines */
585fb111
JB
3242# define TV_VEQ_LEN_MASK 0x007f0000
3243# define TV_VEQ_LEN_SHIFT 16
646b4269 3244/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3245 * the number of half lines.
3246 */
3247# define TV_VEQ_START_F1_MASK 0x0007f00
3248# define TV_VEQ_START_F1_SHIFT 8
646b4269 3249/*
585fb111
JB
3250 * Offset of the start of equalization in field 2, measured in one less than
3251 * the number of half lines.
3252 */
3253# define TV_VEQ_START_F2_MASK 0x000007f
3254# define TV_VEQ_START_F2_SHIFT 0
3255
3256#define TV_V_CTL_4 0x68048
646b4269 3257/*
585fb111
JB
3258 * Offset to start of vertical colorburst, measured in one less than the
3259 * number of lines from vertical start.
3260 */
3261# define TV_VBURST_START_F1_MASK 0x003f0000
3262# define TV_VBURST_START_F1_SHIFT 16
646b4269 3263/*
585fb111
JB
3264 * Offset to the end of vertical colorburst, measured in one less than the
3265 * number of lines from the start of NBR.
3266 */
3267# define TV_VBURST_END_F1_MASK 0x000000ff
3268# define TV_VBURST_END_F1_SHIFT 0
3269
3270#define TV_V_CTL_5 0x6804c
646b4269 3271/*
585fb111
JB
3272 * Offset to start of vertical colorburst, measured in one less than the
3273 * number of lines from vertical start.
3274 */
3275# define TV_VBURST_START_F2_MASK 0x003f0000
3276# define TV_VBURST_START_F2_SHIFT 16
646b4269 3277/*
585fb111
JB
3278 * Offset to the end of vertical colorburst, measured in one less than the
3279 * number of lines from the start of NBR.
3280 */
3281# define TV_VBURST_END_F2_MASK 0x000000ff
3282# define TV_VBURST_END_F2_SHIFT 0
3283
3284#define TV_V_CTL_6 0x68050
646b4269 3285/*
585fb111
JB
3286 * Offset to start of vertical colorburst, measured in one less than the
3287 * number of lines from vertical start.
3288 */
3289# define TV_VBURST_START_F3_MASK 0x003f0000
3290# define TV_VBURST_START_F3_SHIFT 16
646b4269 3291/*
585fb111
JB
3292 * Offset to the end of vertical colorburst, measured in one less than the
3293 * number of lines from the start of NBR.
3294 */
3295# define TV_VBURST_END_F3_MASK 0x000000ff
3296# define TV_VBURST_END_F3_SHIFT 0
3297
3298#define TV_V_CTL_7 0x68054
646b4269 3299/*
585fb111
JB
3300 * Offset to start of vertical colorburst, measured in one less than the
3301 * number of lines from vertical start.
3302 */
3303# define TV_VBURST_START_F4_MASK 0x003f0000
3304# define TV_VBURST_START_F4_SHIFT 16
646b4269 3305/*
585fb111
JB
3306 * Offset to the end of vertical colorburst, measured in one less than the
3307 * number of lines from the start of NBR.
3308 */
3309# define TV_VBURST_END_F4_MASK 0x000000ff
3310# define TV_VBURST_END_F4_SHIFT 0
3311
3312#define TV_SC_CTL_1 0x68060
646b4269 3313/* Turns on the first subcarrier phase generation DDA */
585fb111 3314# define TV_SC_DDA1_EN (1 << 31)
646b4269 3315/* Turns on the first subcarrier phase generation DDA */
585fb111 3316# define TV_SC_DDA2_EN (1 << 30)
646b4269 3317/* Turns on the first subcarrier phase generation DDA */
585fb111 3318# define TV_SC_DDA3_EN (1 << 29)
646b4269 3319/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 3320# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 3321/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 3322# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 3323/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 3324# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 3325/* Sets the subcarrier DDA to never reset the frequency */
585fb111 3326# define TV_SC_RESET_NEVER (3 << 24)
646b4269 3327/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
3328# define TV_BURST_LEVEL_MASK 0x00ff0000
3329# define TV_BURST_LEVEL_SHIFT 16
646b4269 3330/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
3331# define TV_SCDDA1_INC_MASK 0x00000fff
3332# define TV_SCDDA1_INC_SHIFT 0
3333
3334#define TV_SC_CTL_2 0x68064
646b4269 3335/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
3336# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3337# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 3338/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
3339# define TV_SCDDA2_INC_MASK 0x00007fff
3340# define TV_SCDDA2_INC_SHIFT 0
3341
3342#define TV_SC_CTL_3 0x68068
646b4269 3343/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
3344# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3345# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 3346/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
3347# define TV_SCDDA3_INC_MASK 0x00007fff
3348# define TV_SCDDA3_INC_SHIFT 0
3349
3350#define TV_WIN_POS 0x68070
646b4269 3351/* X coordinate of the display from the start of horizontal active */
585fb111
JB
3352# define TV_XPOS_MASK 0x1fff0000
3353# define TV_XPOS_SHIFT 16
646b4269 3354/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
3355# define TV_YPOS_MASK 0x00000fff
3356# define TV_YPOS_SHIFT 0
3357
3358#define TV_WIN_SIZE 0x68074
646b4269 3359/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
3360# define TV_XSIZE_MASK 0x1fff0000
3361# define TV_XSIZE_SHIFT 16
646b4269 3362/*
585fb111
JB
3363 * Vertical size of the display window, measured in pixels.
3364 *
3365 * Must be even for interlaced modes.
3366 */
3367# define TV_YSIZE_MASK 0x00000fff
3368# define TV_YSIZE_SHIFT 0
3369
3370#define TV_FILTER_CTL_1 0x68080
646b4269 3371/*
585fb111
JB
3372 * Enables automatic scaling calculation.
3373 *
3374 * If set, the rest of the registers are ignored, and the calculated values can
3375 * be read back from the register.
3376 */
3377# define TV_AUTO_SCALE (1 << 31)
646b4269 3378/*
585fb111
JB
3379 * Disables the vertical filter.
3380 *
3381 * This is required on modes more than 1024 pixels wide */
3382# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 3383/* Enables adaptive vertical filtering */
585fb111
JB
3384# define TV_VADAPT (1 << 28)
3385# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 3386/* Selects the least adaptive vertical filtering mode */
585fb111 3387# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 3388/* Selects the moderately adaptive vertical filtering mode */
585fb111 3389# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 3390/* Selects the most adaptive vertical filtering mode */
585fb111 3391# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 3392/*
585fb111
JB
3393 * Sets the horizontal scaling factor.
3394 *
3395 * This should be the fractional part of the horizontal scaling factor divided
3396 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3397 *
3398 * (src width - 1) / ((oversample * dest width) - 1)
3399 */
3400# define TV_HSCALE_FRAC_MASK 0x00003fff
3401# define TV_HSCALE_FRAC_SHIFT 0
3402
3403#define TV_FILTER_CTL_2 0x68084
646b4269 3404/*
585fb111
JB
3405 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3406 *
3407 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3408 */
3409# define TV_VSCALE_INT_MASK 0x00038000
3410# define TV_VSCALE_INT_SHIFT 15
646b4269 3411/*
585fb111
JB
3412 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3413 *
3414 * \sa TV_VSCALE_INT_MASK
3415 */
3416# define TV_VSCALE_FRAC_MASK 0x00007fff
3417# define TV_VSCALE_FRAC_SHIFT 0
3418
3419#define TV_FILTER_CTL_3 0x68088
646b4269 3420/*
585fb111
JB
3421 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3422 *
3423 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3424 *
3425 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3426 */
3427# define TV_VSCALE_IP_INT_MASK 0x00038000
3428# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 3429/*
585fb111
JB
3430 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3431 *
3432 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3433 *
3434 * \sa TV_VSCALE_IP_INT_MASK
3435 */
3436# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3437# define TV_VSCALE_IP_FRAC_SHIFT 0
3438
3439#define TV_CC_CONTROL 0x68090
3440# define TV_CC_ENABLE (1 << 31)
646b4269 3441/*
585fb111
JB
3442 * Specifies which field to send the CC data in.
3443 *
3444 * CC data is usually sent in field 0.
3445 */
3446# define TV_CC_FID_MASK (1 << 27)
3447# define TV_CC_FID_SHIFT 27
646b4269 3448/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
3449# define TV_CC_HOFF_MASK 0x03ff0000
3450# define TV_CC_HOFF_SHIFT 16
646b4269 3451/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
3452# define TV_CC_LINE_MASK 0x0000003f
3453# define TV_CC_LINE_SHIFT 0
3454
3455#define TV_CC_DATA 0x68094
3456# define TV_CC_RDY (1 << 31)
646b4269 3457/* Second word of CC data to be transmitted. */
585fb111
JB
3458# define TV_CC_DATA_2_MASK 0x007f0000
3459# define TV_CC_DATA_2_SHIFT 16
646b4269 3460/* First word of CC data to be transmitted. */
585fb111
JB
3461# define TV_CC_DATA_1_MASK 0x0000007f
3462# define TV_CC_DATA_1_SHIFT 0
3463
3464#define TV_H_LUMA_0 0x68100
3465#define TV_H_LUMA_59 0x681ec
3466#define TV_H_CHROMA_0 0x68200
3467#define TV_H_CHROMA_59 0x682ec
3468#define TV_V_LUMA_0 0x68300
3469#define TV_V_LUMA_42 0x683a8
3470#define TV_V_CHROMA_0 0x68400
3471#define TV_V_CHROMA_42 0x684a8
3472
040d87f1 3473/* Display Port */
32f9d658 3474#define DP_A 0x64000 /* eDP */
040d87f1
KP
3475#define DP_B 0x64100
3476#define DP_C 0x64200
3477#define DP_D 0x64300
3478
3479#define DP_PORT_EN (1 << 31)
3480#define DP_PIPEB_SELECT (1 << 30)
47a05eca 3481#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
3482#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3483#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 3484
040d87f1
KP
3485/* Link training mode - select a suitable mode for each stage */
3486#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3487#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3488#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3489#define DP_LINK_TRAIN_OFF (3 << 28)
3490#define DP_LINK_TRAIN_MASK (3 << 28)
3491#define DP_LINK_TRAIN_SHIFT 28
3492
8db9d77b
ZW
3493/* CPT Link training mode */
3494#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3495#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3496#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3497#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3498#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3499#define DP_LINK_TRAIN_SHIFT_CPT 8
3500
040d87f1
KP
3501/* Signal voltages. These are mostly controlled by the other end */
3502#define DP_VOLTAGE_0_4 (0 << 25)
3503#define DP_VOLTAGE_0_6 (1 << 25)
3504#define DP_VOLTAGE_0_8 (2 << 25)
3505#define DP_VOLTAGE_1_2 (3 << 25)
3506#define DP_VOLTAGE_MASK (7 << 25)
3507#define DP_VOLTAGE_SHIFT 25
3508
3509/* Signal pre-emphasis levels, like voltages, the other end tells us what
3510 * they want
3511 */
3512#define DP_PRE_EMPHASIS_0 (0 << 22)
3513#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3514#define DP_PRE_EMPHASIS_6 (2 << 22)
3515#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3516#define DP_PRE_EMPHASIS_MASK (7 << 22)
3517#define DP_PRE_EMPHASIS_SHIFT 22
3518
3519/* How many wires to use. I guess 3 was too hard */
17aa6be9 3520#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
3521#define DP_PORT_WIDTH_MASK (7 << 19)
3522
3523/* Mystic DPCD version 1.1 special mode */
3524#define DP_ENHANCED_FRAMING (1 << 18)
3525
32f9d658
ZW
3526/* eDP */
3527#define DP_PLL_FREQ_270MHZ (0 << 16)
3528#define DP_PLL_FREQ_160MHZ (1 << 16)
3529#define DP_PLL_FREQ_MASK (3 << 16)
3530
646b4269 3531/* locked once port is enabled */
040d87f1
KP
3532#define DP_PORT_REVERSAL (1 << 15)
3533
32f9d658
ZW
3534/* eDP */
3535#define DP_PLL_ENABLE (1 << 14)
3536
646b4269 3537/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
3538#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3539
3540#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3541#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 3542
646b4269 3543/* limit RGB values to avoid confusing TVs */
040d87f1
KP
3544#define DP_COLOR_RANGE_16_235 (1 << 8)
3545
646b4269 3546/* Turn on the audio link */
040d87f1
KP
3547#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3548
646b4269 3549/* vs and hs sync polarity */
040d87f1
KP
3550#define DP_SYNC_VS_HIGH (1 << 4)
3551#define DP_SYNC_HS_HIGH (1 << 3)
3552
646b4269 3553/* A fantasy */
040d87f1
KP
3554#define DP_DETECTED (1 << 2)
3555
646b4269 3556/* The aux channel provides a way to talk to the
040d87f1
KP
3557 * signal sink for DDC etc. Max packet size supported
3558 * is 20 bytes in each direction, hence the 5 fixed
3559 * data registers
3560 */
32f9d658
ZW
3561#define DPA_AUX_CH_CTL 0x64010
3562#define DPA_AUX_CH_DATA1 0x64014
3563#define DPA_AUX_CH_DATA2 0x64018
3564#define DPA_AUX_CH_DATA3 0x6401c
3565#define DPA_AUX_CH_DATA4 0x64020
3566#define DPA_AUX_CH_DATA5 0x64024
3567
040d87f1
KP
3568#define DPB_AUX_CH_CTL 0x64110
3569#define DPB_AUX_CH_DATA1 0x64114
3570#define DPB_AUX_CH_DATA2 0x64118
3571#define DPB_AUX_CH_DATA3 0x6411c
3572#define DPB_AUX_CH_DATA4 0x64120
3573#define DPB_AUX_CH_DATA5 0x64124
3574
3575#define DPC_AUX_CH_CTL 0x64210
3576#define DPC_AUX_CH_DATA1 0x64214
3577#define DPC_AUX_CH_DATA2 0x64218
3578#define DPC_AUX_CH_DATA3 0x6421c
3579#define DPC_AUX_CH_DATA4 0x64220
3580#define DPC_AUX_CH_DATA5 0x64224
3581
3582#define DPD_AUX_CH_CTL 0x64310
3583#define DPD_AUX_CH_DATA1 0x64314
3584#define DPD_AUX_CH_DATA2 0x64318
3585#define DPD_AUX_CH_DATA3 0x6431c
3586#define DPD_AUX_CH_DATA4 0x64320
3587#define DPD_AUX_CH_DATA5 0x64324
3588
3589#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3590#define DP_AUX_CH_CTL_DONE (1 << 30)
3591#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3592#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3593#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3594#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3595#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3596#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3597#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3598#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3599#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3600#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3601#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3602#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3603#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3604#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3605#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3606#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3607#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3608#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3609#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3610
3611/*
3612 * Computing GMCH M and N values for the Display Port link
3613 *
3614 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3615 *
3616 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3617 *
3618 * The GMCH value is used internally
3619 *
3620 * bytes_per_pixel is the number of bytes coming out of the plane,
3621 * which is after the LUTs, so we want the bytes for our color format.
3622 * For our current usage, this is always 3, one byte for R, G and B.
3623 */
e3b95f1e
DV
3624#define _PIPEA_DATA_M_G4X 0x70050
3625#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3626
3627/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3628#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3629#define TU_SIZE_SHIFT 25
a65851af 3630#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3631
a65851af
VS
3632#define DATA_LINK_M_N_MASK (0xffffff)
3633#define DATA_LINK_N_MAX (0x800000)
040d87f1 3634
e3b95f1e
DV
3635#define _PIPEA_DATA_N_G4X 0x70054
3636#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3637#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3638
3639/*
3640 * Computing Link M and N values for the Display Port link
3641 *
3642 * Link M / N = pixel_clock / ls_clk
3643 *
3644 * (the DP spec calls pixel_clock the 'strm_clk')
3645 *
3646 * The Link value is transmitted in the Main Stream
3647 * Attributes and VB-ID.
3648 */
3649
e3b95f1e
DV
3650#define _PIPEA_LINK_M_G4X 0x70060
3651#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3652#define PIPEA_DP_LINK_M_MASK (0xffffff)
3653
e3b95f1e
DV
3654#define _PIPEA_LINK_N_G4X 0x70064
3655#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3656#define PIPEA_DP_LINK_N_MASK (0xffffff)
3657
e3b95f1e
DV
3658#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3659#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3660#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3661#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3662
585fb111
JB
3663/* Display & cursor control */
3664
3665/* Pipe A */
a57c774a 3666#define _PIPEADSL 0x70000
837ba00f
PZ
3667#define DSL_LINEMASK_GEN2 0x00000fff
3668#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 3669#define _PIPEACONF 0x70008
5eddb70b
CW
3670#define PIPECONF_ENABLE (1<<31)
3671#define PIPECONF_DISABLE 0
3672#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3673#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3674#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3675#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3676#define PIPECONF_SINGLE_WIDE 0
3677#define PIPECONF_PIPE_UNLOCKED 0
3678#define PIPECONF_PIPE_LOCKED (1<<25)
3679#define PIPECONF_PALETTE 0
3680#define PIPECONF_GAMMA (1<<24)
585fb111 3681#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3682#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3683#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3684/* Note that pre-gen3 does not support interlaced display directly. Panel
3685 * fitting must be disabled on pre-ilk for interlaced. */
3686#define PIPECONF_PROGRESSIVE (0 << 21)
3687#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3688#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3689#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3690#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3691/* Ironlake and later have a complete new set of values for interlaced. PFIT
3692 * means panel fitter required, PF means progressive fetch, DBL means power
3693 * saving pixel doubling. */
3694#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3695#define PIPECONF_INTERLACED_ILK (3 << 21)
3696#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3697#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3698#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 3699#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 3700#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3701#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3702#define PIPECONF_BPC_MASK (0x7 << 5)
3703#define PIPECONF_8BPC (0<<5)
3704#define PIPECONF_10BPC (1<<5)
3705#define PIPECONF_6BPC (2<<5)
3706#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3707#define PIPECONF_DITHER_EN (1<<4)
3708#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3709#define PIPECONF_DITHER_TYPE_SP (0<<2)
3710#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3711#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3712#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 3713#define _PIPEASTAT 0x70024
585fb111 3714#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 3715#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3716#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3717#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 3718#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 3719#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3720#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3721#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3722#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3723#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3724#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3725#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3726#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3727#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3728#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 3729#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 3730#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
3731#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3732#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 3733#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 3734#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3735#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3736#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
3737#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3738#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3739#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3740#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 3741#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 3742#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 3743#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3744#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3745#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3746#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3747#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3748#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
10c59c51 3749#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 3750#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
3751#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3752#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 3753#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 3754#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
3755#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3756#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 3757#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 3758#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 3759#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
3760#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3761
755e9019
ID
3762#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3763#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3764
84fd4f4e
RB
3765#define PIPE_A_OFFSET 0x70000
3766#define PIPE_B_OFFSET 0x71000
3767#define PIPE_C_OFFSET 0x72000
3768#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
3769/*
3770 * There's actually no pipe EDP. Some pipe registers have
3771 * simply shifted from the pipe to the transcoder, while
3772 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3773 * to access such registers in transcoder EDP.
3774 */
3775#define PIPE_EDP_OFFSET 0x7f000
3776
5c969aa7
DL
3777#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3778 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3779 dev_priv->info.display_mmio_offset)
a57c774a
AK
3780
3781#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3782#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3783#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3784#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3785#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 3786
756f85cf
PZ
3787#define _PIPE_MISC_A 0x70030
3788#define _PIPE_MISC_B 0x71030
3789#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3790#define PIPEMISC_DITHER_8_BPC (0<<5)
3791#define PIPEMISC_DITHER_10_BPC (1<<5)
3792#define PIPEMISC_DITHER_6_BPC (2<<5)
3793#define PIPEMISC_DITHER_12_BPC (3<<5)
3794#define PIPEMISC_DITHER_ENABLE (1<<4)
3795#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3796#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 3797#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 3798
b41fbda1 3799#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3800#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3801#define PIPEB_HLINE_INT_EN (1<<28)
3802#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
3803#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3804#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3805#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 3806#define PIPE_PSR_INT_EN (1<<22)
7983117f 3807#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3808#define PIPEA_HLINE_INT_EN (1<<20)
3809#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
3810#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3811#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 3812#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
3813#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3814#define PIPEC_HLINE_INT_EN (1<<12)
3815#define PIPEC_VBLANK_INT_EN (1<<11)
3816#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3817#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3818#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 3819
bf67a6fd
VS
3820#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3821#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3822#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3823#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3824#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
3825#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3826#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3827#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3828#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3829#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3830#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3831#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3832#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3833#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
3834#define DPINVGTT_EN_MASK_CHV 0xfff0000
3835#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3836#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3837#define PLANEC_INVALID_GTT_STATUS (1<<9)
3838#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
3839#define CURSORB_INVALID_GTT_STATUS (1<<7)
3840#define CURSORA_INVALID_GTT_STATUS (1<<6)
3841#define SPRITED_INVALID_GTT_STATUS (1<<5)
3842#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3843#define PLANEB_INVALID_GTT_STATUS (1<<3)
3844#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3845#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3846#define PLANEA_INVALID_GTT_STATUS (1<<0)
3847#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 3848#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 3849
585fb111
JB
3850#define DSPARB 0x70030
3851#define DSPARB_CSTART_MASK (0x7f << 7)
3852#define DSPARB_CSTART_SHIFT 7
3853#define DSPARB_BSTART_MASK (0x7f)
3854#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3855#define DSPARB_BEND_SHIFT 9 /* on 855 */
3856#define DSPARB_AEND_SHIFT 0
3857
5c969aa7 3858#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0e442c60 3859#define DSPFW_SR_SHIFT 23
0206e353 3860#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 3861#define DSPFW_CURSORB_SHIFT 16
d4294342 3862#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 3863#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
3864#define DSPFW_PLANEB_MASK (0x7f<<8)
3865#define DSPFW_PLANEA_MASK (0x7f)
5c969aa7 3866#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0e442c60 3867#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 3868#define DSPFW_CURSORA_SHIFT 8
d4294342 3869#define DSPFW_PLANEC_MASK (0x7f)
5c969aa7 3870#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0e442c60
JB
3871#define DSPFW_HPLL_SR_EN (1<<31)
3872#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 3873#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
3874#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3875#define DSPFW_HPLL_CURSOR_SHIFT 16
3876#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3877#define DSPFW_HPLL_SR_MASK (0x1ff)
5c969aa7
DL
3878#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3879#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
7662c8bd 3880
12a3c055
GB
3881/* drain latency register values*/
3882#define DRAIN_LATENCY_PRECISION_32 32
22c5aee3 3883#define DRAIN_LATENCY_PRECISION_64 64
8f6d8ee9 3884#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
22c5aee3
ZW
3885#define DDL_CURSORA_PRECISION_64 (1<<31)
3886#define DDL_CURSORA_PRECISION_32 (0<<31)
12a3c055 3887#define DDL_CURSORA_SHIFT 24
22c5aee3
ZW
3888#define DDL_SPRITEB_PRECISION_64 (1<<23)
3889#define DDL_SPRITEB_PRECISION_32 (0<<23)
c294c545 3890#define DDL_SPRITEB_SHIFT 16
22c5aee3
ZW
3891#define DDL_SPRITEA_PRECISION_64 (1<<15)
3892#define DDL_SPRITEA_PRECISION_32 (0<<15)
c294c545 3893#define DDL_SPRITEA_SHIFT 8
22c5aee3
ZW
3894#define DDL_PLANEA_PRECISION_64 (1<<7)
3895#define DDL_PLANEA_PRECISION_32 (0<<7)
c294c545
VS
3896#define DDL_PLANEA_SHIFT 0
3897
8f6d8ee9 3898#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
22c5aee3
ZW
3899#define DDL_CURSORB_PRECISION_64 (1<<31)
3900#define DDL_CURSORB_PRECISION_32 (0<<31)
12a3c055 3901#define DDL_CURSORB_SHIFT 24
22c5aee3
ZW
3902#define DDL_SPRITED_PRECISION_64 (1<<23)
3903#define DDL_SPRITED_PRECISION_32 (0<<23)
c294c545 3904#define DDL_SPRITED_SHIFT 16
22c5aee3
ZW
3905#define DDL_SPRITEC_PRECISION_64 (1<<15)
3906#define DDL_SPRITEC_PRECISION_32 (0<<15)
c294c545 3907#define DDL_SPRITEC_SHIFT 8
22c5aee3
ZW
3908#define DDL_PLANEB_PRECISION_64 (1<<7)
3909#define DDL_PLANEB_PRECISION_32 (0<<7)
c294c545
VS
3910#define DDL_PLANEB_SHIFT 0
3911
3912#define VLV_DDL3 (VLV_DISPLAY_BASE + 0x70058)
22c5aee3
ZW
3913#define DDL_CURSORC_PRECISION_64 (1<<31)
3914#define DDL_CURSORC_PRECISION_32 (0<<31)
c294c545 3915#define DDL_CURSORC_SHIFT 24
22c5aee3
ZW
3916#define DDL_SPRITEF_PRECISION_64 (1<<23)
3917#define DDL_SPRITEF_PRECISION_32 (0<<23)
c294c545 3918#define DDL_SPRITEF_SHIFT 16
22c5aee3
ZW
3919#define DDL_SPRITEE_PRECISION_64 (1<<15)
3920#define DDL_SPRITEE_PRECISION_32 (0<<15)
c294c545 3921#define DDL_SPRITEE_SHIFT 8
22c5aee3
ZW
3922#define DDL_PLANEC_PRECISION_64 (1<<7)
3923#define DDL_PLANEC_PRECISION_32 (0<<7)
c294c545 3924#define DDL_PLANEC_SHIFT 0
12a3c055 3925
7662c8bd 3926/* FIFO watermark sizes etc */
0e442c60 3927#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
3928#define I915_FIFO_LINE_SIZE 64
3929#define I830_FIFO_LINE_SIZE 32
0e442c60 3930
ceb04246 3931#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 3932#define G4X_FIFO_SIZE 127
1b07e04e
ZY
3933#define I965_FIFO_SIZE 512
3934#define I945_FIFO_SIZE 127
7662c8bd 3935#define I915_FIFO_SIZE 95
dff33cfc 3936#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 3937#define I830_FIFO_SIZE 95
0e442c60 3938
ceb04246 3939#define VALLEYVIEW_MAX_WM 0xff
0e442c60 3940#define G4X_MAX_WM 0x3f
7662c8bd
SL
3941#define I915_MAX_WM 0x3f
3942
f2b115e6
AJ
3943#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3944#define PINEVIEW_FIFO_LINE_SIZE 64
3945#define PINEVIEW_MAX_WM 0x1ff
3946#define PINEVIEW_DFT_WM 0x3f
3947#define PINEVIEW_DFT_HPLLOFF_WM 0
3948#define PINEVIEW_GUARD_WM 10
3949#define PINEVIEW_CURSOR_FIFO 64
3950#define PINEVIEW_CURSOR_MAX_WM 0x3f
3951#define PINEVIEW_CURSOR_DFT_WM 0
3952#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3953
ceb04246 3954#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3955#define I965_CURSOR_FIFO 64
3956#define I965_CURSOR_MAX_WM 32
3957#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3958
3959/* define the Watermark register on Ironlake */
3960#define WM0_PIPEA_ILK 0x45100
1996d624 3961#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 3962#define WM0_PIPE_PLANE_SHIFT 16
1996d624 3963#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 3964#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 3965#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
3966
3967#define WM0_PIPEB_ILK 0x45104
d6c892df 3968#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3969#define WM1_LP_ILK 0x45108
3970#define WM1_LP_SR_EN (1<<31)
3971#define WM1_LP_LATENCY_SHIFT 24
3972#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3973#define WM1_LP_FBC_MASK (0xf<<20)
3974#define WM1_LP_FBC_SHIFT 20
416f4727 3975#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 3976#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 3977#define WM1_LP_SR_SHIFT 8
1996d624 3978#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
3979#define WM2_LP_ILK 0x4510c
3980#define WM2_LP_EN (1<<31)
3981#define WM3_LP_ILK 0x45110
3982#define WM3_LP_EN (1<<31)
3983#define WM1S_LP_ILK 0x45120
b840d907
JB
3984#define WM2S_LP_IVB 0x45124
3985#define WM3S_LP_IVB 0x45128
dd8849c8 3986#define WM1S_LP_EN (1<<31)
7f8a8569 3987
cca32e9a
PZ
3988#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3989 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3990 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3991
7f8a8569
ZW
3992/* Memory latency timer register */
3993#define MLTR_ILK 0x11222
b79d4990
JB
3994#define MLTR_WM1_SHIFT 0
3995#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3996/* the unit of memory self-refresh latency time is 0.5us */
3997#define ILK_SRLT_MASK 0x3f
3998
1398261a
YL
3999
4000/* the address where we get all kinds of latency value */
4001#define SSKPD 0x5d10
4002#define SSKPD_WM_MASK 0x3f
4003#define SSKPD_WM0_SHIFT 0
4004#define SSKPD_WM1_SHIFT 8
4005#define SSKPD_WM2_SHIFT 16
4006#define SSKPD_WM3_SHIFT 24
4007
585fb111
JB
4008/*
4009 * The two pipe frame counter registers are not synchronized, so
4010 * reading a stable value is somewhat tricky. The following code
4011 * should work:
4012 *
4013 * do {
4014 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4015 * PIPE_FRAME_HIGH_SHIFT;
4016 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4017 * PIPE_FRAME_LOW_SHIFT);
4018 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4019 * PIPE_FRAME_HIGH_SHIFT);
4020 * } while (high1 != high2);
4021 * frame = (high1 << 8) | low1;
4022 */
25a2e2d0 4023#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
4024#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4025#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 4026#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
4027#define PIPE_FRAME_LOW_MASK 0xff000000
4028#define PIPE_FRAME_LOW_SHIFT 24
4029#define PIPE_PIXEL_MASK 0x00ffffff
4030#define PIPE_PIXEL_SHIFT 0
9880b7a5 4031/* GM45+ just has to be different */
eb6008ad
RB
4032#define _PIPEA_FRMCOUNT_GM45 0x70040
4033#define _PIPEA_FLIPCOUNT_GM45 0x70044
4034#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
75f7f3ec 4035#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
585fb111
JB
4036
4037/* Cursor A & B regs */
5efb3e28 4038#define _CURACNTR 0x70080
14b60391
JB
4039/* Old style CUR*CNTR flags (desktop 8xx) */
4040#define CURSOR_ENABLE 0x80000000
4041#define CURSOR_GAMMA_ENABLE 0x40000000
4042#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 4043#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4044#define CURSOR_FORMAT_SHIFT 24
4045#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4046#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4047#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4048#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4049#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4050#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4051/* New style CUR*CNTR flags */
4052#define CURSOR_MODE 0x27
585fb111 4053#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4054#define CURSOR_MODE_128_32B_AX 0x02
4055#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4056#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4057#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4058#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4059#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4060#define MCURSOR_PIPE_SELECT (1 << 28)
4061#define MCURSOR_PIPE_A 0x00
4062#define MCURSOR_PIPE_B (1 << 28)
585fb111 4063#define MCURSOR_GAMMA_ENABLE (1 << 26)
1f5d76db 4064#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4065#define _CURABASE 0x70084
4066#define _CURAPOS 0x70088
585fb111
JB
4067#define CURSOR_POS_MASK 0x007FF
4068#define CURSOR_POS_SIGN 0x8000
4069#define CURSOR_X_SHIFT 0
4070#define CURSOR_Y_SHIFT 16
14b60391 4071#define CURSIZE 0x700a0
5efb3e28
VS
4072#define _CURBCNTR 0x700c0
4073#define _CURBBASE 0x700c4
4074#define _CURBPOS 0x700c8
585fb111 4075
65a21cd6
JB
4076#define _CURBCNTR_IVB 0x71080
4077#define _CURBBASE_IVB 0x71084
4078#define _CURBPOS_IVB 0x71088
4079
5efb3e28
VS
4080#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4081 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4082 dev_priv->info.display_mmio_offset)
4083
4084#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4085#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4086#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4087
5efb3e28
VS
4088#define CURSOR_A_OFFSET 0x70080
4089#define CURSOR_B_OFFSET 0x700c0
4090#define CHV_CURSOR_C_OFFSET 0x700e0
4091#define IVB_CURSOR_B_OFFSET 0x71080
4092#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4093
585fb111 4094/* Display A control */
a57c774a 4095#define _DSPACNTR 0x70180
585fb111
JB
4096#define DISPLAY_PLANE_ENABLE (1<<31)
4097#define DISPLAY_PLANE_DISABLE 0
4098#define DISPPLANE_GAMMA_ENABLE (1<<30)
4099#define DISPPLANE_GAMMA_DISABLE 0
4100#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4101#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4102#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4103#define DISPPLANE_BGRA555 (0x3<<26)
4104#define DISPPLANE_BGRX555 (0x4<<26)
4105#define DISPPLANE_BGRX565 (0x5<<26)
4106#define DISPPLANE_BGRX888 (0x6<<26)
4107#define DISPPLANE_BGRA888 (0x7<<26)
4108#define DISPPLANE_RGBX101010 (0x8<<26)
4109#define DISPPLANE_RGBA101010 (0x9<<26)
4110#define DISPPLANE_BGRX101010 (0xa<<26)
4111#define DISPPLANE_RGBX161616 (0xc<<26)
4112#define DISPPLANE_RGBX888 (0xe<<26)
4113#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4114#define DISPPLANE_STEREO_ENABLE (1<<25)
4115#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4116#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4117#define DISPPLANE_SEL_PIPE_SHIFT 24
4118#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 4119#define DISPPLANE_SEL_PIPE_A 0
b24e7179 4120#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
4121#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4122#define DISPPLANE_SRC_KEY_DISABLE 0
4123#define DISPPLANE_LINE_DOUBLE (1<<20)
4124#define DISPPLANE_NO_LINE_DOUBLE 0
4125#define DISPPLANE_STEREO_POLARITY_FIRST 0
4126#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 4127#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 4128#define DISPPLANE_TILED (1<<10)
a57c774a
AK
4129#define _DSPAADDR 0x70184
4130#define _DSPASTRIDE 0x70188
4131#define _DSPAPOS 0x7018C /* reserved */
4132#define _DSPASIZE 0x70190
4133#define _DSPASURF 0x7019C /* 965+ only */
4134#define _DSPATILEOFF 0x701A4 /* 965+ only */
4135#define _DSPAOFFSET 0x701A4 /* HSW */
4136#define _DSPASURFLIVE 0x701AC
4137
4138#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4139#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4140#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4141#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4142#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4143#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4144#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 4145#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
4146#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4147#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 4148
446f2545
AR
4149/* Display/Sprite base address macros */
4150#define DISP_BASEADDR_MASK (0xfffff000)
4151#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4152#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 4153
585fb111 4154/* VBIOS flags */
5c969aa7
DL
4155#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4156#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4157#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4158#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4159#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4160#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4161#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4162#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4163#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4164#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4165#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4166#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4167#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
4168
4169/* Pipe B */
5c969aa7
DL
4170#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4171#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4172#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
4173#define _PIPEBFRAMEHIGH 0x71040
4174#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
4175#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4176#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 4177
585fb111
JB
4178
4179/* Display B control */
5c969aa7 4180#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
4181#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4182#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4183#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4184#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
4185#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4186#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4187#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4188#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4189#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4190#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4191#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4192#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4193
b840d907
JB
4194/* Sprite A control */
4195#define _DVSACNTR 0x72180
4196#define DVS_ENABLE (1<<31)
4197#define DVS_GAMMA_ENABLE (1<<30)
4198#define DVS_PIXFORMAT_MASK (3<<25)
4199#define DVS_FORMAT_YUV422 (0<<25)
4200#define DVS_FORMAT_RGBX101010 (1<<25)
4201#define DVS_FORMAT_RGBX888 (2<<25)
4202#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 4203#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 4204#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 4205#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
4206#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4207#define DVS_YUV_ORDER_YUYV (0<<16)
4208#define DVS_YUV_ORDER_UYVY (1<<16)
4209#define DVS_YUV_ORDER_YVYU (2<<16)
4210#define DVS_YUV_ORDER_VYUY (3<<16)
4211#define DVS_DEST_KEY (1<<2)
4212#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4213#define DVS_TILED (1<<10)
4214#define _DVSALINOFF 0x72184
4215#define _DVSASTRIDE 0x72188
4216#define _DVSAPOS 0x7218c
4217#define _DVSASIZE 0x72190
4218#define _DVSAKEYVAL 0x72194
4219#define _DVSAKEYMSK 0x72198
4220#define _DVSASURF 0x7219c
4221#define _DVSAKEYMAXVAL 0x721a0
4222#define _DVSATILEOFF 0x721a4
4223#define _DVSASURFLIVE 0x721ac
4224#define _DVSASCALE 0x72204
4225#define DVS_SCALE_ENABLE (1<<31)
4226#define DVS_FILTER_MASK (3<<29)
4227#define DVS_FILTER_MEDIUM (0<<29)
4228#define DVS_FILTER_ENHANCING (1<<29)
4229#define DVS_FILTER_SOFTENING (2<<29)
4230#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4231#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4232#define _DVSAGAMC 0x72300
4233
4234#define _DVSBCNTR 0x73180
4235#define _DVSBLINOFF 0x73184
4236#define _DVSBSTRIDE 0x73188
4237#define _DVSBPOS 0x7318c
4238#define _DVSBSIZE 0x73190
4239#define _DVSBKEYVAL 0x73194
4240#define _DVSBKEYMSK 0x73198
4241#define _DVSBSURF 0x7319c
4242#define _DVSBKEYMAXVAL 0x731a0
4243#define _DVSBTILEOFF 0x731a4
4244#define _DVSBSURFLIVE 0x731ac
4245#define _DVSBSCALE 0x73204
4246#define _DVSBGAMC 0x73300
4247
4248#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4249#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4250#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4251#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4252#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 4253#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
4254#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4255#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4256#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
4257#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4258#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 4259#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
4260
4261#define _SPRA_CTL 0x70280
4262#define SPRITE_ENABLE (1<<31)
4263#define SPRITE_GAMMA_ENABLE (1<<30)
4264#define SPRITE_PIXFORMAT_MASK (7<<25)
4265#define SPRITE_FORMAT_YUV422 (0<<25)
4266#define SPRITE_FORMAT_RGBX101010 (1<<25)
4267#define SPRITE_FORMAT_RGBX888 (2<<25)
4268#define SPRITE_FORMAT_RGBX161616 (3<<25)
4269#define SPRITE_FORMAT_YUV444 (4<<25)
4270#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 4271#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
4272#define SPRITE_SOURCE_KEY (1<<22)
4273#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4274#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4275#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4276#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4277#define SPRITE_YUV_ORDER_YUYV (0<<16)
4278#define SPRITE_YUV_ORDER_UYVY (1<<16)
4279#define SPRITE_YUV_ORDER_YVYU (2<<16)
4280#define SPRITE_YUV_ORDER_VYUY (3<<16)
4281#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4282#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4283#define SPRITE_TILED (1<<10)
4284#define SPRITE_DEST_KEY (1<<2)
4285#define _SPRA_LINOFF 0x70284
4286#define _SPRA_STRIDE 0x70288
4287#define _SPRA_POS 0x7028c
4288#define _SPRA_SIZE 0x70290
4289#define _SPRA_KEYVAL 0x70294
4290#define _SPRA_KEYMSK 0x70298
4291#define _SPRA_SURF 0x7029c
4292#define _SPRA_KEYMAX 0x702a0
4293#define _SPRA_TILEOFF 0x702a4
c54173a8 4294#define _SPRA_OFFSET 0x702a4
32ae46bf 4295#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
4296#define _SPRA_SCALE 0x70304
4297#define SPRITE_SCALE_ENABLE (1<<31)
4298#define SPRITE_FILTER_MASK (3<<29)
4299#define SPRITE_FILTER_MEDIUM (0<<29)
4300#define SPRITE_FILTER_ENHANCING (1<<29)
4301#define SPRITE_FILTER_SOFTENING (2<<29)
4302#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4303#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4304#define _SPRA_GAMC 0x70400
4305
4306#define _SPRB_CTL 0x71280
4307#define _SPRB_LINOFF 0x71284
4308#define _SPRB_STRIDE 0x71288
4309#define _SPRB_POS 0x7128c
4310#define _SPRB_SIZE 0x71290
4311#define _SPRB_KEYVAL 0x71294
4312#define _SPRB_KEYMSK 0x71298
4313#define _SPRB_SURF 0x7129c
4314#define _SPRB_KEYMAX 0x712a0
4315#define _SPRB_TILEOFF 0x712a4
c54173a8 4316#define _SPRB_OFFSET 0x712a4
32ae46bf 4317#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
4318#define _SPRB_SCALE 0x71304
4319#define _SPRB_GAMC 0x71400
4320
4321#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4322#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4323#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4324#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4325#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4326#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4327#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4328#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4329#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4330#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 4331#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
4332#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4333#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 4334#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 4335
921c3b67 4336#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 4337#define SP_ENABLE (1<<31)
4ea67bc7 4338#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
4339#define SP_PIXFORMAT_MASK (0xf<<26)
4340#define SP_FORMAT_YUV422 (0<<26)
4341#define SP_FORMAT_BGR565 (5<<26)
4342#define SP_FORMAT_BGRX8888 (6<<26)
4343#define SP_FORMAT_BGRA8888 (7<<26)
4344#define SP_FORMAT_RGBX1010102 (8<<26)
4345#define SP_FORMAT_RGBA1010102 (9<<26)
4346#define SP_FORMAT_RGBX8888 (0xe<<26)
4347#define SP_FORMAT_RGBA8888 (0xf<<26)
4348#define SP_SOURCE_KEY (1<<22)
4349#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4350#define SP_YUV_ORDER_YUYV (0<<16)
4351#define SP_YUV_ORDER_UYVY (1<<16)
4352#define SP_YUV_ORDER_YVYU (2<<16)
4353#define SP_YUV_ORDER_VYUY (3<<16)
4354#define SP_TILED (1<<10)
921c3b67
VS
4355#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4356#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4357#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4358#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4359#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4360#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4361#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4362#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4363#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4364#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4365#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
4366
4367#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4368#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4369#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4370#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4371#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4372#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4373#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4374#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4375#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4376#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4377#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4378#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
4379
4380#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4381#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4382#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4383#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4384#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4385#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4386#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4387#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4388#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4389#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4390#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4391#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4392
585fb111
JB
4393/* VBIOS regs */
4394#define VGACNTRL 0x71400
4395# define VGA_DISP_DISABLE (1 << 31)
4396# define VGA_2X_MODE (1 << 30)
4397# define VGA_PIPE_B_SELECT (1 << 29)
4398
766aa1c4
VS
4399#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4400
f2b115e6 4401/* Ironlake */
b9055052
ZW
4402
4403#define CPU_VGACNTRL 0x41000
4404
4405#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4406#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4407#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4408#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4409#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4410#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4411#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4412#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4413#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4414
4415/* refresh rate hardware control */
4416#define RR_HW_CTL 0x45300
4417#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4418#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4419
4420#define FDI_PLL_BIOS_0 0x46000
021357ac 4421#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
4422#define FDI_PLL_BIOS_1 0x46004
4423#define FDI_PLL_BIOS_2 0x46008
4424#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4425#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4426#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4427
8956c8bb
EA
4428#define PCH_3DCGDIS0 0x46020
4429# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4430# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4431
06f37751
EA
4432#define PCH_3DCGDIS1 0x46024
4433# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4434
b9055052
ZW
4435#define FDI_PLL_FREQ_CTL 0x46030
4436#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4437#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4438#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4439
4440
a57c774a 4441#define _PIPEA_DATA_M1 0x60030
5eddb70b 4442#define PIPE_DATA_M1_OFFSET 0
a57c774a 4443#define _PIPEA_DATA_N1 0x60034
5eddb70b 4444#define PIPE_DATA_N1_OFFSET 0
b9055052 4445
a57c774a 4446#define _PIPEA_DATA_M2 0x60038
5eddb70b 4447#define PIPE_DATA_M2_OFFSET 0
a57c774a 4448#define _PIPEA_DATA_N2 0x6003c
5eddb70b 4449#define PIPE_DATA_N2_OFFSET 0
b9055052 4450
a57c774a 4451#define _PIPEA_LINK_M1 0x60040
5eddb70b 4452#define PIPE_LINK_M1_OFFSET 0
a57c774a 4453#define _PIPEA_LINK_N1 0x60044
5eddb70b 4454#define PIPE_LINK_N1_OFFSET 0
b9055052 4455
a57c774a 4456#define _PIPEA_LINK_M2 0x60048
5eddb70b 4457#define PIPE_LINK_M2_OFFSET 0
a57c774a 4458#define _PIPEA_LINK_N2 0x6004c
5eddb70b 4459#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
4460
4461/* PIPEB timing regs are same start from 0x61000 */
4462
a57c774a
AK
4463#define _PIPEB_DATA_M1 0x61030
4464#define _PIPEB_DATA_N1 0x61034
4465#define _PIPEB_DATA_M2 0x61038
4466#define _PIPEB_DATA_N2 0x6103c
4467#define _PIPEB_LINK_M1 0x61040
4468#define _PIPEB_LINK_N1 0x61044
4469#define _PIPEB_LINK_M2 0x61048
4470#define _PIPEB_LINK_N2 0x6104c
4471
4472#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4473#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4474#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4475#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4476#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4477#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4478#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4479#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
4480
4481/* CPU panel fitter */
9db4a9c7
JB
4482/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4483#define _PFA_CTL_1 0x68080
4484#define _PFB_CTL_1 0x68880
b9055052 4485#define PF_ENABLE (1<<31)
13888d78
PZ
4486#define PF_PIPE_SEL_MASK_IVB (3<<29)
4487#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
4488#define PF_FILTER_MASK (3<<23)
4489#define PF_FILTER_PROGRAMMED (0<<23)
4490#define PF_FILTER_MED_3x3 (1<<23)
4491#define PF_FILTER_EDGE_ENHANCE (2<<23)
4492#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
4493#define _PFA_WIN_SZ 0x68074
4494#define _PFB_WIN_SZ 0x68874
4495#define _PFA_WIN_POS 0x68070
4496#define _PFB_WIN_POS 0x68870
4497#define _PFA_VSCALE 0x68084
4498#define _PFB_VSCALE 0x68884
4499#define _PFA_HSCALE 0x68090
4500#define _PFB_HSCALE 0x68890
4501
4502#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4503#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4504#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4505#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4506#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
4507
4508/* legacy palette */
9db4a9c7
JB
4509#define _LGC_PALETTE_A 0x4a000
4510#define _LGC_PALETTE_B 0x4a800
4511#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 4512
42db64ef
PZ
4513#define _GAMMA_MODE_A 0x4a480
4514#define _GAMMA_MODE_B 0x4ac80
4515#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4516#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
4517#define GAMMA_MODE_MODE_8BIT (0 << 0)
4518#define GAMMA_MODE_MODE_10BIT (1 << 0)
4519#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
4520#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4521
b9055052
ZW
4522/* interrupts */
4523#define DE_MASTER_IRQ_CONTROL (1 << 31)
4524#define DE_SPRITEB_FLIP_DONE (1 << 29)
4525#define DE_SPRITEA_FLIP_DONE (1 << 28)
4526#define DE_PLANEB_FLIP_DONE (1 << 27)
4527#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 4528#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
4529#define DE_PCU_EVENT (1 << 25)
4530#define DE_GTT_FAULT (1 << 24)
4531#define DE_POISON (1 << 23)
4532#define DE_PERFORM_COUNTER (1 << 22)
4533#define DE_PCH_EVENT (1 << 21)
4534#define DE_AUX_CHANNEL_A (1 << 20)
4535#define DE_DP_A_HOTPLUG (1 << 19)
4536#define DE_GSE (1 << 18)
4537#define DE_PIPEB_VBLANK (1 << 15)
4538#define DE_PIPEB_EVEN_FIELD (1 << 14)
4539#define DE_PIPEB_ODD_FIELD (1 << 13)
4540#define DE_PIPEB_LINE_COMPARE (1 << 12)
4541#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 4542#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
4543#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4544#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 4545#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
4546#define DE_PIPEA_EVEN_FIELD (1 << 6)
4547#define DE_PIPEA_ODD_FIELD (1 << 5)
4548#define DE_PIPEA_LINE_COMPARE (1 << 4)
4549#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 4550#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 4551#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 4552#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 4553#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 4554
b1f14ad0 4555/* More Ivybridge lolz */
8664281b 4556#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
4557#define DE_GSE_IVB (1<<29)
4558#define DE_PCH_EVENT_IVB (1<<28)
4559#define DE_DP_A_HOTPLUG_IVB (1<<27)
4560#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
4561#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4562#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4563#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 4564#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 4565#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 4566#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
4567#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4568#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 4569#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 4570#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
4571#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4572
7eea1ddf
JB
4573#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4574#define MASTER_INTERRUPT_ENABLE (1<<31)
4575
b9055052
ZW
4576#define DEISR 0x44000
4577#define DEIMR 0x44004
4578#define DEIIR 0x44008
4579#define DEIER 0x4400c
4580
b9055052
ZW
4581#define GTISR 0x44010
4582#define GTIMR 0x44014
4583#define GTIIR 0x44018
4584#define GTIER 0x4401c
4585
abd58f01
BW
4586#define GEN8_MASTER_IRQ 0x44200
4587#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4588#define GEN8_PCU_IRQ (1<<30)
4589#define GEN8_DE_PCH_IRQ (1<<23)
4590#define GEN8_DE_MISC_IRQ (1<<22)
4591#define GEN8_DE_PORT_IRQ (1<<20)
4592#define GEN8_DE_PIPE_C_IRQ (1<<18)
4593#define GEN8_DE_PIPE_B_IRQ (1<<17)
4594#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 4595#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 4596#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 4597#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
4598#define GEN8_GT_VCS2_IRQ (1<<3)
4599#define GEN8_GT_VCS1_IRQ (1<<2)
4600#define GEN8_GT_BCS_IRQ (1<<1)
4601#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
4602
4603#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4604#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4605#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4606#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4607
4608#define GEN8_BCS_IRQ_SHIFT 16
4609#define GEN8_RCS_IRQ_SHIFT 0
4610#define GEN8_VCS2_IRQ_SHIFT 16
4611#define GEN8_VCS1_IRQ_SHIFT 0
4612#define GEN8_VECS_IRQ_SHIFT 0
4613
4614#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4615#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4616#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4617#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 4618#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
4619#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4620#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4621#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4622#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4623#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4624#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 4625#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
4626#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4627#define GEN8_PIPE_VSYNC (1 << 1)
4628#define GEN8_PIPE_VBLANK (1 << 0)
30100f2b
DV
4629#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4630 (GEN8_PIPE_CURSOR_FAULT | \
4631 GEN8_PIPE_SPRITE_FAULT | \
4632 GEN8_PIPE_PRIMARY_FAULT)
abd58f01
BW
4633
4634#define GEN8_DE_PORT_ISR 0x44440
4635#define GEN8_DE_PORT_IMR 0x44444
4636#define GEN8_DE_PORT_IIR 0x44448
4637#define GEN8_DE_PORT_IER 0x4444c
6d766f02
DV
4638#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4639#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
4640
4641#define GEN8_DE_MISC_ISR 0x44460
4642#define GEN8_DE_MISC_IMR 0x44464
4643#define GEN8_DE_MISC_IIR 0x44468
4644#define GEN8_DE_MISC_IER 0x4446c
4645#define GEN8_DE_MISC_GSE (1 << 27)
4646
4647#define GEN8_PCU_ISR 0x444e0
4648#define GEN8_PCU_IMR 0x444e4
4649#define GEN8_PCU_IIR 0x444e8
4650#define GEN8_PCU_IER 0x444ec
4651
7f8a8569 4652#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
4653/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4654#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
4655#define ILK_DPARB_GATE (1<<22)
4656#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
4657#define FUSE_STRAP 0x42014
4658#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4659#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4660#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4661#define ILK_HDCP_DISABLE (1 << 25)
4662#define ILK_eDP_A_DISABLE (1 << 24)
4663#define HSW_CDCLK_LIMIT (1 << 24)
4664#define ILK_DESKTOP (1 << 23)
231e54f6
DL
4665
4666#define ILK_DSPCLK_GATE_D 0x42020
4667#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4668#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4669#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4670#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4671#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 4672
116ac8d2
EA
4673#define IVB_CHICKEN3 0x4200c
4674# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4675# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4676
90a88643 4677#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 4678#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
4679#define FORCE_ARB_IDLE_PLANES (1 << 14)
4680
fe4ab3ce
BW
4681#define _CHICKEN_PIPESL_1_A 0x420b0
4682#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
4683#define HSW_FBCQ_DIS (1 << 22)
4684#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
4685#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4686
553bd149
ZW
4687#define DISP_ARB_CTL 0x45000
4688#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 4689#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
4690#define DISP_ARB_CTL2 0x45004
4691#define DISP_DATA_PARTITION_5_6 (1<<6)
88a2b2a3
BW
4692#define GEN7_MSG_CTL 0x45010
4693#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4694#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
4695#define HSW_NDE_RSTWRN_OPT 0x46408
4696#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 4697
e4e0c058 4698/* GEN7 chicken */
d71de14d
KG
4699#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4700# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
a75f3628
BW
4701#define COMMON_SLICE_CHICKEN2 0x7014
4702# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 4703
031994ee
VS
4704#define GEN7_L3SQCREG1 0xB010
4705#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4706
e4e0c058 4707#define GEN7_L3CNTLREG1 0xB01C
1af8452f 4708#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 4709#define GEN7_L3AGDIS (1<<19)
c9224faa
BV
4710#define GEN7_L3CNTLREG2 0xB020
4711#define GEN7_L3CNTLREG3 0xB024
e4e0c058
ED
4712
4713#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4714#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4715
61939d97
JB
4716#define GEN7_L3SQCREG4 0xb034
4717#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4718
63801f21
BW
4719/* GEN8 chicken */
4720#define HDC_CHICKEN0 0x7300
4721#define HDC_FORCE_NON_COHERENT (1<<4)
4722
db099c8f
ED
4723/* WaCatErrorRejectionIssue */
4724#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4725#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4726
f3fc4884
FJ
4727#define HSW_SCRATCH1 0xb038
4728#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4729
b9055052
ZW
4730/* PCH */
4731
23e81d69 4732/* south display engine interrupt: IBX */
776ad806
JB
4733#define SDE_AUDIO_POWER_D (1 << 27)
4734#define SDE_AUDIO_POWER_C (1 << 26)
4735#define SDE_AUDIO_POWER_B (1 << 25)
4736#define SDE_AUDIO_POWER_SHIFT (25)
4737#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4738#define SDE_GMBUS (1 << 24)
4739#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4740#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4741#define SDE_AUDIO_HDCP_MASK (3 << 22)
4742#define SDE_AUDIO_TRANSB (1 << 21)
4743#define SDE_AUDIO_TRANSA (1 << 20)
4744#define SDE_AUDIO_TRANS_MASK (3 << 20)
4745#define SDE_POISON (1 << 19)
4746/* 18 reserved */
4747#define SDE_FDI_RXB (1 << 17)
4748#define SDE_FDI_RXA (1 << 16)
4749#define SDE_FDI_MASK (3 << 16)
4750#define SDE_AUXD (1 << 15)
4751#define SDE_AUXC (1 << 14)
4752#define SDE_AUXB (1 << 13)
4753#define SDE_AUX_MASK (7 << 13)
4754/* 12 reserved */
b9055052
ZW
4755#define SDE_CRT_HOTPLUG (1 << 11)
4756#define SDE_PORTD_HOTPLUG (1 << 10)
4757#define SDE_PORTC_HOTPLUG (1 << 9)
4758#define SDE_PORTB_HOTPLUG (1 << 8)
4759#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
4760#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4761 SDE_SDVOB_HOTPLUG | \
4762 SDE_PORTB_HOTPLUG | \
4763 SDE_PORTC_HOTPLUG | \
4764 SDE_PORTD_HOTPLUG)
776ad806
JB
4765#define SDE_TRANSB_CRC_DONE (1 << 5)
4766#define SDE_TRANSB_CRC_ERR (1 << 4)
4767#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4768#define SDE_TRANSA_CRC_DONE (1 << 2)
4769#define SDE_TRANSA_CRC_ERR (1 << 1)
4770#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4771#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
4772
4773/* south display engine interrupt: CPT/PPT */
4774#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4775#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4776#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4777#define SDE_AUDIO_POWER_SHIFT_CPT 29
4778#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4779#define SDE_AUXD_CPT (1 << 27)
4780#define SDE_AUXC_CPT (1 << 26)
4781#define SDE_AUXB_CPT (1 << 25)
4782#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
4783#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4784#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4785#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 4786#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 4787#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 4788#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 4789 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
4790 SDE_PORTD_HOTPLUG_CPT | \
4791 SDE_PORTC_HOTPLUG_CPT | \
4792 SDE_PORTB_HOTPLUG_CPT)
23e81d69 4793#define SDE_GMBUS_CPT (1 << 17)
8664281b 4794#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
4795#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4796#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4797#define SDE_FDI_RXC_CPT (1 << 8)
4798#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4799#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4800#define SDE_FDI_RXB_CPT (1 << 4)
4801#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4802#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4803#define SDE_FDI_RXA_CPT (1 << 0)
4804#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4805 SDE_AUDIO_CP_REQ_B_CPT | \
4806 SDE_AUDIO_CP_REQ_A_CPT)
4807#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4808 SDE_AUDIO_CP_CHG_B_CPT | \
4809 SDE_AUDIO_CP_CHG_A_CPT)
4810#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4811 SDE_FDI_RXB_CPT | \
4812 SDE_FDI_RXA_CPT)
b9055052
ZW
4813
4814#define SDEISR 0xc4000
4815#define SDEIMR 0xc4004
4816#define SDEIIR 0xc4008
4817#define SDEIER 0xc400c
4818
8664281b 4819#define SERR_INT 0xc4040
de032bf4 4820#define SERR_INT_POISON (1<<31)
8664281b
PZ
4821#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4822#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4823#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 4824#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 4825
b9055052 4826/* digital port hotplug */
7fe0b973 4827#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
4828#define PORTD_HOTPLUG_ENABLE (1 << 20)
4829#define PORTD_PULSE_DURATION_2ms (0)
4830#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4831#define PORTD_PULSE_DURATION_6ms (2 << 18)
4832#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 4833#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
4834#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4835#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4836#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4837#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
4838#define PORTC_HOTPLUG_ENABLE (1 << 12)
4839#define PORTC_PULSE_DURATION_2ms (0)
4840#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4841#define PORTC_PULSE_DURATION_6ms (2 << 10)
4842#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 4843#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
4844#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4845#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4846#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4847#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
4848#define PORTB_HOTPLUG_ENABLE (1 << 4)
4849#define PORTB_PULSE_DURATION_2ms (0)
4850#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4851#define PORTB_PULSE_DURATION_6ms (2 << 2)
4852#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 4853#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
4854#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4855#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4856#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4857#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
4858
4859#define PCH_GPIOA 0xc5010
4860#define PCH_GPIOB 0xc5014
4861#define PCH_GPIOC 0xc5018
4862#define PCH_GPIOD 0xc501c
4863#define PCH_GPIOE 0xc5020
4864#define PCH_GPIOF 0xc5024
4865
f0217c42
EA
4866#define PCH_GMBUS0 0xc5100
4867#define PCH_GMBUS1 0xc5104
4868#define PCH_GMBUS2 0xc5108
4869#define PCH_GMBUS3 0xc510c
4870#define PCH_GMBUS4 0xc5110
4871#define PCH_GMBUS5 0xc5120
4872
9db4a9c7
JB
4873#define _PCH_DPLL_A 0xc6014
4874#define _PCH_DPLL_B 0xc6018
e9a632a5 4875#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4876
9db4a9c7 4877#define _PCH_FPA0 0xc6040
c1858123 4878#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4879#define _PCH_FPA1 0xc6044
4880#define _PCH_FPB0 0xc6048
4881#define _PCH_FPB1 0xc604c
e9a632a5
DV
4882#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4883#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4884
4885#define PCH_DPLL_TEST 0xc606c
4886
4887#define PCH_DREF_CONTROL 0xC6200
4888#define DREF_CONTROL_MASK 0x7fc3
4889#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4890#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4891#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4892#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4893#define DREF_SSC_SOURCE_DISABLE (0<<11)
4894#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4895#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4896#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4897#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4898#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4899#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4900#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4901#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4902#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4903#define DREF_SSC4_DOWNSPREAD (0<<6)
4904#define DREF_SSC4_CENTERSPREAD (1<<6)
4905#define DREF_SSC1_DISABLE (0<<1)
4906#define DREF_SSC1_ENABLE (1<<1)
4907#define DREF_SSC4_DISABLE (0)
4908#define DREF_SSC4_ENABLE (1)
4909
4910#define PCH_RAWCLK_FREQ 0xc6204
4911#define FDL_TP1_TIMER_SHIFT 12
4912#define FDL_TP1_TIMER_MASK (3<<12)
4913#define FDL_TP2_TIMER_SHIFT 10
4914#define FDL_TP2_TIMER_MASK (3<<10)
4915#define RAWCLK_FREQ_MASK 0x3ff
4916
4917#define PCH_DPLL_TMR_CFG 0xc6208
4918
4919#define PCH_SSC4_PARMS 0xc6210
4920#define PCH_SSC4_AUX_PARMS 0xc6214
4921
8db9d77b 4922#define PCH_DPLL_SEL 0xc7000
11887397
DV
4923#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4924#define TRANS_DPLLA_SEL(pipe) 0
4925#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 4926
b9055052
ZW
4927/* transcoder */
4928
275f01b2
DV
4929#define _PCH_TRANS_HTOTAL_A 0xe0000
4930#define TRANS_HTOTAL_SHIFT 16
4931#define TRANS_HACTIVE_SHIFT 0
4932#define _PCH_TRANS_HBLANK_A 0xe0004
4933#define TRANS_HBLANK_END_SHIFT 16
4934#define TRANS_HBLANK_START_SHIFT 0
4935#define _PCH_TRANS_HSYNC_A 0xe0008
4936#define TRANS_HSYNC_END_SHIFT 16
4937#define TRANS_HSYNC_START_SHIFT 0
4938#define _PCH_TRANS_VTOTAL_A 0xe000c
4939#define TRANS_VTOTAL_SHIFT 16
4940#define TRANS_VACTIVE_SHIFT 0
4941#define _PCH_TRANS_VBLANK_A 0xe0010
4942#define TRANS_VBLANK_END_SHIFT 16
4943#define TRANS_VBLANK_START_SHIFT 0
4944#define _PCH_TRANS_VSYNC_A 0xe0014
4945#define TRANS_VSYNC_END_SHIFT 16
4946#define TRANS_VSYNC_START_SHIFT 0
4947#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4948
e3b95f1e
DV
4949#define _PCH_TRANSA_DATA_M1 0xe0030
4950#define _PCH_TRANSA_DATA_N1 0xe0034
4951#define _PCH_TRANSA_DATA_M2 0xe0038
4952#define _PCH_TRANSA_DATA_N2 0xe003c
4953#define _PCH_TRANSA_LINK_M1 0xe0040
4954#define _PCH_TRANSA_LINK_N1 0xe0044
4955#define _PCH_TRANSA_LINK_M2 0xe0048
4956#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4957
2dcbc34d 4958/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
4959#define _VIDEO_DIP_CTL_A 0xe0200
4960#define _VIDEO_DIP_DATA_A 0xe0208
4961#define _VIDEO_DIP_GCP_A 0xe0210
4962
4963#define _VIDEO_DIP_CTL_B 0xe1200
4964#define _VIDEO_DIP_DATA_B 0xe1208
4965#define _VIDEO_DIP_GCP_B 0xe1210
4966
4967#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4968#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4969#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4970
2dcbc34d 4971/* Per-transcoder DIP controls (VLV) */
b906487c
VS
4972#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4973#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4974#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4975
b906487c
VS
4976#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4977#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4978#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 4979
2dcbc34d
VS
4980#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
4981#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
4982#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
4983
90b107c8 4984#define VLV_TVIDEO_DIP_CTL(pipe) \
2dcbc34d
VS
4985 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
4986 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
90b107c8 4987#define VLV_TVIDEO_DIP_DATA(pipe) \
2dcbc34d
VS
4988 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
4989 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
90b107c8 4990#define VLV_TVIDEO_DIP_GCP(pipe) \
2dcbc34d
VS
4991 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
4992 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 4993
8c5f5f7c
ED
4994/* Haswell DIP controls */
4995#define HSW_VIDEO_DIP_CTL_A 0x60200
4996#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4997#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4998#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4999#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5000#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
5001#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5002#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
5003#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5004#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5005#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5006#define HSW_VIDEO_DIP_GCP_A 0x60210
5007
5008#define HSW_VIDEO_DIP_CTL_B 0x61200
5009#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5010#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
5011#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5012#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5013#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5014#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5015#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5016#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5017#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5018#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5019#define HSW_VIDEO_DIP_GCP_B 0x61210
5020
7d9bcebe 5021#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 5022 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 5023#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 5024 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 5025#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 5026 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 5027#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 5028 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 5029#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 5030 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 5031#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 5032 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 5033
3f51e471
RV
5034#define HSW_STEREO_3D_CTL_A 0x70020
5035#define S3D_ENABLE (1<<31)
5036#define HSW_STEREO_3D_CTL_B 0x71020
5037
5038#define HSW_STEREO_3D_CTL(trans) \
a57c774a 5039 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 5040
275f01b2
DV
5041#define _PCH_TRANS_HTOTAL_B 0xe1000
5042#define _PCH_TRANS_HBLANK_B 0xe1004
5043#define _PCH_TRANS_HSYNC_B 0xe1008
5044#define _PCH_TRANS_VTOTAL_B 0xe100c
5045#define _PCH_TRANS_VBLANK_B 0xe1010
5046#define _PCH_TRANS_VSYNC_B 0xe1014
5047#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
5048
5049#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5050#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5051#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5052#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5053#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5054#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5055#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5056 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 5057
e3b95f1e
DV
5058#define _PCH_TRANSB_DATA_M1 0xe1030
5059#define _PCH_TRANSB_DATA_N1 0xe1034
5060#define _PCH_TRANSB_DATA_M2 0xe1038
5061#define _PCH_TRANSB_DATA_N2 0xe103c
5062#define _PCH_TRANSB_LINK_M1 0xe1040
5063#define _PCH_TRANSB_LINK_N1 0xe1044
5064#define _PCH_TRANSB_LINK_M2 0xe1048
5065#define _PCH_TRANSB_LINK_N2 0xe104c
5066
5067#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5068#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5069#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5070#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5071#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5072#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5073#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5074#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 5075
ab9412ba
DV
5076#define _PCH_TRANSACONF 0xf0008
5077#define _PCH_TRANSBCONF 0xf1008
5078#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5079#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
5080#define TRANS_DISABLE (0<<31)
5081#define TRANS_ENABLE (1<<31)
5082#define TRANS_STATE_MASK (1<<30)
5083#define TRANS_STATE_DISABLE (0<<30)
5084#define TRANS_STATE_ENABLE (1<<30)
5085#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5086#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5087#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5088#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 5089#define TRANS_INTERLACE_MASK (7<<21)
b9055052 5090#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 5091#define TRANS_INTERLACED (3<<21)
7c26e5c6 5092#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
5093#define TRANS_8BPC (0<<5)
5094#define TRANS_10BPC (1<<5)
5095#define TRANS_6BPC (2<<5)
5096#define TRANS_12BPC (3<<5)
5097
ce40141f
DV
5098#define _TRANSA_CHICKEN1 0xf0060
5099#define _TRANSB_CHICKEN1 0xf1060
5100#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5101#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
5102#define _TRANSA_CHICKEN2 0xf0064
5103#define _TRANSB_CHICKEN2 0xf1064
5104#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
5105#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5106#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5107#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5108#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5109#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 5110
291427f5
JB
5111#define SOUTH_CHICKEN1 0xc2000
5112#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5113#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
5114#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5115#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5116#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 5117#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
5118#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5119#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5120#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 5121
9db4a9c7
JB
5122#define _FDI_RXA_CHICKEN 0xc200c
5123#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
5124#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5125#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 5126#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 5127
382b0936 5128#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 5129#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 5130#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 5131#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 5132#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 5133
b9055052 5134/* CPU: FDI_TX */
9db4a9c7
JB
5135#define _FDI_TXA_CTL 0x60100
5136#define _FDI_TXB_CTL 0x61100
5137#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
5138#define FDI_TX_DISABLE (0<<31)
5139#define FDI_TX_ENABLE (1<<31)
5140#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5141#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5142#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5143#define FDI_LINK_TRAIN_NONE (3<<28)
5144#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5145#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5146#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5147#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5148#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5149#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5150#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5151#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
5152/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5153 SNB has different settings. */
5154/* SNB A-stepping */
5155#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5156#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5157#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5158#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5159/* SNB B-stepping */
5160#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5161#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5162#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5163#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5164#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
5165#define FDI_DP_PORT_WIDTH_SHIFT 19
5166#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5167#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 5168#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 5169/* Ironlake: hardwired to 1 */
b9055052 5170#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
5171
5172/* Ivybridge has different bits for lolz */
5173#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5174#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5175#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5176#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5177
b9055052 5178/* both Tx and Rx */
c4f9c4c2 5179#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 5180#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
5181#define FDI_SCRAMBLING_ENABLE (0<<7)
5182#define FDI_SCRAMBLING_DISABLE (1<<7)
5183
5184/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
5185#define _FDI_RXA_CTL 0xf000c
5186#define _FDI_RXB_CTL 0xf100c
5187#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 5188#define FDI_RX_ENABLE (1<<31)
b9055052 5189/* train, dp width same as FDI_TX */
357555c0
JB
5190#define FDI_FS_ERRC_ENABLE (1<<27)
5191#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 5192#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
5193#define FDI_8BPC (0<<16)
5194#define FDI_10BPC (1<<16)
5195#define FDI_6BPC (2<<16)
5196#define FDI_12BPC (3<<16)
3e68320e 5197#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
5198#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5199#define FDI_RX_PLL_ENABLE (1<<13)
5200#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5201#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5202#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5203#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5204#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 5205#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
5206/* CPT */
5207#define FDI_AUTO_TRAINING (1<<10)
5208#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5209#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5210#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5211#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5212#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 5213
04945641
PZ
5214#define _FDI_RXA_MISC 0xf0010
5215#define _FDI_RXB_MISC 0xf1010
5216#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5217#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5218#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5219#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5220#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5221#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5222#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5223#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5224
9db4a9c7
JB
5225#define _FDI_RXA_TUSIZE1 0xf0030
5226#define _FDI_RXA_TUSIZE2 0xf0038
5227#define _FDI_RXB_TUSIZE1 0xf1030
5228#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
5229#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5230#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
5231
5232/* FDI_RX interrupt register format */
5233#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5234#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5235#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5236#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5237#define FDI_RX_FS_CODE_ERR (1<<6)
5238#define FDI_RX_FE_CODE_ERR (1<<5)
5239#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5240#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5241#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5242#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5243#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5244
9db4a9c7
JB
5245#define _FDI_RXA_IIR 0xf0014
5246#define _FDI_RXA_IMR 0xf0018
5247#define _FDI_RXB_IIR 0xf1014
5248#define _FDI_RXB_IMR 0xf1018
5249#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5250#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
5251
5252#define FDI_PLL_CTL_1 0xfe000
5253#define FDI_PLL_CTL_2 0xfe004
5254
b9055052
ZW
5255#define PCH_LVDS 0xe1180
5256#define LVDS_DETECTED (1 << 1)
5257
98364379 5258/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
5259#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5260#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5261#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
a24c144c
JN
5262#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
5263#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
f12c47b2
VS
5264#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5265#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
5266
5267#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5268#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5269#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5270#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5271#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 5272
453c5420
JB
5273#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5274#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5275#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5276 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5277#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5278 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5279#define VLV_PIPE_PP_DIVISOR(pipe) \
5280 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5281
b9055052
ZW
5282#define PCH_PP_STATUS 0xc7200
5283#define PCH_PP_CONTROL 0xc7204
4a655f04 5284#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 5285#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
5286#define EDP_FORCE_VDD (1 << 3)
5287#define EDP_BLC_ENABLE (1 << 2)
5288#define PANEL_POWER_RESET (1 << 1)
5289#define PANEL_POWER_OFF (0 << 0)
5290#define PANEL_POWER_ON (1 << 0)
5291#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
5292#define PANEL_PORT_SELECT_MASK (3 << 30)
5293#define PANEL_PORT_SELECT_LVDS (0 << 30)
5294#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
5295#define PANEL_PORT_SELECT_DPC (2 << 30)
5296#define PANEL_PORT_SELECT_DPD (3 << 30)
5297#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5298#define PANEL_POWER_UP_DELAY_SHIFT 16
5299#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5300#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5301
b9055052 5302#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
5303#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5304#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5305#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5306#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5307
b9055052 5308#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
5309#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5310#define PP_REFERENCE_DIVIDER_SHIFT 8
5311#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5312#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 5313
5eb08b69
ZW
5314#define PCH_DP_B 0xe4100
5315#define PCH_DPB_AUX_CH_CTL 0xe4110
5316#define PCH_DPB_AUX_CH_DATA1 0xe4114
5317#define PCH_DPB_AUX_CH_DATA2 0xe4118
5318#define PCH_DPB_AUX_CH_DATA3 0xe411c
5319#define PCH_DPB_AUX_CH_DATA4 0xe4120
5320#define PCH_DPB_AUX_CH_DATA5 0xe4124
5321
5322#define PCH_DP_C 0xe4200
5323#define PCH_DPC_AUX_CH_CTL 0xe4210
5324#define PCH_DPC_AUX_CH_DATA1 0xe4214
5325#define PCH_DPC_AUX_CH_DATA2 0xe4218
5326#define PCH_DPC_AUX_CH_DATA3 0xe421c
5327#define PCH_DPC_AUX_CH_DATA4 0xe4220
5328#define PCH_DPC_AUX_CH_DATA5 0xe4224
5329
5330#define PCH_DP_D 0xe4300
5331#define PCH_DPD_AUX_CH_CTL 0xe4310
5332#define PCH_DPD_AUX_CH_DATA1 0xe4314
5333#define PCH_DPD_AUX_CH_DATA2 0xe4318
5334#define PCH_DPD_AUX_CH_DATA3 0xe431c
5335#define PCH_DPD_AUX_CH_DATA4 0xe4320
5336#define PCH_DPD_AUX_CH_DATA5 0xe4324
5337
8db9d77b
ZW
5338/* CPT */
5339#define PORT_TRANS_A_SEL_CPT 0
5340#define PORT_TRANS_B_SEL_CPT (1<<29)
5341#define PORT_TRANS_C_SEL_CPT (2<<29)
5342#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 5343#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
5344#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5345#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
5346#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5347#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
5348
5349#define TRANS_DP_CTL_A 0xe0300
5350#define TRANS_DP_CTL_B 0xe1300
5351#define TRANS_DP_CTL_C 0xe2300
23670b32 5352#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
5353#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5354#define TRANS_DP_PORT_SEL_B (0<<29)
5355#define TRANS_DP_PORT_SEL_C (1<<29)
5356#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 5357#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
5358#define TRANS_DP_PORT_SEL_MASK (3<<29)
5359#define TRANS_DP_AUDIO_ONLY (1<<26)
5360#define TRANS_DP_ENH_FRAMING (1<<18)
5361#define TRANS_DP_8BPC (0<<9)
5362#define TRANS_DP_10BPC (1<<9)
5363#define TRANS_DP_6BPC (2<<9)
5364#define TRANS_DP_12BPC (3<<9)
220cad3c 5365#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
5366#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5367#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5368#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5369#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 5370#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
5371
5372/* SNB eDP training params */
5373/* SNB A-stepping */
5374#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5375#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5376#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5377#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5378/* SNB B-stepping */
3c5a62b5
YL
5379#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5380#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5381#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5382#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5383#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
5384#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5385
1a2eb460
KP
5386/* IVB */
5387#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5388#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5389#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5390#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5391#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5392#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 5393#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
5394
5395/* legacy values */
5396#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5397#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5398#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5399#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5400#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5401
5402#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5403
9e72b46c
ID
5404#define VLV_PMWGICZ 0x1300a4
5405
cae5852d 5406#define FORCEWAKE 0xA18C
575155a9
JB
5407#define FORCEWAKE_VLV 0x1300b0
5408#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
5409#define FORCEWAKE_MEDIA_VLV 0x1300b8
5410#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 5411#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 5412#define FORCEWAKE_ACK 0x130090
d62b4892 5413#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
5414#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5415#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5416#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5417
d62b4892 5418#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
5419#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5420#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5421#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5422#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
31685c25 5423#define VLV_GTLC_SURVIVABILITY_REG 0x130098
8d715f00 5424#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
5425#define FORCEWAKE_KERNEL 0x1
5426#define FORCEWAKE_USER 0x2
8d715f00
KP
5427#define FORCEWAKE_MT_ACK 0x130040
5428#define ECOBUS 0xa180
5429#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 5430#define VLV_SPAREG2H 0xA194
8fd26859 5431
dd202c6d 5432#define GTFIFODBG 0x120000
90f256b5
VS
5433#define GT_FIFO_SBDROPERR (1<<6)
5434#define GT_FIFO_BLOBDROPERR (1<<5)
5435#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5436#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
5437#define GT_FIFO_OVFERR (1<<2)
5438#define GT_FIFO_IAWRERR (1<<1)
5439#define GT_FIFO_IARDERR (1<<0)
5440
46520e2b
VS
5441#define GTFIFOCTL 0x120008
5442#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 5443#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 5444
05e21cc4
BW
5445#define HSW_IDICR 0x9008
5446#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5447#define HSW_EDRAM_PRESENT 0x120010
5448
80e829fa 5449#define GEN6_UCGCTL1 0x9400
e4443e45 5450# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 5451# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 5452# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 5453
406478dc 5454#define GEN6_UCGCTL2 0x9404
0f846f81 5455# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 5456# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 5457# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 5458# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 5459# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 5460
9e72b46c
ID
5461#define GEN6_UCGCTL3 0x9408
5462
e3f33d46
JB
5463#define GEN7_UCGCTL4 0x940c
5464#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5465
9e72b46c
ID
5466#define GEN6_RCGCTL1 0x9410
5467#define GEN6_RCGCTL2 0x9414
5468#define GEN6_RSTCTL 0x9420
5469
4f1ca9e9
VS
5470#define GEN8_UCGCTL6 0x9430
5471#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5472
9e72b46c 5473#define GEN6_GFXPAUSE 0xA000
3b8d8d91 5474#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
5475#define GEN6_TURBO_DISABLE (1<<31)
5476#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 5477#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
5478#define GEN6_OFFSET(x) ((x)<<19)
5479#define GEN6_AGGRESSIVE_TURBO (0<<15)
5480#define GEN6_RC_VIDEO_FREQ 0xA00C
5481#define GEN6_RC_CONTROL 0xA090
5482#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5483#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5484#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5485#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5486#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 5487#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 5488#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
5489#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5490#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5491#define GEN6_RP_DOWN_TIMEOUT 0xA010
5492#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 5493#define GEN6_RPSTAT1 0xA01C
ccab5c82 5494#define GEN6_CAGF_SHIFT 8
f82855d3 5495#define HSW_CAGF_SHIFT 7
ccab5c82 5496#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 5497#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
5498#define GEN6_RP_CONTROL 0xA024
5499#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
5500#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5501#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5502#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5503#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5504#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
5505#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5506#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
5507#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5508#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5509#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 5510#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 5511#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
5512#define GEN6_RP_UP_THRESHOLD 0xA02C
5513#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
5514#define GEN6_RP_CUR_UP_EI 0xA050
5515#define GEN6_CURICONT_MASK 0xffffff
5516#define GEN6_RP_CUR_UP 0xA054
5517#define GEN6_CURBSYTAVG_MASK 0xffffff
5518#define GEN6_RP_PREV_UP 0xA058
5519#define GEN6_RP_CUR_DOWN_EI 0xA05C
5520#define GEN6_CURIAVG_MASK 0xffffff
5521#define GEN6_RP_CUR_DOWN 0xA060
5522#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
5523#define GEN6_RP_UP_EI 0xA068
5524#define GEN6_RP_DOWN_EI 0xA06C
5525#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
5526#define GEN6_RPDEUHWTC 0xA080
5527#define GEN6_RPDEUC 0xA084
5528#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
5529#define GEN6_RC_STATE 0xA094
5530#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5531#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5532#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5533#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5534#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5535#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 5536#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
5537#define GEN6_RC1e_THRESHOLD 0xA0B4
5538#define GEN6_RC6_THRESHOLD 0xA0B8
5539#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 5540#define VLV_RCEDATA 0xA0BC
8fd26859 5541#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 5542#define GEN6_PMINTRMSK 0xA168
baccd458 5543#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 5544#define VLV_PWRDWNUPCTL 0xA294
8fd26859
CW
5545
5546#define GEN6_PMISR 0x44020
4912d041 5547#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
5548#define GEN6_PMIIR 0x44028
5549#define GEN6_PMIER 0x4402C
5550#define GEN6_PM_MBOX_EVENT (1<<25)
5551#define GEN6_PM_THERMAL_EVENT (1<<24)
5552#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5553#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5554#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5555#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5556#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 5557#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
5558 GEN6_PM_RP_DOWN_THRESHOLD | \
5559 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 5560
67c3bf6f
D
5561#define CHV_CZ_CLOCK_FREQ_MODE_200 200
5562#define CHV_CZ_CLOCK_FREQ_MODE_267 267
5563#define CHV_CZ_CLOCK_FREQ_MODE_320 320
5564#define CHV_CZ_CLOCK_FREQ_MODE_333 333
5565#define CHV_CZ_CLOCK_FREQ_MODE_400 400
5566
9e72b46c
ID
5567#define GEN7_GT_SCRATCH_BASE 0x4F100
5568#define GEN7_GT_SCRATCH_REG_NUM 8
5569
76c3552f
D
5570#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5571#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5572#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5573
cce66a28 5574#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
5575#define VLV_COUNTER_CONTROL 0x138104
5576#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
5577#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
5578#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
5579#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5580#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 5581#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
5582#define VLV_GT_RENDER_RC6 0x138108
5583#define VLV_GT_MEDIA_RC6 0x13810C
5584
cce66a28
BW
5585#define GEN6_GT_GFX_RC6p 0x13810C
5586#define GEN6_GT_GFX_RC6pp 0x138110
31685c25
D
5587#define VLV_RENDER_C0_COUNT_REG 0x138118
5588#define VLV_MEDIA_C0_COUNT_REG 0x13811C
cce66a28 5589
8fd26859
CW
5590#define GEN6_PCODE_MAILBOX 0x138124
5591#define GEN6_PCODE_READY (1<<31)
a6044e23 5592#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
5593#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5594#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
5595#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5596#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
5597#define GEN6_PCODE_READ_D_COMP 0x10
5598#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
5599#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5600#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
2a114cc1 5601#define DISPLAY_IPS_CONTROL 0x19
8fd26859 5602#define GEN6_PCODE_DATA 0x138128
23b2f8bb 5603#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 5604#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 5605
4d85529d
BW
5606#define GEN6_GT_CORE_STATUS 0x138060
5607#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5608#define GEN6_RCn_MASK 7
5609#define GEN6_RC0 0
5610#define GEN6_RC3 2
5611#define GEN6_RC6 3
5612#define GEN6_RC7 4
5613
e3689190
BW
5614#define GEN7_MISCCPCTL (0x9424)
5615#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5616
5617/* IVYBRIDGE DPF */
5618#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 5619#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
5620#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5621#define GEN7_PARITY_ERROR_VALID (1<<13)
5622#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5623#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5624#define GEN7_PARITY_ERROR_ROW(reg) \
5625 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5626#define GEN7_PARITY_ERROR_BANK(reg) \
5627 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5628#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5629 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5630#define GEN7_L3CDERRST1_ENABLE (1<<7)
5631
b9524a1e 5632#define GEN7_L3LOG_BASE 0xB070
35a85ac6 5633#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
5634#define GEN7_L3LOG_SIZE 0x80
5635
12f3382b
JB
5636#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5637#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5638#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 5639#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
12f3382b
JB
5640#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5641
c8966e10
KG
5642#define GEN8_ROW_CHICKEN 0xe4f0
5643#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 5644#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 5645
8ab43976
JB
5646#define GEN7_ROW_CHICKEN2 0xe4f4
5647#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5648#define DOP_CLOCK_GATING_DISABLE (1<<0)
5649
f3fc4884
FJ
5650#define HSW_ROW_CHICKEN3 0xe49c
5651#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5652
fd392b60
BW
5653#define HALF_SLICE_CHICKEN3 0xe184
5654#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
bf66347c 5655#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 5656
5c969aa7 5657#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
e0dac65e
WF
5658#define INTEL_AUDIO_DEVCL 0x808629FB
5659#define INTEL_AUDIO_DEVBLC 0x80862801
5660#define INTEL_AUDIO_DEVCTG 0x80862802
5661
5662#define G4X_AUD_CNTL_ST 0x620B4
5663#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5664#define G4X_ELDV_DEVCTG (1 << 14)
5665#define G4X_ELD_ADDR (0xf << 5)
5666#define G4X_ELD_ACK (1 << 4)
5667#define G4X_HDMIW_HDMIEDID 0x6210C
5668
1202b4c6 5669#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
5670#define IBX_HDMIW_HDMIEDID_B 0xE2150
5671#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5672 IBX_HDMIW_HDMIEDID_A, \
5673 IBX_HDMIW_HDMIEDID_B)
1202b4c6 5674#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
5675#define IBX_AUD_CNTL_ST_B 0xE21B4
5676#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5677 IBX_AUD_CNTL_ST_A, \
5678 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
5679#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5680#define IBX_ELD_ADDRESS (0x1f << 5)
5681#define IBX_ELD_ACK (1 << 4)
5682#define IBX_AUD_CNTL_ST2 0xE20C0
5683#define IBX_ELD_VALIDB (1 << 0)
5684#define IBX_CP_READYB (1 << 1)
5685
5686#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
5687#define CPT_HDMIW_HDMIEDID_B 0xE5150
5688#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5689 CPT_HDMIW_HDMIEDID_A, \
5690 CPT_HDMIW_HDMIEDID_B)
1202b4c6 5691#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
5692#define CPT_AUD_CNTL_ST_B 0xE51B4
5693#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5694 CPT_AUD_CNTL_ST_A, \
5695 CPT_AUD_CNTL_ST_B)
1202b4c6 5696#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 5697
9ca2fe73
ML
5698#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5699#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5700#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5701 VLV_HDMIW_HDMIEDID_A, \
5702 VLV_HDMIW_HDMIEDID_B)
5703#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5704#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5705#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5706 VLV_AUD_CNTL_ST_A, \
5707 VLV_AUD_CNTL_ST_B)
5708#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5709
ae662d31
EA
5710/* These are the 4 32-bit write offset registers for each stream
5711 * output buffer. It determines the offset from the
5712 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5713 */
5714#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5715
b6daa025 5716#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
5717#define IBX_AUD_CONFIG_B 0xe2100
5718#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5719 IBX_AUD_CONFIG_A, \
5720 IBX_AUD_CONFIG_B)
b6daa025 5721#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
5722#define CPT_AUD_CONFIG_B 0xe5100
5723#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5724 CPT_AUD_CONFIG_A, \
5725 CPT_AUD_CONFIG_B)
9ca2fe73
ML
5726#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5727#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5728#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5729 VLV_AUD_CONFIG_A, \
5730 VLV_AUD_CONFIG_B)
5731
b6daa025
WF
5732#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5733#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5734#define AUD_CONFIG_UPPER_N_SHIFT 20
5735#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5736#define AUD_CONFIG_LOWER_N_SHIFT 4
5737#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5738#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
5739#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5740#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5741#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5742#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5743#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5744#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5745#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5746#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5747#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5748#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5749#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
5750#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5751
9a78b6cc
WX
5752/* HSW Audio */
5753#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5754#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5755#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5756 HSW_AUD_CONFIG_A, \
5757 HSW_AUD_CONFIG_B)
5758
5759#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5760#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5761#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5762 HSW_AUD_MISC_CTRL_A, \
5763 HSW_AUD_MISC_CTRL_B)
5764
5765#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5766#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5767#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5768 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5769 HSW_AUD_DIP_ELD_CTRL_ST_B)
5770
5771/* Audio Digital Converter */
5772#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5773#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5774#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5775 HSW_AUD_DIG_CNVT_1, \
5776 HSW_AUD_DIG_CNVT_2)
9b138a83 5777#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
5778
5779#define HSW_AUD_EDID_DATA_A 0x65050
5780#define HSW_AUD_EDID_DATA_B 0x65150
5781#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5782 HSW_AUD_EDID_DATA_A, \
5783 HSW_AUD_EDID_DATA_B)
5784
5785#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5786#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5787#define AUDIO_INACTIVE_C (1<<11)
5788#define AUDIO_INACTIVE_B (1<<7)
5789#define AUDIO_INACTIVE_A (1<<3)
5790#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5791#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5792#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5793#define AUDIO_ELD_VALID_A (1<<0)
5794#define AUDIO_ELD_VALID_B (1<<4)
5795#define AUDIO_ELD_VALID_C (1<<8)
5796#define AUDIO_CP_READY_A (1<<1)
5797#define AUDIO_CP_READY_B (1<<5)
5798#define AUDIO_CP_READY_C (1<<9)
5799
9eb3a752 5800/* HSW Power Wells */
fa42e23c
PZ
5801#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5802#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5803#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5804#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
5805#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5806#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 5807#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
5808#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5809#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
5810#define HSW_PWR_WELL_FORCE_ON (1<<19)
5811#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 5812
e7e104c3 5813/* Per-pipe DDI Function Control */
ad80a810
PZ
5814#define TRANS_DDI_FUNC_CTL_A 0x60400
5815#define TRANS_DDI_FUNC_CTL_B 0x61400
5816#define TRANS_DDI_FUNC_CTL_C 0x62400
5817#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
5818#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5819
ad80a810 5820#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 5821/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 5822#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 5823#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
5824#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5825#define TRANS_DDI_PORT_NONE (0<<28)
5826#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5827#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5828#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5829#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5830#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5831#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5832#define TRANS_DDI_BPC_MASK (7<<20)
5833#define TRANS_DDI_BPC_8 (0<<20)
5834#define TRANS_DDI_BPC_10 (1<<20)
5835#define TRANS_DDI_BPC_6 (2<<20)
5836#define TRANS_DDI_BPC_12 (3<<20)
5837#define TRANS_DDI_PVSYNC (1<<17)
5838#define TRANS_DDI_PHSYNC (1<<16)
5839#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5840#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5841#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5842#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5843#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 5844#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 5845#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 5846
0e87f667
ED
5847/* DisplayPort Transport Control */
5848#define DP_TP_CTL_A 0x64040
5849#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
5850#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5851#define DP_TP_CTL_ENABLE (1<<31)
5852#define DP_TP_CTL_MODE_SST (0<<27)
5853#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 5854#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 5855#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 5856#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
5857#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5858#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5859#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
5860#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5861#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 5862#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 5863#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 5864
e411b2c1
ED
5865/* DisplayPort Transport Status */
5866#define DP_TP_STATUS_A 0x64044
5867#define DP_TP_STATUS_B 0x64144
5e49cea6 5868#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
01b887c3
DA
5869#define DP_TP_STATUS_IDLE_DONE (1<<25)
5870#define DP_TP_STATUS_ACT_SENT (1<<24)
5871#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
5872#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5873#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
5874#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
5875#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 5876
03f896a1
ED
5877/* DDI Buffer Control */
5878#define DDI_BUF_CTL_A 0x64000
5879#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
5880#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5881#define DDI_BUF_CTL_ENABLE (1<<31)
03f896a1 5882#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 5883#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 5884#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 5885#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 5886#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 5887#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
5888#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5889#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6
PZ
5890#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
5891#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 5892#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 5893#define DDI_BUF_IS_IDLE (1<<7)
79935fca 5894#define DDI_A_4_LANES (1<<4)
17aa6be9 5895#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
5896#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5897
bb879a44
ED
5898/* DDI Buffer Translations */
5899#define DDI_BUF_TRANS_A 0x64E00
5900#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 5901#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 5902
7501a4d8
ED
5903/* Sideband Interface (SBI) is programmed indirectly, via
5904 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5905 * which contains the payload */
5e49cea6
PZ
5906#define SBI_ADDR 0xC6000
5907#define SBI_DATA 0xC6004
7501a4d8 5908#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
5909#define SBI_CTL_DEST_ICLK (0x0<<16)
5910#define SBI_CTL_DEST_MPHY (0x1<<16)
5911#define SBI_CTL_OP_IORD (0x2<<8)
5912#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
5913#define SBI_CTL_OP_CRRD (0x6<<8)
5914#define SBI_CTL_OP_CRWR (0x7<<8)
5915#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
5916#define SBI_RESPONSE_SUCCESS (0x0<<1)
5917#define SBI_BUSY (0x1<<0)
5918#define SBI_READY (0x0<<0)
52f025ef 5919
ccf1c867 5920/* SBI offsets */
5e49cea6 5921#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
5922#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5923#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5924#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5925#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 5926#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 5927#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 5928#define SBI_SSCCTL 0x020c
ccf1c867 5929#define SBI_SSCCTL6 0x060C
dde86e2d 5930#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 5931#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
5932#define SBI_SSCAUXDIV6 0x0610
5933#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 5934#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
5935#define SBI_GEN0 0x1f00
5936#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 5937
52f025ef 5938/* LPT PIXCLK_GATE */
5e49cea6 5939#define PIXCLK_GATE 0xC6020
745ca3be
PZ
5940#define PIXCLK_GATE_UNGATE (1<<0)
5941#define PIXCLK_GATE_GATE (0<<0)
52f025ef 5942
e93ea06a 5943/* SPLL */
5e49cea6 5944#define SPLL_CTL 0x46020
e93ea06a 5945#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
5946#define SPLL_PLL_SSC (1<<28)
5947#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
5948#define SPLL_PLL_LCPLL (3<<28)
5949#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
5950#define SPLL_PLL_FREQ_810MHz (0<<26)
5951#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
5952#define SPLL_PLL_FREQ_2700MHz (2<<26)
5953#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 5954
4dffc404 5955/* WRPLL */
5e49cea6
PZ
5956#define WRPLL_CTL1 0x46040
5957#define WRPLL_CTL2 0x46060
d452c5b6 5958#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
5e49cea6 5959#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
5960#define WRPLL_PLL_SSC (1<<28)
5961#define WRPLL_PLL_NON_SSC (2<<28)
5962#define WRPLL_PLL_LCPLL (3<<28)
5963#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 5964/* WRPLL divider programming */
5e49cea6 5965#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 5966#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 5967#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
5968#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5969#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 5970#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
5971#define WRPLL_DIVIDER_FB_SHIFT 16
5972#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 5973
fec9181c
ED
5974/* Port clock selection */
5975#define PORT_CLK_SEL_A 0x46100
5976#define PORT_CLK_SEL_B 0x46104
5e49cea6 5977#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
5978#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5979#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5980#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 5981#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 5982#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
5983#define PORT_CLK_SEL_WRPLL1 (4<<29)
5984#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 5985#define PORT_CLK_SEL_NONE (7<<29)
11578553 5986#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 5987
bb523fc0
PZ
5988/* Transcoder clock selection */
5989#define TRANS_CLK_SEL_A 0x46140
5990#define TRANS_CLK_SEL_B 0x46144
5991#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5992/* For each transcoder, we need to select the corresponding port clock */
5993#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5994#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 5995
a57c774a
AK
5996#define TRANSA_MSA_MISC 0x60410
5997#define TRANSB_MSA_MISC 0x61410
5998#define TRANSC_MSA_MISC 0x62410
5999#define TRANS_EDP_MSA_MISC 0x6f410
6000#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6001
c9809791
PZ
6002#define TRANS_MSA_SYNC_CLK (1<<0)
6003#define TRANS_MSA_6_BPC (0<<5)
6004#define TRANS_MSA_8_BPC (1<<5)
6005#define TRANS_MSA_10_BPC (2<<5)
6006#define TRANS_MSA_12_BPC (3<<5)
6007#define TRANS_MSA_16_BPC (4<<5)
dae84799 6008
90e8d31c 6009/* LCPLL Control */
5e49cea6 6010#define LCPLL_CTL 0x130040
90e8d31c
ED
6011#define LCPLL_PLL_DISABLE (1<<31)
6012#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
6013#define LCPLL_CLK_FREQ_MASK (3<<26)
6014#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
6015#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6016#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6017#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 6018#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 6019#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 6020#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 6021#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
6022#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6023
9ccd5aeb
PZ
6024/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6025 * since on HSW we can't write to it using I915_WRITE. */
6026#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6027#define D_COMP_BDW 0x138144
be256dc7
PZ
6028#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
6029#define D_COMP_COMP_FORCE (1<<8)
6030#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 6031
69e94b7e
ED
6032/* Pipe WM_LINETIME - watermark line time */
6033#define PIPE_WM_LINETIME_A 0x45270
6034#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
6035#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6036 PIPE_WM_LINETIME_B)
6037#define PIPE_WM_LINETIME_MASK (0x1ff)
6038#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 6039#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 6040#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
6041
6042/* SFUSE_STRAP */
5e49cea6 6043#define SFUSE_STRAP 0xc2014
658ac4c6
DL
6044#define SFUSE_STRAP_FUSE_LOCK (1<<13)
6045#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
6046#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6047#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6048#define SFUSE_STRAP_DDID_DETECTED (1<<0)
6049
801bcfff
PZ
6050#define WM_MISC 0x45260
6051#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6052
1544d9d5
ED
6053#define WM_DBG 0x45280
6054#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6055#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6056#define WM_DBG_DISALLOW_SPRITE (1<<2)
6057
86d3efce
VS
6058/* pipe CSC */
6059#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6060#define _PIPE_A_CSC_COEFF_BY 0x49014
6061#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6062#define _PIPE_A_CSC_COEFF_BU 0x4901c
6063#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6064#define _PIPE_A_CSC_COEFF_BV 0x49024
6065#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
6066#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6067#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6068#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
6069#define _PIPE_A_CSC_PREOFF_HI 0x49030
6070#define _PIPE_A_CSC_PREOFF_ME 0x49034
6071#define _PIPE_A_CSC_PREOFF_LO 0x49038
6072#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6073#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6074#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6075
6076#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6077#define _PIPE_B_CSC_COEFF_BY 0x49114
6078#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6079#define _PIPE_B_CSC_COEFF_BU 0x4911c
6080#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6081#define _PIPE_B_CSC_COEFF_BV 0x49124
6082#define _PIPE_B_CSC_MODE 0x49128
6083#define _PIPE_B_CSC_PREOFF_HI 0x49130
6084#define _PIPE_B_CSC_PREOFF_ME 0x49134
6085#define _PIPE_B_CSC_PREOFF_LO 0x49138
6086#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6087#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6088#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6089
86d3efce
VS
6090#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6091#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6092#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6093#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6094#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6095#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6096#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6097#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6098#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6099#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6100#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6101#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6102#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6103
3230bf14
JN
6104/* VLV MIPI registers */
6105
6106#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
6107#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
a2560a66
SS
6108#define MIPI_PORT_CTRL(tc) _TRANSCODER(tc, _MIPIA_PORT_CTRL, \
6109 _MIPIB_PORT_CTRL)
3230bf14
JN
6110#define DPI_ENABLE (1 << 31) /* A + B */
6111#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6112#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
6113#define DUAL_LINK_MODE_MASK (1 << 26)
6114#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6115#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
6116#define DITHERING_ENABLE (1 << 25) /* A + B */
6117#define FLOPPED_HSTX (1 << 23)
6118#define DE_INVERT (1 << 19) /* XXX */
6119#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6120#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6121#define AFE_LATCHOUT (1 << 17)
6122#define LP_OUTPUT_HOLD (1 << 16)
6123#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6124#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6125#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6126#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
6127#define CSB_SHIFT 9
6128#define CSB_MASK (3 << 9)
6129#define CSB_20MHZ (0 << 9)
6130#define CSB_10MHZ (1 << 9)
6131#define CSB_40MHZ (2 << 9)
6132#define BANDGAP_MASK (1 << 8)
6133#define BANDGAP_PNW_CIRCUIT (0 << 8)
6134#define BANDGAP_LNC_CIRCUIT (1 << 8)
6135#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6136#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6137#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
6138#define TEARING_EFFECT_SHIFT 2 /* A + B */
6139#define TEARING_EFFECT_MASK (3 << 2)
6140#define TEARING_EFFECT_OFF (0 << 2)
6141#define TEARING_EFFECT_DSI (1 << 2)
6142#define TEARING_EFFECT_GPIO (2 << 2)
6143#define LANE_CONFIGURATION_SHIFT 0
6144#define LANE_CONFIGURATION_MASK (3 << 0)
6145#define LANE_CONFIGURATION_4LANE (0 << 0)
6146#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6147#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6148
6149#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
6150#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
a2560a66
SS
6151#define MIPI_TEARING_CTRL(tc) _TRANSCODER(tc, \
6152 _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
3230bf14
JN
6153#define TEARING_EFFECT_DELAY_SHIFT 0
6154#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6155
6156/* XXX: all bits reserved */
4ad83e94 6157#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
6158
6159/* MIPI DSI Controller and D-PHY registers */
6160
4ad83e94
SS
6161#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
6162#define _MIPIB_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
a2560a66
SS
6163#define MIPI_DEVICE_READY(tc) _TRANSCODER(tc, _MIPIA_DEVICE_READY, \
6164 _MIPIB_DEVICE_READY)
3230bf14
JN
6165#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6166#define ULPS_STATE_MASK (3 << 1)
6167#define ULPS_STATE_ENTER (2 << 1)
6168#define ULPS_STATE_EXIT (1 << 1)
6169#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6170#define DEVICE_READY (1 << 0)
6171
4ad83e94
SS
6172#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
6173#define _MIPIB_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
a2560a66
SS
6174#define MIPI_INTR_STAT(tc) _TRANSCODER(tc, _MIPIA_INTR_STAT, \
6175 _MIPIB_INTR_STAT)
4ad83e94
SS
6176#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
6177#define _MIPIB_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
a2560a66
SS
6178#define MIPI_INTR_EN(tc) _TRANSCODER(tc, _MIPIA_INTR_EN, \
6179 _MIPIB_INTR_EN)
3230bf14
JN
6180#define TEARING_EFFECT (1 << 31)
6181#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6182#define GEN_READ_DATA_AVAIL (1 << 29)
6183#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6184#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6185#define RX_PROT_VIOLATION (1 << 26)
6186#define RX_INVALID_TX_LENGTH (1 << 25)
6187#define ACK_WITH_NO_ERROR (1 << 24)
6188#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6189#define LP_RX_TIMEOUT (1 << 22)
6190#define HS_TX_TIMEOUT (1 << 21)
6191#define DPI_FIFO_UNDERRUN (1 << 20)
6192#define LOW_CONTENTION (1 << 19)
6193#define HIGH_CONTENTION (1 << 18)
6194#define TXDSI_VC_ID_INVALID (1 << 17)
6195#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6196#define TXCHECKSUM_ERROR (1 << 15)
6197#define TXECC_MULTIBIT_ERROR (1 << 14)
6198#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6199#define TXFALSE_CONTROL_ERROR (1 << 12)
6200#define RXDSI_VC_ID_INVALID (1 << 11)
6201#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6202#define RXCHECKSUM_ERROR (1 << 9)
6203#define RXECC_MULTIBIT_ERROR (1 << 8)
6204#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6205#define RXFALSE_CONTROL_ERROR (1 << 6)
6206#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6207#define RX_LP_TX_SYNC_ERROR (1 << 4)
6208#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6209#define RXEOT_SYNC_ERROR (1 << 2)
6210#define RXSOT_SYNC_ERROR (1 << 1)
6211#define RXSOT_ERROR (1 << 0)
6212
4ad83e94
SS
6213#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
6214#define _MIPIB_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
a2560a66
SS
6215#define MIPI_DSI_FUNC_PRG(tc) _TRANSCODER(tc, _MIPIA_DSI_FUNC_PRG, \
6216 _MIPIB_DSI_FUNC_PRG)
3230bf14
JN
6217#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6218#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6219#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6220#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6221#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6222#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6223#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6224#define VID_MODE_FORMAT_MASK (0xf << 7)
6225#define VID_MODE_NOT_SUPPORTED (0 << 7)
6226#define VID_MODE_FORMAT_RGB565 (1 << 7)
6227#define VID_MODE_FORMAT_RGB666 (2 << 7)
6228#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6229#define VID_MODE_FORMAT_RGB888 (4 << 7)
6230#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6231#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6232#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6233#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6234#define DATA_LANES_PRG_REG_SHIFT 0
6235#define DATA_LANES_PRG_REG_MASK (7 << 0)
6236
4ad83e94
SS
6237#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
6238#define _MIPIB_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
a2560a66
SS
6239#define MIPI_HS_TX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_HS_TX_TIMEOUT, \
6240 _MIPIB_HS_TX_TIMEOUT)
3230bf14
JN
6241#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6242
4ad83e94
SS
6243#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
6244#define _MIPIB_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
a2560a66
SS
6245#define MIPI_LP_RX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_LP_RX_TIMEOUT, \
6246 _MIPIB_LP_RX_TIMEOUT)
3230bf14
JN
6247#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6248
4ad83e94
SS
6249#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
6250#define _MIPIB_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
a2560a66
SS
6251#define MIPI_TURN_AROUND_TIMEOUT(tc) _TRANSCODER(tc, \
6252 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
3230bf14
JN
6253#define TURN_AROUND_TIMEOUT_MASK 0x3f
6254
4ad83e94
SS
6255#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
6256#define _MIPIB_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
a2560a66
SS
6257#define MIPI_DEVICE_RESET_TIMER(tc) _TRANSCODER(tc, \
6258 _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
3230bf14
JN
6259#define DEVICE_RESET_TIMER_MASK 0xffff
6260
4ad83e94
SS
6261#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
6262#define _MIPIB_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
a2560a66
SS
6263#define MIPI_DPI_RESOLUTION(tc) _TRANSCODER(tc, _MIPIA_DPI_RESOLUTION, \
6264 _MIPIB_DPI_RESOLUTION)
3230bf14
JN
6265#define VERTICAL_ADDRESS_SHIFT 16
6266#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6267#define HORIZONTAL_ADDRESS_SHIFT 0
6268#define HORIZONTAL_ADDRESS_MASK 0xffff
6269
4ad83e94
SS
6270#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
6271#define _MIPIB_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
a2560a66
SS
6272#define MIPI_DBI_FIFO_THROTTLE(tc) _TRANSCODER(tc, \
6273 _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
3230bf14
JN
6274#define DBI_FIFO_EMPTY_HALF (0 << 0)
6275#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6276#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6277
6278/* regs below are bits 15:0 */
4ad83e94
SS
6279#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
6280#define _MIPIB_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
a2560a66
SS
6281#define MIPI_HSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6282 _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
3230bf14 6283
4ad83e94
SS
6284#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
6285#define _MIPIB_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
a2560a66
SS
6286#define MIPI_HBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HBP_COUNT, \
6287 _MIPIB_HBP_COUNT)
3230bf14 6288
4ad83e94
SS
6289#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
6290#define _MIPIB_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
a2560a66
SS
6291#define MIPI_HFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HFP_COUNT, \
6292 _MIPIB_HFP_COUNT)
3230bf14 6293
4ad83e94
SS
6294#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
6295#define _MIPIB_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
a2560a66
SS
6296#define MIPI_HACTIVE_AREA_COUNT(tc) _TRANSCODER(tc, \
6297 _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
3230bf14 6298
4ad83e94
SS
6299#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
6300#define _MIPIB_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
a2560a66
SS
6301#define MIPI_VSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6302 _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
3230bf14 6303
4ad83e94
SS
6304#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
6305#define _MIPIB_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
a2560a66
SS
6306#define MIPI_VBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VBP_COUNT, \
6307 _MIPIB_VBP_COUNT)
3230bf14 6308
4ad83e94
SS
6309#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
6310#define _MIPIB_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
a2560a66
SS
6311#define MIPI_VFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VFP_COUNT, \
6312 _MIPIB_VFP_COUNT)
3230bf14 6313
4ad83e94
SS
6314#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
6315#define _MIPIB_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
a2560a66
SS
6316#define MIPI_HIGH_LOW_SWITCH_COUNT(tc) _TRANSCODER(tc, \
6317 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
4ad83e94 6318
3230bf14
JN
6319/* regs above are bits 15:0 */
6320
4ad83e94
SS
6321#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
6322#define _MIPIB_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
a2560a66
SS
6323#define MIPI_DPI_CONTROL(tc) _TRANSCODER(tc, _MIPIA_DPI_CONTROL, \
6324 _MIPIB_DPI_CONTROL)
3230bf14
JN
6325#define DPI_LP_MODE (1 << 6)
6326#define BACKLIGHT_OFF (1 << 5)
6327#define BACKLIGHT_ON (1 << 4)
6328#define COLOR_MODE_OFF (1 << 3)
6329#define COLOR_MODE_ON (1 << 2)
6330#define TURN_ON (1 << 1)
6331#define SHUTDOWN (1 << 0)
6332
4ad83e94
SS
6333#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
6334#define _MIPIB_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
a2560a66
SS
6335#define MIPI_DPI_DATA(tc) _TRANSCODER(tc, _MIPIA_DPI_DATA, \
6336 _MIPIB_DPI_DATA)
3230bf14
JN
6337#define COMMAND_BYTE_SHIFT 0
6338#define COMMAND_BYTE_MASK (0x3f << 0)
6339
4ad83e94
SS
6340#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
6341#define _MIPIB_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
a2560a66
SS
6342#define MIPI_INIT_COUNT(tc) _TRANSCODER(tc, _MIPIA_INIT_COUNT, \
6343 _MIPIB_INIT_COUNT)
3230bf14
JN
6344#define MASTER_INIT_TIMER_SHIFT 0
6345#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6346
4ad83e94
SS
6347#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
6348#define _MIPIB_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
a2560a66
SS
6349#define MIPI_MAX_RETURN_PKT_SIZE(tc) _TRANSCODER(tc, \
6350 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
3230bf14
JN
6351#define MAX_RETURN_PKT_SIZE_SHIFT 0
6352#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6353
4ad83e94
SS
6354#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
6355#define _MIPIB_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
a2560a66
SS
6356#define MIPI_VIDEO_MODE_FORMAT(tc) _TRANSCODER(tc, \
6357 _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
3230bf14
JN
6358#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6359#define DISABLE_VIDEO_BTA (1 << 3)
6360#define IP_TG_CONFIG (1 << 2)
6361#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6362#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6363#define VIDEO_MODE_BURST (3 << 0)
6364
4ad83e94
SS
6365#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
6366#define _MIPIB_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
a2560a66
SS
6367#define MIPI_EOT_DISABLE(tc) _TRANSCODER(tc, _MIPIA_EOT_DISABLE, \
6368 _MIPIB_EOT_DISABLE)
3230bf14
JN
6369#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6370#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6371#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6372#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6373#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6374#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6375#define CLOCKSTOP (1 << 1)
6376#define EOT_DISABLE (1 << 0)
6377
4ad83e94
SS
6378#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
6379#define _MIPIB_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
a2560a66
SS
6380#define MIPI_LP_BYTECLK(tc) _TRANSCODER(tc, _MIPIA_LP_BYTECLK, \
6381 _MIPIB_LP_BYTECLK)
3230bf14
JN
6382#define LP_BYTECLK_SHIFT 0
6383#define LP_BYTECLK_MASK (0xffff << 0)
6384
6385/* bits 31:0 */
4ad83e94
SS
6386#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
6387#define _MIPIB_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
a2560a66
SS
6388#define MIPI_LP_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_DATA, \
6389 _MIPIB_LP_GEN_DATA)
3230bf14
JN
6390
6391/* bits 31:0 */
4ad83e94
SS
6392#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
6393#define _MIPIB_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
a2560a66
SS
6394#define MIPI_HS_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_DATA, \
6395 _MIPIB_HS_GEN_DATA)
3230bf14 6396
4ad83e94
SS
6397#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
6398#define _MIPIB_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
a2560a66
SS
6399#define MIPI_LP_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_CTRL, \
6400 _MIPIB_LP_GEN_CTRL)
4ad83e94
SS
6401#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
6402#define _MIPIB_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
a2560a66
SS
6403#define MIPI_HS_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_CTRL, \
6404 _MIPIB_HS_GEN_CTRL)
3230bf14
JN
6405#define LONG_PACKET_WORD_COUNT_SHIFT 8
6406#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6407#define SHORT_PACKET_PARAM_SHIFT 8
6408#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6409#define VIRTUAL_CHANNEL_SHIFT 6
6410#define VIRTUAL_CHANNEL_MASK (3 << 6)
6411#define DATA_TYPE_SHIFT 0
6412#define DATA_TYPE_MASK (3f << 0)
6413/* data type values, see include/video/mipi_display.h */
6414
4ad83e94
SS
6415#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
6416#define _MIPIB_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
a2560a66
SS
6417#define MIPI_GEN_FIFO_STAT(tc) _TRANSCODER(tc, _MIPIA_GEN_FIFO_STAT, \
6418 _MIPIB_GEN_FIFO_STAT)
3230bf14
JN
6419#define DPI_FIFO_EMPTY (1 << 28)
6420#define DBI_FIFO_EMPTY (1 << 27)
6421#define LP_CTRL_FIFO_EMPTY (1 << 26)
6422#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6423#define LP_CTRL_FIFO_FULL (1 << 24)
6424#define HS_CTRL_FIFO_EMPTY (1 << 18)
6425#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6426#define HS_CTRL_FIFO_FULL (1 << 16)
6427#define LP_DATA_FIFO_EMPTY (1 << 10)
6428#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6429#define LP_DATA_FIFO_FULL (1 << 8)
6430#define HS_DATA_FIFO_EMPTY (1 << 2)
6431#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6432#define HS_DATA_FIFO_FULL (1 << 0)
6433
4ad83e94
SS
6434#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
6435#define _MIPIB_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
a2560a66
SS
6436#define MIPI_HS_LP_DBI_ENABLE(tc) _TRANSCODER(tc, \
6437 _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
3230bf14
JN
6438#define DBI_HS_LP_MODE_MASK (1 << 0)
6439#define DBI_LP_MODE (1 << 0)
6440#define DBI_HS_MODE (0 << 0)
6441
4ad83e94
SS
6442#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
6443#define _MIPIB_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
a2560a66
SS
6444#define MIPI_DPHY_PARAM(tc) _TRANSCODER(tc, _MIPIA_DPHY_PARAM, \
6445 _MIPIB_DPHY_PARAM)
3230bf14
JN
6446#define EXIT_ZERO_COUNT_SHIFT 24
6447#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6448#define TRAIL_COUNT_SHIFT 16
6449#define TRAIL_COUNT_MASK (0x1f << 16)
6450#define CLK_ZERO_COUNT_SHIFT 8
6451#define CLK_ZERO_COUNT_MASK (0xff << 8)
6452#define PREPARE_COUNT_SHIFT 0
6453#define PREPARE_COUNT_MASK (0x3f << 0)
6454
6455/* bits 31:0 */
4ad83e94
SS
6456#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
6457#define _MIPIB_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
a2560a66
SS
6458#define MIPI_DBI_BW_CTRL(tc) _TRANSCODER(tc, _MIPIA_DBI_BW_CTRL, \
6459 _MIPIB_DBI_BW_CTRL)
3230bf14 6460
4ad83e94
SS
6461#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6462 + 0xb088)
6463#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6464 + 0xb888)
a2560a66
SS
6465#define MIPI_CLK_LANE_SWITCH_TIME_CNT(tc) _TRANSCODER(tc, \
6466 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
6467#define LP_HS_SSW_CNT_SHIFT 16
6468#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6469#define HS_LP_PWR_SW_CNT_SHIFT 0
6470#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6471
4ad83e94
SS
6472#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
6473#define _MIPIB_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
a2560a66
SS
6474#define MIPI_STOP_STATE_STALL(tc) _TRANSCODER(tc, \
6475 _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
3230bf14
JN
6476#define STOP_STATE_STALL_COUNTER_SHIFT 0
6477#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6478
4ad83e94
SS
6479#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
6480#define _MIPIB_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
a2560a66
SS
6481#define MIPI_INTR_STAT_REG_1(tc) _TRANSCODER(tc, \
6482 _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
4ad83e94
SS
6483#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
6484#define _MIPIB_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
a2560a66
SS
6485#define MIPI_INTR_EN_REG_1(tc) _TRANSCODER(tc, _MIPIA_INTR_EN_REG_1, \
6486 _MIPIB_INTR_EN_REG_1)
3230bf14
JN
6487#define RX_CONTENTION_DETECTED (1 << 0)
6488
6489/* XXX: only pipe A ?!? */
4ad83e94 6490#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
6491#define DBI_TYPEC_ENABLE (1 << 31)
6492#define DBI_TYPEC_WIP (1 << 30)
6493#define DBI_TYPEC_OPTION_SHIFT 28
6494#define DBI_TYPEC_OPTION_MASK (3 << 28)
6495#define DBI_TYPEC_FREQ_SHIFT 24
6496#define DBI_TYPEC_FREQ_MASK (0xf << 24)
6497#define DBI_TYPEC_OVERRIDE (1 << 8)
6498#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
6499#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
6500
6501
6502/* MIPI adapter registers */
6503
4ad83e94
SS
6504#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
6505#define _MIPIB_CTRL (dev_priv->mipi_mmio_base + 0xb904)
a2560a66
SS
6506#define MIPI_CTRL(tc) _TRANSCODER(tc, _MIPIA_CTRL, \
6507 _MIPIB_CTRL)
3230bf14
JN
6508#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
6509#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6510#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6511#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6512#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6513#define READ_REQUEST_PRIORITY_SHIFT 3
6514#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6515#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6516#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6517#define RGB_FLIP_TO_BGR (1 << 2)
6518
4ad83e94
SS
6519#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
6520#define _MIPIB_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
a2560a66
SS
6521#define MIPI_DATA_ADDRESS(tc) _TRANSCODER(tc, _MIPIA_DATA_ADDRESS, \
6522 _MIPIB_DATA_ADDRESS)
3230bf14
JN
6523#define DATA_MEM_ADDRESS_SHIFT 5
6524#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6525#define DATA_VALID (1 << 0)
6526
4ad83e94
SS
6527#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
6528#define _MIPIB_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
a2560a66
SS
6529#define MIPI_DATA_LENGTH(tc) _TRANSCODER(tc, _MIPIA_DATA_LENGTH, \
6530 _MIPIB_DATA_LENGTH)
3230bf14
JN
6531#define DATA_LENGTH_SHIFT 0
6532#define DATA_LENGTH_MASK (0xfffff << 0)
6533
4ad83e94
SS
6534#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
6535#define _MIPIB_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
a2560a66
SS
6536#define MIPI_COMMAND_ADDRESS(tc) _TRANSCODER(tc, \
6537 _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
3230bf14
JN
6538#define COMMAND_MEM_ADDRESS_SHIFT 5
6539#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6540#define AUTO_PWG_ENABLE (1 << 2)
6541#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6542#define COMMAND_VALID (1 << 0)
6543
4ad83e94
SS
6544#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
6545#define _MIPIB_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
a2560a66
SS
6546#define MIPI_COMMAND_LENGTH(tc) _TRANSCODER(tc, _MIPIA_COMMAND_LENGTH, \
6547 _MIPIB_COMMAND_LENGTH)
3230bf14
JN
6548#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6549#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6550
4ad83e94
SS
6551#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
6552#define _MIPIB_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
a2560a66
SS
6553#define MIPI_READ_DATA_RETURN(tc, n) \
6554 (_TRANSCODER(tc, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) \
6555 + 4 * (n)) /* n: 0...7 */
3230bf14 6556
4ad83e94
SS
6557#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
6558#define _MIPIB_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
a2560a66
SS
6559#define MIPI_READ_DATA_VALID(tc) _TRANSCODER(tc, \
6560 _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
3230bf14
JN
6561#define READ_DATA_VALID(n) (1 << (n))
6562
a57c774a 6563/* For UMS only (deprecated): */
5c969aa7
DL
6564#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6565#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 6566
585fb111 6567#endif /* _I915_REG_H_ */
This page took 0.968081 seconds and 5 git commands to generate.