drm/i915/skl: Add SKL HW status to SSEU status
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
70d21f0e 29#define _PLANE(plane, a, b) _PIPE(plane, a, b)
a5c961d1 30#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
2d401b17
VS
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
e7d7cad0
JN
34#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
2b139522 36
98533251
DL
37#define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
6b26c86d 50
585fb111
JB
51/* PCI config space */
52
53#define HPLLCC 0xc0 /* 855 only */
652c393a 54#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
55#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
58#define GC_CLOCK_166_250 (3 << 0)
f97108d1 59#define GCFGC2 0xda
585fb111
JB
60#define GCFGC 0xf0 /* 915+ only */
61#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
62#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
63#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
64#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
66#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
67#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
68#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
69#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 70#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
71#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
72#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
73#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
74#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
75#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
76#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
78#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
79#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
80#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
81#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
82#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
83#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
84#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
85#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
86#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
9f49c376 90#define GCDGMBUS 0xcc
7f1bdbcb
DV
91#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
92
eeccdcac
KG
93
94/* Graphics reset regs */
59ea9054 95#define I915_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
96#define GRDOM_FULL (0<<2)
97#define GRDOM_RENDER (1<<2)
98#define GRDOM_MEDIA (3<<2)
8a5c2ae7 99#define GRDOM_MASK (3<<2)
73bbf6bd 100#define GRDOM_RESET_STATUS (1<<1)
5ccce180 101#define GRDOM_RESET_ENABLE (1<<0)
585fb111 102
b3a3f03d
VS
103#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
104#define ILK_GRDOM_FULL (0<<1)
105#define ILK_GRDOM_RENDER (1<<1)
106#define ILK_GRDOM_MEDIA (3<<1)
107#define ILK_GRDOM_MASK (3<<1)
108#define ILK_GRDOM_RESET_ENABLE (1<<0)
109
07b7ddd9
JB
110#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
111#define GEN6_MBC_SNPCR_SHIFT 21
112#define GEN6_MBC_SNPCR_MASK (3<<21)
113#define GEN6_MBC_SNPCR_MAX (0<<21)
114#define GEN6_MBC_SNPCR_MED (1<<21)
115#define GEN6_MBC_SNPCR_LOW (2<<21)
116#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
117
9e72b46c
ID
118#define VLV_G3DCTL 0x9024
119#define VLV_GSCKGCTL 0x9028
120
5eb719cd
DV
121#define GEN6_MBCTL 0x0907c
122#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
123#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
124#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
125#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
126#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
127
cff458c2
EA
128#define GEN6_GDRST 0x941c
129#define GEN6_GRDOM_FULL (1 << 0)
130#define GEN6_GRDOM_RENDER (1 << 1)
131#define GEN6_GRDOM_MEDIA (1 << 2)
132#define GEN6_GRDOM_BLT (1 << 3)
133
5eb719cd
DV
134#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
135#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
136#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
137#define PP_DIR_DCLV_2G 0xffffffff
138
94e409c1
BW
139#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
140#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
141
5eb719cd 142#define GAM_ECOCHK 0x4090
81e231af 143#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 144#define ECOCHK_SNB_BIT (1<<10)
e3dff585 145#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
146#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
147#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
148#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
149#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
150#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
151#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
152#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 153
48ecfa10 154#define GAC_ECO_BITS 0x14090
3b9d7888 155#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
156#define ECOBITS_PPGTT_CACHE64B (3<<8)
157#define ECOBITS_PPGTT_CACHE4B (0<<8)
158
be901a5a
DV
159#define GAB_CTL 0x24000
160#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
161
40bae736
DV
162#define GEN7_BIOS_RESERVED 0x1082C0
163#define GEN7_BIOS_RESERVED_1M (0 << 5)
164#define GEN7_BIOS_RESERVED_256K (1 << 5)
165#define GEN8_BIOS_RESERVED_SHIFT 7
166#define GEN7_BIOS_RESERVED_MASK 0x1
167#define GEN8_BIOS_RESERVED_MASK 0x3
168
169
585fb111
JB
170/* VGA stuff */
171
172#define VGA_ST01_MDA 0x3ba
173#define VGA_ST01_CGA 0x3da
174
175#define VGA_MSR_WRITE 0x3c2
176#define VGA_MSR_READ 0x3cc
177#define VGA_MSR_MEM_EN (1<<1)
178#define VGA_MSR_CGA_MODE (1<<0)
179
5434fd92 180#define VGA_SR_INDEX 0x3c4
f930ddd0 181#define SR01 1
5434fd92 182#define VGA_SR_DATA 0x3c5
585fb111
JB
183
184#define VGA_AR_INDEX 0x3c0
185#define VGA_AR_VID_EN (1<<5)
186#define VGA_AR_DATA_WRITE 0x3c0
187#define VGA_AR_DATA_READ 0x3c1
188
189#define VGA_GR_INDEX 0x3ce
190#define VGA_GR_DATA 0x3cf
191/* GR05 */
192#define VGA_GR_MEM_READ_MODE_SHIFT 3
193#define VGA_GR_MEM_READ_MODE_PLANE 1
194/* GR06 */
195#define VGA_GR_MEM_MODE_MASK 0xc
196#define VGA_GR_MEM_MODE_SHIFT 2
197#define VGA_GR_MEM_A0000_AFFFF 0
198#define VGA_GR_MEM_A0000_BFFFF 1
199#define VGA_GR_MEM_B0000_B7FFF 2
200#define VGA_GR_MEM_B0000_BFFFF 3
201
202#define VGA_DACMASK 0x3c6
203#define VGA_DACRX 0x3c7
204#define VGA_DACWX 0x3c8
205#define VGA_DACDATA 0x3c9
206
207#define VGA_CR_INDEX_MDA 0x3b4
208#define VGA_CR_DATA_MDA 0x3b5
209#define VGA_CR_INDEX_CGA 0x3d4
210#define VGA_CR_DATA_CGA 0x3d5
211
351e3db2
BV
212/*
213 * Instruction field definitions used by the command parser
214 */
215#define INSTR_CLIENT_SHIFT 29
216#define INSTR_CLIENT_MASK 0xE0000000
217#define INSTR_MI_CLIENT 0x0
218#define INSTR_BC_CLIENT 0x2
219#define INSTR_RC_CLIENT 0x3
220#define INSTR_SUBCLIENT_SHIFT 27
221#define INSTR_SUBCLIENT_MASK 0x18000000
222#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
223#define INSTR_26_TO_24_MASK 0x7000000
224#define INSTR_26_TO_24_SHIFT 24
351e3db2 225
585fb111
JB
226/*
227 * Memory interface instructions used by the kernel
228 */
229#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
230/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
231#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
232
233#define MI_NOOP MI_INSTR(0, 0)
234#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
235#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 236#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
237#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
238#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
239#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
240#define MI_FLUSH MI_INSTR(0x04, 0)
241#define MI_READ_FLUSH (1 << 0)
242#define MI_EXE_FLUSH (1 << 1)
243#define MI_NO_WRITE_FLUSH (1 << 2)
244#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
245#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 246#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
247#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
248#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
249#define MI_ARB_ENABLE (1<<0)
250#define MI_ARB_DISABLE (0<<0)
585fb111 251#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
252#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
253#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 254#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 255#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
256#define MI_OVERLAY_CONTINUE (0x0<<21)
257#define MI_OVERLAY_ON (0x1<<21)
258#define MI_OVERLAY_OFF (0x2<<21)
585fb111 259#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 260#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 261#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 262#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
263/* IVB has funny definitions for which plane to flip. */
264#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
265#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
266#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
267#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
268#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
269#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
270/* SKL ones */
271#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
272#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
273#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
274#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
275#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
276#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
277#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
278#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
279#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 280#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
281#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
282#define MI_SEMAPHORE_UPDATE (1<<21)
283#define MI_SEMAPHORE_COMPARE (1<<20)
284#define MI_SEMAPHORE_REGISTER (1<<18)
285#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
286#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
287#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
288#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
289#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
290#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
291#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
292#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
293#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
294#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
295#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
296#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
297#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
298#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
299#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
300#define MI_MM_SPACE_GTT (1<<8)
301#define MI_MM_SPACE_PHYSICAL (0<<8)
302#define MI_SAVE_EXT_STATE_EN (1<<3)
303#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 304#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 305#define MI_RESTORE_INHIBIT (1<<0)
3e78998a
BW
306#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
307#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
308#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
309#define MI_SEMAPHORE_POLL (1<<15)
310#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 311#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
312#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
313#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
314#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
315#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
316#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
317/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
318 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
319 * simply ignores the register load under certain conditions.
320 * - One can actually load arbitrary many arbitrary registers: Simply issue x
321 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
322 */
7ec55f46 323#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 324#define MI_LRI_FORCE_POSTED (1<<12)
7ec55f46 325#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
b76bfeba 326#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
0e79284d 327#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 328#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
329#define MI_FLUSH_DW_STORE_INDEX (1<<21)
330#define MI_INVALIDATE_TLB (1<<18)
331#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 332#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 333#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
334#define MI_INVALIDATE_BSD (1<<7)
335#define MI_FLUSH_DW_USE_GTT (1<<2)
336#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 337#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
338#define MI_BATCH_NON_SECURE (1)
339/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 340#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 341#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 342#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 343#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 344#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 345#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 346
f1f55cc0
NR
347#define MI_PREDICATE_SRC0 (0x2400)
348#define MI_PREDICATE_SRC1 (0x2408)
9435373e
RV
349
350#define MI_PREDICATE_RESULT_2 (0x2214)
351#define LOWER_SLICE_ENABLED (1<<0)
352#define LOWER_SLICE_DISABLED (0<<0)
353
585fb111
JB
354/*
355 * 3D instructions used by the kernel
356 */
357#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
358
359#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
360#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
361#define SC_UPDATE_SCISSOR (0x1<<1)
362#define SC_ENABLE_MASK (0x1<<0)
363#define SC_ENABLE (0x1<<0)
364#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
365#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
366#define SCI_YMIN_MASK (0xffff<<16)
367#define SCI_XMIN_MASK (0xffff<<0)
368#define SCI_YMAX_MASK (0xffff<<16)
369#define SCI_XMAX_MASK (0xffff<<0)
370#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
371#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
372#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
373#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
374#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
375#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
376#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
377#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
378#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
379
380#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
381#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
382#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
383#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
384#define BLT_WRITE_A (2<<20)
385#define BLT_WRITE_RGB (1<<20)
386#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
387#define BLT_DEPTH_8 (0<<24)
388#define BLT_DEPTH_16_565 (1<<24)
389#define BLT_DEPTH_16_1555 (2<<24)
390#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
391#define BLT_ROP_SRC_COPY (0xcc<<16)
392#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
393#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
394#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
395#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
396#define ASYNC_FLIP (1<<22)
397#define DISPLAY_PLANE_A (0<<20)
398#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 399#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 400#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 401#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 402#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 403#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 404#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 405#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 406#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 407#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
408#define PIPE_CONTROL_DEPTH_STALL (1<<13)
409#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 410#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
411#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
412#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
413#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
414#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 415#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
8d315287
JB
416#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
417#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
418#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 419#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 420#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 421#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 422
3a6fa984
BV
423/*
424 * Commands used only by the command parser
425 */
426#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
427#define MI_ARB_CHECK MI_INSTR(0x05, 0)
428#define MI_RS_CONTROL MI_INSTR(0x06, 0)
429#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
430#define MI_PREDICATE MI_INSTR(0x0C, 0)
431#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
432#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 433#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
434#define MI_URB_CLEAR MI_INSTR(0x19, 0)
435#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
436#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
437#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
438#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
439#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
440#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
441#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
442#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
443#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
444#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
445
446#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
447#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
448#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
449#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
450#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
451#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
452#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
453 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
454#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
455 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
456#define GFX_OP_3DSTATE_SO_DECL_LIST \
457 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
458
459#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
460 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
461#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
462 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
463#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
464 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
465#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
466 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
467#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
468 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
469
470#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
471
472#define COLOR_BLT ((0x2<<29)|(0x40<<22))
473#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 474
5947de9b
BV
475/*
476 * Registers used only by the command parser
477 */
478#define BCS_SWCTRL 0x22200
479
c61200c2
JJ
480#define GPGPU_THREADS_DISPATCHED 0x2290
481#define HS_INVOCATION_COUNT 0x2300
482#define DS_INVOCATION_COUNT 0x2308
483#define IA_VERTICES_COUNT 0x2310
484#define IA_PRIMITIVES_COUNT 0x2318
485#define VS_INVOCATION_COUNT 0x2320
486#define GS_INVOCATION_COUNT 0x2328
487#define GS_PRIMITIVES_COUNT 0x2330
488#define CL_INVOCATION_COUNT 0x2338
489#define CL_PRIMITIVES_COUNT 0x2340
490#define PS_INVOCATION_COUNT 0x2348
491#define PS_DEPTH_COUNT 0x2350
5947de9b
BV
492
493/* There are the 4 64-bit counter registers, one for each stream output */
494#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
495
113a0476
BV
496#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
497
498#define GEN7_3DPRIM_END_OFFSET 0x2420
499#define GEN7_3DPRIM_START_VERTEX 0x2430
500#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
501#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
502#define GEN7_3DPRIM_START_INSTANCE 0x243C
503#define GEN7_3DPRIM_BASE_VERTEX 0x2440
504
180b813c
KG
505#define OACONTROL 0x2360
506
220375aa
BV
507#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
508#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
509#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
510 _GEN7_PIPEA_DE_LOAD_SL, \
511 _GEN7_PIPEB_DE_LOAD_SL)
512
dc96e9b8
CW
513/*
514 * Reset registers
515 */
516#define DEBUG_RESET_I830 0x6070
517#define DEBUG_RESET_FULL (1<<7)
518#define DEBUG_RESET_RENDER (1<<8)
519#define DEBUG_RESET_DISPLAY (1<<9)
520
57f350b6 521/*
5a09ae9f
JN
522 * IOSF sideband
523 */
524#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
525#define IOSF_DEVFN_SHIFT 24
526#define IOSF_OPCODE_SHIFT 16
527#define IOSF_PORT_SHIFT 8
528#define IOSF_BYTE_ENABLES_SHIFT 4
529#define IOSF_BAR_SHIFT 1
530#define IOSF_SB_BUSY (1<<0)
f3419158 531#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
532#define IOSF_PORT_PUNIT 0x4
533#define IOSF_PORT_NC 0x11
534#define IOSF_PORT_DPIO 0x12
a09caddd 535#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
536#define IOSF_PORT_GPIO_NC 0x13
537#define IOSF_PORT_CCK 0x14
538#define IOSF_PORT_CCU 0xA9
539#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 540#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
541#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
542#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
543
30a970c6
JB
544/* See configdb bunit SB addr map */
545#define BUNIT_REG_BISOC 0x11
546
30a970c6 547#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
548#define DSPFREQSTAT_SHIFT_CHV 24
549#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
550#define DSPFREQGUAR_SHIFT_CHV 8
551#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
552#define DSPFREQSTAT_SHIFT 30
553#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
554#define DSPFREQGUAR_SHIFT 14
555#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
26972b0a
VS
556#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
557#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
558#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
559#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
560#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
561#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
562#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
563#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
564#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
565#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
566#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
567#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
568
569/* See the PUNIT HAS v0.8 for the below bits */
570enum punit_power_well {
571 PUNIT_POWER_WELL_RENDER = 0,
572 PUNIT_POWER_WELL_MEDIA = 1,
573 PUNIT_POWER_WELL_DISP2D = 3,
574 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
575 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
576 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
577 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
578 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
579 PUNIT_POWER_WELL_DPIO_RX0 = 10,
580 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 581 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
2ce147f3
VS
582 /* FIXME: guesswork below */
583 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
584 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
585 PUNIT_POWER_WELL_DPIO_RX2 = 15,
a30180a5
ID
586
587 PUNIT_POWER_WELL_NUM,
588};
589
94dd5138
S
590enum skl_disp_power_wells {
591 SKL_DISP_PW_MISC_IO,
592 SKL_DISP_PW_DDI_A_E,
593 SKL_DISP_PW_DDI_B,
594 SKL_DISP_PW_DDI_C,
595 SKL_DISP_PW_DDI_D,
596 SKL_DISP_PW_1 = 14,
597 SKL_DISP_PW_2,
598};
599
600#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
601#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
602
02f4c9e0
CML
603#define PUNIT_REG_PWRGT_CTRL 0x60
604#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
605#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
606#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
607#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
608#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
609#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 610
5a09ae9f
JN
611#define PUNIT_REG_GPU_LFM 0xd3
612#define PUNIT_REG_GPU_FREQ_REQ 0xd4
613#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 614#define GPLLENABLE (1<<4)
e8474409 615#define GENFREQSTATUS (1<<0)
5a09ae9f 616#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 617#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
618
619#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
620#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
621
095acd5f
D
622#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
623#define FB_GFX_FREQ_FUSE_MASK 0xff
624#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
625#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
626#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
627
628#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
629#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
630
2b6b3a09
D
631#define PUNIT_GPU_STATUS_REG 0xdb
632#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
633#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
634#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
635#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
636
637#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
638#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
639#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
640
5a09ae9f
JN
641#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
642#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
643#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
644#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
645#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
646#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
647#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
648#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
649#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
650#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
651
31685c25
D
652#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
653#define VLV_RP_UP_EI_THRESHOLD 90
654#define VLV_RP_DOWN_EI_THRESHOLD 70
655#define VLV_INT_COUNT_FOR_DOWN_EI 5
656
be4fc046 657/* vlv2 north clock has */
24eb2d59
CML
658#define CCK_FUSE_REG 0x8
659#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 660#define CCK_REG_DSI_PLL_FUSE 0x44
661#define CCK_REG_DSI_PLL_CONTROL 0x48
662#define DSI_PLL_VCO_EN (1 << 31)
663#define DSI_PLL_LDO_GATE (1 << 30)
664#define DSI_PLL_P1_POST_DIV_SHIFT 17
665#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
666#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
667#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
668#define DSI_PLL_MUX_MASK (3 << 9)
669#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
670#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
671#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
672#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
673#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
674#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
675#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
676#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
677#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
678#define DSI_PLL_LOCK (1 << 0)
679#define CCK_REG_DSI_PLL_DIVIDER 0x4c
680#define DSI_PLL_LFSR (1 << 31)
681#define DSI_PLL_FRACTION_EN (1 << 30)
682#define DSI_PLL_FRAC_COUNTER_SHIFT 27
683#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
684#define DSI_PLL_USYNC_CNT_SHIFT 18
685#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
686#define DSI_PLL_N1_DIV_SHIFT 16
687#define DSI_PLL_N1_DIV_MASK (3 << 16)
688#define DSI_PLL_M1_DIV_SHIFT 0
689#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 690#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
9cf33db5
VS
691#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
692#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
693#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
694#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
695#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
be4fc046 696
0e767189
VS
697/**
698 * DOC: DPIO
699 *
700 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
701 * ports. DPIO is the name given to such a display PHY. These PHYs
702 * don't follow the standard programming model using direct MMIO
703 * registers, and instead their registers must be accessed trough IOSF
704 * sideband. VLV has one such PHY for driving ports B and C, and CHV
705 * adds another PHY for driving port D. Each PHY responds to specific
706 * IOSF-SB port.
707 *
708 * Each display PHY is made up of one or two channels. Each channel
709 * houses a common lane part which contains the PLL and other common
710 * logic. CH0 common lane also contains the IOSF-SB logic for the
711 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
712 * must be running when any DPIO registers are accessed.
713 *
714 * In addition to having their own registers, the PHYs are also
715 * controlled through some dedicated signals from the display
716 * controller. These include PLL reference clock enable, PLL enable,
717 * and CRI clock selection, for example.
718 *
719 * Eeach channel also has two splines (also called data lanes), and
720 * each spline is made up of one Physical Access Coding Sub-Layer
721 * (PCS) block and two TX lanes. So each channel has two PCS blocks
722 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
723 * data/clock pairs depending on the output type.
724 *
725 * Additionally the PHY also contains an AUX lane with AUX blocks
726 * for each channel. This is used for DP AUX communication, but
727 * this fact isn't really relevant for the driver since AUX is
728 * controlled from the display controller side. No DPIO registers
729 * need to be accessed during AUX communication,
730 *
731 * Generally the common lane corresponds to the pipe and
32197aab 732 * the spline (PCS/TX) corresponds to the port.
0e767189
VS
733 *
734 * For dual channel PHY (VLV/CHV):
735 *
736 * pipe A == CMN/PLL/REF CH0
54d9d493 737 *
0e767189
VS
738 * pipe B == CMN/PLL/REF CH1
739 *
740 * port B == PCS/TX CH0
741 *
742 * port C == PCS/TX CH1
743 *
744 * This is especially important when we cross the streams
745 * ie. drive port B with pipe B, or port C with pipe A.
746 *
747 * For single channel PHY (CHV):
748 *
749 * pipe C == CMN/PLL/REF CH0
750 *
751 * port D == PCS/TX CH0
752 *
753 * Note: digital port B is DDI0, digital port C is DDI1,
754 * digital port D is DDI2
755 */
756/*
757 * Dual channel PHY (VLV/CHV)
758 * ---------------------------------
759 * | CH0 | CH1 |
760 * | CMN/PLL/REF | CMN/PLL/REF |
761 * |---------------|---------------| Display PHY
762 * | PCS01 | PCS23 | PCS01 | PCS23 |
763 * |-------|-------|-------|-------|
764 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
765 * ---------------------------------
766 * | DDI0 | DDI1 | DP/HDMI ports
767 * ---------------------------------
598fac6b 768 *
0e767189
VS
769 * Single channel PHY (CHV)
770 * -----------------
771 * | CH0 |
772 * | CMN/PLL/REF |
773 * |---------------| Display PHY
774 * | PCS01 | PCS23 |
775 * |-------|-------|
776 * |TX0|TX1|TX2|TX3|
777 * -----------------
778 * | DDI2 | DP/HDMI port
779 * -----------------
57f350b6 780 */
5a09ae9f 781#define DPIO_DEVFN 0
5a09ae9f 782
54d9d493 783#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
784#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
785#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
786#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 787#define DPIO_CMNRST (1<<0)
57f350b6 788
e4607fcf
CML
789#define DPIO_PHY(pipe) ((pipe) >> 1)
790#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
791
598fac6b
DV
792/*
793 * Per pipe/PLL DPIO regs
794 */
ab3c759a 795#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 796#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
797#define DPIO_POST_DIV_DAC 0
798#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
799#define DPIO_POST_DIV_LVDS1 2
800#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
801#define DPIO_K_SHIFT (24) /* 4 bits */
802#define DPIO_P1_SHIFT (21) /* 3 bits */
803#define DPIO_P2_SHIFT (16) /* 5 bits */
804#define DPIO_N_SHIFT (12) /* 4 bits */
805#define DPIO_ENABLE_CALIBRATION (1<<11)
806#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
807#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
808#define _VLV_PLL_DW3_CH1 0x802c
809#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 810
ab3c759a 811#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
812#define DPIO_REFSEL_OVERRIDE 27
813#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
814#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
815#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 816#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
817#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
818#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
819#define _VLV_PLL_DW5_CH1 0x8034
820#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 821
ab3c759a
CML
822#define _VLV_PLL_DW7_CH0 0x801c
823#define _VLV_PLL_DW7_CH1 0x803c
824#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 825
ab3c759a
CML
826#define _VLV_PLL_DW8_CH0 0x8040
827#define _VLV_PLL_DW8_CH1 0x8060
828#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 829
ab3c759a
CML
830#define VLV_PLL_DW9_BCAST 0xc044
831#define _VLV_PLL_DW9_CH0 0x8044
832#define _VLV_PLL_DW9_CH1 0x8064
833#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 834
ab3c759a
CML
835#define _VLV_PLL_DW10_CH0 0x8048
836#define _VLV_PLL_DW10_CH1 0x8068
837#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 838
ab3c759a
CML
839#define _VLV_PLL_DW11_CH0 0x804c
840#define _VLV_PLL_DW11_CH1 0x806c
841#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 842
ab3c759a
CML
843/* Spec for ref block start counts at DW10 */
844#define VLV_REF_DW13 0x80ac
598fac6b 845
ab3c759a 846#define VLV_CMN_DW0 0x8100
dc96e9b8 847
598fac6b
DV
848/*
849 * Per DDI channel DPIO regs
850 */
851
ab3c759a
CML
852#define _VLV_PCS_DW0_CH0 0x8200
853#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
854#define DPIO_PCS_TX_LANE2_RESET (1<<16)
855#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
856#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
857#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 858#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 859
97fd4d5c
VS
860#define _VLV_PCS01_DW0_CH0 0x200
861#define _VLV_PCS23_DW0_CH0 0x400
862#define _VLV_PCS01_DW0_CH1 0x2600
863#define _VLV_PCS23_DW0_CH1 0x2800
864#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
865#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
866
ab3c759a
CML
867#define _VLV_PCS_DW1_CH0 0x8204
868#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 869#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
870#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
871#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
872#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
873#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
874#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
875
97fd4d5c
VS
876#define _VLV_PCS01_DW1_CH0 0x204
877#define _VLV_PCS23_DW1_CH0 0x404
878#define _VLV_PCS01_DW1_CH1 0x2604
879#define _VLV_PCS23_DW1_CH1 0x2804
880#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
881#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
882
ab3c759a
CML
883#define _VLV_PCS_DW8_CH0 0x8220
884#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
885#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
886#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
887#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
888
889#define _VLV_PCS01_DW8_CH0 0x0220
890#define _VLV_PCS23_DW8_CH0 0x0420
891#define _VLV_PCS01_DW8_CH1 0x2620
892#define _VLV_PCS23_DW8_CH1 0x2820
893#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
894#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
895
896#define _VLV_PCS_DW9_CH0 0x8224
897#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
898#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
899#define DPIO_PCS_TX2MARGIN_000 (0<<13)
900#define DPIO_PCS_TX2MARGIN_101 (1<<13)
901#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
902#define DPIO_PCS_TX1MARGIN_000 (0<<10)
903#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
904#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
905
a02ef3c7
VS
906#define _VLV_PCS01_DW9_CH0 0x224
907#define _VLV_PCS23_DW9_CH0 0x424
908#define _VLV_PCS01_DW9_CH1 0x2624
909#define _VLV_PCS23_DW9_CH1 0x2824
910#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
911#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
912
9d556c99
CML
913#define _CHV_PCS_DW10_CH0 0x8228
914#define _CHV_PCS_DW10_CH1 0x8428
915#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
916#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
917#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
918#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
919#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
920#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
921#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
922#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
923#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
924
1966e59e
VS
925#define _VLV_PCS01_DW10_CH0 0x0228
926#define _VLV_PCS23_DW10_CH0 0x0428
927#define _VLV_PCS01_DW10_CH1 0x2628
928#define _VLV_PCS23_DW10_CH1 0x2828
929#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
930#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
931
ab3c759a
CML
932#define _VLV_PCS_DW11_CH0 0x822c
933#define _VLV_PCS_DW11_CH1 0x842c
570e2a74
VS
934#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
935#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
936#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
937#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
938
570e2a74
VS
939#define _VLV_PCS01_DW11_CH0 0x022c
940#define _VLV_PCS23_DW11_CH0 0x042c
941#define _VLV_PCS01_DW11_CH1 0x262c
942#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
943#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
944#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 945
ab3c759a
CML
946#define _VLV_PCS_DW12_CH0 0x8230
947#define _VLV_PCS_DW12_CH1 0x8430
948#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
949
950#define _VLV_PCS_DW14_CH0 0x8238
951#define _VLV_PCS_DW14_CH1 0x8438
952#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
953
954#define _VLV_PCS_DW23_CH0 0x825c
955#define _VLV_PCS_DW23_CH1 0x845c
956#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
957
958#define _VLV_TX_DW2_CH0 0x8288
959#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
960#define DPIO_SWING_MARGIN000_SHIFT 16
961#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 962#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
963#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
964
965#define _VLV_TX_DW3_CH0 0x828c
966#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
967/* The following bit for CHV phy */
968#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
969#define DPIO_SWING_MARGIN101_SHIFT 16
970#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
971#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
972
973#define _VLV_TX_DW4_CH0 0x8290
974#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
975#define DPIO_SWING_DEEMPH9P5_SHIFT 24
976#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
977#define DPIO_SWING_DEEMPH6P0_SHIFT 16
978#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
979#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
980
981#define _VLV_TX3_DW4_CH0 0x690
982#define _VLV_TX3_DW4_CH1 0x2a90
983#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
984
985#define _VLV_TX_DW5_CH0 0x8294
986#define _VLV_TX_DW5_CH1 0x8494
598fac6b 987#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
988#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
989
990#define _VLV_TX_DW11_CH0 0x82ac
991#define _VLV_TX_DW11_CH1 0x84ac
992#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
993
994#define _VLV_TX_DW14_CH0 0x82b8
995#define _VLV_TX_DW14_CH1 0x84b8
996#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 997
9d556c99
CML
998/* CHV dpPhy registers */
999#define _CHV_PLL_DW0_CH0 0x8000
1000#define _CHV_PLL_DW0_CH1 0x8180
1001#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1002
1003#define _CHV_PLL_DW1_CH0 0x8004
1004#define _CHV_PLL_DW1_CH1 0x8184
1005#define DPIO_CHV_N_DIV_SHIFT 8
1006#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1007#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1008
1009#define _CHV_PLL_DW2_CH0 0x8008
1010#define _CHV_PLL_DW2_CH1 0x8188
1011#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1012
1013#define _CHV_PLL_DW3_CH0 0x800c
1014#define _CHV_PLL_DW3_CH1 0x818c
1015#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1016#define DPIO_CHV_FIRST_MOD (0 << 8)
1017#define DPIO_CHV_SECOND_MOD (1 << 8)
1018#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
1019#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1020
1021#define _CHV_PLL_DW6_CH0 0x8018
1022#define _CHV_PLL_DW6_CH1 0x8198
1023#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1024#define DPIO_CHV_INT_COEFF_SHIFT 8
1025#define DPIO_CHV_PROP_COEFF_SHIFT 0
1026#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1027
d3eee4ba
VP
1028#define _CHV_PLL_DW8_CH0 0x8020
1029#define _CHV_PLL_DW8_CH1 0x81A0
1030#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1031
1032#define _CHV_PLL_DW9_CH0 0x8024
1033#define _CHV_PLL_DW9_CH1 0x81A4
1034#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
1035#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1036#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1037
b9e5ac3c
VS
1038#define _CHV_CMN_DW5_CH0 0x8114
1039#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1040#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1041#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1042#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1043#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1044#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1045#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1046#define CHV_BUFLEFTENA1_MASK (3 << 22)
1047
9d556c99
CML
1048#define _CHV_CMN_DW13_CH0 0x8134
1049#define _CHV_CMN_DW0_CH1 0x8080
1050#define DPIO_CHV_S1_DIV_SHIFT 21
1051#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1052#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1053#define DPIO_CHV_K_DIV_SHIFT 4
1054#define DPIO_PLL_FREQLOCK (1 << 1)
1055#define DPIO_PLL_LOCK (1 << 0)
1056#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1057
1058#define _CHV_CMN_DW14_CH0 0x8138
1059#define _CHV_CMN_DW1_CH1 0x8084
1060#define DPIO_AFC_RECAL (1 << 14)
1061#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1062#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1063#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1064#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1065#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1066#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1067#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1068#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1069#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1070#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1071
9197c88b
VS
1072#define _CHV_CMN_DW19_CH0 0x814c
1073#define _CHV_CMN_DW6_CH1 0x8098
1074#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1075#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1076
9d556c99
CML
1077#define CHV_CMN_DW30 0x8178
1078#define DPIO_LRC_BYPASS (1 << 3)
1079
1080#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1081 (lane) * 0x200 + (offset))
1082
f72df8db
VS
1083#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1084#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1085#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1086#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1087#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1088#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1089#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1090#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1091#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1092#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1093#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1094#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1095#define DPIO_FRC_LATENCY_SHFIT 8
1096#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1097#define DPIO_UPAR_SHIFT 30
585fb111 1098/*
de151cf6 1099 * Fence registers
585fb111 1100 */
de151cf6 1101#define FENCE_REG_830_0 0x2000
dc529a4f 1102#define FENCE_REG_945_8 0x3000
de151cf6
JB
1103#define I830_FENCE_START_MASK 0x07f80000
1104#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 1105#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
1106#define I830_FENCE_PITCH_SHIFT 4
1107#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 1108#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 1109#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 1110#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
1111
1112#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1113#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1114
de151cf6
JB
1115#define FENCE_REG_965_0 0x03000
1116#define I965_FENCE_PITCH_SHIFT 2
1117#define I965_FENCE_TILING_Y_SHIFT 1
1118#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 1119#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1120
4e901fdc
EA
1121#define FENCE_REG_SANDYBRIDGE_0 0x100000
1122#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 1123#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1124
2b6b3a09 1125
f691e2f4
DV
1126/* control register for cpu gtt access */
1127#define TILECTL 0x101000
1128#define TILECTL_SWZCTL (1 << 0)
1129#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1130#define TILECTL_BACKSNOOP_DIS (1 << 3)
1131
de151cf6
JB
1132/*
1133 * Instruction and interrupt control regs
1134 */
f1e1c212
VS
1135#define PGTBL_CTL 0x02020
1136#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1137#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
63eeaf38 1138#define PGTBL_ER 0x02024
81e7f200
VS
1139#define PRB0_BASE (0x2030-0x30)
1140#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1141#define PRB2_BASE (0x2050-0x30) /* gen3 */
1142#define SRB0_BASE (0x2100-0x30) /* gen2 */
1143#define SRB1_BASE (0x2110-0x30) /* gen2 */
1144#define SRB2_BASE (0x2120-0x30) /* 830 */
1145#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
1146#define RENDER_RING_BASE 0x02000
1147#define BSD_RING_BASE 0x04000
1148#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1149#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1150#define VEBOX_RING_BASE 0x1a000
549f7365 1151#define BLT_RING_BASE 0x22000
3d281d8c
DV
1152#define RING_TAIL(base) ((base)+0x30)
1153#define RING_HEAD(base) ((base)+0x34)
1154#define RING_START(base) ((base)+0x38)
1155#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
1156#define RING_SYNC_0(base) ((base)+0x40)
1157#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
1158#define RING_SYNC_2(base) ((base)+0x48)
1159#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1160#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1161#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1162#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1163#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1164#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1165#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1166#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1167#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1168#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1169#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1170#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 1171#define GEN6_NOSYNC 0
2c550183 1172#define RING_PSMI_CTL(base) ((base)+0x50)
8fd26859 1173#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
1174#define RING_HWS_PGA(base) ((base)+0x80)
1175#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
9e72b46c
ID
1176
1177#define GEN7_WR_WATERMARK 0x4028
1178#define GEN7_GFX_PRIO_CTRL 0x402C
1179#define ARB_MODE 0x4030
f691e2f4
DV
1180#define ARB_MODE_SWIZZLE_SNB (1<<4)
1181#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
1182#define GEN7_GFX_PEND_TLB0 0x4034
1183#define GEN7_GFX_PEND_TLB1 0x4038
1184/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1185#define GEN7_LRA_LIMITS_BASE 0x403C
1186#define GEN7_LRA_LIMITS_REG_NUM 13
1187#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1188#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1189
31a5336e 1190#define GAMTARBMODE 0x04a08
4afe8d33 1191#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1192#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 1193#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 1194#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
1195#define RING_FAULT_GTTSEL_MASK (1<<11)
1196#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1197#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1198#define RING_FAULT_VALID (1<<0)
33f3f518 1199#define DONE_REG 0x40b0
fbe5d36e 1200#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
1201#define BSD_HWS_PGA_GEN7 (0x04180)
1202#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 1203#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 1204#define RING_ACTHD(base) ((base)+0x74)
50877445 1205#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 1206#define RING_NOPID(base) ((base)+0x94)
0f46832f 1207#define RING_IMR(base) ((base)+0xa8)
73d477f6 1208#define RING_HWSTAM(base) ((base)+0x98)
c0c7babc 1209#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
1210#define TAIL_ADDR 0x001FFFF8
1211#define HEAD_WRAP_COUNT 0xFFE00000
1212#define HEAD_WRAP_ONE 0x00200000
1213#define HEAD_ADDR 0x001FFFFC
1214#define RING_NR_PAGES 0x001FF000
1215#define RING_REPORT_MASK 0x00000006
1216#define RING_REPORT_64K 0x00000002
1217#define RING_REPORT_128K 0x00000004
1218#define RING_NO_REPORT 0x00000000
1219#define RING_VALID_MASK 0x00000001
1220#define RING_VALID 0x00000001
1221#define RING_INVALID 0x00000000
4b60e5cb
CW
1222#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1223#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1224#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
1225
1226#define GEN7_TLB_RD_ADDR 0x4700
1227
8168bd48
CW
1228#if 0
1229#define PRB0_TAIL 0x02030
1230#define PRB0_HEAD 0x02034
1231#define PRB0_START 0x02038
1232#define PRB0_CTL 0x0203c
585fb111
JB
1233#define PRB1_TAIL 0x02040 /* 915+ only */
1234#define PRB1_HEAD 0x02044 /* 915+ only */
1235#define PRB1_START 0x02048 /* 915+ only */
1236#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 1237#endif
63eeaf38
JB
1238#define IPEIR_I965 0x02064
1239#define IPEHR_I965 0x02068
1240#define INSTDONE_I965 0x0206c
d53bd484
BW
1241#define GEN7_INSTDONE_1 0x0206c
1242#define GEN7_SC_INSTDONE 0x07100
1243#define GEN7_SAMPLER_INSTDONE 0x0e160
1244#define GEN7_ROW_INSTDONE 0x0e164
1245#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
1246#define RING_IPEIR(base) ((base)+0x64)
1247#define RING_IPEHR(base) ((base)+0x68)
1248#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
1249#define RING_INSTPS(base) ((base)+0x70)
1250#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 1251#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 1252#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 1253#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
1254#define INSTPS 0x02070 /* 965+ only */
1255#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
1256#define ACTHD_I965 0x02074
1257#define HWS_PGA 0x02080
1258#define HWS_ADDRESS_MASK 0xfffff000
1259#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
1260#define PWRCTXA 0x2088 /* 965GM+ only */
1261#define PWRCTX_EN (1<<0)
585fb111 1262#define IPEIR 0x02088
63eeaf38
JB
1263#define IPEHR 0x0208c
1264#define INSTDONE 0x02090
585fb111
JB
1265#define NOPID 0x02094
1266#define HWSTAM 0x02098
9d2f41fa 1267#define DMA_FADD_I8XX 0x020d0
94e39e28 1268#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
1269#define RING_BBADDR(base) ((base)+0x140)
1270#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 1271
f406839f 1272#define ERROR_GEN6 0x040a0
71e172e8 1273#define GEN7_ERR_INT 0x44040
de032bf4 1274#define ERR_INT_POISON (1<<31)
8664281b 1275#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1276#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1277#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1278#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1279#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1280#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 1281#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 1282#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 1283#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 1284
3f1e109a
PZ
1285#define FPGA_DBG 0x42300
1286#define FPGA_DBG_RM_NOCLAIM (1<<31)
1287
0f3b6849 1288#define DERRMR 0x44050
4e0bbc31 1289/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1290#define DERRMR_PIPEA_SCANLINE (1<<0)
1291#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1292#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1293#define DERRMR_PIPEA_VBLANK (1<<3)
1294#define DERRMR_PIPEA_HBLANK (1<<5)
1295#define DERRMR_PIPEB_SCANLINE (1<<8)
1296#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1297#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1298#define DERRMR_PIPEB_VBLANK (1<<11)
1299#define DERRMR_PIPEB_HBLANK (1<<13)
1300/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1301#define DERRMR_PIPEC_SCANLINE (1<<14)
1302#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1303#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1304#define DERRMR_PIPEC_VBLANK (1<<21)
1305#define DERRMR_PIPEC_HBLANK (1<<22)
1306
0f3b6849 1307
de6e2eaf
EA
1308/* GM45+ chicken bits -- debug workaround bits that may be required
1309 * for various sorts of correct behavior. The top 16 bits of each are
1310 * the enables for writing to the corresponding low bit.
1311 */
1312#define _3D_CHICKEN 0x02084
4283908e 1313#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1314#define _3D_CHICKEN2 0x0208c
1315/* Disables pipelining of read flushes past the SF-WIZ interface.
1316 * Required on all Ironlake steppings according to the B-Spec, but the
1317 * particular danger of not doing so is not specified.
1318 */
1319# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1320#define _3D_CHICKEN3 0x02090
87f8020e 1321#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1322#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1323#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1324#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1325
71cf39b1
EA
1326#define MI_MODE 0x0209c
1327# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1328# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1329# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1330# define MODE_IDLE (1 << 9)
9991ae78 1331# define STOP_RING (1 << 8)
71cf39b1 1332
f8f2ac9a 1333#define GEN6_GT_MODE 0x20d0
a607c1a4 1334#define GEN7_GT_MODE 0x7008
8d85d272
VS
1335#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1336#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1337#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1338#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 1339#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 1340#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 1341
1ec14ad3 1342#define GFX_MODE 0x02520
b095cd0a 1343#define GFX_MODE_GEN7 0x0229c
5eb719cd 1344#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1345#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 1346#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1347#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1348#define GFX_REPLAY_MODE (1<<11)
1349#define GFX_PSMI_GRANULARITY (1<<10)
1350#define GFX_PPGTT_ENABLE (1<<9)
1351
a7e806de 1352#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1353#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1354
9e72b46c
ID
1355#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1356#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1357#define SCPD0 0x0209c /* 915+ only */
1358#define IER 0x020a0
1359#define IIR 0x020a4
1360#define IMR 0x020a8
1361#define ISR 0x020ac
07ec7ec5 1362#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
e4443e45 1363#define GINT_DIS (1<<22)
2d809570 1364#define GCFG_DIS (1<<8)
9e72b46c 1365#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1366#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1367#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1368#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1369#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1370#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1371#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
38807746
D
1372#define VLV_PCBR_ADDR_SHIFT 12
1373
90a72f87 1374#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1375#define EIR 0x020b0
1376#define EMR 0x020b4
1377#define ESR 0x020b8
63eeaf38
JB
1378#define GM45_ERROR_PAGE_TABLE (1<<5)
1379#define GM45_ERROR_MEM_PRIV (1<<4)
1380#define I915_ERROR_PAGE_TABLE (1<<4)
1381#define GM45_ERROR_CP_PRIV (1<<3)
1382#define I915_ERROR_MEMORY_REFRESH (1<<1)
1383#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1384#define INSTPM 0x020c0
ee980b80 1385#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1386#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1387 will not assert AGPBUSY# and will only
1388 be delivered when out of C3. */
84f9f938 1389#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1390#define INSTPM_TLB_INVALIDATE (1<<9)
1391#define INSTPM_SYNC_FLUSH (1<<5)
585fb111 1392#define ACTHD 0x020c8
1038392b
VS
1393#define MEM_MODE 0x020cc
1394#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1395#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1396#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
585fb111 1397#define FW_BLC 0x020d8
8692d00e 1398#define FW_BLC2 0x020dc
585fb111 1399#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1400#define FW_BLC_SELF_EN_MASK (1<<31)
1401#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1402#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1403#define MM_BURST_LENGTH 0x00700000
1404#define MM_FIFO_WATERMARK 0x0001F000
1405#define LM_BURST_LENGTH 0x00000700
1406#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1407#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1408
1409/* Make render/texture TLB fetches lower priorty than associated data
1410 * fetches. This is not turned on by default
1411 */
1412#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1413
1414/* Isoch request wait on GTT enable (Display A/B/C streams).
1415 * Make isoch requests stall on the TLB update. May cause
1416 * display underruns (test mode only)
1417 */
1418#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1419
1420/* Block grant count for isoch requests when block count is
1421 * set to a finite value.
1422 */
1423#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1424#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1425#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1426#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1427#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1428
1429/* Enable render writes to complete in C2/C3/C4 power states.
1430 * If this isn't enabled, render writes are prevented in low
1431 * power states. That seems bad to me.
1432 */
1433#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1434
1435/* This acknowledges an async flip immediately instead
1436 * of waiting for 2TLB fetches.
1437 */
1438#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1439
1440/* Enables non-sequential data reads through arbiter
1441 */
0206e353 1442#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1443
1444/* Disable FSB snooping of cacheable write cycles from binner/render
1445 * command stream
1446 */
1447#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1448
1449/* Arbiter time slice for non-isoch streams */
1450#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1451#define MI_ARB_TIME_SLICE_1 (0 << 5)
1452#define MI_ARB_TIME_SLICE_2 (1 << 5)
1453#define MI_ARB_TIME_SLICE_4 (2 << 5)
1454#define MI_ARB_TIME_SLICE_6 (3 << 5)
1455#define MI_ARB_TIME_SLICE_8 (4 << 5)
1456#define MI_ARB_TIME_SLICE_10 (5 << 5)
1457#define MI_ARB_TIME_SLICE_14 (6 << 5)
1458#define MI_ARB_TIME_SLICE_16 (7 << 5)
1459
1460/* Low priority grace period page size */
1461#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1462#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1463
1464/* Disable display A/B trickle feed */
1465#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1466
1467/* Set display plane priority */
1468#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1469#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1470
54e472ae
VS
1471#define MI_STATE 0x020e4 /* gen2 only */
1472#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1473#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1474
585fb111 1475#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1476#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1477#define CM0_IZ_OPT_DISABLE (1<<6)
1478#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1479#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1480#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1481#define CM0_COLOR_EVICT_DISABLE (1<<3)
1482#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1483#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1484#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1485#define GFX_FLSH_CNTL_GEN6 0x101008
1486#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1487#define ECOSKPD 0x021d0
1488#define ECO_GATING_CX_ONLY (1<<3)
1489#define ECO_FLIP_DONE (1<<0)
585fb111 1490
fe27c606 1491#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1492#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1493#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1494#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1495#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1496#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 1497#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 1498
4efe0708
JB
1499#define GEN6_BLITTER_ECOSKPD 0x221d0
1500#define GEN6_BLITTER_LOCK_SHIFT 16
1501#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1502
295e8bb7 1503#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
2c550183 1504#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 1505#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1506#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1507
693d11c3
D
1508/* Fuse readout registers for GT */
1509#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
1510#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1511#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1512#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1513#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1514#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1515#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1516#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1517#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1518
3873218f
JM
1519#define GEN8_FUSE2 0x9120
1520#define GEN8_F2_S_ENA_SHIFT 25
1521#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1522
1523#define GEN9_F2_SS_DIS_SHIFT 20
1524#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1525
1526#define GEN8_EU_DISABLE0 0x9134
1527#define GEN8_EU_DISABLE1 0x9138
1528#define GEN8_EU_DISABLE2 0x913c
1529
881f47b6 1530#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1531#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1532#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1533#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1534#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1535
cc609d5d
BW
1536/* On modern GEN architectures interrupt control consists of two sets
1537 * of registers. The first set pertains to the ring generating the
1538 * interrupt. The second control is for the functional block generating the
1539 * interrupt. These are PM, GT, DE, etc.
1540 *
1541 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1542 * GT interrupt bits, so we don't need to duplicate the defines.
1543 *
1544 * These defines should cover us well from SNB->HSW with minor exceptions
1545 * it can also work on ILK.
1546 */
1547#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1548#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1549#define GT_BLT_USER_INTERRUPT (1 << 22)
1550#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1551#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1552#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 1553#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
1554#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1555#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1556#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1557#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1558#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1559#define GT_RENDER_USER_INTERRUPT (1 << 0)
1560
12638c57
BW
1561#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1562#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1563
35a85ac6
BW
1564#define GT_PARITY_ERROR(dev) \
1565 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1566 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1567
cc609d5d
BW
1568/* These are all the "old" interrupts */
1569#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1570
1571#define I915_PM_INTERRUPT (1<<31)
1572#define I915_ISP_INTERRUPT (1<<22)
1573#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1574#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 1575#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 1576#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1577#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1578#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1579#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1580#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1581#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1582#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1583#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1584#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1585#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1586#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1587#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1588#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1589#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1590#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1591#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1592#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1593#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1594#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1595#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1596#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1597#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1598#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1599#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1600#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1601#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1602#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1603#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1604#define I915_USER_INTERRUPT (1<<1)
1605#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1606#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1607
1608#define GEN6_BSD_RNCID 0x12198
1609
a1e969e0
BW
1610#define GEN7_FF_THREAD_MODE 0x20a0
1611#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1612#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1613#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1614#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1615#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1616#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1617#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1618#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1619#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1620#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1621#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1622#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1623#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1624#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1625#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1626
585fb111
JB
1627/*
1628 * Framebuffer compression (915+ only)
1629 */
1630
1631#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1632#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1633#define FBC_CONTROL 0x03208
1634#define FBC_CTL_EN (1<<31)
1635#define FBC_CTL_PERIODIC (1<<30)
1636#define FBC_CTL_INTERVAL_SHIFT (16)
1637#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1638#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1639#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1640#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1641#define FBC_COMMAND 0x0320c
1642#define FBC_CMD_COMPRESS (1<<0)
1643#define FBC_STATUS 0x03210
1644#define FBC_STAT_COMPRESSING (1<<31)
1645#define FBC_STAT_COMPRESSED (1<<30)
1646#define FBC_STAT_MODIFIED (1<<29)
82f34496 1647#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1648#define FBC_CONTROL2 0x03214
1649#define FBC_CTL_FENCE_DBL (0<<4)
1650#define FBC_CTL_IDLE_IMM (0<<2)
1651#define FBC_CTL_IDLE_FULL (1<<2)
1652#define FBC_CTL_IDLE_LINE (2<<2)
1653#define FBC_CTL_IDLE_DEBUG (3<<2)
1654#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1655#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1656#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1657#define FBC_TAG 0x03300
585fb111
JB
1658
1659#define FBC_LL_SIZE (1536)
1660
74dff282
JB
1661/* Framebuffer compression for GM45+ */
1662#define DPFC_CB_BASE 0x3200
1663#define DPFC_CONTROL 0x3208
1664#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1665#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1666#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1667#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1668#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1669#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1670#define DPFC_SR_EN (1<<10)
1671#define DPFC_CTL_LIMIT_1X (0<<6)
1672#define DPFC_CTL_LIMIT_2X (1<<6)
1673#define DPFC_CTL_LIMIT_4X (2<<6)
1674#define DPFC_RECOMP_CTL 0x320c
1675#define DPFC_RECOMP_STALL_EN (1<<27)
1676#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1677#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1678#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1679#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1680#define DPFC_STATUS 0x3210
1681#define DPFC_INVAL_SEG_SHIFT (16)
1682#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1683#define DPFC_COMP_SEG_SHIFT (0)
1684#define DPFC_COMP_SEG_MASK (0x000003ff)
1685#define DPFC_STATUS2 0x3214
1686#define DPFC_FENCE_YOFF 0x3218
1687#define DPFC_CHICKEN 0x3224
1688#define DPFC_HT_MODIFY (1<<31)
1689
b52eb4dc
ZY
1690/* Framebuffer compression for Ironlake */
1691#define ILK_DPFC_CB_BASE 0x43200
1692#define ILK_DPFC_CONTROL 0x43208
da46f936 1693#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
1694/* The bit 28-8 is reserved */
1695#define DPFC_RESERVED (0x1FFFFF00)
1696#define ILK_DPFC_RECOMP_CTL 0x4320c
1697#define ILK_DPFC_STATUS 0x43210
1698#define ILK_DPFC_FENCE_YOFF 0x43218
1699#define ILK_DPFC_CHICKEN 0x43224
1700#define ILK_FBC_RT_BASE 0x2128
1701#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1702#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1703
1704#define ILK_DISPLAY_CHICKEN1 0x42000
1705#define ILK_FBCQ_DIS (1<<22)
0206e353 1706#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1707
b52eb4dc 1708
9c04f015
YL
1709/*
1710 * Framebuffer compression for Sandybridge
1711 *
1712 * The following two registers are of type GTTMMADR
1713 */
1714#define SNB_DPFC_CTL_SA 0x100100
1715#define SNB_CPU_FENCE_ENABLE (1<<29)
1716#define DPFC_CPU_FENCE_OFFSET 0x100104
1717
abe959c7
RV
1718/* Framebuffer compression for Ivybridge */
1719#define IVB_FBC_RT_BASE 0x7020
1720
42db64ef
PZ
1721#define IPS_CTL 0x43408
1722#define IPS_ENABLE (1 << 31)
9c04f015 1723
fd3da6c9
RV
1724#define MSG_FBC_REND_STATE 0x50380
1725#define FBC_REND_NUKE (1<<2)
1726#define FBC_REND_CACHE_CLEAN (1<<1)
1727
585fb111
JB
1728/*
1729 * GPIO regs
1730 */
1731#define GPIOA 0x5010
1732#define GPIOB 0x5014
1733#define GPIOC 0x5018
1734#define GPIOD 0x501c
1735#define GPIOE 0x5020
1736#define GPIOF 0x5024
1737#define GPIOG 0x5028
1738#define GPIOH 0x502c
1739# define GPIO_CLOCK_DIR_MASK (1 << 0)
1740# define GPIO_CLOCK_DIR_IN (0 << 1)
1741# define GPIO_CLOCK_DIR_OUT (1 << 1)
1742# define GPIO_CLOCK_VAL_MASK (1 << 2)
1743# define GPIO_CLOCK_VAL_OUT (1 << 3)
1744# define GPIO_CLOCK_VAL_IN (1 << 4)
1745# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1746# define GPIO_DATA_DIR_MASK (1 << 8)
1747# define GPIO_DATA_DIR_IN (0 << 9)
1748# define GPIO_DATA_DIR_OUT (1 << 9)
1749# define GPIO_DATA_VAL_MASK (1 << 10)
1750# define GPIO_DATA_VAL_OUT (1 << 11)
1751# define GPIO_DATA_VAL_IN (1 << 12)
1752# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1753
f899fc64
CW
1754#define GMBUS0 0x5100 /* clock/port select */
1755#define GMBUS_RATE_100KHZ (0<<8)
1756#define GMBUS_RATE_50KHZ (1<<8)
1757#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1758#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1759#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1760#define GMBUS_PORT_DISABLED 0
1761#define GMBUS_PORT_SSC 1
1762#define GMBUS_PORT_VGADDC 2
1763#define GMBUS_PORT_PANEL 3
c0c35329 1764#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
f899fc64
CW
1765#define GMBUS_PORT_DPC 4 /* HDMIC */
1766#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1767#define GMBUS_PORT_DPD 6 /* HDMID */
1768#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1769#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1770#define GMBUS1 0x5104 /* command/status */
1771#define GMBUS_SW_CLR_INT (1<<31)
1772#define GMBUS_SW_RDY (1<<30)
1773#define GMBUS_ENT (1<<29) /* enable timeout */
1774#define GMBUS_CYCLE_NONE (0<<25)
1775#define GMBUS_CYCLE_WAIT (1<<25)
1776#define GMBUS_CYCLE_INDEX (2<<25)
1777#define GMBUS_CYCLE_STOP (4<<25)
1778#define GMBUS_BYTE_COUNT_SHIFT 16
1779#define GMBUS_SLAVE_INDEX_SHIFT 8
1780#define GMBUS_SLAVE_ADDR_SHIFT 1
1781#define GMBUS_SLAVE_READ (1<<0)
1782#define GMBUS_SLAVE_WRITE (0<<0)
1783#define GMBUS2 0x5108 /* status */
1784#define GMBUS_INUSE (1<<15)
1785#define GMBUS_HW_WAIT_PHASE (1<<14)
1786#define GMBUS_STALL_TIMEOUT (1<<13)
1787#define GMBUS_INT (1<<12)
1788#define GMBUS_HW_RDY (1<<11)
1789#define GMBUS_SATOER (1<<10)
1790#define GMBUS_ACTIVE (1<<9)
1791#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1792#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1793#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1794#define GMBUS_NAK_EN (1<<3)
1795#define GMBUS_IDLE_EN (1<<2)
1796#define GMBUS_HW_WAIT_EN (1<<1)
1797#define GMBUS_HW_RDY_EN (1<<0)
1798#define GMBUS5 0x5120 /* byte index */
1799#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1800
585fb111
JB
1801/*
1802 * Clock control & power management
1803 */
2d401b17
VS
1804#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1805#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1806#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1807#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111
JB
1808
1809#define VGA0 0x6000
1810#define VGA1 0x6004
1811#define VGA_PD 0x6010
1812#define VGA0_PD_P2_DIV_4 (1 << 7)
1813#define VGA0_PD_P1_DIV_2 (1 << 5)
1814#define VGA0_PD_P1_SHIFT 0
1815#define VGA0_PD_P1_MASK (0x1f << 0)
1816#define VGA1_PD_P2_DIV_4 (1 << 15)
1817#define VGA1_PD_P1_DIV_2 (1 << 13)
1818#define VGA1_PD_P1_SHIFT 8
1819#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1820#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1821#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1822#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1823#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1824#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1825#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1826#define DPLL_VGA_MODE_DIS (1 << 28)
1827#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1828#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1829#define DPLL_MODE_MASK (3 << 26)
1830#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1831#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1832#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1833#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1834#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1835#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1836#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1837#define DPLL_LOCK_VLV (1<<15)
598fac6b 1838#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1839#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
9d556c99 1840#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
598fac6b
DV
1841#define DPLL_PORTC_READY_MASK (0xf << 4)
1842#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1843
585fb111 1844#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
1845
1846/* Additional CHV pll/phy registers */
1847#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1848#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2 1849#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
efd814b7 1850#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
076ed3b2 1851#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
efd814b7 1852#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
076ed3b2 1853
585fb111
JB
1854/*
1855 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1856 * this field (only one bit may be set).
1857 */
1858#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1859#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1860#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1861/* i830, required in DVO non-gang */
1862#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1863#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1864#define PLL_REF_INPUT_DREFCLK (0 << 13)
1865#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1866#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1867#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1868#define PLL_REF_INPUT_MASK (3 << 13)
1869#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1870/* Ironlake */
b9055052
ZW
1871# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1872# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1873# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1874# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1875# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1876
585fb111
JB
1877/*
1878 * Parallel to Serial Load Pulse phase selection.
1879 * Selects the phase for the 10X DPLL clock for the PCIe
1880 * digital display port. The range is 4 to 13; 10 or more
1881 * is just a flip delay. The default is 6
1882 */
1883#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1884#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1885/*
1886 * SDVO multiplier for 945G/GM. Not used on 965.
1887 */
1888#define SDVO_MULTIPLIER_MASK 0x000000ff
1889#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1890#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 1891
2d401b17
VS
1892#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1893#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1894#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1895#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 1896
585fb111
JB
1897/*
1898 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1899 *
1900 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1901 */
1902#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1903#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1904/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1905#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1906#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1907/*
1908 * SDVO/UDI pixel multiplier.
1909 *
1910 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1911 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1912 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1913 * dummy bytes in the datastream at an increased clock rate, with both sides of
1914 * the link knowing how many bytes are fill.
1915 *
1916 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1917 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1918 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1919 * through an SDVO command.
1920 *
1921 * This register field has values of multiplication factor minus 1, with
1922 * a maximum multiplier of 5 for SDVO.
1923 */
1924#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1925#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1926/*
1927 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1928 * This best be set to the default value (3) or the CRT won't work. No,
1929 * I don't entirely understand what this does...
1930 */
1931#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1932#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 1933
9db4a9c7
JB
1934#define _FPA0 0x06040
1935#define _FPA1 0x06044
1936#define _FPB0 0x06048
1937#define _FPB1 0x0604c
1938#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1939#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1940#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1941#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1942#define FP_N_DIV_SHIFT 16
1943#define FP_M1_DIV_MASK 0x00003f00
1944#define FP_M1_DIV_SHIFT 8
1945#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1946#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1947#define FP_M2_DIV_SHIFT 0
1948#define DPLL_TEST 0x606c
1949#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1950#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1951#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1952#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1953#define DPLLB_TEST_N_BYPASS (1 << 19)
1954#define DPLLB_TEST_M_BYPASS (1 << 18)
1955#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1956#define DPLLA_TEST_N_BYPASS (1 << 3)
1957#define DPLLA_TEST_M_BYPASS (1 << 2)
1958#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1959#define D_STATE 0x6104
dc96e9b8 1960#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1961#define DSTATE_PLL_D3_OFF (1<<3)
1962#define DSTATE_GFX_CLOCK_GATING (1<<1)
1963#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 1964#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
1965# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1966# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1967# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1968# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1969# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1970# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1971# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1972# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1973# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1974# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1975# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1976# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1977# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1978# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1979# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1980# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1981# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1982# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1983# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1984# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1985# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1986# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1987# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1988# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1989# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1990# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1991# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1992# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 1993/*
652c393a
JB
1994 * This bit must be set on the 830 to prevent hangs when turning off the
1995 * overlay scaler.
1996 */
1997# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1998# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1999# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2000# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2001# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2002
2003#define RENCLK_GATE_D1 0x6204
2004# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2005# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2006# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2007# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2008# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2009# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2010# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2011# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2012# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 2013/* This bit must be unset on 855,865 */
652c393a
JB
2014# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2015# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2016# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2017# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 2018/* This bit must be set on 855,865. */
652c393a
JB
2019# define SV_CLOCK_GATE_DISABLE (1 << 0)
2020# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2021# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2022# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2023# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2024# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2025# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2026# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2027# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2028# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2029# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2030# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2031# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2032# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2033# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2034# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2035# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2036# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2037
2038# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 2039/* This bit must always be set on 965G/965GM */
652c393a
JB
2040# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2041# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2042# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2043# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2044# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2045# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 2046/* This bit must always be set on 965G */
652c393a
JB
2047# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2048# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2049# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2050# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2051# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2052# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2053# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2054# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2055# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2056# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2057# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2058# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2059# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2060# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2061# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2062# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2063# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2064# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2065# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2066
2067#define RENCLK_GATE_D2 0x6208
2068#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2069#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2070#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4
VS
2071
2072#define VDECCLK_GATE_D 0x620C /* g4x only */
2073#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2074
652c393a
JB
2075#define RAMCLK_GATE_D 0x6210 /* CRL only */
2076#define DEUC 0x6214 /* CRL only */
585fb111 2077
d88b2270 2078#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
2079#define FW_CSPWRDWNEN (1<<15)
2080
e0d8d59b
VS
2081#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2082
24eb2d59
CML
2083#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2084#define CDCLK_FREQ_SHIFT 4
2085#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2086#define CZCLK_FREQ_MASK 0xf
2087#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2088
585fb111
JB
2089/*
2090 * Palette regs
2091 */
a57c774a
AK
2092#define PALETTE_A_OFFSET 0xa000
2093#define PALETTE_B_OFFSET 0xa800
84fd4f4e 2094#define CHV_PALETTE_C_OFFSET 0xc000
5c969aa7
DL
2095#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2096 dev_priv->info.display_mmio_offset)
585fb111 2097
673a394b
EA
2098/* MCH MMIO space */
2099
2100/*
2101 * MCHBAR mirror.
2102 *
2103 * This mirrors the MCHBAR MMIO space whose location is determined by
2104 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2105 * every way. It is not accessible from the CP register read instructions.
2106 *
515b2392
PZ
2107 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2108 * just read.
673a394b
EA
2109 */
2110#define MCHBAR_MIRROR_BASE 0x10000
2111
1398261a
YL
2112#define MCHBAR_MIRROR_BASE_SNB 0x140000
2113
3ebecd07 2114/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 2115#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 2116
646b4269 2117/* 915-945 and GM965 MCH register controlling DRAM channel access */
673a394b
EA
2118#define DCC 0x10200
2119#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2120#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2121#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2122#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2123#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 2124#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
656bfa3a
DV
2125#define DCC2 0x10204
2126#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 2127
646b4269 2128/* Pineview MCH register contains DDR3 setting */
95534263
LP
2129#define CSHRDDR3CTL 0x101a8
2130#define CSHRDDR3CTL_DDR3 (1 << 2)
2131
646b4269 2132/* 965 MCH register controlling DRAM channel configuration */
673a394b
EA
2133#define C0DRB3 0x10206
2134#define C1DRB3 0x10606
2135
646b4269 2136/* snb MCH registers for reading the DRAM channel configuration */
f691e2f4
DV
2137#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2138#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2139#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2140#define MAD_DIMM_ECC_MASK (0x3 << 24)
2141#define MAD_DIMM_ECC_OFF (0x0 << 24)
2142#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2143#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2144#define MAD_DIMM_ECC_ON (0x3 << 24)
2145#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2146#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2147#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2148#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2149#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2150#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2151#define MAD_DIMM_A_SELECT (0x1 << 16)
2152/* DIMM sizes are in multiples of 256mb. */
2153#define MAD_DIMM_B_SIZE_SHIFT 8
2154#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2155#define MAD_DIMM_A_SIZE_SHIFT 0
2156#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2157
646b4269 2158/* snb MCH registers for priority tuning */
1d7aaa0c
DV
2159#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2160#define MCH_SSKPD_WM0_MASK 0x3f
2161#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2162
ec013e7f
JB
2163#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2164
b11248df
KP
2165/* Clocking configuration register */
2166#define CLKCFG 0x10c00
7662c8bd 2167#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
2168#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2169#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2170#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2171#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2172#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 2173/* Note, below two are guess */
b11248df 2174#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 2175#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 2176#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2177#define CLKCFG_MEM_533 (1 << 4)
2178#define CLKCFG_MEM_667 (2 << 4)
2179#define CLKCFG_MEM_800 (3 << 4)
2180#define CLKCFG_MEM_MASK (7 << 4)
2181
ea056c14
JB
2182#define TSC1 0x11001
2183#define TSE (1<<0)
7648fa99
JB
2184#define TR1 0x11006
2185#define TSFS 0x11020
2186#define TSFS_SLOPE_MASK 0x0000ff00
2187#define TSFS_SLOPE_SHIFT 8
2188#define TSFS_INTR_MASK 0x000000ff
2189
f97108d1
JB
2190#define CRSTANDVID 0x11100
2191#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2192#define PXVFREQ_PX_MASK 0x7f000000
2193#define PXVFREQ_PX_SHIFT 24
2194#define VIDFREQ_BASE 0x11110
2195#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2196#define VIDFREQ2 0x11114
2197#define VIDFREQ3 0x11118
2198#define VIDFREQ4 0x1111c
2199#define VIDFREQ_P0_MASK 0x1f000000
2200#define VIDFREQ_P0_SHIFT 24
2201#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2202#define VIDFREQ_P0_CSCLK_SHIFT 20
2203#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2204#define VIDFREQ_P0_CRCLK_SHIFT 16
2205#define VIDFREQ_P1_MASK 0x00001f00
2206#define VIDFREQ_P1_SHIFT 8
2207#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2208#define VIDFREQ_P1_CSCLK_SHIFT 4
2209#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2210#define INTTOEXT_BASE_ILK 0x11300
2211#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2212#define INTTOEXT_MAP3_SHIFT 24
2213#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2214#define INTTOEXT_MAP2_SHIFT 16
2215#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2216#define INTTOEXT_MAP1_SHIFT 8
2217#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2218#define INTTOEXT_MAP0_SHIFT 0
2219#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2220#define MEMSWCTL 0x11170 /* Ironlake only */
2221#define MEMCTL_CMD_MASK 0xe000
2222#define MEMCTL_CMD_SHIFT 13
2223#define MEMCTL_CMD_RCLK_OFF 0
2224#define MEMCTL_CMD_RCLK_ON 1
2225#define MEMCTL_CMD_CHFREQ 2
2226#define MEMCTL_CMD_CHVID 3
2227#define MEMCTL_CMD_VMMOFF 4
2228#define MEMCTL_CMD_VMMON 5
2229#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2230 when command complete */
2231#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2232#define MEMCTL_FREQ_SHIFT 8
2233#define MEMCTL_SFCAVM (1<<7)
2234#define MEMCTL_TGT_VID_MASK 0x007f
2235#define MEMIHYST 0x1117c
2236#define MEMINTREN 0x11180 /* 16 bits */
2237#define MEMINT_RSEXIT_EN (1<<8)
2238#define MEMINT_CX_SUPR_EN (1<<7)
2239#define MEMINT_CONT_BUSY_EN (1<<6)
2240#define MEMINT_AVG_BUSY_EN (1<<5)
2241#define MEMINT_EVAL_CHG_EN (1<<4)
2242#define MEMINT_MON_IDLE_EN (1<<3)
2243#define MEMINT_UP_EVAL_EN (1<<2)
2244#define MEMINT_DOWN_EVAL_EN (1<<1)
2245#define MEMINT_SW_CMD_EN (1<<0)
2246#define MEMINTRSTR 0x11182 /* 16 bits */
2247#define MEM_RSEXIT_MASK 0xc000
2248#define MEM_RSEXIT_SHIFT 14
2249#define MEM_CONT_BUSY_MASK 0x3000
2250#define MEM_CONT_BUSY_SHIFT 12
2251#define MEM_AVG_BUSY_MASK 0x0c00
2252#define MEM_AVG_BUSY_SHIFT 10
2253#define MEM_EVAL_CHG_MASK 0x0300
2254#define MEM_EVAL_BUSY_SHIFT 8
2255#define MEM_MON_IDLE_MASK 0x00c0
2256#define MEM_MON_IDLE_SHIFT 6
2257#define MEM_UP_EVAL_MASK 0x0030
2258#define MEM_UP_EVAL_SHIFT 4
2259#define MEM_DOWN_EVAL_MASK 0x000c
2260#define MEM_DOWN_EVAL_SHIFT 2
2261#define MEM_SW_CMD_MASK 0x0003
2262#define MEM_INT_STEER_GFX 0
2263#define MEM_INT_STEER_CMR 1
2264#define MEM_INT_STEER_SMI 2
2265#define MEM_INT_STEER_SCI 3
2266#define MEMINTRSTS 0x11184
2267#define MEMINT_RSEXIT (1<<7)
2268#define MEMINT_CONT_BUSY (1<<6)
2269#define MEMINT_AVG_BUSY (1<<5)
2270#define MEMINT_EVAL_CHG (1<<4)
2271#define MEMINT_MON_IDLE (1<<3)
2272#define MEMINT_UP_EVAL (1<<2)
2273#define MEMINT_DOWN_EVAL (1<<1)
2274#define MEMINT_SW_CMD (1<<0)
2275#define MEMMODECTL 0x11190
2276#define MEMMODE_BOOST_EN (1<<31)
2277#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2278#define MEMMODE_BOOST_FREQ_SHIFT 24
2279#define MEMMODE_IDLE_MODE_MASK 0x00030000
2280#define MEMMODE_IDLE_MODE_SHIFT 16
2281#define MEMMODE_IDLE_MODE_EVAL 0
2282#define MEMMODE_IDLE_MODE_CONT 1
2283#define MEMMODE_HWIDLE_EN (1<<15)
2284#define MEMMODE_SWMODE_EN (1<<14)
2285#define MEMMODE_RCLK_GATE (1<<13)
2286#define MEMMODE_HW_UPDATE (1<<12)
2287#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2288#define MEMMODE_FSTART_SHIFT 8
2289#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2290#define MEMMODE_FMAX_SHIFT 4
2291#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2292#define RCBMAXAVG 0x1119c
2293#define MEMSWCTL2 0x1119e /* Cantiga only */
2294#define SWMEMCMD_RENDER_OFF (0 << 13)
2295#define SWMEMCMD_RENDER_ON (1 << 13)
2296#define SWMEMCMD_SWFREQ (2 << 13)
2297#define SWMEMCMD_TARVID (3 << 13)
2298#define SWMEMCMD_VRM_OFF (4 << 13)
2299#define SWMEMCMD_VRM_ON (5 << 13)
2300#define CMDSTS (1<<12)
2301#define SFCAVM (1<<11)
2302#define SWFREQ_MASK 0x0380 /* P0-7 */
2303#define SWFREQ_SHIFT 7
2304#define TARVID_MASK 0x001f
2305#define MEMSTAT_CTG 0x111a0
2306#define RCBMINAVG 0x111a0
2307#define RCUPEI 0x111b0
2308#define RCDNEI 0x111b4
88271da3
JB
2309#define RSTDBYCTL 0x111b8
2310#define RS1EN (1<<31)
2311#define RS2EN (1<<30)
2312#define RS3EN (1<<29)
2313#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2314#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2315#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2316#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2317#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2318#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2319#define RSX_STATUS_MASK (7<<20)
2320#define RSX_STATUS_ON (0<<20)
2321#define RSX_STATUS_RC1 (1<<20)
2322#define RSX_STATUS_RC1E (2<<20)
2323#define RSX_STATUS_RS1 (3<<20)
2324#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2325#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2326#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2327#define RSX_STATUS_RSVD2 (7<<20)
2328#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2329#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2330#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2331#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2332#define RS1CONTSAV_MASK (3<<14)
2333#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2334#define RS1CONTSAV_RSVD (1<<14)
2335#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2336#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2337#define NORMSLEXLAT_MASK (3<<12)
2338#define SLOW_RS123 (0<<12)
2339#define SLOW_RS23 (1<<12)
2340#define SLOW_RS3 (2<<12)
2341#define NORMAL_RS123 (3<<12)
2342#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2343#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2344#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2345#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2346#define RS_CSTATE_MASK (3<<4)
2347#define RS_CSTATE_C367_RS1 (0<<4)
2348#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2349#define RS_CSTATE_RSVD (2<<4)
2350#define RS_CSTATE_C367_RS2 (3<<4)
2351#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2352#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2353#define VIDCTL 0x111c0
2354#define VIDSTS 0x111c8
2355#define VIDSTART 0x111cc /* 8 bits */
2356#define MEMSTAT_ILK 0x111f8
2357#define MEMSTAT_VID_MASK 0x7f00
2358#define MEMSTAT_VID_SHIFT 8
2359#define MEMSTAT_PSTATE_MASK 0x00f8
2360#define MEMSTAT_PSTATE_SHIFT 3
2361#define MEMSTAT_MON_ACTV (1<<2)
2362#define MEMSTAT_SRC_CTL_MASK 0x0003
2363#define MEMSTAT_SRC_CTL_CORE 0
2364#define MEMSTAT_SRC_CTL_TRB 1
2365#define MEMSTAT_SRC_CTL_THM 2
2366#define MEMSTAT_SRC_CTL_STDBY 3
2367#define RCPREVBSYTUPAVG 0x113b8
2368#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2369#define PMMISC 0x11214
2370#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2371#define SDEW 0x1124c
2372#define CSIEW0 0x11250
2373#define CSIEW1 0x11254
2374#define CSIEW2 0x11258
2375#define PEW 0x1125c
2376#define DEW 0x11270
2377#define MCHAFE 0x112c0
2378#define CSIEC 0x112e0
2379#define DMIEC 0x112e4
2380#define DDREC 0x112e8
2381#define PEG0EC 0x112ec
2382#define PEG1EC 0x112f0
2383#define GFXEC 0x112f4
2384#define RPPREVBSYTUPAVG 0x113b8
2385#define RPPREVBSYTDNAVG 0x113bc
2386#define ECR 0x11600
2387#define ECR_GPFE (1<<31)
2388#define ECR_IMONE (1<<30)
2389#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2390#define OGW0 0x11608
2391#define OGW1 0x1160c
2392#define EG0 0x11610
2393#define EG1 0x11614
2394#define EG2 0x11618
2395#define EG3 0x1161c
2396#define EG4 0x11620
2397#define EG5 0x11624
2398#define EG6 0x11628
2399#define EG7 0x1162c
2400#define PXW 0x11664
2401#define PXWL 0x11680
2402#define LCFUSE02 0x116c0
2403#define LCFUSE_HIV_MASK 0x000000ff
2404#define CSIPLL0 0x12c10
2405#define DDRMPLL1 0X12c20
7d57382e
EA
2406#define PEG_BAND_GAP_DATA 0x14d68
2407
c4de7b0f
CW
2408#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2409#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 2410
153b4b95
BW
2411#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2412#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2413#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 2414
aa40d6bb
ZN
2415/*
2416 * Logical Context regs
2417 */
2418#define CCID 0x2180
2419#define CCID_EN (1<<0)
e8016055
VS
2420/*
2421 * Notes on SNB/IVB/VLV context size:
2422 * - Power context is saved elsewhere (LLC or stolen)
2423 * - Ring/execlist context is saved on SNB, not on IVB
2424 * - Extended context size already includes render context size
2425 * - We always need to follow the extended context size.
2426 * SNB BSpec has comments indicating that we should use the
2427 * render context size instead if execlists are disabled, but
2428 * based on empirical testing that's just nonsense.
2429 * - Pipelined/VF state is saved on SNB/IVB respectively
2430 * - GT1 size just indicates how much of render context
2431 * doesn't need saving on GT1
2432 */
fe1cc68f
BW
2433#define CXT_SIZE 0x21a0
2434#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2435#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2436#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2437#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2438#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2439#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2440 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2441 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2442#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2443#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2444#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2445#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2446#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2447#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2448#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2449#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2450 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2451/* Haswell does have the CXT_SIZE register however it does not appear to be
2452 * valid. Now, docs explain in dwords what is in the context object. The full
2453 * size is 70720 bytes, however, the power context and execlist context will
2454 * never be saved (power context is stored elsewhere, and execlists don't work
2455 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2456 */
2457#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2458/* Same as Haswell, but 72064 bytes now. */
2459#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2460
542a6b20 2461#define CHV_CLK_CTL1 0x101100
e454a05d
JB
2462#define VLV_CLK_CTL2 0x101104
2463#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2464
585fb111
JB
2465/*
2466 * Overlay regs
2467 */
2468
2469#define OVADD 0x30000
2470#define DOVSTA 0x30008
2471#define OC_BUF (0x3<<20)
2472#define OGAMC5 0x30010
2473#define OGAMC4 0x30014
2474#define OGAMC3 0x30018
2475#define OGAMC2 0x3001c
2476#define OGAMC1 0x30020
2477#define OGAMC0 0x30024
2478
2479/*
2480 * Display engine regs
2481 */
2482
8bf1e9f1 2483/* Pipe A CRC regs */
a57c774a 2484#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2485#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2486/* ivb+ source selection */
8bf1e9f1
SH
2487#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2488#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2489#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2490/* ilk+ source selection */
5a6b5c84
DV
2491#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2492#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2493#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2494/* embedded DP port on the north display block, reserved on ivb */
2495#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2496#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2497/* vlv source selection */
2498#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2499#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2500#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2501/* with DP port the pipe source is invalid */
2502#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2503#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2504#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2505/* gen3+ source selection */
2506#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2507#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2508#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2509/* with DP/TV port the pipe source is invalid */
2510#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2511#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2512#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2513#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2514#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2515/* gen2 doesn't have source selection bits */
52f843f6 2516#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2517
5a6b5c84
DV
2518#define _PIPE_CRC_RES_1_A_IVB 0x60064
2519#define _PIPE_CRC_RES_2_A_IVB 0x60068
2520#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2521#define _PIPE_CRC_RES_4_A_IVB 0x60070
2522#define _PIPE_CRC_RES_5_A_IVB 0x60074
2523
a57c774a
AK
2524#define _PIPE_CRC_RES_RED_A 0x60060
2525#define _PIPE_CRC_RES_GREEN_A 0x60064
2526#define _PIPE_CRC_RES_BLUE_A 0x60068
2527#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2528#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2529
2530/* Pipe B CRC regs */
5a6b5c84
DV
2531#define _PIPE_CRC_RES_1_B_IVB 0x61064
2532#define _PIPE_CRC_RES_2_B_IVB 0x61068
2533#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2534#define _PIPE_CRC_RES_4_B_IVB 0x61070
2535#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2536
a57c774a 2537#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2538#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2539 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2540#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2541 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2542#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2543 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2544#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2545 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2546#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2547 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2548
0b5c5ed0 2549#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2550 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2551#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2552 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2553#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2554 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2555#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2556 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2557#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2558 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2559
585fb111 2560/* Pipe A timing regs */
a57c774a
AK
2561#define _HTOTAL_A 0x60000
2562#define _HBLANK_A 0x60004
2563#define _HSYNC_A 0x60008
2564#define _VTOTAL_A 0x6000c
2565#define _VBLANK_A 0x60010
2566#define _VSYNC_A 0x60014
2567#define _PIPEASRC 0x6001c
2568#define _BCLRPAT_A 0x60020
2569#define _VSYNCSHIFT_A 0x60028
ebb69c95 2570#define _PIPE_MULT_A 0x6002c
585fb111
JB
2571
2572/* Pipe B timing regs */
a57c774a
AK
2573#define _HTOTAL_B 0x61000
2574#define _HBLANK_B 0x61004
2575#define _HSYNC_B 0x61008
2576#define _VTOTAL_B 0x6100c
2577#define _VBLANK_B 0x61010
2578#define _VSYNC_B 0x61014
2579#define _PIPEBSRC 0x6101c
2580#define _BCLRPAT_B 0x61020
2581#define _VSYNCSHIFT_B 0x61028
ebb69c95 2582#define _PIPE_MULT_B 0x6102c
a57c774a
AK
2583
2584#define TRANSCODER_A_OFFSET 0x60000
2585#define TRANSCODER_B_OFFSET 0x61000
2586#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2587#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2588#define TRANSCODER_EDP_OFFSET 0x6f000
2589
5c969aa7
DL
2590#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2591 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2592 dev_priv->info.display_mmio_offset)
a57c774a
AK
2593
2594#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2595#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2596#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2597#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2598#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2599#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2600#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2601#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2602#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
ebb69c95 2603#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
5eddb70b 2604
c8f7df58
RV
2605/* VLV eDP PSR registers */
2606#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
2607#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
2608#define VLV_EDP_PSR_ENABLE (1<<0)
2609#define VLV_EDP_PSR_RESET (1<<1)
2610#define VLV_EDP_PSR_MODE_MASK (7<<2)
2611#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
2612#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
2613#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
2614#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
2615#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
2616#define VLV_EDP_PSR_DBL_FRAME (1<<10)
2617#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
2618#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
2619#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
2620
2621#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
2622#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
2623#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
2624#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
2625#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
2626#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
2627
2628#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
2629#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
2630#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
2631#define VLV_EDP_PSR_CURR_STATE_MASK 7
2632#define VLV_EDP_PSR_DISABLED (0<<0)
2633#define VLV_EDP_PSR_INACTIVE (1<<0)
2634#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
2635#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
2636#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
2637#define VLV_EDP_PSR_EXIT (5<<0)
2638#define VLV_EDP_PSR_IN_TRANS (1<<7)
2639#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
2640
ed8546ac
BW
2641/* HSW+ eDP PSR registers */
2642#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2643#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b 2644#define EDP_PSR_ENABLE (1<<31)
82c56254 2645#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
2646#define EDP_PSR_LINK_DISABLE (0<<27)
2647#define EDP_PSR_LINK_STANDBY (1<<27)
2648#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2649#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2650#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2651#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2652#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2653#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2654#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2655#define EDP_PSR_TP1_TP2_SEL (0<<11)
2656#define EDP_PSR_TP1_TP3_SEL (1<<11)
2657#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2658#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2659#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2660#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2661#define EDP_PSR_TP1_TIME_500us (0<<4)
2662#define EDP_PSR_TP1_TIME_100us (1<<4)
2663#define EDP_PSR_TP1_TIME_2500us (2<<4)
2664#define EDP_PSR_TP1_TIME_0us (3<<4)
2665#define EDP_PSR_IDLE_FRAME_SHIFT 0
2666
18b5992c
BW
2667#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2668#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
18b5992c 2669#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
18b5992c
BW
2670#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2671#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2672#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2673
18b5992c 2674#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2675#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2676#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2677#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2678#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2679#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2680#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2681#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2682#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2683#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2684#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2685#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2686#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2687#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2688#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2689#define EDP_PSR_STATUS_COUNT_SHIFT 16
2690#define EDP_PSR_STATUS_COUNT_MASK 0xf
2691#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2692#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2693#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2694#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2695#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2696#define EDP_PSR_STATUS_IDLE_MASK 0xf
2697
18b5992c 2698#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2699#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2700
18b5992c 2701#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2702#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2703#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2704#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2705
585fb111
JB
2706/* VGA port control */
2707#define ADPA 0x61100
ebc0fd88 2708#define PCH_ADPA 0xe1100
540a8950 2709#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2710
585fb111
JB
2711#define ADPA_DAC_ENABLE (1<<31)
2712#define ADPA_DAC_DISABLE 0
2713#define ADPA_PIPE_SELECT_MASK (1<<30)
2714#define ADPA_PIPE_A_SELECT 0
2715#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2716#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2717/* CPT uses bits 29:30 for pch transcoder select */
2718#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2719#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2720#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2721#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2722#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2723#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2724#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2725#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2726#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2727#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2728#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2729#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2730#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2731#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2732#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2733#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2734#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2735#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2736#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2737#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2738#define ADPA_SETS_HVPOLARITY 0
60222c0c 2739#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2740#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2741#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2742#define ADPA_HSYNC_CNTL_ENABLE 0
2743#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2744#define ADPA_VSYNC_ACTIVE_LOW 0
2745#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2746#define ADPA_HSYNC_ACTIVE_LOW 0
2747#define ADPA_DPMS_MASK (~(3<<10))
2748#define ADPA_DPMS_ON (0<<10)
2749#define ADPA_DPMS_SUSPEND (1<<10)
2750#define ADPA_DPMS_STANDBY (2<<10)
2751#define ADPA_DPMS_OFF (3<<10)
2752
939fe4d7 2753
585fb111 2754/* Hotplug control (945+ only) */
5c969aa7 2755#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
2756#define PORTB_HOTPLUG_INT_EN (1 << 29)
2757#define PORTC_HOTPLUG_INT_EN (1 << 28)
2758#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2759#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2760#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2761#define TV_HOTPLUG_INT_EN (1 << 18)
2762#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2763#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2764 PORTC_HOTPLUG_INT_EN | \
2765 PORTD_HOTPLUG_INT_EN | \
2766 SDVOC_HOTPLUG_INT_EN | \
2767 SDVOB_HOTPLUG_INT_EN | \
2768 CRT_HOTPLUG_INT_EN)
585fb111 2769#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2770#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2771/* must use period 64 on GM45 according to docs */
2772#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2773#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2774#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2775#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2776#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2777#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2778#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2779#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2780#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2781#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2782#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2783#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2784
5c969aa7 2785#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
2786/*
2787 * HDMI/DP bits are gen4+
2788 *
2789 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2790 * Please check the detailed lore in the commit message for for experimental
2791 * evidence.
2792 */
232a6ee9
TP
2793#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2794#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2795#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2796/* VLV DP/HDMI bits again match Bspec */
2797#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2798#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2799#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12 2800#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
2801#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2802#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 2803#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
2804#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2805#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 2806#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
2807#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2808#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 2809/* CRT/TV common between gen3+ */
585fb111
JB
2810#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2811#define TV_HOTPLUG_INT_STATUS (1 << 10)
2812#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2813#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2814#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2815#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2816#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2817#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2818#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2819#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2820
084b612e
CW
2821/* SDVO is different across gen3/4 */
2822#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2823#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2824/*
2825 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2826 * since reality corrobates that they're the same as on gen3. But keep these
2827 * bits here (and the comment!) to help any other lost wanderers back onto the
2828 * right tracks.
2829 */
084b612e
CW
2830#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2831#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2832#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2833#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2834#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2835 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2836 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2837 PORTB_HOTPLUG_INT_STATUS | \
2838 PORTC_HOTPLUG_INT_STATUS | \
2839 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2840
2841#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2842 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2843 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2844 PORTB_HOTPLUG_INT_STATUS | \
2845 PORTC_HOTPLUG_INT_STATUS | \
2846 PORTD_HOTPLUG_INT_STATUS)
585fb111 2847
c20cd312
PZ
2848/* SDVO and HDMI port control.
2849 * The same register may be used for SDVO or HDMI */
2850#define GEN3_SDVOB 0x61140
2851#define GEN3_SDVOC 0x61160
2852#define GEN4_HDMIB GEN3_SDVOB
2853#define GEN4_HDMIC GEN3_SDVOC
9418c1f1 2854#define CHV_HDMID 0x6116C
c20cd312
PZ
2855#define PCH_SDVOB 0xe1140
2856#define PCH_HDMIB PCH_SDVOB
2857#define PCH_HDMIC 0xe1150
2858#define PCH_HDMID 0xe1160
2859
84093603
DV
2860#define PORT_DFT_I9XX 0x61150
2861#define DC_BALANCE_RESET (1 << 25)
a8aab8bd 2862#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
84093603 2863#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
2864#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
2865#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
2866#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2867#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2868
c20cd312
PZ
2869/* Gen 3 SDVO bits: */
2870#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2871#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2872#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2873#define SDVO_PIPE_B_SELECT (1 << 30)
2874#define SDVO_STALL_SELECT (1 << 29)
2875#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 2876/*
585fb111 2877 * 915G/GM SDVO pixel multiplier.
585fb111 2878 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2879 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2880 */
c20cd312 2881#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2882#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2883#define SDVO_PHASE_SELECT_MASK (15 << 19)
2884#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2885#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2886#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2887#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2888#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2889#define SDVO_DETECTED (1 << 2)
585fb111 2890/* Bits to be preserved when writing */
c20cd312
PZ
2891#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2892 SDVO_INTERRUPT_ENABLE)
2893#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2894
2895/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2896#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2897#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2898#define SDVO_ENCODING_SDVO (0 << 10)
2899#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2900#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2901#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2902#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2903#define SDVO_AUDIO_ENABLE (1 << 6)
2904/* VSYNC/HSYNC bits new with 965, default is to be set */
2905#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2906#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2907
2908/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2909#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2910#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2911
2912/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2913#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2914#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2915
44f37d1f
CML
2916/* CHV SDVO/HDMI bits: */
2917#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2918#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2919
585fb111
JB
2920
2921/* DVO port control */
2922#define DVOA 0x61120
2923#define DVOB 0x61140
2924#define DVOC 0x61160
2925#define DVO_ENABLE (1 << 31)
2926#define DVO_PIPE_B_SELECT (1 << 30)
2927#define DVO_PIPE_STALL_UNUSED (0 << 28)
2928#define DVO_PIPE_STALL (1 << 28)
2929#define DVO_PIPE_STALL_TV (2 << 28)
2930#define DVO_PIPE_STALL_MASK (3 << 28)
2931#define DVO_USE_VGA_SYNC (1 << 15)
2932#define DVO_DATA_ORDER_I740 (0 << 14)
2933#define DVO_DATA_ORDER_FP (1 << 14)
2934#define DVO_VSYNC_DISABLE (1 << 11)
2935#define DVO_HSYNC_DISABLE (1 << 10)
2936#define DVO_VSYNC_TRISTATE (1 << 9)
2937#define DVO_HSYNC_TRISTATE (1 << 8)
2938#define DVO_BORDER_ENABLE (1 << 7)
2939#define DVO_DATA_ORDER_GBRG (1 << 6)
2940#define DVO_DATA_ORDER_RGGB (0 << 6)
2941#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2942#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2943#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2944#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2945#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2946#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2947#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2948#define DVO_PRESERVE_MASK (0x7<<24)
2949#define DVOA_SRCDIM 0x61124
2950#define DVOB_SRCDIM 0x61144
2951#define DVOC_SRCDIM 0x61164
2952#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2953#define DVO_SRCDIM_VERTICAL_SHIFT 0
2954
2955/* LVDS port control */
2956#define LVDS 0x61180
2957/*
2958 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2959 * the DPLL semantics change when the LVDS is assigned to that pipe.
2960 */
2961#define LVDS_PORT_EN (1 << 31)
2962/* Selects pipe B for LVDS data. Must be set on pre-965. */
2963#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2964#define LVDS_PIPE_MASK (1 << 30)
1519b995 2965#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2966/* LVDS dithering flag on 965/g4x platform */
2967#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2968/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2969#define LVDS_VSYNC_POLARITY (1 << 21)
2970#define LVDS_HSYNC_POLARITY (1 << 20)
2971
a3e17eb8
ZY
2972/* Enable border for unscaled (or aspect-scaled) display */
2973#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2974/*
2975 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2976 * pixel.
2977 */
2978#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2979#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2980#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2981/*
2982 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2983 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2984 * on.
2985 */
2986#define LVDS_A3_POWER_MASK (3 << 6)
2987#define LVDS_A3_POWER_DOWN (0 << 6)
2988#define LVDS_A3_POWER_UP (3 << 6)
2989/*
2990 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2991 * is set.
2992 */
2993#define LVDS_CLKB_POWER_MASK (3 << 4)
2994#define LVDS_CLKB_POWER_DOWN (0 << 4)
2995#define LVDS_CLKB_POWER_UP (3 << 4)
2996/*
2997 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2998 * setting for whether we are in dual-channel mode. The B3 pair will
2999 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3000 */
3001#define LVDS_B0B3_POWER_MASK (3 << 2)
3002#define LVDS_B0B3_POWER_DOWN (0 << 2)
3003#define LVDS_B0B3_POWER_UP (3 << 2)
3004
3c17fe4b
DH
3005/* Video Data Island Packet control */
3006#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
3007/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
3008 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3009 * of the infoframe structure specified by CEA-861. */
3010#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 3011#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 3012#define VIDEO_DIP_CTL 0x61170
2da8af54 3013/* Pre HSW: */
3c17fe4b 3014#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 3015#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 3016#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 3017#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
3018#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3019#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 3020#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
3021#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3022#define VIDEO_DIP_SELECT_AVI (0 << 19)
3023#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3024#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 3025#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
3026#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3027#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3028#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 3029#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 3030/* HSW and later: */
0dd87d20
PZ
3031#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3032#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 3033#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
3034#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3035#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 3036#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 3037
585fb111
JB
3038/* Panel power sequencing */
3039#define PP_STATUS 0x61200
3040#define PP_ON (1 << 31)
3041/*
3042 * Indicates that all dependencies of the panel are on:
3043 *
3044 * - PLL enabled
3045 * - pipe enabled
3046 * - LVDS/DVOB/DVOC on
3047 */
3048#define PP_READY (1 << 30)
3049#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
3050#define PP_SEQUENCE_POWER_UP (1 << 28)
3051#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3052#define PP_SEQUENCE_MASK (3 << 28)
3053#define PP_SEQUENCE_SHIFT 28
01cb9ea6 3054#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 3055#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
3056#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3057#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3058#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3059#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3060#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3061#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3062#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3063#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3064#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
3065#define PP_CONTROL 0x61204
3066#define POWER_TARGET_ON (1 << 0)
3067#define PP_ON_DELAYS 0x61208
3068#define PP_OFF_DELAYS 0x6120c
3069#define PP_DIVISOR 0x61210
3070
3071/* Panel fitting */
5c969aa7 3072#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
3073#define PFIT_ENABLE (1 << 31)
3074#define PFIT_PIPE_MASK (3 << 29)
3075#define PFIT_PIPE_SHIFT 29
3076#define VERT_INTERP_DISABLE (0 << 10)
3077#define VERT_INTERP_BILINEAR (1 << 10)
3078#define VERT_INTERP_MASK (3 << 10)
3079#define VERT_AUTO_SCALE (1 << 9)
3080#define HORIZ_INTERP_DISABLE (0 << 6)
3081#define HORIZ_INTERP_BILINEAR (1 << 6)
3082#define HORIZ_INTERP_MASK (3 << 6)
3083#define HORIZ_AUTO_SCALE (1 << 5)
3084#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
3085#define PFIT_FILTER_FUZZY (0 << 24)
3086#define PFIT_SCALING_AUTO (0 << 26)
3087#define PFIT_SCALING_PROGRAMMED (1 << 26)
3088#define PFIT_SCALING_PILLAR (2 << 26)
3089#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 3090#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
3091/* Pre-965 */
3092#define PFIT_VERT_SCALE_SHIFT 20
3093#define PFIT_VERT_SCALE_MASK 0xfff00000
3094#define PFIT_HORIZ_SCALE_SHIFT 4
3095#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3096/* 965+ */
3097#define PFIT_VERT_SCALE_SHIFT_965 16
3098#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3099#define PFIT_HORIZ_SCALE_SHIFT_965 0
3100#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3101
5c969aa7 3102#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 3103
5c969aa7
DL
3104#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3105#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
3106#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3107 _VLV_BLC_PWM_CTL2_B)
3108
5c969aa7
DL
3109#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3110#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
3111#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3112 _VLV_BLC_PWM_CTL_B)
3113
5c969aa7
DL
3114#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3115#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
3116#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3117 _VLV_BLC_HIST_CTL_B)
3118
585fb111 3119/* Backlight control */
5c969aa7 3120#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
3121#define BLM_PWM_ENABLE (1 << 31)
3122#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3123#define BLM_PIPE_SELECT (1 << 29)
3124#define BLM_PIPE_SELECT_IVB (3 << 29)
3125#define BLM_PIPE_A (0 << 29)
3126#define BLM_PIPE_B (1 << 29)
3127#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
3128#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3129#define BLM_TRANSCODER_B BLM_PIPE_B
3130#define BLM_TRANSCODER_C BLM_PIPE_C
3131#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
3132#define BLM_PIPE(pipe) ((pipe) << 29)
3133#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3134#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3135#define BLM_PHASE_IN_ENABLE (1 << 25)
3136#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3137#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3138#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3139#define BLM_PHASE_IN_COUNT_SHIFT (8)
3140#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3141#define BLM_PHASE_IN_INCR_SHIFT (0)
3142#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 3143#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
3144/*
3145 * This is the most significant 15 bits of the number of backlight cycles in a
3146 * complete cycle of the modulated backlight control.
3147 *
3148 * The actual value is this field multiplied by two.
3149 */
7cf41601
DV
3150#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3151#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3152#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
3153/*
3154 * This is the number of cycles out of the backlight modulation cycle for which
3155 * the backlight is on.
3156 *
3157 * This field must be no greater than the number of cycles in the complete
3158 * backlight modulation cycle.
3159 */
3160#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3161#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
3162#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3163#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 3164
5c969aa7 3165#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 3166
7cf41601
DV
3167/* New registers for PCH-split platforms. Safe where new bits show up, the
3168 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3169#define BLC_PWM_CPU_CTL2 0x48250
3170#define BLC_PWM_CPU_CTL 0x48254
3171
be256dc7
PZ
3172#define HSW_BLC_PWM2_CTL 0x48350
3173
7cf41601
DV
3174/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3175 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3176#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 3177#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
3178#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3179#define BLM_PCH_POLARITY (1 << 29)
3180#define BLC_PWM_PCH_CTL2 0xc8254
3181
be256dc7
PZ
3182#define UTIL_PIN_CTL 0x48400
3183#define UTIL_PIN_ENABLE (1 << 31)
3184
3185#define PCH_GTC_CTL 0xe7000
3186#define PCH_GTC_ENABLE (1 << 31)
3187
585fb111
JB
3188/* TV port control */
3189#define TV_CTL 0x68000
646b4269 3190/* Enables the TV encoder */
585fb111 3191# define TV_ENC_ENABLE (1 << 31)
646b4269 3192/* Sources the TV encoder input from pipe B instead of A. */
585fb111 3193# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 3194/* Outputs composite video (DAC A only) */
585fb111 3195# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 3196/* Outputs SVideo video (DAC B/C) */
585fb111 3197# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 3198/* Outputs Component video (DAC A/B/C) */
585fb111 3199# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 3200/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
3201# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3202# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 3203/* Enables slow sync generation (945GM only) */
585fb111 3204# define TV_SLOW_SYNC (1 << 20)
646b4269 3205/* Selects 4x oversampling for 480i and 576p */
585fb111 3206# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 3207/* Selects 2x oversampling for 720p and 1080i */
585fb111 3208# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 3209/* Selects no oversampling for 1080p */
585fb111 3210# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 3211/* Selects 8x oversampling */
585fb111 3212# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 3213/* Selects progressive mode rather than interlaced */
585fb111 3214# define TV_PROGRESSIVE (1 << 17)
646b4269 3215/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3216# define TV_PAL_BURST (1 << 16)
646b4269 3217/* Field for setting delay of Y compared to C */
585fb111 3218# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3219/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3220# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3221/*
585fb111
JB
3222 * Enables a fix for the 915GM only.
3223 *
3224 * Not sure what it does.
3225 */
3226# define TV_ENC_C0_FIX (1 << 10)
646b4269 3227/* Bits that must be preserved by software */
d2d9f232 3228# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3229# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3230/* Read-only state that reports all features enabled */
585fb111 3231# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3232/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3233# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3234/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3235# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3236/* Normal operation */
585fb111 3237# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3238/* Encoder test pattern 1 - combo pattern */
585fb111 3239# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3240/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3241# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3242/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3243# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3244/* Encoder test pattern 4 - random noise */
585fb111 3245# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3246/* Encoder test pattern 5 - linear color ramps */
585fb111 3247# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3248/*
585fb111
JB
3249 * This test mode forces the DACs to 50% of full output.
3250 *
3251 * This is used for load detection in combination with TVDAC_SENSE_MASK
3252 */
3253# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3254# define TV_TEST_MODE_MASK (7 << 0)
3255
3256#define TV_DAC 0x68004
b8ed2a4f 3257# define TV_DAC_SAVE 0x00ffff00
646b4269 3258/*
585fb111
JB
3259 * Reports that DAC state change logic has reported change (RO).
3260 *
3261 * This gets cleared when TV_DAC_STATE_EN is cleared
3262*/
3263# define TVDAC_STATE_CHG (1 << 31)
3264# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3265/* Reports that DAC A voltage is above the detect threshold */
585fb111 3266# define TVDAC_A_SENSE (1 << 30)
646b4269 3267/* Reports that DAC B voltage is above the detect threshold */
585fb111 3268# define TVDAC_B_SENSE (1 << 29)
646b4269 3269/* Reports that DAC C voltage is above the detect threshold */
585fb111 3270# define TVDAC_C_SENSE (1 << 28)
646b4269 3271/*
585fb111
JB
3272 * Enables DAC state detection logic, for load-based TV detection.
3273 *
3274 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3275 * to off, for load detection to work.
3276 */
3277# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3278/* Sets the DAC A sense value to high */
585fb111 3279# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3280/* Sets the DAC B sense value to high */
585fb111 3281# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3282/* Sets the DAC C sense value to high */
585fb111 3283# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3284/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3285# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3286/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3287# define ENC_TVDAC_SLEW_FAST (1 << 6)
3288# define DAC_A_1_3_V (0 << 4)
3289# define DAC_A_1_1_V (1 << 4)
3290# define DAC_A_0_7_V (2 << 4)
cb66c692 3291# define DAC_A_MASK (3 << 4)
585fb111
JB
3292# define DAC_B_1_3_V (0 << 2)
3293# define DAC_B_1_1_V (1 << 2)
3294# define DAC_B_0_7_V (2 << 2)
cb66c692 3295# define DAC_B_MASK (3 << 2)
585fb111
JB
3296# define DAC_C_1_3_V (0 << 0)
3297# define DAC_C_1_1_V (1 << 0)
3298# define DAC_C_0_7_V (2 << 0)
cb66c692 3299# define DAC_C_MASK (3 << 0)
585fb111 3300
646b4269 3301/*
585fb111
JB
3302 * CSC coefficients are stored in a floating point format with 9 bits of
3303 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3304 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3305 * -1 (0x3) being the only legal negative value.
3306 */
3307#define TV_CSC_Y 0x68010
3308# define TV_RY_MASK 0x07ff0000
3309# define TV_RY_SHIFT 16
3310# define TV_GY_MASK 0x00000fff
3311# define TV_GY_SHIFT 0
3312
3313#define TV_CSC_Y2 0x68014
3314# define TV_BY_MASK 0x07ff0000
3315# define TV_BY_SHIFT 16
646b4269 3316/*
585fb111
JB
3317 * Y attenuation for component video.
3318 *
3319 * Stored in 1.9 fixed point.
3320 */
3321# define TV_AY_MASK 0x000003ff
3322# define TV_AY_SHIFT 0
3323
3324#define TV_CSC_U 0x68018
3325# define TV_RU_MASK 0x07ff0000
3326# define TV_RU_SHIFT 16
3327# define TV_GU_MASK 0x000007ff
3328# define TV_GU_SHIFT 0
3329
3330#define TV_CSC_U2 0x6801c
3331# define TV_BU_MASK 0x07ff0000
3332# define TV_BU_SHIFT 16
646b4269 3333/*
585fb111
JB
3334 * U attenuation for component video.
3335 *
3336 * Stored in 1.9 fixed point.
3337 */
3338# define TV_AU_MASK 0x000003ff
3339# define TV_AU_SHIFT 0
3340
3341#define TV_CSC_V 0x68020
3342# define TV_RV_MASK 0x0fff0000
3343# define TV_RV_SHIFT 16
3344# define TV_GV_MASK 0x000007ff
3345# define TV_GV_SHIFT 0
3346
3347#define TV_CSC_V2 0x68024
3348# define TV_BV_MASK 0x07ff0000
3349# define TV_BV_SHIFT 16
646b4269 3350/*
585fb111
JB
3351 * V attenuation for component video.
3352 *
3353 * Stored in 1.9 fixed point.
3354 */
3355# define TV_AV_MASK 0x000007ff
3356# define TV_AV_SHIFT 0
3357
3358#define TV_CLR_KNOBS 0x68028
646b4269 3359/* 2s-complement brightness adjustment */
585fb111
JB
3360# define TV_BRIGHTNESS_MASK 0xff000000
3361# define TV_BRIGHTNESS_SHIFT 24
646b4269 3362/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3363# define TV_CONTRAST_MASK 0x00ff0000
3364# define TV_CONTRAST_SHIFT 16
646b4269 3365/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3366# define TV_SATURATION_MASK 0x0000ff00
3367# define TV_SATURATION_SHIFT 8
646b4269 3368/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3369# define TV_HUE_MASK 0x000000ff
3370# define TV_HUE_SHIFT 0
3371
3372#define TV_CLR_LEVEL 0x6802c
646b4269 3373/* Controls the DAC level for black */
585fb111
JB
3374# define TV_BLACK_LEVEL_MASK 0x01ff0000
3375# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3376/* Controls the DAC level for blanking */
585fb111
JB
3377# define TV_BLANK_LEVEL_MASK 0x000001ff
3378# define TV_BLANK_LEVEL_SHIFT 0
3379
3380#define TV_H_CTL_1 0x68030
646b4269 3381/* Number of pixels in the hsync. */
585fb111
JB
3382# define TV_HSYNC_END_MASK 0x1fff0000
3383# define TV_HSYNC_END_SHIFT 16
646b4269 3384/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3385# define TV_HTOTAL_MASK 0x00001fff
3386# define TV_HTOTAL_SHIFT 0
3387
3388#define TV_H_CTL_2 0x68034
646b4269 3389/* Enables the colorburst (needed for non-component color) */
585fb111 3390# define TV_BURST_ENA (1 << 31)
646b4269 3391/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3392# define TV_HBURST_START_SHIFT 16
3393# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3394/* Length of the colorburst */
585fb111
JB
3395# define TV_HBURST_LEN_SHIFT 0
3396# define TV_HBURST_LEN_MASK 0x0001fff
3397
3398#define TV_H_CTL_3 0x68038
646b4269 3399/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3400# define TV_HBLANK_END_SHIFT 16
3401# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3402/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3403# define TV_HBLANK_START_SHIFT 0
3404# define TV_HBLANK_START_MASK 0x0001fff
3405
3406#define TV_V_CTL_1 0x6803c
646b4269 3407/* XXX */
585fb111
JB
3408# define TV_NBR_END_SHIFT 16
3409# define TV_NBR_END_MASK 0x07ff0000
646b4269 3410/* XXX */
585fb111
JB
3411# define TV_VI_END_F1_SHIFT 8
3412# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3413/* XXX */
585fb111
JB
3414# define TV_VI_END_F2_SHIFT 0
3415# define TV_VI_END_F2_MASK 0x0000003f
3416
3417#define TV_V_CTL_2 0x68040
646b4269 3418/* Length of vsync, in half lines */
585fb111
JB
3419# define TV_VSYNC_LEN_MASK 0x07ff0000
3420# define TV_VSYNC_LEN_SHIFT 16
646b4269 3421/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3422 * number of half lines.
3423 */
3424# define TV_VSYNC_START_F1_MASK 0x00007f00
3425# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3426/*
585fb111
JB
3427 * Offset of the start of vsync in field 2, measured in one less than the
3428 * number of half lines.
3429 */
3430# define TV_VSYNC_START_F2_MASK 0x0000007f
3431# define TV_VSYNC_START_F2_SHIFT 0
3432
3433#define TV_V_CTL_3 0x68044
646b4269 3434/* Enables generation of the equalization signal */
585fb111 3435# define TV_EQUAL_ENA (1 << 31)
646b4269 3436/* Length of vsync, in half lines */
585fb111
JB
3437# define TV_VEQ_LEN_MASK 0x007f0000
3438# define TV_VEQ_LEN_SHIFT 16
646b4269 3439/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3440 * the number of half lines.
3441 */
3442# define TV_VEQ_START_F1_MASK 0x0007f00
3443# define TV_VEQ_START_F1_SHIFT 8
646b4269 3444/*
585fb111
JB
3445 * Offset of the start of equalization in field 2, measured in one less than
3446 * the number of half lines.
3447 */
3448# define TV_VEQ_START_F2_MASK 0x000007f
3449# define TV_VEQ_START_F2_SHIFT 0
3450
3451#define TV_V_CTL_4 0x68048
646b4269 3452/*
585fb111
JB
3453 * Offset to start of vertical colorburst, measured in one less than the
3454 * number of lines from vertical start.
3455 */
3456# define TV_VBURST_START_F1_MASK 0x003f0000
3457# define TV_VBURST_START_F1_SHIFT 16
646b4269 3458/*
585fb111
JB
3459 * Offset to the end of vertical colorburst, measured in one less than the
3460 * number of lines from the start of NBR.
3461 */
3462# define TV_VBURST_END_F1_MASK 0x000000ff
3463# define TV_VBURST_END_F1_SHIFT 0
3464
3465#define TV_V_CTL_5 0x6804c
646b4269 3466/*
585fb111
JB
3467 * Offset to start of vertical colorburst, measured in one less than the
3468 * number of lines from vertical start.
3469 */
3470# define TV_VBURST_START_F2_MASK 0x003f0000
3471# define TV_VBURST_START_F2_SHIFT 16
646b4269 3472/*
585fb111
JB
3473 * Offset to the end of vertical colorburst, measured in one less than the
3474 * number of lines from the start of NBR.
3475 */
3476# define TV_VBURST_END_F2_MASK 0x000000ff
3477# define TV_VBURST_END_F2_SHIFT 0
3478
3479#define TV_V_CTL_6 0x68050
646b4269 3480/*
585fb111
JB
3481 * Offset to start of vertical colorburst, measured in one less than the
3482 * number of lines from vertical start.
3483 */
3484# define TV_VBURST_START_F3_MASK 0x003f0000
3485# define TV_VBURST_START_F3_SHIFT 16
646b4269 3486/*
585fb111
JB
3487 * Offset to the end of vertical colorburst, measured in one less than the
3488 * number of lines from the start of NBR.
3489 */
3490# define TV_VBURST_END_F3_MASK 0x000000ff
3491# define TV_VBURST_END_F3_SHIFT 0
3492
3493#define TV_V_CTL_7 0x68054
646b4269 3494/*
585fb111
JB
3495 * Offset to start of vertical colorburst, measured in one less than the
3496 * number of lines from vertical start.
3497 */
3498# define TV_VBURST_START_F4_MASK 0x003f0000
3499# define TV_VBURST_START_F4_SHIFT 16
646b4269 3500/*
585fb111
JB
3501 * Offset to the end of vertical colorburst, measured in one less than the
3502 * number of lines from the start of NBR.
3503 */
3504# define TV_VBURST_END_F4_MASK 0x000000ff
3505# define TV_VBURST_END_F4_SHIFT 0
3506
3507#define TV_SC_CTL_1 0x68060
646b4269 3508/* Turns on the first subcarrier phase generation DDA */
585fb111 3509# define TV_SC_DDA1_EN (1 << 31)
646b4269 3510/* Turns on the first subcarrier phase generation DDA */
585fb111 3511# define TV_SC_DDA2_EN (1 << 30)
646b4269 3512/* Turns on the first subcarrier phase generation DDA */
585fb111 3513# define TV_SC_DDA3_EN (1 << 29)
646b4269 3514/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 3515# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 3516/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 3517# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 3518/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 3519# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 3520/* Sets the subcarrier DDA to never reset the frequency */
585fb111 3521# define TV_SC_RESET_NEVER (3 << 24)
646b4269 3522/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
3523# define TV_BURST_LEVEL_MASK 0x00ff0000
3524# define TV_BURST_LEVEL_SHIFT 16
646b4269 3525/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
3526# define TV_SCDDA1_INC_MASK 0x00000fff
3527# define TV_SCDDA1_INC_SHIFT 0
3528
3529#define TV_SC_CTL_2 0x68064
646b4269 3530/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
3531# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3532# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 3533/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
3534# define TV_SCDDA2_INC_MASK 0x00007fff
3535# define TV_SCDDA2_INC_SHIFT 0
3536
3537#define TV_SC_CTL_3 0x68068
646b4269 3538/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
3539# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3540# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 3541/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
3542# define TV_SCDDA3_INC_MASK 0x00007fff
3543# define TV_SCDDA3_INC_SHIFT 0
3544
3545#define TV_WIN_POS 0x68070
646b4269 3546/* X coordinate of the display from the start of horizontal active */
585fb111
JB
3547# define TV_XPOS_MASK 0x1fff0000
3548# define TV_XPOS_SHIFT 16
646b4269 3549/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
3550# define TV_YPOS_MASK 0x00000fff
3551# define TV_YPOS_SHIFT 0
3552
3553#define TV_WIN_SIZE 0x68074
646b4269 3554/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
3555# define TV_XSIZE_MASK 0x1fff0000
3556# define TV_XSIZE_SHIFT 16
646b4269 3557/*
585fb111
JB
3558 * Vertical size of the display window, measured in pixels.
3559 *
3560 * Must be even for interlaced modes.
3561 */
3562# define TV_YSIZE_MASK 0x00000fff
3563# define TV_YSIZE_SHIFT 0
3564
3565#define TV_FILTER_CTL_1 0x68080
646b4269 3566/*
585fb111
JB
3567 * Enables automatic scaling calculation.
3568 *
3569 * If set, the rest of the registers are ignored, and the calculated values can
3570 * be read back from the register.
3571 */
3572# define TV_AUTO_SCALE (1 << 31)
646b4269 3573/*
585fb111
JB
3574 * Disables the vertical filter.
3575 *
3576 * This is required on modes more than 1024 pixels wide */
3577# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 3578/* Enables adaptive vertical filtering */
585fb111
JB
3579# define TV_VADAPT (1 << 28)
3580# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 3581/* Selects the least adaptive vertical filtering mode */
585fb111 3582# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 3583/* Selects the moderately adaptive vertical filtering mode */
585fb111 3584# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 3585/* Selects the most adaptive vertical filtering mode */
585fb111 3586# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 3587/*
585fb111
JB
3588 * Sets the horizontal scaling factor.
3589 *
3590 * This should be the fractional part of the horizontal scaling factor divided
3591 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3592 *
3593 * (src width - 1) / ((oversample * dest width) - 1)
3594 */
3595# define TV_HSCALE_FRAC_MASK 0x00003fff
3596# define TV_HSCALE_FRAC_SHIFT 0
3597
3598#define TV_FILTER_CTL_2 0x68084
646b4269 3599/*
585fb111
JB
3600 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3601 *
3602 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3603 */
3604# define TV_VSCALE_INT_MASK 0x00038000
3605# define TV_VSCALE_INT_SHIFT 15
646b4269 3606/*
585fb111
JB
3607 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3608 *
3609 * \sa TV_VSCALE_INT_MASK
3610 */
3611# define TV_VSCALE_FRAC_MASK 0x00007fff
3612# define TV_VSCALE_FRAC_SHIFT 0
3613
3614#define TV_FILTER_CTL_3 0x68088
646b4269 3615/*
585fb111
JB
3616 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3617 *
3618 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3619 *
3620 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3621 */
3622# define TV_VSCALE_IP_INT_MASK 0x00038000
3623# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 3624/*
585fb111
JB
3625 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3626 *
3627 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3628 *
3629 * \sa TV_VSCALE_IP_INT_MASK
3630 */
3631# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3632# define TV_VSCALE_IP_FRAC_SHIFT 0
3633
3634#define TV_CC_CONTROL 0x68090
3635# define TV_CC_ENABLE (1 << 31)
646b4269 3636/*
585fb111
JB
3637 * Specifies which field to send the CC data in.
3638 *
3639 * CC data is usually sent in field 0.
3640 */
3641# define TV_CC_FID_MASK (1 << 27)
3642# define TV_CC_FID_SHIFT 27
646b4269 3643/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
3644# define TV_CC_HOFF_MASK 0x03ff0000
3645# define TV_CC_HOFF_SHIFT 16
646b4269 3646/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
3647# define TV_CC_LINE_MASK 0x0000003f
3648# define TV_CC_LINE_SHIFT 0
3649
3650#define TV_CC_DATA 0x68094
3651# define TV_CC_RDY (1 << 31)
646b4269 3652/* Second word of CC data to be transmitted. */
585fb111
JB
3653# define TV_CC_DATA_2_MASK 0x007f0000
3654# define TV_CC_DATA_2_SHIFT 16
646b4269 3655/* First word of CC data to be transmitted. */
585fb111
JB
3656# define TV_CC_DATA_1_MASK 0x0000007f
3657# define TV_CC_DATA_1_SHIFT 0
3658
3659#define TV_H_LUMA_0 0x68100
3660#define TV_H_LUMA_59 0x681ec
3661#define TV_H_CHROMA_0 0x68200
3662#define TV_H_CHROMA_59 0x682ec
3663#define TV_V_LUMA_0 0x68300
3664#define TV_V_LUMA_42 0x683a8
3665#define TV_V_CHROMA_0 0x68400
3666#define TV_V_CHROMA_42 0x684a8
3667
040d87f1 3668/* Display Port */
32f9d658 3669#define DP_A 0x64000 /* eDP */
040d87f1
KP
3670#define DP_B 0x64100
3671#define DP_C 0x64200
3672#define DP_D 0x64300
3673
3674#define DP_PORT_EN (1 << 31)
3675#define DP_PIPEB_SELECT (1 << 30)
47a05eca 3676#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
3677#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3678#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 3679
040d87f1
KP
3680/* Link training mode - select a suitable mode for each stage */
3681#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3682#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3683#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3684#define DP_LINK_TRAIN_OFF (3 << 28)
3685#define DP_LINK_TRAIN_MASK (3 << 28)
3686#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
3687#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
3688#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 3689
8db9d77b
ZW
3690/* CPT Link training mode */
3691#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3692#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3693#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3694#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3695#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3696#define DP_LINK_TRAIN_SHIFT_CPT 8
3697
040d87f1
KP
3698/* Signal voltages. These are mostly controlled by the other end */
3699#define DP_VOLTAGE_0_4 (0 << 25)
3700#define DP_VOLTAGE_0_6 (1 << 25)
3701#define DP_VOLTAGE_0_8 (2 << 25)
3702#define DP_VOLTAGE_1_2 (3 << 25)
3703#define DP_VOLTAGE_MASK (7 << 25)
3704#define DP_VOLTAGE_SHIFT 25
3705
3706/* Signal pre-emphasis levels, like voltages, the other end tells us what
3707 * they want
3708 */
3709#define DP_PRE_EMPHASIS_0 (0 << 22)
3710#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3711#define DP_PRE_EMPHASIS_6 (2 << 22)
3712#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3713#define DP_PRE_EMPHASIS_MASK (7 << 22)
3714#define DP_PRE_EMPHASIS_SHIFT 22
3715
3716/* How many wires to use. I guess 3 was too hard */
17aa6be9 3717#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
3718#define DP_PORT_WIDTH_MASK (7 << 19)
3719
3720/* Mystic DPCD version 1.1 special mode */
3721#define DP_ENHANCED_FRAMING (1 << 18)
3722
32f9d658
ZW
3723/* eDP */
3724#define DP_PLL_FREQ_270MHZ (0 << 16)
3725#define DP_PLL_FREQ_160MHZ (1 << 16)
3726#define DP_PLL_FREQ_MASK (3 << 16)
3727
646b4269 3728/* locked once port is enabled */
040d87f1
KP
3729#define DP_PORT_REVERSAL (1 << 15)
3730
32f9d658
ZW
3731/* eDP */
3732#define DP_PLL_ENABLE (1 << 14)
3733
646b4269 3734/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
3735#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3736
3737#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3738#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 3739
646b4269 3740/* limit RGB values to avoid confusing TVs */
040d87f1
KP
3741#define DP_COLOR_RANGE_16_235 (1 << 8)
3742
646b4269 3743/* Turn on the audio link */
040d87f1
KP
3744#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3745
646b4269 3746/* vs and hs sync polarity */
040d87f1
KP
3747#define DP_SYNC_VS_HIGH (1 << 4)
3748#define DP_SYNC_HS_HIGH (1 << 3)
3749
646b4269 3750/* A fantasy */
040d87f1
KP
3751#define DP_DETECTED (1 << 2)
3752
646b4269 3753/* The aux channel provides a way to talk to the
040d87f1
KP
3754 * signal sink for DDC etc. Max packet size supported
3755 * is 20 bytes in each direction, hence the 5 fixed
3756 * data registers
3757 */
32f9d658
ZW
3758#define DPA_AUX_CH_CTL 0x64010
3759#define DPA_AUX_CH_DATA1 0x64014
3760#define DPA_AUX_CH_DATA2 0x64018
3761#define DPA_AUX_CH_DATA3 0x6401c
3762#define DPA_AUX_CH_DATA4 0x64020
3763#define DPA_AUX_CH_DATA5 0x64024
3764
040d87f1
KP
3765#define DPB_AUX_CH_CTL 0x64110
3766#define DPB_AUX_CH_DATA1 0x64114
3767#define DPB_AUX_CH_DATA2 0x64118
3768#define DPB_AUX_CH_DATA3 0x6411c
3769#define DPB_AUX_CH_DATA4 0x64120
3770#define DPB_AUX_CH_DATA5 0x64124
3771
3772#define DPC_AUX_CH_CTL 0x64210
3773#define DPC_AUX_CH_DATA1 0x64214
3774#define DPC_AUX_CH_DATA2 0x64218
3775#define DPC_AUX_CH_DATA3 0x6421c
3776#define DPC_AUX_CH_DATA4 0x64220
3777#define DPC_AUX_CH_DATA5 0x64224
3778
3779#define DPD_AUX_CH_CTL 0x64310
3780#define DPD_AUX_CH_DATA1 0x64314
3781#define DPD_AUX_CH_DATA2 0x64318
3782#define DPD_AUX_CH_DATA3 0x6431c
3783#define DPD_AUX_CH_DATA4 0x64320
3784#define DPD_AUX_CH_DATA5 0x64324
3785
3786#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3787#define DP_AUX_CH_CTL_DONE (1 << 30)
3788#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3789#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3790#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3791#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3792#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3793#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3794#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3795#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3796#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3797#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3798#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3799#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3800#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3801#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3802#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3803#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3804#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3805#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3806#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
3807#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
3808#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
3809#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
3810#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
3811#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 3812#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
3813
3814/*
3815 * Computing GMCH M and N values for the Display Port link
3816 *
3817 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3818 *
3819 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3820 *
3821 * The GMCH value is used internally
3822 *
3823 * bytes_per_pixel is the number of bytes coming out of the plane,
3824 * which is after the LUTs, so we want the bytes for our color format.
3825 * For our current usage, this is always 3, one byte for R, G and B.
3826 */
e3b95f1e
DV
3827#define _PIPEA_DATA_M_G4X 0x70050
3828#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3829
3830/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3831#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3832#define TU_SIZE_SHIFT 25
a65851af 3833#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3834
a65851af
VS
3835#define DATA_LINK_M_N_MASK (0xffffff)
3836#define DATA_LINK_N_MAX (0x800000)
040d87f1 3837
e3b95f1e
DV
3838#define _PIPEA_DATA_N_G4X 0x70054
3839#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3840#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3841
3842/*
3843 * Computing Link M and N values for the Display Port link
3844 *
3845 * Link M / N = pixel_clock / ls_clk
3846 *
3847 * (the DP spec calls pixel_clock the 'strm_clk')
3848 *
3849 * The Link value is transmitted in the Main Stream
3850 * Attributes and VB-ID.
3851 */
3852
e3b95f1e
DV
3853#define _PIPEA_LINK_M_G4X 0x70060
3854#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3855#define PIPEA_DP_LINK_M_MASK (0xffffff)
3856
e3b95f1e
DV
3857#define _PIPEA_LINK_N_G4X 0x70064
3858#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3859#define PIPEA_DP_LINK_N_MASK (0xffffff)
3860
e3b95f1e
DV
3861#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3862#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3863#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3864#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3865
585fb111
JB
3866/* Display & cursor control */
3867
3868/* Pipe A */
a57c774a 3869#define _PIPEADSL 0x70000
837ba00f
PZ
3870#define DSL_LINEMASK_GEN2 0x00000fff
3871#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 3872#define _PIPEACONF 0x70008
5eddb70b
CW
3873#define PIPECONF_ENABLE (1<<31)
3874#define PIPECONF_DISABLE 0
3875#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3876#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3877#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3878#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3879#define PIPECONF_SINGLE_WIDE 0
3880#define PIPECONF_PIPE_UNLOCKED 0
3881#define PIPECONF_PIPE_LOCKED (1<<25)
3882#define PIPECONF_PALETTE 0
3883#define PIPECONF_GAMMA (1<<24)
585fb111 3884#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3885#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3886#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3887/* Note that pre-gen3 does not support interlaced display directly. Panel
3888 * fitting must be disabled on pre-ilk for interlaced. */
3889#define PIPECONF_PROGRESSIVE (0 << 21)
3890#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3891#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3892#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3893#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3894/* Ironlake and later have a complete new set of values for interlaced. PFIT
3895 * means panel fitter required, PF means progressive fetch, DBL means power
3896 * saving pixel doubling. */
3897#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3898#define PIPECONF_INTERLACED_ILK (3 << 21)
3899#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3900#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3901#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 3902#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 3903#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3904#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3905#define PIPECONF_BPC_MASK (0x7 << 5)
3906#define PIPECONF_8BPC (0<<5)
3907#define PIPECONF_10BPC (1<<5)
3908#define PIPECONF_6BPC (2<<5)
3909#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3910#define PIPECONF_DITHER_EN (1<<4)
3911#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3912#define PIPECONF_DITHER_TYPE_SP (0<<2)
3913#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3914#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3915#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 3916#define _PIPEASTAT 0x70024
585fb111 3917#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 3918#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3919#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3920#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 3921#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 3922#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3923#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3924#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3925#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3926#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3927#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3928#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3929#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3930#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3931#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 3932#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 3933#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
3934#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3935#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 3936#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 3937#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3938#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3939#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
3940#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3941#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3942#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3943#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 3944#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 3945#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 3946#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3947#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3948#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3949#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3950#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 3951#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 3952#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
3953#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3954#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 3955#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 3956#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
3957#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3958#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 3959#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 3960#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 3961#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
3962#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3963
755e9019
ID
3964#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3965#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3966
84fd4f4e
RB
3967#define PIPE_A_OFFSET 0x70000
3968#define PIPE_B_OFFSET 0x71000
3969#define PIPE_C_OFFSET 0x72000
3970#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
3971/*
3972 * There's actually no pipe EDP. Some pipe registers have
3973 * simply shifted from the pipe to the transcoder, while
3974 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3975 * to access such registers in transcoder EDP.
3976 */
3977#define PIPE_EDP_OFFSET 0x7f000
3978
5c969aa7
DL
3979#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3980 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3981 dev_priv->info.display_mmio_offset)
a57c774a
AK
3982
3983#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3984#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3985#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3986#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3987#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 3988
756f85cf
PZ
3989#define _PIPE_MISC_A 0x70030
3990#define _PIPE_MISC_B 0x71030
3991#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3992#define PIPEMISC_DITHER_8_BPC (0<<5)
3993#define PIPEMISC_DITHER_10_BPC (1<<5)
3994#define PIPEMISC_DITHER_6_BPC (2<<5)
3995#define PIPEMISC_DITHER_12_BPC (3<<5)
3996#define PIPEMISC_DITHER_ENABLE (1<<4)
3997#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3998#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 3999#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 4000
b41fbda1 4001#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 4002#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
4003#define PIPEB_HLINE_INT_EN (1<<28)
4004#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
4005#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4006#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4007#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 4008#define PIPE_PSR_INT_EN (1<<22)
7983117f 4009#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
4010#define PIPEA_HLINE_INT_EN (1<<20)
4011#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
4012#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4013#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 4014#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
4015#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4016#define PIPEC_HLINE_INT_EN (1<<12)
4017#define PIPEC_VBLANK_INT_EN (1<<11)
4018#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4019#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4020#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 4021
bf67a6fd
VS
4022#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4023#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4024#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4025#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4026#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
4027#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4028#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4029#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4030#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4031#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4032#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4033#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4034#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4035#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
4036#define DPINVGTT_EN_MASK_CHV 0xfff0000
4037#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4038#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4039#define PLANEC_INVALID_GTT_STATUS (1<<9)
4040#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
4041#define CURSORB_INVALID_GTT_STATUS (1<<7)
4042#define CURSORA_INVALID_GTT_STATUS (1<<6)
4043#define SPRITED_INVALID_GTT_STATUS (1<<5)
4044#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4045#define PLANEB_INVALID_GTT_STATUS (1<<3)
4046#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4047#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4048#define PLANEA_INVALID_GTT_STATUS (1<<0)
4049#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 4050#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 4051
585fb111
JB
4052#define DSPARB 0x70030
4053#define DSPARB_CSTART_MASK (0x7f << 7)
4054#define DSPARB_CSTART_SHIFT 7
4055#define DSPARB_BSTART_MASK (0x7f)
4056#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
4057#define DSPARB_BEND_SHIFT 9 /* on 855 */
4058#define DSPARB_AEND_SHIFT 0
4059
0a560674 4060/* pnv/gen4/g4x/vlv/chv */
5c969aa7 4061#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
4062#define DSPFW_SR_SHIFT 23
4063#define DSPFW_SR_MASK (0x1ff<<23)
4064#define DSPFW_CURSORB_SHIFT 16
4065#define DSPFW_CURSORB_MASK (0x3f<<16)
4066#define DSPFW_PLANEB_SHIFT 8
4067#define DSPFW_PLANEB_MASK (0x7f<<8)
4068#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4069#define DSPFW_PLANEA_SHIFT 0
4070#define DSPFW_PLANEA_MASK (0x7f<<0)
4071#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4072#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
4073#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4074#define DSPFW_FBC_SR_SHIFT 28
4075#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4076#define DSPFW_FBC_HPLL_SR_SHIFT 24
4077#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4078#define DSPFW_SPRITEB_SHIFT (16)
4079#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4080#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4081#define DSPFW_CURSORA_SHIFT 8
4082#define DSPFW_CURSORA_MASK (0x3f<<8)
4083#define DSPFW_PLANEC_SHIFT_OLD 0
4084#define DSPFW_PLANEC_MASK_OLD (0x7f<<0) /* pre-gen4 sprite C */
4085#define DSPFW_SPRITEA_SHIFT 0
4086#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4087#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4088#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 4089#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 4090#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 4091#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
4092#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4093#define DSPFW_HPLL_CURSOR_SHIFT 16
4094#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
4095#define DSPFW_HPLL_SR_SHIFT 0
4096#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4097
4098/* vlv/chv */
4099#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4100#define DSPFW_SPRITEB_WM1_SHIFT 16
4101#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4102#define DSPFW_CURSORA_WM1_SHIFT 8
4103#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4104#define DSPFW_SPRITEA_WM1_SHIFT 0
4105#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4106#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4107#define DSPFW_PLANEB_WM1_SHIFT 24
4108#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4109#define DSPFW_PLANEA_WM1_SHIFT 16
4110#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4111#define DSPFW_CURSORB_WM1_SHIFT 8
4112#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4113#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4114#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4115#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4116#define DSPFW_SR_WM1_SHIFT 0
4117#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4118#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4119#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4120#define DSPFW_SPRITED_WM1_SHIFT 24
4121#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4122#define DSPFW_SPRITED_SHIFT 16
4123#define DSPFW_SPRITED_MASK (0xff<<16)
4124#define DSPFW_SPRITEC_WM1_SHIFT 8
4125#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4126#define DSPFW_SPRITEC_SHIFT 0
4127#define DSPFW_SPRITEC_MASK (0xff<<0)
4128#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4129#define DSPFW_SPRITEF_WM1_SHIFT 24
4130#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4131#define DSPFW_SPRITEF_SHIFT 16
4132#define DSPFW_SPRITEF_MASK (0xff<<16)
4133#define DSPFW_SPRITEE_WM1_SHIFT 8
4134#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4135#define DSPFW_SPRITEE_SHIFT 0
4136#define DSPFW_SPRITEE_MASK (0xff<<0)
4137#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4138#define DSPFW_PLANEC_WM1_SHIFT 24
4139#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4140#define DSPFW_PLANEC_SHIFT 16
4141#define DSPFW_PLANEC_MASK (0xff<<16)
4142#define DSPFW_CURSORC_WM1_SHIFT 8
4143#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4144#define DSPFW_CURSORC_SHIFT 0
4145#define DSPFW_CURSORC_MASK (0x3f<<0)
4146
4147/* vlv/chv high order bits */
4148#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4149#define DSPFW_SR_HI_SHIFT 24
4150#define DSPFW_SR_HI_MASK (1<<24)
4151#define DSPFW_SPRITEF_HI_SHIFT 23
4152#define DSPFW_SPRITEF_HI_MASK (1<<23)
4153#define DSPFW_SPRITEE_HI_SHIFT 22
4154#define DSPFW_SPRITEE_HI_MASK (1<<22)
4155#define DSPFW_PLANEC_HI_SHIFT 21
4156#define DSPFW_PLANEC_HI_MASK (1<<21)
4157#define DSPFW_SPRITED_HI_SHIFT 20
4158#define DSPFW_SPRITED_HI_MASK (1<<20)
4159#define DSPFW_SPRITEC_HI_SHIFT 16
4160#define DSPFW_SPRITEC_HI_MASK (1<<16)
4161#define DSPFW_PLANEB_HI_SHIFT 12
4162#define DSPFW_PLANEB_HI_MASK (1<<12)
4163#define DSPFW_SPRITEB_HI_SHIFT 8
4164#define DSPFW_SPRITEB_HI_MASK (1<<8)
4165#define DSPFW_SPRITEA_HI_SHIFT 4
4166#define DSPFW_SPRITEA_HI_MASK (1<<4)
4167#define DSPFW_PLANEA_HI_SHIFT 0
4168#define DSPFW_PLANEA_HI_MASK (1<<0)
4169#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4170#define DSPFW_SR_WM1_HI_SHIFT 24
4171#define DSPFW_SR_WM1_HI_MASK (1<<24)
4172#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4173#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4174#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4175#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4176#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4177#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4178#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4179#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4180#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4181#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4182#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4183#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4184#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4185#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4186#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4187#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4188#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4189#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 4190
12a3c055 4191/* drain latency register values*/
5e56ba45 4192#define DRAIN_LATENCY_PRECISION_16 16
12a3c055 4193#define DRAIN_LATENCY_PRECISION_32 32
22c5aee3 4194#define DRAIN_LATENCY_PRECISION_64 64
1abc4dc7 4195#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
5e56ba45
RV
4196#define DDL_CURSOR_PRECISION_HIGH (1<<31)
4197#define DDL_CURSOR_PRECISION_LOW (0<<31)
1abc4dc7 4198#define DDL_CURSOR_SHIFT 24
5e56ba45
RV
4199#define DDL_SPRITE_PRECISION_HIGH(sprite) (1<<(15+8*(sprite)))
4200#define DDL_SPRITE_PRECISION_LOW(sprite) (0<<(15+8*(sprite)))
01e184cc 4201#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
5e56ba45
RV
4202#define DDL_PLANE_PRECISION_HIGH (1<<7)
4203#define DDL_PLANE_PRECISION_LOW (0<<7)
1abc4dc7 4204#define DDL_PLANE_SHIFT 0
0948c265 4205#define DRAIN_LATENCY_MASK 0x7f
12a3c055 4206
7662c8bd 4207/* FIFO watermark sizes etc */
0e442c60 4208#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
4209#define I915_FIFO_LINE_SIZE 64
4210#define I830_FIFO_LINE_SIZE 32
0e442c60 4211
ceb04246 4212#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 4213#define G4X_FIFO_SIZE 127
1b07e04e
ZY
4214#define I965_FIFO_SIZE 512
4215#define I945_FIFO_SIZE 127
7662c8bd 4216#define I915_FIFO_SIZE 95
dff33cfc 4217#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 4218#define I830_FIFO_SIZE 95
0e442c60 4219
ceb04246 4220#define VALLEYVIEW_MAX_WM 0xff
0e442c60 4221#define G4X_MAX_WM 0x3f
7662c8bd
SL
4222#define I915_MAX_WM 0x3f
4223
f2b115e6
AJ
4224#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4225#define PINEVIEW_FIFO_LINE_SIZE 64
4226#define PINEVIEW_MAX_WM 0x1ff
4227#define PINEVIEW_DFT_WM 0x3f
4228#define PINEVIEW_DFT_HPLLOFF_WM 0
4229#define PINEVIEW_GUARD_WM 10
4230#define PINEVIEW_CURSOR_FIFO 64
4231#define PINEVIEW_CURSOR_MAX_WM 0x3f
4232#define PINEVIEW_CURSOR_DFT_WM 0
4233#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 4234
ceb04246 4235#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
4236#define I965_CURSOR_FIFO 64
4237#define I965_CURSOR_MAX_WM 32
4238#define I965_CURSOR_DFT_WM 8
7f8a8569 4239
fae1267d
PB
4240/* Watermark register definitions for SKL */
4241#define CUR_WM_A_0 0x70140
4242#define CUR_WM_B_0 0x71140
4243#define PLANE_WM_1_A_0 0x70240
4244#define PLANE_WM_1_B_0 0x71240
4245#define PLANE_WM_2_A_0 0x70340
4246#define PLANE_WM_2_B_0 0x71340
4247#define PLANE_WM_TRANS_1_A_0 0x70268
4248#define PLANE_WM_TRANS_1_B_0 0x71268
4249#define PLANE_WM_TRANS_2_A_0 0x70368
4250#define PLANE_WM_TRANS_2_B_0 0x71368
4251#define CUR_WM_TRANS_A_0 0x70168
4252#define CUR_WM_TRANS_B_0 0x71168
4253#define PLANE_WM_EN (1 << 31)
4254#define PLANE_WM_LINES_SHIFT 14
4255#define PLANE_WM_LINES_MASK 0x1f
4256#define PLANE_WM_BLOCKS_MASK 0x3ff
4257
4258#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4259#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4260#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4261
4262#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4263#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4264#define _PLANE_WM_BASE(pipe, plane) \
4265 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4266#define PLANE_WM(pipe, plane, level) \
4267 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4268#define _PLANE_WM_TRANS_1(pipe) \
4269 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4270#define _PLANE_WM_TRANS_2(pipe) \
4271 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4272#define PLANE_WM_TRANS(pipe, plane) \
4273 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4274
7f8a8569
ZW
4275/* define the Watermark register on Ironlake */
4276#define WM0_PIPEA_ILK 0x45100
1996d624 4277#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 4278#define WM0_PIPE_PLANE_SHIFT 16
1996d624 4279#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 4280#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 4281#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
4282
4283#define WM0_PIPEB_ILK 0x45104
d6c892df 4284#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
4285#define WM1_LP_ILK 0x45108
4286#define WM1_LP_SR_EN (1<<31)
4287#define WM1_LP_LATENCY_SHIFT 24
4288#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
4289#define WM1_LP_FBC_MASK (0xf<<20)
4290#define WM1_LP_FBC_SHIFT 20
416f4727 4291#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 4292#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 4293#define WM1_LP_SR_SHIFT 8
1996d624 4294#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
4295#define WM2_LP_ILK 0x4510c
4296#define WM2_LP_EN (1<<31)
4297#define WM3_LP_ILK 0x45110
4298#define WM3_LP_EN (1<<31)
4299#define WM1S_LP_ILK 0x45120
b840d907
JB
4300#define WM2S_LP_IVB 0x45124
4301#define WM3S_LP_IVB 0x45128
dd8849c8 4302#define WM1S_LP_EN (1<<31)
7f8a8569 4303
cca32e9a
PZ
4304#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4305 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4306 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4307
7f8a8569
ZW
4308/* Memory latency timer register */
4309#define MLTR_ILK 0x11222
b79d4990
JB
4310#define MLTR_WM1_SHIFT 0
4311#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
4312/* the unit of memory self-refresh latency time is 0.5us */
4313#define ILK_SRLT_MASK 0x3f
4314
1398261a
YL
4315
4316/* the address where we get all kinds of latency value */
4317#define SSKPD 0x5d10
4318#define SSKPD_WM_MASK 0x3f
4319#define SSKPD_WM0_SHIFT 0
4320#define SSKPD_WM1_SHIFT 8
4321#define SSKPD_WM2_SHIFT 16
4322#define SSKPD_WM3_SHIFT 24
4323
585fb111
JB
4324/*
4325 * The two pipe frame counter registers are not synchronized, so
4326 * reading a stable value is somewhat tricky. The following code
4327 * should work:
4328 *
4329 * do {
4330 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4331 * PIPE_FRAME_HIGH_SHIFT;
4332 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4333 * PIPE_FRAME_LOW_SHIFT);
4334 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4335 * PIPE_FRAME_HIGH_SHIFT);
4336 * } while (high1 != high2);
4337 * frame = (high1 << 8) | low1;
4338 */
25a2e2d0 4339#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
4340#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4341#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 4342#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
4343#define PIPE_FRAME_LOW_MASK 0xff000000
4344#define PIPE_FRAME_LOW_SHIFT 24
4345#define PIPE_PIXEL_MASK 0x00ffffff
4346#define PIPE_PIXEL_SHIFT 0
9880b7a5 4347/* GM45+ just has to be different */
eb6008ad
RB
4348#define _PIPEA_FRMCOUNT_GM45 0x70040
4349#define _PIPEA_FLIPCOUNT_GM45 0x70044
4350#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
75f7f3ec 4351#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
585fb111
JB
4352
4353/* Cursor A & B regs */
5efb3e28 4354#define _CURACNTR 0x70080
14b60391
JB
4355/* Old style CUR*CNTR flags (desktop 8xx) */
4356#define CURSOR_ENABLE 0x80000000
4357#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
4358#define CURSOR_STRIDE_SHIFT 28
4359#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 4360#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4361#define CURSOR_FORMAT_SHIFT 24
4362#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4363#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4364#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4365#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4366#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4367#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4368/* New style CUR*CNTR flags */
4369#define CURSOR_MODE 0x27
585fb111 4370#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4371#define CURSOR_MODE_128_32B_AX 0x02
4372#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4373#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4374#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4375#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4376#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4377#define MCURSOR_PIPE_SELECT (1 << 28)
4378#define MCURSOR_PIPE_A 0x00
4379#define MCURSOR_PIPE_B (1 << 28)
585fb111 4380#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 4381#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 4382#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4383#define _CURABASE 0x70084
4384#define _CURAPOS 0x70088
585fb111
JB
4385#define CURSOR_POS_MASK 0x007FF
4386#define CURSOR_POS_SIGN 0x8000
4387#define CURSOR_X_SHIFT 0
4388#define CURSOR_Y_SHIFT 16
14b60391 4389#define CURSIZE 0x700a0
5efb3e28
VS
4390#define _CURBCNTR 0x700c0
4391#define _CURBBASE 0x700c4
4392#define _CURBPOS 0x700c8
585fb111 4393
65a21cd6
JB
4394#define _CURBCNTR_IVB 0x71080
4395#define _CURBBASE_IVB 0x71084
4396#define _CURBPOS_IVB 0x71088
4397
5efb3e28
VS
4398#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4399 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4400 dev_priv->info.display_mmio_offset)
4401
4402#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4403#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4404#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4405
5efb3e28
VS
4406#define CURSOR_A_OFFSET 0x70080
4407#define CURSOR_B_OFFSET 0x700c0
4408#define CHV_CURSOR_C_OFFSET 0x700e0
4409#define IVB_CURSOR_B_OFFSET 0x71080
4410#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4411
585fb111 4412/* Display A control */
a57c774a 4413#define _DSPACNTR 0x70180
585fb111
JB
4414#define DISPLAY_PLANE_ENABLE (1<<31)
4415#define DISPLAY_PLANE_DISABLE 0
4416#define DISPPLANE_GAMMA_ENABLE (1<<30)
4417#define DISPPLANE_GAMMA_DISABLE 0
4418#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4419#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4420#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4421#define DISPPLANE_BGRA555 (0x3<<26)
4422#define DISPPLANE_BGRX555 (0x4<<26)
4423#define DISPPLANE_BGRX565 (0x5<<26)
4424#define DISPPLANE_BGRX888 (0x6<<26)
4425#define DISPPLANE_BGRA888 (0x7<<26)
4426#define DISPPLANE_RGBX101010 (0x8<<26)
4427#define DISPPLANE_RGBA101010 (0x9<<26)
4428#define DISPPLANE_BGRX101010 (0xa<<26)
4429#define DISPPLANE_RGBX161616 (0xc<<26)
4430#define DISPPLANE_RGBX888 (0xe<<26)
4431#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4432#define DISPPLANE_STEREO_ENABLE (1<<25)
4433#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4434#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4435#define DISPPLANE_SEL_PIPE_SHIFT 24
4436#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 4437#define DISPPLANE_SEL_PIPE_A 0
b24e7179 4438#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
4439#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4440#define DISPPLANE_SRC_KEY_DISABLE 0
4441#define DISPPLANE_LINE_DOUBLE (1<<20)
4442#define DISPPLANE_NO_LINE_DOUBLE 0
4443#define DISPPLANE_STEREO_POLARITY_FIRST 0
4444#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
4445#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4446#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 4447#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 4448#define DISPPLANE_TILED (1<<10)
c14b0485 4449#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
4450#define _DSPAADDR 0x70184
4451#define _DSPASTRIDE 0x70188
4452#define _DSPAPOS 0x7018C /* reserved */
4453#define _DSPASIZE 0x70190
4454#define _DSPASURF 0x7019C /* 965+ only */
4455#define _DSPATILEOFF 0x701A4 /* 965+ only */
4456#define _DSPAOFFSET 0x701A4 /* HSW */
4457#define _DSPASURFLIVE 0x701AC
4458
4459#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4460#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4461#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4462#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4463#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4464#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4465#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 4466#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
4467#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4468#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 4469
c14b0485
VS
4470/* CHV pipe B blender and primary plane */
4471#define _CHV_BLEND_A 0x60a00
4472#define CHV_BLEND_LEGACY (0<<30)
4473#define CHV_BLEND_ANDROID (1<<30)
4474#define CHV_BLEND_MPO (2<<30)
4475#define CHV_BLEND_MASK (3<<30)
4476#define _CHV_CANVAS_A 0x60a04
4477#define _PRIMPOS_A 0x60a08
4478#define _PRIMSIZE_A 0x60a0c
4479#define _PRIMCNSTALPHA_A 0x60a10
4480#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4481
4482#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4483#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4484#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4485#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4486#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4487
446f2545
AR
4488/* Display/Sprite base address macros */
4489#define DISP_BASEADDR_MASK (0xfffff000)
4490#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4491#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 4492
585fb111 4493/* VBIOS flags */
5c969aa7
DL
4494#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4495#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4496#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4497#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4498#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4499#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4500#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4501#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4502#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4503#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4504#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4505#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4506#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
4507
4508/* Pipe B */
5c969aa7
DL
4509#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4510#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4511#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
4512#define _PIPEBFRAMEHIGH 0x71040
4513#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
4514#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4515#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 4516
585fb111
JB
4517
4518/* Display B control */
5c969aa7 4519#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
4520#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4521#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4522#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4523#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
4524#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4525#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4526#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4527#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4528#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4529#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4530#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4531#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4532
b840d907
JB
4533/* Sprite A control */
4534#define _DVSACNTR 0x72180
4535#define DVS_ENABLE (1<<31)
4536#define DVS_GAMMA_ENABLE (1<<30)
4537#define DVS_PIXFORMAT_MASK (3<<25)
4538#define DVS_FORMAT_YUV422 (0<<25)
4539#define DVS_FORMAT_RGBX101010 (1<<25)
4540#define DVS_FORMAT_RGBX888 (2<<25)
4541#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 4542#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 4543#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 4544#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
4545#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4546#define DVS_YUV_ORDER_YUYV (0<<16)
4547#define DVS_YUV_ORDER_UYVY (1<<16)
4548#define DVS_YUV_ORDER_YVYU (2<<16)
4549#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 4550#define DVS_ROTATE_180 (1<<15)
b840d907
JB
4551#define DVS_DEST_KEY (1<<2)
4552#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4553#define DVS_TILED (1<<10)
4554#define _DVSALINOFF 0x72184
4555#define _DVSASTRIDE 0x72188
4556#define _DVSAPOS 0x7218c
4557#define _DVSASIZE 0x72190
4558#define _DVSAKEYVAL 0x72194
4559#define _DVSAKEYMSK 0x72198
4560#define _DVSASURF 0x7219c
4561#define _DVSAKEYMAXVAL 0x721a0
4562#define _DVSATILEOFF 0x721a4
4563#define _DVSASURFLIVE 0x721ac
4564#define _DVSASCALE 0x72204
4565#define DVS_SCALE_ENABLE (1<<31)
4566#define DVS_FILTER_MASK (3<<29)
4567#define DVS_FILTER_MEDIUM (0<<29)
4568#define DVS_FILTER_ENHANCING (1<<29)
4569#define DVS_FILTER_SOFTENING (2<<29)
4570#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4571#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4572#define _DVSAGAMC 0x72300
4573
4574#define _DVSBCNTR 0x73180
4575#define _DVSBLINOFF 0x73184
4576#define _DVSBSTRIDE 0x73188
4577#define _DVSBPOS 0x7318c
4578#define _DVSBSIZE 0x73190
4579#define _DVSBKEYVAL 0x73194
4580#define _DVSBKEYMSK 0x73198
4581#define _DVSBSURF 0x7319c
4582#define _DVSBKEYMAXVAL 0x731a0
4583#define _DVSBTILEOFF 0x731a4
4584#define _DVSBSURFLIVE 0x731ac
4585#define _DVSBSCALE 0x73204
4586#define _DVSBGAMC 0x73300
4587
4588#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4589#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4590#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4591#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4592#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 4593#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
4594#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4595#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4596#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
4597#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4598#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 4599#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
4600
4601#define _SPRA_CTL 0x70280
4602#define SPRITE_ENABLE (1<<31)
4603#define SPRITE_GAMMA_ENABLE (1<<30)
4604#define SPRITE_PIXFORMAT_MASK (7<<25)
4605#define SPRITE_FORMAT_YUV422 (0<<25)
4606#define SPRITE_FORMAT_RGBX101010 (1<<25)
4607#define SPRITE_FORMAT_RGBX888 (2<<25)
4608#define SPRITE_FORMAT_RGBX161616 (3<<25)
4609#define SPRITE_FORMAT_YUV444 (4<<25)
4610#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 4611#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
4612#define SPRITE_SOURCE_KEY (1<<22)
4613#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4614#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4615#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4616#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4617#define SPRITE_YUV_ORDER_YUYV (0<<16)
4618#define SPRITE_YUV_ORDER_UYVY (1<<16)
4619#define SPRITE_YUV_ORDER_YVYU (2<<16)
4620#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 4621#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
4622#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4623#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4624#define SPRITE_TILED (1<<10)
4625#define SPRITE_DEST_KEY (1<<2)
4626#define _SPRA_LINOFF 0x70284
4627#define _SPRA_STRIDE 0x70288
4628#define _SPRA_POS 0x7028c
4629#define _SPRA_SIZE 0x70290
4630#define _SPRA_KEYVAL 0x70294
4631#define _SPRA_KEYMSK 0x70298
4632#define _SPRA_SURF 0x7029c
4633#define _SPRA_KEYMAX 0x702a0
4634#define _SPRA_TILEOFF 0x702a4
c54173a8 4635#define _SPRA_OFFSET 0x702a4
32ae46bf 4636#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
4637#define _SPRA_SCALE 0x70304
4638#define SPRITE_SCALE_ENABLE (1<<31)
4639#define SPRITE_FILTER_MASK (3<<29)
4640#define SPRITE_FILTER_MEDIUM (0<<29)
4641#define SPRITE_FILTER_ENHANCING (1<<29)
4642#define SPRITE_FILTER_SOFTENING (2<<29)
4643#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4644#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4645#define _SPRA_GAMC 0x70400
4646
4647#define _SPRB_CTL 0x71280
4648#define _SPRB_LINOFF 0x71284
4649#define _SPRB_STRIDE 0x71288
4650#define _SPRB_POS 0x7128c
4651#define _SPRB_SIZE 0x71290
4652#define _SPRB_KEYVAL 0x71294
4653#define _SPRB_KEYMSK 0x71298
4654#define _SPRB_SURF 0x7129c
4655#define _SPRB_KEYMAX 0x712a0
4656#define _SPRB_TILEOFF 0x712a4
c54173a8 4657#define _SPRB_OFFSET 0x712a4
32ae46bf 4658#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
4659#define _SPRB_SCALE 0x71304
4660#define _SPRB_GAMC 0x71400
4661
4662#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4663#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4664#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4665#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4666#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4667#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4668#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4669#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4670#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4671#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 4672#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
4673#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4674#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 4675#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 4676
921c3b67 4677#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 4678#define SP_ENABLE (1<<31)
4ea67bc7 4679#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
4680#define SP_PIXFORMAT_MASK (0xf<<26)
4681#define SP_FORMAT_YUV422 (0<<26)
4682#define SP_FORMAT_BGR565 (5<<26)
4683#define SP_FORMAT_BGRX8888 (6<<26)
4684#define SP_FORMAT_BGRA8888 (7<<26)
4685#define SP_FORMAT_RGBX1010102 (8<<26)
4686#define SP_FORMAT_RGBA1010102 (9<<26)
4687#define SP_FORMAT_RGBX8888 (0xe<<26)
4688#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 4689#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
4690#define SP_SOURCE_KEY (1<<22)
4691#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4692#define SP_YUV_ORDER_YUYV (0<<16)
4693#define SP_YUV_ORDER_UYVY (1<<16)
4694#define SP_YUV_ORDER_YVYU (2<<16)
4695#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 4696#define SP_ROTATE_180 (1<<15)
7f1f3851 4697#define SP_TILED (1<<10)
c14b0485 4698#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
4699#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4700#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4701#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4702#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4703#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4704#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4705#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4706#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4707#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4708#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 4709#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
4710#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
4711
4712#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4713#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4714#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4715#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4716#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4717#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4718#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4719#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4720#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4721#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4722#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4723#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
4724
4725#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4726#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4727#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4728#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4729#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4730#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4731#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4732#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4733#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4734#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4735#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4736#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4737
6ca2aeb2
VS
4738/*
4739 * CHV pipe B sprite CSC
4740 *
4741 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
4742 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
4743 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
4744 */
4745#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
4746#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
4747#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
4748#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
4749#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
4750
4751#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
4752#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
4753#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
4754#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
4755#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
4756#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
4757#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
4758
4759#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
4760#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
4761#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
4762#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
4763#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
4764
4765#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
4766#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
4767#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
4768#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
4769#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
4770
70d21f0e
DL
4771/* Skylake plane registers */
4772
4773#define _PLANE_CTL_1_A 0x70180
4774#define _PLANE_CTL_2_A 0x70280
4775#define _PLANE_CTL_3_A 0x70380
4776#define PLANE_CTL_ENABLE (1 << 31)
4777#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
4778#define PLANE_CTL_FORMAT_MASK (0xf << 24)
4779#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
4780#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
4781#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
4782#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
4783#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
4784#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
4785#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
4786#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
4787#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
4788#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
4789#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
4790#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
4791#define PLANE_CTL_ORDER_BGRX (0 << 20)
4792#define PLANE_CTL_ORDER_RGBX (1 << 20)
4793#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
4794#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
4795#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
4796#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
4797#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
4798#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
4799#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4800#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
4801#define PLANE_CTL_TILED_MASK (0x7 << 10)
4802#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
4803#define PLANE_CTL_TILED_X ( 1 << 10)
4804#define PLANE_CTL_TILED_Y ( 4 << 10)
4805#define PLANE_CTL_TILED_YF ( 5 << 10)
4806#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
4807#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
4808#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
4809#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
4810#define PLANE_CTL_ROTATE_MASK 0x3
4811#define PLANE_CTL_ROTATE_0 0x0
4812#define PLANE_CTL_ROTATE_180 0x2
70d21f0e
DL
4813#define _PLANE_STRIDE_1_A 0x70188
4814#define _PLANE_STRIDE_2_A 0x70288
4815#define _PLANE_STRIDE_3_A 0x70388
4816#define _PLANE_POS_1_A 0x7018c
4817#define _PLANE_POS_2_A 0x7028c
4818#define _PLANE_POS_3_A 0x7038c
4819#define _PLANE_SIZE_1_A 0x70190
4820#define _PLANE_SIZE_2_A 0x70290
4821#define _PLANE_SIZE_3_A 0x70390
4822#define _PLANE_SURF_1_A 0x7019c
4823#define _PLANE_SURF_2_A 0x7029c
4824#define _PLANE_SURF_3_A 0x7039c
4825#define _PLANE_OFFSET_1_A 0x701a4
4826#define _PLANE_OFFSET_2_A 0x702a4
4827#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
4828#define _PLANE_KEYVAL_1_A 0x70194
4829#define _PLANE_KEYVAL_2_A 0x70294
4830#define _PLANE_KEYMSK_1_A 0x70198
4831#define _PLANE_KEYMSK_2_A 0x70298
4832#define _PLANE_KEYMAX_1_A 0x701a0
4833#define _PLANE_KEYMAX_2_A 0x702a0
8211bd5b
DL
4834#define _PLANE_BUF_CFG_1_A 0x7027c
4835#define _PLANE_BUF_CFG_2_A 0x7037c
70d21f0e
DL
4836
4837#define _PLANE_CTL_1_B 0x71180
4838#define _PLANE_CTL_2_B 0x71280
4839#define _PLANE_CTL_3_B 0x71380
4840#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
4841#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
4842#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
4843#define PLANE_CTL(pipe, plane) \
4844 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
4845
4846#define _PLANE_STRIDE_1_B 0x71188
4847#define _PLANE_STRIDE_2_B 0x71288
4848#define _PLANE_STRIDE_3_B 0x71388
4849#define _PLANE_STRIDE_1(pipe) \
4850 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
4851#define _PLANE_STRIDE_2(pipe) \
4852 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
4853#define _PLANE_STRIDE_3(pipe) \
4854 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
4855#define PLANE_STRIDE(pipe, plane) \
4856 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
4857
4858#define _PLANE_POS_1_B 0x7118c
4859#define _PLANE_POS_2_B 0x7128c
4860#define _PLANE_POS_3_B 0x7138c
4861#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
4862#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
4863#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
4864#define PLANE_POS(pipe, plane) \
4865 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
4866
4867#define _PLANE_SIZE_1_B 0x71190
4868#define _PLANE_SIZE_2_B 0x71290
4869#define _PLANE_SIZE_3_B 0x71390
4870#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
4871#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
4872#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
4873#define PLANE_SIZE(pipe, plane) \
4874 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
4875
4876#define _PLANE_SURF_1_B 0x7119c
4877#define _PLANE_SURF_2_B 0x7129c
4878#define _PLANE_SURF_3_B 0x7139c
4879#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
4880#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
4881#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
4882#define PLANE_SURF(pipe, plane) \
4883 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
4884
4885#define _PLANE_OFFSET_1_B 0x711a4
4886#define _PLANE_OFFSET_2_B 0x712a4
4887#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
4888#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
4889#define PLANE_OFFSET(pipe, plane) \
4890 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
4891
dc2a41b4
DL
4892#define _PLANE_KEYVAL_1_B 0x71194
4893#define _PLANE_KEYVAL_2_B 0x71294
4894#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
4895#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
4896#define PLANE_KEYVAL(pipe, plane) \
4897 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
4898
4899#define _PLANE_KEYMSK_1_B 0x71198
4900#define _PLANE_KEYMSK_2_B 0x71298
4901#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
4902#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
4903#define PLANE_KEYMSK(pipe, plane) \
4904 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
4905
4906#define _PLANE_KEYMAX_1_B 0x711a0
4907#define _PLANE_KEYMAX_2_B 0x712a0
4908#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
4909#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
4910#define PLANE_KEYMAX(pipe, plane) \
4911 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
4912
8211bd5b
DL
4913#define _PLANE_BUF_CFG_1_B 0x7127c
4914#define _PLANE_BUF_CFG_2_B 0x7137c
4915#define _PLANE_BUF_CFG_1(pipe) \
4916 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
4917#define _PLANE_BUF_CFG_2(pipe) \
4918 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
4919#define PLANE_BUF_CFG(pipe, plane) \
4920 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
4921
4922/* SKL new cursor registers */
4923#define _CUR_BUF_CFG_A 0x7017c
4924#define _CUR_BUF_CFG_B 0x7117c
4925#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
4926
585fb111
JB
4927/* VBIOS regs */
4928#define VGACNTRL 0x71400
4929# define VGA_DISP_DISABLE (1 << 31)
4930# define VGA_2X_MODE (1 << 30)
4931# define VGA_PIPE_B_SELECT (1 << 29)
4932
766aa1c4
VS
4933#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4934
f2b115e6 4935/* Ironlake */
b9055052
ZW
4936
4937#define CPU_VGACNTRL 0x41000
4938
4939#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4940#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4941#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4942#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4943#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4944#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4945#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4946#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4947#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4948
4949/* refresh rate hardware control */
4950#define RR_HW_CTL 0x45300
4951#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4952#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4953
4954#define FDI_PLL_BIOS_0 0x46000
021357ac 4955#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
4956#define FDI_PLL_BIOS_1 0x46004
4957#define FDI_PLL_BIOS_2 0x46008
4958#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4959#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4960#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4961
8956c8bb
EA
4962#define PCH_3DCGDIS0 0x46020
4963# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4964# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4965
06f37751
EA
4966#define PCH_3DCGDIS1 0x46024
4967# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4968
b9055052
ZW
4969#define FDI_PLL_FREQ_CTL 0x46030
4970#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4971#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4972#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4973
4974
a57c774a 4975#define _PIPEA_DATA_M1 0x60030
5eddb70b 4976#define PIPE_DATA_M1_OFFSET 0
a57c774a 4977#define _PIPEA_DATA_N1 0x60034
5eddb70b 4978#define PIPE_DATA_N1_OFFSET 0
b9055052 4979
a57c774a 4980#define _PIPEA_DATA_M2 0x60038
5eddb70b 4981#define PIPE_DATA_M2_OFFSET 0
a57c774a 4982#define _PIPEA_DATA_N2 0x6003c
5eddb70b 4983#define PIPE_DATA_N2_OFFSET 0
b9055052 4984
a57c774a 4985#define _PIPEA_LINK_M1 0x60040
5eddb70b 4986#define PIPE_LINK_M1_OFFSET 0
a57c774a 4987#define _PIPEA_LINK_N1 0x60044
5eddb70b 4988#define PIPE_LINK_N1_OFFSET 0
b9055052 4989
a57c774a 4990#define _PIPEA_LINK_M2 0x60048
5eddb70b 4991#define PIPE_LINK_M2_OFFSET 0
a57c774a 4992#define _PIPEA_LINK_N2 0x6004c
5eddb70b 4993#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
4994
4995/* PIPEB timing regs are same start from 0x61000 */
4996
a57c774a
AK
4997#define _PIPEB_DATA_M1 0x61030
4998#define _PIPEB_DATA_N1 0x61034
4999#define _PIPEB_DATA_M2 0x61038
5000#define _PIPEB_DATA_N2 0x6103c
5001#define _PIPEB_LINK_M1 0x61040
5002#define _PIPEB_LINK_N1 0x61044
5003#define _PIPEB_LINK_M2 0x61048
5004#define _PIPEB_LINK_N2 0x6104c
5005
5006#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5007#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5008#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5009#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5010#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5011#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5012#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5013#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
5014
5015/* CPU panel fitter */
9db4a9c7
JB
5016/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5017#define _PFA_CTL_1 0x68080
5018#define _PFB_CTL_1 0x68880
b9055052 5019#define PF_ENABLE (1<<31)
13888d78
PZ
5020#define PF_PIPE_SEL_MASK_IVB (3<<29)
5021#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
5022#define PF_FILTER_MASK (3<<23)
5023#define PF_FILTER_PROGRAMMED (0<<23)
5024#define PF_FILTER_MED_3x3 (1<<23)
5025#define PF_FILTER_EDGE_ENHANCE (2<<23)
5026#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
5027#define _PFA_WIN_SZ 0x68074
5028#define _PFB_WIN_SZ 0x68874
5029#define _PFA_WIN_POS 0x68070
5030#define _PFB_WIN_POS 0x68870
5031#define _PFA_VSCALE 0x68084
5032#define _PFB_VSCALE 0x68884
5033#define _PFA_HSCALE 0x68090
5034#define _PFB_HSCALE 0x68890
5035
5036#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5037#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5038#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5039#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5040#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 5041
bd2e244f
JB
5042#define _PSA_CTL 0x68180
5043#define _PSB_CTL 0x68980
5044#define PS_ENABLE (1<<31)
5045#define _PSA_WIN_SZ 0x68174
5046#define _PSB_WIN_SZ 0x68974
5047#define _PSA_WIN_POS 0x68170
5048#define _PSB_WIN_POS 0x68970
5049
5050#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5051#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5052#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5053
b9055052 5054/* legacy palette */
9db4a9c7
JB
5055#define _LGC_PALETTE_A 0x4a000
5056#define _LGC_PALETTE_B 0x4a800
5057#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 5058
42db64ef
PZ
5059#define _GAMMA_MODE_A 0x4a480
5060#define _GAMMA_MODE_B 0x4ac80
5061#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5062#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
5063#define GAMMA_MODE_MODE_8BIT (0 << 0)
5064#define GAMMA_MODE_MODE_10BIT (1 << 0)
5065#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
5066#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5067
b9055052
ZW
5068/* interrupts */
5069#define DE_MASTER_IRQ_CONTROL (1 << 31)
5070#define DE_SPRITEB_FLIP_DONE (1 << 29)
5071#define DE_SPRITEA_FLIP_DONE (1 << 28)
5072#define DE_PLANEB_FLIP_DONE (1 << 27)
5073#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 5074#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
5075#define DE_PCU_EVENT (1 << 25)
5076#define DE_GTT_FAULT (1 << 24)
5077#define DE_POISON (1 << 23)
5078#define DE_PERFORM_COUNTER (1 << 22)
5079#define DE_PCH_EVENT (1 << 21)
5080#define DE_AUX_CHANNEL_A (1 << 20)
5081#define DE_DP_A_HOTPLUG (1 << 19)
5082#define DE_GSE (1 << 18)
5083#define DE_PIPEB_VBLANK (1 << 15)
5084#define DE_PIPEB_EVEN_FIELD (1 << 14)
5085#define DE_PIPEB_ODD_FIELD (1 << 13)
5086#define DE_PIPEB_LINE_COMPARE (1 << 12)
5087#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 5088#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
5089#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5090#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 5091#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
5092#define DE_PIPEA_EVEN_FIELD (1 << 6)
5093#define DE_PIPEA_ODD_FIELD (1 << 5)
5094#define DE_PIPEA_LINE_COMPARE (1 << 4)
5095#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 5096#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 5097#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 5098#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 5099#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 5100
b1f14ad0 5101/* More Ivybridge lolz */
8664281b 5102#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
5103#define DE_GSE_IVB (1<<29)
5104#define DE_PCH_EVENT_IVB (1<<28)
5105#define DE_DP_A_HOTPLUG_IVB (1<<27)
5106#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
5107#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5108#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5109#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 5110#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 5111#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 5112#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
5113#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5114#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 5115#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 5116#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
5117#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5118
7eea1ddf
JB
5119#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5120#define MASTER_INTERRUPT_ENABLE (1<<31)
5121
b9055052
ZW
5122#define DEISR 0x44000
5123#define DEIMR 0x44004
5124#define DEIIR 0x44008
5125#define DEIER 0x4400c
5126
b9055052
ZW
5127#define GTISR 0x44010
5128#define GTIMR 0x44014
5129#define GTIIR 0x44018
5130#define GTIER 0x4401c
5131
abd58f01
BW
5132#define GEN8_MASTER_IRQ 0x44200
5133#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5134#define GEN8_PCU_IRQ (1<<30)
5135#define GEN8_DE_PCH_IRQ (1<<23)
5136#define GEN8_DE_MISC_IRQ (1<<22)
5137#define GEN8_DE_PORT_IRQ (1<<20)
5138#define GEN8_DE_PIPE_C_IRQ (1<<18)
5139#define GEN8_DE_PIPE_B_IRQ (1<<17)
5140#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 5141#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 5142#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 5143#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
5144#define GEN8_GT_VCS2_IRQ (1<<3)
5145#define GEN8_GT_VCS1_IRQ (1<<2)
5146#define GEN8_GT_BCS_IRQ (1<<1)
5147#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
5148
5149#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5150#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5151#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5152#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5153
5154#define GEN8_BCS_IRQ_SHIFT 16
5155#define GEN8_RCS_IRQ_SHIFT 0
5156#define GEN8_VCS2_IRQ_SHIFT 16
5157#define GEN8_VCS1_IRQ_SHIFT 0
5158#define GEN8_VECS_IRQ_SHIFT 0
5159
5160#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5161#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5162#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5163#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 5164#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
5165#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5166#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5167#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5168#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5169#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5170#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 5171#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
5172#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5173#define GEN8_PIPE_VSYNC (1 << 1)
5174#define GEN8_PIPE_VBLANK (1 << 0)
770de83d
DL
5175#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
5176#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5177#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5178#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
5179#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5180#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5181#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5182#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
30100f2b
DV
5183#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5184 (GEN8_PIPE_CURSOR_FAULT | \
5185 GEN8_PIPE_SPRITE_FAULT | \
5186 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
5187#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5188 (GEN9_PIPE_CURSOR_FAULT | \
5189 GEN9_PIPE_PLANE3_FAULT | \
5190 GEN9_PIPE_PLANE2_FAULT | \
5191 GEN9_PIPE_PLANE1_FAULT)
abd58f01
BW
5192
5193#define GEN8_DE_PORT_ISR 0x44440
5194#define GEN8_DE_PORT_IMR 0x44444
5195#define GEN8_DE_PORT_IIR 0x44448
5196#define GEN8_DE_PORT_IER 0x4444c
6d766f02 5197#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
88e04703
JB
5198#define GEN9_AUX_CHANNEL_D (1 << 27)
5199#define GEN9_AUX_CHANNEL_C (1 << 26)
5200#define GEN9_AUX_CHANNEL_B (1 << 25)
6d766f02 5201#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
5202
5203#define GEN8_DE_MISC_ISR 0x44460
5204#define GEN8_DE_MISC_IMR 0x44464
5205#define GEN8_DE_MISC_IIR 0x44468
5206#define GEN8_DE_MISC_IER 0x4446c
5207#define GEN8_DE_MISC_GSE (1 << 27)
5208
5209#define GEN8_PCU_ISR 0x444e0
5210#define GEN8_PCU_IMR 0x444e4
5211#define GEN8_PCU_IIR 0x444e8
5212#define GEN8_PCU_IER 0x444ec
5213
7f8a8569 5214#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
5215/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5216#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
5217#define ILK_DPARB_GATE (1<<22)
5218#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
5219#define FUSE_STRAP 0x42014
5220#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5221#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5222#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5223#define ILK_HDCP_DISABLE (1 << 25)
5224#define ILK_eDP_A_DISABLE (1 << 24)
5225#define HSW_CDCLK_LIMIT (1 << 24)
5226#define ILK_DESKTOP (1 << 23)
231e54f6
DL
5227
5228#define ILK_DSPCLK_GATE_D 0x42020
5229#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5230#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5231#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5232#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5233#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 5234
116ac8d2
EA
5235#define IVB_CHICKEN3 0x4200c
5236# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5237# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5238
90a88643 5239#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 5240#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
5241#define FORCE_ARB_IDLE_PLANES (1 << 14)
5242
fe4ab3ce
BW
5243#define _CHICKEN_PIPESL_1_A 0x420b0
5244#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
5245#define HSW_FBCQ_DIS (1 << 22)
5246#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
5247#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5248
553bd149
ZW
5249#define DISP_ARB_CTL 0x45000
5250#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 5251#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
5252#define DISP_ARB_CTL2 0x45004
5253#define DISP_DATA_PARTITION_5_6 (1<<6)
88a2b2a3
BW
5254#define GEN7_MSG_CTL 0x45010
5255#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5256#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
5257#define HSW_NDE_RSTWRN_OPT 0x46408
5258#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 5259
2caa3b26
DL
5260#define FF_SLICE_CS_CHICKEN2 0x02e4
5261#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5262
e4e0c058 5263/* GEN7 chicken */
d71de14d
KG
5264#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5265# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 5266# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
a75f3628
BW
5267#define COMMON_SLICE_CHICKEN2 0x7014
5268# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 5269
d0bbbc4f
DL
5270#define HIZ_CHICKEN 0x7018
5271# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5272# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 5273
183c6dac
DL
5274#define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5275#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5276
031994ee
VS
5277#define GEN7_L3SQCREG1 0xB010
5278#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5279
e4e0c058 5280#define GEN7_L3CNTLREG1 0xB01C
1af8452f 5281#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 5282#define GEN7_L3AGDIS (1<<19)
c9224faa
BV
5283#define GEN7_L3CNTLREG2 0xB020
5284#define GEN7_L3CNTLREG3 0xB024
e4e0c058
ED
5285
5286#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5287#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5288
61939d97
JB
5289#define GEN7_L3SQCREG4 0xb034
5290#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5291
8bc0ccf6
DL
5292#define GEN8_L3SQCREG4 0xb118
5293#define GEN8_LQSC_RO_PERF_DIS (1<<27)
5294
63801f21
BW
5295/* GEN8 chicken */
5296#define HDC_CHICKEN0 0x7300
da09654d 5297#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
5298#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5299#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5300#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 5301#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 5302
db099c8f
ED
5303/* WaCatErrorRejectionIssue */
5304#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5305#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5306
f3fc4884
FJ
5307#define HSW_SCRATCH1 0xb038
5308#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5309
77719d28
DL
5310#define BDW_SCRATCH1 0xb11c
5311#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
5312
b9055052
ZW
5313/* PCH */
5314
23e81d69 5315/* south display engine interrupt: IBX */
776ad806
JB
5316#define SDE_AUDIO_POWER_D (1 << 27)
5317#define SDE_AUDIO_POWER_C (1 << 26)
5318#define SDE_AUDIO_POWER_B (1 << 25)
5319#define SDE_AUDIO_POWER_SHIFT (25)
5320#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5321#define SDE_GMBUS (1 << 24)
5322#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5323#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5324#define SDE_AUDIO_HDCP_MASK (3 << 22)
5325#define SDE_AUDIO_TRANSB (1 << 21)
5326#define SDE_AUDIO_TRANSA (1 << 20)
5327#define SDE_AUDIO_TRANS_MASK (3 << 20)
5328#define SDE_POISON (1 << 19)
5329/* 18 reserved */
5330#define SDE_FDI_RXB (1 << 17)
5331#define SDE_FDI_RXA (1 << 16)
5332#define SDE_FDI_MASK (3 << 16)
5333#define SDE_AUXD (1 << 15)
5334#define SDE_AUXC (1 << 14)
5335#define SDE_AUXB (1 << 13)
5336#define SDE_AUX_MASK (7 << 13)
5337/* 12 reserved */
b9055052
ZW
5338#define SDE_CRT_HOTPLUG (1 << 11)
5339#define SDE_PORTD_HOTPLUG (1 << 10)
5340#define SDE_PORTC_HOTPLUG (1 << 9)
5341#define SDE_PORTB_HOTPLUG (1 << 8)
5342#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
5343#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5344 SDE_SDVOB_HOTPLUG | \
5345 SDE_PORTB_HOTPLUG | \
5346 SDE_PORTC_HOTPLUG | \
5347 SDE_PORTD_HOTPLUG)
776ad806
JB
5348#define SDE_TRANSB_CRC_DONE (1 << 5)
5349#define SDE_TRANSB_CRC_ERR (1 << 4)
5350#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5351#define SDE_TRANSA_CRC_DONE (1 << 2)
5352#define SDE_TRANSA_CRC_ERR (1 << 1)
5353#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5354#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
5355
5356/* south display engine interrupt: CPT/PPT */
5357#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5358#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5359#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5360#define SDE_AUDIO_POWER_SHIFT_CPT 29
5361#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5362#define SDE_AUXD_CPT (1 << 27)
5363#define SDE_AUXC_CPT (1 << 26)
5364#define SDE_AUXB_CPT (1 << 25)
5365#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
5366#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5367#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5368#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 5369#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 5370#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 5371#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 5372 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
5373 SDE_PORTD_HOTPLUG_CPT | \
5374 SDE_PORTC_HOTPLUG_CPT | \
5375 SDE_PORTB_HOTPLUG_CPT)
23e81d69 5376#define SDE_GMBUS_CPT (1 << 17)
8664281b 5377#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
5378#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5379#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5380#define SDE_FDI_RXC_CPT (1 << 8)
5381#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5382#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5383#define SDE_FDI_RXB_CPT (1 << 4)
5384#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5385#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5386#define SDE_FDI_RXA_CPT (1 << 0)
5387#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5388 SDE_AUDIO_CP_REQ_B_CPT | \
5389 SDE_AUDIO_CP_REQ_A_CPT)
5390#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5391 SDE_AUDIO_CP_CHG_B_CPT | \
5392 SDE_AUDIO_CP_CHG_A_CPT)
5393#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5394 SDE_FDI_RXB_CPT | \
5395 SDE_FDI_RXA_CPT)
b9055052
ZW
5396
5397#define SDEISR 0xc4000
5398#define SDEIMR 0xc4004
5399#define SDEIIR 0xc4008
5400#define SDEIER 0xc400c
5401
8664281b 5402#define SERR_INT 0xc4040
de032bf4 5403#define SERR_INT_POISON (1<<31)
8664281b
PZ
5404#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5405#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5406#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 5407#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 5408
b9055052 5409/* digital port hotplug */
7fe0b973 5410#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
5411#define PORTD_HOTPLUG_ENABLE (1 << 20)
5412#define PORTD_PULSE_DURATION_2ms (0)
5413#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5414#define PORTD_PULSE_DURATION_6ms (2 << 18)
5415#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 5416#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
5417#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5418#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5419#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5420#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
5421#define PORTC_HOTPLUG_ENABLE (1 << 12)
5422#define PORTC_PULSE_DURATION_2ms (0)
5423#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5424#define PORTC_PULSE_DURATION_6ms (2 << 10)
5425#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 5426#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
5427#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5428#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
5429#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
5430#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
5431#define PORTB_HOTPLUG_ENABLE (1 << 4)
5432#define PORTB_PULSE_DURATION_2ms (0)
5433#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
5434#define PORTB_PULSE_DURATION_6ms (2 << 2)
5435#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 5436#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
5437#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
5438#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
5439#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
5440#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
5441
5442#define PCH_GPIOA 0xc5010
5443#define PCH_GPIOB 0xc5014
5444#define PCH_GPIOC 0xc5018
5445#define PCH_GPIOD 0xc501c
5446#define PCH_GPIOE 0xc5020
5447#define PCH_GPIOF 0xc5024
5448
f0217c42
EA
5449#define PCH_GMBUS0 0xc5100
5450#define PCH_GMBUS1 0xc5104
5451#define PCH_GMBUS2 0xc5108
5452#define PCH_GMBUS3 0xc510c
5453#define PCH_GMBUS4 0xc5110
5454#define PCH_GMBUS5 0xc5120
5455
9db4a9c7
JB
5456#define _PCH_DPLL_A 0xc6014
5457#define _PCH_DPLL_B 0xc6018
e9a632a5 5458#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 5459
9db4a9c7 5460#define _PCH_FPA0 0xc6040
c1858123 5461#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
5462#define _PCH_FPA1 0xc6044
5463#define _PCH_FPB0 0xc6048
5464#define _PCH_FPB1 0xc604c
e9a632a5
DV
5465#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5466#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
5467
5468#define PCH_DPLL_TEST 0xc606c
5469
5470#define PCH_DREF_CONTROL 0xC6200
5471#define DREF_CONTROL_MASK 0x7fc3
5472#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
5473#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
5474#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
5475#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
5476#define DREF_SSC_SOURCE_DISABLE (0<<11)
5477#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 5478#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
5479#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
5480#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
5481#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 5482#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
5483#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
5484#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 5485#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
5486#define DREF_SSC4_DOWNSPREAD (0<<6)
5487#define DREF_SSC4_CENTERSPREAD (1<<6)
5488#define DREF_SSC1_DISABLE (0<<1)
5489#define DREF_SSC1_ENABLE (1<<1)
5490#define DREF_SSC4_DISABLE (0)
5491#define DREF_SSC4_ENABLE (1)
5492
5493#define PCH_RAWCLK_FREQ 0xc6204
5494#define FDL_TP1_TIMER_SHIFT 12
5495#define FDL_TP1_TIMER_MASK (3<<12)
5496#define FDL_TP2_TIMER_SHIFT 10
5497#define FDL_TP2_TIMER_MASK (3<<10)
5498#define RAWCLK_FREQ_MASK 0x3ff
5499
5500#define PCH_DPLL_TMR_CFG 0xc6208
5501
5502#define PCH_SSC4_PARMS 0xc6210
5503#define PCH_SSC4_AUX_PARMS 0xc6214
5504
8db9d77b 5505#define PCH_DPLL_SEL 0xc7000
11887397
DV
5506#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
5507#define TRANS_DPLLA_SEL(pipe) 0
5508#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 5509
b9055052
ZW
5510/* transcoder */
5511
275f01b2
DV
5512#define _PCH_TRANS_HTOTAL_A 0xe0000
5513#define TRANS_HTOTAL_SHIFT 16
5514#define TRANS_HACTIVE_SHIFT 0
5515#define _PCH_TRANS_HBLANK_A 0xe0004
5516#define TRANS_HBLANK_END_SHIFT 16
5517#define TRANS_HBLANK_START_SHIFT 0
5518#define _PCH_TRANS_HSYNC_A 0xe0008
5519#define TRANS_HSYNC_END_SHIFT 16
5520#define TRANS_HSYNC_START_SHIFT 0
5521#define _PCH_TRANS_VTOTAL_A 0xe000c
5522#define TRANS_VTOTAL_SHIFT 16
5523#define TRANS_VACTIVE_SHIFT 0
5524#define _PCH_TRANS_VBLANK_A 0xe0010
5525#define TRANS_VBLANK_END_SHIFT 16
5526#define TRANS_VBLANK_START_SHIFT 0
5527#define _PCH_TRANS_VSYNC_A 0xe0014
5528#define TRANS_VSYNC_END_SHIFT 16
5529#define TRANS_VSYNC_START_SHIFT 0
5530#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 5531
e3b95f1e
DV
5532#define _PCH_TRANSA_DATA_M1 0xe0030
5533#define _PCH_TRANSA_DATA_N1 0xe0034
5534#define _PCH_TRANSA_DATA_M2 0xe0038
5535#define _PCH_TRANSA_DATA_N2 0xe003c
5536#define _PCH_TRANSA_LINK_M1 0xe0040
5537#define _PCH_TRANSA_LINK_N1 0xe0044
5538#define _PCH_TRANSA_LINK_M2 0xe0048
5539#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 5540
2dcbc34d 5541/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
5542#define _VIDEO_DIP_CTL_A 0xe0200
5543#define _VIDEO_DIP_DATA_A 0xe0208
5544#define _VIDEO_DIP_GCP_A 0xe0210
5545
5546#define _VIDEO_DIP_CTL_B 0xe1200
5547#define _VIDEO_DIP_DATA_B 0xe1208
5548#define _VIDEO_DIP_GCP_B 0xe1210
5549
5550#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5551#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5552#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
5553
2dcbc34d 5554/* Per-transcoder DIP controls (VLV) */
b906487c
VS
5555#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
5556#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
5557#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 5558
b906487c
VS
5559#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
5560#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
5561#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 5562
2dcbc34d
VS
5563#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
5564#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
5565#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
5566
90b107c8 5567#define VLV_TVIDEO_DIP_CTL(pipe) \
2dcbc34d
VS
5568 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
5569 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
90b107c8 5570#define VLV_TVIDEO_DIP_DATA(pipe) \
2dcbc34d
VS
5571 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
5572 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
90b107c8 5573#define VLV_TVIDEO_DIP_GCP(pipe) \
2dcbc34d
VS
5574 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
5575 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 5576
8c5f5f7c
ED
5577/* Haswell DIP controls */
5578#define HSW_VIDEO_DIP_CTL_A 0x60200
5579#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
5580#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
5581#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
5582#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5583#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
5584#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5585#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
5586#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5587#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5588#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5589#define HSW_VIDEO_DIP_GCP_A 0x60210
5590
5591#define HSW_VIDEO_DIP_CTL_B 0x61200
5592#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5593#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
5594#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5595#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5596#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5597#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5598#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5599#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5600#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5601#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5602#define HSW_VIDEO_DIP_GCP_B 0x61210
5603
7d9bcebe 5604#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 5605 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 5606#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 5607 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 5608#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 5609 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 5610#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 5611 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 5612#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 5613 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 5614#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 5615 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 5616
3f51e471
RV
5617#define HSW_STEREO_3D_CTL_A 0x70020
5618#define S3D_ENABLE (1<<31)
5619#define HSW_STEREO_3D_CTL_B 0x71020
5620
5621#define HSW_STEREO_3D_CTL(trans) \
a57c774a 5622 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 5623
275f01b2
DV
5624#define _PCH_TRANS_HTOTAL_B 0xe1000
5625#define _PCH_TRANS_HBLANK_B 0xe1004
5626#define _PCH_TRANS_HSYNC_B 0xe1008
5627#define _PCH_TRANS_VTOTAL_B 0xe100c
5628#define _PCH_TRANS_VBLANK_B 0xe1010
5629#define _PCH_TRANS_VSYNC_B 0xe1014
5630#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
5631
5632#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5633#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5634#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5635#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5636#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5637#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5638#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5639 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 5640
e3b95f1e
DV
5641#define _PCH_TRANSB_DATA_M1 0xe1030
5642#define _PCH_TRANSB_DATA_N1 0xe1034
5643#define _PCH_TRANSB_DATA_M2 0xe1038
5644#define _PCH_TRANSB_DATA_N2 0xe103c
5645#define _PCH_TRANSB_LINK_M1 0xe1040
5646#define _PCH_TRANSB_LINK_N1 0xe1044
5647#define _PCH_TRANSB_LINK_M2 0xe1048
5648#define _PCH_TRANSB_LINK_N2 0xe104c
5649
5650#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5651#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5652#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5653#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5654#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5655#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5656#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5657#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 5658
ab9412ba
DV
5659#define _PCH_TRANSACONF 0xf0008
5660#define _PCH_TRANSBCONF 0xf1008
5661#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5662#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
5663#define TRANS_DISABLE (0<<31)
5664#define TRANS_ENABLE (1<<31)
5665#define TRANS_STATE_MASK (1<<30)
5666#define TRANS_STATE_DISABLE (0<<30)
5667#define TRANS_STATE_ENABLE (1<<30)
5668#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5669#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5670#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5671#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 5672#define TRANS_INTERLACE_MASK (7<<21)
b9055052 5673#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 5674#define TRANS_INTERLACED (3<<21)
7c26e5c6 5675#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
5676#define TRANS_8BPC (0<<5)
5677#define TRANS_10BPC (1<<5)
5678#define TRANS_6BPC (2<<5)
5679#define TRANS_12BPC (3<<5)
5680
ce40141f
DV
5681#define _TRANSA_CHICKEN1 0xf0060
5682#define _TRANSB_CHICKEN1 0xf1060
5683#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5684#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
5685#define _TRANSA_CHICKEN2 0xf0064
5686#define _TRANSB_CHICKEN2 0xf1064
5687#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
5688#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5689#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5690#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5691#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5692#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 5693
291427f5
JB
5694#define SOUTH_CHICKEN1 0xc2000
5695#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5696#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
5697#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5698#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5699#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 5700#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
5701#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5702#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5703#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 5704
9db4a9c7
JB
5705#define _FDI_RXA_CHICKEN 0xc200c
5706#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
5707#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5708#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 5709#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 5710
382b0936 5711#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 5712#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 5713#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 5714#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 5715#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 5716
b9055052 5717/* CPU: FDI_TX */
9db4a9c7
JB
5718#define _FDI_TXA_CTL 0x60100
5719#define _FDI_TXB_CTL 0x61100
5720#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
5721#define FDI_TX_DISABLE (0<<31)
5722#define FDI_TX_ENABLE (1<<31)
5723#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5724#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5725#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5726#define FDI_LINK_TRAIN_NONE (3<<28)
5727#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5728#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5729#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5730#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5731#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5732#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5733#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5734#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
5735/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5736 SNB has different settings. */
5737/* SNB A-stepping */
5738#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5739#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5740#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5741#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5742/* SNB B-stepping */
5743#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5744#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5745#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5746#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5747#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
5748#define FDI_DP_PORT_WIDTH_SHIFT 19
5749#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5750#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 5751#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 5752/* Ironlake: hardwired to 1 */
b9055052 5753#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
5754
5755/* Ivybridge has different bits for lolz */
5756#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5757#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5758#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5759#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5760
b9055052 5761/* both Tx and Rx */
c4f9c4c2 5762#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 5763#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
5764#define FDI_SCRAMBLING_ENABLE (0<<7)
5765#define FDI_SCRAMBLING_DISABLE (1<<7)
5766
5767/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
5768#define _FDI_RXA_CTL 0xf000c
5769#define _FDI_RXB_CTL 0xf100c
5770#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 5771#define FDI_RX_ENABLE (1<<31)
b9055052 5772/* train, dp width same as FDI_TX */
357555c0
JB
5773#define FDI_FS_ERRC_ENABLE (1<<27)
5774#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 5775#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
5776#define FDI_8BPC (0<<16)
5777#define FDI_10BPC (1<<16)
5778#define FDI_6BPC (2<<16)
5779#define FDI_12BPC (3<<16)
3e68320e 5780#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
5781#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5782#define FDI_RX_PLL_ENABLE (1<<13)
5783#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5784#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5785#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5786#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5787#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 5788#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
5789/* CPT */
5790#define FDI_AUTO_TRAINING (1<<10)
5791#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5792#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5793#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5794#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5795#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 5796
04945641
PZ
5797#define _FDI_RXA_MISC 0xf0010
5798#define _FDI_RXB_MISC 0xf1010
5799#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5800#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5801#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5802#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5803#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5804#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5805#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5806#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5807
9db4a9c7
JB
5808#define _FDI_RXA_TUSIZE1 0xf0030
5809#define _FDI_RXA_TUSIZE2 0xf0038
5810#define _FDI_RXB_TUSIZE1 0xf1030
5811#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
5812#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5813#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
5814
5815/* FDI_RX interrupt register format */
5816#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5817#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5818#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5819#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5820#define FDI_RX_FS_CODE_ERR (1<<6)
5821#define FDI_RX_FE_CODE_ERR (1<<5)
5822#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5823#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5824#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5825#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5826#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5827
9db4a9c7
JB
5828#define _FDI_RXA_IIR 0xf0014
5829#define _FDI_RXA_IMR 0xf0018
5830#define _FDI_RXB_IIR 0xf1014
5831#define _FDI_RXB_IMR 0xf1018
5832#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5833#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
5834
5835#define FDI_PLL_CTL_1 0xfe000
5836#define FDI_PLL_CTL_2 0xfe004
5837
b9055052
ZW
5838#define PCH_LVDS 0xe1180
5839#define LVDS_DETECTED (1 << 1)
5840
98364379 5841/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
5842#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5843#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5844#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
ad933b56 5845#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
f12c47b2
VS
5846#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5847#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
5848
5849#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5850#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5851#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5852#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5853#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 5854
453c5420
JB
5855#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5856#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5857#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5858 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5859#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5860 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5861#define VLV_PIPE_PP_DIVISOR(pipe) \
5862 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5863
b9055052
ZW
5864#define PCH_PP_STATUS 0xc7200
5865#define PCH_PP_CONTROL 0xc7204
4a655f04 5866#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 5867#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
5868#define EDP_FORCE_VDD (1 << 3)
5869#define EDP_BLC_ENABLE (1 << 2)
5870#define PANEL_POWER_RESET (1 << 1)
5871#define PANEL_POWER_OFF (0 << 0)
5872#define PANEL_POWER_ON (1 << 0)
5873#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
5874#define PANEL_PORT_SELECT_MASK (3 << 30)
5875#define PANEL_PORT_SELECT_LVDS (0 << 30)
5876#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
5877#define PANEL_PORT_SELECT_DPC (2 << 30)
5878#define PANEL_PORT_SELECT_DPD (3 << 30)
5879#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5880#define PANEL_POWER_UP_DELAY_SHIFT 16
5881#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5882#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5883
b9055052 5884#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
5885#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5886#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5887#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5888#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5889
b9055052 5890#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
5891#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5892#define PP_REFERENCE_DIVIDER_SHIFT 8
5893#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5894#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 5895
5eb08b69
ZW
5896#define PCH_DP_B 0xe4100
5897#define PCH_DPB_AUX_CH_CTL 0xe4110
5898#define PCH_DPB_AUX_CH_DATA1 0xe4114
5899#define PCH_DPB_AUX_CH_DATA2 0xe4118
5900#define PCH_DPB_AUX_CH_DATA3 0xe411c
5901#define PCH_DPB_AUX_CH_DATA4 0xe4120
5902#define PCH_DPB_AUX_CH_DATA5 0xe4124
5903
5904#define PCH_DP_C 0xe4200
5905#define PCH_DPC_AUX_CH_CTL 0xe4210
5906#define PCH_DPC_AUX_CH_DATA1 0xe4214
5907#define PCH_DPC_AUX_CH_DATA2 0xe4218
5908#define PCH_DPC_AUX_CH_DATA3 0xe421c
5909#define PCH_DPC_AUX_CH_DATA4 0xe4220
5910#define PCH_DPC_AUX_CH_DATA5 0xe4224
5911
5912#define PCH_DP_D 0xe4300
5913#define PCH_DPD_AUX_CH_CTL 0xe4310
5914#define PCH_DPD_AUX_CH_DATA1 0xe4314
5915#define PCH_DPD_AUX_CH_DATA2 0xe4318
5916#define PCH_DPD_AUX_CH_DATA3 0xe431c
5917#define PCH_DPD_AUX_CH_DATA4 0xe4320
5918#define PCH_DPD_AUX_CH_DATA5 0xe4324
5919
8db9d77b
ZW
5920/* CPT */
5921#define PORT_TRANS_A_SEL_CPT 0
5922#define PORT_TRANS_B_SEL_CPT (1<<29)
5923#define PORT_TRANS_C_SEL_CPT (2<<29)
5924#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 5925#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
5926#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5927#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
5928#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5929#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
5930
5931#define TRANS_DP_CTL_A 0xe0300
5932#define TRANS_DP_CTL_B 0xe1300
5933#define TRANS_DP_CTL_C 0xe2300
23670b32 5934#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
5935#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5936#define TRANS_DP_PORT_SEL_B (0<<29)
5937#define TRANS_DP_PORT_SEL_C (1<<29)
5938#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 5939#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
5940#define TRANS_DP_PORT_SEL_MASK (3<<29)
5941#define TRANS_DP_AUDIO_ONLY (1<<26)
5942#define TRANS_DP_ENH_FRAMING (1<<18)
5943#define TRANS_DP_8BPC (0<<9)
5944#define TRANS_DP_10BPC (1<<9)
5945#define TRANS_DP_6BPC (2<<9)
5946#define TRANS_DP_12BPC (3<<9)
220cad3c 5947#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
5948#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5949#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5950#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5951#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 5952#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
5953
5954/* SNB eDP training params */
5955/* SNB A-stepping */
5956#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5957#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5958#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5959#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5960/* SNB B-stepping */
3c5a62b5
YL
5961#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5962#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5963#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5964#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5965#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
5966#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5967
1a2eb460
KP
5968/* IVB */
5969#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5970#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5971#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5972#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5973#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5974#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 5975#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
5976
5977/* legacy values */
5978#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5979#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5980#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5981#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5982#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5983
5984#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5985
9e72b46c
ID
5986#define VLV_PMWGICZ 0x1300a4
5987
cae5852d 5988#define FORCEWAKE 0xA18C
575155a9
JB
5989#define FORCEWAKE_VLV 0x1300b0
5990#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
5991#define FORCEWAKE_MEDIA_VLV 0x1300b8
5992#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 5993#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 5994#define FORCEWAKE_ACK 0x130090
d62b4892 5995#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
5996#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5997#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5998#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5999
d62b4892 6000#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
6001#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6002#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6003#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6004#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8d715f00 6005#define FORCEWAKE_MT 0xa188 /* multi-threaded */
38cff0b1
ZW
6006#define FORCEWAKE_MEDIA_GEN9 0xa270
6007#define FORCEWAKE_RENDER_GEN9 0xa278
6008#define FORCEWAKE_BLITTER_GEN9 0xa188
6009#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
6010#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6011#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
c5836c27
CW
6012#define FORCEWAKE_KERNEL 0x1
6013#define FORCEWAKE_USER 0x2
8d715f00
KP
6014#define FORCEWAKE_MT_ACK 0x130040
6015#define ECOBUS 0xa180
6016#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 6017#define VLV_SPAREG2H 0xA194
8fd26859 6018
dd202c6d 6019#define GTFIFODBG 0x120000
90f256b5
VS
6020#define GT_FIFO_SBDROPERR (1<<6)
6021#define GT_FIFO_BLOBDROPERR (1<<5)
6022#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6023#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
6024#define GT_FIFO_OVFERR (1<<2)
6025#define GT_FIFO_IAWRERR (1<<1)
6026#define GT_FIFO_IARDERR (1<<0)
6027
46520e2b
VS
6028#define GTFIFOCTL 0x120008
6029#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 6030#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 6031
05e21cc4
BW
6032#define HSW_IDICR 0x9008
6033#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6034#define HSW_EDRAM_PRESENT 0x120010
2db59d53 6035#define EDRAM_ENABLED 0x1
05e21cc4 6036
80e829fa 6037#define GEN6_UCGCTL1 0x9400
e4443e45 6038# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 6039# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 6040# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 6041
406478dc 6042#define GEN6_UCGCTL2 0x9404
0f846f81 6043# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 6044# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 6045# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 6046# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 6047# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 6048
9e72b46c
ID
6049#define GEN6_UCGCTL3 0x9408
6050
e3f33d46
JB
6051#define GEN7_UCGCTL4 0x940c
6052#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6053
9e72b46c
ID
6054#define GEN6_RCGCTL1 0x9410
6055#define GEN6_RCGCTL2 0x9414
6056#define GEN6_RSTCTL 0x9420
6057
4f1ca9e9 6058#define GEN8_UCGCTL6 0x9430
9253c2e5 6059#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9
VS
6060#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
6061
9e72b46c 6062#define GEN6_GFXPAUSE 0xA000
3b8d8d91 6063#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
6064#define GEN6_TURBO_DISABLE (1<<31)
6065#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 6066#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
6067#define GEN6_OFFSET(x) ((x)<<19)
6068#define GEN6_AGGRESSIVE_TURBO (0<<15)
6069#define GEN6_RC_VIDEO_FREQ 0xA00C
6070#define GEN6_RC_CONTROL 0xA090
6071#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6072#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6073#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6074#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6075#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 6076#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 6077#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
6078#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6079#define GEN6_RC_CTL_HW_ENABLE (1<<31)
6080#define GEN6_RP_DOWN_TIMEOUT 0xA010
6081#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 6082#define GEN6_RPSTAT1 0xA01C
ccab5c82 6083#define GEN6_CAGF_SHIFT 8
f82855d3 6084#define HSW_CAGF_SHIFT 7
ccab5c82 6085#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 6086#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
6087#define GEN6_RP_CONTROL 0xA024
6088#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
6089#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6090#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6091#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6092#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6093#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
6094#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6095#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
6096#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6097#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6098#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 6099#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 6100#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
6101#define GEN6_RP_UP_THRESHOLD 0xA02C
6102#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
6103#define GEN6_RP_CUR_UP_EI 0xA050
6104#define GEN6_CURICONT_MASK 0xffffff
6105#define GEN6_RP_CUR_UP 0xA054
6106#define GEN6_CURBSYTAVG_MASK 0xffffff
6107#define GEN6_RP_PREV_UP 0xA058
6108#define GEN6_RP_CUR_DOWN_EI 0xA05C
6109#define GEN6_CURIAVG_MASK 0xffffff
6110#define GEN6_RP_CUR_DOWN 0xA060
6111#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
6112#define GEN6_RP_UP_EI 0xA068
6113#define GEN6_RP_DOWN_EI 0xA06C
6114#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
6115#define GEN6_RPDEUHWTC 0xA080
6116#define GEN6_RPDEUC 0xA084
6117#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
6118#define GEN6_RC_STATE 0xA094
6119#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6120#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6121#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6122#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6123#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6124#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 6125#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
6126#define GEN6_RC1e_THRESHOLD 0xA0B4
6127#define GEN6_RC6_THRESHOLD 0xA0B8
6128#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 6129#define VLV_RCEDATA 0xA0BC
8fd26859 6130#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 6131#define GEN6_PMINTRMSK 0xA168
baccd458 6132#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 6133#define VLV_PWRDWNUPCTL 0xA294
38c23527
ZW
6134#define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6135#define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6136#define GEN9_PG_ENABLE 0xA210
8fd26859 6137
a9da9bce
GS
6138#define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6139#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6140#define PIXEL_OVERLAP_CNT_SHIFT 30
6141
8fd26859 6142#define GEN6_PMISR 0x44020
4912d041 6143#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
6144#define GEN6_PMIIR 0x44028
6145#define GEN6_PMIER 0x4402C
6146#define GEN6_PM_MBOX_EVENT (1<<25)
6147#define GEN6_PM_THERMAL_EVENT (1<<24)
6148#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6149#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6150#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6151#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6152#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 6153#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
6154 GEN6_PM_RP_DOWN_THRESHOLD | \
6155 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 6156
9e72b46c
ID
6157#define GEN7_GT_SCRATCH_BASE 0x4F100
6158#define GEN7_GT_SCRATCH_REG_NUM 8
6159
76c3552f
D
6160#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6161#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6162#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6163
cce66a28 6164#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
6165#define VLV_COUNTER_CONTROL 0x138104
6166#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
6167#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6168#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
6169#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6170#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 6171#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
6172#define VLV_GT_RENDER_RC6 0x138108
6173#define VLV_GT_MEDIA_RC6 0x13810C
6174
cce66a28
BW
6175#define GEN6_GT_GFX_RC6p 0x13810C
6176#define GEN6_GT_GFX_RC6pp 0x138110
31685c25
D
6177#define VLV_RENDER_C0_COUNT_REG 0x138118
6178#define VLV_MEDIA_C0_COUNT_REG 0x13811C
cce66a28 6179
8fd26859
CW
6180#define GEN6_PCODE_MAILBOX 0x138124
6181#define GEN6_PCODE_READY (1<<31)
a6044e23 6182#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
6183#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6184#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
6185#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6186#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
6187#define GEN6_PCODE_READ_D_COMP 0x10
6188#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
6189#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6190#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
2a114cc1 6191#define DISPLAY_IPS_CONTROL 0x19
93ee2920 6192#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
8fd26859 6193#define GEN6_PCODE_DATA 0x138128
23b2f8bb 6194#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 6195#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
dddab346 6196#define GEN6_PCODE_DATA1 0x13812C
8fd26859 6197
2af30a5c
PB
6198#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6199#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6200#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6201#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6202#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
6203
4d85529d
BW
6204#define GEN6_GT_CORE_STATUS 0x138060
6205#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6206#define GEN6_RCn_MASK 7
6207#define GEN6_RC0 0
6208#define GEN6_RC3 2
6209#define GEN6_RC6 3
6210#define GEN6_RC7 4
6211
7f992aba
JM
6212#define GEN9_SLICE0_PGCTL_ACK 0x804c
6213#define GEN9_SLICE1_PGCTL_ACK 0x8050
6214#define GEN9_SLICE2_PGCTL_ACK 0x8054
6215#define GEN9_PGCTL_SLICE_ACK (1 << 0)
6216
6217#define GEN9_SLICE0_SS01_EU_PGCTL_ACK 0x805c
6218#define GEN9_SLICE0_SS23_EU_PGCTL_ACK 0x8060
6219#define GEN9_SLICE1_SS01_EU_PGCTL_ACK 0x8064
6220#define GEN9_SLICE1_SS23_EU_PGCTL_ACK 0x8068
6221#define GEN9_SLICE2_SS01_EU_PGCTL_ACK 0x806c
6222#define GEN9_SLICE2_SS23_EU_PGCTL_ACK 0x8070
6223#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
6224#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
6225#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
6226#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
6227#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
6228#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
6229#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
6230#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
6231
e3689190
BW
6232#define GEN7_MISCCPCTL (0x9424)
6233#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6234
6235/* IVYBRIDGE DPF */
6236#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 6237#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
6238#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6239#define GEN7_PARITY_ERROR_VALID (1<<13)
6240#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6241#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6242#define GEN7_PARITY_ERROR_ROW(reg) \
6243 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6244#define GEN7_PARITY_ERROR_BANK(reg) \
6245 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6246#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6247 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6248#define GEN7_L3CDERRST1_ENABLE (1<<7)
6249
b9524a1e 6250#define GEN7_L3LOG_BASE 0xB070
35a85ac6 6251#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
6252#define GEN7_L3LOG_SIZE 0x80
6253
12f3382b
JB
6254#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6255#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6256#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 6257#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
12f3382b
JB
6258#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6259
3ca5da43
DL
6260#define GEN9_HALF_SLICE_CHICKEN5 0xe188
6261#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 6262#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 6263
c8966e10
KG
6264#define GEN8_ROW_CHICKEN 0xe4f0
6265#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 6266#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 6267
8ab43976
JB
6268#define GEN7_ROW_CHICKEN2 0xe4f4
6269#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6270#define DOP_CLOCK_GATING_DISABLE (1<<0)
6271
f3fc4884
FJ
6272#define HSW_ROW_CHICKEN3 0xe49c
6273#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6274
fd392b60 6275#define HALF_SLICE_CHICKEN3 0xe184
94411593 6276#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 6277#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 6278#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
bf66347c 6279#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 6280
cac23df4
NH
6281#define GEN9_HALF_SLICE_CHICKEN7 0xe194
6282#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
6283
c46f111f 6284/* Audio */
5c969aa7 6285#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
6286#define INTEL_AUDIO_DEVCL 0x808629FB
6287#define INTEL_AUDIO_DEVBLC 0x80862801
6288#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e
WF
6289
6290#define G4X_AUD_CNTL_ST 0x620B4
c46f111f
JN
6291#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6292#define G4X_ELDV_DEVCTG (1 << 14)
6293#define G4X_ELD_ADDR_MASK (0xf << 5)
6294#define G4X_ELD_ACK (1 << 4)
e0dac65e
WF
6295#define G4X_HDMIW_HDMIEDID 0x6210C
6296
c46f111f
JN
6297#define _IBX_HDMIW_HDMIEDID_A 0xE2050
6298#define _IBX_HDMIW_HDMIEDID_B 0xE2150
9b138a83 6299#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6300 _IBX_HDMIW_HDMIEDID_A, \
6301 _IBX_HDMIW_HDMIEDID_B)
6302#define _IBX_AUD_CNTL_ST_A 0xE20B4
6303#define _IBX_AUD_CNTL_ST_B 0xE21B4
9b138a83 6304#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6305 _IBX_AUD_CNTL_ST_A, \
6306 _IBX_AUD_CNTL_ST_B)
6307#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6308#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6309#define IBX_ELD_ACK (1 << 4)
1202b4c6 6310#define IBX_AUD_CNTL_ST2 0xE20C0
82910ac6
JN
6311#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6312#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 6313
c46f111f
JN
6314#define _CPT_HDMIW_HDMIEDID_A 0xE5050
6315#define _CPT_HDMIW_HDMIEDID_B 0xE5150
9b138a83 6316#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6317 _CPT_HDMIW_HDMIEDID_A, \
6318 _CPT_HDMIW_HDMIEDID_B)
6319#define _CPT_AUD_CNTL_ST_A 0xE50B4
6320#define _CPT_AUD_CNTL_ST_B 0xE51B4
9b138a83 6321#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6322 _CPT_AUD_CNTL_ST_A, \
6323 _CPT_AUD_CNTL_ST_B)
1202b4c6 6324#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 6325
c46f111f
JN
6326#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6327#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
9ca2fe73 6328#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6329 _VLV_HDMIW_HDMIEDID_A, \
6330 _VLV_HDMIW_HDMIEDID_B)
6331#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6332#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
9ca2fe73 6333#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6334 _VLV_AUD_CNTL_ST_A, \
6335 _VLV_AUD_CNTL_ST_B)
9ca2fe73
ML
6336#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6337
ae662d31
EA
6338/* These are the 4 32-bit write offset registers for each stream
6339 * output buffer. It determines the offset from the
6340 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6341 */
6342#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6343
c46f111f
JN
6344#define _IBX_AUD_CONFIG_A 0xe2000
6345#define _IBX_AUD_CONFIG_B 0xe2100
9b138a83 6346#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6347 _IBX_AUD_CONFIG_A, \
6348 _IBX_AUD_CONFIG_B)
6349#define _CPT_AUD_CONFIG_A 0xe5000
6350#define _CPT_AUD_CONFIG_B 0xe5100
9b138a83 6351#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6352 _CPT_AUD_CONFIG_A, \
6353 _CPT_AUD_CONFIG_B)
6354#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6355#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
9ca2fe73 6356#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6357 _VLV_AUD_CONFIG_A, \
6358 _VLV_AUD_CONFIG_B)
9ca2fe73 6359
b6daa025
WF
6360#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6361#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6362#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 6363#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 6364#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 6365#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
b6daa025 6366#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
6367#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6368#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6369#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6370#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6371#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6372#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6373#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6374#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6375#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6376#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6377#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
6378#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6379
9a78b6cc 6380/* HSW Audio */
c46f111f
JN
6381#define _HSW_AUD_CONFIG_A 0x65000
6382#define _HSW_AUD_CONFIG_B 0x65100
6383#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6384 _HSW_AUD_CONFIG_A, \
6385 _HSW_AUD_CONFIG_B)
6386
6387#define _HSW_AUD_MISC_CTRL_A 0x65010
6388#define _HSW_AUD_MISC_CTRL_B 0x65110
6389#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6390 _HSW_AUD_MISC_CTRL_A, \
6391 _HSW_AUD_MISC_CTRL_B)
6392
6393#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
6394#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
6395#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
6396 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
6397 _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
6398
6399/* Audio Digital Converter */
c46f111f
JN
6400#define _HSW_AUD_DIG_CNVT_1 0x65080
6401#define _HSW_AUD_DIG_CNVT_2 0x65180
6402#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
6403 _HSW_AUD_DIG_CNVT_1, \
6404 _HSW_AUD_DIG_CNVT_2)
6405#define DIP_PORT_SEL_MASK 0x3
6406
6407#define _HSW_AUD_EDID_DATA_A 0x65050
6408#define _HSW_AUD_EDID_DATA_B 0x65150
6409#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
6410 _HSW_AUD_EDID_DATA_A, \
6411 _HSW_AUD_EDID_DATA_B)
6412
6413#define HSW_AUD_PIPE_CONV_CFG 0x6507c
6414#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
82910ac6
JN
6415#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
6416#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
6417#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
6418#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 6419
9eb3a752 6420/* HSW Power Wells */
fa42e23c
PZ
6421#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
6422#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
6423#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
6424#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
6425#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
6426#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 6427#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
6428#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
6429#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
6430#define HSW_PWR_WELL_FORCE_ON (1<<19)
6431#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 6432
94dd5138
S
6433/* SKL Fuse Status */
6434#define SKL_FUSE_STATUS 0x42000
6435#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
6436#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
6437#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
6438#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
6439
e7e104c3 6440/* Per-pipe DDI Function Control */
ad80a810
PZ
6441#define TRANS_DDI_FUNC_CTL_A 0x60400
6442#define TRANS_DDI_FUNC_CTL_B 0x61400
6443#define TRANS_DDI_FUNC_CTL_C 0x62400
6444#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
6445#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
6446
ad80a810 6447#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 6448/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 6449#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 6450#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
6451#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
6452#define TRANS_DDI_PORT_NONE (0<<28)
6453#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
6454#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
6455#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
6456#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
6457#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
6458#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
6459#define TRANS_DDI_BPC_MASK (7<<20)
6460#define TRANS_DDI_BPC_8 (0<<20)
6461#define TRANS_DDI_BPC_10 (1<<20)
6462#define TRANS_DDI_BPC_6 (2<<20)
6463#define TRANS_DDI_BPC_12 (3<<20)
6464#define TRANS_DDI_PVSYNC (1<<17)
6465#define TRANS_DDI_PHSYNC (1<<16)
6466#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
6467#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
6468#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
6469#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
6470#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 6471#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 6472#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 6473
0e87f667
ED
6474/* DisplayPort Transport Control */
6475#define DP_TP_CTL_A 0x64040
6476#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
6477#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
6478#define DP_TP_CTL_ENABLE (1<<31)
6479#define DP_TP_CTL_MODE_SST (0<<27)
6480#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 6481#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 6482#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 6483#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
6484#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
6485#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
6486#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
6487#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
6488#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 6489#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 6490#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 6491
e411b2c1
ED
6492/* DisplayPort Transport Status */
6493#define DP_TP_STATUS_A 0x64044
6494#define DP_TP_STATUS_B 0x64144
5e49cea6 6495#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
01b887c3
DA
6496#define DP_TP_STATUS_IDLE_DONE (1<<25)
6497#define DP_TP_STATUS_ACT_SENT (1<<24)
6498#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
6499#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
6500#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
6501#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
6502#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 6503
03f896a1
ED
6504/* DDI Buffer Control */
6505#define DDI_BUF_CTL_A 0x64000
6506#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
6507#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
6508#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 6509#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 6510#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 6511#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 6512#define DDI_BUF_IS_IDLE (1<<7)
79935fca 6513#define DDI_A_4_LANES (1<<4)
17aa6be9 6514#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
6515#define DDI_INIT_DISPLAY_DETECTED (1<<0)
6516
bb879a44
ED
6517/* DDI Buffer Translations */
6518#define DDI_BUF_TRANS_A 0x64E00
6519#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 6520#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 6521
7501a4d8
ED
6522/* Sideband Interface (SBI) is programmed indirectly, via
6523 * SBI_ADDR, which contains the register offset; and SBI_DATA,
6524 * which contains the payload */
5e49cea6
PZ
6525#define SBI_ADDR 0xC6000
6526#define SBI_DATA 0xC6004
7501a4d8 6527#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
6528#define SBI_CTL_DEST_ICLK (0x0<<16)
6529#define SBI_CTL_DEST_MPHY (0x1<<16)
6530#define SBI_CTL_OP_IORD (0x2<<8)
6531#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
6532#define SBI_CTL_OP_CRRD (0x6<<8)
6533#define SBI_CTL_OP_CRWR (0x7<<8)
6534#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
6535#define SBI_RESPONSE_SUCCESS (0x0<<1)
6536#define SBI_BUSY (0x1<<0)
6537#define SBI_READY (0x0<<0)
52f025ef 6538
ccf1c867 6539/* SBI offsets */
5e49cea6 6540#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
6541#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
6542#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
6543#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
6544#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 6545#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 6546#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 6547#define SBI_SSCCTL 0x020c
ccf1c867 6548#define SBI_SSCCTL6 0x060C
dde86e2d 6549#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 6550#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
6551#define SBI_SSCAUXDIV6 0x0610
6552#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 6553#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
6554#define SBI_GEN0 0x1f00
6555#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 6556
52f025ef 6557/* LPT PIXCLK_GATE */
5e49cea6 6558#define PIXCLK_GATE 0xC6020
745ca3be
PZ
6559#define PIXCLK_GATE_UNGATE (1<<0)
6560#define PIXCLK_GATE_GATE (0<<0)
52f025ef 6561
e93ea06a 6562/* SPLL */
5e49cea6 6563#define SPLL_CTL 0x46020
e93ea06a 6564#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
6565#define SPLL_PLL_SSC (1<<28)
6566#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
6567#define SPLL_PLL_LCPLL (3<<28)
6568#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
6569#define SPLL_PLL_FREQ_810MHz (0<<26)
6570#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
6571#define SPLL_PLL_FREQ_2700MHz (2<<26)
6572#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 6573
4dffc404 6574/* WRPLL */
5e49cea6
PZ
6575#define WRPLL_CTL1 0x46040
6576#define WRPLL_CTL2 0x46060
d452c5b6 6577#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
5e49cea6 6578#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
6579#define WRPLL_PLL_SSC (1<<28)
6580#define WRPLL_PLL_NON_SSC (2<<28)
6581#define WRPLL_PLL_LCPLL (3<<28)
6582#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 6583/* WRPLL divider programming */
5e49cea6 6584#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 6585#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 6586#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
6587#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
6588#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 6589#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
6590#define WRPLL_DIVIDER_FB_SHIFT 16
6591#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 6592
fec9181c
ED
6593/* Port clock selection */
6594#define PORT_CLK_SEL_A 0x46100
6595#define PORT_CLK_SEL_B 0x46104
5e49cea6 6596#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
6597#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
6598#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
6599#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 6600#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 6601#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
6602#define PORT_CLK_SEL_WRPLL1 (4<<29)
6603#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 6604#define PORT_CLK_SEL_NONE (7<<29)
11578553 6605#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 6606
bb523fc0
PZ
6607/* Transcoder clock selection */
6608#define TRANS_CLK_SEL_A 0x46140
6609#define TRANS_CLK_SEL_B 0x46144
6610#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
6611/* For each transcoder, we need to select the corresponding port clock */
6612#define TRANS_CLK_SEL_DISABLED (0x0<<29)
6613#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 6614
a57c774a
AK
6615#define TRANSA_MSA_MISC 0x60410
6616#define TRANSB_MSA_MISC 0x61410
6617#define TRANSC_MSA_MISC 0x62410
6618#define TRANS_EDP_MSA_MISC 0x6f410
6619#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6620
c9809791
PZ
6621#define TRANS_MSA_SYNC_CLK (1<<0)
6622#define TRANS_MSA_6_BPC (0<<5)
6623#define TRANS_MSA_8_BPC (1<<5)
6624#define TRANS_MSA_10_BPC (2<<5)
6625#define TRANS_MSA_12_BPC (3<<5)
6626#define TRANS_MSA_16_BPC (4<<5)
dae84799 6627
90e8d31c 6628/* LCPLL Control */
5e49cea6 6629#define LCPLL_CTL 0x130040
90e8d31c
ED
6630#define LCPLL_PLL_DISABLE (1<<31)
6631#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
6632#define LCPLL_CLK_FREQ_MASK (3<<26)
6633#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
6634#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6635#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6636#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 6637#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 6638#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 6639#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 6640#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
6641#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6642
326ac39b
S
6643/*
6644 * SKL Clocks
6645 */
6646
6647/* CDCLK_CTL */
6648#define CDCLK_CTL 0x46000
6649#define CDCLK_FREQ_SEL_MASK (3<<26)
6650#define CDCLK_FREQ_450_432 (0<<26)
6651#define CDCLK_FREQ_540 (1<<26)
6652#define CDCLK_FREQ_337_308 (2<<26)
6653#define CDCLK_FREQ_675_617 (3<<26)
6654#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
6655
6656/* LCPLL_CTL */
6657#define LCPLL1_CTL 0x46010
6658#define LCPLL2_CTL 0x46014
6659#define LCPLL_PLL_ENABLE (1<<31)
6660
6661/* DPLL control1 */
6662#define DPLL_CTRL1 0x6C058
6663#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
6664#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
6665#define DPLL_CRTL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
540e732c 6666#define DPLL_CRTL1_LINK_RATE_SHIFT(id) ((id)*6+1)
326ac39b
S
6667#define DPLL_CRTL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
6668#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
6669#define DPLL_CRTL1_LINK_RATE_2700 0
6670#define DPLL_CRTL1_LINK_RATE_1350 1
6671#define DPLL_CRTL1_LINK_RATE_810 2
6672#define DPLL_CRTL1_LINK_RATE_1620 3
6673#define DPLL_CRTL1_LINK_RATE_1080 4
6674#define DPLL_CRTL1_LINK_RATE_2160 5
6675
6676/* DPLL control2 */
6677#define DPLL_CTRL2 0x6C05C
6678#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
6679#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 6680#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
326ac39b
S
6681#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
6682#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
6683
6684/* DPLL Status */
6685#define DPLL_STATUS 0x6C060
6686#define DPLL_LOCK(id) (1<<((id)*8))
6687
6688/* DPLL cfg */
6689#define DPLL1_CFGCR1 0x6C040
6690#define DPLL2_CFGCR1 0x6C048
6691#define DPLL3_CFGCR1 0x6C050
6692#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
6693#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
6694#define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
6695#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
6696
6697#define DPLL1_CFGCR2 0x6C044
6698#define DPLL2_CFGCR2 0x6C04C
6699#define DPLL3_CFGCR2 0x6C054
6700#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
6701#define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
6702#define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
6703#define DPLL_CFGCR2_KDIV_MASK (3<<5)
6704#define DPLL_CFGCR2_KDIV(x) (x<<5)
6705#define DPLL_CFGCR2_KDIV_5 (0<<5)
6706#define DPLL_CFGCR2_KDIV_2 (1<<5)
6707#define DPLL_CFGCR2_KDIV_3 (2<<5)
6708#define DPLL_CFGCR2_KDIV_1 (3<<5)
6709#define DPLL_CFGCR2_PDIV_MASK (7<<2)
6710#define DPLL_CFGCR2_PDIV(x) (x<<2)
6711#define DPLL_CFGCR2_PDIV_1 (0<<2)
6712#define DPLL_CFGCR2_PDIV_2 (1<<2)
6713#define DPLL_CFGCR2_PDIV_3 (2<<2)
6714#define DPLL_CFGCR2_PDIV_7 (4<<2)
6715#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
6716
540e732c
S
6717#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
6718#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
6719
9ccd5aeb
PZ
6720/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6721 * since on HSW we can't write to it using I915_WRITE. */
6722#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6723#define D_COMP_BDW 0x138144
be256dc7
PZ
6724#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
6725#define D_COMP_COMP_FORCE (1<<8)
6726#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 6727
69e94b7e
ED
6728/* Pipe WM_LINETIME - watermark line time */
6729#define PIPE_WM_LINETIME_A 0x45270
6730#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
6731#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6732 PIPE_WM_LINETIME_B)
6733#define PIPE_WM_LINETIME_MASK (0x1ff)
6734#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 6735#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 6736#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
6737
6738/* SFUSE_STRAP */
5e49cea6 6739#define SFUSE_STRAP 0xc2014
658ac4c6
DL
6740#define SFUSE_STRAP_FUSE_LOCK (1<<13)
6741#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
6742#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6743#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6744#define SFUSE_STRAP_DDID_DETECTED (1<<0)
6745
801bcfff
PZ
6746#define WM_MISC 0x45260
6747#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6748
1544d9d5
ED
6749#define WM_DBG 0x45280
6750#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6751#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6752#define WM_DBG_DISALLOW_SPRITE (1<<2)
6753
86d3efce
VS
6754/* pipe CSC */
6755#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6756#define _PIPE_A_CSC_COEFF_BY 0x49014
6757#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6758#define _PIPE_A_CSC_COEFF_BU 0x4901c
6759#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6760#define _PIPE_A_CSC_COEFF_BV 0x49024
6761#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
6762#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6763#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6764#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
6765#define _PIPE_A_CSC_PREOFF_HI 0x49030
6766#define _PIPE_A_CSC_PREOFF_ME 0x49034
6767#define _PIPE_A_CSC_PREOFF_LO 0x49038
6768#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6769#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6770#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6771
6772#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6773#define _PIPE_B_CSC_COEFF_BY 0x49114
6774#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6775#define _PIPE_B_CSC_COEFF_BU 0x4911c
6776#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6777#define _PIPE_B_CSC_COEFF_BV 0x49124
6778#define _PIPE_B_CSC_MODE 0x49128
6779#define _PIPE_B_CSC_PREOFF_HI 0x49130
6780#define _PIPE_B_CSC_PREOFF_ME 0x49134
6781#define _PIPE_B_CSC_PREOFF_LO 0x49138
6782#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6783#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6784#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6785
86d3efce
VS
6786#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6787#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6788#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6789#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6790#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6791#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6792#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6793#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6794#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6795#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6796#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6797#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6798#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6799
e7d7cad0
JN
6800/* MIPI DSI registers */
6801
6802#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
3230bf14
JN
6803
6804#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0
JN
6805#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
6806#define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
6807#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
6808#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6809#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 6810#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
6811#define DUAL_LINK_MODE_MASK (1 << 26)
6812#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6813#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 6814#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
6815#define FLOPPED_HSTX (1 << 23)
6816#define DE_INVERT (1 << 19) /* XXX */
6817#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6818#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6819#define AFE_LATCHOUT (1 << 17)
6820#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
6821#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6822#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6823#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6824#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
6825#define CSB_SHIFT 9
6826#define CSB_MASK (3 << 9)
6827#define CSB_20MHZ (0 << 9)
6828#define CSB_10MHZ (1 << 9)
6829#define CSB_40MHZ (2 << 9)
6830#define BANDGAP_MASK (1 << 8)
6831#define BANDGAP_PNW_CIRCUIT (0 << 8)
6832#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
6833#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6834#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6835#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
6836#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
6837#define TEARING_EFFECT_MASK (3 << 2)
6838#define TEARING_EFFECT_OFF (0 << 2)
6839#define TEARING_EFFECT_DSI (1 << 2)
6840#define TEARING_EFFECT_GPIO (2 << 2)
6841#define LANE_CONFIGURATION_SHIFT 0
6842#define LANE_CONFIGURATION_MASK (3 << 0)
6843#define LANE_CONFIGURATION_4LANE (0 << 0)
6844#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6845#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6846
6847#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0
JN
6848#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
6849#define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
6850 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
6851#define TEARING_EFFECT_DELAY_SHIFT 0
6852#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6853
6854/* XXX: all bits reserved */
4ad83e94 6855#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
6856
6857/* MIPI DSI Controller and D-PHY registers */
6858
4ad83e94 6859#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0
JN
6860#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
6861#define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
6862 _MIPIC_DEVICE_READY)
3230bf14
JN
6863#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6864#define ULPS_STATE_MASK (3 << 1)
6865#define ULPS_STATE_ENTER (2 << 1)
6866#define ULPS_STATE_EXIT (1 << 1)
6867#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6868#define DEVICE_READY (1 << 0)
6869
4ad83e94 6870#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0
JN
6871#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
6872#define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
6873 _MIPIC_INTR_STAT)
4ad83e94 6874#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0
JN
6875#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
6876#define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
6877 _MIPIC_INTR_EN)
3230bf14
JN
6878#define TEARING_EFFECT (1 << 31)
6879#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6880#define GEN_READ_DATA_AVAIL (1 << 29)
6881#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6882#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6883#define RX_PROT_VIOLATION (1 << 26)
6884#define RX_INVALID_TX_LENGTH (1 << 25)
6885#define ACK_WITH_NO_ERROR (1 << 24)
6886#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6887#define LP_RX_TIMEOUT (1 << 22)
6888#define HS_TX_TIMEOUT (1 << 21)
6889#define DPI_FIFO_UNDERRUN (1 << 20)
6890#define LOW_CONTENTION (1 << 19)
6891#define HIGH_CONTENTION (1 << 18)
6892#define TXDSI_VC_ID_INVALID (1 << 17)
6893#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6894#define TXCHECKSUM_ERROR (1 << 15)
6895#define TXECC_MULTIBIT_ERROR (1 << 14)
6896#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6897#define TXFALSE_CONTROL_ERROR (1 << 12)
6898#define RXDSI_VC_ID_INVALID (1 << 11)
6899#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6900#define RXCHECKSUM_ERROR (1 << 9)
6901#define RXECC_MULTIBIT_ERROR (1 << 8)
6902#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6903#define RXFALSE_CONTROL_ERROR (1 << 6)
6904#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6905#define RX_LP_TX_SYNC_ERROR (1 << 4)
6906#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6907#define RXEOT_SYNC_ERROR (1 << 2)
6908#define RXSOT_SYNC_ERROR (1 << 1)
6909#define RXSOT_ERROR (1 << 0)
6910
4ad83e94 6911#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0
JN
6912#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
6913#define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
6914 _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
6915#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6916#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6917#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6918#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6919#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6920#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6921#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6922#define VID_MODE_FORMAT_MASK (0xf << 7)
6923#define VID_MODE_NOT_SUPPORTED (0 << 7)
6924#define VID_MODE_FORMAT_RGB565 (1 << 7)
6925#define VID_MODE_FORMAT_RGB666 (2 << 7)
6926#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6927#define VID_MODE_FORMAT_RGB888 (4 << 7)
6928#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6929#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6930#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6931#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6932#define DATA_LANES_PRG_REG_SHIFT 0
6933#define DATA_LANES_PRG_REG_MASK (7 << 0)
6934
4ad83e94 6935#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0
JN
6936#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
6937#define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
6938 _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
6939#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6940
4ad83e94 6941#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0
JN
6942#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
6943#define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
6944 _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
6945#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6946
4ad83e94 6947#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0
JN
6948#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
6949#define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
6950 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
6951#define TURN_AROUND_TIMEOUT_MASK 0x3f
6952
4ad83e94 6953#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0
JN
6954#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
6955#define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
6956 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
6957#define DEVICE_RESET_TIMER_MASK 0xffff
6958
4ad83e94 6959#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0
JN
6960#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
6961#define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
6962 _MIPIC_DPI_RESOLUTION)
3230bf14
JN
6963#define VERTICAL_ADDRESS_SHIFT 16
6964#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6965#define HORIZONTAL_ADDRESS_SHIFT 0
6966#define HORIZONTAL_ADDRESS_MASK 0xffff
6967
4ad83e94 6968#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0
JN
6969#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
6970#define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
6971 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
6972#define DBI_FIFO_EMPTY_HALF (0 << 0)
6973#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6974#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6975
6976/* regs below are bits 15:0 */
4ad83e94 6977#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0
JN
6978#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
6979#define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
6980 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 6981
4ad83e94 6982#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0
JN
6983#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
6984#define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
6985 _MIPIC_HBP_COUNT)
3230bf14 6986
4ad83e94 6987#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0
JN
6988#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
6989#define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
6990 _MIPIC_HFP_COUNT)
3230bf14 6991
4ad83e94 6992#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0
JN
6993#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
6994#define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
6995 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 6996
4ad83e94 6997#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0
JN
6998#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
6999#define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7000 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 7001
4ad83e94 7002#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0
JN
7003#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
7004#define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7005 _MIPIC_VBP_COUNT)
3230bf14 7006
4ad83e94 7007#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0
JN
7008#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
7009#define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7010 _MIPIC_VFP_COUNT)
3230bf14 7011
4ad83e94 7012#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0
JN
7013#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
7014#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
7015 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 7016
3230bf14
JN
7017/* regs above are bits 15:0 */
7018
4ad83e94 7019#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0
JN
7020#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
7021#define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7022 _MIPIC_DPI_CONTROL)
3230bf14
JN
7023#define DPI_LP_MODE (1 << 6)
7024#define BACKLIGHT_OFF (1 << 5)
7025#define BACKLIGHT_ON (1 << 4)
7026#define COLOR_MODE_OFF (1 << 3)
7027#define COLOR_MODE_ON (1 << 2)
7028#define TURN_ON (1 << 1)
7029#define SHUTDOWN (1 << 0)
7030
4ad83e94 7031#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0
JN
7032#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7033#define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7034 _MIPIC_DPI_DATA)
3230bf14
JN
7035#define COMMAND_BYTE_SHIFT 0
7036#define COMMAND_BYTE_MASK (0x3f << 0)
7037
4ad83e94 7038#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0
JN
7039#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7040#define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7041 _MIPIC_INIT_COUNT)
3230bf14
JN
7042#define MASTER_INIT_TIMER_SHIFT 0
7043#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7044
4ad83e94 7045#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0
JN
7046#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7047#define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7048 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
7049#define MAX_RETURN_PKT_SIZE_SHIFT 0
7050#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7051
4ad83e94 7052#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0
JN
7053#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7054#define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7055 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
7056#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7057#define DISABLE_VIDEO_BTA (1 << 3)
7058#define IP_TG_CONFIG (1 << 2)
7059#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7060#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7061#define VIDEO_MODE_BURST (3 << 0)
7062
4ad83e94 7063#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0
JN
7064#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7065#define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7066 _MIPIC_EOT_DISABLE)
3230bf14
JN
7067#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7068#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7069#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7070#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7071#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7072#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7073#define CLOCKSTOP (1 << 1)
7074#define EOT_DISABLE (1 << 0)
7075
4ad83e94 7076#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0
JN
7077#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7078#define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7079 _MIPIC_LP_BYTECLK)
3230bf14
JN
7080#define LP_BYTECLK_SHIFT 0
7081#define LP_BYTECLK_MASK (0xffff << 0)
7082
7083/* bits 31:0 */
4ad83e94 7084#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0
JN
7085#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7086#define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7087 _MIPIC_LP_GEN_DATA)
3230bf14
JN
7088
7089/* bits 31:0 */
4ad83e94 7090#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0
JN
7091#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7092#define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7093 _MIPIC_HS_GEN_DATA)
3230bf14 7094
4ad83e94 7095#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0
JN
7096#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7097#define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7098 _MIPIC_LP_GEN_CTRL)
4ad83e94 7099#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0
JN
7100#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7101#define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7102 _MIPIC_HS_GEN_CTRL)
3230bf14
JN
7103#define LONG_PACKET_WORD_COUNT_SHIFT 8
7104#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7105#define SHORT_PACKET_PARAM_SHIFT 8
7106#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7107#define VIRTUAL_CHANNEL_SHIFT 6
7108#define VIRTUAL_CHANNEL_MASK (3 << 6)
7109#define DATA_TYPE_SHIFT 0
7110#define DATA_TYPE_MASK (3f << 0)
7111/* data type values, see include/video/mipi_display.h */
7112
4ad83e94 7113#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0
JN
7114#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
7115#define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7116 _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
7117#define DPI_FIFO_EMPTY (1 << 28)
7118#define DBI_FIFO_EMPTY (1 << 27)
7119#define LP_CTRL_FIFO_EMPTY (1 << 26)
7120#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
7121#define LP_CTRL_FIFO_FULL (1 << 24)
7122#define HS_CTRL_FIFO_EMPTY (1 << 18)
7123#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
7124#define HS_CTRL_FIFO_FULL (1 << 16)
7125#define LP_DATA_FIFO_EMPTY (1 << 10)
7126#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
7127#define LP_DATA_FIFO_FULL (1 << 8)
7128#define HS_DATA_FIFO_EMPTY (1 << 2)
7129#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
7130#define HS_DATA_FIFO_FULL (1 << 0)
7131
4ad83e94 7132#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0
JN
7133#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
7134#define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
7135 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
7136#define DBI_HS_LP_MODE_MASK (1 << 0)
7137#define DBI_LP_MODE (1 << 0)
7138#define DBI_HS_MODE (0 << 0)
7139
4ad83e94 7140#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0
JN
7141#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
7142#define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7143 _MIPIC_DPHY_PARAM)
3230bf14
JN
7144#define EXIT_ZERO_COUNT_SHIFT 24
7145#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
7146#define TRAIL_COUNT_SHIFT 16
7147#define TRAIL_COUNT_MASK (0x1f << 16)
7148#define CLK_ZERO_COUNT_SHIFT 8
7149#define CLK_ZERO_COUNT_MASK (0xff << 8)
7150#define PREPARE_COUNT_SHIFT 0
7151#define PREPARE_COUNT_MASK (0x3f << 0)
7152
7153/* bits 31:0 */
4ad83e94 7154#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0
JN
7155#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
7156#define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7157 _MIPIC_DBI_BW_CTRL)
3230bf14 7158
4ad83e94
SS
7159#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7160 + 0xb088)
e7d7cad0 7161#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
4ad83e94 7162 + 0xb888)
e7d7cad0
JN
7163#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
7164 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
7165#define LP_HS_SSW_CNT_SHIFT 16
7166#define LP_HS_SSW_CNT_MASK (0xffff << 16)
7167#define HS_LP_PWR_SW_CNT_SHIFT 0
7168#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7169
4ad83e94 7170#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0
JN
7171#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
7172#define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
7173 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
7174#define STOP_STATE_STALL_COUNTER_SHIFT 0
7175#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7176
4ad83e94 7177#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0
JN
7178#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
7179#define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
7180 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 7181#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0
JN
7182#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
7183#define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7184 _MIPIC_INTR_EN_REG_1)
3230bf14
JN
7185#define RX_CONTENTION_DETECTED (1 << 0)
7186
7187/* XXX: only pipe A ?!? */
4ad83e94 7188#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
7189#define DBI_TYPEC_ENABLE (1 << 31)
7190#define DBI_TYPEC_WIP (1 << 30)
7191#define DBI_TYPEC_OPTION_SHIFT 28
7192#define DBI_TYPEC_OPTION_MASK (3 << 28)
7193#define DBI_TYPEC_FREQ_SHIFT 24
7194#define DBI_TYPEC_FREQ_MASK (0xf << 24)
7195#define DBI_TYPEC_OVERRIDE (1 << 8)
7196#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7197#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7198
7199
7200/* MIPI adapter registers */
7201
4ad83e94 7202#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0
JN
7203#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
7204#define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
7205 _MIPIC_CTRL)
3230bf14
JN
7206#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7207#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7208#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7209#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7210#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7211#define READ_REQUEST_PRIORITY_SHIFT 3
7212#define READ_REQUEST_PRIORITY_MASK (3 << 3)
7213#define READ_REQUEST_PRIORITY_LOW (0 << 3)
7214#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7215#define RGB_FLIP_TO_BGR (1 << 2)
7216
4ad83e94 7217#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0
JN
7218#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
7219#define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7220 _MIPIC_DATA_ADDRESS)
3230bf14
JN
7221#define DATA_MEM_ADDRESS_SHIFT 5
7222#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7223#define DATA_VALID (1 << 0)
7224
4ad83e94 7225#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0
JN
7226#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
7227#define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7228 _MIPIC_DATA_LENGTH)
3230bf14
JN
7229#define DATA_LENGTH_SHIFT 0
7230#define DATA_LENGTH_MASK (0xfffff << 0)
7231
4ad83e94 7232#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0
JN
7233#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
7234#define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
7235 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
7236#define COMMAND_MEM_ADDRESS_SHIFT 5
7237#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7238#define AUTO_PWG_ENABLE (1 << 2)
7239#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7240#define COMMAND_VALID (1 << 0)
7241
4ad83e94 7242#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0
JN
7243#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
7244#define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
7245 _MIPIC_COMMAND_LENGTH)
3230bf14
JN
7246#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7247#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7248
4ad83e94 7249#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0
JN
7250#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
7251#define MIPI_READ_DATA_RETURN(port, n) \
7252 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
a2560a66 7253 + 4 * (n)) /* n: 0...7 */
3230bf14 7254
4ad83e94 7255#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0
JN
7256#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
7257#define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
7258 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
7259#define READ_DATA_VALID(n) (1 << (n))
7260
a57c774a 7261/* For UMS only (deprecated): */
5c969aa7
DL
7262#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7263#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 7264
585fb111 7265#endif /* _I915_REG_H_ */
This page took 1.115801 seconds and 5 git commands to generate.