drm/i915: Enable DPIO SUS clock gating on CHV
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
70d21f0e 29#define _PLANE(plane, a, b) _PIPE(plane, a, b)
a5c961d1 30#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
2d401b17
VS
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
e7d7cad0
JN
34#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
2b139522 36
98533251
DL
37#define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
6b26c86d 50
585fb111
JB
51/* PCI config space */
52
1b1d2716
VS
53#define HPLLCC 0xc0 /* 85x only */
54#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
55#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
58#define GC_CLOCK_133_266 (3 << 0)
59#define GC_CLOCK_133_200_2 (4 << 0)
60#define GC_CLOCK_133_266_2 (5 << 0)
61#define GC_CLOCK_166_266 (6 << 0)
62#define GC_CLOCK_166_250 (7 << 0)
63
f97108d1 64#define GCFGC2 0xda
585fb111
JB
65#define GCFGC 0xf0 /* 915+ only */
66#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
67#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
68#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
69#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
70#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
71#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
72#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
73#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
74#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 75#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
76#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
78#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
79#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
80#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
81#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
82#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
83#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
84#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
85#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
86#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
90#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
91#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
92#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
93#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
94#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
9f49c376 95#define GCDGMBUS 0xcc
7f1bdbcb
DV
96#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
97
eeccdcac
KG
98
99/* Graphics reset regs */
59ea9054 100#define I915_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
101#define GRDOM_FULL (0<<2)
102#define GRDOM_RENDER (1<<2)
103#define GRDOM_MEDIA (3<<2)
8a5c2ae7 104#define GRDOM_MASK (3<<2)
73bbf6bd 105#define GRDOM_RESET_STATUS (1<<1)
5ccce180 106#define GRDOM_RESET_ENABLE (1<<0)
585fb111 107
b3a3f03d
VS
108#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
109#define ILK_GRDOM_FULL (0<<1)
110#define ILK_GRDOM_RENDER (1<<1)
111#define ILK_GRDOM_MEDIA (3<<1)
112#define ILK_GRDOM_MASK (3<<1)
113#define ILK_GRDOM_RESET_ENABLE (1<<0)
114
07b7ddd9
JB
115#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
116#define GEN6_MBC_SNPCR_SHIFT 21
117#define GEN6_MBC_SNPCR_MASK (3<<21)
118#define GEN6_MBC_SNPCR_MAX (0<<21)
119#define GEN6_MBC_SNPCR_MED (1<<21)
120#define GEN6_MBC_SNPCR_LOW (2<<21)
121#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
122
9e72b46c
ID
123#define VLV_G3DCTL 0x9024
124#define VLV_GSCKGCTL 0x9028
125
5eb719cd
DV
126#define GEN6_MBCTL 0x0907c
127#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
128#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
129#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
130#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
131#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
132
cff458c2
EA
133#define GEN6_GDRST 0x941c
134#define GEN6_GRDOM_FULL (1 << 0)
135#define GEN6_GRDOM_RENDER (1 << 1)
136#define GEN6_GRDOM_MEDIA (1 << 2)
137#define GEN6_GRDOM_BLT (1 << 3)
138
5eb719cd
DV
139#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
140#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
141#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
142#define PP_DIR_DCLV_2G 0xffffffff
143
94e409c1
BW
144#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
145#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
146
0cea6502
JM
147#define GEN8_R_PWR_CLK_STATE 0x20C8
148#define GEN8_RPCS_ENABLE (1 << 31)
149#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
150#define GEN8_RPCS_S_CNT_SHIFT 15
151#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
152#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
153#define GEN8_RPCS_SS_CNT_SHIFT 8
154#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
155#define GEN8_RPCS_EU_MAX_SHIFT 4
156#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
157#define GEN8_RPCS_EU_MIN_SHIFT 0
158#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
159
5eb719cd 160#define GAM_ECOCHK 0x4090
81e231af 161#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 162#define ECOCHK_SNB_BIT (1<<10)
6381b550 163#define ECOCHK_DIS_TLB (1<<8)
e3dff585 164#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
165#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
166#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
167#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
168#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
169#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
170#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
171#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 172
48ecfa10 173#define GAC_ECO_BITS 0x14090
3b9d7888 174#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
175#define ECOBITS_PPGTT_CACHE64B (3<<8)
176#define ECOBITS_PPGTT_CACHE4B (0<<8)
177
be901a5a
DV
178#define GAB_CTL 0x24000
179#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
180
3774eb50
PZ
181#define GEN6_STOLEN_RESERVED 0x1082C0
182#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
183#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
184#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
185#define GEN6_STOLEN_RESERVED_1M (0 << 4)
186#define GEN6_STOLEN_RESERVED_512K (1 << 4)
187#define GEN6_STOLEN_RESERVED_256K (2 << 4)
188#define GEN6_STOLEN_RESERVED_128K (3 << 4)
189#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
190#define GEN7_STOLEN_RESERVED_1M (0 << 5)
191#define GEN7_STOLEN_RESERVED_256K (1 << 5)
192#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
193#define GEN8_STOLEN_RESERVED_1M (0 << 7)
194#define GEN8_STOLEN_RESERVED_2M (1 << 7)
195#define GEN8_STOLEN_RESERVED_4M (2 << 7)
196#define GEN8_STOLEN_RESERVED_8M (3 << 7)
40bae736 197
585fb111
JB
198/* VGA stuff */
199
200#define VGA_ST01_MDA 0x3ba
201#define VGA_ST01_CGA 0x3da
202
203#define VGA_MSR_WRITE 0x3c2
204#define VGA_MSR_READ 0x3cc
205#define VGA_MSR_MEM_EN (1<<1)
206#define VGA_MSR_CGA_MODE (1<<0)
207
5434fd92 208#define VGA_SR_INDEX 0x3c4
f930ddd0 209#define SR01 1
5434fd92 210#define VGA_SR_DATA 0x3c5
585fb111
JB
211
212#define VGA_AR_INDEX 0x3c0
213#define VGA_AR_VID_EN (1<<5)
214#define VGA_AR_DATA_WRITE 0x3c0
215#define VGA_AR_DATA_READ 0x3c1
216
217#define VGA_GR_INDEX 0x3ce
218#define VGA_GR_DATA 0x3cf
219/* GR05 */
220#define VGA_GR_MEM_READ_MODE_SHIFT 3
221#define VGA_GR_MEM_READ_MODE_PLANE 1
222/* GR06 */
223#define VGA_GR_MEM_MODE_MASK 0xc
224#define VGA_GR_MEM_MODE_SHIFT 2
225#define VGA_GR_MEM_A0000_AFFFF 0
226#define VGA_GR_MEM_A0000_BFFFF 1
227#define VGA_GR_MEM_B0000_B7FFF 2
228#define VGA_GR_MEM_B0000_BFFFF 3
229
230#define VGA_DACMASK 0x3c6
231#define VGA_DACRX 0x3c7
232#define VGA_DACWX 0x3c8
233#define VGA_DACDATA 0x3c9
234
235#define VGA_CR_INDEX_MDA 0x3b4
236#define VGA_CR_DATA_MDA 0x3b5
237#define VGA_CR_INDEX_CGA 0x3d4
238#define VGA_CR_DATA_CGA 0x3d5
239
351e3db2
BV
240/*
241 * Instruction field definitions used by the command parser
242 */
243#define INSTR_CLIENT_SHIFT 29
244#define INSTR_CLIENT_MASK 0xE0000000
245#define INSTR_MI_CLIENT 0x0
246#define INSTR_BC_CLIENT 0x2
247#define INSTR_RC_CLIENT 0x3
248#define INSTR_SUBCLIENT_SHIFT 27
249#define INSTR_SUBCLIENT_MASK 0x18000000
250#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
251#define INSTR_26_TO_24_MASK 0x7000000
252#define INSTR_26_TO_24_SHIFT 24
351e3db2 253
585fb111
JB
254/*
255 * Memory interface instructions used by the kernel
256 */
257#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
258/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
259#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
260
261#define MI_NOOP MI_INSTR(0, 0)
262#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
263#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 264#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
265#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
266#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
267#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
268#define MI_FLUSH MI_INSTR(0x04, 0)
269#define MI_READ_FLUSH (1 << 0)
270#define MI_EXE_FLUSH (1 << 1)
271#define MI_NO_WRITE_FLUSH (1 << 2)
272#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
273#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 274#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
275#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
276#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
277#define MI_ARB_ENABLE (1<<0)
278#define MI_ARB_DISABLE (0<<0)
585fb111 279#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
280#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
281#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 282#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 283#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
284#define MI_OVERLAY_CONTINUE (0x0<<21)
285#define MI_OVERLAY_ON (0x1<<21)
286#define MI_OVERLAY_OFF (0x2<<21)
585fb111 287#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 288#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 289#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 290#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
291/* IVB has funny definitions for which plane to flip. */
292#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
293#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
294#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
295#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
296#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
297#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
298/* SKL ones */
299#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
300#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
301#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
302#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
303#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
304#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
305#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
306#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
307#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 308#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
309#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
310#define MI_SEMAPHORE_UPDATE (1<<21)
311#define MI_SEMAPHORE_COMPARE (1<<20)
312#define MI_SEMAPHORE_REGISTER (1<<18)
313#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
314#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
315#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
316#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
317#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
318#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
319#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
320#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
321#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
322#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
323#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
324#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
325#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
326#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
327#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
328#define MI_MM_SPACE_GTT (1<<8)
329#define MI_MM_SPACE_PHYSICAL (0<<8)
330#define MI_SAVE_EXT_STATE_EN (1<<3)
331#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 332#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 333#define MI_RESTORE_INHIBIT (1<<0)
4c436d55
AJ
334#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
335#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
3e78998a
BW
336#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
337#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
338#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
339#define MI_SEMAPHORE_POLL (1<<15)
340#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 341#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
342#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
343#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
344#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
345#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
346#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
347/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
348 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
349 * simply ignores the register load under certain conditions.
350 * - One can actually load arbitrary many arbitrary registers: Simply issue x
351 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
352 */
7ec55f46 353#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 354#define MI_LRI_FORCE_POSTED (1<<12)
f1afe24f
AS
355#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
356#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
0e79284d 357#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 358#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
359#define MI_FLUSH_DW_STORE_INDEX (1<<21)
360#define MI_INVALIDATE_TLB (1<<18)
361#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 362#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 363#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
364#define MI_INVALIDATE_BSD (1<<7)
365#define MI_FLUSH_DW_USE_GTT (1<<2)
366#define MI_FLUSH_DW_USE_PPGTT (0<<2)
f1afe24f
AS
367#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
368#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
585fb111 369#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
370#define MI_BATCH_NON_SECURE (1)
371/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 372#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 373#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 374#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 375#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 376#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 377#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
919032ec 378#define MI_BATCH_RESOURCE_STREAMER (1<<10)
0e79284d 379
f1f55cc0
NR
380#define MI_PREDICATE_SRC0 (0x2400)
381#define MI_PREDICATE_SRC1 (0x2408)
9435373e
RV
382
383#define MI_PREDICATE_RESULT_2 (0x2214)
384#define LOWER_SLICE_ENABLED (1<<0)
385#define LOWER_SLICE_DISABLED (0<<0)
386
585fb111
JB
387/*
388 * 3D instructions used by the kernel
389 */
390#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
391
392#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
393#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
394#define SC_UPDATE_SCISSOR (0x1<<1)
395#define SC_ENABLE_MASK (0x1<<0)
396#define SC_ENABLE (0x1<<0)
397#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
398#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
399#define SCI_YMIN_MASK (0xffff<<16)
400#define SCI_XMIN_MASK (0xffff<<0)
401#define SCI_YMAX_MASK (0xffff<<16)
402#define SCI_XMAX_MASK (0xffff<<0)
403#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
404#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
405#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
406#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
407#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
408#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
409#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
410#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
411#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
412
413#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
414#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
415#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
416#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
417#define BLT_WRITE_A (2<<20)
418#define BLT_WRITE_RGB (1<<20)
419#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
420#define BLT_DEPTH_8 (0<<24)
421#define BLT_DEPTH_16_565 (1<<24)
422#define BLT_DEPTH_16_1555 (2<<24)
423#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
424#define BLT_ROP_SRC_COPY (0xcc<<16)
425#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
426#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
427#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
428#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
429#define ASYNC_FLIP (1<<22)
430#define DISPLAY_PLANE_A (0<<20)
431#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 432#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
0160f055 433#define PIPE_CONTROL_FLUSH_L3 (1<<27)
b9e1faa7 434#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 435#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 436#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 437#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 438#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 439#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 440#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 441#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
442#define PIPE_CONTROL_DEPTH_STALL (1<<13)
443#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 444#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
445#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
446#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
447#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
448#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 449#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
c82435bb 450#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
8d315287
JB
451#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
452#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
453#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 454#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 455#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 456#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 457
3a6fa984
BV
458/*
459 * Commands used only by the command parser
460 */
461#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
462#define MI_ARB_CHECK MI_INSTR(0x05, 0)
463#define MI_RS_CONTROL MI_INSTR(0x06, 0)
464#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
465#define MI_PREDICATE MI_INSTR(0x0C, 0)
466#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
467#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 468#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
469#define MI_URB_CLEAR MI_INSTR(0x19, 0)
470#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
471#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
472#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
473#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
474#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
475#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
476#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
477#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
478#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
479
480#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
481#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
482#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
483#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
484#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
485#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
486#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
487 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
488#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
489 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
490#define GFX_OP_3DSTATE_SO_DECL_LIST \
491 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
492
493#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
494 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
495#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
496 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
497#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
498 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
499#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
500 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
501#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
502 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
503
504#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
505
506#define COLOR_BLT ((0x2<<29)|(0x40<<22))
507#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 508
5947de9b
BV
509/*
510 * Registers used only by the command parser
511 */
512#define BCS_SWCTRL 0x22200
513
c61200c2
JJ
514#define GPGPU_THREADS_DISPATCHED 0x2290
515#define HS_INVOCATION_COUNT 0x2300
516#define DS_INVOCATION_COUNT 0x2308
517#define IA_VERTICES_COUNT 0x2310
518#define IA_PRIMITIVES_COUNT 0x2318
519#define VS_INVOCATION_COUNT 0x2320
520#define GS_INVOCATION_COUNT 0x2328
521#define GS_PRIMITIVES_COUNT 0x2330
522#define CL_INVOCATION_COUNT 0x2338
523#define CL_PRIMITIVES_COUNT 0x2340
524#define PS_INVOCATION_COUNT 0x2348
525#define PS_DEPTH_COUNT 0x2350
5947de9b
BV
526
527/* There are the 4 64-bit counter registers, one for each stream output */
528#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
529
113a0476
BV
530#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
531
532#define GEN7_3DPRIM_END_OFFSET 0x2420
533#define GEN7_3DPRIM_START_VERTEX 0x2430
534#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
535#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
536#define GEN7_3DPRIM_START_INSTANCE 0x243C
537#define GEN7_3DPRIM_BASE_VERTEX 0x2440
538
180b813c
KG
539#define OACONTROL 0x2360
540
220375aa
BV
541#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
542#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
543#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
544 _GEN7_PIPEA_DE_LOAD_SL, \
545 _GEN7_PIPEB_DE_LOAD_SL)
546
dc96e9b8
CW
547/*
548 * Reset registers
549 */
550#define DEBUG_RESET_I830 0x6070
551#define DEBUG_RESET_FULL (1<<7)
552#define DEBUG_RESET_RENDER (1<<8)
553#define DEBUG_RESET_DISPLAY (1<<9)
554
57f350b6 555/*
5a09ae9f
JN
556 * IOSF sideband
557 */
558#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
559#define IOSF_DEVFN_SHIFT 24
560#define IOSF_OPCODE_SHIFT 16
561#define IOSF_PORT_SHIFT 8
562#define IOSF_BYTE_ENABLES_SHIFT 4
563#define IOSF_BAR_SHIFT 1
564#define IOSF_SB_BUSY (1<<0)
f3419158 565#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
566#define IOSF_PORT_PUNIT 0x4
567#define IOSF_PORT_NC 0x11
568#define IOSF_PORT_DPIO 0x12
a09caddd 569#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
570#define IOSF_PORT_GPIO_NC 0x13
571#define IOSF_PORT_CCK 0x14
572#define IOSF_PORT_CCU 0xA9
573#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 574#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
575#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
576#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
577
30a970c6
JB
578/* See configdb bunit SB addr map */
579#define BUNIT_REG_BISOC 0x11
580
30a970c6 581#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
582#define DSPFREQSTAT_SHIFT_CHV 24
583#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
584#define DSPFREQGUAR_SHIFT_CHV 8
585#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
586#define DSPFREQSTAT_SHIFT 30
587#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
588#define DSPFREQGUAR_SHIFT 14
589#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
590#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
591#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
592#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
593#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
594#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
595#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
596#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
597#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
598#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
599#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
600#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
601#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
602#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
603#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
604#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
605
606/* See the PUNIT HAS v0.8 for the below bits */
607enum punit_power_well {
608 PUNIT_POWER_WELL_RENDER = 0,
609 PUNIT_POWER_WELL_MEDIA = 1,
610 PUNIT_POWER_WELL_DISP2D = 3,
611 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
612 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
613 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
614 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
615 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
616 PUNIT_POWER_WELL_DPIO_RX0 = 10,
617 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 618 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
a30180a5
ID
619
620 PUNIT_POWER_WELL_NUM,
621};
622
94dd5138
S
623enum skl_disp_power_wells {
624 SKL_DISP_PW_MISC_IO,
625 SKL_DISP_PW_DDI_A_E,
626 SKL_DISP_PW_DDI_B,
627 SKL_DISP_PW_DDI_C,
628 SKL_DISP_PW_DDI_D,
629 SKL_DISP_PW_1 = 14,
630 SKL_DISP_PW_2,
631};
632
633#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
634#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
635
02f4c9e0
CML
636#define PUNIT_REG_PWRGT_CTRL 0x60
637#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
638#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
639#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
640#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
641#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
642#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 643
5a09ae9f
JN
644#define PUNIT_REG_GPU_LFM 0xd3
645#define PUNIT_REG_GPU_FREQ_REQ 0xd4
646#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 647#define GPLLENABLE (1<<4)
e8474409 648#define GENFREQSTATUS (1<<0)
5a09ae9f 649#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 650#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
651
652#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
653#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
654
095acd5f
D
655#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
656#define FB_GFX_FREQ_FUSE_MASK 0xff
657#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
658#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
659#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
660
661#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
662#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
663
fc1ac8de
VS
664#define PUNIT_REG_DDR_SETUP2 0x139
665#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
666#define FORCE_DDR_LOW_FREQ (1 << 1)
667#define FORCE_DDR_HIGH_FREQ (1 << 0)
668
2b6b3a09
D
669#define PUNIT_GPU_STATUS_REG 0xdb
670#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
671#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
672#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
673#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
674
675#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
676#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
677#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
678
5a09ae9f
JN
679#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
680#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
681#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
682#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
683#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
684#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
685#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
686#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
687#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
688#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
689
3ef62342
D
690#define VLV_TURBO_SOC_OVERRIDE 0x04
691#define VLV_OVERRIDE_EN 1
692#define VLV_SOC_TDP_EN (1 << 1)
693#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
694#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
695
31685c25 696#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
31685c25 697
be4fc046 698/* vlv2 north clock has */
24eb2d59
CML
699#define CCK_FUSE_REG 0x8
700#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 701#define CCK_REG_DSI_PLL_FUSE 0x44
702#define CCK_REG_DSI_PLL_CONTROL 0x48
703#define DSI_PLL_VCO_EN (1 << 31)
704#define DSI_PLL_LDO_GATE (1 << 30)
705#define DSI_PLL_P1_POST_DIV_SHIFT 17
706#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
707#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
708#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
709#define DSI_PLL_MUX_MASK (3 << 9)
710#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
711#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
712#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
713#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
714#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
715#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
716#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
717#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
718#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
719#define DSI_PLL_LOCK (1 << 0)
720#define CCK_REG_DSI_PLL_DIVIDER 0x4c
721#define DSI_PLL_LFSR (1 << 31)
722#define DSI_PLL_FRACTION_EN (1 << 30)
723#define DSI_PLL_FRAC_COUNTER_SHIFT 27
724#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
725#define DSI_PLL_USYNC_CNT_SHIFT 18
726#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
727#define DSI_PLL_N1_DIV_SHIFT 16
728#define DSI_PLL_N1_DIV_MASK (3 << 16)
729#define DSI_PLL_M1_DIV_SHIFT 0
730#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 731#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
9cf33db5
VS
732#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
733#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
734#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
735#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
736#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
be4fc046 737
0e767189
VS
738/**
739 * DOC: DPIO
740 *
eee21566 741 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
0e767189
VS
742 * ports. DPIO is the name given to such a display PHY. These PHYs
743 * don't follow the standard programming model using direct MMIO
744 * registers, and instead their registers must be accessed trough IOSF
745 * sideband. VLV has one such PHY for driving ports B and C, and CHV
746 * adds another PHY for driving port D. Each PHY responds to specific
747 * IOSF-SB port.
748 *
749 * Each display PHY is made up of one or two channels. Each channel
750 * houses a common lane part which contains the PLL and other common
751 * logic. CH0 common lane also contains the IOSF-SB logic for the
752 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
753 * must be running when any DPIO registers are accessed.
754 *
755 * In addition to having their own registers, the PHYs are also
756 * controlled through some dedicated signals from the display
757 * controller. These include PLL reference clock enable, PLL enable,
758 * and CRI clock selection, for example.
759 *
760 * Eeach channel also has two splines (also called data lanes), and
761 * each spline is made up of one Physical Access Coding Sub-Layer
762 * (PCS) block and two TX lanes. So each channel has two PCS blocks
763 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
764 * data/clock pairs depending on the output type.
765 *
766 * Additionally the PHY also contains an AUX lane with AUX blocks
767 * for each channel. This is used for DP AUX communication, but
768 * this fact isn't really relevant for the driver since AUX is
769 * controlled from the display controller side. No DPIO registers
770 * need to be accessed during AUX communication,
771 *
eee21566 772 * Generally on VLV/CHV the common lane corresponds to the pipe and
32197aab 773 * the spline (PCS/TX) corresponds to the port.
0e767189
VS
774 *
775 * For dual channel PHY (VLV/CHV):
776 *
777 * pipe A == CMN/PLL/REF CH0
54d9d493 778 *
0e767189
VS
779 * pipe B == CMN/PLL/REF CH1
780 *
781 * port B == PCS/TX CH0
782 *
783 * port C == PCS/TX CH1
784 *
785 * This is especially important when we cross the streams
786 * ie. drive port B with pipe B, or port C with pipe A.
787 *
788 * For single channel PHY (CHV):
789 *
790 * pipe C == CMN/PLL/REF CH0
791 *
792 * port D == PCS/TX CH0
793 *
eee21566
ID
794 * On BXT the entire PHY channel corresponds to the port. That means
795 * the PLL is also now associated with the port rather than the pipe,
796 * and so the clock needs to be routed to the appropriate transcoder.
797 * Port A PLL is directly connected to transcoder EDP and port B/C
798 * PLLs can be routed to any transcoder A/B/C.
799 *
800 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
801 * digital port D (CHV) or port A (BXT).
0e767189
VS
802 */
803/*
eee21566 804 * Dual channel PHY (VLV/CHV/BXT)
0e767189
VS
805 * ---------------------------------
806 * | CH0 | CH1 |
807 * | CMN/PLL/REF | CMN/PLL/REF |
808 * |---------------|---------------| Display PHY
809 * | PCS01 | PCS23 | PCS01 | PCS23 |
810 * |-------|-------|-------|-------|
811 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
812 * ---------------------------------
813 * | DDI0 | DDI1 | DP/HDMI ports
814 * ---------------------------------
598fac6b 815 *
eee21566 816 * Single channel PHY (CHV/BXT)
0e767189
VS
817 * -----------------
818 * | CH0 |
819 * | CMN/PLL/REF |
820 * |---------------| Display PHY
821 * | PCS01 | PCS23 |
822 * |-------|-------|
823 * |TX0|TX1|TX2|TX3|
824 * -----------------
825 * | DDI2 | DP/HDMI port
826 * -----------------
57f350b6 827 */
5a09ae9f 828#define DPIO_DEVFN 0
5a09ae9f 829
54d9d493 830#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
831#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
832#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
833#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 834#define DPIO_CMNRST (1<<0)
57f350b6 835
e4607fcf
CML
836#define DPIO_PHY(pipe) ((pipe) >> 1)
837#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
838
598fac6b
DV
839/*
840 * Per pipe/PLL DPIO regs
841 */
ab3c759a 842#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 843#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
844#define DPIO_POST_DIV_DAC 0
845#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
846#define DPIO_POST_DIV_LVDS1 2
847#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
848#define DPIO_K_SHIFT (24) /* 4 bits */
849#define DPIO_P1_SHIFT (21) /* 3 bits */
850#define DPIO_P2_SHIFT (16) /* 5 bits */
851#define DPIO_N_SHIFT (12) /* 4 bits */
852#define DPIO_ENABLE_CALIBRATION (1<<11)
853#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
854#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
855#define _VLV_PLL_DW3_CH1 0x802c
856#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 857
ab3c759a 858#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
859#define DPIO_REFSEL_OVERRIDE 27
860#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
861#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
862#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 863#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
864#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
865#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
866#define _VLV_PLL_DW5_CH1 0x8034
867#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 868
ab3c759a
CML
869#define _VLV_PLL_DW7_CH0 0x801c
870#define _VLV_PLL_DW7_CH1 0x803c
871#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 872
ab3c759a
CML
873#define _VLV_PLL_DW8_CH0 0x8040
874#define _VLV_PLL_DW8_CH1 0x8060
875#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 876
ab3c759a
CML
877#define VLV_PLL_DW9_BCAST 0xc044
878#define _VLV_PLL_DW9_CH0 0x8044
879#define _VLV_PLL_DW9_CH1 0x8064
880#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 881
ab3c759a
CML
882#define _VLV_PLL_DW10_CH0 0x8048
883#define _VLV_PLL_DW10_CH1 0x8068
884#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 885
ab3c759a
CML
886#define _VLV_PLL_DW11_CH0 0x804c
887#define _VLV_PLL_DW11_CH1 0x806c
888#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 889
ab3c759a
CML
890/* Spec for ref block start counts at DW10 */
891#define VLV_REF_DW13 0x80ac
598fac6b 892
ab3c759a 893#define VLV_CMN_DW0 0x8100
dc96e9b8 894
598fac6b
DV
895/*
896 * Per DDI channel DPIO regs
897 */
898
ab3c759a
CML
899#define _VLV_PCS_DW0_CH0 0x8200
900#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
901#define DPIO_PCS_TX_LANE2_RESET (1<<16)
902#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
903#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
904#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 905#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 906
97fd4d5c
VS
907#define _VLV_PCS01_DW0_CH0 0x200
908#define _VLV_PCS23_DW0_CH0 0x400
909#define _VLV_PCS01_DW0_CH1 0x2600
910#define _VLV_PCS23_DW0_CH1 0x2800
911#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
912#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
913
ab3c759a
CML
914#define _VLV_PCS_DW1_CH0 0x8204
915#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 916#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
917#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
918#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
919#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
920#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
921#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
922
97fd4d5c
VS
923#define _VLV_PCS01_DW1_CH0 0x204
924#define _VLV_PCS23_DW1_CH0 0x404
925#define _VLV_PCS01_DW1_CH1 0x2604
926#define _VLV_PCS23_DW1_CH1 0x2804
927#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
928#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
929
ab3c759a
CML
930#define _VLV_PCS_DW8_CH0 0x8220
931#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
932#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
933#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
934#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
935
936#define _VLV_PCS01_DW8_CH0 0x0220
937#define _VLV_PCS23_DW8_CH0 0x0420
938#define _VLV_PCS01_DW8_CH1 0x2620
939#define _VLV_PCS23_DW8_CH1 0x2820
940#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
941#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
942
943#define _VLV_PCS_DW9_CH0 0x8224
944#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
945#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
946#define DPIO_PCS_TX2MARGIN_000 (0<<13)
947#define DPIO_PCS_TX2MARGIN_101 (1<<13)
948#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
949#define DPIO_PCS_TX1MARGIN_000 (0<<10)
950#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
951#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
952
a02ef3c7
VS
953#define _VLV_PCS01_DW9_CH0 0x224
954#define _VLV_PCS23_DW9_CH0 0x424
955#define _VLV_PCS01_DW9_CH1 0x2624
956#define _VLV_PCS23_DW9_CH1 0x2824
957#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
958#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
959
9d556c99
CML
960#define _CHV_PCS_DW10_CH0 0x8228
961#define _CHV_PCS_DW10_CH1 0x8428
962#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
963#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
964#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
965#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
966#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
967#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
968#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
969#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
970#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
971
1966e59e
VS
972#define _VLV_PCS01_DW10_CH0 0x0228
973#define _VLV_PCS23_DW10_CH0 0x0428
974#define _VLV_PCS01_DW10_CH1 0x2628
975#define _VLV_PCS23_DW10_CH1 0x2828
976#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
977#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
978
ab3c759a
CML
979#define _VLV_PCS_DW11_CH0 0x822c
980#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 981#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
982#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
983#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
984#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
985#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
986
570e2a74
VS
987#define _VLV_PCS01_DW11_CH0 0x022c
988#define _VLV_PCS23_DW11_CH0 0x042c
989#define _VLV_PCS01_DW11_CH1 0x262c
990#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
991#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
992#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 993
2e523e98
VS
994#define _VLV_PCS01_DW12_CH0 0x0230
995#define _VLV_PCS23_DW12_CH0 0x0430
996#define _VLV_PCS01_DW12_CH1 0x2630
997#define _VLV_PCS23_DW12_CH1 0x2830
998#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
999#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1000
ab3c759a
CML
1001#define _VLV_PCS_DW12_CH0 0x8230
1002#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
1003#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1004#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1005#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1006#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1007#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
1008#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1009
1010#define _VLV_PCS_DW14_CH0 0x8238
1011#define _VLV_PCS_DW14_CH1 0x8438
1012#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1013
1014#define _VLV_PCS_DW23_CH0 0x825c
1015#define _VLV_PCS_DW23_CH1 0x845c
1016#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1017
1018#define _VLV_TX_DW2_CH0 0x8288
1019#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1020#define DPIO_SWING_MARGIN000_SHIFT 16
1021#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1022#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1023#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1024
1025#define _VLV_TX_DW3_CH0 0x828c
1026#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1027/* The following bit for CHV phy */
1028#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1029#define DPIO_SWING_MARGIN101_SHIFT 16
1030#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1031#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1032
1033#define _VLV_TX_DW4_CH0 0x8290
1034#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1035#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1036#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1037#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1038#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1039#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1040
1041#define _VLV_TX3_DW4_CH0 0x690
1042#define _VLV_TX3_DW4_CH1 0x2a90
1043#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1044
1045#define _VLV_TX_DW5_CH0 0x8294
1046#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1047#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1048#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1049
1050#define _VLV_TX_DW11_CH0 0x82ac
1051#define _VLV_TX_DW11_CH1 0x84ac
1052#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1053
1054#define _VLV_TX_DW14_CH0 0x82b8
1055#define _VLV_TX_DW14_CH1 0x84b8
1056#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1057
9d556c99
CML
1058/* CHV dpPhy registers */
1059#define _CHV_PLL_DW0_CH0 0x8000
1060#define _CHV_PLL_DW0_CH1 0x8180
1061#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1062
1063#define _CHV_PLL_DW1_CH0 0x8004
1064#define _CHV_PLL_DW1_CH1 0x8184
1065#define DPIO_CHV_N_DIV_SHIFT 8
1066#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1067#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1068
1069#define _CHV_PLL_DW2_CH0 0x8008
1070#define _CHV_PLL_DW2_CH1 0x8188
1071#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1072
1073#define _CHV_PLL_DW3_CH0 0x800c
1074#define _CHV_PLL_DW3_CH1 0x818c
1075#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1076#define DPIO_CHV_FIRST_MOD (0 << 8)
1077#define DPIO_CHV_SECOND_MOD (1 << 8)
1078#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1079#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1080#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1081
1082#define _CHV_PLL_DW6_CH0 0x8018
1083#define _CHV_PLL_DW6_CH1 0x8198
1084#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1085#define DPIO_CHV_INT_COEFF_SHIFT 8
1086#define DPIO_CHV_PROP_COEFF_SHIFT 0
1087#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1088
d3eee4ba
VP
1089#define _CHV_PLL_DW8_CH0 0x8020
1090#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1091#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1092#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1093#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1094
1095#define _CHV_PLL_DW9_CH0 0x8024
1096#define _CHV_PLL_DW9_CH1 0x81A4
1097#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1098#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1099#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1100#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1101
b9e5ac3c
VS
1102#define _CHV_CMN_DW5_CH0 0x8114
1103#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1104#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1105#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1106#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1107#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1108#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1109#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1110#define CHV_BUFLEFTENA1_MASK (3 << 22)
1111
9d556c99
CML
1112#define _CHV_CMN_DW13_CH0 0x8134
1113#define _CHV_CMN_DW0_CH1 0x8080
1114#define DPIO_CHV_S1_DIV_SHIFT 21
1115#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1116#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1117#define DPIO_CHV_K_DIV_SHIFT 4
1118#define DPIO_PLL_FREQLOCK (1 << 1)
1119#define DPIO_PLL_LOCK (1 << 0)
1120#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1121
1122#define _CHV_CMN_DW14_CH0 0x8138
1123#define _CHV_CMN_DW1_CH1 0x8084
1124#define DPIO_AFC_RECAL (1 << 14)
1125#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1126#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1127#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1128#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1129#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1130#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1131#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1132#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1133#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1134#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1135
9197c88b
VS
1136#define _CHV_CMN_DW19_CH0 0x814c
1137#define _CHV_CMN_DW6_CH1 0x8098
e0fce78f 1138#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1139#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1140
9197c88b
VS
1141#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1142
e0fce78f
VS
1143#define CHV_CMN_DW28 0x8170
1144#define DPIO_CL1POWERDOWNEN (1 << 23)
1145#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1146#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1147#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1148#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1149#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1150
9d556c99
CML
1151#define CHV_CMN_DW30 0x8178
1152#define DPIO_LRC_BYPASS (1 << 3)
1153
1154#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1155 (lane) * 0x200 + (offset))
1156
f72df8db
VS
1157#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1158#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1159#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1160#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1161#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1162#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1163#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1164#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1165#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1166#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1167#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1168#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1169#define DPIO_FRC_LATENCY_SHFIT 8
1170#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1171#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1172
1173/* BXT PHY registers */
1174#define _BXT_PHY(phy, a, b) _PIPE((phy), (a), (b))
1175
1176#define BXT_P_CR_GT_DISP_PWRON 0x138090
1177#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1178
1179#define _PHY_CTL_FAMILY_EDP 0x64C80
1180#define _PHY_CTL_FAMILY_DDI 0x64C90
1181#define COMMON_RESET_DIS (1 << 31)
1182#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1183 _PHY_CTL_FAMILY_EDP)
1184
dfb82408
S
1185/* BXT PHY PLL registers */
1186#define _PORT_PLL_A 0x46074
1187#define _PORT_PLL_B 0x46078
1188#define _PORT_PLL_C 0x4607c
1189#define PORT_PLL_ENABLE (1 << 31)
1190#define PORT_PLL_LOCK (1 << 30)
1191#define PORT_PLL_REF_SEL (1 << 27)
1192#define BXT_PORT_PLL_ENABLE(port) _PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1193
1194#define _PORT_PLL_EBB_0_A 0x162034
1195#define _PORT_PLL_EBB_0_B 0x6C034
1196#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1197#define PORT_PLL_P1_SHIFT 13
1198#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1199#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1200#define PORT_PLL_P2_SHIFT 8
1201#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1202#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
dfb82408
S
1203#define BXT_PORT_PLL_EBB_0(port) _PORT3(port, _PORT_PLL_EBB_0_A, \
1204 _PORT_PLL_EBB_0_B, \
1205 _PORT_PLL_EBB_0_C)
1206
1207#define _PORT_PLL_EBB_4_A 0x162038
1208#define _PORT_PLL_EBB_4_B 0x6C038
1209#define _PORT_PLL_EBB_4_C 0x6C344
1210#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1211#define PORT_PLL_RECALIBRATE (1 << 14)
1212#define BXT_PORT_PLL_EBB_4(port) _PORT3(port, _PORT_PLL_EBB_4_A, \
1213 _PORT_PLL_EBB_4_B, \
1214 _PORT_PLL_EBB_4_C)
1215
1216#define _PORT_PLL_0_A 0x162100
1217#define _PORT_PLL_0_B 0x6C100
1218#define _PORT_PLL_0_C 0x6C380
1219/* PORT_PLL_0_A */
1220#define PORT_PLL_M2_MASK 0xFF
1221/* PORT_PLL_1_A */
aa610dcb
ID
1222#define PORT_PLL_N_SHIFT 8
1223#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1224#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1225/* PORT_PLL_2_A */
1226#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1227/* PORT_PLL_3_A */
1228#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1229/* PORT_PLL_6_A */
1230#define PORT_PLL_PROP_COEFF_MASK 0xF
1231#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1232#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1233#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1234#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1235/* PORT_PLL_8_A */
1236#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1237/* PORT_PLL_9_A */
05712c15
ID
1238#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1239#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3
VK
1240/* PORT_PLL_10_A */
1241#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
e6292556 1242#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3
VK
1243#define PORT_PLL_DCO_AMP_MASK 0x3c00
1244#define PORT_PLL_DCO_AMP(x) (x<<10)
dfb82408
S
1245#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1246 _PORT_PLL_0_B, \
1247 _PORT_PLL_0_C)
1248#define BXT_PORT_PLL(port, idx) (_PORT_PLL_BASE(port) + (idx) * 4)
1249
5c6706e5
VK
1250/* BXT PHY common lane registers */
1251#define _PORT_CL1CM_DW0_A 0x162000
1252#define _PORT_CL1CM_DW0_BC 0x6C000
1253#define PHY_POWER_GOOD (1 << 16)
1254#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1255 _PORT_CL1CM_DW0_A)
1256
1257#define _PORT_CL1CM_DW9_A 0x162024
1258#define _PORT_CL1CM_DW9_BC 0x6C024
1259#define IREF0RC_OFFSET_SHIFT 8
1260#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1261#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1262 _PORT_CL1CM_DW9_A)
1263
1264#define _PORT_CL1CM_DW10_A 0x162028
1265#define _PORT_CL1CM_DW10_BC 0x6C028
1266#define IREF1RC_OFFSET_SHIFT 8
1267#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1268#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1269 _PORT_CL1CM_DW10_A)
1270
1271#define _PORT_CL1CM_DW28_A 0x162070
1272#define _PORT_CL1CM_DW28_BC 0x6C070
1273#define OCL1_POWER_DOWN_EN (1 << 23)
1274#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1275#define SUS_CLK_CONFIG 0x3
1276#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1277 _PORT_CL1CM_DW28_A)
1278
1279#define _PORT_CL1CM_DW30_A 0x162078
1280#define _PORT_CL1CM_DW30_BC 0x6C078
1281#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1282#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1283 _PORT_CL1CM_DW30_A)
1284
1285/* Defined for PHY0 only */
1286#define BXT_PORT_CL2CM_DW6_BC 0x6C358
1287#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1288
1289/* BXT PHY Ref registers */
1290#define _PORT_REF_DW3_A 0x16218C
1291#define _PORT_REF_DW3_BC 0x6C18C
1292#define GRC_DONE (1 << 22)
1293#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1294 _PORT_REF_DW3_A)
1295
1296#define _PORT_REF_DW6_A 0x162198
1297#define _PORT_REF_DW6_BC 0x6C198
1298/*
1299 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1300 * after testing.
1301 */
1302#define GRC_CODE_SHIFT 23
1303#define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT)
1304#define GRC_CODE_FAST_SHIFT 16
1305#define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT)
1306#define GRC_CODE_SLOW_SHIFT 8
1307#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1308#define GRC_CODE_NOM_MASK 0xFF
1309#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1310 _PORT_REF_DW6_A)
1311
1312#define _PORT_REF_DW8_A 0x1621A0
1313#define _PORT_REF_DW8_BC 0x6C1A0
1314#define GRC_DIS (1 << 15)
1315#define GRC_RDY_OVRD (1 << 1)
1316#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1317 _PORT_REF_DW8_A)
1318
dfb82408 1319/* BXT PHY PCS registers */
96fb9f9b
VK
1320#define _PORT_PCS_DW10_LN01_A 0x162428
1321#define _PORT_PCS_DW10_LN01_B 0x6C428
1322#define _PORT_PCS_DW10_LN01_C 0x6C828
1323#define _PORT_PCS_DW10_GRP_A 0x162C28
1324#define _PORT_PCS_DW10_GRP_B 0x6CC28
1325#define _PORT_PCS_DW10_GRP_C 0x6CE28
1326#define BXT_PORT_PCS_DW10_LN01(port) _PORT3(port, _PORT_PCS_DW10_LN01_A, \
1327 _PORT_PCS_DW10_LN01_B, \
1328 _PORT_PCS_DW10_LN01_C)
1329#define BXT_PORT_PCS_DW10_GRP(port) _PORT3(port, _PORT_PCS_DW10_GRP_A, \
1330 _PORT_PCS_DW10_GRP_B, \
1331 _PORT_PCS_DW10_GRP_C)
1332#define TX2_SWING_CALC_INIT (1 << 31)
1333#define TX1_SWING_CALC_INIT (1 << 30)
1334
dfb82408
S
1335#define _PORT_PCS_DW12_LN01_A 0x162430
1336#define _PORT_PCS_DW12_LN01_B 0x6C430
1337#define _PORT_PCS_DW12_LN01_C 0x6C830
1338#define _PORT_PCS_DW12_LN23_A 0x162630
1339#define _PORT_PCS_DW12_LN23_B 0x6C630
1340#define _PORT_PCS_DW12_LN23_C 0x6CA30
1341#define _PORT_PCS_DW12_GRP_A 0x162c30
1342#define _PORT_PCS_DW12_GRP_B 0x6CC30
1343#define _PORT_PCS_DW12_GRP_C 0x6CE30
1344#define LANESTAGGER_STRAP_OVRD (1 << 6)
1345#define LANE_STAGGER_MASK 0x1F
1346#define BXT_PORT_PCS_DW12_LN01(port) _PORT3(port, _PORT_PCS_DW12_LN01_A, \
1347 _PORT_PCS_DW12_LN01_B, \
1348 _PORT_PCS_DW12_LN01_C)
1349#define BXT_PORT_PCS_DW12_LN23(port) _PORT3(port, _PORT_PCS_DW12_LN23_A, \
1350 _PORT_PCS_DW12_LN23_B, \
1351 _PORT_PCS_DW12_LN23_C)
1352#define BXT_PORT_PCS_DW12_GRP(port) _PORT3(port, _PORT_PCS_DW12_GRP_A, \
1353 _PORT_PCS_DW12_GRP_B, \
1354 _PORT_PCS_DW12_GRP_C)
1355
5c6706e5
VK
1356/* BXT PHY TX registers */
1357#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1358 ((lane) & 1) * 0x80)
1359
96fb9f9b
VK
1360#define _PORT_TX_DW2_LN0_A 0x162508
1361#define _PORT_TX_DW2_LN0_B 0x6C508
1362#define _PORT_TX_DW2_LN0_C 0x6C908
1363#define _PORT_TX_DW2_GRP_A 0x162D08
1364#define _PORT_TX_DW2_GRP_B 0x6CD08
1365#define _PORT_TX_DW2_GRP_C 0x6CF08
1366#define BXT_PORT_TX_DW2_GRP(port) _PORT3(port, _PORT_TX_DW2_GRP_A, \
1367 _PORT_TX_DW2_GRP_B, \
1368 _PORT_TX_DW2_GRP_C)
1369#define BXT_PORT_TX_DW2_LN0(port) _PORT3(port, _PORT_TX_DW2_LN0_A, \
1370 _PORT_TX_DW2_LN0_B, \
1371 _PORT_TX_DW2_LN0_C)
1372#define MARGIN_000_SHIFT 16
1373#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1374#define UNIQ_TRANS_SCALE_SHIFT 8
1375#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1376
1377#define _PORT_TX_DW3_LN0_A 0x16250C
1378#define _PORT_TX_DW3_LN0_B 0x6C50C
1379#define _PORT_TX_DW3_LN0_C 0x6C90C
1380#define _PORT_TX_DW3_GRP_A 0x162D0C
1381#define _PORT_TX_DW3_GRP_B 0x6CD0C
1382#define _PORT_TX_DW3_GRP_C 0x6CF0C
1383#define BXT_PORT_TX_DW3_GRP(port) _PORT3(port, _PORT_TX_DW3_GRP_A, \
1384 _PORT_TX_DW3_GRP_B, \
1385 _PORT_TX_DW3_GRP_C)
1386#define BXT_PORT_TX_DW3_LN0(port) _PORT3(port, _PORT_TX_DW3_LN0_A, \
1387 _PORT_TX_DW3_LN0_B, \
1388 _PORT_TX_DW3_LN0_C)
1389#define UNIQE_TRANGE_EN_METHOD (1 << 27)
1390
1391#define _PORT_TX_DW4_LN0_A 0x162510
1392#define _PORT_TX_DW4_LN0_B 0x6C510
1393#define _PORT_TX_DW4_LN0_C 0x6C910
1394#define _PORT_TX_DW4_GRP_A 0x162D10
1395#define _PORT_TX_DW4_GRP_B 0x6CD10
1396#define _PORT_TX_DW4_GRP_C 0x6CF10
1397#define BXT_PORT_TX_DW4_LN0(port) _PORT3(port, _PORT_TX_DW4_LN0_A, \
1398 _PORT_TX_DW4_LN0_B, \
1399 _PORT_TX_DW4_LN0_C)
1400#define BXT_PORT_TX_DW4_GRP(port) _PORT3(port, _PORT_TX_DW4_GRP_A, \
1401 _PORT_TX_DW4_GRP_B, \
1402 _PORT_TX_DW4_GRP_C)
1403#define DEEMPH_SHIFT 24
1404#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1405
5c6706e5
VK
1406#define _PORT_TX_DW14_LN0_A 0x162538
1407#define _PORT_TX_DW14_LN0_B 0x6C538
1408#define _PORT_TX_DW14_LN0_C 0x6C938
1409#define LATENCY_OPTIM_SHIFT 30
1410#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
1411#define BXT_PORT_TX_DW14_LN(port, lane) (_PORT3((port), _PORT_TX_DW14_LN0_A, \
1412 _PORT_TX_DW14_LN0_B, \
1413 _PORT_TX_DW14_LN0_C) + \
1414 _BXT_LANE_OFFSET(lane))
1415
f8896f5d
DW
1416/* UAIMI scratch pad register 1 */
1417#define UAIMI_SPR1 0x4F074
1418/* SKL VccIO mask */
1419#define SKL_VCCIO_MASK 0x1
1420/* SKL balance leg register */
1421#define DISPIO_CR_TX_BMU_CR0 0x6C00C
1422/* I_boost values */
1423#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1424#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1425/* Balance leg disable bits */
1426#define BALANCE_LEG_DISABLE_SHIFT 23
1427
585fb111 1428/*
de151cf6 1429 * Fence registers
585fb111 1430 */
de151cf6 1431#define FENCE_REG_830_0 0x2000
dc529a4f 1432#define FENCE_REG_945_8 0x3000
de151cf6
JB
1433#define I830_FENCE_START_MASK 0x07f80000
1434#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 1435#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
1436#define I830_FENCE_PITCH_SHIFT 4
1437#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 1438#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 1439#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 1440#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
1441
1442#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1443#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1444
de151cf6
JB
1445#define FENCE_REG_965_0 0x03000
1446#define I965_FENCE_PITCH_SHIFT 2
1447#define I965_FENCE_TILING_Y_SHIFT 1
1448#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 1449#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1450
4e901fdc
EA
1451#define FENCE_REG_SANDYBRIDGE_0 0x100000
1452#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 1453#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1454
2b6b3a09 1455
f691e2f4
DV
1456/* control register for cpu gtt access */
1457#define TILECTL 0x101000
1458#define TILECTL_SWZCTL (1 << 0)
e3a29055 1459#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
1460#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1461#define TILECTL_BACKSNOOP_DIS (1 << 3)
1462
de151cf6
JB
1463/*
1464 * Instruction and interrupt control regs
1465 */
f1e1c212
VS
1466#define PGTBL_CTL 0x02020
1467#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1468#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
63eeaf38 1469#define PGTBL_ER 0x02024
81e7f200
VS
1470#define PRB0_BASE (0x2030-0x30)
1471#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1472#define PRB2_BASE (0x2050-0x30) /* gen3 */
1473#define SRB0_BASE (0x2100-0x30) /* gen2 */
1474#define SRB1_BASE (0x2110-0x30) /* gen2 */
1475#define SRB2_BASE (0x2120-0x30) /* 830 */
1476#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
1477#define RENDER_RING_BASE 0x02000
1478#define BSD_RING_BASE 0x04000
1479#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1480#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1481#define VEBOX_RING_BASE 0x1a000
549f7365 1482#define BLT_RING_BASE 0x22000
3d281d8c
DV
1483#define RING_TAIL(base) ((base)+0x30)
1484#define RING_HEAD(base) ((base)+0x34)
1485#define RING_START(base) ((base)+0x38)
1486#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
1487#define RING_SYNC_0(base) ((base)+0x40)
1488#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
1489#define RING_SYNC_2(base) ((base)+0x48)
1490#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1491#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1492#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1493#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1494#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1495#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1496#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1497#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1498#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1499#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1500#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1501#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 1502#define GEN6_NOSYNC 0
2c550183 1503#define RING_PSMI_CTL(base) ((base)+0x50)
8fd26859 1504#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
1505#define RING_HWS_PGA(base) ((base)+0x80)
1506#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
7fd2d269
MK
1507#define RING_RESET_CTL(base) ((base)+0xd0)
1508#define RESET_CTL_REQUEST_RESET (1 << 0)
1509#define RESET_CTL_READY_TO_RESET (1 << 1)
9e72b46c 1510
6d50b065
VS
1511#define HSW_GTT_CACHE_EN 0x4024
1512#define GTT_CACHE_EN_ALL 0xF0007FFF
9e72b46c
ID
1513#define GEN7_WR_WATERMARK 0x4028
1514#define GEN7_GFX_PRIO_CTRL 0x402C
1515#define ARB_MODE 0x4030
f691e2f4
DV
1516#define ARB_MODE_SWIZZLE_SNB (1<<4)
1517#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
1518#define GEN7_GFX_PEND_TLB0 0x4034
1519#define GEN7_GFX_PEND_TLB1 0x4038
1520/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1521#define GEN7_LRA_LIMITS_BASE 0x403C
1522#define GEN7_LRA_LIMITS_REG_NUM 13
1523#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1524#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1525
31a5336e 1526#define GAMTARBMODE 0x04a08
4afe8d33 1527#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1528#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 1529#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 1530#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
1531#define RING_FAULT_GTTSEL_MASK (1<<11)
1532#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1533#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1534#define RING_FAULT_VALID (1<<0)
33f3f518 1535#define DONE_REG 0x40b0
fbe5d36e 1536#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
1537#define BSD_HWS_PGA_GEN7 (0x04180)
1538#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 1539#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 1540#define RING_ACTHD(base) ((base)+0x74)
50877445 1541#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 1542#define RING_NOPID(base) ((base)+0x94)
0f46832f 1543#define RING_IMR(base) ((base)+0xa8)
73d477f6 1544#define RING_HWSTAM(base) ((base)+0x98)
c0c7babc 1545#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
1546#define TAIL_ADDR 0x001FFFF8
1547#define HEAD_WRAP_COUNT 0xFFE00000
1548#define HEAD_WRAP_ONE 0x00200000
1549#define HEAD_ADDR 0x001FFFFC
1550#define RING_NR_PAGES 0x001FF000
1551#define RING_REPORT_MASK 0x00000006
1552#define RING_REPORT_64K 0x00000002
1553#define RING_REPORT_128K 0x00000004
1554#define RING_NO_REPORT 0x00000000
1555#define RING_VALID_MASK 0x00000001
1556#define RING_VALID 0x00000001
1557#define RING_INVALID 0x00000000
4b60e5cb
CW
1558#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1559#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1560#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
1561
1562#define GEN7_TLB_RD_ADDR 0x4700
1563
8168bd48
CW
1564#if 0
1565#define PRB0_TAIL 0x02030
1566#define PRB0_HEAD 0x02034
1567#define PRB0_START 0x02038
1568#define PRB0_CTL 0x0203c
585fb111
JB
1569#define PRB1_TAIL 0x02040 /* 915+ only */
1570#define PRB1_HEAD 0x02044 /* 915+ only */
1571#define PRB1_START 0x02048 /* 915+ only */
1572#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 1573#endif
63eeaf38
JB
1574#define IPEIR_I965 0x02064
1575#define IPEHR_I965 0x02068
1576#define INSTDONE_I965 0x0206c
d53bd484
BW
1577#define GEN7_INSTDONE_1 0x0206c
1578#define GEN7_SC_INSTDONE 0x07100
1579#define GEN7_SAMPLER_INSTDONE 0x0e160
1580#define GEN7_ROW_INSTDONE 0x0e164
1581#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
1582#define RING_IPEIR(base) ((base)+0x64)
1583#define RING_IPEHR(base) ((base)+0x68)
1584#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
1585#define RING_INSTPS(base) ((base)+0x70)
1586#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 1587#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 1588#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 1589#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
1590#define INSTPS 0x02070 /* 965+ only */
1591#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
1592#define ACTHD_I965 0x02074
1593#define HWS_PGA 0x02080
1594#define HWS_ADDRESS_MASK 0xfffff000
1595#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
1596#define PWRCTXA 0x2088 /* 965GM+ only */
1597#define PWRCTX_EN (1<<0)
585fb111 1598#define IPEIR 0x02088
63eeaf38
JB
1599#define IPEHR 0x0208c
1600#define INSTDONE 0x02090
585fb111
JB
1601#define NOPID 0x02094
1602#define HWSTAM 0x02098
9d2f41fa 1603#define DMA_FADD_I8XX 0x020d0
94e39e28 1604#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
1605#define RING_BBADDR(base) ((base)+0x140)
1606#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 1607
f406839f 1608#define ERROR_GEN6 0x040a0
71e172e8 1609#define GEN7_ERR_INT 0x44040
de032bf4 1610#define ERR_INT_POISON (1<<31)
8664281b 1611#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1612#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1613#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1614#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1615#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1616#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 1617#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 1618#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 1619#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 1620
6c826f34
MK
1621#define GEN8_FAULT_TLB_DATA0 0x04b10
1622#define GEN8_FAULT_TLB_DATA1 0x04b14
1623
3f1e109a
PZ
1624#define FPGA_DBG 0x42300
1625#define FPGA_DBG_RM_NOCLAIM (1<<31)
1626
0f3b6849 1627#define DERRMR 0x44050
4e0bbc31 1628/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1629#define DERRMR_PIPEA_SCANLINE (1<<0)
1630#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1631#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1632#define DERRMR_PIPEA_VBLANK (1<<3)
1633#define DERRMR_PIPEA_HBLANK (1<<5)
1634#define DERRMR_PIPEB_SCANLINE (1<<8)
1635#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1636#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1637#define DERRMR_PIPEB_VBLANK (1<<11)
1638#define DERRMR_PIPEB_HBLANK (1<<13)
1639/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1640#define DERRMR_PIPEC_SCANLINE (1<<14)
1641#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1642#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1643#define DERRMR_PIPEC_VBLANK (1<<21)
1644#define DERRMR_PIPEC_HBLANK (1<<22)
1645
0f3b6849 1646
de6e2eaf
EA
1647/* GM45+ chicken bits -- debug workaround bits that may be required
1648 * for various sorts of correct behavior. The top 16 bits of each are
1649 * the enables for writing to the corresponding low bit.
1650 */
1651#define _3D_CHICKEN 0x02084
4283908e 1652#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1653#define _3D_CHICKEN2 0x0208c
1654/* Disables pipelining of read flushes past the SF-WIZ interface.
1655 * Required on all Ironlake steppings according to the B-Spec, but the
1656 * particular danger of not doing so is not specified.
1657 */
1658# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1659#define _3D_CHICKEN3 0x02090
87f8020e 1660#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1661#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1662#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1663#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1664
71cf39b1
EA
1665#define MI_MODE 0x0209c
1666# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1667# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1668# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1669# define MODE_IDLE (1 << 9)
9991ae78 1670# define STOP_RING (1 << 8)
71cf39b1 1671
f8f2ac9a 1672#define GEN6_GT_MODE 0x20d0
a607c1a4 1673#define GEN7_GT_MODE 0x7008
8d85d272
VS
1674#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1675#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1676#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1677#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 1678#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 1679#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
b7668791
DL
1680#define GEN9_IZ_HASHING_MASK(slice) (0x3 << (slice * 2))
1681#define GEN9_IZ_HASHING(slice, val) ((val) << (slice * 2))
f8f2ac9a 1682
1ec14ad3 1683#define GFX_MODE 0x02520
b095cd0a 1684#define GFX_MODE_GEN7 0x0229c
5eb719cd 1685#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1686#define GFX_RUN_LIST_ENABLE (1<<15)
4df001d3 1687#define GFX_INTERRUPT_STEERING (1<<14)
aa83e30d 1688#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1689#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1690#define GFX_REPLAY_MODE (1<<11)
1691#define GFX_PSMI_GRANULARITY (1<<10)
1692#define GFX_PPGTT_ENABLE (1<<9)
2dba3239 1693#define GEN8_GFX_PPGTT_48B (1<<7)
1ec14ad3 1694
4df001d3
DG
1695#define GFX_FORWARD_VBLANK_MASK (3<<5)
1696#define GFX_FORWARD_VBLANK_NEVER (0<<5)
1697#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1698#define GFX_FORWARD_VBLANK_COND (2<<5)
1699
a7e806de 1700#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1701#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1702
9e72b46c
ID
1703#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1704#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1705#define SCPD0 0x0209c /* 915+ only */
1706#define IER 0x020a0
1707#define IIR 0x020a4
1708#define IMR 0x020a8
1709#define ISR 0x020ac
07ec7ec5 1710#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
e4443e45 1711#define GINT_DIS (1<<22)
2d809570 1712#define GCFG_DIS (1<<8)
9e72b46c 1713#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1714#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1715#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1716#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1717#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1718#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1719#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
38807746
D
1720#define VLV_PCBR_ADDR_SHIFT 12
1721
90a72f87 1722#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1723#define EIR 0x020b0
1724#define EMR 0x020b4
1725#define ESR 0x020b8
63eeaf38
JB
1726#define GM45_ERROR_PAGE_TABLE (1<<5)
1727#define GM45_ERROR_MEM_PRIV (1<<4)
1728#define I915_ERROR_PAGE_TABLE (1<<4)
1729#define GM45_ERROR_CP_PRIV (1<<3)
1730#define I915_ERROR_MEMORY_REFRESH (1<<1)
1731#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1732#define INSTPM 0x020c0
ee980b80 1733#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1734#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1735 will not assert AGPBUSY# and will only
1736 be delivered when out of C3. */
84f9f938 1737#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1738#define INSTPM_TLB_INVALIDATE (1<<9)
1739#define INSTPM_SYNC_FLUSH (1<<5)
585fb111 1740#define ACTHD 0x020c8
1038392b
VS
1741#define MEM_MODE 0x020cc
1742#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1743#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1744#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
585fb111 1745#define FW_BLC 0x020d8
8692d00e 1746#define FW_BLC2 0x020dc
585fb111 1747#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1748#define FW_BLC_SELF_EN_MASK (1<<31)
1749#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1750#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1751#define MM_BURST_LENGTH 0x00700000
1752#define MM_FIFO_WATERMARK 0x0001F000
1753#define LM_BURST_LENGTH 0x00000700
1754#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1755#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1756
1757/* Make render/texture TLB fetches lower priorty than associated data
1758 * fetches. This is not turned on by default
1759 */
1760#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1761
1762/* Isoch request wait on GTT enable (Display A/B/C streams).
1763 * Make isoch requests stall on the TLB update. May cause
1764 * display underruns (test mode only)
1765 */
1766#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1767
1768/* Block grant count for isoch requests when block count is
1769 * set to a finite value.
1770 */
1771#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1772#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1773#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1774#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1775#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1776
1777/* Enable render writes to complete in C2/C3/C4 power states.
1778 * If this isn't enabled, render writes are prevented in low
1779 * power states. That seems bad to me.
1780 */
1781#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1782
1783/* This acknowledges an async flip immediately instead
1784 * of waiting for 2TLB fetches.
1785 */
1786#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1787
1788/* Enables non-sequential data reads through arbiter
1789 */
0206e353 1790#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1791
1792/* Disable FSB snooping of cacheable write cycles from binner/render
1793 * command stream
1794 */
1795#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1796
1797/* Arbiter time slice for non-isoch streams */
1798#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1799#define MI_ARB_TIME_SLICE_1 (0 << 5)
1800#define MI_ARB_TIME_SLICE_2 (1 << 5)
1801#define MI_ARB_TIME_SLICE_4 (2 << 5)
1802#define MI_ARB_TIME_SLICE_6 (3 << 5)
1803#define MI_ARB_TIME_SLICE_8 (4 << 5)
1804#define MI_ARB_TIME_SLICE_10 (5 << 5)
1805#define MI_ARB_TIME_SLICE_14 (6 << 5)
1806#define MI_ARB_TIME_SLICE_16 (7 << 5)
1807
1808/* Low priority grace period page size */
1809#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1810#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1811
1812/* Disable display A/B trickle feed */
1813#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1814
1815/* Set display plane priority */
1816#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1817#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1818
54e472ae
VS
1819#define MI_STATE 0x020e4 /* gen2 only */
1820#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1821#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1822
585fb111 1823#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1824#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1825#define CM0_IZ_OPT_DISABLE (1<<6)
1826#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1827#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1828#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1829#define CM0_COLOR_EVICT_DISABLE (1<<3)
1830#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1831#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1832#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1833#define GFX_FLSH_CNTL_GEN6 0x101008
1834#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1835#define ECOSKPD 0x021d0
1836#define ECO_GATING_CX_ONLY (1<<3)
1837#define ECO_FLIP_DONE (1<<0)
585fb111 1838
fe27c606 1839#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1840#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1841#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1842#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1843#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1844#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 1845#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 1846
4efe0708
JB
1847#define GEN6_BLITTER_ECOSKPD 0x221d0
1848#define GEN6_BLITTER_LOCK_SHIFT 16
1849#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1850
295e8bb7 1851#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
2c550183 1852#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 1853#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1854#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1855
693d11c3
D
1856/* Fuse readout registers for GT */
1857#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
1858#define CHV_FGT_DISABLE_SS0 (1 << 10)
1859#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
1860#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1861#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1862#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1863#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1864#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1865#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1866#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1867#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1868
3873218f
JM
1869#define GEN8_FUSE2 0x9120
1870#define GEN8_F2_S_ENA_SHIFT 25
1871#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1872
1873#define GEN9_F2_SS_DIS_SHIFT 20
1874#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1875
dead16e2 1876#define GEN9_EU_DISABLE(slice) (0x9134 + (slice)*0x4)
3873218f 1877
881f47b6 1878#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1879#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1880#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1881#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1882#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1883
cc609d5d
BW
1884/* On modern GEN architectures interrupt control consists of two sets
1885 * of registers. The first set pertains to the ring generating the
1886 * interrupt. The second control is for the functional block generating the
1887 * interrupt. These are PM, GT, DE, etc.
1888 *
1889 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1890 * GT interrupt bits, so we don't need to duplicate the defines.
1891 *
1892 * These defines should cover us well from SNB->HSW with minor exceptions
1893 * it can also work on ILK.
1894 */
1895#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1896#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1897#define GT_BLT_USER_INTERRUPT (1 << 22)
1898#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1899#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1900#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 1901#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
1902#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1903#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1904#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1905#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1906#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1907#define GT_RENDER_USER_INTERRUPT (1 << 0)
1908
12638c57
BW
1909#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1910#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1911
35a85ac6
BW
1912#define GT_PARITY_ERROR(dev) \
1913 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1914 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1915
cc609d5d
BW
1916/* These are all the "old" interrupts */
1917#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1918
1919#define I915_PM_INTERRUPT (1<<31)
1920#define I915_ISP_INTERRUPT (1<<22)
1921#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1922#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 1923#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 1924#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1925#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1926#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1927#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1928#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1929#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1930#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1931#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1932#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1933#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1934#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1935#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1936#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1937#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1938#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1939#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1940#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1941#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1942#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1943#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1944#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1945#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1946#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1947#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1948#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1949#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1950#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1951#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1952#define I915_USER_INTERRUPT (1<<1)
1953#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1954#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1955
1956#define GEN6_BSD_RNCID 0x12198
1957
a1e969e0
BW
1958#define GEN7_FF_THREAD_MODE 0x20a0
1959#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1960#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1961#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1962#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1963#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1964#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1965#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1966#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1967#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1968#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1969#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1970#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1971#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1972#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1973#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1974
585fb111
JB
1975/*
1976 * Framebuffer compression (915+ only)
1977 */
1978
1979#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1980#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1981#define FBC_CONTROL 0x03208
1982#define FBC_CTL_EN (1<<31)
1983#define FBC_CTL_PERIODIC (1<<30)
1984#define FBC_CTL_INTERVAL_SHIFT (16)
1985#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1986#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1987#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1988#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1989#define FBC_COMMAND 0x0320c
1990#define FBC_CMD_COMPRESS (1<<0)
1991#define FBC_STATUS 0x03210
1992#define FBC_STAT_COMPRESSING (1<<31)
1993#define FBC_STAT_COMPRESSED (1<<30)
1994#define FBC_STAT_MODIFIED (1<<29)
82f34496 1995#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1996#define FBC_CONTROL2 0x03214
1997#define FBC_CTL_FENCE_DBL (0<<4)
1998#define FBC_CTL_IDLE_IMM (0<<2)
1999#define FBC_CTL_IDLE_FULL (1<<2)
2000#define FBC_CTL_IDLE_LINE (2<<2)
2001#define FBC_CTL_IDLE_DEBUG (3<<2)
2002#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 2003#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 2004#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 2005#define FBC_TAG 0x03300
585fb111 2006
31b9df10
PZ
2007#define FBC_STATUS2 0x43214
2008#define FBC_COMPRESSION_MASK 0x7ff
2009
585fb111
JB
2010#define FBC_LL_SIZE (1536)
2011
74dff282
JB
2012/* Framebuffer compression for GM45+ */
2013#define DPFC_CB_BASE 0x3200
2014#define DPFC_CONTROL 0x3208
2015#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
2016#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2017#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 2018#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 2019#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 2020#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
2021#define DPFC_SR_EN (1<<10)
2022#define DPFC_CTL_LIMIT_1X (0<<6)
2023#define DPFC_CTL_LIMIT_2X (1<<6)
2024#define DPFC_CTL_LIMIT_4X (2<<6)
2025#define DPFC_RECOMP_CTL 0x320c
2026#define DPFC_RECOMP_STALL_EN (1<<27)
2027#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2028#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2029#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2030#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
2031#define DPFC_STATUS 0x3210
2032#define DPFC_INVAL_SEG_SHIFT (16)
2033#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2034#define DPFC_COMP_SEG_SHIFT (0)
2035#define DPFC_COMP_SEG_MASK (0x000003ff)
2036#define DPFC_STATUS2 0x3214
2037#define DPFC_FENCE_YOFF 0x3218
2038#define DPFC_CHICKEN 0x3224
2039#define DPFC_HT_MODIFY (1<<31)
2040
b52eb4dc
ZY
2041/* Framebuffer compression for Ironlake */
2042#define ILK_DPFC_CB_BASE 0x43200
2043#define ILK_DPFC_CONTROL 0x43208
da46f936 2044#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
2045/* The bit 28-8 is reserved */
2046#define DPFC_RESERVED (0x1FFFFF00)
2047#define ILK_DPFC_RECOMP_CTL 0x4320c
2048#define ILK_DPFC_STATUS 0x43210
2049#define ILK_DPFC_FENCE_YOFF 0x43218
2050#define ILK_DPFC_CHICKEN 0x43224
2051#define ILK_FBC_RT_BASE 0x2128
2052#define ILK_FBC_RT_VALID (1<<0)
abe959c7 2053#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
2054
2055#define ILK_DISPLAY_CHICKEN1 0x42000
2056#define ILK_FBCQ_DIS (1<<22)
0206e353 2057#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 2058
b52eb4dc 2059
9c04f015
YL
2060/*
2061 * Framebuffer compression for Sandybridge
2062 *
2063 * The following two registers are of type GTTMMADR
2064 */
2065#define SNB_DPFC_CTL_SA 0x100100
2066#define SNB_CPU_FENCE_ENABLE (1<<29)
2067#define DPFC_CPU_FENCE_OFFSET 0x100104
2068
abe959c7
RV
2069/* Framebuffer compression for Ivybridge */
2070#define IVB_FBC_RT_BASE 0x7020
2071
42db64ef
PZ
2072#define IPS_CTL 0x43408
2073#define IPS_ENABLE (1 << 31)
9c04f015 2074
fd3da6c9
RV
2075#define MSG_FBC_REND_STATE 0x50380
2076#define FBC_REND_NUKE (1<<2)
2077#define FBC_REND_CACHE_CLEAN (1<<1)
2078
585fb111
JB
2079/*
2080 * GPIO regs
2081 */
2082#define GPIOA 0x5010
2083#define GPIOB 0x5014
2084#define GPIOC 0x5018
2085#define GPIOD 0x501c
2086#define GPIOE 0x5020
2087#define GPIOF 0x5024
2088#define GPIOG 0x5028
2089#define GPIOH 0x502c
2090# define GPIO_CLOCK_DIR_MASK (1 << 0)
2091# define GPIO_CLOCK_DIR_IN (0 << 1)
2092# define GPIO_CLOCK_DIR_OUT (1 << 1)
2093# define GPIO_CLOCK_VAL_MASK (1 << 2)
2094# define GPIO_CLOCK_VAL_OUT (1 << 3)
2095# define GPIO_CLOCK_VAL_IN (1 << 4)
2096# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2097# define GPIO_DATA_DIR_MASK (1 << 8)
2098# define GPIO_DATA_DIR_IN (0 << 9)
2099# define GPIO_DATA_DIR_OUT (1 << 9)
2100# define GPIO_DATA_VAL_MASK (1 << 10)
2101# define GPIO_DATA_VAL_OUT (1 << 11)
2102# define GPIO_DATA_VAL_IN (1 << 12)
2103# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2104
f899fc64
CW
2105#define GMBUS0 0x5100 /* clock/port select */
2106#define GMBUS_RATE_100KHZ (0<<8)
2107#define GMBUS_RATE_50KHZ (1<<8)
2108#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2109#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2110#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
2111#define GMBUS_PIN_DISABLED 0
2112#define GMBUS_PIN_SSC 1
2113#define GMBUS_PIN_VGADDC 2
2114#define GMBUS_PIN_PANEL 3
2115#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2116#define GMBUS_PIN_DPC 4 /* HDMIC */
2117#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2118#define GMBUS_PIN_DPD 6 /* HDMID */
2119#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
4c272834
JN
2120#define GMBUS_PIN_1_BXT 1
2121#define GMBUS_PIN_2_BXT 2
2122#define GMBUS_PIN_3_BXT 3
5ea6e5e3 2123#define GMBUS_NUM_PINS 7 /* including 0 */
f899fc64
CW
2124#define GMBUS1 0x5104 /* command/status */
2125#define GMBUS_SW_CLR_INT (1<<31)
2126#define GMBUS_SW_RDY (1<<30)
2127#define GMBUS_ENT (1<<29) /* enable timeout */
2128#define GMBUS_CYCLE_NONE (0<<25)
2129#define GMBUS_CYCLE_WAIT (1<<25)
2130#define GMBUS_CYCLE_INDEX (2<<25)
2131#define GMBUS_CYCLE_STOP (4<<25)
2132#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 2133#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
2134#define GMBUS_SLAVE_INDEX_SHIFT 8
2135#define GMBUS_SLAVE_ADDR_SHIFT 1
2136#define GMBUS_SLAVE_READ (1<<0)
2137#define GMBUS_SLAVE_WRITE (0<<0)
2138#define GMBUS2 0x5108 /* status */
2139#define GMBUS_INUSE (1<<15)
2140#define GMBUS_HW_WAIT_PHASE (1<<14)
2141#define GMBUS_STALL_TIMEOUT (1<<13)
2142#define GMBUS_INT (1<<12)
2143#define GMBUS_HW_RDY (1<<11)
2144#define GMBUS_SATOER (1<<10)
2145#define GMBUS_ACTIVE (1<<9)
2146#define GMBUS3 0x510c /* data buffer bytes 3-0 */
2147#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
2148#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2149#define GMBUS_NAK_EN (1<<3)
2150#define GMBUS_IDLE_EN (1<<2)
2151#define GMBUS_HW_WAIT_EN (1<<1)
2152#define GMBUS_HW_RDY_EN (1<<0)
2153#define GMBUS5 0x5120 /* byte index */
2154#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 2155
585fb111
JB
2156/*
2157 * Clock control & power management
2158 */
2d401b17
VS
2159#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2160#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2161#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
2162#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111
JB
2163
2164#define VGA0 0x6000
2165#define VGA1 0x6004
2166#define VGA_PD 0x6010
2167#define VGA0_PD_P2_DIV_4 (1 << 7)
2168#define VGA0_PD_P1_DIV_2 (1 << 5)
2169#define VGA0_PD_P1_SHIFT 0
2170#define VGA0_PD_P1_MASK (0x1f << 0)
2171#define VGA1_PD_P2_DIV_4 (1 << 15)
2172#define VGA1_PD_P1_DIV_2 (1 << 13)
2173#define VGA1_PD_P1_SHIFT 8
2174#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 2175#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
2176#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2177#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 2178#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 2179#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 2180#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
2181#define DPLL_VGA_MODE_DIS (1 << 28)
2182#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2183#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2184#define DPLL_MODE_MASK (3 << 26)
2185#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2186#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2187#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2188#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2189#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2190#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 2191#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 2192#define DPLL_LOCK_VLV (1<<15)
598fac6b 2193#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
60bfe44f
VS
2194#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2195#define DPLL_SSC_REF_CLK_CHV (1<<13)
598fac6b
DV
2196#define DPLL_PORTC_READY_MASK (0xf << 4)
2197#define DPLL_PORTB_READY_MASK (0xf)
585fb111 2198
585fb111 2199#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
2200
2201/* Additional CHV pll/phy registers */
2202#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
2203#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2 2204#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
e0fce78f 2205#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
bc284542
VS
2206#define PHY_LDO_DELAY_0NS 0x0
2207#define PHY_LDO_DELAY_200NS 0x1
2208#define PHY_LDO_DELAY_600NS 0x2
2209#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
e0fce78f 2210#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
70722468
VS
2211#define PHY_CH_SU_PSR 0x1
2212#define PHY_CH_DEEP_PSR 0x7
2213#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2214#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
076ed3b2 2215#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
efd814b7 2216#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
076ed3b2 2217
585fb111
JB
2218/*
2219 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2220 * this field (only one bit may be set).
2221 */
2222#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2223#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 2224#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
2225/* i830, required in DVO non-gang */
2226#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2227#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2228#define PLL_REF_INPUT_DREFCLK (0 << 13)
2229#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2230#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2231#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2232#define PLL_REF_INPUT_MASK (3 << 13)
2233#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 2234/* Ironlake */
b9055052
ZW
2235# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2236# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2237# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2238# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2239# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2240
585fb111
JB
2241/*
2242 * Parallel to Serial Load Pulse phase selection.
2243 * Selects the phase for the 10X DPLL clock for the PCIe
2244 * digital display port. The range is 4 to 13; 10 or more
2245 * is just a flip delay. The default is 6
2246 */
2247#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2248#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2249/*
2250 * SDVO multiplier for 945G/GM. Not used on 965.
2251 */
2252#define SDVO_MULTIPLIER_MASK 0x000000ff
2253#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2254#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 2255
2d401b17
VS
2256#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2257#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2258#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2259#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 2260
585fb111
JB
2261/*
2262 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2263 *
2264 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2265 */
2266#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2267#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2268/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2269#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2270#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2271/*
2272 * SDVO/UDI pixel multiplier.
2273 *
2274 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2275 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2276 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2277 * dummy bytes in the datastream at an increased clock rate, with both sides of
2278 * the link knowing how many bytes are fill.
2279 *
2280 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2281 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2282 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2283 * through an SDVO command.
2284 *
2285 * This register field has values of multiplication factor minus 1, with
2286 * a maximum multiplier of 5 for SDVO.
2287 */
2288#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2289#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2290/*
2291 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2292 * This best be set to the default value (3) or the CRT won't work. No,
2293 * I don't entirely understand what this does...
2294 */
2295#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2296#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 2297
9db4a9c7
JB
2298#define _FPA0 0x06040
2299#define _FPA1 0x06044
2300#define _FPB0 0x06048
2301#define _FPB1 0x0604c
2302#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
2303#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 2304#define FP_N_DIV_MASK 0x003f0000
f2b115e6 2305#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
2306#define FP_N_DIV_SHIFT 16
2307#define FP_M1_DIV_MASK 0x00003f00
2308#define FP_M1_DIV_SHIFT 8
2309#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 2310#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
2311#define FP_M2_DIV_SHIFT 0
2312#define DPLL_TEST 0x606c
2313#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2314#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2315#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2316#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2317#define DPLLB_TEST_N_BYPASS (1 << 19)
2318#define DPLLB_TEST_M_BYPASS (1 << 18)
2319#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2320#define DPLLA_TEST_N_BYPASS (1 << 3)
2321#define DPLLA_TEST_M_BYPASS (1 << 2)
2322#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
2323#define D_STATE 0x6104
dc96e9b8 2324#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
2325#define DSTATE_PLL_D3_OFF (1<<3)
2326#define DSTATE_GFX_CLOCK_GATING (1<<1)
2327#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 2328#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
2329# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2330# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2331# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2332# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2333# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2334# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2335# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2336# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2337# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2338# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2339# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2340# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2341# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2342# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2343# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2344# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2345# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2346# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2347# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2348# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2349# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2350# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2351# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2352# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2353# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2354# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2355# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2356# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 2357/*
652c393a
JB
2358 * This bit must be set on the 830 to prevent hangs when turning off the
2359 * overlay scaler.
2360 */
2361# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2362# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2363# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2364# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2365# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2366
2367#define RENCLK_GATE_D1 0x6204
2368# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2369# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2370# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2371# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2372# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2373# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2374# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2375# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2376# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 2377/* This bit must be unset on 855,865 */
652c393a
JB
2378# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2379# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2380# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2381# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 2382/* This bit must be set on 855,865. */
652c393a
JB
2383# define SV_CLOCK_GATE_DISABLE (1 << 0)
2384# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2385# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2386# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2387# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2388# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2389# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2390# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2391# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2392# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2393# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2394# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2395# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2396# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2397# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2398# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2399# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2400# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2401
2402# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 2403/* This bit must always be set on 965G/965GM */
652c393a
JB
2404# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2405# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2406# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2407# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2408# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2409# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 2410/* This bit must always be set on 965G */
652c393a
JB
2411# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2412# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2413# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2414# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2415# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2416# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2417# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2418# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2419# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2420# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2421# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2422# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2423# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2424# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2425# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2426# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2427# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2428# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2429# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2430
2431#define RENCLK_GATE_D2 0x6208
2432#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2433#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2434#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4
VS
2435
2436#define VDECCLK_GATE_D 0x620C /* g4x only */
2437#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2438
652c393a
JB
2439#define RAMCLK_GATE_D 0x6210 /* CRL only */
2440#define DEUC 0x6214 /* CRL only */
585fb111 2441
d88b2270 2442#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
2443#define FW_CSPWRDWNEN (1<<15)
2444
e0d8d59b
VS
2445#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2446
24eb2d59
CML
2447#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2448#define CDCLK_FREQ_SHIFT 4
2449#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2450#define CZCLK_FREQ_MASK 0xf
1e69cd74
VS
2451
2452#define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C)
2453#define PFI_CREDIT_63 (9 << 28) /* chv only */
2454#define PFI_CREDIT_31 (8 << 28) /* chv only */
2455#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2456#define PFI_CREDIT_RESEND (1 << 27)
2457#define VGA_FAST_MODE_DISABLE (1 << 14)
2458
24eb2d59
CML
2459#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2460
585fb111
JB
2461/*
2462 * Palette regs
2463 */
a57c774a
AK
2464#define PALETTE_A_OFFSET 0xa000
2465#define PALETTE_B_OFFSET 0xa800
84fd4f4e 2466#define CHV_PALETTE_C_OFFSET 0xc000
5c969aa7
DL
2467#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2468 dev_priv->info.display_mmio_offset)
585fb111 2469
673a394b
EA
2470/* MCH MMIO space */
2471
2472/*
2473 * MCHBAR mirror.
2474 *
2475 * This mirrors the MCHBAR MMIO space whose location is determined by
2476 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2477 * every way. It is not accessible from the CP register read instructions.
2478 *
515b2392
PZ
2479 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2480 * just read.
673a394b
EA
2481 */
2482#define MCHBAR_MIRROR_BASE 0x10000
2483
1398261a
YL
2484#define MCHBAR_MIRROR_BASE_SNB 0x140000
2485
3ebecd07 2486/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 2487#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 2488
646b4269 2489/* 915-945 and GM965 MCH register controlling DRAM channel access */
673a394b
EA
2490#define DCC 0x10200
2491#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2492#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2493#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2494#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2495#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 2496#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
656bfa3a
DV
2497#define DCC2 0x10204
2498#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 2499
646b4269 2500/* Pineview MCH register contains DDR3 setting */
95534263
LP
2501#define CSHRDDR3CTL 0x101a8
2502#define CSHRDDR3CTL_DDR3 (1 << 2)
2503
646b4269 2504/* 965 MCH register controlling DRAM channel configuration */
673a394b
EA
2505#define C0DRB3 0x10206
2506#define C1DRB3 0x10606
2507
646b4269 2508/* snb MCH registers for reading the DRAM channel configuration */
f691e2f4
DV
2509#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2510#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2511#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2512#define MAD_DIMM_ECC_MASK (0x3 << 24)
2513#define MAD_DIMM_ECC_OFF (0x0 << 24)
2514#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2515#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2516#define MAD_DIMM_ECC_ON (0x3 << 24)
2517#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2518#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2519#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2520#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2521#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2522#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2523#define MAD_DIMM_A_SELECT (0x1 << 16)
2524/* DIMM sizes are in multiples of 256mb. */
2525#define MAD_DIMM_B_SIZE_SHIFT 8
2526#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2527#define MAD_DIMM_A_SIZE_SHIFT 0
2528#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2529
646b4269 2530/* snb MCH registers for priority tuning */
1d7aaa0c
DV
2531#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2532#define MCH_SSKPD_WM0_MASK 0x3f
2533#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2534
ec013e7f
JB
2535#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2536
b11248df
KP
2537/* Clocking configuration register */
2538#define CLKCFG 0x10c00
7662c8bd 2539#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
2540#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2541#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2542#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2543#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2544#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 2545/* Note, below two are guess */
b11248df 2546#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 2547#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 2548#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2549#define CLKCFG_MEM_533 (1 << 4)
2550#define CLKCFG_MEM_667 (2 << 4)
2551#define CLKCFG_MEM_800 (3 << 4)
2552#define CLKCFG_MEM_MASK (7 << 4)
2553
34edce2f
VS
2554#define HPLLVCO (MCHBAR_MIRROR_BASE + 0xc38)
2555#define HPLLVCO_MOBILE (MCHBAR_MIRROR_BASE + 0xc0f)
2556
ea056c14
JB
2557#define TSC1 0x11001
2558#define TSE (1<<0)
7648fa99
JB
2559#define TR1 0x11006
2560#define TSFS 0x11020
2561#define TSFS_SLOPE_MASK 0x0000ff00
2562#define TSFS_SLOPE_SHIFT 8
2563#define TSFS_INTR_MASK 0x000000ff
2564
f97108d1
JB
2565#define CRSTANDVID 0x11100
2566#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2567#define PXVFREQ_PX_MASK 0x7f000000
2568#define PXVFREQ_PX_SHIFT 24
2569#define VIDFREQ_BASE 0x11110
2570#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2571#define VIDFREQ2 0x11114
2572#define VIDFREQ3 0x11118
2573#define VIDFREQ4 0x1111c
2574#define VIDFREQ_P0_MASK 0x1f000000
2575#define VIDFREQ_P0_SHIFT 24
2576#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2577#define VIDFREQ_P0_CSCLK_SHIFT 20
2578#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2579#define VIDFREQ_P0_CRCLK_SHIFT 16
2580#define VIDFREQ_P1_MASK 0x00001f00
2581#define VIDFREQ_P1_SHIFT 8
2582#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2583#define VIDFREQ_P1_CSCLK_SHIFT 4
2584#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2585#define INTTOEXT_BASE_ILK 0x11300
2586#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2587#define INTTOEXT_MAP3_SHIFT 24
2588#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2589#define INTTOEXT_MAP2_SHIFT 16
2590#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2591#define INTTOEXT_MAP1_SHIFT 8
2592#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2593#define INTTOEXT_MAP0_SHIFT 0
2594#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2595#define MEMSWCTL 0x11170 /* Ironlake only */
2596#define MEMCTL_CMD_MASK 0xe000
2597#define MEMCTL_CMD_SHIFT 13
2598#define MEMCTL_CMD_RCLK_OFF 0
2599#define MEMCTL_CMD_RCLK_ON 1
2600#define MEMCTL_CMD_CHFREQ 2
2601#define MEMCTL_CMD_CHVID 3
2602#define MEMCTL_CMD_VMMOFF 4
2603#define MEMCTL_CMD_VMMON 5
2604#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2605 when command complete */
2606#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2607#define MEMCTL_FREQ_SHIFT 8
2608#define MEMCTL_SFCAVM (1<<7)
2609#define MEMCTL_TGT_VID_MASK 0x007f
2610#define MEMIHYST 0x1117c
2611#define MEMINTREN 0x11180 /* 16 bits */
2612#define MEMINT_RSEXIT_EN (1<<8)
2613#define MEMINT_CX_SUPR_EN (1<<7)
2614#define MEMINT_CONT_BUSY_EN (1<<6)
2615#define MEMINT_AVG_BUSY_EN (1<<5)
2616#define MEMINT_EVAL_CHG_EN (1<<4)
2617#define MEMINT_MON_IDLE_EN (1<<3)
2618#define MEMINT_UP_EVAL_EN (1<<2)
2619#define MEMINT_DOWN_EVAL_EN (1<<1)
2620#define MEMINT_SW_CMD_EN (1<<0)
2621#define MEMINTRSTR 0x11182 /* 16 bits */
2622#define MEM_RSEXIT_MASK 0xc000
2623#define MEM_RSEXIT_SHIFT 14
2624#define MEM_CONT_BUSY_MASK 0x3000
2625#define MEM_CONT_BUSY_SHIFT 12
2626#define MEM_AVG_BUSY_MASK 0x0c00
2627#define MEM_AVG_BUSY_SHIFT 10
2628#define MEM_EVAL_CHG_MASK 0x0300
2629#define MEM_EVAL_BUSY_SHIFT 8
2630#define MEM_MON_IDLE_MASK 0x00c0
2631#define MEM_MON_IDLE_SHIFT 6
2632#define MEM_UP_EVAL_MASK 0x0030
2633#define MEM_UP_EVAL_SHIFT 4
2634#define MEM_DOWN_EVAL_MASK 0x000c
2635#define MEM_DOWN_EVAL_SHIFT 2
2636#define MEM_SW_CMD_MASK 0x0003
2637#define MEM_INT_STEER_GFX 0
2638#define MEM_INT_STEER_CMR 1
2639#define MEM_INT_STEER_SMI 2
2640#define MEM_INT_STEER_SCI 3
2641#define MEMINTRSTS 0x11184
2642#define MEMINT_RSEXIT (1<<7)
2643#define MEMINT_CONT_BUSY (1<<6)
2644#define MEMINT_AVG_BUSY (1<<5)
2645#define MEMINT_EVAL_CHG (1<<4)
2646#define MEMINT_MON_IDLE (1<<3)
2647#define MEMINT_UP_EVAL (1<<2)
2648#define MEMINT_DOWN_EVAL (1<<1)
2649#define MEMINT_SW_CMD (1<<0)
2650#define MEMMODECTL 0x11190
2651#define MEMMODE_BOOST_EN (1<<31)
2652#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2653#define MEMMODE_BOOST_FREQ_SHIFT 24
2654#define MEMMODE_IDLE_MODE_MASK 0x00030000
2655#define MEMMODE_IDLE_MODE_SHIFT 16
2656#define MEMMODE_IDLE_MODE_EVAL 0
2657#define MEMMODE_IDLE_MODE_CONT 1
2658#define MEMMODE_HWIDLE_EN (1<<15)
2659#define MEMMODE_SWMODE_EN (1<<14)
2660#define MEMMODE_RCLK_GATE (1<<13)
2661#define MEMMODE_HW_UPDATE (1<<12)
2662#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2663#define MEMMODE_FSTART_SHIFT 8
2664#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2665#define MEMMODE_FMAX_SHIFT 4
2666#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2667#define RCBMAXAVG 0x1119c
2668#define MEMSWCTL2 0x1119e /* Cantiga only */
2669#define SWMEMCMD_RENDER_OFF (0 << 13)
2670#define SWMEMCMD_RENDER_ON (1 << 13)
2671#define SWMEMCMD_SWFREQ (2 << 13)
2672#define SWMEMCMD_TARVID (3 << 13)
2673#define SWMEMCMD_VRM_OFF (4 << 13)
2674#define SWMEMCMD_VRM_ON (5 << 13)
2675#define CMDSTS (1<<12)
2676#define SFCAVM (1<<11)
2677#define SWFREQ_MASK 0x0380 /* P0-7 */
2678#define SWFREQ_SHIFT 7
2679#define TARVID_MASK 0x001f
2680#define MEMSTAT_CTG 0x111a0
2681#define RCBMINAVG 0x111a0
2682#define RCUPEI 0x111b0
2683#define RCDNEI 0x111b4
88271da3
JB
2684#define RSTDBYCTL 0x111b8
2685#define RS1EN (1<<31)
2686#define RS2EN (1<<30)
2687#define RS3EN (1<<29)
2688#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2689#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2690#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2691#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2692#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2693#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2694#define RSX_STATUS_MASK (7<<20)
2695#define RSX_STATUS_ON (0<<20)
2696#define RSX_STATUS_RC1 (1<<20)
2697#define RSX_STATUS_RC1E (2<<20)
2698#define RSX_STATUS_RS1 (3<<20)
2699#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2700#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2701#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2702#define RSX_STATUS_RSVD2 (7<<20)
2703#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2704#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2705#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2706#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2707#define RS1CONTSAV_MASK (3<<14)
2708#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2709#define RS1CONTSAV_RSVD (1<<14)
2710#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2711#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2712#define NORMSLEXLAT_MASK (3<<12)
2713#define SLOW_RS123 (0<<12)
2714#define SLOW_RS23 (1<<12)
2715#define SLOW_RS3 (2<<12)
2716#define NORMAL_RS123 (3<<12)
2717#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2718#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2719#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2720#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2721#define RS_CSTATE_MASK (3<<4)
2722#define RS_CSTATE_C367_RS1 (0<<4)
2723#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2724#define RS_CSTATE_RSVD (2<<4)
2725#define RS_CSTATE_C367_RS2 (3<<4)
2726#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2727#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2728#define VIDCTL 0x111c0
2729#define VIDSTS 0x111c8
2730#define VIDSTART 0x111cc /* 8 bits */
2731#define MEMSTAT_ILK 0x111f8
2732#define MEMSTAT_VID_MASK 0x7f00
2733#define MEMSTAT_VID_SHIFT 8
2734#define MEMSTAT_PSTATE_MASK 0x00f8
2735#define MEMSTAT_PSTATE_SHIFT 3
2736#define MEMSTAT_MON_ACTV (1<<2)
2737#define MEMSTAT_SRC_CTL_MASK 0x0003
2738#define MEMSTAT_SRC_CTL_CORE 0
2739#define MEMSTAT_SRC_CTL_TRB 1
2740#define MEMSTAT_SRC_CTL_THM 2
2741#define MEMSTAT_SRC_CTL_STDBY 3
2742#define RCPREVBSYTUPAVG 0x113b8
2743#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2744#define PMMISC 0x11214
2745#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2746#define SDEW 0x1124c
2747#define CSIEW0 0x11250
2748#define CSIEW1 0x11254
2749#define CSIEW2 0x11258
2750#define PEW 0x1125c
2751#define DEW 0x11270
2752#define MCHAFE 0x112c0
2753#define CSIEC 0x112e0
2754#define DMIEC 0x112e4
2755#define DDREC 0x112e8
2756#define PEG0EC 0x112ec
2757#define PEG1EC 0x112f0
2758#define GFXEC 0x112f4
2759#define RPPREVBSYTUPAVG 0x113b8
2760#define RPPREVBSYTDNAVG 0x113bc
2761#define ECR 0x11600
2762#define ECR_GPFE (1<<31)
2763#define ECR_IMONE (1<<30)
2764#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2765#define OGW0 0x11608
2766#define OGW1 0x1160c
2767#define EG0 0x11610
2768#define EG1 0x11614
2769#define EG2 0x11618
2770#define EG3 0x1161c
2771#define EG4 0x11620
2772#define EG5 0x11624
2773#define EG6 0x11628
2774#define EG7 0x1162c
2775#define PXW 0x11664
2776#define PXWL 0x11680
2777#define LCFUSE02 0x116c0
2778#define LCFUSE_HIV_MASK 0x000000ff
2779#define CSIPLL0 0x12c10
2780#define DDRMPLL1 0X12c20
7d57382e
EA
2781#define PEG_BAND_GAP_DATA 0x14d68
2782
c4de7b0f
CW
2783#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2784#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 2785
153b4b95 2786#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
35040562 2787#define BXT_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x7070)
153b4b95
BW
2788#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2789#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
35040562 2790#define BXT_RP_STATE_CAP 0x138170
3b8d8d91 2791
de43ae9d
AG
2792#define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2793#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
2794#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
2795 INTERVAL_1_33_US(us) : \
2796 INTERVAL_1_28_US(us))
2797
aa40d6bb
ZN
2798/*
2799 * Logical Context regs
2800 */
2801#define CCID 0x2180
2802#define CCID_EN (1<<0)
e8016055
VS
2803/*
2804 * Notes on SNB/IVB/VLV context size:
2805 * - Power context is saved elsewhere (LLC or stolen)
2806 * - Ring/execlist context is saved on SNB, not on IVB
2807 * - Extended context size already includes render context size
2808 * - We always need to follow the extended context size.
2809 * SNB BSpec has comments indicating that we should use the
2810 * render context size instead if execlists are disabled, but
2811 * based on empirical testing that's just nonsense.
2812 * - Pipelined/VF state is saved on SNB/IVB respectively
2813 * - GT1 size just indicates how much of render context
2814 * doesn't need saving on GT1
2815 */
fe1cc68f
BW
2816#define CXT_SIZE 0x21a0
2817#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2818#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2819#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2820#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2821#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2822#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2823 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2824 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2825#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2826#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2827#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2828#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2829#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2830#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2831#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2832#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2833 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2834/* Haswell does have the CXT_SIZE register however it does not appear to be
2835 * valid. Now, docs explain in dwords what is in the context object. The full
2836 * size is 70720 bytes, however, the power context and execlist context will
2837 * never be saved (power context is stored elsewhere, and execlists don't work
4c436d55
AJ
2838 * on HSW) - so the final size, including the extra state required for the
2839 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
a0de80a0
BW
2840 */
2841#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2842/* Same as Haswell, but 72064 bytes now. */
2843#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2844
542a6b20 2845#define CHV_CLK_CTL1 0x101100
e454a05d
JB
2846#define VLV_CLK_CTL2 0x101104
2847#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2848
585fb111
JB
2849/*
2850 * Overlay regs
2851 */
2852
2853#define OVADD 0x30000
2854#define DOVSTA 0x30008
2855#define OC_BUF (0x3<<20)
2856#define OGAMC5 0x30010
2857#define OGAMC4 0x30014
2858#define OGAMC3 0x30018
2859#define OGAMC2 0x3001c
2860#define OGAMC1 0x30020
2861#define OGAMC0 0x30024
2862
2863/*
2864 * Display engine regs
2865 */
2866
8bf1e9f1 2867/* Pipe A CRC regs */
a57c774a 2868#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2869#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2870/* ivb+ source selection */
8bf1e9f1
SH
2871#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2872#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2873#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2874/* ilk+ source selection */
5a6b5c84
DV
2875#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2876#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2877#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2878/* embedded DP port on the north display block, reserved on ivb */
2879#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2880#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2881/* vlv source selection */
2882#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2883#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2884#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2885/* with DP port the pipe source is invalid */
2886#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2887#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2888#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2889/* gen3+ source selection */
2890#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2891#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2892#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2893/* with DP/TV port the pipe source is invalid */
2894#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2895#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2896#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2897#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2898#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2899/* gen2 doesn't have source selection bits */
52f843f6 2900#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2901
5a6b5c84
DV
2902#define _PIPE_CRC_RES_1_A_IVB 0x60064
2903#define _PIPE_CRC_RES_2_A_IVB 0x60068
2904#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2905#define _PIPE_CRC_RES_4_A_IVB 0x60070
2906#define _PIPE_CRC_RES_5_A_IVB 0x60074
2907
a57c774a
AK
2908#define _PIPE_CRC_RES_RED_A 0x60060
2909#define _PIPE_CRC_RES_GREEN_A 0x60064
2910#define _PIPE_CRC_RES_BLUE_A 0x60068
2911#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2912#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2913
2914/* Pipe B CRC regs */
5a6b5c84
DV
2915#define _PIPE_CRC_RES_1_B_IVB 0x61064
2916#define _PIPE_CRC_RES_2_B_IVB 0x61068
2917#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2918#define _PIPE_CRC_RES_4_B_IVB 0x61070
2919#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2920
a57c774a 2921#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2922#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2923 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2924#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2925 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2926#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2927 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2928#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2929 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2930#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2931 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2932
0b5c5ed0 2933#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2934 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2935#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2936 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2937#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2938 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2939#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2940 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2941#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2942 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2943
585fb111 2944/* Pipe A timing regs */
a57c774a
AK
2945#define _HTOTAL_A 0x60000
2946#define _HBLANK_A 0x60004
2947#define _HSYNC_A 0x60008
2948#define _VTOTAL_A 0x6000c
2949#define _VBLANK_A 0x60010
2950#define _VSYNC_A 0x60014
2951#define _PIPEASRC 0x6001c
2952#define _BCLRPAT_A 0x60020
2953#define _VSYNCSHIFT_A 0x60028
ebb69c95 2954#define _PIPE_MULT_A 0x6002c
585fb111
JB
2955
2956/* Pipe B timing regs */
a57c774a
AK
2957#define _HTOTAL_B 0x61000
2958#define _HBLANK_B 0x61004
2959#define _HSYNC_B 0x61008
2960#define _VTOTAL_B 0x6100c
2961#define _VBLANK_B 0x61010
2962#define _VSYNC_B 0x61014
2963#define _PIPEBSRC 0x6101c
2964#define _BCLRPAT_B 0x61020
2965#define _VSYNCSHIFT_B 0x61028
ebb69c95 2966#define _PIPE_MULT_B 0x6102c
a57c774a
AK
2967
2968#define TRANSCODER_A_OFFSET 0x60000
2969#define TRANSCODER_B_OFFSET 0x61000
2970#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2971#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2972#define TRANSCODER_EDP_OFFSET 0x6f000
2973
5c969aa7
DL
2974#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2975 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2976 dev_priv->info.display_mmio_offset)
a57c774a
AK
2977
2978#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2979#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2980#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2981#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2982#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2983#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2984#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2985#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2986#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
ebb69c95 2987#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
5eddb70b 2988
c8f7df58
RV
2989/* VLV eDP PSR registers */
2990#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
2991#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
2992#define VLV_EDP_PSR_ENABLE (1<<0)
2993#define VLV_EDP_PSR_RESET (1<<1)
2994#define VLV_EDP_PSR_MODE_MASK (7<<2)
2995#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
2996#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
2997#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
2998#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
2999#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3000#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3001#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3002#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
3003#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
3004
3005#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3006#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3007#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3008#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3009#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
3010#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
3011
3012#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3013#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3014#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3015#define VLV_EDP_PSR_CURR_STATE_MASK 7
3016#define VLV_EDP_PSR_DISABLED (0<<0)
3017#define VLV_EDP_PSR_INACTIVE (1<<0)
3018#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3019#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3020#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3021#define VLV_EDP_PSR_EXIT (5<<0)
3022#define VLV_EDP_PSR_IN_TRANS (1<<7)
3023#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
3024
ed8546ac
BW
3025/* HSW+ eDP PSR registers */
3026#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 3027#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b 3028#define EDP_PSR_ENABLE (1<<31)
82c56254 3029#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
3030#define EDP_PSR_LINK_STANDBY (1<<27)
3031#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3032#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3033#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3034#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3035#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3036#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3037#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3038#define EDP_PSR_TP1_TP2_SEL (0<<11)
3039#define EDP_PSR_TP1_TP3_SEL (1<<11)
3040#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3041#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3042#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3043#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3044#define EDP_PSR_TP1_TIME_500us (0<<4)
3045#define EDP_PSR_TP1_TIME_100us (1<<4)
3046#define EDP_PSR_TP1_TIME_2500us (2<<4)
3047#define EDP_PSR_TP1_TIME_0us (3<<4)
3048#define EDP_PSR_IDLE_FRAME_SHIFT 0
3049
18b5992c
BW
3050#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
3051#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
18b5992c 3052#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
18b5992c
BW
3053#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
3054#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
3055#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 3056
18b5992c 3057#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 3058#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
3059#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3060#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3061#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3062#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3063#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3064#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3065#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3066#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3067#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3068#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3069#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3070#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3071#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3072#define EDP_PSR_STATUS_COUNT_SHIFT 16
3073#define EDP_PSR_STATUS_COUNT_MASK 0xf
3074#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3075#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3076#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3077#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3078#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3079#define EDP_PSR_STATUS_IDLE_MASK 0xf
3080
18b5992c 3081#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 3082#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 3083
18b5992c 3084#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
3085#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3086#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3087#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3088
474d1ec4
SJ
3089#define EDP_PSR2_CTL 0x6f900
3090#define EDP_PSR2_ENABLE (1<<31)
3091#define EDP_SU_TRACK_ENABLE (1<<30)
3092#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3093#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3094#define EDP_PSR2_TP2_TIME_500 (0<<8)
3095#define EDP_PSR2_TP2_TIME_100 (1<<8)
3096#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3097#define EDP_PSR2_TP2_TIME_50 (3<<8)
3098#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3099#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3100#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3101#define EDP_PSR2_IDLE_MASK 0xf
3102
585fb111
JB
3103/* VGA port control */
3104#define ADPA 0x61100
ebc0fd88 3105#define PCH_ADPA 0xe1100
540a8950 3106#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 3107
585fb111
JB
3108#define ADPA_DAC_ENABLE (1<<31)
3109#define ADPA_DAC_DISABLE 0
3110#define ADPA_PIPE_SELECT_MASK (1<<30)
3111#define ADPA_PIPE_A_SELECT 0
3112#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 3113#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
3114/* CPT uses bits 29:30 for pch transcoder select */
3115#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3116#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3117#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3118#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3119#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3120#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3121#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3122#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3123#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3124#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3125#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3126#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3127#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3128#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3129#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3130#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3131#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3132#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3133#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
3134#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3135#define ADPA_SETS_HVPOLARITY 0
60222c0c 3136#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 3137#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 3138#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
3139#define ADPA_HSYNC_CNTL_ENABLE 0
3140#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3141#define ADPA_VSYNC_ACTIVE_LOW 0
3142#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3143#define ADPA_HSYNC_ACTIVE_LOW 0
3144#define ADPA_DPMS_MASK (~(3<<10))
3145#define ADPA_DPMS_ON (0<<10)
3146#define ADPA_DPMS_SUSPEND (1<<10)
3147#define ADPA_DPMS_STANDBY (2<<10)
3148#define ADPA_DPMS_OFF (3<<10)
3149
939fe4d7 3150
585fb111 3151/* Hotplug control (945+ only) */
5c969aa7 3152#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
3153#define PORTB_HOTPLUG_INT_EN (1 << 29)
3154#define PORTC_HOTPLUG_INT_EN (1 << 28)
3155#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
3156#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3157#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3158#define TV_HOTPLUG_INT_EN (1 << 18)
3159#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
3160#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3161 PORTC_HOTPLUG_INT_EN | \
3162 PORTD_HOTPLUG_INT_EN | \
3163 SDVOC_HOTPLUG_INT_EN | \
3164 SDVOB_HOTPLUG_INT_EN | \
3165 CRT_HOTPLUG_INT_EN)
585fb111 3166#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
3167#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3168/* must use period 64 on GM45 according to docs */
3169#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3170#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3171#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3172#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3173#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3174#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3175#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3176#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3177#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3178#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3179#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3180#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 3181
5c969aa7 3182#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
3183/*
3184 * HDMI/DP bits are gen4+
3185 *
3186 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3187 * Please check the detailed lore in the commit message for for experimental
3188 * evidence.
3189 */
232a6ee9
TP
3190#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3191#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3192#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3193/* VLV DP/HDMI bits again match Bspec */
3194#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
3195#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
3196#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12 3197#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
3198#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3199#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 3200#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
3201#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3202#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 3203#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
3204#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3205#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 3206/* CRT/TV common between gen3+ */
585fb111
JB
3207#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3208#define TV_HOTPLUG_INT_STATUS (1 << 10)
3209#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3210#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3211#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3212#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
3213#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3214#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3215#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
3216#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3217
084b612e
CW
3218/* SDVO is different across gen3/4 */
3219#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3220#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
3221/*
3222 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3223 * since reality corrobates that they're the same as on gen3. But keep these
3224 * bits here (and the comment!) to help any other lost wanderers back onto the
3225 * right tracks.
3226 */
084b612e
CW
3227#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3228#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3229#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3230#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
3231#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3232 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3233 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3234 PORTB_HOTPLUG_INT_STATUS | \
3235 PORTC_HOTPLUG_INT_STATUS | \
3236 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
3237
3238#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3239 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3240 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3241 PORTB_HOTPLUG_INT_STATUS | \
3242 PORTC_HOTPLUG_INT_STATUS | \
3243 PORTD_HOTPLUG_INT_STATUS)
585fb111 3244
c20cd312
PZ
3245/* SDVO and HDMI port control.
3246 * The same register may be used for SDVO or HDMI */
3247#define GEN3_SDVOB 0x61140
3248#define GEN3_SDVOC 0x61160
3249#define GEN4_HDMIB GEN3_SDVOB
3250#define GEN4_HDMIC GEN3_SDVOC
9418c1f1 3251#define CHV_HDMID 0x6116C
c20cd312
PZ
3252#define PCH_SDVOB 0xe1140
3253#define PCH_HDMIB PCH_SDVOB
3254#define PCH_HDMIC 0xe1150
3255#define PCH_HDMID 0xe1160
3256
84093603
DV
3257#define PORT_DFT_I9XX 0x61150
3258#define DC_BALANCE_RESET (1 << 25)
a8aab8bd 3259#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
84093603 3260#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
3261#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3262#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
3263#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3264#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3265
c20cd312
PZ
3266/* Gen 3 SDVO bits: */
3267#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
3268#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3269#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
3270#define SDVO_PIPE_B_SELECT (1 << 30)
3271#define SDVO_STALL_SELECT (1 << 29)
3272#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 3273/*
585fb111 3274 * 915G/GM SDVO pixel multiplier.
585fb111 3275 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
3276 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3277 */
c20cd312 3278#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 3279#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
3280#define SDVO_PHASE_SELECT_MASK (15 << 19)
3281#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3282#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3283#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3284#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3285#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3286#define SDVO_DETECTED (1 << 2)
585fb111 3287/* Bits to be preserved when writing */
c20cd312
PZ
3288#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3289 SDVO_INTERRUPT_ENABLE)
3290#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3291
3292/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 3293#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 3294#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
3295#define SDVO_ENCODING_SDVO (0 << 10)
3296#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
3297#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3298#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 3299#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
3300#define SDVO_AUDIO_ENABLE (1 << 6)
3301/* VSYNC/HSYNC bits new with 965, default is to be set */
3302#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3303#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3304
3305/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 3306#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
3307#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3308
3309/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
3310#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3311#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 3312
44f37d1f
CML
3313/* CHV SDVO/HDMI bits: */
3314#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3315#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3316
585fb111
JB
3317
3318/* DVO port control */
3319#define DVOA 0x61120
3320#define DVOB 0x61140
3321#define DVOC 0x61160
3322#define DVO_ENABLE (1 << 31)
3323#define DVO_PIPE_B_SELECT (1 << 30)
3324#define DVO_PIPE_STALL_UNUSED (0 << 28)
3325#define DVO_PIPE_STALL (1 << 28)
3326#define DVO_PIPE_STALL_TV (2 << 28)
3327#define DVO_PIPE_STALL_MASK (3 << 28)
3328#define DVO_USE_VGA_SYNC (1 << 15)
3329#define DVO_DATA_ORDER_I740 (0 << 14)
3330#define DVO_DATA_ORDER_FP (1 << 14)
3331#define DVO_VSYNC_DISABLE (1 << 11)
3332#define DVO_HSYNC_DISABLE (1 << 10)
3333#define DVO_VSYNC_TRISTATE (1 << 9)
3334#define DVO_HSYNC_TRISTATE (1 << 8)
3335#define DVO_BORDER_ENABLE (1 << 7)
3336#define DVO_DATA_ORDER_GBRG (1 << 6)
3337#define DVO_DATA_ORDER_RGGB (0 << 6)
3338#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3339#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3340#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3341#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3342#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3343#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3344#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3345#define DVO_PRESERVE_MASK (0x7<<24)
3346#define DVOA_SRCDIM 0x61124
3347#define DVOB_SRCDIM 0x61144
3348#define DVOC_SRCDIM 0x61164
3349#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3350#define DVO_SRCDIM_VERTICAL_SHIFT 0
3351
3352/* LVDS port control */
3353#define LVDS 0x61180
3354/*
3355 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3356 * the DPLL semantics change when the LVDS is assigned to that pipe.
3357 */
3358#define LVDS_PORT_EN (1 << 31)
3359/* Selects pipe B for LVDS data. Must be set on pre-965. */
3360#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 3361#define LVDS_PIPE_MASK (1 << 30)
1519b995 3362#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
3363/* LVDS dithering flag on 965/g4x platform */
3364#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
3365/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3366#define LVDS_VSYNC_POLARITY (1 << 21)
3367#define LVDS_HSYNC_POLARITY (1 << 20)
3368
a3e17eb8
ZY
3369/* Enable border for unscaled (or aspect-scaled) display */
3370#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
3371/*
3372 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3373 * pixel.
3374 */
3375#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3376#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3377#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3378/*
3379 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3380 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3381 * on.
3382 */
3383#define LVDS_A3_POWER_MASK (3 << 6)
3384#define LVDS_A3_POWER_DOWN (0 << 6)
3385#define LVDS_A3_POWER_UP (3 << 6)
3386/*
3387 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3388 * is set.
3389 */
3390#define LVDS_CLKB_POWER_MASK (3 << 4)
3391#define LVDS_CLKB_POWER_DOWN (0 << 4)
3392#define LVDS_CLKB_POWER_UP (3 << 4)
3393/*
3394 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3395 * setting for whether we are in dual-channel mode. The B3 pair will
3396 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3397 */
3398#define LVDS_B0B3_POWER_MASK (3 << 2)
3399#define LVDS_B0B3_POWER_DOWN (0 << 2)
3400#define LVDS_B0B3_POWER_UP (3 << 2)
3401
3c17fe4b
DH
3402/* Video Data Island Packet control */
3403#define VIDEO_DIP_DATA 0x61178
fd0753cf 3404/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
3405 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3406 * of the infoframe structure specified by CEA-861. */
3407#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 3408#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 3409#define VIDEO_DIP_CTL 0x61170
2da8af54 3410/* Pre HSW: */
3c17fe4b 3411#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 3412#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 3413#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 3414#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
3415#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3416#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 3417#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
3418#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3419#define VIDEO_DIP_SELECT_AVI (0 << 19)
3420#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3421#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 3422#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
3423#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3424#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3425#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 3426#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 3427/* HSW and later: */
0dd87d20
PZ
3428#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3429#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 3430#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
3431#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3432#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 3433#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 3434
585fb111
JB
3435/* Panel power sequencing */
3436#define PP_STATUS 0x61200
3437#define PP_ON (1 << 31)
3438/*
3439 * Indicates that all dependencies of the panel are on:
3440 *
3441 * - PLL enabled
3442 * - pipe enabled
3443 * - LVDS/DVOB/DVOC on
3444 */
3445#define PP_READY (1 << 30)
3446#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
3447#define PP_SEQUENCE_POWER_UP (1 << 28)
3448#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3449#define PP_SEQUENCE_MASK (3 << 28)
3450#define PP_SEQUENCE_SHIFT 28
01cb9ea6 3451#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 3452#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
3453#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3454#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3455#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3456#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3457#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3458#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3459#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3460#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3461#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
3462#define PP_CONTROL 0x61204
3463#define POWER_TARGET_ON (1 << 0)
3464#define PP_ON_DELAYS 0x61208
3465#define PP_OFF_DELAYS 0x6120c
3466#define PP_DIVISOR 0x61210
3467
3468/* Panel fitting */
5c969aa7 3469#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
3470#define PFIT_ENABLE (1 << 31)
3471#define PFIT_PIPE_MASK (3 << 29)
3472#define PFIT_PIPE_SHIFT 29
3473#define VERT_INTERP_DISABLE (0 << 10)
3474#define VERT_INTERP_BILINEAR (1 << 10)
3475#define VERT_INTERP_MASK (3 << 10)
3476#define VERT_AUTO_SCALE (1 << 9)
3477#define HORIZ_INTERP_DISABLE (0 << 6)
3478#define HORIZ_INTERP_BILINEAR (1 << 6)
3479#define HORIZ_INTERP_MASK (3 << 6)
3480#define HORIZ_AUTO_SCALE (1 << 5)
3481#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
3482#define PFIT_FILTER_FUZZY (0 << 24)
3483#define PFIT_SCALING_AUTO (0 << 26)
3484#define PFIT_SCALING_PROGRAMMED (1 << 26)
3485#define PFIT_SCALING_PILLAR (2 << 26)
3486#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 3487#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
3488/* Pre-965 */
3489#define PFIT_VERT_SCALE_SHIFT 20
3490#define PFIT_VERT_SCALE_MASK 0xfff00000
3491#define PFIT_HORIZ_SCALE_SHIFT 4
3492#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3493/* 965+ */
3494#define PFIT_VERT_SCALE_SHIFT_965 16
3495#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3496#define PFIT_HORIZ_SCALE_SHIFT_965 0
3497#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3498
5c969aa7 3499#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 3500
5c969aa7
DL
3501#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3502#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
3503#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3504 _VLV_BLC_PWM_CTL2_B)
3505
5c969aa7
DL
3506#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3507#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
3508#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3509 _VLV_BLC_PWM_CTL_B)
3510
5c969aa7
DL
3511#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3512#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
3513#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3514 _VLV_BLC_HIST_CTL_B)
3515
585fb111 3516/* Backlight control */
5c969aa7 3517#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
3518#define BLM_PWM_ENABLE (1 << 31)
3519#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3520#define BLM_PIPE_SELECT (1 << 29)
3521#define BLM_PIPE_SELECT_IVB (3 << 29)
3522#define BLM_PIPE_A (0 << 29)
3523#define BLM_PIPE_B (1 << 29)
3524#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
3525#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3526#define BLM_TRANSCODER_B BLM_PIPE_B
3527#define BLM_TRANSCODER_C BLM_PIPE_C
3528#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
3529#define BLM_PIPE(pipe) ((pipe) << 29)
3530#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3531#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3532#define BLM_PHASE_IN_ENABLE (1 << 25)
3533#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3534#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3535#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3536#define BLM_PHASE_IN_COUNT_SHIFT (8)
3537#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3538#define BLM_PHASE_IN_INCR_SHIFT (0)
3539#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 3540#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
3541/*
3542 * This is the most significant 15 bits of the number of backlight cycles in a
3543 * complete cycle of the modulated backlight control.
3544 *
3545 * The actual value is this field multiplied by two.
3546 */
7cf41601
DV
3547#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3548#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3549#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
3550/*
3551 * This is the number of cycles out of the backlight modulation cycle for which
3552 * the backlight is on.
3553 *
3554 * This field must be no greater than the number of cycles in the complete
3555 * backlight modulation cycle.
3556 */
3557#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3558#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
3559#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3560#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 3561
5c969aa7 3562#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 3563#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 3564
7cf41601
DV
3565/* New registers for PCH-split platforms. Safe where new bits show up, the
3566 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3567#define BLC_PWM_CPU_CTL2 0x48250
3568#define BLC_PWM_CPU_CTL 0x48254
3569
be256dc7
PZ
3570#define HSW_BLC_PWM2_CTL 0x48350
3571
7cf41601
DV
3572/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3573 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3574#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 3575#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
3576#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3577#define BLM_PCH_POLARITY (1 << 29)
3578#define BLC_PWM_PCH_CTL2 0xc8254
3579
be256dc7
PZ
3580#define UTIL_PIN_CTL 0x48400
3581#define UTIL_PIN_ENABLE (1 << 31)
3582
0fb890c0
VK
3583/* BXT backlight register definition. */
3584#define BXT_BLC_PWM_CTL1 0xC8250
3585#define BXT_BLC_PWM_ENABLE (1 << 31)
3586#define BXT_BLC_PWM_POLARITY (1 << 29)
3587#define BXT_BLC_PWM_FREQ1 0xC8254
3588#define BXT_BLC_PWM_DUTY1 0xC8258
3589
3590#define BXT_BLC_PWM_CTL2 0xC8350
3591#define BXT_BLC_PWM_FREQ2 0xC8354
3592#define BXT_BLC_PWM_DUTY2 0xC8358
3593
3594
be256dc7
PZ
3595#define PCH_GTC_CTL 0xe7000
3596#define PCH_GTC_ENABLE (1 << 31)
3597
585fb111
JB
3598/* TV port control */
3599#define TV_CTL 0x68000
646b4269 3600/* Enables the TV encoder */
585fb111 3601# define TV_ENC_ENABLE (1 << 31)
646b4269 3602/* Sources the TV encoder input from pipe B instead of A. */
585fb111 3603# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 3604/* Outputs composite video (DAC A only) */
585fb111 3605# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 3606/* Outputs SVideo video (DAC B/C) */
585fb111 3607# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 3608/* Outputs Component video (DAC A/B/C) */
585fb111 3609# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 3610/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
3611# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3612# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 3613/* Enables slow sync generation (945GM only) */
585fb111 3614# define TV_SLOW_SYNC (1 << 20)
646b4269 3615/* Selects 4x oversampling for 480i and 576p */
585fb111 3616# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 3617/* Selects 2x oversampling for 720p and 1080i */
585fb111 3618# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 3619/* Selects no oversampling for 1080p */
585fb111 3620# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 3621/* Selects 8x oversampling */
585fb111 3622# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 3623/* Selects progressive mode rather than interlaced */
585fb111 3624# define TV_PROGRESSIVE (1 << 17)
646b4269 3625/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3626# define TV_PAL_BURST (1 << 16)
646b4269 3627/* Field for setting delay of Y compared to C */
585fb111 3628# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3629/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3630# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3631/*
585fb111
JB
3632 * Enables a fix for the 915GM only.
3633 *
3634 * Not sure what it does.
3635 */
3636# define TV_ENC_C0_FIX (1 << 10)
646b4269 3637/* Bits that must be preserved by software */
d2d9f232 3638# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3639# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3640/* Read-only state that reports all features enabled */
585fb111 3641# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3642/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3643# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3644/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3645# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3646/* Normal operation */
585fb111 3647# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3648/* Encoder test pattern 1 - combo pattern */
585fb111 3649# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3650/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3651# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3652/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3653# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3654/* Encoder test pattern 4 - random noise */
585fb111 3655# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3656/* Encoder test pattern 5 - linear color ramps */
585fb111 3657# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3658/*
585fb111
JB
3659 * This test mode forces the DACs to 50% of full output.
3660 *
3661 * This is used for load detection in combination with TVDAC_SENSE_MASK
3662 */
3663# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3664# define TV_TEST_MODE_MASK (7 << 0)
3665
3666#define TV_DAC 0x68004
b8ed2a4f 3667# define TV_DAC_SAVE 0x00ffff00
646b4269 3668/*
585fb111
JB
3669 * Reports that DAC state change logic has reported change (RO).
3670 *
3671 * This gets cleared when TV_DAC_STATE_EN is cleared
3672*/
3673# define TVDAC_STATE_CHG (1 << 31)
3674# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3675/* Reports that DAC A voltage is above the detect threshold */
585fb111 3676# define TVDAC_A_SENSE (1 << 30)
646b4269 3677/* Reports that DAC B voltage is above the detect threshold */
585fb111 3678# define TVDAC_B_SENSE (1 << 29)
646b4269 3679/* Reports that DAC C voltage is above the detect threshold */
585fb111 3680# define TVDAC_C_SENSE (1 << 28)
646b4269 3681/*
585fb111
JB
3682 * Enables DAC state detection logic, for load-based TV detection.
3683 *
3684 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3685 * to off, for load detection to work.
3686 */
3687# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3688/* Sets the DAC A sense value to high */
585fb111 3689# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3690/* Sets the DAC B sense value to high */
585fb111 3691# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3692/* Sets the DAC C sense value to high */
585fb111 3693# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3694/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3695# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3696/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3697# define ENC_TVDAC_SLEW_FAST (1 << 6)
3698# define DAC_A_1_3_V (0 << 4)
3699# define DAC_A_1_1_V (1 << 4)
3700# define DAC_A_0_7_V (2 << 4)
cb66c692 3701# define DAC_A_MASK (3 << 4)
585fb111
JB
3702# define DAC_B_1_3_V (0 << 2)
3703# define DAC_B_1_1_V (1 << 2)
3704# define DAC_B_0_7_V (2 << 2)
cb66c692 3705# define DAC_B_MASK (3 << 2)
585fb111
JB
3706# define DAC_C_1_3_V (0 << 0)
3707# define DAC_C_1_1_V (1 << 0)
3708# define DAC_C_0_7_V (2 << 0)
cb66c692 3709# define DAC_C_MASK (3 << 0)
585fb111 3710
646b4269 3711/*
585fb111
JB
3712 * CSC coefficients are stored in a floating point format with 9 bits of
3713 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3714 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3715 * -1 (0x3) being the only legal negative value.
3716 */
3717#define TV_CSC_Y 0x68010
3718# define TV_RY_MASK 0x07ff0000
3719# define TV_RY_SHIFT 16
3720# define TV_GY_MASK 0x00000fff
3721# define TV_GY_SHIFT 0
3722
3723#define TV_CSC_Y2 0x68014
3724# define TV_BY_MASK 0x07ff0000
3725# define TV_BY_SHIFT 16
646b4269 3726/*
585fb111
JB
3727 * Y attenuation for component video.
3728 *
3729 * Stored in 1.9 fixed point.
3730 */
3731# define TV_AY_MASK 0x000003ff
3732# define TV_AY_SHIFT 0
3733
3734#define TV_CSC_U 0x68018
3735# define TV_RU_MASK 0x07ff0000
3736# define TV_RU_SHIFT 16
3737# define TV_GU_MASK 0x000007ff
3738# define TV_GU_SHIFT 0
3739
3740#define TV_CSC_U2 0x6801c
3741# define TV_BU_MASK 0x07ff0000
3742# define TV_BU_SHIFT 16
646b4269 3743/*
585fb111
JB
3744 * U attenuation for component video.
3745 *
3746 * Stored in 1.9 fixed point.
3747 */
3748# define TV_AU_MASK 0x000003ff
3749# define TV_AU_SHIFT 0
3750
3751#define TV_CSC_V 0x68020
3752# define TV_RV_MASK 0x0fff0000
3753# define TV_RV_SHIFT 16
3754# define TV_GV_MASK 0x000007ff
3755# define TV_GV_SHIFT 0
3756
3757#define TV_CSC_V2 0x68024
3758# define TV_BV_MASK 0x07ff0000
3759# define TV_BV_SHIFT 16
646b4269 3760/*
585fb111
JB
3761 * V attenuation for component video.
3762 *
3763 * Stored in 1.9 fixed point.
3764 */
3765# define TV_AV_MASK 0x000007ff
3766# define TV_AV_SHIFT 0
3767
3768#define TV_CLR_KNOBS 0x68028
646b4269 3769/* 2s-complement brightness adjustment */
585fb111
JB
3770# define TV_BRIGHTNESS_MASK 0xff000000
3771# define TV_BRIGHTNESS_SHIFT 24
646b4269 3772/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3773# define TV_CONTRAST_MASK 0x00ff0000
3774# define TV_CONTRAST_SHIFT 16
646b4269 3775/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3776# define TV_SATURATION_MASK 0x0000ff00
3777# define TV_SATURATION_SHIFT 8
646b4269 3778/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3779# define TV_HUE_MASK 0x000000ff
3780# define TV_HUE_SHIFT 0
3781
3782#define TV_CLR_LEVEL 0x6802c
646b4269 3783/* Controls the DAC level for black */
585fb111
JB
3784# define TV_BLACK_LEVEL_MASK 0x01ff0000
3785# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3786/* Controls the DAC level for blanking */
585fb111
JB
3787# define TV_BLANK_LEVEL_MASK 0x000001ff
3788# define TV_BLANK_LEVEL_SHIFT 0
3789
3790#define TV_H_CTL_1 0x68030
646b4269 3791/* Number of pixels in the hsync. */
585fb111
JB
3792# define TV_HSYNC_END_MASK 0x1fff0000
3793# define TV_HSYNC_END_SHIFT 16
646b4269 3794/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3795# define TV_HTOTAL_MASK 0x00001fff
3796# define TV_HTOTAL_SHIFT 0
3797
3798#define TV_H_CTL_2 0x68034
646b4269 3799/* Enables the colorburst (needed for non-component color) */
585fb111 3800# define TV_BURST_ENA (1 << 31)
646b4269 3801/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3802# define TV_HBURST_START_SHIFT 16
3803# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3804/* Length of the colorburst */
585fb111
JB
3805# define TV_HBURST_LEN_SHIFT 0
3806# define TV_HBURST_LEN_MASK 0x0001fff
3807
3808#define TV_H_CTL_3 0x68038
646b4269 3809/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3810# define TV_HBLANK_END_SHIFT 16
3811# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3812/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3813# define TV_HBLANK_START_SHIFT 0
3814# define TV_HBLANK_START_MASK 0x0001fff
3815
3816#define TV_V_CTL_1 0x6803c
646b4269 3817/* XXX */
585fb111
JB
3818# define TV_NBR_END_SHIFT 16
3819# define TV_NBR_END_MASK 0x07ff0000
646b4269 3820/* XXX */
585fb111
JB
3821# define TV_VI_END_F1_SHIFT 8
3822# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3823/* XXX */
585fb111
JB
3824# define TV_VI_END_F2_SHIFT 0
3825# define TV_VI_END_F2_MASK 0x0000003f
3826
3827#define TV_V_CTL_2 0x68040
646b4269 3828/* Length of vsync, in half lines */
585fb111
JB
3829# define TV_VSYNC_LEN_MASK 0x07ff0000
3830# define TV_VSYNC_LEN_SHIFT 16
646b4269 3831/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3832 * number of half lines.
3833 */
3834# define TV_VSYNC_START_F1_MASK 0x00007f00
3835# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3836/*
585fb111
JB
3837 * Offset of the start of vsync in field 2, measured in one less than the
3838 * number of half lines.
3839 */
3840# define TV_VSYNC_START_F2_MASK 0x0000007f
3841# define TV_VSYNC_START_F2_SHIFT 0
3842
3843#define TV_V_CTL_3 0x68044
646b4269 3844/* Enables generation of the equalization signal */
585fb111 3845# define TV_EQUAL_ENA (1 << 31)
646b4269 3846/* Length of vsync, in half lines */
585fb111
JB
3847# define TV_VEQ_LEN_MASK 0x007f0000
3848# define TV_VEQ_LEN_SHIFT 16
646b4269 3849/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3850 * the number of half lines.
3851 */
3852# define TV_VEQ_START_F1_MASK 0x0007f00
3853# define TV_VEQ_START_F1_SHIFT 8
646b4269 3854/*
585fb111
JB
3855 * Offset of the start of equalization in field 2, measured in one less than
3856 * the number of half lines.
3857 */
3858# define TV_VEQ_START_F2_MASK 0x000007f
3859# define TV_VEQ_START_F2_SHIFT 0
3860
3861#define TV_V_CTL_4 0x68048
646b4269 3862/*
585fb111
JB
3863 * Offset to start of vertical colorburst, measured in one less than the
3864 * number of lines from vertical start.
3865 */
3866# define TV_VBURST_START_F1_MASK 0x003f0000
3867# define TV_VBURST_START_F1_SHIFT 16
646b4269 3868/*
585fb111
JB
3869 * Offset to the end of vertical colorburst, measured in one less than the
3870 * number of lines from the start of NBR.
3871 */
3872# define TV_VBURST_END_F1_MASK 0x000000ff
3873# define TV_VBURST_END_F1_SHIFT 0
3874
3875#define TV_V_CTL_5 0x6804c
646b4269 3876/*
585fb111
JB
3877 * Offset to start of vertical colorburst, measured in one less than the
3878 * number of lines from vertical start.
3879 */
3880# define TV_VBURST_START_F2_MASK 0x003f0000
3881# define TV_VBURST_START_F2_SHIFT 16
646b4269 3882/*
585fb111
JB
3883 * Offset to the end of vertical colorburst, measured in one less than the
3884 * number of lines from the start of NBR.
3885 */
3886# define TV_VBURST_END_F2_MASK 0x000000ff
3887# define TV_VBURST_END_F2_SHIFT 0
3888
3889#define TV_V_CTL_6 0x68050
646b4269 3890/*
585fb111
JB
3891 * Offset to start of vertical colorburst, measured in one less than the
3892 * number of lines from vertical start.
3893 */
3894# define TV_VBURST_START_F3_MASK 0x003f0000
3895# define TV_VBURST_START_F3_SHIFT 16
646b4269 3896/*
585fb111
JB
3897 * Offset to the end of vertical colorburst, measured in one less than the
3898 * number of lines from the start of NBR.
3899 */
3900# define TV_VBURST_END_F3_MASK 0x000000ff
3901# define TV_VBURST_END_F3_SHIFT 0
3902
3903#define TV_V_CTL_7 0x68054
646b4269 3904/*
585fb111
JB
3905 * Offset to start of vertical colorburst, measured in one less than the
3906 * number of lines from vertical start.
3907 */
3908# define TV_VBURST_START_F4_MASK 0x003f0000
3909# define TV_VBURST_START_F4_SHIFT 16
646b4269 3910/*
585fb111
JB
3911 * Offset to the end of vertical colorburst, measured in one less than the
3912 * number of lines from the start of NBR.
3913 */
3914# define TV_VBURST_END_F4_MASK 0x000000ff
3915# define TV_VBURST_END_F4_SHIFT 0
3916
3917#define TV_SC_CTL_1 0x68060
646b4269 3918/* Turns on the first subcarrier phase generation DDA */
585fb111 3919# define TV_SC_DDA1_EN (1 << 31)
646b4269 3920/* Turns on the first subcarrier phase generation DDA */
585fb111 3921# define TV_SC_DDA2_EN (1 << 30)
646b4269 3922/* Turns on the first subcarrier phase generation DDA */
585fb111 3923# define TV_SC_DDA3_EN (1 << 29)
646b4269 3924/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 3925# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 3926/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 3927# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 3928/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 3929# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 3930/* Sets the subcarrier DDA to never reset the frequency */
585fb111 3931# define TV_SC_RESET_NEVER (3 << 24)
646b4269 3932/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
3933# define TV_BURST_LEVEL_MASK 0x00ff0000
3934# define TV_BURST_LEVEL_SHIFT 16
646b4269 3935/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
3936# define TV_SCDDA1_INC_MASK 0x00000fff
3937# define TV_SCDDA1_INC_SHIFT 0
3938
3939#define TV_SC_CTL_2 0x68064
646b4269 3940/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
3941# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3942# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 3943/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
3944# define TV_SCDDA2_INC_MASK 0x00007fff
3945# define TV_SCDDA2_INC_SHIFT 0
3946
3947#define TV_SC_CTL_3 0x68068
646b4269 3948/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
3949# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3950# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 3951/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
3952# define TV_SCDDA3_INC_MASK 0x00007fff
3953# define TV_SCDDA3_INC_SHIFT 0
3954
3955#define TV_WIN_POS 0x68070
646b4269 3956/* X coordinate of the display from the start of horizontal active */
585fb111
JB
3957# define TV_XPOS_MASK 0x1fff0000
3958# define TV_XPOS_SHIFT 16
646b4269 3959/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
3960# define TV_YPOS_MASK 0x00000fff
3961# define TV_YPOS_SHIFT 0
3962
3963#define TV_WIN_SIZE 0x68074
646b4269 3964/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
3965# define TV_XSIZE_MASK 0x1fff0000
3966# define TV_XSIZE_SHIFT 16
646b4269 3967/*
585fb111
JB
3968 * Vertical size of the display window, measured in pixels.
3969 *
3970 * Must be even for interlaced modes.
3971 */
3972# define TV_YSIZE_MASK 0x00000fff
3973# define TV_YSIZE_SHIFT 0
3974
3975#define TV_FILTER_CTL_1 0x68080
646b4269 3976/*
585fb111
JB
3977 * Enables automatic scaling calculation.
3978 *
3979 * If set, the rest of the registers are ignored, and the calculated values can
3980 * be read back from the register.
3981 */
3982# define TV_AUTO_SCALE (1 << 31)
646b4269 3983/*
585fb111
JB
3984 * Disables the vertical filter.
3985 *
3986 * This is required on modes more than 1024 pixels wide */
3987# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 3988/* Enables adaptive vertical filtering */
585fb111
JB
3989# define TV_VADAPT (1 << 28)
3990# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 3991/* Selects the least adaptive vertical filtering mode */
585fb111 3992# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 3993/* Selects the moderately adaptive vertical filtering mode */
585fb111 3994# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 3995/* Selects the most adaptive vertical filtering mode */
585fb111 3996# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 3997/*
585fb111
JB
3998 * Sets the horizontal scaling factor.
3999 *
4000 * This should be the fractional part of the horizontal scaling factor divided
4001 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4002 *
4003 * (src width - 1) / ((oversample * dest width) - 1)
4004 */
4005# define TV_HSCALE_FRAC_MASK 0x00003fff
4006# define TV_HSCALE_FRAC_SHIFT 0
4007
4008#define TV_FILTER_CTL_2 0x68084
646b4269 4009/*
585fb111
JB
4010 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4011 *
4012 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4013 */
4014# define TV_VSCALE_INT_MASK 0x00038000
4015# define TV_VSCALE_INT_SHIFT 15
646b4269 4016/*
585fb111
JB
4017 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4018 *
4019 * \sa TV_VSCALE_INT_MASK
4020 */
4021# define TV_VSCALE_FRAC_MASK 0x00007fff
4022# define TV_VSCALE_FRAC_SHIFT 0
4023
4024#define TV_FILTER_CTL_3 0x68088
646b4269 4025/*
585fb111
JB
4026 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4027 *
4028 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4029 *
4030 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4031 */
4032# define TV_VSCALE_IP_INT_MASK 0x00038000
4033# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 4034/*
585fb111
JB
4035 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4036 *
4037 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4038 *
4039 * \sa TV_VSCALE_IP_INT_MASK
4040 */
4041# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4042# define TV_VSCALE_IP_FRAC_SHIFT 0
4043
4044#define TV_CC_CONTROL 0x68090
4045# define TV_CC_ENABLE (1 << 31)
646b4269 4046/*
585fb111
JB
4047 * Specifies which field to send the CC data in.
4048 *
4049 * CC data is usually sent in field 0.
4050 */
4051# define TV_CC_FID_MASK (1 << 27)
4052# define TV_CC_FID_SHIFT 27
646b4269 4053/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
4054# define TV_CC_HOFF_MASK 0x03ff0000
4055# define TV_CC_HOFF_SHIFT 16
646b4269 4056/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
4057# define TV_CC_LINE_MASK 0x0000003f
4058# define TV_CC_LINE_SHIFT 0
4059
4060#define TV_CC_DATA 0x68094
4061# define TV_CC_RDY (1 << 31)
646b4269 4062/* Second word of CC data to be transmitted. */
585fb111
JB
4063# define TV_CC_DATA_2_MASK 0x007f0000
4064# define TV_CC_DATA_2_SHIFT 16
646b4269 4065/* First word of CC data to be transmitted. */
585fb111
JB
4066# define TV_CC_DATA_1_MASK 0x0000007f
4067# define TV_CC_DATA_1_SHIFT 0
4068
4069#define TV_H_LUMA_0 0x68100
4070#define TV_H_LUMA_59 0x681ec
4071#define TV_H_CHROMA_0 0x68200
4072#define TV_H_CHROMA_59 0x682ec
4073#define TV_V_LUMA_0 0x68300
4074#define TV_V_LUMA_42 0x683a8
4075#define TV_V_CHROMA_0 0x68400
4076#define TV_V_CHROMA_42 0x684a8
4077
040d87f1 4078/* Display Port */
32f9d658 4079#define DP_A 0x64000 /* eDP */
040d87f1
KP
4080#define DP_B 0x64100
4081#define DP_C 0x64200
4082#define DP_D 0x64300
4083
4084#define DP_PORT_EN (1 << 31)
4085#define DP_PIPEB_SELECT (1 << 30)
47a05eca 4086#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
4087#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4088#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 4089
040d87f1
KP
4090/* Link training mode - select a suitable mode for each stage */
4091#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4092#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4093#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4094#define DP_LINK_TRAIN_OFF (3 << 28)
4095#define DP_LINK_TRAIN_MASK (3 << 28)
4096#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
4097#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4098#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 4099
8db9d77b
ZW
4100/* CPT Link training mode */
4101#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4102#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4103#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4104#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4105#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4106#define DP_LINK_TRAIN_SHIFT_CPT 8
4107
040d87f1
KP
4108/* Signal voltages. These are mostly controlled by the other end */
4109#define DP_VOLTAGE_0_4 (0 << 25)
4110#define DP_VOLTAGE_0_6 (1 << 25)
4111#define DP_VOLTAGE_0_8 (2 << 25)
4112#define DP_VOLTAGE_1_2 (3 << 25)
4113#define DP_VOLTAGE_MASK (7 << 25)
4114#define DP_VOLTAGE_SHIFT 25
4115
4116/* Signal pre-emphasis levels, like voltages, the other end tells us what
4117 * they want
4118 */
4119#define DP_PRE_EMPHASIS_0 (0 << 22)
4120#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4121#define DP_PRE_EMPHASIS_6 (2 << 22)
4122#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4123#define DP_PRE_EMPHASIS_MASK (7 << 22)
4124#define DP_PRE_EMPHASIS_SHIFT 22
4125
4126/* How many wires to use. I guess 3 was too hard */
17aa6be9 4127#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 4128#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 4129#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
4130
4131/* Mystic DPCD version 1.1 special mode */
4132#define DP_ENHANCED_FRAMING (1 << 18)
4133
32f9d658
ZW
4134/* eDP */
4135#define DP_PLL_FREQ_270MHZ (0 << 16)
4136#define DP_PLL_FREQ_160MHZ (1 << 16)
4137#define DP_PLL_FREQ_MASK (3 << 16)
4138
646b4269 4139/* locked once port is enabled */
040d87f1
KP
4140#define DP_PORT_REVERSAL (1 << 15)
4141
32f9d658
ZW
4142/* eDP */
4143#define DP_PLL_ENABLE (1 << 14)
4144
646b4269 4145/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
4146#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4147
4148#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 4149#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 4150
646b4269 4151/* limit RGB values to avoid confusing TVs */
040d87f1
KP
4152#define DP_COLOR_RANGE_16_235 (1 << 8)
4153
646b4269 4154/* Turn on the audio link */
040d87f1
KP
4155#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4156
646b4269 4157/* vs and hs sync polarity */
040d87f1
KP
4158#define DP_SYNC_VS_HIGH (1 << 4)
4159#define DP_SYNC_HS_HIGH (1 << 3)
4160
646b4269 4161/* A fantasy */
040d87f1
KP
4162#define DP_DETECTED (1 << 2)
4163
646b4269 4164/* The aux channel provides a way to talk to the
040d87f1
KP
4165 * signal sink for DDC etc. Max packet size supported
4166 * is 20 bytes in each direction, hence the 5 fixed
4167 * data registers
4168 */
32f9d658
ZW
4169#define DPA_AUX_CH_CTL 0x64010
4170#define DPA_AUX_CH_DATA1 0x64014
4171#define DPA_AUX_CH_DATA2 0x64018
4172#define DPA_AUX_CH_DATA3 0x6401c
4173#define DPA_AUX_CH_DATA4 0x64020
4174#define DPA_AUX_CH_DATA5 0x64024
4175
040d87f1
KP
4176#define DPB_AUX_CH_CTL 0x64110
4177#define DPB_AUX_CH_DATA1 0x64114
4178#define DPB_AUX_CH_DATA2 0x64118
4179#define DPB_AUX_CH_DATA3 0x6411c
4180#define DPB_AUX_CH_DATA4 0x64120
4181#define DPB_AUX_CH_DATA5 0x64124
4182
4183#define DPC_AUX_CH_CTL 0x64210
4184#define DPC_AUX_CH_DATA1 0x64214
4185#define DPC_AUX_CH_DATA2 0x64218
4186#define DPC_AUX_CH_DATA3 0x6421c
4187#define DPC_AUX_CH_DATA4 0x64220
4188#define DPC_AUX_CH_DATA5 0x64224
4189
4190#define DPD_AUX_CH_CTL 0x64310
4191#define DPD_AUX_CH_DATA1 0x64314
4192#define DPD_AUX_CH_DATA2 0x64318
4193#define DPD_AUX_CH_DATA3 0x6431c
4194#define DPD_AUX_CH_DATA4 0x64320
4195#define DPD_AUX_CH_DATA5 0x64324
4196
4197#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4198#define DP_AUX_CH_CTL_DONE (1 << 30)
4199#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4200#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4201#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4202#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4203#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4204#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4205#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4206#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4207#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4208#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4209#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4210#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4211#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4212#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4213#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4214#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4215#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4216#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4217#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
4218#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4219#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4220#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
4221#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
4222#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 4223#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
4224
4225/*
4226 * Computing GMCH M and N values for the Display Port link
4227 *
4228 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4229 *
4230 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4231 *
4232 * The GMCH value is used internally
4233 *
4234 * bytes_per_pixel is the number of bytes coming out of the plane,
4235 * which is after the LUTs, so we want the bytes for our color format.
4236 * For our current usage, this is always 3, one byte for R, G and B.
4237 */
e3b95f1e
DV
4238#define _PIPEA_DATA_M_G4X 0x70050
4239#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
4240
4241/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 4242#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 4243#define TU_SIZE_SHIFT 25
a65851af 4244#define TU_SIZE_MASK (0x3f << 25)
040d87f1 4245
a65851af
VS
4246#define DATA_LINK_M_N_MASK (0xffffff)
4247#define DATA_LINK_N_MAX (0x800000)
040d87f1 4248
e3b95f1e
DV
4249#define _PIPEA_DATA_N_G4X 0x70054
4250#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
4251#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4252
4253/*
4254 * Computing Link M and N values for the Display Port link
4255 *
4256 * Link M / N = pixel_clock / ls_clk
4257 *
4258 * (the DP spec calls pixel_clock the 'strm_clk')
4259 *
4260 * The Link value is transmitted in the Main Stream
4261 * Attributes and VB-ID.
4262 */
4263
e3b95f1e
DV
4264#define _PIPEA_LINK_M_G4X 0x70060
4265#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
4266#define PIPEA_DP_LINK_M_MASK (0xffffff)
4267
e3b95f1e
DV
4268#define _PIPEA_LINK_N_G4X 0x70064
4269#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
4270#define PIPEA_DP_LINK_N_MASK (0xffffff)
4271
e3b95f1e
DV
4272#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4273#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4274#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4275#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 4276
585fb111
JB
4277/* Display & cursor control */
4278
4279/* Pipe A */
a57c774a 4280#define _PIPEADSL 0x70000
837ba00f
PZ
4281#define DSL_LINEMASK_GEN2 0x00000fff
4282#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 4283#define _PIPEACONF 0x70008
5eddb70b
CW
4284#define PIPECONF_ENABLE (1<<31)
4285#define PIPECONF_DISABLE 0
4286#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 4287#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 4288#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 4289#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
4290#define PIPECONF_SINGLE_WIDE 0
4291#define PIPECONF_PIPE_UNLOCKED 0
4292#define PIPECONF_PIPE_LOCKED (1<<25)
4293#define PIPECONF_PALETTE 0
4294#define PIPECONF_GAMMA (1<<24)
585fb111 4295#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 4296#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 4297#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
4298/* Note that pre-gen3 does not support interlaced display directly. Panel
4299 * fitting must be disabled on pre-ilk for interlaced. */
4300#define PIPECONF_PROGRESSIVE (0 << 21)
4301#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4302#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4303#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4304#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4305/* Ironlake and later have a complete new set of values for interlaced. PFIT
4306 * means panel fitter required, PF means progressive fetch, DBL means power
4307 * saving pixel doubling. */
4308#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4309#define PIPECONF_INTERLACED_ILK (3 << 21)
4310#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4311#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 4312#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 4313#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 4314#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 4315#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 4316#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
4317#define PIPECONF_BPC_MASK (0x7 << 5)
4318#define PIPECONF_8BPC (0<<5)
4319#define PIPECONF_10BPC (1<<5)
4320#define PIPECONF_6BPC (2<<5)
4321#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
4322#define PIPECONF_DITHER_EN (1<<4)
4323#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4324#define PIPECONF_DITHER_TYPE_SP (0<<2)
4325#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4326#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4327#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 4328#define _PIPEASTAT 0x70024
585fb111 4329#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 4330#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
4331#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4332#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 4333#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 4334#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 4335#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
4336#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4337#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4338#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4339#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 4340#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
4341#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4342#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4343#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 4344#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 4345#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
4346#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4347#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 4348#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 4349#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 4350#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 4351#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
4352#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4353#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
4354#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4355#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 4356#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 4357#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 4358#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
4359#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4360#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4361#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4362#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 4363#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 4364#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
4365#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4366#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 4367#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 4368#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
4369#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4370#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 4371#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 4372#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 4373#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
4374#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4375
755e9019
ID
4376#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4377#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4378
84fd4f4e
RB
4379#define PIPE_A_OFFSET 0x70000
4380#define PIPE_B_OFFSET 0x71000
4381#define PIPE_C_OFFSET 0x72000
4382#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
4383/*
4384 * There's actually no pipe EDP. Some pipe registers have
4385 * simply shifted from the pipe to the transcoder, while
4386 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4387 * to access such registers in transcoder EDP.
4388 */
4389#define PIPE_EDP_OFFSET 0x7f000
4390
5c969aa7
DL
4391#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4392 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4393 dev_priv->info.display_mmio_offset)
a57c774a
AK
4394
4395#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4396#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
4397#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4398#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4399#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 4400
756f85cf
PZ
4401#define _PIPE_MISC_A 0x70030
4402#define _PIPE_MISC_B 0x71030
4403#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4404#define PIPEMISC_DITHER_8_BPC (0<<5)
4405#define PIPEMISC_DITHER_10_BPC (1<<5)
4406#define PIPEMISC_DITHER_6_BPC (2<<5)
4407#define PIPEMISC_DITHER_12_BPC (3<<5)
4408#define PIPEMISC_DITHER_ENABLE (1<<4)
4409#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4410#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 4411#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 4412
b41fbda1 4413#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 4414#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
4415#define PIPEB_HLINE_INT_EN (1<<28)
4416#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
4417#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4418#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4419#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 4420#define PIPE_PSR_INT_EN (1<<22)
7983117f 4421#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
4422#define PIPEA_HLINE_INT_EN (1<<20)
4423#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
4424#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4425#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 4426#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
4427#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4428#define PIPEC_HLINE_INT_EN (1<<12)
4429#define PIPEC_VBLANK_INT_EN (1<<11)
4430#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4431#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4432#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 4433
bf67a6fd
VS
4434#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4435#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4436#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4437#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4438#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
4439#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4440#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4441#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4442#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4443#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4444#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4445#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4446#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4447#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
4448#define DPINVGTT_EN_MASK_CHV 0xfff0000
4449#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4450#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4451#define PLANEC_INVALID_GTT_STATUS (1<<9)
4452#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
4453#define CURSORB_INVALID_GTT_STATUS (1<<7)
4454#define CURSORA_INVALID_GTT_STATUS (1<<6)
4455#define SPRITED_INVALID_GTT_STATUS (1<<5)
4456#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4457#define PLANEB_INVALID_GTT_STATUS (1<<3)
4458#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4459#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4460#define PLANEA_INVALID_GTT_STATUS (1<<0)
4461#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 4462#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 4463
b5004720 4464#define DSPARB (dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
4465#define DSPARB_CSTART_MASK (0x7f << 7)
4466#define DSPARB_CSTART_SHIFT 7
4467#define DSPARB_BSTART_MASK (0x7f)
4468#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
4469#define DSPARB_BEND_SHIFT 9 /* on 855 */
4470#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
4471#define DSPARB_SPRITEA_SHIFT_VLV 0
4472#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4473#define DSPARB_SPRITEB_SHIFT_VLV 8
4474#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4475#define DSPARB_SPRITEC_SHIFT_VLV 16
4476#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4477#define DSPARB_SPRITED_SHIFT_VLV 24
4478#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
b5004720 4479#define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
4480#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4481#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4482#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4483#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4484#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4485#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4486#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4487#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4488#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4489#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4490#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4491#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
b5004720 4492#define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
4493#define DSPARB_SPRITEE_SHIFT_VLV 0
4494#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4495#define DSPARB_SPRITEF_SHIFT_VLV 8
4496#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 4497
0a560674 4498/* pnv/gen4/g4x/vlv/chv */
5c969aa7 4499#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
4500#define DSPFW_SR_SHIFT 23
4501#define DSPFW_SR_MASK (0x1ff<<23)
4502#define DSPFW_CURSORB_SHIFT 16
4503#define DSPFW_CURSORB_MASK (0x3f<<16)
4504#define DSPFW_PLANEB_SHIFT 8
4505#define DSPFW_PLANEB_MASK (0x7f<<8)
4506#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4507#define DSPFW_PLANEA_SHIFT 0
4508#define DSPFW_PLANEA_MASK (0x7f<<0)
4509#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4510#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
4511#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4512#define DSPFW_FBC_SR_SHIFT 28
4513#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4514#define DSPFW_FBC_HPLL_SR_SHIFT 24
4515#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4516#define DSPFW_SPRITEB_SHIFT (16)
4517#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4518#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4519#define DSPFW_CURSORA_SHIFT 8
4520#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
4521#define DSPFW_PLANEC_OLD_SHIFT 0
4522#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
4523#define DSPFW_SPRITEA_SHIFT 0
4524#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4525#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4526#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 4527#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 4528#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 4529#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
4530#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4531#define DSPFW_HPLL_CURSOR_SHIFT 16
4532#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
4533#define DSPFW_HPLL_SR_SHIFT 0
4534#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4535
4536/* vlv/chv */
4537#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4538#define DSPFW_SPRITEB_WM1_SHIFT 16
4539#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4540#define DSPFW_CURSORA_WM1_SHIFT 8
4541#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4542#define DSPFW_SPRITEA_WM1_SHIFT 0
4543#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4544#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4545#define DSPFW_PLANEB_WM1_SHIFT 24
4546#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4547#define DSPFW_PLANEA_WM1_SHIFT 16
4548#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4549#define DSPFW_CURSORB_WM1_SHIFT 8
4550#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4551#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4552#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4553#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4554#define DSPFW_SR_WM1_SHIFT 0
4555#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4556#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4557#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4558#define DSPFW_SPRITED_WM1_SHIFT 24
4559#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4560#define DSPFW_SPRITED_SHIFT 16
15665979 4561#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
4562#define DSPFW_SPRITEC_WM1_SHIFT 8
4563#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4564#define DSPFW_SPRITEC_SHIFT 0
15665979 4565#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
0a560674
VS
4566#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4567#define DSPFW_SPRITEF_WM1_SHIFT 24
4568#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4569#define DSPFW_SPRITEF_SHIFT 16
15665979 4570#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
4571#define DSPFW_SPRITEE_WM1_SHIFT 8
4572#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4573#define DSPFW_SPRITEE_SHIFT 0
15665979 4574#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
0a560674
VS
4575#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4576#define DSPFW_PLANEC_WM1_SHIFT 24
4577#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4578#define DSPFW_PLANEC_SHIFT 16
15665979 4579#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
4580#define DSPFW_CURSORC_WM1_SHIFT 8
4581#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4582#define DSPFW_CURSORC_SHIFT 0
4583#define DSPFW_CURSORC_MASK (0x3f<<0)
4584
4585/* vlv/chv high order bits */
4586#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4587#define DSPFW_SR_HI_SHIFT 24
ae80152d 4588#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4589#define DSPFW_SPRITEF_HI_SHIFT 23
4590#define DSPFW_SPRITEF_HI_MASK (1<<23)
4591#define DSPFW_SPRITEE_HI_SHIFT 22
4592#define DSPFW_SPRITEE_HI_MASK (1<<22)
4593#define DSPFW_PLANEC_HI_SHIFT 21
4594#define DSPFW_PLANEC_HI_MASK (1<<21)
4595#define DSPFW_SPRITED_HI_SHIFT 20
4596#define DSPFW_SPRITED_HI_MASK (1<<20)
4597#define DSPFW_SPRITEC_HI_SHIFT 16
4598#define DSPFW_SPRITEC_HI_MASK (1<<16)
4599#define DSPFW_PLANEB_HI_SHIFT 12
4600#define DSPFW_PLANEB_HI_MASK (1<<12)
4601#define DSPFW_SPRITEB_HI_SHIFT 8
4602#define DSPFW_SPRITEB_HI_MASK (1<<8)
4603#define DSPFW_SPRITEA_HI_SHIFT 4
4604#define DSPFW_SPRITEA_HI_MASK (1<<4)
4605#define DSPFW_PLANEA_HI_SHIFT 0
4606#define DSPFW_PLANEA_HI_MASK (1<<0)
4607#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4608#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 4609#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4610#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4611#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4612#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4613#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4614#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4615#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4616#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4617#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4618#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4619#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4620#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4621#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4622#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4623#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4624#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4625#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4626#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4627#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 4628
12a3c055 4629/* drain latency register values*/
1abc4dc7 4630#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 4631#define DDL_CURSOR_SHIFT 24
01e184cc 4632#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 4633#define DDL_PLANE_SHIFT 0
341c526f
VS
4634#define DDL_PRECISION_HIGH (1<<7)
4635#define DDL_PRECISION_LOW (0<<7)
0948c265 4636#define DRAIN_LATENCY_MASK 0x7f
12a3c055 4637
c6beb13e
VS
4638#define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400)
4639#define CBR_PND_DEADLINE_DISABLE (1<<31)
4640
7662c8bd 4641/* FIFO watermark sizes etc */
0e442c60 4642#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
4643#define I915_FIFO_LINE_SIZE 64
4644#define I830_FIFO_LINE_SIZE 32
0e442c60 4645
ceb04246 4646#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 4647#define G4X_FIFO_SIZE 127
1b07e04e
ZY
4648#define I965_FIFO_SIZE 512
4649#define I945_FIFO_SIZE 127
7662c8bd 4650#define I915_FIFO_SIZE 95
dff33cfc 4651#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 4652#define I830_FIFO_SIZE 95
0e442c60 4653
ceb04246 4654#define VALLEYVIEW_MAX_WM 0xff
0e442c60 4655#define G4X_MAX_WM 0x3f
7662c8bd
SL
4656#define I915_MAX_WM 0x3f
4657
f2b115e6
AJ
4658#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4659#define PINEVIEW_FIFO_LINE_SIZE 64
4660#define PINEVIEW_MAX_WM 0x1ff
4661#define PINEVIEW_DFT_WM 0x3f
4662#define PINEVIEW_DFT_HPLLOFF_WM 0
4663#define PINEVIEW_GUARD_WM 10
4664#define PINEVIEW_CURSOR_FIFO 64
4665#define PINEVIEW_CURSOR_MAX_WM 0x3f
4666#define PINEVIEW_CURSOR_DFT_WM 0
4667#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 4668
ceb04246 4669#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
4670#define I965_CURSOR_FIFO 64
4671#define I965_CURSOR_MAX_WM 32
4672#define I965_CURSOR_DFT_WM 8
7f8a8569 4673
fae1267d
PB
4674/* Watermark register definitions for SKL */
4675#define CUR_WM_A_0 0x70140
4676#define CUR_WM_B_0 0x71140
4677#define PLANE_WM_1_A_0 0x70240
4678#define PLANE_WM_1_B_0 0x71240
4679#define PLANE_WM_2_A_0 0x70340
4680#define PLANE_WM_2_B_0 0x71340
4681#define PLANE_WM_TRANS_1_A_0 0x70268
4682#define PLANE_WM_TRANS_1_B_0 0x71268
4683#define PLANE_WM_TRANS_2_A_0 0x70368
4684#define PLANE_WM_TRANS_2_B_0 0x71368
4685#define CUR_WM_TRANS_A_0 0x70168
4686#define CUR_WM_TRANS_B_0 0x71168
4687#define PLANE_WM_EN (1 << 31)
4688#define PLANE_WM_LINES_SHIFT 14
4689#define PLANE_WM_LINES_MASK 0x1f
4690#define PLANE_WM_BLOCKS_MASK 0x3ff
4691
4692#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4693#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4694#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4695
4696#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4697#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4698#define _PLANE_WM_BASE(pipe, plane) \
4699 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4700#define PLANE_WM(pipe, plane, level) \
4701 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4702#define _PLANE_WM_TRANS_1(pipe) \
4703 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4704#define _PLANE_WM_TRANS_2(pipe) \
4705 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4706#define PLANE_WM_TRANS(pipe, plane) \
4707 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4708
7f8a8569
ZW
4709/* define the Watermark register on Ironlake */
4710#define WM0_PIPEA_ILK 0x45100
1996d624 4711#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 4712#define WM0_PIPE_PLANE_SHIFT 16
1996d624 4713#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 4714#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 4715#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
4716
4717#define WM0_PIPEB_ILK 0x45104
d6c892df 4718#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
4719#define WM1_LP_ILK 0x45108
4720#define WM1_LP_SR_EN (1<<31)
4721#define WM1_LP_LATENCY_SHIFT 24
4722#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
4723#define WM1_LP_FBC_MASK (0xf<<20)
4724#define WM1_LP_FBC_SHIFT 20
416f4727 4725#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 4726#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 4727#define WM1_LP_SR_SHIFT 8
1996d624 4728#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
4729#define WM2_LP_ILK 0x4510c
4730#define WM2_LP_EN (1<<31)
4731#define WM3_LP_ILK 0x45110
4732#define WM3_LP_EN (1<<31)
4733#define WM1S_LP_ILK 0x45120
b840d907
JB
4734#define WM2S_LP_IVB 0x45124
4735#define WM3S_LP_IVB 0x45128
dd8849c8 4736#define WM1S_LP_EN (1<<31)
7f8a8569 4737
cca32e9a
PZ
4738#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4739 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4740 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4741
7f8a8569
ZW
4742/* Memory latency timer register */
4743#define MLTR_ILK 0x11222
b79d4990
JB
4744#define MLTR_WM1_SHIFT 0
4745#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
4746/* the unit of memory self-refresh latency time is 0.5us */
4747#define ILK_SRLT_MASK 0x3f
4748
1398261a
YL
4749
4750/* the address where we get all kinds of latency value */
4751#define SSKPD 0x5d10
4752#define SSKPD_WM_MASK 0x3f
4753#define SSKPD_WM0_SHIFT 0
4754#define SSKPD_WM1_SHIFT 8
4755#define SSKPD_WM2_SHIFT 16
4756#define SSKPD_WM3_SHIFT 24
4757
585fb111
JB
4758/*
4759 * The two pipe frame counter registers are not synchronized, so
4760 * reading a stable value is somewhat tricky. The following code
4761 * should work:
4762 *
4763 * do {
4764 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4765 * PIPE_FRAME_HIGH_SHIFT;
4766 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4767 * PIPE_FRAME_LOW_SHIFT);
4768 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4769 * PIPE_FRAME_HIGH_SHIFT);
4770 * } while (high1 != high2);
4771 * frame = (high1 << 8) | low1;
4772 */
25a2e2d0 4773#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
4774#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4775#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 4776#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
4777#define PIPE_FRAME_LOW_MASK 0xff000000
4778#define PIPE_FRAME_LOW_SHIFT 24
4779#define PIPE_PIXEL_MASK 0x00ffffff
4780#define PIPE_PIXEL_SHIFT 0
9880b7a5 4781/* GM45+ just has to be different */
eb6008ad
RB
4782#define _PIPEA_FRMCOUNT_GM45 0x70040
4783#define _PIPEA_FLIPCOUNT_GM45 0x70044
4784#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
75f7f3ec 4785#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
585fb111
JB
4786
4787/* Cursor A & B regs */
5efb3e28 4788#define _CURACNTR 0x70080
14b60391
JB
4789/* Old style CUR*CNTR flags (desktop 8xx) */
4790#define CURSOR_ENABLE 0x80000000
4791#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
4792#define CURSOR_STRIDE_SHIFT 28
4793#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 4794#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4795#define CURSOR_FORMAT_SHIFT 24
4796#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4797#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4798#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4799#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4800#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4801#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4802/* New style CUR*CNTR flags */
4803#define CURSOR_MODE 0x27
585fb111 4804#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4805#define CURSOR_MODE_128_32B_AX 0x02
4806#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4807#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4808#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4809#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4810#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4811#define MCURSOR_PIPE_SELECT (1 << 28)
4812#define MCURSOR_PIPE_A 0x00
4813#define MCURSOR_PIPE_B (1 << 28)
585fb111 4814#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 4815#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 4816#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4817#define _CURABASE 0x70084
4818#define _CURAPOS 0x70088
585fb111
JB
4819#define CURSOR_POS_MASK 0x007FF
4820#define CURSOR_POS_SIGN 0x8000
4821#define CURSOR_X_SHIFT 0
4822#define CURSOR_Y_SHIFT 16
14b60391 4823#define CURSIZE 0x700a0
5efb3e28
VS
4824#define _CURBCNTR 0x700c0
4825#define _CURBBASE 0x700c4
4826#define _CURBPOS 0x700c8
585fb111 4827
65a21cd6
JB
4828#define _CURBCNTR_IVB 0x71080
4829#define _CURBBASE_IVB 0x71084
4830#define _CURBPOS_IVB 0x71088
4831
5efb3e28
VS
4832#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4833 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4834 dev_priv->info.display_mmio_offset)
4835
4836#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4837#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4838#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4839
5efb3e28
VS
4840#define CURSOR_A_OFFSET 0x70080
4841#define CURSOR_B_OFFSET 0x700c0
4842#define CHV_CURSOR_C_OFFSET 0x700e0
4843#define IVB_CURSOR_B_OFFSET 0x71080
4844#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4845
585fb111 4846/* Display A control */
a57c774a 4847#define _DSPACNTR 0x70180
585fb111
JB
4848#define DISPLAY_PLANE_ENABLE (1<<31)
4849#define DISPLAY_PLANE_DISABLE 0
4850#define DISPPLANE_GAMMA_ENABLE (1<<30)
4851#define DISPPLANE_GAMMA_DISABLE 0
4852#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4853#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4854#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4855#define DISPPLANE_BGRA555 (0x3<<26)
4856#define DISPPLANE_BGRX555 (0x4<<26)
4857#define DISPPLANE_BGRX565 (0x5<<26)
4858#define DISPPLANE_BGRX888 (0x6<<26)
4859#define DISPPLANE_BGRA888 (0x7<<26)
4860#define DISPPLANE_RGBX101010 (0x8<<26)
4861#define DISPPLANE_RGBA101010 (0x9<<26)
4862#define DISPPLANE_BGRX101010 (0xa<<26)
4863#define DISPPLANE_RGBX161616 (0xc<<26)
4864#define DISPPLANE_RGBX888 (0xe<<26)
4865#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4866#define DISPPLANE_STEREO_ENABLE (1<<25)
4867#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4868#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4869#define DISPPLANE_SEL_PIPE_SHIFT 24
4870#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 4871#define DISPPLANE_SEL_PIPE_A 0
b24e7179 4872#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
4873#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4874#define DISPPLANE_SRC_KEY_DISABLE 0
4875#define DISPPLANE_LINE_DOUBLE (1<<20)
4876#define DISPPLANE_NO_LINE_DOUBLE 0
4877#define DISPPLANE_STEREO_POLARITY_FIRST 0
4878#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
4879#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4880#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 4881#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 4882#define DISPPLANE_TILED (1<<10)
c14b0485 4883#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
4884#define _DSPAADDR 0x70184
4885#define _DSPASTRIDE 0x70188
4886#define _DSPAPOS 0x7018C /* reserved */
4887#define _DSPASIZE 0x70190
4888#define _DSPASURF 0x7019C /* 965+ only */
4889#define _DSPATILEOFF 0x701A4 /* 965+ only */
4890#define _DSPAOFFSET 0x701A4 /* HSW */
4891#define _DSPASURFLIVE 0x701AC
4892
4893#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4894#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4895#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4896#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4897#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4898#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4899#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 4900#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
4901#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4902#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 4903
c14b0485
VS
4904/* CHV pipe B blender and primary plane */
4905#define _CHV_BLEND_A 0x60a00
4906#define CHV_BLEND_LEGACY (0<<30)
4907#define CHV_BLEND_ANDROID (1<<30)
4908#define CHV_BLEND_MPO (2<<30)
4909#define CHV_BLEND_MASK (3<<30)
4910#define _CHV_CANVAS_A 0x60a04
4911#define _PRIMPOS_A 0x60a08
4912#define _PRIMSIZE_A 0x60a0c
4913#define _PRIMCNSTALPHA_A 0x60a10
4914#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4915
4916#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4917#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4918#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4919#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4920#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4921
446f2545
AR
4922/* Display/Sprite base address macros */
4923#define DISP_BASEADDR_MASK (0xfffff000)
4924#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4925#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 4926
585fb111 4927/* VBIOS flags */
5c969aa7
DL
4928#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4929#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4930#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4931#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4932#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4933#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4934#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4935#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4936#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4937#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4938#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4939#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4940#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
4941
4942/* Pipe B */
5c969aa7
DL
4943#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4944#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4945#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
4946#define _PIPEBFRAMEHIGH 0x71040
4947#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
4948#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4949#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 4950
585fb111
JB
4951
4952/* Display B control */
5c969aa7 4953#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
4954#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4955#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4956#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4957#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
4958#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4959#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4960#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4961#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4962#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4963#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4964#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4965#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4966
b840d907
JB
4967/* Sprite A control */
4968#define _DVSACNTR 0x72180
4969#define DVS_ENABLE (1<<31)
4970#define DVS_GAMMA_ENABLE (1<<30)
4971#define DVS_PIXFORMAT_MASK (3<<25)
4972#define DVS_FORMAT_YUV422 (0<<25)
4973#define DVS_FORMAT_RGBX101010 (1<<25)
4974#define DVS_FORMAT_RGBX888 (2<<25)
4975#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 4976#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 4977#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 4978#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
4979#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4980#define DVS_YUV_ORDER_YUYV (0<<16)
4981#define DVS_YUV_ORDER_UYVY (1<<16)
4982#define DVS_YUV_ORDER_YVYU (2<<16)
4983#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 4984#define DVS_ROTATE_180 (1<<15)
b840d907
JB
4985#define DVS_DEST_KEY (1<<2)
4986#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4987#define DVS_TILED (1<<10)
4988#define _DVSALINOFF 0x72184
4989#define _DVSASTRIDE 0x72188
4990#define _DVSAPOS 0x7218c
4991#define _DVSASIZE 0x72190
4992#define _DVSAKEYVAL 0x72194
4993#define _DVSAKEYMSK 0x72198
4994#define _DVSASURF 0x7219c
4995#define _DVSAKEYMAXVAL 0x721a0
4996#define _DVSATILEOFF 0x721a4
4997#define _DVSASURFLIVE 0x721ac
4998#define _DVSASCALE 0x72204
4999#define DVS_SCALE_ENABLE (1<<31)
5000#define DVS_FILTER_MASK (3<<29)
5001#define DVS_FILTER_MEDIUM (0<<29)
5002#define DVS_FILTER_ENHANCING (1<<29)
5003#define DVS_FILTER_SOFTENING (2<<29)
5004#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5005#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5006#define _DVSAGAMC 0x72300
5007
5008#define _DVSBCNTR 0x73180
5009#define _DVSBLINOFF 0x73184
5010#define _DVSBSTRIDE 0x73188
5011#define _DVSBPOS 0x7318c
5012#define _DVSBSIZE 0x73190
5013#define _DVSBKEYVAL 0x73194
5014#define _DVSBKEYMSK 0x73198
5015#define _DVSBSURF 0x7319c
5016#define _DVSBKEYMAXVAL 0x731a0
5017#define _DVSBTILEOFF 0x731a4
5018#define _DVSBSURFLIVE 0x731ac
5019#define _DVSBSCALE 0x73204
5020#define _DVSBGAMC 0x73300
5021
5022#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5023#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5024#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5025#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
5026#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 5027#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
5028#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5029#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5030#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
5031#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5032#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 5033#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
5034
5035#define _SPRA_CTL 0x70280
5036#define SPRITE_ENABLE (1<<31)
5037#define SPRITE_GAMMA_ENABLE (1<<30)
5038#define SPRITE_PIXFORMAT_MASK (7<<25)
5039#define SPRITE_FORMAT_YUV422 (0<<25)
5040#define SPRITE_FORMAT_RGBX101010 (1<<25)
5041#define SPRITE_FORMAT_RGBX888 (2<<25)
5042#define SPRITE_FORMAT_RGBX161616 (3<<25)
5043#define SPRITE_FORMAT_YUV444 (4<<25)
5044#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 5045#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
5046#define SPRITE_SOURCE_KEY (1<<22)
5047#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5048#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5049#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5050#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5051#define SPRITE_YUV_ORDER_YUYV (0<<16)
5052#define SPRITE_YUV_ORDER_UYVY (1<<16)
5053#define SPRITE_YUV_ORDER_YVYU (2<<16)
5054#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 5055#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
5056#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5057#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5058#define SPRITE_TILED (1<<10)
5059#define SPRITE_DEST_KEY (1<<2)
5060#define _SPRA_LINOFF 0x70284
5061#define _SPRA_STRIDE 0x70288
5062#define _SPRA_POS 0x7028c
5063#define _SPRA_SIZE 0x70290
5064#define _SPRA_KEYVAL 0x70294
5065#define _SPRA_KEYMSK 0x70298
5066#define _SPRA_SURF 0x7029c
5067#define _SPRA_KEYMAX 0x702a0
5068#define _SPRA_TILEOFF 0x702a4
c54173a8 5069#define _SPRA_OFFSET 0x702a4
32ae46bf 5070#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
5071#define _SPRA_SCALE 0x70304
5072#define SPRITE_SCALE_ENABLE (1<<31)
5073#define SPRITE_FILTER_MASK (3<<29)
5074#define SPRITE_FILTER_MEDIUM (0<<29)
5075#define SPRITE_FILTER_ENHANCING (1<<29)
5076#define SPRITE_FILTER_SOFTENING (2<<29)
5077#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5078#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5079#define _SPRA_GAMC 0x70400
5080
5081#define _SPRB_CTL 0x71280
5082#define _SPRB_LINOFF 0x71284
5083#define _SPRB_STRIDE 0x71288
5084#define _SPRB_POS 0x7128c
5085#define _SPRB_SIZE 0x71290
5086#define _SPRB_KEYVAL 0x71294
5087#define _SPRB_KEYMSK 0x71298
5088#define _SPRB_SURF 0x7129c
5089#define _SPRB_KEYMAX 0x712a0
5090#define _SPRB_TILEOFF 0x712a4
c54173a8 5091#define _SPRB_OFFSET 0x712a4
32ae46bf 5092#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
5093#define _SPRB_SCALE 0x71304
5094#define _SPRB_GAMC 0x71400
5095
5096#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5097#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5098#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5099#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
5100#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5101#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5102#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5103#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5104#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5105#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 5106#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
5107#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5108#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 5109#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 5110
921c3b67 5111#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 5112#define SP_ENABLE (1<<31)
4ea67bc7 5113#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
5114#define SP_PIXFORMAT_MASK (0xf<<26)
5115#define SP_FORMAT_YUV422 (0<<26)
5116#define SP_FORMAT_BGR565 (5<<26)
5117#define SP_FORMAT_BGRX8888 (6<<26)
5118#define SP_FORMAT_BGRA8888 (7<<26)
5119#define SP_FORMAT_RGBX1010102 (8<<26)
5120#define SP_FORMAT_RGBA1010102 (9<<26)
5121#define SP_FORMAT_RGBX8888 (0xe<<26)
5122#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 5123#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
5124#define SP_SOURCE_KEY (1<<22)
5125#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5126#define SP_YUV_ORDER_YUYV (0<<16)
5127#define SP_YUV_ORDER_UYVY (1<<16)
5128#define SP_YUV_ORDER_YVYU (2<<16)
5129#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 5130#define SP_ROTATE_180 (1<<15)
7f1f3851 5131#define SP_TILED (1<<10)
c14b0485 5132#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
5133#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5134#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5135#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5136#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5137#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5138#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5139#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5140#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5141#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5142#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 5143#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
5144#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
5145
5146#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5147#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5148#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5149#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5150#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5151#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5152#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5153#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5154#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5155#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5156#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5157#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
5158
5159#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
5160#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
5161#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
5162#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
5163#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
5164#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
5165#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
5166#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
5167#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5168#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
5169#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
5170#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
5171
6ca2aeb2
VS
5172/*
5173 * CHV pipe B sprite CSC
5174 *
5175 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5176 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5177 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5178 */
5179#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5180#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5181#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
5182#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5183#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5184
5185#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5186#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5187#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5188#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5189#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
5190#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5191#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5192
5193#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5194#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5195#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
5196#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5197#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5198
5199#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5200#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5201#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
5202#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5203#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5204
70d21f0e
DL
5205/* Skylake plane registers */
5206
5207#define _PLANE_CTL_1_A 0x70180
5208#define _PLANE_CTL_2_A 0x70280
5209#define _PLANE_CTL_3_A 0x70380
5210#define PLANE_CTL_ENABLE (1 << 31)
5211#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5212#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5213#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5214#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5215#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5216#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5217#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5218#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5219#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5220#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5221#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
5222#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5223#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5224#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
5225#define PLANE_CTL_ORDER_BGRX (0 << 20)
5226#define PLANE_CTL_ORDER_RGBX (1 << 20)
5227#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5228#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5229#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5230#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5231#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5232#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5233#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5234#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5235#define PLANE_CTL_TILED_MASK (0x7 << 10)
5236#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5237#define PLANE_CTL_TILED_X ( 1 << 10)
5238#define PLANE_CTL_TILED_Y ( 4 << 10)
5239#define PLANE_CTL_TILED_YF ( 5 << 10)
5240#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5241#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5242#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5243#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
5244#define PLANE_CTL_ROTATE_MASK 0x3
5245#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 5246#define PLANE_CTL_ROTATE_90 0x1
1447dde0 5247#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 5248#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
5249#define _PLANE_STRIDE_1_A 0x70188
5250#define _PLANE_STRIDE_2_A 0x70288
5251#define _PLANE_STRIDE_3_A 0x70388
5252#define _PLANE_POS_1_A 0x7018c
5253#define _PLANE_POS_2_A 0x7028c
5254#define _PLANE_POS_3_A 0x7038c
5255#define _PLANE_SIZE_1_A 0x70190
5256#define _PLANE_SIZE_2_A 0x70290
5257#define _PLANE_SIZE_3_A 0x70390
5258#define _PLANE_SURF_1_A 0x7019c
5259#define _PLANE_SURF_2_A 0x7029c
5260#define _PLANE_SURF_3_A 0x7039c
5261#define _PLANE_OFFSET_1_A 0x701a4
5262#define _PLANE_OFFSET_2_A 0x702a4
5263#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
5264#define _PLANE_KEYVAL_1_A 0x70194
5265#define _PLANE_KEYVAL_2_A 0x70294
5266#define _PLANE_KEYMSK_1_A 0x70198
5267#define _PLANE_KEYMSK_2_A 0x70298
5268#define _PLANE_KEYMAX_1_A 0x701a0
5269#define _PLANE_KEYMAX_2_A 0x702a0
8211bd5b
DL
5270#define _PLANE_BUF_CFG_1_A 0x7027c
5271#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
5272#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5273#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e
DL
5274
5275#define _PLANE_CTL_1_B 0x71180
5276#define _PLANE_CTL_2_B 0x71280
5277#define _PLANE_CTL_3_B 0x71380
5278#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5279#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5280#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5281#define PLANE_CTL(pipe, plane) \
5282 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5283
5284#define _PLANE_STRIDE_1_B 0x71188
5285#define _PLANE_STRIDE_2_B 0x71288
5286#define _PLANE_STRIDE_3_B 0x71388
5287#define _PLANE_STRIDE_1(pipe) \
5288 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5289#define _PLANE_STRIDE_2(pipe) \
5290 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5291#define _PLANE_STRIDE_3(pipe) \
5292 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5293#define PLANE_STRIDE(pipe, plane) \
5294 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5295
5296#define _PLANE_POS_1_B 0x7118c
5297#define _PLANE_POS_2_B 0x7128c
5298#define _PLANE_POS_3_B 0x7138c
5299#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5300#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5301#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5302#define PLANE_POS(pipe, plane) \
5303 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5304
5305#define _PLANE_SIZE_1_B 0x71190
5306#define _PLANE_SIZE_2_B 0x71290
5307#define _PLANE_SIZE_3_B 0x71390
5308#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5309#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5310#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5311#define PLANE_SIZE(pipe, plane) \
5312 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5313
5314#define _PLANE_SURF_1_B 0x7119c
5315#define _PLANE_SURF_2_B 0x7129c
5316#define _PLANE_SURF_3_B 0x7139c
5317#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5318#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5319#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5320#define PLANE_SURF(pipe, plane) \
5321 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5322
5323#define _PLANE_OFFSET_1_B 0x711a4
5324#define _PLANE_OFFSET_2_B 0x712a4
5325#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5326#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5327#define PLANE_OFFSET(pipe, plane) \
5328 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5329
dc2a41b4
DL
5330#define _PLANE_KEYVAL_1_B 0x71194
5331#define _PLANE_KEYVAL_2_B 0x71294
5332#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5333#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5334#define PLANE_KEYVAL(pipe, plane) \
5335 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5336
5337#define _PLANE_KEYMSK_1_B 0x71198
5338#define _PLANE_KEYMSK_2_B 0x71298
5339#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5340#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5341#define PLANE_KEYMSK(pipe, plane) \
5342 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5343
5344#define _PLANE_KEYMAX_1_B 0x711a0
5345#define _PLANE_KEYMAX_2_B 0x712a0
5346#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5347#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5348#define PLANE_KEYMAX(pipe, plane) \
5349 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5350
8211bd5b
DL
5351#define _PLANE_BUF_CFG_1_B 0x7127c
5352#define _PLANE_BUF_CFG_2_B 0x7137c
5353#define _PLANE_BUF_CFG_1(pipe) \
5354 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5355#define _PLANE_BUF_CFG_2(pipe) \
5356 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5357#define PLANE_BUF_CFG(pipe, plane) \
5358 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5359
2cd601c6
CK
5360#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5361#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5362#define _PLANE_NV12_BUF_CFG_1(pipe) \
5363 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5364#define _PLANE_NV12_BUF_CFG_2(pipe) \
5365 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5366#define PLANE_NV12_BUF_CFG(pipe, plane) \
5367 _PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
5368
8211bd5b
DL
5369/* SKL new cursor registers */
5370#define _CUR_BUF_CFG_A 0x7017c
5371#define _CUR_BUF_CFG_B 0x7117c
5372#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5373
585fb111
JB
5374/* VBIOS regs */
5375#define VGACNTRL 0x71400
5376# define VGA_DISP_DISABLE (1 << 31)
5377# define VGA_2X_MODE (1 << 30)
5378# define VGA_PIPE_B_SELECT (1 << 29)
5379
766aa1c4
VS
5380#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
5381
f2b115e6 5382/* Ironlake */
b9055052
ZW
5383
5384#define CPU_VGACNTRL 0x41000
5385
5386#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
5387#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5388#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
5389#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
5390#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
5391#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
5392#define DIGITAL_PORTA_NO_DETECT (0 << 0)
5393#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
5394#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
5395
5396/* refresh rate hardware control */
5397#define RR_HW_CTL 0x45300
5398#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5399#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5400
5401#define FDI_PLL_BIOS_0 0x46000
021357ac 5402#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
5403#define FDI_PLL_BIOS_1 0x46004
5404#define FDI_PLL_BIOS_2 0x46008
5405#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
5406#define DISPLAY_PORT_PLL_BIOS_1 0x46010
5407#define DISPLAY_PORT_PLL_BIOS_2 0x46014
5408
8956c8bb
EA
5409#define PCH_3DCGDIS0 0x46020
5410# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5411# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5412
06f37751
EA
5413#define PCH_3DCGDIS1 0x46024
5414# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5415
b9055052
ZW
5416#define FDI_PLL_FREQ_CTL 0x46030
5417#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5418#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5419#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5420
5421
a57c774a 5422#define _PIPEA_DATA_M1 0x60030
5eddb70b 5423#define PIPE_DATA_M1_OFFSET 0
a57c774a 5424#define _PIPEA_DATA_N1 0x60034
5eddb70b 5425#define PIPE_DATA_N1_OFFSET 0
b9055052 5426
a57c774a 5427#define _PIPEA_DATA_M2 0x60038
5eddb70b 5428#define PIPE_DATA_M2_OFFSET 0
a57c774a 5429#define _PIPEA_DATA_N2 0x6003c
5eddb70b 5430#define PIPE_DATA_N2_OFFSET 0
b9055052 5431
a57c774a 5432#define _PIPEA_LINK_M1 0x60040
5eddb70b 5433#define PIPE_LINK_M1_OFFSET 0
a57c774a 5434#define _PIPEA_LINK_N1 0x60044
5eddb70b 5435#define PIPE_LINK_N1_OFFSET 0
b9055052 5436
a57c774a 5437#define _PIPEA_LINK_M2 0x60048
5eddb70b 5438#define PIPE_LINK_M2_OFFSET 0
a57c774a 5439#define _PIPEA_LINK_N2 0x6004c
5eddb70b 5440#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
5441
5442/* PIPEB timing regs are same start from 0x61000 */
5443
a57c774a
AK
5444#define _PIPEB_DATA_M1 0x61030
5445#define _PIPEB_DATA_N1 0x61034
5446#define _PIPEB_DATA_M2 0x61038
5447#define _PIPEB_DATA_N2 0x6103c
5448#define _PIPEB_LINK_M1 0x61040
5449#define _PIPEB_LINK_N1 0x61044
5450#define _PIPEB_LINK_M2 0x61048
5451#define _PIPEB_LINK_N2 0x6104c
5452
5453#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5454#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5455#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5456#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5457#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5458#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5459#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5460#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
5461
5462/* CPU panel fitter */
9db4a9c7
JB
5463/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5464#define _PFA_CTL_1 0x68080
5465#define _PFB_CTL_1 0x68880
b9055052 5466#define PF_ENABLE (1<<31)
13888d78
PZ
5467#define PF_PIPE_SEL_MASK_IVB (3<<29)
5468#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
5469#define PF_FILTER_MASK (3<<23)
5470#define PF_FILTER_PROGRAMMED (0<<23)
5471#define PF_FILTER_MED_3x3 (1<<23)
5472#define PF_FILTER_EDGE_ENHANCE (2<<23)
5473#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
5474#define _PFA_WIN_SZ 0x68074
5475#define _PFB_WIN_SZ 0x68874
5476#define _PFA_WIN_POS 0x68070
5477#define _PFB_WIN_POS 0x68870
5478#define _PFA_VSCALE 0x68084
5479#define _PFB_VSCALE 0x68884
5480#define _PFA_HSCALE 0x68090
5481#define _PFB_HSCALE 0x68890
5482
5483#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5484#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5485#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5486#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5487#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 5488
bd2e244f
JB
5489#define _PSA_CTL 0x68180
5490#define _PSB_CTL 0x68980
5491#define PS_ENABLE (1<<31)
5492#define _PSA_WIN_SZ 0x68174
5493#define _PSB_WIN_SZ 0x68974
5494#define _PSA_WIN_POS 0x68170
5495#define _PSB_WIN_POS 0x68970
5496
5497#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5498#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5499#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5500
1c9a2d4a
CK
5501/*
5502 * Skylake scalers
5503 */
5504#define _PS_1A_CTRL 0x68180
5505#define _PS_2A_CTRL 0x68280
5506#define _PS_1B_CTRL 0x68980
5507#define _PS_2B_CTRL 0x68A80
5508#define _PS_1C_CTRL 0x69180
5509#define PS_SCALER_EN (1 << 31)
5510#define PS_SCALER_MODE_MASK (3 << 28)
5511#define PS_SCALER_MODE_DYN (0 << 28)
5512#define PS_SCALER_MODE_HQ (1 << 28)
5513#define PS_PLANE_SEL_MASK (7 << 25)
5514#define PS_PLANE_SEL(plane) ((plane + 1) << 25)
5515#define PS_FILTER_MASK (3 << 23)
5516#define PS_FILTER_MEDIUM (0 << 23)
5517#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5518#define PS_FILTER_BILINEAR (3 << 23)
5519#define PS_VERT3TAP (1 << 21)
5520#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5521#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5522#define PS_PWRUP_PROGRESS (1 << 17)
5523#define PS_V_FILTER_BYPASS (1 << 8)
5524#define PS_VADAPT_EN (1 << 7)
5525#define PS_VADAPT_MODE_MASK (3 << 5)
5526#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5527#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5528#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5529
5530#define _PS_PWR_GATE_1A 0x68160
5531#define _PS_PWR_GATE_2A 0x68260
5532#define _PS_PWR_GATE_1B 0x68960
5533#define _PS_PWR_GATE_2B 0x68A60
5534#define _PS_PWR_GATE_1C 0x69160
5535#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5536#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5537#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5538#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5539#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5540#define PS_PWR_GATE_SLPEN_8 0
5541#define PS_PWR_GATE_SLPEN_16 1
5542#define PS_PWR_GATE_SLPEN_24 2
5543#define PS_PWR_GATE_SLPEN_32 3
5544
5545#define _PS_WIN_POS_1A 0x68170
5546#define _PS_WIN_POS_2A 0x68270
5547#define _PS_WIN_POS_1B 0x68970
5548#define _PS_WIN_POS_2B 0x68A70
5549#define _PS_WIN_POS_1C 0x69170
5550
5551#define _PS_WIN_SZ_1A 0x68174
5552#define _PS_WIN_SZ_2A 0x68274
5553#define _PS_WIN_SZ_1B 0x68974
5554#define _PS_WIN_SZ_2B 0x68A74
5555#define _PS_WIN_SZ_1C 0x69174
5556
5557#define _PS_VSCALE_1A 0x68184
5558#define _PS_VSCALE_2A 0x68284
5559#define _PS_VSCALE_1B 0x68984
5560#define _PS_VSCALE_2B 0x68A84
5561#define _PS_VSCALE_1C 0x69184
5562
5563#define _PS_HSCALE_1A 0x68190
5564#define _PS_HSCALE_2A 0x68290
5565#define _PS_HSCALE_1B 0x68990
5566#define _PS_HSCALE_2B 0x68A90
5567#define _PS_HSCALE_1C 0x69190
5568
5569#define _PS_VPHASE_1A 0x68188
5570#define _PS_VPHASE_2A 0x68288
5571#define _PS_VPHASE_1B 0x68988
5572#define _PS_VPHASE_2B 0x68A88
5573#define _PS_VPHASE_1C 0x69188
5574
5575#define _PS_HPHASE_1A 0x68194
5576#define _PS_HPHASE_2A 0x68294
5577#define _PS_HPHASE_1B 0x68994
5578#define _PS_HPHASE_2B 0x68A94
5579#define _PS_HPHASE_1C 0x69194
5580
5581#define _PS_ECC_STAT_1A 0x681D0
5582#define _PS_ECC_STAT_2A 0x682D0
5583#define _PS_ECC_STAT_1B 0x689D0
5584#define _PS_ECC_STAT_2B 0x68AD0
5585#define _PS_ECC_STAT_1C 0x691D0
5586
5587#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5588#define SKL_PS_CTRL(pipe, id) _PIPE(pipe, \
5589 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5590 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5591#define SKL_PS_PWR_GATE(pipe, id) _PIPE(pipe, \
5592 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5593 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5594#define SKL_PS_WIN_POS(pipe, id) _PIPE(pipe, \
5595 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5596 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5597#define SKL_PS_WIN_SZ(pipe, id) _PIPE(pipe, \
5598 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5599 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5600#define SKL_PS_VSCALE(pipe, id) _PIPE(pipe, \
5601 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5602 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5603#define SKL_PS_HSCALE(pipe, id) _PIPE(pipe, \
5604 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5605 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5606#define SKL_PS_VPHASE(pipe, id) _PIPE(pipe, \
5607 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5608 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5609#define SKL_PS_HPHASE(pipe, id) _PIPE(pipe, \
5610 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5611 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5612#define SKL_PS_ECC_STAT(pipe, id) _PIPE(pipe, \
5613 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
5614 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)
5615
b9055052 5616/* legacy palette */
9db4a9c7
JB
5617#define _LGC_PALETTE_A 0x4a000
5618#define _LGC_PALETTE_B 0x4a800
5619#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 5620
42db64ef
PZ
5621#define _GAMMA_MODE_A 0x4a480
5622#define _GAMMA_MODE_B 0x4ac80
5623#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5624#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
5625#define GAMMA_MODE_MODE_8BIT (0 << 0)
5626#define GAMMA_MODE_MODE_10BIT (1 << 0)
5627#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
5628#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5629
b9055052
ZW
5630/* interrupts */
5631#define DE_MASTER_IRQ_CONTROL (1 << 31)
5632#define DE_SPRITEB_FLIP_DONE (1 << 29)
5633#define DE_SPRITEA_FLIP_DONE (1 << 28)
5634#define DE_PLANEB_FLIP_DONE (1 << 27)
5635#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 5636#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
5637#define DE_PCU_EVENT (1 << 25)
5638#define DE_GTT_FAULT (1 << 24)
5639#define DE_POISON (1 << 23)
5640#define DE_PERFORM_COUNTER (1 << 22)
5641#define DE_PCH_EVENT (1 << 21)
5642#define DE_AUX_CHANNEL_A (1 << 20)
5643#define DE_DP_A_HOTPLUG (1 << 19)
5644#define DE_GSE (1 << 18)
5645#define DE_PIPEB_VBLANK (1 << 15)
5646#define DE_PIPEB_EVEN_FIELD (1 << 14)
5647#define DE_PIPEB_ODD_FIELD (1 << 13)
5648#define DE_PIPEB_LINE_COMPARE (1 << 12)
5649#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 5650#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
5651#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5652#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 5653#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
5654#define DE_PIPEA_EVEN_FIELD (1 << 6)
5655#define DE_PIPEA_ODD_FIELD (1 << 5)
5656#define DE_PIPEA_LINE_COMPARE (1 << 4)
5657#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 5658#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 5659#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 5660#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 5661#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 5662
b1f14ad0 5663/* More Ivybridge lolz */
8664281b 5664#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
5665#define DE_GSE_IVB (1<<29)
5666#define DE_PCH_EVENT_IVB (1<<28)
5667#define DE_DP_A_HOTPLUG_IVB (1<<27)
5668#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
5669#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5670#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5671#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 5672#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 5673#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 5674#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
5675#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5676#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 5677#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 5678#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
5679#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5680
7eea1ddf
JB
5681#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5682#define MASTER_INTERRUPT_ENABLE (1<<31)
5683
b9055052
ZW
5684#define DEISR 0x44000
5685#define DEIMR 0x44004
5686#define DEIIR 0x44008
5687#define DEIER 0x4400c
5688
b9055052
ZW
5689#define GTISR 0x44010
5690#define GTIMR 0x44014
5691#define GTIIR 0x44018
5692#define GTIER 0x4401c
5693
abd58f01
BW
5694#define GEN8_MASTER_IRQ 0x44200
5695#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5696#define GEN8_PCU_IRQ (1<<30)
5697#define GEN8_DE_PCH_IRQ (1<<23)
5698#define GEN8_DE_MISC_IRQ (1<<22)
5699#define GEN8_DE_PORT_IRQ (1<<20)
5700#define GEN8_DE_PIPE_C_IRQ (1<<18)
5701#define GEN8_DE_PIPE_B_IRQ (1<<17)
5702#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 5703#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 5704#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 5705#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
5706#define GEN8_GT_VCS2_IRQ (1<<3)
5707#define GEN8_GT_VCS1_IRQ (1<<2)
5708#define GEN8_GT_BCS_IRQ (1<<1)
5709#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
5710
5711#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5712#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5713#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5714#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5715
abd58f01 5716#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 5717#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 5718#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 5719#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 5720#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 5721#define GEN8_WD_IRQ_SHIFT 16
abd58f01
BW
5722
5723#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5724#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5725#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5726#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 5727#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
5728#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5729#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5730#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5731#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5732#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5733#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 5734#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
5735#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5736#define GEN8_PIPE_VSYNC (1 << 1)
5737#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 5738#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 5739#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
5740#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5741#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5742#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 5743#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
5744#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5745#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5746#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5747#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
30100f2b
DV
5748#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5749 (GEN8_PIPE_CURSOR_FAULT | \
5750 GEN8_PIPE_SPRITE_FAULT | \
5751 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
5752#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5753 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 5754 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
5755 GEN9_PIPE_PLANE3_FAULT | \
5756 GEN9_PIPE_PLANE2_FAULT | \
5757 GEN9_PIPE_PLANE1_FAULT)
abd58f01
BW
5758
5759#define GEN8_DE_PORT_ISR 0x44440
5760#define GEN8_DE_PORT_IMR 0x44444
5761#define GEN8_DE_PORT_IIR 0x44448
5762#define GEN8_DE_PORT_IER 0x4444c
88e04703
JB
5763#define GEN9_AUX_CHANNEL_D (1 << 27)
5764#define GEN9_AUX_CHANNEL_C (1 << 26)
5765#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
5766#define BXT_DE_PORT_HP_DDIC (1 << 5)
5767#define BXT_DE_PORT_HP_DDIB (1 << 4)
5768#define BXT_DE_PORT_HP_DDIA (1 << 3)
5769#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5770 BXT_DE_PORT_HP_DDIB | \
5771 BXT_DE_PORT_HP_DDIC)
5772#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 5773#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 5774#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
5775
5776#define GEN8_DE_MISC_ISR 0x44460
5777#define GEN8_DE_MISC_IMR 0x44464
5778#define GEN8_DE_MISC_IIR 0x44468
5779#define GEN8_DE_MISC_IER 0x4446c
5780#define GEN8_DE_MISC_GSE (1 << 27)
5781
5782#define GEN8_PCU_ISR 0x444e0
5783#define GEN8_PCU_IMR 0x444e4
5784#define GEN8_PCU_IIR 0x444e8
5785#define GEN8_PCU_IER 0x444ec
5786
e0a20ad7
SS
5787/* BXT hotplug control */
5788#define BXT_HOTPLUG_CTL 0xC4030
5789#define BXT_DDIA_HPD_ENABLE (1 << 28)
5790#define BXT_DDIA_HPD_STATUS (3 << 24)
5791#define BXT_DDIC_HPD_ENABLE (1 << 12)
5792#define BXT_DDIC_HPD_STATUS (3 << 8)
5793#define BXT_DDIB_HPD_ENABLE (1 << 4)
5794#define BXT_DDIB_HPD_STATUS (3 << 0)
5795#define BXT_HOTPLUG_CTL_MASK (BXT_DDIA_HPD_ENABLE | \
5796 BXT_DDIB_HPD_ENABLE | \
5797 BXT_DDIC_HPD_ENABLE)
5798#define BXT_HPD_STATUS_MASK (BXT_DDIA_HPD_STATUS | \
5799 BXT_DDIB_HPD_STATUS | \
5800 BXT_DDIC_HPD_STATUS)
5801
7f8a8569 5802#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
5803/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5804#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
5805#define ILK_DPARB_GATE (1<<22)
5806#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
5807#define FUSE_STRAP 0x42014
5808#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5809#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5810#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5811#define ILK_HDCP_DISABLE (1 << 25)
5812#define ILK_eDP_A_DISABLE (1 << 24)
5813#define HSW_CDCLK_LIMIT (1 << 24)
5814#define ILK_DESKTOP (1 << 23)
231e54f6
DL
5815
5816#define ILK_DSPCLK_GATE_D 0x42020
5817#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5818#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5819#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5820#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5821#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 5822
116ac8d2
EA
5823#define IVB_CHICKEN3 0x4200c
5824# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5825# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5826
90a88643 5827#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 5828#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
5829#define FORCE_ARB_IDLE_PLANES (1 << 14)
5830
fe4ab3ce
BW
5831#define _CHICKEN_PIPESL_1_A 0x420b0
5832#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
5833#define HSW_FBCQ_DIS (1 << 22)
5834#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
5835#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5836
553bd149
ZW
5837#define DISP_ARB_CTL 0x45000
5838#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 5839#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
5840#define DISP_ARB_CTL2 0x45004
5841#define DISP_DATA_PARTITION_5_6 (1<<6)
f8437dd1
VK
5842#define DBUF_CTL 0x45008
5843#define DBUF_POWER_REQUEST (1<<31)
5844#define DBUF_POWER_STATE (1<<30)
88a2b2a3
BW
5845#define GEN7_MSG_CTL 0x45010
5846#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5847#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
5848#define HSW_NDE_RSTWRN_OPT 0x46408
5849#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 5850
a9419e84
DL
5851#define SKL_DFSM 0x51000
5852#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
5853#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
5854#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
5855#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
5856#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
5857
f1d3d34d 5858#define FF_SLICE_CS_CHICKEN2 0x20e4
2caa3b26
DL
5859#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5860
e4e0c058 5861/* GEN7 chicken */
d71de14d
KG
5862#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5863# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 5864# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
a75f3628
BW
5865#define COMMON_SLICE_CHICKEN2 0x7014
5866# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 5867
d0bbbc4f
DL
5868#define HIZ_CHICKEN 0x7018
5869# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5870# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 5871
183c6dac
DL
5872#define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5873#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5874
031994ee
VS
5875#define GEN7_L3SQCREG1 0xB010
5876#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5877
51ce4db1
RV
5878#define GEN8_L3SQCREG1 0xB100
5879#define BDW_WA_L3SQCREG1_DEFAULT 0x784000
5880
e4e0c058 5881#define GEN7_L3CNTLREG1 0xB01C
1af8452f 5882#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 5883#define GEN7_L3AGDIS (1<<19)
c9224faa
BV
5884#define GEN7_L3CNTLREG2 0xB020
5885#define GEN7_L3CNTLREG3 0xB024
e4e0c058
ED
5886
5887#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5888#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5889
61939d97
JB
5890#define GEN7_L3SQCREG4 0xb034
5891#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5892
8bc0ccf6
DL
5893#define GEN8_L3SQCREG4 0xb118
5894#define GEN8_LQSC_RO_PERF_DIS (1<<27)
c82435bb 5895#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
8bc0ccf6 5896
63801f21
BW
5897/* GEN8 chicken */
5898#define HDC_CHICKEN0 0x7300
2a0ee94f 5899#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 5900#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
5901#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5902#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5903#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 5904#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 5905
38a39a7b
BW
5906/* GEN9 chicken */
5907#define SLICE_ECO_CHICKEN0 0x7308
5908#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
5909
db099c8f
ED
5910/* WaCatErrorRejectionIssue */
5911#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5912#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5913
f3fc4884
FJ
5914#define HSW_SCRATCH1 0xb038
5915#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5916
77719d28
DL
5917#define BDW_SCRATCH1 0xb11c
5918#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
5919
b9055052
ZW
5920/* PCH */
5921
23e81d69 5922/* south display engine interrupt: IBX */
776ad806
JB
5923#define SDE_AUDIO_POWER_D (1 << 27)
5924#define SDE_AUDIO_POWER_C (1 << 26)
5925#define SDE_AUDIO_POWER_B (1 << 25)
5926#define SDE_AUDIO_POWER_SHIFT (25)
5927#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5928#define SDE_GMBUS (1 << 24)
5929#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5930#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5931#define SDE_AUDIO_HDCP_MASK (3 << 22)
5932#define SDE_AUDIO_TRANSB (1 << 21)
5933#define SDE_AUDIO_TRANSA (1 << 20)
5934#define SDE_AUDIO_TRANS_MASK (3 << 20)
5935#define SDE_POISON (1 << 19)
5936/* 18 reserved */
5937#define SDE_FDI_RXB (1 << 17)
5938#define SDE_FDI_RXA (1 << 16)
5939#define SDE_FDI_MASK (3 << 16)
5940#define SDE_AUXD (1 << 15)
5941#define SDE_AUXC (1 << 14)
5942#define SDE_AUXB (1 << 13)
5943#define SDE_AUX_MASK (7 << 13)
5944/* 12 reserved */
b9055052
ZW
5945#define SDE_CRT_HOTPLUG (1 << 11)
5946#define SDE_PORTD_HOTPLUG (1 << 10)
5947#define SDE_PORTC_HOTPLUG (1 << 9)
5948#define SDE_PORTB_HOTPLUG (1 << 8)
5949#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
5950#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5951 SDE_SDVOB_HOTPLUG | \
5952 SDE_PORTB_HOTPLUG | \
5953 SDE_PORTC_HOTPLUG | \
5954 SDE_PORTD_HOTPLUG)
776ad806
JB
5955#define SDE_TRANSB_CRC_DONE (1 << 5)
5956#define SDE_TRANSB_CRC_ERR (1 << 4)
5957#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5958#define SDE_TRANSA_CRC_DONE (1 << 2)
5959#define SDE_TRANSA_CRC_ERR (1 << 1)
5960#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5961#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
5962
5963/* south display engine interrupt: CPT/PPT */
5964#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5965#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5966#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5967#define SDE_AUDIO_POWER_SHIFT_CPT 29
5968#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5969#define SDE_AUXD_CPT (1 << 27)
5970#define SDE_AUXC_CPT (1 << 26)
5971#define SDE_AUXB_CPT (1 << 25)
5972#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
5973#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5974#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5975#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 5976#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 5977#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 5978#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 5979 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
5980 SDE_PORTD_HOTPLUG_CPT | \
5981 SDE_PORTC_HOTPLUG_CPT | \
5982 SDE_PORTB_HOTPLUG_CPT)
23e81d69 5983#define SDE_GMBUS_CPT (1 << 17)
8664281b 5984#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
5985#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5986#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5987#define SDE_FDI_RXC_CPT (1 << 8)
5988#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5989#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5990#define SDE_FDI_RXB_CPT (1 << 4)
5991#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5992#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5993#define SDE_FDI_RXA_CPT (1 << 0)
5994#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5995 SDE_AUDIO_CP_REQ_B_CPT | \
5996 SDE_AUDIO_CP_REQ_A_CPT)
5997#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5998 SDE_AUDIO_CP_CHG_B_CPT | \
5999 SDE_AUDIO_CP_CHG_A_CPT)
6000#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6001 SDE_FDI_RXB_CPT | \
6002 SDE_FDI_RXA_CPT)
b9055052
ZW
6003
6004#define SDEISR 0xc4000
6005#define SDEIMR 0xc4004
6006#define SDEIIR 0xc4008
6007#define SDEIER 0xc400c
6008
8664281b 6009#define SERR_INT 0xc4040
de032bf4 6010#define SERR_INT_POISON (1<<31)
8664281b
PZ
6011#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6012#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6013#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 6014#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 6015
b9055052 6016/* digital port hotplug */
7fe0b973 6017#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
63c88d22
ID
6018#define BXT_PORTA_HOTPLUG_ENABLE (1 << 28)
6019#define BXT_PORTA_HOTPLUG_STATUS_MASK (0x3 << 24)
6020#define BXT_PORTA_HOTPLUG_NO_DETECT (0 << 24)
6021#define BXT_PORTA_HOTPLUG_SHORT_DETECT (1 << 24)
6022#define BXT_PORTA_HOTPLUG_LONG_DETECT (2 << 24)
b9055052
ZW
6023#define PORTD_HOTPLUG_ENABLE (1 << 20)
6024#define PORTD_PULSE_DURATION_2ms (0)
6025#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
6026#define PORTD_PULSE_DURATION_6ms (2 << 18)
6027#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 6028#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
6029#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
6030#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6031#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6032#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
6033#define PORTC_HOTPLUG_ENABLE (1 << 12)
6034#define PORTC_PULSE_DURATION_2ms (0)
6035#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
6036#define PORTC_PULSE_DURATION_6ms (2 << 10)
6037#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 6038#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
6039#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
6040#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6041#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6042#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
6043#define PORTB_HOTPLUG_ENABLE (1 << 4)
6044#define PORTB_PULSE_DURATION_2ms (0)
6045#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
6046#define PORTB_PULSE_DURATION_6ms (2 << 2)
6047#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 6048#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
6049#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
6050#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6051#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6052#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6053
6054#define PCH_GPIOA 0xc5010
6055#define PCH_GPIOB 0xc5014
6056#define PCH_GPIOC 0xc5018
6057#define PCH_GPIOD 0xc501c
6058#define PCH_GPIOE 0xc5020
6059#define PCH_GPIOF 0xc5024
6060
f0217c42
EA
6061#define PCH_GMBUS0 0xc5100
6062#define PCH_GMBUS1 0xc5104
6063#define PCH_GMBUS2 0xc5108
6064#define PCH_GMBUS3 0xc510c
6065#define PCH_GMBUS4 0xc5110
6066#define PCH_GMBUS5 0xc5120
6067
9db4a9c7
JB
6068#define _PCH_DPLL_A 0xc6014
6069#define _PCH_DPLL_B 0xc6018
e9a632a5 6070#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 6071
9db4a9c7 6072#define _PCH_FPA0 0xc6040
c1858123 6073#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
6074#define _PCH_FPA1 0xc6044
6075#define _PCH_FPB0 0xc6048
6076#define _PCH_FPB1 0xc604c
e9a632a5
DV
6077#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6078#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
6079
6080#define PCH_DPLL_TEST 0xc606c
6081
6082#define PCH_DREF_CONTROL 0xC6200
6083#define DREF_CONTROL_MASK 0x7fc3
6084#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6085#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6086#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6087#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6088#define DREF_SSC_SOURCE_DISABLE (0<<11)
6089#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 6090#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
6091#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6092#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6093#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 6094#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
6095#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6096#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 6097#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
6098#define DREF_SSC4_DOWNSPREAD (0<<6)
6099#define DREF_SSC4_CENTERSPREAD (1<<6)
6100#define DREF_SSC1_DISABLE (0<<1)
6101#define DREF_SSC1_ENABLE (1<<1)
6102#define DREF_SSC4_DISABLE (0)
6103#define DREF_SSC4_ENABLE (1)
6104
6105#define PCH_RAWCLK_FREQ 0xc6204
6106#define FDL_TP1_TIMER_SHIFT 12
6107#define FDL_TP1_TIMER_MASK (3<<12)
6108#define FDL_TP2_TIMER_SHIFT 10
6109#define FDL_TP2_TIMER_MASK (3<<10)
6110#define RAWCLK_FREQ_MASK 0x3ff
6111
6112#define PCH_DPLL_TMR_CFG 0xc6208
6113
6114#define PCH_SSC4_PARMS 0xc6210
6115#define PCH_SSC4_AUX_PARMS 0xc6214
6116
8db9d77b 6117#define PCH_DPLL_SEL 0xc7000
11887397
DV
6118#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
6119#define TRANS_DPLLA_SEL(pipe) 0
6120#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 6121
b9055052
ZW
6122/* transcoder */
6123
275f01b2
DV
6124#define _PCH_TRANS_HTOTAL_A 0xe0000
6125#define TRANS_HTOTAL_SHIFT 16
6126#define TRANS_HACTIVE_SHIFT 0
6127#define _PCH_TRANS_HBLANK_A 0xe0004
6128#define TRANS_HBLANK_END_SHIFT 16
6129#define TRANS_HBLANK_START_SHIFT 0
6130#define _PCH_TRANS_HSYNC_A 0xe0008
6131#define TRANS_HSYNC_END_SHIFT 16
6132#define TRANS_HSYNC_START_SHIFT 0
6133#define _PCH_TRANS_VTOTAL_A 0xe000c
6134#define TRANS_VTOTAL_SHIFT 16
6135#define TRANS_VACTIVE_SHIFT 0
6136#define _PCH_TRANS_VBLANK_A 0xe0010
6137#define TRANS_VBLANK_END_SHIFT 16
6138#define TRANS_VBLANK_START_SHIFT 0
6139#define _PCH_TRANS_VSYNC_A 0xe0014
6140#define TRANS_VSYNC_END_SHIFT 16
6141#define TRANS_VSYNC_START_SHIFT 0
6142#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 6143
e3b95f1e
DV
6144#define _PCH_TRANSA_DATA_M1 0xe0030
6145#define _PCH_TRANSA_DATA_N1 0xe0034
6146#define _PCH_TRANSA_DATA_M2 0xe0038
6147#define _PCH_TRANSA_DATA_N2 0xe003c
6148#define _PCH_TRANSA_LINK_M1 0xe0040
6149#define _PCH_TRANSA_LINK_N1 0xe0044
6150#define _PCH_TRANSA_LINK_M2 0xe0048
6151#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 6152
2dcbc34d 6153/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
6154#define _VIDEO_DIP_CTL_A 0xe0200
6155#define _VIDEO_DIP_DATA_A 0xe0208
6156#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
6157#define GCP_COLOR_INDICATION (1 << 2)
6158#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6159#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
6160
6161#define _VIDEO_DIP_CTL_B 0xe1200
6162#define _VIDEO_DIP_DATA_B 0xe1208
6163#define _VIDEO_DIP_GCP_B 0xe1210
6164
6165#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6166#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6167#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
6168
2dcbc34d 6169/* Per-transcoder DIP controls (VLV) */
b906487c
VS
6170#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6171#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6172#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 6173
b906487c
VS
6174#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6175#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6176#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 6177
2dcbc34d
VS
6178#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6179#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6180#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
6181
90b107c8 6182#define VLV_TVIDEO_DIP_CTL(pipe) \
2dcbc34d
VS
6183 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
6184 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
90b107c8 6185#define VLV_TVIDEO_DIP_DATA(pipe) \
2dcbc34d
VS
6186 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
6187 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
90b107c8 6188#define VLV_TVIDEO_DIP_GCP(pipe) \
2dcbc34d
VS
6189 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
6190 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 6191
8c5f5f7c
ED
6192/* Haswell DIP controls */
6193#define HSW_VIDEO_DIP_CTL_A 0x60200
6194#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6195#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
6196#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6197#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6198#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6199#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6200#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
6201#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6202#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6203#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6204#define HSW_VIDEO_DIP_GCP_A 0x60210
6205
6206#define HSW_VIDEO_DIP_CTL_B 0x61200
6207#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6208#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
6209#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6210#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6211#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6212#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6213#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
6214#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6215#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6216#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6217#define HSW_VIDEO_DIP_GCP_B 0x61210
6218
7d9bcebe 6219#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 6220 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 6221#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 6222 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 6223#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 6224 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 6225#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 6226 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 6227#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 6228 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 6229#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 6230 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 6231
3f51e471
RV
6232#define HSW_STEREO_3D_CTL_A 0x70020
6233#define S3D_ENABLE (1<<31)
6234#define HSW_STEREO_3D_CTL_B 0x71020
6235
6236#define HSW_STEREO_3D_CTL(trans) \
a57c774a 6237 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 6238
275f01b2
DV
6239#define _PCH_TRANS_HTOTAL_B 0xe1000
6240#define _PCH_TRANS_HBLANK_B 0xe1004
6241#define _PCH_TRANS_HSYNC_B 0xe1008
6242#define _PCH_TRANS_VTOTAL_B 0xe100c
6243#define _PCH_TRANS_VBLANK_B 0xe1010
6244#define _PCH_TRANS_VSYNC_B 0xe1014
6245#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
6246
6247#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6248#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6249#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6250#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6251#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6252#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6253#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
6254 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 6255
e3b95f1e
DV
6256#define _PCH_TRANSB_DATA_M1 0xe1030
6257#define _PCH_TRANSB_DATA_N1 0xe1034
6258#define _PCH_TRANSB_DATA_M2 0xe1038
6259#define _PCH_TRANSB_DATA_N2 0xe103c
6260#define _PCH_TRANSB_LINK_M1 0xe1040
6261#define _PCH_TRANSB_LINK_N1 0xe1044
6262#define _PCH_TRANSB_LINK_M2 0xe1048
6263#define _PCH_TRANSB_LINK_N2 0xe104c
6264
6265#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6266#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6267#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6268#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6269#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6270#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6271#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6272#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 6273
ab9412ba
DV
6274#define _PCH_TRANSACONF 0xf0008
6275#define _PCH_TRANSBCONF 0xf1008
6276#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6277#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
6278#define TRANS_DISABLE (0<<31)
6279#define TRANS_ENABLE (1<<31)
6280#define TRANS_STATE_MASK (1<<30)
6281#define TRANS_STATE_DISABLE (0<<30)
6282#define TRANS_STATE_ENABLE (1<<30)
6283#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6284#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6285#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6286#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 6287#define TRANS_INTERLACE_MASK (7<<21)
b9055052 6288#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 6289#define TRANS_INTERLACED (3<<21)
7c26e5c6 6290#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
6291#define TRANS_8BPC (0<<5)
6292#define TRANS_10BPC (1<<5)
6293#define TRANS_6BPC (2<<5)
6294#define TRANS_12BPC (3<<5)
6295
ce40141f
DV
6296#define _TRANSA_CHICKEN1 0xf0060
6297#define _TRANSB_CHICKEN1 0xf1060
6298#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 6299#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 6300#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
6301#define _TRANSA_CHICKEN2 0xf0064
6302#define _TRANSB_CHICKEN2 0xf1064
6303#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
6304#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6305#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6306#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6307#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6308#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 6309
291427f5
JB
6310#define SOUTH_CHICKEN1 0xc2000
6311#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6312#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
6313#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6314#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6315#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 6316#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
6317#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6318#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
6319#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 6320
9db4a9c7
JB
6321#define _FDI_RXA_CHICKEN 0xc200c
6322#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
6323#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6324#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 6325#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 6326
382b0936 6327#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 6328#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 6329#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 6330#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 6331#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 6332
b9055052 6333/* CPU: FDI_TX */
9db4a9c7
JB
6334#define _FDI_TXA_CTL 0x60100
6335#define _FDI_TXB_CTL 0x61100
6336#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
6337#define FDI_TX_DISABLE (0<<31)
6338#define FDI_TX_ENABLE (1<<31)
6339#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6340#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6341#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6342#define FDI_LINK_TRAIN_NONE (3<<28)
6343#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6344#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6345#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6346#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6347#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6348#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6349#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6350#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
6351/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6352 SNB has different settings. */
6353/* SNB A-stepping */
6354#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6355#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6356#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6357#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6358/* SNB B-stepping */
6359#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6360#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6361#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6362#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6363#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
6364#define FDI_DP_PORT_WIDTH_SHIFT 19
6365#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6366#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 6367#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 6368/* Ironlake: hardwired to 1 */
b9055052 6369#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
6370
6371/* Ivybridge has different bits for lolz */
6372#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6373#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6374#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6375#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6376
b9055052 6377/* both Tx and Rx */
c4f9c4c2 6378#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 6379#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
6380#define FDI_SCRAMBLING_ENABLE (0<<7)
6381#define FDI_SCRAMBLING_DISABLE (1<<7)
6382
6383/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
6384#define _FDI_RXA_CTL 0xf000c
6385#define _FDI_RXB_CTL 0xf100c
6386#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 6387#define FDI_RX_ENABLE (1<<31)
b9055052 6388/* train, dp width same as FDI_TX */
357555c0
JB
6389#define FDI_FS_ERRC_ENABLE (1<<27)
6390#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 6391#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
6392#define FDI_8BPC (0<<16)
6393#define FDI_10BPC (1<<16)
6394#define FDI_6BPC (2<<16)
6395#define FDI_12BPC (3<<16)
3e68320e 6396#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
6397#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6398#define FDI_RX_PLL_ENABLE (1<<13)
6399#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6400#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6401#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6402#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6403#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 6404#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
6405/* CPT */
6406#define FDI_AUTO_TRAINING (1<<10)
6407#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6408#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6409#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6410#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6411#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 6412
04945641
PZ
6413#define _FDI_RXA_MISC 0xf0010
6414#define _FDI_RXB_MISC 0xf1010
6415#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6416#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6417#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6418#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6419#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6420#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6421#define FDI_RX_FDI_DELAY_90 (0x90<<0)
6422#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6423
9db4a9c7
JB
6424#define _FDI_RXA_TUSIZE1 0xf0030
6425#define _FDI_RXA_TUSIZE2 0xf0038
6426#define _FDI_RXB_TUSIZE1 0xf1030
6427#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
6428#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6429#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
6430
6431/* FDI_RX interrupt register format */
6432#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6433#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6434#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6435#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6436#define FDI_RX_FS_CODE_ERR (1<<6)
6437#define FDI_RX_FE_CODE_ERR (1<<5)
6438#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6439#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6440#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6441#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6442#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6443
9db4a9c7
JB
6444#define _FDI_RXA_IIR 0xf0014
6445#define _FDI_RXA_IMR 0xf0018
6446#define _FDI_RXB_IIR 0xf1014
6447#define _FDI_RXB_IMR 0xf1018
6448#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6449#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
6450
6451#define FDI_PLL_CTL_1 0xfe000
6452#define FDI_PLL_CTL_2 0xfe004
6453
b9055052
ZW
6454#define PCH_LVDS 0xe1180
6455#define LVDS_DETECTED (1 << 1)
6456
98364379 6457/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
6458#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6459#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6460#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
ad933b56 6461#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
f12c47b2
VS
6462#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6463#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
6464
6465#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6466#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6467#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6468#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6469#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 6470
453c5420
JB
6471#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
6472#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
6473#define VLV_PIPE_PP_ON_DELAYS(pipe) \
6474 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
6475#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
6476 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
6477#define VLV_PIPE_PP_DIVISOR(pipe) \
6478 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
6479
b9055052
ZW
6480#define PCH_PP_STATUS 0xc7200
6481#define PCH_PP_CONTROL 0xc7204
4a655f04 6482#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 6483#define PANEL_UNLOCK_MASK (0xffff << 16)
b0a08bec
VK
6484#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6485#define BXT_POWER_CYCLE_DELAY_SHIFT 4
b9055052
ZW
6486#define EDP_FORCE_VDD (1 << 3)
6487#define EDP_BLC_ENABLE (1 << 2)
6488#define PANEL_POWER_RESET (1 << 1)
6489#define PANEL_POWER_OFF (0 << 0)
6490#define PANEL_POWER_ON (1 << 0)
6491#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
6492#define PANEL_PORT_SELECT_MASK (3 << 30)
6493#define PANEL_PORT_SELECT_LVDS (0 << 30)
6494#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
6495#define PANEL_PORT_SELECT_DPC (2 << 30)
6496#define PANEL_PORT_SELECT_DPD (3 << 30)
6497#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6498#define PANEL_POWER_UP_DELAY_SHIFT 16
6499#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6500#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6501
b9055052 6502#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
6503#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6504#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6505#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6506#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6507
b9055052 6508#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
6509#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6510#define PP_REFERENCE_DIVIDER_SHIFT 8
6511#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6512#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 6513
b0a08bec
VK
6514/* BXT PPS changes - 2nd set of PPS registers */
6515#define _BXT_PP_STATUS2 0xc7300
6516#define _BXT_PP_CONTROL2 0xc7304
6517#define _BXT_PP_ON_DELAYS2 0xc7308
6518#define _BXT_PP_OFF_DELAYS2 0xc730c
6519
6520#define BXT_PP_STATUS(n) ((!n) ? PCH_PP_STATUS : _BXT_PP_STATUS2)
6521#define BXT_PP_CONTROL(n) ((!n) ? PCH_PP_CONTROL : _BXT_PP_CONTROL2)
6522#define BXT_PP_ON_DELAYS(n) ((!n) ? PCH_PP_ON_DELAYS : _BXT_PP_ON_DELAYS2)
6523#define BXT_PP_OFF_DELAYS(n) ((!n) ? PCH_PP_OFF_DELAYS : _BXT_PP_OFF_DELAYS2)
6524
5eb08b69
ZW
6525#define PCH_DP_B 0xe4100
6526#define PCH_DPB_AUX_CH_CTL 0xe4110
6527#define PCH_DPB_AUX_CH_DATA1 0xe4114
6528#define PCH_DPB_AUX_CH_DATA2 0xe4118
6529#define PCH_DPB_AUX_CH_DATA3 0xe411c
6530#define PCH_DPB_AUX_CH_DATA4 0xe4120
6531#define PCH_DPB_AUX_CH_DATA5 0xe4124
6532
6533#define PCH_DP_C 0xe4200
6534#define PCH_DPC_AUX_CH_CTL 0xe4210
6535#define PCH_DPC_AUX_CH_DATA1 0xe4214
6536#define PCH_DPC_AUX_CH_DATA2 0xe4218
6537#define PCH_DPC_AUX_CH_DATA3 0xe421c
6538#define PCH_DPC_AUX_CH_DATA4 0xe4220
6539#define PCH_DPC_AUX_CH_DATA5 0xe4224
6540
6541#define PCH_DP_D 0xe4300
6542#define PCH_DPD_AUX_CH_CTL 0xe4310
6543#define PCH_DPD_AUX_CH_DATA1 0xe4314
6544#define PCH_DPD_AUX_CH_DATA2 0xe4318
6545#define PCH_DPD_AUX_CH_DATA3 0xe431c
6546#define PCH_DPD_AUX_CH_DATA4 0xe4320
6547#define PCH_DPD_AUX_CH_DATA5 0xe4324
6548
8db9d77b
ZW
6549/* CPT */
6550#define PORT_TRANS_A_SEL_CPT 0
6551#define PORT_TRANS_B_SEL_CPT (1<<29)
6552#define PORT_TRANS_C_SEL_CPT (2<<29)
6553#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 6554#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
6555#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6556#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
6557#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6558#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
6559
6560#define TRANS_DP_CTL_A 0xe0300
6561#define TRANS_DP_CTL_B 0xe1300
6562#define TRANS_DP_CTL_C 0xe2300
23670b32 6563#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
6564#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6565#define TRANS_DP_PORT_SEL_B (0<<29)
6566#define TRANS_DP_PORT_SEL_C (1<<29)
6567#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 6568#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b 6569#define TRANS_DP_PORT_SEL_MASK (3<<29)
adc289d7 6570#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
8db9d77b
ZW
6571#define TRANS_DP_AUDIO_ONLY (1<<26)
6572#define TRANS_DP_ENH_FRAMING (1<<18)
6573#define TRANS_DP_8BPC (0<<9)
6574#define TRANS_DP_10BPC (1<<9)
6575#define TRANS_DP_6BPC (2<<9)
6576#define TRANS_DP_12BPC (3<<9)
220cad3c 6577#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
6578#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6579#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6580#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6581#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 6582#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
6583
6584/* SNB eDP training params */
6585/* SNB A-stepping */
6586#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6587#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6588#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6589#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6590/* SNB B-stepping */
3c5a62b5
YL
6591#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6592#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6593#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6594#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6595#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
6596#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6597
1a2eb460
KP
6598/* IVB */
6599#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6600#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6601#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6602#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6603#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6604#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 6605#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
6606
6607/* legacy values */
6608#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6609#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6610#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6611#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6612#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6613
6614#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6615
9e72b46c
ID
6616#define VLV_PMWGICZ 0x1300a4
6617
cae5852d 6618#define FORCEWAKE 0xA18C
575155a9
JB
6619#define FORCEWAKE_VLV 0x1300b0
6620#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
6621#define FORCEWAKE_MEDIA_VLV 0x1300b8
6622#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 6623#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 6624#define FORCEWAKE_ACK 0x130090
d62b4892 6625#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
6626#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6627#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6628#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6629
d62b4892 6630#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
6631#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6632#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6633#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6634#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8d715f00 6635#define FORCEWAKE_MT 0xa188 /* multi-threaded */
38cff0b1
ZW
6636#define FORCEWAKE_MEDIA_GEN9 0xa270
6637#define FORCEWAKE_RENDER_GEN9 0xa278
6638#define FORCEWAKE_BLITTER_GEN9 0xa188
6639#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
6640#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6641#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
c5836c27
CW
6642#define FORCEWAKE_KERNEL 0x1
6643#define FORCEWAKE_USER 0x2
8d715f00
KP
6644#define FORCEWAKE_MT_ACK 0x130040
6645#define ECOBUS 0xa180
6646#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 6647#define VLV_SPAREG2H 0xA194
8fd26859 6648
dd202c6d 6649#define GTFIFODBG 0x120000
90f256b5
VS
6650#define GT_FIFO_SBDROPERR (1<<6)
6651#define GT_FIFO_BLOBDROPERR (1<<5)
6652#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6653#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
6654#define GT_FIFO_OVFERR (1<<2)
6655#define GT_FIFO_IAWRERR (1<<1)
6656#define GT_FIFO_IARDERR (1<<0)
6657
46520e2b
VS
6658#define GTFIFOCTL 0x120008
6659#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 6660#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
6661#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6662#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 6663
05e21cc4
BW
6664#define HSW_IDICR 0x9008
6665#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6666#define HSW_EDRAM_PRESENT 0x120010
2db59d53 6667#define EDRAM_ENABLED 0x1
05e21cc4 6668
80e829fa 6669#define GEN6_UCGCTL1 0x9400
e4443e45 6670# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 6671# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 6672# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 6673
406478dc 6674#define GEN6_UCGCTL2 0x9404
f9fc42f4 6675# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 6676# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 6677# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 6678# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 6679# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 6680# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 6681
9e72b46c
ID
6682#define GEN6_UCGCTL3 0x9408
6683
e3f33d46
JB
6684#define GEN7_UCGCTL4 0x940c
6685#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6686
9e72b46c
ID
6687#define GEN6_RCGCTL1 0x9410
6688#define GEN6_RCGCTL2 0x9414
6689#define GEN6_RSTCTL 0x9420
6690
4f1ca9e9 6691#define GEN8_UCGCTL6 0x9430
9253c2e5 6692#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 6693#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 6694#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 6695
9e72b46c 6696#define GEN6_GFXPAUSE 0xA000
3b8d8d91 6697#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
6698#define GEN6_TURBO_DISABLE (1<<31)
6699#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 6700#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 6701#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
6702#define GEN6_OFFSET(x) ((x)<<19)
6703#define GEN6_AGGRESSIVE_TURBO (0<<15)
6704#define GEN6_RC_VIDEO_FREQ 0xA00C
6705#define GEN6_RC_CONTROL 0xA090
6706#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6707#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6708#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6709#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6710#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 6711#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 6712#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
6713#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6714#define GEN6_RC_CTL_HW_ENABLE (1<<31)
6715#define GEN6_RP_DOWN_TIMEOUT 0xA010
6716#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 6717#define GEN6_RPSTAT1 0xA01C
ccab5c82 6718#define GEN6_CAGF_SHIFT 8
f82855d3 6719#define HSW_CAGF_SHIFT 7
de43ae9d 6720#define GEN9_CAGF_SHIFT 23
ccab5c82 6721#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 6722#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 6723#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
8fd26859
CW
6724#define GEN6_RP_CONTROL 0xA024
6725#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
6726#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6727#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6728#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6729#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6730#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
6731#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6732#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
6733#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6734#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6735#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 6736#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 6737#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
6738#define GEN6_RP_UP_THRESHOLD 0xA02C
6739#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
6740#define GEN6_RP_CUR_UP_EI 0xA050
6741#define GEN6_CURICONT_MASK 0xffffff
6742#define GEN6_RP_CUR_UP 0xA054
6743#define GEN6_CURBSYTAVG_MASK 0xffffff
6744#define GEN6_RP_PREV_UP 0xA058
6745#define GEN6_RP_CUR_DOWN_EI 0xA05C
6746#define GEN6_CURIAVG_MASK 0xffffff
6747#define GEN6_RP_CUR_DOWN 0xA060
6748#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
6749#define GEN6_RP_UP_EI 0xA068
6750#define GEN6_RP_DOWN_EI 0xA06C
6751#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
6752#define GEN6_RPDEUHWTC 0xA080
6753#define GEN6_RPDEUC 0xA084
6754#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
6755#define GEN6_RC_STATE 0xA094
6756#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6757#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6758#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6759#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6760#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6761#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 6762#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
6763#define GEN6_RC1e_THRESHOLD 0xA0B4
6764#define GEN6_RC6_THRESHOLD 0xA0B8
6765#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 6766#define VLV_RCEDATA 0xA0BC
8fd26859 6767#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 6768#define GEN6_PMINTRMSK 0xA168
baccd458 6769#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 6770#define VLV_PWRDWNUPCTL 0xA294
38c23527
ZW
6771#define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6772#define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6773#define GEN9_PG_ENABLE 0xA210
a4104c55
SK
6774#define GEN9_RENDER_PG_ENABLE (1<<0)
6775#define GEN9_MEDIA_PG_ENABLE (1<<1)
8fd26859 6776
a9da9bce
GS
6777#define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6778#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6779#define PIXEL_OVERLAP_CNT_SHIFT 30
6780
8fd26859 6781#define GEN6_PMISR 0x44020
4912d041 6782#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
6783#define GEN6_PMIIR 0x44028
6784#define GEN6_PMIER 0x4402C
6785#define GEN6_PM_MBOX_EVENT (1<<25)
6786#define GEN6_PM_THERMAL_EVENT (1<<24)
6787#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6788#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6789#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6790#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6791#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 6792#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
6793 GEN6_PM_RP_DOWN_THRESHOLD | \
6794 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 6795
9e72b46c
ID
6796#define GEN7_GT_SCRATCH_BASE 0x4F100
6797#define GEN7_GT_SCRATCH_REG_NUM 8
6798
76c3552f
D
6799#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6800#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6801#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6802
cce66a28 6803#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
6804#define VLV_COUNTER_CONTROL 0x138104
6805#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
6806#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6807#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
6808#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6809#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 6810#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
6811#define VLV_GT_RENDER_RC6 0x138108
6812#define VLV_GT_MEDIA_RC6 0x13810C
6813
cce66a28
BW
6814#define GEN6_GT_GFX_RC6p 0x13810C
6815#define GEN6_GT_GFX_RC6pp 0x138110
43cf3bf0
CW
6816#define VLV_RENDER_C0_COUNT 0x138118
6817#define VLV_MEDIA_C0_COUNT 0x13811C
cce66a28 6818
8fd26859
CW
6819#define GEN6_PCODE_MAILBOX 0x138124
6820#define GEN6_PCODE_READY (1<<31)
31643d54
BW
6821#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6822#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
6823#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6824#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 6825#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
6826#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6827#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6828#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6829#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6830#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
5d96d8af
DL
6831#define SKL_PCODE_CDCLK_CONTROL 0x7
6832#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
6833#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
6834#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6835#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
6836#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
6837#define GEN6_PCODE_READ_D_COMP 0x10
6838#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 6839#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 6840#define DISPLAY_IPS_CONTROL 0x19
93ee2920 6841#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
8fd26859 6842#define GEN6_PCODE_DATA 0x138128
23b2f8bb 6843#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 6844#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
dddab346 6845#define GEN6_PCODE_DATA1 0x13812C
8fd26859 6846
4d85529d
BW
6847#define GEN6_GT_CORE_STATUS 0x138060
6848#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6849#define GEN6_RCn_MASK 7
6850#define GEN6_RC0 0
6851#define GEN6_RC3 2
6852#define GEN6_RC6 3
6853#define GEN6_RC7 4
6854
5575f03a
JM
6855#define CHV_POWER_SS0_SIG1 0xa720
6856#define CHV_POWER_SS1_SIG1 0xa728
6857#define CHV_SS_PG_ENABLE (1<<1)
6858#define CHV_EU08_PG_ENABLE (1<<9)
6859#define CHV_EU19_PG_ENABLE (1<<17)
6860#define CHV_EU210_PG_ENABLE (1<<25)
6861
6862#define CHV_POWER_SS0_SIG2 0xa724
6863#define CHV_POWER_SS1_SIG2 0xa72c
6864#define CHV_EU311_PG_ENABLE (1<<1)
6865
1c046bc1 6866#define GEN9_SLICE_PGCTL_ACK(slice) (0x804c + (slice)*0x4)
7f992aba 6867#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 6868#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
7f992aba 6869
1c046bc1
JM
6870#define GEN9_SS01_EU_PGCTL_ACK(slice) (0x805c + (slice)*0x8)
6871#define GEN9_SS23_EU_PGCTL_ACK(slice) (0x8060 + (slice)*0x8)
7f992aba
JM
6872#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
6873#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
6874#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
6875#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
6876#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
6877#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
6878#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
6879#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
6880
e3689190 6881#define GEN7_MISCCPCTL (0x9424)
33a732f4
AD
6882#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6883#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
6884#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
e3689190 6885
245d9667
AS
6886#define GEN8_GARBCNTL 0xB004
6887#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
6888
e3689190
BW
6889/* IVYBRIDGE DPF */
6890#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 6891#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
6892#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6893#define GEN7_PARITY_ERROR_VALID (1<<13)
6894#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6895#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6896#define GEN7_PARITY_ERROR_ROW(reg) \
6897 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6898#define GEN7_PARITY_ERROR_BANK(reg) \
6899 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6900#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6901 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6902#define GEN7_L3CDERRST1_ENABLE (1<<7)
6903
b9524a1e 6904#define GEN7_L3LOG_BASE 0xB070
35a85ac6 6905#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
6906#define GEN7_L3LOG_SIZE 0x80
6907
12f3382b
JB
6908#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6909#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6910#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 6911#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 6912#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
6913#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6914
3ca5da43
DL
6915#define GEN9_HALF_SLICE_CHICKEN5 0xe188
6916#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 6917#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 6918
c8966e10
KG
6919#define GEN8_ROW_CHICKEN 0xe4f0
6920#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 6921#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 6922
8ab43976
JB
6923#define GEN7_ROW_CHICKEN2 0xe4f4
6924#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6925#define DOP_CLOCK_GATING_DISABLE (1<<0)
6926
f3fc4884
FJ
6927#define HSW_ROW_CHICKEN3 0xe49c
6928#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6929
fd392b60 6930#define HALF_SLICE_CHICKEN3 0xe184
94411593 6931#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 6932#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 6933#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
bf66347c 6934#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 6935
cac23df4
NH
6936#define GEN9_HALF_SLICE_CHICKEN7 0xe194
6937#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
6938
c46f111f 6939/* Audio */
5c969aa7 6940#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
6941#define INTEL_AUDIO_DEVCL 0x808629FB
6942#define INTEL_AUDIO_DEVBLC 0x80862801
6943#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e
WF
6944
6945#define G4X_AUD_CNTL_ST 0x620B4
c46f111f
JN
6946#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6947#define G4X_ELDV_DEVCTG (1 << 14)
6948#define G4X_ELD_ADDR_MASK (0xf << 5)
6949#define G4X_ELD_ACK (1 << 4)
e0dac65e
WF
6950#define G4X_HDMIW_HDMIEDID 0x6210C
6951
c46f111f
JN
6952#define _IBX_HDMIW_HDMIEDID_A 0xE2050
6953#define _IBX_HDMIW_HDMIEDID_B 0xE2150
9b138a83 6954#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6955 _IBX_HDMIW_HDMIEDID_A, \
6956 _IBX_HDMIW_HDMIEDID_B)
6957#define _IBX_AUD_CNTL_ST_A 0xE20B4
6958#define _IBX_AUD_CNTL_ST_B 0xE21B4
9b138a83 6959#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6960 _IBX_AUD_CNTL_ST_A, \
6961 _IBX_AUD_CNTL_ST_B)
6962#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6963#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6964#define IBX_ELD_ACK (1 << 4)
1202b4c6 6965#define IBX_AUD_CNTL_ST2 0xE20C0
82910ac6
JN
6966#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6967#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 6968
c46f111f
JN
6969#define _CPT_HDMIW_HDMIEDID_A 0xE5050
6970#define _CPT_HDMIW_HDMIEDID_B 0xE5150
9b138a83 6971#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6972 _CPT_HDMIW_HDMIEDID_A, \
6973 _CPT_HDMIW_HDMIEDID_B)
6974#define _CPT_AUD_CNTL_ST_A 0xE50B4
6975#define _CPT_AUD_CNTL_ST_B 0xE51B4
9b138a83 6976#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6977 _CPT_AUD_CNTL_ST_A, \
6978 _CPT_AUD_CNTL_ST_B)
1202b4c6 6979#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 6980
c46f111f
JN
6981#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6982#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
9ca2fe73 6983#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6984 _VLV_HDMIW_HDMIEDID_A, \
6985 _VLV_HDMIW_HDMIEDID_B)
6986#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6987#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
9ca2fe73 6988#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6989 _VLV_AUD_CNTL_ST_A, \
6990 _VLV_AUD_CNTL_ST_B)
9ca2fe73
ML
6991#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6992
ae662d31
EA
6993/* These are the 4 32-bit write offset registers for each stream
6994 * output buffer. It determines the offset from the
6995 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6996 */
6997#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6998
c46f111f
JN
6999#define _IBX_AUD_CONFIG_A 0xe2000
7000#define _IBX_AUD_CONFIG_B 0xe2100
9b138a83 7001#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
7002 _IBX_AUD_CONFIG_A, \
7003 _IBX_AUD_CONFIG_B)
7004#define _CPT_AUD_CONFIG_A 0xe5000
7005#define _CPT_AUD_CONFIG_B 0xe5100
9b138a83 7006#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
7007 _CPT_AUD_CONFIG_A, \
7008 _CPT_AUD_CONFIG_B)
7009#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7010#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
9ca2fe73 7011#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
7012 _VLV_AUD_CONFIG_A, \
7013 _VLV_AUD_CONFIG_B)
9ca2fe73 7014
b6daa025
WF
7015#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7016#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7017#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 7018#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 7019#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 7020#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
b6daa025 7021#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
7022#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7023#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7024#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7025#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7026#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7027#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7028#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7029#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7030#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7031#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7032#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
7033#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7034
9a78b6cc 7035/* HSW Audio */
c46f111f
JN
7036#define _HSW_AUD_CONFIG_A 0x65000
7037#define _HSW_AUD_CONFIG_B 0x65100
7038#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
7039 _HSW_AUD_CONFIG_A, \
7040 _HSW_AUD_CONFIG_B)
7041
7042#define _HSW_AUD_MISC_CTRL_A 0x65010
7043#define _HSW_AUD_MISC_CTRL_B 0x65110
7044#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
7045 _HSW_AUD_MISC_CTRL_A, \
7046 _HSW_AUD_MISC_CTRL_B)
7047
7048#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7049#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
7050#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
7051 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
7052 _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
7053
7054/* Audio Digital Converter */
c46f111f
JN
7055#define _HSW_AUD_DIG_CNVT_1 0x65080
7056#define _HSW_AUD_DIG_CNVT_2 0x65180
7057#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
7058 _HSW_AUD_DIG_CNVT_1, \
7059 _HSW_AUD_DIG_CNVT_2)
7060#define DIP_PORT_SEL_MASK 0x3
7061
7062#define _HSW_AUD_EDID_DATA_A 0x65050
7063#define _HSW_AUD_EDID_DATA_B 0x65150
7064#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
7065 _HSW_AUD_EDID_DATA_A, \
7066 _HSW_AUD_EDID_DATA_B)
7067
7068#define HSW_AUD_PIPE_CONV_CFG 0x6507c
7069#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
82910ac6
JN
7070#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7071#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7072#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7073#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 7074
632f3ab9
LH
7075#define HSW_AUD_CHICKENBIT 0x65f10
7076#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7077
9eb3a752 7078/* HSW Power Wells */
fa42e23c
PZ
7079#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
7080#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
7081#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
7082#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
7083#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7084#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 7085#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
7086#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7087#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
7088#define HSW_PWR_WELL_FORCE_ON (1<<19)
7089#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 7090
94dd5138
S
7091/* SKL Fuse Status */
7092#define SKL_FUSE_STATUS 0x42000
7093#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7094#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7095#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7096#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7097
e7e104c3 7098/* Per-pipe DDI Function Control */
ad80a810
PZ
7099#define TRANS_DDI_FUNC_CTL_A 0x60400
7100#define TRANS_DDI_FUNC_CTL_B 0x61400
7101#define TRANS_DDI_FUNC_CTL_C 0x62400
7102#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
7103#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
7104
ad80a810 7105#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 7106/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 7107#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 7108#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
7109#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7110#define TRANS_DDI_PORT_NONE (0<<28)
7111#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7112#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7113#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7114#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7115#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7116#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7117#define TRANS_DDI_BPC_MASK (7<<20)
7118#define TRANS_DDI_BPC_8 (0<<20)
7119#define TRANS_DDI_BPC_10 (1<<20)
7120#define TRANS_DDI_BPC_6 (2<<20)
7121#define TRANS_DDI_BPC_12 (3<<20)
7122#define TRANS_DDI_PVSYNC (1<<17)
7123#define TRANS_DDI_PHSYNC (1<<16)
7124#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7125#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7126#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7127#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7128#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 7129#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 7130#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 7131
0e87f667
ED
7132/* DisplayPort Transport Control */
7133#define DP_TP_CTL_A 0x64040
7134#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
7135#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
7136#define DP_TP_CTL_ENABLE (1<<31)
7137#define DP_TP_CTL_MODE_SST (0<<27)
7138#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 7139#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 7140#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 7141#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
7142#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7143#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7144#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
7145#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7146#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 7147#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 7148#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 7149
e411b2c1
ED
7150/* DisplayPort Transport Status */
7151#define DP_TP_STATUS_A 0x64044
7152#define DP_TP_STATUS_B 0x64144
5e49cea6 7153#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
01b887c3
DA
7154#define DP_TP_STATUS_IDLE_DONE (1<<25)
7155#define DP_TP_STATUS_ACT_SENT (1<<24)
7156#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7157#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7158#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7159#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7160#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 7161
03f896a1
ED
7162/* DDI Buffer Control */
7163#define DDI_BUF_CTL_A 0x64000
7164#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
7165#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
7166#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 7167#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 7168#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 7169#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 7170#define DDI_BUF_IS_IDLE (1<<7)
79935fca 7171#define DDI_A_4_LANES (1<<4)
17aa6be9 7172#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
7173#define DDI_PORT_WIDTH_MASK (7 << 1)
7174#define DDI_PORT_WIDTH_SHIFT 1
03f896a1
ED
7175#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7176
bb879a44
ED
7177/* DDI Buffer Translations */
7178#define DDI_BUF_TRANS_A 0x64E00
7179#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 7180#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 7181
7501a4d8
ED
7182/* Sideband Interface (SBI) is programmed indirectly, via
7183 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7184 * which contains the payload */
5e49cea6
PZ
7185#define SBI_ADDR 0xC6000
7186#define SBI_DATA 0xC6004
7501a4d8 7187#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
7188#define SBI_CTL_DEST_ICLK (0x0<<16)
7189#define SBI_CTL_DEST_MPHY (0x1<<16)
7190#define SBI_CTL_OP_IORD (0x2<<8)
7191#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
7192#define SBI_CTL_OP_CRRD (0x6<<8)
7193#define SBI_CTL_OP_CRWR (0x7<<8)
7194#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
7195#define SBI_RESPONSE_SUCCESS (0x0<<1)
7196#define SBI_BUSY (0x1<<0)
7197#define SBI_READY (0x0<<0)
52f025ef 7198
ccf1c867 7199/* SBI offsets */
5e49cea6 7200#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
7201#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
7202#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7203#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
7204#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 7205#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 7206#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 7207#define SBI_SSCCTL 0x020c
ccf1c867 7208#define SBI_SSCCTL6 0x060C
dde86e2d 7209#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 7210#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
7211#define SBI_SSCAUXDIV6 0x0610
7212#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 7213#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
7214#define SBI_GEN0 0x1f00
7215#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 7216
52f025ef 7217/* LPT PIXCLK_GATE */
5e49cea6 7218#define PIXCLK_GATE 0xC6020
745ca3be
PZ
7219#define PIXCLK_GATE_UNGATE (1<<0)
7220#define PIXCLK_GATE_GATE (0<<0)
52f025ef 7221
e93ea06a 7222/* SPLL */
5e49cea6 7223#define SPLL_CTL 0x46020
e93ea06a 7224#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
7225#define SPLL_PLL_SSC (1<<28)
7226#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
7227#define SPLL_PLL_LCPLL (3<<28)
7228#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
7229#define SPLL_PLL_FREQ_810MHz (0<<26)
7230#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
7231#define SPLL_PLL_FREQ_2700MHz (2<<26)
7232#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 7233
4dffc404 7234/* WRPLL */
5e49cea6
PZ
7235#define WRPLL_CTL1 0x46040
7236#define WRPLL_CTL2 0x46060
d452c5b6 7237#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
5e49cea6 7238#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
7239#define WRPLL_PLL_SSC (1<<28)
7240#define WRPLL_PLL_NON_SSC (2<<28)
7241#define WRPLL_PLL_LCPLL (3<<28)
7242#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 7243/* WRPLL divider programming */
5e49cea6 7244#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 7245#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 7246#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
7247#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7248#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 7249#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
7250#define WRPLL_DIVIDER_FB_SHIFT 16
7251#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 7252
fec9181c
ED
7253/* Port clock selection */
7254#define PORT_CLK_SEL_A 0x46100
7255#define PORT_CLK_SEL_B 0x46104
5e49cea6 7256#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
7257#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7258#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7259#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 7260#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 7261#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
7262#define PORT_CLK_SEL_WRPLL1 (4<<29)
7263#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 7264#define PORT_CLK_SEL_NONE (7<<29)
11578553 7265#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 7266
bb523fc0
PZ
7267/* Transcoder clock selection */
7268#define TRANS_CLK_SEL_A 0x46140
7269#define TRANS_CLK_SEL_B 0x46144
7270#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
7271/* For each transcoder, we need to select the corresponding port clock */
7272#define TRANS_CLK_SEL_DISABLED (0x0<<29)
7273#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 7274
a57c774a
AK
7275#define TRANSA_MSA_MISC 0x60410
7276#define TRANSB_MSA_MISC 0x61410
7277#define TRANSC_MSA_MISC 0x62410
7278#define TRANS_EDP_MSA_MISC 0x6f410
7279#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
7280
c9809791
PZ
7281#define TRANS_MSA_SYNC_CLK (1<<0)
7282#define TRANS_MSA_6_BPC (0<<5)
7283#define TRANS_MSA_8_BPC (1<<5)
7284#define TRANS_MSA_10_BPC (2<<5)
7285#define TRANS_MSA_12_BPC (3<<5)
7286#define TRANS_MSA_16_BPC (4<<5)
dae84799 7287
90e8d31c 7288/* LCPLL Control */
5e49cea6 7289#define LCPLL_CTL 0x130040
90e8d31c
ED
7290#define LCPLL_PLL_DISABLE (1<<31)
7291#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
7292#define LCPLL_CLK_FREQ_MASK (3<<26)
7293#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
7294#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7295#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7296#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 7297#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 7298#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 7299#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 7300#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 7301#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
7302#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7303
326ac39b
S
7304/*
7305 * SKL Clocks
7306 */
7307
7308/* CDCLK_CTL */
7309#define CDCLK_CTL 0x46000
7310#define CDCLK_FREQ_SEL_MASK (3<<26)
7311#define CDCLK_FREQ_450_432 (0<<26)
7312#define CDCLK_FREQ_540 (1<<26)
7313#define CDCLK_FREQ_337_308 (2<<26)
7314#define CDCLK_FREQ_675_617 (3<<26)
7315#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7316
f8437dd1
VK
7317#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7318#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7319#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7320#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7321#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7322#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7323
326ac39b
S
7324/* LCPLL_CTL */
7325#define LCPLL1_CTL 0x46010
7326#define LCPLL2_CTL 0x46014
7327#define LCPLL_PLL_ENABLE (1<<31)
7328
7329/* DPLL control1 */
7330#define DPLL_CTRL1 0x6C058
7331#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7332#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
7333#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7334#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7335#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 7336#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
7337#define DPLL_CTRL1_LINK_RATE_2700 0
7338#define DPLL_CTRL1_LINK_RATE_1350 1
7339#define DPLL_CTRL1_LINK_RATE_810 2
7340#define DPLL_CTRL1_LINK_RATE_1620 3
7341#define DPLL_CTRL1_LINK_RATE_1080 4
7342#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
7343
7344/* DPLL control2 */
7345#define DPLL_CTRL2 0x6C05C
7346#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
7347#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 7348#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
326ac39b
S
7349#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
7350#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7351
7352/* DPLL Status */
7353#define DPLL_STATUS 0x6C060
7354#define DPLL_LOCK(id) (1<<((id)*8))
7355
7356/* DPLL cfg */
7357#define DPLL1_CFGCR1 0x6C040
7358#define DPLL2_CFGCR1 0x6C048
7359#define DPLL3_CFGCR1 0x6C050
7360#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7361#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
7362#define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
7363#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7364
7365#define DPLL1_CFGCR2 0x6C044
7366#define DPLL2_CFGCR2 0x6C04C
7367#define DPLL3_CFGCR2 0x6C054
7368#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
7369#define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
7370#define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
7371#define DPLL_CFGCR2_KDIV_MASK (3<<5)
7372#define DPLL_CFGCR2_KDIV(x) (x<<5)
7373#define DPLL_CFGCR2_KDIV_5 (0<<5)
7374#define DPLL_CFGCR2_KDIV_2 (1<<5)
7375#define DPLL_CFGCR2_KDIV_3 (2<<5)
7376#define DPLL_CFGCR2_KDIV_1 (3<<5)
7377#define DPLL_CFGCR2_PDIV_MASK (7<<2)
7378#define DPLL_CFGCR2_PDIV(x) (x<<2)
7379#define DPLL_CFGCR2_PDIV_1 (0<<2)
7380#define DPLL_CFGCR2_PDIV_2 (1<<2)
7381#define DPLL_CFGCR2_PDIV_3 (2<<2)
7382#define DPLL_CFGCR2_PDIV_7 (4<<2)
7383#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7384
540e732c
S
7385#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
7386#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
7387
f8437dd1
VK
7388/* BXT display engine PLL */
7389#define BXT_DE_PLL_CTL 0x6d000
7390#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7391#define BXT_DE_PLL_RATIO_MASK 0xff
7392
7393#define BXT_DE_PLL_ENABLE 0x46070
7394#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7395#define BXT_DE_PLL_LOCK (1 << 30)
7396
664326f8
SK
7397/* GEN9 DC */
7398#define DC_STATE_EN 0x45504
7399#define DC_STATE_EN_UPTO_DC5 (1<<0)
7400#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
7401#define DC_STATE_EN_UPTO_DC6 (2<<0)
7402#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7403
7404#define DC_STATE_DEBUG 0x45520
7405#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7406
9ccd5aeb
PZ
7407/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7408 * since on HSW we can't write to it using I915_WRITE. */
7409#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7410#define D_COMP_BDW 0x138144
be256dc7
PZ
7411#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7412#define D_COMP_COMP_FORCE (1<<8)
7413#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 7414
69e94b7e
ED
7415/* Pipe WM_LINETIME - watermark line time */
7416#define PIPE_WM_LINETIME_A 0x45270
7417#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
7418#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
7419 PIPE_WM_LINETIME_B)
7420#define PIPE_WM_LINETIME_MASK (0x1ff)
7421#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 7422#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 7423#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
7424
7425/* SFUSE_STRAP */
5e49cea6 7426#define SFUSE_STRAP 0xc2014
658ac4c6
DL
7427#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7428#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
7429#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7430#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7431#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7432
801bcfff
PZ
7433#define WM_MISC 0x45260
7434#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7435
1544d9d5
ED
7436#define WM_DBG 0x45280
7437#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7438#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7439#define WM_DBG_DISALLOW_SPRITE (1<<2)
7440
86d3efce
VS
7441/* pipe CSC */
7442#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7443#define _PIPE_A_CSC_COEFF_BY 0x49014
7444#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7445#define _PIPE_A_CSC_COEFF_BU 0x4901c
7446#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7447#define _PIPE_A_CSC_COEFF_BV 0x49024
7448#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
7449#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7450#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7451#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
7452#define _PIPE_A_CSC_PREOFF_HI 0x49030
7453#define _PIPE_A_CSC_PREOFF_ME 0x49034
7454#define _PIPE_A_CSC_PREOFF_LO 0x49038
7455#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7456#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7457#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7458
7459#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7460#define _PIPE_B_CSC_COEFF_BY 0x49114
7461#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7462#define _PIPE_B_CSC_COEFF_BU 0x4911c
7463#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7464#define _PIPE_B_CSC_COEFF_BV 0x49124
7465#define _PIPE_B_CSC_MODE 0x49128
7466#define _PIPE_B_CSC_PREOFF_HI 0x49130
7467#define _PIPE_B_CSC_PREOFF_ME 0x49134
7468#define _PIPE_B_CSC_PREOFF_LO 0x49138
7469#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7470#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7471#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7472
86d3efce
VS
7473#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7474#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7475#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7476#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7477#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7478#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7479#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7480#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7481#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7482#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7483#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7484#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7485#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7486
e7d7cad0
JN
7487/* MIPI DSI registers */
7488
7489#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
3230bf14
JN
7490
7491#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0
JN
7492#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
7493#define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
7494#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
7495#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7496#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 7497#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
7498#define DUAL_LINK_MODE_MASK (1 << 26)
7499#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7500#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 7501#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
7502#define FLOPPED_HSTX (1 << 23)
7503#define DE_INVERT (1 << 19) /* XXX */
7504#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7505#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7506#define AFE_LATCHOUT (1 << 17)
7507#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
7508#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7509#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7510#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7511#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
7512#define CSB_SHIFT 9
7513#define CSB_MASK (3 << 9)
7514#define CSB_20MHZ (0 << 9)
7515#define CSB_10MHZ (1 << 9)
7516#define CSB_40MHZ (2 << 9)
7517#define BANDGAP_MASK (1 << 8)
7518#define BANDGAP_PNW_CIRCUIT (0 << 8)
7519#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
7520#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7521#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7522#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7523#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
7524#define TEARING_EFFECT_MASK (3 << 2)
7525#define TEARING_EFFECT_OFF (0 << 2)
7526#define TEARING_EFFECT_DSI (1 << 2)
7527#define TEARING_EFFECT_GPIO (2 << 2)
7528#define LANE_CONFIGURATION_SHIFT 0
7529#define LANE_CONFIGURATION_MASK (3 << 0)
7530#define LANE_CONFIGURATION_4LANE (0 << 0)
7531#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7532#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7533
7534#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0
JN
7535#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
7536#define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
7537 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
7538#define TEARING_EFFECT_DELAY_SHIFT 0
7539#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7540
7541/* XXX: all bits reserved */
4ad83e94 7542#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
7543
7544/* MIPI DSI Controller and D-PHY registers */
7545
4ad83e94 7546#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0
JN
7547#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
7548#define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
7549 _MIPIC_DEVICE_READY)
3230bf14
JN
7550#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7551#define ULPS_STATE_MASK (3 << 1)
7552#define ULPS_STATE_ENTER (2 << 1)
7553#define ULPS_STATE_EXIT (1 << 1)
7554#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7555#define DEVICE_READY (1 << 0)
7556
4ad83e94 7557#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0
JN
7558#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
7559#define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
7560 _MIPIC_INTR_STAT)
4ad83e94 7561#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0
JN
7562#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
7563#define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
7564 _MIPIC_INTR_EN)
3230bf14
JN
7565#define TEARING_EFFECT (1 << 31)
7566#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7567#define GEN_READ_DATA_AVAIL (1 << 29)
7568#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7569#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7570#define RX_PROT_VIOLATION (1 << 26)
7571#define RX_INVALID_TX_LENGTH (1 << 25)
7572#define ACK_WITH_NO_ERROR (1 << 24)
7573#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7574#define LP_RX_TIMEOUT (1 << 22)
7575#define HS_TX_TIMEOUT (1 << 21)
7576#define DPI_FIFO_UNDERRUN (1 << 20)
7577#define LOW_CONTENTION (1 << 19)
7578#define HIGH_CONTENTION (1 << 18)
7579#define TXDSI_VC_ID_INVALID (1 << 17)
7580#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7581#define TXCHECKSUM_ERROR (1 << 15)
7582#define TXECC_MULTIBIT_ERROR (1 << 14)
7583#define TXECC_SINGLE_BIT_ERROR (1 << 13)
7584#define TXFALSE_CONTROL_ERROR (1 << 12)
7585#define RXDSI_VC_ID_INVALID (1 << 11)
7586#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7587#define RXCHECKSUM_ERROR (1 << 9)
7588#define RXECC_MULTIBIT_ERROR (1 << 8)
7589#define RXECC_SINGLE_BIT_ERROR (1 << 7)
7590#define RXFALSE_CONTROL_ERROR (1 << 6)
7591#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7592#define RX_LP_TX_SYNC_ERROR (1 << 4)
7593#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7594#define RXEOT_SYNC_ERROR (1 << 2)
7595#define RXSOT_SYNC_ERROR (1 << 1)
7596#define RXSOT_ERROR (1 << 0)
7597
4ad83e94 7598#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0
JN
7599#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
7600#define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
7601 _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
7602#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7603#define CMD_MODE_NOT_SUPPORTED (0 << 13)
7604#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7605#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7606#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7607#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7608#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7609#define VID_MODE_FORMAT_MASK (0xf << 7)
7610#define VID_MODE_NOT_SUPPORTED (0 << 7)
7611#define VID_MODE_FORMAT_RGB565 (1 << 7)
7612#define VID_MODE_FORMAT_RGB666 (2 << 7)
7613#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
7614#define VID_MODE_FORMAT_RGB888 (4 << 7)
7615#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7616#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7617#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7618#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7619#define DATA_LANES_PRG_REG_SHIFT 0
7620#define DATA_LANES_PRG_REG_MASK (7 << 0)
7621
4ad83e94 7622#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0
JN
7623#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
7624#define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
7625 _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
7626#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7627
4ad83e94 7628#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0
JN
7629#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
7630#define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7631 _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
7632#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7633
4ad83e94 7634#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0
JN
7635#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
7636#define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
7637 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
7638#define TURN_AROUND_TIMEOUT_MASK 0x3f
7639
4ad83e94 7640#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0
JN
7641#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
7642#define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
7643 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
7644#define DEVICE_RESET_TIMER_MASK 0xffff
7645
4ad83e94 7646#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0
JN
7647#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
7648#define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7649 _MIPIC_DPI_RESOLUTION)
3230bf14
JN
7650#define VERTICAL_ADDRESS_SHIFT 16
7651#define VERTICAL_ADDRESS_MASK (0xffff << 16)
7652#define HORIZONTAL_ADDRESS_SHIFT 0
7653#define HORIZONTAL_ADDRESS_MASK 0xffff
7654
4ad83e94 7655#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0
JN
7656#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
7657#define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
7658 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
7659#define DBI_FIFO_EMPTY_HALF (0 << 0)
7660#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7661#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7662
7663/* regs below are bits 15:0 */
4ad83e94 7664#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0
JN
7665#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
7666#define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7667 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 7668
4ad83e94 7669#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0
JN
7670#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
7671#define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7672 _MIPIC_HBP_COUNT)
3230bf14 7673
4ad83e94 7674#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0
JN
7675#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
7676#define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7677 _MIPIC_HFP_COUNT)
3230bf14 7678
4ad83e94 7679#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0
JN
7680#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
7681#define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
7682 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 7683
4ad83e94 7684#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0
JN
7685#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
7686#define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7687 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 7688
4ad83e94 7689#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0
JN
7690#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
7691#define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7692 _MIPIC_VBP_COUNT)
3230bf14 7693
4ad83e94 7694#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0
JN
7695#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
7696#define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7697 _MIPIC_VFP_COUNT)
3230bf14 7698
4ad83e94 7699#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0
JN
7700#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
7701#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
7702 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 7703
3230bf14
JN
7704/* regs above are bits 15:0 */
7705
4ad83e94 7706#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0
JN
7707#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
7708#define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7709 _MIPIC_DPI_CONTROL)
3230bf14
JN
7710#define DPI_LP_MODE (1 << 6)
7711#define BACKLIGHT_OFF (1 << 5)
7712#define BACKLIGHT_ON (1 << 4)
7713#define COLOR_MODE_OFF (1 << 3)
7714#define COLOR_MODE_ON (1 << 2)
7715#define TURN_ON (1 << 1)
7716#define SHUTDOWN (1 << 0)
7717
4ad83e94 7718#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0
JN
7719#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7720#define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7721 _MIPIC_DPI_DATA)
3230bf14
JN
7722#define COMMAND_BYTE_SHIFT 0
7723#define COMMAND_BYTE_MASK (0x3f << 0)
7724
4ad83e94 7725#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0
JN
7726#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7727#define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7728 _MIPIC_INIT_COUNT)
3230bf14
JN
7729#define MASTER_INIT_TIMER_SHIFT 0
7730#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7731
4ad83e94 7732#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0
JN
7733#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7734#define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7735 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
7736#define MAX_RETURN_PKT_SIZE_SHIFT 0
7737#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7738
4ad83e94 7739#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0
JN
7740#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7741#define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7742 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
7743#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7744#define DISABLE_VIDEO_BTA (1 << 3)
7745#define IP_TG_CONFIG (1 << 2)
7746#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7747#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7748#define VIDEO_MODE_BURST (3 << 0)
7749
4ad83e94 7750#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0
JN
7751#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7752#define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7753 _MIPIC_EOT_DISABLE)
3230bf14
JN
7754#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7755#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7756#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7757#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7758#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7759#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7760#define CLOCKSTOP (1 << 1)
7761#define EOT_DISABLE (1 << 0)
7762
4ad83e94 7763#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0
JN
7764#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7765#define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7766 _MIPIC_LP_BYTECLK)
3230bf14
JN
7767#define LP_BYTECLK_SHIFT 0
7768#define LP_BYTECLK_MASK (0xffff << 0)
7769
7770/* bits 31:0 */
4ad83e94 7771#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0
JN
7772#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7773#define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7774 _MIPIC_LP_GEN_DATA)
3230bf14
JN
7775
7776/* bits 31:0 */
4ad83e94 7777#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0
JN
7778#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7779#define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7780 _MIPIC_HS_GEN_DATA)
3230bf14 7781
4ad83e94 7782#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0
JN
7783#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7784#define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7785 _MIPIC_LP_GEN_CTRL)
4ad83e94 7786#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0
JN
7787#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7788#define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7789 _MIPIC_HS_GEN_CTRL)
3230bf14
JN
7790#define LONG_PACKET_WORD_COUNT_SHIFT 8
7791#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7792#define SHORT_PACKET_PARAM_SHIFT 8
7793#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7794#define VIRTUAL_CHANNEL_SHIFT 6
7795#define VIRTUAL_CHANNEL_MASK (3 << 6)
7796#define DATA_TYPE_SHIFT 0
7797#define DATA_TYPE_MASK (3f << 0)
7798/* data type values, see include/video/mipi_display.h */
7799
4ad83e94 7800#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0
JN
7801#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
7802#define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7803 _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
7804#define DPI_FIFO_EMPTY (1 << 28)
7805#define DBI_FIFO_EMPTY (1 << 27)
7806#define LP_CTRL_FIFO_EMPTY (1 << 26)
7807#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
7808#define LP_CTRL_FIFO_FULL (1 << 24)
7809#define HS_CTRL_FIFO_EMPTY (1 << 18)
7810#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
7811#define HS_CTRL_FIFO_FULL (1 << 16)
7812#define LP_DATA_FIFO_EMPTY (1 << 10)
7813#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
7814#define LP_DATA_FIFO_FULL (1 << 8)
7815#define HS_DATA_FIFO_EMPTY (1 << 2)
7816#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
7817#define HS_DATA_FIFO_FULL (1 << 0)
7818
4ad83e94 7819#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0
JN
7820#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
7821#define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
7822 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
7823#define DBI_HS_LP_MODE_MASK (1 << 0)
7824#define DBI_LP_MODE (1 << 0)
7825#define DBI_HS_MODE (0 << 0)
7826
4ad83e94 7827#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0
JN
7828#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
7829#define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7830 _MIPIC_DPHY_PARAM)
3230bf14
JN
7831#define EXIT_ZERO_COUNT_SHIFT 24
7832#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
7833#define TRAIL_COUNT_SHIFT 16
7834#define TRAIL_COUNT_MASK (0x1f << 16)
7835#define CLK_ZERO_COUNT_SHIFT 8
7836#define CLK_ZERO_COUNT_MASK (0xff << 8)
7837#define PREPARE_COUNT_SHIFT 0
7838#define PREPARE_COUNT_MASK (0x3f << 0)
7839
7840/* bits 31:0 */
4ad83e94 7841#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0
JN
7842#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
7843#define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7844 _MIPIC_DBI_BW_CTRL)
3230bf14 7845
4ad83e94
SS
7846#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7847 + 0xb088)
e7d7cad0 7848#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
4ad83e94 7849 + 0xb888)
e7d7cad0
JN
7850#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
7851 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
7852#define LP_HS_SSW_CNT_SHIFT 16
7853#define LP_HS_SSW_CNT_MASK (0xffff << 16)
7854#define HS_LP_PWR_SW_CNT_SHIFT 0
7855#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7856
4ad83e94 7857#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0
JN
7858#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
7859#define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
7860 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
7861#define STOP_STATE_STALL_COUNTER_SHIFT 0
7862#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7863
4ad83e94 7864#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0
JN
7865#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
7866#define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
7867 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 7868#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0
JN
7869#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
7870#define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7871 _MIPIC_INTR_EN_REG_1)
3230bf14
JN
7872#define RX_CONTENTION_DETECTED (1 << 0)
7873
7874/* XXX: only pipe A ?!? */
4ad83e94 7875#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
7876#define DBI_TYPEC_ENABLE (1 << 31)
7877#define DBI_TYPEC_WIP (1 << 30)
7878#define DBI_TYPEC_OPTION_SHIFT 28
7879#define DBI_TYPEC_OPTION_MASK (3 << 28)
7880#define DBI_TYPEC_FREQ_SHIFT 24
7881#define DBI_TYPEC_FREQ_MASK (0xf << 24)
7882#define DBI_TYPEC_OVERRIDE (1 << 8)
7883#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7884#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7885
7886
7887/* MIPI adapter registers */
7888
4ad83e94 7889#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0
JN
7890#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
7891#define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
7892 _MIPIC_CTRL)
3230bf14
JN
7893#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7894#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7895#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7896#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7897#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7898#define READ_REQUEST_PRIORITY_SHIFT 3
7899#define READ_REQUEST_PRIORITY_MASK (3 << 3)
7900#define READ_REQUEST_PRIORITY_LOW (0 << 3)
7901#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7902#define RGB_FLIP_TO_BGR (1 << 2)
7903
4ad83e94 7904#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0
JN
7905#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
7906#define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7907 _MIPIC_DATA_ADDRESS)
3230bf14
JN
7908#define DATA_MEM_ADDRESS_SHIFT 5
7909#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7910#define DATA_VALID (1 << 0)
7911
4ad83e94 7912#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0
JN
7913#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
7914#define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7915 _MIPIC_DATA_LENGTH)
3230bf14
JN
7916#define DATA_LENGTH_SHIFT 0
7917#define DATA_LENGTH_MASK (0xfffff << 0)
7918
4ad83e94 7919#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0
JN
7920#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
7921#define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
7922 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
7923#define COMMAND_MEM_ADDRESS_SHIFT 5
7924#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7925#define AUTO_PWG_ENABLE (1 << 2)
7926#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7927#define COMMAND_VALID (1 << 0)
7928
4ad83e94 7929#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0
JN
7930#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
7931#define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
7932 _MIPIC_COMMAND_LENGTH)
3230bf14
JN
7933#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7934#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7935
4ad83e94 7936#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0
JN
7937#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
7938#define MIPI_READ_DATA_RETURN(port, n) \
7939 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
a2560a66 7940 + 4 * (n)) /* n: 0...7 */
3230bf14 7941
4ad83e94 7942#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0
JN
7943#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
7944#define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
7945 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
7946#define READ_DATA_VALID(n) (1 << (n))
7947
a57c774a 7948/* For UMS only (deprecated): */
5c969aa7
DL
7949#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7950#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 7951
3bbaba0c
PA
7952/* MOCS (Memory Object Control State) registers */
7953#define GEN9_LNCFCMOCS0 0xb020 /* L3 Cache Control base */
7954
7955#define GEN9_GFX_MOCS_0 0xc800 /* Graphics MOCS base register*/
7956#define GEN9_MFX0_MOCS_0 0xc900 /* Media 0 MOCS base register*/
7957#define GEN9_MFX1_MOCS_0 0xca00 /* Media 1 MOCS base register*/
7958#define GEN9_VEBOX_MOCS_0 0xcb00 /* Video MOCS base register*/
7959#define GEN9_BLT_MOCS_0 0xcc00 /* Blitter MOCS base register*/
7960
585fb111 7961#endif /* _I915_REG_H_ */
This page took 1.157458 seconds and 5 git commands to generate.