KVM: MMU: cleanup handle_abnormal_pfn
[deliverable/linux.git] / arch / x86 / kvm / mmu.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * MMU support
8 *
9 * Copyright (C) 2006 Qumranet, Inc.
9611c187 10 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
6aa8b732
AK
11 *
12 * Authors:
13 * Yaniv Kamay <yaniv@qumranet.com>
14 * Avi Kivity <avi@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 */
e495606d 20
af585b92 21#include "irq.h"
1d737c8a 22#include "mmu.h"
836a1b3c 23#include "x86.h"
6de4f3ad 24#include "kvm_cache_regs.h"
5f7dde7b 25#include "cpuid.h"
e495606d 26
edf88417 27#include <linux/kvm_host.h>
6aa8b732
AK
28#include <linux/types.h>
29#include <linux/string.h>
6aa8b732
AK
30#include <linux/mm.h>
31#include <linux/highmem.h>
32#include <linux/module.h>
448353ca 33#include <linux/swap.h>
05da4558 34#include <linux/hugetlb.h>
2f333bcb 35#include <linux/compiler.h>
bc6678a3 36#include <linux/srcu.h>
5a0e3ad6 37#include <linux/slab.h>
bf998156 38#include <linux/uaccess.h>
6aa8b732 39
e495606d
AK
40#include <asm/page.h>
41#include <asm/cmpxchg.h>
4e542370 42#include <asm/io.h>
13673a90 43#include <asm/vmx.h>
3d0c27ad 44#include <asm/kvm_page_track.h>
6aa8b732 45
18552672
JR
46/*
47 * When setting this variable to true it enables Two-Dimensional-Paging
48 * where the hardware walks 2 page tables:
49 * 1. the guest-virtual to guest-physical
50 * 2. while doing 1. it walks guest-physical to host-physical
51 * If the hardware supports that we don't need to do shadow paging.
52 */
2f333bcb 53bool tdp_enabled = false;
18552672 54
8b1fe17c
XG
55enum {
56 AUDIT_PRE_PAGE_FAULT,
57 AUDIT_POST_PAGE_FAULT,
58 AUDIT_PRE_PTE_WRITE,
6903074c
XG
59 AUDIT_POST_PTE_WRITE,
60 AUDIT_PRE_SYNC,
61 AUDIT_POST_SYNC
8b1fe17c 62};
37a7d8b0 63
8b1fe17c 64#undef MMU_DEBUG
37a7d8b0
AK
65
66#ifdef MMU_DEBUG
fa4a2c08
PB
67static bool dbg = 0;
68module_param(dbg, bool, 0644);
37a7d8b0
AK
69
70#define pgprintk(x...) do { if (dbg) printk(x); } while (0)
71#define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
fa4a2c08 72#define MMU_WARN_ON(x) WARN_ON(x)
37a7d8b0 73#else
37a7d8b0
AK
74#define pgprintk(x...) do { } while (0)
75#define rmap_printk(x...) do { } while (0)
fa4a2c08 76#define MMU_WARN_ON(x) do { } while (0)
d6c69ee9 77#endif
6aa8b732 78
957ed9ef
XG
79#define PTE_PREFETCH_NUM 8
80
00763e41 81#define PT_FIRST_AVAIL_BITS_SHIFT 10
6aa8b732
AK
82#define PT64_SECOND_AVAIL_BITS_SHIFT 52
83
6aa8b732
AK
84#define PT64_LEVEL_BITS 9
85
86#define PT64_LEVEL_SHIFT(level) \
d77c26fc 87 (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
6aa8b732 88
6aa8b732
AK
89#define PT64_INDEX(address, level)\
90 (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
91
92
93#define PT32_LEVEL_BITS 10
94
95#define PT32_LEVEL_SHIFT(level) \
d77c26fc 96 (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
6aa8b732 97
e04da980
JR
98#define PT32_LVL_OFFSET_MASK(level) \
99 (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
100 * PT32_LEVEL_BITS))) - 1))
6aa8b732
AK
101
102#define PT32_INDEX(address, level)\
103 (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
104
105
27aba766 106#define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
6aa8b732
AK
107#define PT64_DIR_BASE_ADDR_MASK \
108 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
e04da980
JR
109#define PT64_LVL_ADDR_MASK(level) \
110 (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
111 * PT64_LEVEL_BITS))) - 1))
112#define PT64_LVL_OFFSET_MASK(level) \
113 (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
114 * PT64_LEVEL_BITS))) - 1))
6aa8b732
AK
115
116#define PT32_BASE_ADDR_MASK PAGE_MASK
117#define PT32_DIR_BASE_ADDR_MASK \
118 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
e04da980
JR
119#define PT32_LVL_ADDR_MASK(level) \
120 (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
121 * PT32_LEVEL_BITS))) - 1))
6aa8b732 122
53166229
GN
123#define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | shadow_user_mask \
124 | shadow_x_mask | shadow_nx_mask)
6aa8b732 125
fe135d2c
AK
126#define ACC_EXEC_MASK 1
127#define ACC_WRITE_MASK PT_WRITABLE_MASK
128#define ACC_USER_MASK PT_USER_MASK
129#define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
130
90bb6fc5
AK
131#include <trace/events/kvm.h>
132
07420171
AK
133#define CREATE_TRACE_POINTS
134#include "mmutrace.h"
135
49fde340
XG
136#define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
137#define SPTE_MMU_WRITEABLE (1ULL << (PT_FIRST_AVAIL_BITS_SHIFT + 1))
1403283a 138
135f8c2b
AK
139#define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
140
220f773a
TY
141/* make pte_list_desc fit well in cache line */
142#define PTE_LIST_EXT 3
143
53c07b18
XG
144struct pte_list_desc {
145 u64 *sptes[PTE_LIST_EXT];
146 struct pte_list_desc *more;
cd4a4e53
AK
147};
148
2d11123a
AK
149struct kvm_shadow_walk_iterator {
150 u64 addr;
151 hpa_t shadow_addr;
2d11123a 152 u64 *sptep;
dd3bfd59 153 int level;
2d11123a
AK
154 unsigned index;
155};
156
157#define for_each_shadow_entry(_vcpu, _addr, _walker) \
158 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
159 shadow_walk_okay(&(_walker)); \
160 shadow_walk_next(&(_walker)))
161
c2a2ac2b
XG
162#define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte) \
163 for (shadow_walk_init(&(_walker), _vcpu, _addr); \
164 shadow_walk_okay(&(_walker)) && \
165 ({ spte = mmu_spte_get_lockless(_walker.sptep); 1; }); \
166 __shadow_walk_next(&(_walker), spte))
167
53c07b18 168static struct kmem_cache *pte_list_desc_cache;
d3d25b04 169static struct kmem_cache *mmu_page_header_cache;
45221ab6 170static struct percpu_counter kvm_total_used_mmu_pages;
b5a33a75 171
7b52345e
SY
172static u64 __read_mostly shadow_nx_mask;
173static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
174static u64 __read_mostly shadow_user_mask;
175static u64 __read_mostly shadow_accessed_mask;
176static u64 __read_mostly shadow_dirty_mask;
ce88decf
XG
177static u64 __read_mostly shadow_mmio_mask;
178
179static void mmu_spte_set(u64 *sptep, u64 spte);
e676505a 180static void mmu_free_roots(struct kvm_vcpu *vcpu);
ce88decf
XG
181
182void kvm_mmu_set_mmio_spte_mask(u64 mmio_mask)
183{
184 shadow_mmio_mask = mmio_mask;
185}
186EXPORT_SYMBOL_GPL(kvm_mmu_set_mmio_spte_mask);
187
f2fd125d 188/*
ee3d1570
DM
189 * the low bit of the generation number is always presumed to be zero.
190 * This disables mmio caching during memslot updates. The concept is
191 * similar to a seqcount but instead of retrying the access we just punt
192 * and ignore the cache.
193 *
194 * spte bits 3-11 are used as bits 1-9 of the generation number,
195 * the bits 52-61 are used as bits 10-19 of the generation number.
f2fd125d 196 */
ee3d1570 197#define MMIO_SPTE_GEN_LOW_SHIFT 2
f2fd125d
XG
198#define MMIO_SPTE_GEN_HIGH_SHIFT 52
199
ee3d1570
DM
200#define MMIO_GEN_SHIFT 20
201#define MMIO_GEN_LOW_SHIFT 10
202#define MMIO_GEN_LOW_MASK ((1 << MMIO_GEN_LOW_SHIFT) - 2)
f8f55942 203#define MMIO_GEN_MASK ((1 << MMIO_GEN_SHIFT) - 1)
f2fd125d
XG
204
205static u64 generation_mmio_spte_mask(unsigned int gen)
206{
207 u64 mask;
208
842bb26a 209 WARN_ON(gen & ~MMIO_GEN_MASK);
f2fd125d
XG
210
211 mask = (gen & MMIO_GEN_LOW_MASK) << MMIO_SPTE_GEN_LOW_SHIFT;
212 mask |= ((u64)gen >> MMIO_GEN_LOW_SHIFT) << MMIO_SPTE_GEN_HIGH_SHIFT;
213 return mask;
214}
215
216static unsigned int get_mmio_spte_generation(u64 spte)
217{
218 unsigned int gen;
219
220 spte &= ~shadow_mmio_mask;
221
222 gen = (spte >> MMIO_SPTE_GEN_LOW_SHIFT) & MMIO_GEN_LOW_MASK;
223 gen |= (spte >> MMIO_SPTE_GEN_HIGH_SHIFT) << MMIO_GEN_LOW_SHIFT;
224 return gen;
225}
226
54bf36aa 227static unsigned int kvm_current_mmio_generation(struct kvm_vcpu *vcpu)
f8f55942 228{
54bf36aa 229 return kvm_vcpu_memslots(vcpu)->generation & MMIO_GEN_MASK;
f8f55942
XG
230}
231
54bf36aa 232static void mark_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, u64 gfn,
f2fd125d 233 unsigned access)
ce88decf 234{
54bf36aa 235 unsigned int gen = kvm_current_mmio_generation(vcpu);
f8f55942 236 u64 mask = generation_mmio_spte_mask(gen);
95b0430d 237
ce88decf 238 access &= ACC_WRITE_MASK | ACC_USER_MASK;
f2fd125d 239 mask |= shadow_mmio_mask | access | gfn << PAGE_SHIFT;
f2fd125d 240
f8f55942 241 trace_mark_mmio_spte(sptep, gfn, access, gen);
f2fd125d 242 mmu_spte_set(sptep, mask);
ce88decf
XG
243}
244
245static bool is_mmio_spte(u64 spte)
246{
247 return (spte & shadow_mmio_mask) == shadow_mmio_mask;
248}
249
250static gfn_t get_mmio_spte_gfn(u64 spte)
251{
842bb26a 252 u64 mask = generation_mmio_spte_mask(MMIO_GEN_MASK) | shadow_mmio_mask;
f2fd125d 253 return (spte & ~mask) >> PAGE_SHIFT;
ce88decf
XG
254}
255
256static unsigned get_mmio_spte_access(u64 spte)
257{
842bb26a 258 u64 mask = generation_mmio_spte_mask(MMIO_GEN_MASK) | shadow_mmio_mask;
f2fd125d 259 return (spte & ~mask) & ~PAGE_MASK;
ce88decf
XG
260}
261
54bf36aa 262static bool set_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, gfn_t gfn,
ba049e93 263 kvm_pfn_t pfn, unsigned access)
ce88decf
XG
264{
265 if (unlikely(is_noslot_pfn(pfn))) {
54bf36aa 266 mark_mmio_spte(vcpu, sptep, gfn, access);
ce88decf
XG
267 return true;
268 }
269
270 return false;
271}
c7addb90 272
54bf36aa 273static bool check_mmio_spte(struct kvm_vcpu *vcpu, u64 spte)
f8f55942 274{
089504c0
XG
275 unsigned int kvm_gen, spte_gen;
276
54bf36aa 277 kvm_gen = kvm_current_mmio_generation(vcpu);
089504c0
XG
278 spte_gen = get_mmio_spte_generation(spte);
279
280 trace_check_mmio_spte(spte, kvm_gen, spte_gen);
281 return likely(kvm_gen == spte_gen);
f8f55942
XG
282}
283
7b52345e 284void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 285 u64 dirty_mask, u64 nx_mask, u64 x_mask)
7b52345e
SY
286{
287 shadow_user_mask = user_mask;
288 shadow_accessed_mask = accessed_mask;
289 shadow_dirty_mask = dirty_mask;
290 shadow_nx_mask = nx_mask;
291 shadow_x_mask = x_mask;
292}
293EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
294
6aa8b732
AK
295static int is_cpuid_PSE36(void)
296{
297 return 1;
298}
299
73b1087e
AK
300static int is_nx(struct kvm_vcpu *vcpu)
301{
f6801dff 302 return vcpu->arch.efer & EFER_NX;
73b1087e
AK
303}
304
c7addb90
AK
305static int is_shadow_present_pte(u64 pte)
306{
ce88decf 307 return pte & PT_PRESENT_MASK && !is_mmio_spte(pte);
c7addb90
AK
308}
309
05da4558
MT
310static int is_large_pte(u64 pte)
311{
312 return pte & PT_PAGE_SIZE_MASK;
313}
314
776e6633
MT
315static int is_last_spte(u64 pte, int level)
316{
317 if (level == PT_PAGE_TABLE_LEVEL)
318 return 1;
852e3c19 319 if (is_large_pte(pte))
776e6633
MT
320 return 1;
321 return 0;
322}
323
ba049e93 324static kvm_pfn_t spte_to_pfn(u64 pte)
0b49ea86 325{
35149e21 326 return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
0b49ea86
AK
327}
328
da928521
AK
329static gfn_t pse36_gfn_delta(u32 gpte)
330{
331 int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
332
333 return (gpte & PT32_DIR_PSE36_MASK) << shift;
334}
335
603e0651 336#ifdef CONFIG_X86_64
d555c333 337static void __set_spte(u64 *sptep, u64 spte)
e663ee64 338{
603e0651 339 *sptep = spte;
e663ee64
AK
340}
341
603e0651 342static void __update_clear_spte_fast(u64 *sptep, u64 spte)
a9221dd5 343{
603e0651
XG
344 *sptep = spte;
345}
346
347static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
348{
349 return xchg(sptep, spte);
350}
c2a2ac2b
XG
351
352static u64 __get_spte_lockless(u64 *sptep)
353{
354 return ACCESS_ONCE(*sptep);
355}
a9221dd5 356#else
603e0651
XG
357union split_spte {
358 struct {
359 u32 spte_low;
360 u32 spte_high;
361 };
362 u64 spte;
363};
a9221dd5 364
c2a2ac2b
XG
365static void count_spte_clear(u64 *sptep, u64 spte)
366{
367 struct kvm_mmu_page *sp = page_header(__pa(sptep));
368
369 if (is_shadow_present_pte(spte))
370 return;
371
372 /* Ensure the spte is completely set before we increase the count */
373 smp_wmb();
374 sp->clear_spte_count++;
375}
376
603e0651
XG
377static void __set_spte(u64 *sptep, u64 spte)
378{
379 union split_spte *ssptep, sspte;
a9221dd5 380
603e0651
XG
381 ssptep = (union split_spte *)sptep;
382 sspte = (union split_spte)spte;
383
384 ssptep->spte_high = sspte.spte_high;
385
386 /*
387 * If we map the spte from nonpresent to present, We should store
388 * the high bits firstly, then set present bit, so cpu can not
389 * fetch this spte while we are setting the spte.
390 */
391 smp_wmb();
392
393 ssptep->spte_low = sspte.spte_low;
a9221dd5
AK
394}
395
603e0651
XG
396static void __update_clear_spte_fast(u64 *sptep, u64 spte)
397{
398 union split_spte *ssptep, sspte;
399
400 ssptep = (union split_spte *)sptep;
401 sspte = (union split_spte)spte;
402
403 ssptep->spte_low = sspte.spte_low;
404
405 /*
406 * If we map the spte from present to nonpresent, we should clear
407 * present bit firstly to avoid vcpu fetch the old high bits.
408 */
409 smp_wmb();
410
411 ssptep->spte_high = sspte.spte_high;
c2a2ac2b 412 count_spte_clear(sptep, spte);
603e0651
XG
413}
414
415static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
416{
417 union split_spte *ssptep, sspte, orig;
418
419 ssptep = (union split_spte *)sptep;
420 sspte = (union split_spte)spte;
421
422 /* xchg acts as a barrier before the setting of the high bits */
423 orig.spte_low = xchg(&ssptep->spte_low, sspte.spte_low);
41bc3186
ZJ
424 orig.spte_high = ssptep->spte_high;
425 ssptep->spte_high = sspte.spte_high;
c2a2ac2b 426 count_spte_clear(sptep, spte);
603e0651
XG
427
428 return orig.spte;
429}
c2a2ac2b
XG
430
431/*
432 * The idea using the light way get the spte on x86_32 guest is from
433 * gup_get_pte(arch/x86/mm/gup.c).
accaefe0
XG
434 *
435 * An spte tlb flush may be pending, because kvm_set_pte_rmapp
436 * coalesces them and we are running out of the MMU lock. Therefore
437 * we need to protect against in-progress updates of the spte.
438 *
439 * Reading the spte while an update is in progress may get the old value
440 * for the high part of the spte. The race is fine for a present->non-present
441 * change (because the high part of the spte is ignored for non-present spte),
442 * but for a present->present change we must reread the spte.
443 *
444 * All such changes are done in two steps (present->non-present and
445 * non-present->present), hence it is enough to count the number of
446 * present->non-present updates: if it changed while reading the spte,
447 * we might have hit the race. This is done using clear_spte_count.
c2a2ac2b
XG
448 */
449static u64 __get_spte_lockless(u64 *sptep)
450{
451 struct kvm_mmu_page *sp = page_header(__pa(sptep));
452 union split_spte spte, *orig = (union split_spte *)sptep;
453 int count;
454
455retry:
456 count = sp->clear_spte_count;
457 smp_rmb();
458
459 spte.spte_low = orig->spte_low;
460 smp_rmb();
461
462 spte.spte_high = orig->spte_high;
463 smp_rmb();
464
465 if (unlikely(spte.spte_low != orig->spte_low ||
466 count != sp->clear_spte_count))
467 goto retry;
468
469 return spte.spte;
470}
603e0651
XG
471#endif
472
c7ba5b48
XG
473static bool spte_is_locklessly_modifiable(u64 spte)
474{
feb3eb70
GN
475 return (spte & (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE)) ==
476 (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE);
c7ba5b48
XG
477}
478
8672b721
XG
479static bool spte_has_volatile_bits(u64 spte)
480{
c7ba5b48
XG
481 /*
482 * Always atomicly update spte if it can be updated
483 * out of mmu-lock, it can ensure dirty bit is not lost,
484 * also, it can help us to get a stable is_writable_pte()
485 * to ensure tlb flush is not missed.
486 */
487 if (spte_is_locklessly_modifiable(spte))
488 return true;
489
8672b721
XG
490 if (!shadow_accessed_mask)
491 return false;
492
493 if (!is_shadow_present_pte(spte))
494 return false;
495
4132779b
XG
496 if ((spte & shadow_accessed_mask) &&
497 (!is_writable_pte(spte) || (spte & shadow_dirty_mask)))
8672b721
XG
498 return false;
499
500 return true;
501}
502
4132779b
XG
503static bool spte_is_bit_cleared(u64 old_spte, u64 new_spte, u64 bit_mask)
504{
505 return (old_spte & bit_mask) && !(new_spte & bit_mask);
506}
507
7e71a59b
KH
508static bool spte_is_bit_changed(u64 old_spte, u64 new_spte, u64 bit_mask)
509{
510 return (old_spte & bit_mask) != (new_spte & bit_mask);
511}
512
1df9f2dc
XG
513/* Rules for using mmu_spte_set:
514 * Set the sptep from nonpresent to present.
515 * Note: the sptep being assigned *must* be either not present
516 * or in a state where the hardware will not attempt to update
517 * the spte.
518 */
519static void mmu_spte_set(u64 *sptep, u64 new_spte)
520{
521 WARN_ON(is_shadow_present_pte(*sptep));
522 __set_spte(sptep, new_spte);
523}
524
525/* Rules for using mmu_spte_update:
526 * Update the state bits, it means the mapped pfn is not changged.
6e7d0354
XG
527 *
528 * Whenever we overwrite a writable spte with a read-only one we
529 * should flush remote TLBs. Otherwise rmap_write_protect
530 * will find a read-only spte, even though the writable spte
531 * might be cached on a CPU's TLB, the return value indicates this
532 * case.
1df9f2dc 533 */
6e7d0354 534static bool mmu_spte_update(u64 *sptep, u64 new_spte)
b79b93f9 535{
c7ba5b48 536 u64 old_spte = *sptep;
6e7d0354 537 bool ret = false;
4132779b 538
afd28fe1 539 WARN_ON(!is_shadow_present_pte(new_spte));
b79b93f9 540
6e7d0354
XG
541 if (!is_shadow_present_pte(old_spte)) {
542 mmu_spte_set(sptep, new_spte);
543 return ret;
544 }
4132779b 545
c7ba5b48 546 if (!spte_has_volatile_bits(old_spte))
603e0651 547 __update_clear_spte_fast(sptep, new_spte);
4132779b 548 else
603e0651 549 old_spte = __update_clear_spte_slow(sptep, new_spte);
4132779b 550
c7ba5b48
XG
551 /*
552 * For the spte updated out of mmu-lock is safe, since
553 * we always atomicly update it, see the comments in
554 * spte_has_volatile_bits().
555 */
7f31c959
XG
556 if (spte_is_locklessly_modifiable(old_spte) &&
557 !is_writable_pte(new_spte))
6e7d0354
XG
558 ret = true;
559
4132779b 560 if (!shadow_accessed_mask)
6e7d0354 561 return ret;
4132779b 562
7e71a59b
KH
563 /*
564 * Flush TLB when accessed/dirty bits are changed in the page tables,
565 * to guarantee consistency between TLB and page tables.
566 */
567 if (spte_is_bit_changed(old_spte, new_spte,
568 shadow_accessed_mask | shadow_dirty_mask))
569 ret = true;
570
4132779b
XG
571 if (spte_is_bit_cleared(old_spte, new_spte, shadow_accessed_mask))
572 kvm_set_pfn_accessed(spte_to_pfn(old_spte));
573 if (spte_is_bit_cleared(old_spte, new_spte, shadow_dirty_mask))
574 kvm_set_pfn_dirty(spte_to_pfn(old_spte));
6e7d0354
XG
575
576 return ret;
b79b93f9
AK
577}
578
1df9f2dc
XG
579/*
580 * Rules for using mmu_spte_clear_track_bits:
581 * It sets the sptep from present to nonpresent, and track the
582 * state bits, it is used to clear the last level sptep.
583 */
584static int mmu_spte_clear_track_bits(u64 *sptep)
585{
ba049e93 586 kvm_pfn_t pfn;
1df9f2dc
XG
587 u64 old_spte = *sptep;
588
589 if (!spte_has_volatile_bits(old_spte))
603e0651 590 __update_clear_spte_fast(sptep, 0ull);
1df9f2dc 591 else
603e0651 592 old_spte = __update_clear_spte_slow(sptep, 0ull);
1df9f2dc 593
afd28fe1 594 if (!is_shadow_present_pte(old_spte))
1df9f2dc
XG
595 return 0;
596
597 pfn = spte_to_pfn(old_spte);
86fde74c
XG
598
599 /*
600 * KVM does not hold the refcount of the page used by
601 * kvm mmu, before reclaiming the page, we should
602 * unmap it from mmu first.
603 */
bf4bea8e 604 WARN_ON(!kvm_is_reserved_pfn(pfn) && !page_count(pfn_to_page(pfn)));
86fde74c 605
1df9f2dc
XG
606 if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
607 kvm_set_pfn_accessed(pfn);
608 if (!shadow_dirty_mask || (old_spte & shadow_dirty_mask))
609 kvm_set_pfn_dirty(pfn);
610 return 1;
611}
612
613/*
614 * Rules for using mmu_spte_clear_no_track:
615 * Directly clear spte without caring the state bits of sptep,
616 * it is used to set the upper level spte.
617 */
618static void mmu_spte_clear_no_track(u64 *sptep)
619{
603e0651 620 __update_clear_spte_fast(sptep, 0ull);
1df9f2dc
XG
621}
622
c2a2ac2b
XG
623static u64 mmu_spte_get_lockless(u64 *sptep)
624{
625 return __get_spte_lockless(sptep);
626}
627
628static void walk_shadow_page_lockless_begin(struct kvm_vcpu *vcpu)
629{
c142786c
AK
630 /*
631 * Prevent page table teardown by making any free-er wait during
632 * kvm_flush_remote_tlbs() IPI to all active vcpus.
633 */
634 local_irq_disable();
635 vcpu->mode = READING_SHADOW_PAGE_TABLES;
636 /*
637 * Make sure a following spte read is not reordered ahead of the write
638 * to vcpu->mode.
639 */
640 smp_mb();
c2a2ac2b
XG
641}
642
643static void walk_shadow_page_lockless_end(struct kvm_vcpu *vcpu)
644{
c142786c
AK
645 /*
646 * Make sure the write to vcpu->mode is not reordered in front of
647 * reads to sptes. If it does, kvm_commit_zap_page() can see us
648 * OUTSIDE_GUEST_MODE and proceed to free the shadow page table.
649 */
650 smp_mb();
651 vcpu->mode = OUTSIDE_GUEST_MODE;
652 local_irq_enable();
c2a2ac2b
XG
653}
654
e2dec939 655static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
2e3e5882 656 struct kmem_cache *base_cache, int min)
714b93da
AK
657{
658 void *obj;
659
660 if (cache->nobjs >= min)
e2dec939 661 return 0;
714b93da 662 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
2e3e5882 663 obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
714b93da 664 if (!obj)
e2dec939 665 return -ENOMEM;
714b93da
AK
666 cache->objects[cache->nobjs++] = obj;
667 }
e2dec939 668 return 0;
714b93da
AK
669}
670
f759e2b4
XG
671static int mmu_memory_cache_free_objects(struct kvm_mmu_memory_cache *cache)
672{
673 return cache->nobjs;
674}
675
e8ad9a70
XG
676static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
677 struct kmem_cache *cache)
714b93da
AK
678{
679 while (mc->nobjs)
e8ad9a70 680 kmem_cache_free(cache, mc->objects[--mc->nobjs]);
714b93da
AK
681}
682
c1158e63 683static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
2e3e5882 684 int min)
c1158e63 685{
842f22ed 686 void *page;
c1158e63
AK
687
688 if (cache->nobjs >= min)
689 return 0;
690 while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
842f22ed 691 page = (void *)__get_free_page(GFP_KERNEL);
c1158e63
AK
692 if (!page)
693 return -ENOMEM;
842f22ed 694 cache->objects[cache->nobjs++] = page;
c1158e63
AK
695 }
696 return 0;
697}
698
699static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
700{
701 while (mc->nobjs)
c4d198d5 702 free_page((unsigned long)mc->objects[--mc->nobjs]);
c1158e63
AK
703}
704
2e3e5882 705static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
714b93da 706{
e2dec939
AK
707 int r;
708
53c07b18 709 r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
67052b35 710 pte_list_desc_cache, 8 + PTE_PREFETCH_NUM);
d3d25b04
AK
711 if (r)
712 goto out;
ad312c7c 713 r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
d3d25b04
AK
714 if (r)
715 goto out;
ad312c7c 716 r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
2e3e5882 717 mmu_page_header_cache, 4);
e2dec939
AK
718out:
719 return r;
714b93da
AK
720}
721
722static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
723{
53c07b18
XG
724 mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
725 pte_list_desc_cache);
ad312c7c 726 mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
e8ad9a70
XG
727 mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
728 mmu_page_header_cache);
714b93da
AK
729}
730
80feb89a 731static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc)
714b93da
AK
732{
733 void *p;
734
735 BUG_ON(!mc->nobjs);
736 p = mc->objects[--mc->nobjs];
714b93da
AK
737 return p;
738}
739
53c07b18 740static struct pte_list_desc *mmu_alloc_pte_list_desc(struct kvm_vcpu *vcpu)
714b93da 741{
80feb89a 742 return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_list_desc_cache);
714b93da
AK
743}
744
53c07b18 745static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc)
714b93da 746{
53c07b18 747 kmem_cache_free(pte_list_desc_cache, pte_list_desc);
714b93da
AK
748}
749
2032a93d
LJ
750static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
751{
752 if (!sp->role.direct)
753 return sp->gfns[index];
754
755 return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
756}
757
758static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
759{
760 if (sp->role.direct)
761 BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
762 else
763 sp->gfns[index] = gfn;
764}
765
05da4558 766/*
d4dbf470
TY
767 * Return the pointer to the large page information for a given gfn,
768 * handling slots that are not large page aligned.
05da4558 769 */
d4dbf470
TY
770static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
771 struct kvm_memory_slot *slot,
772 int level)
05da4558
MT
773{
774 unsigned long idx;
775
fb03cb6f 776 idx = gfn_to_index(gfn, slot->base_gfn, level);
db3fe4eb 777 return &slot->arch.lpage_info[level - 2][idx];
05da4558
MT
778}
779
547ffaed
XG
780static void update_gfn_disallow_lpage_count(struct kvm_memory_slot *slot,
781 gfn_t gfn, int count)
782{
783 struct kvm_lpage_info *linfo;
784 int i;
785
786 for (i = PT_DIRECTORY_LEVEL; i <= PT_MAX_HUGEPAGE_LEVEL; ++i) {
787 linfo = lpage_info_slot(gfn, slot, i);
788 linfo->disallow_lpage += count;
789 WARN_ON(linfo->disallow_lpage < 0);
790 }
791}
792
793void kvm_mmu_gfn_disallow_lpage(struct kvm_memory_slot *slot, gfn_t gfn)
794{
795 update_gfn_disallow_lpage_count(slot, gfn, 1);
796}
797
798void kvm_mmu_gfn_allow_lpage(struct kvm_memory_slot *slot, gfn_t gfn)
799{
800 update_gfn_disallow_lpage_count(slot, gfn, -1);
801}
802
3ed1a478 803static void account_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp)
05da4558 804{
699023e2 805 struct kvm_memslots *slots;
d25797b2 806 struct kvm_memory_slot *slot;
3ed1a478 807 gfn_t gfn;
05da4558 808
56ca57f9 809 kvm->arch.indirect_shadow_pages++;
3ed1a478 810 gfn = sp->gfn;
699023e2
PB
811 slots = kvm_memslots_for_spte_role(kvm, sp->role);
812 slot = __gfn_to_memslot(slots, gfn);
56ca57f9
XG
813
814 /* the non-leaf shadow pages are keeping readonly. */
815 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
816 return kvm_slot_page_track_add_page(kvm, slot, gfn,
817 KVM_PAGE_TRACK_WRITE);
818
547ffaed 819 kvm_mmu_gfn_disallow_lpage(slot, gfn);
05da4558
MT
820}
821
3ed1a478 822static void unaccount_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp)
05da4558 823{
699023e2 824 struct kvm_memslots *slots;
d25797b2 825 struct kvm_memory_slot *slot;
3ed1a478 826 gfn_t gfn;
05da4558 827
56ca57f9 828 kvm->arch.indirect_shadow_pages--;
3ed1a478 829 gfn = sp->gfn;
699023e2
PB
830 slots = kvm_memslots_for_spte_role(kvm, sp->role);
831 slot = __gfn_to_memslot(slots, gfn);
56ca57f9
XG
832 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
833 return kvm_slot_page_track_remove_page(kvm, slot, gfn,
834 KVM_PAGE_TRACK_WRITE);
835
547ffaed 836 kvm_mmu_gfn_allow_lpage(slot, gfn);
05da4558
MT
837}
838
92f94f1e
XG
839static bool __mmu_gfn_lpage_is_disallowed(gfn_t gfn, int level,
840 struct kvm_memory_slot *slot)
05da4558 841{
d4dbf470 842 struct kvm_lpage_info *linfo;
05da4558
MT
843
844 if (slot) {
d4dbf470 845 linfo = lpage_info_slot(gfn, slot, level);
92f94f1e 846 return !!linfo->disallow_lpage;
05da4558
MT
847 }
848
92f94f1e 849 return true;
05da4558
MT
850}
851
92f94f1e
XG
852static bool mmu_gfn_lpage_is_disallowed(struct kvm_vcpu *vcpu, gfn_t gfn,
853 int level)
5225fdf8
TY
854{
855 struct kvm_memory_slot *slot;
856
857 slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
92f94f1e 858 return __mmu_gfn_lpage_is_disallowed(gfn, level, slot);
5225fdf8
TY
859}
860
d25797b2 861static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
05da4558 862{
8f0b1ab6 863 unsigned long page_size;
d25797b2 864 int i, ret = 0;
05da4558 865
8f0b1ab6 866 page_size = kvm_host_page_size(kvm, gfn);
05da4558 867
8a3d08f1 868 for (i = PT_PAGE_TABLE_LEVEL; i <= PT_MAX_HUGEPAGE_LEVEL; ++i) {
d25797b2
JR
869 if (page_size >= KVM_HPAGE_SIZE(i))
870 ret = i;
871 else
872 break;
873 }
874
4c2155ce 875 return ret;
05da4558
MT
876}
877
d8aacf5d
TY
878static inline bool memslot_valid_for_gpte(struct kvm_memory_slot *slot,
879 bool no_dirty_log)
880{
881 if (!slot || slot->flags & KVM_MEMSLOT_INVALID)
882 return false;
883 if (no_dirty_log && slot->dirty_bitmap)
884 return false;
885
886 return true;
887}
888
5d163b1c
XG
889static struct kvm_memory_slot *
890gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t gfn,
891 bool no_dirty_log)
05da4558
MT
892{
893 struct kvm_memory_slot *slot;
5d163b1c 894
54bf36aa 895 slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
d8aacf5d 896 if (!memslot_valid_for_gpte(slot, no_dirty_log))
5d163b1c
XG
897 slot = NULL;
898
899 return slot;
900}
901
fd136902
TY
902static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn,
903 bool *force_pt_level)
936a5fe6
AA
904{
905 int host_level, level, max_level;
d8aacf5d
TY
906 struct kvm_memory_slot *slot;
907
8c85ac1c
TY
908 if (unlikely(*force_pt_level))
909 return PT_PAGE_TABLE_LEVEL;
05da4558 910
8c85ac1c
TY
911 slot = kvm_vcpu_gfn_to_memslot(vcpu, large_gfn);
912 *force_pt_level = !memslot_valid_for_gpte(slot, true);
fd136902
TY
913 if (unlikely(*force_pt_level))
914 return PT_PAGE_TABLE_LEVEL;
915
d25797b2
JR
916 host_level = host_mapping_level(vcpu->kvm, large_gfn);
917
918 if (host_level == PT_PAGE_TABLE_LEVEL)
919 return host_level;
920
55dd98c3 921 max_level = min(kvm_x86_ops->get_lpage_level(), host_level);
878403b7
SY
922
923 for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
92f94f1e 924 if (__mmu_gfn_lpage_is_disallowed(large_gfn, level, slot))
d25797b2 925 break;
d25797b2
JR
926
927 return level - 1;
05da4558
MT
928}
929
290fc38d 930/*
018aabb5 931 * About rmap_head encoding:
cd4a4e53 932 *
018aabb5
TY
933 * If the bit zero of rmap_head->val is clear, then it points to the only spte
934 * in this rmap chain. Otherwise, (rmap_head->val & ~1) points to a struct
53c07b18 935 * pte_list_desc containing more mappings.
018aabb5
TY
936 */
937
938/*
939 * Returns the number of pointers in the rmap chain, not counting the new one.
cd4a4e53 940 */
53c07b18 941static int pte_list_add(struct kvm_vcpu *vcpu, u64 *spte,
018aabb5 942 struct kvm_rmap_head *rmap_head)
cd4a4e53 943{
53c07b18 944 struct pte_list_desc *desc;
53a27b39 945 int i, count = 0;
cd4a4e53 946
018aabb5 947 if (!rmap_head->val) {
53c07b18 948 rmap_printk("pte_list_add: %p %llx 0->1\n", spte, *spte);
018aabb5
TY
949 rmap_head->val = (unsigned long)spte;
950 } else if (!(rmap_head->val & 1)) {
53c07b18
XG
951 rmap_printk("pte_list_add: %p %llx 1->many\n", spte, *spte);
952 desc = mmu_alloc_pte_list_desc(vcpu);
018aabb5 953 desc->sptes[0] = (u64 *)rmap_head->val;
d555c333 954 desc->sptes[1] = spte;
018aabb5 955 rmap_head->val = (unsigned long)desc | 1;
cb16a7b3 956 ++count;
cd4a4e53 957 } else {
53c07b18 958 rmap_printk("pte_list_add: %p %llx many->many\n", spte, *spte);
018aabb5 959 desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
53c07b18 960 while (desc->sptes[PTE_LIST_EXT-1] && desc->more) {
cd4a4e53 961 desc = desc->more;
53c07b18 962 count += PTE_LIST_EXT;
53a27b39 963 }
53c07b18
XG
964 if (desc->sptes[PTE_LIST_EXT-1]) {
965 desc->more = mmu_alloc_pte_list_desc(vcpu);
cd4a4e53
AK
966 desc = desc->more;
967 }
d555c333 968 for (i = 0; desc->sptes[i]; ++i)
cb16a7b3 969 ++count;
d555c333 970 desc->sptes[i] = spte;
cd4a4e53 971 }
53a27b39 972 return count;
cd4a4e53
AK
973}
974
53c07b18 975static void
018aabb5
TY
976pte_list_desc_remove_entry(struct kvm_rmap_head *rmap_head,
977 struct pte_list_desc *desc, int i,
978 struct pte_list_desc *prev_desc)
cd4a4e53
AK
979{
980 int j;
981
53c07b18 982 for (j = PTE_LIST_EXT - 1; !desc->sptes[j] && j > i; --j)
cd4a4e53 983 ;
d555c333
AK
984 desc->sptes[i] = desc->sptes[j];
985 desc->sptes[j] = NULL;
cd4a4e53
AK
986 if (j != 0)
987 return;
988 if (!prev_desc && !desc->more)
018aabb5 989 rmap_head->val = (unsigned long)desc->sptes[0];
cd4a4e53
AK
990 else
991 if (prev_desc)
992 prev_desc->more = desc->more;
993 else
018aabb5 994 rmap_head->val = (unsigned long)desc->more | 1;
53c07b18 995 mmu_free_pte_list_desc(desc);
cd4a4e53
AK
996}
997
018aabb5 998static void pte_list_remove(u64 *spte, struct kvm_rmap_head *rmap_head)
cd4a4e53 999{
53c07b18
XG
1000 struct pte_list_desc *desc;
1001 struct pte_list_desc *prev_desc;
cd4a4e53
AK
1002 int i;
1003
018aabb5 1004 if (!rmap_head->val) {
53c07b18 1005 printk(KERN_ERR "pte_list_remove: %p 0->BUG\n", spte);
cd4a4e53 1006 BUG();
018aabb5 1007 } else if (!(rmap_head->val & 1)) {
53c07b18 1008 rmap_printk("pte_list_remove: %p 1->0\n", spte);
018aabb5 1009 if ((u64 *)rmap_head->val != spte) {
53c07b18 1010 printk(KERN_ERR "pte_list_remove: %p 1->BUG\n", spte);
cd4a4e53
AK
1011 BUG();
1012 }
018aabb5 1013 rmap_head->val = 0;
cd4a4e53 1014 } else {
53c07b18 1015 rmap_printk("pte_list_remove: %p many->many\n", spte);
018aabb5 1016 desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
cd4a4e53
AK
1017 prev_desc = NULL;
1018 while (desc) {
018aabb5 1019 for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i) {
d555c333 1020 if (desc->sptes[i] == spte) {
018aabb5
TY
1021 pte_list_desc_remove_entry(rmap_head,
1022 desc, i, prev_desc);
cd4a4e53
AK
1023 return;
1024 }
018aabb5 1025 }
cd4a4e53
AK
1026 prev_desc = desc;
1027 desc = desc->more;
1028 }
53c07b18 1029 pr_err("pte_list_remove: %p many->many\n", spte);
cd4a4e53
AK
1030 BUG();
1031 }
1032}
1033
018aabb5
TY
1034static struct kvm_rmap_head *__gfn_to_rmap(gfn_t gfn, int level,
1035 struct kvm_memory_slot *slot)
53c07b18 1036{
77d11309 1037 unsigned long idx;
53c07b18 1038
77d11309 1039 idx = gfn_to_index(gfn, slot->base_gfn, level);
d89cc617 1040 return &slot->arch.rmap[level - PT_PAGE_TABLE_LEVEL][idx];
53c07b18
XG
1041}
1042
018aabb5
TY
1043static struct kvm_rmap_head *gfn_to_rmap(struct kvm *kvm, gfn_t gfn,
1044 struct kvm_mmu_page *sp)
9b9b1492 1045{
699023e2 1046 struct kvm_memslots *slots;
9b9b1492
TY
1047 struct kvm_memory_slot *slot;
1048
699023e2
PB
1049 slots = kvm_memslots_for_spte_role(kvm, sp->role);
1050 slot = __gfn_to_memslot(slots, gfn);
e4cd1da9 1051 return __gfn_to_rmap(gfn, sp->role.level, slot);
9b9b1492
TY
1052}
1053
f759e2b4
XG
1054static bool rmap_can_add(struct kvm_vcpu *vcpu)
1055{
1056 struct kvm_mmu_memory_cache *cache;
1057
1058 cache = &vcpu->arch.mmu_pte_list_desc_cache;
1059 return mmu_memory_cache_free_objects(cache);
1060}
1061
53c07b18
XG
1062static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
1063{
1064 struct kvm_mmu_page *sp;
018aabb5 1065 struct kvm_rmap_head *rmap_head;
53c07b18 1066
53c07b18
XG
1067 sp = page_header(__pa(spte));
1068 kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
018aabb5
TY
1069 rmap_head = gfn_to_rmap(vcpu->kvm, gfn, sp);
1070 return pte_list_add(vcpu, spte, rmap_head);
53c07b18
XG
1071}
1072
53c07b18
XG
1073static void rmap_remove(struct kvm *kvm, u64 *spte)
1074{
1075 struct kvm_mmu_page *sp;
1076 gfn_t gfn;
018aabb5 1077 struct kvm_rmap_head *rmap_head;
53c07b18
XG
1078
1079 sp = page_header(__pa(spte));
1080 gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
018aabb5
TY
1081 rmap_head = gfn_to_rmap(kvm, gfn, sp);
1082 pte_list_remove(spte, rmap_head);
53c07b18
XG
1083}
1084
1e3f42f0
TY
1085/*
1086 * Used by the following functions to iterate through the sptes linked by a
1087 * rmap. All fields are private and not assumed to be used outside.
1088 */
1089struct rmap_iterator {
1090 /* private fields */
1091 struct pte_list_desc *desc; /* holds the sptep if not NULL */
1092 int pos; /* index of the sptep */
1093};
1094
1095/*
1096 * Iteration must be started by this function. This should also be used after
1097 * removing/dropping sptes from the rmap link because in such cases the
1098 * information in the itererator may not be valid.
1099 *
1100 * Returns sptep if found, NULL otherwise.
1101 */
018aabb5
TY
1102static u64 *rmap_get_first(struct kvm_rmap_head *rmap_head,
1103 struct rmap_iterator *iter)
1e3f42f0 1104{
77fbbbd2
TY
1105 u64 *sptep;
1106
018aabb5 1107 if (!rmap_head->val)
1e3f42f0
TY
1108 return NULL;
1109
018aabb5 1110 if (!(rmap_head->val & 1)) {
1e3f42f0 1111 iter->desc = NULL;
77fbbbd2
TY
1112 sptep = (u64 *)rmap_head->val;
1113 goto out;
1e3f42f0
TY
1114 }
1115
018aabb5 1116 iter->desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
1e3f42f0 1117 iter->pos = 0;
77fbbbd2
TY
1118 sptep = iter->desc->sptes[iter->pos];
1119out:
1120 BUG_ON(!is_shadow_present_pte(*sptep));
1121 return sptep;
1e3f42f0
TY
1122}
1123
1124/*
1125 * Must be used with a valid iterator: e.g. after rmap_get_first().
1126 *
1127 * Returns sptep if found, NULL otherwise.
1128 */
1129static u64 *rmap_get_next(struct rmap_iterator *iter)
1130{
77fbbbd2
TY
1131 u64 *sptep;
1132
1e3f42f0
TY
1133 if (iter->desc) {
1134 if (iter->pos < PTE_LIST_EXT - 1) {
1e3f42f0
TY
1135 ++iter->pos;
1136 sptep = iter->desc->sptes[iter->pos];
1137 if (sptep)
77fbbbd2 1138 goto out;
1e3f42f0
TY
1139 }
1140
1141 iter->desc = iter->desc->more;
1142
1143 if (iter->desc) {
1144 iter->pos = 0;
1145 /* desc->sptes[0] cannot be NULL */
77fbbbd2
TY
1146 sptep = iter->desc->sptes[iter->pos];
1147 goto out;
1e3f42f0
TY
1148 }
1149 }
1150
1151 return NULL;
77fbbbd2
TY
1152out:
1153 BUG_ON(!is_shadow_present_pte(*sptep));
1154 return sptep;
1e3f42f0
TY
1155}
1156
018aabb5
TY
1157#define for_each_rmap_spte(_rmap_head_, _iter_, _spte_) \
1158 for (_spte_ = rmap_get_first(_rmap_head_, _iter_); \
77fbbbd2 1159 _spte_; _spte_ = rmap_get_next(_iter_))
0d536790 1160
c3707958 1161static void drop_spte(struct kvm *kvm, u64 *sptep)
e4b502ea 1162{
1df9f2dc 1163 if (mmu_spte_clear_track_bits(sptep))
eb45fda4 1164 rmap_remove(kvm, sptep);
be38d276
AK
1165}
1166
8e22f955
XG
1167
1168static bool __drop_large_spte(struct kvm *kvm, u64 *sptep)
1169{
1170 if (is_large_pte(*sptep)) {
1171 WARN_ON(page_header(__pa(sptep))->role.level ==
1172 PT_PAGE_TABLE_LEVEL);
1173 drop_spte(kvm, sptep);
1174 --kvm->stat.lpages;
1175 return true;
1176 }
1177
1178 return false;
1179}
1180
1181static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
1182{
1183 if (__drop_large_spte(vcpu->kvm, sptep))
1184 kvm_flush_remote_tlbs(vcpu->kvm);
1185}
1186
1187/*
49fde340 1188 * Write-protect on the specified @sptep, @pt_protect indicates whether
c126d94f 1189 * spte write-protection is caused by protecting shadow page table.
49fde340 1190 *
b4619660 1191 * Note: write protection is difference between dirty logging and spte
49fde340
XG
1192 * protection:
1193 * - for dirty logging, the spte can be set to writable at anytime if
1194 * its dirty bitmap is properly set.
1195 * - for spte protection, the spte can be writable only after unsync-ing
1196 * shadow page.
8e22f955 1197 *
c126d94f 1198 * Return true if tlb need be flushed.
8e22f955 1199 */
c126d94f 1200static bool spte_write_protect(struct kvm *kvm, u64 *sptep, bool pt_protect)
d13bc5b5
XG
1201{
1202 u64 spte = *sptep;
1203
49fde340
XG
1204 if (!is_writable_pte(spte) &&
1205 !(pt_protect && spte_is_locklessly_modifiable(spte)))
d13bc5b5
XG
1206 return false;
1207
1208 rmap_printk("rmap_write_protect: spte %p %llx\n", sptep, *sptep);
1209
49fde340
XG
1210 if (pt_protect)
1211 spte &= ~SPTE_MMU_WRITEABLE;
d13bc5b5 1212 spte = spte & ~PT_WRITABLE_MASK;
49fde340 1213
c126d94f 1214 return mmu_spte_update(sptep, spte);
d13bc5b5
XG
1215}
1216
018aabb5
TY
1217static bool __rmap_write_protect(struct kvm *kvm,
1218 struct kvm_rmap_head *rmap_head,
245c3912 1219 bool pt_protect)
98348e95 1220{
1e3f42f0
TY
1221 u64 *sptep;
1222 struct rmap_iterator iter;
d13bc5b5 1223 bool flush = false;
374cbac0 1224
018aabb5 1225 for_each_rmap_spte(rmap_head, &iter, sptep)
c126d94f 1226 flush |= spte_write_protect(kvm, sptep, pt_protect);
855149aa 1227
d13bc5b5 1228 return flush;
a0ed4607
TY
1229}
1230
f4b4b180
KH
1231static bool spte_clear_dirty(struct kvm *kvm, u64 *sptep)
1232{
1233 u64 spte = *sptep;
1234
1235 rmap_printk("rmap_clear_dirty: spte %p %llx\n", sptep, *sptep);
1236
1237 spte &= ~shadow_dirty_mask;
1238
1239 return mmu_spte_update(sptep, spte);
1240}
1241
018aabb5 1242static bool __rmap_clear_dirty(struct kvm *kvm, struct kvm_rmap_head *rmap_head)
f4b4b180
KH
1243{
1244 u64 *sptep;
1245 struct rmap_iterator iter;
1246 bool flush = false;
1247
018aabb5 1248 for_each_rmap_spte(rmap_head, &iter, sptep)
f4b4b180 1249 flush |= spte_clear_dirty(kvm, sptep);
f4b4b180
KH
1250
1251 return flush;
1252}
1253
1254static bool spte_set_dirty(struct kvm *kvm, u64 *sptep)
1255{
1256 u64 spte = *sptep;
1257
1258 rmap_printk("rmap_set_dirty: spte %p %llx\n", sptep, *sptep);
1259
1260 spte |= shadow_dirty_mask;
1261
1262 return mmu_spte_update(sptep, spte);
1263}
1264
018aabb5 1265static bool __rmap_set_dirty(struct kvm *kvm, struct kvm_rmap_head *rmap_head)
f4b4b180
KH
1266{
1267 u64 *sptep;
1268 struct rmap_iterator iter;
1269 bool flush = false;
1270
018aabb5 1271 for_each_rmap_spte(rmap_head, &iter, sptep)
f4b4b180 1272 flush |= spte_set_dirty(kvm, sptep);
f4b4b180
KH
1273
1274 return flush;
1275}
1276
5dc99b23 1277/**
3b0f1d01 1278 * kvm_mmu_write_protect_pt_masked - write protect selected PT level pages
5dc99b23
TY
1279 * @kvm: kvm instance
1280 * @slot: slot to protect
1281 * @gfn_offset: start of the BITS_PER_LONG pages we care about
1282 * @mask: indicates which pages we should protect
1283 *
1284 * Used when we do not need to care about huge page mappings: e.g. during dirty
1285 * logging we do not have any such mappings.
1286 */
3b0f1d01 1287static void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
5dc99b23
TY
1288 struct kvm_memory_slot *slot,
1289 gfn_t gfn_offset, unsigned long mask)
a0ed4607 1290{
018aabb5 1291 struct kvm_rmap_head *rmap_head;
a0ed4607 1292
5dc99b23 1293 while (mask) {
018aabb5
TY
1294 rmap_head = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
1295 PT_PAGE_TABLE_LEVEL, slot);
1296 __rmap_write_protect(kvm, rmap_head, false);
05da4558 1297
5dc99b23
TY
1298 /* clear the first set bit */
1299 mask &= mask - 1;
1300 }
374cbac0
AK
1301}
1302
f4b4b180
KH
1303/**
1304 * kvm_mmu_clear_dirty_pt_masked - clear MMU D-bit for PT level pages
1305 * @kvm: kvm instance
1306 * @slot: slot to clear D-bit
1307 * @gfn_offset: start of the BITS_PER_LONG pages we care about
1308 * @mask: indicates which pages we should clear D-bit
1309 *
1310 * Used for PML to re-log the dirty GPAs after userspace querying dirty_bitmap.
1311 */
1312void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1313 struct kvm_memory_slot *slot,
1314 gfn_t gfn_offset, unsigned long mask)
1315{
018aabb5 1316 struct kvm_rmap_head *rmap_head;
f4b4b180
KH
1317
1318 while (mask) {
018aabb5
TY
1319 rmap_head = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
1320 PT_PAGE_TABLE_LEVEL, slot);
1321 __rmap_clear_dirty(kvm, rmap_head);
f4b4b180
KH
1322
1323 /* clear the first set bit */
1324 mask &= mask - 1;
1325 }
1326}
1327EXPORT_SYMBOL_GPL(kvm_mmu_clear_dirty_pt_masked);
1328
3b0f1d01
KH
1329/**
1330 * kvm_arch_mmu_enable_log_dirty_pt_masked - enable dirty logging for selected
1331 * PT level pages.
1332 *
1333 * It calls kvm_mmu_write_protect_pt_masked to write protect selected pages to
1334 * enable dirty logging for them.
1335 *
1336 * Used when we do not need to care about huge page mappings: e.g. during dirty
1337 * logging we do not have any such mappings.
1338 */
1339void kvm_arch_mmu_enable_log_dirty_pt_masked(struct kvm *kvm,
1340 struct kvm_memory_slot *slot,
1341 gfn_t gfn_offset, unsigned long mask)
1342{
88178fd4
KH
1343 if (kvm_x86_ops->enable_log_dirty_pt_masked)
1344 kvm_x86_ops->enable_log_dirty_pt_masked(kvm, slot, gfn_offset,
1345 mask);
1346 else
1347 kvm_mmu_write_protect_pt_masked(kvm, slot, gfn_offset, mask);
3b0f1d01
KH
1348}
1349
aeecee2e
XG
1350bool kvm_mmu_slot_gfn_write_protect(struct kvm *kvm,
1351 struct kvm_memory_slot *slot, u64 gfn)
95d4c16c 1352{
018aabb5 1353 struct kvm_rmap_head *rmap_head;
5dc99b23 1354 int i;
2f84569f 1355 bool write_protected = false;
95d4c16c 1356
8a3d08f1 1357 for (i = PT_PAGE_TABLE_LEVEL; i <= PT_MAX_HUGEPAGE_LEVEL; ++i) {
018aabb5 1358 rmap_head = __gfn_to_rmap(gfn, i, slot);
aeecee2e 1359 write_protected |= __rmap_write_protect(kvm, rmap_head, true);
5dc99b23
TY
1360 }
1361
1362 return write_protected;
95d4c16c
TY
1363}
1364
aeecee2e
XG
1365static bool rmap_write_protect(struct kvm_vcpu *vcpu, u64 gfn)
1366{
1367 struct kvm_memory_slot *slot;
1368
1369 slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
1370 return kvm_mmu_slot_gfn_write_protect(vcpu->kvm, slot, gfn);
1371}
1372
018aabb5 1373static bool kvm_zap_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head)
e930bffe 1374{
1e3f42f0
TY
1375 u64 *sptep;
1376 struct rmap_iterator iter;
6a49f85c 1377 bool flush = false;
e930bffe 1378
018aabb5 1379 while ((sptep = rmap_get_first(rmap_head, &iter))) {
6a49f85c 1380 rmap_printk("%s: spte %p %llx.\n", __func__, sptep, *sptep);
1e3f42f0
TY
1381
1382 drop_spte(kvm, sptep);
6a49f85c 1383 flush = true;
e930bffe 1384 }
1e3f42f0 1385
6a49f85c
XG
1386 return flush;
1387}
1388
018aabb5 1389static int kvm_unmap_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
6a49f85c
XG
1390 struct kvm_memory_slot *slot, gfn_t gfn, int level,
1391 unsigned long data)
1392{
018aabb5 1393 return kvm_zap_rmapp(kvm, rmap_head);
e930bffe
AA
1394}
1395
018aabb5 1396static int kvm_set_pte_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
8a9522d2
ALC
1397 struct kvm_memory_slot *slot, gfn_t gfn, int level,
1398 unsigned long data)
3da0dd43 1399{
1e3f42f0
TY
1400 u64 *sptep;
1401 struct rmap_iterator iter;
3da0dd43 1402 int need_flush = 0;
1e3f42f0 1403 u64 new_spte;
3da0dd43 1404 pte_t *ptep = (pte_t *)data;
ba049e93 1405 kvm_pfn_t new_pfn;
3da0dd43
IE
1406
1407 WARN_ON(pte_huge(*ptep));
1408 new_pfn = pte_pfn(*ptep);
1e3f42f0 1409
0d536790 1410restart:
018aabb5 1411 for_each_rmap_spte(rmap_head, &iter, sptep) {
8a9522d2
ALC
1412 rmap_printk("kvm_set_pte_rmapp: spte %p %llx gfn %llx (%d)\n",
1413 sptep, *sptep, gfn, level);
1e3f42f0 1414
3da0dd43 1415 need_flush = 1;
1e3f42f0 1416
3da0dd43 1417 if (pte_write(*ptep)) {
1e3f42f0 1418 drop_spte(kvm, sptep);
0d536790 1419 goto restart;
3da0dd43 1420 } else {
1e3f42f0 1421 new_spte = *sptep & ~PT64_BASE_ADDR_MASK;
3da0dd43
IE
1422 new_spte |= (u64)new_pfn << PAGE_SHIFT;
1423
1424 new_spte &= ~PT_WRITABLE_MASK;
1425 new_spte &= ~SPTE_HOST_WRITEABLE;
b79b93f9 1426 new_spte &= ~shadow_accessed_mask;
1e3f42f0
TY
1427
1428 mmu_spte_clear_track_bits(sptep);
1429 mmu_spte_set(sptep, new_spte);
3da0dd43
IE
1430 }
1431 }
1e3f42f0 1432
3da0dd43
IE
1433 if (need_flush)
1434 kvm_flush_remote_tlbs(kvm);
1435
1436 return 0;
1437}
1438
6ce1f4e2
XG
1439struct slot_rmap_walk_iterator {
1440 /* input fields. */
1441 struct kvm_memory_slot *slot;
1442 gfn_t start_gfn;
1443 gfn_t end_gfn;
1444 int start_level;
1445 int end_level;
1446
1447 /* output fields. */
1448 gfn_t gfn;
018aabb5 1449 struct kvm_rmap_head *rmap;
6ce1f4e2
XG
1450 int level;
1451
1452 /* private field. */
018aabb5 1453 struct kvm_rmap_head *end_rmap;
6ce1f4e2
XG
1454};
1455
1456static void
1457rmap_walk_init_level(struct slot_rmap_walk_iterator *iterator, int level)
1458{
1459 iterator->level = level;
1460 iterator->gfn = iterator->start_gfn;
1461 iterator->rmap = __gfn_to_rmap(iterator->gfn, level, iterator->slot);
1462 iterator->end_rmap = __gfn_to_rmap(iterator->end_gfn, level,
1463 iterator->slot);
1464}
1465
1466static void
1467slot_rmap_walk_init(struct slot_rmap_walk_iterator *iterator,
1468 struct kvm_memory_slot *slot, int start_level,
1469 int end_level, gfn_t start_gfn, gfn_t end_gfn)
1470{
1471 iterator->slot = slot;
1472 iterator->start_level = start_level;
1473 iterator->end_level = end_level;
1474 iterator->start_gfn = start_gfn;
1475 iterator->end_gfn = end_gfn;
1476
1477 rmap_walk_init_level(iterator, iterator->start_level);
1478}
1479
1480static bool slot_rmap_walk_okay(struct slot_rmap_walk_iterator *iterator)
1481{
1482 return !!iterator->rmap;
1483}
1484
1485static void slot_rmap_walk_next(struct slot_rmap_walk_iterator *iterator)
1486{
1487 if (++iterator->rmap <= iterator->end_rmap) {
1488 iterator->gfn += (1UL << KVM_HPAGE_GFN_SHIFT(iterator->level));
1489 return;
1490 }
1491
1492 if (++iterator->level > iterator->end_level) {
1493 iterator->rmap = NULL;
1494 return;
1495 }
1496
1497 rmap_walk_init_level(iterator, iterator->level);
1498}
1499
1500#define for_each_slot_rmap_range(_slot_, _start_level_, _end_level_, \
1501 _start_gfn, _end_gfn, _iter_) \
1502 for (slot_rmap_walk_init(_iter_, _slot_, _start_level_, \
1503 _end_level_, _start_gfn, _end_gfn); \
1504 slot_rmap_walk_okay(_iter_); \
1505 slot_rmap_walk_next(_iter_))
1506
84504ef3
TY
1507static int kvm_handle_hva_range(struct kvm *kvm,
1508 unsigned long start,
1509 unsigned long end,
1510 unsigned long data,
1511 int (*handler)(struct kvm *kvm,
018aabb5 1512 struct kvm_rmap_head *rmap_head,
048212d0 1513 struct kvm_memory_slot *slot,
8a9522d2
ALC
1514 gfn_t gfn,
1515 int level,
84504ef3 1516 unsigned long data))
e930bffe 1517{
bc6678a3 1518 struct kvm_memslots *slots;
be6ba0f0 1519 struct kvm_memory_slot *memslot;
6ce1f4e2
XG
1520 struct slot_rmap_walk_iterator iterator;
1521 int ret = 0;
9da0e4d5 1522 int i;
bc6678a3 1523
9da0e4d5
PB
1524 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
1525 slots = __kvm_memslots(kvm, i);
1526 kvm_for_each_memslot(memslot, slots) {
1527 unsigned long hva_start, hva_end;
1528 gfn_t gfn_start, gfn_end;
e930bffe 1529
9da0e4d5
PB
1530 hva_start = max(start, memslot->userspace_addr);
1531 hva_end = min(end, memslot->userspace_addr +
1532 (memslot->npages << PAGE_SHIFT));
1533 if (hva_start >= hva_end)
1534 continue;
1535 /*
1536 * {gfn(page) | page intersects with [hva_start, hva_end)} =
1537 * {gfn_start, gfn_start+1, ..., gfn_end-1}.
1538 */
1539 gfn_start = hva_to_gfn_memslot(hva_start, memslot);
1540 gfn_end = hva_to_gfn_memslot(hva_end + PAGE_SIZE - 1, memslot);
1541
1542 for_each_slot_rmap_range(memslot, PT_PAGE_TABLE_LEVEL,
1543 PT_MAX_HUGEPAGE_LEVEL,
1544 gfn_start, gfn_end - 1,
1545 &iterator)
1546 ret |= handler(kvm, iterator.rmap, memslot,
1547 iterator.gfn, iterator.level, data);
1548 }
e930bffe
AA
1549 }
1550
f395302e 1551 return ret;
e930bffe
AA
1552}
1553
84504ef3
TY
1554static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
1555 unsigned long data,
018aabb5
TY
1556 int (*handler)(struct kvm *kvm,
1557 struct kvm_rmap_head *rmap_head,
048212d0 1558 struct kvm_memory_slot *slot,
8a9522d2 1559 gfn_t gfn, int level,
84504ef3
TY
1560 unsigned long data))
1561{
1562 return kvm_handle_hva_range(kvm, hva, hva + 1, data, handler);
e930bffe
AA
1563}
1564
1565int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
1566{
3da0dd43
IE
1567 return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
1568}
1569
b3ae2096
TY
1570int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end)
1571{
1572 return kvm_handle_hva_range(kvm, start, end, 0, kvm_unmap_rmapp);
1573}
1574
3da0dd43
IE
1575void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
1576{
8a8365c5 1577 kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
e930bffe
AA
1578}
1579
018aabb5 1580static int kvm_age_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
8a9522d2
ALC
1581 struct kvm_memory_slot *slot, gfn_t gfn, int level,
1582 unsigned long data)
e930bffe 1583{
1e3f42f0 1584 u64 *sptep;
79f702a6 1585 struct rmap_iterator uninitialized_var(iter);
e930bffe
AA
1586 int young = 0;
1587
57128468 1588 BUG_ON(!shadow_accessed_mask);
534e38b4 1589
018aabb5 1590 for_each_rmap_spte(rmap_head, &iter, sptep) {
3f6d8c8a 1591 if (*sptep & shadow_accessed_mask) {
e930bffe 1592 young = 1;
3f6d8c8a
XH
1593 clear_bit((ffs(shadow_accessed_mask) - 1),
1594 (unsigned long *)sptep);
e930bffe 1595 }
018aabb5 1596 }
0d536790 1597
8a9522d2 1598 trace_kvm_age_page(gfn, level, slot, young);
e930bffe
AA
1599 return young;
1600}
1601
018aabb5 1602static int kvm_test_age_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
8a9522d2
ALC
1603 struct kvm_memory_slot *slot, gfn_t gfn,
1604 int level, unsigned long data)
8ee53820 1605{
1e3f42f0
TY
1606 u64 *sptep;
1607 struct rmap_iterator iter;
8ee53820
AA
1608 int young = 0;
1609
1610 /*
1611 * If there's no access bit in the secondary pte set by the
1612 * hardware it's up to gup-fast/gup to set the access bit in
1613 * the primary pte or in the page structure.
1614 */
1615 if (!shadow_accessed_mask)
1616 goto out;
1617
018aabb5 1618 for_each_rmap_spte(rmap_head, &iter, sptep) {
3f6d8c8a 1619 if (*sptep & shadow_accessed_mask) {
8ee53820
AA
1620 young = 1;
1621 break;
1622 }
018aabb5 1623 }
8ee53820
AA
1624out:
1625 return young;
1626}
1627
53a27b39
MT
1628#define RMAP_RECYCLE_THRESHOLD 1000
1629
852e3c19 1630static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
53a27b39 1631{
018aabb5 1632 struct kvm_rmap_head *rmap_head;
852e3c19
JR
1633 struct kvm_mmu_page *sp;
1634
1635 sp = page_header(__pa(spte));
53a27b39 1636
018aabb5 1637 rmap_head = gfn_to_rmap(vcpu->kvm, gfn, sp);
53a27b39 1638
018aabb5 1639 kvm_unmap_rmapp(vcpu->kvm, rmap_head, NULL, gfn, sp->role.level, 0);
53a27b39
MT
1640 kvm_flush_remote_tlbs(vcpu->kvm);
1641}
1642
57128468 1643int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end)
e930bffe 1644{
57128468
ALC
1645 /*
1646 * In case of absence of EPT Access and Dirty Bits supports,
1647 * emulate the accessed bit for EPT, by checking if this page has
1648 * an EPT mapping, and clearing it if it does. On the next access,
1649 * a new EPT mapping will be established.
1650 * This has some overhead, but not as much as the cost of swapping
1651 * out actively used pages or breaking up actively used hugepages.
1652 */
1653 if (!shadow_accessed_mask) {
1654 /*
1655 * We are holding the kvm->mmu_lock, and we are blowing up
1656 * shadow PTEs. MMU notifier consumers need to be kept at bay.
1657 * This is correct as long as we don't decouple the mmu_lock
1658 * protected regions (like invalidate_range_start|end does).
1659 */
1660 kvm->mmu_notifier_seq++;
1661 return kvm_handle_hva_range(kvm, start, end, 0,
1662 kvm_unmap_rmapp);
1663 }
1664
1665 return kvm_handle_hva_range(kvm, start, end, 0, kvm_age_rmapp);
e930bffe
AA
1666}
1667
8ee53820
AA
1668int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
1669{
1670 return kvm_handle_hva(kvm, hva, 0, kvm_test_age_rmapp);
1671}
1672
d6c69ee9 1673#ifdef MMU_DEBUG
47ad8e68 1674static int is_empty_shadow_page(u64 *spt)
6aa8b732 1675{
139bdb2d
AK
1676 u64 *pos;
1677 u64 *end;
1678
47ad8e68 1679 for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
3c915510 1680 if (is_shadow_present_pte(*pos)) {
b8688d51 1681 printk(KERN_ERR "%s: %p %llx\n", __func__,
139bdb2d 1682 pos, *pos);
6aa8b732 1683 return 0;
139bdb2d 1684 }
6aa8b732
AK
1685 return 1;
1686}
d6c69ee9 1687#endif
6aa8b732 1688
45221ab6
DH
1689/*
1690 * This value is the sum of all of the kvm instances's
1691 * kvm->arch.n_used_mmu_pages values. We need a global,
1692 * aggregate version in order to make the slab shrinker
1693 * faster
1694 */
1695static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, int nr)
1696{
1697 kvm->arch.n_used_mmu_pages += nr;
1698 percpu_counter_add(&kvm_total_used_mmu_pages, nr);
1699}
1700
834be0d8 1701static void kvm_mmu_free_page(struct kvm_mmu_page *sp)
260746c0 1702{
fa4a2c08 1703 MMU_WARN_ON(!is_empty_shadow_page(sp->spt));
7775834a 1704 hlist_del(&sp->hash_link);
bd4c86ea
XG
1705 list_del(&sp->link);
1706 free_page((unsigned long)sp->spt);
834be0d8
GN
1707 if (!sp->role.direct)
1708 free_page((unsigned long)sp->gfns);
e8ad9a70 1709 kmem_cache_free(mmu_page_header_cache, sp);
260746c0
AK
1710}
1711
cea0f0e7
AK
1712static unsigned kvm_page_table_hashfn(gfn_t gfn)
1713{
1ae0a13d 1714 return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
cea0f0e7
AK
1715}
1716
714b93da 1717static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
4db35314 1718 struct kvm_mmu_page *sp, u64 *parent_pte)
cea0f0e7 1719{
cea0f0e7
AK
1720 if (!parent_pte)
1721 return;
cea0f0e7 1722
67052b35 1723 pte_list_add(vcpu, parent_pte, &sp->parent_ptes);
cea0f0e7
AK
1724}
1725
4db35314 1726static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
cea0f0e7
AK
1727 u64 *parent_pte)
1728{
67052b35 1729 pte_list_remove(parent_pte, &sp->parent_ptes);
cea0f0e7
AK
1730}
1731
bcdd9a93
XG
1732static void drop_parent_pte(struct kvm_mmu_page *sp,
1733 u64 *parent_pte)
1734{
1735 mmu_page_remove_parent_pte(sp, parent_pte);
1df9f2dc 1736 mmu_spte_clear_no_track(parent_pte);
bcdd9a93
XG
1737}
1738
47005792 1739static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu, int direct)
ad8cfbe3 1740{
67052b35 1741 struct kvm_mmu_page *sp;
7ddca7e4 1742
80feb89a
TY
1743 sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache);
1744 sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
67052b35 1745 if (!direct)
80feb89a 1746 sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
67052b35 1747 set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
5304b8d3
XG
1748
1749 /*
1750 * The active_mmu_pages list is the FIFO list, do not move the
1751 * page until it is zapped. kvm_zap_obsolete_pages depends on
1752 * this feature. See the comments in kvm_zap_obsolete_pages().
1753 */
67052b35 1754 list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
67052b35
XG
1755 kvm_mod_used_mmu_pages(vcpu->kvm, +1);
1756 return sp;
ad8cfbe3
MT
1757}
1758
67052b35 1759static void mark_unsync(u64 *spte);
1047df1f 1760static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
0074ff63 1761{
74c4e63a
TY
1762 u64 *sptep;
1763 struct rmap_iterator iter;
1764
1765 for_each_rmap_spte(&sp->parent_ptes, &iter, sptep) {
1766 mark_unsync(sptep);
1767 }
0074ff63
MT
1768}
1769
67052b35 1770static void mark_unsync(u64 *spte)
0074ff63 1771{
67052b35 1772 struct kvm_mmu_page *sp;
1047df1f 1773 unsigned int index;
0074ff63 1774
67052b35 1775 sp = page_header(__pa(spte));
1047df1f
XG
1776 index = spte - sp->spt;
1777 if (__test_and_set_bit(index, sp->unsync_child_bitmap))
0074ff63 1778 return;
1047df1f 1779 if (sp->unsync_children++)
0074ff63 1780 return;
1047df1f 1781 kvm_mmu_mark_parents_unsync(sp);
0074ff63
MT
1782}
1783
e8bc217a 1784static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
a4a8e6f7 1785 struct kvm_mmu_page *sp)
e8bc217a
MT
1786{
1787 return 1;
1788}
1789
a7052897
MT
1790static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
1791{
1792}
1793
0f53b5b1
XG
1794static void nonpaging_update_pte(struct kvm_vcpu *vcpu,
1795 struct kvm_mmu_page *sp, u64 *spte,
7c562522 1796 const void *pte)
0f53b5b1
XG
1797{
1798 WARN_ON(1);
1799}
1800
60c8aec6
MT
1801#define KVM_PAGE_ARRAY_NR 16
1802
1803struct kvm_mmu_pages {
1804 struct mmu_page_and_offset {
1805 struct kvm_mmu_page *sp;
1806 unsigned int idx;
1807 } page[KVM_PAGE_ARRAY_NR];
1808 unsigned int nr;
1809};
1810
cded19f3
HE
1811static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
1812 int idx)
4731d4c7 1813{
60c8aec6 1814 int i;
4731d4c7 1815
60c8aec6
MT
1816 if (sp->unsync)
1817 for (i=0; i < pvec->nr; i++)
1818 if (pvec->page[i].sp == sp)
1819 return 0;
1820
1821 pvec->page[pvec->nr].sp = sp;
1822 pvec->page[pvec->nr].idx = idx;
1823 pvec->nr++;
1824 return (pvec->nr == KVM_PAGE_ARRAY_NR);
1825}
1826
fd951457
TY
1827static inline void clear_unsync_child_bit(struct kvm_mmu_page *sp, int idx)
1828{
1829 --sp->unsync_children;
1830 WARN_ON((int)sp->unsync_children < 0);
1831 __clear_bit(idx, sp->unsync_child_bitmap);
1832}
1833
60c8aec6
MT
1834static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
1835 struct kvm_mmu_pages *pvec)
1836{
1837 int i, ret, nr_unsync_leaf = 0;
4731d4c7 1838
37178b8b 1839 for_each_set_bit(i, sp->unsync_child_bitmap, 512) {
7a8f1a74 1840 struct kvm_mmu_page *child;
4731d4c7
MT
1841 u64 ent = sp->spt[i];
1842
fd951457
TY
1843 if (!is_shadow_present_pte(ent) || is_large_pte(ent)) {
1844 clear_unsync_child_bit(sp, i);
1845 continue;
1846 }
7a8f1a74
XG
1847
1848 child = page_header(ent & PT64_BASE_ADDR_MASK);
1849
1850 if (child->unsync_children) {
1851 if (mmu_pages_add(pvec, child, i))
1852 return -ENOSPC;
1853
1854 ret = __mmu_unsync_walk(child, pvec);
fd951457
TY
1855 if (!ret) {
1856 clear_unsync_child_bit(sp, i);
1857 continue;
1858 } else if (ret > 0) {
7a8f1a74 1859 nr_unsync_leaf += ret;
fd951457 1860 } else
7a8f1a74
XG
1861 return ret;
1862 } else if (child->unsync) {
1863 nr_unsync_leaf++;
1864 if (mmu_pages_add(pvec, child, i))
1865 return -ENOSPC;
1866 } else
fd951457 1867 clear_unsync_child_bit(sp, i);
4731d4c7
MT
1868 }
1869
60c8aec6
MT
1870 return nr_unsync_leaf;
1871}
1872
1873static int mmu_unsync_walk(struct kvm_mmu_page *sp,
1874 struct kvm_mmu_pages *pvec)
1875{
1876 if (!sp->unsync_children)
1877 return 0;
1878
1879 mmu_pages_add(pvec, sp, 0);
1880 return __mmu_unsync_walk(sp, pvec);
4731d4c7
MT
1881}
1882
4731d4c7
MT
1883static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1884{
1885 WARN_ON(!sp->unsync);
5e1b3ddb 1886 trace_kvm_mmu_sync_page(sp);
4731d4c7
MT
1887 sp->unsync = 0;
1888 --kvm->stat.mmu_unsync;
1889}
1890
7775834a
XG
1891static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1892 struct list_head *invalid_list);
1893static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1894 struct list_head *invalid_list);
4731d4c7 1895
f34d251d
XG
1896/*
1897 * NOTE: we should pay more attention on the zapped-obsolete page
1898 * (is_obsolete_sp(sp) && sp->role.invalid) when you do hash list walk
1899 * since it has been deleted from active_mmu_pages but still can be found
1900 * at hast list.
1901 *
1902 * for_each_gfn_indirect_valid_sp has skipped that kind of page and
1903 * kvm_mmu_get_page(), the only user of for_each_gfn_sp(), has skipped
1904 * all the obsolete pages.
1905 */
1044b030
TY
1906#define for_each_gfn_sp(_kvm, _sp, _gfn) \
1907 hlist_for_each_entry(_sp, \
1908 &(_kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(_gfn)], hash_link) \
1909 if ((_sp)->gfn != (_gfn)) {} else
1910
1911#define for_each_gfn_indirect_valid_sp(_kvm, _sp, _gfn) \
1912 for_each_gfn_sp(_kvm, _sp, _gfn) \
1913 if ((_sp)->role.direct || (_sp)->role.invalid) {} else
7ae680eb 1914
f918b443 1915/* @sp->gfn should be write-protected at the call site */
1d9dc7e0 1916static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
d98ba053 1917 struct list_head *invalid_list, bool clear_unsync)
4731d4c7 1918{
5b7e0102 1919 if (sp->role.cr4_pae != !!is_pae(vcpu)) {
d98ba053 1920 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1921 return 1;
1922 }
1923
f918b443 1924 if (clear_unsync)
1d9dc7e0 1925 kvm_unlink_unsync_page(vcpu->kvm, sp);
1d9dc7e0 1926
a4a8e6f7 1927 if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
d98ba053 1928 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
4731d4c7
MT
1929 return 1;
1930 }
1931
77c3913b 1932 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
4731d4c7
MT
1933 return 0;
1934}
1935
1d9dc7e0
XG
1936static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
1937 struct kvm_mmu_page *sp)
1938{
d98ba053 1939 LIST_HEAD(invalid_list);
1d9dc7e0
XG
1940 int ret;
1941
d98ba053 1942 ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
be71e061 1943 if (ret)
d98ba053
XG
1944 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
1945
1d9dc7e0
XG
1946 return ret;
1947}
1948
e37fa785
XG
1949#ifdef CONFIG_KVM_MMU_AUDIT
1950#include "mmu_audit.c"
1951#else
1952static void kvm_mmu_audit(struct kvm_vcpu *vcpu, int point) { }
1953static void mmu_audit_disable(void) { }
1954#endif
1955
d98ba053
XG
1956static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
1957 struct list_head *invalid_list)
1d9dc7e0 1958{
d98ba053 1959 return __kvm_sync_page(vcpu, sp, invalid_list, true);
1d9dc7e0
XG
1960}
1961
9f1a122f
XG
1962/* @gfn should be write-protected at the call site */
1963static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
1964{
9f1a122f 1965 struct kvm_mmu_page *s;
d98ba053 1966 LIST_HEAD(invalid_list);
9f1a122f
XG
1967 bool flush = false;
1968
b67bfe0d 1969 for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
7ae680eb 1970 if (!s->unsync)
9f1a122f
XG
1971 continue;
1972
1973 WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
a4a8e6f7 1974 kvm_unlink_unsync_page(vcpu->kvm, s);
9f1a122f 1975 if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
a4a8e6f7 1976 (vcpu->arch.mmu.sync_page(vcpu, s))) {
d98ba053 1977 kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
9f1a122f
XG
1978 continue;
1979 }
9f1a122f
XG
1980 flush = true;
1981 }
1982
d98ba053 1983 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
9f1a122f 1984 if (flush)
77c3913b 1985 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
9f1a122f
XG
1986}
1987
60c8aec6
MT
1988struct mmu_page_path {
1989 struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
1990 unsigned int idx[PT64_ROOT_LEVEL-1];
4731d4c7
MT
1991};
1992
60c8aec6
MT
1993#define for_each_sp(pvec, sp, parents, i) \
1994 for (i = mmu_pages_next(&pvec, &parents, -1), \
1995 sp = pvec.page[i].sp; \
1996 i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
1997 i = mmu_pages_next(&pvec, &parents, i))
1998
cded19f3
HE
1999static int mmu_pages_next(struct kvm_mmu_pages *pvec,
2000 struct mmu_page_path *parents,
2001 int i)
60c8aec6
MT
2002{
2003 int n;
2004
2005 for (n = i+1; n < pvec->nr; n++) {
2006 struct kvm_mmu_page *sp = pvec->page[n].sp;
2007
2008 if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
2009 parents->idx[0] = pvec->page[n].idx;
2010 return n;
2011 }
2012
2013 parents->parent[sp->role.level-2] = sp;
2014 parents->idx[sp->role.level-1] = pvec->page[n].idx;
2015 }
2016
2017 return n;
2018}
2019
cded19f3 2020static void mmu_pages_clear_parents(struct mmu_page_path *parents)
4731d4c7 2021{
60c8aec6
MT
2022 struct kvm_mmu_page *sp;
2023 unsigned int level = 0;
2024
2025 do {
2026 unsigned int idx = parents->idx[level];
4731d4c7 2027
60c8aec6
MT
2028 sp = parents->parent[level];
2029 if (!sp)
2030 return;
2031
fd951457 2032 clear_unsync_child_bit(sp, idx);
60c8aec6
MT
2033 level++;
2034 } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
4731d4c7
MT
2035}
2036
60c8aec6
MT
2037static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
2038 struct mmu_page_path *parents,
2039 struct kvm_mmu_pages *pvec)
4731d4c7 2040{
60c8aec6
MT
2041 parents->parent[parent->role.level-1] = NULL;
2042 pvec->nr = 0;
2043}
4731d4c7 2044
60c8aec6
MT
2045static void mmu_sync_children(struct kvm_vcpu *vcpu,
2046 struct kvm_mmu_page *parent)
2047{
2048 int i;
2049 struct kvm_mmu_page *sp;
2050 struct mmu_page_path parents;
2051 struct kvm_mmu_pages pages;
d98ba053 2052 LIST_HEAD(invalid_list);
60c8aec6
MT
2053
2054 kvm_mmu_pages_init(parent, &parents, &pages);
2055 while (mmu_unsync_walk(parent, &pages)) {
2f84569f 2056 bool protected = false;
b1a36821
MT
2057
2058 for_each_sp(pages, sp, parents, i)
54bf36aa 2059 protected |= rmap_write_protect(vcpu, sp->gfn);
b1a36821
MT
2060
2061 if (protected)
2062 kvm_flush_remote_tlbs(vcpu->kvm);
2063
60c8aec6 2064 for_each_sp(pages, sp, parents, i) {
d98ba053 2065 kvm_sync_page(vcpu, sp, &invalid_list);
60c8aec6
MT
2066 mmu_pages_clear_parents(&parents);
2067 }
d98ba053 2068 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
4731d4c7 2069 cond_resched_lock(&vcpu->kvm->mmu_lock);
60c8aec6
MT
2070 kvm_mmu_pages_init(parent, &parents, &pages);
2071 }
4731d4c7
MT
2072}
2073
a30f47cb
XG
2074static void __clear_sp_write_flooding_count(struct kvm_mmu_page *sp)
2075{
e5691a81 2076 atomic_set(&sp->write_flooding_count, 0);
a30f47cb
XG
2077}
2078
2079static void clear_sp_write_flooding_count(u64 *spte)
2080{
2081 struct kvm_mmu_page *sp = page_header(__pa(spte));
2082
2083 __clear_sp_write_flooding_count(sp);
2084}
2085
5304b8d3
XG
2086static bool is_obsolete_sp(struct kvm *kvm, struct kvm_mmu_page *sp)
2087{
2088 return unlikely(sp->mmu_valid_gen != kvm->arch.mmu_valid_gen);
2089}
2090
cea0f0e7
AK
2091static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
2092 gfn_t gfn,
2093 gva_t gaddr,
2094 unsigned level,
f6e2c02b 2095 int direct,
bb11c6c9 2096 unsigned access)
cea0f0e7
AK
2097{
2098 union kvm_mmu_page_role role;
cea0f0e7 2099 unsigned quadrant;
9f1a122f 2100 struct kvm_mmu_page *sp;
9f1a122f 2101 bool need_sync = false;
cea0f0e7 2102
a770f6f2 2103 role = vcpu->arch.mmu.base_role;
cea0f0e7 2104 role.level = level;
f6e2c02b 2105 role.direct = direct;
84b0c8c6 2106 if (role.direct)
5b7e0102 2107 role.cr4_pae = 0;
41074d07 2108 role.access = access;
c5a78f2b
JR
2109 if (!vcpu->arch.mmu.direct_map
2110 && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
cea0f0e7
AK
2111 quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
2112 quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
2113 role.quadrant = quadrant;
2114 }
b67bfe0d 2115 for_each_gfn_sp(vcpu->kvm, sp, gfn) {
7f52af74
XG
2116 if (is_obsolete_sp(vcpu->kvm, sp))
2117 continue;
2118
7ae680eb
XG
2119 if (!need_sync && sp->unsync)
2120 need_sync = true;
4731d4c7 2121
7ae680eb
XG
2122 if (sp->role.word != role.word)
2123 continue;
4731d4c7 2124
7ae680eb
XG
2125 if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
2126 break;
e02aa901 2127
98bba238 2128 if (sp->unsync_children)
a8eeb04a 2129 kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
e02aa901 2130
a30f47cb 2131 __clear_sp_write_flooding_count(sp);
7ae680eb
XG
2132 trace_kvm_mmu_get_page(sp, false);
2133 return sp;
2134 }
47005792 2135
dfc5aa00 2136 ++vcpu->kvm->stat.mmu_cache_miss;
47005792
TY
2137
2138 sp = kvm_mmu_alloc_page(vcpu, direct);
2139
4db35314
AK
2140 sp->gfn = gfn;
2141 sp->role = role;
7ae680eb
XG
2142 hlist_add_head(&sp->hash_link,
2143 &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
f6e2c02b 2144 if (!direct) {
56ca57f9
XG
2145 /*
2146 * we should do write protection before syncing pages
2147 * otherwise the content of the synced shadow page may
2148 * be inconsistent with guest page table.
2149 */
2150 account_shadowed(vcpu->kvm, sp);
2151 if (level == PT_PAGE_TABLE_LEVEL &&
2152 rmap_write_protect(vcpu, gfn))
b1a36821 2153 kvm_flush_remote_tlbs(vcpu->kvm);
56ca57f9 2154
9f1a122f
XG
2155 if (level > PT_PAGE_TABLE_LEVEL && need_sync)
2156 kvm_sync_pages(vcpu, gfn);
4731d4c7 2157 }
5304b8d3 2158 sp->mmu_valid_gen = vcpu->kvm->arch.mmu_valid_gen;
77492664 2159 clear_page(sp->spt);
f691fe1d 2160 trace_kvm_mmu_get_page(sp, true);
4db35314 2161 return sp;
cea0f0e7
AK
2162}
2163
2d11123a
AK
2164static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
2165 struct kvm_vcpu *vcpu, u64 addr)
2166{
2167 iterator->addr = addr;
2168 iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
2169 iterator->level = vcpu->arch.mmu.shadow_root_level;
81407ca5
JR
2170
2171 if (iterator->level == PT64_ROOT_LEVEL &&
2172 vcpu->arch.mmu.root_level < PT64_ROOT_LEVEL &&
2173 !vcpu->arch.mmu.direct_map)
2174 --iterator->level;
2175
2d11123a
AK
2176 if (iterator->level == PT32E_ROOT_LEVEL) {
2177 iterator->shadow_addr
2178 = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
2179 iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
2180 --iterator->level;
2181 if (!iterator->shadow_addr)
2182 iterator->level = 0;
2183 }
2184}
2185
2186static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
2187{
2188 if (iterator->level < PT_PAGE_TABLE_LEVEL)
2189 return false;
4d88954d 2190
2d11123a
AK
2191 iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
2192 iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
2193 return true;
2194}
2195
c2a2ac2b
XG
2196static void __shadow_walk_next(struct kvm_shadow_walk_iterator *iterator,
2197 u64 spte)
2d11123a 2198{
c2a2ac2b 2199 if (is_last_spte(spte, iterator->level)) {
052331be
XG
2200 iterator->level = 0;
2201 return;
2202 }
2203
c2a2ac2b 2204 iterator->shadow_addr = spte & PT64_BASE_ADDR_MASK;
2d11123a
AK
2205 --iterator->level;
2206}
2207
c2a2ac2b
XG
2208static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
2209{
2210 return __shadow_walk_next(iterator, *iterator->sptep);
2211}
2212
98bba238
TY
2213static void link_shadow_page(struct kvm_vcpu *vcpu, u64 *sptep,
2214 struct kvm_mmu_page *sp)
32ef26a3
AK
2215{
2216 u64 spte;
2217
7a1638ce
YZ
2218 BUILD_BUG_ON(VMX_EPT_READABLE_MASK != PT_PRESENT_MASK ||
2219 VMX_EPT_WRITABLE_MASK != PT_WRITABLE_MASK);
2220
24db2734 2221 spte = __pa(sp->spt) | PT_PRESENT_MASK | PT_WRITABLE_MASK |
0e3d0648 2222 shadow_user_mask | shadow_x_mask | shadow_accessed_mask;
24db2734 2223
1df9f2dc 2224 mmu_spte_set(sptep, spte);
98bba238
TY
2225
2226 mmu_page_add_parent_pte(vcpu, sp, sptep);
2227
2228 if (sp->unsync_children || sp->unsync)
2229 mark_unsync(sptep);
32ef26a3
AK
2230}
2231
a357bd22
AK
2232static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
2233 unsigned direct_access)
2234{
2235 if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
2236 struct kvm_mmu_page *child;
2237
2238 /*
2239 * For the direct sp, if the guest pte's dirty bit
2240 * changed form clean to dirty, it will corrupt the
2241 * sp's access: allow writable in the read-only sp,
2242 * so we should update the spte at this point to get
2243 * a new sp with the correct access.
2244 */
2245 child = page_header(*sptep & PT64_BASE_ADDR_MASK);
2246 if (child->role.access == direct_access)
2247 return;
2248
bcdd9a93 2249 drop_parent_pte(child, sptep);
a357bd22
AK
2250 kvm_flush_remote_tlbs(vcpu->kvm);
2251 }
2252}
2253
505aef8f 2254static bool mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
38e3b2b2
XG
2255 u64 *spte)
2256{
2257 u64 pte;
2258 struct kvm_mmu_page *child;
2259
2260 pte = *spte;
2261 if (is_shadow_present_pte(pte)) {
505aef8f 2262 if (is_last_spte(pte, sp->role.level)) {
c3707958 2263 drop_spte(kvm, spte);
505aef8f
XG
2264 if (is_large_pte(pte))
2265 --kvm->stat.lpages;
2266 } else {
38e3b2b2 2267 child = page_header(pte & PT64_BASE_ADDR_MASK);
bcdd9a93 2268 drop_parent_pte(child, spte);
38e3b2b2 2269 }
505aef8f
XG
2270 return true;
2271 }
2272
2273 if (is_mmio_spte(pte))
ce88decf 2274 mmu_spte_clear_no_track(spte);
c3707958 2275
505aef8f 2276 return false;
38e3b2b2
XG
2277}
2278
90cb0529 2279static void kvm_mmu_page_unlink_children(struct kvm *kvm,
4db35314 2280 struct kvm_mmu_page *sp)
a436036b 2281{
697fe2e2 2282 unsigned i;
697fe2e2 2283
38e3b2b2
XG
2284 for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
2285 mmu_page_zap_pte(kvm, sp, sp->spt + i);
a436036b
AK
2286}
2287
31aa2b44 2288static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
a436036b 2289{
1e3f42f0
TY
2290 u64 *sptep;
2291 struct rmap_iterator iter;
a436036b 2292
018aabb5 2293 while ((sptep = rmap_get_first(&sp->parent_ptes, &iter)))
1e3f42f0 2294 drop_parent_pte(sp, sptep);
31aa2b44
AK
2295}
2296
60c8aec6 2297static int mmu_zap_unsync_children(struct kvm *kvm,
7775834a
XG
2298 struct kvm_mmu_page *parent,
2299 struct list_head *invalid_list)
4731d4c7 2300{
60c8aec6
MT
2301 int i, zapped = 0;
2302 struct mmu_page_path parents;
2303 struct kvm_mmu_pages pages;
4731d4c7 2304
60c8aec6 2305 if (parent->role.level == PT_PAGE_TABLE_LEVEL)
4731d4c7 2306 return 0;
60c8aec6
MT
2307
2308 kvm_mmu_pages_init(parent, &parents, &pages);
2309 while (mmu_unsync_walk(parent, &pages)) {
2310 struct kvm_mmu_page *sp;
2311
2312 for_each_sp(pages, sp, parents, i) {
7775834a 2313 kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
60c8aec6 2314 mmu_pages_clear_parents(&parents);
77662e00 2315 zapped++;
60c8aec6 2316 }
60c8aec6
MT
2317 kvm_mmu_pages_init(parent, &parents, &pages);
2318 }
2319
2320 return zapped;
4731d4c7
MT
2321}
2322
7775834a
XG
2323static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
2324 struct list_head *invalid_list)
31aa2b44 2325{
4731d4c7 2326 int ret;
f691fe1d 2327
7775834a 2328 trace_kvm_mmu_prepare_zap_page(sp);
31aa2b44 2329 ++kvm->stat.mmu_shadow_zapped;
7775834a 2330 ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
4db35314 2331 kvm_mmu_page_unlink_children(kvm, sp);
31aa2b44 2332 kvm_mmu_unlink_parents(kvm, sp);
5304b8d3 2333
f6e2c02b 2334 if (!sp->role.invalid && !sp->role.direct)
3ed1a478 2335 unaccount_shadowed(kvm, sp);
5304b8d3 2336
4731d4c7
MT
2337 if (sp->unsync)
2338 kvm_unlink_unsync_page(kvm, sp);
4db35314 2339 if (!sp->root_count) {
54a4f023
GJ
2340 /* Count self */
2341 ret++;
7775834a 2342 list_move(&sp->link, invalid_list);
aa6bd187 2343 kvm_mod_used_mmu_pages(kvm, -1);
2e53d63a 2344 } else {
5b5c6a5a 2345 list_move(&sp->link, &kvm->arch.active_mmu_pages);
05988d72
GN
2346
2347 /*
2348 * The obsolete pages can not be used on any vcpus.
2349 * See the comments in kvm_mmu_invalidate_zap_all_pages().
2350 */
2351 if (!sp->role.invalid && !is_obsolete_sp(kvm, sp))
2352 kvm_reload_remote_mmus(kvm);
2e53d63a 2353 }
7775834a
XG
2354
2355 sp->role.invalid = 1;
4731d4c7 2356 return ret;
a436036b
AK
2357}
2358
7775834a
XG
2359static void kvm_mmu_commit_zap_page(struct kvm *kvm,
2360 struct list_head *invalid_list)
2361{
945315b9 2362 struct kvm_mmu_page *sp, *nsp;
7775834a
XG
2363
2364 if (list_empty(invalid_list))
2365 return;
2366
c142786c
AK
2367 /*
2368 * wmb: make sure everyone sees our modifications to the page tables
2369 * rmb: make sure we see changes to vcpu->mode
2370 */
2371 smp_mb();
4f022648 2372
c142786c
AK
2373 /*
2374 * Wait for all vcpus to exit guest mode and/or lockless shadow
2375 * page table walks.
2376 */
2377 kvm_flush_remote_tlbs(kvm);
c2a2ac2b 2378
945315b9 2379 list_for_each_entry_safe(sp, nsp, invalid_list, link) {
7775834a 2380 WARN_ON(!sp->role.invalid || sp->root_count);
aa6bd187 2381 kvm_mmu_free_page(sp);
945315b9 2382 }
7775834a
XG
2383}
2384
5da59607
TY
2385static bool prepare_zap_oldest_mmu_page(struct kvm *kvm,
2386 struct list_head *invalid_list)
2387{
2388 struct kvm_mmu_page *sp;
2389
2390 if (list_empty(&kvm->arch.active_mmu_pages))
2391 return false;
2392
d74c0e6b
GT
2393 sp = list_last_entry(&kvm->arch.active_mmu_pages,
2394 struct kvm_mmu_page, link);
5da59607
TY
2395 kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
2396
2397 return true;
2398}
2399
82ce2c96
IE
2400/*
2401 * Changing the number of mmu pages allocated to the vm
49d5ca26 2402 * Note: if goal_nr_mmu_pages is too small, you will get dead lock
82ce2c96 2403 */
49d5ca26 2404void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int goal_nr_mmu_pages)
82ce2c96 2405{
d98ba053 2406 LIST_HEAD(invalid_list);
82ce2c96 2407
b34cb590
TY
2408 spin_lock(&kvm->mmu_lock);
2409
49d5ca26 2410 if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
5da59607
TY
2411 /* Need to free some mmu pages to achieve the goal. */
2412 while (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages)
2413 if (!prepare_zap_oldest_mmu_page(kvm, &invalid_list))
2414 break;
82ce2c96 2415
aa6bd187 2416 kvm_mmu_commit_zap_page(kvm, &invalid_list);
49d5ca26 2417 goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
82ce2c96 2418 }
82ce2c96 2419
49d5ca26 2420 kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
b34cb590
TY
2421
2422 spin_unlock(&kvm->mmu_lock);
82ce2c96
IE
2423}
2424
1cb3f3ae 2425int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
a436036b 2426{
4db35314 2427 struct kvm_mmu_page *sp;
d98ba053 2428 LIST_HEAD(invalid_list);
a436036b
AK
2429 int r;
2430
9ad17b10 2431 pgprintk("%s: looking for gfn %llx\n", __func__, gfn);
a436036b 2432 r = 0;
1cb3f3ae 2433 spin_lock(&kvm->mmu_lock);
b67bfe0d 2434 for_each_gfn_indirect_valid_sp(kvm, sp, gfn) {
9ad17b10 2435 pgprintk("%s: gfn %llx role %x\n", __func__, gfn,
7ae680eb
XG
2436 sp->role.word);
2437 r = 1;
f41d335a 2438 kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
7ae680eb 2439 }
d98ba053 2440 kvm_mmu_commit_zap_page(kvm, &invalid_list);
1cb3f3ae
XG
2441 spin_unlock(&kvm->mmu_lock);
2442
a436036b 2443 return r;
cea0f0e7 2444}
1cb3f3ae 2445EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page);
cea0f0e7 2446
5c520e90 2447static void kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
9cf5cf5a
XG
2448{
2449 trace_kvm_mmu_unsync_page(sp);
2450 ++vcpu->kvm->stat.mmu_unsync;
2451 sp->unsync = 1;
2452
2453 kvm_mmu_mark_parents_unsync(sp);
9cf5cf5a
XG
2454}
2455
3d0c27ad
XG
2456static bool mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
2457 bool can_unsync)
4731d4c7 2458{
5c520e90 2459 struct kvm_mmu_page *sp;
9cf5cf5a 2460
3d0c27ad
XG
2461 if (kvm_page_track_is_active(vcpu, gfn, KVM_PAGE_TRACK_WRITE))
2462 return true;
2463
5c520e90 2464 for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) {
36a2e677 2465 if (!can_unsync)
3d0c27ad 2466 return true;
36a2e677 2467
5c520e90
XG
2468 if (sp->unsync)
2469 continue;
9cf5cf5a 2470
5c520e90
XG
2471 WARN_ON(sp->role.level != PT_PAGE_TABLE_LEVEL);
2472 kvm_unsync_page(vcpu, sp);
4731d4c7 2473 }
3d0c27ad
XG
2474
2475 return false;
4731d4c7
MT
2476}
2477
ba049e93 2478static bool kvm_is_mmio_pfn(kvm_pfn_t pfn)
d1fe9219
PB
2479{
2480 if (pfn_valid(pfn))
2481 return !is_zero_pfn(pfn) && PageReserved(pfn_to_page(pfn));
2482
2483 return true;
2484}
2485
d555c333 2486static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
c2288505 2487 unsigned pte_access, int level,
ba049e93 2488 gfn_t gfn, kvm_pfn_t pfn, bool speculative,
9bdbba13 2489 bool can_unsync, bool host_writable)
1c4f1fd6 2490{
6e7d0354 2491 u64 spte;
1e73f9dd 2492 int ret = 0;
64d4d521 2493
54bf36aa 2494 if (set_mmio_spte(vcpu, sptep, gfn, pfn, pte_access))
ce88decf
XG
2495 return 0;
2496
982c2565 2497 spte = PT_PRESENT_MASK;
947da538 2498 if (!speculative)
3201b5d9 2499 spte |= shadow_accessed_mask;
640d9b0d 2500
7b52345e
SY
2501 if (pte_access & ACC_EXEC_MASK)
2502 spte |= shadow_x_mask;
2503 else
2504 spte |= shadow_nx_mask;
49fde340 2505
1c4f1fd6 2506 if (pte_access & ACC_USER_MASK)
7b52345e 2507 spte |= shadow_user_mask;
49fde340 2508
852e3c19 2509 if (level > PT_PAGE_TABLE_LEVEL)
05da4558 2510 spte |= PT_PAGE_SIZE_MASK;
b0bc3ee2 2511 if (tdp_enabled)
4b12f0de 2512 spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
d1fe9219 2513 kvm_is_mmio_pfn(pfn));
1c4f1fd6 2514
9bdbba13 2515 if (host_writable)
1403283a 2516 spte |= SPTE_HOST_WRITEABLE;
f8e453b0
XG
2517 else
2518 pte_access &= ~ACC_WRITE_MASK;
1403283a 2519
35149e21 2520 spte |= (u64)pfn << PAGE_SHIFT;
1c4f1fd6 2521
c2288505 2522 if (pte_access & ACC_WRITE_MASK) {
1c4f1fd6 2523
c2193463 2524 /*
7751babd
XG
2525 * Other vcpu creates new sp in the window between
2526 * mapping_level() and acquiring mmu-lock. We can
2527 * allow guest to retry the access, the mapping can
2528 * be fixed if guest refault.
c2193463 2529 */
852e3c19 2530 if (level > PT_PAGE_TABLE_LEVEL &&
92f94f1e 2531 mmu_gfn_lpage_is_disallowed(vcpu, gfn, level))
be38d276 2532 goto done;
38187c83 2533
49fde340 2534 spte |= PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE;
1c4f1fd6 2535
ecc5589f
MT
2536 /*
2537 * Optimization: for pte sync, if spte was writable the hash
2538 * lookup is unnecessary (and expensive). Write protection
2539 * is responsibility of mmu_get_page / kvm_sync_page.
2540 * Same reasoning can be applied to dirty page accounting.
2541 */
8dae4445 2542 if (!can_unsync && is_writable_pte(*sptep))
ecc5589f
MT
2543 goto set_pte;
2544
4731d4c7 2545 if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
9ad17b10 2546 pgprintk("%s: found shadow page for %llx, marking ro\n",
b8688d51 2547 __func__, gfn);
1e73f9dd 2548 ret = 1;
1c4f1fd6 2549 pte_access &= ~ACC_WRITE_MASK;
49fde340 2550 spte &= ~(PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE);
1c4f1fd6
AK
2551 }
2552 }
2553
9b51a630 2554 if (pte_access & ACC_WRITE_MASK) {
54bf36aa 2555 kvm_vcpu_mark_page_dirty(vcpu, gfn);
9b51a630
KH
2556 spte |= shadow_dirty_mask;
2557 }
1c4f1fd6 2558
38187c83 2559set_pte:
6e7d0354 2560 if (mmu_spte_update(sptep, spte))
b330aa0c 2561 kvm_flush_remote_tlbs(vcpu->kvm);
be38d276 2562done:
1e73f9dd
MT
2563 return ret;
2564}
2565
029499b4 2566static bool mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep, unsigned pte_access,
ba049e93 2567 int write_fault, int level, gfn_t gfn, kvm_pfn_t pfn,
029499b4 2568 bool speculative, bool host_writable)
1e73f9dd
MT
2569{
2570 int was_rmapped = 0;
53a27b39 2571 int rmap_count;
029499b4 2572 bool emulate = false;
1e73f9dd 2573
f7616203
XG
2574 pgprintk("%s: spte %llx write_fault %d gfn %llx\n", __func__,
2575 *sptep, write_fault, gfn);
1e73f9dd 2576
afd28fe1 2577 if (is_shadow_present_pte(*sptep)) {
1e73f9dd
MT
2578 /*
2579 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
2580 * the parent of the now unreachable PTE.
2581 */
852e3c19
JR
2582 if (level > PT_PAGE_TABLE_LEVEL &&
2583 !is_large_pte(*sptep)) {
1e73f9dd 2584 struct kvm_mmu_page *child;
d555c333 2585 u64 pte = *sptep;
1e73f9dd
MT
2586
2587 child = page_header(pte & PT64_BASE_ADDR_MASK);
bcdd9a93 2588 drop_parent_pte(child, sptep);
3be2264b 2589 kvm_flush_remote_tlbs(vcpu->kvm);
d555c333 2590 } else if (pfn != spte_to_pfn(*sptep)) {
9ad17b10 2591 pgprintk("hfn old %llx new %llx\n",
d555c333 2592 spte_to_pfn(*sptep), pfn);
c3707958 2593 drop_spte(vcpu->kvm, sptep);
91546356 2594 kvm_flush_remote_tlbs(vcpu->kvm);
6bed6b9e
JR
2595 } else
2596 was_rmapped = 1;
1e73f9dd 2597 }
852e3c19 2598
c2288505
XG
2599 if (set_spte(vcpu, sptep, pte_access, level, gfn, pfn, speculative,
2600 true, host_writable)) {
1e73f9dd 2601 if (write_fault)
029499b4 2602 emulate = true;
77c3913b 2603 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
a378b4e6 2604 }
1e73f9dd 2605
029499b4
TY
2606 if (unlikely(is_mmio_spte(*sptep)))
2607 emulate = true;
ce88decf 2608
d555c333 2609 pgprintk("%s: setting spte %llx\n", __func__, *sptep);
9ad17b10 2610 pgprintk("instantiating %s PTE (%s) at %llx (%llx) addr %p\n",
d555c333 2611 is_large_pte(*sptep)? "2MB" : "4kB",
a205bc19
JR
2612 *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
2613 *sptep, sptep);
d555c333 2614 if (!was_rmapped && is_large_pte(*sptep))
05da4558
MT
2615 ++vcpu->kvm->stat.lpages;
2616
ffb61bb3 2617 if (is_shadow_present_pte(*sptep)) {
ffb61bb3
XG
2618 if (!was_rmapped) {
2619 rmap_count = rmap_add(vcpu, sptep, gfn);
2620 if (rmap_count > RMAP_RECYCLE_THRESHOLD)
2621 rmap_recycle(vcpu, sptep, gfn);
2622 }
1c4f1fd6 2623 }
cb9aaa30 2624
f3ac1a4b 2625 kvm_release_pfn_clean(pfn);
029499b4
TY
2626
2627 return emulate;
1c4f1fd6
AK
2628}
2629
ba049e93 2630static kvm_pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn,
957ed9ef
XG
2631 bool no_dirty_log)
2632{
2633 struct kvm_memory_slot *slot;
957ed9ef 2634
5d163b1c 2635 slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, no_dirty_log);
903816fa 2636 if (!slot)
6c8ee57b 2637 return KVM_PFN_ERR_FAULT;
957ed9ef 2638
037d92dc 2639 return gfn_to_pfn_memslot_atomic(slot, gfn);
957ed9ef
XG
2640}
2641
2642static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
2643 struct kvm_mmu_page *sp,
2644 u64 *start, u64 *end)
2645{
2646 struct page *pages[PTE_PREFETCH_NUM];
d9ef13c2 2647 struct kvm_memory_slot *slot;
957ed9ef
XG
2648 unsigned access = sp->role.access;
2649 int i, ret;
2650 gfn_t gfn;
2651
2652 gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt);
d9ef13c2
PB
2653 slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK);
2654 if (!slot)
957ed9ef
XG
2655 return -1;
2656
d9ef13c2 2657 ret = gfn_to_page_many_atomic(slot, gfn, pages, end - start);
957ed9ef
XG
2658 if (ret <= 0)
2659 return -1;
2660
2661 for (i = 0; i < ret; i++, gfn++, start++)
029499b4
TY
2662 mmu_set_spte(vcpu, start, access, 0, sp->role.level, gfn,
2663 page_to_pfn(pages[i]), true, true);
957ed9ef
XG
2664
2665 return 0;
2666}
2667
2668static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
2669 struct kvm_mmu_page *sp, u64 *sptep)
2670{
2671 u64 *spte, *start = NULL;
2672 int i;
2673
2674 WARN_ON(!sp->role.direct);
2675
2676 i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
2677 spte = sp->spt + i;
2678
2679 for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
c3707958 2680 if (is_shadow_present_pte(*spte) || spte == sptep) {
957ed9ef
XG
2681 if (!start)
2682 continue;
2683 if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
2684 break;
2685 start = NULL;
2686 } else if (!start)
2687 start = spte;
2688 }
2689}
2690
2691static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
2692{
2693 struct kvm_mmu_page *sp;
2694
2695 /*
2696 * Since it's no accessed bit on EPT, it's no way to
2697 * distinguish between actually accessed translations
2698 * and prefetched, so disable pte prefetch if EPT is
2699 * enabled.
2700 */
2701 if (!shadow_accessed_mask)
2702 return;
2703
2704 sp = page_header(__pa(sptep));
2705 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
2706 return;
2707
2708 __direct_pte_prefetch(vcpu, sp, sptep);
2709}
2710
7ee0e5b2 2711static int __direct_map(struct kvm_vcpu *vcpu, int write, int map_writable,
ba049e93 2712 int level, gfn_t gfn, kvm_pfn_t pfn, bool prefault)
140754bc 2713{
9f652d21 2714 struct kvm_shadow_walk_iterator iterator;
140754bc 2715 struct kvm_mmu_page *sp;
b90a0e6c 2716 int emulate = 0;
140754bc 2717 gfn_t pseudo_gfn;
6aa8b732 2718
989c6b34
MT
2719 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2720 return 0;
2721
9f652d21 2722 for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
852e3c19 2723 if (iterator.level == level) {
029499b4
TY
2724 emulate = mmu_set_spte(vcpu, iterator.sptep, ACC_ALL,
2725 write, level, gfn, pfn, prefault,
2726 map_writable);
957ed9ef 2727 direct_pte_prefetch(vcpu, iterator.sptep);
9f652d21
AK
2728 ++vcpu->stat.pf_fixed;
2729 break;
6aa8b732
AK
2730 }
2731
404381c5 2732 drop_large_spte(vcpu, iterator.sptep);
c3707958 2733 if (!is_shadow_present_pte(*iterator.sptep)) {
c9fa0b3b
LJ
2734 u64 base_addr = iterator.addr;
2735
2736 base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
2737 pseudo_gfn = base_addr >> PAGE_SHIFT;
9f652d21 2738 sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
bb11c6c9 2739 iterator.level - 1, 1, ACC_ALL);
140754bc 2740
98bba238 2741 link_shadow_page(vcpu, iterator.sptep, sp);
9f652d21
AK
2742 }
2743 }
b90a0e6c 2744 return emulate;
6aa8b732
AK
2745}
2746
77db5cbd 2747static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk)
bf998156 2748{
77db5cbd
HY
2749 siginfo_t info;
2750
2751 info.si_signo = SIGBUS;
2752 info.si_errno = 0;
2753 info.si_code = BUS_MCEERR_AR;
2754 info.si_addr = (void __user *)address;
2755 info.si_addr_lsb = PAGE_SHIFT;
bf998156 2756
77db5cbd 2757 send_sig_info(SIGBUS, &info, tsk);
bf998156
HY
2758}
2759
ba049e93 2760static int kvm_handle_bad_page(struct kvm_vcpu *vcpu, gfn_t gfn, kvm_pfn_t pfn)
bf998156 2761{
4d8b81ab
XG
2762 /*
2763 * Do not cache the mmio info caused by writing the readonly gfn
2764 * into the spte otherwise read access on readonly gfn also can
2765 * caused mmio page fault and treat it as mmio access.
2766 * Return 1 to tell kvm to emulate it.
2767 */
2768 if (pfn == KVM_PFN_ERR_RO_FAULT)
2769 return 1;
2770
e6c1502b 2771 if (pfn == KVM_PFN_ERR_HWPOISON) {
54bf36aa 2772 kvm_send_hwpoison_signal(kvm_vcpu_gfn_to_hva(vcpu, gfn), current);
bf998156 2773 return 0;
d7c55201 2774 }
edba23e5 2775
d7c55201 2776 return -EFAULT;
bf998156
HY
2777}
2778
936a5fe6 2779static void transparent_hugepage_adjust(struct kvm_vcpu *vcpu,
ba049e93
DW
2780 gfn_t *gfnp, kvm_pfn_t *pfnp,
2781 int *levelp)
936a5fe6 2782{
ba049e93 2783 kvm_pfn_t pfn = *pfnp;
936a5fe6
AA
2784 gfn_t gfn = *gfnp;
2785 int level = *levelp;
2786
2787 /*
2788 * Check if it's a transparent hugepage. If this would be an
2789 * hugetlbfs page, level wouldn't be set to
2790 * PT_PAGE_TABLE_LEVEL and there would be no adjustment done
2791 * here.
2792 */
bf4bea8e 2793 if (!is_error_noslot_pfn(pfn) && !kvm_is_reserved_pfn(pfn) &&
936a5fe6
AA
2794 level == PT_PAGE_TABLE_LEVEL &&
2795 PageTransCompound(pfn_to_page(pfn)) &&
92f94f1e 2796 !mmu_gfn_lpage_is_disallowed(vcpu, gfn, PT_DIRECTORY_LEVEL)) {
936a5fe6
AA
2797 unsigned long mask;
2798 /*
2799 * mmu_notifier_retry was successful and we hold the
2800 * mmu_lock here, so the pmd can't become splitting
2801 * from under us, and in turn
2802 * __split_huge_page_refcount() can't run from under
2803 * us and we can safely transfer the refcount from
2804 * PG_tail to PG_head as we switch the pfn to tail to
2805 * head.
2806 */
2807 *levelp = level = PT_DIRECTORY_LEVEL;
2808 mask = KVM_PAGES_PER_HPAGE(level) - 1;
2809 VM_BUG_ON((gfn & mask) != (pfn & mask));
2810 if (pfn & mask) {
2811 gfn &= ~mask;
2812 *gfnp = gfn;
2813 kvm_release_pfn_clean(pfn);
2814 pfn &= ~mask;
c3586667 2815 kvm_get_pfn(pfn);
936a5fe6
AA
2816 *pfnp = pfn;
2817 }
2818 }
2819}
2820
d7c55201 2821static bool handle_abnormal_pfn(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn,
ba049e93 2822 kvm_pfn_t pfn, unsigned access, int *ret_val)
d7c55201 2823{
d7c55201 2824 /* The pfn is invalid, report the error! */
81c52c56 2825 if (unlikely(is_error_pfn(pfn))) {
d7c55201 2826 *ret_val = kvm_handle_bad_page(vcpu, gfn, pfn);
798e88b3 2827 return true;
d7c55201
XG
2828 }
2829
ce88decf 2830 if (unlikely(is_noslot_pfn(pfn)))
d7c55201 2831 vcpu_cache_mmio_info(vcpu, gva, gfn, access);
d7c55201 2832
798e88b3 2833 return false;
d7c55201
XG
2834}
2835
e5552fd2 2836static bool page_fault_can_be_fast(u32 error_code)
c7ba5b48 2837{
1c118b82
XG
2838 /*
2839 * Do not fix the mmio spte with invalid generation number which
2840 * need to be updated by slow page fault path.
2841 */
2842 if (unlikely(error_code & PFERR_RSVD_MASK))
2843 return false;
2844
c7ba5b48
XG
2845 /*
2846 * #PF can be fast only if the shadow page table is present and it
2847 * is caused by write-protect, that means we just need change the
2848 * W bit of the spte which can be done out of mmu-lock.
2849 */
2850 if (!(error_code & PFERR_PRESENT_MASK) ||
2851 !(error_code & PFERR_WRITE_MASK))
2852 return false;
2853
2854 return true;
2855}
2856
2857static bool
92a476cb
XG
2858fast_pf_fix_direct_spte(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
2859 u64 *sptep, u64 spte)
c7ba5b48 2860{
c7ba5b48
XG
2861 gfn_t gfn;
2862
2863 WARN_ON(!sp->role.direct);
2864
2865 /*
2866 * The gfn of direct spte is stable since it is calculated
2867 * by sp->gfn.
2868 */
2869 gfn = kvm_mmu_page_get_gfn(sp, sptep - sp->spt);
2870
9b51a630
KH
2871 /*
2872 * Theoretically we could also set dirty bit (and flush TLB) here in
2873 * order to eliminate unnecessary PML logging. See comments in
2874 * set_spte. But fast_page_fault is very unlikely to happen with PML
2875 * enabled, so we do not do this. This might result in the same GPA
2876 * to be logged in PML buffer again when the write really happens, and
2877 * eventually to be called by mark_page_dirty twice. But it's also no
2878 * harm. This also avoids the TLB flush needed after setting dirty bit
2879 * so non-PML cases won't be impacted.
2880 *
2881 * Compare with set_spte where instead shadow_dirty_mask is set.
2882 */
c7ba5b48 2883 if (cmpxchg64(sptep, spte, spte | PT_WRITABLE_MASK) == spte)
54bf36aa 2884 kvm_vcpu_mark_page_dirty(vcpu, gfn);
c7ba5b48
XG
2885
2886 return true;
2887}
2888
2889/*
2890 * Return value:
2891 * - true: let the vcpu to access on the same address again.
2892 * - false: let the real page fault path to fix it.
2893 */
2894static bool fast_page_fault(struct kvm_vcpu *vcpu, gva_t gva, int level,
2895 u32 error_code)
2896{
2897 struct kvm_shadow_walk_iterator iterator;
92a476cb 2898 struct kvm_mmu_page *sp;
c7ba5b48
XG
2899 bool ret = false;
2900 u64 spte = 0ull;
2901
37f6a4e2
MT
2902 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2903 return false;
2904
e5552fd2 2905 if (!page_fault_can_be_fast(error_code))
c7ba5b48
XG
2906 return false;
2907
2908 walk_shadow_page_lockless_begin(vcpu);
2909 for_each_shadow_entry_lockless(vcpu, gva, iterator, spte)
2910 if (!is_shadow_present_pte(spte) || iterator.level < level)
2911 break;
2912
2913 /*
2914 * If the mapping has been changed, let the vcpu fault on the
2915 * same address again.
2916 */
afd28fe1 2917 if (!is_shadow_present_pte(spte)) {
c7ba5b48
XG
2918 ret = true;
2919 goto exit;
2920 }
2921
92a476cb
XG
2922 sp = page_header(__pa(iterator.sptep));
2923 if (!is_last_spte(spte, sp->role.level))
c7ba5b48
XG
2924 goto exit;
2925
2926 /*
2927 * Check if it is a spurious fault caused by TLB lazily flushed.
2928 *
2929 * Need not check the access of upper level table entries since
2930 * they are always ACC_ALL.
2931 */
2932 if (is_writable_pte(spte)) {
2933 ret = true;
2934 goto exit;
2935 }
2936
2937 /*
2938 * Currently, to simplify the code, only the spte write-protected
2939 * by dirty-log can be fast fixed.
2940 */
2941 if (!spte_is_locklessly_modifiable(spte))
2942 goto exit;
2943
c126d94f
XG
2944 /*
2945 * Do not fix write-permission on the large spte since we only dirty
2946 * the first page into the dirty-bitmap in fast_pf_fix_direct_spte()
2947 * that means other pages are missed if its slot is dirty-logged.
2948 *
2949 * Instead, we let the slow page fault path create a normal spte to
2950 * fix the access.
2951 *
2952 * See the comments in kvm_arch_commit_memory_region().
2953 */
2954 if (sp->role.level > PT_PAGE_TABLE_LEVEL)
2955 goto exit;
2956
c7ba5b48
XG
2957 /*
2958 * Currently, fast page fault only works for direct mapping since
2959 * the gfn is not stable for indirect shadow page.
2960 * See Documentation/virtual/kvm/locking.txt to get more detail.
2961 */
92a476cb 2962 ret = fast_pf_fix_direct_spte(vcpu, sp, iterator.sptep, spte);
c7ba5b48 2963exit:
a72faf25
XG
2964 trace_fast_page_fault(vcpu, gva, error_code, iterator.sptep,
2965 spte, ret);
c7ba5b48
XG
2966 walk_shadow_page_lockless_end(vcpu);
2967
2968 return ret;
2969}
2970
78b2c54a 2971static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
ba049e93 2972 gva_t gva, kvm_pfn_t *pfn, bool write, bool *writable);
450e0b41 2973static void make_mmu_pages_available(struct kvm_vcpu *vcpu);
060c2abe 2974
c7ba5b48
XG
2975static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, u32 error_code,
2976 gfn_t gfn, bool prefault)
10589a46
MT
2977{
2978 int r;
852e3c19 2979 int level;
fd136902 2980 bool force_pt_level = false;
ba049e93 2981 kvm_pfn_t pfn;
e930bffe 2982 unsigned long mmu_seq;
c7ba5b48 2983 bool map_writable, write = error_code & PFERR_WRITE_MASK;
aaee2c94 2984
fd136902 2985 level = mapping_level(vcpu, gfn, &force_pt_level);
936a5fe6 2986 if (likely(!force_pt_level)) {
936a5fe6
AA
2987 /*
2988 * This path builds a PAE pagetable - so we can map
2989 * 2mb pages at maximum. Therefore check if the level
2990 * is larger than that.
2991 */
2992 if (level > PT_DIRECTORY_LEVEL)
2993 level = PT_DIRECTORY_LEVEL;
852e3c19 2994
936a5fe6 2995 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
fd136902 2996 }
05da4558 2997
c7ba5b48
XG
2998 if (fast_page_fault(vcpu, v, level, error_code))
2999 return 0;
3000
e930bffe 3001 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 3002 smp_rmb();
060c2abe 3003
78b2c54a 3004 if (try_async_pf(vcpu, prefault, gfn, v, &pfn, write, &map_writable))
060c2abe 3005 return 0;
aaee2c94 3006
d7c55201
XG
3007 if (handle_abnormal_pfn(vcpu, v, gfn, pfn, ACC_ALL, &r))
3008 return r;
d196e343 3009
aaee2c94 3010 spin_lock(&vcpu->kvm->mmu_lock);
8ca40a70 3011 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
e930bffe 3012 goto out_unlock;
450e0b41 3013 make_mmu_pages_available(vcpu);
936a5fe6
AA
3014 if (likely(!force_pt_level))
3015 transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
7ee0e5b2 3016 r = __direct_map(vcpu, write, map_writable, level, gfn, pfn, prefault);
aaee2c94
MT
3017 spin_unlock(&vcpu->kvm->mmu_lock);
3018
10589a46 3019 return r;
e930bffe
AA
3020
3021out_unlock:
3022 spin_unlock(&vcpu->kvm->mmu_lock);
3023 kvm_release_pfn_clean(pfn);
3024 return 0;
10589a46
MT
3025}
3026
3027
17ac10ad
AK
3028static void mmu_free_roots(struct kvm_vcpu *vcpu)
3029{
3030 int i;
4db35314 3031 struct kvm_mmu_page *sp;
d98ba053 3032 LIST_HEAD(invalid_list);
17ac10ad 3033
ad312c7c 3034 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
7b53aa56 3035 return;
35af577a 3036
81407ca5
JR
3037 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL &&
3038 (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL ||
3039 vcpu->arch.mmu.direct_map)) {
ad312c7c 3040 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad 3041
35af577a 3042 spin_lock(&vcpu->kvm->mmu_lock);
4db35314
AK
3043 sp = page_header(root);
3044 --sp->root_count;
d98ba053
XG
3045 if (!sp->root_count && sp->role.invalid) {
3046 kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
3047 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
3048 }
aaee2c94 3049 spin_unlock(&vcpu->kvm->mmu_lock);
35af577a 3050 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
3051 return;
3052 }
35af577a
GN
3053
3054 spin_lock(&vcpu->kvm->mmu_lock);
17ac10ad 3055 for (i = 0; i < 4; ++i) {
ad312c7c 3056 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad 3057
417726a3 3058 if (root) {
417726a3 3059 root &= PT64_BASE_ADDR_MASK;
4db35314
AK
3060 sp = page_header(root);
3061 --sp->root_count;
2e53d63a 3062 if (!sp->root_count && sp->role.invalid)
d98ba053
XG
3063 kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
3064 &invalid_list);
417726a3 3065 }
ad312c7c 3066 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 3067 }
d98ba053 3068 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
aaee2c94 3069 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 3070 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
17ac10ad
AK
3071}
3072
8986ecc0
MT
3073static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
3074{
3075 int ret = 0;
3076
3077 if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
a8eeb04a 3078 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
8986ecc0
MT
3079 ret = 1;
3080 }
3081
3082 return ret;
3083}
3084
651dd37a
JR
3085static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
3086{
3087 struct kvm_mmu_page *sp;
7ebaf15e 3088 unsigned i;
651dd37a
JR
3089
3090 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
3091 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3092 make_mmu_pages_available(vcpu);
bb11c6c9 3093 sp = kvm_mmu_get_page(vcpu, 0, 0, PT64_ROOT_LEVEL, 1, ACC_ALL);
651dd37a
JR
3094 ++sp->root_count;
3095 spin_unlock(&vcpu->kvm->mmu_lock);
3096 vcpu->arch.mmu.root_hpa = __pa(sp->spt);
3097 } else if (vcpu->arch.mmu.shadow_root_level == PT32E_ROOT_LEVEL) {
3098 for (i = 0; i < 4; ++i) {
3099 hpa_t root = vcpu->arch.mmu.pae_root[i];
3100
fa4a2c08 3101 MMU_WARN_ON(VALID_PAGE(root));
651dd37a 3102 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3103 make_mmu_pages_available(vcpu);
649497d1 3104 sp = kvm_mmu_get_page(vcpu, i << (30 - PAGE_SHIFT),
bb11c6c9 3105 i << 30, PT32_ROOT_LEVEL, 1, ACC_ALL);
651dd37a
JR
3106 root = __pa(sp->spt);
3107 ++sp->root_count;
3108 spin_unlock(&vcpu->kvm->mmu_lock);
3109 vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
651dd37a 3110 }
6292757f 3111 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
651dd37a
JR
3112 } else
3113 BUG();
3114
3115 return 0;
3116}
3117
3118static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
17ac10ad 3119{
4db35314 3120 struct kvm_mmu_page *sp;
81407ca5
JR
3121 u64 pdptr, pm_mask;
3122 gfn_t root_gfn;
3123 int i;
3bb65a22 3124
5777ed34 3125 root_gfn = vcpu->arch.mmu.get_cr3(vcpu) >> PAGE_SHIFT;
17ac10ad 3126
651dd37a
JR
3127 if (mmu_check_root(vcpu, root_gfn))
3128 return 1;
3129
3130 /*
3131 * Do we shadow a long mode page table? If so we need to
3132 * write-protect the guests page table root.
3133 */
3134 if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
ad312c7c 3135 hpa_t root = vcpu->arch.mmu.root_hpa;
17ac10ad 3136
fa4a2c08 3137 MMU_WARN_ON(VALID_PAGE(root));
651dd37a 3138
8facbbff 3139 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3140 make_mmu_pages_available(vcpu);
651dd37a 3141 sp = kvm_mmu_get_page(vcpu, root_gfn, 0, PT64_ROOT_LEVEL,
bb11c6c9 3142 0, ACC_ALL);
4db35314
AK
3143 root = __pa(sp->spt);
3144 ++sp->root_count;
8facbbff 3145 spin_unlock(&vcpu->kvm->mmu_lock);
ad312c7c 3146 vcpu->arch.mmu.root_hpa = root;
8986ecc0 3147 return 0;
17ac10ad 3148 }
f87f9288 3149
651dd37a
JR
3150 /*
3151 * We shadow a 32 bit page table. This may be a legacy 2-level
81407ca5
JR
3152 * or a PAE 3-level page table. In either case we need to be aware that
3153 * the shadow page table may be a PAE or a long mode page table.
651dd37a 3154 */
81407ca5
JR
3155 pm_mask = PT_PRESENT_MASK;
3156 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL)
3157 pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;
3158
17ac10ad 3159 for (i = 0; i < 4; ++i) {
ad312c7c 3160 hpa_t root = vcpu->arch.mmu.pae_root[i];
17ac10ad 3161
fa4a2c08 3162 MMU_WARN_ON(VALID_PAGE(root));
ad312c7c 3163 if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
e4e517b4 3164 pdptr = vcpu->arch.mmu.get_pdptr(vcpu, i);
43a3795a 3165 if (!is_present_gpte(pdptr)) {
ad312c7c 3166 vcpu->arch.mmu.pae_root[i] = 0;
417726a3
AK
3167 continue;
3168 }
6de4f3ad 3169 root_gfn = pdptr >> PAGE_SHIFT;
f87f9288
JR
3170 if (mmu_check_root(vcpu, root_gfn))
3171 return 1;
5a7388c2 3172 }
8facbbff 3173 spin_lock(&vcpu->kvm->mmu_lock);
450e0b41 3174 make_mmu_pages_available(vcpu);
bb11c6c9
TY
3175 sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30, PT32_ROOT_LEVEL,
3176 0, ACC_ALL);
4db35314
AK
3177 root = __pa(sp->spt);
3178 ++sp->root_count;
8facbbff
AK
3179 spin_unlock(&vcpu->kvm->mmu_lock);
3180
81407ca5 3181 vcpu->arch.mmu.pae_root[i] = root | pm_mask;
17ac10ad 3182 }
6292757f 3183 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
81407ca5
JR
3184
3185 /*
3186 * If we shadow a 32 bit page table with a long mode page
3187 * table we enter this path.
3188 */
3189 if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
3190 if (vcpu->arch.mmu.lm_root == NULL) {
3191 /*
3192 * The additional page necessary for this is only
3193 * allocated on demand.
3194 */
3195
3196 u64 *lm_root;
3197
3198 lm_root = (void*)get_zeroed_page(GFP_KERNEL);
3199 if (lm_root == NULL)
3200 return 1;
3201
3202 lm_root[0] = __pa(vcpu->arch.mmu.pae_root) | pm_mask;
3203
3204 vcpu->arch.mmu.lm_root = lm_root;
3205 }
3206
3207 vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.lm_root);
3208 }
3209
8986ecc0 3210 return 0;
17ac10ad
AK
3211}
3212
651dd37a
JR
3213static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
3214{
3215 if (vcpu->arch.mmu.direct_map)
3216 return mmu_alloc_direct_roots(vcpu);
3217 else
3218 return mmu_alloc_shadow_roots(vcpu);
3219}
3220
0ba73cda
MT
3221static void mmu_sync_roots(struct kvm_vcpu *vcpu)
3222{
3223 int i;
3224 struct kvm_mmu_page *sp;
3225
81407ca5
JR
3226 if (vcpu->arch.mmu.direct_map)
3227 return;
3228
0ba73cda
MT
3229 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3230 return;
6903074c 3231
56f17dd3 3232 vcpu_clear_mmio_info(vcpu, MMIO_GVA_ANY);
0375f7fa 3233 kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);
81407ca5 3234 if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
0ba73cda
MT
3235 hpa_t root = vcpu->arch.mmu.root_hpa;
3236 sp = page_header(root);
3237 mmu_sync_children(vcpu, sp);
0375f7fa 3238 kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
0ba73cda
MT
3239 return;
3240 }
3241 for (i = 0; i < 4; ++i) {
3242 hpa_t root = vcpu->arch.mmu.pae_root[i];
3243
8986ecc0 3244 if (root && VALID_PAGE(root)) {
0ba73cda
MT
3245 root &= PT64_BASE_ADDR_MASK;
3246 sp = page_header(root);
3247 mmu_sync_children(vcpu, sp);
3248 }
3249 }
0375f7fa 3250 kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
0ba73cda
MT
3251}
3252
3253void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
3254{
3255 spin_lock(&vcpu->kvm->mmu_lock);
3256 mmu_sync_roots(vcpu);
6cffe8ca 3257 spin_unlock(&vcpu->kvm->mmu_lock);
0ba73cda 3258}
bfd0a56b 3259EXPORT_SYMBOL_GPL(kvm_mmu_sync_roots);
0ba73cda 3260
1871c602 3261static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313 3262 u32 access, struct x86_exception *exception)
6aa8b732 3263{
ab9ae313
AK
3264 if (exception)
3265 exception->error_code = 0;
6aa8b732
AK
3266 return vaddr;
3267}
3268
6539e738 3269static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gva_t vaddr,
ab9ae313
AK
3270 u32 access,
3271 struct x86_exception *exception)
6539e738 3272{
ab9ae313
AK
3273 if (exception)
3274 exception->error_code = 0;
54987b7a 3275 return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access, exception);
6539e738
JR
3276}
3277
d625b155
XG
3278static bool
3279__is_rsvd_bits_set(struct rsvd_bits_validate *rsvd_check, u64 pte, int level)
3280{
3281 int bit7 = (pte >> 7) & 1, low6 = pte & 0x3f;
3282
3283 return (pte & rsvd_check->rsvd_bits_mask[bit7][level-1]) |
3284 ((rsvd_check->bad_mt_xwr & (1ull << low6)) != 0);
3285}
3286
3287static bool is_rsvd_bits_set(struct kvm_mmu *mmu, u64 gpte, int level)
3288{
3289 return __is_rsvd_bits_set(&mmu->guest_rsvd_check, gpte, level);
3290}
3291
3292static bool is_shadow_zero_bits_set(struct kvm_mmu *mmu, u64 spte, int level)
3293{
3294 return __is_rsvd_bits_set(&mmu->shadow_zero_check, spte, level);
3295}
3296
ded58749 3297static bool mmio_info_in_cache(struct kvm_vcpu *vcpu, u64 addr, bool direct)
ce88decf
XG
3298{
3299 if (direct)
3300 return vcpu_match_mmio_gpa(vcpu, addr);
3301
3302 return vcpu_match_mmio_gva(vcpu, addr);
3303}
3304
47ab8751
XG
3305/* return true if reserved bit is detected on spte. */
3306static bool
3307walk_shadow_page_get_mmio_spte(struct kvm_vcpu *vcpu, u64 addr, u64 *sptep)
ce88decf
XG
3308{
3309 struct kvm_shadow_walk_iterator iterator;
47ab8751
XG
3310 u64 sptes[PT64_ROOT_LEVEL], spte = 0ull;
3311 int root, leaf;
3312 bool reserved = false;
ce88decf 3313
37f6a4e2 3314 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
47ab8751 3315 goto exit;
37f6a4e2 3316
ce88decf 3317 walk_shadow_page_lockless_begin(vcpu);
47ab8751 3318
29ecd660
PB
3319 for (shadow_walk_init(&iterator, vcpu, addr),
3320 leaf = root = iterator.level;
47ab8751
XG
3321 shadow_walk_okay(&iterator);
3322 __shadow_walk_next(&iterator, spte)) {
47ab8751
XG
3323 spte = mmu_spte_get_lockless(iterator.sptep);
3324
3325 sptes[leaf - 1] = spte;
29ecd660 3326 leaf--;
47ab8751 3327
ce88decf
XG
3328 if (!is_shadow_present_pte(spte))
3329 break;
47ab8751
XG
3330
3331 reserved |= is_shadow_zero_bits_set(&vcpu->arch.mmu, spte,
58c95070 3332 iterator.level);
47ab8751
XG
3333 }
3334
ce88decf
XG
3335 walk_shadow_page_lockless_end(vcpu);
3336
47ab8751
XG
3337 if (reserved) {
3338 pr_err("%s: detect reserved bits on spte, addr 0x%llx, dump hierarchy:\n",
3339 __func__, addr);
29ecd660 3340 while (root > leaf) {
47ab8751
XG
3341 pr_err("------ spte 0x%llx level %d.\n",
3342 sptes[root - 1], root);
3343 root--;
3344 }
3345 }
3346exit:
3347 *sptep = spte;
3348 return reserved;
ce88decf
XG
3349}
3350
450869d6 3351int handle_mmio_page_fault(struct kvm_vcpu *vcpu, u64 addr, bool direct)
ce88decf
XG
3352{
3353 u64 spte;
47ab8751 3354 bool reserved;
ce88decf 3355
ded58749 3356 if (mmio_info_in_cache(vcpu, addr, direct))
b37fbea6 3357 return RET_MMIO_PF_EMULATE;
ce88decf 3358
47ab8751 3359 reserved = walk_shadow_page_get_mmio_spte(vcpu, addr, &spte);
450869d6 3360 if (WARN_ON(reserved))
47ab8751 3361 return RET_MMIO_PF_BUG;
ce88decf
XG
3362
3363 if (is_mmio_spte(spte)) {
3364 gfn_t gfn = get_mmio_spte_gfn(spte);
3365 unsigned access = get_mmio_spte_access(spte);
3366
54bf36aa 3367 if (!check_mmio_spte(vcpu, spte))
f8f55942
XG
3368 return RET_MMIO_PF_INVALID;
3369
ce88decf
XG
3370 if (direct)
3371 addr = 0;
4f022648
XG
3372
3373 trace_handle_mmio_page_fault(addr, gfn, access);
ce88decf 3374 vcpu_cache_mmio_info(vcpu, addr, gfn, access);
b37fbea6 3375 return RET_MMIO_PF_EMULATE;
ce88decf
XG
3376 }
3377
ce88decf
XG
3378 /*
3379 * If the page table is zapped by other cpus, let CPU fault again on
3380 * the address.
3381 */
b37fbea6 3382 return RET_MMIO_PF_RETRY;
ce88decf 3383}
450869d6 3384EXPORT_SYMBOL_GPL(handle_mmio_page_fault);
ce88decf 3385
3d0c27ad
XG
3386static bool page_fault_handle_page_track(struct kvm_vcpu *vcpu,
3387 u32 error_code, gfn_t gfn)
3388{
3389 if (unlikely(error_code & PFERR_RSVD_MASK))
3390 return false;
3391
3392 if (!(error_code & PFERR_PRESENT_MASK) ||
3393 !(error_code & PFERR_WRITE_MASK))
3394 return false;
3395
3396 /*
3397 * guest is writing the page which is write tracked which can
3398 * not be fixed by page fault handler.
3399 */
3400 if (kvm_page_track_is_active(vcpu, gfn, KVM_PAGE_TRACK_WRITE))
3401 return true;
3402
3403 return false;
3404}
3405
e5691a81
XG
3406static void shadow_page_table_clear_flood(struct kvm_vcpu *vcpu, gva_t addr)
3407{
3408 struct kvm_shadow_walk_iterator iterator;
3409 u64 spte;
3410
3411 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3412 return;
3413
3414 walk_shadow_page_lockless_begin(vcpu);
3415 for_each_shadow_entry_lockless(vcpu, addr, iterator, spte) {
3416 clear_sp_write_flooding_count(iterator.sptep);
3417 if (!is_shadow_present_pte(spte))
3418 break;
3419 }
3420 walk_shadow_page_lockless_end(vcpu);
3421}
3422
6aa8b732 3423static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
78b2c54a 3424 u32 error_code, bool prefault)
6aa8b732 3425{
3d0c27ad 3426 gfn_t gfn = gva >> PAGE_SHIFT;
e2dec939 3427 int r;
6aa8b732 3428
b8688d51 3429 pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
ce88decf 3430
3d0c27ad
XG
3431 if (page_fault_handle_page_track(vcpu, error_code, gfn))
3432 return 1;
3433
e2dec939
AK
3434 r = mmu_topup_memory_caches(vcpu);
3435 if (r)
3436 return r;
714b93da 3437
fa4a2c08 3438 MMU_WARN_ON(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
6aa8b732 3439
6aa8b732 3440
e833240f 3441 return nonpaging_map(vcpu, gva & PAGE_MASK,
c7ba5b48 3442 error_code, gfn, prefault);
6aa8b732
AK
3443}
3444
7e1fbeac 3445static int kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn)
af585b92
GN
3446{
3447 struct kvm_arch_async_pf arch;
fb67e14f 3448
7c90705b 3449 arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
af585b92 3450 arch.gfn = gfn;
c4806acd 3451 arch.direct_map = vcpu->arch.mmu.direct_map;
fb67e14f 3452 arch.cr3 = vcpu->arch.mmu.get_cr3(vcpu);
af585b92 3453
54bf36aa 3454 return kvm_setup_async_pf(vcpu, gva, kvm_vcpu_gfn_to_hva(vcpu, gfn), &arch);
af585b92
GN
3455}
3456
3457static bool can_do_async_pf(struct kvm_vcpu *vcpu)
3458{
35754c98 3459 if (unlikely(!lapic_in_kernel(vcpu) ||
af585b92
GN
3460 kvm_event_needs_reinjection(vcpu)))
3461 return false;
3462
3463 return kvm_x86_ops->interrupt_allowed(vcpu);
3464}
3465
78b2c54a 3466static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
ba049e93 3467 gva_t gva, kvm_pfn_t *pfn, bool write, bool *writable)
af585b92 3468{
3520469d 3469 struct kvm_memory_slot *slot;
af585b92
GN
3470 bool async;
3471
54bf36aa 3472 slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
3520469d
PB
3473 async = false;
3474 *pfn = __gfn_to_pfn_memslot(slot, gfn, false, &async, write, writable);
af585b92
GN
3475 if (!async)
3476 return false; /* *pfn has correct page already */
3477
78b2c54a 3478 if (!prefault && can_do_async_pf(vcpu)) {
c9b263d2 3479 trace_kvm_try_async_get_page(gva, gfn);
af585b92
GN
3480 if (kvm_find_async_pf_gfn(vcpu, gfn)) {
3481 trace_kvm_async_pf_doublefault(gva, gfn);
3482 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
3483 return true;
3484 } else if (kvm_arch_setup_async_pf(vcpu, gva, gfn))
3485 return true;
3486 }
3487
3520469d 3488 *pfn = __gfn_to_pfn_memslot(slot, gfn, false, NULL, write, writable);
af585b92
GN
3489 return false;
3490}
3491
6a39bbc5
XG
3492static bool
3493check_hugepage_cache_consistency(struct kvm_vcpu *vcpu, gfn_t gfn, int level)
3494{
3495 int page_num = KVM_PAGES_PER_HPAGE(level);
3496
3497 gfn &= ~(page_num - 1);
3498
3499 return kvm_mtrr_check_gfn_range_consistency(vcpu, gfn, page_num);
3500}
3501
56028d08 3502static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa, u32 error_code,
78b2c54a 3503 bool prefault)
fb72d167 3504{
ba049e93 3505 kvm_pfn_t pfn;
fb72d167 3506 int r;
852e3c19 3507 int level;
cd1872f0 3508 bool force_pt_level;
05da4558 3509 gfn_t gfn = gpa >> PAGE_SHIFT;
e930bffe 3510 unsigned long mmu_seq;
612819c3
MT
3511 int write = error_code & PFERR_WRITE_MASK;
3512 bool map_writable;
fb72d167 3513
fa4a2c08 3514 MMU_WARN_ON(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
fb72d167 3515
3d0c27ad
XG
3516 if (page_fault_handle_page_track(vcpu, error_code, gfn))
3517 return 1;
3518
fb72d167
JR
3519 r = mmu_topup_memory_caches(vcpu);
3520 if (r)
3521 return r;
3522
fd136902
TY
3523 force_pt_level = !check_hugepage_cache_consistency(vcpu, gfn,
3524 PT_DIRECTORY_LEVEL);
3525 level = mapping_level(vcpu, gfn, &force_pt_level);
936a5fe6 3526 if (likely(!force_pt_level)) {
6a39bbc5
XG
3527 if (level > PT_DIRECTORY_LEVEL &&
3528 !check_hugepage_cache_consistency(vcpu, gfn, level))
3529 level = PT_DIRECTORY_LEVEL;
936a5fe6 3530 gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
fd136902 3531 }
852e3c19 3532
c7ba5b48
XG
3533 if (fast_page_fault(vcpu, gpa, level, error_code))
3534 return 0;
3535
e930bffe 3536 mmu_seq = vcpu->kvm->mmu_notifier_seq;
4c2155ce 3537 smp_rmb();
af585b92 3538
78b2c54a 3539 if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, write, &map_writable))
af585b92
GN
3540 return 0;
3541
d7c55201
XG
3542 if (handle_abnormal_pfn(vcpu, 0, gfn, pfn, ACC_ALL, &r))
3543 return r;
3544
fb72d167 3545 spin_lock(&vcpu->kvm->mmu_lock);
8ca40a70 3546 if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
e930bffe 3547 goto out_unlock;
450e0b41 3548 make_mmu_pages_available(vcpu);
936a5fe6
AA
3549 if (likely(!force_pt_level))
3550 transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
7ee0e5b2 3551 r = __direct_map(vcpu, write, map_writable, level, gfn, pfn, prefault);
fb72d167 3552 spin_unlock(&vcpu->kvm->mmu_lock);
fb72d167
JR
3553
3554 return r;
e930bffe
AA
3555
3556out_unlock:
3557 spin_unlock(&vcpu->kvm->mmu_lock);
3558 kvm_release_pfn_clean(pfn);
3559 return 0;
fb72d167
JR
3560}
3561
8a3c1a33
PB
3562static void nonpaging_init_context(struct kvm_vcpu *vcpu,
3563 struct kvm_mmu *context)
6aa8b732 3564{
6aa8b732 3565 context->page_fault = nonpaging_page_fault;
6aa8b732 3566 context->gva_to_gpa = nonpaging_gva_to_gpa;
e8bc217a 3567 context->sync_page = nonpaging_sync_page;
a7052897 3568 context->invlpg = nonpaging_invlpg;
0f53b5b1 3569 context->update_pte = nonpaging_update_pte;
cea0f0e7 3570 context->root_level = 0;
6aa8b732 3571 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 3572 context->root_hpa = INVALID_PAGE;
c5a78f2b 3573 context->direct_map = true;
2d48a985 3574 context->nx = false;
6aa8b732
AK
3575}
3576
d8d173da 3577void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu)
6aa8b732 3578{
cea0f0e7 3579 mmu_free_roots(vcpu);
6aa8b732
AK
3580}
3581
5777ed34
JR
3582static unsigned long get_cr3(struct kvm_vcpu *vcpu)
3583{
9f8fe504 3584 return kvm_read_cr3(vcpu);
5777ed34
JR
3585}
3586
6389ee94
AK
3587static void inject_page_fault(struct kvm_vcpu *vcpu,
3588 struct x86_exception *fault)
6aa8b732 3589{
6389ee94 3590 vcpu->arch.mmu.inject_page_fault(vcpu, fault);
6aa8b732
AK
3591}
3592
54bf36aa 3593static bool sync_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, gfn_t gfn,
f2fd125d 3594 unsigned access, int *nr_present)
ce88decf
XG
3595{
3596 if (unlikely(is_mmio_spte(*sptep))) {
3597 if (gfn != get_mmio_spte_gfn(*sptep)) {
3598 mmu_spte_clear_no_track(sptep);
3599 return true;
3600 }
3601
3602 (*nr_present)++;
54bf36aa 3603 mark_mmio_spte(vcpu, sptep, gfn, access);
ce88decf
XG
3604 return true;
3605 }
3606
3607 return false;
3608}
3609
6fd01b71
AK
3610static inline bool is_last_gpte(struct kvm_mmu *mmu, unsigned level, unsigned gpte)
3611{
3612 unsigned index;
3613
3614 index = level - 1;
3615 index |= (gpte & PT_PAGE_SIZE_MASK) >> (PT_PAGE_SIZE_SHIFT - 2);
3616 return mmu->last_pte_bitmap & (1 << index);
3617}
3618
37406aaa
NHE
3619#define PTTYPE_EPT 18 /* arbitrary */
3620#define PTTYPE PTTYPE_EPT
3621#include "paging_tmpl.h"
3622#undef PTTYPE
3623
6aa8b732
AK
3624#define PTTYPE 64
3625#include "paging_tmpl.h"
3626#undef PTTYPE
3627
3628#define PTTYPE 32
3629#include "paging_tmpl.h"
3630#undef PTTYPE
3631
6dc98b86
XG
3632static void
3633__reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
3634 struct rsvd_bits_validate *rsvd_check,
3635 int maxphyaddr, int level, bool nx, bool gbpages,
6fec2144 3636 bool pse, bool amd)
82725b20 3637{
82725b20 3638 u64 exb_bit_rsvd = 0;
5f7dde7b 3639 u64 gbpages_bit_rsvd = 0;
a0c0feb5 3640 u64 nonleaf_bit8_rsvd = 0;
82725b20 3641
a0a64f50 3642 rsvd_check->bad_mt_xwr = 0;
25d92081 3643
6dc98b86 3644 if (!nx)
82725b20 3645 exb_bit_rsvd = rsvd_bits(63, 63);
6dc98b86 3646 if (!gbpages)
5f7dde7b 3647 gbpages_bit_rsvd = rsvd_bits(7, 7);
a0c0feb5
PB
3648
3649 /*
3650 * Non-leaf PML4Es and PDPEs reserve bit 8 (which would be the G bit for
3651 * leaf entries) on AMD CPUs only.
3652 */
6fec2144 3653 if (amd)
a0c0feb5
PB
3654 nonleaf_bit8_rsvd = rsvd_bits(8, 8);
3655
6dc98b86 3656 switch (level) {
82725b20
DE
3657 case PT32_ROOT_LEVEL:
3658 /* no rsvd bits for 2 level 4K page table entries */
a0a64f50
XG
3659 rsvd_check->rsvd_bits_mask[0][1] = 0;
3660 rsvd_check->rsvd_bits_mask[0][0] = 0;
3661 rsvd_check->rsvd_bits_mask[1][0] =
3662 rsvd_check->rsvd_bits_mask[0][0];
f815bce8 3663
6dc98b86 3664 if (!pse) {
a0a64f50 3665 rsvd_check->rsvd_bits_mask[1][1] = 0;
f815bce8
XG
3666 break;
3667 }
3668
82725b20
DE
3669 if (is_cpuid_PSE36())
3670 /* 36bits PSE 4MB page */
a0a64f50 3671 rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
82725b20
DE
3672 else
3673 /* 32 bits PSE 4MB page */
a0a64f50 3674 rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
82725b20
DE
3675 break;
3676 case PT32E_ROOT_LEVEL:
a0a64f50 3677 rsvd_check->rsvd_bits_mask[0][2] =
20c466b5 3678 rsvd_bits(maxphyaddr, 63) |
cd9ae5fe 3679 rsvd_bits(5, 8) | rsvd_bits(1, 2); /* PDPTE */
a0a64f50 3680 rsvd_check->rsvd_bits_mask[0][1] = exb_bit_rsvd |
4c26b4cd 3681 rsvd_bits(maxphyaddr, 62); /* PDE */
a0a64f50 3682 rsvd_check->rsvd_bits_mask[0][0] = exb_bit_rsvd |
82725b20 3683 rsvd_bits(maxphyaddr, 62); /* PTE */
a0a64f50 3684 rsvd_check->rsvd_bits_mask[1][1] = exb_bit_rsvd |
82725b20
DE
3685 rsvd_bits(maxphyaddr, 62) |
3686 rsvd_bits(13, 20); /* large page */
a0a64f50
XG
3687 rsvd_check->rsvd_bits_mask[1][0] =
3688 rsvd_check->rsvd_bits_mask[0][0];
82725b20
DE
3689 break;
3690 case PT64_ROOT_LEVEL:
a0a64f50
XG
3691 rsvd_check->rsvd_bits_mask[0][3] = exb_bit_rsvd |
3692 nonleaf_bit8_rsvd | rsvd_bits(7, 7) |
4c26b4cd 3693 rsvd_bits(maxphyaddr, 51);
a0a64f50
XG
3694 rsvd_check->rsvd_bits_mask[0][2] = exb_bit_rsvd |
3695 nonleaf_bit8_rsvd | gbpages_bit_rsvd |
82725b20 3696 rsvd_bits(maxphyaddr, 51);
a0a64f50
XG
3697 rsvd_check->rsvd_bits_mask[0][1] = exb_bit_rsvd |
3698 rsvd_bits(maxphyaddr, 51);
3699 rsvd_check->rsvd_bits_mask[0][0] = exb_bit_rsvd |
3700 rsvd_bits(maxphyaddr, 51);
3701 rsvd_check->rsvd_bits_mask[1][3] =
3702 rsvd_check->rsvd_bits_mask[0][3];
3703 rsvd_check->rsvd_bits_mask[1][2] = exb_bit_rsvd |
5f7dde7b 3704 gbpages_bit_rsvd | rsvd_bits(maxphyaddr, 51) |
e04da980 3705 rsvd_bits(13, 29);
a0a64f50 3706 rsvd_check->rsvd_bits_mask[1][1] = exb_bit_rsvd |
4c26b4cd
SY
3707 rsvd_bits(maxphyaddr, 51) |
3708 rsvd_bits(13, 20); /* large page */
a0a64f50
XG
3709 rsvd_check->rsvd_bits_mask[1][0] =
3710 rsvd_check->rsvd_bits_mask[0][0];
82725b20
DE
3711 break;
3712 }
3713}
3714
6dc98b86
XG
3715static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
3716 struct kvm_mmu *context)
3717{
3718 __reset_rsvds_bits_mask(vcpu, &context->guest_rsvd_check,
3719 cpuid_maxphyaddr(vcpu), context->root_level,
3720 context->nx, guest_cpuid_has_gbpages(vcpu),
6fec2144 3721 is_pse(vcpu), guest_cpuid_is_amd(vcpu));
6dc98b86
XG
3722}
3723
81b8eebb
XG
3724static void
3725__reset_rsvds_bits_mask_ept(struct rsvd_bits_validate *rsvd_check,
3726 int maxphyaddr, bool execonly)
25d92081 3727{
951f9fd7 3728 u64 bad_mt_xwr;
25d92081 3729
a0a64f50 3730 rsvd_check->rsvd_bits_mask[0][3] =
25d92081 3731 rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 7);
a0a64f50 3732 rsvd_check->rsvd_bits_mask[0][2] =
25d92081 3733 rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 6);
a0a64f50 3734 rsvd_check->rsvd_bits_mask[0][1] =
25d92081 3735 rsvd_bits(maxphyaddr, 51) | rsvd_bits(3, 6);
a0a64f50 3736 rsvd_check->rsvd_bits_mask[0][0] = rsvd_bits(maxphyaddr, 51);
25d92081
YZ
3737
3738 /* large page */
a0a64f50
XG
3739 rsvd_check->rsvd_bits_mask[1][3] = rsvd_check->rsvd_bits_mask[0][3];
3740 rsvd_check->rsvd_bits_mask[1][2] =
25d92081 3741 rsvd_bits(maxphyaddr, 51) | rsvd_bits(12, 29);
a0a64f50 3742 rsvd_check->rsvd_bits_mask[1][1] =
25d92081 3743 rsvd_bits(maxphyaddr, 51) | rsvd_bits(12, 20);
a0a64f50 3744 rsvd_check->rsvd_bits_mask[1][0] = rsvd_check->rsvd_bits_mask[0][0];
25d92081 3745
951f9fd7
PB
3746 bad_mt_xwr = 0xFFull << (2 * 8); /* bits 3..5 must not be 2 */
3747 bad_mt_xwr |= 0xFFull << (3 * 8); /* bits 3..5 must not be 3 */
3748 bad_mt_xwr |= 0xFFull << (7 * 8); /* bits 3..5 must not be 7 */
3749 bad_mt_xwr |= REPEAT_BYTE(1ull << 2); /* bits 0..2 must not be 010 */
3750 bad_mt_xwr |= REPEAT_BYTE(1ull << 6); /* bits 0..2 must not be 110 */
3751 if (!execonly) {
3752 /* bits 0..2 must not be 100 unless VMX capabilities allow it */
3753 bad_mt_xwr |= REPEAT_BYTE(1ull << 4);
25d92081 3754 }
951f9fd7 3755 rsvd_check->bad_mt_xwr = bad_mt_xwr;
25d92081
YZ
3756}
3757
81b8eebb
XG
3758static void reset_rsvds_bits_mask_ept(struct kvm_vcpu *vcpu,
3759 struct kvm_mmu *context, bool execonly)
3760{
3761 __reset_rsvds_bits_mask_ept(&context->guest_rsvd_check,
3762 cpuid_maxphyaddr(vcpu), execonly);
3763}
3764
c258b62b
XG
3765/*
3766 * the page table on host is the shadow page table for the page
3767 * table in guest or amd nested guest, its mmu features completely
3768 * follow the features in guest.
3769 */
3770void
3771reset_shadow_zero_bits_mask(struct kvm_vcpu *vcpu, struct kvm_mmu *context)
3772{
6fec2144
PB
3773 /*
3774 * Passing "true" to the last argument is okay; it adds a check
3775 * on bit 8 of the SPTEs which KVM doesn't use anyway.
3776 */
c258b62b
XG
3777 __reset_rsvds_bits_mask(vcpu, &context->shadow_zero_check,
3778 boot_cpu_data.x86_phys_bits,
3779 context->shadow_root_level, context->nx,
6fec2144
PB
3780 guest_cpuid_has_gbpages(vcpu), is_pse(vcpu),
3781 true);
c258b62b
XG
3782}
3783EXPORT_SYMBOL_GPL(reset_shadow_zero_bits_mask);
3784
6fec2144
PB
3785static inline bool boot_cpu_is_amd(void)
3786{
3787 WARN_ON_ONCE(!tdp_enabled);
3788 return shadow_x_mask == 0;
3789}
3790
c258b62b
XG
3791/*
3792 * the direct page table on host, use as much mmu features as
3793 * possible, however, kvm currently does not do execution-protection.
3794 */
3795static void
3796reset_tdp_shadow_zero_bits_mask(struct kvm_vcpu *vcpu,
3797 struct kvm_mmu *context)
3798{
6fec2144 3799 if (boot_cpu_is_amd())
c258b62b
XG
3800 __reset_rsvds_bits_mask(vcpu, &context->shadow_zero_check,
3801 boot_cpu_data.x86_phys_bits,
3802 context->shadow_root_level, false,
6fec2144 3803 cpu_has_gbpages, true, true);
c258b62b
XG
3804 else
3805 __reset_rsvds_bits_mask_ept(&context->shadow_zero_check,
3806 boot_cpu_data.x86_phys_bits,
3807 false);
3808
3809}
3810
3811/*
3812 * as the comments in reset_shadow_zero_bits_mask() except it
3813 * is the shadow page table for intel nested guest.
3814 */
3815static void
3816reset_ept_shadow_zero_bits_mask(struct kvm_vcpu *vcpu,
3817 struct kvm_mmu *context, bool execonly)
3818{
3819 __reset_rsvds_bits_mask_ept(&context->shadow_zero_check,
3820 boot_cpu_data.x86_phys_bits, execonly);
3821}
3822
edc90b7d
XG
3823static void update_permission_bitmask(struct kvm_vcpu *vcpu,
3824 struct kvm_mmu *mmu, bool ept)
97d64b78
AK
3825{
3826 unsigned bit, byte, pfec;
3827 u8 map;
66386ade 3828 bool fault, x, w, u, wf, uf, ff, smapf, cr4_smap, cr4_smep, smap = 0;
97d64b78 3829
66386ade 3830 cr4_smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
97ec8c06 3831 cr4_smap = kvm_read_cr4_bits(vcpu, X86_CR4_SMAP);
97d64b78
AK
3832 for (byte = 0; byte < ARRAY_SIZE(mmu->permissions); ++byte) {
3833 pfec = byte << 1;
3834 map = 0;
3835 wf = pfec & PFERR_WRITE_MASK;
3836 uf = pfec & PFERR_USER_MASK;
3837 ff = pfec & PFERR_FETCH_MASK;
97ec8c06
FW
3838 /*
3839 * PFERR_RSVD_MASK bit is set in PFEC if the access is not
3840 * subject to SMAP restrictions, and cleared otherwise. The
3841 * bit is only meaningful if the SMAP bit is set in CR4.
3842 */
3843 smapf = !(pfec & PFERR_RSVD_MASK);
97d64b78
AK
3844 for (bit = 0; bit < 8; ++bit) {
3845 x = bit & ACC_EXEC_MASK;
3846 w = bit & ACC_WRITE_MASK;
3847 u = bit & ACC_USER_MASK;
3848
25d92081
YZ
3849 if (!ept) {
3850 /* Not really needed: !nx will cause pte.nx to fault */
3851 x |= !mmu->nx;
3852 /* Allow supervisor writes if !cr0.wp */
3853 w |= !is_write_protection(vcpu) && !uf;
3854 /* Disallow supervisor fetches of user code if cr4.smep */
66386ade 3855 x &= !(cr4_smep && u && !uf);
97ec8c06
FW
3856
3857 /*
3858 * SMAP:kernel-mode data accesses from user-mode
3859 * mappings should fault. A fault is considered
3860 * as a SMAP violation if all of the following
3861 * conditions are ture:
3862 * - X86_CR4_SMAP is set in CR4
3863 * - An user page is accessed
3864 * - Page fault in kernel mode
3865 * - if CPL = 3 or X86_EFLAGS_AC is clear
3866 *
3867 * Here, we cover the first three conditions.
3868 * The fourth is computed dynamically in
3869 * permission_fault() and is in smapf.
3870 *
3871 * Also, SMAP does not affect instruction
3872 * fetches, add the !ff check here to make it
3873 * clearer.
3874 */
3875 smap = cr4_smap && u && !uf && !ff;
25d92081
YZ
3876 } else
3877 /* Not really needed: no U/S accesses on ept */
3878 u = 1;
97d64b78 3879
97ec8c06
FW
3880 fault = (ff && !x) || (uf && !u) || (wf && !w) ||
3881 (smapf && smap);
97d64b78
AK
3882 map |= fault << bit;
3883 }
3884 mmu->permissions[byte] = map;
3885 }
3886}
3887
6fd01b71
AK
3888static void update_last_pte_bitmap(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
3889{
3890 u8 map;
3891 unsigned level, root_level = mmu->root_level;
3892 const unsigned ps_set_index = 1 << 2; /* bit 2 of index: ps */
3893
3894 if (root_level == PT32E_ROOT_LEVEL)
3895 --root_level;
3896 /* PT_PAGE_TABLE_LEVEL always terminates */
3897 map = 1 | (1 << ps_set_index);
3898 for (level = PT_DIRECTORY_LEVEL; level <= root_level; ++level) {
3899 if (level <= PT_PDPE_LEVEL
3900 && (mmu->root_level >= PT32E_ROOT_LEVEL || is_pse(vcpu)))
3901 map |= 1 << (ps_set_index | (level - 1));
3902 }
3903 mmu->last_pte_bitmap = map;
3904}
3905
8a3c1a33
PB
3906static void paging64_init_context_common(struct kvm_vcpu *vcpu,
3907 struct kvm_mmu *context,
3908 int level)
6aa8b732 3909{
2d48a985 3910 context->nx = is_nx(vcpu);
4d6931c3 3911 context->root_level = level;
2d48a985 3912
4d6931c3 3913 reset_rsvds_bits_mask(vcpu, context);
25d92081 3914 update_permission_bitmask(vcpu, context, false);
6fd01b71 3915 update_last_pte_bitmap(vcpu, context);
6aa8b732 3916
fa4a2c08 3917 MMU_WARN_ON(!is_pae(vcpu));
6aa8b732 3918 context->page_fault = paging64_page_fault;
6aa8b732 3919 context->gva_to_gpa = paging64_gva_to_gpa;
e8bc217a 3920 context->sync_page = paging64_sync_page;
a7052897 3921 context->invlpg = paging64_invlpg;
0f53b5b1 3922 context->update_pte = paging64_update_pte;
17ac10ad 3923 context->shadow_root_level = level;
17c3ba9d 3924 context->root_hpa = INVALID_PAGE;
c5a78f2b 3925 context->direct_map = false;
6aa8b732
AK
3926}
3927
8a3c1a33
PB
3928static void paging64_init_context(struct kvm_vcpu *vcpu,
3929 struct kvm_mmu *context)
17ac10ad 3930{
8a3c1a33 3931 paging64_init_context_common(vcpu, context, PT64_ROOT_LEVEL);
17ac10ad
AK
3932}
3933
8a3c1a33
PB
3934static void paging32_init_context(struct kvm_vcpu *vcpu,
3935 struct kvm_mmu *context)
6aa8b732 3936{
2d48a985 3937 context->nx = false;
4d6931c3 3938 context->root_level = PT32_ROOT_LEVEL;
2d48a985 3939
4d6931c3 3940 reset_rsvds_bits_mask(vcpu, context);
25d92081 3941 update_permission_bitmask(vcpu, context, false);
6fd01b71 3942 update_last_pte_bitmap(vcpu, context);
6aa8b732 3943
6aa8b732 3944 context->page_fault = paging32_page_fault;
6aa8b732 3945 context->gva_to_gpa = paging32_gva_to_gpa;
e8bc217a 3946 context->sync_page = paging32_sync_page;
a7052897 3947 context->invlpg = paging32_invlpg;
0f53b5b1 3948 context->update_pte = paging32_update_pte;
6aa8b732 3949 context->shadow_root_level = PT32E_ROOT_LEVEL;
17c3ba9d 3950 context->root_hpa = INVALID_PAGE;
c5a78f2b 3951 context->direct_map = false;
6aa8b732
AK
3952}
3953
8a3c1a33
PB
3954static void paging32E_init_context(struct kvm_vcpu *vcpu,
3955 struct kvm_mmu *context)
6aa8b732 3956{
8a3c1a33 3957 paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL);
6aa8b732
AK
3958}
3959
8a3c1a33 3960static void init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
fb72d167 3961{
ad896af0 3962 struct kvm_mmu *context = &vcpu->arch.mmu;
fb72d167 3963
c445f8ef 3964 context->base_role.word = 0;
699023e2 3965 context->base_role.smm = is_smm(vcpu);
fb72d167 3966 context->page_fault = tdp_page_fault;
e8bc217a 3967 context->sync_page = nonpaging_sync_page;
a7052897 3968 context->invlpg = nonpaging_invlpg;
0f53b5b1 3969 context->update_pte = nonpaging_update_pte;
67253af5 3970 context->shadow_root_level = kvm_x86_ops->get_tdp_level();
fb72d167 3971 context->root_hpa = INVALID_PAGE;
c5a78f2b 3972 context->direct_map = true;
1c97f0a0 3973 context->set_cr3 = kvm_x86_ops->set_tdp_cr3;
5777ed34 3974 context->get_cr3 = get_cr3;
e4e517b4 3975 context->get_pdptr = kvm_pdptr_read;
cb659db8 3976 context->inject_page_fault = kvm_inject_page_fault;
fb72d167
JR
3977
3978 if (!is_paging(vcpu)) {
2d48a985 3979 context->nx = false;
fb72d167
JR
3980 context->gva_to_gpa = nonpaging_gva_to_gpa;
3981 context->root_level = 0;
3982 } else if (is_long_mode(vcpu)) {
2d48a985 3983 context->nx = is_nx(vcpu);
fb72d167 3984 context->root_level = PT64_ROOT_LEVEL;
4d6931c3
DB
3985 reset_rsvds_bits_mask(vcpu, context);
3986 context->gva_to_gpa = paging64_gva_to_gpa;
fb72d167 3987 } else if (is_pae(vcpu)) {
2d48a985 3988 context->nx = is_nx(vcpu);
fb72d167 3989 context->root_level = PT32E_ROOT_LEVEL;
4d6931c3
DB
3990 reset_rsvds_bits_mask(vcpu, context);
3991 context->gva_to_gpa = paging64_gva_to_gpa;
fb72d167 3992 } else {
2d48a985 3993 context->nx = false;
fb72d167 3994 context->root_level = PT32_ROOT_LEVEL;
4d6931c3
DB
3995 reset_rsvds_bits_mask(vcpu, context);
3996 context->gva_to_gpa = paging32_gva_to_gpa;
fb72d167
JR
3997 }
3998
25d92081 3999 update_permission_bitmask(vcpu, context, false);
6fd01b71 4000 update_last_pte_bitmap(vcpu, context);
c258b62b 4001 reset_tdp_shadow_zero_bits_mask(vcpu, context);
fb72d167
JR
4002}
4003
ad896af0 4004void kvm_init_shadow_mmu(struct kvm_vcpu *vcpu)
6aa8b732 4005{
411c588d 4006 bool smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
edc90b7d 4007 bool smap = kvm_read_cr4_bits(vcpu, X86_CR4_SMAP);
ad896af0
PB
4008 struct kvm_mmu *context = &vcpu->arch.mmu;
4009
fa4a2c08 4010 MMU_WARN_ON(VALID_PAGE(context->root_hpa));
6aa8b732
AK
4011
4012 if (!is_paging(vcpu))
8a3c1a33 4013 nonpaging_init_context(vcpu, context);
a9058ecd 4014 else if (is_long_mode(vcpu))
8a3c1a33 4015 paging64_init_context(vcpu, context);
6aa8b732 4016 else if (is_pae(vcpu))
8a3c1a33 4017 paging32E_init_context(vcpu, context);
6aa8b732 4018 else
8a3c1a33 4019 paging32_init_context(vcpu, context);
a770f6f2 4020
ad896af0
PB
4021 context->base_role.nxe = is_nx(vcpu);
4022 context->base_role.cr4_pae = !!is_pae(vcpu);
4023 context->base_role.cr0_wp = is_write_protection(vcpu);
4024 context->base_role.smep_andnot_wp
411c588d 4025 = smep && !is_write_protection(vcpu);
edc90b7d
XG
4026 context->base_role.smap_andnot_wp
4027 = smap && !is_write_protection(vcpu);
699023e2 4028 context->base_role.smm = is_smm(vcpu);
c258b62b 4029 reset_shadow_zero_bits_mask(vcpu, context);
52fde8df
JR
4030}
4031EXPORT_SYMBOL_GPL(kvm_init_shadow_mmu);
4032
ad896af0 4033void kvm_init_shadow_ept_mmu(struct kvm_vcpu *vcpu, bool execonly)
155a97a3 4034{
ad896af0
PB
4035 struct kvm_mmu *context = &vcpu->arch.mmu;
4036
fa4a2c08 4037 MMU_WARN_ON(VALID_PAGE(context->root_hpa));
155a97a3
NHE
4038
4039 context->shadow_root_level = kvm_x86_ops->get_tdp_level();
4040
4041 context->nx = true;
155a97a3
NHE
4042 context->page_fault = ept_page_fault;
4043 context->gva_to_gpa = ept_gva_to_gpa;
4044 context->sync_page = ept_sync_page;
4045 context->invlpg = ept_invlpg;
4046 context->update_pte = ept_update_pte;
155a97a3
NHE
4047 context->root_level = context->shadow_root_level;
4048 context->root_hpa = INVALID_PAGE;
4049 context->direct_map = false;
4050
4051 update_permission_bitmask(vcpu, context, true);
4052 reset_rsvds_bits_mask_ept(vcpu, context, execonly);
c258b62b 4053 reset_ept_shadow_zero_bits_mask(vcpu, context, execonly);
155a97a3
NHE
4054}
4055EXPORT_SYMBOL_GPL(kvm_init_shadow_ept_mmu);
4056
8a3c1a33 4057static void init_kvm_softmmu(struct kvm_vcpu *vcpu)
52fde8df 4058{
ad896af0
PB
4059 struct kvm_mmu *context = &vcpu->arch.mmu;
4060
4061 kvm_init_shadow_mmu(vcpu);
4062 context->set_cr3 = kvm_x86_ops->set_cr3;
4063 context->get_cr3 = get_cr3;
4064 context->get_pdptr = kvm_pdptr_read;
4065 context->inject_page_fault = kvm_inject_page_fault;
6aa8b732
AK
4066}
4067
8a3c1a33 4068static void init_kvm_nested_mmu(struct kvm_vcpu *vcpu)
02f59dc9
JR
4069{
4070 struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;
4071
4072 g_context->get_cr3 = get_cr3;
e4e517b4 4073 g_context->get_pdptr = kvm_pdptr_read;
02f59dc9
JR
4074 g_context->inject_page_fault = kvm_inject_page_fault;
4075
4076 /*
0af2593b
DM
4077 * Note that arch.mmu.gva_to_gpa translates l2_gpa to l1_gpa using
4078 * L1's nested page tables (e.g. EPT12). The nested translation
4079 * of l2_gva to l1_gpa is done by arch.nested_mmu.gva_to_gpa using
4080 * L2's page tables as the first level of translation and L1's
4081 * nested page tables as the second level of translation. Basically
4082 * the gva_to_gpa functions between mmu and nested_mmu are swapped.
02f59dc9
JR
4083 */
4084 if (!is_paging(vcpu)) {
2d48a985 4085 g_context->nx = false;
02f59dc9
JR
4086 g_context->root_level = 0;
4087 g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested;
4088 } else if (is_long_mode(vcpu)) {
2d48a985 4089 g_context->nx = is_nx(vcpu);
02f59dc9 4090 g_context->root_level = PT64_ROOT_LEVEL;
4d6931c3 4091 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
4092 g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
4093 } else if (is_pae(vcpu)) {
2d48a985 4094 g_context->nx = is_nx(vcpu);
02f59dc9 4095 g_context->root_level = PT32E_ROOT_LEVEL;
4d6931c3 4096 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
4097 g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
4098 } else {
2d48a985 4099 g_context->nx = false;
02f59dc9 4100 g_context->root_level = PT32_ROOT_LEVEL;
4d6931c3 4101 reset_rsvds_bits_mask(vcpu, g_context);
02f59dc9
JR
4102 g_context->gva_to_gpa = paging32_gva_to_gpa_nested;
4103 }
4104
25d92081 4105 update_permission_bitmask(vcpu, g_context, false);
6fd01b71 4106 update_last_pte_bitmap(vcpu, g_context);
02f59dc9
JR
4107}
4108
8a3c1a33 4109static void init_kvm_mmu(struct kvm_vcpu *vcpu)
fb72d167 4110{
02f59dc9 4111 if (mmu_is_nested(vcpu))
e0c6db3e 4112 init_kvm_nested_mmu(vcpu);
02f59dc9 4113 else if (tdp_enabled)
e0c6db3e 4114 init_kvm_tdp_mmu(vcpu);
fb72d167 4115 else
e0c6db3e 4116 init_kvm_softmmu(vcpu);
fb72d167
JR
4117}
4118
8a3c1a33 4119void kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
6aa8b732 4120{
95f93af4 4121 kvm_mmu_unload(vcpu);
8a3c1a33 4122 init_kvm_mmu(vcpu);
17c3ba9d 4123}
8668a3c4 4124EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
17c3ba9d
AK
4125
4126int kvm_mmu_load(struct kvm_vcpu *vcpu)
6aa8b732 4127{
714b93da
AK
4128 int r;
4129
e2dec939 4130 r = mmu_topup_memory_caches(vcpu);
17c3ba9d
AK
4131 if (r)
4132 goto out;
8986ecc0 4133 r = mmu_alloc_roots(vcpu);
e2858b4a 4134 kvm_mmu_sync_roots(vcpu);
8986ecc0
MT
4135 if (r)
4136 goto out;
3662cb1c 4137 /* set_cr3() should ensure TLB has been flushed */
f43addd4 4138 vcpu->arch.mmu.set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
714b93da
AK
4139out:
4140 return r;
6aa8b732 4141}
17c3ba9d
AK
4142EXPORT_SYMBOL_GPL(kvm_mmu_load);
4143
4144void kvm_mmu_unload(struct kvm_vcpu *vcpu)
4145{
4146 mmu_free_roots(vcpu);
95f93af4 4147 WARN_ON(VALID_PAGE(vcpu->arch.mmu.root_hpa));
17c3ba9d 4148}
4b16184c 4149EXPORT_SYMBOL_GPL(kvm_mmu_unload);
6aa8b732 4150
0028425f 4151static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
7c562522
XG
4152 struct kvm_mmu_page *sp, u64 *spte,
4153 const void *new)
0028425f 4154{
30945387 4155 if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
7e4e4056
JR
4156 ++vcpu->kvm->stat.mmu_pde_zapped;
4157 return;
30945387 4158 }
0028425f 4159
4cee5764 4160 ++vcpu->kvm->stat.mmu_pte_updated;
7c562522 4161 vcpu->arch.mmu.update_pte(vcpu, sp, spte, new);
0028425f
AK
4162}
4163
79539cec
AK
4164static bool need_remote_flush(u64 old, u64 new)
4165{
4166 if (!is_shadow_present_pte(old))
4167 return false;
4168 if (!is_shadow_present_pte(new))
4169 return true;
4170 if ((old ^ new) & PT64_BASE_ADDR_MASK)
4171 return true;
53166229
GN
4172 old ^= shadow_nx_mask;
4173 new ^= shadow_nx_mask;
79539cec
AK
4174 return (old & ~new & PT64_PERM_MASK) != 0;
4175}
4176
0671a8e7
XG
4177static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
4178 bool remote_flush, bool local_flush)
79539cec 4179{
0671a8e7
XG
4180 if (zap_page)
4181 return;
4182
4183 if (remote_flush)
79539cec 4184 kvm_flush_remote_tlbs(vcpu->kvm);
0671a8e7 4185 else if (local_flush)
77c3913b 4186 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
79539cec
AK
4187}
4188
889e5cbc
XG
4189static u64 mmu_pte_write_fetch_gpte(struct kvm_vcpu *vcpu, gpa_t *gpa,
4190 const u8 *new, int *bytes)
da4a00f0 4191{
889e5cbc
XG
4192 u64 gentry;
4193 int r;
72016f3a 4194
72016f3a
AK
4195 /*
4196 * Assume that the pte write on a page table of the same type
49b26e26
XG
4197 * as the current vcpu paging mode since we update the sptes only
4198 * when they have the same mode.
72016f3a 4199 */
889e5cbc 4200 if (is_pae(vcpu) && *bytes == 4) {
72016f3a 4201 /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
889e5cbc
XG
4202 *gpa &= ~(gpa_t)7;
4203 *bytes = 8;
54bf36aa 4204 r = kvm_vcpu_read_guest(vcpu, *gpa, &gentry, 8);
72016f3a
AK
4205 if (r)
4206 gentry = 0;
08e850c6
AK
4207 new = (const u8 *)&gentry;
4208 }
4209
889e5cbc 4210 switch (*bytes) {
08e850c6
AK
4211 case 4:
4212 gentry = *(const u32 *)new;
4213 break;
4214 case 8:
4215 gentry = *(const u64 *)new;
4216 break;
4217 default:
4218 gentry = 0;
4219 break;
72016f3a
AK
4220 }
4221
889e5cbc
XG
4222 return gentry;
4223}
4224
4225/*
4226 * If we're seeing too many writes to a page, it may no longer be a page table,
4227 * or we may be forking, in which case it is better to unmap the page.
4228 */
a138fe75 4229static bool detect_write_flooding(struct kvm_mmu_page *sp)
889e5cbc 4230{
a30f47cb
XG
4231 /*
4232 * Skip write-flooding detected for the sp whose level is 1, because
4233 * it can become unsync, then the guest page is not write-protected.
4234 */
f71fa31f 4235 if (sp->role.level == PT_PAGE_TABLE_LEVEL)
a30f47cb 4236 return false;
3246af0e 4237
e5691a81
XG
4238 atomic_inc(&sp->write_flooding_count);
4239 return atomic_read(&sp->write_flooding_count) >= 3;
889e5cbc
XG
4240}
4241
4242/*
4243 * Misaligned accesses are too much trouble to fix up; also, they usually
4244 * indicate a page is not used as a page table.
4245 */
4246static bool detect_write_misaligned(struct kvm_mmu_page *sp, gpa_t gpa,
4247 int bytes)
4248{
4249 unsigned offset, pte_size, misaligned;
4250
4251 pgprintk("misaligned: gpa %llx bytes %d role %x\n",
4252 gpa, bytes, sp->role.word);
4253
4254 offset = offset_in_page(gpa);
4255 pte_size = sp->role.cr4_pae ? 8 : 4;
5d9ca30e
XG
4256
4257 /*
4258 * Sometimes, the OS only writes the last one bytes to update status
4259 * bits, for example, in linux, andb instruction is used in clear_bit().
4260 */
4261 if (!(offset & (pte_size - 1)) && bytes == 1)
4262 return false;
4263
889e5cbc
XG
4264 misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
4265 misaligned |= bytes < 4;
4266
4267 return misaligned;
4268}
4269
4270static u64 *get_written_sptes(struct kvm_mmu_page *sp, gpa_t gpa, int *nspte)
4271{
4272 unsigned page_offset, quadrant;
4273 u64 *spte;
4274 int level;
4275
4276 page_offset = offset_in_page(gpa);
4277 level = sp->role.level;
4278 *nspte = 1;
4279 if (!sp->role.cr4_pae) {
4280 page_offset <<= 1; /* 32->64 */
4281 /*
4282 * A 32-bit pde maps 4MB while the shadow pdes map
4283 * only 2MB. So we need to double the offset again
4284 * and zap two pdes instead of one.
4285 */
4286 if (level == PT32_ROOT_LEVEL) {
4287 page_offset &= ~7; /* kill rounding error */
4288 page_offset <<= 1;
4289 *nspte = 2;
4290 }
4291 quadrant = page_offset >> PAGE_SHIFT;
4292 page_offset &= ~PAGE_MASK;
4293 if (quadrant != sp->role.quadrant)
4294 return NULL;
4295 }
4296
4297 spte = &sp->spt[page_offset / sizeof(*spte)];
4298 return spte;
4299}
4300
13d268ca
XG
4301static void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
4302 const u8 *new, int bytes)
889e5cbc
XG
4303{
4304 gfn_t gfn = gpa >> PAGE_SHIFT;
889e5cbc 4305 struct kvm_mmu_page *sp;
889e5cbc
XG
4306 LIST_HEAD(invalid_list);
4307 u64 entry, gentry, *spte;
4308 int npte;
a30f47cb 4309 bool remote_flush, local_flush, zap_page;
4141259b
AM
4310 union kvm_mmu_page_role mask = { };
4311
4312 mask.cr0_wp = 1;
4313 mask.cr4_pae = 1;
4314 mask.nxe = 1;
4315 mask.smep_andnot_wp = 1;
4316 mask.smap_andnot_wp = 1;
699023e2 4317 mask.smm = 1;
889e5cbc
XG
4318
4319 /*
4320 * If we don't have indirect shadow pages, it means no page is
4321 * write-protected, so we can exit simply.
4322 */
4323 if (!ACCESS_ONCE(vcpu->kvm->arch.indirect_shadow_pages))
4324 return;
4325
4326 zap_page = remote_flush = local_flush = false;
4327
4328 pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
4329
4330 gentry = mmu_pte_write_fetch_gpte(vcpu, &gpa, new, &bytes);
4331
4332 /*
4333 * No need to care whether allocation memory is successful
4334 * or not since pte prefetch is skiped if it does not have
4335 * enough objects in the cache.
4336 */
4337 mmu_topup_memory_caches(vcpu);
4338
4339 spin_lock(&vcpu->kvm->mmu_lock);
4340 ++vcpu->kvm->stat.mmu_pte_write;
0375f7fa 4341 kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE);
889e5cbc 4342
b67bfe0d 4343 for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) {
a30f47cb 4344 if (detect_write_misaligned(sp, gpa, bytes) ||
a138fe75 4345 detect_write_flooding(sp)) {
0671a8e7 4346 zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
f41d335a 4347 &invalid_list);
4cee5764 4348 ++vcpu->kvm->stat.mmu_flooded;
0e7bc4b9
AK
4349 continue;
4350 }
889e5cbc
XG
4351
4352 spte = get_written_sptes(sp, gpa, &npte);
4353 if (!spte)
4354 continue;
4355
0671a8e7 4356 local_flush = true;
ac1b714e 4357 while (npte--) {
79539cec 4358 entry = *spte;
38e3b2b2 4359 mmu_page_zap_pte(vcpu->kvm, sp, spte);
fa1de2bf
XG
4360 if (gentry &&
4361 !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
f759e2b4 4362 & mask.word) && rmap_can_add(vcpu))
7c562522 4363 mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
9bb4f6b1 4364 if (need_remote_flush(entry, *spte))
0671a8e7 4365 remote_flush = true;
ac1b714e 4366 ++spte;
9b7a0325 4367 }
9b7a0325 4368 }
0671a8e7 4369 mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
d98ba053 4370 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
0375f7fa 4371 kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE);
aaee2c94 4372 spin_unlock(&vcpu->kvm->mmu_lock);
da4a00f0
AK
4373}
4374
a436036b
AK
4375int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
4376{
10589a46
MT
4377 gpa_t gpa;
4378 int r;
a436036b 4379
c5a78f2b 4380 if (vcpu->arch.mmu.direct_map)
60f24784
AK
4381 return 0;
4382
1871c602 4383 gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
10589a46 4384
10589a46 4385 r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
1cb3f3ae 4386
10589a46 4387 return r;
a436036b 4388}
577bdc49 4389EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
a436036b 4390
81f4f76b 4391static void make_mmu_pages_available(struct kvm_vcpu *vcpu)
ebeace86 4392{
d98ba053 4393 LIST_HEAD(invalid_list);
103ad25a 4394
81f4f76b
TY
4395 if (likely(kvm_mmu_available_pages(vcpu->kvm) >= KVM_MIN_FREE_MMU_PAGES))
4396 return;
4397
5da59607
TY
4398 while (kvm_mmu_available_pages(vcpu->kvm) < KVM_REFILL_PAGES) {
4399 if (!prepare_zap_oldest_mmu_page(vcpu->kvm, &invalid_list))
4400 break;
ebeace86 4401
4cee5764 4402 ++vcpu->kvm->stat.mmu_recycled;
ebeace86 4403 }
aa6bd187 4404 kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
ebeace86 4405}
ebeace86 4406
dc25e89e
AP
4407int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code,
4408 void *insn, int insn_len)
3067714c 4409{
1cb3f3ae 4410 int r, emulation_type = EMULTYPE_RETRY;
3067714c 4411 enum emulation_result er;
ded58749 4412 bool direct = vcpu->arch.mmu.direct_map || mmu_is_nested(vcpu);
3067714c 4413
e9ee956e
TY
4414 if (unlikely(error_code & PFERR_RSVD_MASK)) {
4415 r = handle_mmio_page_fault(vcpu, cr2, direct);
4416 if (r == RET_MMIO_PF_EMULATE) {
4417 emulation_type = 0;
4418 goto emulate;
4419 }
4420 if (r == RET_MMIO_PF_RETRY)
4421 return 1;
4422 if (r < 0)
4423 return r;
4424 }
4425
56028d08 4426 r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code, false);
3067714c 4427 if (r < 0)
e9ee956e
TY
4428 return r;
4429 if (!r)
4430 return 1;
3067714c 4431
ded58749 4432 if (mmio_info_in_cache(vcpu, cr2, direct))
1cb3f3ae 4433 emulation_type = 0;
e9ee956e 4434emulate:
1cb3f3ae 4435 er = x86_emulate_instruction(vcpu, cr2, emulation_type, insn, insn_len);
3067714c
AK
4436
4437 switch (er) {
4438 case EMULATE_DONE:
4439 return 1;
ac0a48c3 4440 case EMULATE_USER_EXIT:
3067714c 4441 ++vcpu->stat.mmio_exits;
6d77dbfc 4442 /* fall through */
3067714c 4443 case EMULATE_FAIL:
3f5d18a9 4444 return 0;
3067714c
AK
4445 default:
4446 BUG();
4447 }
3067714c
AK
4448}
4449EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
4450
a7052897
MT
4451void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
4452{
a7052897 4453 vcpu->arch.mmu.invlpg(vcpu, gva);
77c3913b 4454 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
a7052897
MT
4455 ++vcpu->stat.invlpg;
4456}
4457EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
4458
18552672
JR
4459void kvm_enable_tdp(void)
4460{
4461 tdp_enabled = true;
4462}
4463EXPORT_SYMBOL_GPL(kvm_enable_tdp);
4464
5f4cb662
JR
4465void kvm_disable_tdp(void)
4466{
4467 tdp_enabled = false;
4468}
4469EXPORT_SYMBOL_GPL(kvm_disable_tdp);
4470
6aa8b732
AK
4471static void free_mmu_pages(struct kvm_vcpu *vcpu)
4472{
ad312c7c 4473 free_page((unsigned long)vcpu->arch.mmu.pae_root);
81407ca5
JR
4474 if (vcpu->arch.mmu.lm_root != NULL)
4475 free_page((unsigned long)vcpu->arch.mmu.lm_root);
6aa8b732
AK
4476}
4477
4478static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
4479{
17ac10ad 4480 struct page *page;
6aa8b732
AK
4481 int i;
4482
17ac10ad
AK
4483 /*
4484 * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
4485 * Therefore we need to allocate shadow page tables in the first
4486 * 4GB of memory, which happens to fit the DMA32 zone.
4487 */
4488 page = alloc_page(GFP_KERNEL | __GFP_DMA32);
4489 if (!page)
d7fa6ab2
WY
4490 return -ENOMEM;
4491
ad312c7c 4492 vcpu->arch.mmu.pae_root = page_address(page);
17ac10ad 4493 for (i = 0; i < 4; ++i)
ad312c7c 4494 vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
17ac10ad 4495
6aa8b732 4496 return 0;
6aa8b732
AK
4497}
4498
8018c27b 4499int kvm_mmu_create(struct kvm_vcpu *vcpu)
6aa8b732 4500{
e459e322
XG
4501 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
4502 vcpu->arch.mmu.root_hpa = INVALID_PAGE;
4503 vcpu->arch.mmu.translate_gpa = translate_gpa;
4504 vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa;
6aa8b732 4505
8018c27b
IM
4506 return alloc_mmu_pages(vcpu);
4507}
6aa8b732 4508
8a3c1a33 4509void kvm_mmu_setup(struct kvm_vcpu *vcpu)
8018c27b 4510{
fa4a2c08 4511 MMU_WARN_ON(VALID_PAGE(vcpu->arch.mmu.root_hpa));
2c264957 4512
8a3c1a33 4513 init_kvm_mmu(vcpu);
6aa8b732
AK
4514}
4515
13d268ca
XG
4516void kvm_mmu_init_vm(struct kvm *kvm)
4517{
4518 struct kvm_page_track_notifier_node *node = &kvm->arch.mmu_sp_tracker;
4519
4520 node->track_write = kvm_mmu_pte_write;
4521 kvm_page_track_register_notifier(kvm, node);
4522}
4523
4524void kvm_mmu_uninit_vm(struct kvm *kvm)
4525{
4526 struct kvm_page_track_notifier_node *node = &kvm->arch.mmu_sp_tracker;
4527
4528 kvm_page_track_unregister_notifier(kvm, node);
4529}
4530
1bad2b2a 4531/* The return value indicates if tlb flush on all vcpus is needed. */
018aabb5 4532typedef bool (*slot_level_handler) (struct kvm *kvm, struct kvm_rmap_head *rmap_head);
1bad2b2a
XG
4533
4534/* The caller should hold mmu-lock before calling this function. */
4535static bool
4536slot_handle_level_range(struct kvm *kvm, struct kvm_memory_slot *memslot,
4537 slot_level_handler fn, int start_level, int end_level,
4538 gfn_t start_gfn, gfn_t end_gfn, bool lock_flush_tlb)
4539{
4540 struct slot_rmap_walk_iterator iterator;
4541 bool flush = false;
4542
4543 for_each_slot_rmap_range(memslot, start_level, end_level, start_gfn,
4544 end_gfn, &iterator) {
4545 if (iterator.rmap)
4546 flush |= fn(kvm, iterator.rmap);
4547
4548 if (need_resched() || spin_needbreak(&kvm->mmu_lock)) {
4549 if (flush && lock_flush_tlb) {
4550 kvm_flush_remote_tlbs(kvm);
4551 flush = false;
4552 }
4553 cond_resched_lock(&kvm->mmu_lock);
4554 }
4555 }
4556
4557 if (flush && lock_flush_tlb) {
4558 kvm_flush_remote_tlbs(kvm);
4559 flush = false;
4560 }
4561
4562 return flush;
4563}
4564
4565static bool
4566slot_handle_level(struct kvm *kvm, struct kvm_memory_slot *memslot,
4567 slot_level_handler fn, int start_level, int end_level,
4568 bool lock_flush_tlb)
4569{
4570 return slot_handle_level_range(kvm, memslot, fn, start_level,
4571 end_level, memslot->base_gfn,
4572 memslot->base_gfn + memslot->npages - 1,
4573 lock_flush_tlb);
4574}
4575
4576static bool
4577slot_handle_all_level(struct kvm *kvm, struct kvm_memory_slot *memslot,
4578 slot_level_handler fn, bool lock_flush_tlb)
4579{
4580 return slot_handle_level(kvm, memslot, fn, PT_PAGE_TABLE_LEVEL,
4581 PT_MAX_HUGEPAGE_LEVEL, lock_flush_tlb);
4582}
4583
4584static bool
4585slot_handle_large_level(struct kvm *kvm, struct kvm_memory_slot *memslot,
4586 slot_level_handler fn, bool lock_flush_tlb)
4587{
4588 return slot_handle_level(kvm, memslot, fn, PT_PAGE_TABLE_LEVEL + 1,
4589 PT_MAX_HUGEPAGE_LEVEL, lock_flush_tlb);
4590}
4591
4592static bool
4593slot_handle_leaf(struct kvm *kvm, struct kvm_memory_slot *memslot,
4594 slot_level_handler fn, bool lock_flush_tlb)
4595{
4596 return slot_handle_level(kvm, memslot, fn, PT_PAGE_TABLE_LEVEL,
4597 PT_PAGE_TABLE_LEVEL, lock_flush_tlb);
4598}
4599
efdfe536
XG
4600void kvm_zap_gfn_range(struct kvm *kvm, gfn_t gfn_start, gfn_t gfn_end)
4601{
4602 struct kvm_memslots *slots;
4603 struct kvm_memory_slot *memslot;
9da0e4d5 4604 int i;
efdfe536
XG
4605
4606 spin_lock(&kvm->mmu_lock);
9da0e4d5
PB
4607 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
4608 slots = __kvm_memslots(kvm, i);
4609 kvm_for_each_memslot(memslot, slots) {
4610 gfn_t start, end;
4611
4612 start = max(gfn_start, memslot->base_gfn);
4613 end = min(gfn_end, memslot->base_gfn + memslot->npages);
4614 if (start >= end)
4615 continue;
efdfe536 4616
9da0e4d5
PB
4617 slot_handle_level_range(kvm, memslot, kvm_zap_rmapp,
4618 PT_PAGE_TABLE_LEVEL, PT_MAX_HUGEPAGE_LEVEL,
4619 start, end - 1, true);
4620 }
efdfe536
XG
4621 }
4622
4623 spin_unlock(&kvm->mmu_lock);
4624}
4625
018aabb5
TY
4626static bool slot_rmap_write_protect(struct kvm *kvm,
4627 struct kvm_rmap_head *rmap_head)
d77aa73c 4628{
018aabb5 4629 return __rmap_write_protect(kvm, rmap_head, false);
d77aa73c
XG
4630}
4631
1c91cad4
KH
4632void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
4633 struct kvm_memory_slot *memslot)
6aa8b732 4634{
d77aa73c 4635 bool flush;
6aa8b732 4636
9d1beefb 4637 spin_lock(&kvm->mmu_lock);
d77aa73c
XG
4638 flush = slot_handle_all_level(kvm, memslot, slot_rmap_write_protect,
4639 false);
9d1beefb 4640 spin_unlock(&kvm->mmu_lock);
198c74f4
XG
4641
4642 /*
4643 * kvm_mmu_slot_remove_write_access() and kvm_vm_ioctl_get_dirty_log()
4644 * which do tlb flush out of mmu-lock should be serialized by
4645 * kvm->slots_lock otherwise tlb flush would be missed.
4646 */
4647 lockdep_assert_held(&kvm->slots_lock);
4648
4649 /*
4650 * We can flush all the TLBs out of the mmu lock without TLB
4651 * corruption since we just change the spte from writable to
4652 * readonly so that we only need to care the case of changing
4653 * spte from present to present (changing the spte from present
4654 * to nonpresent will flush all the TLBs immediately), in other
4655 * words, the only case we care is mmu_spte_update() where we
4656 * haved checked SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE
4657 * instead of PT_WRITABLE_MASK, that means it does not depend
4658 * on PT_WRITABLE_MASK anymore.
4659 */
d91ffee9
KH
4660 if (flush)
4661 kvm_flush_remote_tlbs(kvm);
6aa8b732 4662}
37a7d8b0 4663
3ea3b7fa 4664static bool kvm_mmu_zap_collapsible_spte(struct kvm *kvm,
018aabb5 4665 struct kvm_rmap_head *rmap_head)
3ea3b7fa
WL
4666{
4667 u64 *sptep;
4668 struct rmap_iterator iter;
4669 int need_tlb_flush = 0;
ba049e93 4670 kvm_pfn_t pfn;
3ea3b7fa
WL
4671 struct kvm_mmu_page *sp;
4672
0d536790 4673restart:
018aabb5 4674 for_each_rmap_spte(rmap_head, &iter, sptep) {
3ea3b7fa
WL
4675 sp = page_header(__pa(sptep));
4676 pfn = spte_to_pfn(*sptep);
4677
4678 /*
decf6333
XG
4679 * We cannot do huge page mapping for indirect shadow pages,
4680 * which are found on the last rmap (level = 1) when not using
4681 * tdp; such shadow pages are synced with the page table in
4682 * the guest, and the guest page table is using 4K page size
4683 * mapping if the indirect sp has level = 1.
3ea3b7fa
WL
4684 */
4685 if (sp->role.direct &&
4686 !kvm_is_reserved_pfn(pfn) &&
4687 PageTransCompound(pfn_to_page(pfn))) {
4688 drop_spte(kvm, sptep);
3ea3b7fa 4689 need_tlb_flush = 1;
0d536790
XG
4690 goto restart;
4691 }
3ea3b7fa
WL
4692 }
4693
4694 return need_tlb_flush;
4695}
4696
4697void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
f36f3f28 4698 const struct kvm_memory_slot *memslot)
3ea3b7fa 4699{
f36f3f28 4700 /* FIXME: const-ify all uses of struct kvm_memory_slot. */
3ea3b7fa 4701 spin_lock(&kvm->mmu_lock);
f36f3f28
PB
4702 slot_handle_leaf(kvm, (struct kvm_memory_slot *)memslot,
4703 kvm_mmu_zap_collapsible_spte, true);
3ea3b7fa
WL
4704 spin_unlock(&kvm->mmu_lock);
4705}
4706
f4b4b180
KH
4707void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
4708 struct kvm_memory_slot *memslot)
4709{
d77aa73c 4710 bool flush;
f4b4b180
KH
4711
4712 spin_lock(&kvm->mmu_lock);
d77aa73c 4713 flush = slot_handle_leaf(kvm, memslot, __rmap_clear_dirty, false);
f4b4b180
KH
4714 spin_unlock(&kvm->mmu_lock);
4715
4716 lockdep_assert_held(&kvm->slots_lock);
4717
4718 /*
4719 * It's also safe to flush TLBs out of mmu lock here as currently this
4720 * function is only used for dirty logging, in which case flushing TLB
4721 * out of mmu lock also guarantees no dirty pages will be lost in
4722 * dirty_bitmap.
4723 */
4724 if (flush)
4725 kvm_flush_remote_tlbs(kvm);
4726}
4727EXPORT_SYMBOL_GPL(kvm_mmu_slot_leaf_clear_dirty);
4728
4729void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
4730 struct kvm_memory_slot *memslot)
4731{
d77aa73c 4732 bool flush;
f4b4b180
KH
4733
4734 spin_lock(&kvm->mmu_lock);
d77aa73c
XG
4735 flush = slot_handle_large_level(kvm, memslot, slot_rmap_write_protect,
4736 false);
f4b4b180
KH
4737 spin_unlock(&kvm->mmu_lock);
4738
4739 /* see kvm_mmu_slot_remove_write_access */
4740 lockdep_assert_held(&kvm->slots_lock);
4741
4742 if (flush)
4743 kvm_flush_remote_tlbs(kvm);
4744}
4745EXPORT_SYMBOL_GPL(kvm_mmu_slot_largepage_remove_write_access);
4746
4747void kvm_mmu_slot_set_dirty(struct kvm *kvm,
4748 struct kvm_memory_slot *memslot)
4749{
d77aa73c 4750 bool flush;
f4b4b180
KH
4751
4752 spin_lock(&kvm->mmu_lock);
d77aa73c 4753 flush = slot_handle_all_level(kvm, memslot, __rmap_set_dirty, false);
f4b4b180
KH
4754 spin_unlock(&kvm->mmu_lock);
4755
4756 lockdep_assert_held(&kvm->slots_lock);
4757
4758 /* see kvm_mmu_slot_leaf_clear_dirty */
4759 if (flush)
4760 kvm_flush_remote_tlbs(kvm);
4761}
4762EXPORT_SYMBOL_GPL(kvm_mmu_slot_set_dirty);
4763
e7d11c7a 4764#define BATCH_ZAP_PAGES 10
5304b8d3
XG
4765static void kvm_zap_obsolete_pages(struct kvm *kvm)
4766{
4767 struct kvm_mmu_page *sp, *node;
e7d11c7a 4768 int batch = 0;
5304b8d3
XG
4769
4770restart:
4771 list_for_each_entry_safe_reverse(sp, node,
4772 &kvm->arch.active_mmu_pages, link) {
e7d11c7a
XG
4773 int ret;
4774
5304b8d3
XG
4775 /*
4776 * No obsolete page exists before new created page since
4777 * active_mmu_pages is the FIFO list.
4778 */
4779 if (!is_obsolete_sp(kvm, sp))
4780 break;
4781
4782 /*
5304b8d3
XG
4783 * Since we are reversely walking the list and the invalid
4784 * list will be moved to the head, skip the invalid page
4785 * can help us to avoid the infinity list walking.
4786 */
4787 if (sp->role.invalid)
4788 continue;
4789
f34d251d
XG
4790 /*
4791 * Need not flush tlb since we only zap the sp with invalid
4792 * generation number.
4793 */
e7d11c7a 4794 if (batch >= BATCH_ZAP_PAGES &&
f34d251d 4795 cond_resched_lock(&kvm->mmu_lock)) {
e7d11c7a 4796 batch = 0;
5304b8d3
XG
4797 goto restart;
4798 }
4799
365c8868
XG
4800 ret = kvm_mmu_prepare_zap_page(kvm, sp,
4801 &kvm->arch.zapped_obsolete_pages);
e7d11c7a
XG
4802 batch += ret;
4803
4804 if (ret)
5304b8d3
XG
4805 goto restart;
4806 }
4807
f34d251d
XG
4808 /*
4809 * Should flush tlb before free page tables since lockless-walking
4810 * may use the pages.
4811 */
365c8868 4812 kvm_mmu_commit_zap_page(kvm, &kvm->arch.zapped_obsolete_pages);
5304b8d3
XG
4813}
4814
4815/*
4816 * Fast invalidate all shadow pages and use lock-break technique
4817 * to zap obsolete pages.
4818 *
4819 * It's required when memslot is being deleted or VM is being
4820 * destroyed, in these cases, we should ensure that KVM MMU does
4821 * not use any resource of the being-deleted slot or all slots
4822 * after calling the function.
4823 */
4824void kvm_mmu_invalidate_zap_all_pages(struct kvm *kvm)
4825{
4826 spin_lock(&kvm->mmu_lock);
35006126 4827 trace_kvm_mmu_invalidate_zap_all_pages(kvm);
5304b8d3
XG
4828 kvm->arch.mmu_valid_gen++;
4829
f34d251d
XG
4830 /*
4831 * Notify all vcpus to reload its shadow page table
4832 * and flush TLB. Then all vcpus will switch to new
4833 * shadow page table with the new mmu_valid_gen.
4834 *
4835 * Note: we should do this under the protection of
4836 * mmu-lock, otherwise, vcpu would purge shadow page
4837 * but miss tlb flush.
4838 */
4839 kvm_reload_remote_mmus(kvm);
4840
5304b8d3
XG
4841 kvm_zap_obsolete_pages(kvm);
4842 spin_unlock(&kvm->mmu_lock);
4843}
4844
365c8868
XG
4845static bool kvm_has_zapped_obsolete_pages(struct kvm *kvm)
4846{
4847 return unlikely(!list_empty_careful(&kvm->arch.zapped_obsolete_pages));
4848}
4849
54bf36aa 4850void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, struct kvm_memslots *slots)
f8f55942
XG
4851{
4852 /*
4853 * The very rare case: if the generation-number is round,
4854 * zap all shadow pages.
f8f55942 4855 */
54bf36aa 4856 if (unlikely((slots->generation & MMIO_GEN_MASK) == 0)) {
a629df7e 4857 printk_ratelimited(KERN_DEBUG "kvm: zapping shadow pages for mmio generation wraparound\n");
a8eca9dc 4858 kvm_mmu_invalidate_zap_all_pages(kvm);
7a2e8aaf 4859 }
f8f55942
XG
4860}
4861
70534a73
DC
4862static unsigned long
4863mmu_shrink_scan(struct shrinker *shrink, struct shrink_control *sc)
3ee16c81
IE
4864{
4865 struct kvm *kvm;
1495f230 4866 int nr_to_scan = sc->nr_to_scan;
70534a73 4867 unsigned long freed = 0;
3ee16c81 4868
2f303b74 4869 spin_lock(&kvm_lock);
3ee16c81
IE
4870
4871 list_for_each_entry(kvm, &vm_list, vm_list) {
3d56cbdf 4872 int idx;
d98ba053 4873 LIST_HEAD(invalid_list);
3ee16c81 4874
35f2d16b
TY
4875 /*
4876 * Never scan more than sc->nr_to_scan VM instances.
4877 * Will not hit this condition practically since we do not try
4878 * to shrink more than one VM and it is very unlikely to see
4879 * !n_used_mmu_pages so many times.
4880 */
4881 if (!nr_to_scan--)
4882 break;
19526396
GN
4883 /*
4884 * n_used_mmu_pages is accessed without holding kvm->mmu_lock
4885 * here. We may skip a VM instance errorneosly, but we do not
4886 * want to shrink a VM that only started to populate its MMU
4887 * anyway.
4888 */
365c8868
XG
4889 if (!kvm->arch.n_used_mmu_pages &&
4890 !kvm_has_zapped_obsolete_pages(kvm))
19526396 4891 continue;
19526396 4892
f656ce01 4893 idx = srcu_read_lock(&kvm->srcu);
3ee16c81 4894 spin_lock(&kvm->mmu_lock);
3ee16c81 4895
365c8868
XG
4896 if (kvm_has_zapped_obsolete_pages(kvm)) {
4897 kvm_mmu_commit_zap_page(kvm,
4898 &kvm->arch.zapped_obsolete_pages);
4899 goto unlock;
4900 }
4901
70534a73
DC
4902 if (prepare_zap_oldest_mmu_page(kvm, &invalid_list))
4903 freed++;
d98ba053 4904 kvm_mmu_commit_zap_page(kvm, &invalid_list);
19526396 4905
365c8868 4906unlock:
3ee16c81 4907 spin_unlock(&kvm->mmu_lock);
f656ce01 4908 srcu_read_unlock(&kvm->srcu, idx);
19526396 4909
70534a73
DC
4910 /*
4911 * unfair on small ones
4912 * per-vm shrinkers cry out
4913 * sadness comes quickly
4914 */
19526396
GN
4915 list_move_tail(&kvm->vm_list, &vm_list);
4916 break;
3ee16c81 4917 }
3ee16c81 4918
2f303b74 4919 spin_unlock(&kvm_lock);
70534a73 4920 return freed;
70534a73
DC
4921}
4922
4923static unsigned long
4924mmu_shrink_count(struct shrinker *shrink, struct shrink_control *sc)
4925{
45221ab6 4926 return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
3ee16c81
IE
4927}
4928
4929static struct shrinker mmu_shrinker = {
70534a73
DC
4930 .count_objects = mmu_shrink_count,
4931 .scan_objects = mmu_shrink_scan,
3ee16c81
IE
4932 .seeks = DEFAULT_SEEKS * 10,
4933};
4934
2ddfd20e 4935static void mmu_destroy_caches(void)
b5a33a75 4936{
53c07b18
XG
4937 if (pte_list_desc_cache)
4938 kmem_cache_destroy(pte_list_desc_cache);
d3d25b04
AK
4939 if (mmu_page_header_cache)
4940 kmem_cache_destroy(mmu_page_header_cache);
b5a33a75
AK
4941}
4942
4943int kvm_mmu_module_init(void)
4944{
53c07b18
XG
4945 pte_list_desc_cache = kmem_cache_create("pte_list_desc",
4946 sizeof(struct pte_list_desc),
20c2df83 4947 0, 0, NULL);
53c07b18 4948 if (!pte_list_desc_cache)
b5a33a75
AK
4949 goto nomem;
4950
d3d25b04
AK
4951 mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
4952 sizeof(struct kvm_mmu_page),
20c2df83 4953 0, 0, NULL);
d3d25b04
AK
4954 if (!mmu_page_header_cache)
4955 goto nomem;
4956
908c7f19 4957 if (percpu_counter_init(&kvm_total_used_mmu_pages, 0, GFP_KERNEL))
45bf21a8
WY
4958 goto nomem;
4959
3ee16c81
IE
4960 register_shrinker(&mmu_shrinker);
4961
b5a33a75
AK
4962 return 0;
4963
4964nomem:
3ee16c81 4965 mmu_destroy_caches();
b5a33a75
AK
4966 return -ENOMEM;
4967}
4968
3ad82a7e
ZX
4969/*
4970 * Caculate mmu pages needed for kvm.
4971 */
4972unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
4973{
3ad82a7e
ZX
4974 unsigned int nr_mmu_pages;
4975 unsigned int nr_pages = 0;
bc6678a3 4976 struct kvm_memslots *slots;
be6ba0f0 4977 struct kvm_memory_slot *memslot;
9da0e4d5 4978 int i;
3ad82a7e 4979
9da0e4d5
PB
4980 for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
4981 slots = __kvm_memslots(kvm, i);
90d83dc3 4982
9da0e4d5
PB
4983 kvm_for_each_memslot(memslot, slots)
4984 nr_pages += memslot->npages;
4985 }
3ad82a7e
ZX
4986
4987 nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
4988 nr_mmu_pages = max(nr_mmu_pages,
9da0e4d5 4989 (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
3ad82a7e
ZX
4990
4991 return nr_mmu_pages;
4992}
4993
c42fffe3
XG
4994void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
4995{
95f93af4 4996 kvm_mmu_unload(vcpu);
c42fffe3
XG
4997 free_mmu_pages(vcpu);
4998 mmu_free_memory_caches(vcpu);
b034cf01
XG
4999}
5000
b034cf01
XG
5001void kvm_mmu_module_exit(void)
5002{
5003 mmu_destroy_caches();
5004 percpu_counter_destroy(&kvm_total_used_mmu_pages);
5005 unregister_shrinker(&mmu_shrinker);
c42fffe3
XG
5006 mmu_audit_disable();
5007}
This page took 1.019128 seconds and 5 git commands to generate.