drm/i915: We implement WaMiSetContext_Hang
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
3dec0095 44static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 45static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 46
f1f644dc
JB
47static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
18442d08
VS
49static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
f1f644dc 51
e7457a9a
DL
52static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
79e53945 56typedef struct {
0206e353 57 int min, max;
79e53945
JB
58} intel_range_t;
59
60typedef struct {
0206e353
AJ
61 int dot_limit;
62 int p2_slow, p2_fast;
79e53945
JB
63} intel_p2_t;
64
d4906093
ML
65typedef struct intel_limit intel_limit_t;
66struct intel_limit {
0206e353
AJ
67 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
d4906093 69};
79e53945 70
d2acd215
DV
71int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
021357ac
CW
81static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
8b99e68c
CW
84 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
021357ac
CW
89}
90
5d536e28 91static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 92 .dot = { .min = 25000, .max = 350000 },
9c333719 93 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 94 .n = { .min = 2, .max = 16 },
0206e353
AJ
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
102};
103
5d536e28
DV
104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
9c333719 106 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 107 .n = { .min = 2, .max = 16 },
5d536e28
DV
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
e4b36699 117static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 118 .dot = { .min = 25000, .max = 350000 },
9c333719 119 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 120 .n = { .min = 2, .max = 16 },
0206e353
AJ
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
e4b36699 128};
273e27ca 129
e4b36699 130static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
154};
155
273e27ca 156
e4b36699 157static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
044c7c41 169 },
e4b36699
KP
170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
044c7c41 196 },
e4b36699
KP
197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
044c7c41 210 },
e4b36699
KP
211};
212
f2b115e6 213static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 216 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
273e27ca 219 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
226};
227
f2b115e6 228static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
239};
240
273e27ca
EA
241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
b91ad0ec 246static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
257};
258
b91ad0ec 259static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
283};
284
273e27ca 285/* LVDS 100mhz refclk limits. */
b91ad0ec 286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
0206e353 294 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
0206e353 307 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
310};
311
dc730512 312static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 320 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 321 .n = { .min = 1, .max = 7 },
a0c4da24
JB
322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
b99ab663 324 .p1 = { .min = 2, .max = 3 },
5fdc9c49 325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
326};
327
6b4bf1c4
VS
328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
332 if (WARN_ON(clock->n == 0 || clock->p == 0))
333 return;
fb03ac01
VS
334 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
335 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
336}
337
e0638cdf
PZ
338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
1b894b59
CW
353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
2c07245f 355{
b91ad0ec 356 struct drm_device *dev = crtc->dev;
2c07245f 357 const intel_limit_t *limit;
b91ad0ec
ZW
358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 360 if (intel_is_dual_link_lvds(dev)) {
1b894b59 361 if (refclk == 100000)
b91ad0ec
ZW
362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
1b894b59 366 if (refclk == 100000)
b91ad0ec
ZW
367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
c6bb3538 371 } else
b91ad0ec 372 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
373
374 return limit;
375}
376
044c7c41
ML
377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
044c7c41
ML
380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 383 if (intel_is_dual_link_lvds(dev))
e4b36699 384 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 385 else
e4b36699 386 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 389 limit = &intel_limits_g4x_hdmi;
044c7c41 390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 391 limit = &intel_limits_g4x_sdvo;
044c7c41 392 } else /* The option is for other outputs */
e4b36699 393 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
394
395 return limit;
396}
397
1b894b59 398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
bad720ff 403 if (HAS_PCH_SPLIT(dev))
1b894b59 404 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 405 else if (IS_G4X(dev)) {
044c7c41 406 limit = intel_g4x_limit(crtc);
f2b115e6 407 } else if (IS_PINEVIEW(dev)) {
2177832f 408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 409 limit = &intel_limits_pineview_lvds;
2177832f 410 else
f2b115e6 411 limit = &intel_limits_pineview_sdvo;
a0c4da24 412 } else if (IS_VALLEYVIEW(dev)) {
dc730512 413 limit = &intel_limits_vlv;
a6c45cf0
CW
414 } else if (!IS_GEN2(dev)) {
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
416 limit = &intel_limits_i9xx_lvds;
417 else
418 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
419 } else {
420 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 421 limit = &intel_limits_i8xx_lvds;
5d536e28 422 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 423 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
424 else
425 limit = &intel_limits_i8xx_dac;
79e53945
JB
426 }
427 return limit;
428}
429
f2b115e6
AJ
430/* m1 is reserved as 0 in Pineview, n is a ring counter */
431static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 432{
2177832f
SL
433 clock->m = clock->m2 + 2;
434 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
435 if (WARN_ON(clock->n == 0 || clock->p == 0))
436 return;
fb03ac01
VS
437 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
438 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
439}
440
7429e9d4
DV
441static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
442{
443 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
444}
445
ac58c3f0 446static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 447{
7429e9d4 448 clock->m = i9xx_dpll_compute_m(clock);
79e53945 449 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
450 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
451 return;
fb03ac01
VS
452 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
453 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
454}
455
7c04d1d9 456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
1b894b59
CW
462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
79e53945 465{
f01b7962
VS
466 if (clock->n < limit->n.min || limit->n.max < clock->n)
467 INTELPllInvalid("n out of range\n");
79e53945 468 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 469 INTELPllInvalid("p1 out of range\n");
79e53945 470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 471 INTELPllInvalid("m2 out of range\n");
79e53945 472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 473 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
474
475 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
476 if (clock->m1 <= clock->m2)
477 INTELPllInvalid("m1 <= m2\n");
478
479 if (!IS_VALLEYVIEW(dev)) {
480 if (clock->p < limit->p.min || limit->p.max < clock->p)
481 INTELPllInvalid("p out of range\n");
482 if (clock->m < limit->m.min || limit->m.max < clock->m)
483 INTELPllInvalid("m out of range\n");
484 }
485
79e53945 486 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 487 INTELPllInvalid("vco out of range\n");
79e53945
JB
488 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
489 * connector, etc., rather than just a single range.
490 */
491 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 492 INTELPllInvalid("dot out of range\n");
79e53945
JB
493
494 return true;
495}
496
d4906093 497static bool
ee9300bb 498i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
499 int target, int refclk, intel_clock_t *match_clock,
500 intel_clock_t *best_clock)
79e53945
JB
501{
502 struct drm_device *dev = crtc->dev;
79e53945 503 intel_clock_t clock;
79e53945
JB
504 int err = target;
505
a210b028 506 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 507 /*
a210b028
DV
508 * For LVDS just rely on its current settings for dual-channel.
509 * We haven't figured out how to reliably set up different
510 * single/dual channel state, if we even can.
79e53945 511 */
1974cad0 512 if (intel_is_dual_link_lvds(dev))
79e53945
JB
513 clock.p2 = limit->p2.p2_fast;
514 else
515 clock.p2 = limit->p2.p2_slow;
516 } else {
517 if (target < limit->p2.dot_limit)
518 clock.p2 = limit->p2.p2_slow;
519 else
520 clock.p2 = limit->p2.p2_fast;
521 }
522
0206e353 523 memset(best_clock, 0, sizeof(*best_clock));
79e53945 524
42158660
ZY
525 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
526 clock.m1++) {
527 for (clock.m2 = limit->m2.min;
528 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 529 if (clock.m2 >= clock.m1)
42158660
ZY
530 break;
531 for (clock.n = limit->n.min;
532 clock.n <= limit->n.max; clock.n++) {
533 for (clock.p1 = limit->p1.min;
534 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
535 int this_err;
536
ac58c3f0
DV
537 i9xx_clock(refclk, &clock);
538 if (!intel_PLL_is_valid(dev, limit,
539 &clock))
540 continue;
541 if (match_clock &&
542 clock.p != match_clock->p)
543 continue;
544
545 this_err = abs(clock.dot - target);
546 if (this_err < err) {
547 *best_clock = clock;
548 err = this_err;
549 }
550 }
551 }
552 }
553 }
554
555 return (err != target);
556}
557
558static bool
ee9300bb
DV
559pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
560 int target, int refclk, intel_clock_t *match_clock,
561 intel_clock_t *best_clock)
79e53945
JB
562{
563 struct drm_device *dev = crtc->dev;
79e53945 564 intel_clock_t clock;
79e53945
JB
565 int err = target;
566
a210b028 567 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 568 /*
a210b028
DV
569 * For LVDS just rely on its current settings for dual-channel.
570 * We haven't figured out how to reliably set up different
571 * single/dual channel state, if we even can.
79e53945 572 */
1974cad0 573 if (intel_is_dual_link_lvds(dev))
79e53945
JB
574 clock.p2 = limit->p2.p2_fast;
575 else
576 clock.p2 = limit->p2.p2_slow;
577 } else {
578 if (target < limit->p2.dot_limit)
579 clock.p2 = limit->p2.p2_slow;
580 else
581 clock.p2 = limit->p2.p2_fast;
582 }
583
0206e353 584 memset(best_clock, 0, sizeof(*best_clock));
79e53945 585
42158660
ZY
586 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
587 clock.m1++) {
588 for (clock.m2 = limit->m2.min;
589 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
590 for (clock.n = limit->n.min;
591 clock.n <= limit->n.max; clock.n++) {
592 for (clock.p1 = limit->p1.min;
593 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
594 int this_err;
595
ac58c3f0 596 pineview_clock(refclk, &clock);
1b894b59
CW
597 if (!intel_PLL_is_valid(dev, limit,
598 &clock))
79e53945 599 continue;
cec2f356
SP
600 if (match_clock &&
601 clock.p != match_clock->p)
602 continue;
79e53945
JB
603
604 this_err = abs(clock.dot - target);
605 if (this_err < err) {
606 *best_clock = clock;
607 err = this_err;
608 }
609 }
610 }
611 }
612 }
613
614 return (err != target);
615}
616
d4906093 617static bool
ee9300bb
DV
618g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
619 int target, int refclk, intel_clock_t *match_clock,
620 intel_clock_t *best_clock)
d4906093
ML
621{
622 struct drm_device *dev = crtc->dev;
d4906093
ML
623 intel_clock_t clock;
624 int max_n;
625 bool found;
6ba770dc
AJ
626 /* approximately equals target * 0.00585 */
627 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
628 found = false;
629
630 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 631 if (intel_is_dual_link_lvds(dev))
d4906093
ML
632 clock.p2 = limit->p2.p2_fast;
633 else
634 clock.p2 = limit->p2.p2_slow;
635 } else {
636 if (target < limit->p2.dot_limit)
637 clock.p2 = limit->p2.p2_slow;
638 else
639 clock.p2 = limit->p2.p2_fast;
640 }
641
642 memset(best_clock, 0, sizeof(*best_clock));
643 max_n = limit->n.max;
f77f13e2 644 /* based on hardware requirement, prefer smaller n to precision */
d4906093 645 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 646 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
647 for (clock.m1 = limit->m1.max;
648 clock.m1 >= limit->m1.min; clock.m1--) {
649 for (clock.m2 = limit->m2.max;
650 clock.m2 >= limit->m2.min; clock.m2--) {
651 for (clock.p1 = limit->p1.max;
652 clock.p1 >= limit->p1.min; clock.p1--) {
653 int this_err;
654
ac58c3f0 655 i9xx_clock(refclk, &clock);
1b894b59
CW
656 if (!intel_PLL_is_valid(dev, limit,
657 &clock))
d4906093 658 continue;
1b894b59
CW
659
660 this_err = abs(clock.dot - target);
d4906093
ML
661 if (this_err < err_most) {
662 *best_clock = clock;
663 err_most = this_err;
664 max_n = clock.n;
665 found = true;
666 }
667 }
668 }
669 }
670 }
2c07245f
ZW
671 return found;
672}
673
a0c4da24 674static bool
ee9300bb
DV
675vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
a0c4da24 678{
f01b7962 679 struct drm_device *dev = crtc->dev;
6b4bf1c4 680 intel_clock_t clock;
69e4f900 681 unsigned int bestppm = 1000000;
27e639bf
VS
682 /* min update 19.2 MHz */
683 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 684 bool found = false;
a0c4da24 685
6b4bf1c4
VS
686 target *= 5; /* fast clock */
687
688 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
689
690 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 691 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 692 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 693 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 694 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 695 clock.p = clock.p1 * clock.p2;
a0c4da24 696 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 697 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
698 unsigned int ppm, diff;
699
6b4bf1c4
VS
700 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
701 refclk * clock.m1);
702
703 vlv_clock(refclk, &clock);
43b0ac53 704
f01b7962
VS
705 if (!intel_PLL_is_valid(dev, limit,
706 &clock))
43b0ac53
VS
707 continue;
708
6b4bf1c4
VS
709 diff = abs(clock.dot - target);
710 ppm = div_u64(1000000ULL * diff, target);
711
712 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 713 bestppm = 0;
6b4bf1c4 714 *best_clock = clock;
49e497ef 715 found = true;
43b0ac53 716 }
6b4bf1c4 717
c686122c 718 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 719 bestppm = ppm;
6b4bf1c4 720 *best_clock = clock;
49e497ef 721 found = true;
a0c4da24
JB
722 }
723 }
724 }
725 }
726 }
a0c4da24 727
49e497ef 728 return found;
a0c4da24 729}
a4fc5ed6 730
20ddf665
VS
731bool intel_crtc_active(struct drm_crtc *crtc)
732{
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
735 /* Be paranoid as we can arrive here with only partial
736 * state retrieved from the hardware during setup.
737 *
241bfc38 738 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
739 * as Haswell has gained clock readout/fastboot support.
740 *
741 * We can ditch the crtc->fb check as soon as we can
742 * properly reconstruct framebuffers.
743 */
744 return intel_crtc->active && crtc->fb &&
241bfc38 745 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
746}
747
a5c961d1
PZ
748enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
749 enum pipe pipe)
750{
751 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
753
3b117c8f 754 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
755}
756
57e22f4a 757static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
758{
759 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 760 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
761
762 frame = I915_READ(frame_reg);
763
764 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
765 DRM_DEBUG_KMS("vblank wait timed out\n");
766}
767
9d0498a2
JB
768/**
769 * intel_wait_for_vblank - wait for vblank on a given pipe
770 * @dev: drm device
771 * @pipe: pipe to wait for
772 *
773 * Wait for vblank to occur on a given pipe. Needed for various bits of
774 * mode setting code.
775 */
776void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 777{
9d0498a2 778 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 779 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 780
57e22f4a
VS
781 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
782 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
783 return;
784 }
785
300387c0
CW
786 /* Clear existing vblank status. Note this will clear any other
787 * sticky status fields as well.
788 *
789 * This races with i915_driver_irq_handler() with the result
790 * that either function could miss a vblank event. Here it is not
791 * fatal, as we will either wait upon the next vblank interrupt or
792 * timeout. Generally speaking intel_wait_for_vblank() is only
793 * called during modeset at which time the GPU should be idle and
794 * should *not* be performing page flips and thus not waiting on
795 * vblanks...
796 * Currently, the result of us stealing a vblank from the irq
797 * handler is that a single frame will be skipped during swapbuffers.
798 */
799 I915_WRITE(pipestat_reg,
800 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
801
9d0498a2 802 /* Wait for vblank interrupt bit to set */
481b6af3
CW
803 if (wait_for(I915_READ(pipestat_reg) &
804 PIPE_VBLANK_INTERRUPT_STATUS,
805 50))
9d0498a2
JB
806 DRM_DEBUG_KMS("vblank wait timed out\n");
807}
808
fbf49ea2
VS
809static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
810{
811 struct drm_i915_private *dev_priv = dev->dev_private;
812 u32 reg = PIPEDSL(pipe);
813 u32 line1, line2;
814 u32 line_mask;
815
816 if (IS_GEN2(dev))
817 line_mask = DSL_LINEMASK_GEN2;
818 else
819 line_mask = DSL_LINEMASK_GEN3;
820
821 line1 = I915_READ(reg) & line_mask;
822 mdelay(5);
823 line2 = I915_READ(reg) & line_mask;
824
825 return line1 == line2;
826}
827
ab7ad7f6
KP
828/*
829 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
830 * @dev: drm device
831 * @pipe: pipe to wait for
832 *
833 * After disabling a pipe, we can't wait for vblank in the usual way,
834 * spinning on the vblank interrupt status bit, since we won't actually
835 * see an interrupt when the pipe is disabled.
836 *
ab7ad7f6
KP
837 * On Gen4 and above:
838 * wait for the pipe register state bit to turn off
839 *
840 * Otherwise:
841 * wait for the display line value to settle (it usually
842 * ends up stopping at the start of the next frame).
58e10eb9 843 *
9d0498a2 844 */
58e10eb9 845void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
846{
847 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
848 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
849 pipe);
ab7ad7f6
KP
850
851 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 852 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
853
854 /* Wait for the Pipe State to go off */
58e10eb9
CW
855 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
856 100))
284637d9 857 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 858 } else {
ab7ad7f6 859 /* Wait for the display line to settle */
fbf49ea2 860 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 861 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 862 }
79e53945
JB
863}
864
b0ea7d37
DL
865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
c36346e3
DL
877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
b0ea7d37
DL
905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
b24e7179
JB
910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
55607e8a
DV
916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
b24e7179
JB
918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
b24e7179 930
23538ef1
JN
931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
55607e8a 949struct intel_shared_dpll *
e2b78267
DV
950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
951{
952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
a43f6e0f 954 if (crtc->config.shared_dpll < 0)
e2b78267
DV
955 return NULL;
956
a43f6e0f 957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
958}
959
040484af 960/* For ILK+ */
55607e8a
DV
961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
040484af 964{
040484af 965 bool cur_state;
5358901f 966 struct intel_dpll_hw_state hw_state;
040484af 967
9d82aa17
ED
968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
92b27b08 973 if (WARN (!pll,
46edb027 974 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 975 return;
ee7b9f93 976
5358901f 977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 978 WARN(cur_state != state,
5358901f
DV
979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
040484af 981}
040484af
JB
982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
ad80a810
PZ
989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
040484af 991
affa9354
PZ
992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
ad80a810 994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 995 val = I915_READ(reg);
ad80a810 996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
040484af
JB
1002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
d63fa0dc
PZ
1016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
1033 if (dev_priv->info->gen == 5)
1034 return;
1035
bf507ef7 1036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1037 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1038 return;
1039
040484af
JB
1040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
55607e8a
DV
1045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
040484af
JB
1047{
1048 int reg;
1049 u32 val;
55607e8a 1050 bool cur_state;
040484af
JB
1051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
55607e8a
DV
1054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
040484af
JB
1058}
1059
ea0760cf
JB
1060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
0de3b485 1066 bool locked = true;
ea0760cf
JB
1067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1086 pipe_name(pipe));
ea0760cf
JB
1087}
1088
93ce0ba6
JN
1089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
b840d907
JB
1109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
b24e7179
JB
1111{
1112 int reg;
1113 u32 val;
63d7bbe9 1114 bool cur_state;
702e7a56
PZ
1115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
b24e7179 1117
8e636784
DV
1118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
b97186f0
PZ
1122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
63d7bbe9
JB
1131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1133 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1134}
1135
931872fc
CW
1136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
b24e7179
JB
1138{
1139 int reg;
1140 u32 val;
931872fc 1141 bool cur_state;
b24e7179
JB
1142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
931872fc
CW
1145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1149}
1150
931872fc
CW
1151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
b24e7179
JB
1154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
653e1026 1157 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
653e1026
VS
1162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
19ec1358 1169 return;
28c05794 1170 }
19ec1358 1171
b24e7179 1172 /* Need to check both planes against the pipe */
08e2a7de 1173 for_each_pipe(i) {
b24e7179
JB
1174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
b24e7179
JB
1181 }
1182}
1183
19332d7a
JB
1184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
20674eef 1187 struct drm_device *dev = dev_priv->dev;
19332d7a
JB
1188 int reg, i;
1189 u32 val;
1190
20674eef
VS
1191 if (IS_VALLEYVIEW(dev)) {
1192 for (i = 0; i < dev_priv->num_plane; i++) {
1193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
19332d7a 1201 val = I915_READ(reg);
20674eef 1202 WARN((val & SPRITE_ENABLE),
06da8da2 1203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
19332d7a 1207 val = I915_READ(reg);
20674eef 1208 WARN((val & DVS_ENABLE),
06da8da2 1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1210 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1211 }
1212}
1213
89eff4be 1214static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1215{
1216 u32 val;
1217 bool enabled;
1218
89eff4be 1219 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1220
92f2584a
JB
1221 val = I915_READ(PCH_DREF_CONTROL);
1222 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1223 DREF_SUPERSPREAD_SOURCE_MASK));
1224 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1225}
1226
ab9412ba
DV
1227static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
92f2584a
JB
1229{
1230 int reg;
1231 u32 val;
1232 bool enabled;
1233
ab9412ba 1234 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1235 val = I915_READ(reg);
1236 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1237 WARN(enabled,
1238 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1239 pipe_name(pipe));
92f2584a
JB
1240}
1241
4e634389
KP
1242static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1244{
1245 if ((val & DP_PORT_EN) == 0)
1246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
1249 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1250 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1251 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1252 return false;
1253 } else {
1254 if ((val & DP_PIPE_MASK) != (pipe << 30))
1255 return false;
1256 }
1257 return true;
1258}
1259
1519b995
KP
1260static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1261 enum pipe pipe, u32 val)
1262{
dc0fa718 1263 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1264 return false;
1265
1266 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1267 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995
KP
1268 return false;
1269 } else {
dc0fa718 1270 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1271 return false;
1272 }
1273 return true;
1274}
1275
1276static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, u32 val)
1278{
1279 if ((val & LVDS_PORT_EN) == 0)
1280 return false;
1281
1282 if (HAS_PCH_CPT(dev_priv->dev)) {
1283 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1284 return false;
1285 } else {
1286 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1287 return false;
1288 }
1289 return true;
1290}
1291
1292static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe, u32 val)
1294{
1295 if ((val & ADPA_DAC_ENABLE) == 0)
1296 return false;
1297 if (HAS_PCH_CPT(dev_priv->dev)) {
1298 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1299 return false;
1300 } else {
1301 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1302 return false;
1303 }
1304 return true;
1305}
1306
291906f1 1307static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1308 enum pipe pipe, int reg, u32 port_sel)
291906f1 1309{
47a05eca 1310 u32 val = I915_READ(reg);
4e634389 1311 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1312 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1313 reg, pipe_name(pipe));
de9a35ab 1314
75c5da27
DV
1315 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1316 && (val & DP_PIPEB_SELECT),
de9a35ab 1317 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1318}
1319
1320static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1321 enum pipe pipe, int reg)
1322{
47a05eca 1323 u32 val = I915_READ(reg);
b70ad586 1324 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1325 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1326 reg, pipe_name(pipe));
de9a35ab 1327
dc0fa718 1328 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1329 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1330 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1331}
1332
1333static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
1336 int reg;
1337 u32 val;
291906f1 1338
f0575e92
KP
1339 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1340 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1341 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1342
1343 reg = PCH_ADPA;
1344 val = I915_READ(reg);
b70ad586 1345 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1346 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1347 pipe_name(pipe));
291906f1
JB
1348
1349 reg = PCH_LVDS;
1350 val = I915_READ(reg);
b70ad586 1351 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1352 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1353 pipe_name(pipe));
291906f1 1354
e2debe91
PZ
1355 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1356 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1357 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1358}
1359
40e9cf64
JB
1360static void intel_init_dpio(struct drm_device *dev)
1361{
1362 struct drm_i915_private *dev_priv = dev->dev_private;
1363
1364 if (!IS_VALLEYVIEW(dev))
1365 return;
1366
e4607fcf 1367 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
5382f5f3
JB
1368}
1369
1370static void intel_reset_dpio(struct drm_device *dev)
1371{
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373
1374 if (!IS_VALLEYVIEW(dev))
1375 return;
1376
e5cbfbfb
ID
1377 /*
1378 * Enable the CRI clock source so we can get at the display and the
1379 * reference clock for VGA hotplug / manual detection.
1380 */
404faabc 1381 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1382 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1383 DPLL_INTEGRATED_CRI_CLK_VLV);
1384
40e9cf64
JB
1385 /*
1386 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1387 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1388 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1389 * b. The other bits such as sfr settings / modesel may all be set
1390 * to 0.
1391 *
1392 * This should only be done on init and resume from S3 with both
1393 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1394 */
1395 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1396}
1397
426115cf 1398static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1399{
426115cf
DV
1400 struct drm_device *dev = crtc->base.dev;
1401 struct drm_i915_private *dev_priv = dev->dev_private;
1402 int reg = DPLL(crtc->pipe);
1403 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1404
426115cf 1405 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1406
1407 /* No really, not for ILK+ */
1408 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1409
1410 /* PLL is protected by panel, make sure we can write it */
1411 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1412 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1413
426115cf
DV
1414 I915_WRITE(reg, dpll);
1415 POSTING_READ(reg);
1416 udelay(150);
1417
1418 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1419 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1420
1421 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1422 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1423
1424 /* We do this three times for luck */
426115cf 1425 I915_WRITE(reg, dpll);
87442f73
DV
1426 POSTING_READ(reg);
1427 udelay(150); /* wait for warmup */
426115cf 1428 I915_WRITE(reg, dpll);
87442f73
DV
1429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
426115cf 1431 I915_WRITE(reg, dpll);
87442f73
DV
1432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
1434}
1435
66e3d5c0 1436static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1437{
66e3d5c0
DV
1438 struct drm_device *dev = crtc->base.dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 int reg = DPLL(crtc->pipe);
1441 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1442
66e3d5c0 1443 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1444
63d7bbe9 1445 /* No really, not for ILK+ */
87442f73 1446 BUG_ON(dev_priv->info->gen >= 5);
63d7bbe9
JB
1447
1448 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1449 if (IS_MOBILE(dev) && !IS_I830(dev))
1450 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1451
66e3d5c0
DV
1452 I915_WRITE(reg, dpll);
1453
1454 /* Wait for the clocks to stabilize. */
1455 POSTING_READ(reg);
1456 udelay(150);
1457
1458 if (INTEL_INFO(dev)->gen >= 4) {
1459 I915_WRITE(DPLL_MD(crtc->pipe),
1460 crtc->config.dpll_hw_state.dpll_md);
1461 } else {
1462 /* The pixel multiplier can only be updated once the
1463 * DPLL is enabled and the clocks are stable.
1464 *
1465 * So write it again.
1466 */
1467 I915_WRITE(reg, dpll);
1468 }
63d7bbe9
JB
1469
1470 /* We do this three times for luck */
66e3d5c0 1471 I915_WRITE(reg, dpll);
63d7bbe9
JB
1472 POSTING_READ(reg);
1473 udelay(150); /* wait for warmup */
66e3d5c0 1474 I915_WRITE(reg, dpll);
63d7bbe9
JB
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
66e3d5c0 1477 I915_WRITE(reg, dpll);
63d7bbe9
JB
1478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
1480}
1481
1482/**
50b44a44 1483 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1484 * @dev_priv: i915 private structure
1485 * @pipe: pipe PLL to disable
1486 *
1487 * Disable the PLL for @pipe, making sure the pipe is off first.
1488 *
1489 * Note! This is for pre-ILK only.
1490 */
50b44a44 1491static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1492{
63d7bbe9
JB
1493 /* Don't disable pipe A or pipe A PLLs if needed */
1494 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1495 return;
1496
1497 /* Make sure the pipe isn't still relying on us */
1498 assert_pipe_disabled(dev_priv, pipe);
1499
50b44a44
DV
1500 I915_WRITE(DPLL(pipe), 0);
1501 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1502}
1503
f6071166
JB
1504static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1505{
1506 u32 val = 0;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
e5cbfbfb
ID
1511 /*
1512 * Leave integrated clock source and reference clock enabled for pipe B.
1513 * The latter is needed for VGA hotplug / manual detection.
1514 */
f6071166 1515 if (pipe == PIPE_B)
e5cbfbfb 1516 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1517 I915_WRITE(DPLL(pipe), val);
1518 POSTING_READ(DPLL(pipe));
1519}
1520
e4607fcf
CML
1521void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1522 struct intel_digital_port *dport)
89b667f8
JB
1523{
1524 u32 port_mask;
1525
e4607fcf
CML
1526 switch (dport->port) {
1527 case PORT_B:
89b667f8 1528 port_mask = DPLL_PORTB_READY_MASK;
e4607fcf
CML
1529 break;
1530 case PORT_C:
89b667f8 1531 port_mask = DPLL_PORTC_READY_MASK;
e4607fcf
CML
1532 break;
1533 default:
1534 BUG();
1535 }
89b667f8
JB
1536
1537 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1538 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
be46ffd4 1539 port_name(dport->port), I915_READ(DPLL(0)));
89b667f8
JB
1540}
1541
92f2584a 1542/**
e72f9fbf 1543 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1544 * @dev_priv: i915 private structure
1545 * @pipe: pipe PLL to enable
1546 *
1547 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1548 * drives the transcoder clock.
1549 */
e2b78267 1550static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1551{
e2b78267
DV
1552 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1553 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1554
48da64a8 1555 /* PCH PLLs only available on ILK, SNB and IVB */
92f2584a 1556 BUG_ON(dev_priv->info->gen < 5);
87a875bb 1557 if (WARN_ON(pll == NULL))
48da64a8
CW
1558 return;
1559
1560 if (WARN_ON(pll->refcount == 0))
1561 return;
ee7b9f93 1562
46edb027
DV
1563 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1564 pll->name, pll->active, pll->on,
e2b78267 1565 crtc->base.base.id);
92f2584a 1566
cdbd2316
DV
1567 if (pll->active++) {
1568 WARN_ON(!pll->on);
e9d6944e 1569 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1570 return;
1571 }
f4a091c7 1572 WARN_ON(pll->on);
ee7b9f93 1573
46edb027 1574 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1575 pll->enable(dev_priv, pll);
ee7b9f93 1576 pll->on = true;
92f2584a
JB
1577}
1578
e2b78267 1579static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1580{
e2b78267
DV
1581 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1582 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1583
92f2584a
JB
1584 /* PCH only available on ILK+ */
1585 BUG_ON(dev_priv->info->gen < 5);
87a875bb 1586 if (WARN_ON(pll == NULL))
ee7b9f93 1587 return;
92f2584a 1588
48da64a8
CW
1589 if (WARN_ON(pll->refcount == 0))
1590 return;
7a419866 1591
46edb027
DV
1592 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1593 pll->name, pll->active, pll->on,
e2b78267 1594 crtc->base.base.id);
7a419866 1595
48da64a8 1596 if (WARN_ON(pll->active == 0)) {
e9d6944e 1597 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1598 return;
1599 }
1600
e9d6944e 1601 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1602 WARN_ON(!pll->on);
cdbd2316 1603 if (--pll->active)
7a419866 1604 return;
ee7b9f93 1605
46edb027 1606 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1607 pll->disable(dev_priv, pll);
ee7b9f93 1608 pll->on = false;
92f2584a
JB
1609}
1610
b8a4f404
PZ
1611static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1612 enum pipe pipe)
040484af 1613{
23670b32 1614 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1615 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1617 uint32_t reg, val, pipeconf_val;
040484af
JB
1618
1619 /* PCH only available on ILK+ */
1620 BUG_ON(dev_priv->info->gen < 5);
1621
1622 /* Make sure PCH DPLL is enabled */
e72f9fbf 1623 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1624 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1625
1626 /* FDI must be feeding us bits for PCH ports */
1627 assert_fdi_tx_enabled(dev_priv, pipe);
1628 assert_fdi_rx_enabled(dev_priv, pipe);
1629
23670b32
DV
1630 if (HAS_PCH_CPT(dev)) {
1631 /* Workaround: Set the timing override bit before enabling the
1632 * pch transcoder. */
1633 reg = TRANS_CHICKEN2(pipe);
1634 val = I915_READ(reg);
1635 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1636 I915_WRITE(reg, val);
59c859d6 1637 }
23670b32 1638
ab9412ba 1639 reg = PCH_TRANSCONF(pipe);
040484af 1640 val = I915_READ(reg);
5f7f726d 1641 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1642
1643 if (HAS_PCH_IBX(dev_priv->dev)) {
1644 /*
1645 * make the BPC in transcoder be consistent with
1646 * that in pipeconf reg.
1647 */
dfd07d72
DV
1648 val &= ~PIPECONF_BPC_MASK;
1649 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1650 }
5f7f726d
PZ
1651
1652 val &= ~TRANS_INTERLACE_MASK;
1653 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1654 if (HAS_PCH_IBX(dev_priv->dev) &&
1655 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1656 val |= TRANS_LEGACY_INTERLACED_ILK;
1657 else
1658 val |= TRANS_INTERLACED;
5f7f726d
PZ
1659 else
1660 val |= TRANS_PROGRESSIVE;
1661
040484af
JB
1662 I915_WRITE(reg, val | TRANS_ENABLE);
1663 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1664 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1665}
1666
8fb033d7 1667static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1668 enum transcoder cpu_transcoder)
040484af 1669{
8fb033d7 1670 u32 val, pipeconf_val;
8fb033d7
PZ
1671
1672 /* PCH only available on ILK+ */
1673 BUG_ON(dev_priv->info->gen < 5);
1674
8fb033d7 1675 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1676 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1677 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1678
223a6fdf
PZ
1679 /* Workaround: set timing override bit. */
1680 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1681 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1682 I915_WRITE(_TRANSA_CHICKEN2, val);
1683
25f3ef11 1684 val = TRANS_ENABLE;
937bb610 1685 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1686
9a76b1c6
PZ
1687 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1688 PIPECONF_INTERLACED_ILK)
a35f2679 1689 val |= TRANS_INTERLACED;
8fb033d7
PZ
1690 else
1691 val |= TRANS_PROGRESSIVE;
1692
ab9412ba
DV
1693 I915_WRITE(LPT_TRANSCONF, val);
1694 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1695 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1696}
1697
b8a4f404
PZ
1698static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1699 enum pipe pipe)
040484af 1700{
23670b32
DV
1701 struct drm_device *dev = dev_priv->dev;
1702 uint32_t reg, val;
040484af
JB
1703
1704 /* FDI relies on the transcoder */
1705 assert_fdi_tx_disabled(dev_priv, pipe);
1706 assert_fdi_rx_disabled(dev_priv, pipe);
1707
291906f1
JB
1708 /* Ports must be off as well */
1709 assert_pch_ports_disabled(dev_priv, pipe);
1710
ab9412ba 1711 reg = PCH_TRANSCONF(pipe);
040484af
JB
1712 val = I915_READ(reg);
1713 val &= ~TRANS_ENABLE;
1714 I915_WRITE(reg, val);
1715 /* wait for PCH transcoder off, transcoder state */
1716 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1717 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1718
1719 if (!HAS_PCH_IBX(dev)) {
1720 /* Workaround: Clear the timing override chicken bit again. */
1721 reg = TRANS_CHICKEN2(pipe);
1722 val = I915_READ(reg);
1723 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1724 I915_WRITE(reg, val);
1725 }
040484af
JB
1726}
1727
ab4d966c 1728static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1729{
8fb033d7
PZ
1730 u32 val;
1731
ab9412ba 1732 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1733 val &= ~TRANS_ENABLE;
ab9412ba 1734 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1735 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1736 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1737 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1738
1739 /* Workaround: clear timing override bit. */
1740 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1741 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1742 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1743}
1744
b24e7179 1745/**
309cfea8 1746 * intel_enable_pipe - enable a pipe, asserting requirements
b24e7179
JB
1747 * @dev_priv: i915 private structure
1748 * @pipe: pipe to enable
040484af 1749 * @pch_port: on ILK+, is this pipe driving a PCH port or not
b24e7179
JB
1750 *
1751 * Enable @pipe, making sure that various hardware specific requirements
1752 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1753 *
1754 * @pipe should be %PIPE_A or %PIPE_B.
1755 *
1756 * Will wait until the pipe is actually running (i.e. first vblank) before
1757 * returning.
1758 */
040484af 1759static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
23538ef1 1760 bool pch_port, bool dsi)
b24e7179 1761{
702e7a56
PZ
1762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
1a240d4d 1764 enum pipe pch_transcoder;
b24e7179
JB
1765 int reg;
1766 u32 val;
1767
58c6eaa2 1768 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1769 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1770 assert_sprites_disabled(dev_priv, pipe);
1771
681e5811 1772 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
b24e7179
JB
1777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
23538ef1
JN
1783 if (dsi)
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
040484af
JB
1787 else {
1788 if (pch_port) {
1789 /* if driving the PCH, we need FDI enabled */
cc391bbb 1790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
040484af
JB
1793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
b24e7179 1796
702e7a56 1797 reg = PIPECONF(cpu_transcoder);
b24e7179 1798 val = I915_READ(reg);
00d70b15
CW
1799 if (val & PIPECONF_ENABLE)
1800 return;
1801
1802 I915_WRITE(reg, val | PIPECONF_ENABLE);
b24e7179
JB
1803 intel_wait_for_vblank(dev_priv->dev, pipe);
1804}
1805
1806/**
309cfea8 1807 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1808 * @dev_priv: i915 private structure
1809 * @pipe: pipe to disable
1810 *
1811 * Disable @pipe, making sure that various hardware specific requirements
1812 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1813 *
1814 * @pipe should be %PIPE_A or %PIPE_B.
1815 *
1816 * Will wait until the pipe has shut down before returning.
1817 */
1818static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1819 enum pipe pipe)
1820{
702e7a56
PZ
1821 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1822 pipe);
b24e7179
JB
1823 int reg;
1824 u32 val;
1825
1826 /*
1827 * Make sure planes won't keep trying to pump pixels to us,
1828 * or we might hang the display.
1829 */
1830 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1831 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1832 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
1833
1834 /* Don't disable pipe A or pipe A PLLs if needed */
1835 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1836 return;
1837
702e7a56 1838 reg = PIPECONF(cpu_transcoder);
b24e7179 1839 val = I915_READ(reg);
00d70b15
CW
1840 if ((val & PIPECONF_ENABLE) == 0)
1841 return;
1842
1843 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
1844 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1845}
1846
d74362c9
KP
1847/*
1848 * Plane regs are double buffered, going from enabled->disabled needs a
1849 * trigger in order to latch. The display address reg provides this.
1850 */
1dba99f4
VS
1851void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1852 enum plane plane)
d74362c9 1853{
1dba99f4
VS
1854 u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1855
1856 I915_WRITE(reg, I915_READ(reg));
1857 POSTING_READ(reg);
d74362c9
KP
1858}
1859
b24e7179 1860/**
d1de00ef 1861 * intel_enable_primary_plane - enable the primary plane on a given pipe
b24e7179
JB
1862 * @dev_priv: i915 private structure
1863 * @plane: plane to enable
1864 * @pipe: pipe being fed
1865 *
1866 * Enable @plane on @pipe, making sure that @pipe is running first.
1867 */
d1de00ef
VS
1868static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1869 enum plane plane, enum pipe pipe)
b24e7179 1870{
939c2fe8
VS
1871 struct intel_crtc *intel_crtc =
1872 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1873 int reg;
1874 u32 val;
1875
1876 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1877 assert_pipe_enabled(dev_priv, pipe);
1878
4c445e0e 1879 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
0037f71c 1880
4c445e0e 1881 intel_crtc->primary_enabled = true;
939c2fe8 1882
b24e7179
JB
1883 reg = DSPCNTR(plane);
1884 val = I915_READ(reg);
00d70b15
CW
1885 if (val & DISPLAY_PLANE_ENABLE)
1886 return;
1887
1888 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 1889 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1890 intel_wait_for_vblank(dev_priv->dev, pipe);
1891}
1892
b24e7179 1893/**
d1de00ef 1894 * intel_disable_primary_plane - disable the primary plane
b24e7179
JB
1895 * @dev_priv: i915 private structure
1896 * @plane: plane to disable
1897 * @pipe: pipe consuming the data
1898 *
1899 * Disable @plane; should be an independent operation.
1900 */
d1de00ef
VS
1901static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1902 enum plane plane, enum pipe pipe)
b24e7179 1903{
939c2fe8
VS
1904 struct intel_crtc *intel_crtc =
1905 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1906 int reg;
1907 u32 val;
1908
4c445e0e 1909 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
0037f71c 1910
4c445e0e 1911 intel_crtc->primary_enabled = false;
939c2fe8 1912
b24e7179
JB
1913 reg = DSPCNTR(plane);
1914 val = I915_READ(reg);
00d70b15
CW
1915 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1916 return;
1917
1918 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 1919 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1920 intel_wait_for_vblank(dev_priv->dev, pipe);
1921}
1922
693db184
CW
1923static bool need_vtd_wa(struct drm_device *dev)
1924{
1925#ifdef CONFIG_INTEL_IOMMU
1926 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1927 return true;
1928#endif
1929 return false;
1930}
1931
127bd2ac 1932int
48b956c5 1933intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1934 struct drm_i915_gem_object *obj,
919926ae 1935 struct intel_ring_buffer *pipelined)
6b95a207 1936{
ce453d81 1937 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
1938 u32 alignment;
1939 int ret;
1940
05394f39 1941 switch (obj->tiling_mode) {
6b95a207 1942 case I915_TILING_NONE:
534843da
CW
1943 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1944 alignment = 128 * 1024;
a6c45cf0 1945 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1946 alignment = 4 * 1024;
1947 else
1948 alignment = 64 * 1024;
6b95a207
KH
1949 break;
1950 case I915_TILING_X:
1951 /* pin() will align the object as required by fence */
1952 alignment = 0;
1953 break;
1954 case I915_TILING_Y:
80075d49 1955 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
1956 return -EINVAL;
1957 default:
1958 BUG();
1959 }
1960
693db184
CW
1961 /* Note that the w/a also requires 64 PTE of padding following the
1962 * bo. We currently fill all unused PTE with the shadow page and so
1963 * we should always have valid PTE following the scanout preventing
1964 * the VT-d warning.
1965 */
1966 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1967 alignment = 256 * 1024;
1968
ce453d81 1969 dev_priv->mm.interruptible = false;
2da3b9b9 1970 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 1971 if (ret)
ce453d81 1972 goto err_interruptible;
6b95a207
KH
1973
1974 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1975 * fence, whereas 965+ only requires a fence if using
1976 * framebuffer compression. For simplicity, we always install
1977 * a fence as the cost is not that onerous.
1978 */
06d98131 1979 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
1980 if (ret)
1981 goto err_unpin;
1690e1eb 1982
9a5a53b3 1983 i915_gem_object_pin_fence(obj);
6b95a207 1984
ce453d81 1985 dev_priv->mm.interruptible = true;
6b95a207 1986 return 0;
48b956c5
CW
1987
1988err_unpin:
cc98b413 1989 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
1990err_interruptible:
1991 dev_priv->mm.interruptible = true;
48b956c5 1992 return ret;
6b95a207
KH
1993}
1994
1690e1eb
CW
1995void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1996{
1997 i915_gem_object_unpin_fence(obj);
cc98b413 1998 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
1999}
2000
c2c75131
DV
2001/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2002 * is assumed to be a power-of-two. */
bc752862
CW
2003unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2004 unsigned int tiling_mode,
2005 unsigned int cpp,
2006 unsigned int pitch)
c2c75131 2007{
bc752862
CW
2008 if (tiling_mode != I915_TILING_NONE) {
2009 unsigned int tile_rows, tiles;
c2c75131 2010
bc752862
CW
2011 tile_rows = *y / 8;
2012 *y %= 8;
c2c75131 2013
bc752862
CW
2014 tiles = *x / (512/cpp);
2015 *x %= 512/cpp;
2016
2017 return tile_rows * pitch * 8 + tiles * 4096;
2018 } else {
2019 unsigned int offset;
2020
2021 offset = *y * pitch + *x * cpp;
2022 *y = 0;
2023 *x = (offset & 4095) / cpp;
2024 return offset & -4096;
2025 }
c2c75131
DV
2026}
2027
17638cd6
JB
2028static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2029 int x, int y)
81255565
JB
2030{
2031 struct drm_device *dev = crtc->dev;
2032 struct drm_i915_private *dev_priv = dev->dev_private;
2033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2034 struct intel_framebuffer *intel_fb;
05394f39 2035 struct drm_i915_gem_object *obj;
81255565 2036 int plane = intel_crtc->plane;
e506a0c6 2037 unsigned long linear_offset;
81255565 2038 u32 dspcntr;
5eddb70b 2039 u32 reg;
81255565
JB
2040
2041 switch (plane) {
2042 case 0:
2043 case 1:
2044 break;
2045 default:
84f44ce7 2046 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
81255565
JB
2047 return -EINVAL;
2048 }
2049
2050 intel_fb = to_intel_framebuffer(fb);
2051 obj = intel_fb->obj;
81255565 2052
5eddb70b
CW
2053 reg = DSPCNTR(plane);
2054 dspcntr = I915_READ(reg);
81255565
JB
2055 /* Mask out pixel format bits in case we change it */
2056 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2057 switch (fb->pixel_format) {
2058 case DRM_FORMAT_C8:
81255565
JB
2059 dspcntr |= DISPPLANE_8BPP;
2060 break;
57779d06
VS
2061 case DRM_FORMAT_XRGB1555:
2062 case DRM_FORMAT_ARGB1555:
2063 dspcntr |= DISPPLANE_BGRX555;
81255565 2064 break;
57779d06
VS
2065 case DRM_FORMAT_RGB565:
2066 dspcntr |= DISPPLANE_BGRX565;
2067 break;
2068 case DRM_FORMAT_XRGB8888:
2069 case DRM_FORMAT_ARGB8888:
2070 dspcntr |= DISPPLANE_BGRX888;
2071 break;
2072 case DRM_FORMAT_XBGR8888:
2073 case DRM_FORMAT_ABGR8888:
2074 dspcntr |= DISPPLANE_RGBX888;
2075 break;
2076 case DRM_FORMAT_XRGB2101010:
2077 case DRM_FORMAT_ARGB2101010:
2078 dspcntr |= DISPPLANE_BGRX101010;
2079 break;
2080 case DRM_FORMAT_XBGR2101010:
2081 case DRM_FORMAT_ABGR2101010:
2082 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2083 break;
2084 default:
baba133a 2085 BUG();
81255565 2086 }
57779d06 2087
a6c45cf0 2088 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2089 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2090 dspcntr |= DISPPLANE_TILED;
2091 else
2092 dspcntr &= ~DISPPLANE_TILED;
2093 }
2094
de1aa629
VS
2095 if (IS_G4X(dev))
2096 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2097
5eddb70b 2098 I915_WRITE(reg, dspcntr);
81255565 2099
e506a0c6 2100 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2101
c2c75131
DV
2102 if (INTEL_INFO(dev)->gen >= 4) {
2103 intel_crtc->dspaddr_offset =
bc752862
CW
2104 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2105 fb->bits_per_pixel / 8,
2106 fb->pitches[0]);
c2c75131
DV
2107 linear_offset -= intel_crtc->dspaddr_offset;
2108 } else {
e506a0c6 2109 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2110 }
e506a0c6 2111
f343c5f6
BW
2112 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2113 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2114 fb->pitches[0]);
01f2c773 2115 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2116 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2117 I915_WRITE(DSPSURF(plane),
2118 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2119 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2120 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2121 } else
f343c5f6 2122 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2123 POSTING_READ(reg);
81255565 2124
17638cd6
JB
2125 return 0;
2126}
2127
2128static int ironlake_update_plane(struct drm_crtc *crtc,
2129 struct drm_framebuffer *fb, int x, int y)
2130{
2131 struct drm_device *dev = crtc->dev;
2132 struct drm_i915_private *dev_priv = dev->dev_private;
2133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2134 struct intel_framebuffer *intel_fb;
2135 struct drm_i915_gem_object *obj;
2136 int plane = intel_crtc->plane;
e506a0c6 2137 unsigned long linear_offset;
17638cd6
JB
2138 u32 dspcntr;
2139 u32 reg;
2140
2141 switch (plane) {
2142 case 0:
2143 case 1:
27f8227b 2144 case 2:
17638cd6
JB
2145 break;
2146 default:
84f44ce7 2147 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
17638cd6
JB
2148 return -EINVAL;
2149 }
2150
2151 intel_fb = to_intel_framebuffer(fb);
2152 obj = intel_fb->obj;
2153
2154 reg = DSPCNTR(plane);
2155 dspcntr = I915_READ(reg);
2156 /* Mask out pixel format bits in case we change it */
2157 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2158 switch (fb->pixel_format) {
2159 case DRM_FORMAT_C8:
17638cd6
JB
2160 dspcntr |= DISPPLANE_8BPP;
2161 break;
57779d06
VS
2162 case DRM_FORMAT_RGB565:
2163 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2164 break;
57779d06
VS
2165 case DRM_FORMAT_XRGB8888:
2166 case DRM_FORMAT_ARGB8888:
2167 dspcntr |= DISPPLANE_BGRX888;
2168 break;
2169 case DRM_FORMAT_XBGR8888:
2170 case DRM_FORMAT_ABGR8888:
2171 dspcntr |= DISPPLANE_RGBX888;
2172 break;
2173 case DRM_FORMAT_XRGB2101010:
2174 case DRM_FORMAT_ARGB2101010:
2175 dspcntr |= DISPPLANE_BGRX101010;
2176 break;
2177 case DRM_FORMAT_XBGR2101010:
2178 case DRM_FORMAT_ABGR2101010:
2179 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2180 break;
2181 default:
baba133a 2182 BUG();
17638cd6
JB
2183 }
2184
2185 if (obj->tiling_mode != I915_TILING_NONE)
2186 dspcntr |= DISPPLANE_TILED;
2187 else
2188 dspcntr &= ~DISPPLANE_TILED;
2189
b42c6009 2190 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2191 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2192 else
2193 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2194
2195 I915_WRITE(reg, dspcntr);
2196
e506a0c6 2197 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2198 intel_crtc->dspaddr_offset =
bc752862
CW
2199 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2200 fb->bits_per_pixel / 8,
2201 fb->pitches[0]);
c2c75131 2202 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2203
f343c5f6
BW
2204 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2205 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2206 fb->pitches[0]);
01f2c773 2207 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2208 I915_WRITE(DSPSURF(plane),
2209 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2210 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2211 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2212 } else {
2213 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2214 I915_WRITE(DSPLINOFF(plane), linear_offset);
2215 }
17638cd6
JB
2216 POSTING_READ(reg);
2217
2218 return 0;
2219}
2220
2221/* Assume fb object is pinned & idle & fenced and just update base pointers */
2222static int
2223intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2224 int x, int y, enum mode_set_atomic state)
2225{
2226 struct drm_device *dev = crtc->dev;
2227 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2228
6b8e6ed0
CW
2229 if (dev_priv->display.disable_fbc)
2230 dev_priv->display.disable_fbc(dev);
3dec0095 2231 intel_increase_pllclock(crtc);
81255565 2232
6b8e6ed0 2233 return dev_priv->display.update_plane(crtc, fb, x, y);
81255565
JB
2234}
2235
96a02917
VS
2236void intel_display_handle_reset(struct drm_device *dev)
2237{
2238 struct drm_i915_private *dev_priv = dev->dev_private;
2239 struct drm_crtc *crtc;
2240
2241 /*
2242 * Flips in the rings have been nuked by the reset,
2243 * so complete all pending flips so that user space
2244 * will get its events and not get stuck.
2245 *
2246 * Also update the base address of all primary
2247 * planes to the the last fb to make sure we're
2248 * showing the correct fb after a reset.
2249 *
2250 * Need to make two loops over the crtcs so that we
2251 * don't try to grab a crtc mutex before the
2252 * pending_flip_queue really got woken up.
2253 */
2254
2255 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2257 enum plane plane = intel_crtc->plane;
2258
2259 intel_prepare_page_flip(dev, plane);
2260 intel_finish_page_flip_plane(dev, plane);
2261 }
2262
2263 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2265
2266 mutex_lock(&crtc->mutex);
947fdaad
CW
2267 /*
2268 * FIXME: Once we have proper support for primary planes (and
2269 * disabling them without disabling the entire crtc) allow again
2270 * a NULL crtc->fb.
2271 */
2272 if (intel_crtc->active && crtc->fb)
96a02917
VS
2273 dev_priv->display.update_plane(crtc, crtc->fb,
2274 crtc->x, crtc->y);
2275 mutex_unlock(&crtc->mutex);
2276 }
2277}
2278
14667a4b
CW
2279static int
2280intel_finish_fb(struct drm_framebuffer *old_fb)
2281{
2282 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2283 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2284 bool was_interruptible = dev_priv->mm.interruptible;
2285 int ret;
2286
14667a4b
CW
2287 /* Big Hammer, we also need to ensure that any pending
2288 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2289 * current scanout is retired before unpinning the old
2290 * framebuffer.
2291 *
2292 * This should only fail upon a hung GPU, in which case we
2293 * can safely continue.
2294 */
2295 dev_priv->mm.interruptible = false;
2296 ret = i915_gem_object_finish_gpu(obj);
2297 dev_priv->mm.interruptible = was_interruptible;
2298
2299 return ret;
2300}
2301
198598d0
VS
2302static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2303{
2304 struct drm_device *dev = crtc->dev;
2305 struct drm_i915_master_private *master_priv;
2306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2307
2308 if (!dev->primary->master)
2309 return;
2310
2311 master_priv = dev->primary->master->driver_priv;
2312 if (!master_priv->sarea_priv)
2313 return;
2314
2315 switch (intel_crtc->pipe) {
2316 case 0:
2317 master_priv->sarea_priv->pipeA_x = x;
2318 master_priv->sarea_priv->pipeA_y = y;
2319 break;
2320 case 1:
2321 master_priv->sarea_priv->pipeB_x = x;
2322 master_priv->sarea_priv->pipeB_y = y;
2323 break;
2324 default:
2325 break;
2326 }
2327}
2328
5c3b82e2 2329static int
3c4fdcfb 2330intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2331 struct drm_framebuffer *fb)
79e53945
JB
2332{
2333 struct drm_device *dev = crtc->dev;
6b8e6ed0 2334 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2336 struct drm_framebuffer *old_fb;
5c3b82e2 2337 int ret;
79e53945
JB
2338
2339 /* no fb bound */
94352cf9 2340 if (!fb) {
a5071c2f 2341 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2342 return 0;
2343 }
2344
7eb552ae 2345 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2346 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2347 plane_name(intel_crtc->plane),
2348 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2349 return -EINVAL;
79e53945
JB
2350 }
2351
5c3b82e2 2352 mutex_lock(&dev->struct_mutex);
265db958 2353 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2354 to_intel_framebuffer(fb)->obj,
919926ae 2355 NULL);
5c3b82e2
CW
2356 if (ret != 0) {
2357 mutex_unlock(&dev->struct_mutex);
a5071c2f 2358 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2359 return ret;
2360 }
79e53945 2361
bb2043de
DL
2362 /*
2363 * Update pipe size and adjust fitter if needed: the reason for this is
2364 * that in compute_mode_changes we check the native mode (not the pfit
2365 * mode) to see if we can flip rather than do a full mode set. In the
2366 * fastboot case, we'll flip, but if we don't update the pipesrc and
2367 * pfit state, we'll end up with a big fb scanned out into the wrong
2368 * sized surface.
2369 *
2370 * To fix this properly, we need to hoist the checks up into
2371 * compute_mode_changes (or above), check the actual pfit state and
2372 * whether the platform allows pfit disable with pipe active, and only
2373 * then update the pipesrc and pfit state, even on the flip path.
2374 */
4d6a3e63 2375 if (i915_fastboot) {
d7bf63f2
DL
2376 const struct drm_display_mode *adjusted_mode =
2377 &intel_crtc->config.adjusted_mode;
2378
4d6a3e63 2379 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2380 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2381 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2382 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2383 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2384 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2385 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2386 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2387 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2388 }
0637d60d
JB
2389 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2390 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2391 }
2392
94352cf9 2393 ret = dev_priv->display.update_plane(crtc, fb, x, y);
4e6cfefc 2394 if (ret) {
94352cf9 2395 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2396 mutex_unlock(&dev->struct_mutex);
a5071c2f 2397 DRM_ERROR("failed to update base address\n");
4e6cfefc 2398 return ret;
79e53945 2399 }
3c4fdcfb 2400
94352cf9
DV
2401 old_fb = crtc->fb;
2402 crtc->fb = fb;
6c4c86f5
DV
2403 crtc->x = x;
2404 crtc->y = y;
94352cf9 2405
b7f1de28 2406 if (old_fb) {
d7697eea
DV
2407 if (intel_crtc->active && old_fb != fb)
2408 intel_wait_for_vblank(dev, intel_crtc->pipe);
1690e1eb 2409 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
b7f1de28 2410 }
652c393a 2411
6b8e6ed0 2412 intel_update_fbc(dev);
4906557e 2413 intel_edp_psr_update(dev);
5c3b82e2 2414 mutex_unlock(&dev->struct_mutex);
79e53945 2415
198598d0 2416 intel_crtc_update_sarea_pos(crtc, x, y);
5c3b82e2
CW
2417
2418 return 0;
79e53945
JB
2419}
2420
5e84e1a4
ZW
2421static void intel_fdi_normal_train(struct drm_crtc *crtc)
2422{
2423 struct drm_device *dev = crtc->dev;
2424 struct drm_i915_private *dev_priv = dev->dev_private;
2425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2426 int pipe = intel_crtc->pipe;
2427 u32 reg, temp;
2428
2429 /* enable normal train */
2430 reg = FDI_TX_CTL(pipe);
2431 temp = I915_READ(reg);
61e499bf 2432 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2433 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2434 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2435 } else {
2436 temp &= ~FDI_LINK_TRAIN_NONE;
2437 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2438 }
5e84e1a4
ZW
2439 I915_WRITE(reg, temp);
2440
2441 reg = FDI_RX_CTL(pipe);
2442 temp = I915_READ(reg);
2443 if (HAS_PCH_CPT(dev)) {
2444 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2445 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2446 } else {
2447 temp &= ~FDI_LINK_TRAIN_NONE;
2448 temp |= FDI_LINK_TRAIN_NONE;
2449 }
2450 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2451
2452 /* wait one idle pattern time */
2453 POSTING_READ(reg);
2454 udelay(1000);
357555c0
JB
2455
2456 /* IVB wants error correction enabled */
2457 if (IS_IVYBRIDGE(dev))
2458 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2459 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2460}
2461
1fbc0d78 2462static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2463{
1fbc0d78
DV
2464 return crtc->base.enabled && crtc->active &&
2465 crtc->config.has_pch_encoder;
1e833f40
DV
2466}
2467
01a415fd
DV
2468static void ivb_modeset_global_resources(struct drm_device *dev)
2469{
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *pipe_B_crtc =
2472 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2473 struct intel_crtc *pipe_C_crtc =
2474 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2475 uint32_t temp;
2476
1e833f40
DV
2477 /*
2478 * When everything is off disable fdi C so that we could enable fdi B
2479 * with all lanes. Note that we don't care about enabled pipes without
2480 * an enabled pch encoder.
2481 */
2482 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2483 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2484 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2485 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2486
2487 temp = I915_READ(SOUTH_CHICKEN1);
2488 temp &= ~FDI_BC_BIFURCATION_SELECT;
2489 DRM_DEBUG_KMS("disabling fdi C rx\n");
2490 I915_WRITE(SOUTH_CHICKEN1, temp);
2491 }
2492}
2493
8db9d77b
ZW
2494/* The FDI link training functions for ILK/Ibexpeak. */
2495static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2496{
2497 struct drm_device *dev = crtc->dev;
2498 struct drm_i915_private *dev_priv = dev->dev_private;
2499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2500 int pipe = intel_crtc->pipe;
0fc932b8 2501 int plane = intel_crtc->plane;
5eddb70b 2502 u32 reg, temp, tries;
8db9d77b 2503
0fc932b8
JB
2504 /* FDI needs bits from pipe & plane first */
2505 assert_pipe_enabled(dev_priv, pipe);
2506 assert_plane_enabled(dev_priv, plane);
2507
e1a44743
AJ
2508 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2509 for train result */
5eddb70b
CW
2510 reg = FDI_RX_IMR(pipe);
2511 temp = I915_READ(reg);
e1a44743
AJ
2512 temp &= ~FDI_RX_SYMBOL_LOCK;
2513 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2514 I915_WRITE(reg, temp);
2515 I915_READ(reg);
e1a44743
AJ
2516 udelay(150);
2517
8db9d77b 2518 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2519 reg = FDI_TX_CTL(pipe);
2520 temp = I915_READ(reg);
627eb5a3
DV
2521 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2522 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2523 temp &= ~FDI_LINK_TRAIN_NONE;
2524 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2525 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2526
5eddb70b
CW
2527 reg = FDI_RX_CTL(pipe);
2528 temp = I915_READ(reg);
8db9d77b
ZW
2529 temp &= ~FDI_LINK_TRAIN_NONE;
2530 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2531 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2532
2533 POSTING_READ(reg);
8db9d77b
ZW
2534 udelay(150);
2535
5b2adf89 2536 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2537 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2538 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2539 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2540
5eddb70b 2541 reg = FDI_RX_IIR(pipe);
e1a44743 2542 for (tries = 0; tries < 5; tries++) {
5eddb70b 2543 temp = I915_READ(reg);
8db9d77b
ZW
2544 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2545
2546 if ((temp & FDI_RX_BIT_LOCK)) {
2547 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2548 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2549 break;
2550 }
8db9d77b 2551 }
e1a44743 2552 if (tries == 5)
5eddb70b 2553 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2554
2555 /* Train 2 */
5eddb70b
CW
2556 reg = FDI_TX_CTL(pipe);
2557 temp = I915_READ(reg);
8db9d77b
ZW
2558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2560 I915_WRITE(reg, temp);
8db9d77b 2561
5eddb70b
CW
2562 reg = FDI_RX_CTL(pipe);
2563 temp = I915_READ(reg);
8db9d77b
ZW
2564 temp &= ~FDI_LINK_TRAIN_NONE;
2565 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2566 I915_WRITE(reg, temp);
8db9d77b 2567
5eddb70b
CW
2568 POSTING_READ(reg);
2569 udelay(150);
8db9d77b 2570
5eddb70b 2571 reg = FDI_RX_IIR(pipe);
e1a44743 2572 for (tries = 0; tries < 5; tries++) {
5eddb70b 2573 temp = I915_READ(reg);
8db9d77b
ZW
2574 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2575
2576 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2577 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2578 DRM_DEBUG_KMS("FDI train 2 done.\n");
2579 break;
2580 }
8db9d77b 2581 }
e1a44743 2582 if (tries == 5)
5eddb70b 2583 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2584
2585 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2586
8db9d77b
ZW
2587}
2588
0206e353 2589static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2590 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2591 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2592 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2593 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2594};
2595
2596/* The FDI link training functions for SNB/Cougarpoint. */
2597static void gen6_fdi_link_train(struct drm_crtc *crtc)
2598{
2599 struct drm_device *dev = crtc->dev;
2600 struct drm_i915_private *dev_priv = dev->dev_private;
2601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2602 int pipe = intel_crtc->pipe;
fa37d39e 2603 u32 reg, temp, i, retry;
8db9d77b 2604
e1a44743
AJ
2605 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2606 for train result */
5eddb70b
CW
2607 reg = FDI_RX_IMR(pipe);
2608 temp = I915_READ(reg);
e1a44743
AJ
2609 temp &= ~FDI_RX_SYMBOL_LOCK;
2610 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2611 I915_WRITE(reg, temp);
2612
2613 POSTING_READ(reg);
e1a44743
AJ
2614 udelay(150);
2615
8db9d77b 2616 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2617 reg = FDI_TX_CTL(pipe);
2618 temp = I915_READ(reg);
627eb5a3
DV
2619 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2620 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2621 temp &= ~FDI_LINK_TRAIN_NONE;
2622 temp |= FDI_LINK_TRAIN_PATTERN_1;
2623 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2624 /* SNB-B */
2625 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2626 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2627
d74cf324
DV
2628 I915_WRITE(FDI_RX_MISC(pipe),
2629 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2630
5eddb70b
CW
2631 reg = FDI_RX_CTL(pipe);
2632 temp = I915_READ(reg);
8db9d77b
ZW
2633 if (HAS_PCH_CPT(dev)) {
2634 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2635 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2636 } else {
2637 temp &= ~FDI_LINK_TRAIN_NONE;
2638 temp |= FDI_LINK_TRAIN_PATTERN_1;
2639 }
5eddb70b
CW
2640 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2641
2642 POSTING_READ(reg);
8db9d77b
ZW
2643 udelay(150);
2644
0206e353 2645 for (i = 0; i < 4; i++) {
5eddb70b
CW
2646 reg = FDI_TX_CTL(pipe);
2647 temp = I915_READ(reg);
8db9d77b
ZW
2648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2649 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2650 I915_WRITE(reg, temp);
2651
2652 POSTING_READ(reg);
8db9d77b
ZW
2653 udelay(500);
2654
fa37d39e
SP
2655 for (retry = 0; retry < 5; retry++) {
2656 reg = FDI_RX_IIR(pipe);
2657 temp = I915_READ(reg);
2658 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2659 if (temp & FDI_RX_BIT_LOCK) {
2660 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2661 DRM_DEBUG_KMS("FDI train 1 done.\n");
2662 break;
2663 }
2664 udelay(50);
8db9d77b 2665 }
fa37d39e
SP
2666 if (retry < 5)
2667 break;
8db9d77b
ZW
2668 }
2669 if (i == 4)
5eddb70b 2670 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2671
2672 /* Train 2 */
5eddb70b
CW
2673 reg = FDI_TX_CTL(pipe);
2674 temp = I915_READ(reg);
8db9d77b
ZW
2675 temp &= ~FDI_LINK_TRAIN_NONE;
2676 temp |= FDI_LINK_TRAIN_PATTERN_2;
2677 if (IS_GEN6(dev)) {
2678 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2679 /* SNB-B */
2680 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2681 }
5eddb70b 2682 I915_WRITE(reg, temp);
8db9d77b 2683
5eddb70b
CW
2684 reg = FDI_RX_CTL(pipe);
2685 temp = I915_READ(reg);
8db9d77b
ZW
2686 if (HAS_PCH_CPT(dev)) {
2687 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2688 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2689 } else {
2690 temp &= ~FDI_LINK_TRAIN_NONE;
2691 temp |= FDI_LINK_TRAIN_PATTERN_2;
2692 }
5eddb70b
CW
2693 I915_WRITE(reg, temp);
2694
2695 POSTING_READ(reg);
8db9d77b
ZW
2696 udelay(150);
2697
0206e353 2698 for (i = 0; i < 4; i++) {
5eddb70b
CW
2699 reg = FDI_TX_CTL(pipe);
2700 temp = I915_READ(reg);
8db9d77b
ZW
2701 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2702 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2703 I915_WRITE(reg, temp);
2704
2705 POSTING_READ(reg);
8db9d77b
ZW
2706 udelay(500);
2707
fa37d39e
SP
2708 for (retry = 0; retry < 5; retry++) {
2709 reg = FDI_RX_IIR(pipe);
2710 temp = I915_READ(reg);
2711 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2712 if (temp & FDI_RX_SYMBOL_LOCK) {
2713 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2714 DRM_DEBUG_KMS("FDI train 2 done.\n");
2715 break;
2716 }
2717 udelay(50);
8db9d77b 2718 }
fa37d39e
SP
2719 if (retry < 5)
2720 break;
8db9d77b
ZW
2721 }
2722 if (i == 4)
5eddb70b 2723 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2724
2725 DRM_DEBUG_KMS("FDI train done.\n");
2726}
2727
357555c0
JB
2728/* Manual link training for Ivy Bridge A0 parts */
2729static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2730{
2731 struct drm_device *dev = crtc->dev;
2732 struct drm_i915_private *dev_priv = dev->dev_private;
2733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2734 int pipe = intel_crtc->pipe;
139ccd3f 2735 u32 reg, temp, i, j;
357555c0
JB
2736
2737 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2738 for train result */
2739 reg = FDI_RX_IMR(pipe);
2740 temp = I915_READ(reg);
2741 temp &= ~FDI_RX_SYMBOL_LOCK;
2742 temp &= ~FDI_RX_BIT_LOCK;
2743 I915_WRITE(reg, temp);
2744
2745 POSTING_READ(reg);
2746 udelay(150);
2747
01a415fd
DV
2748 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2749 I915_READ(FDI_RX_IIR(pipe)));
2750
139ccd3f
JB
2751 /* Try each vswing and preemphasis setting twice before moving on */
2752 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2753 /* disable first in case we need to retry */
2754 reg = FDI_TX_CTL(pipe);
2755 temp = I915_READ(reg);
2756 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2757 temp &= ~FDI_TX_ENABLE;
2758 I915_WRITE(reg, temp);
357555c0 2759
139ccd3f
JB
2760 reg = FDI_RX_CTL(pipe);
2761 temp = I915_READ(reg);
2762 temp &= ~FDI_LINK_TRAIN_AUTO;
2763 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2764 temp &= ~FDI_RX_ENABLE;
2765 I915_WRITE(reg, temp);
357555c0 2766
139ccd3f 2767 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
2768 reg = FDI_TX_CTL(pipe);
2769 temp = I915_READ(reg);
139ccd3f
JB
2770 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2771 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2772 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 2773 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
2774 temp |= snb_b_fdi_train_param[j/2];
2775 temp |= FDI_COMPOSITE_SYNC;
2776 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 2777
139ccd3f
JB
2778 I915_WRITE(FDI_RX_MISC(pipe),
2779 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 2780
139ccd3f 2781 reg = FDI_RX_CTL(pipe);
357555c0 2782 temp = I915_READ(reg);
139ccd3f
JB
2783 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2784 temp |= FDI_COMPOSITE_SYNC;
2785 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 2786
139ccd3f
JB
2787 POSTING_READ(reg);
2788 udelay(1); /* should be 0.5us */
357555c0 2789
139ccd3f
JB
2790 for (i = 0; i < 4; i++) {
2791 reg = FDI_RX_IIR(pipe);
2792 temp = I915_READ(reg);
2793 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2794
139ccd3f
JB
2795 if (temp & FDI_RX_BIT_LOCK ||
2796 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2797 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2798 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2799 i);
2800 break;
2801 }
2802 udelay(1); /* should be 0.5us */
2803 }
2804 if (i == 4) {
2805 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2806 continue;
2807 }
357555c0 2808
139ccd3f 2809 /* Train 2 */
357555c0
JB
2810 reg = FDI_TX_CTL(pipe);
2811 temp = I915_READ(reg);
139ccd3f
JB
2812 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2813 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2814 I915_WRITE(reg, temp);
2815
2816 reg = FDI_RX_CTL(pipe);
2817 temp = I915_READ(reg);
2818 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2819 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
2820 I915_WRITE(reg, temp);
2821
2822 POSTING_READ(reg);
139ccd3f 2823 udelay(2); /* should be 1.5us */
357555c0 2824
139ccd3f
JB
2825 for (i = 0; i < 4; i++) {
2826 reg = FDI_RX_IIR(pipe);
2827 temp = I915_READ(reg);
2828 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2829
139ccd3f
JB
2830 if (temp & FDI_RX_SYMBOL_LOCK ||
2831 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2832 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2833 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2834 i);
2835 goto train_done;
2836 }
2837 udelay(2); /* should be 1.5us */
357555c0 2838 }
139ccd3f
JB
2839 if (i == 4)
2840 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 2841 }
357555c0 2842
139ccd3f 2843train_done:
357555c0
JB
2844 DRM_DEBUG_KMS("FDI train done.\n");
2845}
2846
88cefb6c 2847static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 2848{
88cefb6c 2849 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 2850 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 2851 int pipe = intel_crtc->pipe;
5eddb70b 2852 u32 reg, temp;
79e53945 2853
c64e311e 2854
c98e9dcf 2855 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2856 reg = FDI_RX_CTL(pipe);
2857 temp = I915_READ(reg);
627eb5a3
DV
2858 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2859 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 2860 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
2861 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2862
2863 POSTING_READ(reg);
c98e9dcf
JB
2864 udelay(200);
2865
2866 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2867 temp = I915_READ(reg);
2868 I915_WRITE(reg, temp | FDI_PCDCLK);
2869
2870 POSTING_READ(reg);
c98e9dcf
JB
2871 udelay(200);
2872
20749730
PZ
2873 /* Enable CPU FDI TX PLL, always on for Ironlake */
2874 reg = FDI_TX_CTL(pipe);
2875 temp = I915_READ(reg);
2876 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2877 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 2878
20749730
PZ
2879 POSTING_READ(reg);
2880 udelay(100);
6be4a607 2881 }
0e23b99d
JB
2882}
2883
88cefb6c
DV
2884static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2885{
2886 struct drm_device *dev = intel_crtc->base.dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
2888 int pipe = intel_crtc->pipe;
2889 u32 reg, temp;
2890
2891 /* Switch from PCDclk to Rawclk */
2892 reg = FDI_RX_CTL(pipe);
2893 temp = I915_READ(reg);
2894 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2895
2896 /* Disable CPU FDI TX PLL */
2897 reg = FDI_TX_CTL(pipe);
2898 temp = I915_READ(reg);
2899 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2900
2901 POSTING_READ(reg);
2902 udelay(100);
2903
2904 reg = FDI_RX_CTL(pipe);
2905 temp = I915_READ(reg);
2906 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2907
2908 /* Wait for the clocks to turn off. */
2909 POSTING_READ(reg);
2910 udelay(100);
2911}
2912
0fc932b8
JB
2913static void ironlake_fdi_disable(struct drm_crtc *crtc)
2914{
2915 struct drm_device *dev = crtc->dev;
2916 struct drm_i915_private *dev_priv = dev->dev_private;
2917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2918 int pipe = intel_crtc->pipe;
2919 u32 reg, temp;
2920
2921 /* disable CPU FDI tx and PCH FDI rx */
2922 reg = FDI_TX_CTL(pipe);
2923 temp = I915_READ(reg);
2924 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2925 POSTING_READ(reg);
2926
2927 reg = FDI_RX_CTL(pipe);
2928 temp = I915_READ(reg);
2929 temp &= ~(0x7 << 16);
dfd07d72 2930 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2931 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2932
2933 POSTING_READ(reg);
2934 udelay(100);
2935
2936 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
2937 if (HAS_PCH_IBX(dev)) {
2938 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 2939 }
0fc932b8
JB
2940
2941 /* still set train pattern 1 */
2942 reg = FDI_TX_CTL(pipe);
2943 temp = I915_READ(reg);
2944 temp &= ~FDI_LINK_TRAIN_NONE;
2945 temp |= FDI_LINK_TRAIN_PATTERN_1;
2946 I915_WRITE(reg, temp);
2947
2948 reg = FDI_RX_CTL(pipe);
2949 temp = I915_READ(reg);
2950 if (HAS_PCH_CPT(dev)) {
2951 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2952 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2953 } else {
2954 temp &= ~FDI_LINK_TRAIN_NONE;
2955 temp |= FDI_LINK_TRAIN_PATTERN_1;
2956 }
2957 /* BPC in FDI rx is consistent with that in PIPECONF */
2958 temp &= ~(0x07 << 16);
dfd07d72 2959 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2960 I915_WRITE(reg, temp);
2961
2962 POSTING_READ(reg);
2963 udelay(100);
2964}
2965
5bb61643
CW
2966static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2967{
2968 struct drm_device *dev = crtc->dev;
2969 struct drm_i915_private *dev_priv = dev->dev_private;
10d83730 2970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5bb61643
CW
2971 unsigned long flags;
2972 bool pending;
2973
10d83730
VS
2974 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2975 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
5bb61643
CW
2976 return false;
2977
2978 spin_lock_irqsave(&dev->event_lock, flags);
2979 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2980 spin_unlock_irqrestore(&dev->event_lock, flags);
2981
2982 return pending;
2983}
2984
5dce5b93
CW
2985bool intel_has_pending_fb_unpin(struct drm_device *dev)
2986{
2987 struct intel_crtc *crtc;
2988
2989 /* Note that we don't need to be called with mode_config.lock here
2990 * as our list of CRTC objects is static for the lifetime of the
2991 * device and so cannot disappear as we iterate. Similarly, we can
2992 * happily treat the predicates as racy, atomic checks as userspace
2993 * cannot claim and pin a new fb without at least acquring the
2994 * struct_mutex and so serialising with us.
2995 */
2996 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
2997 if (atomic_read(&crtc->unpin_work_count) == 0)
2998 continue;
2999
3000 if (crtc->unpin_work)
3001 intel_wait_for_vblank(dev, crtc->pipe);
3002
3003 return true;
3004 }
3005
3006 return false;
3007}
3008
e6c3a2a6
CW
3009static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3010{
0f91128d 3011 struct drm_device *dev = crtc->dev;
5bb61643 3012 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6
CW
3013
3014 if (crtc->fb == NULL)
3015 return;
3016
2c10d571
DV
3017 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3018
5bb61643
CW
3019 wait_event(dev_priv->pending_flip_queue,
3020 !intel_crtc_has_pending_flip(crtc));
3021
0f91128d
CW
3022 mutex_lock(&dev->struct_mutex);
3023 intel_finish_fb(crtc->fb);
3024 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3025}
3026
e615efe4
ED
3027/* Program iCLKIP clock to the desired frequency */
3028static void lpt_program_iclkip(struct drm_crtc *crtc)
3029{
3030 struct drm_device *dev = crtc->dev;
3031 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3032 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3033 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3034 u32 temp;
3035
09153000
DV
3036 mutex_lock(&dev_priv->dpio_lock);
3037
e615efe4
ED
3038 /* It is necessary to ungate the pixclk gate prior to programming
3039 * the divisors, and gate it back when it is done.
3040 */
3041 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3042
3043 /* Disable SSCCTL */
3044 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3045 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3046 SBI_SSCCTL_DISABLE,
3047 SBI_ICLK);
e615efe4
ED
3048
3049 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3050 if (clock == 20000) {
e615efe4
ED
3051 auxdiv = 1;
3052 divsel = 0x41;
3053 phaseinc = 0x20;
3054 } else {
3055 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3056 * but the adjusted_mode->crtc_clock in in KHz. To get the
3057 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3058 * convert the virtual clock precision to KHz here for higher
3059 * precision.
3060 */
3061 u32 iclk_virtual_root_freq = 172800 * 1000;
3062 u32 iclk_pi_range = 64;
3063 u32 desired_divisor, msb_divisor_value, pi_value;
3064
12d7ceed 3065 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3066 msb_divisor_value = desired_divisor / iclk_pi_range;
3067 pi_value = desired_divisor % iclk_pi_range;
3068
3069 auxdiv = 0;
3070 divsel = msb_divisor_value - 2;
3071 phaseinc = pi_value;
3072 }
3073
3074 /* This should not happen with any sane values */
3075 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3076 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3077 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3078 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3079
3080 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3081 clock,
e615efe4
ED
3082 auxdiv,
3083 divsel,
3084 phasedir,
3085 phaseinc);
3086
3087 /* Program SSCDIVINTPHASE6 */
988d6ee8 3088 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3089 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3090 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3091 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3092 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3093 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3094 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3095 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3096
3097 /* Program SSCAUXDIV */
988d6ee8 3098 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3099 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3100 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3101 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3102
3103 /* Enable modulator and associated divider */
988d6ee8 3104 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3105 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3106 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3107
3108 /* Wait for initialization time */
3109 udelay(24);
3110
3111 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3112
3113 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3114}
3115
275f01b2
DV
3116static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3117 enum pipe pch_transcoder)
3118{
3119 struct drm_device *dev = crtc->base.dev;
3120 struct drm_i915_private *dev_priv = dev->dev_private;
3121 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3122
3123 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3124 I915_READ(HTOTAL(cpu_transcoder)));
3125 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3126 I915_READ(HBLANK(cpu_transcoder)));
3127 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3128 I915_READ(HSYNC(cpu_transcoder)));
3129
3130 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3131 I915_READ(VTOTAL(cpu_transcoder)));
3132 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3133 I915_READ(VBLANK(cpu_transcoder)));
3134 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3135 I915_READ(VSYNC(cpu_transcoder)));
3136 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3137 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3138}
3139
1fbc0d78
DV
3140static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3141{
3142 struct drm_i915_private *dev_priv = dev->dev_private;
3143 uint32_t temp;
3144
3145 temp = I915_READ(SOUTH_CHICKEN1);
3146 if (temp & FDI_BC_BIFURCATION_SELECT)
3147 return;
3148
3149 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3150 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3151
3152 temp |= FDI_BC_BIFURCATION_SELECT;
3153 DRM_DEBUG_KMS("enabling fdi C rx\n");
3154 I915_WRITE(SOUTH_CHICKEN1, temp);
3155 POSTING_READ(SOUTH_CHICKEN1);
3156}
3157
3158static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3159{
3160 struct drm_device *dev = intel_crtc->base.dev;
3161 struct drm_i915_private *dev_priv = dev->dev_private;
3162
3163 switch (intel_crtc->pipe) {
3164 case PIPE_A:
3165 break;
3166 case PIPE_B:
3167 if (intel_crtc->config.fdi_lanes > 2)
3168 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3169 else
3170 cpt_enable_fdi_bc_bifurcation(dev);
3171
3172 break;
3173 case PIPE_C:
3174 cpt_enable_fdi_bc_bifurcation(dev);
3175
3176 break;
3177 default:
3178 BUG();
3179 }
3180}
3181
f67a559d
JB
3182/*
3183 * Enable PCH resources required for PCH ports:
3184 * - PCH PLLs
3185 * - FDI training & RX/TX
3186 * - update transcoder timings
3187 * - DP transcoding bits
3188 * - transcoder
3189 */
3190static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3191{
3192 struct drm_device *dev = crtc->dev;
3193 struct drm_i915_private *dev_priv = dev->dev_private;
3194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3195 int pipe = intel_crtc->pipe;
ee7b9f93 3196 u32 reg, temp;
2c07245f 3197
ab9412ba 3198 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3199
1fbc0d78
DV
3200 if (IS_IVYBRIDGE(dev))
3201 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3202
cd986abb
DV
3203 /* Write the TU size bits before fdi link training, so that error
3204 * detection works. */
3205 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3206 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3207
c98e9dcf 3208 /* For PCH output, training FDI link */
674cf967 3209 dev_priv->display.fdi_link_train(crtc);
2c07245f 3210
3ad8a208
DV
3211 /* We need to program the right clock selection before writing the pixel
3212 * mutliplier into the DPLL. */
303b81e0 3213 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3214 u32 sel;
4b645f14 3215
c98e9dcf 3216 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3217 temp |= TRANS_DPLL_ENABLE(pipe);
3218 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3219 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3220 temp |= sel;
3221 else
3222 temp &= ~sel;
c98e9dcf 3223 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3224 }
5eddb70b 3225
3ad8a208
DV
3226 /* XXX: pch pll's can be enabled any time before we enable the PCH
3227 * transcoder, and we actually should do this to not upset any PCH
3228 * transcoder that already use the clock when we share it.
3229 *
3230 * Note that enable_shared_dpll tries to do the right thing, but
3231 * get_shared_dpll unconditionally resets the pll - we need that to have
3232 * the right LVDS enable sequence. */
3233 ironlake_enable_shared_dpll(intel_crtc);
3234
d9b6cb56
JB
3235 /* set transcoder timing, panel must allow it */
3236 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3237 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3238
303b81e0 3239 intel_fdi_normal_train(crtc);
5e84e1a4 3240
c98e9dcf
JB
3241 /* For PCH DP, enable TRANS_DP_CTL */
3242 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3243 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3244 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3245 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3246 reg = TRANS_DP_CTL(pipe);
3247 temp = I915_READ(reg);
3248 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3249 TRANS_DP_SYNC_MASK |
3250 TRANS_DP_BPC_MASK);
5eddb70b
CW
3251 temp |= (TRANS_DP_OUTPUT_ENABLE |
3252 TRANS_DP_ENH_FRAMING);
9325c9f0 3253 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3254
3255 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3256 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3257 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3258 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3259
3260 switch (intel_trans_dp_port_sel(crtc)) {
3261 case PCH_DP_B:
5eddb70b 3262 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3263 break;
3264 case PCH_DP_C:
5eddb70b 3265 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3266 break;
3267 case PCH_DP_D:
5eddb70b 3268 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3269 break;
3270 default:
e95d41e1 3271 BUG();
32f9d658 3272 }
2c07245f 3273
5eddb70b 3274 I915_WRITE(reg, temp);
6be4a607 3275 }
b52eb4dc 3276
b8a4f404 3277 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3278}
3279
1507e5bd
PZ
3280static void lpt_pch_enable(struct drm_crtc *crtc)
3281{
3282 struct drm_device *dev = crtc->dev;
3283 struct drm_i915_private *dev_priv = dev->dev_private;
3284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3285 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3286
ab9412ba 3287 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3288
8c52b5e8 3289 lpt_program_iclkip(crtc);
1507e5bd 3290
0540e488 3291 /* Set transcoder timing. */
275f01b2 3292 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3293
937bb610 3294 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3295}
3296
e2b78267 3297static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3298{
e2b78267 3299 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3300
3301 if (pll == NULL)
3302 return;
3303
3304 if (pll->refcount == 0) {
46edb027 3305 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3306 return;
3307 }
3308
f4a091c7
DV
3309 if (--pll->refcount == 0) {
3310 WARN_ON(pll->on);
3311 WARN_ON(pll->active);
3312 }
3313
a43f6e0f 3314 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3315}
3316
b89a1d39 3317static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3318{
e2b78267
DV
3319 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3320 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3321 enum intel_dpll_id i;
ee7b9f93 3322
ee7b9f93 3323 if (pll) {
46edb027
DV
3324 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3325 crtc->base.base.id, pll->name);
e2b78267 3326 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3327 }
3328
98b6bd99
DV
3329 if (HAS_PCH_IBX(dev_priv->dev)) {
3330 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3331 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3332 pll = &dev_priv->shared_dplls[i];
98b6bd99 3333
46edb027
DV
3334 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3335 crtc->base.base.id, pll->name);
98b6bd99
DV
3336
3337 goto found;
3338 }
3339
e72f9fbf
DV
3340 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3341 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3342
3343 /* Only want to check enabled timings first */
3344 if (pll->refcount == 0)
3345 continue;
3346
b89a1d39
DV
3347 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3348 sizeof(pll->hw_state)) == 0) {
46edb027 3349 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3350 crtc->base.base.id,
46edb027 3351 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3352
3353 goto found;
3354 }
3355 }
3356
3357 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3358 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3359 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3360 if (pll->refcount == 0) {
46edb027
DV
3361 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3362 crtc->base.base.id, pll->name);
ee7b9f93
JB
3363 goto found;
3364 }
3365 }
3366
3367 return NULL;
3368
3369found:
a43f6e0f 3370 crtc->config.shared_dpll = i;
46edb027
DV
3371 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3372 pipe_name(crtc->pipe));
ee7b9f93 3373
cdbd2316 3374 if (pll->active == 0) {
66e985c0
DV
3375 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3376 sizeof(pll->hw_state));
3377
46edb027 3378 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3379 WARN_ON(pll->on);
e9d6944e 3380 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3381
15bdd4cf 3382 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3383 }
3384 pll->refcount++;
e04c7350 3385
ee7b9f93
JB
3386 return pll;
3387}
3388
a1520318 3389static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3390{
3391 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3392 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3393 u32 temp;
3394
3395 temp = I915_READ(dslreg);
3396 udelay(500);
3397 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3398 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3399 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3400 }
3401}
3402
b074cec8
JB
3403static void ironlake_pfit_enable(struct intel_crtc *crtc)
3404{
3405 struct drm_device *dev = crtc->base.dev;
3406 struct drm_i915_private *dev_priv = dev->dev_private;
3407 int pipe = crtc->pipe;
3408
fd4daa9c 3409 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3410 /* Force use of hard-coded filter coefficients
3411 * as some pre-programmed values are broken,
3412 * e.g. x201.
3413 */
3414 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3415 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3416 PF_PIPE_SEL_IVB(pipe));
3417 else
3418 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3419 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3420 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3421 }
3422}
3423
bb53d4ae
VS
3424static void intel_enable_planes(struct drm_crtc *crtc)
3425{
3426 struct drm_device *dev = crtc->dev;
3427 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3428 struct intel_plane *intel_plane;
3429
3430 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3431 if (intel_plane->pipe == pipe)
3432 intel_plane_restore(&intel_plane->base);
3433}
3434
3435static void intel_disable_planes(struct drm_crtc *crtc)
3436{
3437 struct drm_device *dev = crtc->dev;
3438 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3439 struct intel_plane *intel_plane;
3440
3441 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3442 if (intel_plane->pipe == pipe)
3443 intel_plane_disable(&intel_plane->base);
3444}
3445
20bc8673 3446void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3447{
3448 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3449
3450 if (!crtc->config.ips_enabled)
3451 return;
3452
3453 /* We can only enable IPS after we enable a plane and wait for a vblank.
3454 * We guarantee that the plane is enabled by calling intel_enable_ips
3455 * only after intel_enable_plane. And intel_enable_plane already waits
3456 * for a vblank, so all we need to do here is to enable the IPS bit. */
3457 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3458 if (IS_BROADWELL(crtc->base.dev)) {
3459 mutex_lock(&dev_priv->rps.hw_lock);
3460 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3461 mutex_unlock(&dev_priv->rps.hw_lock);
3462 /* Quoting Art Runyan: "its not safe to expect any particular
3463 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3464 * mailbox." Moreover, the mailbox may return a bogus state,
3465 * so we need to just enable it and continue on.
2a114cc1
BW
3466 */
3467 } else {
3468 I915_WRITE(IPS_CTL, IPS_ENABLE);
3469 /* The bit only becomes 1 in the next vblank, so this wait here
3470 * is essentially intel_wait_for_vblank. If we don't have this
3471 * and don't wait for vblanks until the end of crtc_enable, then
3472 * the HW state readout code will complain that the expected
3473 * IPS_CTL value is not the one we read. */
3474 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3475 DRM_ERROR("Timed out waiting for IPS enable\n");
3476 }
d77e4531
PZ
3477}
3478
20bc8673 3479void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3480{
3481 struct drm_device *dev = crtc->base.dev;
3482 struct drm_i915_private *dev_priv = dev->dev_private;
3483
3484 if (!crtc->config.ips_enabled)
3485 return;
3486
3487 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3488 if (IS_BROADWELL(crtc->base.dev)) {
3489 mutex_lock(&dev_priv->rps.hw_lock);
3490 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3491 mutex_unlock(&dev_priv->rps.hw_lock);
e59150dc 3492 } else {
2a114cc1 3493 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3494 POSTING_READ(IPS_CTL);
3495 }
d77e4531
PZ
3496
3497 /* We need to wait for a vblank before we can disable the plane. */
3498 intel_wait_for_vblank(dev, crtc->pipe);
3499}
3500
3501/** Loads the palette/gamma unit for the CRTC with the prepared values */
3502static void intel_crtc_load_lut(struct drm_crtc *crtc)
3503{
3504 struct drm_device *dev = crtc->dev;
3505 struct drm_i915_private *dev_priv = dev->dev_private;
3506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3507 enum pipe pipe = intel_crtc->pipe;
3508 int palreg = PALETTE(pipe);
3509 int i;
3510 bool reenable_ips = false;
3511
3512 /* The clocks have to be on to load the palette. */
3513 if (!crtc->enabled || !intel_crtc->active)
3514 return;
3515
3516 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3517 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3518 assert_dsi_pll_enabled(dev_priv);
3519 else
3520 assert_pll_enabled(dev_priv, pipe);
3521 }
3522
3523 /* use legacy palette for Ironlake */
3524 if (HAS_PCH_SPLIT(dev))
3525 palreg = LGC_PALETTE(pipe);
3526
3527 /* Workaround : Do not read or write the pipe palette/gamma data while
3528 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3529 */
41e6fc4c 3530 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3531 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3532 GAMMA_MODE_MODE_SPLIT)) {
3533 hsw_disable_ips(intel_crtc);
3534 reenable_ips = true;
3535 }
3536
3537 for (i = 0; i < 256; i++) {
3538 I915_WRITE(palreg + 4 * i,
3539 (intel_crtc->lut_r[i] << 16) |
3540 (intel_crtc->lut_g[i] << 8) |
3541 intel_crtc->lut_b[i]);
3542 }
3543
3544 if (reenable_ips)
3545 hsw_enable_ips(intel_crtc);
3546}
3547
f67a559d
JB
3548static void ironlake_crtc_enable(struct drm_crtc *crtc)
3549{
3550 struct drm_device *dev = crtc->dev;
3551 struct drm_i915_private *dev_priv = dev->dev_private;
3552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3553 struct intel_encoder *encoder;
f67a559d
JB
3554 int pipe = intel_crtc->pipe;
3555 int plane = intel_crtc->plane;
f67a559d 3556
08a48469
DV
3557 WARN_ON(!crtc->enabled);
3558
f67a559d
JB
3559 if (intel_crtc->active)
3560 return;
3561
3562 intel_crtc->active = true;
8664281b
PZ
3563
3564 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3565 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3566
f6736a1a 3567 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3568 if (encoder->pre_enable)
3569 encoder->pre_enable(encoder);
f67a559d 3570
5bfe2ac0 3571 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3572 /* Note: FDI PLL enabling _must_ be done before we enable the
3573 * cpu pipes, hence this is separate from all the other fdi/pch
3574 * enabling. */
88cefb6c 3575 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3576 } else {
3577 assert_fdi_tx_disabled(dev_priv, pipe);
3578 assert_fdi_rx_disabled(dev_priv, pipe);
3579 }
f67a559d 3580
b074cec8 3581 ironlake_pfit_enable(intel_crtc);
f67a559d 3582
9c54c0dd
JB
3583 /*
3584 * On ILK+ LUT must be loaded before the pipe is running but with
3585 * clocks enabled
3586 */
3587 intel_crtc_load_lut(crtc);
3588
f37fcc2a 3589 intel_update_watermarks(crtc);
5bfe2ac0 3590 intel_enable_pipe(dev_priv, pipe,
23538ef1 3591 intel_crtc->config.has_pch_encoder, false);
d1de00ef 3592 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 3593 intel_enable_planes(crtc);
5c38d48c 3594 intel_crtc_update_cursor(crtc, true);
f67a559d 3595
5bfe2ac0 3596 if (intel_crtc->config.has_pch_encoder)
f67a559d 3597 ironlake_pch_enable(crtc);
c98e9dcf 3598
d1ebd816 3599 mutex_lock(&dev->struct_mutex);
bed4a673 3600 intel_update_fbc(dev);
d1ebd816
BW
3601 mutex_unlock(&dev->struct_mutex);
3602
fa5c73b1
DV
3603 for_each_encoder_on_crtc(dev, crtc, encoder)
3604 encoder->enable(encoder);
61b77ddd
DV
3605
3606 if (HAS_PCH_CPT(dev))
a1520318 3607 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100
DV
3608
3609 /*
3610 * There seems to be a race in PCH platform hw (at least on some
3611 * outputs) where an enabled pipe still completes any pageflip right
3612 * away (as if the pipe is off) instead of waiting for vblank. As soon
3613 * as the first vblank happend, everything works as expected. Hence just
3614 * wait for one vblank before returning to avoid strange things
3615 * happening.
3616 */
3617 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
3618}
3619
42db64ef
PZ
3620/* IPS only exists on ULT machines and is tied to pipe A. */
3621static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3622{
f5adf94e 3623 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3624}
3625
dda9a66a
VS
3626static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3627{
3628 struct drm_device *dev = crtc->dev;
3629 struct drm_i915_private *dev_priv = dev->dev_private;
3630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3631 int pipe = intel_crtc->pipe;
3632 int plane = intel_crtc->plane;
3633
d1de00ef 3634 intel_enable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3635 intel_enable_planes(crtc);
3636 intel_crtc_update_cursor(crtc, true);
3637
3638 hsw_enable_ips(intel_crtc);
3639
3640 mutex_lock(&dev->struct_mutex);
3641 intel_update_fbc(dev);
3642 mutex_unlock(&dev->struct_mutex);
3643}
3644
3645static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3646{
3647 struct drm_device *dev = crtc->dev;
3648 struct drm_i915_private *dev_priv = dev->dev_private;
3649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3650 int pipe = intel_crtc->pipe;
3651 int plane = intel_crtc->plane;
3652
3653 intel_crtc_wait_for_pending_flips(crtc);
3654 drm_vblank_off(dev, pipe);
3655
3656 /* FBC must be disabled before disabling the plane on HSW. */
3657 if (dev_priv->fbc.plane == plane)
3658 intel_disable_fbc(dev);
3659
3660 hsw_disable_ips(intel_crtc);
3661
3662 intel_crtc_update_cursor(crtc, false);
3663 intel_disable_planes(crtc);
d1de00ef 3664 intel_disable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3665}
3666
e4916946
PZ
3667/*
3668 * This implements the workaround described in the "notes" section of the mode
3669 * set sequence documentation. When going from no pipes or single pipe to
3670 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3671 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3672 */
3673static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3674{
3675 struct drm_device *dev = crtc->base.dev;
3676 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3677
3678 /* We want to get the other_active_crtc only if there's only 1 other
3679 * active crtc. */
3680 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3681 if (!crtc_it->active || crtc_it == crtc)
3682 continue;
3683
3684 if (other_active_crtc)
3685 return;
3686
3687 other_active_crtc = crtc_it;
3688 }
3689 if (!other_active_crtc)
3690 return;
3691
3692 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3693 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3694}
3695
4f771f10
PZ
3696static void haswell_crtc_enable(struct drm_crtc *crtc)
3697{
3698 struct drm_device *dev = crtc->dev;
3699 struct drm_i915_private *dev_priv = dev->dev_private;
3700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3701 struct intel_encoder *encoder;
3702 int pipe = intel_crtc->pipe;
4f771f10
PZ
3703
3704 WARN_ON(!crtc->enabled);
3705
3706 if (intel_crtc->active)
3707 return;
3708
3709 intel_crtc->active = true;
8664281b
PZ
3710
3711 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3712 if (intel_crtc->config.has_pch_encoder)
3713 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3714
5bfe2ac0 3715 if (intel_crtc->config.has_pch_encoder)
04945641 3716 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
3717
3718 for_each_encoder_on_crtc(dev, crtc, encoder)
3719 if (encoder->pre_enable)
3720 encoder->pre_enable(encoder);
3721
1f544388 3722 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 3723
b074cec8 3724 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
3725
3726 /*
3727 * On ILK+ LUT must be loaded before the pipe is running but with
3728 * clocks enabled
3729 */
3730 intel_crtc_load_lut(crtc);
3731
1f544388 3732 intel_ddi_set_pipe_settings(crtc);
8228c251 3733 intel_ddi_enable_transcoder_func(crtc);
4f771f10 3734
f37fcc2a 3735 intel_update_watermarks(crtc);
5bfe2ac0 3736 intel_enable_pipe(dev_priv, pipe,
23538ef1 3737 intel_crtc->config.has_pch_encoder, false);
42db64ef 3738
5bfe2ac0 3739 if (intel_crtc->config.has_pch_encoder)
1507e5bd 3740 lpt_pch_enable(crtc);
4f771f10 3741
8807e55b 3742 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 3743 encoder->enable(encoder);
8807e55b
JN
3744 intel_opregion_notify_encoder(encoder, true);
3745 }
4f771f10 3746
e4916946
PZ
3747 /* If we change the relative order between pipe/planes enabling, we need
3748 * to change the workaround. */
3749 haswell_mode_set_planes_workaround(intel_crtc);
dda9a66a
VS
3750 haswell_crtc_enable_planes(crtc);
3751
4f771f10
PZ
3752 /*
3753 * There seems to be a race in PCH platform hw (at least on some
3754 * outputs) where an enabled pipe still completes any pageflip right
3755 * away (as if the pipe is off) instead of waiting for vblank. As soon
3756 * as the first vblank happend, everything works as expected. Hence just
3757 * wait for one vblank before returning to avoid strange things
3758 * happening.
3759 */
3760 intel_wait_for_vblank(dev, intel_crtc->pipe);
3761}
3762
3f8dce3a
DV
3763static void ironlake_pfit_disable(struct intel_crtc *crtc)
3764{
3765 struct drm_device *dev = crtc->base.dev;
3766 struct drm_i915_private *dev_priv = dev->dev_private;
3767 int pipe = crtc->pipe;
3768
3769 /* To avoid upsetting the power well on haswell only disable the pfit if
3770 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 3771 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
3772 I915_WRITE(PF_CTL(pipe), 0);
3773 I915_WRITE(PF_WIN_POS(pipe), 0);
3774 I915_WRITE(PF_WIN_SZ(pipe), 0);
3775 }
3776}
3777
6be4a607
JB
3778static void ironlake_crtc_disable(struct drm_crtc *crtc)
3779{
3780 struct drm_device *dev = crtc->dev;
3781 struct drm_i915_private *dev_priv = dev->dev_private;
3782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3783 struct intel_encoder *encoder;
6be4a607
JB
3784 int pipe = intel_crtc->pipe;
3785 int plane = intel_crtc->plane;
5eddb70b 3786 u32 reg, temp;
b52eb4dc 3787
ef9c3aee 3788
f7abfe8b
CW
3789 if (!intel_crtc->active)
3790 return;
3791
ea9d758d
DV
3792 for_each_encoder_on_crtc(dev, crtc, encoder)
3793 encoder->disable(encoder);
3794
e6c3a2a6 3795 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 3796 drm_vblank_off(dev, pipe);
913d8d11 3797
5c3fe8b0 3798 if (dev_priv->fbc.plane == plane)
973d04f9 3799 intel_disable_fbc(dev);
2c07245f 3800
0d5b8c61 3801 intel_crtc_update_cursor(crtc, false);
bb53d4ae 3802 intel_disable_planes(crtc);
d1de00ef 3803 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 3804
d925c59a
DV
3805 if (intel_crtc->config.has_pch_encoder)
3806 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3807
b24e7179 3808 intel_disable_pipe(dev_priv, pipe);
32f9d658 3809
3f8dce3a 3810 ironlake_pfit_disable(intel_crtc);
2c07245f 3811
bf49ec8c
DV
3812 for_each_encoder_on_crtc(dev, crtc, encoder)
3813 if (encoder->post_disable)
3814 encoder->post_disable(encoder);
2c07245f 3815
d925c59a
DV
3816 if (intel_crtc->config.has_pch_encoder) {
3817 ironlake_fdi_disable(crtc);
913d8d11 3818
d925c59a
DV
3819 ironlake_disable_pch_transcoder(dev_priv, pipe);
3820 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 3821
d925c59a
DV
3822 if (HAS_PCH_CPT(dev)) {
3823 /* disable TRANS_DP_CTL */
3824 reg = TRANS_DP_CTL(pipe);
3825 temp = I915_READ(reg);
3826 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3827 TRANS_DP_PORT_SEL_MASK);
3828 temp |= TRANS_DP_PORT_SEL_NONE;
3829 I915_WRITE(reg, temp);
3830
3831 /* disable DPLL_SEL */
3832 temp = I915_READ(PCH_DPLL_SEL);
11887397 3833 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 3834 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 3835 }
e3421a18 3836
d925c59a 3837 /* disable PCH DPLL */
e72f9fbf 3838 intel_disable_shared_dpll(intel_crtc);
8db9d77b 3839
d925c59a
DV
3840 ironlake_fdi_pll_disable(intel_crtc);
3841 }
6b383a7f 3842
f7abfe8b 3843 intel_crtc->active = false;
46ba614c 3844 intel_update_watermarks(crtc);
d1ebd816
BW
3845
3846 mutex_lock(&dev->struct_mutex);
6b383a7f 3847 intel_update_fbc(dev);
d1ebd816 3848 mutex_unlock(&dev->struct_mutex);
6be4a607 3849}
1b3c7a47 3850
4f771f10 3851static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 3852{
4f771f10
PZ
3853 struct drm_device *dev = crtc->dev;
3854 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 3855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
3856 struct intel_encoder *encoder;
3857 int pipe = intel_crtc->pipe;
3b117c8f 3858 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 3859
4f771f10
PZ
3860 if (!intel_crtc->active)
3861 return;
3862
dda9a66a
VS
3863 haswell_crtc_disable_planes(crtc);
3864
8807e55b
JN
3865 for_each_encoder_on_crtc(dev, crtc, encoder) {
3866 intel_opregion_notify_encoder(encoder, false);
4f771f10 3867 encoder->disable(encoder);
8807e55b 3868 }
4f771f10 3869
8664281b
PZ
3870 if (intel_crtc->config.has_pch_encoder)
3871 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
3872 intel_disable_pipe(dev_priv, pipe);
3873
ad80a810 3874 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 3875
3f8dce3a 3876 ironlake_pfit_disable(intel_crtc);
4f771f10 3877
1f544388 3878 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
3879
3880 for_each_encoder_on_crtc(dev, crtc, encoder)
3881 if (encoder->post_disable)
3882 encoder->post_disable(encoder);
3883
88adfff1 3884 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 3885 lpt_disable_pch_transcoder(dev_priv);
8664281b 3886 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 3887 intel_ddi_fdi_disable(crtc);
83616634 3888 }
4f771f10
PZ
3889
3890 intel_crtc->active = false;
46ba614c 3891 intel_update_watermarks(crtc);
4f771f10
PZ
3892
3893 mutex_lock(&dev->struct_mutex);
3894 intel_update_fbc(dev);
3895 mutex_unlock(&dev->struct_mutex);
3896}
3897
ee7b9f93
JB
3898static void ironlake_crtc_off(struct drm_crtc *crtc)
3899{
3900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 3901 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
3902}
3903
6441ab5f
PZ
3904static void haswell_crtc_off(struct drm_crtc *crtc)
3905{
3906 intel_ddi_put_crtc_pll(crtc);
3907}
3908
02e792fb
DV
3909static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3910{
02e792fb 3911 if (!enable && intel_crtc->overlay) {
23f09ce3 3912 struct drm_device *dev = intel_crtc->base.dev;
ce453d81 3913 struct drm_i915_private *dev_priv = dev->dev_private;
03f77ea5 3914
23f09ce3 3915 mutex_lock(&dev->struct_mutex);
ce453d81
CW
3916 dev_priv->mm.interruptible = false;
3917 (void) intel_overlay_switch_off(intel_crtc->overlay);
3918 dev_priv->mm.interruptible = true;
23f09ce3 3919 mutex_unlock(&dev->struct_mutex);
02e792fb 3920 }
02e792fb 3921
5dcdbcb0
CW
3922 /* Let userspace switch the overlay on again. In most cases userspace
3923 * has to recompute where to put it anyway.
3924 */
02e792fb
DV
3925}
3926
61bc95c1
EE
3927/**
3928 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3929 * cursor plane briefly if not already running after enabling the display
3930 * plane.
3931 * This workaround avoids occasional blank screens when self refresh is
3932 * enabled.
3933 */
3934static void
3935g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3936{
3937 u32 cntl = I915_READ(CURCNTR(pipe));
3938
3939 if ((cntl & CURSOR_MODE) == 0) {
3940 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3941
3942 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3943 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3944 intel_wait_for_vblank(dev_priv->dev, pipe);
3945 I915_WRITE(CURCNTR(pipe), cntl);
3946 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3947 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3948 }
3949}
3950
2dd24552
JB
3951static void i9xx_pfit_enable(struct intel_crtc *crtc)
3952{
3953 struct drm_device *dev = crtc->base.dev;
3954 struct drm_i915_private *dev_priv = dev->dev_private;
3955 struct intel_crtc_config *pipe_config = &crtc->config;
3956
328d8e82 3957 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
3958 return;
3959
2dd24552 3960 /*
c0b03411
DV
3961 * The panel fitter should only be adjusted whilst the pipe is disabled,
3962 * according to register description and PRM.
2dd24552 3963 */
c0b03411
DV
3964 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3965 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 3966
b074cec8
JB
3967 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3968 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
3969
3970 /* Border color in case we don't scale up to the full screen. Black by
3971 * default, change to something else for debugging. */
3972 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
3973}
3974
586f49dc 3975int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 3976{
586f49dc 3977 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 3978
586f49dc
JB
3979 /* Obtain SKU information */
3980 mutex_lock(&dev_priv->dpio_lock);
3981 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3982 CCK_FUSE_HPLL_FREQ_MASK;
3983 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 3984
586f49dc 3985 return vco_freq[hpll_freq];
30a970c6
JB
3986}
3987
3988/* Adjust CDclk dividers to allow high res or save power if possible */
3989static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3990{
3991 struct drm_i915_private *dev_priv = dev->dev_private;
3992 u32 val, cmd;
3993
3994 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
3995 cmd = 2;
3996 else if (cdclk == 266)
3997 cmd = 1;
3998 else
3999 cmd = 0;
4000
4001 mutex_lock(&dev_priv->rps.hw_lock);
4002 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4003 val &= ~DSPFREQGUAR_MASK;
4004 val |= (cmd << DSPFREQGUAR_SHIFT);
4005 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4006 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4007 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4008 50)) {
4009 DRM_ERROR("timed out waiting for CDclk change\n");
4010 }
4011 mutex_unlock(&dev_priv->rps.hw_lock);
4012
4013 if (cdclk == 400) {
4014 u32 divider, vco;
4015
4016 vco = valleyview_get_vco(dev_priv);
4017 divider = ((vco << 1) / cdclk) - 1;
4018
4019 mutex_lock(&dev_priv->dpio_lock);
4020 /* adjust cdclk divider */
4021 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4022 val &= ~0xf;
4023 val |= divider;
4024 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4025 mutex_unlock(&dev_priv->dpio_lock);
4026 }
4027
4028 mutex_lock(&dev_priv->dpio_lock);
4029 /* adjust self-refresh exit latency value */
4030 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4031 val &= ~0x7f;
4032
4033 /*
4034 * For high bandwidth configs, we set a higher latency in the bunit
4035 * so that the core display fetch happens in time to avoid underruns.
4036 */
4037 if (cdclk == 400)
4038 val |= 4500 / 250; /* 4.5 usec */
4039 else
4040 val |= 3000 / 250; /* 3.0 usec */
4041 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4042 mutex_unlock(&dev_priv->dpio_lock);
4043
4044 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4045 intel_i2c_reset(dev);
4046}
4047
4048static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4049{
4050 int cur_cdclk, vco;
4051 int divider;
4052
4053 vco = valleyview_get_vco(dev_priv);
4054
4055 mutex_lock(&dev_priv->dpio_lock);
4056 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4057 mutex_unlock(&dev_priv->dpio_lock);
4058
4059 divider &= 0xf;
4060
4061 cur_cdclk = (vco << 1) / (divider + 1);
4062
4063 return cur_cdclk;
4064}
4065
4066static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4067 int max_pixclk)
4068{
4069 int cur_cdclk;
4070
4071 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4072
4073 /*
4074 * Really only a few cases to deal with, as only 4 CDclks are supported:
4075 * 200MHz
4076 * 267MHz
4077 * 320MHz
4078 * 400MHz
4079 * So we check to see whether we're above 90% of the lower bin and
4080 * adjust if needed.
4081 */
4082 if (max_pixclk > 288000) {
4083 return 400;
4084 } else if (max_pixclk > 240000) {
4085 return 320;
4086 } else
4087 return 266;
4088 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4089}
4090
2f2d7aa1
VS
4091/* compute the max pixel clock for new configuration */
4092static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4093{
4094 struct drm_device *dev = dev_priv->dev;
4095 struct intel_crtc *intel_crtc;
4096 int max_pixclk = 0;
4097
4098 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4099 base.head) {
2f2d7aa1 4100 if (intel_crtc->new_enabled)
30a970c6 4101 max_pixclk = max(max_pixclk,
2f2d7aa1 4102 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4103 }
4104
4105 return max_pixclk;
4106}
4107
4108static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4109 unsigned *prepare_pipes)
30a970c6
JB
4110{
4111 struct drm_i915_private *dev_priv = dev->dev_private;
4112 struct intel_crtc *intel_crtc;
2f2d7aa1 4113 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4114 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4115
4116 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4117 return;
4118
2f2d7aa1 4119 /* disable/enable all currently active pipes while we change cdclk */
30a970c6
JB
4120 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4121 base.head)
4122 if (intel_crtc->base.enabled)
4123 *prepare_pipes |= (1 << intel_crtc->pipe);
4124}
4125
4126static void valleyview_modeset_global_resources(struct drm_device *dev)
4127{
4128 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4129 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4130 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4131 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4132
4133 if (req_cdclk != cur_cdclk)
4134 valleyview_set_cdclk(dev, req_cdclk);
4135}
4136
89b667f8
JB
4137static void valleyview_crtc_enable(struct drm_crtc *crtc)
4138{
4139 struct drm_device *dev = crtc->dev;
4140 struct drm_i915_private *dev_priv = dev->dev_private;
4141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4142 struct intel_encoder *encoder;
4143 int pipe = intel_crtc->pipe;
4144 int plane = intel_crtc->plane;
23538ef1 4145 bool is_dsi;
89b667f8
JB
4146
4147 WARN_ON(!crtc->enabled);
4148
4149 if (intel_crtc->active)
4150 return;
4151
4152 intel_crtc->active = true;
89b667f8 4153
89b667f8
JB
4154 for_each_encoder_on_crtc(dev, crtc, encoder)
4155 if (encoder->pre_pll_enable)
4156 encoder->pre_pll_enable(encoder);
4157
23538ef1
JN
4158 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4159
e9fd1c02
JN
4160 if (!is_dsi)
4161 vlv_enable_pll(intel_crtc);
89b667f8
JB
4162
4163 for_each_encoder_on_crtc(dev, crtc, encoder)
4164 if (encoder->pre_enable)
4165 encoder->pre_enable(encoder);
4166
2dd24552
JB
4167 i9xx_pfit_enable(intel_crtc);
4168
63cbb074
VS
4169 intel_crtc_load_lut(crtc);
4170
f37fcc2a 4171 intel_update_watermarks(crtc);
23538ef1 4172 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
2d9d2b0b 4173 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
d1de00ef 4174 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4175 intel_enable_planes(crtc);
5c38d48c 4176 intel_crtc_update_cursor(crtc, true);
89b667f8 4177
89b667f8 4178 intel_update_fbc(dev);
5004945f
JN
4179
4180 for_each_encoder_on_crtc(dev, crtc, encoder)
4181 encoder->enable(encoder);
89b667f8
JB
4182}
4183
0b8765c6 4184static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4185{
4186 struct drm_device *dev = crtc->dev;
79e53945
JB
4187 struct drm_i915_private *dev_priv = dev->dev_private;
4188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4189 struct intel_encoder *encoder;
79e53945 4190 int pipe = intel_crtc->pipe;
80824003 4191 int plane = intel_crtc->plane;
79e53945 4192
08a48469
DV
4193 WARN_ON(!crtc->enabled);
4194
f7abfe8b
CW
4195 if (intel_crtc->active)
4196 return;
4197
4198 intel_crtc->active = true;
6b383a7f 4199
9d6d9f19
MK
4200 for_each_encoder_on_crtc(dev, crtc, encoder)
4201 if (encoder->pre_enable)
4202 encoder->pre_enable(encoder);
4203
f6736a1a
DV
4204 i9xx_enable_pll(intel_crtc);
4205
2dd24552
JB
4206 i9xx_pfit_enable(intel_crtc);
4207
63cbb074
VS
4208 intel_crtc_load_lut(crtc);
4209
f37fcc2a 4210 intel_update_watermarks(crtc);
23538ef1 4211 intel_enable_pipe(dev_priv, pipe, false, false);
2d9d2b0b 4212 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
d1de00ef 4213 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4214 intel_enable_planes(crtc);
22e407d7 4215 /* The fixup needs to happen before cursor is enabled */
61bc95c1
EE
4216 if (IS_G4X(dev))
4217 g4x_fixup_plane(dev_priv, pipe);
22e407d7 4218 intel_crtc_update_cursor(crtc, true);
79e53945 4219
0b8765c6
JB
4220 /* Give the overlay scaler a chance to enable if it's on this pipe */
4221 intel_crtc_dpms_overlay(intel_crtc, true);
ef9c3aee 4222
f440eb13 4223 intel_update_fbc(dev);
ef9c3aee 4224
fa5c73b1
DV
4225 for_each_encoder_on_crtc(dev, crtc, encoder)
4226 encoder->enable(encoder);
0b8765c6 4227}
79e53945 4228
87476d63
DV
4229static void i9xx_pfit_disable(struct intel_crtc *crtc)
4230{
4231 struct drm_device *dev = crtc->base.dev;
4232 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4233
328d8e82
DV
4234 if (!crtc->config.gmch_pfit.control)
4235 return;
87476d63 4236
328d8e82 4237 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4238
328d8e82
DV
4239 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4240 I915_READ(PFIT_CONTROL));
4241 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4242}
4243
0b8765c6
JB
4244static void i9xx_crtc_disable(struct drm_crtc *crtc)
4245{
4246 struct drm_device *dev = crtc->dev;
4247 struct drm_i915_private *dev_priv = dev->dev_private;
4248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4249 struct intel_encoder *encoder;
0b8765c6
JB
4250 int pipe = intel_crtc->pipe;
4251 int plane = intel_crtc->plane;
ef9c3aee 4252
f7abfe8b
CW
4253 if (!intel_crtc->active)
4254 return;
4255
ea9d758d
DV
4256 for_each_encoder_on_crtc(dev, crtc, encoder)
4257 encoder->disable(encoder);
4258
0b8765c6 4259 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
4260 intel_crtc_wait_for_pending_flips(crtc);
4261 drm_vblank_off(dev, pipe);
0b8765c6 4262
5c3fe8b0 4263 if (dev_priv->fbc.plane == plane)
973d04f9 4264 intel_disable_fbc(dev);
79e53945 4265
0d5b8c61
VS
4266 intel_crtc_dpms_overlay(intel_crtc, false);
4267 intel_crtc_update_cursor(crtc, false);
bb53d4ae 4268 intel_disable_planes(crtc);
d1de00ef 4269 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 4270
2d9d2b0b 4271 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
b24e7179 4272 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4273
87476d63 4274 i9xx_pfit_disable(intel_crtc);
24a1f16d 4275
89b667f8
JB
4276 for_each_encoder_on_crtc(dev, crtc, encoder)
4277 if (encoder->post_disable)
4278 encoder->post_disable(encoder);
4279
f6071166
JB
4280 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4281 vlv_disable_pll(dev_priv, pipe);
4282 else if (!IS_VALLEYVIEW(dev))
e9fd1c02 4283 i9xx_disable_pll(dev_priv, pipe);
0b8765c6 4284
f7abfe8b 4285 intel_crtc->active = false;
46ba614c 4286 intel_update_watermarks(crtc);
f37fcc2a 4287
6b383a7f 4288 intel_update_fbc(dev);
0b8765c6
JB
4289}
4290
ee7b9f93
JB
4291static void i9xx_crtc_off(struct drm_crtc *crtc)
4292{
4293}
4294
976f8a20
DV
4295static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4296 bool enabled)
2c07245f
ZW
4297{
4298 struct drm_device *dev = crtc->dev;
4299 struct drm_i915_master_private *master_priv;
4300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4301 int pipe = intel_crtc->pipe;
79e53945
JB
4302
4303 if (!dev->primary->master)
4304 return;
4305
4306 master_priv = dev->primary->master->driver_priv;
4307 if (!master_priv->sarea_priv)
4308 return;
4309
79e53945
JB
4310 switch (pipe) {
4311 case 0:
4312 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4313 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4314 break;
4315 case 1:
4316 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4317 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4318 break;
4319 default:
9db4a9c7 4320 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4321 break;
4322 }
79e53945
JB
4323}
4324
976f8a20
DV
4325/**
4326 * Sets the power management mode of the pipe and plane.
4327 */
4328void intel_crtc_update_dpms(struct drm_crtc *crtc)
4329{
4330 struct drm_device *dev = crtc->dev;
4331 struct drm_i915_private *dev_priv = dev->dev_private;
4332 struct intel_encoder *intel_encoder;
4333 bool enable = false;
4334
4335 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4336 enable |= intel_encoder->connectors_active;
4337
4338 if (enable)
4339 dev_priv->display.crtc_enable(crtc);
4340 else
4341 dev_priv->display.crtc_disable(crtc);
4342
4343 intel_crtc_update_sarea(crtc, enable);
4344}
4345
cdd59983
CW
4346static void intel_crtc_disable(struct drm_crtc *crtc)
4347{
cdd59983 4348 struct drm_device *dev = crtc->dev;
976f8a20 4349 struct drm_connector *connector;
ee7b9f93 4350 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4352
976f8a20
DV
4353 /* crtc should still be enabled when we disable it. */
4354 WARN_ON(!crtc->enabled);
4355
4356 dev_priv->display.crtc_disable(crtc);
c77bf565 4357 intel_crtc->eld_vld = false;
976f8a20 4358 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4359 dev_priv->display.off(crtc);
4360
931872fc 4361 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4362 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4363 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983
CW
4364
4365 if (crtc->fb) {
4366 mutex_lock(&dev->struct_mutex);
1690e1eb 4367 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
cdd59983 4368 mutex_unlock(&dev->struct_mutex);
976f8a20
DV
4369 crtc->fb = NULL;
4370 }
4371
4372 /* Update computed state. */
4373 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4374 if (!connector->encoder || !connector->encoder->crtc)
4375 continue;
4376
4377 if (connector->encoder->crtc != crtc)
4378 continue;
4379
4380 connector->dpms = DRM_MODE_DPMS_OFF;
4381 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4382 }
4383}
4384
ea5b213a 4385void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4386{
4ef69c7a 4387 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4388
ea5b213a
CW
4389 drm_encoder_cleanup(encoder);
4390 kfree(intel_encoder);
7e7d76c3
JB
4391}
4392
9237329d 4393/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4394 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4395 * state of the entire output pipe. */
9237329d 4396static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4397{
5ab432ef
DV
4398 if (mode == DRM_MODE_DPMS_ON) {
4399 encoder->connectors_active = true;
4400
b2cabb0e 4401 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4402 } else {
4403 encoder->connectors_active = false;
4404
b2cabb0e 4405 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4406 }
79e53945
JB
4407}
4408
0a91ca29
DV
4409/* Cross check the actual hw state with our own modeset state tracking (and it's
4410 * internal consistency). */
b980514c 4411static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4412{
0a91ca29
DV
4413 if (connector->get_hw_state(connector)) {
4414 struct intel_encoder *encoder = connector->encoder;
4415 struct drm_crtc *crtc;
4416 bool encoder_enabled;
4417 enum pipe pipe;
4418
4419 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4420 connector->base.base.id,
4421 drm_get_connector_name(&connector->base));
4422
4423 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4424 "wrong connector dpms state\n");
4425 WARN(connector->base.encoder != &encoder->base,
4426 "active connector not linked to encoder\n");
4427 WARN(!encoder->connectors_active,
4428 "encoder->connectors_active not set\n");
4429
4430 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4431 WARN(!encoder_enabled, "encoder not enabled\n");
4432 if (WARN_ON(!encoder->base.crtc))
4433 return;
4434
4435 crtc = encoder->base.crtc;
4436
4437 WARN(!crtc->enabled, "crtc not enabled\n");
4438 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4439 WARN(pipe != to_intel_crtc(crtc)->pipe,
4440 "encoder active on the wrong pipe\n");
4441 }
79e53945
JB
4442}
4443
5ab432ef
DV
4444/* Even simpler default implementation, if there's really no special case to
4445 * consider. */
4446void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4447{
5ab432ef
DV
4448 /* All the simple cases only support two dpms states. */
4449 if (mode != DRM_MODE_DPMS_ON)
4450 mode = DRM_MODE_DPMS_OFF;
d4270e57 4451
5ab432ef
DV
4452 if (mode == connector->dpms)
4453 return;
4454
4455 connector->dpms = mode;
4456
4457 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4458 if (connector->encoder)
4459 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4460
b980514c 4461 intel_modeset_check_state(connector->dev);
79e53945
JB
4462}
4463
f0947c37
DV
4464/* Simple connector->get_hw_state implementation for encoders that support only
4465 * one connector and no cloning and hence the encoder state determines the state
4466 * of the connector. */
4467bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4468{
24929352 4469 enum pipe pipe = 0;
f0947c37 4470 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4471
f0947c37 4472 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4473}
4474
1857e1da
DV
4475static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4476 struct intel_crtc_config *pipe_config)
4477{
4478 struct drm_i915_private *dev_priv = dev->dev_private;
4479 struct intel_crtc *pipe_B_crtc =
4480 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4481
4482 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4483 pipe_name(pipe), pipe_config->fdi_lanes);
4484 if (pipe_config->fdi_lanes > 4) {
4485 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4486 pipe_name(pipe), pipe_config->fdi_lanes);
4487 return false;
4488 }
4489
bafb6553 4490 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4491 if (pipe_config->fdi_lanes > 2) {
4492 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4493 pipe_config->fdi_lanes);
4494 return false;
4495 } else {
4496 return true;
4497 }
4498 }
4499
4500 if (INTEL_INFO(dev)->num_pipes == 2)
4501 return true;
4502
4503 /* Ivybridge 3 pipe is really complicated */
4504 switch (pipe) {
4505 case PIPE_A:
4506 return true;
4507 case PIPE_B:
4508 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4509 pipe_config->fdi_lanes > 2) {
4510 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4511 pipe_name(pipe), pipe_config->fdi_lanes);
4512 return false;
4513 }
4514 return true;
4515 case PIPE_C:
1e833f40 4516 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4517 pipe_B_crtc->config.fdi_lanes <= 2) {
4518 if (pipe_config->fdi_lanes > 2) {
4519 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4520 pipe_name(pipe), pipe_config->fdi_lanes);
4521 return false;
4522 }
4523 } else {
4524 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4525 return false;
4526 }
4527 return true;
4528 default:
4529 BUG();
4530 }
4531}
4532
e29c22c0
DV
4533#define RETRY 1
4534static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4535 struct intel_crtc_config *pipe_config)
877d48d5 4536{
1857e1da 4537 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4538 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4539 int lane, link_bw, fdi_dotclock;
e29c22c0 4540 bool setup_ok, needs_recompute = false;
877d48d5 4541
e29c22c0 4542retry:
877d48d5
DV
4543 /* FDI is a binary signal running at ~2.7GHz, encoding
4544 * each output octet as 10 bits. The actual frequency
4545 * is stored as a divider into a 100MHz clock, and the
4546 * mode pixel clock is stored in units of 1KHz.
4547 * Hence the bw of each lane in terms of the mode signal
4548 * is:
4549 */
4550 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4551
241bfc38 4552 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4553
2bd89a07 4554 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4555 pipe_config->pipe_bpp);
4556
4557 pipe_config->fdi_lanes = lane;
4558
2bd89a07 4559 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4560 link_bw, &pipe_config->fdi_m_n);
1857e1da 4561
e29c22c0
DV
4562 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4563 intel_crtc->pipe, pipe_config);
4564 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4565 pipe_config->pipe_bpp -= 2*3;
4566 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4567 pipe_config->pipe_bpp);
4568 needs_recompute = true;
4569 pipe_config->bw_constrained = true;
4570
4571 goto retry;
4572 }
4573
4574 if (needs_recompute)
4575 return RETRY;
4576
4577 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4578}
4579
42db64ef
PZ
4580static void hsw_compute_ips_config(struct intel_crtc *crtc,
4581 struct intel_crtc_config *pipe_config)
4582{
3c4ca58c
PZ
4583 pipe_config->ips_enabled = i915_enable_ips &&
4584 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4585 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4586}
4587
a43f6e0f 4588static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4589 struct intel_crtc_config *pipe_config)
79e53945 4590{
a43f6e0f 4591 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4592 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4593
ad3a4479 4594 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4595 if (INTEL_INFO(dev)->gen < 4) {
4596 struct drm_i915_private *dev_priv = dev->dev_private;
4597 int clock_limit =
4598 dev_priv->display.get_display_clock_speed(dev);
4599
4600 /*
4601 * Enable pixel doubling when the dot clock
4602 * is > 90% of the (display) core speed.
4603 *
b397c96b
VS
4604 * GDG double wide on either pipe,
4605 * otherwise pipe A only.
cf532bb2 4606 */
b397c96b 4607 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4608 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4609 clock_limit *= 2;
cf532bb2 4610 pipe_config->double_wide = true;
ad3a4479
VS
4611 }
4612
241bfc38 4613 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4614 return -EINVAL;
2c07245f 4615 }
89749350 4616
1d1d0e27
VS
4617 /*
4618 * Pipe horizontal size must be even in:
4619 * - DVO ganged mode
4620 * - LVDS dual channel mode
4621 * - Double wide pipe
4622 */
4623 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4624 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4625 pipe_config->pipe_src_w &= ~1;
4626
8693a824
DL
4627 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4628 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4629 */
4630 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4631 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4632 return -EINVAL;
44f46b42 4633
bd080ee5 4634 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4635 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4636 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4637 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4638 * for lvds. */
4639 pipe_config->pipe_bpp = 8*3;
4640 }
4641
f5adf94e 4642 if (HAS_IPS(dev))
a43f6e0f
DV
4643 hsw_compute_ips_config(crtc, pipe_config);
4644
4645 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4646 * clock survives for now. */
4647 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4648 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4649
877d48d5 4650 if (pipe_config->has_pch_encoder)
a43f6e0f 4651 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 4652
e29c22c0 4653 return 0;
79e53945
JB
4654}
4655
25eb05fc
JB
4656static int valleyview_get_display_clock_speed(struct drm_device *dev)
4657{
4658 return 400000; /* FIXME */
4659}
4660
e70236a8
JB
4661static int i945_get_display_clock_speed(struct drm_device *dev)
4662{
4663 return 400000;
4664}
79e53945 4665
e70236a8 4666static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 4667{
e70236a8
JB
4668 return 333000;
4669}
79e53945 4670
e70236a8
JB
4671static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4672{
4673 return 200000;
4674}
79e53945 4675
257a7ffc
DV
4676static int pnv_get_display_clock_speed(struct drm_device *dev)
4677{
4678 u16 gcfgc = 0;
4679
4680 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4681
4682 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4683 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4684 return 267000;
4685 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4686 return 333000;
4687 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4688 return 444000;
4689 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4690 return 200000;
4691 default:
4692 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4693 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4694 return 133000;
4695 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4696 return 167000;
4697 }
4698}
4699
e70236a8
JB
4700static int i915gm_get_display_clock_speed(struct drm_device *dev)
4701{
4702 u16 gcfgc = 0;
79e53945 4703
e70236a8
JB
4704 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4705
4706 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
4707 return 133000;
4708 else {
4709 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4710 case GC_DISPLAY_CLOCK_333_MHZ:
4711 return 333000;
4712 default:
4713 case GC_DISPLAY_CLOCK_190_200_MHZ:
4714 return 190000;
79e53945 4715 }
e70236a8
JB
4716 }
4717}
4718
4719static int i865_get_display_clock_speed(struct drm_device *dev)
4720{
4721 return 266000;
4722}
4723
4724static int i855_get_display_clock_speed(struct drm_device *dev)
4725{
4726 u16 hpllcc = 0;
4727 /* Assume that the hardware is in the high speed state. This
4728 * should be the default.
4729 */
4730 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4731 case GC_CLOCK_133_200:
4732 case GC_CLOCK_100_200:
4733 return 200000;
4734 case GC_CLOCK_166_250:
4735 return 250000;
4736 case GC_CLOCK_100_133:
79e53945 4737 return 133000;
e70236a8 4738 }
79e53945 4739
e70236a8
JB
4740 /* Shouldn't happen */
4741 return 0;
4742}
79e53945 4743
e70236a8
JB
4744static int i830_get_display_clock_speed(struct drm_device *dev)
4745{
4746 return 133000;
79e53945
JB
4747}
4748
2c07245f 4749static void
a65851af 4750intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 4751{
a65851af
VS
4752 while (*num > DATA_LINK_M_N_MASK ||
4753 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
4754 *num >>= 1;
4755 *den >>= 1;
4756 }
4757}
4758
a65851af
VS
4759static void compute_m_n(unsigned int m, unsigned int n,
4760 uint32_t *ret_m, uint32_t *ret_n)
4761{
4762 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4763 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4764 intel_reduce_m_n_ratio(ret_m, ret_n);
4765}
4766
e69d0bc1
DV
4767void
4768intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4769 int pixel_clock, int link_clock,
4770 struct intel_link_m_n *m_n)
2c07245f 4771{
e69d0bc1 4772 m_n->tu = 64;
a65851af
VS
4773
4774 compute_m_n(bits_per_pixel * pixel_clock,
4775 link_clock * nlanes * 8,
4776 &m_n->gmch_m, &m_n->gmch_n);
4777
4778 compute_m_n(pixel_clock, link_clock,
4779 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
4780}
4781
a7615030
CW
4782static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4783{
72bbe58c
KP
4784 if (i915_panel_use_ssc >= 0)
4785 return i915_panel_use_ssc != 0;
41aa3448 4786 return dev_priv->vbt.lvds_use_ssc
435793df 4787 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
4788}
4789
c65d77d8
JB
4790static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4791{
4792 struct drm_device *dev = crtc->dev;
4793 struct drm_i915_private *dev_priv = dev->dev_private;
4794 int refclk;
4795
a0c4da24 4796 if (IS_VALLEYVIEW(dev)) {
9a0ea498 4797 refclk = 100000;
a0c4da24 4798 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 4799 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
4800 refclk = dev_priv->vbt.lvds_ssc_freq;
4801 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
4802 } else if (!IS_GEN2(dev)) {
4803 refclk = 96000;
4804 } else {
4805 refclk = 48000;
4806 }
4807
4808 return refclk;
4809}
4810
7429e9d4 4811static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 4812{
7df00d7a 4813 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 4814}
f47709a9 4815
7429e9d4
DV
4816static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4817{
4818 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
4819}
4820
f47709a9 4821static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
4822 intel_clock_t *reduced_clock)
4823{
f47709a9 4824 struct drm_device *dev = crtc->base.dev;
a7516a05 4825 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4826 int pipe = crtc->pipe;
a7516a05
JB
4827 u32 fp, fp2 = 0;
4828
4829 if (IS_PINEVIEW(dev)) {
7429e9d4 4830 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4831 if (reduced_clock)
7429e9d4 4832 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 4833 } else {
7429e9d4 4834 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4835 if (reduced_clock)
7429e9d4 4836 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
4837 }
4838
4839 I915_WRITE(FP0(pipe), fp);
8bcc2795 4840 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 4841
f47709a9
DV
4842 crtc->lowfreq_avail = false;
4843 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
a7516a05
JB
4844 reduced_clock && i915_powersave) {
4845 I915_WRITE(FP1(pipe), fp2);
8bcc2795 4846 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 4847 crtc->lowfreq_avail = true;
a7516a05
JB
4848 } else {
4849 I915_WRITE(FP1(pipe), fp);
8bcc2795 4850 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
4851 }
4852}
4853
5e69f97f
CML
4854static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4855 pipe)
89b667f8
JB
4856{
4857 u32 reg_val;
4858
4859 /*
4860 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4861 * and set it to a reasonable value instead.
4862 */
ab3c759a 4863 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
4864 reg_val &= 0xffffff00;
4865 reg_val |= 0x00000030;
ab3c759a 4866 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4867
ab3c759a 4868 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4869 reg_val &= 0x8cffffff;
4870 reg_val = 0x8c000000;
ab3c759a 4871 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 4872
ab3c759a 4873 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 4874 reg_val &= 0xffffff00;
ab3c759a 4875 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4876
ab3c759a 4877 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4878 reg_val &= 0x00ffffff;
4879 reg_val |= 0xb0000000;
ab3c759a 4880 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
4881}
4882
b551842d
DV
4883static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4884 struct intel_link_m_n *m_n)
4885{
4886 struct drm_device *dev = crtc->base.dev;
4887 struct drm_i915_private *dev_priv = dev->dev_private;
4888 int pipe = crtc->pipe;
4889
e3b95f1e
DV
4890 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4891 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4892 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4893 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
4894}
4895
4896static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4897 struct intel_link_m_n *m_n)
4898{
4899 struct drm_device *dev = crtc->base.dev;
4900 struct drm_i915_private *dev_priv = dev->dev_private;
4901 int pipe = crtc->pipe;
4902 enum transcoder transcoder = crtc->config.cpu_transcoder;
4903
4904 if (INTEL_INFO(dev)->gen >= 5) {
4905 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4906 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4907 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4908 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4909 } else {
e3b95f1e
DV
4910 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4911 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4912 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4913 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
4914 }
4915}
4916
03afc4a2
DV
4917static void intel_dp_set_m_n(struct intel_crtc *crtc)
4918{
4919 if (crtc->config.has_pch_encoder)
4920 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4921 else
4922 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4923}
4924
f47709a9 4925static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 4926{
f47709a9 4927 struct drm_device *dev = crtc->base.dev;
a0c4da24 4928 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4929 int pipe = crtc->pipe;
89b667f8 4930 u32 dpll, mdiv;
a0c4da24 4931 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 4932 u32 coreclk, reg_val, dpll_md;
a0c4da24 4933
09153000
DV
4934 mutex_lock(&dev_priv->dpio_lock);
4935
f47709a9
DV
4936 bestn = crtc->config.dpll.n;
4937 bestm1 = crtc->config.dpll.m1;
4938 bestm2 = crtc->config.dpll.m2;
4939 bestp1 = crtc->config.dpll.p1;
4940 bestp2 = crtc->config.dpll.p2;
a0c4da24 4941
89b667f8
JB
4942 /* See eDP HDMI DPIO driver vbios notes doc */
4943
4944 /* PLL B needs special handling */
4945 if (pipe)
5e69f97f 4946 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
4947
4948 /* Set up Tx target for periodic Rcomp update */
ab3c759a 4949 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
4950
4951 /* Disable target IRef on PLL */
ab3c759a 4952 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 4953 reg_val &= 0x00ffffff;
ab3c759a 4954 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
4955
4956 /* Disable fast lock */
ab3c759a 4957 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
4958
4959 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
4960 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4961 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4962 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 4963 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
4964
4965 /*
4966 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4967 * but we don't support that).
4968 * Note: don't use the DAC post divider as it seems unstable.
4969 */
4970 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 4971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 4972
a0c4da24 4973 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 4974 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 4975
89b667f8 4976 /* Set HBR and RBR LPF coefficients */
ff9a6750 4977 if (crtc->config.port_clock == 162000 ||
99750bd4 4978 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 4979 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 4980 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 4981 0x009f0003);
89b667f8 4982 else
ab3c759a 4983 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
4984 0x00d0000f);
4985
4986 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4987 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4988 /* Use SSC source */
4989 if (!pipe)
ab3c759a 4990 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4991 0x0df40000);
4992 else
ab3c759a 4993 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4994 0x0df70000);
4995 } else { /* HDMI or VGA */
4996 /* Use bend source */
4997 if (!pipe)
ab3c759a 4998 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4999 0x0df70000);
5000 else
ab3c759a 5001 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5002 0x0df40000);
5003 }
a0c4da24 5004
ab3c759a 5005 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5006 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5007 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5008 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5009 coreclk |= 0x01000000;
ab3c759a 5010 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5011
ab3c759a 5012 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 5013
e5cbfbfb
ID
5014 /*
5015 * Enable DPIO clock input. We should never disable the reference
5016 * clock for pipe B, since VGA hotplug / manual detection depends
5017 * on it.
5018 */
89b667f8
JB
5019 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5020 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5021 /* We should never disable this, set it here for state tracking */
5022 if (pipe == PIPE_B)
89b667f8 5023 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5024 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5025 crtc->config.dpll_hw_state.dpll = dpll;
5026
ef1b460d
DV
5027 dpll_md = (crtc->config.pixel_multiplier - 1)
5028 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5029 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5030
89b667f8
JB
5031 if (crtc->config.has_dp_encoder)
5032 intel_dp_set_m_n(crtc);
09153000
DV
5033
5034 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5035}
5036
f47709a9
DV
5037static void i9xx_update_pll(struct intel_crtc *crtc,
5038 intel_clock_t *reduced_clock,
eb1cbe48
DV
5039 int num_connectors)
5040{
f47709a9 5041 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5042 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5043 u32 dpll;
5044 bool is_sdvo;
f47709a9 5045 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5046
f47709a9 5047 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5048
f47709a9
DV
5049 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5050 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5051
5052 dpll = DPLL_VGA_MODE_DIS;
5053
f47709a9 5054 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5055 dpll |= DPLLB_MODE_LVDS;
5056 else
5057 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5058
ef1b460d 5059 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5060 dpll |= (crtc->config.pixel_multiplier - 1)
5061 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5062 }
198a037f
DV
5063
5064 if (is_sdvo)
4a33e48d 5065 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5066
f47709a9 5067 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5068 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5069
5070 /* compute bitmask from p1 value */
5071 if (IS_PINEVIEW(dev))
5072 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5073 else {
5074 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5075 if (IS_G4X(dev) && reduced_clock)
5076 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5077 }
5078 switch (clock->p2) {
5079 case 5:
5080 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5081 break;
5082 case 7:
5083 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5084 break;
5085 case 10:
5086 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5087 break;
5088 case 14:
5089 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5090 break;
5091 }
5092 if (INTEL_INFO(dev)->gen >= 4)
5093 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5094
09ede541 5095 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5096 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5097 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5098 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5099 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5100 else
5101 dpll |= PLL_REF_INPUT_DREFCLK;
5102
5103 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5104 crtc->config.dpll_hw_state.dpll = dpll;
5105
eb1cbe48 5106 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5107 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5108 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5109 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48 5110 }
66e3d5c0
DV
5111
5112 if (crtc->config.has_dp_encoder)
5113 intel_dp_set_m_n(crtc);
eb1cbe48
DV
5114}
5115
f47709a9 5116static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5117 intel_clock_t *reduced_clock,
eb1cbe48
DV
5118 int num_connectors)
5119{
f47709a9 5120 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5121 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5122 u32 dpll;
f47709a9 5123 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5124
f47709a9 5125 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5126
eb1cbe48
DV
5127 dpll = DPLL_VGA_MODE_DIS;
5128
f47709a9 5129 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5130 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5131 } else {
5132 if (clock->p1 == 2)
5133 dpll |= PLL_P1_DIVIDE_BY_TWO;
5134 else
5135 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5136 if (clock->p2 == 4)
5137 dpll |= PLL_P2_DIVIDE_BY_4;
5138 }
5139
4a33e48d
DV
5140 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5141 dpll |= DPLL_DVO_2X_MODE;
5142
f47709a9 5143 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5144 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5145 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5146 else
5147 dpll |= PLL_REF_INPUT_DREFCLK;
5148
5149 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5150 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5151}
5152
8a654f3b 5153static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5154{
5155 struct drm_device *dev = intel_crtc->base.dev;
5156 struct drm_i915_private *dev_priv = dev->dev_private;
5157 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5158 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5159 struct drm_display_mode *adjusted_mode =
5160 &intel_crtc->config.adjusted_mode;
4d8a62ea
DV
5161 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5162
5163 /* We need to be careful not to changed the adjusted mode, for otherwise
5164 * the hw state checker will get angry at the mismatch. */
5165 crtc_vtotal = adjusted_mode->crtc_vtotal;
5166 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c
PZ
5167
5168 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5169 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5170 crtc_vtotal -= 1;
5171 crtc_vblank_end -= 1;
b0e77b9c
PZ
5172 vsyncshift = adjusted_mode->crtc_hsync_start
5173 - adjusted_mode->crtc_htotal / 2;
5174 } else {
5175 vsyncshift = 0;
5176 }
5177
5178 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5179 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5180
fe2b8f9d 5181 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5182 (adjusted_mode->crtc_hdisplay - 1) |
5183 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5184 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5185 (adjusted_mode->crtc_hblank_start - 1) |
5186 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5187 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5188 (adjusted_mode->crtc_hsync_start - 1) |
5189 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5190
fe2b8f9d 5191 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5192 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5193 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5194 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5195 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5196 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5197 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5198 (adjusted_mode->crtc_vsync_start - 1) |
5199 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5200
b5e508d4
PZ
5201 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5202 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5203 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5204 * bits. */
5205 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5206 (pipe == PIPE_B || pipe == PIPE_C))
5207 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5208
b0e77b9c
PZ
5209 /* pipesrc controls the size that is scaled from, which should
5210 * always be the user's requested size.
5211 */
5212 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5213 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5214 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5215}
5216
1bd1bd80
DV
5217static void intel_get_pipe_timings(struct intel_crtc *crtc,
5218 struct intel_crtc_config *pipe_config)
5219{
5220 struct drm_device *dev = crtc->base.dev;
5221 struct drm_i915_private *dev_priv = dev->dev_private;
5222 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5223 uint32_t tmp;
5224
5225 tmp = I915_READ(HTOTAL(cpu_transcoder));
5226 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5227 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5228 tmp = I915_READ(HBLANK(cpu_transcoder));
5229 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5230 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5231 tmp = I915_READ(HSYNC(cpu_transcoder));
5232 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5233 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5234
5235 tmp = I915_READ(VTOTAL(cpu_transcoder));
5236 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5237 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5238 tmp = I915_READ(VBLANK(cpu_transcoder));
5239 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5240 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5241 tmp = I915_READ(VSYNC(cpu_transcoder));
5242 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5243 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5244
5245 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5246 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5247 pipe_config->adjusted_mode.crtc_vtotal += 1;
5248 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5249 }
5250
5251 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5252 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5253 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5254
5255 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5256 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5257}
5258
babea61d
JB
5259static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
5260 struct intel_crtc_config *pipe_config)
5261{
5262 struct drm_crtc *crtc = &intel_crtc->base;
5263
5264 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5265 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
5266 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5267 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5268
5269 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5270 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5271 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5272 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5273
5274 crtc->mode.flags = pipe_config->adjusted_mode.flags;
5275
241bfc38 5276 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
babea61d
JB
5277 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
5278}
5279
84b046f3
DV
5280static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5281{
5282 struct drm_device *dev = intel_crtc->base.dev;
5283 struct drm_i915_private *dev_priv = dev->dev_private;
5284 uint32_t pipeconf;
5285
9f11a9e4 5286 pipeconf = 0;
84b046f3 5287
67c72a12
DV
5288 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5289 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5290 pipeconf |= PIPECONF_ENABLE;
5291
cf532bb2
VS
5292 if (intel_crtc->config.double_wide)
5293 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5294
ff9ce46e
DV
5295 /* only g4x and later have fancy bpc/dither controls */
5296 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5297 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5298 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5299 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5300 PIPECONF_DITHER_TYPE_SP;
84b046f3 5301
ff9ce46e
DV
5302 switch (intel_crtc->config.pipe_bpp) {
5303 case 18:
5304 pipeconf |= PIPECONF_6BPC;
5305 break;
5306 case 24:
5307 pipeconf |= PIPECONF_8BPC;
5308 break;
5309 case 30:
5310 pipeconf |= PIPECONF_10BPC;
5311 break;
5312 default:
5313 /* Case prevented by intel_choose_pipe_bpp_dither. */
5314 BUG();
84b046f3
DV
5315 }
5316 }
5317
5318 if (HAS_PIPE_CXSR(dev)) {
5319 if (intel_crtc->lowfreq_avail) {
5320 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5321 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5322 } else {
5323 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5324 }
5325 }
5326
84b046f3
DV
5327 if (!IS_GEN2(dev) &&
5328 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5329 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5330 else
5331 pipeconf |= PIPECONF_PROGRESSIVE;
5332
9f11a9e4
DV
5333 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5334 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5335
84b046f3
DV
5336 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5337 POSTING_READ(PIPECONF(intel_crtc->pipe));
5338}
5339
f564048e 5340static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5341 int x, int y,
94352cf9 5342 struct drm_framebuffer *fb)
79e53945
JB
5343{
5344 struct drm_device *dev = crtc->dev;
5345 struct drm_i915_private *dev_priv = dev->dev_private;
5346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5347 int pipe = intel_crtc->pipe;
80824003 5348 int plane = intel_crtc->plane;
c751ce4f 5349 int refclk, num_connectors = 0;
652c393a 5350 intel_clock_t clock, reduced_clock;
84b046f3 5351 u32 dspcntr;
a16af721 5352 bool ok, has_reduced_clock = false;
e9fd1c02 5353 bool is_lvds = false, is_dsi = false;
5eddb70b 5354 struct intel_encoder *encoder;
d4906093 5355 const intel_limit_t *limit;
5c3b82e2 5356 int ret;
79e53945 5357
6c2b7c12 5358 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5359 switch (encoder->type) {
79e53945
JB
5360 case INTEL_OUTPUT_LVDS:
5361 is_lvds = true;
5362 break;
e9fd1c02
JN
5363 case INTEL_OUTPUT_DSI:
5364 is_dsi = true;
5365 break;
79e53945 5366 }
43565a06 5367
c751ce4f 5368 num_connectors++;
79e53945
JB
5369 }
5370
f2335330
JN
5371 if (is_dsi)
5372 goto skip_dpll;
5373
5374 if (!intel_crtc->config.clock_set) {
5375 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5376
e9fd1c02
JN
5377 /*
5378 * Returns a set of divisors for the desired target clock with
5379 * the given refclk, or FALSE. The returned values represent
5380 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5381 * 2) / p1 / p2.
5382 */
5383 limit = intel_limit(crtc, refclk);
5384 ok = dev_priv->display.find_dpll(limit, crtc,
5385 intel_crtc->config.port_clock,
5386 refclk, NULL, &clock);
f2335330 5387 if (!ok) {
e9fd1c02
JN
5388 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5389 return -EINVAL;
5390 }
79e53945 5391
f2335330
JN
5392 if (is_lvds && dev_priv->lvds_downclock_avail) {
5393 /*
5394 * Ensure we match the reduced clock's P to the target
5395 * clock. If the clocks don't match, we can't switch
5396 * the display clock by using the FP0/FP1. In such case
5397 * we will disable the LVDS downclock feature.
5398 */
5399 has_reduced_clock =
5400 dev_priv->display.find_dpll(limit, crtc,
5401 dev_priv->lvds_downclock,
5402 refclk, &clock,
5403 &reduced_clock);
5404 }
5405 /* Compat-code for transition, will disappear. */
f47709a9
DV
5406 intel_crtc->config.dpll.n = clock.n;
5407 intel_crtc->config.dpll.m1 = clock.m1;
5408 intel_crtc->config.dpll.m2 = clock.m2;
5409 intel_crtc->config.dpll.p1 = clock.p1;
5410 intel_crtc->config.dpll.p2 = clock.p2;
5411 }
7026d4ac 5412
e9fd1c02 5413 if (IS_GEN2(dev)) {
8a654f3b 5414 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5415 has_reduced_clock ? &reduced_clock : NULL,
5416 num_connectors);
e9fd1c02 5417 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5418 vlv_update_pll(intel_crtc);
e9fd1c02 5419 } else {
f47709a9 5420 i9xx_update_pll(intel_crtc,
eb1cbe48 5421 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5422 num_connectors);
e9fd1c02 5423 }
79e53945 5424
f2335330 5425skip_dpll:
79e53945
JB
5426 /* Set up the display plane register */
5427 dspcntr = DISPPLANE_GAMMA_ENABLE;
5428
da6ecc5d
JB
5429 if (!IS_VALLEYVIEW(dev)) {
5430 if (pipe == 0)
5431 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5432 else
5433 dspcntr |= DISPPLANE_SEL_PIPE_B;
5434 }
79e53945 5435
8a654f3b 5436 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5437
5438 /* pipesrc and dspsize control the size that is scaled from,
5439 * which should always be the user's requested size.
79e53945 5440 */
929c77fb 5441 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5442 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5443 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5444 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5445
84b046f3
DV
5446 i9xx_set_pipeconf(intel_crtc);
5447
f564048e
EA
5448 I915_WRITE(DSPCNTR(plane), dspcntr);
5449 POSTING_READ(DSPCNTR(plane));
5450
94352cf9 5451 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5452
f564048e
EA
5453 return ret;
5454}
5455
2fa2fe9a
DV
5456static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5457 struct intel_crtc_config *pipe_config)
5458{
5459 struct drm_device *dev = crtc->base.dev;
5460 struct drm_i915_private *dev_priv = dev->dev_private;
5461 uint32_t tmp;
5462
dc9e7dec
VS
5463 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5464 return;
5465
2fa2fe9a 5466 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5467 if (!(tmp & PFIT_ENABLE))
5468 return;
2fa2fe9a 5469
06922821 5470 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5471 if (INTEL_INFO(dev)->gen < 4) {
5472 if (crtc->pipe != PIPE_B)
5473 return;
2fa2fe9a
DV
5474 } else {
5475 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5476 return;
5477 }
5478
06922821 5479 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5480 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5481 if (INTEL_INFO(dev)->gen < 5)
5482 pipe_config->gmch_pfit.lvds_border_bits =
5483 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5484}
5485
acbec814
JB
5486static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5487 struct intel_crtc_config *pipe_config)
5488{
5489 struct drm_device *dev = crtc->base.dev;
5490 struct drm_i915_private *dev_priv = dev->dev_private;
5491 int pipe = pipe_config->cpu_transcoder;
5492 intel_clock_t clock;
5493 u32 mdiv;
662c6ecb 5494 int refclk = 100000;
acbec814
JB
5495
5496 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5497 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5498 mutex_unlock(&dev_priv->dpio_lock);
5499
5500 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5501 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5502 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5503 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5504 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5505
f646628b 5506 vlv_clock(refclk, &clock);
acbec814 5507
f646628b
VS
5508 /* clock.dot is the fast clock */
5509 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5510}
5511
0e8ffe1b
DV
5512static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5513 struct intel_crtc_config *pipe_config)
5514{
5515 struct drm_device *dev = crtc->base.dev;
5516 struct drm_i915_private *dev_priv = dev->dev_private;
5517 uint32_t tmp;
5518
e143a21c 5519 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 5520 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 5521
0e8ffe1b
DV
5522 tmp = I915_READ(PIPECONF(crtc->pipe));
5523 if (!(tmp & PIPECONF_ENABLE))
5524 return false;
5525
42571aef
VS
5526 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5527 switch (tmp & PIPECONF_BPC_MASK) {
5528 case PIPECONF_6BPC:
5529 pipe_config->pipe_bpp = 18;
5530 break;
5531 case PIPECONF_8BPC:
5532 pipe_config->pipe_bpp = 24;
5533 break;
5534 case PIPECONF_10BPC:
5535 pipe_config->pipe_bpp = 30;
5536 break;
5537 default:
5538 break;
5539 }
5540 }
5541
282740f7
VS
5542 if (INTEL_INFO(dev)->gen < 4)
5543 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5544
1bd1bd80
DV
5545 intel_get_pipe_timings(crtc, pipe_config);
5546
2fa2fe9a
DV
5547 i9xx_get_pfit_config(crtc, pipe_config);
5548
6c49f241
DV
5549 if (INTEL_INFO(dev)->gen >= 4) {
5550 tmp = I915_READ(DPLL_MD(crtc->pipe));
5551 pipe_config->pixel_multiplier =
5552 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5553 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 5554 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
5555 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5556 tmp = I915_READ(DPLL(crtc->pipe));
5557 pipe_config->pixel_multiplier =
5558 ((tmp & SDVO_MULTIPLIER_MASK)
5559 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5560 } else {
5561 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5562 * port and will be fixed up in the encoder->get_config
5563 * function. */
5564 pipe_config->pixel_multiplier = 1;
5565 }
8bcc2795
DV
5566 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5567 if (!IS_VALLEYVIEW(dev)) {
5568 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5569 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
5570 } else {
5571 /* Mask out read-only status bits. */
5572 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5573 DPLL_PORTC_READY_MASK |
5574 DPLL_PORTB_READY_MASK);
8bcc2795 5575 }
6c49f241 5576
acbec814
JB
5577 if (IS_VALLEYVIEW(dev))
5578 vlv_crtc_clock_get(crtc, pipe_config);
5579 else
5580 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 5581
0e8ffe1b
DV
5582 return true;
5583}
5584
dde86e2d 5585static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
5586{
5587 struct drm_i915_private *dev_priv = dev->dev_private;
5588 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 5589 struct intel_encoder *encoder;
74cfd7ac 5590 u32 val, final;
13d83a67 5591 bool has_lvds = false;
199e5d79 5592 bool has_cpu_edp = false;
199e5d79 5593 bool has_panel = false;
99eb6a01
KP
5594 bool has_ck505 = false;
5595 bool can_ssc = false;
13d83a67
JB
5596
5597 /* We need to take the global config into account */
199e5d79
KP
5598 list_for_each_entry(encoder, &mode_config->encoder_list,
5599 base.head) {
5600 switch (encoder->type) {
5601 case INTEL_OUTPUT_LVDS:
5602 has_panel = true;
5603 has_lvds = true;
5604 break;
5605 case INTEL_OUTPUT_EDP:
5606 has_panel = true;
2de6905f 5607 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
5608 has_cpu_edp = true;
5609 break;
13d83a67
JB
5610 }
5611 }
5612
99eb6a01 5613 if (HAS_PCH_IBX(dev)) {
41aa3448 5614 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
5615 can_ssc = has_ck505;
5616 } else {
5617 has_ck505 = false;
5618 can_ssc = true;
5619 }
5620
2de6905f
ID
5621 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5622 has_panel, has_lvds, has_ck505);
13d83a67
JB
5623
5624 /* Ironlake: try to setup display ref clock before DPLL
5625 * enabling. This is only under driver's control after
5626 * PCH B stepping, previous chipset stepping should be
5627 * ignoring this setting.
5628 */
74cfd7ac
CW
5629 val = I915_READ(PCH_DREF_CONTROL);
5630
5631 /* As we must carefully and slowly disable/enable each source in turn,
5632 * compute the final state we want first and check if we need to
5633 * make any changes at all.
5634 */
5635 final = val;
5636 final &= ~DREF_NONSPREAD_SOURCE_MASK;
5637 if (has_ck505)
5638 final |= DREF_NONSPREAD_CK505_ENABLE;
5639 else
5640 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5641
5642 final &= ~DREF_SSC_SOURCE_MASK;
5643 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5644 final &= ~DREF_SSC1_ENABLE;
5645
5646 if (has_panel) {
5647 final |= DREF_SSC_SOURCE_ENABLE;
5648
5649 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5650 final |= DREF_SSC1_ENABLE;
5651
5652 if (has_cpu_edp) {
5653 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5654 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5655 else
5656 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5657 } else
5658 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5659 } else {
5660 final |= DREF_SSC_SOURCE_DISABLE;
5661 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5662 }
5663
5664 if (final == val)
5665 return;
5666
13d83a67 5667 /* Always enable nonspread source */
74cfd7ac 5668 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 5669
99eb6a01 5670 if (has_ck505)
74cfd7ac 5671 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 5672 else
74cfd7ac 5673 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 5674
199e5d79 5675 if (has_panel) {
74cfd7ac
CW
5676 val &= ~DREF_SSC_SOURCE_MASK;
5677 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 5678
199e5d79 5679 /* SSC must be turned on before enabling the CPU output */
99eb6a01 5680 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5681 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 5682 val |= DREF_SSC1_ENABLE;
e77166b5 5683 } else
74cfd7ac 5684 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
5685
5686 /* Get SSC going before enabling the outputs */
74cfd7ac 5687 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5688 POSTING_READ(PCH_DREF_CONTROL);
5689 udelay(200);
5690
74cfd7ac 5691 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
5692
5693 /* Enable CPU source on CPU attached eDP */
199e5d79 5694 if (has_cpu_edp) {
99eb6a01 5695 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5696 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 5697 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 5698 }
13d83a67 5699 else
74cfd7ac 5700 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 5701 } else
74cfd7ac 5702 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5703
74cfd7ac 5704 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5705 POSTING_READ(PCH_DREF_CONTROL);
5706 udelay(200);
5707 } else {
5708 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5709
74cfd7ac 5710 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
5711
5712 /* Turn off CPU output */
74cfd7ac 5713 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5714
74cfd7ac 5715 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5716 POSTING_READ(PCH_DREF_CONTROL);
5717 udelay(200);
5718
5719 /* Turn off the SSC source */
74cfd7ac
CW
5720 val &= ~DREF_SSC_SOURCE_MASK;
5721 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
5722
5723 /* Turn off SSC1 */
74cfd7ac 5724 val &= ~DREF_SSC1_ENABLE;
199e5d79 5725
74cfd7ac 5726 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
5727 POSTING_READ(PCH_DREF_CONTROL);
5728 udelay(200);
5729 }
74cfd7ac
CW
5730
5731 BUG_ON(val != final);
13d83a67
JB
5732}
5733
f31f2d55 5734static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 5735{
f31f2d55 5736 uint32_t tmp;
dde86e2d 5737
0ff066a9
PZ
5738 tmp = I915_READ(SOUTH_CHICKEN2);
5739 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5740 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5741
0ff066a9
PZ
5742 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5743 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5744 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 5745
0ff066a9
PZ
5746 tmp = I915_READ(SOUTH_CHICKEN2);
5747 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5748 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5749
0ff066a9
PZ
5750 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5751 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5752 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
5753}
5754
5755/* WaMPhyProgramming:hsw */
5756static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5757{
5758 uint32_t tmp;
dde86e2d
PZ
5759
5760 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5761 tmp &= ~(0xFF << 24);
5762 tmp |= (0x12 << 24);
5763 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5764
dde86e2d
PZ
5765 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5766 tmp |= (1 << 11);
5767 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5768
5769 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5770 tmp |= (1 << 11);
5771 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5772
dde86e2d
PZ
5773 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5774 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5775 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5776
5777 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5778 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5779 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5780
0ff066a9
PZ
5781 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5782 tmp &= ~(7 << 13);
5783 tmp |= (5 << 13);
5784 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 5785
0ff066a9
PZ
5786 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5787 tmp &= ~(7 << 13);
5788 tmp |= (5 << 13);
5789 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
5790
5791 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5792 tmp &= ~0xFF;
5793 tmp |= 0x1C;
5794 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5795
5796 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5797 tmp &= ~0xFF;
5798 tmp |= 0x1C;
5799 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5800
5801 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5802 tmp &= ~(0xFF << 16);
5803 tmp |= (0x1C << 16);
5804 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5805
5806 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5807 tmp &= ~(0xFF << 16);
5808 tmp |= (0x1C << 16);
5809 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5810
0ff066a9
PZ
5811 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5812 tmp |= (1 << 27);
5813 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 5814
0ff066a9
PZ
5815 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5816 tmp |= (1 << 27);
5817 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 5818
0ff066a9
PZ
5819 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5820 tmp &= ~(0xF << 28);
5821 tmp |= (4 << 28);
5822 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 5823
0ff066a9
PZ
5824 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5825 tmp &= ~(0xF << 28);
5826 tmp |= (4 << 28);
5827 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
5828}
5829
2fa86a1f
PZ
5830/* Implements 3 different sequences from BSpec chapter "Display iCLK
5831 * Programming" based on the parameters passed:
5832 * - Sequence to enable CLKOUT_DP
5833 * - Sequence to enable CLKOUT_DP without spread
5834 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5835 */
5836static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5837 bool with_fdi)
f31f2d55
PZ
5838{
5839 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
5840 uint32_t reg, tmp;
5841
5842 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5843 with_spread = true;
5844 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5845 with_fdi, "LP PCH doesn't have FDI\n"))
5846 with_fdi = false;
f31f2d55
PZ
5847
5848 mutex_lock(&dev_priv->dpio_lock);
5849
5850 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5851 tmp &= ~SBI_SSCCTL_DISABLE;
5852 tmp |= SBI_SSCCTL_PATHALT;
5853 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5854
5855 udelay(24);
5856
2fa86a1f
PZ
5857 if (with_spread) {
5858 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5859 tmp &= ~SBI_SSCCTL_PATHALT;
5860 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 5861
2fa86a1f
PZ
5862 if (with_fdi) {
5863 lpt_reset_fdi_mphy(dev_priv);
5864 lpt_program_fdi_mphy(dev_priv);
5865 }
5866 }
dde86e2d 5867
2fa86a1f
PZ
5868 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5869 SBI_GEN0 : SBI_DBUFF0;
5870 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5871 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5872 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
5873
5874 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
5875}
5876
47701c3b
PZ
5877/* Sequence to disable CLKOUT_DP */
5878static void lpt_disable_clkout_dp(struct drm_device *dev)
5879{
5880 struct drm_i915_private *dev_priv = dev->dev_private;
5881 uint32_t reg, tmp;
5882
5883 mutex_lock(&dev_priv->dpio_lock);
5884
5885 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5886 SBI_GEN0 : SBI_DBUFF0;
5887 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5888 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5889 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5890
5891 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5892 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5893 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5894 tmp |= SBI_SSCCTL_PATHALT;
5895 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5896 udelay(32);
5897 }
5898 tmp |= SBI_SSCCTL_DISABLE;
5899 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5900 }
5901
5902 mutex_unlock(&dev_priv->dpio_lock);
5903}
5904
bf8fa3d3
PZ
5905static void lpt_init_pch_refclk(struct drm_device *dev)
5906{
5907 struct drm_mode_config *mode_config = &dev->mode_config;
5908 struct intel_encoder *encoder;
5909 bool has_vga = false;
5910
5911 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5912 switch (encoder->type) {
5913 case INTEL_OUTPUT_ANALOG:
5914 has_vga = true;
5915 break;
5916 }
5917 }
5918
47701c3b
PZ
5919 if (has_vga)
5920 lpt_enable_clkout_dp(dev, true, true);
5921 else
5922 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
5923}
5924
dde86e2d
PZ
5925/*
5926 * Initialize reference clocks when the driver loads
5927 */
5928void intel_init_pch_refclk(struct drm_device *dev)
5929{
5930 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5931 ironlake_init_pch_refclk(dev);
5932 else if (HAS_PCH_LPT(dev))
5933 lpt_init_pch_refclk(dev);
5934}
5935
d9d444cb
JB
5936static int ironlake_get_refclk(struct drm_crtc *crtc)
5937{
5938 struct drm_device *dev = crtc->dev;
5939 struct drm_i915_private *dev_priv = dev->dev_private;
5940 struct intel_encoder *encoder;
d9d444cb
JB
5941 int num_connectors = 0;
5942 bool is_lvds = false;
5943
6c2b7c12 5944 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
5945 switch (encoder->type) {
5946 case INTEL_OUTPUT_LVDS:
5947 is_lvds = true;
5948 break;
d9d444cb
JB
5949 }
5950 num_connectors++;
5951 }
5952
5953 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 5954 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 5955 dev_priv->vbt.lvds_ssc_freq);
e91e941b 5956 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
5957 }
5958
5959 return 120000;
5960}
5961
6ff93609 5962static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 5963{
c8203565 5964 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
5965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5966 int pipe = intel_crtc->pipe;
c8203565
PZ
5967 uint32_t val;
5968
78114071 5969 val = 0;
c8203565 5970
965e0c48 5971 switch (intel_crtc->config.pipe_bpp) {
c8203565 5972 case 18:
dfd07d72 5973 val |= PIPECONF_6BPC;
c8203565
PZ
5974 break;
5975 case 24:
dfd07d72 5976 val |= PIPECONF_8BPC;
c8203565
PZ
5977 break;
5978 case 30:
dfd07d72 5979 val |= PIPECONF_10BPC;
c8203565
PZ
5980 break;
5981 case 36:
dfd07d72 5982 val |= PIPECONF_12BPC;
c8203565
PZ
5983 break;
5984 default:
cc769b62
PZ
5985 /* Case prevented by intel_choose_pipe_bpp_dither. */
5986 BUG();
c8203565
PZ
5987 }
5988
d8b32247 5989 if (intel_crtc->config.dither)
c8203565
PZ
5990 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5991
6ff93609 5992 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
5993 val |= PIPECONF_INTERLACED_ILK;
5994 else
5995 val |= PIPECONF_PROGRESSIVE;
5996
50f3b016 5997 if (intel_crtc->config.limited_color_range)
3685a8f3 5998 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 5999
c8203565
PZ
6000 I915_WRITE(PIPECONF(pipe), val);
6001 POSTING_READ(PIPECONF(pipe));
6002}
6003
86d3efce
VS
6004/*
6005 * Set up the pipe CSC unit.
6006 *
6007 * Currently only full range RGB to limited range RGB conversion
6008 * is supported, but eventually this should handle various
6009 * RGB<->YCbCr scenarios as well.
6010 */
50f3b016 6011static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6012{
6013 struct drm_device *dev = crtc->dev;
6014 struct drm_i915_private *dev_priv = dev->dev_private;
6015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6016 int pipe = intel_crtc->pipe;
6017 uint16_t coeff = 0x7800; /* 1.0 */
6018
6019 /*
6020 * TODO: Check what kind of values actually come out of the pipe
6021 * with these coeff/postoff values and adjust to get the best
6022 * accuracy. Perhaps we even need to take the bpc value into
6023 * consideration.
6024 */
6025
50f3b016 6026 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6027 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6028
6029 /*
6030 * GY/GU and RY/RU should be the other way around according
6031 * to BSpec, but reality doesn't agree. Just set them up in
6032 * a way that results in the correct picture.
6033 */
6034 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6035 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6036
6037 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6038 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6039
6040 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6041 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6042
6043 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6044 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6045 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6046
6047 if (INTEL_INFO(dev)->gen > 6) {
6048 uint16_t postoff = 0;
6049
50f3b016 6050 if (intel_crtc->config.limited_color_range)
32cf0cb0 6051 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6052
6053 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6054 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6055 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6056
6057 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6058 } else {
6059 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6060
50f3b016 6061 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6062 mode |= CSC_BLACK_SCREEN_OFFSET;
6063
6064 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6065 }
6066}
6067
6ff93609 6068static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6069{
756f85cf
PZ
6070 struct drm_device *dev = crtc->dev;
6071 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6073 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6074 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6075 uint32_t val;
6076
3eff4faa 6077 val = 0;
ee2b0b38 6078
756f85cf 6079 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6080 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6081
6ff93609 6082 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6083 val |= PIPECONF_INTERLACED_ILK;
6084 else
6085 val |= PIPECONF_PROGRESSIVE;
6086
702e7a56
PZ
6087 I915_WRITE(PIPECONF(cpu_transcoder), val);
6088 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6089
6090 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6091 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6092
6093 if (IS_BROADWELL(dev)) {
6094 val = 0;
6095
6096 switch (intel_crtc->config.pipe_bpp) {
6097 case 18:
6098 val |= PIPEMISC_DITHER_6_BPC;
6099 break;
6100 case 24:
6101 val |= PIPEMISC_DITHER_8_BPC;
6102 break;
6103 case 30:
6104 val |= PIPEMISC_DITHER_10_BPC;
6105 break;
6106 case 36:
6107 val |= PIPEMISC_DITHER_12_BPC;
6108 break;
6109 default:
6110 /* Case prevented by pipe_config_set_bpp. */
6111 BUG();
6112 }
6113
6114 if (intel_crtc->config.dither)
6115 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6116
6117 I915_WRITE(PIPEMISC(pipe), val);
6118 }
ee2b0b38
PZ
6119}
6120
6591c6e4 6121static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6122 intel_clock_t *clock,
6123 bool *has_reduced_clock,
6124 intel_clock_t *reduced_clock)
6125{
6126 struct drm_device *dev = crtc->dev;
6127 struct drm_i915_private *dev_priv = dev->dev_private;
6128 struct intel_encoder *intel_encoder;
6129 int refclk;
d4906093 6130 const intel_limit_t *limit;
a16af721 6131 bool ret, is_lvds = false;
79e53945 6132
6591c6e4
PZ
6133 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6134 switch (intel_encoder->type) {
79e53945
JB
6135 case INTEL_OUTPUT_LVDS:
6136 is_lvds = true;
6137 break;
79e53945
JB
6138 }
6139 }
6140
d9d444cb 6141 refclk = ironlake_get_refclk(crtc);
79e53945 6142
d4906093
ML
6143 /*
6144 * Returns a set of divisors for the desired target clock with the given
6145 * refclk, or FALSE. The returned values represent the clock equation:
6146 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6147 */
1b894b59 6148 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6149 ret = dev_priv->display.find_dpll(limit, crtc,
6150 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6151 refclk, NULL, clock);
6591c6e4
PZ
6152 if (!ret)
6153 return false;
cda4b7d3 6154
ddc9003c 6155 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6156 /*
6157 * Ensure we match the reduced clock's P to the target clock.
6158 * If the clocks don't match, we can't switch the display clock
6159 * by using the FP0/FP1. In such case we will disable the LVDS
6160 * downclock feature.
6161 */
ee9300bb
DV
6162 *has_reduced_clock =
6163 dev_priv->display.find_dpll(limit, crtc,
6164 dev_priv->lvds_downclock,
6165 refclk, clock,
6166 reduced_clock);
652c393a 6167 }
61e9653f 6168
6591c6e4
PZ
6169 return true;
6170}
6171
d4b1931c
PZ
6172int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6173{
6174 /*
6175 * Account for spread spectrum to avoid
6176 * oversubscribing the link. Max center spread
6177 * is 2.5%; use 5% for safety's sake.
6178 */
6179 u32 bps = target_clock * bpp * 21 / 20;
6180 return bps / (link_bw * 8) + 1;
6181}
6182
7429e9d4 6183static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6184{
7429e9d4 6185 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6186}
6187
de13a2e3 6188static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6189 u32 *fp,
9a7c7890 6190 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6191{
de13a2e3 6192 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6193 struct drm_device *dev = crtc->dev;
6194 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6195 struct intel_encoder *intel_encoder;
6196 uint32_t dpll;
6cc5f341 6197 int factor, num_connectors = 0;
09ede541 6198 bool is_lvds = false, is_sdvo = false;
79e53945 6199
de13a2e3
PZ
6200 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6201 switch (intel_encoder->type) {
79e53945
JB
6202 case INTEL_OUTPUT_LVDS:
6203 is_lvds = true;
6204 break;
6205 case INTEL_OUTPUT_SDVO:
7d57382e 6206 case INTEL_OUTPUT_HDMI:
79e53945 6207 is_sdvo = true;
79e53945 6208 break;
79e53945 6209 }
43565a06 6210
c751ce4f 6211 num_connectors++;
79e53945 6212 }
79e53945 6213
c1858123 6214 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6215 factor = 21;
6216 if (is_lvds) {
6217 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6218 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6219 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6220 factor = 25;
09ede541 6221 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6222 factor = 20;
c1858123 6223
7429e9d4 6224 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6225 *fp |= FP_CB_TUNE;
2c07245f 6226
9a7c7890
DV
6227 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6228 *fp2 |= FP_CB_TUNE;
6229
5eddb70b 6230 dpll = 0;
2c07245f 6231
a07d6787
EA
6232 if (is_lvds)
6233 dpll |= DPLLB_MODE_LVDS;
6234 else
6235 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6236
ef1b460d
DV
6237 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6238 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6239
6240 if (is_sdvo)
4a33e48d 6241 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6242 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6243 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6244
a07d6787 6245 /* compute bitmask from p1 value */
7429e9d4 6246 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6247 /* also FPA1 */
7429e9d4 6248 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6249
7429e9d4 6250 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6251 case 5:
6252 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6253 break;
6254 case 7:
6255 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6256 break;
6257 case 10:
6258 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6259 break;
6260 case 14:
6261 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6262 break;
79e53945
JB
6263 }
6264
b4c09f3b 6265 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6266 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6267 else
6268 dpll |= PLL_REF_INPUT_DREFCLK;
6269
959e16d6 6270 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6271}
6272
6273static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6274 int x, int y,
6275 struct drm_framebuffer *fb)
6276{
6277 struct drm_device *dev = crtc->dev;
6278 struct drm_i915_private *dev_priv = dev->dev_private;
6279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6280 int pipe = intel_crtc->pipe;
6281 int plane = intel_crtc->plane;
6282 int num_connectors = 0;
6283 intel_clock_t clock, reduced_clock;
cbbab5bd 6284 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6285 bool ok, has_reduced_clock = false;
8b47047b 6286 bool is_lvds = false;
de13a2e3 6287 struct intel_encoder *encoder;
e2b78267 6288 struct intel_shared_dpll *pll;
de13a2e3 6289 int ret;
de13a2e3
PZ
6290
6291 for_each_encoder_on_crtc(dev, crtc, encoder) {
6292 switch (encoder->type) {
6293 case INTEL_OUTPUT_LVDS:
6294 is_lvds = true;
6295 break;
de13a2e3
PZ
6296 }
6297
6298 num_connectors++;
a07d6787 6299 }
79e53945 6300
5dc5298b
PZ
6301 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6302 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6303
ff9a6750 6304 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6305 &has_reduced_clock, &reduced_clock);
ee9300bb 6306 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6307 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6308 return -EINVAL;
79e53945 6309 }
f47709a9
DV
6310 /* Compat-code for transition, will disappear. */
6311 if (!intel_crtc->config.clock_set) {
6312 intel_crtc->config.dpll.n = clock.n;
6313 intel_crtc->config.dpll.m1 = clock.m1;
6314 intel_crtc->config.dpll.m2 = clock.m2;
6315 intel_crtc->config.dpll.p1 = clock.p1;
6316 intel_crtc->config.dpll.p2 = clock.p2;
6317 }
79e53945 6318
5dc5298b 6319 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6320 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6321 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6322 if (has_reduced_clock)
7429e9d4 6323 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6324
7429e9d4 6325 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6326 &fp, &reduced_clock,
6327 has_reduced_clock ? &fp2 : NULL);
6328
959e16d6 6329 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6330 intel_crtc->config.dpll_hw_state.fp0 = fp;
6331 if (has_reduced_clock)
6332 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6333 else
6334 intel_crtc->config.dpll_hw_state.fp1 = fp;
6335
b89a1d39 6336 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6337 if (pll == NULL) {
84f44ce7
VS
6338 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6339 pipe_name(pipe));
4b645f14
JB
6340 return -EINVAL;
6341 }
ee7b9f93 6342 } else
e72f9fbf 6343 intel_put_shared_dpll(intel_crtc);
79e53945 6344
03afc4a2
DV
6345 if (intel_crtc->config.has_dp_encoder)
6346 intel_dp_set_m_n(intel_crtc);
79e53945 6347
bcd644e0
DV
6348 if (is_lvds && has_reduced_clock && i915_powersave)
6349 intel_crtc->lowfreq_avail = true;
6350 else
6351 intel_crtc->lowfreq_avail = false;
e2b78267 6352
8a654f3b 6353 intel_set_pipe_timings(intel_crtc);
5eddb70b 6354
ca3a0ff8 6355 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6356 intel_cpu_transcoder_set_m_n(intel_crtc,
6357 &intel_crtc->config.fdi_m_n);
6358 }
2c07245f 6359
6ff93609 6360 ironlake_set_pipeconf(crtc);
79e53945 6361
a1f9e77e
PZ
6362 /* Set up the display plane register */
6363 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6364 POSTING_READ(DSPCNTR(plane));
79e53945 6365
94352cf9 6366 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6367
1857e1da 6368 return ret;
79e53945
JB
6369}
6370
eb14cb74
VS
6371static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6372 struct intel_link_m_n *m_n)
6373{
6374 struct drm_device *dev = crtc->base.dev;
6375 struct drm_i915_private *dev_priv = dev->dev_private;
6376 enum pipe pipe = crtc->pipe;
6377
6378 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6379 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6380 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6381 & ~TU_SIZE_MASK;
6382 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6383 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6384 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6385}
6386
6387static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6388 enum transcoder transcoder,
6389 struct intel_link_m_n *m_n)
72419203
DV
6390{
6391 struct drm_device *dev = crtc->base.dev;
6392 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6393 enum pipe pipe = crtc->pipe;
72419203 6394
eb14cb74
VS
6395 if (INTEL_INFO(dev)->gen >= 5) {
6396 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6397 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6398 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6399 & ~TU_SIZE_MASK;
6400 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6401 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6402 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6403 } else {
6404 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6405 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6406 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6407 & ~TU_SIZE_MASK;
6408 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6409 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6410 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6411 }
6412}
6413
6414void intel_dp_get_m_n(struct intel_crtc *crtc,
6415 struct intel_crtc_config *pipe_config)
6416{
6417 if (crtc->config.has_pch_encoder)
6418 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6419 else
6420 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6421 &pipe_config->dp_m_n);
6422}
72419203 6423
eb14cb74
VS
6424static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6425 struct intel_crtc_config *pipe_config)
6426{
6427 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6428 &pipe_config->fdi_m_n);
72419203
DV
6429}
6430
2fa2fe9a
DV
6431static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6432 struct intel_crtc_config *pipe_config)
6433{
6434 struct drm_device *dev = crtc->base.dev;
6435 struct drm_i915_private *dev_priv = dev->dev_private;
6436 uint32_t tmp;
6437
6438 tmp = I915_READ(PF_CTL(crtc->pipe));
6439
6440 if (tmp & PF_ENABLE) {
fd4daa9c 6441 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6442 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6443 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6444
6445 /* We currently do not free assignements of panel fitters on
6446 * ivb/hsw (since we don't use the higher upscaling modes which
6447 * differentiates them) so just WARN about this case for now. */
6448 if (IS_GEN7(dev)) {
6449 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6450 PF_PIPE_SEL_IVB(crtc->pipe));
6451 }
2fa2fe9a 6452 }
79e53945
JB
6453}
6454
0e8ffe1b
DV
6455static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6456 struct intel_crtc_config *pipe_config)
6457{
6458 struct drm_device *dev = crtc->base.dev;
6459 struct drm_i915_private *dev_priv = dev->dev_private;
6460 uint32_t tmp;
6461
e143a21c 6462 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6463 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6464
0e8ffe1b
DV
6465 tmp = I915_READ(PIPECONF(crtc->pipe));
6466 if (!(tmp & PIPECONF_ENABLE))
6467 return false;
6468
42571aef
VS
6469 switch (tmp & PIPECONF_BPC_MASK) {
6470 case PIPECONF_6BPC:
6471 pipe_config->pipe_bpp = 18;
6472 break;
6473 case PIPECONF_8BPC:
6474 pipe_config->pipe_bpp = 24;
6475 break;
6476 case PIPECONF_10BPC:
6477 pipe_config->pipe_bpp = 30;
6478 break;
6479 case PIPECONF_12BPC:
6480 pipe_config->pipe_bpp = 36;
6481 break;
6482 default:
6483 break;
6484 }
6485
ab9412ba 6486 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
6487 struct intel_shared_dpll *pll;
6488
88adfff1
DV
6489 pipe_config->has_pch_encoder = true;
6490
627eb5a3
DV
6491 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6492 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6493 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
6494
6495 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 6496
c0d43d62 6497 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
6498 pipe_config->shared_dpll =
6499 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
6500 } else {
6501 tmp = I915_READ(PCH_DPLL_SEL);
6502 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6503 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6504 else
6505 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6506 }
66e985c0
DV
6507
6508 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6509
6510 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6511 &pipe_config->dpll_hw_state));
c93f54cf
DV
6512
6513 tmp = pipe_config->dpll_hw_state.dpll;
6514 pipe_config->pixel_multiplier =
6515 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6516 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
6517
6518 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
6519 } else {
6520 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
6521 }
6522
1bd1bd80
DV
6523 intel_get_pipe_timings(crtc, pipe_config);
6524
2fa2fe9a
DV
6525 ironlake_get_pfit_config(crtc, pipe_config);
6526
0e8ffe1b
DV
6527 return true;
6528}
6529
be256dc7
PZ
6530static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6531{
6532 struct drm_device *dev = dev_priv->dev;
6533 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6534 struct intel_crtc *crtc;
6535 unsigned long irqflags;
bd633a7c 6536 uint32_t val;
be256dc7
PZ
6537
6538 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
798183c5 6539 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
6540 pipe_name(crtc->pipe));
6541
6542 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6543 WARN(plls->spll_refcount, "SPLL enabled\n");
6544 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6545 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6546 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6547 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6548 "CPU PWM1 enabled\n");
6549 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6550 "CPU PWM2 enabled\n");
6551 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6552 "PCH PWM1 enabled\n");
6553 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6554 "Utility pin enabled\n");
6555 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6556
6557 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6558 val = I915_READ(DEIMR);
6806e63f 6559 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
be256dc7
PZ
6560 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6561 val = I915_READ(SDEIMR);
bd633a7c 6562 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
be256dc7
PZ
6563 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6564 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6565}
6566
6567/*
6568 * This function implements pieces of two sequences from BSpec:
6569 * - Sequence for display software to disable LCPLL
6570 * - Sequence for display software to allow package C8+
6571 * The steps implemented here are just the steps that actually touch the LCPLL
6572 * register. Callers should take care of disabling all the display engine
6573 * functions, doing the mode unset, fixing interrupts, etc.
6574 */
6ff58d53
PZ
6575static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6576 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
6577{
6578 uint32_t val;
6579
6580 assert_can_disable_lcpll(dev_priv);
6581
6582 val = I915_READ(LCPLL_CTL);
6583
6584 if (switch_to_fclk) {
6585 val |= LCPLL_CD_SOURCE_FCLK;
6586 I915_WRITE(LCPLL_CTL, val);
6587
6588 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6589 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6590 DRM_ERROR("Switching to FCLK failed\n");
6591
6592 val = I915_READ(LCPLL_CTL);
6593 }
6594
6595 val |= LCPLL_PLL_DISABLE;
6596 I915_WRITE(LCPLL_CTL, val);
6597 POSTING_READ(LCPLL_CTL);
6598
6599 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6600 DRM_ERROR("LCPLL still locked\n");
6601
6602 val = I915_READ(D_COMP);
6603 val |= D_COMP_COMP_DISABLE;
515b2392
PZ
6604 mutex_lock(&dev_priv->rps.hw_lock);
6605 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6606 DRM_ERROR("Failed to disable D_COMP\n");
6607 mutex_unlock(&dev_priv->rps.hw_lock);
be256dc7
PZ
6608 POSTING_READ(D_COMP);
6609 ndelay(100);
6610
6611 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6612 DRM_ERROR("D_COMP RCOMP still in progress\n");
6613
6614 if (allow_power_down) {
6615 val = I915_READ(LCPLL_CTL);
6616 val |= LCPLL_POWER_DOWN_ALLOW;
6617 I915_WRITE(LCPLL_CTL, val);
6618 POSTING_READ(LCPLL_CTL);
6619 }
6620}
6621
6622/*
6623 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6624 * source.
6625 */
6ff58d53 6626static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
6627{
6628 uint32_t val;
6629
6630 val = I915_READ(LCPLL_CTL);
6631
6632 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6633 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6634 return;
6635
215733fa
PZ
6636 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6637 * we'll hang the machine! */
0d9d349d 6638 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
215733fa 6639
be256dc7
PZ
6640 if (val & LCPLL_POWER_DOWN_ALLOW) {
6641 val &= ~LCPLL_POWER_DOWN_ALLOW;
6642 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 6643 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
6644 }
6645
6646 val = I915_READ(D_COMP);
6647 val |= D_COMP_COMP_FORCE;
6648 val &= ~D_COMP_COMP_DISABLE;
515b2392
PZ
6649 mutex_lock(&dev_priv->rps.hw_lock);
6650 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6651 DRM_ERROR("Failed to enable D_COMP\n");
6652 mutex_unlock(&dev_priv->rps.hw_lock);
35d8f2eb 6653 POSTING_READ(D_COMP);
be256dc7
PZ
6654
6655 val = I915_READ(LCPLL_CTL);
6656 val &= ~LCPLL_PLL_DISABLE;
6657 I915_WRITE(LCPLL_CTL, val);
6658
6659 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6660 DRM_ERROR("LCPLL not locked yet\n");
6661
6662 if (val & LCPLL_CD_SOURCE_FCLK) {
6663 val = I915_READ(LCPLL_CTL);
6664 val &= ~LCPLL_CD_SOURCE_FCLK;
6665 I915_WRITE(LCPLL_CTL, val);
6666
6667 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6668 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6669 DRM_ERROR("Switching back to LCPLL failed\n");
6670 }
215733fa 6671
0d9d349d 6672 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
be256dc7
PZ
6673}
6674
c67a470b
PZ
6675void hsw_enable_pc8_work(struct work_struct *__work)
6676{
6677 struct drm_i915_private *dev_priv =
6678 container_of(to_delayed_work(__work), struct drm_i915_private,
6679 pc8.enable_work);
6680 struct drm_device *dev = dev_priv->dev;
6681 uint32_t val;
6682
7125ecb8
PZ
6683 WARN_ON(!HAS_PC8(dev));
6684
c67a470b
PZ
6685 if (dev_priv->pc8.enabled)
6686 return;
6687
6688 DRM_DEBUG_KMS("Enabling package C8+\n");
6689
6690 dev_priv->pc8.enabled = true;
6691
6692 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6693 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6694 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6695 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6696 }
6697
6698 lpt_disable_clkout_dp(dev);
6699 hsw_pc8_disable_interrupts(dev);
6700 hsw_disable_lcpll(dev_priv, true, true);
8771a7f8
PZ
6701
6702 intel_runtime_pm_put(dev_priv);
c67a470b
PZ
6703}
6704
6705static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6706{
6707 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6708 WARN(dev_priv->pc8.disable_count < 1,
6709 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6710
6711 dev_priv->pc8.disable_count--;
6712 if (dev_priv->pc8.disable_count != 0)
6713 return;
6714
6715 schedule_delayed_work(&dev_priv->pc8.enable_work,
90058745 6716 msecs_to_jiffies(i915_pc8_timeout));
c67a470b
PZ
6717}
6718
6719static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6720{
6721 struct drm_device *dev = dev_priv->dev;
6722 uint32_t val;
6723
6724 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6725 WARN(dev_priv->pc8.disable_count < 0,
6726 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6727
6728 dev_priv->pc8.disable_count++;
6729 if (dev_priv->pc8.disable_count != 1)
6730 return;
6731
7125ecb8
PZ
6732 WARN_ON(!HAS_PC8(dev));
6733
c67a470b
PZ
6734 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6735 if (!dev_priv->pc8.enabled)
6736 return;
6737
6738 DRM_DEBUG_KMS("Disabling package C8+\n");
6739
8771a7f8
PZ
6740 intel_runtime_pm_get(dev_priv);
6741
c67a470b
PZ
6742 hsw_restore_lcpll(dev_priv);
6743 hsw_pc8_restore_interrupts(dev);
6744 lpt_init_pch_refclk(dev);
6745
6746 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6747 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6748 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6749 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6750 }
6751
6752 intel_prepare_ddi(dev);
6753 i915_gem_init_swizzling(dev);
6754 mutex_lock(&dev_priv->rps.hw_lock);
6755 gen6_update_ring_freq(dev);
6756 mutex_unlock(&dev_priv->rps.hw_lock);
6757 dev_priv->pc8.enabled = false;
6758}
6759
6760void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6761{
7c6c2652
CW
6762 if (!HAS_PC8(dev_priv->dev))
6763 return;
6764
c67a470b
PZ
6765 mutex_lock(&dev_priv->pc8.lock);
6766 __hsw_enable_package_c8(dev_priv);
6767 mutex_unlock(&dev_priv->pc8.lock);
6768}
6769
6770void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6771{
7c6c2652
CW
6772 if (!HAS_PC8(dev_priv->dev))
6773 return;
6774
c67a470b
PZ
6775 mutex_lock(&dev_priv->pc8.lock);
6776 __hsw_disable_package_c8(dev_priv);
6777 mutex_unlock(&dev_priv->pc8.lock);
6778}
6779
6780static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6781{
6782 struct drm_device *dev = dev_priv->dev;
6783 struct intel_crtc *crtc;
6784 uint32_t val;
6785
6786 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6787 if (crtc->base.enabled)
6788 return false;
6789
6790 /* This case is still possible since we have the i915.disable_power_well
6791 * parameter and also the KVMr or something else might be requesting the
6792 * power well. */
6793 val = I915_READ(HSW_PWR_WELL_DRIVER);
6794 if (val != 0) {
6795 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6796 return false;
6797 }
6798
6799 return true;
6800}
6801
6802/* Since we're called from modeset_global_resources there's no way to
6803 * symmetrically increase and decrease the refcount, so we use
6804 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6805 * or not.
6806 */
6807static void hsw_update_package_c8(struct drm_device *dev)
6808{
6809 struct drm_i915_private *dev_priv = dev->dev_private;
6810 bool allow;
6811
7c6c2652
CW
6812 if (!HAS_PC8(dev_priv->dev))
6813 return;
6814
c67a470b
PZ
6815 if (!i915_enable_pc8)
6816 return;
6817
6818 mutex_lock(&dev_priv->pc8.lock);
6819
6820 allow = hsw_can_enable_package_c8(dev_priv);
6821
6822 if (allow == dev_priv->pc8.requirements_met)
6823 goto done;
6824
6825 dev_priv->pc8.requirements_met = allow;
6826
6827 if (allow)
6828 __hsw_enable_package_c8(dev_priv);
6829 else
6830 __hsw_disable_package_c8(dev_priv);
6831
6832done:
6833 mutex_unlock(&dev_priv->pc8.lock);
6834}
6835
6836static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6837{
7c6c2652
CW
6838 if (!HAS_PC8(dev_priv->dev))
6839 return;
6840
3458122e 6841 mutex_lock(&dev_priv->pc8.lock);
c67a470b
PZ
6842 if (!dev_priv->pc8.gpu_idle) {
6843 dev_priv->pc8.gpu_idle = true;
3458122e 6844 __hsw_enable_package_c8(dev_priv);
c67a470b 6845 }
3458122e 6846 mutex_unlock(&dev_priv->pc8.lock);
c67a470b
PZ
6847}
6848
6849static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6850{
7c6c2652
CW
6851 if (!HAS_PC8(dev_priv->dev))
6852 return;
6853
3458122e 6854 mutex_lock(&dev_priv->pc8.lock);
c67a470b
PZ
6855 if (dev_priv->pc8.gpu_idle) {
6856 dev_priv->pc8.gpu_idle = false;
3458122e 6857 __hsw_disable_package_c8(dev_priv);
c67a470b 6858 }
3458122e 6859 mutex_unlock(&dev_priv->pc8.lock);
be256dc7
PZ
6860}
6861
6efdf354
ID
6862#define for_each_power_domain(domain, mask) \
6863 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6864 if ((1 << (domain)) & (mask))
6865
6866static unsigned long get_pipe_power_domains(struct drm_device *dev,
6867 enum pipe pipe, bool pfit_enabled)
6868{
6869 unsigned long mask;
6870 enum transcoder transcoder;
6871
6872 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6873
6874 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6875 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6876 if (pfit_enabled)
6877 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6878
6879 return mask;
6880}
6881
baa70707
ID
6882void intel_display_set_init_power(struct drm_device *dev, bool enable)
6883{
6884 struct drm_i915_private *dev_priv = dev->dev_private;
6885
6886 if (dev_priv->power_domains.init_power_on == enable)
6887 return;
6888
6889 if (enable)
6890 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6891 else
6892 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6893
6894 dev_priv->power_domains.init_power_on = enable;
6895}
6896
4f074129 6897static void modeset_update_power_wells(struct drm_device *dev)
d6dd9eb1 6898{
6efdf354 6899 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
d6dd9eb1 6900 struct intel_crtc *crtc;
d6dd9eb1 6901
6efdf354
ID
6902 /*
6903 * First get all needed power domains, then put all unneeded, to avoid
6904 * any unnecessary toggling of the power wells.
6905 */
d6dd9eb1 6906 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6efdf354
ID
6907 enum intel_display_power_domain domain;
6908
e7a639c4
DV
6909 if (!crtc->base.enabled)
6910 continue;
d6dd9eb1 6911
6efdf354
ID
6912 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6913 crtc->pipe,
6914 crtc->config.pch_pfit.enabled);
6915
6916 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6917 intel_display_power_get(dev, domain);
d6dd9eb1
DV
6918 }
6919
6efdf354
ID
6920 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6921 enum intel_display_power_domain domain;
6922
6923 for_each_power_domain(domain, crtc->enabled_power_domains)
6924 intel_display_power_put(dev, domain);
6925
6926 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6927 }
baa70707
ID
6928
6929 intel_display_set_init_power(dev, false);
4f074129 6930}
c67a470b 6931
4f074129
ID
6932static void haswell_modeset_global_resources(struct drm_device *dev)
6933{
6934 modeset_update_power_wells(dev);
c67a470b 6935 hsw_update_package_c8(dev);
d6dd9eb1
DV
6936}
6937
09b4ddf9 6938static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
6939 int x, int y,
6940 struct drm_framebuffer *fb)
6941{
6942 struct drm_device *dev = crtc->dev;
6943 struct drm_i915_private *dev_priv = dev->dev_private;
6944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 6945 int plane = intel_crtc->plane;
09b4ddf9 6946 int ret;
09b4ddf9 6947
566b734a 6948 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 6949 return -EINVAL;
566b734a 6950 intel_ddi_pll_enable(intel_crtc);
6441ab5f 6951
03afc4a2
DV
6952 if (intel_crtc->config.has_dp_encoder)
6953 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
6954
6955 intel_crtc->lowfreq_avail = false;
09b4ddf9 6956
8a654f3b 6957 intel_set_pipe_timings(intel_crtc);
09b4ddf9 6958
ca3a0ff8 6959 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6960 intel_cpu_transcoder_set_m_n(intel_crtc,
6961 &intel_crtc->config.fdi_m_n);
6962 }
09b4ddf9 6963
6ff93609 6964 haswell_set_pipeconf(crtc);
09b4ddf9 6965
50f3b016 6966 intel_set_pipe_csc(crtc);
86d3efce 6967
09b4ddf9 6968 /* Set up the display plane register */
86d3efce 6969 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
6970 POSTING_READ(DSPCNTR(plane));
6971
6972 ret = intel_pipe_set_base(crtc, x, y, fb);
6973
1f803ee5 6974 return ret;
79e53945
JB
6975}
6976
0e8ffe1b
DV
6977static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6978 struct intel_crtc_config *pipe_config)
6979{
6980 struct drm_device *dev = crtc->base.dev;
6981 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 6982 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
6983 uint32_t tmp;
6984
e143a21c 6985 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
6986 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6987
eccb140b
DV
6988 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6989 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6990 enum pipe trans_edp_pipe;
6991 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6992 default:
6993 WARN(1, "unknown pipe linked to edp transcoder\n");
6994 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6995 case TRANS_DDI_EDP_INPUT_A_ON:
6996 trans_edp_pipe = PIPE_A;
6997 break;
6998 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6999 trans_edp_pipe = PIPE_B;
7000 break;
7001 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7002 trans_edp_pipe = PIPE_C;
7003 break;
7004 }
7005
7006 if (trans_edp_pipe == crtc->pipe)
7007 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7008 }
7009
b97186f0 7010 if (!intel_display_power_enabled(dev,
eccb140b 7011 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7012 return false;
7013
eccb140b 7014 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7015 if (!(tmp & PIPECONF_ENABLE))
7016 return false;
7017
88adfff1 7018 /*
f196e6be 7019 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
7020 * DDI E. So just check whether this pipe is wired to DDI E and whether
7021 * the PCH transcoder is on.
7022 */
eccb140b 7023 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7024 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7025 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7026 pipe_config->has_pch_encoder = true;
7027
627eb5a3
DV
7028 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7029 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7030 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7031
7032 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7033 }
7034
1bd1bd80
DV
7035 intel_get_pipe_timings(crtc, pipe_config);
7036
2fa2fe9a
DV
7037 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7038 if (intel_display_power_enabled(dev, pfit_domain))
7039 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7040
e59150dc
JB
7041 if (IS_HASWELL(dev))
7042 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7043 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7044
6c49f241
DV
7045 pipe_config->pixel_multiplier = 1;
7046
0e8ffe1b
DV
7047 return true;
7048}
7049
f564048e 7050static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7051 int x, int y,
94352cf9 7052 struct drm_framebuffer *fb)
f564048e
EA
7053{
7054 struct drm_device *dev = crtc->dev;
7055 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7056 struct intel_encoder *encoder;
0b701d27 7057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7058 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
0b701d27 7059 int pipe = intel_crtc->pipe;
f564048e
EA
7060 int ret;
7061
0b701d27 7062 drm_vblank_pre_modeset(dev, pipe);
7662c8bd 7063
b8cecdf5
DV
7064 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7065
79e53945 7066 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 7067
9256aa19
DV
7068 if (ret != 0)
7069 return ret;
7070
7071 for_each_encoder_on_crtc(dev, crtc, encoder) {
7072 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7073 encoder->base.base.id,
7074 drm_get_encoder_name(&encoder->base),
7075 mode->base.id, mode->name);
36f2d1f1 7076 encoder->mode_set(encoder);
9256aa19
DV
7077 }
7078
7079 return 0;
79e53945
JB
7080}
7081
1a91510d
JN
7082static struct {
7083 int clock;
7084 u32 config;
7085} hdmi_audio_clock[] = {
7086 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7087 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7088 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7089 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7090 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7091 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7092 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7093 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7094 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7095 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7096};
7097
7098/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7099static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7100{
7101 int i;
7102
7103 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7104 if (mode->clock == hdmi_audio_clock[i].clock)
7105 break;
7106 }
7107
7108 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7109 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7110 i = 1;
7111 }
7112
7113 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7114 hdmi_audio_clock[i].clock,
7115 hdmi_audio_clock[i].config);
7116
7117 return hdmi_audio_clock[i].config;
7118}
7119
3a9627f4
WF
7120static bool intel_eld_uptodate(struct drm_connector *connector,
7121 int reg_eldv, uint32_t bits_eldv,
7122 int reg_elda, uint32_t bits_elda,
7123 int reg_edid)
7124{
7125 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7126 uint8_t *eld = connector->eld;
7127 uint32_t i;
7128
7129 i = I915_READ(reg_eldv);
7130 i &= bits_eldv;
7131
7132 if (!eld[0])
7133 return !i;
7134
7135 if (!i)
7136 return false;
7137
7138 i = I915_READ(reg_elda);
7139 i &= ~bits_elda;
7140 I915_WRITE(reg_elda, i);
7141
7142 for (i = 0; i < eld[2]; i++)
7143 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7144 return false;
7145
7146 return true;
7147}
7148
e0dac65e 7149static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7150 struct drm_crtc *crtc,
7151 struct drm_display_mode *mode)
e0dac65e
WF
7152{
7153 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7154 uint8_t *eld = connector->eld;
7155 uint32_t eldv;
7156 uint32_t len;
7157 uint32_t i;
7158
7159 i = I915_READ(G4X_AUD_VID_DID);
7160
7161 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7162 eldv = G4X_ELDV_DEVCL_DEVBLC;
7163 else
7164 eldv = G4X_ELDV_DEVCTG;
7165
3a9627f4
WF
7166 if (intel_eld_uptodate(connector,
7167 G4X_AUD_CNTL_ST, eldv,
7168 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7169 G4X_HDMIW_HDMIEDID))
7170 return;
7171
e0dac65e
WF
7172 i = I915_READ(G4X_AUD_CNTL_ST);
7173 i &= ~(eldv | G4X_ELD_ADDR);
7174 len = (i >> 9) & 0x1f; /* ELD buffer size */
7175 I915_WRITE(G4X_AUD_CNTL_ST, i);
7176
7177 if (!eld[0])
7178 return;
7179
7180 len = min_t(uint8_t, eld[2], len);
7181 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7182 for (i = 0; i < len; i++)
7183 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7184
7185 i = I915_READ(G4X_AUD_CNTL_ST);
7186 i |= eldv;
7187 I915_WRITE(G4X_AUD_CNTL_ST, i);
7188}
7189
83358c85 7190static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7191 struct drm_crtc *crtc,
7192 struct drm_display_mode *mode)
83358c85
WX
7193{
7194 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7195 uint8_t *eld = connector->eld;
7196 struct drm_device *dev = crtc->dev;
7b9f35a6 7197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7198 uint32_t eldv;
7199 uint32_t i;
7200 int len;
7201 int pipe = to_intel_crtc(crtc)->pipe;
7202 int tmp;
7203
7204 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7205 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7206 int aud_config = HSW_AUD_CFG(pipe);
7207 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7208
7209
7210 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7211
7212 /* Audio output enable */
7213 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7214 tmp = I915_READ(aud_cntrl_st2);
7215 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7216 I915_WRITE(aud_cntrl_st2, tmp);
7217
7218 /* Wait for 1 vertical blank */
7219 intel_wait_for_vblank(dev, pipe);
7220
7221 /* Set ELD valid state */
7222 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7223 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7224 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7225 I915_WRITE(aud_cntrl_st2, tmp);
7226 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7227 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7228
7229 /* Enable HDMI mode */
7230 tmp = I915_READ(aud_config);
7e7cb34f 7231 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7232 /* clear N_programing_enable and N_value_index */
7233 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7234 I915_WRITE(aud_config, tmp);
7235
7236 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7237
7238 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7239 intel_crtc->eld_vld = true;
83358c85
WX
7240
7241 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7242 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7243 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7244 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7245 } else {
7246 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7247 }
83358c85
WX
7248
7249 if (intel_eld_uptodate(connector,
7250 aud_cntrl_st2, eldv,
7251 aud_cntl_st, IBX_ELD_ADDRESS,
7252 hdmiw_hdmiedid))
7253 return;
7254
7255 i = I915_READ(aud_cntrl_st2);
7256 i &= ~eldv;
7257 I915_WRITE(aud_cntrl_st2, i);
7258
7259 if (!eld[0])
7260 return;
7261
7262 i = I915_READ(aud_cntl_st);
7263 i &= ~IBX_ELD_ADDRESS;
7264 I915_WRITE(aud_cntl_st, i);
7265 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7266 DRM_DEBUG_DRIVER("port num:%d\n", i);
7267
7268 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7269 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7270 for (i = 0; i < len; i++)
7271 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7272
7273 i = I915_READ(aud_cntrl_st2);
7274 i |= eldv;
7275 I915_WRITE(aud_cntrl_st2, i);
7276
7277}
7278
e0dac65e 7279static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7280 struct drm_crtc *crtc,
7281 struct drm_display_mode *mode)
e0dac65e
WF
7282{
7283 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7284 uint8_t *eld = connector->eld;
7285 uint32_t eldv;
7286 uint32_t i;
7287 int len;
7288 int hdmiw_hdmiedid;
b6daa025 7289 int aud_config;
e0dac65e
WF
7290 int aud_cntl_st;
7291 int aud_cntrl_st2;
9b138a83 7292 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7293
b3f33cbf 7294 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7295 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7296 aud_config = IBX_AUD_CFG(pipe);
7297 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7298 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7299 } else if (IS_VALLEYVIEW(connector->dev)) {
7300 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7301 aud_config = VLV_AUD_CFG(pipe);
7302 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7303 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7304 } else {
9b138a83
WX
7305 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7306 aud_config = CPT_AUD_CFG(pipe);
7307 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7308 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7309 }
7310
9b138a83 7311 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7312
9ca2fe73
ML
7313 if (IS_VALLEYVIEW(connector->dev)) {
7314 struct intel_encoder *intel_encoder;
7315 struct intel_digital_port *intel_dig_port;
7316
7317 intel_encoder = intel_attached_encoder(connector);
7318 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7319 i = intel_dig_port->port;
7320 } else {
7321 i = I915_READ(aud_cntl_st);
7322 i = (i >> 29) & DIP_PORT_SEL_MASK;
7323 /* DIP_Port_Select, 0x1 = PortB */
7324 }
7325
e0dac65e
WF
7326 if (!i) {
7327 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7328 /* operate blindly on all ports */
1202b4c6
WF
7329 eldv = IBX_ELD_VALIDB;
7330 eldv |= IBX_ELD_VALIDB << 4;
7331 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7332 } else {
2582a850 7333 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7334 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7335 }
7336
3a9627f4
WF
7337 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7338 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7339 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7340 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7341 } else {
7342 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7343 }
e0dac65e 7344
3a9627f4
WF
7345 if (intel_eld_uptodate(connector,
7346 aud_cntrl_st2, eldv,
7347 aud_cntl_st, IBX_ELD_ADDRESS,
7348 hdmiw_hdmiedid))
7349 return;
7350
e0dac65e
WF
7351 i = I915_READ(aud_cntrl_st2);
7352 i &= ~eldv;
7353 I915_WRITE(aud_cntrl_st2, i);
7354
7355 if (!eld[0])
7356 return;
7357
e0dac65e 7358 i = I915_READ(aud_cntl_st);
1202b4c6 7359 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7360 I915_WRITE(aud_cntl_st, i);
7361
7362 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7363 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7364 for (i = 0; i < len; i++)
7365 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7366
7367 i = I915_READ(aud_cntrl_st2);
7368 i |= eldv;
7369 I915_WRITE(aud_cntrl_st2, i);
7370}
7371
7372void intel_write_eld(struct drm_encoder *encoder,
7373 struct drm_display_mode *mode)
7374{
7375 struct drm_crtc *crtc = encoder->crtc;
7376 struct drm_connector *connector;
7377 struct drm_device *dev = encoder->dev;
7378 struct drm_i915_private *dev_priv = dev->dev_private;
7379
7380 connector = drm_select_eld(encoder, mode);
7381 if (!connector)
7382 return;
7383
7384 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7385 connector->base.id,
7386 drm_get_connector_name(connector),
7387 connector->encoder->base.id,
7388 drm_get_encoder_name(connector->encoder));
7389
7390 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7391
7392 if (dev_priv->display.write_eld)
34427052 7393 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7394}
7395
560b85bb
CW
7396static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7397{
7398 struct drm_device *dev = crtc->dev;
7399 struct drm_i915_private *dev_priv = dev->dev_private;
7400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7401 bool visible = base != 0;
7402 u32 cntl;
7403
7404 if (intel_crtc->cursor_visible == visible)
7405 return;
7406
9db4a9c7 7407 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7408 if (visible) {
7409 /* On these chipsets we can only modify the base whilst
7410 * the cursor is disabled.
7411 */
9db4a9c7 7412 I915_WRITE(_CURABASE, base);
560b85bb
CW
7413
7414 cntl &= ~(CURSOR_FORMAT_MASK);
7415 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7416 cntl |= CURSOR_ENABLE |
7417 CURSOR_GAMMA_ENABLE |
7418 CURSOR_FORMAT_ARGB;
7419 } else
7420 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7421 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7422
7423 intel_crtc->cursor_visible = visible;
7424}
7425
7426static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7427{
7428 struct drm_device *dev = crtc->dev;
7429 struct drm_i915_private *dev_priv = dev->dev_private;
7430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7431 int pipe = intel_crtc->pipe;
7432 bool visible = base != 0;
7433
7434 if (intel_crtc->cursor_visible != visible) {
548f245b 7435 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7436 if (base) {
7437 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7438 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7439 cntl |= pipe << 28; /* Connect to correct pipe */
7440 } else {
7441 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7442 cntl |= CURSOR_MODE_DISABLE;
7443 }
9db4a9c7 7444 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7445
7446 intel_crtc->cursor_visible = visible;
7447 }
7448 /* and commit changes on next vblank */
b2ea8ef5 7449 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7450 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7451 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7452}
7453
65a21cd6
JB
7454static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7455{
7456 struct drm_device *dev = crtc->dev;
7457 struct drm_i915_private *dev_priv = dev->dev_private;
7458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7459 int pipe = intel_crtc->pipe;
7460 bool visible = base != 0;
7461
7462 if (intel_crtc->cursor_visible != visible) {
7463 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7464 if (base) {
7465 cntl &= ~CURSOR_MODE;
7466 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7467 } else {
7468 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7469 cntl |= CURSOR_MODE_DISABLE;
7470 }
6bbfa1c5 7471 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7472 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7473 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7474 }
65a21cd6
JB
7475 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7476
7477 intel_crtc->cursor_visible = visible;
7478 }
7479 /* and commit changes on next vblank */
b2ea8ef5 7480 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7481 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7482 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7483}
7484
cda4b7d3 7485/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7486static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7487 bool on)
cda4b7d3
CW
7488{
7489 struct drm_device *dev = crtc->dev;
7490 struct drm_i915_private *dev_priv = dev->dev_private;
7491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7492 int pipe = intel_crtc->pipe;
7493 int x = intel_crtc->cursor_x;
7494 int y = intel_crtc->cursor_y;
d6e4db15 7495 u32 base = 0, pos = 0;
cda4b7d3
CW
7496 bool visible;
7497
d6e4db15 7498 if (on)
cda4b7d3 7499 base = intel_crtc->cursor_addr;
cda4b7d3 7500
d6e4db15
VS
7501 if (x >= intel_crtc->config.pipe_src_w)
7502 base = 0;
7503
7504 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7505 base = 0;
7506
7507 if (x < 0) {
efc9064e 7508 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7509 base = 0;
7510
7511 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7512 x = -x;
7513 }
7514 pos |= x << CURSOR_X_SHIFT;
7515
7516 if (y < 0) {
efc9064e 7517 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7518 base = 0;
7519
7520 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7521 y = -y;
7522 }
7523 pos |= y << CURSOR_Y_SHIFT;
7524
7525 visible = base != 0;
560b85bb 7526 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7527 return;
7528
b3dc685e 7529 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7530 I915_WRITE(CURPOS_IVB(pipe), pos);
7531 ivb_update_cursor(crtc, base);
7532 } else {
7533 I915_WRITE(CURPOS(pipe), pos);
7534 if (IS_845G(dev) || IS_I865G(dev))
7535 i845_update_cursor(crtc, base);
7536 else
7537 i9xx_update_cursor(crtc, base);
7538 }
cda4b7d3
CW
7539}
7540
79e53945 7541static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7542 struct drm_file *file,
79e53945
JB
7543 uint32_t handle,
7544 uint32_t width, uint32_t height)
7545{
7546 struct drm_device *dev = crtc->dev;
7547 struct drm_i915_private *dev_priv = dev->dev_private;
7548 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7549 struct drm_i915_gem_object *obj;
cda4b7d3 7550 uint32_t addr;
3f8bc370 7551 int ret;
79e53945 7552
79e53945
JB
7553 /* if we want to turn off the cursor ignore width and height */
7554 if (!handle) {
28c97730 7555 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 7556 addr = 0;
05394f39 7557 obj = NULL;
5004417d 7558 mutex_lock(&dev->struct_mutex);
3f8bc370 7559 goto finish;
79e53945
JB
7560 }
7561
7562 /* Currently we only support 64x64 cursors */
7563 if (width != 64 || height != 64) {
7564 DRM_ERROR("we currently only support 64x64 cursors\n");
7565 return -EINVAL;
7566 }
7567
05394f39 7568 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 7569 if (&obj->base == NULL)
79e53945
JB
7570 return -ENOENT;
7571
05394f39 7572 if (obj->base.size < width * height * 4) {
79e53945 7573 DRM_ERROR("buffer is to small\n");
34b8686e
DA
7574 ret = -ENOMEM;
7575 goto fail;
79e53945
JB
7576 }
7577
71acb5eb 7578 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 7579 mutex_lock(&dev->struct_mutex);
b295d1b6 7580 if (!dev_priv->info->cursor_needs_physical) {
693db184
CW
7581 unsigned alignment;
7582
d9e86c0e
CW
7583 if (obj->tiling_mode) {
7584 DRM_ERROR("cursor cannot be tiled\n");
7585 ret = -EINVAL;
7586 goto fail_locked;
7587 }
7588
693db184
CW
7589 /* Note that the w/a also requires 2 PTE of padding following
7590 * the bo. We currently fill all unused PTE with the shadow
7591 * page and so we should always have valid PTE following the
7592 * cursor preventing the VT-d warning.
7593 */
7594 alignment = 0;
7595 if (need_vtd_wa(dev))
7596 alignment = 64*1024;
7597
7598 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb
CW
7599 if (ret) {
7600 DRM_ERROR("failed to move cursor bo into the GTT\n");
2da3b9b9 7601 goto fail_locked;
e7b526bb
CW
7602 }
7603
d9e86c0e
CW
7604 ret = i915_gem_object_put_fence(obj);
7605 if (ret) {
2da3b9b9 7606 DRM_ERROR("failed to release fence for cursor");
d9e86c0e
CW
7607 goto fail_unpin;
7608 }
7609
f343c5f6 7610 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 7611 } else {
6eeefaf3 7612 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 7613 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
7614 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7615 align);
71acb5eb
DA
7616 if (ret) {
7617 DRM_ERROR("failed to attach phys object\n");
7f9872e0 7618 goto fail_locked;
71acb5eb 7619 }
05394f39 7620 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
7621 }
7622
a6c45cf0 7623 if (IS_GEN2(dev))
14b60391
JB
7624 I915_WRITE(CURSIZE, (height << 12) | width);
7625
3f8bc370 7626 finish:
3f8bc370 7627 if (intel_crtc->cursor_bo) {
b295d1b6 7628 if (dev_priv->info->cursor_needs_physical) {
05394f39 7629 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
7630 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7631 } else
cc98b413 7632 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 7633 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 7634 }
80824003 7635
7f9872e0 7636 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
7637
7638 intel_crtc->cursor_addr = addr;
05394f39 7639 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
7640 intel_crtc->cursor_width = width;
7641 intel_crtc->cursor_height = height;
7642
f2f5f771
VS
7643 if (intel_crtc->active)
7644 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
3f8bc370 7645
79e53945 7646 return 0;
e7b526bb 7647fail_unpin:
cc98b413 7648 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 7649fail_locked:
34b8686e 7650 mutex_unlock(&dev->struct_mutex);
bc9025bd 7651fail:
05394f39 7652 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 7653 return ret;
79e53945
JB
7654}
7655
7656static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7657{
79e53945 7658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7659
92e76c8c
VS
7660 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7661 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 7662
f2f5f771
VS
7663 if (intel_crtc->active)
7664 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
7665
7666 return 0;
b8c00ac5
DA
7667}
7668
79e53945 7669static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 7670 u16 *blue, uint32_t start, uint32_t size)
79e53945 7671{
7203425a 7672 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 7673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7674
7203425a 7675 for (i = start; i < end; i++) {
79e53945
JB
7676 intel_crtc->lut_r[i] = red[i] >> 8;
7677 intel_crtc->lut_g[i] = green[i] >> 8;
7678 intel_crtc->lut_b[i] = blue[i] >> 8;
7679 }
7680
7681 intel_crtc_load_lut(crtc);
7682}
7683
79e53945
JB
7684/* VESA 640x480x72Hz mode to set on the pipe */
7685static struct drm_display_mode load_detect_mode = {
7686 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7687 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7688};
7689
d2dff872
CW
7690static struct drm_framebuffer *
7691intel_framebuffer_create(struct drm_device *dev,
308e5bcb 7692 struct drm_mode_fb_cmd2 *mode_cmd,
d2dff872
CW
7693 struct drm_i915_gem_object *obj)
7694{
7695 struct intel_framebuffer *intel_fb;
7696 int ret;
7697
7698 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7699 if (!intel_fb) {
7700 drm_gem_object_unreference_unlocked(&obj->base);
7701 return ERR_PTR(-ENOMEM);
7702 }
7703
dd4916c5
DV
7704 ret = i915_mutex_lock_interruptible(dev);
7705 if (ret)
7706 goto err;
7707
d2dff872 7708 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
7709 mutex_unlock(&dev->struct_mutex);
7710 if (ret)
7711 goto err;
d2dff872
CW
7712
7713 return &intel_fb->base;
dd4916c5
DV
7714err:
7715 drm_gem_object_unreference_unlocked(&obj->base);
7716 kfree(intel_fb);
7717
7718 return ERR_PTR(ret);
d2dff872
CW
7719}
7720
7721static u32
7722intel_framebuffer_pitch_for_width(int width, int bpp)
7723{
7724 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7725 return ALIGN(pitch, 64);
7726}
7727
7728static u32
7729intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7730{
7731 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7732 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7733}
7734
7735static struct drm_framebuffer *
7736intel_framebuffer_create_for_mode(struct drm_device *dev,
7737 struct drm_display_mode *mode,
7738 int depth, int bpp)
7739{
7740 struct drm_i915_gem_object *obj;
0fed39bd 7741 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
7742
7743 obj = i915_gem_alloc_object(dev,
7744 intel_framebuffer_size_for_mode(mode, bpp));
7745 if (obj == NULL)
7746 return ERR_PTR(-ENOMEM);
7747
7748 mode_cmd.width = mode->hdisplay;
7749 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
7750 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7751 bpp);
5ca0c34a 7752 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
7753
7754 return intel_framebuffer_create(dev, &mode_cmd, obj);
7755}
7756
7757static struct drm_framebuffer *
7758mode_fits_in_fbdev(struct drm_device *dev,
7759 struct drm_display_mode *mode)
7760{
4520f53a 7761#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
7762 struct drm_i915_private *dev_priv = dev->dev_private;
7763 struct drm_i915_gem_object *obj;
7764 struct drm_framebuffer *fb;
7765
7766 if (dev_priv->fbdev == NULL)
7767 return NULL;
7768
7769 obj = dev_priv->fbdev->ifb.obj;
7770 if (obj == NULL)
7771 return NULL;
7772
7773 fb = &dev_priv->fbdev->ifb.base;
01f2c773
VS
7774 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7775 fb->bits_per_pixel))
d2dff872
CW
7776 return NULL;
7777
01f2c773 7778 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
7779 return NULL;
7780
7781 return fb;
4520f53a
DV
7782#else
7783 return NULL;
7784#endif
d2dff872
CW
7785}
7786
d2434ab7 7787bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 7788 struct drm_display_mode *mode,
8261b191 7789 struct intel_load_detect_pipe *old)
79e53945
JB
7790{
7791 struct intel_crtc *intel_crtc;
d2434ab7
DV
7792 struct intel_encoder *intel_encoder =
7793 intel_attached_encoder(connector);
79e53945 7794 struct drm_crtc *possible_crtc;
4ef69c7a 7795 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
7796 struct drm_crtc *crtc = NULL;
7797 struct drm_device *dev = encoder->dev;
94352cf9 7798 struct drm_framebuffer *fb;
79e53945
JB
7799 int i = -1;
7800
d2dff872
CW
7801 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7802 connector->base.id, drm_get_connector_name(connector),
7803 encoder->base.id, drm_get_encoder_name(encoder));
7804
79e53945
JB
7805 /*
7806 * Algorithm gets a little messy:
7a5e4805 7807 *
79e53945
JB
7808 * - if the connector already has an assigned crtc, use it (but make
7809 * sure it's on first)
7a5e4805 7810 *
79e53945
JB
7811 * - try to find the first unused crtc that can drive this connector,
7812 * and use that if we find one
79e53945
JB
7813 */
7814
7815 /* See if we already have a CRTC for this connector */
7816 if (encoder->crtc) {
7817 crtc = encoder->crtc;
8261b191 7818
7b24056b
DV
7819 mutex_lock(&crtc->mutex);
7820
24218aac 7821 old->dpms_mode = connector->dpms;
8261b191
CW
7822 old->load_detect_temp = false;
7823
7824 /* Make sure the crtc and connector are running */
24218aac
DV
7825 if (connector->dpms != DRM_MODE_DPMS_ON)
7826 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 7827
7173188d 7828 return true;
79e53945
JB
7829 }
7830
7831 /* Find an unused one (if possible) */
7832 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7833 i++;
7834 if (!(encoder->possible_crtcs & (1 << i)))
7835 continue;
7836 if (!possible_crtc->enabled) {
7837 crtc = possible_crtc;
7838 break;
7839 }
79e53945
JB
7840 }
7841
7842 /*
7843 * If we didn't find an unused CRTC, don't use any.
7844 */
7845 if (!crtc) {
7173188d
CW
7846 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7847 return false;
79e53945
JB
7848 }
7849
7b24056b 7850 mutex_lock(&crtc->mutex);
fc303101
DV
7851 intel_encoder->new_crtc = to_intel_crtc(crtc);
7852 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
7853
7854 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
7855 intel_crtc->new_enabled = true;
7856 intel_crtc->new_config = &intel_crtc->config;
24218aac 7857 old->dpms_mode = connector->dpms;
8261b191 7858 old->load_detect_temp = true;
d2dff872 7859 old->release_fb = NULL;
79e53945 7860
6492711d
CW
7861 if (!mode)
7862 mode = &load_detect_mode;
79e53945 7863
d2dff872
CW
7864 /* We need a framebuffer large enough to accommodate all accesses
7865 * that the plane may generate whilst we perform load detection.
7866 * We can not rely on the fbcon either being present (we get called
7867 * during its initialisation to detect all boot displays, or it may
7868 * not even exist) or that it is large enough to satisfy the
7869 * requested mode.
7870 */
94352cf9
DV
7871 fb = mode_fits_in_fbdev(dev, mode);
7872 if (fb == NULL) {
d2dff872 7873 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
7874 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7875 old->release_fb = fb;
d2dff872
CW
7876 } else
7877 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 7878 if (IS_ERR(fb)) {
d2dff872 7879 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 7880 goto fail;
79e53945 7881 }
79e53945 7882
c0c36b94 7883 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 7884 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
7885 if (old->release_fb)
7886 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 7887 goto fail;
79e53945 7888 }
7173188d 7889
79e53945 7890 /* let the connector get through one full cycle before testing */
9d0498a2 7891 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 7892 return true;
412b61d8
VS
7893
7894 fail:
7895 intel_crtc->new_enabled = crtc->enabled;
7896 if (intel_crtc->new_enabled)
7897 intel_crtc->new_config = &intel_crtc->config;
7898 else
7899 intel_crtc->new_config = NULL;
7900 mutex_unlock(&crtc->mutex);
7901 return false;
79e53945
JB
7902}
7903
d2434ab7 7904void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 7905 struct intel_load_detect_pipe *old)
79e53945 7906{
d2434ab7
DV
7907 struct intel_encoder *intel_encoder =
7908 intel_attached_encoder(connector);
4ef69c7a 7909 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 7910 struct drm_crtc *crtc = encoder->crtc;
412b61d8 7911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7912
d2dff872
CW
7913 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7914 connector->base.id, drm_get_connector_name(connector),
7915 encoder->base.id, drm_get_encoder_name(encoder));
7916
8261b191 7917 if (old->load_detect_temp) {
fc303101
DV
7918 to_intel_connector(connector)->new_encoder = NULL;
7919 intel_encoder->new_crtc = NULL;
412b61d8
VS
7920 intel_crtc->new_enabled = false;
7921 intel_crtc->new_config = NULL;
fc303101 7922 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 7923
36206361
DV
7924 if (old->release_fb) {
7925 drm_framebuffer_unregister_private(old->release_fb);
7926 drm_framebuffer_unreference(old->release_fb);
7927 }
d2dff872 7928
67c96400 7929 mutex_unlock(&crtc->mutex);
0622a53c 7930 return;
79e53945
JB
7931 }
7932
c751ce4f 7933 /* Switch crtc and encoder back off if necessary */
24218aac
DV
7934 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7935 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
7936
7937 mutex_unlock(&crtc->mutex);
79e53945
JB
7938}
7939
da4a1efa
VS
7940static int i9xx_pll_refclk(struct drm_device *dev,
7941 const struct intel_crtc_config *pipe_config)
7942{
7943 struct drm_i915_private *dev_priv = dev->dev_private;
7944 u32 dpll = pipe_config->dpll_hw_state.dpll;
7945
7946 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 7947 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
7948 else if (HAS_PCH_SPLIT(dev))
7949 return 120000;
7950 else if (!IS_GEN2(dev))
7951 return 96000;
7952 else
7953 return 48000;
7954}
7955
79e53945 7956/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
7957static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7958 struct intel_crtc_config *pipe_config)
79e53945 7959{
f1f644dc 7960 struct drm_device *dev = crtc->base.dev;
79e53945 7961 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 7962 int pipe = pipe_config->cpu_transcoder;
293623f7 7963 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
7964 u32 fp;
7965 intel_clock_t clock;
da4a1efa 7966 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
7967
7968 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 7969 fp = pipe_config->dpll_hw_state.fp0;
79e53945 7970 else
293623f7 7971 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
7972
7973 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
7974 if (IS_PINEVIEW(dev)) {
7975 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7976 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
7977 } else {
7978 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7979 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7980 }
7981
a6c45cf0 7982 if (!IS_GEN2(dev)) {
f2b115e6
AJ
7983 if (IS_PINEVIEW(dev))
7984 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7985 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
7986 else
7987 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
7988 DPLL_FPA01_P1_POST_DIV_SHIFT);
7989
7990 switch (dpll & DPLL_MODE_MASK) {
7991 case DPLLB_MODE_DAC_SERIAL:
7992 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7993 5 : 10;
7994 break;
7995 case DPLLB_MODE_LVDS:
7996 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7997 7 : 14;
7998 break;
7999 default:
28c97730 8000 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8001 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8002 return;
79e53945
JB
8003 }
8004
ac58c3f0 8005 if (IS_PINEVIEW(dev))
da4a1efa 8006 pineview_clock(refclk, &clock);
ac58c3f0 8007 else
da4a1efa 8008 i9xx_clock(refclk, &clock);
79e53945 8009 } else {
0fb58223 8010 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8011 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8012
8013 if (is_lvds) {
8014 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8015 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8016
8017 if (lvds & LVDS_CLKB_POWER_UP)
8018 clock.p2 = 7;
8019 else
8020 clock.p2 = 14;
79e53945
JB
8021 } else {
8022 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8023 clock.p1 = 2;
8024 else {
8025 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8026 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8027 }
8028 if (dpll & PLL_P2_DIVIDE_BY_4)
8029 clock.p2 = 4;
8030 else
8031 clock.p2 = 2;
79e53945 8032 }
da4a1efa
VS
8033
8034 i9xx_clock(refclk, &clock);
79e53945
JB
8035 }
8036
18442d08
VS
8037 /*
8038 * This value includes pixel_multiplier. We will use
241bfc38 8039 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8040 * encoder's get_config() function.
8041 */
8042 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8043}
8044
6878da05
VS
8045int intel_dotclock_calculate(int link_freq,
8046 const struct intel_link_m_n *m_n)
f1f644dc 8047{
f1f644dc
JB
8048 /*
8049 * The calculation for the data clock is:
1041a02f 8050 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8051 * But we want to avoid losing precison if possible, so:
1041a02f 8052 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8053 *
8054 * and the link clock is simpler:
1041a02f 8055 * link_clock = (m * link_clock) / n
f1f644dc
JB
8056 */
8057
6878da05
VS
8058 if (!m_n->link_n)
8059 return 0;
f1f644dc 8060
6878da05
VS
8061 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8062}
f1f644dc 8063
18442d08
VS
8064static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8065 struct intel_crtc_config *pipe_config)
6878da05
VS
8066{
8067 struct drm_device *dev = crtc->base.dev;
79e53945 8068
18442d08
VS
8069 /* read out port_clock from the DPLL */
8070 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8071
f1f644dc 8072 /*
18442d08 8073 * This value does not include pixel_multiplier.
241bfc38 8074 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8075 * agree once we know their relationship in the encoder's
8076 * get_config() function.
79e53945 8077 */
241bfc38 8078 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8079 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8080 &pipe_config->fdi_m_n);
79e53945
JB
8081}
8082
8083/** Returns the currently programmed mode of the given pipe. */
8084struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8085 struct drm_crtc *crtc)
8086{
548f245b 8087 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8089 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8090 struct drm_display_mode *mode;
f1f644dc 8091 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8092 int htot = I915_READ(HTOTAL(cpu_transcoder));
8093 int hsync = I915_READ(HSYNC(cpu_transcoder));
8094 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8095 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8096 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8097
8098 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8099 if (!mode)
8100 return NULL;
8101
f1f644dc
JB
8102 /*
8103 * Construct a pipe_config sufficient for getting the clock info
8104 * back out of crtc_clock_get.
8105 *
8106 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8107 * to use a real value here instead.
8108 */
293623f7 8109 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8110 pipe_config.pixel_multiplier = 1;
293623f7
VS
8111 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8112 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8113 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8114 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8115
773ae034 8116 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8117 mode->hdisplay = (htot & 0xffff) + 1;
8118 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8119 mode->hsync_start = (hsync & 0xffff) + 1;
8120 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8121 mode->vdisplay = (vtot & 0xffff) + 1;
8122 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8123 mode->vsync_start = (vsync & 0xffff) + 1;
8124 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8125
8126 drm_mode_set_name(mode);
79e53945
JB
8127
8128 return mode;
8129}
8130
3dec0095 8131static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8132{
8133 struct drm_device *dev = crtc->dev;
8134 drm_i915_private_t *dev_priv = dev->dev_private;
8135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8136 int pipe = intel_crtc->pipe;
dbdc6479
JB
8137 int dpll_reg = DPLL(pipe);
8138 int dpll;
652c393a 8139
bad720ff 8140 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8141 return;
8142
8143 if (!dev_priv->lvds_downclock_avail)
8144 return;
8145
dbdc6479 8146 dpll = I915_READ(dpll_reg);
652c393a 8147 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8148 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8149
8ac5a6d5 8150 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8151
8152 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8153 I915_WRITE(dpll_reg, dpll);
9d0498a2 8154 intel_wait_for_vblank(dev, pipe);
dbdc6479 8155
652c393a
JB
8156 dpll = I915_READ(dpll_reg);
8157 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8158 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8159 }
652c393a
JB
8160}
8161
8162static void intel_decrease_pllclock(struct drm_crtc *crtc)
8163{
8164 struct drm_device *dev = crtc->dev;
8165 drm_i915_private_t *dev_priv = dev->dev_private;
8166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8167
bad720ff 8168 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8169 return;
8170
8171 if (!dev_priv->lvds_downclock_avail)
8172 return;
8173
8174 /*
8175 * Since this is called by a timer, we should never get here in
8176 * the manual case.
8177 */
8178 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8179 int pipe = intel_crtc->pipe;
8180 int dpll_reg = DPLL(pipe);
8181 int dpll;
f6e5b160 8182
44d98a61 8183 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8184
8ac5a6d5 8185 assert_panel_unlocked(dev_priv, pipe);
652c393a 8186
dc257cf1 8187 dpll = I915_READ(dpll_reg);
652c393a
JB
8188 dpll |= DISPLAY_RATE_SELECT_FPA1;
8189 I915_WRITE(dpll_reg, dpll);
9d0498a2 8190 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8191 dpll = I915_READ(dpll_reg);
8192 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8193 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8194 }
8195
8196}
8197
f047e395
CW
8198void intel_mark_busy(struct drm_device *dev)
8199{
c67a470b
PZ
8200 struct drm_i915_private *dev_priv = dev->dev_private;
8201
8202 hsw_package_c8_gpu_busy(dev_priv);
8203 i915_update_gfx_val(dev_priv);
f047e395
CW
8204}
8205
8206void intel_mark_idle(struct drm_device *dev)
652c393a 8207{
c67a470b 8208 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8209 struct drm_crtc *crtc;
652c393a 8210
c67a470b
PZ
8211 hsw_package_c8_gpu_idle(dev_priv);
8212
652c393a
JB
8213 if (!i915_powersave)
8214 return;
8215
652c393a 8216 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
652c393a
JB
8217 if (!crtc->fb)
8218 continue;
8219
725a5b54 8220 intel_decrease_pllclock(crtc);
652c393a 8221 }
b29c19b6
CW
8222
8223 if (dev_priv->info->gen >= 6)
8224 gen6_rps_idle(dev->dev_private);
652c393a
JB
8225}
8226
c65355bb
CW
8227void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8228 struct intel_ring_buffer *ring)
652c393a 8229{
f047e395
CW
8230 struct drm_device *dev = obj->base.dev;
8231 struct drm_crtc *crtc;
652c393a 8232
f047e395 8233 if (!i915_powersave)
acb87dfb
CW
8234 return;
8235
652c393a
JB
8236 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8237 if (!crtc->fb)
8238 continue;
8239
c65355bb
CW
8240 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8241 continue;
8242
8243 intel_increase_pllclock(crtc);
8244 if (ring && intel_fbc_enabled(dev))
8245 ring->fbc_dirty = true;
652c393a
JB
8246 }
8247}
8248
79e53945
JB
8249static void intel_crtc_destroy(struct drm_crtc *crtc)
8250{
8251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8252 struct drm_device *dev = crtc->dev;
8253 struct intel_unpin_work *work;
8254 unsigned long flags;
8255
8256 spin_lock_irqsave(&dev->event_lock, flags);
8257 work = intel_crtc->unpin_work;
8258 intel_crtc->unpin_work = NULL;
8259 spin_unlock_irqrestore(&dev->event_lock, flags);
8260
8261 if (work) {
8262 cancel_work_sync(&work->work);
8263 kfree(work);
8264 }
79e53945 8265
40ccc72b
MK
8266 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8267
79e53945 8268 drm_crtc_cleanup(crtc);
67e77c5a 8269
79e53945
JB
8270 kfree(intel_crtc);
8271}
8272
6b95a207
KH
8273static void intel_unpin_work_fn(struct work_struct *__work)
8274{
8275 struct intel_unpin_work *work =
8276 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8277 struct drm_device *dev = work->crtc->dev;
6b95a207 8278
b4a98e57 8279 mutex_lock(&dev->struct_mutex);
1690e1eb 8280 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8281 drm_gem_object_unreference(&work->pending_flip_obj->base);
8282 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8283
b4a98e57
CW
8284 intel_update_fbc(dev);
8285 mutex_unlock(&dev->struct_mutex);
8286
8287 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8288 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8289
6b95a207
KH
8290 kfree(work);
8291}
8292
1afe3e9d 8293static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8294 struct drm_crtc *crtc)
6b95a207
KH
8295{
8296 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
8297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8298 struct intel_unpin_work *work;
6b95a207
KH
8299 unsigned long flags;
8300
8301 /* Ignore early vblank irqs */
8302 if (intel_crtc == NULL)
8303 return;
8304
8305 spin_lock_irqsave(&dev->event_lock, flags);
8306 work = intel_crtc->unpin_work;
e7d841ca
CW
8307
8308 /* Ensure we don't miss a work->pending update ... */
8309 smp_rmb();
8310
8311 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8312 spin_unlock_irqrestore(&dev->event_lock, flags);
8313 return;
8314 }
8315
e7d841ca
CW
8316 /* and that the unpin work is consistent wrt ->pending. */
8317 smp_rmb();
8318
6b95a207 8319 intel_crtc->unpin_work = NULL;
6b95a207 8320
45a066eb
RC
8321 if (work->event)
8322 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8323
0af7e4df
MK
8324 drm_vblank_put(dev, intel_crtc->pipe);
8325
6b95a207
KH
8326 spin_unlock_irqrestore(&dev->event_lock, flags);
8327
2c10d571 8328 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8329
8330 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8331
8332 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8333}
8334
1afe3e9d
JB
8335void intel_finish_page_flip(struct drm_device *dev, int pipe)
8336{
8337 drm_i915_private_t *dev_priv = dev->dev_private;
8338 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8339
49b14a5c 8340 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8341}
8342
8343void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8344{
8345 drm_i915_private_t *dev_priv = dev->dev_private;
8346 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8347
49b14a5c 8348 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8349}
8350
6b95a207
KH
8351void intel_prepare_page_flip(struct drm_device *dev, int plane)
8352{
8353 drm_i915_private_t *dev_priv = dev->dev_private;
8354 struct intel_crtc *intel_crtc =
8355 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8356 unsigned long flags;
8357
e7d841ca
CW
8358 /* NB: An MMIO update of the plane base pointer will also
8359 * generate a page-flip completion irq, i.e. every modeset
8360 * is also accompanied by a spurious intel_prepare_page_flip().
8361 */
6b95a207 8362 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8363 if (intel_crtc->unpin_work)
8364 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8365 spin_unlock_irqrestore(&dev->event_lock, flags);
8366}
8367
e7d841ca
CW
8368inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8369{
8370 /* Ensure that the work item is consistent when activating it ... */
8371 smp_wmb();
8372 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8373 /* and that it is marked active as soon as the irq could fire. */
8374 smp_wmb();
8375}
8376
8c9f3aaf
JB
8377static int intel_gen2_queue_flip(struct drm_device *dev,
8378 struct drm_crtc *crtc,
8379 struct drm_framebuffer *fb,
ed8d1975
KP
8380 struct drm_i915_gem_object *obj,
8381 uint32_t flags)
8c9f3aaf
JB
8382{
8383 struct drm_i915_private *dev_priv = dev->dev_private;
8384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8385 u32 flip_mask;
6d90c952 8386 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8387 int ret;
8388
6d90c952 8389 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8390 if (ret)
83d4092b 8391 goto err;
8c9f3aaf 8392
6d90c952 8393 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8394 if (ret)
83d4092b 8395 goto err_unpin;
8c9f3aaf
JB
8396
8397 /* Can't queue multiple flips, so wait for the previous
8398 * one to finish before executing the next.
8399 */
8400 if (intel_crtc->plane)
8401 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8402 else
8403 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8404 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8405 intel_ring_emit(ring, MI_NOOP);
8406 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8407 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8408 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8409 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8410 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8411
8412 intel_mark_page_flip_active(intel_crtc);
09246732 8413 __intel_ring_advance(ring);
83d4092b
CW
8414 return 0;
8415
8416err_unpin:
8417 intel_unpin_fb_obj(obj);
8418err:
8c9f3aaf
JB
8419 return ret;
8420}
8421
8422static int intel_gen3_queue_flip(struct drm_device *dev,
8423 struct drm_crtc *crtc,
8424 struct drm_framebuffer *fb,
ed8d1975
KP
8425 struct drm_i915_gem_object *obj,
8426 uint32_t flags)
8c9f3aaf
JB
8427{
8428 struct drm_i915_private *dev_priv = dev->dev_private;
8429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8430 u32 flip_mask;
6d90c952 8431 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8432 int ret;
8433
6d90c952 8434 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8435 if (ret)
83d4092b 8436 goto err;
8c9f3aaf 8437
6d90c952 8438 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8439 if (ret)
83d4092b 8440 goto err_unpin;
8c9f3aaf
JB
8441
8442 if (intel_crtc->plane)
8443 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8444 else
8445 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8446 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8447 intel_ring_emit(ring, MI_NOOP);
8448 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8449 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8450 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8451 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8452 intel_ring_emit(ring, MI_NOOP);
8453
e7d841ca 8454 intel_mark_page_flip_active(intel_crtc);
09246732 8455 __intel_ring_advance(ring);
83d4092b
CW
8456 return 0;
8457
8458err_unpin:
8459 intel_unpin_fb_obj(obj);
8460err:
8c9f3aaf
JB
8461 return ret;
8462}
8463
8464static int intel_gen4_queue_flip(struct drm_device *dev,
8465 struct drm_crtc *crtc,
8466 struct drm_framebuffer *fb,
ed8d1975
KP
8467 struct drm_i915_gem_object *obj,
8468 uint32_t flags)
8c9f3aaf
JB
8469{
8470 struct drm_i915_private *dev_priv = dev->dev_private;
8471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8472 uint32_t pf, pipesrc;
6d90c952 8473 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8474 int ret;
8475
6d90c952 8476 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8477 if (ret)
83d4092b 8478 goto err;
8c9f3aaf 8479
6d90c952 8480 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8481 if (ret)
83d4092b 8482 goto err_unpin;
8c9f3aaf
JB
8483
8484 /* i965+ uses the linear or tiled offsets from the
8485 * Display Registers (which do not change across a page-flip)
8486 * so we need only reprogram the base address.
8487 */
6d90c952
DV
8488 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8489 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8490 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8491 intel_ring_emit(ring,
f343c5f6 8492 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8493 obj->tiling_mode);
8c9f3aaf
JB
8494
8495 /* XXX Enabling the panel-fitter across page-flip is so far
8496 * untested on non-native modes, so ignore it for now.
8497 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8498 */
8499 pf = 0;
8500 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8501 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8502
8503 intel_mark_page_flip_active(intel_crtc);
09246732 8504 __intel_ring_advance(ring);
83d4092b
CW
8505 return 0;
8506
8507err_unpin:
8508 intel_unpin_fb_obj(obj);
8509err:
8c9f3aaf
JB
8510 return ret;
8511}
8512
8513static int intel_gen6_queue_flip(struct drm_device *dev,
8514 struct drm_crtc *crtc,
8515 struct drm_framebuffer *fb,
ed8d1975
KP
8516 struct drm_i915_gem_object *obj,
8517 uint32_t flags)
8c9f3aaf
JB
8518{
8519 struct drm_i915_private *dev_priv = dev->dev_private;
8520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 8521 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8522 uint32_t pf, pipesrc;
8523 int ret;
8524
6d90c952 8525 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8526 if (ret)
83d4092b 8527 goto err;
8c9f3aaf 8528
6d90c952 8529 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8530 if (ret)
83d4092b 8531 goto err_unpin;
8c9f3aaf 8532
6d90c952
DV
8533 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8534 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8535 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 8536 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 8537
dc257cf1
DV
8538 /* Contrary to the suggestions in the documentation,
8539 * "Enable Panel Fitter" does not seem to be required when page
8540 * flipping with a non-native mode, and worse causes a normal
8541 * modeset to fail.
8542 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8543 */
8544 pf = 0;
8c9f3aaf 8545 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8546 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8547
8548 intel_mark_page_flip_active(intel_crtc);
09246732 8549 __intel_ring_advance(ring);
83d4092b
CW
8550 return 0;
8551
8552err_unpin:
8553 intel_unpin_fb_obj(obj);
8554err:
8c9f3aaf
JB
8555 return ret;
8556}
8557
7c9017e5
JB
8558static int intel_gen7_queue_flip(struct drm_device *dev,
8559 struct drm_crtc *crtc,
8560 struct drm_framebuffer *fb,
ed8d1975
KP
8561 struct drm_i915_gem_object *obj,
8562 uint32_t flags)
7c9017e5
JB
8563{
8564 struct drm_i915_private *dev_priv = dev->dev_private;
8565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 8566 struct intel_ring_buffer *ring;
cb05d8de 8567 uint32_t plane_bit = 0;
ffe74d75
CW
8568 int len, ret;
8569
8570 ring = obj->ring;
1c5fd085 8571 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 8572 ring = &dev_priv->ring[BCS];
7c9017e5
JB
8573
8574 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8575 if (ret)
83d4092b 8576 goto err;
7c9017e5 8577
cb05d8de
DV
8578 switch(intel_crtc->plane) {
8579 case PLANE_A:
8580 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8581 break;
8582 case PLANE_B:
8583 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8584 break;
8585 case PLANE_C:
8586 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8587 break;
8588 default:
8589 WARN_ONCE(1, "unknown plane in flip command\n");
8590 ret = -ENODEV;
ab3951eb 8591 goto err_unpin;
cb05d8de
DV
8592 }
8593
ffe74d75
CW
8594 len = 4;
8595 if (ring->id == RCS)
8596 len += 6;
8597
8598 ret = intel_ring_begin(ring, len);
7c9017e5 8599 if (ret)
83d4092b 8600 goto err_unpin;
7c9017e5 8601
ffe74d75
CW
8602 /* Unmask the flip-done completion message. Note that the bspec says that
8603 * we should do this for both the BCS and RCS, and that we must not unmask
8604 * more than one flip event at any time (or ensure that one flip message
8605 * can be sent by waiting for flip-done prior to queueing new flips).
8606 * Experimentation says that BCS works despite DERRMR masking all
8607 * flip-done completion events and that unmasking all planes at once
8608 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8609 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8610 */
8611 if (ring->id == RCS) {
8612 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8613 intel_ring_emit(ring, DERRMR);
8614 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8615 DERRMR_PIPEB_PRI_FLIP_DONE |
8616 DERRMR_PIPEC_PRI_FLIP_DONE));
22613c96
VS
8617 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8618 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
8619 intel_ring_emit(ring, DERRMR);
8620 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8621 }
8622
cb05d8de 8623 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 8624 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 8625 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 8626 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
8627
8628 intel_mark_page_flip_active(intel_crtc);
09246732 8629 __intel_ring_advance(ring);
83d4092b
CW
8630 return 0;
8631
8632err_unpin:
8633 intel_unpin_fb_obj(obj);
8634err:
7c9017e5
JB
8635 return ret;
8636}
8637
8c9f3aaf
JB
8638static int intel_default_queue_flip(struct drm_device *dev,
8639 struct drm_crtc *crtc,
8640 struct drm_framebuffer *fb,
ed8d1975
KP
8641 struct drm_i915_gem_object *obj,
8642 uint32_t flags)
8c9f3aaf
JB
8643{
8644 return -ENODEV;
8645}
8646
6b95a207
KH
8647static int intel_crtc_page_flip(struct drm_crtc *crtc,
8648 struct drm_framebuffer *fb,
ed8d1975
KP
8649 struct drm_pending_vblank_event *event,
8650 uint32_t page_flip_flags)
6b95a207
KH
8651{
8652 struct drm_device *dev = crtc->dev;
8653 struct drm_i915_private *dev_priv = dev->dev_private;
4a35f83b
VS
8654 struct drm_framebuffer *old_fb = crtc->fb;
8655 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
8656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8657 struct intel_unpin_work *work;
8c9f3aaf 8658 unsigned long flags;
52e68630 8659 int ret;
6b95a207 8660
e6a595d2
VS
8661 /* Can't change pixel format via MI display flips. */
8662 if (fb->pixel_format != crtc->fb->pixel_format)
8663 return -EINVAL;
8664
8665 /*
8666 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8667 * Note that pitch changes could also affect these register.
8668 */
8669 if (INTEL_INFO(dev)->gen > 3 &&
8670 (fb->offsets[0] != crtc->fb->offsets[0] ||
8671 fb->pitches[0] != crtc->fb->pitches[0]))
8672 return -EINVAL;
8673
b14c5679 8674 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
8675 if (work == NULL)
8676 return -ENOMEM;
8677
6b95a207 8678 work->event = event;
b4a98e57 8679 work->crtc = crtc;
4a35f83b 8680 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
8681 INIT_WORK(&work->work, intel_unpin_work_fn);
8682
7317c75e
JB
8683 ret = drm_vblank_get(dev, intel_crtc->pipe);
8684 if (ret)
8685 goto free_work;
8686
6b95a207
KH
8687 /* We borrow the event spin lock for protecting unpin_work */
8688 spin_lock_irqsave(&dev->event_lock, flags);
8689 if (intel_crtc->unpin_work) {
8690 spin_unlock_irqrestore(&dev->event_lock, flags);
8691 kfree(work);
7317c75e 8692 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
8693
8694 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
8695 return -EBUSY;
8696 }
8697 intel_crtc->unpin_work = work;
8698 spin_unlock_irqrestore(&dev->event_lock, flags);
8699
b4a98e57
CW
8700 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8701 flush_workqueue(dev_priv->wq);
8702
79158103
CW
8703 ret = i915_mutex_lock_interruptible(dev);
8704 if (ret)
8705 goto cleanup;
6b95a207 8706
75dfca80 8707 /* Reference the objects for the scheduled work. */
05394f39
CW
8708 drm_gem_object_reference(&work->old_fb_obj->base);
8709 drm_gem_object_reference(&obj->base);
6b95a207
KH
8710
8711 crtc->fb = fb;
96b099fd 8712
e1f99ce6 8713 work->pending_flip_obj = obj;
e1f99ce6 8714
4e5359cd
SF
8715 work->enable_stall_check = true;
8716
b4a98e57 8717 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 8718 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 8719
ed8d1975 8720 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
8721 if (ret)
8722 goto cleanup_pending;
6b95a207 8723
7782de3b 8724 intel_disable_fbc(dev);
c65355bb 8725 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
8726 mutex_unlock(&dev->struct_mutex);
8727
e5510fac
JB
8728 trace_i915_flip_request(intel_crtc->plane, obj);
8729
6b95a207 8730 return 0;
96b099fd 8731
8c9f3aaf 8732cleanup_pending:
b4a98e57 8733 atomic_dec(&intel_crtc->unpin_work_count);
4a35f83b 8734 crtc->fb = old_fb;
05394f39
CW
8735 drm_gem_object_unreference(&work->old_fb_obj->base);
8736 drm_gem_object_unreference(&obj->base);
96b099fd
CW
8737 mutex_unlock(&dev->struct_mutex);
8738
79158103 8739cleanup:
96b099fd
CW
8740 spin_lock_irqsave(&dev->event_lock, flags);
8741 intel_crtc->unpin_work = NULL;
8742 spin_unlock_irqrestore(&dev->event_lock, flags);
8743
7317c75e
JB
8744 drm_vblank_put(dev, intel_crtc->pipe);
8745free_work:
96b099fd
CW
8746 kfree(work);
8747
8748 return ret;
6b95a207
KH
8749}
8750
f6e5b160 8751static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
8752 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8753 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
8754};
8755
50f56119
DV
8756static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8757 struct drm_crtc *crtc)
8758{
8759 struct drm_device *dev;
8760 struct drm_crtc *tmp;
8761 int crtc_mask = 1;
47f1c6c9 8762
50f56119 8763 WARN(!crtc, "checking null crtc?\n");
47f1c6c9 8764
50f56119 8765 dev = crtc->dev;
47f1c6c9 8766
50f56119
DV
8767 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8768 if (tmp == crtc)
8769 break;
8770 crtc_mask <<= 1;
8771 }
47f1c6c9 8772
50f56119
DV
8773 if (encoder->possible_crtcs & crtc_mask)
8774 return true;
8775 return false;
47f1c6c9 8776}
79e53945 8777
9a935856
DV
8778/**
8779 * intel_modeset_update_staged_output_state
8780 *
8781 * Updates the staged output configuration state, e.g. after we've read out the
8782 * current hw state.
8783 */
8784static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 8785{
7668851f 8786 struct intel_crtc *crtc;
9a935856
DV
8787 struct intel_encoder *encoder;
8788 struct intel_connector *connector;
f6e5b160 8789
9a935856
DV
8790 list_for_each_entry(connector, &dev->mode_config.connector_list,
8791 base.head) {
8792 connector->new_encoder =
8793 to_intel_encoder(connector->base.encoder);
8794 }
f6e5b160 8795
9a935856
DV
8796 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8797 base.head) {
8798 encoder->new_crtc =
8799 to_intel_crtc(encoder->base.crtc);
8800 }
7668851f
VS
8801
8802 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8803 base.head) {
8804 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
8805
8806 if (crtc->new_enabled)
8807 crtc->new_config = &crtc->config;
8808 else
8809 crtc->new_config = NULL;
7668851f 8810 }
f6e5b160
CW
8811}
8812
9a935856
DV
8813/**
8814 * intel_modeset_commit_output_state
8815 *
8816 * This function copies the stage display pipe configuration to the real one.
8817 */
8818static void intel_modeset_commit_output_state(struct drm_device *dev)
8819{
7668851f 8820 struct intel_crtc *crtc;
9a935856
DV
8821 struct intel_encoder *encoder;
8822 struct intel_connector *connector;
f6e5b160 8823
9a935856
DV
8824 list_for_each_entry(connector, &dev->mode_config.connector_list,
8825 base.head) {
8826 connector->base.encoder = &connector->new_encoder->base;
8827 }
f6e5b160 8828
9a935856
DV
8829 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8830 base.head) {
8831 encoder->base.crtc = &encoder->new_crtc->base;
8832 }
7668851f
VS
8833
8834 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8835 base.head) {
8836 crtc->base.enabled = crtc->new_enabled;
8837 }
9a935856
DV
8838}
8839
050f7aeb
DV
8840static void
8841connected_sink_compute_bpp(struct intel_connector * connector,
8842 struct intel_crtc_config *pipe_config)
8843{
8844 int bpp = pipe_config->pipe_bpp;
8845
8846 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8847 connector->base.base.id,
8848 drm_get_connector_name(&connector->base));
8849
8850 /* Don't use an invalid EDID bpc value */
8851 if (connector->base.display_info.bpc &&
8852 connector->base.display_info.bpc * 3 < bpp) {
8853 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8854 bpp, connector->base.display_info.bpc*3);
8855 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8856 }
8857
8858 /* Clamp bpp to 8 on screens without EDID 1.4 */
8859 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8860 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8861 bpp);
8862 pipe_config->pipe_bpp = 24;
8863 }
8864}
8865
4e53c2e0 8866static int
050f7aeb
DV
8867compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8868 struct drm_framebuffer *fb,
8869 struct intel_crtc_config *pipe_config)
4e53c2e0 8870{
050f7aeb
DV
8871 struct drm_device *dev = crtc->base.dev;
8872 struct intel_connector *connector;
4e53c2e0
DV
8873 int bpp;
8874
d42264b1
DV
8875 switch (fb->pixel_format) {
8876 case DRM_FORMAT_C8:
4e53c2e0
DV
8877 bpp = 8*3; /* since we go through a colormap */
8878 break;
d42264b1
DV
8879 case DRM_FORMAT_XRGB1555:
8880 case DRM_FORMAT_ARGB1555:
8881 /* checked in intel_framebuffer_init already */
8882 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8883 return -EINVAL;
8884 case DRM_FORMAT_RGB565:
4e53c2e0
DV
8885 bpp = 6*3; /* min is 18bpp */
8886 break;
d42264b1
DV
8887 case DRM_FORMAT_XBGR8888:
8888 case DRM_FORMAT_ABGR8888:
8889 /* checked in intel_framebuffer_init already */
8890 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8891 return -EINVAL;
8892 case DRM_FORMAT_XRGB8888:
8893 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
8894 bpp = 8*3;
8895 break;
d42264b1
DV
8896 case DRM_FORMAT_XRGB2101010:
8897 case DRM_FORMAT_ARGB2101010:
8898 case DRM_FORMAT_XBGR2101010:
8899 case DRM_FORMAT_ABGR2101010:
8900 /* checked in intel_framebuffer_init already */
8901 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 8902 return -EINVAL;
4e53c2e0
DV
8903 bpp = 10*3;
8904 break;
baba133a 8905 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
8906 default:
8907 DRM_DEBUG_KMS("unsupported depth\n");
8908 return -EINVAL;
8909 }
8910
4e53c2e0
DV
8911 pipe_config->pipe_bpp = bpp;
8912
8913 /* Clamp display bpp to EDID value */
8914 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 8915 base.head) {
1b829e05
DV
8916 if (!connector->new_encoder ||
8917 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
8918 continue;
8919
050f7aeb 8920 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
8921 }
8922
8923 return bpp;
8924}
8925
644db711
DV
8926static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8927{
8928 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8929 "type: 0x%x flags: 0x%x\n",
1342830c 8930 mode->crtc_clock,
644db711
DV
8931 mode->crtc_hdisplay, mode->crtc_hsync_start,
8932 mode->crtc_hsync_end, mode->crtc_htotal,
8933 mode->crtc_vdisplay, mode->crtc_vsync_start,
8934 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8935}
8936
c0b03411
DV
8937static void intel_dump_pipe_config(struct intel_crtc *crtc,
8938 struct intel_crtc_config *pipe_config,
8939 const char *context)
8940{
8941 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8942 context, pipe_name(crtc->pipe));
8943
8944 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8945 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8946 pipe_config->pipe_bpp, pipe_config->dither);
8947 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8948 pipe_config->has_pch_encoder,
8949 pipe_config->fdi_lanes,
8950 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8951 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8952 pipe_config->fdi_m_n.tu);
eb14cb74
VS
8953 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8954 pipe_config->has_dp_encoder,
8955 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8956 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8957 pipe_config->dp_m_n.tu);
c0b03411
DV
8958 DRM_DEBUG_KMS("requested mode:\n");
8959 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8960 DRM_DEBUG_KMS("adjusted mode:\n");
8961 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 8962 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 8963 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
8964 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8965 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
8966 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8967 pipe_config->gmch_pfit.control,
8968 pipe_config->gmch_pfit.pgm_ratios,
8969 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 8970 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 8971 pipe_config->pch_pfit.pos,
fd4daa9c
CW
8972 pipe_config->pch_pfit.size,
8973 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 8974 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 8975 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
8976}
8977
accfc0c5
DV
8978static bool check_encoder_cloning(struct drm_crtc *crtc)
8979{
8980 int num_encoders = 0;
8981 bool uncloneable_encoders = false;
8982 struct intel_encoder *encoder;
8983
8984 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8985 base.head) {
8986 if (&encoder->new_crtc->base != crtc)
8987 continue;
8988
8989 num_encoders++;
8990 if (!encoder->cloneable)
8991 uncloneable_encoders = true;
8992 }
8993
8994 return !(num_encoders > 1 && uncloneable_encoders);
8995}
8996
b8cecdf5
DV
8997static struct intel_crtc_config *
8998intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 8999 struct drm_framebuffer *fb,
b8cecdf5 9000 struct drm_display_mode *mode)
ee7b9f93 9001{
7758a113 9002 struct drm_device *dev = crtc->dev;
7758a113 9003 struct intel_encoder *encoder;
b8cecdf5 9004 struct intel_crtc_config *pipe_config;
e29c22c0
DV
9005 int plane_bpp, ret = -EINVAL;
9006 bool retry = true;
ee7b9f93 9007
accfc0c5
DV
9008 if (!check_encoder_cloning(crtc)) {
9009 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9010 return ERR_PTR(-EINVAL);
9011 }
9012
b8cecdf5
DV
9013 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9014 if (!pipe_config)
7758a113
DV
9015 return ERR_PTR(-ENOMEM);
9016
b8cecdf5
DV
9017 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9018 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 9019
e143a21c
DV
9020 pipe_config->cpu_transcoder =
9021 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 9022 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 9023
2960bc9c
ID
9024 /*
9025 * Sanitize sync polarity flags based on requested ones. If neither
9026 * positive or negative polarity is requested, treat this as meaning
9027 * negative polarity.
9028 */
9029 if (!(pipe_config->adjusted_mode.flags &
9030 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9031 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9032
9033 if (!(pipe_config->adjusted_mode.flags &
9034 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9035 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9036
050f7aeb
DV
9037 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9038 * plane pixel format and any sink constraints into account. Returns the
9039 * source plane bpp so that dithering can be selected on mismatches
9040 * after encoders and crtc also have had their say. */
9041 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9042 fb, pipe_config);
4e53c2e0
DV
9043 if (plane_bpp < 0)
9044 goto fail;
9045
e41a56be
VS
9046 /*
9047 * Determine the real pipe dimensions. Note that stereo modes can
9048 * increase the actual pipe size due to the frame doubling and
9049 * insertion of additional space for blanks between the frame. This
9050 * is stored in the crtc timings. We use the requested mode to do this
9051 * computation to clearly distinguish it from the adjusted mode, which
9052 * can be changed by the connectors in the below retry loop.
9053 */
9054 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9055 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9056 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9057
e29c22c0 9058encoder_retry:
ef1b460d 9059 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9060 pipe_config->port_clock = 0;
ef1b460d 9061 pipe_config->pixel_multiplier = 1;
ff9a6750 9062
135c81b8 9063 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9064 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9065
7758a113
DV
9066 /* Pass our mode to the connectors and the CRTC to give them a chance to
9067 * adjust it according to limitations or connector properties, and also
9068 * a chance to reject the mode entirely.
47f1c6c9 9069 */
7758a113
DV
9070 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9071 base.head) {
47f1c6c9 9072
7758a113
DV
9073 if (&encoder->new_crtc->base != crtc)
9074 continue;
7ae89233 9075
efea6e8e
DV
9076 if (!(encoder->compute_config(encoder, pipe_config))) {
9077 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9078 goto fail;
9079 }
ee7b9f93 9080 }
47f1c6c9 9081
ff9a6750
DV
9082 /* Set default port clock if not overwritten by the encoder. Needs to be
9083 * done afterwards in case the encoder adjusts the mode. */
9084 if (!pipe_config->port_clock)
241bfc38
DL
9085 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9086 * pipe_config->pixel_multiplier;
ff9a6750 9087
a43f6e0f 9088 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9089 if (ret < 0) {
7758a113
DV
9090 DRM_DEBUG_KMS("CRTC fixup failed\n");
9091 goto fail;
ee7b9f93 9092 }
e29c22c0
DV
9093
9094 if (ret == RETRY) {
9095 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9096 ret = -EINVAL;
9097 goto fail;
9098 }
9099
9100 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9101 retry = false;
9102 goto encoder_retry;
9103 }
9104
4e53c2e0
DV
9105 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9106 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9107 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9108
b8cecdf5 9109 return pipe_config;
7758a113 9110fail:
b8cecdf5 9111 kfree(pipe_config);
e29c22c0 9112 return ERR_PTR(ret);
ee7b9f93 9113}
47f1c6c9 9114
e2e1ed41
DV
9115/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9116 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9117static void
9118intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9119 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9120{
9121 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9122 struct drm_device *dev = crtc->dev;
9123 struct intel_encoder *encoder;
9124 struct intel_connector *connector;
9125 struct drm_crtc *tmp_crtc;
79e53945 9126
e2e1ed41 9127 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9128
e2e1ed41
DV
9129 /* Check which crtcs have changed outputs connected to them, these need
9130 * to be part of the prepare_pipes mask. We don't (yet) support global
9131 * modeset across multiple crtcs, so modeset_pipes will only have one
9132 * bit set at most. */
9133 list_for_each_entry(connector, &dev->mode_config.connector_list,
9134 base.head) {
9135 if (connector->base.encoder == &connector->new_encoder->base)
9136 continue;
79e53945 9137
e2e1ed41
DV
9138 if (connector->base.encoder) {
9139 tmp_crtc = connector->base.encoder->crtc;
9140
9141 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9142 }
9143
9144 if (connector->new_encoder)
9145 *prepare_pipes |=
9146 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9147 }
9148
e2e1ed41
DV
9149 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9150 base.head) {
9151 if (encoder->base.crtc == &encoder->new_crtc->base)
9152 continue;
9153
9154 if (encoder->base.crtc) {
9155 tmp_crtc = encoder->base.crtc;
9156
9157 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9158 }
9159
9160 if (encoder->new_crtc)
9161 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9162 }
9163
7668851f 9164 /* Check for pipes that will be enabled/disabled ... */
e2e1ed41
DV
9165 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9166 base.head) {
7668851f 9167 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9168 continue;
7e7d76c3 9169
7668851f 9170 if (!intel_crtc->new_enabled)
e2e1ed41 9171 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9172 else
9173 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9174 }
9175
e2e1ed41
DV
9176
9177 /* set_mode is also used to update properties on life display pipes. */
9178 intel_crtc = to_intel_crtc(crtc);
7668851f 9179 if (intel_crtc->new_enabled)
e2e1ed41
DV
9180 *prepare_pipes |= 1 << intel_crtc->pipe;
9181
b6c5164d
DV
9182 /*
9183 * For simplicity do a full modeset on any pipe where the output routing
9184 * changed. We could be more clever, but that would require us to be
9185 * more careful with calling the relevant encoder->mode_set functions.
9186 */
e2e1ed41
DV
9187 if (*prepare_pipes)
9188 *modeset_pipes = *prepare_pipes;
9189
9190 /* ... and mask these out. */
9191 *modeset_pipes &= ~(*disable_pipes);
9192 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9193
9194 /*
9195 * HACK: We don't (yet) fully support global modesets. intel_set_config
9196 * obies this rule, but the modeset restore mode of
9197 * intel_modeset_setup_hw_state does not.
9198 */
9199 *modeset_pipes &= 1 << intel_crtc->pipe;
9200 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9201
9202 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9203 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9204}
79e53945 9205
ea9d758d 9206static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9207{
ea9d758d 9208 struct drm_encoder *encoder;
f6e5b160 9209 struct drm_device *dev = crtc->dev;
f6e5b160 9210
ea9d758d
DV
9211 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9212 if (encoder->crtc == crtc)
9213 return true;
9214
9215 return false;
9216}
9217
9218static void
9219intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9220{
9221 struct intel_encoder *intel_encoder;
9222 struct intel_crtc *intel_crtc;
9223 struct drm_connector *connector;
9224
9225 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9226 base.head) {
9227 if (!intel_encoder->base.crtc)
9228 continue;
9229
9230 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9231
9232 if (prepare_pipes & (1 << intel_crtc->pipe))
9233 intel_encoder->connectors_active = false;
9234 }
9235
9236 intel_modeset_commit_output_state(dev);
9237
7668851f 9238 /* Double check state. */
ea9d758d
DV
9239 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9240 base.head) {
7668851f 9241 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9242 WARN_ON(intel_crtc->new_config &&
9243 intel_crtc->new_config != &intel_crtc->config);
9244 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9245 }
9246
9247 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9248 if (!connector->encoder || !connector->encoder->crtc)
9249 continue;
9250
9251 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9252
9253 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9254 struct drm_property *dpms_property =
9255 dev->mode_config.dpms_property;
9256
ea9d758d 9257 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9258 drm_object_property_set_value(&connector->base,
68d34720
DV
9259 dpms_property,
9260 DRM_MODE_DPMS_ON);
ea9d758d
DV
9261
9262 intel_encoder = to_intel_encoder(connector->encoder);
9263 intel_encoder->connectors_active = true;
9264 }
9265 }
9266
9267}
9268
3bd26263 9269static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9270{
3bd26263 9271 int diff;
f1f644dc
JB
9272
9273 if (clock1 == clock2)
9274 return true;
9275
9276 if (!clock1 || !clock2)
9277 return false;
9278
9279 diff = abs(clock1 - clock2);
9280
9281 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9282 return true;
9283
9284 return false;
9285}
9286
25c5b266
DV
9287#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9288 list_for_each_entry((intel_crtc), \
9289 &(dev)->mode_config.crtc_list, \
9290 base.head) \
0973f18f 9291 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9292
0e8ffe1b 9293static bool
2fa2fe9a
DV
9294intel_pipe_config_compare(struct drm_device *dev,
9295 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9296 struct intel_crtc_config *pipe_config)
9297{
66e985c0
DV
9298#define PIPE_CONF_CHECK_X(name) \
9299 if (current_config->name != pipe_config->name) { \
9300 DRM_ERROR("mismatch in " #name " " \
9301 "(expected 0x%08x, found 0x%08x)\n", \
9302 current_config->name, \
9303 pipe_config->name); \
9304 return false; \
9305 }
9306
08a24034
DV
9307#define PIPE_CONF_CHECK_I(name) \
9308 if (current_config->name != pipe_config->name) { \
9309 DRM_ERROR("mismatch in " #name " " \
9310 "(expected %i, found %i)\n", \
9311 current_config->name, \
9312 pipe_config->name); \
9313 return false; \
88adfff1
DV
9314 }
9315
1bd1bd80
DV
9316#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9317 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9318 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9319 "(expected %i, found %i)\n", \
9320 current_config->name & (mask), \
9321 pipe_config->name & (mask)); \
9322 return false; \
9323 }
9324
5e550656
VS
9325#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9326 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9327 DRM_ERROR("mismatch in " #name " " \
9328 "(expected %i, found %i)\n", \
9329 current_config->name, \
9330 pipe_config->name); \
9331 return false; \
9332 }
9333
bb760063
DV
9334#define PIPE_CONF_QUIRK(quirk) \
9335 ((current_config->quirks | pipe_config->quirks) & (quirk))
9336
eccb140b
DV
9337 PIPE_CONF_CHECK_I(cpu_transcoder);
9338
08a24034
DV
9339 PIPE_CONF_CHECK_I(has_pch_encoder);
9340 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9341 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9342 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9343 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9344 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9345 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9346
eb14cb74
VS
9347 PIPE_CONF_CHECK_I(has_dp_encoder);
9348 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9349 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9350 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9351 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9352 PIPE_CONF_CHECK_I(dp_m_n.tu);
9353
1bd1bd80
DV
9354 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9355 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9356 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9357 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9358 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9359 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9360
9361 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9362 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9363 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9364 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9365 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9366 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9367
c93f54cf 9368 PIPE_CONF_CHECK_I(pixel_multiplier);
6c49f241 9369
1bd1bd80
DV
9370 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9371 DRM_MODE_FLAG_INTERLACE);
9372
bb760063
DV
9373 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9374 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9375 DRM_MODE_FLAG_PHSYNC);
9376 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9377 DRM_MODE_FLAG_NHSYNC);
9378 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9379 DRM_MODE_FLAG_PVSYNC);
9380 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9381 DRM_MODE_FLAG_NVSYNC);
9382 }
045ac3b5 9383
37327abd
VS
9384 PIPE_CONF_CHECK_I(pipe_src_w);
9385 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9386
2fa2fe9a
DV
9387 PIPE_CONF_CHECK_I(gmch_pfit.control);
9388 /* pfit ratios are autocomputed by the hw on gen4+ */
9389 if (INTEL_INFO(dev)->gen < 4)
9390 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9391 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
fd4daa9c
CW
9392 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9393 if (current_config->pch_pfit.enabled) {
9394 PIPE_CONF_CHECK_I(pch_pfit.pos);
9395 PIPE_CONF_CHECK_I(pch_pfit.size);
9396 }
2fa2fe9a 9397
e59150dc
JB
9398 /* BDW+ don't expose a synchronous way to read the state */
9399 if (IS_HASWELL(dev))
9400 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9401
282740f7
VS
9402 PIPE_CONF_CHECK_I(double_wide);
9403
c0d43d62 9404 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9405 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9406 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9407 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9408 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9409
42571aef
VS
9410 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9411 PIPE_CONF_CHECK_I(pipe_bpp);
9412
a9a7e98a
JB
9413 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9414 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 9415
66e985c0 9416#undef PIPE_CONF_CHECK_X
08a24034 9417#undef PIPE_CONF_CHECK_I
1bd1bd80 9418#undef PIPE_CONF_CHECK_FLAGS
5e550656 9419#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9420#undef PIPE_CONF_QUIRK
88adfff1 9421
0e8ffe1b
DV
9422 return true;
9423}
9424
91d1b4bd
DV
9425static void
9426check_connector_state(struct drm_device *dev)
8af6cf88 9427{
8af6cf88
DV
9428 struct intel_connector *connector;
9429
9430 list_for_each_entry(connector, &dev->mode_config.connector_list,
9431 base.head) {
9432 /* This also checks the encoder/connector hw state with the
9433 * ->get_hw_state callbacks. */
9434 intel_connector_check_state(connector);
9435
9436 WARN(&connector->new_encoder->base != connector->base.encoder,
9437 "connector's staged encoder doesn't match current encoder\n");
9438 }
91d1b4bd
DV
9439}
9440
9441static void
9442check_encoder_state(struct drm_device *dev)
9443{
9444 struct intel_encoder *encoder;
9445 struct intel_connector *connector;
8af6cf88
DV
9446
9447 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9448 base.head) {
9449 bool enabled = false;
9450 bool active = false;
9451 enum pipe pipe, tracked_pipe;
9452
9453 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9454 encoder->base.base.id,
9455 drm_get_encoder_name(&encoder->base));
9456
9457 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9458 "encoder's stage crtc doesn't match current crtc\n");
9459 WARN(encoder->connectors_active && !encoder->base.crtc,
9460 "encoder's active_connectors set, but no crtc\n");
9461
9462 list_for_each_entry(connector, &dev->mode_config.connector_list,
9463 base.head) {
9464 if (connector->base.encoder != &encoder->base)
9465 continue;
9466 enabled = true;
9467 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9468 active = true;
9469 }
9470 WARN(!!encoder->base.crtc != enabled,
9471 "encoder's enabled state mismatch "
9472 "(expected %i, found %i)\n",
9473 !!encoder->base.crtc, enabled);
9474 WARN(active && !encoder->base.crtc,
9475 "active encoder with no crtc\n");
9476
9477 WARN(encoder->connectors_active != active,
9478 "encoder's computed active state doesn't match tracked active state "
9479 "(expected %i, found %i)\n", active, encoder->connectors_active);
9480
9481 active = encoder->get_hw_state(encoder, &pipe);
9482 WARN(active != encoder->connectors_active,
9483 "encoder's hw state doesn't match sw tracking "
9484 "(expected %i, found %i)\n",
9485 encoder->connectors_active, active);
9486
9487 if (!encoder->base.crtc)
9488 continue;
9489
9490 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9491 WARN(active && pipe != tracked_pipe,
9492 "active encoder's pipe doesn't match"
9493 "(expected %i, found %i)\n",
9494 tracked_pipe, pipe);
9495
9496 }
91d1b4bd
DV
9497}
9498
9499static void
9500check_crtc_state(struct drm_device *dev)
9501{
9502 drm_i915_private_t *dev_priv = dev->dev_private;
9503 struct intel_crtc *crtc;
9504 struct intel_encoder *encoder;
9505 struct intel_crtc_config pipe_config;
8af6cf88
DV
9506
9507 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9508 base.head) {
9509 bool enabled = false;
9510 bool active = false;
9511
045ac3b5
JB
9512 memset(&pipe_config, 0, sizeof(pipe_config));
9513
8af6cf88
DV
9514 DRM_DEBUG_KMS("[CRTC:%d]\n",
9515 crtc->base.base.id);
9516
9517 WARN(crtc->active && !crtc->base.enabled,
9518 "active crtc, but not enabled in sw tracking\n");
9519
9520 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9521 base.head) {
9522 if (encoder->base.crtc != &crtc->base)
9523 continue;
9524 enabled = true;
9525 if (encoder->connectors_active)
9526 active = true;
9527 }
6c49f241 9528
8af6cf88
DV
9529 WARN(active != crtc->active,
9530 "crtc's computed active state doesn't match tracked active state "
9531 "(expected %i, found %i)\n", active, crtc->active);
9532 WARN(enabled != crtc->base.enabled,
9533 "crtc's computed enabled state doesn't match tracked enabled state "
9534 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9535
0e8ffe1b
DV
9536 active = dev_priv->display.get_pipe_config(crtc,
9537 &pipe_config);
d62cf62a
DV
9538
9539 /* hw state is inconsistent with the pipe A quirk */
9540 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9541 active = crtc->active;
9542
6c49f241
DV
9543 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9544 base.head) {
3eaba51c 9545 enum pipe pipe;
6c49f241
DV
9546 if (encoder->base.crtc != &crtc->base)
9547 continue;
1d37b689 9548 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
9549 encoder->get_config(encoder, &pipe_config);
9550 }
9551
0e8ffe1b
DV
9552 WARN(crtc->active != active,
9553 "crtc active state doesn't match with hw state "
9554 "(expected %i, found %i)\n", crtc->active, active);
9555
c0b03411
DV
9556 if (active &&
9557 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9558 WARN(1, "pipe state doesn't match!\n");
9559 intel_dump_pipe_config(crtc, &pipe_config,
9560 "[hw state]");
9561 intel_dump_pipe_config(crtc, &crtc->config,
9562 "[sw state]");
9563 }
8af6cf88
DV
9564 }
9565}
9566
91d1b4bd
DV
9567static void
9568check_shared_dpll_state(struct drm_device *dev)
9569{
9570 drm_i915_private_t *dev_priv = dev->dev_private;
9571 struct intel_crtc *crtc;
9572 struct intel_dpll_hw_state dpll_hw_state;
9573 int i;
5358901f
DV
9574
9575 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9576 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9577 int enabled_crtcs = 0, active_crtcs = 0;
9578 bool active;
9579
9580 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9581
9582 DRM_DEBUG_KMS("%s\n", pll->name);
9583
9584 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9585
9586 WARN(pll->active > pll->refcount,
9587 "more active pll users than references: %i vs %i\n",
9588 pll->active, pll->refcount);
9589 WARN(pll->active && !pll->on,
9590 "pll in active use but not on in sw tracking\n");
35c95375
DV
9591 WARN(pll->on && !pll->active,
9592 "pll in on but not on in use in sw tracking\n");
5358901f
DV
9593 WARN(pll->on != active,
9594 "pll on state mismatch (expected %i, found %i)\n",
9595 pll->on, active);
9596
9597 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9598 base.head) {
9599 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9600 enabled_crtcs++;
9601 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9602 active_crtcs++;
9603 }
9604 WARN(pll->active != active_crtcs,
9605 "pll active crtcs mismatch (expected %i, found %i)\n",
9606 pll->active, active_crtcs);
9607 WARN(pll->refcount != enabled_crtcs,
9608 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9609 pll->refcount, enabled_crtcs);
66e985c0
DV
9610
9611 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9612 sizeof(dpll_hw_state)),
9613 "pll hw state mismatch\n");
5358901f 9614 }
8af6cf88
DV
9615}
9616
91d1b4bd
DV
9617void
9618intel_modeset_check_state(struct drm_device *dev)
9619{
9620 check_connector_state(dev);
9621 check_encoder_state(dev);
9622 check_crtc_state(dev);
9623 check_shared_dpll_state(dev);
9624}
9625
18442d08
VS
9626void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9627 int dotclock)
9628{
9629 /*
9630 * FDI already provided one idea for the dotclock.
9631 * Yell if the encoder disagrees.
9632 */
241bfc38 9633 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 9634 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 9635 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
9636}
9637
f30da187
DV
9638static int __intel_set_mode(struct drm_crtc *crtc,
9639 struct drm_display_mode *mode,
9640 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
9641{
9642 struct drm_device *dev = crtc->dev;
dbf2b54e 9643 drm_i915_private_t *dev_priv = dev->dev_private;
4b4b9238 9644 struct drm_display_mode *saved_mode;
b8cecdf5 9645 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
9646 struct intel_crtc *intel_crtc;
9647 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 9648 int ret = 0;
a6778b3c 9649
4b4b9238 9650 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
9651 if (!saved_mode)
9652 return -ENOMEM;
a6778b3c 9653
e2e1ed41 9654 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
9655 &prepare_pipes, &disable_pipes);
9656
3ac18232 9657 *saved_mode = crtc->mode;
a6778b3c 9658
25c5b266
DV
9659 /* Hack: Because we don't (yet) support global modeset on multiple
9660 * crtcs, we don't keep track of the new mode for more than one crtc.
9661 * Hence simply check whether any bit is set in modeset_pipes in all the
9662 * pieces of code that are not yet converted to deal with mutliple crtcs
9663 * changing their mode at the same time. */
25c5b266 9664 if (modeset_pipes) {
4e53c2e0 9665 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
9666 if (IS_ERR(pipe_config)) {
9667 ret = PTR_ERR(pipe_config);
9668 pipe_config = NULL;
9669
3ac18232 9670 goto out;
25c5b266 9671 }
c0b03411
DV
9672 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9673 "[modeset]");
50741abc 9674 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 9675 }
a6778b3c 9676
30a970c6
JB
9677 /*
9678 * See if the config requires any additional preparation, e.g.
9679 * to adjust global state with pipes off. We need to do this
9680 * here so we can get the modeset_pipe updated config for the new
9681 * mode set on this crtc. For other crtcs we need to use the
9682 * adjusted_mode bits in the crtc directly.
9683 */
c164f833 9684 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 9685 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 9686
c164f833
VS
9687 /* may have added more to prepare_pipes than we should */
9688 prepare_pipes &= ~disable_pipes;
9689 }
9690
460da916
DV
9691 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9692 intel_crtc_disable(&intel_crtc->base);
9693
ea9d758d
DV
9694 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9695 if (intel_crtc->base.enabled)
9696 dev_priv->display.crtc_disable(&intel_crtc->base);
9697 }
a6778b3c 9698
6c4c86f5
DV
9699 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9700 * to set it here already despite that we pass it down the callchain.
f6e5b160 9701 */
b8cecdf5 9702 if (modeset_pipes) {
25c5b266 9703 crtc->mode = *mode;
b8cecdf5
DV
9704 /* mode_set/enable/disable functions rely on a correct pipe
9705 * config. */
9706 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 9707 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
9708
9709 /*
9710 * Calculate and store various constants which
9711 * are later needed by vblank and swap-completion
9712 * timestamping. They are derived from true hwmode.
9713 */
9714 drm_calc_timestamping_constants(crtc,
9715 &pipe_config->adjusted_mode);
b8cecdf5 9716 }
7758a113 9717
ea9d758d
DV
9718 /* Only after disabling all output pipelines that will be changed can we
9719 * update the the output configuration. */
9720 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 9721
47fab737
DV
9722 if (dev_priv->display.modeset_global_resources)
9723 dev_priv->display.modeset_global_resources(dev);
9724
a6778b3c
DV
9725 /* Set up the DPLL and any encoders state that needs to adjust or depend
9726 * on the DPLL.
f6e5b160 9727 */
25c5b266 9728 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 9729 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
9730 x, y, fb);
9731 if (ret)
9732 goto done;
a6778b3c
DV
9733 }
9734
9735 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
9736 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9737 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 9738
a6778b3c
DV
9739 /* FIXME: add subpixel order */
9740done:
4b4b9238 9741 if (ret && crtc->enabled)
3ac18232 9742 crtc->mode = *saved_mode;
a6778b3c 9743
3ac18232 9744out:
b8cecdf5 9745 kfree(pipe_config);
3ac18232 9746 kfree(saved_mode);
a6778b3c 9747 return ret;
f6e5b160
CW
9748}
9749
e7457a9a
DL
9750static int intel_set_mode(struct drm_crtc *crtc,
9751 struct drm_display_mode *mode,
9752 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
9753{
9754 int ret;
9755
9756 ret = __intel_set_mode(crtc, mode, x, y, fb);
9757
9758 if (ret == 0)
9759 intel_modeset_check_state(crtc->dev);
9760
9761 return ret;
9762}
9763
c0c36b94
CW
9764void intel_crtc_restore_mode(struct drm_crtc *crtc)
9765{
9766 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9767}
9768
25c5b266
DV
9769#undef for_each_intel_crtc_masked
9770
d9e55608
DV
9771static void intel_set_config_free(struct intel_set_config *config)
9772{
9773 if (!config)
9774 return;
9775
1aa4b628
DV
9776 kfree(config->save_connector_encoders);
9777 kfree(config->save_encoder_crtcs);
7668851f 9778 kfree(config->save_crtc_enabled);
d9e55608
DV
9779 kfree(config);
9780}
9781
85f9eb71
DV
9782static int intel_set_config_save_state(struct drm_device *dev,
9783 struct intel_set_config *config)
9784{
7668851f 9785 struct drm_crtc *crtc;
85f9eb71
DV
9786 struct drm_encoder *encoder;
9787 struct drm_connector *connector;
9788 int count;
9789
7668851f
VS
9790 config->save_crtc_enabled =
9791 kcalloc(dev->mode_config.num_crtc,
9792 sizeof(bool), GFP_KERNEL);
9793 if (!config->save_crtc_enabled)
9794 return -ENOMEM;
9795
1aa4b628
DV
9796 config->save_encoder_crtcs =
9797 kcalloc(dev->mode_config.num_encoder,
9798 sizeof(struct drm_crtc *), GFP_KERNEL);
9799 if (!config->save_encoder_crtcs)
85f9eb71
DV
9800 return -ENOMEM;
9801
1aa4b628
DV
9802 config->save_connector_encoders =
9803 kcalloc(dev->mode_config.num_connector,
9804 sizeof(struct drm_encoder *), GFP_KERNEL);
9805 if (!config->save_connector_encoders)
85f9eb71
DV
9806 return -ENOMEM;
9807
9808 /* Copy data. Note that driver private data is not affected.
9809 * Should anything bad happen only the expected state is
9810 * restored, not the drivers personal bookkeeping.
9811 */
7668851f
VS
9812 count = 0;
9813 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9814 config->save_crtc_enabled[count++] = crtc->enabled;
9815 }
9816
85f9eb71
DV
9817 count = 0;
9818 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 9819 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
9820 }
9821
9822 count = 0;
9823 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 9824 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
9825 }
9826
9827 return 0;
9828}
9829
9830static void intel_set_config_restore_state(struct drm_device *dev,
9831 struct intel_set_config *config)
9832{
7668851f 9833 struct intel_crtc *crtc;
9a935856
DV
9834 struct intel_encoder *encoder;
9835 struct intel_connector *connector;
85f9eb71
DV
9836 int count;
9837
7668851f
VS
9838 count = 0;
9839 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9840 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
9841
9842 if (crtc->new_enabled)
9843 crtc->new_config = &crtc->config;
9844 else
9845 crtc->new_config = NULL;
7668851f
VS
9846 }
9847
85f9eb71 9848 count = 0;
9a935856
DV
9849 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9850 encoder->new_crtc =
9851 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
9852 }
9853
9854 count = 0;
9a935856
DV
9855 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9856 connector->new_encoder =
9857 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
9858 }
9859}
9860
e3de42b6 9861static bool
2e57f47d 9862is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
9863{
9864 int i;
9865
2e57f47d
CW
9866 if (set->num_connectors == 0)
9867 return false;
9868
9869 if (WARN_ON(set->connectors == NULL))
9870 return false;
9871
9872 for (i = 0; i < set->num_connectors; i++)
9873 if (set->connectors[i]->encoder &&
9874 set->connectors[i]->encoder->crtc == set->crtc &&
9875 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
9876 return true;
9877
9878 return false;
9879}
9880
5e2b584e
DV
9881static void
9882intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9883 struct intel_set_config *config)
9884{
9885
9886 /* We should be able to check here if the fb has the same properties
9887 * and then just flip_or_move it */
2e57f47d
CW
9888 if (is_crtc_connector_off(set)) {
9889 config->mode_changed = true;
e3de42b6 9890 } else if (set->crtc->fb != set->fb) {
5e2b584e
DV
9891 /* If we have no fb then treat it as a full mode set */
9892 if (set->crtc->fb == NULL) {
319d9827
JB
9893 struct intel_crtc *intel_crtc =
9894 to_intel_crtc(set->crtc);
9895
9896 if (intel_crtc->active && i915_fastboot) {
9897 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9898 config->fb_changed = true;
9899 } else {
9900 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9901 config->mode_changed = true;
9902 }
5e2b584e
DV
9903 } else if (set->fb == NULL) {
9904 config->mode_changed = true;
72f4901e
DV
9905 } else if (set->fb->pixel_format !=
9906 set->crtc->fb->pixel_format) {
5e2b584e 9907 config->mode_changed = true;
e3de42b6 9908 } else {
5e2b584e 9909 config->fb_changed = true;
e3de42b6 9910 }
5e2b584e
DV
9911 }
9912
835c5873 9913 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
9914 config->fb_changed = true;
9915
9916 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9917 DRM_DEBUG_KMS("modes are different, full mode set\n");
9918 drm_mode_debug_printmodeline(&set->crtc->mode);
9919 drm_mode_debug_printmodeline(set->mode);
9920 config->mode_changed = true;
9921 }
a1d95703
CW
9922
9923 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9924 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
9925}
9926
2e431051 9927static int
9a935856
DV
9928intel_modeset_stage_output_state(struct drm_device *dev,
9929 struct drm_mode_set *set,
9930 struct intel_set_config *config)
50f56119 9931{
9a935856
DV
9932 struct intel_connector *connector;
9933 struct intel_encoder *encoder;
7668851f 9934 struct intel_crtc *crtc;
f3f08572 9935 int ro;
50f56119 9936
9abdda74 9937 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
9938 * of connectors. For paranoia, double-check this. */
9939 WARN_ON(!set->fb && (set->num_connectors != 0));
9940 WARN_ON(set->fb && (set->num_connectors == 0));
9941
9a935856
DV
9942 list_for_each_entry(connector, &dev->mode_config.connector_list,
9943 base.head) {
9944 /* Otherwise traverse passed in connector list and get encoders
9945 * for them. */
50f56119 9946 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
9947 if (set->connectors[ro] == &connector->base) {
9948 connector->new_encoder = connector->encoder;
50f56119
DV
9949 break;
9950 }
9951 }
9952
9a935856
DV
9953 /* If we disable the crtc, disable all its connectors. Also, if
9954 * the connector is on the changing crtc but not on the new
9955 * connector list, disable it. */
9956 if ((!set->fb || ro == set->num_connectors) &&
9957 connector->base.encoder &&
9958 connector->base.encoder->crtc == set->crtc) {
9959 connector->new_encoder = NULL;
9960
9961 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9962 connector->base.base.id,
9963 drm_get_connector_name(&connector->base));
9964 }
9965
9966
9967 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 9968 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 9969 config->mode_changed = true;
50f56119
DV
9970 }
9971 }
9a935856 9972 /* connector->new_encoder is now updated for all connectors. */
50f56119 9973
9a935856 9974 /* Update crtc of enabled connectors. */
9a935856
DV
9975 list_for_each_entry(connector, &dev->mode_config.connector_list,
9976 base.head) {
7668851f
VS
9977 struct drm_crtc *new_crtc;
9978
9a935856 9979 if (!connector->new_encoder)
50f56119
DV
9980 continue;
9981
9a935856 9982 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
9983
9984 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 9985 if (set->connectors[ro] == &connector->base)
50f56119
DV
9986 new_crtc = set->crtc;
9987 }
9988
9989 /* Make sure the new CRTC will work with the encoder */
9a935856
DV
9990 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9991 new_crtc)) {
5e2b584e 9992 return -EINVAL;
50f56119 9993 }
9a935856
DV
9994 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9995
9996 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9997 connector->base.base.id,
9998 drm_get_connector_name(&connector->base),
9999 new_crtc->base.id);
10000 }
10001
10002 /* Check for any encoders that needs to be disabled. */
10003 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10004 base.head) {
5a65f358 10005 int num_connectors = 0;
9a935856
DV
10006 list_for_each_entry(connector,
10007 &dev->mode_config.connector_list,
10008 base.head) {
10009 if (connector->new_encoder == encoder) {
10010 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 10011 num_connectors++;
9a935856
DV
10012 }
10013 }
5a65f358
PZ
10014
10015 if (num_connectors == 0)
10016 encoder->new_crtc = NULL;
10017 else if (num_connectors > 1)
10018 return -EINVAL;
10019
9a935856
DV
10020 /* Only now check for crtc changes so we don't miss encoders
10021 * that will be disabled. */
10022 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 10023 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 10024 config->mode_changed = true;
50f56119
DV
10025 }
10026 }
9a935856 10027 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 10028
7668851f
VS
10029 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10030 base.head) {
10031 crtc->new_enabled = false;
10032
10033 list_for_each_entry(encoder,
10034 &dev->mode_config.encoder_list,
10035 base.head) {
10036 if (encoder->new_crtc == crtc) {
10037 crtc->new_enabled = true;
10038 break;
10039 }
10040 }
10041
10042 if (crtc->new_enabled != crtc->base.enabled) {
10043 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10044 crtc->new_enabled ? "en" : "dis");
10045 config->mode_changed = true;
10046 }
7bd0a8e7
VS
10047
10048 if (crtc->new_enabled)
10049 crtc->new_config = &crtc->config;
10050 else
10051 crtc->new_config = NULL;
7668851f
VS
10052 }
10053
2e431051
DV
10054 return 0;
10055}
10056
7d00a1f5
VS
10057static void disable_crtc_nofb(struct intel_crtc *crtc)
10058{
10059 struct drm_device *dev = crtc->base.dev;
10060 struct intel_encoder *encoder;
10061 struct intel_connector *connector;
10062
10063 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10064 pipe_name(crtc->pipe));
10065
10066 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10067 if (connector->new_encoder &&
10068 connector->new_encoder->new_crtc == crtc)
10069 connector->new_encoder = NULL;
10070 }
10071
10072 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10073 if (encoder->new_crtc == crtc)
10074 encoder->new_crtc = NULL;
10075 }
10076
10077 crtc->new_enabled = false;
7bd0a8e7 10078 crtc->new_config = NULL;
7d00a1f5
VS
10079}
10080
2e431051
DV
10081static int intel_crtc_set_config(struct drm_mode_set *set)
10082{
10083 struct drm_device *dev;
2e431051
DV
10084 struct drm_mode_set save_set;
10085 struct intel_set_config *config;
10086 int ret;
2e431051 10087
8d3e375e
DV
10088 BUG_ON(!set);
10089 BUG_ON(!set->crtc);
10090 BUG_ON(!set->crtc->helper_private);
2e431051 10091
7e53f3a4
DV
10092 /* Enforce sane interface api - has been abused by the fb helper. */
10093 BUG_ON(!set->mode && set->fb);
10094 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10095
2e431051
DV
10096 if (set->fb) {
10097 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10098 set->crtc->base.id, set->fb->base.id,
10099 (int)set->num_connectors, set->x, set->y);
10100 } else {
10101 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10102 }
10103
10104 dev = set->crtc->dev;
10105
10106 ret = -ENOMEM;
10107 config = kzalloc(sizeof(*config), GFP_KERNEL);
10108 if (!config)
10109 goto out_config;
10110
10111 ret = intel_set_config_save_state(dev, config);
10112 if (ret)
10113 goto out_config;
10114
10115 save_set.crtc = set->crtc;
10116 save_set.mode = &set->crtc->mode;
10117 save_set.x = set->crtc->x;
10118 save_set.y = set->crtc->y;
10119 save_set.fb = set->crtc->fb;
10120
10121 /* Compute whether we need a full modeset, only an fb base update or no
10122 * change at all. In the future we might also check whether only the
10123 * mode changed, e.g. for LVDS where we only change the panel fitter in
10124 * such cases. */
10125 intel_set_config_compute_mode_changes(set, config);
10126
9a935856 10127 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10128 if (ret)
10129 goto fail;
10130
5e2b584e 10131 if (config->mode_changed) {
c0c36b94
CW
10132 ret = intel_set_mode(set->crtc, set->mode,
10133 set->x, set->y, set->fb);
5e2b584e 10134 } else if (config->fb_changed) {
4878cae2
VS
10135 intel_crtc_wait_for_pending_flips(set->crtc);
10136
4f660f49 10137 ret = intel_pipe_set_base(set->crtc,
94352cf9 10138 set->x, set->y, set->fb);
7ca51a3a
JB
10139 /*
10140 * In the fastboot case this may be our only check of the
10141 * state after boot. It would be better to only do it on
10142 * the first update, but we don't have a nice way of doing that
10143 * (and really, set_config isn't used much for high freq page
10144 * flipping, so increasing its cost here shouldn't be a big
10145 * deal).
10146 */
10147 if (i915_fastboot && ret == 0)
10148 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10149 }
10150
2d05eae1 10151 if (ret) {
bf67dfeb
DV
10152 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10153 set->crtc->base.id, ret);
50f56119 10154fail:
2d05eae1 10155 intel_set_config_restore_state(dev, config);
50f56119 10156
7d00a1f5
VS
10157 /*
10158 * HACK: if the pipe was on, but we didn't have a framebuffer,
10159 * force the pipe off to avoid oopsing in the modeset code
10160 * due to fb==NULL. This should only happen during boot since
10161 * we don't yet reconstruct the FB from the hardware state.
10162 */
10163 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10164 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10165
2d05eae1
CW
10166 /* Try to restore the config */
10167 if (config->mode_changed &&
10168 intel_set_mode(save_set.crtc, save_set.mode,
10169 save_set.x, save_set.y, save_set.fb))
10170 DRM_ERROR("failed to restore config after modeset failure\n");
10171 }
50f56119 10172
d9e55608
DV
10173out_config:
10174 intel_set_config_free(config);
50f56119
DV
10175 return ret;
10176}
f6e5b160
CW
10177
10178static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10179 .cursor_set = intel_crtc_cursor_set,
10180 .cursor_move = intel_crtc_cursor_move,
10181 .gamma_set = intel_crtc_gamma_set,
50f56119 10182 .set_config = intel_crtc_set_config,
f6e5b160
CW
10183 .destroy = intel_crtc_destroy,
10184 .page_flip = intel_crtc_page_flip,
10185};
10186
79f689aa
PZ
10187static void intel_cpu_pll_init(struct drm_device *dev)
10188{
affa9354 10189 if (HAS_DDI(dev))
79f689aa
PZ
10190 intel_ddi_pll_init(dev);
10191}
10192
5358901f
DV
10193static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10194 struct intel_shared_dpll *pll,
10195 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10196{
5358901f 10197 uint32_t val;
ee7b9f93 10198
5358901f 10199 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10200 hw_state->dpll = val;
10201 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10202 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10203
10204 return val & DPLL_VCO_ENABLE;
10205}
10206
15bdd4cf
DV
10207static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10208 struct intel_shared_dpll *pll)
10209{
10210 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10211 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10212}
10213
e7b903d2
DV
10214static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10215 struct intel_shared_dpll *pll)
10216{
e7b903d2 10217 /* PCH refclock must be enabled first */
89eff4be 10218 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10219
15bdd4cf
DV
10220 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10221
10222 /* Wait for the clocks to stabilize. */
10223 POSTING_READ(PCH_DPLL(pll->id));
10224 udelay(150);
10225
10226 /* The pixel multiplier can only be updated once the
10227 * DPLL is enabled and the clocks are stable.
10228 *
10229 * So write it again.
10230 */
10231 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10232 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10233 udelay(200);
10234}
10235
10236static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10237 struct intel_shared_dpll *pll)
10238{
10239 struct drm_device *dev = dev_priv->dev;
10240 struct intel_crtc *crtc;
e7b903d2
DV
10241
10242 /* Make sure no transcoder isn't still depending on us. */
10243 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10244 if (intel_crtc_to_shared_dpll(crtc) == pll)
10245 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10246 }
10247
15bdd4cf
DV
10248 I915_WRITE(PCH_DPLL(pll->id), 0);
10249 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10250 udelay(200);
10251}
10252
46edb027
DV
10253static char *ibx_pch_dpll_names[] = {
10254 "PCH DPLL A",
10255 "PCH DPLL B",
10256};
10257
7c74ade1 10258static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10259{
e7b903d2 10260 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10261 int i;
10262
7c74ade1 10263 dev_priv->num_shared_dpll = 2;
ee7b9f93 10264
e72f9fbf 10265 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10266 dev_priv->shared_dplls[i].id = i;
10267 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10268 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10269 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10270 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10271 dev_priv->shared_dplls[i].get_hw_state =
10272 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10273 }
10274}
10275
7c74ade1
DV
10276static void intel_shared_dpll_init(struct drm_device *dev)
10277{
e7b903d2 10278 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10279
10280 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10281 ibx_pch_dpll_init(dev);
10282 else
10283 dev_priv->num_shared_dpll = 0;
10284
10285 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10286}
10287
b358d0a6 10288static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10289{
22fd0fab 10290 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
10291 struct intel_crtc *intel_crtc;
10292 int i;
10293
955382f3 10294 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10295 if (intel_crtc == NULL)
10296 return;
10297
10298 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10299
10300 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10301 for (i = 0; i < 256; i++) {
10302 intel_crtc->lut_r[i] = i;
10303 intel_crtc->lut_g[i] = i;
10304 intel_crtc->lut_b[i] = i;
10305 }
10306
1f1c2e24
VS
10307 /*
10308 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10309 * is hooked to plane B. Hence we want plane A feeding pipe B.
10310 */
80824003
JB
10311 intel_crtc->pipe = pipe;
10312 intel_crtc->plane = pipe;
3a77c4c4 10313 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10314 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10315 intel_crtc->plane = !pipe;
80824003
JB
10316 }
10317
22fd0fab
JB
10318 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10319 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10320 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10321 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10322
79e53945 10323 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10324}
10325
752aa88a
JB
10326enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10327{
10328 struct drm_encoder *encoder = connector->base.encoder;
10329
10330 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10331
10332 if (!encoder)
10333 return INVALID_PIPE;
10334
10335 return to_intel_crtc(encoder->crtc)->pipe;
10336}
10337
08d7b3d1 10338int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10339 struct drm_file *file)
08d7b3d1 10340{
08d7b3d1 10341 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10342 struct drm_mode_object *drmmode_obj;
10343 struct intel_crtc *crtc;
08d7b3d1 10344
1cff8f6b
DV
10345 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10346 return -ENODEV;
08d7b3d1 10347
c05422d5
DV
10348 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10349 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10350
c05422d5 10351 if (!drmmode_obj) {
08d7b3d1 10352 DRM_ERROR("no such CRTC id\n");
3f2c2057 10353 return -ENOENT;
08d7b3d1
CW
10354 }
10355
c05422d5
DV
10356 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10357 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10358
c05422d5 10359 return 0;
08d7b3d1
CW
10360}
10361
66a9278e 10362static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10363{
66a9278e
DV
10364 struct drm_device *dev = encoder->base.dev;
10365 struct intel_encoder *source_encoder;
79e53945 10366 int index_mask = 0;
79e53945
JB
10367 int entry = 0;
10368
66a9278e
DV
10369 list_for_each_entry(source_encoder,
10370 &dev->mode_config.encoder_list, base.head) {
10371
10372 if (encoder == source_encoder)
79e53945 10373 index_mask |= (1 << entry);
66a9278e
DV
10374
10375 /* Intel hw has only one MUX where enocoders could be cloned. */
10376 if (encoder->cloneable && source_encoder->cloneable)
10377 index_mask |= (1 << entry);
10378
79e53945
JB
10379 entry++;
10380 }
4ef69c7a 10381
79e53945
JB
10382 return index_mask;
10383}
10384
4d302442
CW
10385static bool has_edp_a(struct drm_device *dev)
10386{
10387 struct drm_i915_private *dev_priv = dev->dev_private;
10388
10389 if (!IS_MOBILE(dev))
10390 return false;
10391
10392 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10393 return false;
10394
10395 if (IS_GEN5(dev) &&
10396 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
10397 return false;
10398
10399 return true;
10400}
10401
ba0fbca4
DL
10402const char *intel_output_name(int output)
10403{
10404 static const char *names[] = {
10405 [INTEL_OUTPUT_UNUSED] = "Unused",
10406 [INTEL_OUTPUT_ANALOG] = "Analog",
10407 [INTEL_OUTPUT_DVO] = "DVO",
10408 [INTEL_OUTPUT_SDVO] = "SDVO",
10409 [INTEL_OUTPUT_LVDS] = "LVDS",
10410 [INTEL_OUTPUT_TVOUT] = "TV",
10411 [INTEL_OUTPUT_HDMI] = "HDMI",
10412 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10413 [INTEL_OUTPUT_EDP] = "eDP",
10414 [INTEL_OUTPUT_DSI] = "DSI",
10415 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10416 };
10417
10418 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10419 return "Invalid";
10420
10421 return names[output];
10422}
10423
79e53945
JB
10424static void intel_setup_outputs(struct drm_device *dev)
10425{
725e30ad 10426 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10427 struct intel_encoder *encoder;
cb0953d7 10428 bool dpd_is_edp = false;
79e53945 10429
c9093354 10430 intel_lvds_init(dev);
79e53945 10431
c40c0f5b 10432 if (!IS_ULT(dev))
79935fca 10433 intel_crt_init(dev);
cb0953d7 10434
affa9354 10435 if (HAS_DDI(dev)) {
0e72a5b5
ED
10436 int found;
10437
10438 /* Haswell uses DDI functions to detect digital outputs */
10439 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10440 /* DDI A only supports eDP */
10441 if (found)
10442 intel_ddi_init(dev, PORT_A);
10443
10444 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10445 * register */
10446 found = I915_READ(SFUSE_STRAP);
10447
10448 if (found & SFUSE_STRAP_DDIB_DETECTED)
10449 intel_ddi_init(dev, PORT_B);
10450 if (found & SFUSE_STRAP_DDIC_DETECTED)
10451 intel_ddi_init(dev, PORT_C);
10452 if (found & SFUSE_STRAP_DDID_DETECTED)
10453 intel_ddi_init(dev, PORT_D);
10454 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10455 int found;
5d8a7752 10456 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
10457
10458 if (has_edp_a(dev))
10459 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10460
dc0fa718 10461 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10462 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10463 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10464 if (!found)
e2debe91 10465 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10466 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10467 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10468 }
10469
dc0fa718 10470 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10471 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10472
dc0fa718 10473 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10474 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10475
5eb08b69 10476 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10477 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 10478
270b3042 10479 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 10480 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 10481 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
10482 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10483 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10484 PORT_B);
10485 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10486 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10487 }
10488
6f6005a5
JB
10489 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10490 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10491 PORT_C);
10492 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 10493 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 10494 }
19c03924 10495
3cfca973 10496 intel_dsi_init(dev);
103a196f 10497 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 10498 bool found = false;
7d57382e 10499
e2debe91 10500 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10501 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 10502 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
10503 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10504 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 10505 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 10506 }
27185ae1 10507
e7281eab 10508 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10509 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 10510 }
13520b05
KH
10511
10512 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 10513
e2debe91 10514 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10515 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 10516 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 10517 }
27185ae1 10518
e2debe91 10519 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 10520
b01f2c3a
JB
10521 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10522 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 10523 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 10524 }
e7281eab 10525 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10526 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 10527 }
27185ae1 10528
b01f2c3a 10529 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 10530 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 10531 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 10532 } else if (IS_GEN2(dev))
79e53945
JB
10533 intel_dvo_init(dev);
10534
103a196f 10535 if (SUPPORTS_TV(dev))
79e53945
JB
10536 intel_tv_init(dev);
10537
4ef69c7a
CW
10538 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10539 encoder->base.possible_crtcs = encoder->crtc_mask;
10540 encoder->base.possible_clones =
66a9278e 10541 intel_encoder_clones(encoder);
79e53945 10542 }
47356eb6 10543
dde86e2d 10544 intel_init_pch_refclk(dev);
270b3042
DV
10545
10546 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
10547}
10548
ddfe1567
CW
10549void intel_framebuffer_fini(struct intel_framebuffer *fb)
10550{
10551 drm_framebuffer_cleanup(&fb->base);
80075d49 10552 WARN_ON(!fb->obj->framebuffer_references--);
ddfe1567
CW
10553 drm_gem_object_unreference_unlocked(&fb->obj->base);
10554}
10555
79e53945
JB
10556static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10557{
10558 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 10559
ddfe1567 10560 intel_framebuffer_fini(intel_fb);
79e53945
JB
10561 kfree(intel_fb);
10562}
10563
10564static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 10565 struct drm_file *file,
79e53945
JB
10566 unsigned int *handle)
10567{
10568 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 10569 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 10570
05394f39 10571 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
10572}
10573
10574static const struct drm_framebuffer_funcs intel_fb_funcs = {
10575 .destroy = intel_user_framebuffer_destroy,
10576 .create_handle = intel_user_framebuffer_create_handle,
10577};
10578
38651674
DA
10579int intel_framebuffer_init(struct drm_device *dev,
10580 struct intel_framebuffer *intel_fb,
308e5bcb 10581 struct drm_mode_fb_cmd2 *mode_cmd,
05394f39 10582 struct drm_i915_gem_object *obj)
79e53945 10583{
53155c0a 10584 int aligned_height, tile_height;
a35cdaa0 10585 int pitch_limit;
79e53945
JB
10586 int ret;
10587
dd4916c5
DV
10588 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10589
c16ed4be
CW
10590 if (obj->tiling_mode == I915_TILING_Y) {
10591 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 10592 return -EINVAL;
c16ed4be 10593 }
57cd6508 10594
c16ed4be
CW
10595 if (mode_cmd->pitches[0] & 63) {
10596 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10597 mode_cmd->pitches[0]);
57cd6508 10598 return -EINVAL;
c16ed4be 10599 }
57cd6508 10600
a35cdaa0
CW
10601 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10602 pitch_limit = 32*1024;
10603 } else if (INTEL_INFO(dev)->gen >= 4) {
10604 if (obj->tiling_mode)
10605 pitch_limit = 16*1024;
10606 else
10607 pitch_limit = 32*1024;
10608 } else if (INTEL_INFO(dev)->gen >= 3) {
10609 if (obj->tiling_mode)
10610 pitch_limit = 8*1024;
10611 else
10612 pitch_limit = 16*1024;
10613 } else
10614 /* XXX DSPC is limited to 4k tiled */
10615 pitch_limit = 8*1024;
10616
10617 if (mode_cmd->pitches[0] > pitch_limit) {
10618 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10619 obj->tiling_mode ? "tiled" : "linear",
10620 mode_cmd->pitches[0], pitch_limit);
5d7bd705 10621 return -EINVAL;
c16ed4be 10622 }
5d7bd705
VS
10623
10624 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
10625 mode_cmd->pitches[0] != obj->stride) {
10626 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10627 mode_cmd->pitches[0], obj->stride);
5d7bd705 10628 return -EINVAL;
c16ed4be 10629 }
5d7bd705 10630
57779d06 10631 /* Reject formats not supported by any plane early. */
308e5bcb 10632 switch (mode_cmd->pixel_format) {
57779d06 10633 case DRM_FORMAT_C8:
04b3924d
VS
10634 case DRM_FORMAT_RGB565:
10635 case DRM_FORMAT_XRGB8888:
10636 case DRM_FORMAT_ARGB8888:
57779d06
VS
10637 break;
10638 case DRM_FORMAT_XRGB1555:
10639 case DRM_FORMAT_ARGB1555:
c16ed4be 10640 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
10641 DRM_DEBUG("unsupported pixel format: %s\n",
10642 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10643 return -EINVAL;
c16ed4be 10644 }
57779d06
VS
10645 break;
10646 case DRM_FORMAT_XBGR8888:
10647 case DRM_FORMAT_ABGR8888:
04b3924d
VS
10648 case DRM_FORMAT_XRGB2101010:
10649 case DRM_FORMAT_ARGB2101010:
57779d06
VS
10650 case DRM_FORMAT_XBGR2101010:
10651 case DRM_FORMAT_ABGR2101010:
c16ed4be 10652 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
10653 DRM_DEBUG("unsupported pixel format: %s\n",
10654 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10655 return -EINVAL;
c16ed4be 10656 }
b5626747 10657 break;
04b3924d
VS
10658 case DRM_FORMAT_YUYV:
10659 case DRM_FORMAT_UYVY:
10660 case DRM_FORMAT_YVYU:
10661 case DRM_FORMAT_VYUY:
c16ed4be 10662 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
10663 DRM_DEBUG("unsupported pixel format: %s\n",
10664 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10665 return -EINVAL;
c16ed4be 10666 }
57cd6508
CW
10667 break;
10668 default:
4ee62c76
VS
10669 DRM_DEBUG("unsupported pixel format: %s\n",
10670 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
10671 return -EINVAL;
10672 }
10673
90f9a336
VS
10674 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10675 if (mode_cmd->offsets[0] != 0)
10676 return -EINVAL;
10677
53155c0a
DV
10678 tile_height = IS_GEN2(dev) ? 16 : 8;
10679 aligned_height = ALIGN(mode_cmd->height,
10680 obj->tiling_mode ? tile_height : 1);
10681 /* FIXME drm helper for size checks (especially planar formats)? */
10682 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10683 return -EINVAL;
10684
c7d73f6a
DV
10685 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10686 intel_fb->obj = obj;
80075d49 10687 intel_fb->obj->framebuffer_references++;
c7d73f6a 10688
79e53945
JB
10689 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10690 if (ret) {
10691 DRM_ERROR("framebuffer init failed %d\n", ret);
10692 return ret;
10693 }
10694
79e53945
JB
10695 return 0;
10696}
10697
79e53945
JB
10698static struct drm_framebuffer *
10699intel_user_framebuffer_create(struct drm_device *dev,
10700 struct drm_file *filp,
308e5bcb 10701 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 10702{
05394f39 10703 struct drm_i915_gem_object *obj;
79e53945 10704
308e5bcb
JB
10705 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10706 mode_cmd->handles[0]));
c8725226 10707 if (&obj->base == NULL)
cce13ff7 10708 return ERR_PTR(-ENOENT);
79e53945 10709
d2dff872 10710 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
10711}
10712
4520f53a 10713#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 10714static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
10715{
10716}
10717#endif
10718
79e53945 10719static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 10720 .fb_create = intel_user_framebuffer_create,
0632fef6 10721 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
10722};
10723
e70236a8
JB
10724/* Set up chip specific display functions */
10725static void intel_init_display(struct drm_device *dev)
10726{
10727 struct drm_i915_private *dev_priv = dev->dev_private;
10728
ee9300bb
DV
10729 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10730 dev_priv->display.find_dpll = g4x_find_best_dpll;
10731 else if (IS_VALLEYVIEW(dev))
10732 dev_priv->display.find_dpll = vlv_find_best_dpll;
10733 else if (IS_PINEVIEW(dev))
10734 dev_priv->display.find_dpll = pnv_find_best_dpll;
10735 else
10736 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10737
affa9354 10738 if (HAS_DDI(dev)) {
0e8ffe1b 10739 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
09b4ddf9 10740 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
10741 dev_priv->display.crtc_enable = haswell_crtc_enable;
10742 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 10743 dev_priv->display.off = haswell_crtc_off;
09b4ddf9
PZ
10744 dev_priv->display.update_plane = ironlake_update_plane;
10745 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 10746 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
f564048e 10747 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
10748 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10749 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 10750 dev_priv->display.off = ironlake_crtc_off;
17638cd6 10751 dev_priv->display.update_plane = ironlake_update_plane;
89b667f8
JB
10752 } else if (IS_VALLEYVIEW(dev)) {
10753 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10754 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10755 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10756 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10757 dev_priv->display.off = i9xx_crtc_off;
10758 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10759 } else {
0e8ffe1b 10760 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
f564048e 10761 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
10762 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10763 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 10764 dev_priv->display.off = i9xx_crtc_off;
17638cd6 10765 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10766 }
e70236a8 10767
e70236a8 10768 /* Returns the core display clock speed */
25eb05fc
JB
10769 if (IS_VALLEYVIEW(dev))
10770 dev_priv->display.get_display_clock_speed =
10771 valleyview_get_display_clock_speed;
10772 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
10773 dev_priv->display.get_display_clock_speed =
10774 i945_get_display_clock_speed;
10775 else if (IS_I915G(dev))
10776 dev_priv->display.get_display_clock_speed =
10777 i915_get_display_clock_speed;
257a7ffc 10778 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
10779 dev_priv->display.get_display_clock_speed =
10780 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
10781 else if (IS_PINEVIEW(dev))
10782 dev_priv->display.get_display_clock_speed =
10783 pnv_get_display_clock_speed;
e70236a8
JB
10784 else if (IS_I915GM(dev))
10785 dev_priv->display.get_display_clock_speed =
10786 i915gm_get_display_clock_speed;
10787 else if (IS_I865G(dev))
10788 dev_priv->display.get_display_clock_speed =
10789 i865_get_display_clock_speed;
f0f8a9ce 10790 else if (IS_I85X(dev))
e70236a8
JB
10791 dev_priv->display.get_display_clock_speed =
10792 i855_get_display_clock_speed;
10793 else /* 852, 830 */
10794 dev_priv->display.get_display_clock_speed =
10795 i830_get_display_clock_speed;
10796
7f8a8569 10797 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 10798 if (IS_GEN5(dev)) {
674cf967 10799 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 10800 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 10801 } else if (IS_GEN6(dev)) {
674cf967 10802 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 10803 dev_priv->display.write_eld = ironlake_write_eld;
357555c0
JB
10804 } else if (IS_IVYBRIDGE(dev)) {
10805 /* FIXME: detect B0+ stepping and use auto training */
10806 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 10807 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
10808 dev_priv->display.modeset_global_resources =
10809 ivb_modeset_global_resources;
4e0bbc31 10810 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 10811 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 10812 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
10813 dev_priv->display.modeset_global_resources =
10814 haswell_modeset_global_resources;
a0e63c22 10815 }
6067aaea 10816 } else if (IS_G4X(dev)) {
e0dac65e 10817 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
10818 } else if (IS_VALLEYVIEW(dev)) {
10819 dev_priv->display.modeset_global_resources =
10820 valleyview_modeset_global_resources;
9ca2fe73 10821 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 10822 }
8c9f3aaf
JB
10823
10824 /* Default just returns -ENODEV to indicate unsupported */
10825 dev_priv->display.queue_flip = intel_default_queue_flip;
10826
10827 switch (INTEL_INFO(dev)->gen) {
10828 case 2:
10829 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10830 break;
10831
10832 case 3:
10833 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10834 break;
10835
10836 case 4:
10837 case 5:
10838 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10839 break;
10840
10841 case 6:
10842 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10843 break;
7c9017e5 10844 case 7:
4e0bbc31 10845 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
10846 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10847 break;
8c9f3aaf 10848 }
7bd688cd
JN
10849
10850 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
10851}
10852
b690e96c
JB
10853/*
10854 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10855 * resume, or other times. This quirk makes sure that's the case for
10856 * affected systems.
10857 */
0206e353 10858static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
10859{
10860 struct drm_i915_private *dev_priv = dev->dev_private;
10861
10862 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 10863 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
10864}
10865
435793df
KP
10866/*
10867 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10868 */
10869static void quirk_ssc_force_disable(struct drm_device *dev)
10870{
10871 struct drm_i915_private *dev_priv = dev->dev_private;
10872 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 10873 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
10874}
10875
4dca20ef 10876/*
5a15ab5b
CE
10877 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10878 * brightness value
4dca20ef
CE
10879 */
10880static void quirk_invert_brightness(struct drm_device *dev)
10881{
10882 struct drm_i915_private *dev_priv = dev->dev_private;
10883 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 10884 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
10885}
10886
b690e96c
JB
10887struct intel_quirk {
10888 int device;
10889 int subsystem_vendor;
10890 int subsystem_device;
10891 void (*hook)(struct drm_device *dev);
10892};
10893
5f85f176
EE
10894/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10895struct intel_dmi_quirk {
10896 void (*hook)(struct drm_device *dev);
10897 const struct dmi_system_id (*dmi_id_list)[];
10898};
10899
10900static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10901{
10902 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10903 return 1;
10904}
10905
10906static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10907 {
10908 .dmi_id_list = &(const struct dmi_system_id[]) {
10909 {
10910 .callback = intel_dmi_reverse_brightness,
10911 .ident = "NCR Corporation",
10912 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10913 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10914 },
10915 },
10916 { } /* terminating entry */
10917 },
10918 .hook = quirk_invert_brightness,
10919 },
10920};
10921
c43b5634 10922static struct intel_quirk intel_quirks[] = {
b690e96c 10923 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 10924 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 10925
b690e96c
JB
10926 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10927 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10928
b690e96c
JB
10929 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10930 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10931
a4945f95 10932 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 10933 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
10934
10935 /* Lenovo U160 cannot use SSC on LVDS */
10936 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
10937
10938 /* Sony Vaio Y cannot use SSC on LVDS */
10939 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 10940
be505f64
AH
10941 /* Acer Aspire 5734Z must invert backlight brightness */
10942 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10943
10944 /* Acer/eMachines G725 */
10945 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10946
10947 /* Acer/eMachines e725 */
10948 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10949
10950 /* Acer/Packard Bell NCL20 */
10951 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10952
10953 /* Acer Aspire 4736Z */
10954 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
10955
10956 /* Acer Aspire 5336 */
10957 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
10958};
10959
10960static void intel_init_quirks(struct drm_device *dev)
10961{
10962 struct pci_dev *d = dev->pdev;
10963 int i;
10964
10965 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10966 struct intel_quirk *q = &intel_quirks[i];
10967
10968 if (d->device == q->device &&
10969 (d->subsystem_vendor == q->subsystem_vendor ||
10970 q->subsystem_vendor == PCI_ANY_ID) &&
10971 (d->subsystem_device == q->subsystem_device ||
10972 q->subsystem_device == PCI_ANY_ID))
10973 q->hook(dev);
10974 }
5f85f176
EE
10975 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10976 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10977 intel_dmi_quirks[i].hook(dev);
10978 }
b690e96c
JB
10979}
10980
9cce37f4
JB
10981/* Disable the VGA plane that we never use */
10982static void i915_disable_vga(struct drm_device *dev)
10983{
10984 struct drm_i915_private *dev_priv = dev->dev_private;
10985 u8 sr1;
766aa1c4 10986 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 10987
2b37c616 10988 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 10989 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 10990 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
10991 sr1 = inb(VGA_SR_DATA);
10992 outb(sr1 | 1<<5, VGA_SR_DATA);
10993 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10994 udelay(300);
10995
10996 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10997 POSTING_READ(vga_reg);
10998}
10999
f817586c
DV
11000void intel_modeset_init_hw(struct drm_device *dev)
11001{
a8f78b58
ED
11002 intel_prepare_ddi(dev);
11003
f817586c
DV
11004 intel_init_clock_gating(dev);
11005
5382f5f3 11006 intel_reset_dpio(dev);
40e9cf64 11007
79f5b2c7 11008 mutex_lock(&dev->struct_mutex);
8090c6b9 11009 intel_enable_gt_powersave(dev);
79f5b2c7 11010 mutex_unlock(&dev->struct_mutex);
f817586c
DV
11011}
11012
7d708ee4
ID
11013void intel_modeset_suspend_hw(struct drm_device *dev)
11014{
11015 intel_suspend_hw(dev);
11016}
11017
79e53945
JB
11018void intel_modeset_init(struct drm_device *dev)
11019{
652c393a 11020 struct drm_i915_private *dev_priv = dev->dev_private;
7f1f3851 11021 int i, j, ret;
79e53945
JB
11022
11023 drm_mode_config_init(dev);
11024
11025 dev->mode_config.min_width = 0;
11026 dev->mode_config.min_height = 0;
11027
019d96cb
DA
11028 dev->mode_config.preferred_depth = 24;
11029 dev->mode_config.prefer_shadow = 1;
11030
e6ecefaa 11031 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 11032
b690e96c
JB
11033 intel_init_quirks(dev);
11034
1fa61106
ED
11035 intel_init_pm(dev);
11036
e3c74757
BW
11037 if (INTEL_INFO(dev)->num_pipes == 0)
11038 return;
11039
e70236a8
JB
11040 intel_init_display(dev);
11041
a6c45cf0
CW
11042 if (IS_GEN2(dev)) {
11043 dev->mode_config.max_width = 2048;
11044 dev->mode_config.max_height = 2048;
11045 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11046 dev->mode_config.max_width = 4096;
11047 dev->mode_config.max_height = 4096;
79e53945 11048 } else {
a6c45cf0
CW
11049 dev->mode_config.max_width = 8192;
11050 dev->mode_config.max_height = 8192;
79e53945 11051 }
5d4545ae 11052 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11053
28c97730 11054 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11055 INTEL_INFO(dev)->num_pipes,
11056 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11057
08e2a7de 11058 for_each_pipe(i) {
79e53945 11059 intel_crtc_init(dev, i);
7f1f3851
JB
11060 for (j = 0; j < dev_priv->num_plane; j++) {
11061 ret = intel_plane_init(dev, i, j);
11062 if (ret)
06da8da2
VS
11063 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11064 pipe_name(i), sprite_name(i, j), ret);
7f1f3851 11065 }
79e53945
JB
11066 }
11067
f42bb70d 11068 intel_init_dpio(dev);
5382f5f3 11069 intel_reset_dpio(dev);
f42bb70d 11070
79f689aa 11071 intel_cpu_pll_init(dev);
e72f9fbf 11072 intel_shared_dpll_init(dev);
ee7b9f93 11073
9cce37f4
JB
11074 /* Just disable it once at startup */
11075 i915_disable_vga(dev);
79e53945 11076 intel_setup_outputs(dev);
11be49eb
CW
11077
11078 /* Just in case the BIOS is doing something questionable. */
11079 intel_disable_fbc(dev);
2c7111db
CW
11080}
11081
24929352
DV
11082static void
11083intel_connector_break_all_links(struct intel_connector *connector)
11084{
11085 connector->base.dpms = DRM_MODE_DPMS_OFF;
11086 connector->base.encoder = NULL;
11087 connector->encoder->connectors_active = false;
11088 connector->encoder->base.crtc = NULL;
11089}
11090
7fad798e
DV
11091static void intel_enable_pipe_a(struct drm_device *dev)
11092{
11093 struct intel_connector *connector;
11094 struct drm_connector *crt = NULL;
11095 struct intel_load_detect_pipe load_detect_temp;
11096
11097 /* We can't just switch on the pipe A, we need to set things up with a
11098 * proper mode and output configuration. As a gross hack, enable pipe A
11099 * by enabling the load detect pipe once. */
11100 list_for_each_entry(connector,
11101 &dev->mode_config.connector_list,
11102 base.head) {
11103 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11104 crt = &connector->base;
11105 break;
11106 }
11107 }
11108
11109 if (!crt)
11110 return;
11111
11112 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11113 intel_release_load_detect_pipe(crt, &load_detect_temp);
11114
652c393a 11115
7fad798e
DV
11116}
11117
fa555837
DV
11118static bool
11119intel_check_plane_mapping(struct intel_crtc *crtc)
11120{
7eb552ae
BW
11121 struct drm_device *dev = crtc->base.dev;
11122 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11123 u32 reg, val;
11124
7eb552ae 11125 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11126 return true;
11127
11128 reg = DSPCNTR(!crtc->plane);
11129 val = I915_READ(reg);
11130
11131 if ((val & DISPLAY_PLANE_ENABLE) &&
11132 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11133 return false;
11134
11135 return true;
11136}
11137
24929352
DV
11138static void intel_sanitize_crtc(struct intel_crtc *crtc)
11139{
11140 struct drm_device *dev = crtc->base.dev;
11141 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11142 u32 reg;
24929352 11143
24929352 11144 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11145 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11146 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11147
11148 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11149 * disable the crtc (and hence change the state) if it is wrong. Note
11150 * that gen4+ has a fixed plane -> pipe mapping. */
11151 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11152 struct intel_connector *connector;
11153 bool plane;
11154
24929352
DV
11155 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11156 crtc->base.base.id);
11157
11158 /* Pipe has the wrong plane attached and the plane is active.
11159 * Temporarily change the plane mapping and disable everything
11160 * ... */
11161 plane = crtc->plane;
11162 crtc->plane = !plane;
11163 dev_priv->display.crtc_disable(&crtc->base);
11164 crtc->plane = plane;
11165
11166 /* ... and break all links. */
11167 list_for_each_entry(connector, &dev->mode_config.connector_list,
11168 base.head) {
11169 if (connector->encoder->base.crtc != &crtc->base)
11170 continue;
11171
11172 intel_connector_break_all_links(connector);
11173 }
11174
11175 WARN_ON(crtc->active);
11176 crtc->base.enabled = false;
11177 }
24929352 11178
7fad798e
DV
11179 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11180 crtc->pipe == PIPE_A && !crtc->active) {
11181 /* BIOS forgot to enable pipe A, this mostly happens after
11182 * resume. Force-enable the pipe to fix this, the update_dpms
11183 * call below we restore the pipe to the right state, but leave
11184 * the required bits on. */
11185 intel_enable_pipe_a(dev);
11186 }
11187
24929352
DV
11188 /* Adjust the state of the output pipe according to whether we
11189 * have active connectors/encoders. */
11190 intel_crtc_update_dpms(&crtc->base);
11191
11192 if (crtc->active != crtc->base.enabled) {
11193 struct intel_encoder *encoder;
11194
11195 /* This can happen either due to bugs in the get_hw_state
11196 * functions or because the pipe is force-enabled due to the
11197 * pipe A quirk. */
11198 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11199 crtc->base.base.id,
11200 crtc->base.enabled ? "enabled" : "disabled",
11201 crtc->active ? "enabled" : "disabled");
11202
11203 crtc->base.enabled = crtc->active;
11204
11205 /* Because we only establish the connector -> encoder ->
11206 * crtc links if something is active, this means the
11207 * crtc is now deactivated. Break the links. connector
11208 * -> encoder links are only establish when things are
11209 * actually up, hence no need to break them. */
11210 WARN_ON(crtc->active);
11211
11212 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11213 WARN_ON(encoder->connectors_active);
11214 encoder->base.crtc = NULL;
11215 }
11216 }
11217}
11218
11219static void intel_sanitize_encoder(struct intel_encoder *encoder)
11220{
11221 struct intel_connector *connector;
11222 struct drm_device *dev = encoder->base.dev;
11223
11224 /* We need to check both for a crtc link (meaning that the
11225 * encoder is active and trying to read from a pipe) and the
11226 * pipe itself being active. */
11227 bool has_active_crtc = encoder->base.crtc &&
11228 to_intel_crtc(encoder->base.crtc)->active;
11229
11230 if (encoder->connectors_active && !has_active_crtc) {
11231 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11232 encoder->base.base.id,
11233 drm_get_encoder_name(&encoder->base));
11234
11235 /* Connector is active, but has no active pipe. This is
11236 * fallout from our resume register restoring. Disable
11237 * the encoder manually again. */
11238 if (encoder->base.crtc) {
11239 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11240 encoder->base.base.id,
11241 drm_get_encoder_name(&encoder->base));
11242 encoder->disable(encoder);
11243 }
11244
11245 /* Inconsistent output/port/pipe state happens presumably due to
11246 * a bug in one of the get_hw_state functions. Or someplace else
11247 * in our code, like the register restore mess on resume. Clamp
11248 * things to off as a safer default. */
11249 list_for_each_entry(connector,
11250 &dev->mode_config.connector_list,
11251 base.head) {
11252 if (connector->encoder != encoder)
11253 continue;
11254
11255 intel_connector_break_all_links(connector);
11256 }
11257 }
11258 /* Enabled encoders without active connectors will be fixed in
11259 * the crtc fixup. */
11260}
11261
44cec740 11262void i915_redisable_vga(struct drm_device *dev)
0fde901f
KM
11263{
11264 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11265 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11266
8dc8a27c
PZ
11267 /* This function can be called both from intel_modeset_setup_hw_state or
11268 * at a very early point in our resume sequence, where the power well
11269 * structures are not yet restored. Since this function is at a very
11270 * paranoid "someone might have enabled VGA while we were not looking"
11271 * level, just check if the power well is enabled instead of trying to
11272 * follow the "don't touch the power well if we don't need it" policy
11273 * the rest of the driver uses. */
f9e711e9 11274 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
6aedd1f5 11275 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
8dc8a27c
PZ
11276 return;
11277
e1553faa 11278 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
0fde901f 11279 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
209d5211 11280 i915_disable_vga(dev);
0fde901f
KM
11281 }
11282}
11283
30e984df 11284static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11285{
11286 struct drm_i915_private *dev_priv = dev->dev_private;
11287 enum pipe pipe;
24929352
DV
11288 struct intel_crtc *crtc;
11289 struct intel_encoder *encoder;
11290 struct intel_connector *connector;
5358901f 11291 int i;
24929352 11292
0e8ffe1b
DV
11293 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11294 base.head) {
88adfff1 11295 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11296
0e8ffe1b
DV
11297 crtc->active = dev_priv->display.get_pipe_config(crtc,
11298 &crtc->config);
24929352
DV
11299
11300 crtc->base.enabled = crtc->active;
4c445e0e 11301 crtc->primary_enabled = crtc->active;
24929352
DV
11302
11303 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11304 crtc->base.base.id,
11305 crtc->active ? "enabled" : "disabled");
11306 }
11307
5358901f 11308 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11309 if (HAS_DDI(dev))
6441ab5f
PZ
11310 intel_ddi_setup_hw_pll_state(dev);
11311
5358901f
DV
11312 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11313 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11314
11315 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11316 pll->active = 0;
11317 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11318 base.head) {
11319 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11320 pll->active++;
11321 }
11322 pll->refcount = pll->active;
11323
35c95375
DV
11324 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11325 pll->name, pll->refcount, pll->on);
5358901f
DV
11326 }
11327
24929352
DV
11328 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11329 base.head) {
11330 pipe = 0;
11331
11332 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11333 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11334 encoder->base.crtc = &crtc->base;
1d37b689 11335 encoder->get_config(encoder, &crtc->config);
24929352
DV
11336 } else {
11337 encoder->base.crtc = NULL;
11338 }
11339
11340 encoder->connectors_active = false;
6f2bcceb 11341 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11342 encoder->base.base.id,
11343 drm_get_encoder_name(&encoder->base),
11344 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11345 pipe_name(pipe));
24929352
DV
11346 }
11347
11348 list_for_each_entry(connector, &dev->mode_config.connector_list,
11349 base.head) {
11350 if (connector->get_hw_state(connector)) {
11351 connector->base.dpms = DRM_MODE_DPMS_ON;
11352 connector->encoder->connectors_active = true;
11353 connector->base.encoder = &connector->encoder->base;
11354 } else {
11355 connector->base.dpms = DRM_MODE_DPMS_OFF;
11356 connector->base.encoder = NULL;
11357 }
11358 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11359 connector->base.base.id,
11360 drm_get_connector_name(&connector->base),
11361 connector->base.encoder ? "enabled" : "disabled");
11362 }
30e984df
DV
11363}
11364
11365/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11366 * and i915 state tracking structures. */
11367void intel_modeset_setup_hw_state(struct drm_device *dev,
11368 bool force_restore)
11369{
11370 struct drm_i915_private *dev_priv = dev->dev_private;
11371 enum pipe pipe;
30e984df
DV
11372 struct intel_crtc *crtc;
11373 struct intel_encoder *encoder;
35c95375 11374 int i;
30e984df
DV
11375
11376 intel_modeset_readout_hw_state(dev);
24929352 11377
babea61d
JB
11378 /*
11379 * Now that we have the config, copy it to each CRTC struct
11380 * Note that this could go away if we move to using crtc_config
11381 * checking everywhere.
11382 */
11383 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11384 base.head) {
11385 if (crtc->active && i915_fastboot) {
11386 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
11387
11388 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11389 crtc->base.base.id);
11390 drm_mode_debug_printmodeline(&crtc->base.mode);
11391 }
11392 }
11393
24929352
DV
11394 /* HW state is read out, now we need to sanitize this mess. */
11395 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11396 base.head) {
11397 intel_sanitize_encoder(encoder);
11398 }
11399
11400 for_each_pipe(pipe) {
11401 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11402 intel_sanitize_crtc(crtc);
c0b03411 11403 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11404 }
9a935856 11405
35c95375
DV
11406 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11407 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11408
11409 if (!pll->on || pll->active)
11410 continue;
11411
11412 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11413
11414 pll->disable(dev_priv, pll);
11415 pll->on = false;
11416 }
11417
96f90c54 11418 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
11419 ilk_wm_get_hw_state(dev);
11420
45e2b5f6 11421 if (force_restore) {
7d0bc1ea
VS
11422 i915_redisable_vga(dev);
11423
f30da187
DV
11424 /*
11425 * We need to use raw interfaces for restoring state to avoid
11426 * checking (bogus) intermediate states.
11427 */
45e2b5f6 11428 for_each_pipe(pipe) {
b5644d05
JB
11429 struct drm_crtc *crtc =
11430 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
11431
11432 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11433 crtc->fb);
45e2b5f6
DV
11434 }
11435 } else {
11436 intel_modeset_update_staged_output_state(dev);
11437 }
8af6cf88
DV
11438
11439 intel_modeset_check_state(dev);
2c7111db
CW
11440}
11441
11442void intel_modeset_gem_init(struct drm_device *dev)
11443{
1833b134 11444 intel_modeset_init_hw(dev);
02e792fb
DV
11445
11446 intel_setup_overlay(dev);
24929352 11447
7ad228b1 11448 mutex_lock(&dev->mode_config.mutex);
45e2b5f6 11449 intel_modeset_setup_hw_state(dev, false);
7ad228b1 11450 mutex_unlock(&dev->mode_config.mutex);
79e53945
JB
11451}
11452
11453void intel_modeset_cleanup(struct drm_device *dev)
11454{
652c393a
JB
11455 struct drm_i915_private *dev_priv = dev->dev_private;
11456 struct drm_crtc *crtc;
d9255d57 11457 struct drm_connector *connector;
652c393a 11458
fd0c0642
DV
11459 /*
11460 * Interrupts and polling as the first thing to avoid creating havoc.
11461 * Too much stuff here (turning of rps, connectors, ...) would
11462 * experience fancy races otherwise.
11463 */
11464 drm_irq_uninstall(dev);
11465 cancel_work_sync(&dev_priv->hotplug_work);
11466 /*
11467 * Due to the hpd irq storm handling the hotplug work can re-arm the
11468 * poll handlers. Hence disable polling after hpd handling is shut down.
11469 */
f87ea761 11470 drm_kms_helper_poll_fini(dev);
fd0c0642 11471
652c393a
JB
11472 mutex_lock(&dev->struct_mutex);
11473
723bfd70
JB
11474 intel_unregister_dsm_handler();
11475
652c393a
JB
11476 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11477 /* Skip inactive CRTCs */
11478 if (!crtc->fb)
11479 continue;
11480
3dec0095 11481 intel_increase_pllclock(crtc);
652c393a
JB
11482 }
11483
973d04f9 11484 intel_disable_fbc(dev);
e70236a8 11485
8090c6b9 11486 intel_disable_gt_powersave(dev);
0cdab21f 11487
930ebb46
DV
11488 ironlake_teardown_rc6(dev);
11489
69341a5e
KH
11490 mutex_unlock(&dev->struct_mutex);
11491
1630fe75
CW
11492 /* flush any delayed tasks or pending work */
11493 flush_scheduled_work();
11494
db31af1d
JN
11495 /* destroy the backlight and sysfs files before encoders/connectors */
11496 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11497 intel_panel_destroy_backlight(connector);
d9255d57 11498 drm_sysfs_connector_remove(connector);
db31af1d 11499 }
d9255d57 11500
79e53945 11501 drm_mode_config_cleanup(dev);
4d7bb011
DV
11502
11503 intel_cleanup_overlay(dev);
79e53945
JB
11504}
11505
f1c79df3
ZW
11506/*
11507 * Return which encoder is currently attached for connector.
11508 */
df0e9248 11509struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 11510{
df0e9248
CW
11511 return &intel_attached_encoder(connector)->base;
11512}
f1c79df3 11513
df0e9248
CW
11514void intel_connector_attach_encoder(struct intel_connector *connector,
11515 struct intel_encoder *encoder)
11516{
11517 connector->encoder = encoder;
11518 drm_mode_connector_attach_encoder(&connector->base,
11519 &encoder->base);
79e53945 11520}
28d52043
DA
11521
11522/*
11523 * set vga decode state - true == enable VGA decode
11524 */
11525int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11526{
11527 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 11528 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
11529 u16 gmch_ctrl;
11530
a885b3cc 11531 pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl);
28d52043
DA
11532 if (state)
11533 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11534 else
11535 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
a885b3cc 11536 pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl);
28d52043
DA
11537 return 0;
11538}
c4a1d9e4 11539
c4a1d9e4 11540struct intel_display_error_state {
ff57f1b0
PZ
11541
11542 u32 power_well_driver;
11543
63b66e5b
CW
11544 int num_transcoders;
11545
c4a1d9e4
CW
11546 struct intel_cursor_error_state {
11547 u32 control;
11548 u32 position;
11549 u32 base;
11550 u32 size;
52331309 11551 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
11552
11553 struct intel_pipe_error_state {
ddf9c536 11554 bool power_domain_on;
c4a1d9e4 11555 u32 source;
52331309 11556 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
11557
11558 struct intel_plane_error_state {
11559 u32 control;
11560 u32 stride;
11561 u32 size;
11562 u32 pos;
11563 u32 addr;
11564 u32 surface;
11565 u32 tile_offset;
52331309 11566 } plane[I915_MAX_PIPES];
63b66e5b
CW
11567
11568 struct intel_transcoder_error_state {
ddf9c536 11569 bool power_domain_on;
63b66e5b
CW
11570 enum transcoder cpu_transcoder;
11571
11572 u32 conf;
11573
11574 u32 htotal;
11575 u32 hblank;
11576 u32 hsync;
11577 u32 vtotal;
11578 u32 vblank;
11579 u32 vsync;
11580 } transcoder[4];
c4a1d9e4
CW
11581};
11582
11583struct intel_display_error_state *
11584intel_display_capture_error_state(struct drm_device *dev)
11585{
0206e353 11586 drm_i915_private_t *dev_priv = dev->dev_private;
c4a1d9e4 11587 struct intel_display_error_state *error;
63b66e5b
CW
11588 int transcoders[] = {
11589 TRANSCODER_A,
11590 TRANSCODER_B,
11591 TRANSCODER_C,
11592 TRANSCODER_EDP,
11593 };
c4a1d9e4
CW
11594 int i;
11595
63b66e5b
CW
11596 if (INTEL_INFO(dev)->num_pipes == 0)
11597 return NULL;
11598
9d1cb914 11599 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
11600 if (error == NULL)
11601 return NULL;
11602
190be112 11603 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
11604 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11605
52331309 11606 for_each_pipe(i) {
ddf9c536
ID
11607 error->pipe[i].power_domain_on =
11608 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11609 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
11610 continue;
11611
a18c4c3d
PZ
11612 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11613 error->cursor[i].control = I915_READ(CURCNTR(i));
11614 error->cursor[i].position = I915_READ(CURPOS(i));
11615 error->cursor[i].base = I915_READ(CURBASE(i));
11616 } else {
11617 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11618 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11619 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11620 }
c4a1d9e4
CW
11621
11622 error->plane[i].control = I915_READ(DSPCNTR(i));
11623 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 11624 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 11625 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
11626 error->plane[i].pos = I915_READ(DSPPOS(i));
11627 }
ca291363
PZ
11628 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11629 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
11630 if (INTEL_INFO(dev)->gen >= 4) {
11631 error->plane[i].surface = I915_READ(DSPSURF(i));
11632 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11633 }
11634
c4a1d9e4 11635 error->pipe[i].source = I915_READ(PIPESRC(i));
63b66e5b
CW
11636 }
11637
11638 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11639 if (HAS_DDI(dev_priv->dev))
11640 error->num_transcoders++; /* Account for eDP. */
11641
11642 for (i = 0; i < error->num_transcoders; i++) {
11643 enum transcoder cpu_transcoder = transcoders[i];
11644
ddf9c536 11645 error->transcoder[i].power_domain_on =
38cc1daf
PZ
11646 intel_display_power_enabled_sw(dev,
11647 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 11648 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
11649 continue;
11650
63b66e5b
CW
11651 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11652
11653 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11654 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11655 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11656 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11657 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11658 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11659 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
11660 }
11661
11662 return error;
11663}
11664
edc3d884
MK
11665#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11666
c4a1d9e4 11667void
edc3d884 11668intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
11669 struct drm_device *dev,
11670 struct intel_display_error_state *error)
11671{
11672 int i;
11673
63b66e5b
CW
11674 if (!error)
11675 return;
11676
edc3d884 11677 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 11678 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 11679 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 11680 error->power_well_driver);
52331309 11681 for_each_pipe(i) {
edc3d884 11682 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
11683 err_printf(m, " Power: %s\n",
11684 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 11685 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
edc3d884
MK
11686
11687 err_printf(m, "Plane [%d]:\n", i);
11688 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11689 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 11690 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
11691 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11692 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 11693 }
4b71a570 11694 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 11695 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 11696 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
11697 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11698 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
11699 }
11700
edc3d884
MK
11701 err_printf(m, "Cursor [%d]:\n", i);
11702 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11703 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11704 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 11705 }
63b66e5b
CW
11706
11707 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 11708 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 11709 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
11710 err_printf(m, " Power: %s\n",
11711 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
11712 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11713 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11714 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11715 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11716 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11717 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11718 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11719 }
c4a1d9e4 11720}
This page took 1.884476 seconds and 5 git commands to generate.