drm/i915: tune down user-triggerable dmesg noise in the cursor/overlay code
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
3dec0095 44static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 45static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 46
f1f644dc
JB
47static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
18442d08
VS
49static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
f1f644dc 51
e7457a9a
DL
52static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
54static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
e7457a9a 58
79e53945 59typedef struct {
0206e353 60 int min, max;
79e53945
JB
61} intel_range_t;
62
63typedef struct {
0206e353
AJ
64 int dot_limit;
65 int p2_slow, p2_fast;
79e53945
JB
66} intel_p2_t;
67
d4906093
ML
68typedef struct intel_limit intel_limit_t;
69struct intel_limit {
0206e353
AJ
70 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
d4906093 72};
79e53945 73
d2acd215
DV
74int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
021357ac
CW
84static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
8b99e68c
CW
87 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
021357ac
CW
92}
93
5d536e28 94static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 95 .dot = { .min = 25000, .max = 350000 },
9c333719 96 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 97 .n = { .min = 2, .max = 16 },
0206e353
AJ
98 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
105};
106
5d536e28
DV
107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
9c333719 109 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 110 .n = { .min = 2, .max = 16 },
5d536e28
DV
111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
e4b36699 120static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 121 .dot = { .min = 25000, .max = 350000 },
9c333719 122 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 123 .n = { .min = 2, .max = 16 },
0206e353
AJ
124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
e4b36699 131};
273e27ca 132
e4b36699 133static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
157};
158
273e27ca 159
e4b36699 160static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
044c7c41 172 },
e4b36699
KP
173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
044c7c41 199 },
e4b36699
KP
200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
044c7c41 213 },
e4b36699
KP
214};
215
f2b115e6 216static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 219 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
273e27ca 222 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
229};
230
f2b115e6 231static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
242};
243
273e27ca
EA
244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
b91ad0ec 249static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
260};
261
b91ad0ec 262static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
286};
287
273e27ca 288/* LVDS 100mhz refclk limits. */
b91ad0ec 289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
0206e353 297 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
0206e353 310 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
313};
314
dc730512 315static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 323 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 324 .n = { .min = 1, .max = 7 },
a0c4da24
JB
325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
b99ab663 327 .p1 = { .min = 2, .max = 3 },
5fdc9c49 328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
329};
330
6b4bf1c4
VS
331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
fb03ac01
VS
337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
339}
340
e0638cdf
PZ
341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
1b894b59
CW
356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
2c07245f 358{
b91ad0ec 359 struct drm_device *dev = crtc->dev;
2c07245f 360 const intel_limit_t *limit;
b91ad0ec
ZW
361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 363 if (intel_is_dual_link_lvds(dev)) {
1b894b59 364 if (refclk == 100000)
b91ad0ec
ZW
365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
1b894b59 369 if (refclk == 100000)
b91ad0ec
ZW
370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
c6bb3538 374 } else
b91ad0ec 375 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
376
377 return limit;
378}
379
044c7c41
ML
380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
044c7c41
ML
383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 386 if (intel_is_dual_link_lvds(dev))
e4b36699 387 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 388 else
e4b36699 389 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 392 limit = &intel_limits_g4x_hdmi;
044c7c41 393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 394 limit = &intel_limits_g4x_sdvo;
044c7c41 395 } else /* The option is for other outputs */
e4b36699 396 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
397
398 return limit;
399}
400
1b894b59 401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
bad720ff 406 if (HAS_PCH_SPLIT(dev))
1b894b59 407 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 408 else if (IS_G4X(dev)) {
044c7c41 409 limit = intel_g4x_limit(crtc);
f2b115e6 410 } else if (IS_PINEVIEW(dev)) {
2177832f 411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 412 limit = &intel_limits_pineview_lvds;
2177832f 413 else
f2b115e6 414 limit = &intel_limits_pineview_sdvo;
a0c4da24 415 } else if (IS_VALLEYVIEW(dev)) {
dc730512 416 limit = &intel_limits_vlv;
a6c45cf0
CW
417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 424 limit = &intel_limits_i8xx_lvds;
5d536e28 425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 426 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
427 else
428 limit = &intel_limits_i8xx_dac;
79e53945
JB
429 }
430 return limit;
431}
432
f2b115e6
AJ
433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 435{
2177832f
SL
436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
fb03ac01
VS
440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
442}
443
7429e9d4
DV
444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
ac58c3f0 449static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 450{
7429e9d4 451 clock->m = i9xx_dpll_compute_m(clock);
79e53945 452 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
fb03ac01
VS
455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
457}
458
7c04d1d9 459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
1b894b59
CW
465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
79e53945 468{
f01b7962
VS
469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
79e53945 471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 472 INTELPllInvalid("p1 out of range\n");
79e53945 473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 474 INTELPllInvalid("m2 out of range\n");
79e53945 475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 476 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
79e53945 489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 490 INTELPllInvalid("vco out of range\n");
79e53945
JB
491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 495 INTELPllInvalid("dot out of range\n");
79e53945
JB
496
497 return true;
498}
499
d4906093 500static bool
ee9300bb 501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
79e53945
JB
504{
505 struct drm_device *dev = crtc->dev;
79e53945 506 intel_clock_t clock;
79e53945
JB
507 int err = target;
508
a210b028 509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 510 /*
a210b028
DV
511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
79e53945 514 */
1974cad0 515 if (intel_is_dual_link_lvds(dev))
79e53945
JB
516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
0206e353 526 memset(best_clock, 0, sizeof(*best_clock));
79e53945 527
42158660
ZY
528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 532 if (clock.m2 >= clock.m1)
42158660
ZY
533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
538 int this_err;
539
ac58c3f0
DV
540 i9xx_clock(refclk, &clock);
541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
543 continue;
544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
561static bool
ee9300bb
DV
562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
79e53945
JB
565{
566 struct drm_device *dev = crtc->dev;
79e53945 567 intel_clock_t clock;
79e53945
JB
568 int err = target;
569
a210b028 570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 571 /*
a210b028
DV
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
79e53945 575 */
1974cad0 576 if (intel_is_dual_link_lvds(dev))
79e53945
JB
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
0206e353 587 memset(best_clock, 0, sizeof(*best_clock));
79e53945 588
42158660
ZY
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
597 int this_err;
598
ac58c3f0 599 pineview_clock(refclk, &clock);
1b894b59
CW
600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
79e53945 602 continue;
cec2f356
SP
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
79e53945
JB
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
d4906093 620static bool
ee9300bb
DV
621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
d4906093
ML
624{
625 struct drm_device *dev = crtc->dev;
d4906093
ML
626 intel_clock_t clock;
627 int max_n;
628 bool found;
6ba770dc
AJ
629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 634 if (intel_is_dual_link_lvds(dev))
d4906093
ML
635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
f77f13e2 647 /* based on hardware requirement, prefer smaller n to precision */
d4906093 648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 649 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
ac58c3f0 658 i9xx_clock(refclk, &clock);
1b894b59
CW
659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
d4906093 661 continue;
1b894b59
CW
662
663 this_err = abs(clock.dot - target);
d4906093
ML
664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
2c07245f
ZW
674 return found;
675}
676
a0c4da24 677static bool
ee9300bb
DV
678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
a0c4da24 681{
f01b7962 682 struct drm_device *dev = crtc->dev;
6b4bf1c4 683 intel_clock_t clock;
69e4f900 684 unsigned int bestppm = 1000000;
27e639bf
VS
685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 687 bool found = false;
a0c4da24 688
6b4bf1c4
VS
689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
692
693 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 698 clock.p = clock.p1 * clock.p2;
a0c4da24 699 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
701 unsigned int ppm, diff;
702
6b4bf1c4
VS
703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
705
706 vlv_clock(refclk, &clock);
43b0ac53 707
f01b7962
VS
708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
43b0ac53
VS
710 continue;
711
6b4bf1c4
VS
712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 716 bestppm = 0;
6b4bf1c4 717 *best_clock = clock;
49e497ef 718 found = true;
43b0ac53 719 }
6b4bf1c4 720
c686122c 721 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 722 bestppm = ppm;
6b4bf1c4 723 *best_clock = clock;
49e497ef 724 found = true;
a0c4da24
JB
725 }
726 }
727 }
728 }
729 }
a0c4da24 730
49e497ef 731 return found;
a0c4da24 732}
a4fc5ed6 733
20ddf665
VS
734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
241bfc38 741 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
742 * as Haswell has gained clock readout/fastboot support.
743 *
744 * We can ditch the crtc->fb check as soon as we can
745 * properly reconstruct framebuffers.
746 */
747 return intel_crtc->active && crtc->fb &&
241bfc38 748 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
749}
750
a5c961d1
PZ
751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
3b117c8f 757 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
758}
759
57e22f4a 760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
769}
770
9d0498a2
JB
771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 780{
9d0498a2 781 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 782 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 783
57e22f4a
VS
784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
786 return;
787 }
788
300387c0
CW
789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
9d0498a2 805 /* Wait for vblank interrupt bit to set */
481b6af3
CW
806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
9d0498a2
JB
809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
fbf49ea2
VS
812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
ab7ad7f6
KP
831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
ab7ad7f6
KP
840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
58e10eb9 846 *
9d0498a2 847 */
58e10eb9 848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
ab7ad7f6
KP
853
854 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 855 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
856
857 /* Wait for the Pipe State to go off */
58e10eb9
CW
858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
284637d9 860 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 861 } else {
ab7ad7f6 862 /* Wait for the display line to settle */
fbf49ea2 863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 864 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 865 }
79e53945
JB
866}
867
b0ea7d37
DL
868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
c36346e3
DL
880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
b0ea7d37
DL
908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
b24e7179
JB
913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
55607e8a
DV
919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
b24e7179
JB
921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
b24e7179 933
23538ef1
JN
934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
55607e8a 952struct intel_shared_dpll *
e2b78267
DV
953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
954{
955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
a43f6e0f 957 if (crtc->config.shared_dpll < 0)
e2b78267
DV
958 return NULL;
959
a43f6e0f 960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
961}
962
040484af 963/* For ILK+ */
55607e8a
DV
964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
040484af 967{
040484af 968 bool cur_state;
5358901f 969 struct intel_dpll_hw_state hw_state;
040484af 970
9d82aa17
ED
971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
92b27b08 976 if (WARN (!pll,
46edb027 977 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 978 return;
ee7b9f93 979
5358901f 980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 981 WARN(cur_state != state,
5358901f
DV
982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
040484af 984}
040484af
JB
985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
ad80a810
PZ
992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
040484af 994
affa9354
PZ
995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
ad80a810 997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 998 val = I915_READ(reg);
ad80a810 999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
040484af
JB
1005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
d63fa0dc
PZ
1019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
3d13ef2e 1036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1037 return;
1038
bf507ef7 1039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1040 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1041 return;
1042
040484af
JB
1043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
55607e8a
DV
1048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
040484af
JB
1050{
1051 int reg;
1052 u32 val;
55607e8a 1053 bool cur_state;
040484af
JB
1054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
55607e8a
DV
1057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
040484af
JB
1061}
1062
ea0760cf
JB
1063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
0de3b485 1069 bool locked = true;
ea0760cf
JB
1070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1089 pipe_name(pipe));
ea0760cf
JB
1090}
1091
93ce0ba6
JN
1092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
1098 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1099 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1100 else if (IS_845G(dev) || IS_I865G(dev))
1101 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1102 else
1103 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
b840d907
JB
1112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
b24e7179
JB
1114{
1115 int reg;
1116 u32 val;
63d7bbe9 1117 bool cur_state;
702e7a56
PZ
1118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
b24e7179 1120
8e636784
DV
1121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
b97186f0
PZ
1125 if (!intel_display_power_enabled(dev_priv->dev,
1126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
63d7bbe9
JB
1134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1136 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1137}
1138
931872fc
CW
1139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
b24e7179
JB
1141{
1142 int reg;
1143 u32 val;
931872fc 1144 bool cur_state;
b24e7179
JB
1145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
931872fc
CW
1148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1152}
1153
931872fc
CW
1154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
b24e7179
JB
1157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
653e1026 1160 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
653e1026
VS
1165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
1169 WARN((val & DISPLAY_PLANE_ENABLE),
1170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
19ec1358 1172 return;
28c05794 1173 }
19ec1358 1174
b24e7179 1175 /* Need to check both planes against the pipe */
08e2a7de 1176 for_each_pipe(i) {
b24e7179
JB
1177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
b24e7179
JB
1184 }
1185}
1186
19332d7a
JB
1187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
20674eef 1190 struct drm_device *dev = dev_priv->dev;
19332d7a
JB
1191 int reg, i;
1192 u32 val;
1193
20674eef 1194 if (IS_VALLEYVIEW(dev)) {
22d3fd46 1195 for (i = 0; i < INTEL_INFO(dev)->num_sprites; i++) {
20674eef
VS
1196 reg = SPCNTR(pipe, i);
1197 val = I915_READ(reg);
1198 WARN((val & SP_ENABLE),
1199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1200 sprite_name(pipe, i), pipe_name(pipe));
1201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
19332d7a 1204 val = I915_READ(reg);
20674eef 1205 WARN((val & SPRITE_ENABLE),
06da8da2 1206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
19332d7a 1210 val = I915_READ(reg);
20674eef 1211 WARN((val & DVS_ENABLE),
06da8da2 1212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1213 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1214 }
1215}
1216
89eff4be 1217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1218{
1219 u32 val;
1220 bool enabled;
1221
89eff4be 1222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1223
92f2584a
JB
1224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
ab9412ba
DV
1230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
92f2584a
JB
1232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
ab9412ba 1237 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
92f2584a
JB
1243}
1244
4e634389
KP
1245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
1519b995
KP
1263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
dc0fa718 1266 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995
KP
1271 return false;
1272 } else {
dc0fa718 1273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
291906f1 1310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1311 enum pipe pipe, int reg, u32 port_sel)
291906f1 1312{
47a05eca 1313 u32 val = I915_READ(reg);
4e634389 1314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1316 reg, pipe_name(pipe));
de9a35ab 1317
75c5da27
DV
1318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
de9a35ab 1320 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
47a05eca 1326 u32 val = I915_READ(reg);
b70ad586 1327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1329 reg, pipe_name(pipe));
de9a35ab 1330
dc0fa718 1331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1332 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1333 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
291906f1 1341
f0575e92
KP
1342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
b70ad586 1348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1349 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1350 pipe_name(pipe));
291906f1
JB
1351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
b70ad586 1354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1356 pipe_name(pipe));
291906f1 1357
e2debe91
PZ
1358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1361}
1362
40e9cf64
JB
1363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
e4607fcf 1370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
5382f5f3
JB
1371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
e5cbfbfb
ID
1380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
404faabc 1384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1385 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
40e9cf64
JB
1388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
426115cf 1401static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1402{
426115cf
DV
1403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1407
426115cf 1408 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1409
1410 /* No really, not for ILK+ */
1411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1415 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1416
426115cf
DV
1417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1426
1427 /* We do this three times for luck */
426115cf 1428 I915_WRITE(reg, dpll);
87442f73
DV
1429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
426115cf 1431 I915_WRITE(reg, dpll);
87442f73
DV
1432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
426115cf 1434 I915_WRITE(reg, dpll);
87442f73
DV
1435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
66e3d5c0 1439static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1440{
66e3d5c0
DV
1441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1445
66e3d5c0 1446 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1447
63d7bbe9 1448 /* No really, not for ILK+ */
3d13ef2e 1449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1450
1451 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1454
66e3d5c0
DV
1455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
63d7bbe9
JB
1472
1473 /* We do this three times for luck */
66e3d5c0 1474 I915_WRITE(reg, dpll);
63d7bbe9
JB
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
66e3d5c0 1477 I915_WRITE(reg, dpll);
63d7bbe9
JB
1478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
66e3d5c0 1480 I915_WRITE(reg, dpll);
63d7bbe9
JB
1481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
50b44a44 1486 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
50b44a44 1494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1495{
63d7bbe9
JB
1496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
50b44a44
DV
1503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1505}
1506
f6071166
JB
1507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
e5cbfbfb
ID
1514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
f6071166 1518 if (pipe == PIPE_B)
e5cbfbfb 1519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
e4607fcf
CML
1524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
89b667f8
JB
1526{
1527 u32 port_mask;
1528
e4607fcf
CML
1529 switch (dport->port) {
1530 case PORT_B:
89b667f8 1531 port_mask = DPLL_PORTB_READY_MASK;
e4607fcf
CML
1532 break;
1533 case PORT_C:
89b667f8 1534 port_mask = DPLL_PORTC_READY_MASK;
e4607fcf
CML
1535 break;
1536 default:
1537 BUG();
1538 }
89b667f8
JB
1539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
be46ffd4 1542 port_name(dport->port), I915_READ(DPLL(0)));
89b667f8
JB
1543}
1544
92f2584a 1545/**
e72f9fbf 1546 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
e2b78267 1553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1554{
3d13ef2e
DL
1555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1558
48da64a8 1559 /* PCH PLLs only available on ILK, SNB and IVB */
3d13ef2e 1560 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1561 if (WARN_ON(pll == NULL))
48da64a8
CW
1562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
ee7b9f93 1566
46edb027
DV
1567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
e2b78267 1569 crtc->base.base.id);
92f2584a 1570
cdbd2316
DV
1571 if (pll->active++) {
1572 WARN_ON(!pll->on);
e9d6944e 1573 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1574 return;
1575 }
f4a091c7 1576 WARN_ON(pll->on);
ee7b9f93 1577
46edb027 1578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1579 pll->enable(dev_priv, pll);
ee7b9f93 1580 pll->on = true;
92f2584a
JB
1581}
1582
e2b78267 1583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1584{
3d13ef2e
DL
1585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1588
92f2584a 1589 /* PCH only available on ILK+ */
3d13ef2e 1590 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1591 if (WARN_ON(pll == NULL))
ee7b9f93 1592 return;
92f2584a 1593
48da64a8
CW
1594 if (WARN_ON(pll->refcount == 0))
1595 return;
7a419866 1596
46edb027
DV
1597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
e2b78267 1599 crtc->base.base.id);
7a419866 1600
48da64a8 1601 if (WARN_ON(pll->active == 0)) {
e9d6944e 1602 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1603 return;
1604 }
1605
e9d6944e 1606 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1607 WARN_ON(!pll->on);
cdbd2316 1608 if (--pll->active)
7a419866 1609 return;
ee7b9f93 1610
46edb027 1611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1612 pll->disable(dev_priv, pll);
ee7b9f93 1613 pll->on = false;
92f2584a
JB
1614}
1615
b8a4f404
PZ
1616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
040484af 1618{
23670b32 1619 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1622 uint32_t reg, val, pipeconf_val;
040484af
JB
1623
1624 /* PCH only available on ILK+ */
3d13ef2e 1625 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1626
1627 /* Make sure PCH DPLL is enabled */
e72f9fbf 1628 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1629 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
23670b32
DV
1635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
59c859d6 1642 }
23670b32 1643
ab9412ba 1644 reg = PCH_TRANSCONF(pipe);
040484af 1645 val = I915_READ(reg);
5f7f726d 1646 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
dfd07d72
DV
1653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1655 }
5f7f726d
PZ
1656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
5f7f726d
PZ
1664 else
1665 val |= TRANS_PROGRESSIVE;
1666
040484af
JB
1667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1670}
1671
8fb033d7 1672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1673 enum transcoder cpu_transcoder)
040484af 1674{
8fb033d7 1675 u32 val, pipeconf_val;
8fb033d7
PZ
1676
1677 /* PCH only available on ILK+ */
3d13ef2e 1678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1679
8fb033d7 1680 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1683
223a6fdf
PZ
1684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
25f3ef11 1689 val = TRANS_ENABLE;
937bb610 1690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1691
9a76b1c6
PZ
1692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
a35f2679 1694 val |= TRANS_INTERLACED;
8fb033d7
PZ
1695 else
1696 val |= TRANS_PROGRESSIVE;
1697
ab9412ba
DV
1698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1700 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1701}
1702
b8a4f404
PZ
1703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
040484af 1705{
23670b32
DV
1706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
040484af
JB
1708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
291906f1
JB
1713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
ab9412ba 1716 reg = PCH_TRANSCONF(pipe);
040484af
JB
1717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
040484af
JB
1731}
1732
ab4d966c 1733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1734{
8fb033d7
PZ
1735 u32 val;
1736
ab9412ba 1737 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1738 val &= ~TRANS_ENABLE;
ab9412ba 1739 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1740 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1742 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1747 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1748}
1749
b24e7179 1750/**
309cfea8 1751 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1752 * @crtc: crtc responsible for the pipe
b24e7179 1753 *
0372264a 1754 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1756 */
e1fdc473 1757static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1758{
0372264a
PZ
1759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
1a240d4d 1764 enum pipe pch_transcoder;
b24e7179
JB
1765 int reg;
1766 u32 val;
1767
58c6eaa2 1768 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1769 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1770 assert_sprites_disabled(dev_priv, pipe);
1771
681e5811 1772 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
b24e7179
JB
1777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
fbf3218a 1783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
23538ef1
JN
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
040484af 1787 else {
30421c4f 1788 if (crtc->config.has_pch_encoder) {
040484af 1789 /* if driving the PCH, we need FDI enabled */
cc391bbb 1790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
040484af
JB
1793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
b24e7179 1796
702e7a56 1797 reg = PIPECONF(cpu_transcoder);
b24e7179 1798 val = I915_READ(reg);
7ad25d48
PZ
1799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
00d70b15 1802 return;
7ad25d48 1803 }
00d70b15
CW
1804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1806 POSTING_READ(reg);
e1fdc473
PZ
1807
1808 /*
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1812 * necessary.
1813 * TODO: audit the previous gens.
1814 */
1815 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
851855d8 1816 intel_wait_for_vblank(dev_priv->dev, pipe);
b24e7179
JB
1817}
1818
1819/**
309cfea8 1820 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
702e7a56
PZ
1834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
b24e7179
JB
1836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1844 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1845 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
1846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
702e7a56 1851 reg = PIPECONF(cpu_transcoder);
b24e7179 1852 val = I915_READ(reg);
00d70b15
CW
1853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
1857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
d74362c9
KP
1860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
1dba99f4
VS
1864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
d74362c9 1866{
3d13ef2e
DL
1867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
1869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
d74362c9
KP
1872}
1873
b24e7179 1874/**
d1de00ef 1875 * intel_enable_primary_plane - enable the primary plane on a given pipe
b24e7179
JB
1876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
d1de00ef
VS
1882static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
b24e7179 1884{
939c2fe8
VS
1885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
4c445e0e 1893 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
0037f71c 1894
4c445e0e 1895 intel_crtc->primary_enabled = true;
939c2fe8 1896
b24e7179
JB
1897 reg = DSPCNTR(plane);
1898 val = I915_READ(reg);
00d70b15
CW
1899 if (val & DISPLAY_PLANE_ENABLE)
1900 return;
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 1903 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
b24e7179 1907/**
d1de00ef 1908 * intel_disable_primary_plane - disable the primary plane
b24e7179
JB
1909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
d1de00ef
VS
1915static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
b24e7179 1917{
939c2fe8
VS
1918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1920 int reg;
1921 u32 val;
1922
4c445e0e 1923 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
0037f71c 1924
4c445e0e 1925 intel_crtc->primary_enabled = false;
939c2fe8 1926
b24e7179
JB
1927 reg = DSPCNTR(plane);
1928 val = I915_READ(reg);
00d70b15
CW
1929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1930 return;
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 1933 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
693db184
CW
1937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
a57ce0b2
JB
1946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
127bd2ac 1954int
48b956c5 1955intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1956 struct drm_i915_gem_object *obj,
919926ae 1957 struct intel_ring_buffer *pipelined)
6b95a207 1958{
ce453d81 1959 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
1960 u32 alignment;
1961 int ret;
1962
05394f39 1963 switch (obj->tiling_mode) {
6b95a207 1964 case I915_TILING_NONE:
534843da
CW
1965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
a6c45cf0 1967 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
6b95a207
KH
1971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
80075d49 1977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
1978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
693db184
CW
1983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
ce453d81 1991 dev_priv->mm.interruptible = false;
2da3b9b9 1992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 1993 if (ret)
ce453d81 1994 goto err_interruptible;
6b95a207
KH
1995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
06d98131 2001 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2002 if (ret)
2003 goto err_unpin;
1690e1eb 2004
9a5a53b3 2005 i915_gem_object_pin_fence(obj);
6b95a207 2006
ce453d81 2007 dev_priv->mm.interruptible = true;
6b95a207 2008 return 0;
48b956c5
CW
2009
2010err_unpin:
cc98b413 2011 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2012err_interruptible:
2013 dev_priv->mm.interruptible = true;
48b956c5 2014 return ret;
6b95a207
KH
2015}
2016
1690e1eb
CW
2017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
cc98b413 2020 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2021}
2022
c2c75131
DV
2023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
bc752862
CW
2025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
c2c75131 2029{
bc752862
CW
2030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
c2c75131 2032
bc752862
CW
2033 tile_rows = *y / 8;
2034 *y %= 8;
c2c75131 2035
bc752862
CW
2036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
c2c75131
DV
2048}
2049
17638cd6
JB
2050static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2051 int x, int y)
81255565
JB
2052{
2053 struct drm_device *dev = crtc->dev;
2054 struct drm_i915_private *dev_priv = dev->dev_private;
2055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2056 struct intel_framebuffer *intel_fb;
05394f39 2057 struct drm_i915_gem_object *obj;
81255565 2058 int plane = intel_crtc->plane;
e506a0c6 2059 unsigned long linear_offset;
81255565 2060 u32 dspcntr;
5eddb70b 2061 u32 reg;
81255565
JB
2062
2063 switch (plane) {
2064 case 0:
2065 case 1:
2066 break;
2067 default:
84f44ce7 2068 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
81255565
JB
2069 return -EINVAL;
2070 }
2071
2072 intel_fb = to_intel_framebuffer(fb);
2073 obj = intel_fb->obj;
81255565 2074
5eddb70b
CW
2075 reg = DSPCNTR(plane);
2076 dspcntr = I915_READ(reg);
81255565
JB
2077 /* Mask out pixel format bits in case we change it */
2078 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2079 switch (fb->pixel_format) {
2080 case DRM_FORMAT_C8:
81255565
JB
2081 dspcntr |= DISPPLANE_8BPP;
2082 break;
57779d06
VS
2083 case DRM_FORMAT_XRGB1555:
2084 case DRM_FORMAT_ARGB1555:
2085 dspcntr |= DISPPLANE_BGRX555;
81255565 2086 break;
57779d06
VS
2087 case DRM_FORMAT_RGB565:
2088 dspcntr |= DISPPLANE_BGRX565;
2089 break;
2090 case DRM_FORMAT_XRGB8888:
2091 case DRM_FORMAT_ARGB8888:
2092 dspcntr |= DISPPLANE_BGRX888;
2093 break;
2094 case DRM_FORMAT_XBGR8888:
2095 case DRM_FORMAT_ABGR8888:
2096 dspcntr |= DISPPLANE_RGBX888;
2097 break;
2098 case DRM_FORMAT_XRGB2101010:
2099 case DRM_FORMAT_ARGB2101010:
2100 dspcntr |= DISPPLANE_BGRX101010;
2101 break;
2102 case DRM_FORMAT_XBGR2101010:
2103 case DRM_FORMAT_ABGR2101010:
2104 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2105 break;
2106 default:
baba133a 2107 BUG();
81255565 2108 }
57779d06 2109
a6c45cf0 2110 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2111 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2112 dspcntr |= DISPPLANE_TILED;
2113 else
2114 dspcntr &= ~DISPPLANE_TILED;
2115 }
2116
de1aa629
VS
2117 if (IS_G4X(dev))
2118 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2119
5eddb70b 2120 I915_WRITE(reg, dspcntr);
81255565 2121
e506a0c6 2122 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2123
c2c75131
DV
2124 if (INTEL_INFO(dev)->gen >= 4) {
2125 intel_crtc->dspaddr_offset =
bc752862
CW
2126 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2127 fb->bits_per_pixel / 8,
2128 fb->pitches[0]);
c2c75131
DV
2129 linear_offset -= intel_crtc->dspaddr_offset;
2130 } else {
e506a0c6 2131 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2132 }
e506a0c6 2133
f343c5f6
BW
2134 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2135 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2136 fb->pitches[0]);
01f2c773 2137 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2138 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2139 I915_WRITE(DSPSURF(plane),
2140 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2141 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2142 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2143 } else
f343c5f6 2144 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2145 POSTING_READ(reg);
81255565 2146
17638cd6
JB
2147 return 0;
2148}
2149
2150static int ironlake_update_plane(struct drm_crtc *crtc,
2151 struct drm_framebuffer *fb, int x, int y)
2152{
2153 struct drm_device *dev = crtc->dev;
2154 struct drm_i915_private *dev_priv = dev->dev_private;
2155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2156 struct intel_framebuffer *intel_fb;
2157 struct drm_i915_gem_object *obj;
2158 int plane = intel_crtc->plane;
e506a0c6 2159 unsigned long linear_offset;
17638cd6
JB
2160 u32 dspcntr;
2161 u32 reg;
2162
2163 switch (plane) {
2164 case 0:
2165 case 1:
27f8227b 2166 case 2:
17638cd6
JB
2167 break;
2168 default:
84f44ce7 2169 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
17638cd6
JB
2170 return -EINVAL;
2171 }
2172
2173 intel_fb = to_intel_framebuffer(fb);
2174 obj = intel_fb->obj;
2175
2176 reg = DSPCNTR(plane);
2177 dspcntr = I915_READ(reg);
2178 /* Mask out pixel format bits in case we change it */
2179 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2180 switch (fb->pixel_format) {
2181 case DRM_FORMAT_C8:
17638cd6
JB
2182 dspcntr |= DISPPLANE_8BPP;
2183 break;
57779d06
VS
2184 case DRM_FORMAT_RGB565:
2185 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2186 break;
57779d06
VS
2187 case DRM_FORMAT_XRGB8888:
2188 case DRM_FORMAT_ARGB8888:
2189 dspcntr |= DISPPLANE_BGRX888;
2190 break;
2191 case DRM_FORMAT_XBGR8888:
2192 case DRM_FORMAT_ABGR8888:
2193 dspcntr |= DISPPLANE_RGBX888;
2194 break;
2195 case DRM_FORMAT_XRGB2101010:
2196 case DRM_FORMAT_ARGB2101010:
2197 dspcntr |= DISPPLANE_BGRX101010;
2198 break;
2199 case DRM_FORMAT_XBGR2101010:
2200 case DRM_FORMAT_ABGR2101010:
2201 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2202 break;
2203 default:
baba133a 2204 BUG();
17638cd6
JB
2205 }
2206
2207 if (obj->tiling_mode != I915_TILING_NONE)
2208 dspcntr |= DISPPLANE_TILED;
2209 else
2210 dspcntr &= ~DISPPLANE_TILED;
2211
b42c6009 2212 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2213 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2214 else
2215 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2216
2217 I915_WRITE(reg, dspcntr);
2218
e506a0c6 2219 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2220 intel_crtc->dspaddr_offset =
bc752862
CW
2221 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2222 fb->bits_per_pixel / 8,
2223 fb->pitches[0]);
c2c75131 2224 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2225
f343c5f6
BW
2226 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2227 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2228 fb->pitches[0]);
01f2c773 2229 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2230 I915_WRITE(DSPSURF(plane),
2231 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2232 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2233 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2234 } else {
2235 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2236 I915_WRITE(DSPLINOFF(plane), linear_offset);
2237 }
17638cd6
JB
2238 POSTING_READ(reg);
2239
2240 return 0;
2241}
2242
2243/* Assume fb object is pinned & idle & fenced and just update base pointers */
2244static int
2245intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2246 int x, int y, enum mode_set_atomic state)
2247{
2248 struct drm_device *dev = crtc->dev;
2249 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2250
6b8e6ed0
CW
2251 if (dev_priv->display.disable_fbc)
2252 dev_priv->display.disable_fbc(dev);
3dec0095 2253 intel_increase_pllclock(crtc);
81255565 2254
6b8e6ed0 2255 return dev_priv->display.update_plane(crtc, fb, x, y);
81255565
JB
2256}
2257
96a02917
VS
2258void intel_display_handle_reset(struct drm_device *dev)
2259{
2260 struct drm_i915_private *dev_priv = dev->dev_private;
2261 struct drm_crtc *crtc;
2262
2263 /*
2264 * Flips in the rings have been nuked by the reset,
2265 * so complete all pending flips so that user space
2266 * will get its events and not get stuck.
2267 *
2268 * Also update the base address of all primary
2269 * planes to the the last fb to make sure we're
2270 * showing the correct fb after a reset.
2271 *
2272 * Need to make two loops over the crtcs so that we
2273 * don't try to grab a crtc mutex before the
2274 * pending_flip_queue really got woken up.
2275 */
2276
2277 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2279 enum plane plane = intel_crtc->plane;
2280
2281 intel_prepare_page_flip(dev, plane);
2282 intel_finish_page_flip_plane(dev, plane);
2283 }
2284
2285 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2287
2288 mutex_lock(&crtc->mutex);
947fdaad
CW
2289 /*
2290 * FIXME: Once we have proper support for primary planes (and
2291 * disabling them without disabling the entire crtc) allow again
2292 * a NULL crtc->fb.
2293 */
2294 if (intel_crtc->active && crtc->fb)
96a02917
VS
2295 dev_priv->display.update_plane(crtc, crtc->fb,
2296 crtc->x, crtc->y);
2297 mutex_unlock(&crtc->mutex);
2298 }
2299}
2300
14667a4b
CW
2301static int
2302intel_finish_fb(struct drm_framebuffer *old_fb)
2303{
2304 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2305 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2306 bool was_interruptible = dev_priv->mm.interruptible;
2307 int ret;
2308
14667a4b
CW
2309 /* Big Hammer, we also need to ensure that any pending
2310 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2311 * current scanout is retired before unpinning the old
2312 * framebuffer.
2313 *
2314 * This should only fail upon a hung GPU, in which case we
2315 * can safely continue.
2316 */
2317 dev_priv->mm.interruptible = false;
2318 ret = i915_gem_object_finish_gpu(obj);
2319 dev_priv->mm.interruptible = was_interruptible;
2320
2321 return ret;
2322}
2323
5c3b82e2 2324static int
3c4fdcfb 2325intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2326 struct drm_framebuffer *fb)
79e53945
JB
2327{
2328 struct drm_device *dev = crtc->dev;
6b8e6ed0 2329 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2331 struct drm_framebuffer *old_fb;
5c3b82e2 2332 int ret;
79e53945
JB
2333
2334 /* no fb bound */
94352cf9 2335 if (!fb) {
a5071c2f 2336 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2337 return 0;
2338 }
2339
7eb552ae 2340 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2341 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2342 plane_name(intel_crtc->plane),
2343 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2344 return -EINVAL;
79e53945
JB
2345 }
2346
5c3b82e2 2347 mutex_lock(&dev->struct_mutex);
265db958 2348 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2349 to_intel_framebuffer(fb)->obj,
919926ae 2350 NULL);
5c3b82e2
CW
2351 if (ret != 0) {
2352 mutex_unlock(&dev->struct_mutex);
a5071c2f 2353 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2354 return ret;
2355 }
79e53945 2356
bb2043de
DL
2357 /*
2358 * Update pipe size and adjust fitter if needed: the reason for this is
2359 * that in compute_mode_changes we check the native mode (not the pfit
2360 * mode) to see if we can flip rather than do a full mode set. In the
2361 * fastboot case, we'll flip, but if we don't update the pipesrc and
2362 * pfit state, we'll end up with a big fb scanned out into the wrong
2363 * sized surface.
2364 *
2365 * To fix this properly, we need to hoist the checks up into
2366 * compute_mode_changes (or above), check the actual pfit state and
2367 * whether the platform allows pfit disable with pipe active, and only
2368 * then update the pipesrc and pfit state, even on the flip path.
2369 */
d330a953 2370 if (i915.fastboot) {
d7bf63f2
DL
2371 const struct drm_display_mode *adjusted_mode =
2372 &intel_crtc->config.adjusted_mode;
2373
4d6a3e63 2374 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2375 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2376 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2377 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2378 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2379 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2380 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2381 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2382 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2383 }
0637d60d
JB
2384 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2385 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2386 }
2387
94352cf9 2388 ret = dev_priv->display.update_plane(crtc, fb, x, y);
4e6cfefc 2389 if (ret) {
94352cf9 2390 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2391 mutex_unlock(&dev->struct_mutex);
a5071c2f 2392 DRM_ERROR("failed to update base address\n");
4e6cfefc 2393 return ret;
79e53945 2394 }
3c4fdcfb 2395
94352cf9
DV
2396 old_fb = crtc->fb;
2397 crtc->fb = fb;
6c4c86f5
DV
2398 crtc->x = x;
2399 crtc->y = y;
94352cf9 2400
b7f1de28 2401 if (old_fb) {
d7697eea
DV
2402 if (intel_crtc->active && old_fb != fb)
2403 intel_wait_for_vblank(dev, intel_crtc->pipe);
1690e1eb 2404 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
b7f1de28 2405 }
652c393a 2406
6b8e6ed0 2407 intel_update_fbc(dev);
4906557e 2408 intel_edp_psr_update(dev);
5c3b82e2 2409 mutex_unlock(&dev->struct_mutex);
79e53945 2410
5c3b82e2 2411 return 0;
79e53945
JB
2412}
2413
5e84e1a4
ZW
2414static void intel_fdi_normal_train(struct drm_crtc *crtc)
2415{
2416 struct drm_device *dev = crtc->dev;
2417 struct drm_i915_private *dev_priv = dev->dev_private;
2418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2419 int pipe = intel_crtc->pipe;
2420 u32 reg, temp;
2421
2422 /* enable normal train */
2423 reg = FDI_TX_CTL(pipe);
2424 temp = I915_READ(reg);
61e499bf 2425 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2426 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2427 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2428 } else {
2429 temp &= ~FDI_LINK_TRAIN_NONE;
2430 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2431 }
5e84e1a4
ZW
2432 I915_WRITE(reg, temp);
2433
2434 reg = FDI_RX_CTL(pipe);
2435 temp = I915_READ(reg);
2436 if (HAS_PCH_CPT(dev)) {
2437 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2438 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2439 } else {
2440 temp &= ~FDI_LINK_TRAIN_NONE;
2441 temp |= FDI_LINK_TRAIN_NONE;
2442 }
2443 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2444
2445 /* wait one idle pattern time */
2446 POSTING_READ(reg);
2447 udelay(1000);
357555c0
JB
2448
2449 /* IVB wants error correction enabled */
2450 if (IS_IVYBRIDGE(dev))
2451 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2452 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2453}
2454
1fbc0d78 2455static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2456{
1fbc0d78
DV
2457 return crtc->base.enabled && crtc->active &&
2458 crtc->config.has_pch_encoder;
1e833f40
DV
2459}
2460
01a415fd
DV
2461static void ivb_modeset_global_resources(struct drm_device *dev)
2462{
2463 struct drm_i915_private *dev_priv = dev->dev_private;
2464 struct intel_crtc *pipe_B_crtc =
2465 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2466 struct intel_crtc *pipe_C_crtc =
2467 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2468 uint32_t temp;
2469
1e833f40
DV
2470 /*
2471 * When everything is off disable fdi C so that we could enable fdi B
2472 * with all lanes. Note that we don't care about enabled pipes without
2473 * an enabled pch encoder.
2474 */
2475 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2476 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2477 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2478 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2479
2480 temp = I915_READ(SOUTH_CHICKEN1);
2481 temp &= ~FDI_BC_BIFURCATION_SELECT;
2482 DRM_DEBUG_KMS("disabling fdi C rx\n");
2483 I915_WRITE(SOUTH_CHICKEN1, temp);
2484 }
2485}
2486
8db9d77b
ZW
2487/* The FDI link training functions for ILK/Ibexpeak. */
2488static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2489{
2490 struct drm_device *dev = crtc->dev;
2491 struct drm_i915_private *dev_priv = dev->dev_private;
2492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2493 int pipe = intel_crtc->pipe;
0fc932b8 2494 int plane = intel_crtc->plane;
5eddb70b 2495 u32 reg, temp, tries;
8db9d77b 2496
0fc932b8
JB
2497 /* FDI needs bits from pipe & plane first */
2498 assert_pipe_enabled(dev_priv, pipe);
2499 assert_plane_enabled(dev_priv, plane);
2500
e1a44743
AJ
2501 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2502 for train result */
5eddb70b
CW
2503 reg = FDI_RX_IMR(pipe);
2504 temp = I915_READ(reg);
e1a44743
AJ
2505 temp &= ~FDI_RX_SYMBOL_LOCK;
2506 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2507 I915_WRITE(reg, temp);
2508 I915_READ(reg);
e1a44743
AJ
2509 udelay(150);
2510
8db9d77b 2511 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2512 reg = FDI_TX_CTL(pipe);
2513 temp = I915_READ(reg);
627eb5a3
DV
2514 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2515 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2516 temp &= ~FDI_LINK_TRAIN_NONE;
2517 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2518 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2519
5eddb70b
CW
2520 reg = FDI_RX_CTL(pipe);
2521 temp = I915_READ(reg);
8db9d77b
ZW
2522 temp &= ~FDI_LINK_TRAIN_NONE;
2523 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2524 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2525
2526 POSTING_READ(reg);
8db9d77b
ZW
2527 udelay(150);
2528
5b2adf89 2529 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2530 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2531 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2532 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2533
5eddb70b 2534 reg = FDI_RX_IIR(pipe);
e1a44743 2535 for (tries = 0; tries < 5; tries++) {
5eddb70b 2536 temp = I915_READ(reg);
8db9d77b
ZW
2537 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2538
2539 if ((temp & FDI_RX_BIT_LOCK)) {
2540 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2541 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2542 break;
2543 }
8db9d77b 2544 }
e1a44743 2545 if (tries == 5)
5eddb70b 2546 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2547
2548 /* Train 2 */
5eddb70b
CW
2549 reg = FDI_TX_CTL(pipe);
2550 temp = I915_READ(reg);
8db9d77b
ZW
2551 temp &= ~FDI_LINK_TRAIN_NONE;
2552 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2553 I915_WRITE(reg, temp);
8db9d77b 2554
5eddb70b
CW
2555 reg = FDI_RX_CTL(pipe);
2556 temp = I915_READ(reg);
8db9d77b
ZW
2557 temp &= ~FDI_LINK_TRAIN_NONE;
2558 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2559 I915_WRITE(reg, temp);
8db9d77b 2560
5eddb70b
CW
2561 POSTING_READ(reg);
2562 udelay(150);
8db9d77b 2563
5eddb70b 2564 reg = FDI_RX_IIR(pipe);
e1a44743 2565 for (tries = 0; tries < 5; tries++) {
5eddb70b 2566 temp = I915_READ(reg);
8db9d77b
ZW
2567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2568
2569 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2570 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2571 DRM_DEBUG_KMS("FDI train 2 done.\n");
2572 break;
2573 }
8db9d77b 2574 }
e1a44743 2575 if (tries == 5)
5eddb70b 2576 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2577
2578 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2579
8db9d77b
ZW
2580}
2581
0206e353 2582static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2583 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2584 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2585 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2586 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2587};
2588
2589/* The FDI link training functions for SNB/Cougarpoint. */
2590static void gen6_fdi_link_train(struct drm_crtc *crtc)
2591{
2592 struct drm_device *dev = crtc->dev;
2593 struct drm_i915_private *dev_priv = dev->dev_private;
2594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2595 int pipe = intel_crtc->pipe;
fa37d39e 2596 u32 reg, temp, i, retry;
8db9d77b 2597
e1a44743
AJ
2598 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2599 for train result */
5eddb70b
CW
2600 reg = FDI_RX_IMR(pipe);
2601 temp = I915_READ(reg);
e1a44743
AJ
2602 temp &= ~FDI_RX_SYMBOL_LOCK;
2603 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2604 I915_WRITE(reg, temp);
2605
2606 POSTING_READ(reg);
e1a44743
AJ
2607 udelay(150);
2608
8db9d77b 2609 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2610 reg = FDI_TX_CTL(pipe);
2611 temp = I915_READ(reg);
627eb5a3
DV
2612 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2613 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2614 temp &= ~FDI_LINK_TRAIN_NONE;
2615 temp |= FDI_LINK_TRAIN_PATTERN_1;
2616 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2617 /* SNB-B */
2618 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2619 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2620
d74cf324
DV
2621 I915_WRITE(FDI_RX_MISC(pipe),
2622 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2623
5eddb70b
CW
2624 reg = FDI_RX_CTL(pipe);
2625 temp = I915_READ(reg);
8db9d77b
ZW
2626 if (HAS_PCH_CPT(dev)) {
2627 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2628 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2629 } else {
2630 temp &= ~FDI_LINK_TRAIN_NONE;
2631 temp |= FDI_LINK_TRAIN_PATTERN_1;
2632 }
5eddb70b
CW
2633 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2634
2635 POSTING_READ(reg);
8db9d77b
ZW
2636 udelay(150);
2637
0206e353 2638 for (i = 0; i < 4; i++) {
5eddb70b
CW
2639 reg = FDI_TX_CTL(pipe);
2640 temp = I915_READ(reg);
8db9d77b
ZW
2641 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2642 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2643 I915_WRITE(reg, temp);
2644
2645 POSTING_READ(reg);
8db9d77b
ZW
2646 udelay(500);
2647
fa37d39e
SP
2648 for (retry = 0; retry < 5; retry++) {
2649 reg = FDI_RX_IIR(pipe);
2650 temp = I915_READ(reg);
2651 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2652 if (temp & FDI_RX_BIT_LOCK) {
2653 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2654 DRM_DEBUG_KMS("FDI train 1 done.\n");
2655 break;
2656 }
2657 udelay(50);
8db9d77b 2658 }
fa37d39e
SP
2659 if (retry < 5)
2660 break;
8db9d77b
ZW
2661 }
2662 if (i == 4)
5eddb70b 2663 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2664
2665 /* Train 2 */
5eddb70b
CW
2666 reg = FDI_TX_CTL(pipe);
2667 temp = I915_READ(reg);
8db9d77b
ZW
2668 temp &= ~FDI_LINK_TRAIN_NONE;
2669 temp |= FDI_LINK_TRAIN_PATTERN_2;
2670 if (IS_GEN6(dev)) {
2671 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2672 /* SNB-B */
2673 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2674 }
5eddb70b 2675 I915_WRITE(reg, temp);
8db9d77b 2676
5eddb70b
CW
2677 reg = FDI_RX_CTL(pipe);
2678 temp = I915_READ(reg);
8db9d77b
ZW
2679 if (HAS_PCH_CPT(dev)) {
2680 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2681 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2682 } else {
2683 temp &= ~FDI_LINK_TRAIN_NONE;
2684 temp |= FDI_LINK_TRAIN_PATTERN_2;
2685 }
5eddb70b
CW
2686 I915_WRITE(reg, temp);
2687
2688 POSTING_READ(reg);
8db9d77b
ZW
2689 udelay(150);
2690
0206e353 2691 for (i = 0; i < 4; i++) {
5eddb70b
CW
2692 reg = FDI_TX_CTL(pipe);
2693 temp = I915_READ(reg);
8db9d77b
ZW
2694 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2695 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2696 I915_WRITE(reg, temp);
2697
2698 POSTING_READ(reg);
8db9d77b
ZW
2699 udelay(500);
2700
fa37d39e
SP
2701 for (retry = 0; retry < 5; retry++) {
2702 reg = FDI_RX_IIR(pipe);
2703 temp = I915_READ(reg);
2704 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2705 if (temp & FDI_RX_SYMBOL_LOCK) {
2706 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2707 DRM_DEBUG_KMS("FDI train 2 done.\n");
2708 break;
2709 }
2710 udelay(50);
8db9d77b 2711 }
fa37d39e
SP
2712 if (retry < 5)
2713 break;
8db9d77b
ZW
2714 }
2715 if (i == 4)
5eddb70b 2716 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2717
2718 DRM_DEBUG_KMS("FDI train done.\n");
2719}
2720
357555c0
JB
2721/* Manual link training for Ivy Bridge A0 parts */
2722static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2723{
2724 struct drm_device *dev = crtc->dev;
2725 struct drm_i915_private *dev_priv = dev->dev_private;
2726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2727 int pipe = intel_crtc->pipe;
139ccd3f 2728 u32 reg, temp, i, j;
357555c0
JB
2729
2730 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2731 for train result */
2732 reg = FDI_RX_IMR(pipe);
2733 temp = I915_READ(reg);
2734 temp &= ~FDI_RX_SYMBOL_LOCK;
2735 temp &= ~FDI_RX_BIT_LOCK;
2736 I915_WRITE(reg, temp);
2737
2738 POSTING_READ(reg);
2739 udelay(150);
2740
01a415fd
DV
2741 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2742 I915_READ(FDI_RX_IIR(pipe)));
2743
139ccd3f
JB
2744 /* Try each vswing and preemphasis setting twice before moving on */
2745 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2746 /* disable first in case we need to retry */
2747 reg = FDI_TX_CTL(pipe);
2748 temp = I915_READ(reg);
2749 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2750 temp &= ~FDI_TX_ENABLE;
2751 I915_WRITE(reg, temp);
357555c0 2752
139ccd3f
JB
2753 reg = FDI_RX_CTL(pipe);
2754 temp = I915_READ(reg);
2755 temp &= ~FDI_LINK_TRAIN_AUTO;
2756 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2757 temp &= ~FDI_RX_ENABLE;
2758 I915_WRITE(reg, temp);
357555c0 2759
139ccd3f 2760 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
2761 reg = FDI_TX_CTL(pipe);
2762 temp = I915_READ(reg);
139ccd3f
JB
2763 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2764 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2765 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 2766 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
2767 temp |= snb_b_fdi_train_param[j/2];
2768 temp |= FDI_COMPOSITE_SYNC;
2769 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 2770
139ccd3f
JB
2771 I915_WRITE(FDI_RX_MISC(pipe),
2772 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 2773
139ccd3f 2774 reg = FDI_RX_CTL(pipe);
357555c0 2775 temp = I915_READ(reg);
139ccd3f
JB
2776 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2777 temp |= FDI_COMPOSITE_SYNC;
2778 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 2779
139ccd3f
JB
2780 POSTING_READ(reg);
2781 udelay(1); /* should be 0.5us */
357555c0 2782
139ccd3f
JB
2783 for (i = 0; i < 4; i++) {
2784 reg = FDI_RX_IIR(pipe);
2785 temp = I915_READ(reg);
2786 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2787
139ccd3f
JB
2788 if (temp & FDI_RX_BIT_LOCK ||
2789 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2790 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2791 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2792 i);
2793 break;
2794 }
2795 udelay(1); /* should be 0.5us */
2796 }
2797 if (i == 4) {
2798 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2799 continue;
2800 }
357555c0 2801
139ccd3f 2802 /* Train 2 */
357555c0
JB
2803 reg = FDI_TX_CTL(pipe);
2804 temp = I915_READ(reg);
139ccd3f
JB
2805 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2806 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2807 I915_WRITE(reg, temp);
2808
2809 reg = FDI_RX_CTL(pipe);
2810 temp = I915_READ(reg);
2811 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2812 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
2813 I915_WRITE(reg, temp);
2814
2815 POSTING_READ(reg);
139ccd3f 2816 udelay(2); /* should be 1.5us */
357555c0 2817
139ccd3f
JB
2818 for (i = 0; i < 4; i++) {
2819 reg = FDI_RX_IIR(pipe);
2820 temp = I915_READ(reg);
2821 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2822
139ccd3f
JB
2823 if (temp & FDI_RX_SYMBOL_LOCK ||
2824 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2825 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2826 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2827 i);
2828 goto train_done;
2829 }
2830 udelay(2); /* should be 1.5us */
357555c0 2831 }
139ccd3f
JB
2832 if (i == 4)
2833 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 2834 }
357555c0 2835
139ccd3f 2836train_done:
357555c0
JB
2837 DRM_DEBUG_KMS("FDI train done.\n");
2838}
2839
88cefb6c 2840static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 2841{
88cefb6c 2842 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 2843 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 2844 int pipe = intel_crtc->pipe;
5eddb70b 2845 u32 reg, temp;
79e53945 2846
c64e311e 2847
c98e9dcf 2848 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2849 reg = FDI_RX_CTL(pipe);
2850 temp = I915_READ(reg);
627eb5a3
DV
2851 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2852 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 2853 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
2854 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2855
2856 POSTING_READ(reg);
c98e9dcf
JB
2857 udelay(200);
2858
2859 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2860 temp = I915_READ(reg);
2861 I915_WRITE(reg, temp | FDI_PCDCLK);
2862
2863 POSTING_READ(reg);
c98e9dcf
JB
2864 udelay(200);
2865
20749730
PZ
2866 /* Enable CPU FDI TX PLL, always on for Ironlake */
2867 reg = FDI_TX_CTL(pipe);
2868 temp = I915_READ(reg);
2869 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2870 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 2871
20749730
PZ
2872 POSTING_READ(reg);
2873 udelay(100);
6be4a607 2874 }
0e23b99d
JB
2875}
2876
88cefb6c
DV
2877static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2878{
2879 struct drm_device *dev = intel_crtc->base.dev;
2880 struct drm_i915_private *dev_priv = dev->dev_private;
2881 int pipe = intel_crtc->pipe;
2882 u32 reg, temp;
2883
2884 /* Switch from PCDclk to Rawclk */
2885 reg = FDI_RX_CTL(pipe);
2886 temp = I915_READ(reg);
2887 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2888
2889 /* Disable CPU FDI TX PLL */
2890 reg = FDI_TX_CTL(pipe);
2891 temp = I915_READ(reg);
2892 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2893
2894 POSTING_READ(reg);
2895 udelay(100);
2896
2897 reg = FDI_RX_CTL(pipe);
2898 temp = I915_READ(reg);
2899 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2900
2901 /* Wait for the clocks to turn off. */
2902 POSTING_READ(reg);
2903 udelay(100);
2904}
2905
0fc932b8
JB
2906static void ironlake_fdi_disable(struct drm_crtc *crtc)
2907{
2908 struct drm_device *dev = crtc->dev;
2909 struct drm_i915_private *dev_priv = dev->dev_private;
2910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2911 int pipe = intel_crtc->pipe;
2912 u32 reg, temp;
2913
2914 /* disable CPU FDI tx and PCH FDI rx */
2915 reg = FDI_TX_CTL(pipe);
2916 temp = I915_READ(reg);
2917 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2918 POSTING_READ(reg);
2919
2920 reg = FDI_RX_CTL(pipe);
2921 temp = I915_READ(reg);
2922 temp &= ~(0x7 << 16);
dfd07d72 2923 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2924 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2925
2926 POSTING_READ(reg);
2927 udelay(100);
2928
2929 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
2930 if (HAS_PCH_IBX(dev)) {
2931 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 2932 }
0fc932b8
JB
2933
2934 /* still set train pattern 1 */
2935 reg = FDI_TX_CTL(pipe);
2936 temp = I915_READ(reg);
2937 temp &= ~FDI_LINK_TRAIN_NONE;
2938 temp |= FDI_LINK_TRAIN_PATTERN_1;
2939 I915_WRITE(reg, temp);
2940
2941 reg = FDI_RX_CTL(pipe);
2942 temp = I915_READ(reg);
2943 if (HAS_PCH_CPT(dev)) {
2944 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2945 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2946 } else {
2947 temp &= ~FDI_LINK_TRAIN_NONE;
2948 temp |= FDI_LINK_TRAIN_PATTERN_1;
2949 }
2950 /* BPC in FDI rx is consistent with that in PIPECONF */
2951 temp &= ~(0x07 << 16);
dfd07d72 2952 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2953 I915_WRITE(reg, temp);
2954
2955 POSTING_READ(reg);
2956 udelay(100);
2957}
2958
5bb61643
CW
2959static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2960{
2961 struct drm_device *dev = crtc->dev;
2962 struct drm_i915_private *dev_priv = dev->dev_private;
10d83730 2963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5bb61643
CW
2964 unsigned long flags;
2965 bool pending;
2966
10d83730
VS
2967 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2968 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
5bb61643
CW
2969 return false;
2970
2971 spin_lock_irqsave(&dev->event_lock, flags);
2972 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2973 spin_unlock_irqrestore(&dev->event_lock, flags);
2974
2975 return pending;
2976}
2977
5dce5b93
CW
2978bool intel_has_pending_fb_unpin(struct drm_device *dev)
2979{
2980 struct intel_crtc *crtc;
2981
2982 /* Note that we don't need to be called with mode_config.lock here
2983 * as our list of CRTC objects is static for the lifetime of the
2984 * device and so cannot disappear as we iterate. Similarly, we can
2985 * happily treat the predicates as racy, atomic checks as userspace
2986 * cannot claim and pin a new fb without at least acquring the
2987 * struct_mutex and so serialising with us.
2988 */
2989 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
2990 if (atomic_read(&crtc->unpin_work_count) == 0)
2991 continue;
2992
2993 if (crtc->unpin_work)
2994 intel_wait_for_vblank(dev, crtc->pipe);
2995
2996 return true;
2997 }
2998
2999 return false;
3000}
3001
e6c3a2a6
CW
3002static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3003{
0f91128d 3004 struct drm_device *dev = crtc->dev;
5bb61643 3005 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6
CW
3006
3007 if (crtc->fb == NULL)
3008 return;
3009
2c10d571
DV
3010 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3011
5bb61643
CW
3012 wait_event(dev_priv->pending_flip_queue,
3013 !intel_crtc_has_pending_flip(crtc));
3014
0f91128d
CW
3015 mutex_lock(&dev->struct_mutex);
3016 intel_finish_fb(crtc->fb);
3017 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3018}
3019
e615efe4
ED
3020/* Program iCLKIP clock to the desired frequency */
3021static void lpt_program_iclkip(struct drm_crtc *crtc)
3022{
3023 struct drm_device *dev = crtc->dev;
3024 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3025 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3026 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3027 u32 temp;
3028
09153000
DV
3029 mutex_lock(&dev_priv->dpio_lock);
3030
e615efe4
ED
3031 /* It is necessary to ungate the pixclk gate prior to programming
3032 * the divisors, and gate it back when it is done.
3033 */
3034 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3035
3036 /* Disable SSCCTL */
3037 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3038 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3039 SBI_SSCCTL_DISABLE,
3040 SBI_ICLK);
e615efe4
ED
3041
3042 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3043 if (clock == 20000) {
e615efe4
ED
3044 auxdiv = 1;
3045 divsel = 0x41;
3046 phaseinc = 0x20;
3047 } else {
3048 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3049 * but the adjusted_mode->crtc_clock in in KHz. To get the
3050 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3051 * convert the virtual clock precision to KHz here for higher
3052 * precision.
3053 */
3054 u32 iclk_virtual_root_freq = 172800 * 1000;
3055 u32 iclk_pi_range = 64;
3056 u32 desired_divisor, msb_divisor_value, pi_value;
3057
12d7ceed 3058 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3059 msb_divisor_value = desired_divisor / iclk_pi_range;
3060 pi_value = desired_divisor % iclk_pi_range;
3061
3062 auxdiv = 0;
3063 divsel = msb_divisor_value - 2;
3064 phaseinc = pi_value;
3065 }
3066
3067 /* This should not happen with any sane values */
3068 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3069 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3070 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3071 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3072
3073 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3074 clock,
e615efe4
ED
3075 auxdiv,
3076 divsel,
3077 phasedir,
3078 phaseinc);
3079
3080 /* Program SSCDIVINTPHASE6 */
988d6ee8 3081 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3082 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3083 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3084 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3085 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3086 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3087 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3088 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3089
3090 /* Program SSCAUXDIV */
988d6ee8 3091 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3092 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3093 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3094 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3095
3096 /* Enable modulator and associated divider */
988d6ee8 3097 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3098 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3099 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3100
3101 /* Wait for initialization time */
3102 udelay(24);
3103
3104 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3105
3106 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3107}
3108
275f01b2
DV
3109static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3110 enum pipe pch_transcoder)
3111{
3112 struct drm_device *dev = crtc->base.dev;
3113 struct drm_i915_private *dev_priv = dev->dev_private;
3114 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3115
3116 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3117 I915_READ(HTOTAL(cpu_transcoder)));
3118 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3119 I915_READ(HBLANK(cpu_transcoder)));
3120 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3121 I915_READ(HSYNC(cpu_transcoder)));
3122
3123 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3124 I915_READ(VTOTAL(cpu_transcoder)));
3125 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3126 I915_READ(VBLANK(cpu_transcoder)));
3127 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3128 I915_READ(VSYNC(cpu_transcoder)));
3129 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3130 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3131}
3132
1fbc0d78
DV
3133static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3134{
3135 struct drm_i915_private *dev_priv = dev->dev_private;
3136 uint32_t temp;
3137
3138 temp = I915_READ(SOUTH_CHICKEN1);
3139 if (temp & FDI_BC_BIFURCATION_SELECT)
3140 return;
3141
3142 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3143 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3144
3145 temp |= FDI_BC_BIFURCATION_SELECT;
3146 DRM_DEBUG_KMS("enabling fdi C rx\n");
3147 I915_WRITE(SOUTH_CHICKEN1, temp);
3148 POSTING_READ(SOUTH_CHICKEN1);
3149}
3150
3151static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3152{
3153 struct drm_device *dev = intel_crtc->base.dev;
3154 struct drm_i915_private *dev_priv = dev->dev_private;
3155
3156 switch (intel_crtc->pipe) {
3157 case PIPE_A:
3158 break;
3159 case PIPE_B:
3160 if (intel_crtc->config.fdi_lanes > 2)
3161 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3162 else
3163 cpt_enable_fdi_bc_bifurcation(dev);
3164
3165 break;
3166 case PIPE_C:
3167 cpt_enable_fdi_bc_bifurcation(dev);
3168
3169 break;
3170 default:
3171 BUG();
3172 }
3173}
3174
f67a559d
JB
3175/*
3176 * Enable PCH resources required for PCH ports:
3177 * - PCH PLLs
3178 * - FDI training & RX/TX
3179 * - update transcoder timings
3180 * - DP transcoding bits
3181 * - transcoder
3182 */
3183static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3184{
3185 struct drm_device *dev = crtc->dev;
3186 struct drm_i915_private *dev_priv = dev->dev_private;
3187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3188 int pipe = intel_crtc->pipe;
ee7b9f93 3189 u32 reg, temp;
2c07245f 3190
ab9412ba 3191 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3192
1fbc0d78
DV
3193 if (IS_IVYBRIDGE(dev))
3194 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3195
cd986abb
DV
3196 /* Write the TU size bits before fdi link training, so that error
3197 * detection works. */
3198 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3199 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3200
c98e9dcf 3201 /* For PCH output, training FDI link */
674cf967 3202 dev_priv->display.fdi_link_train(crtc);
2c07245f 3203
3ad8a208
DV
3204 /* We need to program the right clock selection before writing the pixel
3205 * mutliplier into the DPLL. */
303b81e0 3206 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3207 u32 sel;
4b645f14 3208
c98e9dcf 3209 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3210 temp |= TRANS_DPLL_ENABLE(pipe);
3211 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3212 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3213 temp |= sel;
3214 else
3215 temp &= ~sel;
c98e9dcf 3216 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3217 }
5eddb70b 3218
3ad8a208
DV
3219 /* XXX: pch pll's can be enabled any time before we enable the PCH
3220 * transcoder, and we actually should do this to not upset any PCH
3221 * transcoder that already use the clock when we share it.
3222 *
3223 * Note that enable_shared_dpll tries to do the right thing, but
3224 * get_shared_dpll unconditionally resets the pll - we need that to have
3225 * the right LVDS enable sequence. */
3226 ironlake_enable_shared_dpll(intel_crtc);
3227
d9b6cb56
JB
3228 /* set transcoder timing, panel must allow it */
3229 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3230 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3231
303b81e0 3232 intel_fdi_normal_train(crtc);
5e84e1a4 3233
c98e9dcf
JB
3234 /* For PCH DP, enable TRANS_DP_CTL */
3235 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3236 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3237 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3238 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3239 reg = TRANS_DP_CTL(pipe);
3240 temp = I915_READ(reg);
3241 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3242 TRANS_DP_SYNC_MASK |
3243 TRANS_DP_BPC_MASK);
5eddb70b
CW
3244 temp |= (TRANS_DP_OUTPUT_ENABLE |
3245 TRANS_DP_ENH_FRAMING);
9325c9f0 3246 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3247
3248 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3249 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3250 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3251 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3252
3253 switch (intel_trans_dp_port_sel(crtc)) {
3254 case PCH_DP_B:
5eddb70b 3255 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3256 break;
3257 case PCH_DP_C:
5eddb70b 3258 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3259 break;
3260 case PCH_DP_D:
5eddb70b 3261 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3262 break;
3263 default:
e95d41e1 3264 BUG();
32f9d658 3265 }
2c07245f 3266
5eddb70b 3267 I915_WRITE(reg, temp);
6be4a607 3268 }
b52eb4dc 3269
b8a4f404 3270 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3271}
3272
1507e5bd
PZ
3273static void lpt_pch_enable(struct drm_crtc *crtc)
3274{
3275 struct drm_device *dev = crtc->dev;
3276 struct drm_i915_private *dev_priv = dev->dev_private;
3277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3278 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3279
ab9412ba 3280 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3281
8c52b5e8 3282 lpt_program_iclkip(crtc);
1507e5bd 3283
0540e488 3284 /* Set transcoder timing. */
275f01b2 3285 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3286
937bb610 3287 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3288}
3289
e2b78267 3290static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3291{
e2b78267 3292 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3293
3294 if (pll == NULL)
3295 return;
3296
3297 if (pll->refcount == 0) {
46edb027 3298 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3299 return;
3300 }
3301
f4a091c7
DV
3302 if (--pll->refcount == 0) {
3303 WARN_ON(pll->on);
3304 WARN_ON(pll->active);
3305 }
3306
a43f6e0f 3307 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3308}
3309
b89a1d39 3310static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3311{
e2b78267
DV
3312 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3313 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3314 enum intel_dpll_id i;
ee7b9f93 3315
ee7b9f93 3316 if (pll) {
46edb027
DV
3317 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3318 crtc->base.base.id, pll->name);
e2b78267 3319 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3320 }
3321
98b6bd99
DV
3322 if (HAS_PCH_IBX(dev_priv->dev)) {
3323 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3324 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3325 pll = &dev_priv->shared_dplls[i];
98b6bd99 3326
46edb027
DV
3327 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3328 crtc->base.base.id, pll->name);
98b6bd99
DV
3329
3330 goto found;
3331 }
3332
e72f9fbf
DV
3333 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3334 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3335
3336 /* Only want to check enabled timings first */
3337 if (pll->refcount == 0)
3338 continue;
3339
b89a1d39
DV
3340 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3341 sizeof(pll->hw_state)) == 0) {
46edb027 3342 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3343 crtc->base.base.id,
46edb027 3344 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3345
3346 goto found;
3347 }
3348 }
3349
3350 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3351 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3352 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3353 if (pll->refcount == 0) {
46edb027
DV
3354 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3355 crtc->base.base.id, pll->name);
ee7b9f93
JB
3356 goto found;
3357 }
3358 }
3359
3360 return NULL;
3361
3362found:
a43f6e0f 3363 crtc->config.shared_dpll = i;
46edb027
DV
3364 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3365 pipe_name(crtc->pipe));
ee7b9f93 3366
cdbd2316 3367 if (pll->active == 0) {
66e985c0
DV
3368 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3369 sizeof(pll->hw_state));
3370
46edb027 3371 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3372 WARN_ON(pll->on);
e9d6944e 3373 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3374
15bdd4cf 3375 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3376 }
3377 pll->refcount++;
e04c7350 3378
ee7b9f93
JB
3379 return pll;
3380}
3381
a1520318 3382static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3383{
3384 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3385 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3386 u32 temp;
3387
3388 temp = I915_READ(dslreg);
3389 udelay(500);
3390 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3391 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3392 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3393 }
3394}
3395
b074cec8
JB
3396static void ironlake_pfit_enable(struct intel_crtc *crtc)
3397{
3398 struct drm_device *dev = crtc->base.dev;
3399 struct drm_i915_private *dev_priv = dev->dev_private;
3400 int pipe = crtc->pipe;
3401
fd4daa9c 3402 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3403 /* Force use of hard-coded filter coefficients
3404 * as some pre-programmed values are broken,
3405 * e.g. x201.
3406 */
3407 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3408 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3409 PF_PIPE_SEL_IVB(pipe));
3410 else
3411 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3412 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3413 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3414 }
3415}
3416
bb53d4ae
VS
3417static void intel_enable_planes(struct drm_crtc *crtc)
3418{
3419 struct drm_device *dev = crtc->dev;
3420 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3421 struct intel_plane *intel_plane;
3422
3423 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3424 if (intel_plane->pipe == pipe)
3425 intel_plane_restore(&intel_plane->base);
3426}
3427
3428static void intel_disable_planes(struct drm_crtc *crtc)
3429{
3430 struct drm_device *dev = crtc->dev;
3431 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3432 struct intel_plane *intel_plane;
3433
3434 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3435 if (intel_plane->pipe == pipe)
3436 intel_plane_disable(&intel_plane->base);
3437}
3438
20bc8673 3439void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3440{
3441 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3442
3443 if (!crtc->config.ips_enabled)
3444 return;
3445
3446 /* We can only enable IPS after we enable a plane and wait for a vblank.
3447 * We guarantee that the plane is enabled by calling intel_enable_ips
3448 * only after intel_enable_plane. And intel_enable_plane already waits
3449 * for a vblank, so all we need to do here is to enable the IPS bit. */
3450 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3451 if (IS_BROADWELL(crtc->base.dev)) {
3452 mutex_lock(&dev_priv->rps.hw_lock);
3453 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3454 mutex_unlock(&dev_priv->rps.hw_lock);
3455 /* Quoting Art Runyan: "its not safe to expect any particular
3456 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3457 * mailbox." Moreover, the mailbox may return a bogus state,
3458 * so we need to just enable it and continue on.
2a114cc1
BW
3459 */
3460 } else {
3461 I915_WRITE(IPS_CTL, IPS_ENABLE);
3462 /* The bit only becomes 1 in the next vblank, so this wait here
3463 * is essentially intel_wait_for_vblank. If we don't have this
3464 * and don't wait for vblanks until the end of crtc_enable, then
3465 * the HW state readout code will complain that the expected
3466 * IPS_CTL value is not the one we read. */
3467 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3468 DRM_ERROR("Timed out waiting for IPS enable\n");
3469 }
d77e4531
PZ
3470}
3471
20bc8673 3472void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3473{
3474 struct drm_device *dev = crtc->base.dev;
3475 struct drm_i915_private *dev_priv = dev->dev_private;
3476
3477 if (!crtc->config.ips_enabled)
3478 return;
3479
3480 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3481 if (IS_BROADWELL(crtc->base.dev)) {
3482 mutex_lock(&dev_priv->rps.hw_lock);
3483 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3484 mutex_unlock(&dev_priv->rps.hw_lock);
e59150dc 3485 } else {
2a114cc1 3486 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3487 POSTING_READ(IPS_CTL);
3488 }
d77e4531
PZ
3489
3490 /* We need to wait for a vblank before we can disable the plane. */
3491 intel_wait_for_vblank(dev, crtc->pipe);
3492}
3493
3494/** Loads the palette/gamma unit for the CRTC with the prepared values */
3495static void intel_crtc_load_lut(struct drm_crtc *crtc)
3496{
3497 struct drm_device *dev = crtc->dev;
3498 struct drm_i915_private *dev_priv = dev->dev_private;
3499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3500 enum pipe pipe = intel_crtc->pipe;
3501 int palreg = PALETTE(pipe);
3502 int i;
3503 bool reenable_ips = false;
3504
3505 /* The clocks have to be on to load the palette. */
3506 if (!crtc->enabled || !intel_crtc->active)
3507 return;
3508
3509 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3510 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3511 assert_dsi_pll_enabled(dev_priv);
3512 else
3513 assert_pll_enabled(dev_priv, pipe);
3514 }
3515
3516 /* use legacy palette for Ironlake */
3517 if (HAS_PCH_SPLIT(dev))
3518 palreg = LGC_PALETTE(pipe);
3519
3520 /* Workaround : Do not read or write the pipe palette/gamma data while
3521 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3522 */
41e6fc4c 3523 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3524 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3525 GAMMA_MODE_MODE_SPLIT)) {
3526 hsw_disable_ips(intel_crtc);
3527 reenable_ips = true;
3528 }
3529
3530 for (i = 0; i < 256; i++) {
3531 I915_WRITE(palreg + 4 * i,
3532 (intel_crtc->lut_r[i] << 16) |
3533 (intel_crtc->lut_g[i] << 8) |
3534 intel_crtc->lut_b[i]);
3535 }
3536
3537 if (reenable_ips)
3538 hsw_enable_ips(intel_crtc);
3539}
3540
f67a559d
JB
3541static void ironlake_crtc_enable(struct drm_crtc *crtc)
3542{
3543 struct drm_device *dev = crtc->dev;
3544 struct drm_i915_private *dev_priv = dev->dev_private;
3545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3546 struct intel_encoder *encoder;
f67a559d
JB
3547 int pipe = intel_crtc->pipe;
3548 int plane = intel_crtc->plane;
f67a559d 3549
08a48469
DV
3550 WARN_ON(!crtc->enabled);
3551
f67a559d
JB
3552 if (intel_crtc->active)
3553 return;
3554
3555 intel_crtc->active = true;
8664281b
PZ
3556
3557 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3558 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3559
f6736a1a 3560 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3561 if (encoder->pre_enable)
3562 encoder->pre_enable(encoder);
f67a559d 3563
5bfe2ac0 3564 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3565 /* Note: FDI PLL enabling _must_ be done before we enable the
3566 * cpu pipes, hence this is separate from all the other fdi/pch
3567 * enabling. */
88cefb6c 3568 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3569 } else {
3570 assert_fdi_tx_disabled(dev_priv, pipe);
3571 assert_fdi_rx_disabled(dev_priv, pipe);
3572 }
f67a559d 3573
b074cec8 3574 ironlake_pfit_enable(intel_crtc);
f67a559d 3575
9c54c0dd
JB
3576 /*
3577 * On ILK+ LUT must be loaded before the pipe is running but with
3578 * clocks enabled
3579 */
3580 intel_crtc_load_lut(crtc);
3581
f37fcc2a 3582 intel_update_watermarks(crtc);
e1fdc473 3583 intel_enable_pipe(intel_crtc);
d1de00ef 3584 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 3585 intel_enable_planes(crtc);
5c38d48c 3586 intel_crtc_update_cursor(crtc, true);
f67a559d 3587
5bfe2ac0 3588 if (intel_crtc->config.has_pch_encoder)
f67a559d 3589 ironlake_pch_enable(crtc);
c98e9dcf 3590
d1ebd816 3591 mutex_lock(&dev->struct_mutex);
bed4a673 3592 intel_update_fbc(dev);
d1ebd816
BW
3593 mutex_unlock(&dev->struct_mutex);
3594
fa5c73b1
DV
3595 for_each_encoder_on_crtc(dev, crtc, encoder)
3596 encoder->enable(encoder);
61b77ddd
DV
3597
3598 if (HAS_PCH_CPT(dev))
a1520318 3599 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100
DV
3600
3601 /*
3602 * There seems to be a race in PCH platform hw (at least on some
3603 * outputs) where an enabled pipe still completes any pageflip right
3604 * away (as if the pipe is off) instead of waiting for vblank. As soon
3605 * as the first vblank happend, everything works as expected. Hence just
3606 * wait for one vblank before returning to avoid strange things
3607 * happening.
3608 */
3609 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
3610}
3611
42db64ef
PZ
3612/* IPS only exists on ULT machines and is tied to pipe A. */
3613static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3614{
f5adf94e 3615 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3616}
3617
dda9a66a
VS
3618static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3619{
3620 struct drm_device *dev = crtc->dev;
3621 struct drm_i915_private *dev_priv = dev->dev_private;
3622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3623 int pipe = intel_crtc->pipe;
3624 int plane = intel_crtc->plane;
3625
d1de00ef 3626 intel_enable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3627 intel_enable_planes(crtc);
3628 intel_crtc_update_cursor(crtc, true);
3629
3630 hsw_enable_ips(intel_crtc);
3631
3632 mutex_lock(&dev->struct_mutex);
3633 intel_update_fbc(dev);
3634 mutex_unlock(&dev->struct_mutex);
3635}
3636
3637static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3638{
3639 struct drm_device *dev = crtc->dev;
3640 struct drm_i915_private *dev_priv = dev->dev_private;
3641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3642 int pipe = intel_crtc->pipe;
3643 int plane = intel_crtc->plane;
3644
3645 intel_crtc_wait_for_pending_flips(crtc);
3646 drm_vblank_off(dev, pipe);
3647
3648 /* FBC must be disabled before disabling the plane on HSW. */
3649 if (dev_priv->fbc.plane == plane)
3650 intel_disable_fbc(dev);
3651
3652 hsw_disable_ips(intel_crtc);
3653
3654 intel_crtc_update_cursor(crtc, false);
3655 intel_disable_planes(crtc);
d1de00ef 3656 intel_disable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3657}
3658
e4916946
PZ
3659/*
3660 * This implements the workaround described in the "notes" section of the mode
3661 * set sequence documentation. When going from no pipes or single pipe to
3662 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3663 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3664 */
3665static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3666{
3667 struct drm_device *dev = crtc->base.dev;
3668 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3669
3670 /* We want to get the other_active_crtc only if there's only 1 other
3671 * active crtc. */
3672 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3673 if (!crtc_it->active || crtc_it == crtc)
3674 continue;
3675
3676 if (other_active_crtc)
3677 return;
3678
3679 other_active_crtc = crtc_it;
3680 }
3681 if (!other_active_crtc)
3682 return;
3683
3684 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3685 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3686}
3687
4f771f10
PZ
3688static void haswell_crtc_enable(struct drm_crtc *crtc)
3689{
3690 struct drm_device *dev = crtc->dev;
3691 struct drm_i915_private *dev_priv = dev->dev_private;
3692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3693 struct intel_encoder *encoder;
3694 int pipe = intel_crtc->pipe;
4f771f10
PZ
3695
3696 WARN_ON(!crtc->enabled);
3697
3698 if (intel_crtc->active)
3699 return;
3700
3701 intel_crtc->active = true;
8664281b
PZ
3702
3703 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3704 if (intel_crtc->config.has_pch_encoder)
3705 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3706
5bfe2ac0 3707 if (intel_crtc->config.has_pch_encoder)
04945641 3708 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
3709
3710 for_each_encoder_on_crtc(dev, crtc, encoder)
3711 if (encoder->pre_enable)
3712 encoder->pre_enable(encoder);
3713
1f544388 3714 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 3715
b074cec8 3716 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
3717
3718 /*
3719 * On ILK+ LUT must be loaded before the pipe is running but with
3720 * clocks enabled
3721 */
3722 intel_crtc_load_lut(crtc);
3723
1f544388 3724 intel_ddi_set_pipe_settings(crtc);
8228c251 3725 intel_ddi_enable_transcoder_func(crtc);
4f771f10 3726
f37fcc2a 3727 intel_update_watermarks(crtc);
e1fdc473 3728 intel_enable_pipe(intel_crtc);
42db64ef 3729
5bfe2ac0 3730 if (intel_crtc->config.has_pch_encoder)
1507e5bd 3731 lpt_pch_enable(crtc);
4f771f10 3732
8807e55b 3733 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 3734 encoder->enable(encoder);
8807e55b
JN
3735 intel_opregion_notify_encoder(encoder, true);
3736 }
4f771f10 3737
e4916946
PZ
3738 /* If we change the relative order between pipe/planes enabling, we need
3739 * to change the workaround. */
3740 haswell_mode_set_planes_workaround(intel_crtc);
dda9a66a 3741 haswell_crtc_enable_planes(crtc);
4f771f10
PZ
3742}
3743
3f8dce3a
DV
3744static void ironlake_pfit_disable(struct intel_crtc *crtc)
3745{
3746 struct drm_device *dev = crtc->base.dev;
3747 struct drm_i915_private *dev_priv = dev->dev_private;
3748 int pipe = crtc->pipe;
3749
3750 /* To avoid upsetting the power well on haswell only disable the pfit if
3751 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 3752 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
3753 I915_WRITE(PF_CTL(pipe), 0);
3754 I915_WRITE(PF_WIN_POS(pipe), 0);
3755 I915_WRITE(PF_WIN_SZ(pipe), 0);
3756 }
3757}
3758
6be4a607
JB
3759static void ironlake_crtc_disable(struct drm_crtc *crtc)
3760{
3761 struct drm_device *dev = crtc->dev;
3762 struct drm_i915_private *dev_priv = dev->dev_private;
3763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3764 struct intel_encoder *encoder;
6be4a607
JB
3765 int pipe = intel_crtc->pipe;
3766 int plane = intel_crtc->plane;
5eddb70b 3767 u32 reg, temp;
b52eb4dc 3768
ef9c3aee 3769
f7abfe8b
CW
3770 if (!intel_crtc->active)
3771 return;
3772
ea9d758d
DV
3773 for_each_encoder_on_crtc(dev, crtc, encoder)
3774 encoder->disable(encoder);
3775
e6c3a2a6 3776 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 3777 drm_vblank_off(dev, pipe);
913d8d11 3778
5c3fe8b0 3779 if (dev_priv->fbc.plane == plane)
973d04f9 3780 intel_disable_fbc(dev);
2c07245f 3781
0d5b8c61 3782 intel_crtc_update_cursor(crtc, false);
bb53d4ae 3783 intel_disable_planes(crtc);
d1de00ef 3784 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 3785
d925c59a
DV
3786 if (intel_crtc->config.has_pch_encoder)
3787 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3788
b24e7179 3789 intel_disable_pipe(dev_priv, pipe);
32f9d658 3790
3f8dce3a 3791 ironlake_pfit_disable(intel_crtc);
2c07245f 3792
bf49ec8c
DV
3793 for_each_encoder_on_crtc(dev, crtc, encoder)
3794 if (encoder->post_disable)
3795 encoder->post_disable(encoder);
2c07245f 3796
d925c59a
DV
3797 if (intel_crtc->config.has_pch_encoder) {
3798 ironlake_fdi_disable(crtc);
913d8d11 3799
d925c59a
DV
3800 ironlake_disable_pch_transcoder(dev_priv, pipe);
3801 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 3802
d925c59a
DV
3803 if (HAS_PCH_CPT(dev)) {
3804 /* disable TRANS_DP_CTL */
3805 reg = TRANS_DP_CTL(pipe);
3806 temp = I915_READ(reg);
3807 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3808 TRANS_DP_PORT_SEL_MASK);
3809 temp |= TRANS_DP_PORT_SEL_NONE;
3810 I915_WRITE(reg, temp);
3811
3812 /* disable DPLL_SEL */
3813 temp = I915_READ(PCH_DPLL_SEL);
11887397 3814 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 3815 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 3816 }
e3421a18 3817
d925c59a 3818 /* disable PCH DPLL */
e72f9fbf 3819 intel_disable_shared_dpll(intel_crtc);
8db9d77b 3820
d925c59a
DV
3821 ironlake_fdi_pll_disable(intel_crtc);
3822 }
6b383a7f 3823
f7abfe8b 3824 intel_crtc->active = false;
46ba614c 3825 intel_update_watermarks(crtc);
d1ebd816
BW
3826
3827 mutex_lock(&dev->struct_mutex);
6b383a7f 3828 intel_update_fbc(dev);
d1ebd816 3829 mutex_unlock(&dev->struct_mutex);
6be4a607 3830}
1b3c7a47 3831
4f771f10 3832static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 3833{
4f771f10
PZ
3834 struct drm_device *dev = crtc->dev;
3835 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 3836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
3837 struct intel_encoder *encoder;
3838 int pipe = intel_crtc->pipe;
3b117c8f 3839 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 3840
4f771f10
PZ
3841 if (!intel_crtc->active)
3842 return;
3843
dda9a66a
VS
3844 haswell_crtc_disable_planes(crtc);
3845
8807e55b
JN
3846 for_each_encoder_on_crtc(dev, crtc, encoder) {
3847 intel_opregion_notify_encoder(encoder, false);
4f771f10 3848 encoder->disable(encoder);
8807e55b 3849 }
4f771f10 3850
8664281b
PZ
3851 if (intel_crtc->config.has_pch_encoder)
3852 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
3853 intel_disable_pipe(dev_priv, pipe);
3854
ad80a810 3855 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 3856
3f8dce3a 3857 ironlake_pfit_disable(intel_crtc);
4f771f10 3858
1f544388 3859 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
3860
3861 for_each_encoder_on_crtc(dev, crtc, encoder)
3862 if (encoder->post_disable)
3863 encoder->post_disable(encoder);
3864
88adfff1 3865 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 3866 lpt_disable_pch_transcoder(dev_priv);
8664281b 3867 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 3868 intel_ddi_fdi_disable(crtc);
83616634 3869 }
4f771f10
PZ
3870
3871 intel_crtc->active = false;
46ba614c 3872 intel_update_watermarks(crtc);
4f771f10
PZ
3873
3874 mutex_lock(&dev->struct_mutex);
3875 intel_update_fbc(dev);
3876 mutex_unlock(&dev->struct_mutex);
3877}
3878
ee7b9f93
JB
3879static void ironlake_crtc_off(struct drm_crtc *crtc)
3880{
3881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 3882 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
3883}
3884
6441ab5f
PZ
3885static void haswell_crtc_off(struct drm_crtc *crtc)
3886{
3887 intel_ddi_put_crtc_pll(crtc);
3888}
3889
02e792fb
DV
3890static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3891{
02e792fb 3892 if (!enable && intel_crtc->overlay) {
23f09ce3 3893 struct drm_device *dev = intel_crtc->base.dev;
ce453d81 3894 struct drm_i915_private *dev_priv = dev->dev_private;
03f77ea5 3895
23f09ce3 3896 mutex_lock(&dev->struct_mutex);
ce453d81
CW
3897 dev_priv->mm.interruptible = false;
3898 (void) intel_overlay_switch_off(intel_crtc->overlay);
3899 dev_priv->mm.interruptible = true;
23f09ce3 3900 mutex_unlock(&dev->struct_mutex);
02e792fb 3901 }
02e792fb 3902
5dcdbcb0
CW
3903 /* Let userspace switch the overlay on again. In most cases userspace
3904 * has to recompute where to put it anyway.
3905 */
02e792fb
DV
3906}
3907
61bc95c1
EE
3908/**
3909 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3910 * cursor plane briefly if not already running after enabling the display
3911 * plane.
3912 * This workaround avoids occasional blank screens when self refresh is
3913 * enabled.
3914 */
3915static void
3916g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3917{
3918 u32 cntl = I915_READ(CURCNTR(pipe));
3919
3920 if ((cntl & CURSOR_MODE) == 0) {
3921 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3922
3923 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3924 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3925 intel_wait_for_vblank(dev_priv->dev, pipe);
3926 I915_WRITE(CURCNTR(pipe), cntl);
3927 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3928 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3929 }
3930}
3931
2dd24552
JB
3932static void i9xx_pfit_enable(struct intel_crtc *crtc)
3933{
3934 struct drm_device *dev = crtc->base.dev;
3935 struct drm_i915_private *dev_priv = dev->dev_private;
3936 struct intel_crtc_config *pipe_config = &crtc->config;
3937
328d8e82 3938 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
3939 return;
3940
2dd24552 3941 /*
c0b03411
DV
3942 * The panel fitter should only be adjusted whilst the pipe is disabled,
3943 * according to register description and PRM.
2dd24552 3944 */
c0b03411
DV
3945 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3946 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 3947
b074cec8
JB
3948 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3949 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
3950
3951 /* Border color in case we don't scale up to the full screen. Black by
3952 * default, change to something else for debugging. */
3953 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
3954}
3955
586f49dc 3956int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 3957{
586f49dc 3958 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 3959
586f49dc
JB
3960 /* Obtain SKU information */
3961 mutex_lock(&dev_priv->dpio_lock);
3962 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3963 CCK_FUSE_HPLL_FREQ_MASK;
3964 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 3965
586f49dc 3966 return vco_freq[hpll_freq];
30a970c6
JB
3967}
3968
3969/* Adjust CDclk dividers to allow high res or save power if possible */
3970static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3971{
3972 struct drm_i915_private *dev_priv = dev->dev_private;
3973 u32 val, cmd;
3974
3975 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
3976 cmd = 2;
3977 else if (cdclk == 266)
3978 cmd = 1;
3979 else
3980 cmd = 0;
3981
3982 mutex_lock(&dev_priv->rps.hw_lock);
3983 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
3984 val &= ~DSPFREQGUAR_MASK;
3985 val |= (cmd << DSPFREQGUAR_SHIFT);
3986 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
3987 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
3988 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
3989 50)) {
3990 DRM_ERROR("timed out waiting for CDclk change\n");
3991 }
3992 mutex_unlock(&dev_priv->rps.hw_lock);
3993
3994 if (cdclk == 400) {
3995 u32 divider, vco;
3996
3997 vco = valleyview_get_vco(dev_priv);
3998 divider = ((vco << 1) / cdclk) - 1;
3999
4000 mutex_lock(&dev_priv->dpio_lock);
4001 /* adjust cdclk divider */
4002 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4003 val &= ~0xf;
4004 val |= divider;
4005 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4006 mutex_unlock(&dev_priv->dpio_lock);
4007 }
4008
4009 mutex_lock(&dev_priv->dpio_lock);
4010 /* adjust self-refresh exit latency value */
4011 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4012 val &= ~0x7f;
4013
4014 /*
4015 * For high bandwidth configs, we set a higher latency in the bunit
4016 * so that the core display fetch happens in time to avoid underruns.
4017 */
4018 if (cdclk == 400)
4019 val |= 4500 / 250; /* 4.5 usec */
4020 else
4021 val |= 3000 / 250; /* 3.0 usec */
4022 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4023 mutex_unlock(&dev_priv->dpio_lock);
4024
4025 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4026 intel_i2c_reset(dev);
4027}
4028
4029static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4030{
4031 int cur_cdclk, vco;
4032 int divider;
4033
4034 vco = valleyview_get_vco(dev_priv);
4035
4036 mutex_lock(&dev_priv->dpio_lock);
4037 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4038 mutex_unlock(&dev_priv->dpio_lock);
4039
4040 divider &= 0xf;
4041
4042 cur_cdclk = (vco << 1) / (divider + 1);
4043
4044 return cur_cdclk;
4045}
4046
4047static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4048 int max_pixclk)
4049{
4050 int cur_cdclk;
4051
4052 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4053
4054 /*
4055 * Really only a few cases to deal with, as only 4 CDclks are supported:
4056 * 200MHz
4057 * 267MHz
4058 * 320MHz
4059 * 400MHz
4060 * So we check to see whether we're above 90% of the lower bin and
4061 * adjust if needed.
4062 */
4063 if (max_pixclk > 288000) {
4064 return 400;
4065 } else if (max_pixclk > 240000) {
4066 return 320;
4067 } else
4068 return 266;
4069 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4070}
4071
2f2d7aa1
VS
4072/* compute the max pixel clock for new configuration */
4073static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4074{
4075 struct drm_device *dev = dev_priv->dev;
4076 struct intel_crtc *intel_crtc;
4077 int max_pixclk = 0;
4078
4079 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4080 base.head) {
2f2d7aa1 4081 if (intel_crtc->new_enabled)
30a970c6 4082 max_pixclk = max(max_pixclk,
2f2d7aa1 4083 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4084 }
4085
4086 return max_pixclk;
4087}
4088
4089static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4090 unsigned *prepare_pipes)
30a970c6
JB
4091{
4092 struct drm_i915_private *dev_priv = dev->dev_private;
4093 struct intel_crtc *intel_crtc;
2f2d7aa1 4094 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4095 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4096
4097 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4098 return;
4099
2f2d7aa1 4100 /* disable/enable all currently active pipes while we change cdclk */
30a970c6
JB
4101 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4102 base.head)
4103 if (intel_crtc->base.enabled)
4104 *prepare_pipes |= (1 << intel_crtc->pipe);
4105}
4106
4107static void valleyview_modeset_global_resources(struct drm_device *dev)
4108{
4109 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4110 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4111 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4112 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4113
4114 if (req_cdclk != cur_cdclk)
4115 valleyview_set_cdclk(dev, req_cdclk);
4116}
4117
89b667f8
JB
4118static void valleyview_crtc_enable(struct drm_crtc *crtc)
4119{
4120 struct drm_device *dev = crtc->dev;
4121 struct drm_i915_private *dev_priv = dev->dev_private;
4122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4123 struct intel_encoder *encoder;
4124 int pipe = intel_crtc->pipe;
4125 int plane = intel_crtc->plane;
23538ef1 4126 bool is_dsi;
89b667f8
JB
4127
4128 WARN_ON(!crtc->enabled);
4129
4130 if (intel_crtc->active)
4131 return;
4132
4133 intel_crtc->active = true;
89b667f8 4134
89b667f8
JB
4135 for_each_encoder_on_crtc(dev, crtc, encoder)
4136 if (encoder->pre_pll_enable)
4137 encoder->pre_pll_enable(encoder);
4138
23538ef1
JN
4139 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4140
e9fd1c02
JN
4141 if (!is_dsi)
4142 vlv_enable_pll(intel_crtc);
89b667f8
JB
4143
4144 for_each_encoder_on_crtc(dev, crtc, encoder)
4145 if (encoder->pre_enable)
4146 encoder->pre_enable(encoder);
4147
2dd24552
JB
4148 i9xx_pfit_enable(intel_crtc);
4149
63cbb074
VS
4150 intel_crtc_load_lut(crtc);
4151
f37fcc2a 4152 intel_update_watermarks(crtc);
e1fdc473 4153 intel_enable_pipe(intel_crtc);
2d9d2b0b 4154 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
d1de00ef 4155 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4156 intel_enable_planes(crtc);
5c38d48c 4157 intel_crtc_update_cursor(crtc, true);
89b667f8 4158
89b667f8 4159 intel_update_fbc(dev);
5004945f
JN
4160
4161 for_each_encoder_on_crtc(dev, crtc, encoder)
4162 encoder->enable(encoder);
89b667f8
JB
4163}
4164
0b8765c6 4165static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4166{
4167 struct drm_device *dev = crtc->dev;
79e53945
JB
4168 struct drm_i915_private *dev_priv = dev->dev_private;
4169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4170 struct intel_encoder *encoder;
79e53945 4171 int pipe = intel_crtc->pipe;
80824003 4172 int plane = intel_crtc->plane;
79e53945 4173
08a48469
DV
4174 WARN_ON(!crtc->enabled);
4175
f7abfe8b
CW
4176 if (intel_crtc->active)
4177 return;
4178
4179 intel_crtc->active = true;
6b383a7f 4180
9d6d9f19
MK
4181 for_each_encoder_on_crtc(dev, crtc, encoder)
4182 if (encoder->pre_enable)
4183 encoder->pre_enable(encoder);
4184
f6736a1a
DV
4185 i9xx_enable_pll(intel_crtc);
4186
2dd24552
JB
4187 i9xx_pfit_enable(intel_crtc);
4188
63cbb074
VS
4189 intel_crtc_load_lut(crtc);
4190
f37fcc2a 4191 intel_update_watermarks(crtc);
e1fdc473 4192 intel_enable_pipe(intel_crtc);
2d9d2b0b 4193 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
d1de00ef 4194 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4195 intel_enable_planes(crtc);
22e407d7 4196 /* The fixup needs to happen before cursor is enabled */
61bc95c1
EE
4197 if (IS_G4X(dev))
4198 g4x_fixup_plane(dev_priv, pipe);
22e407d7 4199 intel_crtc_update_cursor(crtc, true);
79e53945 4200
0b8765c6
JB
4201 /* Give the overlay scaler a chance to enable if it's on this pipe */
4202 intel_crtc_dpms_overlay(intel_crtc, true);
ef9c3aee 4203
f440eb13 4204 intel_update_fbc(dev);
ef9c3aee 4205
fa5c73b1
DV
4206 for_each_encoder_on_crtc(dev, crtc, encoder)
4207 encoder->enable(encoder);
0b8765c6 4208}
79e53945 4209
87476d63
DV
4210static void i9xx_pfit_disable(struct intel_crtc *crtc)
4211{
4212 struct drm_device *dev = crtc->base.dev;
4213 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4214
328d8e82
DV
4215 if (!crtc->config.gmch_pfit.control)
4216 return;
87476d63 4217
328d8e82 4218 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4219
328d8e82
DV
4220 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4221 I915_READ(PFIT_CONTROL));
4222 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4223}
4224
0b8765c6
JB
4225static void i9xx_crtc_disable(struct drm_crtc *crtc)
4226{
4227 struct drm_device *dev = crtc->dev;
4228 struct drm_i915_private *dev_priv = dev->dev_private;
4229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4230 struct intel_encoder *encoder;
0b8765c6
JB
4231 int pipe = intel_crtc->pipe;
4232 int plane = intel_crtc->plane;
ef9c3aee 4233
f7abfe8b
CW
4234 if (!intel_crtc->active)
4235 return;
4236
ea9d758d
DV
4237 for_each_encoder_on_crtc(dev, crtc, encoder)
4238 encoder->disable(encoder);
4239
0b8765c6 4240 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
4241 intel_crtc_wait_for_pending_flips(crtc);
4242 drm_vblank_off(dev, pipe);
0b8765c6 4243
5c3fe8b0 4244 if (dev_priv->fbc.plane == plane)
973d04f9 4245 intel_disable_fbc(dev);
79e53945 4246
0d5b8c61
VS
4247 intel_crtc_dpms_overlay(intel_crtc, false);
4248 intel_crtc_update_cursor(crtc, false);
bb53d4ae 4249 intel_disable_planes(crtc);
d1de00ef 4250 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 4251
2d9d2b0b 4252 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
b24e7179 4253 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4254
87476d63 4255 i9xx_pfit_disable(intel_crtc);
24a1f16d 4256
89b667f8
JB
4257 for_each_encoder_on_crtc(dev, crtc, encoder)
4258 if (encoder->post_disable)
4259 encoder->post_disable(encoder);
4260
f6071166
JB
4261 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4262 vlv_disable_pll(dev_priv, pipe);
4263 else if (!IS_VALLEYVIEW(dev))
e9fd1c02 4264 i9xx_disable_pll(dev_priv, pipe);
0b8765c6 4265
f7abfe8b 4266 intel_crtc->active = false;
46ba614c 4267 intel_update_watermarks(crtc);
f37fcc2a 4268
6b383a7f 4269 intel_update_fbc(dev);
0b8765c6
JB
4270}
4271
ee7b9f93
JB
4272static void i9xx_crtc_off(struct drm_crtc *crtc)
4273{
4274}
4275
976f8a20
DV
4276static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4277 bool enabled)
2c07245f
ZW
4278{
4279 struct drm_device *dev = crtc->dev;
4280 struct drm_i915_master_private *master_priv;
4281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4282 int pipe = intel_crtc->pipe;
79e53945
JB
4283
4284 if (!dev->primary->master)
4285 return;
4286
4287 master_priv = dev->primary->master->driver_priv;
4288 if (!master_priv->sarea_priv)
4289 return;
4290
79e53945
JB
4291 switch (pipe) {
4292 case 0:
4293 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4294 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4295 break;
4296 case 1:
4297 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4298 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4299 break;
4300 default:
9db4a9c7 4301 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4302 break;
4303 }
79e53945
JB
4304}
4305
976f8a20
DV
4306/**
4307 * Sets the power management mode of the pipe and plane.
4308 */
4309void intel_crtc_update_dpms(struct drm_crtc *crtc)
4310{
4311 struct drm_device *dev = crtc->dev;
4312 struct drm_i915_private *dev_priv = dev->dev_private;
4313 struct intel_encoder *intel_encoder;
4314 bool enable = false;
4315
4316 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4317 enable |= intel_encoder->connectors_active;
4318
4319 if (enable)
4320 dev_priv->display.crtc_enable(crtc);
4321 else
4322 dev_priv->display.crtc_disable(crtc);
4323
4324 intel_crtc_update_sarea(crtc, enable);
4325}
4326
cdd59983
CW
4327static void intel_crtc_disable(struct drm_crtc *crtc)
4328{
cdd59983 4329 struct drm_device *dev = crtc->dev;
976f8a20 4330 struct drm_connector *connector;
ee7b9f93 4331 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4333
976f8a20
DV
4334 /* crtc should still be enabled when we disable it. */
4335 WARN_ON(!crtc->enabled);
4336
4337 dev_priv->display.crtc_disable(crtc);
c77bf565 4338 intel_crtc->eld_vld = false;
976f8a20 4339 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4340 dev_priv->display.off(crtc);
4341
931872fc 4342 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4343 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4344 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983
CW
4345
4346 if (crtc->fb) {
4347 mutex_lock(&dev->struct_mutex);
1690e1eb 4348 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
cdd59983 4349 mutex_unlock(&dev->struct_mutex);
976f8a20
DV
4350 crtc->fb = NULL;
4351 }
4352
4353 /* Update computed state. */
4354 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4355 if (!connector->encoder || !connector->encoder->crtc)
4356 continue;
4357
4358 if (connector->encoder->crtc != crtc)
4359 continue;
4360
4361 connector->dpms = DRM_MODE_DPMS_OFF;
4362 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4363 }
4364}
4365
ea5b213a 4366void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4367{
4ef69c7a 4368 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4369
ea5b213a
CW
4370 drm_encoder_cleanup(encoder);
4371 kfree(intel_encoder);
7e7d76c3
JB
4372}
4373
9237329d 4374/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4375 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4376 * state of the entire output pipe. */
9237329d 4377static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4378{
5ab432ef
DV
4379 if (mode == DRM_MODE_DPMS_ON) {
4380 encoder->connectors_active = true;
4381
b2cabb0e 4382 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4383 } else {
4384 encoder->connectors_active = false;
4385
b2cabb0e 4386 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4387 }
79e53945
JB
4388}
4389
0a91ca29
DV
4390/* Cross check the actual hw state with our own modeset state tracking (and it's
4391 * internal consistency). */
b980514c 4392static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4393{
0a91ca29
DV
4394 if (connector->get_hw_state(connector)) {
4395 struct intel_encoder *encoder = connector->encoder;
4396 struct drm_crtc *crtc;
4397 bool encoder_enabled;
4398 enum pipe pipe;
4399
4400 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4401 connector->base.base.id,
4402 drm_get_connector_name(&connector->base));
4403
4404 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4405 "wrong connector dpms state\n");
4406 WARN(connector->base.encoder != &encoder->base,
4407 "active connector not linked to encoder\n");
4408 WARN(!encoder->connectors_active,
4409 "encoder->connectors_active not set\n");
4410
4411 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4412 WARN(!encoder_enabled, "encoder not enabled\n");
4413 if (WARN_ON(!encoder->base.crtc))
4414 return;
4415
4416 crtc = encoder->base.crtc;
4417
4418 WARN(!crtc->enabled, "crtc not enabled\n");
4419 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4420 WARN(pipe != to_intel_crtc(crtc)->pipe,
4421 "encoder active on the wrong pipe\n");
4422 }
79e53945
JB
4423}
4424
5ab432ef
DV
4425/* Even simpler default implementation, if there's really no special case to
4426 * consider. */
4427void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4428{
5ab432ef
DV
4429 /* All the simple cases only support two dpms states. */
4430 if (mode != DRM_MODE_DPMS_ON)
4431 mode = DRM_MODE_DPMS_OFF;
d4270e57 4432
5ab432ef
DV
4433 if (mode == connector->dpms)
4434 return;
4435
4436 connector->dpms = mode;
4437
4438 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4439 if (connector->encoder)
4440 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4441
b980514c 4442 intel_modeset_check_state(connector->dev);
79e53945
JB
4443}
4444
f0947c37
DV
4445/* Simple connector->get_hw_state implementation for encoders that support only
4446 * one connector and no cloning and hence the encoder state determines the state
4447 * of the connector. */
4448bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4449{
24929352 4450 enum pipe pipe = 0;
f0947c37 4451 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4452
f0947c37 4453 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4454}
4455
1857e1da
DV
4456static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4457 struct intel_crtc_config *pipe_config)
4458{
4459 struct drm_i915_private *dev_priv = dev->dev_private;
4460 struct intel_crtc *pipe_B_crtc =
4461 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4462
4463 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4464 pipe_name(pipe), pipe_config->fdi_lanes);
4465 if (pipe_config->fdi_lanes > 4) {
4466 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4467 pipe_name(pipe), pipe_config->fdi_lanes);
4468 return false;
4469 }
4470
bafb6553 4471 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4472 if (pipe_config->fdi_lanes > 2) {
4473 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4474 pipe_config->fdi_lanes);
4475 return false;
4476 } else {
4477 return true;
4478 }
4479 }
4480
4481 if (INTEL_INFO(dev)->num_pipes == 2)
4482 return true;
4483
4484 /* Ivybridge 3 pipe is really complicated */
4485 switch (pipe) {
4486 case PIPE_A:
4487 return true;
4488 case PIPE_B:
4489 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4490 pipe_config->fdi_lanes > 2) {
4491 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4492 pipe_name(pipe), pipe_config->fdi_lanes);
4493 return false;
4494 }
4495 return true;
4496 case PIPE_C:
1e833f40 4497 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4498 pipe_B_crtc->config.fdi_lanes <= 2) {
4499 if (pipe_config->fdi_lanes > 2) {
4500 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4501 pipe_name(pipe), pipe_config->fdi_lanes);
4502 return false;
4503 }
4504 } else {
4505 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4506 return false;
4507 }
4508 return true;
4509 default:
4510 BUG();
4511 }
4512}
4513
e29c22c0
DV
4514#define RETRY 1
4515static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4516 struct intel_crtc_config *pipe_config)
877d48d5 4517{
1857e1da 4518 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4519 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4520 int lane, link_bw, fdi_dotclock;
e29c22c0 4521 bool setup_ok, needs_recompute = false;
877d48d5 4522
e29c22c0 4523retry:
877d48d5
DV
4524 /* FDI is a binary signal running at ~2.7GHz, encoding
4525 * each output octet as 10 bits. The actual frequency
4526 * is stored as a divider into a 100MHz clock, and the
4527 * mode pixel clock is stored in units of 1KHz.
4528 * Hence the bw of each lane in terms of the mode signal
4529 * is:
4530 */
4531 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4532
241bfc38 4533 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4534
2bd89a07 4535 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4536 pipe_config->pipe_bpp);
4537
4538 pipe_config->fdi_lanes = lane;
4539
2bd89a07 4540 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4541 link_bw, &pipe_config->fdi_m_n);
1857e1da 4542
e29c22c0
DV
4543 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4544 intel_crtc->pipe, pipe_config);
4545 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4546 pipe_config->pipe_bpp -= 2*3;
4547 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4548 pipe_config->pipe_bpp);
4549 needs_recompute = true;
4550 pipe_config->bw_constrained = true;
4551
4552 goto retry;
4553 }
4554
4555 if (needs_recompute)
4556 return RETRY;
4557
4558 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4559}
4560
42db64ef
PZ
4561static void hsw_compute_ips_config(struct intel_crtc *crtc,
4562 struct intel_crtc_config *pipe_config)
4563{
d330a953 4564 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 4565 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4566 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4567}
4568
a43f6e0f 4569static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4570 struct intel_crtc_config *pipe_config)
79e53945 4571{
a43f6e0f 4572 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4573 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4574
ad3a4479 4575 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4576 if (INTEL_INFO(dev)->gen < 4) {
4577 struct drm_i915_private *dev_priv = dev->dev_private;
4578 int clock_limit =
4579 dev_priv->display.get_display_clock_speed(dev);
4580
4581 /*
4582 * Enable pixel doubling when the dot clock
4583 * is > 90% of the (display) core speed.
4584 *
b397c96b
VS
4585 * GDG double wide on either pipe,
4586 * otherwise pipe A only.
cf532bb2 4587 */
b397c96b 4588 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4589 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4590 clock_limit *= 2;
cf532bb2 4591 pipe_config->double_wide = true;
ad3a4479
VS
4592 }
4593
241bfc38 4594 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4595 return -EINVAL;
2c07245f 4596 }
89749350 4597
1d1d0e27
VS
4598 /*
4599 * Pipe horizontal size must be even in:
4600 * - DVO ganged mode
4601 * - LVDS dual channel mode
4602 * - Double wide pipe
4603 */
4604 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4605 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4606 pipe_config->pipe_src_w &= ~1;
4607
8693a824
DL
4608 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4609 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4610 */
4611 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4612 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4613 return -EINVAL;
44f46b42 4614
bd080ee5 4615 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4616 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4617 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4618 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4619 * for lvds. */
4620 pipe_config->pipe_bpp = 8*3;
4621 }
4622
f5adf94e 4623 if (HAS_IPS(dev))
a43f6e0f
DV
4624 hsw_compute_ips_config(crtc, pipe_config);
4625
4626 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4627 * clock survives for now. */
4628 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4629 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4630
877d48d5 4631 if (pipe_config->has_pch_encoder)
a43f6e0f 4632 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 4633
e29c22c0 4634 return 0;
79e53945
JB
4635}
4636
25eb05fc
JB
4637static int valleyview_get_display_clock_speed(struct drm_device *dev)
4638{
4639 return 400000; /* FIXME */
4640}
4641
e70236a8
JB
4642static int i945_get_display_clock_speed(struct drm_device *dev)
4643{
4644 return 400000;
4645}
79e53945 4646
e70236a8 4647static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 4648{
e70236a8
JB
4649 return 333000;
4650}
79e53945 4651
e70236a8
JB
4652static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4653{
4654 return 200000;
4655}
79e53945 4656
257a7ffc
DV
4657static int pnv_get_display_clock_speed(struct drm_device *dev)
4658{
4659 u16 gcfgc = 0;
4660
4661 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4662
4663 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4664 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4665 return 267000;
4666 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4667 return 333000;
4668 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4669 return 444000;
4670 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4671 return 200000;
4672 default:
4673 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4674 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4675 return 133000;
4676 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4677 return 167000;
4678 }
4679}
4680
e70236a8
JB
4681static int i915gm_get_display_clock_speed(struct drm_device *dev)
4682{
4683 u16 gcfgc = 0;
79e53945 4684
e70236a8
JB
4685 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4686
4687 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
4688 return 133000;
4689 else {
4690 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4691 case GC_DISPLAY_CLOCK_333_MHZ:
4692 return 333000;
4693 default:
4694 case GC_DISPLAY_CLOCK_190_200_MHZ:
4695 return 190000;
79e53945 4696 }
e70236a8
JB
4697 }
4698}
4699
4700static int i865_get_display_clock_speed(struct drm_device *dev)
4701{
4702 return 266000;
4703}
4704
4705static int i855_get_display_clock_speed(struct drm_device *dev)
4706{
4707 u16 hpllcc = 0;
4708 /* Assume that the hardware is in the high speed state. This
4709 * should be the default.
4710 */
4711 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4712 case GC_CLOCK_133_200:
4713 case GC_CLOCK_100_200:
4714 return 200000;
4715 case GC_CLOCK_166_250:
4716 return 250000;
4717 case GC_CLOCK_100_133:
79e53945 4718 return 133000;
e70236a8 4719 }
79e53945 4720
e70236a8
JB
4721 /* Shouldn't happen */
4722 return 0;
4723}
79e53945 4724
e70236a8
JB
4725static int i830_get_display_clock_speed(struct drm_device *dev)
4726{
4727 return 133000;
79e53945
JB
4728}
4729
2c07245f 4730static void
a65851af 4731intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 4732{
a65851af
VS
4733 while (*num > DATA_LINK_M_N_MASK ||
4734 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
4735 *num >>= 1;
4736 *den >>= 1;
4737 }
4738}
4739
a65851af
VS
4740static void compute_m_n(unsigned int m, unsigned int n,
4741 uint32_t *ret_m, uint32_t *ret_n)
4742{
4743 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4744 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4745 intel_reduce_m_n_ratio(ret_m, ret_n);
4746}
4747
e69d0bc1
DV
4748void
4749intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4750 int pixel_clock, int link_clock,
4751 struct intel_link_m_n *m_n)
2c07245f 4752{
e69d0bc1 4753 m_n->tu = 64;
a65851af
VS
4754
4755 compute_m_n(bits_per_pixel * pixel_clock,
4756 link_clock * nlanes * 8,
4757 &m_n->gmch_m, &m_n->gmch_n);
4758
4759 compute_m_n(pixel_clock, link_clock,
4760 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
4761}
4762
a7615030
CW
4763static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4764{
d330a953
JN
4765 if (i915.panel_use_ssc >= 0)
4766 return i915.panel_use_ssc != 0;
41aa3448 4767 return dev_priv->vbt.lvds_use_ssc
435793df 4768 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
4769}
4770
c65d77d8
JB
4771static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4772{
4773 struct drm_device *dev = crtc->dev;
4774 struct drm_i915_private *dev_priv = dev->dev_private;
4775 int refclk;
4776
a0c4da24 4777 if (IS_VALLEYVIEW(dev)) {
9a0ea498 4778 refclk = 100000;
a0c4da24 4779 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 4780 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
4781 refclk = dev_priv->vbt.lvds_ssc_freq;
4782 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
4783 } else if (!IS_GEN2(dev)) {
4784 refclk = 96000;
4785 } else {
4786 refclk = 48000;
4787 }
4788
4789 return refclk;
4790}
4791
7429e9d4 4792static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 4793{
7df00d7a 4794 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 4795}
f47709a9 4796
7429e9d4
DV
4797static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4798{
4799 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
4800}
4801
f47709a9 4802static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
4803 intel_clock_t *reduced_clock)
4804{
f47709a9 4805 struct drm_device *dev = crtc->base.dev;
a7516a05 4806 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4807 int pipe = crtc->pipe;
a7516a05
JB
4808 u32 fp, fp2 = 0;
4809
4810 if (IS_PINEVIEW(dev)) {
7429e9d4 4811 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4812 if (reduced_clock)
7429e9d4 4813 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 4814 } else {
7429e9d4 4815 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4816 if (reduced_clock)
7429e9d4 4817 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
4818 }
4819
4820 I915_WRITE(FP0(pipe), fp);
8bcc2795 4821 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 4822
f47709a9
DV
4823 crtc->lowfreq_avail = false;
4824 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 4825 reduced_clock && i915.powersave) {
a7516a05 4826 I915_WRITE(FP1(pipe), fp2);
8bcc2795 4827 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 4828 crtc->lowfreq_avail = true;
a7516a05
JB
4829 } else {
4830 I915_WRITE(FP1(pipe), fp);
8bcc2795 4831 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
4832 }
4833}
4834
5e69f97f
CML
4835static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4836 pipe)
89b667f8
JB
4837{
4838 u32 reg_val;
4839
4840 /*
4841 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4842 * and set it to a reasonable value instead.
4843 */
ab3c759a 4844 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
4845 reg_val &= 0xffffff00;
4846 reg_val |= 0x00000030;
ab3c759a 4847 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4848
ab3c759a 4849 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4850 reg_val &= 0x8cffffff;
4851 reg_val = 0x8c000000;
ab3c759a 4852 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 4853
ab3c759a 4854 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 4855 reg_val &= 0xffffff00;
ab3c759a 4856 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4857
ab3c759a 4858 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4859 reg_val &= 0x00ffffff;
4860 reg_val |= 0xb0000000;
ab3c759a 4861 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
4862}
4863
b551842d
DV
4864static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4865 struct intel_link_m_n *m_n)
4866{
4867 struct drm_device *dev = crtc->base.dev;
4868 struct drm_i915_private *dev_priv = dev->dev_private;
4869 int pipe = crtc->pipe;
4870
e3b95f1e
DV
4871 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4872 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4873 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4874 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
4875}
4876
4877static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4878 struct intel_link_m_n *m_n)
4879{
4880 struct drm_device *dev = crtc->base.dev;
4881 struct drm_i915_private *dev_priv = dev->dev_private;
4882 int pipe = crtc->pipe;
4883 enum transcoder transcoder = crtc->config.cpu_transcoder;
4884
4885 if (INTEL_INFO(dev)->gen >= 5) {
4886 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4887 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4888 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4889 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4890 } else {
e3b95f1e
DV
4891 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4892 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4893 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4894 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
4895 }
4896}
4897
03afc4a2
DV
4898static void intel_dp_set_m_n(struct intel_crtc *crtc)
4899{
4900 if (crtc->config.has_pch_encoder)
4901 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4902 else
4903 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4904}
4905
f47709a9 4906static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 4907{
f47709a9 4908 struct drm_device *dev = crtc->base.dev;
a0c4da24 4909 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4910 int pipe = crtc->pipe;
89b667f8 4911 u32 dpll, mdiv;
a0c4da24 4912 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 4913 u32 coreclk, reg_val, dpll_md;
a0c4da24 4914
09153000
DV
4915 mutex_lock(&dev_priv->dpio_lock);
4916
f47709a9
DV
4917 bestn = crtc->config.dpll.n;
4918 bestm1 = crtc->config.dpll.m1;
4919 bestm2 = crtc->config.dpll.m2;
4920 bestp1 = crtc->config.dpll.p1;
4921 bestp2 = crtc->config.dpll.p2;
a0c4da24 4922
89b667f8
JB
4923 /* See eDP HDMI DPIO driver vbios notes doc */
4924
4925 /* PLL B needs special handling */
4926 if (pipe)
5e69f97f 4927 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
4928
4929 /* Set up Tx target for periodic Rcomp update */
ab3c759a 4930 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
4931
4932 /* Disable target IRef on PLL */
ab3c759a 4933 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 4934 reg_val &= 0x00ffffff;
ab3c759a 4935 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
4936
4937 /* Disable fast lock */
ab3c759a 4938 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
4939
4940 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
4941 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4942 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4943 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 4944 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
4945
4946 /*
4947 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4948 * but we don't support that).
4949 * Note: don't use the DAC post divider as it seems unstable.
4950 */
4951 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 4952 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 4953
a0c4da24 4954 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 4955 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 4956
89b667f8 4957 /* Set HBR and RBR LPF coefficients */
ff9a6750 4958 if (crtc->config.port_clock == 162000 ||
99750bd4 4959 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 4960 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 4961 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 4962 0x009f0003);
89b667f8 4963 else
ab3c759a 4964 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
4965 0x00d0000f);
4966
4967 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4968 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4969 /* Use SSC source */
4970 if (!pipe)
ab3c759a 4971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4972 0x0df40000);
4973 else
ab3c759a 4974 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4975 0x0df70000);
4976 } else { /* HDMI or VGA */
4977 /* Use bend source */
4978 if (!pipe)
ab3c759a 4979 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4980 0x0df70000);
4981 else
ab3c759a 4982 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4983 0x0df40000);
4984 }
a0c4da24 4985
ab3c759a 4986 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
4987 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4988 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4989 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4990 coreclk |= 0x01000000;
ab3c759a 4991 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 4992
ab3c759a 4993 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 4994
e5cbfbfb
ID
4995 /*
4996 * Enable DPIO clock input. We should never disable the reference
4997 * clock for pipe B, since VGA hotplug / manual detection depends
4998 * on it.
4999 */
89b667f8
JB
5000 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5001 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5002 /* We should never disable this, set it here for state tracking */
5003 if (pipe == PIPE_B)
89b667f8 5004 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5005 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5006 crtc->config.dpll_hw_state.dpll = dpll;
5007
ef1b460d
DV
5008 dpll_md = (crtc->config.pixel_multiplier - 1)
5009 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5010 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5011
89b667f8
JB
5012 if (crtc->config.has_dp_encoder)
5013 intel_dp_set_m_n(crtc);
09153000
DV
5014
5015 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5016}
5017
f47709a9
DV
5018static void i9xx_update_pll(struct intel_crtc *crtc,
5019 intel_clock_t *reduced_clock,
eb1cbe48
DV
5020 int num_connectors)
5021{
f47709a9 5022 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5023 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5024 u32 dpll;
5025 bool is_sdvo;
f47709a9 5026 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5027
f47709a9 5028 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5029
f47709a9
DV
5030 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5031 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5032
5033 dpll = DPLL_VGA_MODE_DIS;
5034
f47709a9 5035 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5036 dpll |= DPLLB_MODE_LVDS;
5037 else
5038 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5039
ef1b460d 5040 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5041 dpll |= (crtc->config.pixel_multiplier - 1)
5042 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5043 }
198a037f
DV
5044
5045 if (is_sdvo)
4a33e48d 5046 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5047
f47709a9 5048 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5049 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5050
5051 /* compute bitmask from p1 value */
5052 if (IS_PINEVIEW(dev))
5053 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5054 else {
5055 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5056 if (IS_G4X(dev) && reduced_clock)
5057 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5058 }
5059 switch (clock->p2) {
5060 case 5:
5061 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5062 break;
5063 case 7:
5064 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5065 break;
5066 case 10:
5067 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5068 break;
5069 case 14:
5070 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5071 break;
5072 }
5073 if (INTEL_INFO(dev)->gen >= 4)
5074 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5075
09ede541 5076 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5077 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5078 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5079 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5080 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5081 else
5082 dpll |= PLL_REF_INPUT_DREFCLK;
5083
5084 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5085 crtc->config.dpll_hw_state.dpll = dpll;
5086
eb1cbe48 5087 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5088 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5089 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5090 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48 5091 }
66e3d5c0
DV
5092
5093 if (crtc->config.has_dp_encoder)
5094 intel_dp_set_m_n(crtc);
eb1cbe48
DV
5095}
5096
f47709a9 5097static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5098 intel_clock_t *reduced_clock,
eb1cbe48
DV
5099 int num_connectors)
5100{
f47709a9 5101 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5102 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5103 u32 dpll;
f47709a9 5104 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5105
f47709a9 5106 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5107
eb1cbe48
DV
5108 dpll = DPLL_VGA_MODE_DIS;
5109
f47709a9 5110 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5111 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5112 } else {
5113 if (clock->p1 == 2)
5114 dpll |= PLL_P1_DIVIDE_BY_TWO;
5115 else
5116 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5117 if (clock->p2 == 4)
5118 dpll |= PLL_P2_DIVIDE_BY_4;
5119 }
5120
4a33e48d
DV
5121 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5122 dpll |= DPLL_DVO_2X_MODE;
5123
f47709a9 5124 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5125 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5126 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5127 else
5128 dpll |= PLL_REF_INPUT_DREFCLK;
5129
5130 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5131 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5132}
5133
8a654f3b 5134static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5135{
5136 struct drm_device *dev = intel_crtc->base.dev;
5137 struct drm_i915_private *dev_priv = dev->dev_private;
5138 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5139 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5140 struct drm_display_mode *adjusted_mode =
5141 &intel_crtc->config.adjusted_mode;
4d8a62ea
DV
5142 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5143
5144 /* We need to be careful not to changed the adjusted mode, for otherwise
5145 * the hw state checker will get angry at the mismatch. */
5146 crtc_vtotal = adjusted_mode->crtc_vtotal;
5147 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c
PZ
5148
5149 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5150 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5151 crtc_vtotal -= 1;
5152 crtc_vblank_end -= 1;
b0e77b9c
PZ
5153 vsyncshift = adjusted_mode->crtc_hsync_start
5154 - adjusted_mode->crtc_htotal / 2;
5155 } else {
5156 vsyncshift = 0;
5157 }
5158
5159 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5160 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5161
fe2b8f9d 5162 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5163 (adjusted_mode->crtc_hdisplay - 1) |
5164 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5165 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5166 (adjusted_mode->crtc_hblank_start - 1) |
5167 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5168 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5169 (adjusted_mode->crtc_hsync_start - 1) |
5170 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5171
fe2b8f9d 5172 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5173 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5174 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5175 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5176 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5177 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5178 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5179 (adjusted_mode->crtc_vsync_start - 1) |
5180 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5181
b5e508d4
PZ
5182 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5183 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5184 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5185 * bits. */
5186 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5187 (pipe == PIPE_B || pipe == PIPE_C))
5188 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5189
b0e77b9c
PZ
5190 /* pipesrc controls the size that is scaled from, which should
5191 * always be the user's requested size.
5192 */
5193 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5194 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5195 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5196}
5197
1bd1bd80
DV
5198static void intel_get_pipe_timings(struct intel_crtc *crtc,
5199 struct intel_crtc_config *pipe_config)
5200{
5201 struct drm_device *dev = crtc->base.dev;
5202 struct drm_i915_private *dev_priv = dev->dev_private;
5203 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5204 uint32_t tmp;
5205
5206 tmp = I915_READ(HTOTAL(cpu_transcoder));
5207 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5208 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5209 tmp = I915_READ(HBLANK(cpu_transcoder));
5210 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5211 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5212 tmp = I915_READ(HSYNC(cpu_transcoder));
5213 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5214 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5215
5216 tmp = I915_READ(VTOTAL(cpu_transcoder));
5217 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5218 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5219 tmp = I915_READ(VBLANK(cpu_transcoder));
5220 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5221 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5222 tmp = I915_READ(VSYNC(cpu_transcoder));
5223 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5224 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5225
5226 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5227 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5228 pipe_config->adjusted_mode.crtc_vtotal += 1;
5229 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5230 }
5231
5232 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5233 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5234 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5235
5236 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5237 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5238}
5239
f6a83288
DV
5240void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5241 struct intel_crtc_config *pipe_config)
babea61d 5242{
f6a83288
DV
5243 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5244 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5245 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5246 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 5247
f6a83288
DV
5248 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5249 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5250 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5251 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 5252
f6a83288 5253 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 5254
f6a83288
DV
5255 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5256 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
5257}
5258
84b046f3
DV
5259static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5260{
5261 struct drm_device *dev = intel_crtc->base.dev;
5262 struct drm_i915_private *dev_priv = dev->dev_private;
5263 uint32_t pipeconf;
5264
9f11a9e4 5265 pipeconf = 0;
84b046f3 5266
67c72a12
DV
5267 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5268 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5269 pipeconf |= PIPECONF_ENABLE;
5270
cf532bb2
VS
5271 if (intel_crtc->config.double_wide)
5272 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5273
ff9ce46e
DV
5274 /* only g4x and later have fancy bpc/dither controls */
5275 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5276 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5277 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5278 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5279 PIPECONF_DITHER_TYPE_SP;
84b046f3 5280
ff9ce46e
DV
5281 switch (intel_crtc->config.pipe_bpp) {
5282 case 18:
5283 pipeconf |= PIPECONF_6BPC;
5284 break;
5285 case 24:
5286 pipeconf |= PIPECONF_8BPC;
5287 break;
5288 case 30:
5289 pipeconf |= PIPECONF_10BPC;
5290 break;
5291 default:
5292 /* Case prevented by intel_choose_pipe_bpp_dither. */
5293 BUG();
84b046f3
DV
5294 }
5295 }
5296
5297 if (HAS_PIPE_CXSR(dev)) {
5298 if (intel_crtc->lowfreq_avail) {
5299 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5300 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5301 } else {
5302 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5303 }
5304 }
5305
84b046f3
DV
5306 if (!IS_GEN2(dev) &&
5307 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5308 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5309 else
5310 pipeconf |= PIPECONF_PROGRESSIVE;
5311
9f11a9e4
DV
5312 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5313 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5314
84b046f3
DV
5315 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5316 POSTING_READ(PIPECONF(intel_crtc->pipe));
5317}
5318
f564048e 5319static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5320 int x, int y,
94352cf9 5321 struct drm_framebuffer *fb)
79e53945
JB
5322{
5323 struct drm_device *dev = crtc->dev;
5324 struct drm_i915_private *dev_priv = dev->dev_private;
5325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5326 int pipe = intel_crtc->pipe;
80824003 5327 int plane = intel_crtc->plane;
c751ce4f 5328 int refclk, num_connectors = 0;
652c393a 5329 intel_clock_t clock, reduced_clock;
84b046f3 5330 u32 dspcntr;
a16af721 5331 bool ok, has_reduced_clock = false;
e9fd1c02 5332 bool is_lvds = false, is_dsi = false;
5eddb70b 5333 struct intel_encoder *encoder;
d4906093 5334 const intel_limit_t *limit;
5c3b82e2 5335 int ret;
79e53945 5336
6c2b7c12 5337 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5338 switch (encoder->type) {
79e53945
JB
5339 case INTEL_OUTPUT_LVDS:
5340 is_lvds = true;
5341 break;
e9fd1c02
JN
5342 case INTEL_OUTPUT_DSI:
5343 is_dsi = true;
5344 break;
79e53945 5345 }
43565a06 5346
c751ce4f 5347 num_connectors++;
79e53945
JB
5348 }
5349
f2335330
JN
5350 if (is_dsi)
5351 goto skip_dpll;
5352
5353 if (!intel_crtc->config.clock_set) {
5354 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5355
e9fd1c02
JN
5356 /*
5357 * Returns a set of divisors for the desired target clock with
5358 * the given refclk, or FALSE. The returned values represent
5359 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5360 * 2) / p1 / p2.
5361 */
5362 limit = intel_limit(crtc, refclk);
5363 ok = dev_priv->display.find_dpll(limit, crtc,
5364 intel_crtc->config.port_clock,
5365 refclk, NULL, &clock);
f2335330 5366 if (!ok) {
e9fd1c02
JN
5367 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5368 return -EINVAL;
5369 }
79e53945 5370
f2335330
JN
5371 if (is_lvds && dev_priv->lvds_downclock_avail) {
5372 /*
5373 * Ensure we match the reduced clock's P to the target
5374 * clock. If the clocks don't match, we can't switch
5375 * the display clock by using the FP0/FP1. In such case
5376 * we will disable the LVDS downclock feature.
5377 */
5378 has_reduced_clock =
5379 dev_priv->display.find_dpll(limit, crtc,
5380 dev_priv->lvds_downclock,
5381 refclk, &clock,
5382 &reduced_clock);
5383 }
5384 /* Compat-code for transition, will disappear. */
f47709a9
DV
5385 intel_crtc->config.dpll.n = clock.n;
5386 intel_crtc->config.dpll.m1 = clock.m1;
5387 intel_crtc->config.dpll.m2 = clock.m2;
5388 intel_crtc->config.dpll.p1 = clock.p1;
5389 intel_crtc->config.dpll.p2 = clock.p2;
5390 }
7026d4ac 5391
e9fd1c02 5392 if (IS_GEN2(dev)) {
8a654f3b 5393 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5394 has_reduced_clock ? &reduced_clock : NULL,
5395 num_connectors);
e9fd1c02 5396 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5397 vlv_update_pll(intel_crtc);
e9fd1c02 5398 } else {
f47709a9 5399 i9xx_update_pll(intel_crtc,
eb1cbe48 5400 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5401 num_connectors);
e9fd1c02 5402 }
79e53945 5403
f2335330 5404skip_dpll:
79e53945
JB
5405 /* Set up the display plane register */
5406 dspcntr = DISPPLANE_GAMMA_ENABLE;
5407
da6ecc5d
JB
5408 if (!IS_VALLEYVIEW(dev)) {
5409 if (pipe == 0)
5410 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5411 else
5412 dspcntr |= DISPPLANE_SEL_PIPE_B;
5413 }
79e53945 5414
8a654f3b 5415 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5416
5417 /* pipesrc and dspsize control the size that is scaled from,
5418 * which should always be the user's requested size.
79e53945 5419 */
929c77fb 5420 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5421 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5422 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5423 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5424
84b046f3
DV
5425 i9xx_set_pipeconf(intel_crtc);
5426
f564048e
EA
5427 I915_WRITE(DSPCNTR(plane), dspcntr);
5428 POSTING_READ(DSPCNTR(plane));
5429
94352cf9 5430 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5431
f564048e
EA
5432 return ret;
5433}
5434
2fa2fe9a
DV
5435static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5436 struct intel_crtc_config *pipe_config)
5437{
5438 struct drm_device *dev = crtc->base.dev;
5439 struct drm_i915_private *dev_priv = dev->dev_private;
5440 uint32_t tmp;
5441
dc9e7dec
VS
5442 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5443 return;
5444
2fa2fe9a 5445 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5446 if (!(tmp & PFIT_ENABLE))
5447 return;
2fa2fe9a 5448
06922821 5449 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5450 if (INTEL_INFO(dev)->gen < 4) {
5451 if (crtc->pipe != PIPE_B)
5452 return;
2fa2fe9a
DV
5453 } else {
5454 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5455 return;
5456 }
5457
06922821 5458 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5459 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5460 if (INTEL_INFO(dev)->gen < 5)
5461 pipe_config->gmch_pfit.lvds_border_bits =
5462 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5463}
5464
acbec814
JB
5465static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5466 struct intel_crtc_config *pipe_config)
5467{
5468 struct drm_device *dev = crtc->base.dev;
5469 struct drm_i915_private *dev_priv = dev->dev_private;
5470 int pipe = pipe_config->cpu_transcoder;
5471 intel_clock_t clock;
5472 u32 mdiv;
662c6ecb 5473 int refclk = 100000;
acbec814
JB
5474
5475 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5476 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5477 mutex_unlock(&dev_priv->dpio_lock);
5478
5479 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5480 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5481 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5482 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5483 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5484
f646628b 5485 vlv_clock(refclk, &clock);
acbec814 5486
f646628b
VS
5487 /* clock.dot is the fast clock */
5488 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5489}
5490
0e8ffe1b
DV
5491static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5492 struct intel_crtc_config *pipe_config)
5493{
5494 struct drm_device *dev = crtc->base.dev;
5495 struct drm_i915_private *dev_priv = dev->dev_private;
5496 uint32_t tmp;
5497
e143a21c 5498 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 5499 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 5500
0e8ffe1b
DV
5501 tmp = I915_READ(PIPECONF(crtc->pipe));
5502 if (!(tmp & PIPECONF_ENABLE))
5503 return false;
5504
42571aef
VS
5505 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5506 switch (tmp & PIPECONF_BPC_MASK) {
5507 case PIPECONF_6BPC:
5508 pipe_config->pipe_bpp = 18;
5509 break;
5510 case PIPECONF_8BPC:
5511 pipe_config->pipe_bpp = 24;
5512 break;
5513 case PIPECONF_10BPC:
5514 pipe_config->pipe_bpp = 30;
5515 break;
5516 default:
5517 break;
5518 }
5519 }
5520
282740f7
VS
5521 if (INTEL_INFO(dev)->gen < 4)
5522 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5523
1bd1bd80
DV
5524 intel_get_pipe_timings(crtc, pipe_config);
5525
2fa2fe9a
DV
5526 i9xx_get_pfit_config(crtc, pipe_config);
5527
6c49f241
DV
5528 if (INTEL_INFO(dev)->gen >= 4) {
5529 tmp = I915_READ(DPLL_MD(crtc->pipe));
5530 pipe_config->pixel_multiplier =
5531 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5532 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 5533 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
5534 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5535 tmp = I915_READ(DPLL(crtc->pipe));
5536 pipe_config->pixel_multiplier =
5537 ((tmp & SDVO_MULTIPLIER_MASK)
5538 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5539 } else {
5540 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5541 * port and will be fixed up in the encoder->get_config
5542 * function. */
5543 pipe_config->pixel_multiplier = 1;
5544 }
8bcc2795
DV
5545 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5546 if (!IS_VALLEYVIEW(dev)) {
5547 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5548 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
5549 } else {
5550 /* Mask out read-only status bits. */
5551 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5552 DPLL_PORTC_READY_MASK |
5553 DPLL_PORTB_READY_MASK);
8bcc2795 5554 }
6c49f241 5555
acbec814
JB
5556 if (IS_VALLEYVIEW(dev))
5557 vlv_crtc_clock_get(crtc, pipe_config);
5558 else
5559 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 5560
0e8ffe1b
DV
5561 return true;
5562}
5563
dde86e2d 5564static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
5565{
5566 struct drm_i915_private *dev_priv = dev->dev_private;
5567 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 5568 struct intel_encoder *encoder;
74cfd7ac 5569 u32 val, final;
13d83a67 5570 bool has_lvds = false;
199e5d79 5571 bool has_cpu_edp = false;
199e5d79 5572 bool has_panel = false;
99eb6a01
KP
5573 bool has_ck505 = false;
5574 bool can_ssc = false;
13d83a67
JB
5575
5576 /* We need to take the global config into account */
199e5d79
KP
5577 list_for_each_entry(encoder, &mode_config->encoder_list,
5578 base.head) {
5579 switch (encoder->type) {
5580 case INTEL_OUTPUT_LVDS:
5581 has_panel = true;
5582 has_lvds = true;
5583 break;
5584 case INTEL_OUTPUT_EDP:
5585 has_panel = true;
2de6905f 5586 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
5587 has_cpu_edp = true;
5588 break;
13d83a67
JB
5589 }
5590 }
5591
99eb6a01 5592 if (HAS_PCH_IBX(dev)) {
41aa3448 5593 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
5594 can_ssc = has_ck505;
5595 } else {
5596 has_ck505 = false;
5597 can_ssc = true;
5598 }
5599
2de6905f
ID
5600 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5601 has_panel, has_lvds, has_ck505);
13d83a67
JB
5602
5603 /* Ironlake: try to setup display ref clock before DPLL
5604 * enabling. This is only under driver's control after
5605 * PCH B stepping, previous chipset stepping should be
5606 * ignoring this setting.
5607 */
74cfd7ac
CW
5608 val = I915_READ(PCH_DREF_CONTROL);
5609
5610 /* As we must carefully and slowly disable/enable each source in turn,
5611 * compute the final state we want first and check if we need to
5612 * make any changes at all.
5613 */
5614 final = val;
5615 final &= ~DREF_NONSPREAD_SOURCE_MASK;
5616 if (has_ck505)
5617 final |= DREF_NONSPREAD_CK505_ENABLE;
5618 else
5619 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5620
5621 final &= ~DREF_SSC_SOURCE_MASK;
5622 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5623 final &= ~DREF_SSC1_ENABLE;
5624
5625 if (has_panel) {
5626 final |= DREF_SSC_SOURCE_ENABLE;
5627
5628 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5629 final |= DREF_SSC1_ENABLE;
5630
5631 if (has_cpu_edp) {
5632 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5633 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5634 else
5635 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5636 } else
5637 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5638 } else {
5639 final |= DREF_SSC_SOURCE_DISABLE;
5640 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5641 }
5642
5643 if (final == val)
5644 return;
5645
13d83a67 5646 /* Always enable nonspread source */
74cfd7ac 5647 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 5648
99eb6a01 5649 if (has_ck505)
74cfd7ac 5650 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 5651 else
74cfd7ac 5652 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 5653
199e5d79 5654 if (has_panel) {
74cfd7ac
CW
5655 val &= ~DREF_SSC_SOURCE_MASK;
5656 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 5657
199e5d79 5658 /* SSC must be turned on before enabling the CPU output */
99eb6a01 5659 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5660 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 5661 val |= DREF_SSC1_ENABLE;
e77166b5 5662 } else
74cfd7ac 5663 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
5664
5665 /* Get SSC going before enabling the outputs */
74cfd7ac 5666 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5667 POSTING_READ(PCH_DREF_CONTROL);
5668 udelay(200);
5669
74cfd7ac 5670 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
5671
5672 /* Enable CPU source on CPU attached eDP */
199e5d79 5673 if (has_cpu_edp) {
99eb6a01 5674 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5675 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 5676 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 5677 }
13d83a67 5678 else
74cfd7ac 5679 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 5680 } else
74cfd7ac 5681 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5682
74cfd7ac 5683 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5684 POSTING_READ(PCH_DREF_CONTROL);
5685 udelay(200);
5686 } else {
5687 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5688
74cfd7ac 5689 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
5690
5691 /* Turn off CPU output */
74cfd7ac 5692 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5693
74cfd7ac 5694 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5695 POSTING_READ(PCH_DREF_CONTROL);
5696 udelay(200);
5697
5698 /* Turn off the SSC source */
74cfd7ac
CW
5699 val &= ~DREF_SSC_SOURCE_MASK;
5700 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
5701
5702 /* Turn off SSC1 */
74cfd7ac 5703 val &= ~DREF_SSC1_ENABLE;
199e5d79 5704
74cfd7ac 5705 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
5706 POSTING_READ(PCH_DREF_CONTROL);
5707 udelay(200);
5708 }
74cfd7ac
CW
5709
5710 BUG_ON(val != final);
13d83a67
JB
5711}
5712
f31f2d55 5713static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 5714{
f31f2d55 5715 uint32_t tmp;
dde86e2d 5716
0ff066a9
PZ
5717 tmp = I915_READ(SOUTH_CHICKEN2);
5718 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5719 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5720
0ff066a9
PZ
5721 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5722 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5723 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 5724
0ff066a9
PZ
5725 tmp = I915_READ(SOUTH_CHICKEN2);
5726 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5727 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5728
0ff066a9
PZ
5729 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5730 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5731 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
5732}
5733
5734/* WaMPhyProgramming:hsw */
5735static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5736{
5737 uint32_t tmp;
dde86e2d
PZ
5738
5739 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5740 tmp &= ~(0xFF << 24);
5741 tmp |= (0x12 << 24);
5742 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5743
dde86e2d
PZ
5744 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5745 tmp |= (1 << 11);
5746 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5747
5748 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5749 tmp |= (1 << 11);
5750 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5751
dde86e2d
PZ
5752 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5753 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5754 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5755
5756 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5757 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5758 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5759
0ff066a9
PZ
5760 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5761 tmp &= ~(7 << 13);
5762 tmp |= (5 << 13);
5763 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 5764
0ff066a9
PZ
5765 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5766 tmp &= ~(7 << 13);
5767 tmp |= (5 << 13);
5768 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
5769
5770 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5771 tmp &= ~0xFF;
5772 tmp |= 0x1C;
5773 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5774
5775 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5776 tmp &= ~0xFF;
5777 tmp |= 0x1C;
5778 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5779
5780 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5781 tmp &= ~(0xFF << 16);
5782 tmp |= (0x1C << 16);
5783 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5784
5785 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5786 tmp &= ~(0xFF << 16);
5787 tmp |= (0x1C << 16);
5788 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5789
0ff066a9
PZ
5790 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5791 tmp |= (1 << 27);
5792 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 5793
0ff066a9
PZ
5794 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5795 tmp |= (1 << 27);
5796 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 5797
0ff066a9
PZ
5798 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5799 tmp &= ~(0xF << 28);
5800 tmp |= (4 << 28);
5801 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 5802
0ff066a9
PZ
5803 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5804 tmp &= ~(0xF << 28);
5805 tmp |= (4 << 28);
5806 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
5807}
5808
2fa86a1f
PZ
5809/* Implements 3 different sequences from BSpec chapter "Display iCLK
5810 * Programming" based on the parameters passed:
5811 * - Sequence to enable CLKOUT_DP
5812 * - Sequence to enable CLKOUT_DP without spread
5813 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5814 */
5815static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5816 bool with_fdi)
f31f2d55
PZ
5817{
5818 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
5819 uint32_t reg, tmp;
5820
5821 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5822 with_spread = true;
5823 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5824 with_fdi, "LP PCH doesn't have FDI\n"))
5825 with_fdi = false;
f31f2d55
PZ
5826
5827 mutex_lock(&dev_priv->dpio_lock);
5828
5829 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5830 tmp &= ~SBI_SSCCTL_DISABLE;
5831 tmp |= SBI_SSCCTL_PATHALT;
5832 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5833
5834 udelay(24);
5835
2fa86a1f
PZ
5836 if (with_spread) {
5837 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5838 tmp &= ~SBI_SSCCTL_PATHALT;
5839 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 5840
2fa86a1f
PZ
5841 if (with_fdi) {
5842 lpt_reset_fdi_mphy(dev_priv);
5843 lpt_program_fdi_mphy(dev_priv);
5844 }
5845 }
dde86e2d 5846
2fa86a1f
PZ
5847 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5848 SBI_GEN0 : SBI_DBUFF0;
5849 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5850 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5851 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
5852
5853 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
5854}
5855
47701c3b
PZ
5856/* Sequence to disable CLKOUT_DP */
5857static void lpt_disable_clkout_dp(struct drm_device *dev)
5858{
5859 struct drm_i915_private *dev_priv = dev->dev_private;
5860 uint32_t reg, tmp;
5861
5862 mutex_lock(&dev_priv->dpio_lock);
5863
5864 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5865 SBI_GEN0 : SBI_DBUFF0;
5866 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5867 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5868 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5869
5870 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5871 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5872 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5873 tmp |= SBI_SSCCTL_PATHALT;
5874 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5875 udelay(32);
5876 }
5877 tmp |= SBI_SSCCTL_DISABLE;
5878 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5879 }
5880
5881 mutex_unlock(&dev_priv->dpio_lock);
5882}
5883
bf8fa3d3
PZ
5884static void lpt_init_pch_refclk(struct drm_device *dev)
5885{
5886 struct drm_mode_config *mode_config = &dev->mode_config;
5887 struct intel_encoder *encoder;
5888 bool has_vga = false;
5889
5890 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5891 switch (encoder->type) {
5892 case INTEL_OUTPUT_ANALOG:
5893 has_vga = true;
5894 break;
5895 }
5896 }
5897
47701c3b
PZ
5898 if (has_vga)
5899 lpt_enable_clkout_dp(dev, true, true);
5900 else
5901 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
5902}
5903
dde86e2d
PZ
5904/*
5905 * Initialize reference clocks when the driver loads
5906 */
5907void intel_init_pch_refclk(struct drm_device *dev)
5908{
5909 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5910 ironlake_init_pch_refclk(dev);
5911 else if (HAS_PCH_LPT(dev))
5912 lpt_init_pch_refclk(dev);
5913}
5914
d9d444cb
JB
5915static int ironlake_get_refclk(struct drm_crtc *crtc)
5916{
5917 struct drm_device *dev = crtc->dev;
5918 struct drm_i915_private *dev_priv = dev->dev_private;
5919 struct intel_encoder *encoder;
d9d444cb
JB
5920 int num_connectors = 0;
5921 bool is_lvds = false;
5922
6c2b7c12 5923 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
5924 switch (encoder->type) {
5925 case INTEL_OUTPUT_LVDS:
5926 is_lvds = true;
5927 break;
d9d444cb
JB
5928 }
5929 num_connectors++;
5930 }
5931
5932 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 5933 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 5934 dev_priv->vbt.lvds_ssc_freq);
e91e941b 5935 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
5936 }
5937
5938 return 120000;
5939}
5940
6ff93609 5941static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 5942{
c8203565 5943 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
5944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5945 int pipe = intel_crtc->pipe;
c8203565
PZ
5946 uint32_t val;
5947
78114071 5948 val = 0;
c8203565 5949
965e0c48 5950 switch (intel_crtc->config.pipe_bpp) {
c8203565 5951 case 18:
dfd07d72 5952 val |= PIPECONF_6BPC;
c8203565
PZ
5953 break;
5954 case 24:
dfd07d72 5955 val |= PIPECONF_8BPC;
c8203565
PZ
5956 break;
5957 case 30:
dfd07d72 5958 val |= PIPECONF_10BPC;
c8203565
PZ
5959 break;
5960 case 36:
dfd07d72 5961 val |= PIPECONF_12BPC;
c8203565
PZ
5962 break;
5963 default:
cc769b62
PZ
5964 /* Case prevented by intel_choose_pipe_bpp_dither. */
5965 BUG();
c8203565
PZ
5966 }
5967
d8b32247 5968 if (intel_crtc->config.dither)
c8203565
PZ
5969 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5970
6ff93609 5971 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
5972 val |= PIPECONF_INTERLACED_ILK;
5973 else
5974 val |= PIPECONF_PROGRESSIVE;
5975
50f3b016 5976 if (intel_crtc->config.limited_color_range)
3685a8f3 5977 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 5978
c8203565
PZ
5979 I915_WRITE(PIPECONF(pipe), val);
5980 POSTING_READ(PIPECONF(pipe));
5981}
5982
86d3efce
VS
5983/*
5984 * Set up the pipe CSC unit.
5985 *
5986 * Currently only full range RGB to limited range RGB conversion
5987 * is supported, but eventually this should handle various
5988 * RGB<->YCbCr scenarios as well.
5989 */
50f3b016 5990static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
5991{
5992 struct drm_device *dev = crtc->dev;
5993 struct drm_i915_private *dev_priv = dev->dev_private;
5994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5995 int pipe = intel_crtc->pipe;
5996 uint16_t coeff = 0x7800; /* 1.0 */
5997
5998 /*
5999 * TODO: Check what kind of values actually come out of the pipe
6000 * with these coeff/postoff values and adjust to get the best
6001 * accuracy. Perhaps we even need to take the bpc value into
6002 * consideration.
6003 */
6004
50f3b016 6005 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6006 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6007
6008 /*
6009 * GY/GU and RY/RU should be the other way around according
6010 * to BSpec, but reality doesn't agree. Just set them up in
6011 * a way that results in the correct picture.
6012 */
6013 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6014 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6015
6016 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6017 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6018
6019 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6020 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6021
6022 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6023 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6024 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6025
6026 if (INTEL_INFO(dev)->gen > 6) {
6027 uint16_t postoff = 0;
6028
50f3b016 6029 if (intel_crtc->config.limited_color_range)
32cf0cb0 6030 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6031
6032 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6033 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6034 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6035
6036 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6037 } else {
6038 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6039
50f3b016 6040 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6041 mode |= CSC_BLACK_SCREEN_OFFSET;
6042
6043 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6044 }
6045}
6046
6ff93609 6047static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6048{
756f85cf
PZ
6049 struct drm_device *dev = crtc->dev;
6050 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6052 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6053 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6054 uint32_t val;
6055
3eff4faa 6056 val = 0;
ee2b0b38 6057
756f85cf 6058 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6059 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6060
6ff93609 6061 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6062 val |= PIPECONF_INTERLACED_ILK;
6063 else
6064 val |= PIPECONF_PROGRESSIVE;
6065
702e7a56
PZ
6066 I915_WRITE(PIPECONF(cpu_transcoder), val);
6067 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6068
6069 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6070 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6071
6072 if (IS_BROADWELL(dev)) {
6073 val = 0;
6074
6075 switch (intel_crtc->config.pipe_bpp) {
6076 case 18:
6077 val |= PIPEMISC_DITHER_6_BPC;
6078 break;
6079 case 24:
6080 val |= PIPEMISC_DITHER_8_BPC;
6081 break;
6082 case 30:
6083 val |= PIPEMISC_DITHER_10_BPC;
6084 break;
6085 case 36:
6086 val |= PIPEMISC_DITHER_12_BPC;
6087 break;
6088 default:
6089 /* Case prevented by pipe_config_set_bpp. */
6090 BUG();
6091 }
6092
6093 if (intel_crtc->config.dither)
6094 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6095
6096 I915_WRITE(PIPEMISC(pipe), val);
6097 }
ee2b0b38
PZ
6098}
6099
6591c6e4 6100static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6101 intel_clock_t *clock,
6102 bool *has_reduced_clock,
6103 intel_clock_t *reduced_clock)
6104{
6105 struct drm_device *dev = crtc->dev;
6106 struct drm_i915_private *dev_priv = dev->dev_private;
6107 struct intel_encoder *intel_encoder;
6108 int refclk;
d4906093 6109 const intel_limit_t *limit;
a16af721 6110 bool ret, is_lvds = false;
79e53945 6111
6591c6e4
PZ
6112 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6113 switch (intel_encoder->type) {
79e53945
JB
6114 case INTEL_OUTPUT_LVDS:
6115 is_lvds = true;
6116 break;
79e53945
JB
6117 }
6118 }
6119
d9d444cb 6120 refclk = ironlake_get_refclk(crtc);
79e53945 6121
d4906093
ML
6122 /*
6123 * Returns a set of divisors for the desired target clock with the given
6124 * refclk, or FALSE. The returned values represent the clock equation:
6125 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6126 */
1b894b59 6127 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6128 ret = dev_priv->display.find_dpll(limit, crtc,
6129 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6130 refclk, NULL, clock);
6591c6e4
PZ
6131 if (!ret)
6132 return false;
cda4b7d3 6133
ddc9003c 6134 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6135 /*
6136 * Ensure we match the reduced clock's P to the target clock.
6137 * If the clocks don't match, we can't switch the display clock
6138 * by using the FP0/FP1. In such case we will disable the LVDS
6139 * downclock feature.
6140 */
ee9300bb
DV
6141 *has_reduced_clock =
6142 dev_priv->display.find_dpll(limit, crtc,
6143 dev_priv->lvds_downclock,
6144 refclk, clock,
6145 reduced_clock);
652c393a 6146 }
61e9653f 6147
6591c6e4
PZ
6148 return true;
6149}
6150
d4b1931c
PZ
6151int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6152{
6153 /*
6154 * Account for spread spectrum to avoid
6155 * oversubscribing the link. Max center spread
6156 * is 2.5%; use 5% for safety's sake.
6157 */
6158 u32 bps = target_clock * bpp * 21 / 20;
6159 return bps / (link_bw * 8) + 1;
6160}
6161
7429e9d4 6162static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6163{
7429e9d4 6164 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6165}
6166
de13a2e3 6167static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6168 u32 *fp,
9a7c7890 6169 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6170{
de13a2e3 6171 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6172 struct drm_device *dev = crtc->dev;
6173 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6174 struct intel_encoder *intel_encoder;
6175 uint32_t dpll;
6cc5f341 6176 int factor, num_connectors = 0;
09ede541 6177 bool is_lvds = false, is_sdvo = false;
79e53945 6178
de13a2e3
PZ
6179 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6180 switch (intel_encoder->type) {
79e53945
JB
6181 case INTEL_OUTPUT_LVDS:
6182 is_lvds = true;
6183 break;
6184 case INTEL_OUTPUT_SDVO:
7d57382e 6185 case INTEL_OUTPUT_HDMI:
79e53945 6186 is_sdvo = true;
79e53945 6187 break;
79e53945 6188 }
43565a06 6189
c751ce4f 6190 num_connectors++;
79e53945 6191 }
79e53945 6192
c1858123 6193 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6194 factor = 21;
6195 if (is_lvds) {
6196 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6197 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6198 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6199 factor = 25;
09ede541 6200 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6201 factor = 20;
c1858123 6202
7429e9d4 6203 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6204 *fp |= FP_CB_TUNE;
2c07245f 6205
9a7c7890
DV
6206 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6207 *fp2 |= FP_CB_TUNE;
6208
5eddb70b 6209 dpll = 0;
2c07245f 6210
a07d6787
EA
6211 if (is_lvds)
6212 dpll |= DPLLB_MODE_LVDS;
6213 else
6214 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6215
ef1b460d
DV
6216 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6217 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6218
6219 if (is_sdvo)
4a33e48d 6220 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6221 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6222 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6223
a07d6787 6224 /* compute bitmask from p1 value */
7429e9d4 6225 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6226 /* also FPA1 */
7429e9d4 6227 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6228
7429e9d4 6229 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6230 case 5:
6231 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6232 break;
6233 case 7:
6234 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6235 break;
6236 case 10:
6237 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6238 break;
6239 case 14:
6240 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6241 break;
79e53945
JB
6242 }
6243
b4c09f3b 6244 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6245 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6246 else
6247 dpll |= PLL_REF_INPUT_DREFCLK;
6248
959e16d6 6249 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6250}
6251
6252static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6253 int x, int y,
6254 struct drm_framebuffer *fb)
6255{
6256 struct drm_device *dev = crtc->dev;
6257 struct drm_i915_private *dev_priv = dev->dev_private;
6258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6259 int pipe = intel_crtc->pipe;
6260 int plane = intel_crtc->plane;
6261 int num_connectors = 0;
6262 intel_clock_t clock, reduced_clock;
cbbab5bd 6263 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6264 bool ok, has_reduced_clock = false;
8b47047b 6265 bool is_lvds = false;
de13a2e3 6266 struct intel_encoder *encoder;
e2b78267 6267 struct intel_shared_dpll *pll;
de13a2e3 6268 int ret;
de13a2e3
PZ
6269
6270 for_each_encoder_on_crtc(dev, crtc, encoder) {
6271 switch (encoder->type) {
6272 case INTEL_OUTPUT_LVDS:
6273 is_lvds = true;
6274 break;
de13a2e3
PZ
6275 }
6276
6277 num_connectors++;
a07d6787 6278 }
79e53945 6279
5dc5298b
PZ
6280 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6281 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6282
ff9a6750 6283 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6284 &has_reduced_clock, &reduced_clock);
ee9300bb 6285 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6286 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6287 return -EINVAL;
79e53945 6288 }
f47709a9
DV
6289 /* Compat-code for transition, will disappear. */
6290 if (!intel_crtc->config.clock_set) {
6291 intel_crtc->config.dpll.n = clock.n;
6292 intel_crtc->config.dpll.m1 = clock.m1;
6293 intel_crtc->config.dpll.m2 = clock.m2;
6294 intel_crtc->config.dpll.p1 = clock.p1;
6295 intel_crtc->config.dpll.p2 = clock.p2;
6296 }
79e53945 6297
5dc5298b 6298 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6299 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6300 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6301 if (has_reduced_clock)
7429e9d4 6302 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6303
7429e9d4 6304 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6305 &fp, &reduced_clock,
6306 has_reduced_clock ? &fp2 : NULL);
6307
959e16d6 6308 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6309 intel_crtc->config.dpll_hw_state.fp0 = fp;
6310 if (has_reduced_clock)
6311 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6312 else
6313 intel_crtc->config.dpll_hw_state.fp1 = fp;
6314
b89a1d39 6315 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6316 if (pll == NULL) {
84f44ce7
VS
6317 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6318 pipe_name(pipe));
4b645f14
JB
6319 return -EINVAL;
6320 }
ee7b9f93 6321 } else
e72f9fbf 6322 intel_put_shared_dpll(intel_crtc);
79e53945 6323
03afc4a2
DV
6324 if (intel_crtc->config.has_dp_encoder)
6325 intel_dp_set_m_n(intel_crtc);
79e53945 6326
d330a953 6327 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
6328 intel_crtc->lowfreq_avail = true;
6329 else
6330 intel_crtc->lowfreq_avail = false;
e2b78267 6331
8a654f3b 6332 intel_set_pipe_timings(intel_crtc);
5eddb70b 6333
ca3a0ff8 6334 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6335 intel_cpu_transcoder_set_m_n(intel_crtc,
6336 &intel_crtc->config.fdi_m_n);
6337 }
2c07245f 6338
6ff93609 6339 ironlake_set_pipeconf(crtc);
79e53945 6340
a1f9e77e
PZ
6341 /* Set up the display plane register */
6342 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6343 POSTING_READ(DSPCNTR(plane));
79e53945 6344
94352cf9 6345 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6346
1857e1da 6347 return ret;
79e53945
JB
6348}
6349
eb14cb74
VS
6350static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6351 struct intel_link_m_n *m_n)
6352{
6353 struct drm_device *dev = crtc->base.dev;
6354 struct drm_i915_private *dev_priv = dev->dev_private;
6355 enum pipe pipe = crtc->pipe;
6356
6357 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6358 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6359 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6360 & ~TU_SIZE_MASK;
6361 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6362 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6363 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6364}
6365
6366static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6367 enum transcoder transcoder,
6368 struct intel_link_m_n *m_n)
72419203
DV
6369{
6370 struct drm_device *dev = crtc->base.dev;
6371 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6372 enum pipe pipe = crtc->pipe;
72419203 6373
eb14cb74
VS
6374 if (INTEL_INFO(dev)->gen >= 5) {
6375 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6376 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6377 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6378 & ~TU_SIZE_MASK;
6379 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6380 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6381 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6382 } else {
6383 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6384 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6385 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6386 & ~TU_SIZE_MASK;
6387 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6388 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6389 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6390 }
6391}
6392
6393void intel_dp_get_m_n(struct intel_crtc *crtc,
6394 struct intel_crtc_config *pipe_config)
6395{
6396 if (crtc->config.has_pch_encoder)
6397 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6398 else
6399 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6400 &pipe_config->dp_m_n);
6401}
72419203 6402
eb14cb74
VS
6403static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6404 struct intel_crtc_config *pipe_config)
6405{
6406 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6407 &pipe_config->fdi_m_n);
72419203
DV
6408}
6409
2fa2fe9a
DV
6410static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6411 struct intel_crtc_config *pipe_config)
6412{
6413 struct drm_device *dev = crtc->base.dev;
6414 struct drm_i915_private *dev_priv = dev->dev_private;
6415 uint32_t tmp;
6416
6417 tmp = I915_READ(PF_CTL(crtc->pipe));
6418
6419 if (tmp & PF_ENABLE) {
fd4daa9c 6420 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6421 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6422 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6423
6424 /* We currently do not free assignements of panel fitters on
6425 * ivb/hsw (since we don't use the higher upscaling modes which
6426 * differentiates them) so just WARN about this case for now. */
6427 if (IS_GEN7(dev)) {
6428 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6429 PF_PIPE_SEL_IVB(crtc->pipe));
6430 }
2fa2fe9a 6431 }
79e53945
JB
6432}
6433
0e8ffe1b
DV
6434static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6435 struct intel_crtc_config *pipe_config)
6436{
6437 struct drm_device *dev = crtc->base.dev;
6438 struct drm_i915_private *dev_priv = dev->dev_private;
6439 uint32_t tmp;
6440
e143a21c 6441 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6442 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6443
0e8ffe1b
DV
6444 tmp = I915_READ(PIPECONF(crtc->pipe));
6445 if (!(tmp & PIPECONF_ENABLE))
6446 return false;
6447
42571aef
VS
6448 switch (tmp & PIPECONF_BPC_MASK) {
6449 case PIPECONF_6BPC:
6450 pipe_config->pipe_bpp = 18;
6451 break;
6452 case PIPECONF_8BPC:
6453 pipe_config->pipe_bpp = 24;
6454 break;
6455 case PIPECONF_10BPC:
6456 pipe_config->pipe_bpp = 30;
6457 break;
6458 case PIPECONF_12BPC:
6459 pipe_config->pipe_bpp = 36;
6460 break;
6461 default:
6462 break;
6463 }
6464
ab9412ba 6465 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
6466 struct intel_shared_dpll *pll;
6467
88adfff1
DV
6468 pipe_config->has_pch_encoder = true;
6469
627eb5a3
DV
6470 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6471 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6472 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
6473
6474 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 6475
c0d43d62 6476 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
6477 pipe_config->shared_dpll =
6478 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
6479 } else {
6480 tmp = I915_READ(PCH_DPLL_SEL);
6481 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6482 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6483 else
6484 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6485 }
66e985c0
DV
6486
6487 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6488
6489 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6490 &pipe_config->dpll_hw_state));
c93f54cf
DV
6491
6492 tmp = pipe_config->dpll_hw_state.dpll;
6493 pipe_config->pixel_multiplier =
6494 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6495 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
6496
6497 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
6498 } else {
6499 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
6500 }
6501
1bd1bd80
DV
6502 intel_get_pipe_timings(crtc, pipe_config);
6503
2fa2fe9a
DV
6504 ironlake_get_pfit_config(crtc, pipe_config);
6505
0e8ffe1b
DV
6506 return true;
6507}
6508
be256dc7
PZ
6509static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6510{
6511 struct drm_device *dev = dev_priv->dev;
6512 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6513 struct intel_crtc *crtc;
6514 unsigned long irqflags;
bd633a7c 6515 uint32_t val;
be256dc7
PZ
6516
6517 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
798183c5 6518 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
6519 pipe_name(crtc->pipe));
6520
6521 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6522 WARN(plls->spll_refcount, "SPLL enabled\n");
6523 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6524 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6525 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6526 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6527 "CPU PWM1 enabled\n");
6528 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6529 "CPU PWM2 enabled\n");
6530 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6531 "PCH PWM1 enabled\n");
6532 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6533 "Utility pin enabled\n");
6534 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6535
6536 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6537 val = I915_READ(DEIMR);
6806e63f 6538 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
be256dc7
PZ
6539 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6540 val = I915_READ(SDEIMR);
bd633a7c 6541 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
be256dc7
PZ
6542 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6543 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6544}
6545
6546/*
6547 * This function implements pieces of two sequences from BSpec:
6548 * - Sequence for display software to disable LCPLL
6549 * - Sequence for display software to allow package C8+
6550 * The steps implemented here are just the steps that actually touch the LCPLL
6551 * register. Callers should take care of disabling all the display engine
6552 * functions, doing the mode unset, fixing interrupts, etc.
6553 */
6ff58d53
PZ
6554static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6555 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
6556{
6557 uint32_t val;
6558
6559 assert_can_disable_lcpll(dev_priv);
6560
6561 val = I915_READ(LCPLL_CTL);
6562
6563 if (switch_to_fclk) {
6564 val |= LCPLL_CD_SOURCE_FCLK;
6565 I915_WRITE(LCPLL_CTL, val);
6566
6567 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6568 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6569 DRM_ERROR("Switching to FCLK failed\n");
6570
6571 val = I915_READ(LCPLL_CTL);
6572 }
6573
6574 val |= LCPLL_PLL_DISABLE;
6575 I915_WRITE(LCPLL_CTL, val);
6576 POSTING_READ(LCPLL_CTL);
6577
6578 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6579 DRM_ERROR("LCPLL still locked\n");
6580
6581 val = I915_READ(D_COMP);
6582 val |= D_COMP_COMP_DISABLE;
515b2392
PZ
6583 mutex_lock(&dev_priv->rps.hw_lock);
6584 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6585 DRM_ERROR("Failed to disable D_COMP\n");
6586 mutex_unlock(&dev_priv->rps.hw_lock);
be256dc7
PZ
6587 POSTING_READ(D_COMP);
6588 ndelay(100);
6589
6590 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6591 DRM_ERROR("D_COMP RCOMP still in progress\n");
6592
6593 if (allow_power_down) {
6594 val = I915_READ(LCPLL_CTL);
6595 val |= LCPLL_POWER_DOWN_ALLOW;
6596 I915_WRITE(LCPLL_CTL, val);
6597 POSTING_READ(LCPLL_CTL);
6598 }
6599}
6600
6601/*
6602 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6603 * source.
6604 */
6ff58d53 6605static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
6606{
6607 uint32_t val;
6608
6609 val = I915_READ(LCPLL_CTL);
6610
6611 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6612 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6613 return;
6614
215733fa
PZ
6615 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6616 * we'll hang the machine! */
0d9d349d 6617 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
215733fa 6618
be256dc7
PZ
6619 if (val & LCPLL_POWER_DOWN_ALLOW) {
6620 val &= ~LCPLL_POWER_DOWN_ALLOW;
6621 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 6622 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
6623 }
6624
6625 val = I915_READ(D_COMP);
6626 val |= D_COMP_COMP_FORCE;
6627 val &= ~D_COMP_COMP_DISABLE;
515b2392
PZ
6628 mutex_lock(&dev_priv->rps.hw_lock);
6629 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6630 DRM_ERROR("Failed to enable D_COMP\n");
6631 mutex_unlock(&dev_priv->rps.hw_lock);
35d8f2eb 6632 POSTING_READ(D_COMP);
be256dc7
PZ
6633
6634 val = I915_READ(LCPLL_CTL);
6635 val &= ~LCPLL_PLL_DISABLE;
6636 I915_WRITE(LCPLL_CTL, val);
6637
6638 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6639 DRM_ERROR("LCPLL not locked yet\n");
6640
6641 if (val & LCPLL_CD_SOURCE_FCLK) {
6642 val = I915_READ(LCPLL_CTL);
6643 val &= ~LCPLL_CD_SOURCE_FCLK;
6644 I915_WRITE(LCPLL_CTL, val);
6645
6646 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6647 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6648 DRM_ERROR("Switching back to LCPLL failed\n");
6649 }
215733fa 6650
0d9d349d 6651 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
be256dc7
PZ
6652}
6653
c67a470b
PZ
6654void hsw_enable_pc8_work(struct work_struct *__work)
6655{
6656 struct drm_i915_private *dev_priv =
6657 container_of(to_delayed_work(__work), struct drm_i915_private,
6658 pc8.enable_work);
6659 struct drm_device *dev = dev_priv->dev;
6660 uint32_t val;
6661
7125ecb8
PZ
6662 WARN_ON(!HAS_PC8(dev));
6663
c67a470b
PZ
6664 if (dev_priv->pc8.enabled)
6665 return;
6666
6667 DRM_DEBUG_KMS("Enabling package C8+\n");
6668
6669 dev_priv->pc8.enabled = true;
6670
6671 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6672 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6673 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6674 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6675 }
6676
6677 lpt_disable_clkout_dp(dev);
6678 hsw_pc8_disable_interrupts(dev);
6679 hsw_disable_lcpll(dev_priv, true, true);
8771a7f8
PZ
6680
6681 intel_runtime_pm_put(dev_priv);
c67a470b
PZ
6682}
6683
6684static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6685{
6686 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6687 WARN(dev_priv->pc8.disable_count < 1,
6688 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6689
6690 dev_priv->pc8.disable_count--;
6691 if (dev_priv->pc8.disable_count != 0)
6692 return;
6693
6694 schedule_delayed_work(&dev_priv->pc8.enable_work,
d330a953 6695 msecs_to_jiffies(i915.pc8_timeout));
c67a470b
PZ
6696}
6697
6698static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6699{
6700 struct drm_device *dev = dev_priv->dev;
6701 uint32_t val;
6702
6703 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6704 WARN(dev_priv->pc8.disable_count < 0,
6705 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6706
6707 dev_priv->pc8.disable_count++;
6708 if (dev_priv->pc8.disable_count != 1)
6709 return;
6710
7125ecb8
PZ
6711 WARN_ON(!HAS_PC8(dev));
6712
c67a470b
PZ
6713 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6714 if (!dev_priv->pc8.enabled)
6715 return;
6716
6717 DRM_DEBUG_KMS("Disabling package C8+\n");
6718
8771a7f8
PZ
6719 intel_runtime_pm_get(dev_priv);
6720
c67a470b
PZ
6721 hsw_restore_lcpll(dev_priv);
6722 hsw_pc8_restore_interrupts(dev);
6723 lpt_init_pch_refclk(dev);
6724
6725 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6726 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6727 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6728 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6729 }
6730
6731 intel_prepare_ddi(dev);
6732 i915_gem_init_swizzling(dev);
6733 mutex_lock(&dev_priv->rps.hw_lock);
6734 gen6_update_ring_freq(dev);
6735 mutex_unlock(&dev_priv->rps.hw_lock);
6736 dev_priv->pc8.enabled = false;
6737}
6738
6739void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6740{
7c6c2652
CW
6741 if (!HAS_PC8(dev_priv->dev))
6742 return;
6743
c67a470b
PZ
6744 mutex_lock(&dev_priv->pc8.lock);
6745 __hsw_enable_package_c8(dev_priv);
6746 mutex_unlock(&dev_priv->pc8.lock);
6747}
6748
6749void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6750{
7c6c2652
CW
6751 if (!HAS_PC8(dev_priv->dev))
6752 return;
6753
c67a470b
PZ
6754 mutex_lock(&dev_priv->pc8.lock);
6755 __hsw_disable_package_c8(dev_priv);
6756 mutex_unlock(&dev_priv->pc8.lock);
6757}
6758
6759static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6760{
6761 struct drm_device *dev = dev_priv->dev;
6762 struct intel_crtc *crtc;
6763 uint32_t val;
6764
6765 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6766 if (crtc->base.enabled)
6767 return false;
6768
6769 /* This case is still possible since we have the i915.disable_power_well
6770 * parameter and also the KVMr or something else might be requesting the
6771 * power well. */
6772 val = I915_READ(HSW_PWR_WELL_DRIVER);
6773 if (val != 0) {
6774 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6775 return false;
6776 }
6777
6778 return true;
6779}
6780
6781/* Since we're called from modeset_global_resources there's no way to
6782 * symmetrically increase and decrease the refcount, so we use
6783 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6784 * or not.
6785 */
6786static void hsw_update_package_c8(struct drm_device *dev)
6787{
6788 struct drm_i915_private *dev_priv = dev->dev_private;
6789 bool allow;
6790
7c6c2652
CW
6791 if (!HAS_PC8(dev_priv->dev))
6792 return;
6793
d330a953 6794 if (!i915.enable_pc8)
c67a470b
PZ
6795 return;
6796
6797 mutex_lock(&dev_priv->pc8.lock);
6798
6799 allow = hsw_can_enable_package_c8(dev_priv);
6800
6801 if (allow == dev_priv->pc8.requirements_met)
6802 goto done;
6803
6804 dev_priv->pc8.requirements_met = allow;
6805
6806 if (allow)
6807 __hsw_enable_package_c8(dev_priv);
6808 else
6809 __hsw_disable_package_c8(dev_priv);
6810
6811done:
6812 mutex_unlock(&dev_priv->pc8.lock);
6813}
6814
6815static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6816{
7c6c2652
CW
6817 if (!HAS_PC8(dev_priv->dev))
6818 return;
6819
3458122e 6820 mutex_lock(&dev_priv->pc8.lock);
c67a470b
PZ
6821 if (!dev_priv->pc8.gpu_idle) {
6822 dev_priv->pc8.gpu_idle = true;
3458122e 6823 __hsw_enable_package_c8(dev_priv);
c67a470b 6824 }
3458122e 6825 mutex_unlock(&dev_priv->pc8.lock);
c67a470b
PZ
6826}
6827
6828static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6829{
7c6c2652
CW
6830 if (!HAS_PC8(dev_priv->dev))
6831 return;
6832
3458122e 6833 mutex_lock(&dev_priv->pc8.lock);
c67a470b
PZ
6834 if (dev_priv->pc8.gpu_idle) {
6835 dev_priv->pc8.gpu_idle = false;
3458122e 6836 __hsw_disable_package_c8(dev_priv);
c67a470b 6837 }
3458122e 6838 mutex_unlock(&dev_priv->pc8.lock);
be256dc7
PZ
6839}
6840
6efdf354
ID
6841#define for_each_power_domain(domain, mask) \
6842 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6843 if ((1 << (domain)) & (mask))
6844
6845static unsigned long get_pipe_power_domains(struct drm_device *dev,
6846 enum pipe pipe, bool pfit_enabled)
6847{
6848 unsigned long mask;
6849 enum transcoder transcoder;
6850
6851 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6852
6853 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6854 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6855 if (pfit_enabled)
6856 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6857
6858 return mask;
6859}
6860
baa70707
ID
6861void intel_display_set_init_power(struct drm_device *dev, bool enable)
6862{
6863 struct drm_i915_private *dev_priv = dev->dev_private;
6864
6865 if (dev_priv->power_domains.init_power_on == enable)
6866 return;
6867
6868 if (enable)
6869 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6870 else
6871 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6872
6873 dev_priv->power_domains.init_power_on = enable;
6874}
6875
4f074129 6876static void modeset_update_power_wells(struct drm_device *dev)
d6dd9eb1 6877{
6efdf354 6878 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
d6dd9eb1 6879 struct intel_crtc *crtc;
d6dd9eb1 6880
6efdf354
ID
6881 /*
6882 * First get all needed power domains, then put all unneeded, to avoid
6883 * any unnecessary toggling of the power wells.
6884 */
d6dd9eb1 6885 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6efdf354
ID
6886 enum intel_display_power_domain domain;
6887
e7a639c4
DV
6888 if (!crtc->base.enabled)
6889 continue;
d6dd9eb1 6890
6efdf354
ID
6891 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6892 crtc->pipe,
6893 crtc->config.pch_pfit.enabled);
6894
6895 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6896 intel_display_power_get(dev, domain);
d6dd9eb1
DV
6897 }
6898
6efdf354
ID
6899 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6900 enum intel_display_power_domain domain;
6901
6902 for_each_power_domain(domain, crtc->enabled_power_domains)
6903 intel_display_power_put(dev, domain);
6904
6905 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6906 }
baa70707
ID
6907
6908 intel_display_set_init_power(dev, false);
4f074129 6909}
c67a470b 6910
4f074129
ID
6911static void haswell_modeset_global_resources(struct drm_device *dev)
6912{
6913 modeset_update_power_wells(dev);
c67a470b 6914 hsw_update_package_c8(dev);
d6dd9eb1
DV
6915}
6916
09b4ddf9 6917static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
6918 int x, int y,
6919 struct drm_framebuffer *fb)
6920{
6921 struct drm_device *dev = crtc->dev;
6922 struct drm_i915_private *dev_priv = dev->dev_private;
6923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 6924 int plane = intel_crtc->plane;
09b4ddf9 6925 int ret;
09b4ddf9 6926
566b734a 6927 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 6928 return -EINVAL;
566b734a 6929 intel_ddi_pll_enable(intel_crtc);
6441ab5f 6930
03afc4a2
DV
6931 if (intel_crtc->config.has_dp_encoder)
6932 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
6933
6934 intel_crtc->lowfreq_avail = false;
09b4ddf9 6935
8a654f3b 6936 intel_set_pipe_timings(intel_crtc);
09b4ddf9 6937
ca3a0ff8 6938 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6939 intel_cpu_transcoder_set_m_n(intel_crtc,
6940 &intel_crtc->config.fdi_m_n);
6941 }
09b4ddf9 6942
6ff93609 6943 haswell_set_pipeconf(crtc);
09b4ddf9 6944
50f3b016 6945 intel_set_pipe_csc(crtc);
86d3efce 6946
09b4ddf9 6947 /* Set up the display plane register */
86d3efce 6948 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
6949 POSTING_READ(DSPCNTR(plane));
6950
6951 ret = intel_pipe_set_base(crtc, x, y, fb);
6952
1f803ee5 6953 return ret;
79e53945
JB
6954}
6955
0e8ffe1b
DV
6956static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6957 struct intel_crtc_config *pipe_config)
6958{
6959 struct drm_device *dev = crtc->base.dev;
6960 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 6961 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
6962 uint32_t tmp;
6963
e143a21c 6964 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
6965 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6966
eccb140b
DV
6967 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6968 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6969 enum pipe trans_edp_pipe;
6970 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6971 default:
6972 WARN(1, "unknown pipe linked to edp transcoder\n");
6973 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6974 case TRANS_DDI_EDP_INPUT_A_ON:
6975 trans_edp_pipe = PIPE_A;
6976 break;
6977 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6978 trans_edp_pipe = PIPE_B;
6979 break;
6980 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6981 trans_edp_pipe = PIPE_C;
6982 break;
6983 }
6984
6985 if (trans_edp_pipe == crtc->pipe)
6986 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6987 }
6988
b97186f0 6989 if (!intel_display_power_enabled(dev,
eccb140b 6990 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
6991 return false;
6992
eccb140b 6993 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
6994 if (!(tmp & PIPECONF_ENABLE))
6995 return false;
6996
88adfff1 6997 /*
f196e6be 6998 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
6999 * DDI E. So just check whether this pipe is wired to DDI E and whether
7000 * the PCH transcoder is on.
7001 */
eccb140b 7002 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7003 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7004 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7005 pipe_config->has_pch_encoder = true;
7006
627eb5a3
DV
7007 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7008 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7009 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7010
7011 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7012 }
7013
1bd1bd80
DV
7014 intel_get_pipe_timings(crtc, pipe_config);
7015
2fa2fe9a
DV
7016 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
7017 if (intel_display_power_enabled(dev, pfit_domain))
7018 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7019
e59150dc
JB
7020 if (IS_HASWELL(dev))
7021 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7022 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7023
6c49f241
DV
7024 pipe_config->pixel_multiplier = 1;
7025
0e8ffe1b
DV
7026 return true;
7027}
7028
f564048e 7029static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7030 int x, int y,
94352cf9 7031 struct drm_framebuffer *fb)
f564048e
EA
7032{
7033 struct drm_device *dev = crtc->dev;
7034 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7035 struct intel_encoder *encoder;
0b701d27 7036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7037 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
0b701d27 7038 int pipe = intel_crtc->pipe;
f564048e
EA
7039 int ret;
7040
0b701d27 7041 drm_vblank_pre_modeset(dev, pipe);
7662c8bd 7042
b8cecdf5
DV
7043 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7044
79e53945 7045 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 7046
9256aa19
DV
7047 if (ret != 0)
7048 return ret;
7049
7050 for_each_encoder_on_crtc(dev, crtc, encoder) {
7051 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7052 encoder->base.base.id,
7053 drm_get_encoder_name(&encoder->base),
7054 mode->base.id, mode->name);
36f2d1f1 7055 encoder->mode_set(encoder);
9256aa19
DV
7056 }
7057
7058 return 0;
79e53945
JB
7059}
7060
1a91510d
JN
7061static struct {
7062 int clock;
7063 u32 config;
7064} hdmi_audio_clock[] = {
7065 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7066 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7067 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7068 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7069 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7070 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7071 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7072 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7073 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7074 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7075};
7076
7077/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7078static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7079{
7080 int i;
7081
7082 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7083 if (mode->clock == hdmi_audio_clock[i].clock)
7084 break;
7085 }
7086
7087 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7088 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7089 i = 1;
7090 }
7091
7092 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7093 hdmi_audio_clock[i].clock,
7094 hdmi_audio_clock[i].config);
7095
7096 return hdmi_audio_clock[i].config;
7097}
7098
3a9627f4
WF
7099static bool intel_eld_uptodate(struct drm_connector *connector,
7100 int reg_eldv, uint32_t bits_eldv,
7101 int reg_elda, uint32_t bits_elda,
7102 int reg_edid)
7103{
7104 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7105 uint8_t *eld = connector->eld;
7106 uint32_t i;
7107
7108 i = I915_READ(reg_eldv);
7109 i &= bits_eldv;
7110
7111 if (!eld[0])
7112 return !i;
7113
7114 if (!i)
7115 return false;
7116
7117 i = I915_READ(reg_elda);
7118 i &= ~bits_elda;
7119 I915_WRITE(reg_elda, i);
7120
7121 for (i = 0; i < eld[2]; i++)
7122 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7123 return false;
7124
7125 return true;
7126}
7127
e0dac65e 7128static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7129 struct drm_crtc *crtc,
7130 struct drm_display_mode *mode)
e0dac65e
WF
7131{
7132 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7133 uint8_t *eld = connector->eld;
7134 uint32_t eldv;
7135 uint32_t len;
7136 uint32_t i;
7137
7138 i = I915_READ(G4X_AUD_VID_DID);
7139
7140 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7141 eldv = G4X_ELDV_DEVCL_DEVBLC;
7142 else
7143 eldv = G4X_ELDV_DEVCTG;
7144
3a9627f4
WF
7145 if (intel_eld_uptodate(connector,
7146 G4X_AUD_CNTL_ST, eldv,
7147 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7148 G4X_HDMIW_HDMIEDID))
7149 return;
7150
e0dac65e
WF
7151 i = I915_READ(G4X_AUD_CNTL_ST);
7152 i &= ~(eldv | G4X_ELD_ADDR);
7153 len = (i >> 9) & 0x1f; /* ELD buffer size */
7154 I915_WRITE(G4X_AUD_CNTL_ST, i);
7155
7156 if (!eld[0])
7157 return;
7158
7159 len = min_t(uint8_t, eld[2], len);
7160 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7161 for (i = 0; i < len; i++)
7162 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7163
7164 i = I915_READ(G4X_AUD_CNTL_ST);
7165 i |= eldv;
7166 I915_WRITE(G4X_AUD_CNTL_ST, i);
7167}
7168
83358c85 7169static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7170 struct drm_crtc *crtc,
7171 struct drm_display_mode *mode)
83358c85
WX
7172{
7173 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7174 uint8_t *eld = connector->eld;
7175 struct drm_device *dev = crtc->dev;
7b9f35a6 7176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7177 uint32_t eldv;
7178 uint32_t i;
7179 int len;
7180 int pipe = to_intel_crtc(crtc)->pipe;
7181 int tmp;
7182
7183 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7184 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7185 int aud_config = HSW_AUD_CFG(pipe);
7186 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7187
7188
7189 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7190
7191 /* Audio output enable */
7192 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7193 tmp = I915_READ(aud_cntrl_st2);
7194 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7195 I915_WRITE(aud_cntrl_st2, tmp);
7196
7197 /* Wait for 1 vertical blank */
7198 intel_wait_for_vblank(dev, pipe);
7199
7200 /* Set ELD valid state */
7201 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7202 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7203 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7204 I915_WRITE(aud_cntrl_st2, tmp);
7205 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7206 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7207
7208 /* Enable HDMI mode */
7209 tmp = I915_READ(aud_config);
7e7cb34f 7210 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7211 /* clear N_programing_enable and N_value_index */
7212 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7213 I915_WRITE(aud_config, tmp);
7214
7215 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7216
7217 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7218 intel_crtc->eld_vld = true;
83358c85
WX
7219
7220 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7221 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7222 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7223 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7224 } else {
7225 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7226 }
83358c85
WX
7227
7228 if (intel_eld_uptodate(connector,
7229 aud_cntrl_st2, eldv,
7230 aud_cntl_st, IBX_ELD_ADDRESS,
7231 hdmiw_hdmiedid))
7232 return;
7233
7234 i = I915_READ(aud_cntrl_st2);
7235 i &= ~eldv;
7236 I915_WRITE(aud_cntrl_st2, i);
7237
7238 if (!eld[0])
7239 return;
7240
7241 i = I915_READ(aud_cntl_st);
7242 i &= ~IBX_ELD_ADDRESS;
7243 I915_WRITE(aud_cntl_st, i);
7244 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7245 DRM_DEBUG_DRIVER("port num:%d\n", i);
7246
7247 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7248 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7249 for (i = 0; i < len; i++)
7250 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7251
7252 i = I915_READ(aud_cntrl_st2);
7253 i |= eldv;
7254 I915_WRITE(aud_cntrl_st2, i);
7255
7256}
7257
e0dac65e 7258static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7259 struct drm_crtc *crtc,
7260 struct drm_display_mode *mode)
e0dac65e
WF
7261{
7262 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7263 uint8_t *eld = connector->eld;
7264 uint32_t eldv;
7265 uint32_t i;
7266 int len;
7267 int hdmiw_hdmiedid;
b6daa025 7268 int aud_config;
e0dac65e
WF
7269 int aud_cntl_st;
7270 int aud_cntrl_st2;
9b138a83 7271 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7272
b3f33cbf 7273 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7274 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7275 aud_config = IBX_AUD_CFG(pipe);
7276 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7277 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7278 } else if (IS_VALLEYVIEW(connector->dev)) {
7279 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7280 aud_config = VLV_AUD_CFG(pipe);
7281 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7282 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7283 } else {
9b138a83
WX
7284 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7285 aud_config = CPT_AUD_CFG(pipe);
7286 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7287 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7288 }
7289
9b138a83 7290 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7291
9ca2fe73
ML
7292 if (IS_VALLEYVIEW(connector->dev)) {
7293 struct intel_encoder *intel_encoder;
7294 struct intel_digital_port *intel_dig_port;
7295
7296 intel_encoder = intel_attached_encoder(connector);
7297 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7298 i = intel_dig_port->port;
7299 } else {
7300 i = I915_READ(aud_cntl_st);
7301 i = (i >> 29) & DIP_PORT_SEL_MASK;
7302 /* DIP_Port_Select, 0x1 = PortB */
7303 }
7304
e0dac65e
WF
7305 if (!i) {
7306 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7307 /* operate blindly on all ports */
1202b4c6
WF
7308 eldv = IBX_ELD_VALIDB;
7309 eldv |= IBX_ELD_VALIDB << 4;
7310 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7311 } else {
2582a850 7312 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7313 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7314 }
7315
3a9627f4
WF
7316 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7317 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7318 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7319 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7320 } else {
7321 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7322 }
e0dac65e 7323
3a9627f4
WF
7324 if (intel_eld_uptodate(connector,
7325 aud_cntrl_st2, eldv,
7326 aud_cntl_st, IBX_ELD_ADDRESS,
7327 hdmiw_hdmiedid))
7328 return;
7329
e0dac65e
WF
7330 i = I915_READ(aud_cntrl_st2);
7331 i &= ~eldv;
7332 I915_WRITE(aud_cntrl_st2, i);
7333
7334 if (!eld[0])
7335 return;
7336
e0dac65e 7337 i = I915_READ(aud_cntl_st);
1202b4c6 7338 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7339 I915_WRITE(aud_cntl_st, i);
7340
7341 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7342 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7343 for (i = 0; i < len; i++)
7344 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7345
7346 i = I915_READ(aud_cntrl_st2);
7347 i |= eldv;
7348 I915_WRITE(aud_cntrl_st2, i);
7349}
7350
7351void intel_write_eld(struct drm_encoder *encoder,
7352 struct drm_display_mode *mode)
7353{
7354 struct drm_crtc *crtc = encoder->crtc;
7355 struct drm_connector *connector;
7356 struct drm_device *dev = encoder->dev;
7357 struct drm_i915_private *dev_priv = dev->dev_private;
7358
7359 connector = drm_select_eld(encoder, mode);
7360 if (!connector)
7361 return;
7362
7363 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7364 connector->base.id,
7365 drm_get_connector_name(connector),
7366 connector->encoder->base.id,
7367 drm_get_encoder_name(connector->encoder));
7368
7369 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7370
7371 if (dev_priv->display.write_eld)
34427052 7372 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7373}
7374
560b85bb
CW
7375static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7376{
7377 struct drm_device *dev = crtc->dev;
7378 struct drm_i915_private *dev_priv = dev->dev_private;
7379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7380 bool visible = base != 0;
7381 u32 cntl;
7382
7383 if (intel_crtc->cursor_visible == visible)
7384 return;
7385
9db4a9c7 7386 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7387 if (visible) {
7388 /* On these chipsets we can only modify the base whilst
7389 * the cursor is disabled.
7390 */
9db4a9c7 7391 I915_WRITE(_CURABASE, base);
560b85bb
CW
7392
7393 cntl &= ~(CURSOR_FORMAT_MASK);
7394 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7395 cntl |= CURSOR_ENABLE |
7396 CURSOR_GAMMA_ENABLE |
7397 CURSOR_FORMAT_ARGB;
7398 } else
7399 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7400 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7401
7402 intel_crtc->cursor_visible = visible;
7403}
7404
7405static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7406{
7407 struct drm_device *dev = crtc->dev;
7408 struct drm_i915_private *dev_priv = dev->dev_private;
7409 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7410 int pipe = intel_crtc->pipe;
7411 bool visible = base != 0;
7412
7413 if (intel_crtc->cursor_visible != visible) {
548f245b 7414 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7415 if (base) {
7416 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7417 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7418 cntl |= pipe << 28; /* Connect to correct pipe */
7419 } else {
7420 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7421 cntl |= CURSOR_MODE_DISABLE;
7422 }
9db4a9c7 7423 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7424
7425 intel_crtc->cursor_visible = visible;
7426 }
7427 /* and commit changes on next vblank */
b2ea8ef5 7428 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7429 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7430 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7431}
7432
65a21cd6
JB
7433static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7434{
7435 struct drm_device *dev = crtc->dev;
7436 struct drm_i915_private *dev_priv = dev->dev_private;
7437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7438 int pipe = intel_crtc->pipe;
7439 bool visible = base != 0;
7440
7441 if (intel_crtc->cursor_visible != visible) {
7442 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7443 if (base) {
7444 cntl &= ~CURSOR_MODE;
7445 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7446 } else {
7447 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7448 cntl |= CURSOR_MODE_DISABLE;
7449 }
6bbfa1c5 7450 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7451 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7452 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7453 }
65a21cd6
JB
7454 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7455
7456 intel_crtc->cursor_visible = visible;
7457 }
7458 /* and commit changes on next vblank */
b2ea8ef5 7459 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7460 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7461 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7462}
7463
cda4b7d3 7464/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7465static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7466 bool on)
cda4b7d3
CW
7467{
7468 struct drm_device *dev = crtc->dev;
7469 struct drm_i915_private *dev_priv = dev->dev_private;
7470 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7471 int pipe = intel_crtc->pipe;
7472 int x = intel_crtc->cursor_x;
7473 int y = intel_crtc->cursor_y;
d6e4db15 7474 u32 base = 0, pos = 0;
cda4b7d3
CW
7475 bool visible;
7476
d6e4db15 7477 if (on)
cda4b7d3 7478 base = intel_crtc->cursor_addr;
cda4b7d3 7479
d6e4db15
VS
7480 if (x >= intel_crtc->config.pipe_src_w)
7481 base = 0;
7482
7483 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7484 base = 0;
7485
7486 if (x < 0) {
efc9064e 7487 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7488 base = 0;
7489
7490 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7491 x = -x;
7492 }
7493 pos |= x << CURSOR_X_SHIFT;
7494
7495 if (y < 0) {
efc9064e 7496 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7497 base = 0;
7498
7499 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7500 y = -y;
7501 }
7502 pos |= y << CURSOR_Y_SHIFT;
7503
7504 visible = base != 0;
560b85bb 7505 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7506 return;
7507
b3dc685e 7508 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7509 I915_WRITE(CURPOS_IVB(pipe), pos);
7510 ivb_update_cursor(crtc, base);
7511 } else {
7512 I915_WRITE(CURPOS(pipe), pos);
7513 if (IS_845G(dev) || IS_I865G(dev))
7514 i845_update_cursor(crtc, base);
7515 else
7516 i9xx_update_cursor(crtc, base);
7517 }
cda4b7d3
CW
7518}
7519
79e53945 7520static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7521 struct drm_file *file,
79e53945
JB
7522 uint32_t handle,
7523 uint32_t width, uint32_t height)
7524{
7525 struct drm_device *dev = crtc->dev;
7526 struct drm_i915_private *dev_priv = dev->dev_private;
7527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7528 struct drm_i915_gem_object *obj;
cda4b7d3 7529 uint32_t addr;
3f8bc370 7530 int ret;
79e53945 7531
79e53945
JB
7532 /* if we want to turn off the cursor ignore width and height */
7533 if (!handle) {
28c97730 7534 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 7535 addr = 0;
05394f39 7536 obj = NULL;
5004417d 7537 mutex_lock(&dev->struct_mutex);
3f8bc370 7538 goto finish;
79e53945
JB
7539 }
7540
7541 /* Currently we only support 64x64 cursors */
7542 if (width != 64 || height != 64) {
7543 DRM_ERROR("we currently only support 64x64 cursors\n");
7544 return -EINVAL;
7545 }
7546
05394f39 7547 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 7548 if (&obj->base == NULL)
79e53945
JB
7549 return -ENOENT;
7550
05394f39 7551 if (obj->base.size < width * height * 4) {
3b25b31f 7552 DRM_DEBUG_KMS("buffer is to small\n");
34b8686e
DA
7553 ret = -ENOMEM;
7554 goto fail;
79e53945
JB
7555 }
7556
71acb5eb 7557 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 7558 mutex_lock(&dev->struct_mutex);
3d13ef2e 7559 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
7560 unsigned alignment;
7561
d9e86c0e 7562 if (obj->tiling_mode) {
3b25b31f 7563 DRM_DEBUG_KMS("cursor cannot be tiled\n");
d9e86c0e
CW
7564 ret = -EINVAL;
7565 goto fail_locked;
7566 }
7567
693db184
CW
7568 /* Note that the w/a also requires 2 PTE of padding following
7569 * the bo. We currently fill all unused PTE with the shadow
7570 * page and so we should always have valid PTE following the
7571 * cursor preventing the VT-d warning.
7572 */
7573 alignment = 0;
7574 if (need_vtd_wa(dev))
7575 alignment = 64*1024;
7576
7577 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 7578 if (ret) {
3b25b31f 7579 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
2da3b9b9 7580 goto fail_locked;
e7b526bb
CW
7581 }
7582
d9e86c0e
CW
7583 ret = i915_gem_object_put_fence(obj);
7584 if (ret) {
3b25b31f 7585 DRM_DEBUG_KMS("failed to release fence for cursor");
d9e86c0e
CW
7586 goto fail_unpin;
7587 }
7588
f343c5f6 7589 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 7590 } else {
6eeefaf3 7591 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 7592 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
7593 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7594 align);
71acb5eb 7595 if (ret) {
3b25b31f 7596 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 7597 goto fail_locked;
71acb5eb 7598 }
05394f39 7599 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
7600 }
7601
a6c45cf0 7602 if (IS_GEN2(dev))
14b60391
JB
7603 I915_WRITE(CURSIZE, (height << 12) | width);
7604
3f8bc370 7605 finish:
3f8bc370 7606 if (intel_crtc->cursor_bo) {
3d13ef2e 7607 if (INTEL_INFO(dev)->cursor_needs_physical) {
05394f39 7608 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
7609 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7610 } else
cc98b413 7611 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 7612 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 7613 }
80824003 7614
7f9872e0 7615 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
7616
7617 intel_crtc->cursor_addr = addr;
05394f39 7618 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
7619 intel_crtc->cursor_width = width;
7620 intel_crtc->cursor_height = height;
7621
f2f5f771
VS
7622 if (intel_crtc->active)
7623 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
3f8bc370 7624
79e53945 7625 return 0;
e7b526bb 7626fail_unpin:
cc98b413 7627 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 7628fail_locked:
34b8686e 7629 mutex_unlock(&dev->struct_mutex);
bc9025bd 7630fail:
05394f39 7631 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 7632 return ret;
79e53945
JB
7633}
7634
7635static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7636{
79e53945 7637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7638
92e76c8c
VS
7639 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7640 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 7641
f2f5f771
VS
7642 if (intel_crtc->active)
7643 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
7644
7645 return 0;
b8c00ac5
DA
7646}
7647
79e53945 7648static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 7649 u16 *blue, uint32_t start, uint32_t size)
79e53945 7650{
7203425a 7651 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 7652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7653
7203425a 7654 for (i = start; i < end; i++) {
79e53945
JB
7655 intel_crtc->lut_r[i] = red[i] >> 8;
7656 intel_crtc->lut_g[i] = green[i] >> 8;
7657 intel_crtc->lut_b[i] = blue[i] >> 8;
7658 }
7659
7660 intel_crtc_load_lut(crtc);
7661}
7662
79e53945
JB
7663/* VESA 640x480x72Hz mode to set on the pipe */
7664static struct drm_display_mode load_detect_mode = {
7665 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7666 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7667};
7668
a8bb6818
DV
7669struct drm_framebuffer *
7670__intel_framebuffer_create(struct drm_device *dev,
7671 struct drm_mode_fb_cmd2 *mode_cmd,
7672 struct drm_i915_gem_object *obj)
d2dff872
CW
7673{
7674 struct intel_framebuffer *intel_fb;
7675 int ret;
7676
7677 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7678 if (!intel_fb) {
7679 drm_gem_object_unreference_unlocked(&obj->base);
7680 return ERR_PTR(-ENOMEM);
7681 }
7682
7683 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
7684 if (ret)
7685 goto err;
d2dff872
CW
7686
7687 return &intel_fb->base;
dd4916c5
DV
7688err:
7689 drm_gem_object_unreference_unlocked(&obj->base);
7690 kfree(intel_fb);
7691
7692 return ERR_PTR(ret);
d2dff872
CW
7693}
7694
a8bb6818
DV
7695struct drm_framebuffer *
7696intel_framebuffer_create(struct drm_device *dev,
7697 struct drm_mode_fb_cmd2 *mode_cmd,
7698 struct drm_i915_gem_object *obj)
7699{
7700 struct drm_framebuffer *fb;
7701 int ret;
7702
7703 ret = i915_mutex_lock_interruptible(dev);
7704 if (ret)
7705 return ERR_PTR(ret);
7706 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7707 mutex_unlock(&dev->struct_mutex);
7708
7709 return fb;
7710}
7711
d2dff872
CW
7712static u32
7713intel_framebuffer_pitch_for_width(int width, int bpp)
7714{
7715 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7716 return ALIGN(pitch, 64);
7717}
7718
7719static u32
7720intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7721{
7722 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7723 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7724}
7725
7726static struct drm_framebuffer *
7727intel_framebuffer_create_for_mode(struct drm_device *dev,
7728 struct drm_display_mode *mode,
7729 int depth, int bpp)
7730{
7731 struct drm_i915_gem_object *obj;
0fed39bd 7732 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
7733
7734 obj = i915_gem_alloc_object(dev,
7735 intel_framebuffer_size_for_mode(mode, bpp));
7736 if (obj == NULL)
7737 return ERR_PTR(-ENOMEM);
7738
7739 mode_cmd.width = mode->hdisplay;
7740 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
7741 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7742 bpp);
5ca0c34a 7743 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
7744
7745 return intel_framebuffer_create(dev, &mode_cmd, obj);
7746}
7747
7748static struct drm_framebuffer *
7749mode_fits_in_fbdev(struct drm_device *dev,
7750 struct drm_display_mode *mode)
7751{
4520f53a 7752#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
7753 struct drm_i915_private *dev_priv = dev->dev_private;
7754 struct drm_i915_gem_object *obj;
7755 struct drm_framebuffer *fb;
7756
4c0e5528 7757 if (!dev_priv->fbdev)
d2dff872
CW
7758 return NULL;
7759
4c0e5528 7760 if (!dev_priv->fbdev->fb)
d2dff872
CW
7761 return NULL;
7762
4c0e5528
DV
7763 obj = dev_priv->fbdev->fb->obj;
7764 BUG_ON(!obj);
7765
8bcd4553 7766 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
7767 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7768 fb->bits_per_pixel))
d2dff872
CW
7769 return NULL;
7770
01f2c773 7771 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
7772 return NULL;
7773
7774 return fb;
4520f53a
DV
7775#else
7776 return NULL;
7777#endif
d2dff872
CW
7778}
7779
d2434ab7 7780bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 7781 struct drm_display_mode *mode,
8261b191 7782 struct intel_load_detect_pipe *old)
79e53945
JB
7783{
7784 struct intel_crtc *intel_crtc;
d2434ab7
DV
7785 struct intel_encoder *intel_encoder =
7786 intel_attached_encoder(connector);
79e53945 7787 struct drm_crtc *possible_crtc;
4ef69c7a 7788 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
7789 struct drm_crtc *crtc = NULL;
7790 struct drm_device *dev = encoder->dev;
94352cf9 7791 struct drm_framebuffer *fb;
79e53945
JB
7792 int i = -1;
7793
d2dff872
CW
7794 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7795 connector->base.id, drm_get_connector_name(connector),
7796 encoder->base.id, drm_get_encoder_name(encoder));
7797
79e53945
JB
7798 /*
7799 * Algorithm gets a little messy:
7a5e4805 7800 *
79e53945
JB
7801 * - if the connector already has an assigned crtc, use it (but make
7802 * sure it's on first)
7a5e4805 7803 *
79e53945
JB
7804 * - try to find the first unused crtc that can drive this connector,
7805 * and use that if we find one
79e53945
JB
7806 */
7807
7808 /* See if we already have a CRTC for this connector */
7809 if (encoder->crtc) {
7810 crtc = encoder->crtc;
8261b191 7811
7b24056b
DV
7812 mutex_lock(&crtc->mutex);
7813
24218aac 7814 old->dpms_mode = connector->dpms;
8261b191
CW
7815 old->load_detect_temp = false;
7816
7817 /* Make sure the crtc and connector are running */
24218aac
DV
7818 if (connector->dpms != DRM_MODE_DPMS_ON)
7819 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 7820
7173188d 7821 return true;
79e53945
JB
7822 }
7823
7824 /* Find an unused one (if possible) */
7825 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7826 i++;
7827 if (!(encoder->possible_crtcs & (1 << i)))
7828 continue;
7829 if (!possible_crtc->enabled) {
7830 crtc = possible_crtc;
7831 break;
7832 }
79e53945
JB
7833 }
7834
7835 /*
7836 * If we didn't find an unused CRTC, don't use any.
7837 */
7838 if (!crtc) {
7173188d
CW
7839 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7840 return false;
79e53945
JB
7841 }
7842
7b24056b 7843 mutex_lock(&crtc->mutex);
fc303101
DV
7844 intel_encoder->new_crtc = to_intel_crtc(crtc);
7845 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
7846
7847 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
7848 intel_crtc->new_enabled = true;
7849 intel_crtc->new_config = &intel_crtc->config;
24218aac 7850 old->dpms_mode = connector->dpms;
8261b191 7851 old->load_detect_temp = true;
d2dff872 7852 old->release_fb = NULL;
79e53945 7853
6492711d
CW
7854 if (!mode)
7855 mode = &load_detect_mode;
79e53945 7856
d2dff872
CW
7857 /* We need a framebuffer large enough to accommodate all accesses
7858 * that the plane may generate whilst we perform load detection.
7859 * We can not rely on the fbcon either being present (we get called
7860 * during its initialisation to detect all boot displays, or it may
7861 * not even exist) or that it is large enough to satisfy the
7862 * requested mode.
7863 */
94352cf9
DV
7864 fb = mode_fits_in_fbdev(dev, mode);
7865 if (fb == NULL) {
d2dff872 7866 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
7867 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7868 old->release_fb = fb;
d2dff872
CW
7869 } else
7870 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 7871 if (IS_ERR(fb)) {
d2dff872 7872 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 7873 goto fail;
79e53945 7874 }
79e53945 7875
c0c36b94 7876 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 7877 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
7878 if (old->release_fb)
7879 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 7880 goto fail;
79e53945 7881 }
7173188d 7882
79e53945 7883 /* let the connector get through one full cycle before testing */
9d0498a2 7884 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 7885 return true;
412b61d8
VS
7886
7887 fail:
7888 intel_crtc->new_enabled = crtc->enabled;
7889 if (intel_crtc->new_enabled)
7890 intel_crtc->new_config = &intel_crtc->config;
7891 else
7892 intel_crtc->new_config = NULL;
7893 mutex_unlock(&crtc->mutex);
7894 return false;
79e53945
JB
7895}
7896
d2434ab7 7897void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 7898 struct intel_load_detect_pipe *old)
79e53945 7899{
d2434ab7
DV
7900 struct intel_encoder *intel_encoder =
7901 intel_attached_encoder(connector);
4ef69c7a 7902 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 7903 struct drm_crtc *crtc = encoder->crtc;
412b61d8 7904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7905
d2dff872
CW
7906 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7907 connector->base.id, drm_get_connector_name(connector),
7908 encoder->base.id, drm_get_encoder_name(encoder));
7909
8261b191 7910 if (old->load_detect_temp) {
fc303101
DV
7911 to_intel_connector(connector)->new_encoder = NULL;
7912 intel_encoder->new_crtc = NULL;
412b61d8
VS
7913 intel_crtc->new_enabled = false;
7914 intel_crtc->new_config = NULL;
fc303101 7915 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 7916
36206361
DV
7917 if (old->release_fb) {
7918 drm_framebuffer_unregister_private(old->release_fb);
7919 drm_framebuffer_unreference(old->release_fb);
7920 }
d2dff872 7921
67c96400 7922 mutex_unlock(&crtc->mutex);
0622a53c 7923 return;
79e53945
JB
7924 }
7925
c751ce4f 7926 /* Switch crtc and encoder back off if necessary */
24218aac
DV
7927 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7928 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
7929
7930 mutex_unlock(&crtc->mutex);
79e53945
JB
7931}
7932
da4a1efa
VS
7933static int i9xx_pll_refclk(struct drm_device *dev,
7934 const struct intel_crtc_config *pipe_config)
7935{
7936 struct drm_i915_private *dev_priv = dev->dev_private;
7937 u32 dpll = pipe_config->dpll_hw_state.dpll;
7938
7939 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 7940 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
7941 else if (HAS_PCH_SPLIT(dev))
7942 return 120000;
7943 else if (!IS_GEN2(dev))
7944 return 96000;
7945 else
7946 return 48000;
7947}
7948
79e53945 7949/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
7950static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7951 struct intel_crtc_config *pipe_config)
79e53945 7952{
f1f644dc 7953 struct drm_device *dev = crtc->base.dev;
79e53945 7954 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 7955 int pipe = pipe_config->cpu_transcoder;
293623f7 7956 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
7957 u32 fp;
7958 intel_clock_t clock;
da4a1efa 7959 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
7960
7961 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 7962 fp = pipe_config->dpll_hw_state.fp0;
79e53945 7963 else
293623f7 7964 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
7965
7966 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
7967 if (IS_PINEVIEW(dev)) {
7968 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7969 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
7970 } else {
7971 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7972 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7973 }
7974
a6c45cf0 7975 if (!IS_GEN2(dev)) {
f2b115e6
AJ
7976 if (IS_PINEVIEW(dev))
7977 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7978 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
7979 else
7980 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
7981 DPLL_FPA01_P1_POST_DIV_SHIFT);
7982
7983 switch (dpll & DPLL_MODE_MASK) {
7984 case DPLLB_MODE_DAC_SERIAL:
7985 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7986 5 : 10;
7987 break;
7988 case DPLLB_MODE_LVDS:
7989 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7990 7 : 14;
7991 break;
7992 default:
28c97730 7993 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 7994 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 7995 return;
79e53945
JB
7996 }
7997
ac58c3f0 7998 if (IS_PINEVIEW(dev))
da4a1efa 7999 pineview_clock(refclk, &clock);
ac58c3f0 8000 else
da4a1efa 8001 i9xx_clock(refclk, &clock);
79e53945 8002 } else {
0fb58223 8003 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8004 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8005
8006 if (is_lvds) {
8007 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8008 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8009
8010 if (lvds & LVDS_CLKB_POWER_UP)
8011 clock.p2 = 7;
8012 else
8013 clock.p2 = 14;
79e53945
JB
8014 } else {
8015 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8016 clock.p1 = 2;
8017 else {
8018 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8019 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8020 }
8021 if (dpll & PLL_P2_DIVIDE_BY_4)
8022 clock.p2 = 4;
8023 else
8024 clock.p2 = 2;
79e53945 8025 }
da4a1efa
VS
8026
8027 i9xx_clock(refclk, &clock);
79e53945
JB
8028 }
8029
18442d08
VS
8030 /*
8031 * This value includes pixel_multiplier. We will use
241bfc38 8032 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8033 * encoder's get_config() function.
8034 */
8035 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8036}
8037
6878da05
VS
8038int intel_dotclock_calculate(int link_freq,
8039 const struct intel_link_m_n *m_n)
f1f644dc 8040{
f1f644dc
JB
8041 /*
8042 * The calculation for the data clock is:
1041a02f 8043 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8044 * But we want to avoid losing precison if possible, so:
1041a02f 8045 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8046 *
8047 * and the link clock is simpler:
1041a02f 8048 * link_clock = (m * link_clock) / n
f1f644dc
JB
8049 */
8050
6878da05
VS
8051 if (!m_n->link_n)
8052 return 0;
f1f644dc 8053
6878da05
VS
8054 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8055}
f1f644dc 8056
18442d08
VS
8057static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8058 struct intel_crtc_config *pipe_config)
6878da05
VS
8059{
8060 struct drm_device *dev = crtc->base.dev;
79e53945 8061
18442d08
VS
8062 /* read out port_clock from the DPLL */
8063 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8064
f1f644dc 8065 /*
18442d08 8066 * This value does not include pixel_multiplier.
241bfc38 8067 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8068 * agree once we know their relationship in the encoder's
8069 * get_config() function.
79e53945 8070 */
241bfc38 8071 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8072 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8073 &pipe_config->fdi_m_n);
79e53945
JB
8074}
8075
8076/** Returns the currently programmed mode of the given pipe. */
8077struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8078 struct drm_crtc *crtc)
8079{
548f245b 8080 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8082 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8083 struct drm_display_mode *mode;
f1f644dc 8084 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8085 int htot = I915_READ(HTOTAL(cpu_transcoder));
8086 int hsync = I915_READ(HSYNC(cpu_transcoder));
8087 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8088 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8089 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8090
8091 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8092 if (!mode)
8093 return NULL;
8094
f1f644dc
JB
8095 /*
8096 * Construct a pipe_config sufficient for getting the clock info
8097 * back out of crtc_clock_get.
8098 *
8099 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8100 * to use a real value here instead.
8101 */
293623f7 8102 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8103 pipe_config.pixel_multiplier = 1;
293623f7
VS
8104 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8105 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8106 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8107 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8108
773ae034 8109 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8110 mode->hdisplay = (htot & 0xffff) + 1;
8111 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8112 mode->hsync_start = (hsync & 0xffff) + 1;
8113 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8114 mode->vdisplay = (vtot & 0xffff) + 1;
8115 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8116 mode->vsync_start = (vsync & 0xffff) + 1;
8117 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8118
8119 drm_mode_set_name(mode);
79e53945
JB
8120
8121 return mode;
8122}
8123
3dec0095 8124static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8125{
8126 struct drm_device *dev = crtc->dev;
8127 drm_i915_private_t *dev_priv = dev->dev_private;
8128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8129 int pipe = intel_crtc->pipe;
dbdc6479
JB
8130 int dpll_reg = DPLL(pipe);
8131 int dpll;
652c393a 8132
bad720ff 8133 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8134 return;
8135
8136 if (!dev_priv->lvds_downclock_avail)
8137 return;
8138
dbdc6479 8139 dpll = I915_READ(dpll_reg);
652c393a 8140 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8141 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8142
8ac5a6d5 8143 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8144
8145 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8146 I915_WRITE(dpll_reg, dpll);
9d0498a2 8147 intel_wait_for_vblank(dev, pipe);
dbdc6479 8148
652c393a
JB
8149 dpll = I915_READ(dpll_reg);
8150 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8151 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8152 }
652c393a
JB
8153}
8154
8155static void intel_decrease_pllclock(struct drm_crtc *crtc)
8156{
8157 struct drm_device *dev = crtc->dev;
8158 drm_i915_private_t *dev_priv = dev->dev_private;
8159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8160
bad720ff 8161 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8162 return;
8163
8164 if (!dev_priv->lvds_downclock_avail)
8165 return;
8166
8167 /*
8168 * Since this is called by a timer, we should never get here in
8169 * the manual case.
8170 */
8171 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8172 int pipe = intel_crtc->pipe;
8173 int dpll_reg = DPLL(pipe);
8174 int dpll;
f6e5b160 8175
44d98a61 8176 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8177
8ac5a6d5 8178 assert_panel_unlocked(dev_priv, pipe);
652c393a 8179
dc257cf1 8180 dpll = I915_READ(dpll_reg);
652c393a
JB
8181 dpll |= DISPLAY_RATE_SELECT_FPA1;
8182 I915_WRITE(dpll_reg, dpll);
9d0498a2 8183 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8184 dpll = I915_READ(dpll_reg);
8185 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8186 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8187 }
8188
8189}
8190
f047e395
CW
8191void intel_mark_busy(struct drm_device *dev)
8192{
c67a470b
PZ
8193 struct drm_i915_private *dev_priv = dev->dev_private;
8194
8195 hsw_package_c8_gpu_busy(dev_priv);
8196 i915_update_gfx_val(dev_priv);
f047e395
CW
8197}
8198
8199void intel_mark_idle(struct drm_device *dev)
652c393a 8200{
c67a470b 8201 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8202 struct drm_crtc *crtc;
652c393a 8203
c67a470b
PZ
8204 hsw_package_c8_gpu_idle(dev_priv);
8205
d330a953 8206 if (!i915.powersave)
652c393a
JB
8207 return;
8208
652c393a 8209 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
652c393a
JB
8210 if (!crtc->fb)
8211 continue;
8212
725a5b54 8213 intel_decrease_pllclock(crtc);
652c393a 8214 }
b29c19b6 8215
3d13ef2e 8216 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8217 gen6_rps_idle(dev->dev_private);
652c393a
JB
8218}
8219
c65355bb
CW
8220void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8221 struct intel_ring_buffer *ring)
652c393a 8222{
f047e395
CW
8223 struct drm_device *dev = obj->base.dev;
8224 struct drm_crtc *crtc;
652c393a 8225
d330a953 8226 if (!i915.powersave)
acb87dfb
CW
8227 return;
8228
652c393a
JB
8229 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8230 if (!crtc->fb)
8231 continue;
8232
c65355bb
CW
8233 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8234 continue;
8235
8236 intel_increase_pllclock(crtc);
8237 if (ring && intel_fbc_enabled(dev))
8238 ring->fbc_dirty = true;
652c393a
JB
8239 }
8240}
8241
79e53945
JB
8242static void intel_crtc_destroy(struct drm_crtc *crtc)
8243{
8244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8245 struct drm_device *dev = crtc->dev;
8246 struct intel_unpin_work *work;
8247 unsigned long flags;
8248
8249 spin_lock_irqsave(&dev->event_lock, flags);
8250 work = intel_crtc->unpin_work;
8251 intel_crtc->unpin_work = NULL;
8252 spin_unlock_irqrestore(&dev->event_lock, flags);
8253
8254 if (work) {
8255 cancel_work_sync(&work->work);
8256 kfree(work);
8257 }
79e53945 8258
40ccc72b
MK
8259 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8260
79e53945 8261 drm_crtc_cleanup(crtc);
67e77c5a 8262
79e53945
JB
8263 kfree(intel_crtc);
8264}
8265
6b95a207
KH
8266static void intel_unpin_work_fn(struct work_struct *__work)
8267{
8268 struct intel_unpin_work *work =
8269 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8270 struct drm_device *dev = work->crtc->dev;
6b95a207 8271
b4a98e57 8272 mutex_lock(&dev->struct_mutex);
1690e1eb 8273 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8274 drm_gem_object_unreference(&work->pending_flip_obj->base);
8275 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8276
b4a98e57
CW
8277 intel_update_fbc(dev);
8278 mutex_unlock(&dev->struct_mutex);
8279
8280 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8281 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8282
6b95a207
KH
8283 kfree(work);
8284}
8285
1afe3e9d 8286static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8287 struct drm_crtc *crtc)
6b95a207
KH
8288{
8289 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
8290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8291 struct intel_unpin_work *work;
6b95a207
KH
8292 unsigned long flags;
8293
8294 /* Ignore early vblank irqs */
8295 if (intel_crtc == NULL)
8296 return;
8297
8298 spin_lock_irqsave(&dev->event_lock, flags);
8299 work = intel_crtc->unpin_work;
e7d841ca
CW
8300
8301 /* Ensure we don't miss a work->pending update ... */
8302 smp_rmb();
8303
8304 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8305 spin_unlock_irqrestore(&dev->event_lock, flags);
8306 return;
8307 }
8308
e7d841ca
CW
8309 /* and that the unpin work is consistent wrt ->pending. */
8310 smp_rmb();
8311
6b95a207 8312 intel_crtc->unpin_work = NULL;
6b95a207 8313
45a066eb
RC
8314 if (work->event)
8315 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8316
0af7e4df
MK
8317 drm_vblank_put(dev, intel_crtc->pipe);
8318
6b95a207
KH
8319 spin_unlock_irqrestore(&dev->event_lock, flags);
8320
2c10d571 8321 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8322
8323 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8324
8325 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8326}
8327
1afe3e9d
JB
8328void intel_finish_page_flip(struct drm_device *dev, int pipe)
8329{
8330 drm_i915_private_t *dev_priv = dev->dev_private;
8331 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8332
49b14a5c 8333 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8334}
8335
8336void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8337{
8338 drm_i915_private_t *dev_priv = dev->dev_private;
8339 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8340
49b14a5c 8341 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8342}
8343
6b95a207
KH
8344void intel_prepare_page_flip(struct drm_device *dev, int plane)
8345{
8346 drm_i915_private_t *dev_priv = dev->dev_private;
8347 struct intel_crtc *intel_crtc =
8348 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8349 unsigned long flags;
8350
e7d841ca
CW
8351 /* NB: An MMIO update of the plane base pointer will also
8352 * generate a page-flip completion irq, i.e. every modeset
8353 * is also accompanied by a spurious intel_prepare_page_flip().
8354 */
6b95a207 8355 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8356 if (intel_crtc->unpin_work)
8357 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8358 spin_unlock_irqrestore(&dev->event_lock, flags);
8359}
8360
e7d841ca
CW
8361inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8362{
8363 /* Ensure that the work item is consistent when activating it ... */
8364 smp_wmb();
8365 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8366 /* and that it is marked active as soon as the irq could fire. */
8367 smp_wmb();
8368}
8369
8c9f3aaf
JB
8370static int intel_gen2_queue_flip(struct drm_device *dev,
8371 struct drm_crtc *crtc,
8372 struct drm_framebuffer *fb,
ed8d1975
KP
8373 struct drm_i915_gem_object *obj,
8374 uint32_t flags)
8c9f3aaf
JB
8375{
8376 struct drm_i915_private *dev_priv = dev->dev_private;
8377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8378 u32 flip_mask;
6d90c952 8379 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8380 int ret;
8381
6d90c952 8382 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8383 if (ret)
83d4092b 8384 goto err;
8c9f3aaf 8385
6d90c952 8386 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8387 if (ret)
83d4092b 8388 goto err_unpin;
8c9f3aaf
JB
8389
8390 /* Can't queue multiple flips, so wait for the previous
8391 * one to finish before executing the next.
8392 */
8393 if (intel_crtc->plane)
8394 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8395 else
8396 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8397 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8398 intel_ring_emit(ring, MI_NOOP);
8399 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8400 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8401 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8402 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8403 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8404
8405 intel_mark_page_flip_active(intel_crtc);
09246732 8406 __intel_ring_advance(ring);
83d4092b
CW
8407 return 0;
8408
8409err_unpin:
8410 intel_unpin_fb_obj(obj);
8411err:
8c9f3aaf
JB
8412 return ret;
8413}
8414
8415static int intel_gen3_queue_flip(struct drm_device *dev,
8416 struct drm_crtc *crtc,
8417 struct drm_framebuffer *fb,
ed8d1975
KP
8418 struct drm_i915_gem_object *obj,
8419 uint32_t flags)
8c9f3aaf
JB
8420{
8421 struct drm_i915_private *dev_priv = dev->dev_private;
8422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8423 u32 flip_mask;
6d90c952 8424 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8425 int ret;
8426
6d90c952 8427 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8428 if (ret)
83d4092b 8429 goto err;
8c9f3aaf 8430
6d90c952 8431 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8432 if (ret)
83d4092b 8433 goto err_unpin;
8c9f3aaf
JB
8434
8435 if (intel_crtc->plane)
8436 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8437 else
8438 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8439 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8440 intel_ring_emit(ring, MI_NOOP);
8441 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8442 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8443 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8444 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8445 intel_ring_emit(ring, MI_NOOP);
8446
e7d841ca 8447 intel_mark_page_flip_active(intel_crtc);
09246732 8448 __intel_ring_advance(ring);
83d4092b
CW
8449 return 0;
8450
8451err_unpin:
8452 intel_unpin_fb_obj(obj);
8453err:
8c9f3aaf
JB
8454 return ret;
8455}
8456
8457static int intel_gen4_queue_flip(struct drm_device *dev,
8458 struct drm_crtc *crtc,
8459 struct drm_framebuffer *fb,
ed8d1975
KP
8460 struct drm_i915_gem_object *obj,
8461 uint32_t flags)
8c9f3aaf
JB
8462{
8463 struct drm_i915_private *dev_priv = dev->dev_private;
8464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8465 uint32_t pf, pipesrc;
6d90c952 8466 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8467 int ret;
8468
6d90c952 8469 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8470 if (ret)
83d4092b 8471 goto err;
8c9f3aaf 8472
6d90c952 8473 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8474 if (ret)
83d4092b 8475 goto err_unpin;
8c9f3aaf
JB
8476
8477 /* i965+ uses the linear or tiled offsets from the
8478 * Display Registers (which do not change across a page-flip)
8479 * so we need only reprogram the base address.
8480 */
6d90c952
DV
8481 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8482 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8483 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8484 intel_ring_emit(ring,
f343c5f6 8485 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8486 obj->tiling_mode);
8c9f3aaf
JB
8487
8488 /* XXX Enabling the panel-fitter across page-flip is so far
8489 * untested on non-native modes, so ignore it for now.
8490 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8491 */
8492 pf = 0;
8493 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8494 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8495
8496 intel_mark_page_flip_active(intel_crtc);
09246732 8497 __intel_ring_advance(ring);
83d4092b
CW
8498 return 0;
8499
8500err_unpin:
8501 intel_unpin_fb_obj(obj);
8502err:
8c9f3aaf
JB
8503 return ret;
8504}
8505
8506static int intel_gen6_queue_flip(struct drm_device *dev,
8507 struct drm_crtc *crtc,
8508 struct drm_framebuffer *fb,
ed8d1975
KP
8509 struct drm_i915_gem_object *obj,
8510 uint32_t flags)
8c9f3aaf
JB
8511{
8512 struct drm_i915_private *dev_priv = dev->dev_private;
8513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 8514 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8515 uint32_t pf, pipesrc;
8516 int ret;
8517
6d90c952 8518 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8519 if (ret)
83d4092b 8520 goto err;
8c9f3aaf 8521
6d90c952 8522 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8523 if (ret)
83d4092b 8524 goto err_unpin;
8c9f3aaf 8525
6d90c952
DV
8526 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8527 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8528 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 8529 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 8530
dc257cf1
DV
8531 /* Contrary to the suggestions in the documentation,
8532 * "Enable Panel Fitter" does not seem to be required when page
8533 * flipping with a non-native mode, and worse causes a normal
8534 * modeset to fail.
8535 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8536 */
8537 pf = 0;
8c9f3aaf 8538 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8539 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8540
8541 intel_mark_page_flip_active(intel_crtc);
09246732 8542 __intel_ring_advance(ring);
83d4092b
CW
8543 return 0;
8544
8545err_unpin:
8546 intel_unpin_fb_obj(obj);
8547err:
8c9f3aaf
JB
8548 return ret;
8549}
8550
7c9017e5
JB
8551static int intel_gen7_queue_flip(struct drm_device *dev,
8552 struct drm_crtc *crtc,
8553 struct drm_framebuffer *fb,
ed8d1975
KP
8554 struct drm_i915_gem_object *obj,
8555 uint32_t flags)
7c9017e5
JB
8556{
8557 struct drm_i915_private *dev_priv = dev->dev_private;
8558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 8559 struct intel_ring_buffer *ring;
cb05d8de 8560 uint32_t plane_bit = 0;
ffe74d75
CW
8561 int len, ret;
8562
8563 ring = obj->ring;
1c5fd085 8564 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 8565 ring = &dev_priv->ring[BCS];
7c9017e5
JB
8566
8567 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8568 if (ret)
83d4092b 8569 goto err;
7c9017e5 8570
cb05d8de
DV
8571 switch(intel_crtc->plane) {
8572 case PLANE_A:
8573 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8574 break;
8575 case PLANE_B:
8576 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8577 break;
8578 case PLANE_C:
8579 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8580 break;
8581 default:
8582 WARN_ONCE(1, "unknown plane in flip command\n");
8583 ret = -ENODEV;
ab3951eb 8584 goto err_unpin;
cb05d8de
DV
8585 }
8586
ffe74d75
CW
8587 len = 4;
8588 if (ring->id == RCS)
8589 len += 6;
8590
8591 ret = intel_ring_begin(ring, len);
7c9017e5 8592 if (ret)
83d4092b 8593 goto err_unpin;
7c9017e5 8594
ffe74d75
CW
8595 /* Unmask the flip-done completion message. Note that the bspec says that
8596 * we should do this for both the BCS and RCS, and that we must not unmask
8597 * more than one flip event at any time (or ensure that one flip message
8598 * can be sent by waiting for flip-done prior to queueing new flips).
8599 * Experimentation says that BCS works despite DERRMR masking all
8600 * flip-done completion events and that unmasking all planes at once
8601 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8602 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8603 */
8604 if (ring->id == RCS) {
8605 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8606 intel_ring_emit(ring, DERRMR);
8607 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8608 DERRMR_PIPEB_PRI_FLIP_DONE |
8609 DERRMR_PIPEC_PRI_FLIP_DONE));
22613c96
VS
8610 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8611 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
8612 intel_ring_emit(ring, DERRMR);
8613 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8614 }
8615
cb05d8de 8616 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 8617 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 8618 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 8619 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
8620
8621 intel_mark_page_flip_active(intel_crtc);
09246732 8622 __intel_ring_advance(ring);
83d4092b
CW
8623 return 0;
8624
8625err_unpin:
8626 intel_unpin_fb_obj(obj);
8627err:
7c9017e5
JB
8628 return ret;
8629}
8630
8c9f3aaf
JB
8631static int intel_default_queue_flip(struct drm_device *dev,
8632 struct drm_crtc *crtc,
8633 struct drm_framebuffer *fb,
ed8d1975
KP
8634 struct drm_i915_gem_object *obj,
8635 uint32_t flags)
8c9f3aaf
JB
8636{
8637 return -ENODEV;
8638}
8639
6b95a207
KH
8640static int intel_crtc_page_flip(struct drm_crtc *crtc,
8641 struct drm_framebuffer *fb,
ed8d1975
KP
8642 struct drm_pending_vblank_event *event,
8643 uint32_t page_flip_flags)
6b95a207
KH
8644{
8645 struct drm_device *dev = crtc->dev;
8646 struct drm_i915_private *dev_priv = dev->dev_private;
4a35f83b
VS
8647 struct drm_framebuffer *old_fb = crtc->fb;
8648 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
8649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8650 struct intel_unpin_work *work;
8c9f3aaf 8651 unsigned long flags;
52e68630 8652 int ret;
6b95a207 8653
e6a595d2
VS
8654 /* Can't change pixel format via MI display flips. */
8655 if (fb->pixel_format != crtc->fb->pixel_format)
8656 return -EINVAL;
8657
8658 /*
8659 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8660 * Note that pitch changes could also affect these register.
8661 */
8662 if (INTEL_INFO(dev)->gen > 3 &&
8663 (fb->offsets[0] != crtc->fb->offsets[0] ||
8664 fb->pitches[0] != crtc->fb->pitches[0]))
8665 return -EINVAL;
8666
b14c5679 8667 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
8668 if (work == NULL)
8669 return -ENOMEM;
8670
6b95a207 8671 work->event = event;
b4a98e57 8672 work->crtc = crtc;
4a35f83b 8673 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
8674 INIT_WORK(&work->work, intel_unpin_work_fn);
8675
7317c75e
JB
8676 ret = drm_vblank_get(dev, intel_crtc->pipe);
8677 if (ret)
8678 goto free_work;
8679
6b95a207
KH
8680 /* We borrow the event spin lock for protecting unpin_work */
8681 spin_lock_irqsave(&dev->event_lock, flags);
8682 if (intel_crtc->unpin_work) {
8683 spin_unlock_irqrestore(&dev->event_lock, flags);
8684 kfree(work);
7317c75e 8685 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
8686
8687 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
8688 return -EBUSY;
8689 }
8690 intel_crtc->unpin_work = work;
8691 spin_unlock_irqrestore(&dev->event_lock, flags);
8692
b4a98e57
CW
8693 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8694 flush_workqueue(dev_priv->wq);
8695
79158103
CW
8696 ret = i915_mutex_lock_interruptible(dev);
8697 if (ret)
8698 goto cleanup;
6b95a207 8699
75dfca80 8700 /* Reference the objects for the scheduled work. */
05394f39
CW
8701 drm_gem_object_reference(&work->old_fb_obj->base);
8702 drm_gem_object_reference(&obj->base);
6b95a207
KH
8703
8704 crtc->fb = fb;
96b099fd 8705
e1f99ce6 8706 work->pending_flip_obj = obj;
e1f99ce6 8707
4e5359cd
SF
8708 work->enable_stall_check = true;
8709
b4a98e57 8710 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 8711 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 8712
ed8d1975 8713 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
8714 if (ret)
8715 goto cleanup_pending;
6b95a207 8716
7782de3b 8717 intel_disable_fbc(dev);
c65355bb 8718 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
8719 mutex_unlock(&dev->struct_mutex);
8720
e5510fac
JB
8721 trace_i915_flip_request(intel_crtc->plane, obj);
8722
6b95a207 8723 return 0;
96b099fd 8724
8c9f3aaf 8725cleanup_pending:
b4a98e57 8726 atomic_dec(&intel_crtc->unpin_work_count);
4a35f83b 8727 crtc->fb = old_fb;
05394f39
CW
8728 drm_gem_object_unreference(&work->old_fb_obj->base);
8729 drm_gem_object_unreference(&obj->base);
96b099fd
CW
8730 mutex_unlock(&dev->struct_mutex);
8731
79158103 8732cleanup:
96b099fd
CW
8733 spin_lock_irqsave(&dev->event_lock, flags);
8734 intel_crtc->unpin_work = NULL;
8735 spin_unlock_irqrestore(&dev->event_lock, flags);
8736
7317c75e
JB
8737 drm_vblank_put(dev, intel_crtc->pipe);
8738free_work:
96b099fd
CW
8739 kfree(work);
8740
8741 return ret;
6b95a207
KH
8742}
8743
f6e5b160 8744static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
8745 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8746 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
8747};
8748
9a935856
DV
8749/**
8750 * intel_modeset_update_staged_output_state
8751 *
8752 * Updates the staged output configuration state, e.g. after we've read out the
8753 * current hw state.
8754 */
8755static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 8756{
7668851f 8757 struct intel_crtc *crtc;
9a935856
DV
8758 struct intel_encoder *encoder;
8759 struct intel_connector *connector;
f6e5b160 8760
9a935856
DV
8761 list_for_each_entry(connector, &dev->mode_config.connector_list,
8762 base.head) {
8763 connector->new_encoder =
8764 to_intel_encoder(connector->base.encoder);
8765 }
f6e5b160 8766
9a935856
DV
8767 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8768 base.head) {
8769 encoder->new_crtc =
8770 to_intel_crtc(encoder->base.crtc);
8771 }
7668851f
VS
8772
8773 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8774 base.head) {
8775 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
8776
8777 if (crtc->new_enabled)
8778 crtc->new_config = &crtc->config;
8779 else
8780 crtc->new_config = NULL;
7668851f 8781 }
f6e5b160
CW
8782}
8783
9a935856
DV
8784/**
8785 * intel_modeset_commit_output_state
8786 *
8787 * This function copies the stage display pipe configuration to the real one.
8788 */
8789static void intel_modeset_commit_output_state(struct drm_device *dev)
8790{
7668851f 8791 struct intel_crtc *crtc;
9a935856
DV
8792 struct intel_encoder *encoder;
8793 struct intel_connector *connector;
f6e5b160 8794
9a935856
DV
8795 list_for_each_entry(connector, &dev->mode_config.connector_list,
8796 base.head) {
8797 connector->base.encoder = &connector->new_encoder->base;
8798 }
f6e5b160 8799
9a935856
DV
8800 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8801 base.head) {
8802 encoder->base.crtc = &encoder->new_crtc->base;
8803 }
7668851f
VS
8804
8805 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8806 base.head) {
8807 crtc->base.enabled = crtc->new_enabled;
8808 }
9a935856
DV
8809}
8810
050f7aeb
DV
8811static void
8812connected_sink_compute_bpp(struct intel_connector * connector,
8813 struct intel_crtc_config *pipe_config)
8814{
8815 int bpp = pipe_config->pipe_bpp;
8816
8817 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8818 connector->base.base.id,
8819 drm_get_connector_name(&connector->base));
8820
8821 /* Don't use an invalid EDID bpc value */
8822 if (connector->base.display_info.bpc &&
8823 connector->base.display_info.bpc * 3 < bpp) {
8824 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8825 bpp, connector->base.display_info.bpc*3);
8826 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8827 }
8828
8829 /* Clamp bpp to 8 on screens without EDID 1.4 */
8830 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8831 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8832 bpp);
8833 pipe_config->pipe_bpp = 24;
8834 }
8835}
8836
4e53c2e0 8837static int
050f7aeb
DV
8838compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8839 struct drm_framebuffer *fb,
8840 struct intel_crtc_config *pipe_config)
4e53c2e0 8841{
050f7aeb
DV
8842 struct drm_device *dev = crtc->base.dev;
8843 struct intel_connector *connector;
4e53c2e0
DV
8844 int bpp;
8845
d42264b1
DV
8846 switch (fb->pixel_format) {
8847 case DRM_FORMAT_C8:
4e53c2e0
DV
8848 bpp = 8*3; /* since we go through a colormap */
8849 break;
d42264b1
DV
8850 case DRM_FORMAT_XRGB1555:
8851 case DRM_FORMAT_ARGB1555:
8852 /* checked in intel_framebuffer_init already */
8853 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8854 return -EINVAL;
8855 case DRM_FORMAT_RGB565:
4e53c2e0
DV
8856 bpp = 6*3; /* min is 18bpp */
8857 break;
d42264b1
DV
8858 case DRM_FORMAT_XBGR8888:
8859 case DRM_FORMAT_ABGR8888:
8860 /* checked in intel_framebuffer_init already */
8861 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8862 return -EINVAL;
8863 case DRM_FORMAT_XRGB8888:
8864 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
8865 bpp = 8*3;
8866 break;
d42264b1
DV
8867 case DRM_FORMAT_XRGB2101010:
8868 case DRM_FORMAT_ARGB2101010:
8869 case DRM_FORMAT_XBGR2101010:
8870 case DRM_FORMAT_ABGR2101010:
8871 /* checked in intel_framebuffer_init already */
8872 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 8873 return -EINVAL;
4e53c2e0
DV
8874 bpp = 10*3;
8875 break;
baba133a 8876 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
8877 default:
8878 DRM_DEBUG_KMS("unsupported depth\n");
8879 return -EINVAL;
8880 }
8881
4e53c2e0
DV
8882 pipe_config->pipe_bpp = bpp;
8883
8884 /* Clamp display bpp to EDID value */
8885 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 8886 base.head) {
1b829e05
DV
8887 if (!connector->new_encoder ||
8888 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
8889 continue;
8890
050f7aeb 8891 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
8892 }
8893
8894 return bpp;
8895}
8896
644db711
DV
8897static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8898{
8899 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8900 "type: 0x%x flags: 0x%x\n",
1342830c 8901 mode->crtc_clock,
644db711
DV
8902 mode->crtc_hdisplay, mode->crtc_hsync_start,
8903 mode->crtc_hsync_end, mode->crtc_htotal,
8904 mode->crtc_vdisplay, mode->crtc_vsync_start,
8905 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8906}
8907
c0b03411
DV
8908static void intel_dump_pipe_config(struct intel_crtc *crtc,
8909 struct intel_crtc_config *pipe_config,
8910 const char *context)
8911{
8912 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8913 context, pipe_name(crtc->pipe));
8914
8915 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8916 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8917 pipe_config->pipe_bpp, pipe_config->dither);
8918 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8919 pipe_config->has_pch_encoder,
8920 pipe_config->fdi_lanes,
8921 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8922 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8923 pipe_config->fdi_m_n.tu);
eb14cb74
VS
8924 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8925 pipe_config->has_dp_encoder,
8926 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8927 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8928 pipe_config->dp_m_n.tu);
c0b03411
DV
8929 DRM_DEBUG_KMS("requested mode:\n");
8930 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8931 DRM_DEBUG_KMS("adjusted mode:\n");
8932 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 8933 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 8934 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
8935 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8936 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
8937 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8938 pipe_config->gmch_pfit.control,
8939 pipe_config->gmch_pfit.pgm_ratios,
8940 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 8941 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 8942 pipe_config->pch_pfit.pos,
fd4daa9c
CW
8943 pipe_config->pch_pfit.size,
8944 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 8945 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 8946 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
8947}
8948
accfc0c5
DV
8949static bool check_encoder_cloning(struct drm_crtc *crtc)
8950{
8951 int num_encoders = 0;
8952 bool uncloneable_encoders = false;
8953 struct intel_encoder *encoder;
8954
8955 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8956 base.head) {
8957 if (&encoder->new_crtc->base != crtc)
8958 continue;
8959
8960 num_encoders++;
8961 if (!encoder->cloneable)
8962 uncloneable_encoders = true;
8963 }
8964
8965 return !(num_encoders > 1 && uncloneable_encoders);
8966}
8967
b8cecdf5
DV
8968static struct intel_crtc_config *
8969intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 8970 struct drm_framebuffer *fb,
b8cecdf5 8971 struct drm_display_mode *mode)
ee7b9f93 8972{
7758a113 8973 struct drm_device *dev = crtc->dev;
7758a113 8974 struct intel_encoder *encoder;
b8cecdf5 8975 struct intel_crtc_config *pipe_config;
e29c22c0
DV
8976 int plane_bpp, ret = -EINVAL;
8977 bool retry = true;
ee7b9f93 8978
accfc0c5
DV
8979 if (!check_encoder_cloning(crtc)) {
8980 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8981 return ERR_PTR(-EINVAL);
8982 }
8983
b8cecdf5
DV
8984 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8985 if (!pipe_config)
7758a113
DV
8986 return ERR_PTR(-ENOMEM);
8987
b8cecdf5
DV
8988 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8989 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 8990
e143a21c
DV
8991 pipe_config->cpu_transcoder =
8992 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 8993 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 8994
2960bc9c
ID
8995 /*
8996 * Sanitize sync polarity flags based on requested ones. If neither
8997 * positive or negative polarity is requested, treat this as meaning
8998 * negative polarity.
8999 */
9000 if (!(pipe_config->adjusted_mode.flags &
9001 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9002 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9003
9004 if (!(pipe_config->adjusted_mode.flags &
9005 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9006 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9007
050f7aeb
DV
9008 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9009 * plane pixel format and any sink constraints into account. Returns the
9010 * source plane bpp so that dithering can be selected on mismatches
9011 * after encoders and crtc also have had their say. */
9012 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9013 fb, pipe_config);
4e53c2e0
DV
9014 if (plane_bpp < 0)
9015 goto fail;
9016
e41a56be
VS
9017 /*
9018 * Determine the real pipe dimensions. Note that stereo modes can
9019 * increase the actual pipe size due to the frame doubling and
9020 * insertion of additional space for blanks between the frame. This
9021 * is stored in the crtc timings. We use the requested mode to do this
9022 * computation to clearly distinguish it from the adjusted mode, which
9023 * can be changed by the connectors in the below retry loop.
9024 */
9025 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9026 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9027 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9028
e29c22c0 9029encoder_retry:
ef1b460d 9030 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9031 pipe_config->port_clock = 0;
ef1b460d 9032 pipe_config->pixel_multiplier = 1;
ff9a6750 9033
135c81b8 9034 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9035 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9036
7758a113
DV
9037 /* Pass our mode to the connectors and the CRTC to give them a chance to
9038 * adjust it according to limitations or connector properties, and also
9039 * a chance to reject the mode entirely.
47f1c6c9 9040 */
7758a113
DV
9041 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9042 base.head) {
47f1c6c9 9043
7758a113
DV
9044 if (&encoder->new_crtc->base != crtc)
9045 continue;
7ae89233 9046
efea6e8e
DV
9047 if (!(encoder->compute_config(encoder, pipe_config))) {
9048 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9049 goto fail;
9050 }
ee7b9f93 9051 }
47f1c6c9 9052
ff9a6750
DV
9053 /* Set default port clock if not overwritten by the encoder. Needs to be
9054 * done afterwards in case the encoder adjusts the mode. */
9055 if (!pipe_config->port_clock)
241bfc38
DL
9056 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9057 * pipe_config->pixel_multiplier;
ff9a6750 9058
a43f6e0f 9059 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9060 if (ret < 0) {
7758a113
DV
9061 DRM_DEBUG_KMS("CRTC fixup failed\n");
9062 goto fail;
ee7b9f93 9063 }
e29c22c0
DV
9064
9065 if (ret == RETRY) {
9066 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9067 ret = -EINVAL;
9068 goto fail;
9069 }
9070
9071 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9072 retry = false;
9073 goto encoder_retry;
9074 }
9075
4e53c2e0
DV
9076 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9077 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9078 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9079
b8cecdf5 9080 return pipe_config;
7758a113 9081fail:
b8cecdf5 9082 kfree(pipe_config);
e29c22c0 9083 return ERR_PTR(ret);
ee7b9f93 9084}
47f1c6c9 9085
e2e1ed41
DV
9086/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9087 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9088static void
9089intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9090 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9091{
9092 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9093 struct drm_device *dev = crtc->dev;
9094 struct intel_encoder *encoder;
9095 struct intel_connector *connector;
9096 struct drm_crtc *tmp_crtc;
79e53945 9097
e2e1ed41 9098 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9099
e2e1ed41
DV
9100 /* Check which crtcs have changed outputs connected to them, these need
9101 * to be part of the prepare_pipes mask. We don't (yet) support global
9102 * modeset across multiple crtcs, so modeset_pipes will only have one
9103 * bit set at most. */
9104 list_for_each_entry(connector, &dev->mode_config.connector_list,
9105 base.head) {
9106 if (connector->base.encoder == &connector->new_encoder->base)
9107 continue;
79e53945 9108
e2e1ed41
DV
9109 if (connector->base.encoder) {
9110 tmp_crtc = connector->base.encoder->crtc;
9111
9112 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9113 }
9114
9115 if (connector->new_encoder)
9116 *prepare_pipes |=
9117 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9118 }
9119
e2e1ed41
DV
9120 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9121 base.head) {
9122 if (encoder->base.crtc == &encoder->new_crtc->base)
9123 continue;
9124
9125 if (encoder->base.crtc) {
9126 tmp_crtc = encoder->base.crtc;
9127
9128 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9129 }
9130
9131 if (encoder->new_crtc)
9132 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9133 }
9134
7668851f 9135 /* Check for pipes that will be enabled/disabled ... */
e2e1ed41
DV
9136 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9137 base.head) {
7668851f 9138 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9139 continue;
7e7d76c3 9140
7668851f 9141 if (!intel_crtc->new_enabled)
e2e1ed41 9142 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9143 else
9144 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9145 }
9146
e2e1ed41
DV
9147
9148 /* set_mode is also used to update properties on life display pipes. */
9149 intel_crtc = to_intel_crtc(crtc);
7668851f 9150 if (intel_crtc->new_enabled)
e2e1ed41
DV
9151 *prepare_pipes |= 1 << intel_crtc->pipe;
9152
b6c5164d
DV
9153 /*
9154 * For simplicity do a full modeset on any pipe where the output routing
9155 * changed. We could be more clever, but that would require us to be
9156 * more careful with calling the relevant encoder->mode_set functions.
9157 */
e2e1ed41
DV
9158 if (*prepare_pipes)
9159 *modeset_pipes = *prepare_pipes;
9160
9161 /* ... and mask these out. */
9162 *modeset_pipes &= ~(*disable_pipes);
9163 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9164
9165 /*
9166 * HACK: We don't (yet) fully support global modesets. intel_set_config
9167 * obies this rule, but the modeset restore mode of
9168 * intel_modeset_setup_hw_state does not.
9169 */
9170 *modeset_pipes &= 1 << intel_crtc->pipe;
9171 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9172
9173 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9174 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9175}
79e53945 9176
ea9d758d 9177static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9178{
ea9d758d 9179 struct drm_encoder *encoder;
f6e5b160 9180 struct drm_device *dev = crtc->dev;
f6e5b160 9181
ea9d758d
DV
9182 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9183 if (encoder->crtc == crtc)
9184 return true;
9185
9186 return false;
9187}
9188
9189static void
9190intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9191{
9192 struct intel_encoder *intel_encoder;
9193 struct intel_crtc *intel_crtc;
9194 struct drm_connector *connector;
9195
9196 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9197 base.head) {
9198 if (!intel_encoder->base.crtc)
9199 continue;
9200
9201 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9202
9203 if (prepare_pipes & (1 << intel_crtc->pipe))
9204 intel_encoder->connectors_active = false;
9205 }
9206
9207 intel_modeset_commit_output_state(dev);
9208
7668851f 9209 /* Double check state. */
ea9d758d
DV
9210 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9211 base.head) {
7668851f 9212 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9213 WARN_ON(intel_crtc->new_config &&
9214 intel_crtc->new_config != &intel_crtc->config);
9215 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9216 }
9217
9218 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9219 if (!connector->encoder || !connector->encoder->crtc)
9220 continue;
9221
9222 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9223
9224 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9225 struct drm_property *dpms_property =
9226 dev->mode_config.dpms_property;
9227
ea9d758d 9228 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9229 drm_object_property_set_value(&connector->base,
68d34720
DV
9230 dpms_property,
9231 DRM_MODE_DPMS_ON);
ea9d758d
DV
9232
9233 intel_encoder = to_intel_encoder(connector->encoder);
9234 intel_encoder->connectors_active = true;
9235 }
9236 }
9237
9238}
9239
3bd26263 9240static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9241{
3bd26263 9242 int diff;
f1f644dc
JB
9243
9244 if (clock1 == clock2)
9245 return true;
9246
9247 if (!clock1 || !clock2)
9248 return false;
9249
9250 diff = abs(clock1 - clock2);
9251
9252 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9253 return true;
9254
9255 return false;
9256}
9257
25c5b266
DV
9258#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9259 list_for_each_entry((intel_crtc), \
9260 &(dev)->mode_config.crtc_list, \
9261 base.head) \
0973f18f 9262 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9263
0e8ffe1b 9264static bool
2fa2fe9a
DV
9265intel_pipe_config_compare(struct drm_device *dev,
9266 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9267 struct intel_crtc_config *pipe_config)
9268{
66e985c0
DV
9269#define PIPE_CONF_CHECK_X(name) \
9270 if (current_config->name != pipe_config->name) { \
9271 DRM_ERROR("mismatch in " #name " " \
9272 "(expected 0x%08x, found 0x%08x)\n", \
9273 current_config->name, \
9274 pipe_config->name); \
9275 return false; \
9276 }
9277
08a24034
DV
9278#define PIPE_CONF_CHECK_I(name) \
9279 if (current_config->name != pipe_config->name) { \
9280 DRM_ERROR("mismatch in " #name " " \
9281 "(expected %i, found %i)\n", \
9282 current_config->name, \
9283 pipe_config->name); \
9284 return false; \
88adfff1
DV
9285 }
9286
1bd1bd80
DV
9287#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9288 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9289 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9290 "(expected %i, found %i)\n", \
9291 current_config->name & (mask), \
9292 pipe_config->name & (mask)); \
9293 return false; \
9294 }
9295
5e550656
VS
9296#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9297 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9298 DRM_ERROR("mismatch in " #name " " \
9299 "(expected %i, found %i)\n", \
9300 current_config->name, \
9301 pipe_config->name); \
9302 return false; \
9303 }
9304
bb760063
DV
9305#define PIPE_CONF_QUIRK(quirk) \
9306 ((current_config->quirks | pipe_config->quirks) & (quirk))
9307
eccb140b
DV
9308 PIPE_CONF_CHECK_I(cpu_transcoder);
9309
08a24034
DV
9310 PIPE_CONF_CHECK_I(has_pch_encoder);
9311 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9312 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9313 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9314 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9315 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9316 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9317
eb14cb74
VS
9318 PIPE_CONF_CHECK_I(has_dp_encoder);
9319 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9320 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9321 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9322 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9323 PIPE_CONF_CHECK_I(dp_m_n.tu);
9324
1bd1bd80
DV
9325 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9326 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9327 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9328 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9329 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9330 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9331
9332 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9333 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9334 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9335 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9336 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9337 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9338
c93f54cf 9339 PIPE_CONF_CHECK_I(pixel_multiplier);
6c49f241 9340
1bd1bd80
DV
9341 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9342 DRM_MODE_FLAG_INTERLACE);
9343
bb760063
DV
9344 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9345 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9346 DRM_MODE_FLAG_PHSYNC);
9347 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9348 DRM_MODE_FLAG_NHSYNC);
9349 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9350 DRM_MODE_FLAG_PVSYNC);
9351 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9352 DRM_MODE_FLAG_NVSYNC);
9353 }
045ac3b5 9354
37327abd
VS
9355 PIPE_CONF_CHECK_I(pipe_src_w);
9356 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9357
2fa2fe9a
DV
9358 PIPE_CONF_CHECK_I(gmch_pfit.control);
9359 /* pfit ratios are autocomputed by the hw on gen4+ */
9360 if (INTEL_INFO(dev)->gen < 4)
9361 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9362 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
fd4daa9c
CW
9363 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9364 if (current_config->pch_pfit.enabled) {
9365 PIPE_CONF_CHECK_I(pch_pfit.pos);
9366 PIPE_CONF_CHECK_I(pch_pfit.size);
9367 }
2fa2fe9a 9368
e59150dc
JB
9369 /* BDW+ don't expose a synchronous way to read the state */
9370 if (IS_HASWELL(dev))
9371 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9372
282740f7
VS
9373 PIPE_CONF_CHECK_I(double_wide);
9374
c0d43d62 9375 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9376 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9377 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9378 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9379 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9380
42571aef
VS
9381 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9382 PIPE_CONF_CHECK_I(pipe_bpp);
9383
a9a7e98a
JB
9384 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9385 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 9386
66e985c0 9387#undef PIPE_CONF_CHECK_X
08a24034 9388#undef PIPE_CONF_CHECK_I
1bd1bd80 9389#undef PIPE_CONF_CHECK_FLAGS
5e550656 9390#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9391#undef PIPE_CONF_QUIRK
88adfff1 9392
0e8ffe1b
DV
9393 return true;
9394}
9395
91d1b4bd
DV
9396static void
9397check_connector_state(struct drm_device *dev)
8af6cf88 9398{
8af6cf88
DV
9399 struct intel_connector *connector;
9400
9401 list_for_each_entry(connector, &dev->mode_config.connector_list,
9402 base.head) {
9403 /* This also checks the encoder/connector hw state with the
9404 * ->get_hw_state callbacks. */
9405 intel_connector_check_state(connector);
9406
9407 WARN(&connector->new_encoder->base != connector->base.encoder,
9408 "connector's staged encoder doesn't match current encoder\n");
9409 }
91d1b4bd
DV
9410}
9411
9412static void
9413check_encoder_state(struct drm_device *dev)
9414{
9415 struct intel_encoder *encoder;
9416 struct intel_connector *connector;
8af6cf88
DV
9417
9418 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9419 base.head) {
9420 bool enabled = false;
9421 bool active = false;
9422 enum pipe pipe, tracked_pipe;
9423
9424 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9425 encoder->base.base.id,
9426 drm_get_encoder_name(&encoder->base));
9427
9428 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9429 "encoder's stage crtc doesn't match current crtc\n");
9430 WARN(encoder->connectors_active && !encoder->base.crtc,
9431 "encoder's active_connectors set, but no crtc\n");
9432
9433 list_for_each_entry(connector, &dev->mode_config.connector_list,
9434 base.head) {
9435 if (connector->base.encoder != &encoder->base)
9436 continue;
9437 enabled = true;
9438 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9439 active = true;
9440 }
9441 WARN(!!encoder->base.crtc != enabled,
9442 "encoder's enabled state mismatch "
9443 "(expected %i, found %i)\n",
9444 !!encoder->base.crtc, enabled);
9445 WARN(active && !encoder->base.crtc,
9446 "active encoder with no crtc\n");
9447
9448 WARN(encoder->connectors_active != active,
9449 "encoder's computed active state doesn't match tracked active state "
9450 "(expected %i, found %i)\n", active, encoder->connectors_active);
9451
9452 active = encoder->get_hw_state(encoder, &pipe);
9453 WARN(active != encoder->connectors_active,
9454 "encoder's hw state doesn't match sw tracking "
9455 "(expected %i, found %i)\n",
9456 encoder->connectors_active, active);
9457
9458 if (!encoder->base.crtc)
9459 continue;
9460
9461 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9462 WARN(active && pipe != tracked_pipe,
9463 "active encoder's pipe doesn't match"
9464 "(expected %i, found %i)\n",
9465 tracked_pipe, pipe);
9466
9467 }
91d1b4bd
DV
9468}
9469
9470static void
9471check_crtc_state(struct drm_device *dev)
9472{
9473 drm_i915_private_t *dev_priv = dev->dev_private;
9474 struct intel_crtc *crtc;
9475 struct intel_encoder *encoder;
9476 struct intel_crtc_config pipe_config;
8af6cf88
DV
9477
9478 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9479 base.head) {
9480 bool enabled = false;
9481 bool active = false;
9482
045ac3b5
JB
9483 memset(&pipe_config, 0, sizeof(pipe_config));
9484
8af6cf88
DV
9485 DRM_DEBUG_KMS("[CRTC:%d]\n",
9486 crtc->base.base.id);
9487
9488 WARN(crtc->active && !crtc->base.enabled,
9489 "active crtc, but not enabled in sw tracking\n");
9490
9491 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9492 base.head) {
9493 if (encoder->base.crtc != &crtc->base)
9494 continue;
9495 enabled = true;
9496 if (encoder->connectors_active)
9497 active = true;
9498 }
6c49f241 9499
8af6cf88
DV
9500 WARN(active != crtc->active,
9501 "crtc's computed active state doesn't match tracked active state "
9502 "(expected %i, found %i)\n", active, crtc->active);
9503 WARN(enabled != crtc->base.enabled,
9504 "crtc's computed enabled state doesn't match tracked enabled state "
9505 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9506
0e8ffe1b
DV
9507 active = dev_priv->display.get_pipe_config(crtc,
9508 &pipe_config);
d62cf62a
DV
9509
9510 /* hw state is inconsistent with the pipe A quirk */
9511 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9512 active = crtc->active;
9513
6c49f241
DV
9514 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9515 base.head) {
3eaba51c 9516 enum pipe pipe;
6c49f241
DV
9517 if (encoder->base.crtc != &crtc->base)
9518 continue;
1d37b689 9519 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
9520 encoder->get_config(encoder, &pipe_config);
9521 }
9522
0e8ffe1b
DV
9523 WARN(crtc->active != active,
9524 "crtc active state doesn't match with hw state "
9525 "(expected %i, found %i)\n", crtc->active, active);
9526
c0b03411
DV
9527 if (active &&
9528 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9529 WARN(1, "pipe state doesn't match!\n");
9530 intel_dump_pipe_config(crtc, &pipe_config,
9531 "[hw state]");
9532 intel_dump_pipe_config(crtc, &crtc->config,
9533 "[sw state]");
9534 }
8af6cf88
DV
9535 }
9536}
9537
91d1b4bd
DV
9538static void
9539check_shared_dpll_state(struct drm_device *dev)
9540{
9541 drm_i915_private_t *dev_priv = dev->dev_private;
9542 struct intel_crtc *crtc;
9543 struct intel_dpll_hw_state dpll_hw_state;
9544 int i;
5358901f
DV
9545
9546 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9547 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9548 int enabled_crtcs = 0, active_crtcs = 0;
9549 bool active;
9550
9551 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9552
9553 DRM_DEBUG_KMS("%s\n", pll->name);
9554
9555 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9556
9557 WARN(pll->active > pll->refcount,
9558 "more active pll users than references: %i vs %i\n",
9559 pll->active, pll->refcount);
9560 WARN(pll->active && !pll->on,
9561 "pll in active use but not on in sw tracking\n");
35c95375
DV
9562 WARN(pll->on && !pll->active,
9563 "pll in on but not on in use in sw tracking\n");
5358901f
DV
9564 WARN(pll->on != active,
9565 "pll on state mismatch (expected %i, found %i)\n",
9566 pll->on, active);
9567
9568 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9569 base.head) {
9570 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9571 enabled_crtcs++;
9572 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9573 active_crtcs++;
9574 }
9575 WARN(pll->active != active_crtcs,
9576 "pll active crtcs mismatch (expected %i, found %i)\n",
9577 pll->active, active_crtcs);
9578 WARN(pll->refcount != enabled_crtcs,
9579 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9580 pll->refcount, enabled_crtcs);
66e985c0
DV
9581
9582 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9583 sizeof(dpll_hw_state)),
9584 "pll hw state mismatch\n");
5358901f 9585 }
8af6cf88
DV
9586}
9587
91d1b4bd
DV
9588void
9589intel_modeset_check_state(struct drm_device *dev)
9590{
9591 check_connector_state(dev);
9592 check_encoder_state(dev);
9593 check_crtc_state(dev);
9594 check_shared_dpll_state(dev);
9595}
9596
18442d08
VS
9597void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9598 int dotclock)
9599{
9600 /*
9601 * FDI already provided one idea for the dotclock.
9602 * Yell if the encoder disagrees.
9603 */
241bfc38 9604 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 9605 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 9606 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
9607}
9608
f30da187
DV
9609static int __intel_set_mode(struct drm_crtc *crtc,
9610 struct drm_display_mode *mode,
9611 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
9612{
9613 struct drm_device *dev = crtc->dev;
dbf2b54e 9614 drm_i915_private_t *dev_priv = dev->dev_private;
4b4b9238 9615 struct drm_display_mode *saved_mode;
b8cecdf5 9616 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
9617 struct intel_crtc *intel_crtc;
9618 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 9619 int ret = 0;
a6778b3c 9620
4b4b9238 9621 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
9622 if (!saved_mode)
9623 return -ENOMEM;
a6778b3c 9624
e2e1ed41 9625 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
9626 &prepare_pipes, &disable_pipes);
9627
3ac18232 9628 *saved_mode = crtc->mode;
a6778b3c 9629
25c5b266
DV
9630 /* Hack: Because we don't (yet) support global modeset on multiple
9631 * crtcs, we don't keep track of the new mode for more than one crtc.
9632 * Hence simply check whether any bit is set in modeset_pipes in all the
9633 * pieces of code that are not yet converted to deal with mutliple crtcs
9634 * changing their mode at the same time. */
25c5b266 9635 if (modeset_pipes) {
4e53c2e0 9636 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
9637 if (IS_ERR(pipe_config)) {
9638 ret = PTR_ERR(pipe_config);
9639 pipe_config = NULL;
9640
3ac18232 9641 goto out;
25c5b266 9642 }
c0b03411
DV
9643 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9644 "[modeset]");
50741abc 9645 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 9646 }
a6778b3c 9647
30a970c6
JB
9648 /*
9649 * See if the config requires any additional preparation, e.g.
9650 * to adjust global state with pipes off. We need to do this
9651 * here so we can get the modeset_pipe updated config for the new
9652 * mode set on this crtc. For other crtcs we need to use the
9653 * adjusted_mode bits in the crtc directly.
9654 */
c164f833 9655 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 9656 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 9657
c164f833
VS
9658 /* may have added more to prepare_pipes than we should */
9659 prepare_pipes &= ~disable_pipes;
9660 }
9661
460da916
DV
9662 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9663 intel_crtc_disable(&intel_crtc->base);
9664
ea9d758d
DV
9665 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9666 if (intel_crtc->base.enabled)
9667 dev_priv->display.crtc_disable(&intel_crtc->base);
9668 }
a6778b3c 9669
6c4c86f5
DV
9670 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9671 * to set it here already despite that we pass it down the callchain.
f6e5b160 9672 */
b8cecdf5 9673 if (modeset_pipes) {
25c5b266 9674 crtc->mode = *mode;
b8cecdf5
DV
9675 /* mode_set/enable/disable functions rely on a correct pipe
9676 * config. */
9677 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 9678 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
9679
9680 /*
9681 * Calculate and store various constants which
9682 * are later needed by vblank and swap-completion
9683 * timestamping. They are derived from true hwmode.
9684 */
9685 drm_calc_timestamping_constants(crtc,
9686 &pipe_config->adjusted_mode);
b8cecdf5 9687 }
7758a113 9688
ea9d758d
DV
9689 /* Only after disabling all output pipelines that will be changed can we
9690 * update the the output configuration. */
9691 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 9692
47fab737
DV
9693 if (dev_priv->display.modeset_global_resources)
9694 dev_priv->display.modeset_global_resources(dev);
9695
a6778b3c
DV
9696 /* Set up the DPLL and any encoders state that needs to adjust or depend
9697 * on the DPLL.
f6e5b160 9698 */
25c5b266 9699 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 9700 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
9701 x, y, fb);
9702 if (ret)
9703 goto done;
a6778b3c
DV
9704 }
9705
9706 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
9707 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9708 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 9709
a6778b3c
DV
9710 /* FIXME: add subpixel order */
9711done:
4b4b9238 9712 if (ret && crtc->enabled)
3ac18232 9713 crtc->mode = *saved_mode;
a6778b3c 9714
3ac18232 9715out:
b8cecdf5 9716 kfree(pipe_config);
3ac18232 9717 kfree(saved_mode);
a6778b3c 9718 return ret;
f6e5b160
CW
9719}
9720
e7457a9a
DL
9721static int intel_set_mode(struct drm_crtc *crtc,
9722 struct drm_display_mode *mode,
9723 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
9724{
9725 int ret;
9726
9727 ret = __intel_set_mode(crtc, mode, x, y, fb);
9728
9729 if (ret == 0)
9730 intel_modeset_check_state(crtc->dev);
9731
9732 return ret;
9733}
9734
c0c36b94
CW
9735void intel_crtc_restore_mode(struct drm_crtc *crtc)
9736{
9737 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9738}
9739
25c5b266
DV
9740#undef for_each_intel_crtc_masked
9741
d9e55608
DV
9742static void intel_set_config_free(struct intel_set_config *config)
9743{
9744 if (!config)
9745 return;
9746
1aa4b628
DV
9747 kfree(config->save_connector_encoders);
9748 kfree(config->save_encoder_crtcs);
7668851f 9749 kfree(config->save_crtc_enabled);
d9e55608
DV
9750 kfree(config);
9751}
9752
85f9eb71
DV
9753static int intel_set_config_save_state(struct drm_device *dev,
9754 struct intel_set_config *config)
9755{
7668851f 9756 struct drm_crtc *crtc;
85f9eb71
DV
9757 struct drm_encoder *encoder;
9758 struct drm_connector *connector;
9759 int count;
9760
7668851f
VS
9761 config->save_crtc_enabled =
9762 kcalloc(dev->mode_config.num_crtc,
9763 sizeof(bool), GFP_KERNEL);
9764 if (!config->save_crtc_enabled)
9765 return -ENOMEM;
9766
1aa4b628
DV
9767 config->save_encoder_crtcs =
9768 kcalloc(dev->mode_config.num_encoder,
9769 sizeof(struct drm_crtc *), GFP_KERNEL);
9770 if (!config->save_encoder_crtcs)
85f9eb71
DV
9771 return -ENOMEM;
9772
1aa4b628
DV
9773 config->save_connector_encoders =
9774 kcalloc(dev->mode_config.num_connector,
9775 sizeof(struct drm_encoder *), GFP_KERNEL);
9776 if (!config->save_connector_encoders)
85f9eb71
DV
9777 return -ENOMEM;
9778
9779 /* Copy data. Note that driver private data is not affected.
9780 * Should anything bad happen only the expected state is
9781 * restored, not the drivers personal bookkeeping.
9782 */
7668851f
VS
9783 count = 0;
9784 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9785 config->save_crtc_enabled[count++] = crtc->enabled;
9786 }
9787
85f9eb71
DV
9788 count = 0;
9789 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 9790 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
9791 }
9792
9793 count = 0;
9794 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 9795 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
9796 }
9797
9798 return 0;
9799}
9800
9801static void intel_set_config_restore_state(struct drm_device *dev,
9802 struct intel_set_config *config)
9803{
7668851f 9804 struct intel_crtc *crtc;
9a935856
DV
9805 struct intel_encoder *encoder;
9806 struct intel_connector *connector;
85f9eb71
DV
9807 int count;
9808
7668851f
VS
9809 count = 0;
9810 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9811 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
9812
9813 if (crtc->new_enabled)
9814 crtc->new_config = &crtc->config;
9815 else
9816 crtc->new_config = NULL;
7668851f
VS
9817 }
9818
85f9eb71 9819 count = 0;
9a935856
DV
9820 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9821 encoder->new_crtc =
9822 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
9823 }
9824
9825 count = 0;
9a935856
DV
9826 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9827 connector->new_encoder =
9828 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
9829 }
9830}
9831
e3de42b6 9832static bool
2e57f47d 9833is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
9834{
9835 int i;
9836
2e57f47d
CW
9837 if (set->num_connectors == 0)
9838 return false;
9839
9840 if (WARN_ON(set->connectors == NULL))
9841 return false;
9842
9843 for (i = 0; i < set->num_connectors; i++)
9844 if (set->connectors[i]->encoder &&
9845 set->connectors[i]->encoder->crtc == set->crtc &&
9846 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
9847 return true;
9848
9849 return false;
9850}
9851
5e2b584e
DV
9852static void
9853intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9854 struct intel_set_config *config)
9855{
9856
9857 /* We should be able to check here if the fb has the same properties
9858 * and then just flip_or_move it */
2e57f47d
CW
9859 if (is_crtc_connector_off(set)) {
9860 config->mode_changed = true;
e3de42b6 9861 } else if (set->crtc->fb != set->fb) {
5e2b584e
DV
9862 /* If we have no fb then treat it as a full mode set */
9863 if (set->crtc->fb == NULL) {
319d9827
JB
9864 struct intel_crtc *intel_crtc =
9865 to_intel_crtc(set->crtc);
9866
d330a953 9867 if (intel_crtc->active && i915.fastboot) {
319d9827
JB
9868 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9869 config->fb_changed = true;
9870 } else {
9871 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9872 config->mode_changed = true;
9873 }
5e2b584e
DV
9874 } else if (set->fb == NULL) {
9875 config->mode_changed = true;
72f4901e
DV
9876 } else if (set->fb->pixel_format !=
9877 set->crtc->fb->pixel_format) {
5e2b584e 9878 config->mode_changed = true;
e3de42b6 9879 } else {
5e2b584e 9880 config->fb_changed = true;
e3de42b6 9881 }
5e2b584e
DV
9882 }
9883
835c5873 9884 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
9885 config->fb_changed = true;
9886
9887 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9888 DRM_DEBUG_KMS("modes are different, full mode set\n");
9889 drm_mode_debug_printmodeline(&set->crtc->mode);
9890 drm_mode_debug_printmodeline(set->mode);
9891 config->mode_changed = true;
9892 }
a1d95703
CW
9893
9894 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9895 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
9896}
9897
2e431051 9898static int
9a935856
DV
9899intel_modeset_stage_output_state(struct drm_device *dev,
9900 struct drm_mode_set *set,
9901 struct intel_set_config *config)
50f56119 9902{
9a935856
DV
9903 struct intel_connector *connector;
9904 struct intel_encoder *encoder;
7668851f 9905 struct intel_crtc *crtc;
f3f08572 9906 int ro;
50f56119 9907
9abdda74 9908 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
9909 * of connectors. For paranoia, double-check this. */
9910 WARN_ON(!set->fb && (set->num_connectors != 0));
9911 WARN_ON(set->fb && (set->num_connectors == 0));
9912
9a935856
DV
9913 list_for_each_entry(connector, &dev->mode_config.connector_list,
9914 base.head) {
9915 /* Otherwise traverse passed in connector list and get encoders
9916 * for them. */
50f56119 9917 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
9918 if (set->connectors[ro] == &connector->base) {
9919 connector->new_encoder = connector->encoder;
50f56119
DV
9920 break;
9921 }
9922 }
9923
9a935856
DV
9924 /* If we disable the crtc, disable all its connectors. Also, if
9925 * the connector is on the changing crtc but not on the new
9926 * connector list, disable it. */
9927 if ((!set->fb || ro == set->num_connectors) &&
9928 connector->base.encoder &&
9929 connector->base.encoder->crtc == set->crtc) {
9930 connector->new_encoder = NULL;
9931
9932 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9933 connector->base.base.id,
9934 drm_get_connector_name(&connector->base));
9935 }
9936
9937
9938 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 9939 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 9940 config->mode_changed = true;
50f56119
DV
9941 }
9942 }
9a935856 9943 /* connector->new_encoder is now updated for all connectors. */
50f56119 9944
9a935856 9945 /* Update crtc of enabled connectors. */
9a935856
DV
9946 list_for_each_entry(connector, &dev->mode_config.connector_list,
9947 base.head) {
7668851f
VS
9948 struct drm_crtc *new_crtc;
9949
9a935856 9950 if (!connector->new_encoder)
50f56119
DV
9951 continue;
9952
9a935856 9953 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
9954
9955 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 9956 if (set->connectors[ro] == &connector->base)
50f56119
DV
9957 new_crtc = set->crtc;
9958 }
9959
9960 /* Make sure the new CRTC will work with the encoder */
14509916
TR
9961 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
9962 new_crtc)) {
5e2b584e 9963 return -EINVAL;
50f56119 9964 }
9a935856
DV
9965 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9966
9967 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9968 connector->base.base.id,
9969 drm_get_connector_name(&connector->base),
9970 new_crtc->base.id);
9971 }
9972
9973 /* Check for any encoders that needs to be disabled. */
9974 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9975 base.head) {
5a65f358 9976 int num_connectors = 0;
9a935856
DV
9977 list_for_each_entry(connector,
9978 &dev->mode_config.connector_list,
9979 base.head) {
9980 if (connector->new_encoder == encoder) {
9981 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 9982 num_connectors++;
9a935856
DV
9983 }
9984 }
5a65f358
PZ
9985
9986 if (num_connectors == 0)
9987 encoder->new_crtc = NULL;
9988 else if (num_connectors > 1)
9989 return -EINVAL;
9990
9a935856
DV
9991 /* Only now check for crtc changes so we don't miss encoders
9992 * that will be disabled. */
9993 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 9994 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 9995 config->mode_changed = true;
50f56119
DV
9996 }
9997 }
9a935856 9998 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 9999
7668851f
VS
10000 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10001 base.head) {
10002 crtc->new_enabled = false;
10003
10004 list_for_each_entry(encoder,
10005 &dev->mode_config.encoder_list,
10006 base.head) {
10007 if (encoder->new_crtc == crtc) {
10008 crtc->new_enabled = true;
10009 break;
10010 }
10011 }
10012
10013 if (crtc->new_enabled != crtc->base.enabled) {
10014 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10015 crtc->new_enabled ? "en" : "dis");
10016 config->mode_changed = true;
10017 }
7bd0a8e7
VS
10018
10019 if (crtc->new_enabled)
10020 crtc->new_config = &crtc->config;
10021 else
10022 crtc->new_config = NULL;
7668851f
VS
10023 }
10024
2e431051
DV
10025 return 0;
10026}
10027
7d00a1f5
VS
10028static void disable_crtc_nofb(struct intel_crtc *crtc)
10029{
10030 struct drm_device *dev = crtc->base.dev;
10031 struct intel_encoder *encoder;
10032 struct intel_connector *connector;
10033
10034 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10035 pipe_name(crtc->pipe));
10036
10037 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10038 if (connector->new_encoder &&
10039 connector->new_encoder->new_crtc == crtc)
10040 connector->new_encoder = NULL;
10041 }
10042
10043 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10044 if (encoder->new_crtc == crtc)
10045 encoder->new_crtc = NULL;
10046 }
10047
10048 crtc->new_enabled = false;
7bd0a8e7 10049 crtc->new_config = NULL;
7d00a1f5
VS
10050}
10051
2e431051
DV
10052static int intel_crtc_set_config(struct drm_mode_set *set)
10053{
10054 struct drm_device *dev;
2e431051
DV
10055 struct drm_mode_set save_set;
10056 struct intel_set_config *config;
10057 int ret;
2e431051 10058
8d3e375e
DV
10059 BUG_ON(!set);
10060 BUG_ON(!set->crtc);
10061 BUG_ON(!set->crtc->helper_private);
2e431051 10062
7e53f3a4
DV
10063 /* Enforce sane interface api - has been abused by the fb helper. */
10064 BUG_ON(!set->mode && set->fb);
10065 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10066
2e431051
DV
10067 if (set->fb) {
10068 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10069 set->crtc->base.id, set->fb->base.id,
10070 (int)set->num_connectors, set->x, set->y);
10071 } else {
10072 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10073 }
10074
10075 dev = set->crtc->dev;
10076
10077 ret = -ENOMEM;
10078 config = kzalloc(sizeof(*config), GFP_KERNEL);
10079 if (!config)
10080 goto out_config;
10081
10082 ret = intel_set_config_save_state(dev, config);
10083 if (ret)
10084 goto out_config;
10085
10086 save_set.crtc = set->crtc;
10087 save_set.mode = &set->crtc->mode;
10088 save_set.x = set->crtc->x;
10089 save_set.y = set->crtc->y;
10090 save_set.fb = set->crtc->fb;
10091
10092 /* Compute whether we need a full modeset, only an fb base update or no
10093 * change at all. In the future we might also check whether only the
10094 * mode changed, e.g. for LVDS where we only change the panel fitter in
10095 * such cases. */
10096 intel_set_config_compute_mode_changes(set, config);
10097
9a935856 10098 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10099 if (ret)
10100 goto fail;
10101
5e2b584e 10102 if (config->mode_changed) {
c0c36b94
CW
10103 ret = intel_set_mode(set->crtc, set->mode,
10104 set->x, set->y, set->fb);
5e2b584e 10105 } else if (config->fb_changed) {
4878cae2
VS
10106 intel_crtc_wait_for_pending_flips(set->crtc);
10107
4f660f49 10108 ret = intel_pipe_set_base(set->crtc,
94352cf9 10109 set->x, set->y, set->fb);
7ca51a3a
JB
10110 /*
10111 * In the fastboot case this may be our only check of the
10112 * state after boot. It would be better to only do it on
10113 * the first update, but we don't have a nice way of doing that
10114 * (and really, set_config isn't used much for high freq page
10115 * flipping, so increasing its cost here shouldn't be a big
10116 * deal).
10117 */
d330a953 10118 if (i915.fastboot && ret == 0)
7ca51a3a 10119 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10120 }
10121
2d05eae1 10122 if (ret) {
bf67dfeb
DV
10123 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10124 set->crtc->base.id, ret);
50f56119 10125fail:
2d05eae1 10126 intel_set_config_restore_state(dev, config);
50f56119 10127
7d00a1f5
VS
10128 /*
10129 * HACK: if the pipe was on, but we didn't have a framebuffer,
10130 * force the pipe off to avoid oopsing in the modeset code
10131 * due to fb==NULL. This should only happen during boot since
10132 * we don't yet reconstruct the FB from the hardware state.
10133 */
10134 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10135 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10136
2d05eae1
CW
10137 /* Try to restore the config */
10138 if (config->mode_changed &&
10139 intel_set_mode(save_set.crtc, save_set.mode,
10140 save_set.x, save_set.y, save_set.fb))
10141 DRM_ERROR("failed to restore config after modeset failure\n");
10142 }
50f56119 10143
d9e55608
DV
10144out_config:
10145 intel_set_config_free(config);
50f56119
DV
10146 return ret;
10147}
f6e5b160
CW
10148
10149static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10150 .cursor_set = intel_crtc_cursor_set,
10151 .cursor_move = intel_crtc_cursor_move,
10152 .gamma_set = intel_crtc_gamma_set,
50f56119 10153 .set_config = intel_crtc_set_config,
f6e5b160
CW
10154 .destroy = intel_crtc_destroy,
10155 .page_flip = intel_crtc_page_flip,
10156};
10157
79f689aa
PZ
10158static void intel_cpu_pll_init(struct drm_device *dev)
10159{
affa9354 10160 if (HAS_DDI(dev))
79f689aa
PZ
10161 intel_ddi_pll_init(dev);
10162}
10163
5358901f
DV
10164static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10165 struct intel_shared_dpll *pll,
10166 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10167{
5358901f 10168 uint32_t val;
ee7b9f93 10169
5358901f 10170 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10171 hw_state->dpll = val;
10172 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10173 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10174
10175 return val & DPLL_VCO_ENABLE;
10176}
10177
15bdd4cf
DV
10178static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10179 struct intel_shared_dpll *pll)
10180{
10181 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10182 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10183}
10184
e7b903d2
DV
10185static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10186 struct intel_shared_dpll *pll)
10187{
e7b903d2 10188 /* PCH refclock must be enabled first */
89eff4be 10189 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10190
15bdd4cf
DV
10191 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10192
10193 /* Wait for the clocks to stabilize. */
10194 POSTING_READ(PCH_DPLL(pll->id));
10195 udelay(150);
10196
10197 /* The pixel multiplier can only be updated once the
10198 * DPLL is enabled and the clocks are stable.
10199 *
10200 * So write it again.
10201 */
10202 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10203 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10204 udelay(200);
10205}
10206
10207static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10208 struct intel_shared_dpll *pll)
10209{
10210 struct drm_device *dev = dev_priv->dev;
10211 struct intel_crtc *crtc;
e7b903d2
DV
10212
10213 /* Make sure no transcoder isn't still depending on us. */
10214 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10215 if (intel_crtc_to_shared_dpll(crtc) == pll)
10216 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10217 }
10218
15bdd4cf
DV
10219 I915_WRITE(PCH_DPLL(pll->id), 0);
10220 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10221 udelay(200);
10222}
10223
46edb027
DV
10224static char *ibx_pch_dpll_names[] = {
10225 "PCH DPLL A",
10226 "PCH DPLL B",
10227};
10228
7c74ade1 10229static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10230{
e7b903d2 10231 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10232 int i;
10233
7c74ade1 10234 dev_priv->num_shared_dpll = 2;
ee7b9f93 10235
e72f9fbf 10236 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10237 dev_priv->shared_dplls[i].id = i;
10238 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10239 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10240 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10241 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10242 dev_priv->shared_dplls[i].get_hw_state =
10243 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10244 }
10245}
10246
7c74ade1
DV
10247static void intel_shared_dpll_init(struct drm_device *dev)
10248{
e7b903d2 10249 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10250
10251 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10252 ibx_pch_dpll_init(dev);
10253 else
10254 dev_priv->num_shared_dpll = 0;
10255
10256 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10257}
10258
b358d0a6 10259static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10260{
22fd0fab 10261 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
10262 struct intel_crtc *intel_crtc;
10263 int i;
10264
955382f3 10265 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10266 if (intel_crtc == NULL)
10267 return;
10268
10269 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10270
10271 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10272 for (i = 0; i < 256; i++) {
10273 intel_crtc->lut_r[i] = i;
10274 intel_crtc->lut_g[i] = i;
10275 intel_crtc->lut_b[i] = i;
10276 }
10277
1f1c2e24
VS
10278 /*
10279 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10280 * is hooked to plane B. Hence we want plane A feeding pipe B.
10281 */
80824003
JB
10282 intel_crtc->pipe = pipe;
10283 intel_crtc->plane = pipe;
3a77c4c4 10284 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10285 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10286 intel_crtc->plane = !pipe;
80824003
JB
10287 }
10288
22fd0fab
JB
10289 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10290 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10291 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10292 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10293
79e53945 10294 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10295}
10296
752aa88a
JB
10297enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10298{
10299 struct drm_encoder *encoder = connector->base.encoder;
10300
10301 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10302
10303 if (!encoder)
10304 return INVALID_PIPE;
10305
10306 return to_intel_crtc(encoder->crtc)->pipe;
10307}
10308
08d7b3d1 10309int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10310 struct drm_file *file)
08d7b3d1 10311{
08d7b3d1 10312 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10313 struct drm_mode_object *drmmode_obj;
10314 struct intel_crtc *crtc;
08d7b3d1 10315
1cff8f6b
DV
10316 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10317 return -ENODEV;
08d7b3d1 10318
c05422d5
DV
10319 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10320 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10321
c05422d5 10322 if (!drmmode_obj) {
08d7b3d1 10323 DRM_ERROR("no such CRTC id\n");
3f2c2057 10324 return -ENOENT;
08d7b3d1
CW
10325 }
10326
c05422d5
DV
10327 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10328 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10329
c05422d5 10330 return 0;
08d7b3d1
CW
10331}
10332
66a9278e 10333static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10334{
66a9278e
DV
10335 struct drm_device *dev = encoder->base.dev;
10336 struct intel_encoder *source_encoder;
79e53945 10337 int index_mask = 0;
79e53945
JB
10338 int entry = 0;
10339
66a9278e
DV
10340 list_for_each_entry(source_encoder,
10341 &dev->mode_config.encoder_list, base.head) {
10342
10343 if (encoder == source_encoder)
79e53945 10344 index_mask |= (1 << entry);
66a9278e
DV
10345
10346 /* Intel hw has only one MUX where enocoders could be cloned. */
10347 if (encoder->cloneable && source_encoder->cloneable)
10348 index_mask |= (1 << entry);
10349
79e53945
JB
10350 entry++;
10351 }
4ef69c7a 10352
79e53945
JB
10353 return index_mask;
10354}
10355
4d302442
CW
10356static bool has_edp_a(struct drm_device *dev)
10357{
10358 struct drm_i915_private *dev_priv = dev->dev_private;
10359
10360 if (!IS_MOBILE(dev))
10361 return false;
10362
10363 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10364 return false;
10365
e3589908 10366 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
10367 return false;
10368
10369 return true;
10370}
10371
ba0fbca4
DL
10372const char *intel_output_name(int output)
10373{
10374 static const char *names[] = {
10375 [INTEL_OUTPUT_UNUSED] = "Unused",
10376 [INTEL_OUTPUT_ANALOG] = "Analog",
10377 [INTEL_OUTPUT_DVO] = "DVO",
10378 [INTEL_OUTPUT_SDVO] = "SDVO",
10379 [INTEL_OUTPUT_LVDS] = "LVDS",
10380 [INTEL_OUTPUT_TVOUT] = "TV",
10381 [INTEL_OUTPUT_HDMI] = "HDMI",
10382 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10383 [INTEL_OUTPUT_EDP] = "eDP",
10384 [INTEL_OUTPUT_DSI] = "DSI",
10385 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10386 };
10387
10388 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10389 return "Invalid";
10390
10391 return names[output];
10392}
10393
79e53945
JB
10394static void intel_setup_outputs(struct drm_device *dev)
10395{
725e30ad 10396 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10397 struct intel_encoder *encoder;
cb0953d7 10398 bool dpd_is_edp = false;
79e53945 10399
c9093354 10400 intel_lvds_init(dev);
79e53945 10401
c40c0f5b 10402 if (!IS_ULT(dev))
79935fca 10403 intel_crt_init(dev);
cb0953d7 10404
affa9354 10405 if (HAS_DDI(dev)) {
0e72a5b5
ED
10406 int found;
10407
10408 /* Haswell uses DDI functions to detect digital outputs */
10409 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10410 /* DDI A only supports eDP */
10411 if (found)
10412 intel_ddi_init(dev, PORT_A);
10413
10414 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10415 * register */
10416 found = I915_READ(SFUSE_STRAP);
10417
10418 if (found & SFUSE_STRAP_DDIB_DETECTED)
10419 intel_ddi_init(dev, PORT_B);
10420 if (found & SFUSE_STRAP_DDIC_DETECTED)
10421 intel_ddi_init(dev, PORT_C);
10422 if (found & SFUSE_STRAP_DDID_DETECTED)
10423 intel_ddi_init(dev, PORT_D);
10424 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10425 int found;
5d8a7752 10426 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
10427
10428 if (has_edp_a(dev))
10429 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10430
dc0fa718 10431 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10432 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10433 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10434 if (!found)
e2debe91 10435 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10436 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10437 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10438 }
10439
dc0fa718 10440 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10441 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10442
dc0fa718 10443 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10444 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10445
5eb08b69 10446 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10447 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 10448
270b3042 10449 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 10450 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 10451 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
10452 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10453 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10454 PORT_B);
10455 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10456 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10457 }
10458
6f6005a5
JB
10459 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10460 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10461 PORT_C);
10462 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 10463 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 10464 }
19c03924 10465
3cfca973 10466 intel_dsi_init(dev);
103a196f 10467 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 10468 bool found = false;
7d57382e 10469
e2debe91 10470 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10471 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 10472 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
10473 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10474 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 10475 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 10476 }
27185ae1 10477
e7281eab 10478 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10479 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 10480 }
13520b05
KH
10481
10482 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 10483
e2debe91 10484 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10485 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 10486 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 10487 }
27185ae1 10488
e2debe91 10489 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 10490
b01f2c3a
JB
10491 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10492 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 10493 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 10494 }
e7281eab 10495 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10496 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 10497 }
27185ae1 10498
b01f2c3a 10499 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 10500 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 10501 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 10502 } else if (IS_GEN2(dev))
79e53945
JB
10503 intel_dvo_init(dev);
10504
103a196f 10505 if (SUPPORTS_TV(dev))
79e53945
JB
10506 intel_tv_init(dev);
10507
4ef69c7a
CW
10508 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10509 encoder->base.possible_crtcs = encoder->crtc_mask;
10510 encoder->base.possible_clones =
66a9278e 10511 intel_encoder_clones(encoder);
79e53945 10512 }
47356eb6 10513
dde86e2d 10514 intel_init_pch_refclk(dev);
270b3042
DV
10515
10516 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
10517}
10518
10519static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10520{
10521 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 10522
ef2d633e
DV
10523 drm_framebuffer_cleanup(fb);
10524 WARN_ON(!intel_fb->obj->framebuffer_references--);
10525 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
10526 kfree(intel_fb);
10527}
10528
10529static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 10530 struct drm_file *file,
79e53945
JB
10531 unsigned int *handle)
10532{
10533 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 10534 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 10535
05394f39 10536 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
10537}
10538
10539static const struct drm_framebuffer_funcs intel_fb_funcs = {
10540 .destroy = intel_user_framebuffer_destroy,
10541 .create_handle = intel_user_framebuffer_create_handle,
10542};
10543
38651674
DA
10544int intel_framebuffer_init(struct drm_device *dev,
10545 struct intel_framebuffer *intel_fb,
308e5bcb 10546 struct drm_mode_fb_cmd2 *mode_cmd,
05394f39 10547 struct drm_i915_gem_object *obj)
79e53945 10548{
a57ce0b2 10549 int aligned_height;
a35cdaa0 10550 int pitch_limit;
79e53945
JB
10551 int ret;
10552
dd4916c5
DV
10553 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10554
c16ed4be
CW
10555 if (obj->tiling_mode == I915_TILING_Y) {
10556 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 10557 return -EINVAL;
c16ed4be 10558 }
57cd6508 10559
c16ed4be
CW
10560 if (mode_cmd->pitches[0] & 63) {
10561 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10562 mode_cmd->pitches[0]);
57cd6508 10563 return -EINVAL;
c16ed4be 10564 }
57cd6508 10565
a35cdaa0
CW
10566 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10567 pitch_limit = 32*1024;
10568 } else if (INTEL_INFO(dev)->gen >= 4) {
10569 if (obj->tiling_mode)
10570 pitch_limit = 16*1024;
10571 else
10572 pitch_limit = 32*1024;
10573 } else if (INTEL_INFO(dev)->gen >= 3) {
10574 if (obj->tiling_mode)
10575 pitch_limit = 8*1024;
10576 else
10577 pitch_limit = 16*1024;
10578 } else
10579 /* XXX DSPC is limited to 4k tiled */
10580 pitch_limit = 8*1024;
10581
10582 if (mode_cmd->pitches[0] > pitch_limit) {
10583 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10584 obj->tiling_mode ? "tiled" : "linear",
10585 mode_cmd->pitches[0], pitch_limit);
5d7bd705 10586 return -EINVAL;
c16ed4be 10587 }
5d7bd705
VS
10588
10589 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
10590 mode_cmd->pitches[0] != obj->stride) {
10591 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10592 mode_cmd->pitches[0], obj->stride);
5d7bd705 10593 return -EINVAL;
c16ed4be 10594 }
5d7bd705 10595
57779d06 10596 /* Reject formats not supported by any plane early. */
308e5bcb 10597 switch (mode_cmd->pixel_format) {
57779d06 10598 case DRM_FORMAT_C8:
04b3924d
VS
10599 case DRM_FORMAT_RGB565:
10600 case DRM_FORMAT_XRGB8888:
10601 case DRM_FORMAT_ARGB8888:
57779d06
VS
10602 break;
10603 case DRM_FORMAT_XRGB1555:
10604 case DRM_FORMAT_ARGB1555:
c16ed4be 10605 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
10606 DRM_DEBUG("unsupported pixel format: %s\n",
10607 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10608 return -EINVAL;
c16ed4be 10609 }
57779d06
VS
10610 break;
10611 case DRM_FORMAT_XBGR8888:
10612 case DRM_FORMAT_ABGR8888:
04b3924d
VS
10613 case DRM_FORMAT_XRGB2101010:
10614 case DRM_FORMAT_ARGB2101010:
57779d06
VS
10615 case DRM_FORMAT_XBGR2101010:
10616 case DRM_FORMAT_ABGR2101010:
c16ed4be 10617 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
10618 DRM_DEBUG("unsupported pixel format: %s\n",
10619 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10620 return -EINVAL;
c16ed4be 10621 }
b5626747 10622 break;
04b3924d
VS
10623 case DRM_FORMAT_YUYV:
10624 case DRM_FORMAT_UYVY:
10625 case DRM_FORMAT_YVYU:
10626 case DRM_FORMAT_VYUY:
c16ed4be 10627 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
10628 DRM_DEBUG("unsupported pixel format: %s\n",
10629 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10630 return -EINVAL;
c16ed4be 10631 }
57cd6508
CW
10632 break;
10633 default:
4ee62c76
VS
10634 DRM_DEBUG("unsupported pixel format: %s\n",
10635 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
10636 return -EINVAL;
10637 }
10638
90f9a336
VS
10639 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10640 if (mode_cmd->offsets[0] != 0)
10641 return -EINVAL;
10642
a57ce0b2
JB
10643 aligned_height = intel_align_height(dev, mode_cmd->height,
10644 obj->tiling_mode);
53155c0a
DV
10645 /* FIXME drm helper for size checks (especially planar formats)? */
10646 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10647 return -EINVAL;
10648
c7d73f6a
DV
10649 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10650 intel_fb->obj = obj;
80075d49 10651 intel_fb->obj->framebuffer_references++;
c7d73f6a 10652
79e53945
JB
10653 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10654 if (ret) {
10655 DRM_ERROR("framebuffer init failed %d\n", ret);
10656 return ret;
10657 }
10658
79e53945
JB
10659 return 0;
10660}
10661
79e53945
JB
10662static struct drm_framebuffer *
10663intel_user_framebuffer_create(struct drm_device *dev,
10664 struct drm_file *filp,
308e5bcb 10665 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 10666{
05394f39 10667 struct drm_i915_gem_object *obj;
79e53945 10668
308e5bcb
JB
10669 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10670 mode_cmd->handles[0]));
c8725226 10671 if (&obj->base == NULL)
cce13ff7 10672 return ERR_PTR(-ENOENT);
79e53945 10673
d2dff872 10674 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
10675}
10676
4520f53a 10677#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 10678static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
10679{
10680}
10681#endif
10682
79e53945 10683static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 10684 .fb_create = intel_user_framebuffer_create,
0632fef6 10685 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
10686};
10687
e70236a8
JB
10688/* Set up chip specific display functions */
10689static void intel_init_display(struct drm_device *dev)
10690{
10691 struct drm_i915_private *dev_priv = dev->dev_private;
10692
ee9300bb
DV
10693 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10694 dev_priv->display.find_dpll = g4x_find_best_dpll;
10695 else if (IS_VALLEYVIEW(dev))
10696 dev_priv->display.find_dpll = vlv_find_best_dpll;
10697 else if (IS_PINEVIEW(dev))
10698 dev_priv->display.find_dpll = pnv_find_best_dpll;
10699 else
10700 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10701
affa9354 10702 if (HAS_DDI(dev)) {
0e8ffe1b 10703 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
09b4ddf9 10704 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
10705 dev_priv->display.crtc_enable = haswell_crtc_enable;
10706 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 10707 dev_priv->display.off = haswell_crtc_off;
09b4ddf9
PZ
10708 dev_priv->display.update_plane = ironlake_update_plane;
10709 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 10710 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
f564048e 10711 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
10712 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10713 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 10714 dev_priv->display.off = ironlake_crtc_off;
17638cd6 10715 dev_priv->display.update_plane = ironlake_update_plane;
89b667f8
JB
10716 } else if (IS_VALLEYVIEW(dev)) {
10717 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10718 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10719 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10720 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10721 dev_priv->display.off = i9xx_crtc_off;
10722 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10723 } else {
0e8ffe1b 10724 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
f564048e 10725 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
10726 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10727 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 10728 dev_priv->display.off = i9xx_crtc_off;
17638cd6 10729 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10730 }
e70236a8 10731
e70236a8 10732 /* Returns the core display clock speed */
25eb05fc
JB
10733 if (IS_VALLEYVIEW(dev))
10734 dev_priv->display.get_display_clock_speed =
10735 valleyview_get_display_clock_speed;
10736 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
10737 dev_priv->display.get_display_clock_speed =
10738 i945_get_display_clock_speed;
10739 else if (IS_I915G(dev))
10740 dev_priv->display.get_display_clock_speed =
10741 i915_get_display_clock_speed;
257a7ffc 10742 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
10743 dev_priv->display.get_display_clock_speed =
10744 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
10745 else if (IS_PINEVIEW(dev))
10746 dev_priv->display.get_display_clock_speed =
10747 pnv_get_display_clock_speed;
e70236a8
JB
10748 else if (IS_I915GM(dev))
10749 dev_priv->display.get_display_clock_speed =
10750 i915gm_get_display_clock_speed;
10751 else if (IS_I865G(dev))
10752 dev_priv->display.get_display_clock_speed =
10753 i865_get_display_clock_speed;
f0f8a9ce 10754 else if (IS_I85X(dev))
e70236a8
JB
10755 dev_priv->display.get_display_clock_speed =
10756 i855_get_display_clock_speed;
10757 else /* 852, 830 */
10758 dev_priv->display.get_display_clock_speed =
10759 i830_get_display_clock_speed;
10760
7f8a8569 10761 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 10762 if (IS_GEN5(dev)) {
674cf967 10763 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 10764 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 10765 } else if (IS_GEN6(dev)) {
674cf967 10766 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 10767 dev_priv->display.write_eld = ironlake_write_eld;
357555c0
JB
10768 } else if (IS_IVYBRIDGE(dev)) {
10769 /* FIXME: detect B0+ stepping and use auto training */
10770 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 10771 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
10772 dev_priv->display.modeset_global_resources =
10773 ivb_modeset_global_resources;
4e0bbc31 10774 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 10775 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 10776 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
10777 dev_priv->display.modeset_global_resources =
10778 haswell_modeset_global_resources;
a0e63c22 10779 }
6067aaea 10780 } else if (IS_G4X(dev)) {
e0dac65e 10781 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
10782 } else if (IS_VALLEYVIEW(dev)) {
10783 dev_priv->display.modeset_global_resources =
10784 valleyview_modeset_global_resources;
9ca2fe73 10785 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 10786 }
8c9f3aaf
JB
10787
10788 /* Default just returns -ENODEV to indicate unsupported */
10789 dev_priv->display.queue_flip = intel_default_queue_flip;
10790
10791 switch (INTEL_INFO(dev)->gen) {
10792 case 2:
10793 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10794 break;
10795
10796 case 3:
10797 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10798 break;
10799
10800 case 4:
10801 case 5:
10802 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10803 break;
10804
10805 case 6:
10806 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10807 break;
7c9017e5 10808 case 7:
4e0bbc31 10809 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
10810 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10811 break;
8c9f3aaf 10812 }
7bd688cd
JN
10813
10814 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
10815}
10816
b690e96c
JB
10817/*
10818 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10819 * resume, or other times. This quirk makes sure that's the case for
10820 * affected systems.
10821 */
0206e353 10822static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
10823{
10824 struct drm_i915_private *dev_priv = dev->dev_private;
10825
10826 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 10827 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
10828}
10829
435793df
KP
10830/*
10831 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10832 */
10833static void quirk_ssc_force_disable(struct drm_device *dev)
10834{
10835 struct drm_i915_private *dev_priv = dev->dev_private;
10836 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 10837 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
10838}
10839
4dca20ef 10840/*
5a15ab5b
CE
10841 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10842 * brightness value
4dca20ef
CE
10843 */
10844static void quirk_invert_brightness(struct drm_device *dev)
10845{
10846 struct drm_i915_private *dev_priv = dev->dev_private;
10847 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 10848 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
10849}
10850
b690e96c
JB
10851struct intel_quirk {
10852 int device;
10853 int subsystem_vendor;
10854 int subsystem_device;
10855 void (*hook)(struct drm_device *dev);
10856};
10857
5f85f176
EE
10858/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10859struct intel_dmi_quirk {
10860 void (*hook)(struct drm_device *dev);
10861 const struct dmi_system_id (*dmi_id_list)[];
10862};
10863
10864static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10865{
10866 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10867 return 1;
10868}
10869
10870static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10871 {
10872 .dmi_id_list = &(const struct dmi_system_id[]) {
10873 {
10874 .callback = intel_dmi_reverse_brightness,
10875 .ident = "NCR Corporation",
10876 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10877 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10878 },
10879 },
10880 { } /* terminating entry */
10881 },
10882 .hook = quirk_invert_brightness,
10883 },
10884};
10885
c43b5634 10886static struct intel_quirk intel_quirks[] = {
b690e96c 10887 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 10888 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 10889
b690e96c
JB
10890 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10891 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10892
b690e96c
JB
10893 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10894 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10895
a4945f95 10896 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 10897 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
10898
10899 /* Lenovo U160 cannot use SSC on LVDS */
10900 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
10901
10902 /* Sony Vaio Y cannot use SSC on LVDS */
10903 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 10904
be505f64
AH
10905 /* Acer Aspire 5734Z must invert backlight brightness */
10906 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10907
10908 /* Acer/eMachines G725 */
10909 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10910
10911 /* Acer/eMachines e725 */
10912 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10913
10914 /* Acer/Packard Bell NCL20 */
10915 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10916
10917 /* Acer Aspire 4736Z */
10918 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
10919
10920 /* Acer Aspire 5336 */
10921 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
10922};
10923
10924static void intel_init_quirks(struct drm_device *dev)
10925{
10926 struct pci_dev *d = dev->pdev;
10927 int i;
10928
10929 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10930 struct intel_quirk *q = &intel_quirks[i];
10931
10932 if (d->device == q->device &&
10933 (d->subsystem_vendor == q->subsystem_vendor ||
10934 q->subsystem_vendor == PCI_ANY_ID) &&
10935 (d->subsystem_device == q->subsystem_device ||
10936 q->subsystem_device == PCI_ANY_ID))
10937 q->hook(dev);
10938 }
5f85f176
EE
10939 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10940 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10941 intel_dmi_quirks[i].hook(dev);
10942 }
b690e96c
JB
10943}
10944
9cce37f4
JB
10945/* Disable the VGA plane that we never use */
10946static void i915_disable_vga(struct drm_device *dev)
10947{
10948 struct drm_i915_private *dev_priv = dev->dev_private;
10949 u8 sr1;
766aa1c4 10950 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 10951
2b37c616 10952 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 10953 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 10954 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
10955 sr1 = inb(VGA_SR_DATA);
10956 outb(sr1 | 1<<5, VGA_SR_DATA);
10957 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10958 udelay(300);
10959
10960 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10961 POSTING_READ(vga_reg);
10962}
10963
f817586c
DV
10964void intel_modeset_init_hw(struct drm_device *dev)
10965{
a8f78b58
ED
10966 intel_prepare_ddi(dev);
10967
f817586c
DV
10968 intel_init_clock_gating(dev);
10969
5382f5f3 10970 intel_reset_dpio(dev);
40e9cf64 10971
79f5b2c7 10972 mutex_lock(&dev->struct_mutex);
8090c6b9 10973 intel_enable_gt_powersave(dev);
79f5b2c7 10974 mutex_unlock(&dev->struct_mutex);
f817586c
DV
10975}
10976
7d708ee4
ID
10977void intel_modeset_suspend_hw(struct drm_device *dev)
10978{
10979 intel_suspend_hw(dev);
10980}
10981
79e53945
JB
10982void intel_modeset_init(struct drm_device *dev)
10983{
652c393a 10984 struct drm_i915_private *dev_priv = dev->dev_private;
7f1f3851 10985 int i, j, ret;
79e53945
JB
10986
10987 drm_mode_config_init(dev);
10988
10989 dev->mode_config.min_width = 0;
10990 dev->mode_config.min_height = 0;
10991
019d96cb
DA
10992 dev->mode_config.preferred_depth = 24;
10993 dev->mode_config.prefer_shadow = 1;
10994
e6ecefaa 10995 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 10996
b690e96c
JB
10997 intel_init_quirks(dev);
10998
1fa61106
ED
10999 intel_init_pm(dev);
11000
e3c74757
BW
11001 if (INTEL_INFO(dev)->num_pipes == 0)
11002 return;
11003
e70236a8
JB
11004 intel_init_display(dev);
11005
a6c45cf0
CW
11006 if (IS_GEN2(dev)) {
11007 dev->mode_config.max_width = 2048;
11008 dev->mode_config.max_height = 2048;
11009 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11010 dev->mode_config.max_width = 4096;
11011 dev->mode_config.max_height = 4096;
79e53945 11012 } else {
a6c45cf0
CW
11013 dev->mode_config.max_width = 8192;
11014 dev->mode_config.max_height = 8192;
79e53945 11015 }
5d4545ae 11016 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11017
28c97730 11018 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11019 INTEL_INFO(dev)->num_pipes,
11020 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11021
08e2a7de 11022 for_each_pipe(i) {
79e53945 11023 intel_crtc_init(dev, i);
22d3fd46 11024 for (j = 0; j < INTEL_INFO(dev)->num_sprites; j++) {
7f1f3851
JB
11025 ret = intel_plane_init(dev, i, j);
11026 if (ret)
06da8da2
VS
11027 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11028 pipe_name(i), sprite_name(i, j), ret);
7f1f3851 11029 }
79e53945
JB
11030 }
11031
f42bb70d 11032 intel_init_dpio(dev);
5382f5f3 11033 intel_reset_dpio(dev);
f42bb70d 11034
79f689aa 11035 intel_cpu_pll_init(dev);
e72f9fbf 11036 intel_shared_dpll_init(dev);
ee7b9f93 11037
9cce37f4
JB
11038 /* Just disable it once at startup */
11039 i915_disable_vga(dev);
79e53945 11040 intel_setup_outputs(dev);
11be49eb
CW
11041
11042 /* Just in case the BIOS is doing something questionable. */
11043 intel_disable_fbc(dev);
fa9fa083
JB
11044
11045 intel_modeset_setup_hw_state(dev, false);
2c7111db
CW
11046}
11047
24929352
DV
11048static void
11049intel_connector_break_all_links(struct intel_connector *connector)
11050{
11051 connector->base.dpms = DRM_MODE_DPMS_OFF;
11052 connector->base.encoder = NULL;
11053 connector->encoder->connectors_active = false;
11054 connector->encoder->base.crtc = NULL;
11055}
11056
7fad798e
DV
11057static void intel_enable_pipe_a(struct drm_device *dev)
11058{
11059 struct intel_connector *connector;
11060 struct drm_connector *crt = NULL;
11061 struct intel_load_detect_pipe load_detect_temp;
11062
11063 /* We can't just switch on the pipe A, we need to set things up with a
11064 * proper mode and output configuration. As a gross hack, enable pipe A
11065 * by enabling the load detect pipe once. */
11066 list_for_each_entry(connector,
11067 &dev->mode_config.connector_list,
11068 base.head) {
11069 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11070 crt = &connector->base;
11071 break;
11072 }
11073 }
11074
11075 if (!crt)
11076 return;
11077
11078 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11079 intel_release_load_detect_pipe(crt, &load_detect_temp);
11080
652c393a 11081
7fad798e
DV
11082}
11083
fa555837
DV
11084static bool
11085intel_check_plane_mapping(struct intel_crtc *crtc)
11086{
7eb552ae
BW
11087 struct drm_device *dev = crtc->base.dev;
11088 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11089 u32 reg, val;
11090
7eb552ae 11091 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11092 return true;
11093
11094 reg = DSPCNTR(!crtc->plane);
11095 val = I915_READ(reg);
11096
11097 if ((val & DISPLAY_PLANE_ENABLE) &&
11098 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11099 return false;
11100
11101 return true;
11102}
11103
24929352
DV
11104static void intel_sanitize_crtc(struct intel_crtc *crtc)
11105{
11106 struct drm_device *dev = crtc->base.dev;
11107 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11108 u32 reg;
24929352 11109
24929352 11110 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11111 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11112 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11113
11114 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11115 * disable the crtc (and hence change the state) if it is wrong. Note
11116 * that gen4+ has a fixed plane -> pipe mapping. */
11117 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11118 struct intel_connector *connector;
11119 bool plane;
11120
24929352
DV
11121 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11122 crtc->base.base.id);
11123
11124 /* Pipe has the wrong plane attached and the plane is active.
11125 * Temporarily change the plane mapping and disable everything
11126 * ... */
11127 plane = crtc->plane;
11128 crtc->plane = !plane;
11129 dev_priv->display.crtc_disable(&crtc->base);
11130 crtc->plane = plane;
11131
11132 /* ... and break all links. */
11133 list_for_each_entry(connector, &dev->mode_config.connector_list,
11134 base.head) {
11135 if (connector->encoder->base.crtc != &crtc->base)
11136 continue;
11137
11138 intel_connector_break_all_links(connector);
11139 }
11140
11141 WARN_ON(crtc->active);
11142 crtc->base.enabled = false;
11143 }
24929352 11144
7fad798e
DV
11145 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11146 crtc->pipe == PIPE_A && !crtc->active) {
11147 /* BIOS forgot to enable pipe A, this mostly happens after
11148 * resume. Force-enable the pipe to fix this, the update_dpms
11149 * call below we restore the pipe to the right state, but leave
11150 * the required bits on. */
11151 intel_enable_pipe_a(dev);
11152 }
11153
24929352
DV
11154 /* Adjust the state of the output pipe according to whether we
11155 * have active connectors/encoders. */
11156 intel_crtc_update_dpms(&crtc->base);
11157
11158 if (crtc->active != crtc->base.enabled) {
11159 struct intel_encoder *encoder;
11160
11161 /* This can happen either due to bugs in the get_hw_state
11162 * functions or because the pipe is force-enabled due to the
11163 * pipe A quirk. */
11164 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11165 crtc->base.base.id,
11166 crtc->base.enabled ? "enabled" : "disabled",
11167 crtc->active ? "enabled" : "disabled");
11168
11169 crtc->base.enabled = crtc->active;
11170
11171 /* Because we only establish the connector -> encoder ->
11172 * crtc links if something is active, this means the
11173 * crtc is now deactivated. Break the links. connector
11174 * -> encoder links are only establish when things are
11175 * actually up, hence no need to break them. */
11176 WARN_ON(crtc->active);
11177
11178 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11179 WARN_ON(encoder->connectors_active);
11180 encoder->base.crtc = NULL;
11181 }
11182 }
11183}
11184
11185static void intel_sanitize_encoder(struct intel_encoder *encoder)
11186{
11187 struct intel_connector *connector;
11188 struct drm_device *dev = encoder->base.dev;
11189
11190 /* We need to check both for a crtc link (meaning that the
11191 * encoder is active and trying to read from a pipe) and the
11192 * pipe itself being active. */
11193 bool has_active_crtc = encoder->base.crtc &&
11194 to_intel_crtc(encoder->base.crtc)->active;
11195
11196 if (encoder->connectors_active && !has_active_crtc) {
11197 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11198 encoder->base.base.id,
11199 drm_get_encoder_name(&encoder->base));
11200
11201 /* Connector is active, but has no active pipe. This is
11202 * fallout from our resume register restoring. Disable
11203 * the encoder manually again. */
11204 if (encoder->base.crtc) {
11205 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11206 encoder->base.base.id,
11207 drm_get_encoder_name(&encoder->base));
11208 encoder->disable(encoder);
11209 }
11210
11211 /* Inconsistent output/port/pipe state happens presumably due to
11212 * a bug in one of the get_hw_state functions. Or someplace else
11213 * in our code, like the register restore mess on resume. Clamp
11214 * things to off as a safer default. */
11215 list_for_each_entry(connector,
11216 &dev->mode_config.connector_list,
11217 base.head) {
11218 if (connector->encoder != encoder)
11219 continue;
11220
11221 intel_connector_break_all_links(connector);
11222 }
11223 }
11224 /* Enabled encoders without active connectors will be fixed in
11225 * the crtc fixup. */
11226}
11227
44cec740 11228void i915_redisable_vga(struct drm_device *dev)
0fde901f
KM
11229{
11230 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11231 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11232
8dc8a27c
PZ
11233 /* This function can be called both from intel_modeset_setup_hw_state or
11234 * at a very early point in our resume sequence, where the power well
11235 * structures are not yet restored. Since this function is at a very
11236 * paranoid "someone might have enabled VGA while we were not looking"
11237 * level, just check if the power well is enabled instead of trying to
11238 * follow the "don't touch the power well if we don't need it" policy
11239 * the rest of the driver uses. */
f9e711e9 11240 if ((IS_HASWELL(dev) || IS_BROADWELL(dev)) &&
6aedd1f5 11241 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
8dc8a27c
PZ
11242 return;
11243
e1553faa 11244 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
0fde901f 11245 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
209d5211 11246 i915_disable_vga(dev);
0fde901f
KM
11247 }
11248}
11249
30e984df 11250static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11251{
11252 struct drm_i915_private *dev_priv = dev->dev_private;
11253 enum pipe pipe;
24929352
DV
11254 struct intel_crtc *crtc;
11255 struct intel_encoder *encoder;
11256 struct intel_connector *connector;
5358901f 11257 int i;
24929352 11258
0e8ffe1b
DV
11259 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11260 base.head) {
88adfff1 11261 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11262
0e8ffe1b
DV
11263 crtc->active = dev_priv->display.get_pipe_config(crtc,
11264 &crtc->config);
24929352
DV
11265
11266 crtc->base.enabled = crtc->active;
4c445e0e 11267 crtc->primary_enabled = crtc->active;
24929352
DV
11268
11269 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11270 crtc->base.base.id,
11271 crtc->active ? "enabled" : "disabled");
11272 }
11273
5358901f 11274 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11275 if (HAS_DDI(dev))
6441ab5f
PZ
11276 intel_ddi_setup_hw_pll_state(dev);
11277
5358901f
DV
11278 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11279 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11280
11281 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11282 pll->active = 0;
11283 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11284 base.head) {
11285 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11286 pll->active++;
11287 }
11288 pll->refcount = pll->active;
11289
35c95375
DV
11290 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11291 pll->name, pll->refcount, pll->on);
5358901f
DV
11292 }
11293
24929352
DV
11294 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11295 base.head) {
11296 pipe = 0;
11297
11298 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11299 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11300 encoder->base.crtc = &crtc->base;
1d37b689 11301 encoder->get_config(encoder, &crtc->config);
24929352
DV
11302 } else {
11303 encoder->base.crtc = NULL;
11304 }
11305
11306 encoder->connectors_active = false;
6f2bcceb 11307 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11308 encoder->base.base.id,
11309 drm_get_encoder_name(&encoder->base),
11310 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11311 pipe_name(pipe));
24929352
DV
11312 }
11313
11314 list_for_each_entry(connector, &dev->mode_config.connector_list,
11315 base.head) {
11316 if (connector->get_hw_state(connector)) {
11317 connector->base.dpms = DRM_MODE_DPMS_ON;
11318 connector->encoder->connectors_active = true;
11319 connector->base.encoder = &connector->encoder->base;
11320 } else {
11321 connector->base.dpms = DRM_MODE_DPMS_OFF;
11322 connector->base.encoder = NULL;
11323 }
11324 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11325 connector->base.base.id,
11326 drm_get_connector_name(&connector->base),
11327 connector->base.encoder ? "enabled" : "disabled");
11328 }
30e984df
DV
11329}
11330
11331/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11332 * and i915 state tracking structures. */
11333void intel_modeset_setup_hw_state(struct drm_device *dev,
11334 bool force_restore)
11335{
11336 struct drm_i915_private *dev_priv = dev->dev_private;
11337 enum pipe pipe;
30e984df
DV
11338 struct intel_crtc *crtc;
11339 struct intel_encoder *encoder;
35c95375 11340 int i;
30e984df
DV
11341
11342 intel_modeset_readout_hw_state(dev);
24929352 11343
babea61d
JB
11344 /*
11345 * Now that we have the config, copy it to each CRTC struct
11346 * Note that this could go away if we move to using crtc_config
11347 * checking everywhere.
11348 */
11349 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11350 base.head) {
d330a953 11351 if (crtc->active && i915.fastboot) {
f6a83288 11352 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
11353 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11354 crtc->base.base.id);
11355 drm_mode_debug_printmodeline(&crtc->base.mode);
11356 }
11357 }
11358
24929352
DV
11359 /* HW state is read out, now we need to sanitize this mess. */
11360 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11361 base.head) {
11362 intel_sanitize_encoder(encoder);
11363 }
11364
11365 for_each_pipe(pipe) {
11366 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11367 intel_sanitize_crtc(crtc);
c0b03411 11368 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11369 }
9a935856 11370
35c95375
DV
11371 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11372 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11373
11374 if (!pll->on || pll->active)
11375 continue;
11376
11377 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11378
11379 pll->disable(dev_priv, pll);
11380 pll->on = false;
11381 }
11382
96f90c54 11383 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
11384 ilk_wm_get_hw_state(dev);
11385
45e2b5f6 11386 if (force_restore) {
7d0bc1ea
VS
11387 i915_redisable_vga(dev);
11388
f30da187
DV
11389 /*
11390 * We need to use raw interfaces for restoring state to avoid
11391 * checking (bogus) intermediate states.
11392 */
45e2b5f6 11393 for_each_pipe(pipe) {
b5644d05
JB
11394 struct drm_crtc *crtc =
11395 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
11396
11397 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11398 crtc->fb);
45e2b5f6
DV
11399 }
11400 } else {
11401 intel_modeset_update_staged_output_state(dev);
11402 }
8af6cf88
DV
11403
11404 intel_modeset_check_state(dev);
2c7111db
CW
11405}
11406
11407void intel_modeset_gem_init(struct drm_device *dev)
11408{
1833b134 11409 intel_modeset_init_hw(dev);
02e792fb
DV
11410
11411 intel_setup_overlay(dev);
79e53945
JB
11412}
11413
4932e2c3
ID
11414void intel_connector_unregister(struct intel_connector *intel_connector)
11415{
11416 struct drm_connector *connector = &intel_connector->base;
11417
11418 intel_panel_destroy_backlight(connector);
11419 drm_sysfs_connector_remove(connector);
11420}
11421
79e53945
JB
11422void intel_modeset_cleanup(struct drm_device *dev)
11423{
652c393a
JB
11424 struct drm_i915_private *dev_priv = dev->dev_private;
11425 struct drm_crtc *crtc;
d9255d57 11426 struct drm_connector *connector;
652c393a 11427
fd0c0642
DV
11428 /*
11429 * Interrupts and polling as the first thing to avoid creating havoc.
11430 * Too much stuff here (turning of rps, connectors, ...) would
11431 * experience fancy races otherwise.
11432 */
11433 drm_irq_uninstall(dev);
11434 cancel_work_sync(&dev_priv->hotplug_work);
11435 /*
11436 * Due to the hpd irq storm handling the hotplug work can re-arm the
11437 * poll handlers. Hence disable polling after hpd handling is shut down.
11438 */
f87ea761 11439 drm_kms_helper_poll_fini(dev);
fd0c0642 11440
652c393a
JB
11441 mutex_lock(&dev->struct_mutex);
11442
723bfd70
JB
11443 intel_unregister_dsm_handler();
11444
652c393a
JB
11445 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11446 /* Skip inactive CRTCs */
11447 if (!crtc->fb)
11448 continue;
11449
3dec0095 11450 intel_increase_pllclock(crtc);
652c393a
JB
11451 }
11452
973d04f9 11453 intel_disable_fbc(dev);
e70236a8 11454
8090c6b9 11455 intel_disable_gt_powersave(dev);
0cdab21f 11456
930ebb46
DV
11457 ironlake_teardown_rc6(dev);
11458
69341a5e
KH
11459 mutex_unlock(&dev->struct_mutex);
11460
1630fe75
CW
11461 /* flush any delayed tasks or pending work */
11462 flush_scheduled_work();
11463
db31af1d
JN
11464 /* destroy the backlight and sysfs files before encoders/connectors */
11465 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
11466 struct intel_connector *intel_connector;
11467
11468 intel_connector = to_intel_connector(connector);
11469 intel_connector->unregister(intel_connector);
db31af1d 11470 }
d9255d57 11471
79e53945 11472 drm_mode_config_cleanup(dev);
4d7bb011
DV
11473
11474 intel_cleanup_overlay(dev);
79e53945
JB
11475}
11476
f1c79df3
ZW
11477/*
11478 * Return which encoder is currently attached for connector.
11479 */
df0e9248 11480struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 11481{
df0e9248
CW
11482 return &intel_attached_encoder(connector)->base;
11483}
f1c79df3 11484
df0e9248
CW
11485void intel_connector_attach_encoder(struct intel_connector *connector,
11486 struct intel_encoder *encoder)
11487{
11488 connector->encoder = encoder;
11489 drm_mode_connector_attach_encoder(&connector->base,
11490 &encoder->base);
79e53945 11491}
28d52043
DA
11492
11493/*
11494 * set vga decode state - true == enable VGA decode
11495 */
11496int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11497{
11498 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 11499 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
11500 u16 gmch_ctrl;
11501
75fa041d
CW
11502 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11503 DRM_ERROR("failed to read control word\n");
11504 return -EIO;
11505 }
11506
c0cc8a55
CW
11507 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11508 return 0;
11509
28d52043
DA
11510 if (state)
11511 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11512 else
11513 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
11514
11515 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11516 DRM_ERROR("failed to write control word\n");
11517 return -EIO;
11518 }
11519
28d52043
DA
11520 return 0;
11521}
c4a1d9e4 11522
c4a1d9e4 11523struct intel_display_error_state {
ff57f1b0
PZ
11524
11525 u32 power_well_driver;
11526
63b66e5b
CW
11527 int num_transcoders;
11528
c4a1d9e4
CW
11529 struct intel_cursor_error_state {
11530 u32 control;
11531 u32 position;
11532 u32 base;
11533 u32 size;
52331309 11534 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
11535
11536 struct intel_pipe_error_state {
ddf9c536 11537 bool power_domain_on;
c4a1d9e4 11538 u32 source;
52331309 11539 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
11540
11541 struct intel_plane_error_state {
11542 u32 control;
11543 u32 stride;
11544 u32 size;
11545 u32 pos;
11546 u32 addr;
11547 u32 surface;
11548 u32 tile_offset;
52331309 11549 } plane[I915_MAX_PIPES];
63b66e5b
CW
11550
11551 struct intel_transcoder_error_state {
ddf9c536 11552 bool power_domain_on;
63b66e5b
CW
11553 enum transcoder cpu_transcoder;
11554
11555 u32 conf;
11556
11557 u32 htotal;
11558 u32 hblank;
11559 u32 hsync;
11560 u32 vtotal;
11561 u32 vblank;
11562 u32 vsync;
11563 } transcoder[4];
c4a1d9e4
CW
11564};
11565
11566struct intel_display_error_state *
11567intel_display_capture_error_state(struct drm_device *dev)
11568{
0206e353 11569 drm_i915_private_t *dev_priv = dev->dev_private;
c4a1d9e4 11570 struct intel_display_error_state *error;
63b66e5b
CW
11571 int transcoders[] = {
11572 TRANSCODER_A,
11573 TRANSCODER_B,
11574 TRANSCODER_C,
11575 TRANSCODER_EDP,
11576 };
c4a1d9e4
CW
11577 int i;
11578
63b66e5b
CW
11579 if (INTEL_INFO(dev)->num_pipes == 0)
11580 return NULL;
11581
9d1cb914 11582 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
11583 if (error == NULL)
11584 return NULL;
11585
190be112 11586 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
11587 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11588
52331309 11589 for_each_pipe(i) {
ddf9c536
ID
11590 error->pipe[i].power_domain_on =
11591 intel_display_power_enabled_sw(dev, POWER_DOMAIN_PIPE(i));
11592 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
11593 continue;
11594
a18c4c3d
PZ
11595 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11596 error->cursor[i].control = I915_READ(CURCNTR(i));
11597 error->cursor[i].position = I915_READ(CURPOS(i));
11598 error->cursor[i].base = I915_READ(CURBASE(i));
11599 } else {
11600 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11601 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11602 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11603 }
c4a1d9e4
CW
11604
11605 error->plane[i].control = I915_READ(DSPCNTR(i));
11606 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 11607 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 11608 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
11609 error->plane[i].pos = I915_READ(DSPPOS(i));
11610 }
ca291363
PZ
11611 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11612 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
11613 if (INTEL_INFO(dev)->gen >= 4) {
11614 error->plane[i].surface = I915_READ(DSPSURF(i));
11615 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11616 }
11617
c4a1d9e4 11618 error->pipe[i].source = I915_READ(PIPESRC(i));
63b66e5b
CW
11619 }
11620
11621 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11622 if (HAS_DDI(dev_priv->dev))
11623 error->num_transcoders++; /* Account for eDP. */
11624
11625 for (i = 0; i < error->num_transcoders; i++) {
11626 enum transcoder cpu_transcoder = transcoders[i];
11627
ddf9c536 11628 error->transcoder[i].power_domain_on =
38cc1daf
PZ
11629 intel_display_power_enabled_sw(dev,
11630 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 11631 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
11632 continue;
11633
63b66e5b
CW
11634 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11635
11636 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11637 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11638 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11639 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11640 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11641 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11642 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
11643 }
11644
11645 return error;
11646}
11647
edc3d884
MK
11648#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11649
c4a1d9e4 11650void
edc3d884 11651intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
11652 struct drm_device *dev,
11653 struct intel_display_error_state *error)
11654{
11655 int i;
11656
63b66e5b
CW
11657 if (!error)
11658 return;
11659
edc3d884 11660 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 11661 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 11662 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 11663 error->power_well_driver);
52331309 11664 for_each_pipe(i) {
edc3d884 11665 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
11666 err_printf(m, " Power: %s\n",
11667 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 11668 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
edc3d884
MK
11669
11670 err_printf(m, "Plane [%d]:\n", i);
11671 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11672 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 11673 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
11674 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11675 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 11676 }
4b71a570 11677 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 11678 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 11679 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
11680 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11681 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
11682 }
11683
edc3d884
MK
11684 err_printf(m, "Cursor [%d]:\n", i);
11685 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11686 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11687 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 11688 }
63b66e5b
CW
11689
11690 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 11691 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 11692 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
11693 err_printf(m, " Power: %s\n",
11694 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
11695 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11696 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11697 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11698 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11699 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11700 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11701 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11702 }
c4a1d9e4 11703}
This page took 2.8676 seconds and 5 git commands to generate.