drm/i915: Merge LP1+ watermarks in safer way
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
3dec0095 44static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 45static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 46
f1f644dc
JB
47static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
18442d08
VS
49static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
f1f644dc 51
e7457a9a
DL
52static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
54static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
e7457a9a 58
79e53945 59typedef struct {
0206e353 60 int min, max;
79e53945
JB
61} intel_range_t;
62
63typedef struct {
0206e353
AJ
64 int dot_limit;
65 int p2_slow, p2_fast;
79e53945
JB
66} intel_p2_t;
67
d4906093
ML
68typedef struct intel_limit intel_limit_t;
69struct intel_limit {
0206e353
AJ
70 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
d4906093 72};
79e53945 73
d2acd215
DV
74int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
021357ac
CW
84static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
8b99e68c
CW
87 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
021357ac
CW
92}
93
5d536e28 94static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 95 .dot = { .min = 25000, .max = 350000 },
9c333719 96 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 97 .n = { .min = 2, .max = 16 },
0206e353
AJ
98 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
105};
106
5d536e28
DV
107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
9c333719 109 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 110 .n = { .min = 2, .max = 16 },
5d536e28
DV
111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
e4b36699 120static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 121 .dot = { .min = 25000, .max = 350000 },
9c333719 122 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 123 .n = { .min = 2, .max = 16 },
0206e353
AJ
124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
e4b36699 131};
273e27ca 132
e4b36699 133static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
157};
158
273e27ca 159
e4b36699 160static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
044c7c41 172 },
e4b36699
KP
173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
044c7c41 199 },
e4b36699
KP
200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
044c7c41 213 },
e4b36699
KP
214};
215
f2b115e6 216static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 219 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
273e27ca 222 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
229};
230
f2b115e6 231static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
242};
243
273e27ca
EA
244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
b91ad0ec 249static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
260};
261
b91ad0ec 262static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
286};
287
273e27ca 288/* LVDS 100mhz refclk limits. */
b91ad0ec 289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
0206e353 297 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
0206e353 310 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
313};
314
dc730512 315static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 323 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 324 .n = { .min = 1, .max = 7 },
a0c4da24
JB
325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
b99ab663 327 .p1 = { .min = 2, .max = 3 },
5fdc9c49 328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
329};
330
6b4bf1c4
VS
331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
fb03ac01
VS
337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
339}
340
e0638cdf
PZ
341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
1b894b59
CW
356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
2c07245f 358{
b91ad0ec 359 struct drm_device *dev = crtc->dev;
2c07245f 360 const intel_limit_t *limit;
b91ad0ec
ZW
361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 363 if (intel_is_dual_link_lvds(dev)) {
1b894b59 364 if (refclk == 100000)
b91ad0ec
ZW
365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
1b894b59 369 if (refclk == 100000)
b91ad0ec
ZW
370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
c6bb3538 374 } else
b91ad0ec 375 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
376
377 return limit;
378}
379
044c7c41
ML
380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
044c7c41
ML
383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 386 if (intel_is_dual_link_lvds(dev))
e4b36699 387 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 388 else
e4b36699 389 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 392 limit = &intel_limits_g4x_hdmi;
044c7c41 393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 394 limit = &intel_limits_g4x_sdvo;
044c7c41 395 } else /* The option is for other outputs */
e4b36699 396 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
397
398 return limit;
399}
400
1b894b59 401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
bad720ff 406 if (HAS_PCH_SPLIT(dev))
1b894b59 407 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 408 else if (IS_G4X(dev)) {
044c7c41 409 limit = intel_g4x_limit(crtc);
f2b115e6 410 } else if (IS_PINEVIEW(dev)) {
2177832f 411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 412 limit = &intel_limits_pineview_lvds;
2177832f 413 else
f2b115e6 414 limit = &intel_limits_pineview_sdvo;
a0c4da24 415 } else if (IS_VALLEYVIEW(dev)) {
dc730512 416 limit = &intel_limits_vlv;
a6c45cf0
CW
417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 424 limit = &intel_limits_i8xx_lvds;
5d536e28 425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 426 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
427 else
428 limit = &intel_limits_i8xx_dac;
79e53945
JB
429 }
430 return limit;
431}
432
f2b115e6
AJ
433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 435{
2177832f
SL
436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
fb03ac01
VS
440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
442}
443
7429e9d4
DV
444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
ac58c3f0 449static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 450{
7429e9d4 451 clock->m = i9xx_dpll_compute_m(clock);
79e53945 452 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
fb03ac01
VS
455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
457}
458
7c04d1d9 459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
1b894b59
CW
465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
79e53945 468{
f01b7962
VS
469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
79e53945 471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 472 INTELPllInvalid("p1 out of range\n");
79e53945 473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 474 INTELPllInvalid("m2 out of range\n");
79e53945 475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 476 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
79e53945 489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 490 INTELPllInvalid("vco out of range\n");
79e53945
JB
491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 495 INTELPllInvalid("dot out of range\n");
79e53945
JB
496
497 return true;
498}
499
d4906093 500static bool
ee9300bb 501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
79e53945
JB
504{
505 struct drm_device *dev = crtc->dev;
79e53945 506 intel_clock_t clock;
79e53945
JB
507 int err = target;
508
a210b028 509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 510 /*
a210b028
DV
511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
79e53945 514 */
1974cad0 515 if (intel_is_dual_link_lvds(dev))
79e53945
JB
516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
0206e353 526 memset(best_clock, 0, sizeof(*best_clock));
79e53945 527
42158660
ZY
528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 532 if (clock.m2 >= clock.m1)
42158660
ZY
533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
538 int this_err;
539
ac58c3f0
DV
540 i9xx_clock(refclk, &clock);
541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
543 continue;
544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
561static bool
ee9300bb
DV
562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
79e53945
JB
565{
566 struct drm_device *dev = crtc->dev;
79e53945 567 intel_clock_t clock;
79e53945
JB
568 int err = target;
569
a210b028 570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 571 /*
a210b028
DV
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
79e53945 575 */
1974cad0 576 if (intel_is_dual_link_lvds(dev))
79e53945
JB
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
0206e353 587 memset(best_clock, 0, sizeof(*best_clock));
79e53945 588
42158660
ZY
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
597 int this_err;
598
ac58c3f0 599 pineview_clock(refclk, &clock);
1b894b59
CW
600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
79e53945 602 continue;
cec2f356
SP
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
79e53945
JB
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
d4906093 620static bool
ee9300bb
DV
621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
d4906093
ML
624{
625 struct drm_device *dev = crtc->dev;
d4906093
ML
626 intel_clock_t clock;
627 int max_n;
628 bool found;
6ba770dc
AJ
629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 634 if (intel_is_dual_link_lvds(dev))
d4906093
ML
635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
f77f13e2 647 /* based on hardware requirement, prefer smaller n to precision */
d4906093 648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 649 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
ac58c3f0 658 i9xx_clock(refclk, &clock);
1b894b59
CW
659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
d4906093 661 continue;
1b894b59
CW
662
663 this_err = abs(clock.dot - target);
d4906093
ML
664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
2c07245f
ZW
674 return found;
675}
676
a0c4da24 677static bool
ee9300bb
DV
678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
a0c4da24 681{
f01b7962 682 struct drm_device *dev = crtc->dev;
6b4bf1c4 683 intel_clock_t clock;
69e4f900 684 unsigned int bestppm = 1000000;
27e639bf
VS
685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 687 bool found = false;
a0c4da24 688
6b4bf1c4
VS
689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
692
693 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 698 clock.p = clock.p1 * clock.p2;
a0c4da24 699 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
701 unsigned int ppm, diff;
702
6b4bf1c4
VS
703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
705
706 vlv_clock(refclk, &clock);
43b0ac53 707
f01b7962
VS
708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
43b0ac53
VS
710 continue;
711
6b4bf1c4
VS
712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 716 bestppm = 0;
6b4bf1c4 717 *best_clock = clock;
49e497ef 718 found = true;
43b0ac53 719 }
6b4bf1c4 720
c686122c 721 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 722 bestppm = ppm;
6b4bf1c4 723 *best_clock = clock;
49e497ef 724 found = true;
a0c4da24
JB
725 }
726 }
727 }
728 }
729 }
a0c4da24 730
49e497ef 731 return found;
a0c4da24 732}
a4fc5ed6 733
20ddf665
VS
734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
241bfc38 741 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
742 * as Haswell has gained clock readout/fastboot support.
743 *
66e514c1 744 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
745 * properly reconstruct framebuffers.
746 */
f4510a27 747 return intel_crtc->active && crtc->primary->fb &&
241bfc38 748 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
749}
750
a5c961d1
PZ
751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
3b117c8f 757 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
758}
759
57e22f4a 760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
93937071 768 WARN(1, "vblank wait timed out\n");
a928d536
PZ
769}
770
9d0498a2
JB
771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 780{
9d0498a2 781 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 782 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 783
57e22f4a
VS
784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
786 return;
787 }
788
300387c0
CW
789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
9d0498a2 805 /* Wait for vblank interrupt bit to set */
481b6af3
CW
806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
9d0498a2
JB
809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
fbf49ea2
VS
812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
ab7ad7f6
KP
831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
ab7ad7f6
KP
840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
58e10eb9 846 *
9d0498a2 847 */
58e10eb9 848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
ab7ad7f6
KP
853
854 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 855 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
856
857 /* Wait for the Pipe State to go off */
58e10eb9
CW
858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
284637d9 860 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 861 } else {
ab7ad7f6 862 /* Wait for the display line to settle */
fbf49ea2 863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 864 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 865 }
79e53945
JB
866}
867
b0ea7d37
DL
868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
c36346e3
DL
880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
b0ea7d37
DL
908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
b24e7179
JB
913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
55607e8a
DV
919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
b24e7179
JB
921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
b24e7179 933
23538ef1
JN
934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
55607e8a 952struct intel_shared_dpll *
e2b78267
DV
953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
954{
955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
a43f6e0f 957 if (crtc->config.shared_dpll < 0)
e2b78267
DV
958 return NULL;
959
a43f6e0f 960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
961}
962
040484af 963/* For ILK+ */
55607e8a
DV
964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
040484af 967{
040484af 968 bool cur_state;
5358901f 969 struct intel_dpll_hw_state hw_state;
040484af 970
9d82aa17
ED
971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
92b27b08 976 if (WARN (!pll,
46edb027 977 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 978 return;
ee7b9f93 979
5358901f 980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 981 WARN(cur_state != state,
5358901f
DV
982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
040484af 984}
040484af
JB
985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
ad80a810
PZ
992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
040484af 994
affa9354
PZ
995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
ad80a810 997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 998 val = I915_READ(reg);
ad80a810 999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
040484af
JB
1005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
d63fa0dc
PZ
1019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
3d13ef2e 1036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1037 return;
1038
bf507ef7 1039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1040 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1041 return;
1042
040484af
JB
1043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
55607e8a
DV
1048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
040484af
JB
1050{
1051 int reg;
1052 u32 val;
55607e8a 1053 bool cur_state;
040484af
JB
1054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
55607e8a
DV
1057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
040484af
JB
1061}
1062
ea0760cf
JB
1063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
0de3b485 1069 bool locked = true;
ea0760cf
JB
1070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1089 pipe_name(pipe));
ea0760cf
JB
1090}
1091
93ce0ba6
JN
1092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
d9d82081 1098 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1099 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1100 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
93ce0ba6 1101 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
d9d82081
PZ
1102 else
1103 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
b840d907
JB
1112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
b24e7179
JB
1114{
1115 int reg;
1116 u32 val;
63d7bbe9 1117 bool cur_state;
702e7a56
PZ
1118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
b24e7179 1120
8e636784
DV
1121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
da7e29bd 1125 if (!intel_display_power_enabled(dev_priv,
b97186f0 1126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
63d7bbe9
JB
1134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1136 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1137}
1138
931872fc
CW
1139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
b24e7179
JB
1141{
1142 int reg;
1143 u32 val;
931872fc 1144 bool cur_state;
b24e7179
JB
1145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
931872fc
CW
1148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1152}
1153
931872fc
CW
1154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
b24e7179
JB
1157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
653e1026 1160 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
653e1026
VS
1165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
83f26f16 1169 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
19ec1358 1172 return;
28c05794 1173 }
19ec1358 1174
b24e7179 1175 /* Need to check both planes against the pipe */
08e2a7de 1176 for_each_pipe(i) {
b24e7179
JB
1177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
b24e7179
JB
1184 }
1185}
1186
19332d7a
JB
1187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
20674eef 1190 struct drm_device *dev = dev_priv->dev;
1fe47785 1191 int reg, sprite;
19332d7a
JB
1192 u32 val;
1193
20674eef 1194 if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
20674eef 1197 val = I915_READ(reg);
83f26f16 1198 WARN(val & SP_ENABLE,
20674eef 1199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1200 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
19332d7a 1204 val = I915_READ(reg);
83f26f16 1205 WARN(val & SPRITE_ENABLE,
06da8da2 1206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
19332d7a 1210 val = I915_READ(reg);
83f26f16 1211 WARN(val & DVS_ENABLE,
06da8da2 1212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1213 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1214 }
1215}
1216
89eff4be 1217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1218{
1219 u32 val;
1220 bool enabled;
1221
89eff4be 1222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1223
92f2584a
JB
1224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
ab9412ba
DV
1230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
92f2584a
JB
1232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
ab9412ba 1237 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
92f2584a
JB
1243}
1244
4e634389
KP
1245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
1519b995
KP
1263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
dc0fa718 1266 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995
KP
1271 return false;
1272 } else {
dc0fa718 1273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
291906f1 1310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1311 enum pipe pipe, int reg, u32 port_sel)
291906f1 1312{
47a05eca 1313 u32 val = I915_READ(reg);
4e634389 1314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1316 reg, pipe_name(pipe));
de9a35ab 1317
75c5da27
DV
1318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
de9a35ab 1320 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
47a05eca 1326 u32 val = I915_READ(reg);
b70ad586 1327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1329 reg, pipe_name(pipe));
de9a35ab 1330
dc0fa718 1331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1332 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1333 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
291906f1 1341
f0575e92
KP
1342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
b70ad586 1348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1349 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1350 pipe_name(pipe));
291906f1
JB
1351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
b70ad586 1354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1356 pipe_name(pipe));
291906f1 1357
e2debe91
PZ
1358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1361}
1362
40e9cf64
JB
1363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
e4607fcf 1370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
5382f5f3
JB
1371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
e5cbfbfb
ID
1380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
404faabc 1384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1385 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
40e9cf64
JB
1388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
426115cf 1401static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1402{
426115cf
DV
1403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1407
426115cf 1408 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1409
1410 /* No really, not for ILK+ */
1411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1415 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1416
426115cf
DV
1417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1426
1427 /* We do this three times for luck */
426115cf 1428 I915_WRITE(reg, dpll);
87442f73
DV
1429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
426115cf 1431 I915_WRITE(reg, dpll);
87442f73
DV
1432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
426115cf 1434 I915_WRITE(reg, dpll);
87442f73
DV
1435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
66e3d5c0 1439static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1440{
66e3d5c0
DV
1441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1445
66e3d5c0 1446 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1447
63d7bbe9 1448 /* No really, not for ILK+ */
3d13ef2e 1449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1450
1451 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1454
66e3d5c0
DV
1455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
63d7bbe9
JB
1472
1473 /* We do this three times for luck */
66e3d5c0 1474 I915_WRITE(reg, dpll);
63d7bbe9
JB
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
66e3d5c0 1477 I915_WRITE(reg, dpll);
63d7bbe9
JB
1478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
66e3d5c0 1480 I915_WRITE(reg, dpll);
63d7bbe9
JB
1481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
50b44a44 1486 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
50b44a44 1494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1495{
63d7bbe9
JB
1496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
50b44a44
DV
1503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1505}
1506
f6071166
JB
1507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
e5cbfbfb
ID
1514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
f6071166 1518 if (pipe == PIPE_B)
e5cbfbfb 1519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
e4607fcf
CML
1524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
89b667f8
JB
1526{
1527 u32 port_mask;
1528
e4607fcf
CML
1529 switch (dport->port) {
1530 case PORT_B:
89b667f8 1531 port_mask = DPLL_PORTB_READY_MASK;
e4607fcf
CML
1532 break;
1533 case PORT_C:
89b667f8 1534 port_mask = DPLL_PORTC_READY_MASK;
e4607fcf
CML
1535 break;
1536 default:
1537 BUG();
1538 }
89b667f8
JB
1539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
be46ffd4 1542 port_name(dport->port), I915_READ(DPLL(0)));
89b667f8
JB
1543}
1544
92f2584a 1545/**
e72f9fbf 1546 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
e2b78267 1553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1554{
3d13ef2e
DL
1555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1558
48da64a8 1559 /* PCH PLLs only available on ILK, SNB and IVB */
3d13ef2e 1560 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1561 if (WARN_ON(pll == NULL))
48da64a8
CW
1562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
ee7b9f93 1566
46edb027
DV
1567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
e2b78267 1569 crtc->base.base.id);
92f2584a 1570
cdbd2316
DV
1571 if (pll->active++) {
1572 WARN_ON(!pll->on);
e9d6944e 1573 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1574 return;
1575 }
f4a091c7 1576 WARN_ON(pll->on);
ee7b9f93 1577
46edb027 1578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1579 pll->enable(dev_priv, pll);
ee7b9f93 1580 pll->on = true;
92f2584a
JB
1581}
1582
e2b78267 1583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1584{
3d13ef2e
DL
1585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1588
92f2584a 1589 /* PCH only available on ILK+ */
3d13ef2e 1590 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1591 if (WARN_ON(pll == NULL))
ee7b9f93 1592 return;
92f2584a 1593
48da64a8
CW
1594 if (WARN_ON(pll->refcount == 0))
1595 return;
7a419866 1596
46edb027
DV
1597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
e2b78267 1599 crtc->base.base.id);
7a419866 1600
48da64a8 1601 if (WARN_ON(pll->active == 0)) {
e9d6944e 1602 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1603 return;
1604 }
1605
e9d6944e 1606 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1607 WARN_ON(!pll->on);
cdbd2316 1608 if (--pll->active)
7a419866 1609 return;
ee7b9f93 1610
46edb027 1611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1612 pll->disable(dev_priv, pll);
ee7b9f93 1613 pll->on = false;
92f2584a
JB
1614}
1615
b8a4f404
PZ
1616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
040484af 1618{
23670b32 1619 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1622 uint32_t reg, val, pipeconf_val;
040484af
JB
1623
1624 /* PCH only available on ILK+ */
3d13ef2e 1625 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1626
1627 /* Make sure PCH DPLL is enabled */
e72f9fbf 1628 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1629 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
23670b32
DV
1635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
59c859d6 1642 }
23670b32 1643
ab9412ba 1644 reg = PCH_TRANSCONF(pipe);
040484af 1645 val = I915_READ(reg);
5f7f726d 1646 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
dfd07d72
DV
1653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1655 }
5f7f726d
PZ
1656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
5f7f726d
PZ
1664 else
1665 val |= TRANS_PROGRESSIVE;
1666
040484af
JB
1667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1670}
1671
8fb033d7 1672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1673 enum transcoder cpu_transcoder)
040484af 1674{
8fb033d7 1675 u32 val, pipeconf_val;
8fb033d7
PZ
1676
1677 /* PCH only available on ILK+ */
3d13ef2e 1678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1679
8fb033d7 1680 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1683
223a6fdf
PZ
1684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
25f3ef11 1689 val = TRANS_ENABLE;
937bb610 1690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1691
9a76b1c6
PZ
1692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
a35f2679 1694 val |= TRANS_INTERLACED;
8fb033d7
PZ
1695 else
1696 val |= TRANS_PROGRESSIVE;
1697
ab9412ba
DV
1698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1700 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1701}
1702
b8a4f404
PZ
1703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
040484af 1705{
23670b32
DV
1706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
040484af
JB
1708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
291906f1
JB
1713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
ab9412ba 1716 reg = PCH_TRANSCONF(pipe);
040484af
JB
1717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
040484af
JB
1731}
1732
ab4d966c 1733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1734{
8fb033d7
PZ
1735 u32 val;
1736
ab9412ba 1737 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1738 val &= ~TRANS_ENABLE;
ab9412ba 1739 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1740 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1742 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1747 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1748}
1749
b24e7179 1750/**
309cfea8 1751 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1752 * @crtc: crtc responsible for the pipe
b24e7179 1753 *
0372264a 1754 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1756 */
e1fdc473 1757static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1758{
0372264a
PZ
1759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
1a240d4d 1764 enum pipe pch_transcoder;
b24e7179
JB
1765 int reg;
1766 u32 val;
1767
58c6eaa2 1768 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1769 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1770 assert_sprites_disabled(dev_priv, pipe);
1771
681e5811 1772 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
b24e7179
JB
1777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
fbf3218a 1783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
23538ef1
JN
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
040484af 1787 else {
30421c4f 1788 if (crtc->config.has_pch_encoder) {
040484af 1789 /* if driving the PCH, we need FDI enabled */
cc391bbb 1790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
040484af
JB
1793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
b24e7179 1796
702e7a56 1797 reg = PIPECONF(cpu_transcoder);
b24e7179 1798 val = I915_READ(reg);
7ad25d48
PZ
1799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
00d70b15 1802 return;
7ad25d48 1803 }
00d70b15
CW
1804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1806 POSTING_READ(reg);
b24e7179
JB
1807}
1808
1809/**
309cfea8 1810 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1811 * @dev_priv: i915 private structure
1812 * @pipe: pipe to disable
1813 *
1814 * Disable @pipe, making sure that various hardware specific requirements
1815 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1816 *
1817 * @pipe should be %PIPE_A or %PIPE_B.
1818 *
1819 * Will wait until the pipe has shut down before returning.
1820 */
1821static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1822 enum pipe pipe)
1823{
702e7a56
PZ
1824 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1825 pipe);
b24e7179
JB
1826 int reg;
1827 u32 val;
1828
1829 /*
1830 * Make sure planes won't keep trying to pump pixels to us,
1831 * or we might hang the display.
1832 */
1833 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1834 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1835 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
1836
1837 /* Don't disable pipe A or pipe A PLLs if needed */
1838 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1839 return;
1840
702e7a56 1841 reg = PIPECONF(cpu_transcoder);
b24e7179 1842 val = I915_READ(reg);
00d70b15
CW
1843 if ((val & PIPECONF_ENABLE) == 0)
1844 return;
1845
1846 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
1847 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1848}
1849
d74362c9
KP
1850/*
1851 * Plane regs are double buffered, going from enabled->disabled needs a
1852 * trigger in order to latch. The display address reg provides this.
1853 */
1dba99f4
VS
1854void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1855 enum plane plane)
d74362c9 1856{
3d13ef2e
DL
1857 struct drm_device *dev = dev_priv->dev;
1858 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
1859
1860 I915_WRITE(reg, I915_READ(reg));
1861 POSTING_READ(reg);
d74362c9
KP
1862}
1863
b24e7179 1864/**
262ca2b0 1865 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
b24e7179
JB
1866 * @dev_priv: i915 private structure
1867 * @plane: plane to enable
1868 * @pipe: pipe being fed
1869 *
1870 * Enable @plane on @pipe, making sure that @pipe is running first.
1871 */
262ca2b0
MR
1872static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
1873 enum plane plane, enum pipe pipe)
b24e7179 1874{
939c2fe8
VS
1875 struct intel_crtc *intel_crtc =
1876 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1877 int reg;
1878 u32 val;
1879
1880 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1881 assert_pipe_enabled(dev_priv, pipe);
1882
98ec7739
VS
1883 if (intel_crtc->primary_enabled)
1884 return;
0037f71c 1885
4c445e0e 1886 intel_crtc->primary_enabled = true;
939c2fe8 1887
b24e7179
JB
1888 reg = DSPCNTR(plane);
1889 val = I915_READ(reg);
00d70b15
CW
1890 if (val & DISPLAY_PLANE_ENABLE)
1891 return;
1892
1893 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 1894 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1895 intel_wait_for_vblank(dev_priv->dev, pipe);
1896}
1897
b24e7179 1898/**
262ca2b0 1899 * intel_disable_primary_hw_plane - disable the primary hardware plane
b24e7179
JB
1900 * @dev_priv: i915 private structure
1901 * @plane: plane to disable
1902 * @pipe: pipe consuming the data
1903 *
1904 * Disable @plane; should be an independent operation.
1905 */
262ca2b0
MR
1906static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
1907 enum plane plane, enum pipe pipe)
b24e7179 1908{
939c2fe8
VS
1909 struct intel_crtc *intel_crtc =
1910 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1911 int reg;
1912 u32 val;
1913
98ec7739
VS
1914 if (!intel_crtc->primary_enabled)
1915 return;
0037f71c 1916
4c445e0e 1917 intel_crtc->primary_enabled = false;
939c2fe8 1918
b24e7179
JB
1919 reg = DSPCNTR(plane);
1920 val = I915_READ(reg);
00d70b15
CW
1921 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1922 return;
1923
1924 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 1925 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1926 intel_wait_for_vblank(dev_priv->dev, pipe);
1927}
1928
693db184
CW
1929static bool need_vtd_wa(struct drm_device *dev)
1930{
1931#ifdef CONFIG_INTEL_IOMMU
1932 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1933 return true;
1934#endif
1935 return false;
1936}
1937
a57ce0b2
JB
1938static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1939{
1940 int tile_height;
1941
1942 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1943 return ALIGN(height, tile_height);
1944}
1945
127bd2ac 1946int
48b956c5 1947intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1948 struct drm_i915_gem_object *obj,
919926ae 1949 struct intel_ring_buffer *pipelined)
6b95a207 1950{
ce453d81 1951 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
1952 u32 alignment;
1953 int ret;
1954
05394f39 1955 switch (obj->tiling_mode) {
6b95a207 1956 case I915_TILING_NONE:
534843da
CW
1957 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1958 alignment = 128 * 1024;
a6c45cf0 1959 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1960 alignment = 4 * 1024;
1961 else
1962 alignment = 64 * 1024;
6b95a207
KH
1963 break;
1964 case I915_TILING_X:
1965 /* pin() will align the object as required by fence */
1966 alignment = 0;
1967 break;
1968 case I915_TILING_Y:
80075d49 1969 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
1970 return -EINVAL;
1971 default:
1972 BUG();
1973 }
1974
693db184
CW
1975 /* Note that the w/a also requires 64 PTE of padding following the
1976 * bo. We currently fill all unused PTE with the shadow page and so
1977 * we should always have valid PTE following the scanout preventing
1978 * the VT-d warning.
1979 */
1980 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1981 alignment = 256 * 1024;
1982
ce453d81 1983 dev_priv->mm.interruptible = false;
2da3b9b9 1984 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 1985 if (ret)
ce453d81 1986 goto err_interruptible;
6b95a207
KH
1987
1988 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1989 * fence, whereas 965+ only requires a fence if using
1990 * framebuffer compression. For simplicity, we always install
1991 * a fence as the cost is not that onerous.
1992 */
06d98131 1993 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
1994 if (ret)
1995 goto err_unpin;
1690e1eb 1996
9a5a53b3 1997 i915_gem_object_pin_fence(obj);
6b95a207 1998
ce453d81 1999 dev_priv->mm.interruptible = true;
6b95a207 2000 return 0;
48b956c5
CW
2001
2002err_unpin:
cc98b413 2003 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2004err_interruptible:
2005 dev_priv->mm.interruptible = true;
48b956c5 2006 return ret;
6b95a207
KH
2007}
2008
1690e1eb
CW
2009void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2010{
2011 i915_gem_object_unpin_fence(obj);
cc98b413 2012 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2013}
2014
c2c75131
DV
2015/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2016 * is assumed to be a power-of-two. */
bc752862
CW
2017unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2018 unsigned int tiling_mode,
2019 unsigned int cpp,
2020 unsigned int pitch)
c2c75131 2021{
bc752862
CW
2022 if (tiling_mode != I915_TILING_NONE) {
2023 unsigned int tile_rows, tiles;
c2c75131 2024
bc752862
CW
2025 tile_rows = *y / 8;
2026 *y %= 8;
c2c75131 2027
bc752862
CW
2028 tiles = *x / (512/cpp);
2029 *x %= 512/cpp;
2030
2031 return tile_rows * pitch * 8 + tiles * 4096;
2032 } else {
2033 unsigned int offset;
2034
2035 offset = *y * pitch + *x * cpp;
2036 *y = 0;
2037 *x = (offset & 4095) / cpp;
2038 return offset & -4096;
2039 }
c2c75131
DV
2040}
2041
46f297fb
JB
2042int intel_format_to_fourcc(int format)
2043{
2044 switch (format) {
2045 case DISPPLANE_8BPP:
2046 return DRM_FORMAT_C8;
2047 case DISPPLANE_BGRX555:
2048 return DRM_FORMAT_XRGB1555;
2049 case DISPPLANE_BGRX565:
2050 return DRM_FORMAT_RGB565;
2051 default:
2052 case DISPPLANE_BGRX888:
2053 return DRM_FORMAT_XRGB8888;
2054 case DISPPLANE_RGBX888:
2055 return DRM_FORMAT_XBGR8888;
2056 case DISPPLANE_BGRX101010:
2057 return DRM_FORMAT_XRGB2101010;
2058 case DISPPLANE_RGBX101010:
2059 return DRM_FORMAT_XBGR2101010;
2060 }
2061}
2062
484b41dd 2063static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2064 struct intel_plane_config *plane_config)
2065{
2066 struct drm_device *dev = crtc->base.dev;
2067 struct drm_i915_gem_object *obj = NULL;
2068 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2069 u32 base = plane_config->base;
2070
ff2652ea
CW
2071 if (plane_config->size == 0)
2072 return false;
2073
46f297fb
JB
2074 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2075 plane_config->size);
2076 if (!obj)
484b41dd 2077 return false;
46f297fb
JB
2078
2079 if (plane_config->tiled) {
2080 obj->tiling_mode = I915_TILING_X;
66e514c1 2081 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2082 }
2083
66e514c1
DA
2084 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2085 mode_cmd.width = crtc->base.primary->fb->width;
2086 mode_cmd.height = crtc->base.primary->fb->height;
2087 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2088
2089 mutex_lock(&dev->struct_mutex);
2090
66e514c1 2091 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2092 &mode_cmd, obj)) {
46f297fb
JB
2093 DRM_DEBUG_KMS("intel fb init failed\n");
2094 goto out_unref_obj;
2095 }
2096
2097 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2098
2099 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2100 return true;
46f297fb
JB
2101
2102out_unref_obj:
2103 drm_gem_object_unreference(&obj->base);
2104 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2105 return false;
2106}
2107
2108static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2109 struct intel_plane_config *plane_config)
2110{
2111 struct drm_device *dev = intel_crtc->base.dev;
2112 struct drm_crtc *c;
2113 struct intel_crtc *i;
2114 struct intel_framebuffer *fb;
2115
66e514c1 2116 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2117 return;
2118
2119 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2120 return;
2121
66e514c1
DA
2122 kfree(intel_crtc->base.primary->fb);
2123 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2124
2125 /*
2126 * Failed to alloc the obj, check to see if we should share
2127 * an fb with another CRTC instead
2128 */
2129 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2130 i = to_intel_crtc(c);
2131
2132 if (c == &intel_crtc->base)
2133 continue;
2134
66e514c1 2135 if (!i->active || !c->primary->fb)
484b41dd
JB
2136 continue;
2137
66e514c1 2138 fb = to_intel_framebuffer(c->primary->fb);
484b41dd 2139 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
66e514c1
DA
2140 drm_framebuffer_reference(c->primary->fb);
2141 intel_crtc->base.primary->fb = c->primary->fb;
484b41dd
JB
2142 break;
2143 }
2144 }
46f297fb
JB
2145}
2146
262ca2b0
MR
2147static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2148 struct drm_framebuffer *fb,
2149 int x, int y)
81255565
JB
2150{
2151 struct drm_device *dev = crtc->dev;
2152 struct drm_i915_private *dev_priv = dev->dev_private;
2153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2154 struct intel_framebuffer *intel_fb;
05394f39 2155 struct drm_i915_gem_object *obj;
81255565 2156 int plane = intel_crtc->plane;
e506a0c6 2157 unsigned long linear_offset;
81255565 2158 u32 dspcntr;
5eddb70b 2159 u32 reg;
81255565 2160
81255565
JB
2161 intel_fb = to_intel_framebuffer(fb);
2162 obj = intel_fb->obj;
81255565 2163
5eddb70b
CW
2164 reg = DSPCNTR(plane);
2165 dspcntr = I915_READ(reg);
81255565
JB
2166 /* Mask out pixel format bits in case we change it */
2167 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2168 switch (fb->pixel_format) {
2169 case DRM_FORMAT_C8:
81255565
JB
2170 dspcntr |= DISPPLANE_8BPP;
2171 break;
57779d06
VS
2172 case DRM_FORMAT_XRGB1555:
2173 case DRM_FORMAT_ARGB1555:
2174 dspcntr |= DISPPLANE_BGRX555;
81255565 2175 break;
57779d06
VS
2176 case DRM_FORMAT_RGB565:
2177 dspcntr |= DISPPLANE_BGRX565;
2178 break;
2179 case DRM_FORMAT_XRGB8888:
2180 case DRM_FORMAT_ARGB8888:
2181 dspcntr |= DISPPLANE_BGRX888;
2182 break;
2183 case DRM_FORMAT_XBGR8888:
2184 case DRM_FORMAT_ABGR8888:
2185 dspcntr |= DISPPLANE_RGBX888;
2186 break;
2187 case DRM_FORMAT_XRGB2101010:
2188 case DRM_FORMAT_ARGB2101010:
2189 dspcntr |= DISPPLANE_BGRX101010;
2190 break;
2191 case DRM_FORMAT_XBGR2101010:
2192 case DRM_FORMAT_ABGR2101010:
2193 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2194 break;
2195 default:
baba133a 2196 BUG();
81255565 2197 }
57779d06 2198
a6c45cf0 2199 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2200 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2201 dspcntr |= DISPPLANE_TILED;
2202 else
2203 dspcntr &= ~DISPPLANE_TILED;
2204 }
2205
de1aa629
VS
2206 if (IS_G4X(dev))
2207 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2208
5eddb70b 2209 I915_WRITE(reg, dspcntr);
81255565 2210
e506a0c6 2211 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2212
c2c75131
DV
2213 if (INTEL_INFO(dev)->gen >= 4) {
2214 intel_crtc->dspaddr_offset =
bc752862
CW
2215 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2216 fb->bits_per_pixel / 8,
2217 fb->pitches[0]);
c2c75131
DV
2218 linear_offset -= intel_crtc->dspaddr_offset;
2219 } else {
e506a0c6 2220 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2221 }
e506a0c6 2222
f343c5f6
BW
2223 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2224 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2225 fb->pitches[0]);
01f2c773 2226 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2227 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2228 I915_WRITE(DSPSURF(plane),
2229 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2230 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2231 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2232 } else
f343c5f6 2233 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2234 POSTING_READ(reg);
81255565 2235
17638cd6
JB
2236 return 0;
2237}
2238
262ca2b0
MR
2239static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2240 struct drm_framebuffer *fb,
2241 int x, int y)
17638cd6
JB
2242{
2243 struct drm_device *dev = crtc->dev;
2244 struct drm_i915_private *dev_priv = dev->dev_private;
2245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2246 struct intel_framebuffer *intel_fb;
2247 struct drm_i915_gem_object *obj;
2248 int plane = intel_crtc->plane;
e506a0c6 2249 unsigned long linear_offset;
17638cd6
JB
2250 u32 dspcntr;
2251 u32 reg;
2252
17638cd6
JB
2253 intel_fb = to_intel_framebuffer(fb);
2254 obj = intel_fb->obj;
2255
2256 reg = DSPCNTR(plane);
2257 dspcntr = I915_READ(reg);
2258 /* Mask out pixel format bits in case we change it */
2259 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2260 switch (fb->pixel_format) {
2261 case DRM_FORMAT_C8:
17638cd6
JB
2262 dspcntr |= DISPPLANE_8BPP;
2263 break;
57779d06
VS
2264 case DRM_FORMAT_RGB565:
2265 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2266 break;
57779d06
VS
2267 case DRM_FORMAT_XRGB8888:
2268 case DRM_FORMAT_ARGB8888:
2269 dspcntr |= DISPPLANE_BGRX888;
2270 break;
2271 case DRM_FORMAT_XBGR8888:
2272 case DRM_FORMAT_ABGR8888:
2273 dspcntr |= DISPPLANE_RGBX888;
2274 break;
2275 case DRM_FORMAT_XRGB2101010:
2276 case DRM_FORMAT_ARGB2101010:
2277 dspcntr |= DISPPLANE_BGRX101010;
2278 break;
2279 case DRM_FORMAT_XBGR2101010:
2280 case DRM_FORMAT_ABGR2101010:
2281 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2282 break;
2283 default:
baba133a 2284 BUG();
17638cd6
JB
2285 }
2286
2287 if (obj->tiling_mode != I915_TILING_NONE)
2288 dspcntr |= DISPPLANE_TILED;
2289 else
2290 dspcntr &= ~DISPPLANE_TILED;
2291
b42c6009 2292 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2293 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2294 else
2295 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2296
2297 I915_WRITE(reg, dspcntr);
2298
e506a0c6 2299 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2300 intel_crtc->dspaddr_offset =
bc752862
CW
2301 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2302 fb->bits_per_pixel / 8,
2303 fb->pitches[0]);
c2c75131 2304 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2305
f343c5f6
BW
2306 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2307 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2308 fb->pitches[0]);
01f2c773 2309 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2310 I915_WRITE(DSPSURF(plane),
2311 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2312 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2313 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2314 } else {
2315 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2316 I915_WRITE(DSPLINOFF(plane), linear_offset);
2317 }
17638cd6
JB
2318 POSTING_READ(reg);
2319
2320 return 0;
2321}
2322
2323/* Assume fb object is pinned & idle & fenced and just update base pointers */
2324static int
2325intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2326 int x, int y, enum mode_set_atomic state)
2327{
2328 struct drm_device *dev = crtc->dev;
2329 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2330
6b8e6ed0
CW
2331 if (dev_priv->display.disable_fbc)
2332 dev_priv->display.disable_fbc(dev);
3dec0095 2333 intel_increase_pllclock(crtc);
81255565 2334
262ca2b0 2335 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
81255565
JB
2336}
2337
96a02917
VS
2338void intel_display_handle_reset(struct drm_device *dev)
2339{
2340 struct drm_i915_private *dev_priv = dev->dev_private;
2341 struct drm_crtc *crtc;
2342
2343 /*
2344 * Flips in the rings have been nuked by the reset,
2345 * so complete all pending flips so that user space
2346 * will get its events and not get stuck.
2347 *
2348 * Also update the base address of all primary
2349 * planes to the the last fb to make sure we're
2350 * showing the correct fb after a reset.
2351 *
2352 * Need to make two loops over the crtcs so that we
2353 * don't try to grab a crtc mutex before the
2354 * pending_flip_queue really got woken up.
2355 */
2356
2357 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2359 enum plane plane = intel_crtc->plane;
2360
2361 intel_prepare_page_flip(dev, plane);
2362 intel_finish_page_flip_plane(dev, plane);
2363 }
2364
2365 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2367
2368 mutex_lock(&crtc->mutex);
947fdaad
CW
2369 /*
2370 * FIXME: Once we have proper support for primary planes (and
2371 * disabling them without disabling the entire crtc) allow again
66e514c1 2372 * a NULL crtc->primary->fb.
947fdaad 2373 */
f4510a27 2374 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2375 dev_priv->display.update_primary_plane(crtc,
66e514c1 2376 crtc->primary->fb,
262ca2b0
MR
2377 crtc->x,
2378 crtc->y);
96a02917
VS
2379 mutex_unlock(&crtc->mutex);
2380 }
2381}
2382
14667a4b
CW
2383static int
2384intel_finish_fb(struct drm_framebuffer *old_fb)
2385{
2386 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2387 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2388 bool was_interruptible = dev_priv->mm.interruptible;
2389 int ret;
2390
14667a4b
CW
2391 /* Big Hammer, we also need to ensure that any pending
2392 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2393 * current scanout is retired before unpinning the old
2394 * framebuffer.
2395 *
2396 * This should only fail upon a hung GPU, in which case we
2397 * can safely continue.
2398 */
2399 dev_priv->mm.interruptible = false;
2400 ret = i915_gem_object_finish_gpu(obj);
2401 dev_priv->mm.interruptible = was_interruptible;
2402
2403 return ret;
2404}
2405
7d5e3799
CW
2406static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2407{
2408 struct drm_device *dev = crtc->dev;
2409 struct drm_i915_private *dev_priv = dev->dev_private;
2410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2411 unsigned long flags;
2412 bool pending;
2413
2414 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2415 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2416 return false;
2417
2418 spin_lock_irqsave(&dev->event_lock, flags);
2419 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2420 spin_unlock_irqrestore(&dev->event_lock, flags);
2421
2422 return pending;
2423}
2424
5c3b82e2 2425static int
3c4fdcfb 2426intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2427 struct drm_framebuffer *fb)
79e53945
JB
2428{
2429 struct drm_device *dev = crtc->dev;
6b8e6ed0 2430 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2432 struct drm_framebuffer *old_fb;
5c3b82e2 2433 int ret;
79e53945 2434
7d5e3799
CW
2435 if (intel_crtc_has_pending_flip(crtc)) {
2436 DRM_ERROR("pipe is still busy with an old pageflip\n");
2437 return -EBUSY;
2438 }
2439
79e53945 2440 /* no fb bound */
94352cf9 2441 if (!fb) {
a5071c2f 2442 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2443 return 0;
2444 }
2445
7eb552ae 2446 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2447 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2448 plane_name(intel_crtc->plane),
2449 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2450 return -EINVAL;
79e53945
JB
2451 }
2452
5c3b82e2 2453 mutex_lock(&dev->struct_mutex);
265db958 2454 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2455 to_intel_framebuffer(fb)->obj,
919926ae 2456 NULL);
8ac36ec1 2457 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2458 if (ret != 0) {
a5071c2f 2459 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2460 return ret;
2461 }
79e53945 2462
bb2043de
DL
2463 /*
2464 * Update pipe size and adjust fitter if needed: the reason for this is
2465 * that in compute_mode_changes we check the native mode (not the pfit
2466 * mode) to see if we can flip rather than do a full mode set. In the
2467 * fastboot case, we'll flip, but if we don't update the pipesrc and
2468 * pfit state, we'll end up with a big fb scanned out into the wrong
2469 * sized surface.
2470 *
2471 * To fix this properly, we need to hoist the checks up into
2472 * compute_mode_changes (or above), check the actual pfit state and
2473 * whether the platform allows pfit disable with pipe active, and only
2474 * then update the pipesrc and pfit state, even on the flip path.
2475 */
d330a953 2476 if (i915.fastboot) {
d7bf63f2
DL
2477 const struct drm_display_mode *adjusted_mode =
2478 &intel_crtc->config.adjusted_mode;
2479
4d6a3e63 2480 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2481 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2482 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2483 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2484 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2485 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2486 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2487 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2488 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2489 }
0637d60d
JB
2490 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2491 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2492 }
2493
262ca2b0 2494 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
4e6cfefc 2495 if (ret) {
8ac36ec1 2496 mutex_lock(&dev->struct_mutex);
94352cf9 2497 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2498 mutex_unlock(&dev->struct_mutex);
a5071c2f 2499 DRM_ERROR("failed to update base address\n");
4e6cfefc 2500 return ret;
79e53945 2501 }
3c4fdcfb 2502
f4510a27
MR
2503 old_fb = crtc->primary->fb;
2504 crtc->primary->fb = fb;
6c4c86f5
DV
2505 crtc->x = x;
2506 crtc->y = y;
94352cf9 2507
b7f1de28 2508 if (old_fb) {
d7697eea
DV
2509 if (intel_crtc->active && old_fb != fb)
2510 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2511 mutex_lock(&dev->struct_mutex);
1690e1eb 2512 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
8ac36ec1 2513 mutex_unlock(&dev->struct_mutex);
b7f1de28 2514 }
652c393a 2515
8ac36ec1 2516 mutex_lock(&dev->struct_mutex);
6b8e6ed0 2517 intel_update_fbc(dev);
4906557e 2518 intel_edp_psr_update(dev);
5c3b82e2 2519 mutex_unlock(&dev->struct_mutex);
79e53945 2520
5c3b82e2 2521 return 0;
79e53945
JB
2522}
2523
5e84e1a4
ZW
2524static void intel_fdi_normal_train(struct drm_crtc *crtc)
2525{
2526 struct drm_device *dev = crtc->dev;
2527 struct drm_i915_private *dev_priv = dev->dev_private;
2528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2529 int pipe = intel_crtc->pipe;
2530 u32 reg, temp;
2531
2532 /* enable normal train */
2533 reg = FDI_TX_CTL(pipe);
2534 temp = I915_READ(reg);
61e499bf 2535 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2536 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2537 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2538 } else {
2539 temp &= ~FDI_LINK_TRAIN_NONE;
2540 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2541 }
5e84e1a4
ZW
2542 I915_WRITE(reg, temp);
2543
2544 reg = FDI_RX_CTL(pipe);
2545 temp = I915_READ(reg);
2546 if (HAS_PCH_CPT(dev)) {
2547 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2548 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2549 } else {
2550 temp &= ~FDI_LINK_TRAIN_NONE;
2551 temp |= FDI_LINK_TRAIN_NONE;
2552 }
2553 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2554
2555 /* wait one idle pattern time */
2556 POSTING_READ(reg);
2557 udelay(1000);
357555c0
JB
2558
2559 /* IVB wants error correction enabled */
2560 if (IS_IVYBRIDGE(dev))
2561 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2562 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2563}
2564
1fbc0d78 2565static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2566{
1fbc0d78
DV
2567 return crtc->base.enabled && crtc->active &&
2568 crtc->config.has_pch_encoder;
1e833f40
DV
2569}
2570
01a415fd
DV
2571static void ivb_modeset_global_resources(struct drm_device *dev)
2572{
2573 struct drm_i915_private *dev_priv = dev->dev_private;
2574 struct intel_crtc *pipe_B_crtc =
2575 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2576 struct intel_crtc *pipe_C_crtc =
2577 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2578 uint32_t temp;
2579
1e833f40
DV
2580 /*
2581 * When everything is off disable fdi C so that we could enable fdi B
2582 * with all lanes. Note that we don't care about enabled pipes without
2583 * an enabled pch encoder.
2584 */
2585 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2586 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2587 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2588 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2589
2590 temp = I915_READ(SOUTH_CHICKEN1);
2591 temp &= ~FDI_BC_BIFURCATION_SELECT;
2592 DRM_DEBUG_KMS("disabling fdi C rx\n");
2593 I915_WRITE(SOUTH_CHICKEN1, temp);
2594 }
2595}
2596
8db9d77b
ZW
2597/* The FDI link training functions for ILK/Ibexpeak. */
2598static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2599{
2600 struct drm_device *dev = crtc->dev;
2601 struct drm_i915_private *dev_priv = dev->dev_private;
2602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2603 int pipe = intel_crtc->pipe;
5eddb70b 2604 u32 reg, temp, tries;
8db9d77b 2605
1c8562f6 2606 /* FDI needs bits from pipe first */
0fc932b8 2607 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 2608
e1a44743
AJ
2609 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2610 for train result */
5eddb70b
CW
2611 reg = FDI_RX_IMR(pipe);
2612 temp = I915_READ(reg);
e1a44743
AJ
2613 temp &= ~FDI_RX_SYMBOL_LOCK;
2614 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2615 I915_WRITE(reg, temp);
2616 I915_READ(reg);
e1a44743
AJ
2617 udelay(150);
2618
8db9d77b 2619 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2620 reg = FDI_TX_CTL(pipe);
2621 temp = I915_READ(reg);
627eb5a3
DV
2622 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2623 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2624 temp &= ~FDI_LINK_TRAIN_NONE;
2625 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2626 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2627
5eddb70b
CW
2628 reg = FDI_RX_CTL(pipe);
2629 temp = I915_READ(reg);
8db9d77b
ZW
2630 temp &= ~FDI_LINK_TRAIN_NONE;
2631 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2632 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2633
2634 POSTING_READ(reg);
8db9d77b
ZW
2635 udelay(150);
2636
5b2adf89 2637 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2638 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2639 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2640 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2641
5eddb70b 2642 reg = FDI_RX_IIR(pipe);
e1a44743 2643 for (tries = 0; tries < 5; tries++) {
5eddb70b 2644 temp = I915_READ(reg);
8db9d77b
ZW
2645 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2646
2647 if ((temp & FDI_RX_BIT_LOCK)) {
2648 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2649 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2650 break;
2651 }
8db9d77b 2652 }
e1a44743 2653 if (tries == 5)
5eddb70b 2654 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2655
2656 /* Train 2 */
5eddb70b
CW
2657 reg = FDI_TX_CTL(pipe);
2658 temp = I915_READ(reg);
8db9d77b
ZW
2659 temp &= ~FDI_LINK_TRAIN_NONE;
2660 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2661 I915_WRITE(reg, temp);
8db9d77b 2662
5eddb70b
CW
2663 reg = FDI_RX_CTL(pipe);
2664 temp = I915_READ(reg);
8db9d77b
ZW
2665 temp &= ~FDI_LINK_TRAIN_NONE;
2666 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2667 I915_WRITE(reg, temp);
8db9d77b 2668
5eddb70b
CW
2669 POSTING_READ(reg);
2670 udelay(150);
8db9d77b 2671
5eddb70b 2672 reg = FDI_RX_IIR(pipe);
e1a44743 2673 for (tries = 0; tries < 5; tries++) {
5eddb70b 2674 temp = I915_READ(reg);
8db9d77b
ZW
2675 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2676
2677 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2678 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2679 DRM_DEBUG_KMS("FDI train 2 done.\n");
2680 break;
2681 }
8db9d77b 2682 }
e1a44743 2683 if (tries == 5)
5eddb70b 2684 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2685
2686 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2687
8db9d77b
ZW
2688}
2689
0206e353 2690static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2691 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2692 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2693 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2694 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2695};
2696
2697/* The FDI link training functions for SNB/Cougarpoint. */
2698static void gen6_fdi_link_train(struct drm_crtc *crtc)
2699{
2700 struct drm_device *dev = crtc->dev;
2701 struct drm_i915_private *dev_priv = dev->dev_private;
2702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2703 int pipe = intel_crtc->pipe;
fa37d39e 2704 u32 reg, temp, i, retry;
8db9d77b 2705
e1a44743
AJ
2706 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2707 for train result */
5eddb70b
CW
2708 reg = FDI_RX_IMR(pipe);
2709 temp = I915_READ(reg);
e1a44743
AJ
2710 temp &= ~FDI_RX_SYMBOL_LOCK;
2711 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2712 I915_WRITE(reg, temp);
2713
2714 POSTING_READ(reg);
e1a44743
AJ
2715 udelay(150);
2716
8db9d77b 2717 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2718 reg = FDI_TX_CTL(pipe);
2719 temp = I915_READ(reg);
627eb5a3
DV
2720 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2721 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2722 temp &= ~FDI_LINK_TRAIN_NONE;
2723 temp |= FDI_LINK_TRAIN_PATTERN_1;
2724 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2725 /* SNB-B */
2726 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2727 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2728
d74cf324
DV
2729 I915_WRITE(FDI_RX_MISC(pipe),
2730 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2731
5eddb70b
CW
2732 reg = FDI_RX_CTL(pipe);
2733 temp = I915_READ(reg);
8db9d77b
ZW
2734 if (HAS_PCH_CPT(dev)) {
2735 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2736 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2737 } else {
2738 temp &= ~FDI_LINK_TRAIN_NONE;
2739 temp |= FDI_LINK_TRAIN_PATTERN_1;
2740 }
5eddb70b
CW
2741 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2742
2743 POSTING_READ(reg);
8db9d77b
ZW
2744 udelay(150);
2745
0206e353 2746 for (i = 0; i < 4; i++) {
5eddb70b
CW
2747 reg = FDI_TX_CTL(pipe);
2748 temp = I915_READ(reg);
8db9d77b
ZW
2749 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2750 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2751 I915_WRITE(reg, temp);
2752
2753 POSTING_READ(reg);
8db9d77b
ZW
2754 udelay(500);
2755
fa37d39e
SP
2756 for (retry = 0; retry < 5; retry++) {
2757 reg = FDI_RX_IIR(pipe);
2758 temp = I915_READ(reg);
2759 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2760 if (temp & FDI_RX_BIT_LOCK) {
2761 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2762 DRM_DEBUG_KMS("FDI train 1 done.\n");
2763 break;
2764 }
2765 udelay(50);
8db9d77b 2766 }
fa37d39e
SP
2767 if (retry < 5)
2768 break;
8db9d77b
ZW
2769 }
2770 if (i == 4)
5eddb70b 2771 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2772
2773 /* Train 2 */
5eddb70b
CW
2774 reg = FDI_TX_CTL(pipe);
2775 temp = I915_READ(reg);
8db9d77b
ZW
2776 temp &= ~FDI_LINK_TRAIN_NONE;
2777 temp |= FDI_LINK_TRAIN_PATTERN_2;
2778 if (IS_GEN6(dev)) {
2779 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2780 /* SNB-B */
2781 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2782 }
5eddb70b 2783 I915_WRITE(reg, temp);
8db9d77b 2784
5eddb70b
CW
2785 reg = FDI_RX_CTL(pipe);
2786 temp = I915_READ(reg);
8db9d77b
ZW
2787 if (HAS_PCH_CPT(dev)) {
2788 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2789 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2790 } else {
2791 temp &= ~FDI_LINK_TRAIN_NONE;
2792 temp |= FDI_LINK_TRAIN_PATTERN_2;
2793 }
5eddb70b
CW
2794 I915_WRITE(reg, temp);
2795
2796 POSTING_READ(reg);
8db9d77b
ZW
2797 udelay(150);
2798
0206e353 2799 for (i = 0; i < 4; i++) {
5eddb70b
CW
2800 reg = FDI_TX_CTL(pipe);
2801 temp = I915_READ(reg);
8db9d77b
ZW
2802 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2803 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2804 I915_WRITE(reg, temp);
2805
2806 POSTING_READ(reg);
8db9d77b
ZW
2807 udelay(500);
2808
fa37d39e
SP
2809 for (retry = 0; retry < 5; retry++) {
2810 reg = FDI_RX_IIR(pipe);
2811 temp = I915_READ(reg);
2812 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2813 if (temp & FDI_RX_SYMBOL_LOCK) {
2814 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2815 DRM_DEBUG_KMS("FDI train 2 done.\n");
2816 break;
2817 }
2818 udelay(50);
8db9d77b 2819 }
fa37d39e
SP
2820 if (retry < 5)
2821 break;
8db9d77b
ZW
2822 }
2823 if (i == 4)
5eddb70b 2824 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2825
2826 DRM_DEBUG_KMS("FDI train done.\n");
2827}
2828
357555c0
JB
2829/* Manual link training for Ivy Bridge A0 parts */
2830static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2831{
2832 struct drm_device *dev = crtc->dev;
2833 struct drm_i915_private *dev_priv = dev->dev_private;
2834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2835 int pipe = intel_crtc->pipe;
139ccd3f 2836 u32 reg, temp, i, j;
357555c0
JB
2837
2838 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2839 for train result */
2840 reg = FDI_RX_IMR(pipe);
2841 temp = I915_READ(reg);
2842 temp &= ~FDI_RX_SYMBOL_LOCK;
2843 temp &= ~FDI_RX_BIT_LOCK;
2844 I915_WRITE(reg, temp);
2845
2846 POSTING_READ(reg);
2847 udelay(150);
2848
01a415fd
DV
2849 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2850 I915_READ(FDI_RX_IIR(pipe)));
2851
139ccd3f
JB
2852 /* Try each vswing and preemphasis setting twice before moving on */
2853 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2854 /* disable first in case we need to retry */
2855 reg = FDI_TX_CTL(pipe);
2856 temp = I915_READ(reg);
2857 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2858 temp &= ~FDI_TX_ENABLE;
2859 I915_WRITE(reg, temp);
357555c0 2860
139ccd3f
JB
2861 reg = FDI_RX_CTL(pipe);
2862 temp = I915_READ(reg);
2863 temp &= ~FDI_LINK_TRAIN_AUTO;
2864 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2865 temp &= ~FDI_RX_ENABLE;
2866 I915_WRITE(reg, temp);
357555c0 2867
139ccd3f 2868 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
2869 reg = FDI_TX_CTL(pipe);
2870 temp = I915_READ(reg);
139ccd3f
JB
2871 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2872 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2873 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 2874 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
2875 temp |= snb_b_fdi_train_param[j/2];
2876 temp |= FDI_COMPOSITE_SYNC;
2877 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 2878
139ccd3f
JB
2879 I915_WRITE(FDI_RX_MISC(pipe),
2880 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 2881
139ccd3f 2882 reg = FDI_RX_CTL(pipe);
357555c0 2883 temp = I915_READ(reg);
139ccd3f
JB
2884 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2885 temp |= FDI_COMPOSITE_SYNC;
2886 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 2887
139ccd3f
JB
2888 POSTING_READ(reg);
2889 udelay(1); /* should be 0.5us */
357555c0 2890
139ccd3f
JB
2891 for (i = 0; i < 4; i++) {
2892 reg = FDI_RX_IIR(pipe);
2893 temp = I915_READ(reg);
2894 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2895
139ccd3f
JB
2896 if (temp & FDI_RX_BIT_LOCK ||
2897 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2898 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2899 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2900 i);
2901 break;
2902 }
2903 udelay(1); /* should be 0.5us */
2904 }
2905 if (i == 4) {
2906 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2907 continue;
2908 }
357555c0 2909
139ccd3f 2910 /* Train 2 */
357555c0
JB
2911 reg = FDI_TX_CTL(pipe);
2912 temp = I915_READ(reg);
139ccd3f
JB
2913 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2914 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2915 I915_WRITE(reg, temp);
2916
2917 reg = FDI_RX_CTL(pipe);
2918 temp = I915_READ(reg);
2919 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2920 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
2921 I915_WRITE(reg, temp);
2922
2923 POSTING_READ(reg);
139ccd3f 2924 udelay(2); /* should be 1.5us */
357555c0 2925
139ccd3f
JB
2926 for (i = 0; i < 4; i++) {
2927 reg = FDI_RX_IIR(pipe);
2928 temp = I915_READ(reg);
2929 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2930
139ccd3f
JB
2931 if (temp & FDI_RX_SYMBOL_LOCK ||
2932 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2933 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2934 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2935 i);
2936 goto train_done;
2937 }
2938 udelay(2); /* should be 1.5us */
357555c0 2939 }
139ccd3f
JB
2940 if (i == 4)
2941 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 2942 }
357555c0 2943
139ccd3f 2944train_done:
357555c0
JB
2945 DRM_DEBUG_KMS("FDI train done.\n");
2946}
2947
88cefb6c 2948static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 2949{
88cefb6c 2950 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 2951 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 2952 int pipe = intel_crtc->pipe;
5eddb70b 2953 u32 reg, temp;
79e53945 2954
c64e311e 2955
c98e9dcf 2956 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2957 reg = FDI_RX_CTL(pipe);
2958 temp = I915_READ(reg);
627eb5a3
DV
2959 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2960 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 2961 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
2962 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2963
2964 POSTING_READ(reg);
c98e9dcf
JB
2965 udelay(200);
2966
2967 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2968 temp = I915_READ(reg);
2969 I915_WRITE(reg, temp | FDI_PCDCLK);
2970
2971 POSTING_READ(reg);
c98e9dcf
JB
2972 udelay(200);
2973
20749730
PZ
2974 /* Enable CPU FDI TX PLL, always on for Ironlake */
2975 reg = FDI_TX_CTL(pipe);
2976 temp = I915_READ(reg);
2977 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2978 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 2979
20749730
PZ
2980 POSTING_READ(reg);
2981 udelay(100);
6be4a607 2982 }
0e23b99d
JB
2983}
2984
88cefb6c
DV
2985static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2986{
2987 struct drm_device *dev = intel_crtc->base.dev;
2988 struct drm_i915_private *dev_priv = dev->dev_private;
2989 int pipe = intel_crtc->pipe;
2990 u32 reg, temp;
2991
2992 /* Switch from PCDclk to Rawclk */
2993 reg = FDI_RX_CTL(pipe);
2994 temp = I915_READ(reg);
2995 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2996
2997 /* Disable CPU FDI TX PLL */
2998 reg = FDI_TX_CTL(pipe);
2999 temp = I915_READ(reg);
3000 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3001
3002 POSTING_READ(reg);
3003 udelay(100);
3004
3005 reg = FDI_RX_CTL(pipe);
3006 temp = I915_READ(reg);
3007 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3008
3009 /* Wait for the clocks to turn off. */
3010 POSTING_READ(reg);
3011 udelay(100);
3012}
3013
0fc932b8
JB
3014static void ironlake_fdi_disable(struct drm_crtc *crtc)
3015{
3016 struct drm_device *dev = crtc->dev;
3017 struct drm_i915_private *dev_priv = dev->dev_private;
3018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3019 int pipe = intel_crtc->pipe;
3020 u32 reg, temp;
3021
3022 /* disable CPU FDI tx and PCH FDI rx */
3023 reg = FDI_TX_CTL(pipe);
3024 temp = I915_READ(reg);
3025 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3026 POSTING_READ(reg);
3027
3028 reg = FDI_RX_CTL(pipe);
3029 temp = I915_READ(reg);
3030 temp &= ~(0x7 << 16);
dfd07d72 3031 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3032 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3033
3034 POSTING_READ(reg);
3035 udelay(100);
3036
3037 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
3038 if (HAS_PCH_IBX(dev)) {
3039 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 3040 }
0fc932b8
JB
3041
3042 /* still set train pattern 1 */
3043 reg = FDI_TX_CTL(pipe);
3044 temp = I915_READ(reg);
3045 temp &= ~FDI_LINK_TRAIN_NONE;
3046 temp |= FDI_LINK_TRAIN_PATTERN_1;
3047 I915_WRITE(reg, temp);
3048
3049 reg = FDI_RX_CTL(pipe);
3050 temp = I915_READ(reg);
3051 if (HAS_PCH_CPT(dev)) {
3052 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3053 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3054 } else {
3055 temp &= ~FDI_LINK_TRAIN_NONE;
3056 temp |= FDI_LINK_TRAIN_PATTERN_1;
3057 }
3058 /* BPC in FDI rx is consistent with that in PIPECONF */
3059 temp &= ~(0x07 << 16);
dfd07d72 3060 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3061 I915_WRITE(reg, temp);
3062
3063 POSTING_READ(reg);
3064 udelay(100);
3065}
3066
5dce5b93
CW
3067bool intel_has_pending_fb_unpin(struct drm_device *dev)
3068{
3069 struct intel_crtc *crtc;
3070
3071 /* Note that we don't need to be called with mode_config.lock here
3072 * as our list of CRTC objects is static for the lifetime of the
3073 * device and so cannot disappear as we iterate. Similarly, we can
3074 * happily treat the predicates as racy, atomic checks as userspace
3075 * cannot claim and pin a new fb without at least acquring the
3076 * struct_mutex and so serialising with us.
3077 */
3078 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3079 if (atomic_read(&crtc->unpin_work_count) == 0)
3080 continue;
3081
3082 if (crtc->unpin_work)
3083 intel_wait_for_vblank(dev, crtc->pipe);
3084
3085 return true;
3086 }
3087
3088 return false;
3089}
3090
e6c3a2a6
CW
3091static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3092{
0f91128d 3093 struct drm_device *dev = crtc->dev;
5bb61643 3094 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3095
f4510a27 3096 if (crtc->primary->fb == NULL)
e6c3a2a6
CW
3097 return;
3098
2c10d571
DV
3099 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3100
5bb61643
CW
3101 wait_event(dev_priv->pending_flip_queue,
3102 !intel_crtc_has_pending_flip(crtc));
3103
0f91128d 3104 mutex_lock(&dev->struct_mutex);
f4510a27 3105 intel_finish_fb(crtc->primary->fb);
0f91128d 3106 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3107}
3108
e615efe4
ED
3109/* Program iCLKIP clock to the desired frequency */
3110static void lpt_program_iclkip(struct drm_crtc *crtc)
3111{
3112 struct drm_device *dev = crtc->dev;
3113 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3114 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3115 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3116 u32 temp;
3117
09153000
DV
3118 mutex_lock(&dev_priv->dpio_lock);
3119
e615efe4
ED
3120 /* It is necessary to ungate the pixclk gate prior to programming
3121 * the divisors, and gate it back when it is done.
3122 */
3123 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3124
3125 /* Disable SSCCTL */
3126 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3127 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3128 SBI_SSCCTL_DISABLE,
3129 SBI_ICLK);
e615efe4
ED
3130
3131 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3132 if (clock == 20000) {
e615efe4
ED
3133 auxdiv = 1;
3134 divsel = 0x41;
3135 phaseinc = 0x20;
3136 } else {
3137 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3138 * but the adjusted_mode->crtc_clock in in KHz. To get the
3139 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3140 * convert the virtual clock precision to KHz here for higher
3141 * precision.
3142 */
3143 u32 iclk_virtual_root_freq = 172800 * 1000;
3144 u32 iclk_pi_range = 64;
3145 u32 desired_divisor, msb_divisor_value, pi_value;
3146
12d7ceed 3147 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3148 msb_divisor_value = desired_divisor / iclk_pi_range;
3149 pi_value = desired_divisor % iclk_pi_range;
3150
3151 auxdiv = 0;
3152 divsel = msb_divisor_value - 2;
3153 phaseinc = pi_value;
3154 }
3155
3156 /* This should not happen with any sane values */
3157 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3158 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3159 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3160 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3161
3162 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3163 clock,
e615efe4
ED
3164 auxdiv,
3165 divsel,
3166 phasedir,
3167 phaseinc);
3168
3169 /* Program SSCDIVINTPHASE6 */
988d6ee8 3170 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3171 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3172 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3173 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3174 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3175 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3176 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3177 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3178
3179 /* Program SSCAUXDIV */
988d6ee8 3180 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3181 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3182 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3183 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3184
3185 /* Enable modulator and associated divider */
988d6ee8 3186 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3187 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3188 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3189
3190 /* Wait for initialization time */
3191 udelay(24);
3192
3193 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3194
3195 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3196}
3197
275f01b2
DV
3198static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3199 enum pipe pch_transcoder)
3200{
3201 struct drm_device *dev = crtc->base.dev;
3202 struct drm_i915_private *dev_priv = dev->dev_private;
3203 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3204
3205 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3206 I915_READ(HTOTAL(cpu_transcoder)));
3207 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3208 I915_READ(HBLANK(cpu_transcoder)));
3209 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3210 I915_READ(HSYNC(cpu_transcoder)));
3211
3212 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3213 I915_READ(VTOTAL(cpu_transcoder)));
3214 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3215 I915_READ(VBLANK(cpu_transcoder)));
3216 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3217 I915_READ(VSYNC(cpu_transcoder)));
3218 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3219 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3220}
3221
1fbc0d78
DV
3222static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3223{
3224 struct drm_i915_private *dev_priv = dev->dev_private;
3225 uint32_t temp;
3226
3227 temp = I915_READ(SOUTH_CHICKEN1);
3228 if (temp & FDI_BC_BIFURCATION_SELECT)
3229 return;
3230
3231 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3232 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3233
3234 temp |= FDI_BC_BIFURCATION_SELECT;
3235 DRM_DEBUG_KMS("enabling fdi C rx\n");
3236 I915_WRITE(SOUTH_CHICKEN1, temp);
3237 POSTING_READ(SOUTH_CHICKEN1);
3238}
3239
3240static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3241{
3242 struct drm_device *dev = intel_crtc->base.dev;
3243 struct drm_i915_private *dev_priv = dev->dev_private;
3244
3245 switch (intel_crtc->pipe) {
3246 case PIPE_A:
3247 break;
3248 case PIPE_B:
3249 if (intel_crtc->config.fdi_lanes > 2)
3250 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3251 else
3252 cpt_enable_fdi_bc_bifurcation(dev);
3253
3254 break;
3255 case PIPE_C:
3256 cpt_enable_fdi_bc_bifurcation(dev);
3257
3258 break;
3259 default:
3260 BUG();
3261 }
3262}
3263
f67a559d
JB
3264/*
3265 * Enable PCH resources required for PCH ports:
3266 * - PCH PLLs
3267 * - FDI training & RX/TX
3268 * - update transcoder timings
3269 * - DP transcoding bits
3270 * - transcoder
3271 */
3272static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3273{
3274 struct drm_device *dev = crtc->dev;
3275 struct drm_i915_private *dev_priv = dev->dev_private;
3276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3277 int pipe = intel_crtc->pipe;
ee7b9f93 3278 u32 reg, temp;
2c07245f 3279
ab9412ba 3280 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3281
1fbc0d78
DV
3282 if (IS_IVYBRIDGE(dev))
3283 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3284
cd986abb
DV
3285 /* Write the TU size bits before fdi link training, so that error
3286 * detection works. */
3287 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3288 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3289
c98e9dcf 3290 /* For PCH output, training FDI link */
674cf967 3291 dev_priv->display.fdi_link_train(crtc);
2c07245f 3292
3ad8a208
DV
3293 /* We need to program the right clock selection before writing the pixel
3294 * mutliplier into the DPLL. */
303b81e0 3295 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3296 u32 sel;
4b645f14 3297
c98e9dcf 3298 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3299 temp |= TRANS_DPLL_ENABLE(pipe);
3300 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3301 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3302 temp |= sel;
3303 else
3304 temp &= ~sel;
c98e9dcf 3305 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3306 }
5eddb70b 3307
3ad8a208
DV
3308 /* XXX: pch pll's can be enabled any time before we enable the PCH
3309 * transcoder, and we actually should do this to not upset any PCH
3310 * transcoder that already use the clock when we share it.
3311 *
3312 * Note that enable_shared_dpll tries to do the right thing, but
3313 * get_shared_dpll unconditionally resets the pll - we need that to have
3314 * the right LVDS enable sequence. */
3315 ironlake_enable_shared_dpll(intel_crtc);
3316
d9b6cb56
JB
3317 /* set transcoder timing, panel must allow it */
3318 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3319 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3320
303b81e0 3321 intel_fdi_normal_train(crtc);
5e84e1a4 3322
c98e9dcf
JB
3323 /* For PCH DP, enable TRANS_DP_CTL */
3324 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3325 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3326 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3327 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3328 reg = TRANS_DP_CTL(pipe);
3329 temp = I915_READ(reg);
3330 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3331 TRANS_DP_SYNC_MASK |
3332 TRANS_DP_BPC_MASK);
5eddb70b
CW
3333 temp |= (TRANS_DP_OUTPUT_ENABLE |
3334 TRANS_DP_ENH_FRAMING);
9325c9f0 3335 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3336
3337 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3338 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3339 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3340 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3341
3342 switch (intel_trans_dp_port_sel(crtc)) {
3343 case PCH_DP_B:
5eddb70b 3344 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3345 break;
3346 case PCH_DP_C:
5eddb70b 3347 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3348 break;
3349 case PCH_DP_D:
5eddb70b 3350 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3351 break;
3352 default:
e95d41e1 3353 BUG();
32f9d658 3354 }
2c07245f 3355
5eddb70b 3356 I915_WRITE(reg, temp);
6be4a607 3357 }
b52eb4dc 3358
b8a4f404 3359 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3360}
3361
1507e5bd
PZ
3362static void lpt_pch_enable(struct drm_crtc *crtc)
3363{
3364 struct drm_device *dev = crtc->dev;
3365 struct drm_i915_private *dev_priv = dev->dev_private;
3366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3367 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3368
ab9412ba 3369 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3370
8c52b5e8 3371 lpt_program_iclkip(crtc);
1507e5bd 3372
0540e488 3373 /* Set transcoder timing. */
275f01b2 3374 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3375
937bb610 3376 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3377}
3378
e2b78267 3379static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3380{
e2b78267 3381 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3382
3383 if (pll == NULL)
3384 return;
3385
3386 if (pll->refcount == 0) {
46edb027 3387 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3388 return;
3389 }
3390
f4a091c7
DV
3391 if (--pll->refcount == 0) {
3392 WARN_ON(pll->on);
3393 WARN_ON(pll->active);
3394 }
3395
a43f6e0f 3396 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3397}
3398
b89a1d39 3399static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3400{
e2b78267
DV
3401 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3402 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3403 enum intel_dpll_id i;
ee7b9f93 3404
ee7b9f93 3405 if (pll) {
46edb027
DV
3406 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3407 crtc->base.base.id, pll->name);
e2b78267 3408 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3409 }
3410
98b6bd99
DV
3411 if (HAS_PCH_IBX(dev_priv->dev)) {
3412 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3413 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3414 pll = &dev_priv->shared_dplls[i];
98b6bd99 3415
46edb027
DV
3416 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3417 crtc->base.base.id, pll->name);
98b6bd99
DV
3418
3419 goto found;
3420 }
3421
e72f9fbf
DV
3422 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3423 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3424
3425 /* Only want to check enabled timings first */
3426 if (pll->refcount == 0)
3427 continue;
3428
b89a1d39
DV
3429 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3430 sizeof(pll->hw_state)) == 0) {
46edb027 3431 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3432 crtc->base.base.id,
46edb027 3433 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3434
3435 goto found;
3436 }
3437 }
3438
3439 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3440 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3441 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3442 if (pll->refcount == 0) {
46edb027
DV
3443 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3444 crtc->base.base.id, pll->name);
ee7b9f93
JB
3445 goto found;
3446 }
3447 }
3448
3449 return NULL;
3450
3451found:
a43f6e0f 3452 crtc->config.shared_dpll = i;
46edb027
DV
3453 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3454 pipe_name(crtc->pipe));
ee7b9f93 3455
cdbd2316 3456 if (pll->active == 0) {
66e985c0
DV
3457 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3458 sizeof(pll->hw_state));
3459
46edb027 3460 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3461 WARN_ON(pll->on);
e9d6944e 3462 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3463
15bdd4cf 3464 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3465 }
3466 pll->refcount++;
e04c7350 3467
ee7b9f93
JB
3468 return pll;
3469}
3470
a1520318 3471static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3472{
3473 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3474 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3475 u32 temp;
3476
3477 temp = I915_READ(dslreg);
3478 udelay(500);
3479 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3480 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3481 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3482 }
3483}
3484
b074cec8
JB
3485static void ironlake_pfit_enable(struct intel_crtc *crtc)
3486{
3487 struct drm_device *dev = crtc->base.dev;
3488 struct drm_i915_private *dev_priv = dev->dev_private;
3489 int pipe = crtc->pipe;
3490
fd4daa9c 3491 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3492 /* Force use of hard-coded filter coefficients
3493 * as some pre-programmed values are broken,
3494 * e.g. x201.
3495 */
3496 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3497 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3498 PF_PIPE_SEL_IVB(pipe));
3499 else
3500 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3501 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3502 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3503 }
3504}
3505
bb53d4ae
VS
3506static void intel_enable_planes(struct drm_crtc *crtc)
3507{
3508 struct drm_device *dev = crtc->dev;
3509 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3510 struct drm_plane *plane;
bb53d4ae
VS
3511 struct intel_plane *intel_plane;
3512
af2b653b
MR
3513 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3514 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3515 if (intel_plane->pipe == pipe)
3516 intel_plane_restore(&intel_plane->base);
af2b653b 3517 }
bb53d4ae
VS
3518}
3519
3520static void intel_disable_planes(struct drm_crtc *crtc)
3521{
3522 struct drm_device *dev = crtc->dev;
3523 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3524 struct drm_plane *plane;
bb53d4ae
VS
3525 struct intel_plane *intel_plane;
3526
af2b653b
MR
3527 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3528 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3529 if (intel_plane->pipe == pipe)
3530 intel_plane_disable(&intel_plane->base);
af2b653b 3531 }
bb53d4ae
VS
3532}
3533
20bc8673 3534void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3535{
3536 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3537
3538 if (!crtc->config.ips_enabled)
3539 return;
3540
3541 /* We can only enable IPS after we enable a plane and wait for a vblank.
3542 * We guarantee that the plane is enabled by calling intel_enable_ips
3543 * only after intel_enable_plane. And intel_enable_plane already waits
3544 * for a vblank, so all we need to do here is to enable the IPS bit. */
3545 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3546 if (IS_BROADWELL(crtc->base.dev)) {
3547 mutex_lock(&dev_priv->rps.hw_lock);
3548 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3549 mutex_unlock(&dev_priv->rps.hw_lock);
3550 /* Quoting Art Runyan: "its not safe to expect any particular
3551 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3552 * mailbox." Moreover, the mailbox may return a bogus state,
3553 * so we need to just enable it and continue on.
2a114cc1
BW
3554 */
3555 } else {
3556 I915_WRITE(IPS_CTL, IPS_ENABLE);
3557 /* The bit only becomes 1 in the next vblank, so this wait here
3558 * is essentially intel_wait_for_vblank. If we don't have this
3559 * and don't wait for vblanks until the end of crtc_enable, then
3560 * the HW state readout code will complain that the expected
3561 * IPS_CTL value is not the one we read. */
3562 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3563 DRM_ERROR("Timed out waiting for IPS enable\n");
3564 }
d77e4531
PZ
3565}
3566
20bc8673 3567void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3568{
3569 struct drm_device *dev = crtc->base.dev;
3570 struct drm_i915_private *dev_priv = dev->dev_private;
3571
3572 if (!crtc->config.ips_enabled)
3573 return;
3574
3575 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 3576 if (IS_BROADWELL(dev)) {
2a114cc1
BW
3577 mutex_lock(&dev_priv->rps.hw_lock);
3578 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3579 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
3580 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3581 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3582 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 3583 } else {
2a114cc1 3584 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3585 POSTING_READ(IPS_CTL);
3586 }
d77e4531
PZ
3587
3588 /* We need to wait for a vblank before we can disable the plane. */
3589 intel_wait_for_vblank(dev, crtc->pipe);
3590}
3591
3592/** Loads the palette/gamma unit for the CRTC with the prepared values */
3593static void intel_crtc_load_lut(struct drm_crtc *crtc)
3594{
3595 struct drm_device *dev = crtc->dev;
3596 struct drm_i915_private *dev_priv = dev->dev_private;
3597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3598 enum pipe pipe = intel_crtc->pipe;
3599 int palreg = PALETTE(pipe);
3600 int i;
3601 bool reenable_ips = false;
3602
3603 /* The clocks have to be on to load the palette. */
3604 if (!crtc->enabled || !intel_crtc->active)
3605 return;
3606
3607 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3608 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3609 assert_dsi_pll_enabled(dev_priv);
3610 else
3611 assert_pll_enabled(dev_priv, pipe);
3612 }
3613
3614 /* use legacy palette for Ironlake */
3615 if (HAS_PCH_SPLIT(dev))
3616 palreg = LGC_PALETTE(pipe);
3617
3618 /* Workaround : Do not read or write the pipe palette/gamma data while
3619 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3620 */
41e6fc4c 3621 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3622 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3623 GAMMA_MODE_MODE_SPLIT)) {
3624 hsw_disable_ips(intel_crtc);
3625 reenable_ips = true;
3626 }
3627
3628 for (i = 0; i < 256; i++) {
3629 I915_WRITE(palreg + 4 * i,
3630 (intel_crtc->lut_r[i] << 16) |
3631 (intel_crtc->lut_g[i] << 8) |
3632 intel_crtc->lut_b[i]);
3633 }
3634
3635 if (reenable_ips)
3636 hsw_enable_ips(intel_crtc);
3637}
3638
a5c4d7bc
VS
3639static void ilk_crtc_enable_planes(struct drm_crtc *crtc)
3640{
3641 struct drm_device *dev = crtc->dev;
3642 struct drm_i915_private *dev_priv = dev->dev_private;
3643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3644 int pipe = intel_crtc->pipe;
3645 int plane = intel_crtc->plane;
3646
3647 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3648 intel_enable_planes(crtc);
3649 intel_crtc_update_cursor(crtc, true);
3650
3651 hsw_enable_ips(intel_crtc);
3652
3653 mutex_lock(&dev->struct_mutex);
3654 intel_update_fbc(dev);
3655 mutex_unlock(&dev->struct_mutex);
3656}
3657
3658static void ilk_crtc_disable_planes(struct drm_crtc *crtc)
3659{
3660 struct drm_device *dev = crtc->dev;
3661 struct drm_i915_private *dev_priv = dev->dev_private;
3662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3663 int pipe = intel_crtc->pipe;
3664 int plane = intel_crtc->plane;
3665
3666 intel_crtc_wait_for_pending_flips(crtc);
3667 drm_vblank_off(dev, pipe);
3668
3669 if (dev_priv->fbc.plane == plane)
3670 intel_disable_fbc(dev);
3671
3672 hsw_disable_ips(intel_crtc);
3673
3674 intel_crtc_update_cursor(crtc, false);
3675 intel_disable_planes(crtc);
3676 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3677}
3678
f67a559d
JB
3679static void ironlake_crtc_enable(struct drm_crtc *crtc)
3680{
3681 struct drm_device *dev = crtc->dev;
3682 struct drm_i915_private *dev_priv = dev->dev_private;
3683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3684 struct intel_encoder *encoder;
f67a559d 3685 int pipe = intel_crtc->pipe;
f67a559d 3686
08a48469
DV
3687 WARN_ON(!crtc->enabled);
3688
f67a559d
JB
3689 if (intel_crtc->active)
3690 return;
3691
3692 intel_crtc->active = true;
8664281b
PZ
3693
3694 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3695 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3696
f6736a1a 3697 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3698 if (encoder->pre_enable)
3699 encoder->pre_enable(encoder);
f67a559d 3700
5bfe2ac0 3701 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3702 /* Note: FDI PLL enabling _must_ be done before we enable the
3703 * cpu pipes, hence this is separate from all the other fdi/pch
3704 * enabling. */
88cefb6c 3705 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3706 } else {
3707 assert_fdi_tx_disabled(dev_priv, pipe);
3708 assert_fdi_rx_disabled(dev_priv, pipe);
3709 }
f67a559d 3710
b074cec8 3711 ironlake_pfit_enable(intel_crtc);
f67a559d 3712
9c54c0dd
JB
3713 /*
3714 * On ILK+ LUT must be loaded before the pipe is running but with
3715 * clocks enabled
3716 */
3717 intel_crtc_load_lut(crtc);
3718
f37fcc2a 3719 intel_update_watermarks(crtc);
e1fdc473 3720 intel_enable_pipe(intel_crtc);
f67a559d 3721
5bfe2ac0 3722 if (intel_crtc->config.has_pch_encoder)
f67a559d 3723 ironlake_pch_enable(crtc);
c98e9dcf 3724
fa5c73b1
DV
3725 for_each_encoder_on_crtc(dev, crtc, encoder)
3726 encoder->enable(encoder);
61b77ddd
DV
3727
3728 if (HAS_PCH_CPT(dev))
a1520318 3729 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 3730
a5c4d7bc
VS
3731 ilk_crtc_enable_planes(crtc);
3732
6ce94100
DV
3733 /*
3734 * There seems to be a race in PCH platform hw (at least on some
3735 * outputs) where an enabled pipe still completes any pageflip right
3736 * away (as if the pipe is off) instead of waiting for vblank. As soon
3737 * as the first vblank happend, everything works as expected. Hence just
3738 * wait for one vblank before returning to avoid strange things
3739 * happening.
3740 */
3741 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
3742}
3743
42db64ef
PZ
3744/* IPS only exists on ULT machines and is tied to pipe A. */
3745static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3746{
f5adf94e 3747 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3748}
3749
e4916946
PZ
3750/*
3751 * This implements the workaround described in the "notes" section of the mode
3752 * set sequence documentation. When going from no pipes or single pipe to
3753 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3754 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3755 */
3756static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3757{
3758 struct drm_device *dev = crtc->base.dev;
3759 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3760
3761 /* We want to get the other_active_crtc only if there's only 1 other
3762 * active crtc. */
3763 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3764 if (!crtc_it->active || crtc_it == crtc)
3765 continue;
3766
3767 if (other_active_crtc)
3768 return;
3769
3770 other_active_crtc = crtc_it;
3771 }
3772 if (!other_active_crtc)
3773 return;
3774
3775 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3776 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3777}
3778
4f771f10
PZ
3779static void haswell_crtc_enable(struct drm_crtc *crtc)
3780{
3781 struct drm_device *dev = crtc->dev;
3782 struct drm_i915_private *dev_priv = dev->dev_private;
3783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3784 struct intel_encoder *encoder;
3785 int pipe = intel_crtc->pipe;
4f771f10
PZ
3786
3787 WARN_ON(!crtc->enabled);
3788
3789 if (intel_crtc->active)
3790 return;
3791
3792 intel_crtc->active = true;
8664281b
PZ
3793
3794 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3795 if (intel_crtc->config.has_pch_encoder)
3796 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3797
5bfe2ac0 3798 if (intel_crtc->config.has_pch_encoder)
04945641 3799 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
3800
3801 for_each_encoder_on_crtc(dev, crtc, encoder)
3802 if (encoder->pre_enable)
3803 encoder->pre_enable(encoder);
3804
1f544388 3805 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 3806
b074cec8 3807 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
3808
3809 /*
3810 * On ILK+ LUT must be loaded before the pipe is running but with
3811 * clocks enabled
3812 */
3813 intel_crtc_load_lut(crtc);
3814
1f544388 3815 intel_ddi_set_pipe_settings(crtc);
8228c251 3816 intel_ddi_enable_transcoder_func(crtc);
4f771f10 3817
f37fcc2a 3818 intel_update_watermarks(crtc);
e1fdc473 3819 intel_enable_pipe(intel_crtc);
42db64ef 3820
5bfe2ac0 3821 if (intel_crtc->config.has_pch_encoder)
1507e5bd 3822 lpt_pch_enable(crtc);
4f771f10 3823
8807e55b 3824 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 3825 encoder->enable(encoder);
8807e55b
JN
3826 intel_opregion_notify_encoder(encoder, true);
3827 }
4f771f10 3828
e4916946
PZ
3829 /* If we change the relative order between pipe/planes enabling, we need
3830 * to change the workaround. */
3831 haswell_mode_set_planes_workaround(intel_crtc);
a5c4d7bc 3832 ilk_crtc_enable_planes(crtc);
4f771f10
PZ
3833}
3834
3f8dce3a
DV
3835static void ironlake_pfit_disable(struct intel_crtc *crtc)
3836{
3837 struct drm_device *dev = crtc->base.dev;
3838 struct drm_i915_private *dev_priv = dev->dev_private;
3839 int pipe = crtc->pipe;
3840
3841 /* To avoid upsetting the power well on haswell only disable the pfit if
3842 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 3843 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
3844 I915_WRITE(PF_CTL(pipe), 0);
3845 I915_WRITE(PF_WIN_POS(pipe), 0);
3846 I915_WRITE(PF_WIN_SZ(pipe), 0);
3847 }
3848}
3849
6be4a607
JB
3850static void ironlake_crtc_disable(struct drm_crtc *crtc)
3851{
3852 struct drm_device *dev = crtc->dev;
3853 struct drm_i915_private *dev_priv = dev->dev_private;
3854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3855 struct intel_encoder *encoder;
6be4a607 3856 int pipe = intel_crtc->pipe;
5eddb70b 3857 u32 reg, temp;
b52eb4dc 3858
f7abfe8b
CW
3859 if (!intel_crtc->active)
3860 return;
3861
a5c4d7bc
VS
3862 ilk_crtc_disable_planes(crtc);
3863
ea9d758d
DV
3864 for_each_encoder_on_crtc(dev, crtc, encoder)
3865 encoder->disable(encoder);
3866
d925c59a
DV
3867 if (intel_crtc->config.has_pch_encoder)
3868 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3869
b24e7179 3870 intel_disable_pipe(dev_priv, pipe);
32f9d658 3871
3f8dce3a 3872 ironlake_pfit_disable(intel_crtc);
2c07245f 3873
bf49ec8c
DV
3874 for_each_encoder_on_crtc(dev, crtc, encoder)
3875 if (encoder->post_disable)
3876 encoder->post_disable(encoder);
2c07245f 3877
d925c59a
DV
3878 if (intel_crtc->config.has_pch_encoder) {
3879 ironlake_fdi_disable(crtc);
913d8d11 3880
d925c59a
DV
3881 ironlake_disable_pch_transcoder(dev_priv, pipe);
3882 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 3883
d925c59a
DV
3884 if (HAS_PCH_CPT(dev)) {
3885 /* disable TRANS_DP_CTL */
3886 reg = TRANS_DP_CTL(pipe);
3887 temp = I915_READ(reg);
3888 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3889 TRANS_DP_PORT_SEL_MASK);
3890 temp |= TRANS_DP_PORT_SEL_NONE;
3891 I915_WRITE(reg, temp);
3892
3893 /* disable DPLL_SEL */
3894 temp = I915_READ(PCH_DPLL_SEL);
11887397 3895 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 3896 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 3897 }
e3421a18 3898
d925c59a 3899 /* disable PCH DPLL */
e72f9fbf 3900 intel_disable_shared_dpll(intel_crtc);
8db9d77b 3901
d925c59a
DV
3902 ironlake_fdi_pll_disable(intel_crtc);
3903 }
6b383a7f 3904
f7abfe8b 3905 intel_crtc->active = false;
46ba614c 3906 intel_update_watermarks(crtc);
d1ebd816
BW
3907
3908 mutex_lock(&dev->struct_mutex);
6b383a7f 3909 intel_update_fbc(dev);
d1ebd816 3910 mutex_unlock(&dev->struct_mutex);
6be4a607 3911}
1b3c7a47 3912
4f771f10 3913static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 3914{
4f771f10
PZ
3915 struct drm_device *dev = crtc->dev;
3916 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 3917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
3918 struct intel_encoder *encoder;
3919 int pipe = intel_crtc->pipe;
3b117c8f 3920 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 3921
4f771f10
PZ
3922 if (!intel_crtc->active)
3923 return;
3924
a5c4d7bc 3925 ilk_crtc_disable_planes(crtc);
dda9a66a 3926
8807e55b
JN
3927 for_each_encoder_on_crtc(dev, crtc, encoder) {
3928 intel_opregion_notify_encoder(encoder, false);
4f771f10 3929 encoder->disable(encoder);
8807e55b 3930 }
4f771f10 3931
8664281b
PZ
3932 if (intel_crtc->config.has_pch_encoder)
3933 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
3934 intel_disable_pipe(dev_priv, pipe);
3935
ad80a810 3936 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 3937
3f8dce3a 3938 ironlake_pfit_disable(intel_crtc);
4f771f10 3939
1f544388 3940 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
3941
3942 for_each_encoder_on_crtc(dev, crtc, encoder)
3943 if (encoder->post_disable)
3944 encoder->post_disable(encoder);
3945
88adfff1 3946 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 3947 lpt_disable_pch_transcoder(dev_priv);
8664281b 3948 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 3949 intel_ddi_fdi_disable(crtc);
83616634 3950 }
4f771f10
PZ
3951
3952 intel_crtc->active = false;
46ba614c 3953 intel_update_watermarks(crtc);
4f771f10
PZ
3954
3955 mutex_lock(&dev->struct_mutex);
3956 intel_update_fbc(dev);
3957 mutex_unlock(&dev->struct_mutex);
3958}
3959
ee7b9f93
JB
3960static void ironlake_crtc_off(struct drm_crtc *crtc)
3961{
3962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 3963 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
3964}
3965
6441ab5f
PZ
3966static void haswell_crtc_off(struct drm_crtc *crtc)
3967{
3968 intel_ddi_put_crtc_pll(crtc);
3969}
3970
02e792fb
DV
3971static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3972{
02e792fb 3973 if (!enable && intel_crtc->overlay) {
23f09ce3 3974 struct drm_device *dev = intel_crtc->base.dev;
ce453d81 3975 struct drm_i915_private *dev_priv = dev->dev_private;
03f77ea5 3976
23f09ce3 3977 mutex_lock(&dev->struct_mutex);
ce453d81
CW
3978 dev_priv->mm.interruptible = false;
3979 (void) intel_overlay_switch_off(intel_crtc->overlay);
3980 dev_priv->mm.interruptible = true;
23f09ce3 3981 mutex_unlock(&dev->struct_mutex);
02e792fb 3982 }
02e792fb 3983
5dcdbcb0
CW
3984 /* Let userspace switch the overlay on again. In most cases userspace
3985 * has to recompute where to put it anyway.
3986 */
02e792fb
DV
3987}
3988
61bc95c1
EE
3989/**
3990 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3991 * cursor plane briefly if not already running after enabling the display
3992 * plane.
3993 * This workaround avoids occasional blank screens when self refresh is
3994 * enabled.
3995 */
3996static void
3997g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3998{
3999 u32 cntl = I915_READ(CURCNTR(pipe));
4000
4001 if ((cntl & CURSOR_MODE) == 0) {
4002 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
4003
4004 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
4005 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
4006 intel_wait_for_vblank(dev_priv->dev, pipe);
4007 I915_WRITE(CURCNTR(pipe), cntl);
4008 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
4009 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
4010 }
4011}
4012
2dd24552
JB
4013static void i9xx_pfit_enable(struct intel_crtc *crtc)
4014{
4015 struct drm_device *dev = crtc->base.dev;
4016 struct drm_i915_private *dev_priv = dev->dev_private;
4017 struct intel_crtc_config *pipe_config = &crtc->config;
4018
328d8e82 4019 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4020 return;
4021
2dd24552 4022 /*
c0b03411
DV
4023 * The panel fitter should only be adjusted whilst the pipe is disabled,
4024 * according to register description and PRM.
2dd24552 4025 */
c0b03411
DV
4026 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4027 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4028
b074cec8
JB
4029 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4030 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4031
4032 /* Border color in case we don't scale up to the full screen. Black by
4033 * default, change to something else for debugging. */
4034 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4035}
4036
77d22dca
ID
4037#define for_each_power_domain(domain, mask) \
4038 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4039 if ((1 << (domain)) & (mask))
4040
319be8ae
ID
4041enum intel_display_power_domain
4042intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4043{
4044 struct drm_device *dev = intel_encoder->base.dev;
4045 struct intel_digital_port *intel_dig_port;
4046
4047 switch (intel_encoder->type) {
4048 case INTEL_OUTPUT_UNKNOWN:
4049 /* Only DDI platforms should ever use this output type */
4050 WARN_ON_ONCE(!HAS_DDI(dev));
4051 case INTEL_OUTPUT_DISPLAYPORT:
4052 case INTEL_OUTPUT_HDMI:
4053 case INTEL_OUTPUT_EDP:
4054 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4055 switch (intel_dig_port->port) {
4056 case PORT_A:
4057 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4058 case PORT_B:
4059 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4060 case PORT_C:
4061 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4062 case PORT_D:
4063 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4064 default:
4065 WARN_ON_ONCE(1);
4066 return POWER_DOMAIN_PORT_OTHER;
4067 }
4068 case INTEL_OUTPUT_ANALOG:
4069 return POWER_DOMAIN_PORT_CRT;
4070 case INTEL_OUTPUT_DSI:
4071 return POWER_DOMAIN_PORT_DSI;
4072 default:
4073 return POWER_DOMAIN_PORT_OTHER;
4074 }
4075}
4076
4077static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4078{
319be8ae
ID
4079 struct drm_device *dev = crtc->dev;
4080 struct intel_encoder *intel_encoder;
4081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4082 enum pipe pipe = intel_crtc->pipe;
4083 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
77d22dca
ID
4084 unsigned long mask;
4085 enum transcoder transcoder;
4086
4087 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4088
4089 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4090 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4091 if (pfit_enabled)
4092 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4093
319be8ae
ID
4094 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4095 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4096
77d22dca
ID
4097 return mask;
4098}
4099
4100void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4101 bool enable)
4102{
4103 if (dev_priv->power_domains.init_power_on == enable)
4104 return;
4105
4106 if (enable)
4107 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4108 else
4109 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4110
4111 dev_priv->power_domains.init_power_on = enable;
4112}
4113
4114static void modeset_update_crtc_power_domains(struct drm_device *dev)
4115{
4116 struct drm_i915_private *dev_priv = dev->dev_private;
4117 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4118 struct intel_crtc *crtc;
4119
4120 /*
4121 * First get all needed power domains, then put all unneeded, to avoid
4122 * any unnecessary toggling of the power wells.
4123 */
4124 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4125 enum intel_display_power_domain domain;
4126
4127 if (!crtc->base.enabled)
4128 continue;
4129
319be8ae 4130 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4131
4132 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4133 intel_display_power_get(dev_priv, domain);
4134 }
4135
4136 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4137 enum intel_display_power_domain domain;
4138
4139 for_each_power_domain(domain, crtc->enabled_power_domains)
4140 intel_display_power_put(dev_priv, domain);
4141
4142 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4143 }
4144
4145 intel_display_set_init_power(dev_priv, false);
4146}
4147
586f49dc 4148int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4149{
586f49dc 4150 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4151
586f49dc
JB
4152 /* Obtain SKU information */
4153 mutex_lock(&dev_priv->dpio_lock);
4154 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4155 CCK_FUSE_HPLL_FREQ_MASK;
4156 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4157
586f49dc 4158 return vco_freq[hpll_freq];
30a970c6
JB
4159}
4160
4161/* Adjust CDclk dividers to allow high res or save power if possible */
4162static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4163{
4164 struct drm_i915_private *dev_priv = dev->dev_private;
4165 u32 val, cmd;
4166
d60c4473
ID
4167 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4168 dev_priv->vlv_cdclk_freq = cdclk;
4169
30a970c6
JB
4170 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4171 cmd = 2;
4172 else if (cdclk == 266)
4173 cmd = 1;
4174 else
4175 cmd = 0;
4176
4177 mutex_lock(&dev_priv->rps.hw_lock);
4178 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4179 val &= ~DSPFREQGUAR_MASK;
4180 val |= (cmd << DSPFREQGUAR_SHIFT);
4181 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4182 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4183 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4184 50)) {
4185 DRM_ERROR("timed out waiting for CDclk change\n");
4186 }
4187 mutex_unlock(&dev_priv->rps.hw_lock);
4188
4189 if (cdclk == 400) {
4190 u32 divider, vco;
4191
4192 vco = valleyview_get_vco(dev_priv);
4193 divider = ((vco << 1) / cdclk) - 1;
4194
4195 mutex_lock(&dev_priv->dpio_lock);
4196 /* adjust cdclk divider */
4197 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4198 val &= ~0xf;
4199 val |= divider;
4200 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4201 mutex_unlock(&dev_priv->dpio_lock);
4202 }
4203
4204 mutex_lock(&dev_priv->dpio_lock);
4205 /* adjust self-refresh exit latency value */
4206 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4207 val &= ~0x7f;
4208
4209 /*
4210 * For high bandwidth configs, we set a higher latency in the bunit
4211 * so that the core display fetch happens in time to avoid underruns.
4212 */
4213 if (cdclk == 400)
4214 val |= 4500 / 250; /* 4.5 usec */
4215 else
4216 val |= 3000 / 250; /* 3.0 usec */
4217 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4218 mutex_unlock(&dev_priv->dpio_lock);
4219
4220 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4221 intel_i2c_reset(dev);
4222}
4223
d60c4473 4224int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4225{
4226 int cur_cdclk, vco;
4227 int divider;
4228
4229 vco = valleyview_get_vco(dev_priv);
4230
4231 mutex_lock(&dev_priv->dpio_lock);
4232 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4233 mutex_unlock(&dev_priv->dpio_lock);
4234
4235 divider &= 0xf;
4236
4237 cur_cdclk = (vco << 1) / (divider + 1);
4238
4239 return cur_cdclk;
4240}
4241
4242static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4243 int max_pixclk)
4244{
30a970c6
JB
4245 /*
4246 * Really only a few cases to deal with, as only 4 CDclks are supported:
4247 * 200MHz
4248 * 267MHz
4249 * 320MHz
4250 * 400MHz
4251 * So we check to see whether we're above 90% of the lower bin and
4252 * adjust if needed.
4253 */
4254 if (max_pixclk > 288000) {
4255 return 400;
4256 } else if (max_pixclk > 240000) {
4257 return 320;
4258 } else
4259 return 266;
4260 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4261}
4262
2f2d7aa1
VS
4263/* compute the max pixel clock for new configuration */
4264static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4265{
4266 struct drm_device *dev = dev_priv->dev;
4267 struct intel_crtc *intel_crtc;
4268 int max_pixclk = 0;
4269
4270 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4271 base.head) {
2f2d7aa1 4272 if (intel_crtc->new_enabled)
30a970c6 4273 max_pixclk = max(max_pixclk,
2f2d7aa1 4274 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4275 }
4276
4277 return max_pixclk;
4278}
4279
4280static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4281 unsigned *prepare_pipes)
30a970c6
JB
4282{
4283 struct drm_i915_private *dev_priv = dev->dev_private;
4284 struct intel_crtc *intel_crtc;
2f2d7aa1 4285 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4286
d60c4473
ID
4287 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4288 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4289 return;
4290
2f2d7aa1 4291 /* disable/enable all currently active pipes while we change cdclk */
30a970c6
JB
4292 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4293 base.head)
4294 if (intel_crtc->base.enabled)
4295 *prepare_pipes |= (1 << intel_crtc->pipe);
4296}
4297
4298static void valleyview_modeset_global_resources(struct drm_device *dev)
4299{
4300 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4301 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4302 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4303
d60c4473 4304 if (req_cdclk != dev_priv->vlv_cdclk_freq)
30a970c6 4305 valleyview_set_cdclk(dev, req_cdclk);
77961eb9 4306 modeset_update_crtc_power_domains(dev);
30a970c6
JB
4307}
4308
89b667f8
JB
4309static void valleyview_crtc_enable(struct drm_crtc *crtc)
4310{
4311 struct drm_device *dev = crtc->dev;
4312 struct drm_i915_private *dev_priv = dev->dev_private;
4313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4314 struct intel_encoder *encoder;
4315 int pipe = intel_crtc->pipe;
4316 int plane = intel_crtc->plane;
23538ef1 4317 bool is_dsi;
89b667f8
JB
4318
4319 WARN_ON(!crtc->enabled);
4320
4321 if (intel_crtc->active)
4322 return;
4323
4324 intel_crtc->active = true;
89b667f8 4325
89b667f8
JB
4326 for_each_encoder_on_crtc(dev, crtc, encoder)
4327 if (encoder->pre_pll_enable)
4328 encoder->pre_pll_enable(encoder);
4329
23538ef1
JN
4330 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4331
e9fd1c02
JN
4332 if (!is_dsi)
4333 vlv_enable_pll(intel_crtc);
89b667f8
JB
4334
4335 for_each_encoder_on_crtc(dev, crtc, encoder)
4336 if (encoder->pre_enable)
4337 encoder->pre_enable(encoder);
4338
2dd24552
JB
4339 i9xx_pfit_enable(intel_crtc);
4340
63cbb074
VS
4341 intel_crtc_load_lut(crtc);
4342
f37fcc2a 4343 intel_update_watermarks(crtc);
e1fdc473 4344 intel_enable_pipe(intel_crtc);
be6a6f8e 4345 intel_wait_for_vblank(dev_priv->dev, pipe);
2d9d2b0b 4346 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
be6a6f8e 4347
262ca2b0 4348 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
bb53d4ae 4349 intel_enable_planes(crtc);
5c38d48c 4350 intel_crtc_update_cursor(crtc, true);
89b667f8 4351
89b667f8 4352 intel_update_fbc(dev);
5004945f
JN
4353
4354 for_each_encoder_on_crtc(dev, crtc, encoder)
4355 encoder->enable(encoder);
89b667f8
JB
4356}
4357
0b8765c6 4358static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4359{
4360 struct drm_device *dev = crtc->dev;
79e53945
JB
4361 struct drm_i915_private *dev_priv = dev->dev_private;
4362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4363 struct intel_encoder *encoder;
79e53945 4364 int pipe = intel_crtc->pipe;
80824003 4365 int plane = intel_crtc->plane;
79e53945 4366
08a48469
DV
4367 WARN_ON(!crtc->enabled);
4368
f7abfe8b
CW
4369 if (intel_crtc->active)
4370 return;
4371
4372 intel_crtc->active = true;
6b383a7f 4373
9d6d9f19
MK
4374 for_each_encoder_on_crtc(dev, crtc, encoder)
4375 if (encoder->pre_enable)
4376 encoder->pre_enable(encoder);
4377
f6736a1a
DV
4378 i9xx_enable_pll(intel_crtc);
4379
2dd24552
JB
4380 i9xx_pfit_enable(intel_crtc);
4381
63cbb074
VS
4382 intel_crtc_load_lut(crtc);
4383
f37fcc2a 4384 intel_update_watermarks(crtc);
e1fdc473 4385 intel_enable_pipe(intel_crtc);
be6a6f8e 4386 intel_wait_for_vblank(dev_priv->dev, pipe);
2d9d2b0b 4387 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
be6a6f8e 4388
262ca2b0 4389 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
bb53d4ae 4390 intel_enable_planes(crtc);
22e407d7 4391 /* The fixup needs to happen before cursor is enabled */
61bc95c1
EE
4392 if (IS_G4X(dev))
4393 g4x_fixup_plane(dev_priv, pipe);
22e407d7 4394 intel_crtc_update_cursor(crtc, true);
79e53945 4395
0b8765c6
JB
4396 /* Give the overlay scaler a chance to enable if it's on this pipe */
4397 intel_crtc_dpms_overlay(intel_crtc, true);
ef9c3aee 4398
f440eb13 4399 intel_update_fbc(dev);
ef9c3aee 4400
fa5c73b1
DV
4401 for_each_encoder_on_crtc(dev, crtc, encoder)
4402 encoder->enable(encoder);
0b8765c6 4403}
79e53945 4404
87476d63
DV
4405static void i9xx_pfit_disable(struct intel_crtc *crtc)
4406{
4407 struct drm_device *dev = crtc->base.dev;
4408 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4409
328d8e82
DV
4410 if (!crtc->config.gmch_pfit.control)
4411 return;
87476d63 4412
328d8e82 4413 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4414
328d8e82
DV
4415 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4416 I915_READ(PFIT_CONTROL));
4417 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4418}
4419
0b8765c6
JB
4420static void i9xx_crtc_disable(struct drm_crtc *crtc)
4421{
4422 struct drm_device *dev = crtc->dev;
4423 struct drm_i915_private *dev_priv = dev->dev_private;
4424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4425 struct intel_encoder *encoder;
0b8765c6
JB
4426 int pipe = intel_crtc->pipe;
4427 int plane = intel_crtc->plane;
ef9c3aee 4428
f7abfe8b
CW
4429 if (!intel_crtc->active)
4430 return;
4431
ea9d758d
DV
4432 for_each_encoder_on_crtc(dev, crtc, encoder)
4433 encoder->disable(encoder);
4434
0b8765c6 4435 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
4436 intel_crtc_wait_for_pending_flips(crtc);
4437 drm_vblank_off(dev, pipe);
0b8765c6 4438
5c3fe8b0 4439 if (dev_priv->fbc.plane == plane)
973d04f9 4440 intel_disable_fbc(dev);
79e53945 4441
0d5b8c61
VS
4442 intel_crtc_dpms_overlay(intel_crtc, false);
4443 intel_crtc_update_cursor(crtc, false);
bb53d4ae 4444 intel_disable_planes(crtc);
262ca2b0 4445 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
0d5b8c61 4446
2d9d2b0b 4447 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
b24e7179 4448 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4449
87476d63 4450 i9xx_pfit_disable(intel_crtc);
24a1f16d 4451
89b667f8
JB
4452 for_each_encoder_on_crtc(dev, crtc, encoder)
4453 if (encoder->post_disable)
4454 encoder->post_disable(encoder);
4455
f6071166
JB
4456 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4457 vlv_disable_pll(dev_priv, pipe);
4458 else if (!IS_VALLEYVIEW(dev))
e9fd1c02 4459 i9xx_disable_pll(dev_priv, pipe);
0b8765c6 4460
f7abfe8b 4461 intel_crtc->active = false;
46ba614c 4462 intel_update_watermarks(crtc);
f37fcc2a 4463
6b383a7f 4464 intel_update_fbc(dev);
0b8765c6
JB
4465}
4466
ee7b9f93
JB
4467static void i9xx_crtc_off(struct drm_crtc *crtc)
4468{
4469}
4470
976f8a20
DV
4471static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4472 bool enabled)
2c07245f
ZW
4473{
4474 struct drm_device *dev = crtc->dev;
4475 struct drm_i915_master_private *master_priv;
4476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4477 int pipe = intel_crtc->pipe;
79e53945
JB
4478
4479 if (!dev->primary->master)
4480 return;
4481
4482 master_priv = dev->primary->master->driver_priv;
4483 if (!master_priv->sarea_priv)
4484 return;
4485
79e53945
JB
4486 switch (pipe) {
4487 case 0:
4488 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4489 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4490 break;
4491 case 1:
4492 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4493 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4494 break;
4495 default:
9db4a9c7 4496 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4497 break;
4498 }
79e53945
JB
4499}
4500
976f8a20
DV
4501/**
4502 * Sets the power management mode of the pipe and plane.
4503 */
4504void intel_crtc_update_dpms(struct drm_crtc *crtc)
4505{
4506 struct drm_device *dev = crtc->dev;
4507 struct drm_i915_private *dev_priv = dev->dev_private;
4508 struct intel_encoder *intel_encoder;
4509 bool enable = false;
4510
4511 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4512 enable |= intel_encoder->connectors_active;
4513
4514 if (enable)
4515 dev_priv->display.crtc_enable(crtc);
4516 else
4517 dev_priv->display.crtc_disable(crtc);
4518
4519 intel_crtc_update_sarea(crtc, enable);
4520}
4521
cdd59983
CW
4522static void intel_crtc_disable(struct drm_crtc *crtc)
4523{
cdd59983 4524 struct drm_device *dev = crtc->dev;
976f8a20 4525 struct drm_connector *connector;
ee7b9f93 4526 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4528
976f8a20
DV
4529 /* crtc should still be enabled when we disable it. */
4530 WARN_ON(!crtc->enabled);
4531
4532 dev_priv->display.crtc_disable(crtc);
c77bf565 4533 intel_crtc->eld_vld = false;
976f8a20 4534 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4535 dev_priv->display.off(crtc);
4536
931872fc 4537 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4538 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4539 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983 4540
f4510a27 4541 if (crtc->primary->fb) {
cdd59983 4542 mutex_lock(&dev->struct_mutex);
f4510a27 4543 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
cdd59983 4544 mutex_unlock(&dev->struct_mutex);
f4510a27 4545 crtc->primary->fb = NULL;
976f8a20
DV
4546 }
4547
4548 /* Update computed state. */
4549 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4550 if (!connector->encoder || !connector->encoder->crtc)
4551 continue;
4552
4553 if (connector->encoder->crtc != crtc)
4554 continue;
4555
4556 connector->dpms = DRM_MODE_DPMS_OFF;
4557 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4558 }
4559}
4560
ea5b213a 4561void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4562{
4ef69c7a 4563 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4564
ea5b213a
CW
4565 drm_encoder_cleanup(encoder);
4566 kfree(intel_encoder);
7e7d76c3
JB
4567}
4568
9237329d 4569/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4570 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4571 * state of the entire output pipe. */
9237329d 4572static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4573{
5ab432ef
DV
4574 if (mode == DRM_MODE_DPMS_ON) {
4575 encoder->connectors_active = true;
4576
b2cabb0e 4577 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4578 } else {
4579 encoder->connectors_active = false;
4580
b2cabb0e 4581 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4582 }
79e53945
JB
4583}
4584
0a91ca29
DV
4585/* Cross check the actual hw state with our own modeset state tracking (and it's
4586 * internal consistency). */
b980514c 4587static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4588{
0a91ca29
DV
4589 if (connector->get_hw_state(connector)) {
4590 struct intel_encoder *encoder = connector->encoder;
4591 struct drm_crtc *crtc;
4592 bool encoder_enabled;
4593 enum pipe pipe;
4594
4595 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4596 connector->base.base.id,
4597 drm_get_connector_name(&connector->base));
4598
4599 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4600 "wrong connector dpms state\n");
4601 WARN(connector->base.encoder != &encoder->base,
4602 "active connector not linked to encoder\n");
4603 WARN(!encoder->connectors_active,
4604 "encoder->connectors_active not set\n");
4605
4606 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4607 WARN(!encoder_enabled, "encoder not enabled\n");
4608 if (WARN_ON(!encoder->base.crtc))
4609 return;
4610
4611 crtc = encoder->base.crtc;
4612
4613 WARN(!crtc->enabled, "crtc not enabled\n");
4614 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4615 WARN(pipe != to_intel_crtc(crtc)->pipe,
4616 "encoder active on the wrong pipe\n");
4617 }
79e53945
JB
4618}
4619
5ab432ef
DV
4620/* Even simpler default implementation, if there's really no special case to
4621 * consider. */
4622void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4623{
5ab432ef
DV
4624 /* All the simple cases only support two dpms states. */
4625 if (mode != DRM_MODE_DPMS_ON)
4626 mode = DRM_MODE_DPMS_OFF;
d4270e57 4627
5ab432ef
DV
4628 if (mode == connector->dpms)
4629 return;
4630
4631 connector->dpms = mode;
4632
4633 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4634 if (connector->encoder)
4635 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4636
b980514c 4637 intel_modeset_check_state(connector->dev);
79e53945
JB
4638}
4639
f0947c37
DV
4640/* Simple connector->get_hw_state implementation for encoders that support only
4641 * one connector and no cloning and hence the encoder state determines the state
4642 * of the connector. */
4643bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4644{
24929352 4645 enum pipe pipe = 0;
f0947c37 4646 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4647
f0947c37 4648 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4649}
4650
1857e1da
DV
4651static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4652 struct intel_crtc_config *pipe_config)
4653{
4654 struct drm_i915_private *dev_priv = dev->dev_private;
4655 struct intel_crtc *pipe_B_crtc =
4656 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4657
4658 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4659 pipe_name(pipe), pipe_config->fdi_lanes);
4660 if (pipe_config->fdi_lanes > 4) {
4661 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4662 pipe_name(pipe), pipe_config->fdi_lanes);
4663 return false;
4664 }
4665
bafb6553 4666 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4667 if (pipe_config->fdi_lanes > 2) {
4668 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4669 pipe_config->fdi_lanes);
4670 return false;
4671 } else {
4672 return true;
4673 }
4674 }
4675
4676 if (INTEL_INFO(dev)->num_pipes == 2)
4677 return true;
4678
4679 /* Ivybridge 3 pipe is really complicated */
4680 switch (pipe) {
4681 case PIPE_A:
4682 return true;
4683 case PIPE_B:
4684 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4685 pipe_config->fdi_lanes > 2) {
4686 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4687 pipe_name(pipe), pipe_config->fdi_lanes);
4688 return false;
4689 }
4690 return true;
4691 case PIPE_C:
1e833f40 4692 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4693 pipe_B_crtc->config.fdi_lanes <= 2) {
4694 if (pipe_config->fdi_lanes > 2) {
4695 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4696 pipe_name(pipe), pipe_config->fdi_lanes);
4697 return false;
4698 }
4699 } else {
4700 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4701 return false;
4702 }
4703 return true;
4704 default:
4705 BUG();
4706 }
4707}
4708
e29c22c0
DV
4709#define RETRY 1
4710static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4711 struct intel_crtc_config *pipe_config)
877d48d5 4712{
1857e1da 4713 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4714 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4715 int lane, link_bw, fdi_dotclock;
e29c22c0 4716 bool setup_ok, needs_recompute = false;
877d48d5 4717
e29c22c0 4718retry:
877d48d5
DV
4719 /* FDI is a binary signal running at ~2.7GHz, encoding
4720 * each output octet as 10 bits. The actual frequency
4721 * is stored as a divider into a 100MHz clock, and the
4722 * mode pixel clock is stored in units of 1KHz.
4723 * Hence the bw of each lane in terms of the mode signal
4724 * is:
4725 */
4726 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4727
241bfc38 4728 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4729
2bd89a07 4730 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4731 pipe_config->pipe_bpp);
4732
4733 pipe_config->fdi_lanes = lane;
4734
2bd89a07 4735 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4736 link_bw, &pipe_config->fdi_m_n);
1857e1da 4737
e29c22c0
DV
4738 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4739 intel_crtc->pipe, pipe_config);
4740 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4741 pipe_config->pipe_bpp -= 2*3;
4742 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4743 pipe_config->pipe_bpp);
4744 needs_recompute = true;
4745 pipe_config->bw_constrained = true;
4746
4747 goto retry;
4748 }
4749
4750 if (needs_recompute)
4751 return RETRY;
4752
4753 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4754}
4755
42db64ef
PZ
4756static void hsw_compute_ips_config(struct intel_crtc *crtc,
4757 struct intel_crtc_config *pipe_config)
4758{
d330a953 4759 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 4760 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4761 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4762}
4763
a43f6e0f 4764static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4765 struct intel_crtc_config *pipe_config)
79e53945 4766{
a43f6e0f 4767 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4768 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4769
ad3a4479 4770 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4771 if (INTEL_INFO(dev)->gen < 4) {
4772 struct drm_i915_private *dev_priv = dev->dev_private;
4773 int clock_limit =
4774 dev_priv->display.get_display_clock_speed(dev);
4775
4776 /*
4777 * Enable pixel doubling when the dot clock
4778 * is > 90% of the (display) core speed.
4779 *
b397c96b
VS
4780 * GDG double wide on either pipe,
4781 * otherwise pipe A only.
cf532bb2 4782 */
b397c96b 4783 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4784 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4785 clock_limit *= 2;
cf532bb2 4786 pipe_config->double_wide = true;
ad3a4479
VS
4787 }
4788
241bfc38 4789 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4790 return -EINVAL;
2c07245f 4791 }
89749350 4792
1d1d0e27
VS
4793 /*
4794 * Pipe horizontal size must be even in:
4795 * - DVO ganged mode
4796 * - LVDS dual channel mode
4797 * - Double wide pipe
4798 */
4799 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4800 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4801 pipe_config->pipe_src_w &= ~1;
4802
8693a824
DL
4803 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4804 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4805 */
4806 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4807 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4808 return -EINVAL;
44f46b42 4809
bd080ee5 4810 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4811 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4812 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4813 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4814 * for lvds. */
4815 pipe_config->pipe_bpp = 8*3;
4816 }
4817
f5adf94e 4818 if (HAS_IPS(dev))
a43f6e0f
DV
4819 hsw_compute_ips_config(crtc, pipe_config);
4820
4821 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4822 * clock survives for now. */
4823 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4824 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4825
877d48d5 4826 if (pipe_config->has_pch_encoder)
a43f6e0f 4827 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 4828
e29c22c0 4829 return 0;
79e53945
JB
4830}
4831
25eb05fc
JB
4832static int valleyview_get_display_clock_speed(struct drm_device *dev)
4833{
4834 return 400000; /* FIXME */
4835}
4836
e70236a8
JB
4837static int i945_get_display_clock_speed(struct drm_device *dev)
4838{
4839 return 400000;
4840}
79e53945 4841
e70236a8 4842static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 4843{
e70236a8
JB
4844 return 333000;
4845}
79e53945 4846
e70236a8
JB
4847static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4848{
4849 return 200000;
4850}
79e53945 4851
257a7ffc
DV
4852static int pnv_get_display_clock_speed(struct drm_device *dev)
4853{
4854 u16 gcfgc = 0;
4855
4856 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4857
4858 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4859 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4860 return 267000;
4861 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4862 return 333000;
4863 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4864 return 444000;
4865 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4866 return 200000;
4867 default:
4868 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4869 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4870 return 133000;
4871 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4872 return 167000;
4873 }
4874}
4875
e70236a8
JB
4876static int i915gm_get_display_clock_speed(struct drm_device *dev)
4877{
4878 u16 gcfgc = 0;
79e53945 4879
e70236a8
JB
4880 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4881
4882 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
4883 return 133000;
4884 else {
4885 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4886 case GC_DISPLAY_CLOCK_333_MHZ:
4887 return 333000;
4888 default:
4889 case GC_DISPLAY_CLOCK_190_200_MHZ:
4890 return 190000;
79e53945 4891 }
e70236a8
JB
4892 }
4893}
4894
4895static int i865_get_display_clock_speed(struct drm_device *dev)
4896{
4897 return 266000;
4898}
4899
4900static int i855_get_display_clock_speed(struct drm_device *dev)
4901{
4902 u16 hpllcc = 0;
4903 /* Assume that the hardware is in the high speed state. This
4904 * should be the default.
4905 */
4906 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4907 case GC_CLOCK_133_200:
4908 case GC_CLOCK_100_200:
4909 return 200000;
4910 case GC_CLOCK_166_250:
4911 return 250000;
4912 case GC_CLOCK_100_133:
79e53945 4913 return 133000;
e70236a8 4914 }
79e53945 4915
e70236a8
JB
4916 /* Shouldn't happen */
4917 return 0;
4918}
79e53945 4919
e70236a8
JB
4920static int i830_get_display_clock_speed(struct drm_device *dev)
4921{
4922 return 133000;
79e53945
JB
4923}
4924
2c07245f 4925static void
a65851af 4926intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 4927{
a65851af
VS
4928 while (*num > DATA_LINK_M_N_MASK ||
4929 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
4930 *num >>= 1;
4931 *den >>= 1;
4932 }
4933}
4934
a65851af
VS
4935static void compute_m_n(unsigned int m, unsigned int n,
4936 uint32_t *ret_m, uint32_t *ret_n)
4937{
4938 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4939 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4940 intel_reduce_m_n_ratio(ret_m, ret_n);
4941}
4942
e69d0bc1
DV
4943void
4944intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4945 int pixel_clock, int link_clock,
4946 struct intel_link_m_n *m_n)
2c07245f 4947{
e69d0bc1 4948 m_n->tu = 64;
a65851af
VS
4949
4950 compute_m_n(bits_per_pixel * pixel_clock,
4951 link_clock * nlanes * 8,
4952 &m_n->gmch_m, &m_n->gmch_n);
4953
4954 compute_m_n(pixel_clock, link_clock,
4955 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
4956}
4957
a7615030
CW
4958static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4959{
d330a953
JN
4960 if (i915.panel_use_ssc >= 0)
4961 return i915.panel_use_ssc != 0;
41aa3448 4962 return dev_priv->vbt.lvds_use_ssc
435793df 4963 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
4964}
4965
c65d77d8
JB
4966static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4967{
4968 struct drm_device *dev = crtc->dev;
4969 struct drm_i915_private *dev_priv = dev->dev_private;
4970 int refclk;
4971
a0c4da24 4972 if (IS_VALLEYVIEW(dev)) {
9a0ea498 4973 refclk = 100000;
a0c4da24 4974 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 4975 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
4976 refclk = dev_priv->vbt.lvds_ssc_freq;
4977 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
4978 } else if (!IS_GEN2(dev)) {
4979 refclk = 96000;
4980 } else {
4981 refclk = 48000;
4982 }
4983
4984 return refclk;
4985}
4986
7429e9d4 4987static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 4988{
7df00d7a 4989 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 4990}
f47709a9 4991
7429e9d4
DV
4992static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4993{
4994 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
4995}
4996
f47709a9 4997static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
4998 intel_clock_t *reduced_clock)
4999{
f47709a9 5000 struct drm_device *dev = crtc->base.dev;
a7516a05 5001 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5002 int pipe = crtc->pipe;
a7516a05
JB
5003 u32 fp, fp2 = 0;
5004
5005 if (IS_PINEVIEW(dev)) {
7429e9d4 5006 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5007 if (reduced_clock)
7429e9d4 5008 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5009 } else {
7429e9d4 5010 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5011 if (reduced_clock)
7429e9d4 5012 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5013 }
5014
5015 I915_WRITE(FP0(pipe), fp);
8bcc2795 5016 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 5017
f47709a9
DV
5018 crtc->lowfreq_avail = false;
5019 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 5020 reduced_clock && i915.powersave) {
a7516a05 5021 I915_WRITE(FP1(pipe), fp2);
8bcc2795 5022 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 5023 crtc->lowfreq_avail = true;
a7516a05
JB
5024 } else {
5025 I915_WRITE(FP1(pipe), fp);
8bcc2795 5026 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
5027 }
5028}
5029
5e69f97f
CML
5030static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5031 pipe)
89b667f8
JB
5032{
5033 u32 reg_val;
5034
5035 /*
5036 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5037 * and set it to a reasonable value instead.
5038 */
ab3c759a 5039 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5040 reg_val &= 0xffffff00;
5041 reg_val |= 0x00000030;
ab3c759a 5042 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5043
ab3c759a 5044 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5045 reg_val &= 0x8cffffff;
5046 reg_val = 0x8c000000;
ab3c759a 5047 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5048
ab3c759a 5049 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5050 reg_val &= 0xffffff00;
ab3c759a 5051 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5052
ab3c759a 5053 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5054 reg_val &= 0x00ffffff;
5055 reg_val |= 0xb0000000;
ab3c759a 5056 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5057}
5058
b551842d
DV
5059static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5060 struct intel_link_m_n *m_n)
5061{
5062 struct drm_device *dev = crtc->base.dev;
5063 struct drm_i915_private *dev_priv = dev->dev_private;
5064 int pipe = crtc->pipe;
5065
e3b95f1e
DV
5066 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5067 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5068 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5069 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5070}
5071
5072static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5073 struct intel_link_m_n *m_n)
5074{
5075 struct drm_device *dev = crtc->base.dev;
5076 struct drm_i915_private *dev_priv = dev->dev_private;
5077 int pipe = crtc->pipe;
5078 enum transcoder transcoder = crtc->config.cpu_transcoder;
5079
5080 if (INTEL_INFO(dev)->gen >= 5) {
5081 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5082 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5083 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5084 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5085 } else {
e3b95f1e
DV
5086 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5087 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5088 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5089 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5090 }
5091}
5092
03afc4a2
DV
5093static void intel_dp_set_m_n(struct intel_crtc *crtc)
5094{
5095 if (crtc->config.has_pch_encoder)
5096 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5097 else
5098 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5099}
5100
f47709a9 5101static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 5102{
f47709a9 5103 struct drm_device *dev = crtc->base.dev;
a0c4da24 5104 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5105 int pipe = crtc->pipe;
89b667f8 5106 u32 dpll, mdiv;
a0c4da24 5107 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 5108 u32 coreclk, reg_val, dpll_md;
a0c4da24 5109
09153000
DV
5110 mutex_lock(&dev_priv->dpio_lock);
5111
f47709a9
DV
5112 bestn = crtc->config.dpll.n;
5113 bestm1 = crtc->config.dpll.m1;
5114 bestm2 = crtc->config.dpll.m2;
5115 bestp1 = crtc->config.dpll.p1;
5116 bestp2 = crtc->config.dpll.p2;
a0c4da24 5117
89b667f8
JB
5118 /* See eDP HDMI DPIO driver vbios notes doc */
5119
5120 /* PLL B needs special handling */
5121 if (pipe)
5e69f97f 5122 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5123
5124 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5125 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5126
5127 /* Disable target IRef on PLL */
ab3c759a 5128 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5129 reg_val &= 0x00ffffff;
ab3c759a 5130 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5131
5132 /* Disable fast lock */
ab3c759a 5133 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5134
5135 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5136 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5137 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5138 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5139 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5140
5141 /*
5142 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5143 * but we don't support that).
5144 * Note: don't use the DAC post divider as it seems unstable.
5145 */
5146 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5147 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5148
a0c4da24 5149 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5150 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5151
89b667f8 5152 /* Set HBR and RBR LPF coefficients */
ff9a6750 5153 if (crtc->config.port_clock == 162000 ||
99750bd4 5154 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 5155 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 5156 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5157 0x009f0003);
89b667f8 5158 else
ab3c759a 5159 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5160 0x00d0000f);
5161
5162 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5163 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5164 /* Use SSC source */
5165 if (!pipe)
ab3c759a 5166 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5167 0x0df40000);
5168 else
ab3c759a 5169 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5170 0x0df70000);
5171 } else { /* HDMI or VGA */
5172 /* Use bend source */
5173 if (!pipe)
ab3c759a 5174 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5175 0x0df70000);
5176 else
ab3c759a 5177 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5178 0x0df40000);
5179 }
a0c4da24 5180
ab3c759a 5181 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5182 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5183 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5184 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5185 coreclk |= 0x01000000;
ab3c759a 5186 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5187
ab3c759a 5188 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 5189
e5cbfbfb
ID
5190 /*
5191 * Enable DPIO clock input. We should never disable the reference
5192 * clock for pipe B, since VGA hotplug / manual detection depends
5193 * on it.
5194 */
89b667f8
JB
5195 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5196 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5197 /* We should never disable this, set it here for state tracking */
5198 if (pipe == PIPE_B)
89b667f8 5199 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5200 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5201 crtc->config.dpll_hw_state.dpll = dpll;
5202
ef1b460d
DV
5203 dpll_md = (crtc->config.pixel_multiplier - 1)
5204 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5205 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5206
09153000 5207 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5208}
5209
f47709a9
DV
5210static void i9xx_update_pll(struct intel_crtc *crtc,
5211 intel_clock_t *reduced_clock,
eb1cbe48
DV
5212 int num_connectors)
5213{
f47709a9 5214 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5215 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5216 u32 dpll;
5217 bool is_sdvo;
f47709a9 5218 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5219
f47709a9 5220 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5221
f47709a9
DV
5222 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5223 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5224
5225 dpll = DPLL_VGA_MODE_DIS;
5226
f47709a9 5227 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5228 dpll |= DPLLB_MODE_LVDS;
5229 else
5230 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5231
ef1b460d 5232 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5233 dpll |= (crtc->config.pixel_multiplier - 1)
5234 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5235 }
198a037f
DV
5236
5237 if (is_sdvo)
4a33e48d 5238 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5239
f47709a9 5240 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5241 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5242
5243 /* compute bitmask from p1 value */
5244 if (IS_PINEVIEW(dev))
5245 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5246 else {
5247 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5248 if (IS_G4X(dev) && reduced_clock)
5249 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5250 }
5251 switch (clock->p2) {
5252 case 5:
5253 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5254 break;
5255 case 7:
5256 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5257 break;
5258 case 10:
5259 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5260 break;
5261 case 14:
5262 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5263 break;
5264 }
5265 if (INTEL_INFO(dev)->gen >= 4)
5266 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5267
09ede541 5268 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5269 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5270 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5271 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5272 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5273 else
5274 dpll |= PLL_REF_INPUT_DREFCLK;
5275
5276 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5277 crtc->config.dpll_hw_state.dpll = dpll;
5278
eb1cbe48 5279 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5280 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5281 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5282 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
5283 }
5284}
5285
f47709a9 5286static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5287 intel_clock_t *reduced_clock,
eb1cbe48
DV
5288 int num_connectors)
5289{
f47709a9 5290 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5291 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5292 u32 dpll;
f47709a9 5293 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5294
f47709a9 5295 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5296
eb1cbe48
DV
5297 dpll = DPLL_VGA_MODE_DIS;
5298
f47709a9 5299 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5300 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5301 } else {
5302 if (clock->p1 == 2)
5303 dpll |= PLL_P1_DIVIDE_BY_TWO;
5304 else
5305 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5306 if (clock->p2 == 4)
5307 dpll |= PLL_P2_DIVIDE_BY_4;
5308 }
5309
4a33e48d
DV
5310 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5311 dpll |= DPLL_DVO_2X_MODE;
5312
f47709a9 5313 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5314 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5315 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5316 else
5317 dpll |= PLL_REF_INPUT_DREFCLK;
5318
5319 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5320 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5321}
5322
8a654f3b 5323static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5324{
5325 struct drm_device *dev = intel_crtc->base.dev;
5326 struct drm_i915_private *dev_priv = dev->dev_private;
5327 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5328 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5329 struct drm_display_mode *adjusted_mode =
5330 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
5331 uint32_t crtc_vtotal, crtc_vblank_end;
5332 int vsyncshift = 0;
4d8a62ea
DV
5333
5334 /* We need to be careful not to changed the adjusted mode, for otherwise
5335 * the hw state checker will get angry at the mismatch. */
5336 crtc_vtotal = adjusted_mode->crtc_vtotal;
5337 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 5338
609aeaca 5339 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 5340 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5341 crtc_vtotal -= 1;
5342 crtc_vblank_end -= 1;
609aeaca
VS
5343
5344 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5345 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5346 else
5347 vsyncshift = adjusted_mode->crtc_hsync_start -
5348 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
5349 if (vsyncshift < 0)
5350 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
5351 }
5352
5353 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5354 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5355
fe2b8f9d 5356 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5357 (adjusted_mode->crtc_hdisplay - 1) |
5358 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5359 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5360 (adjusted_mode->crtc_hblank_start - 1) |
5361 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5362 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5363 (adjusted_mode->crtc_hsync_start - 1) |
5364 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5365
fe2b8f9d 5366 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5367 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5368 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5369 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5370 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5371 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5372 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5373 (adjusted_mode->crtc_vsync_start - 1) |
5374 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5375
b5e508d4
PZ
5376 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5377 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5378 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5379 * bits. */
5380 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5381 (pipe == PIPE_B || pipe == PIPE_C))
5382 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5383
b0e77b9c
PZ
5384 /* pipesrc controls the size that is scaled from, which should
5385 * always be the user's requested size.
5386 */
5387 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5388 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5389 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5390}
5391
1bd1bd80
DV
5392static void intel_get_pipe_timings(struct intel_crtc *crtc,
5393 struct intel_crtc_config *pipe_config)
5394{
5395 struct drm_device *dev = crtc->base.dev;
5396 struct drm_i915_private *dev_priv = dev->dev_private;
5397 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5398 uint32_t tmp;
5399
5400 tmp = I915_READ(HTOTAL(cpu_transcoder));
5401 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5402 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5403 tmp = I915_READ(HBLANK(cpu_transcoder));
5404 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5405 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5406 tmp = I915_READ(HSYNC(cpu_transcoder));
5407 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5408 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5409
5410 tmp = I915_READ(VTOTAL(cpu_transcoder));
5411 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5412 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5413 tmp = I915_READ(VBLANK(cpu_transcoder));
5414 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5415 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5416 tmp = I915_READ(VSYNC(cpu_transcoder));
5417 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5418 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5419
5420 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5421 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5422 pipe_config->adjusted_mode.crtc_vtotal += 1;
5423 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5424 }
5425
5426 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5427 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5428 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5429
5430 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5431 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5432}
5433
f6a83288
DV
5434void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5435 struct intel_crtc_config *pipe_config)
babea61d 5436{
f6a83288
DV
5437 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5438 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5439 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5440 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 5441
f6a83288
DV
5442 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5443 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5444 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5445 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 5446
f6a83288 5447 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 5448
f6a83288
DV
5449 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5450 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
5451}
5452
84b046f3
DV
5453static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5454{
5455 struct drm_device *dev = intel_crtc->base.dev;
5456 struct drm_i915_private *dev_priv = dev->dev_private;
5457 uint32_t pipeconf;
5458
9f11a9e4 5459 pipeconf = 0;
84b046f3 5460
67c72a12
DV
5461 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5462 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5463 pipeconf |= PIPECONF_ENABLE;
5464
cf532bb2
VS
5465 if (intel_crtc->config.double_wide)
5466 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5467
ff9ce46e
DV
5468 /* only g4x and later have fancy bpc/dither controls */
5469 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5470 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5471 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5472 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5473 PIPECONF_DITHER_TYPE_SP;
84b046f3 5474
ff9ce46e
DV
5475 switch (intel_crtc->config.pipe_bpp) {
5476 case 18:
5477 pipeconf |= PIPECONF_6BPC;
5478 break;
5479 case 24:
5480 pipeconf |= PIPECONF_8BPC;
5481 break;
5482 case 30:
5483 pipeconf |= PIPECONF_10BPC;
5484 break;
5485 default:
5486 /* Case prevented by intel_choose_pipe_bpp_dither. */
5487 BUG();
84b046f3
DV
5488 }
5489 }
5490
5491 if (HAS_PIPE_CXSR(dev)) {
5492 if (intel_crtc->lowfreq_avail) {
5493 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5494 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5495 } else {
5496 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5497 }
5498 }
5499
efc2cfff
VS
5500 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5501 if (INTEL_INFO(dev)->gen < 4 ||
5502 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5503 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5504 else
5505 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5506 } else
84b046f3
DV
5507 pipeconf |= PIPECONF_PROGRESSIVE;
5508
9f11a9e4
DV
5509 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5510 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5511
84b046f3
DV
5512 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5513 POSTING_READ(PIPECONF(intel_crtc->pipe));
5514}
5515
f564048e 5516static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5517 int x, int y,
94352cf9 5518 struct drm_framebuffer *fb)
79e53945
JB
5519{
5520 struct drm_device *dev = crtc->dev;
5521 struct drm_i915_private *dev_priv = dev->dev_private;
5522 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5523 int pipe = intel_crtc->pipe;
80824003 5524 int plane = intel_crtc->plane;
c751ce4f 5525 int refclk, num_connectors = 0;
652c393a 5526 intel_clock_t clock, reduced_clock;
84b046f3 5527 u32 dspcntr;
a16af721 5528 bool ok, has_reduced_clock = false;
e9fd1c02 5529 bool is_lvds = false, is_dsi = false;
5eddb70b 5530 struct intel_encoder *encoder;
d4906093 5531 const intel_limit_t *limit;
5c3b82e2 5532 int ret;
79e53945 5533
6c2b7c12 5534 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5535 switch (encoder->type) {
79e53945
JB
5536 case INTEL_OUTPUT_LVDS:
5537 is_lvds = true;
5538 break;
e9fd1c02
JN
5539 case INTEL_OUTPUT_DSI:
5540 is_dsi = true;
5541 break;
79e53945 5542 }
43565a06 5543
c751ce4f 5544 num_connectors++;
79e53945
JB
5545 }
5546
f2335330
JN
5547 if (is_dsi)
5548 goto skip_dpll;
5549
5550 if (!intel_crtc->config.clock_set) {
5551 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5552
e9fd1c02
JN
5553 /*
5554 * Returns a set of divisors for the desired target clock with
5555 * the given refclk, or FALSE. The returned values represent
5556 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5557 * 2) / p1 / p2.
5558 */
5559 limit = intel_limit(crtc, refclk);
5560 ok = dev_priv->display.find_dpll(limit, crtc,
5561 intel_crtc->config.port_clock,
5562 refclk, NULL, &clock);
f2335330 5563 if (!ok) {
e9fd1c02
JN
5564 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5565 return -EINVAL;
5566 }
79e53945 5567
f2335330
JN
5568 if (is_lvds && dev_priv->lvds_downclock_avail) {
5569 /*
5570 * Ensure we match the reduced clock's P to the target
5571 * clock. If the clocks don't match, we can't switch
5572 * the display clock by using the FP0/FP1. In such case
5573 * we will disable the LVDS downclock feature.
5574 */
5575 has_reduced_clock =
5576 dev_priv->display.find_dpll(limit, crtc,
5577 dev_priv->lvds_downclock,
5578 refclk, &clock,
5579 &reduced_clock);
5580 }
5581 /* Compat-code for transition, will disappear. */
f47709a9
DV
5582 intel_crtc->config.dpll.n = clock.n;
5583 intel_crtc->config.dpll.m1 = clock.m1;
5584 intel_crtc->config.dpll.m2 = clock.m2;
5585 intel_crtc->config.dpll.p1 = clock.p1;
5586 intel_crtc->config.dpll.p2 = clock.p2;
5587 }
7026d4ac 5588
e9fd1c02 5589 if (IS_GEN2(dev)) {
8a654f3b 5590 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5591 has_reduced_clock ? &reduced_clock : NULL,
5592 num_connectors);
e9fd1c02 5593 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5594 vlv_update_pll(intel_crtc);
e9fd1c02 5595 } else {
f47709a9 5596 i9xx_update_pll(intel_crtc,
eb1cbe48 5597 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5598 num_connectors);
e9fd1c02 5599 }
79e53945 5600
f2335330 5601skip_dpll:
79e53945
JB
5602 /* Set up the display plane register */
5603 dspcntr = DISPPLANE_GAMMA_ENABLE;
5604
da6ecc5d
JB
5605 if (!IS_VALLEYVIEW(dev)) {
5606 if (pipe == 0)
5607 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5608 else
5609 dspcntr |= DISPPLANE_SEL_PIPE_B;
5610 }
79e53945 5611
2070f00c
VS
5612 if (intel_crtc->config.has_dp_encoder)
5613 intel_dp_set_m_n(intel_crtc);
5614
8a654f3b 5615 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5616
5617 /* pipesrc and dspsize control the size that is scaled from,
5618 * which should always be the user's requested size.
79e53945 5619 */
929c77fb 5620 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5621 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5622 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5623 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5624
84b046f3
DV
5625 i9xx_set_pipeconf(intel_crtc);
5626
f564048e
EA
5627 I915_WRITE(DSPCNTR(plane), dspcntr);
5628 POSTING_READ(DSPCNTR(plane));
5629
94352cf9 5630 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5631
f564048e
EA
5632 return ret;
5633}
5634
2fa2fe9a
DV
5635static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5636 struct intel_crtc_config *pipe_config)
5637{
5638 struct drm_device *dev = crtc->base.dev;
5639 struct drm_i915_private *dev_priv = dev->dev_private;
5640 uint32_t tmp;
5641
dc9e7dec
VS
5642 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5643 return;
5644
2fa2fe9a 5645 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5646 if (!(tmp & PFIT_ENABLE))
5647 return;
2fa2fe9a 5648
06922821 5649 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5650 if (INTEL_INFO(dev)->gen < 4) {
5651 if (crtc->pipe != PIPE_B)
5652 return;
2fa2fe9a
DV
5653 } else {
5654 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5655 return;
5656 }
5657
06922821 5658 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5659 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5660 if (INTEL_INFO(dev)->gen < 5)
5661 pipe_config->gmch_pfit.lvds_border_bits =
5662 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5663}
5664
acbec814
JB
5665static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5666 struct intel_crtc_config *pipe_config)
5667{
5668 struct drm_device *dev = crtc->base.dev;
5669 struct drm_i915_private *dev_priv = dev->dev_private;
5670 int pipe = pipe_config->cpu_transcoder;
5671 intel_clock_t clock;
5672 u32 mdiv;
662c6ecb 5673 int refclk = 100000;
acbec814
JB
5674
5675 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5676 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5677 mutex_unlock(&dev_priv->dpio_lock);
5678
5679 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5680 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5681 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5682 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5683 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5684
f646628b 5685 vlv_clock(refclk, &clock);
acbec814 5686
f646628b
VS
5687 /* clock.dot is the fast clock */
5688 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5689}
5690
1ad292b5
JB
5691static void i9xx_get_plane_config(struct intel_crtc *crtc,
5692 struct intel_plane_config *plane_config)
5693{
5694 struct drm_device *dev = crtc->base.dev;
5695 struct drm_i915_private *dev_priv = dev->dev_private;
5696 u32 val, base, offset;
5697 int pipe = crtc->pipe, plane = crtc->plane;
5698 int fourcc, pixel_format;
5699 int aligned_height;
5700
66e514c1
DA
5701 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5702 if (!crtc->base.primary->fb) {
1ad292b5
JB
5703 DRM_DEBUG_KMS("failed to alloc fb\n");
5704 return;
5705 }
5706
5707 val = I915_READ(DSPCNTR(plane));
5708
5709 if (INTEL_INFO(dev)->gen >= 4)
5710 if (val & DISPPLANE_TILED)
5711 plane_config->tiled = true;
5712
5713 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5714 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
5715 crtc->base.primary->fb->pixel_format = fourcc;
5716 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
5717 drm_format_plane_cpp(fourcc, 0) * 8;
5718
5719 if (INTEL_INFO(dev)->gen >= 4) {
5720 if (plane_config->tiled)
5721 offset = I915_READ(DSPTILEOFF(plane));
5722 else
5723 offset = I915_READ(DSPLINOFF(plane));
5724 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5725 } else {
5726 base = I915_READ(DSPADDR(plane));
5727 }
5728 plane_config->base = base;
5729
5730 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
5731 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5732 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
5733
5734 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 5735 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
1ad292b5 5736
66e514c1 5737 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
5738 plane_config->tiled);
5739
66e514c1 5740 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
1ad292b5
JB
5741 aligned_height, PAGE_SIZE);
5742
5743 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
5744 pipe, plane, crtc->base.primary->fb->width,
5745 crtc->base.primary->fb->height,
5746 crtc->base.primary->fb->bits_per_pixel, base,
5747 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
5748 plane_config->size);
5749
5750}
5751
0e8ffe1b
DV
5752static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5753 struct intel_crtc_config *pipe_config)
5754{
5755 struct drm_device *dev = crtc->base.dev;
5756 struct drm_i915_private *dev_priv = dev->dev_private;
5757 uint32_t tmp;
5758
b5482bd0
ID
5759 if (!intel_display_power_enabled(dev_priv,
5760 POWER_DOMAIN_PIPE(crtc->pipe)))
5761 return false;
5762
e143a21c 5763 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 5764 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 5765
0e8ffe1b
DV
5766 tmp = I915_READ(PIPECONF(crtc->pipe));
5767 if (!(tmp & PIPECONF_ENABLE))
5768 return false;
5769
42571aef
VS
5770 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5771 switch (tmp & PIPECONF_BPC_MASK) {
5772 case PIPECONF_6BPC:
5773 pipe_config->pipe_bpp = 18;
5774 break;
5775 case PIPECONF_8BPC:
5776 pipe_config->pipe_bpp = 24;
5777 break;
5778 case PIPECONF_10BPC:
5779 pipe_config->pipe_bpp = 30;
5780 break;
5781 default:
5782 break;
5783 }
5784 }
5785
282740f7
VS
5786 if (INTEL_INFO(dev)->gen < 4)
5787 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5788
1bd1bd80
DV
5789 intel_get_pipe_timings(crtc, pipe_config);
5790
2fa2fe9a
DV
5791 i9xx_get_pfit_config(crtc, pipe_config);
5792
6c49f241
DV
5793 if (INTEL_INFO(dev)->gen >= 4) {
5794 tmp = I915_READ(DPLL_MD(crtc->pipe));
5795 pipe_config->pixel_multiplier =
5796 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5797 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 5798 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
5799 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5800 tmp = I915_READ(DPLL(crtc->pipe));
5801 pipe_config->pixel_multiplier =
5802 ((tmp & SDVO_MULTIPLIER_MASK)
5803 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5804 } else {
5805 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5806 * port and will be fixed up in the encoder->get_config
5807 * function. */
5808 pipe_config->pixel_multiplier = 1;
5809 }
8bcc2795
DV
5810 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5811 if (!IS_VALLEYVIEW(dev)) {
5812 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5813 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
5814 } else {
5815 /* Mask out read-only status bits. */
5816 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5817 DPLL_PORTC_READY_MASK |
5818 DPLL_PORTB_READY_MASK);
8bcc2795 5819 }
6c49f241 5820
acbec814
JB
5821 if (IS_VALLEYVIEW(dev))
5822 vlv_crtc_clock_get(crtc, pipe_config);
5823 else
5824 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 5825
0e8ffe1b
DV
5826 return true;
5827}
5828
dde86e2d 5829static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
5830{
5831 struct drm_i915_private *dev_priv = dev->dev_private;
5832 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 5833 struct intel_encoder *encoder;
74cfd7ac 5834 u32 val, final;
13d83a67 5835 bool has_lvds = false;
199e5d79 5836 bool has_cpu_edp = false;
199e5d79 5837 bool has_panel = false;
99eb6a01
KP
5838 bool has_ck505 = false;
5839 bool can_ssc = false;
13d83a67
JB
5840
5841 /* We need to take the global config into account */
199e5d79
KP
5842 list_for_each_entry(encoder, &mode_config->encoder_list,
5843 base.head) {
5844 switch (encoder->type) {
5845 case INTEL_OUTPUT_LVDS:
5846 has_panel = true;
5847 has_lvds = true;
5848 break;
5849 case INTEL_OUTPUT_EDP:
5850 has_panel = true;
2de6905f 5851 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
5852 has_cpu_edp = true;
5853 break;
13d83a67
JB
5854 }
5855 }
5856
99eb6a01 5857 if (HAS_PCH_IBX(dev)) {
41aa3448 5858 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
5859 can_ssc = has_ck505;
5860 } else {
5861 has_ck505 = false;
5862 can_ssc = true;
5863 }
5864
2de6905f
ID
5865 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5866 has_panel, has_lvds, has_ck505);
13d83a67
JB
5867
5868 /* Ironlake: try to setup display ref clock before DPLL
5869 * enabling. This is only under driver's control after
5870 * PCH B stepping, previous chipset stepping should be
5871 * ignoring this setting.
5872 */
74cfd7ac
CW
5873 val = I915_READ(PCH_DREF_CONTROL);
5874
5875 /* As we must carefully and slowly disable/enable each source in turn,
5876 * compute the final state we want first and check if we need to
5877 * make any changes at all.
5878 */
5879 final = val;
5880 final &= ~DREF_NONSPREAD_SOURCE_MASK;
5881 if (has_ck505)
5882 final |= DREF_NONSPREAD_CK505_ENABLE;
5883 else
5884 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5885
5886 final &= ~DREF_SSC_SOURCE_MASK;
5887 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5888 final &= ~DREF_SSC1_ENABLE;
5889
5890 if (has_panel) {
5891 final |= DREF_SSC_SOURCE_ENABLE;
5892
5893 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5894 final |= DREF_SSC1_ENABLE;
5895
5896 if (has_cpu_edp) {
5897 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5898 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5899 else
5900 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5901 } else
5902 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5903 } else {
5904 final |= DREF_SSC_SOURCE_DISABLE;
5905 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5906 }
5907
5908 if (final == val)
5909 return;
5910
13d83a67 5911 /* Always enable nonspread source */
74cfd7ac 5912 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 5913
99eb6a01 5914 if (has_ck505)
74cfd7ac 5915 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 5916 else
74cfd7ac 5917 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 5918
199e5d79 5919 if (has_panel) {
74cfd7ac
CW
5920 val &= ~DREF_SSC_SOURCE_MASK;
5921 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 5922
199e5d79 5923 /* SSC must be turned on before enabling the CPU output */
99eb6a01 5924 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5925 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 5926 val |= DREF_SSC1_ENABLE;
e77166b5 5927 } else
74cfd7ac 5928 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
5929
5930 /* Get SSC going before enabling the outputs */
74cfd7ac 5931 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5932 POSTING_READ(PCH_DREF_CONTROL);
5933 udelay(200);
5934
74cfd7ac 5935 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
5936
5937 /* Enable CPU source on CPU attached eDP */
199e5d79 5938 if (has_cpu_edp) {
99eb6a01 5939 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5940 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 5941 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 5942 }
13d83a67 5943 else
74cfd7ac 5944 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 5945 } else
74cfd7ac 5946 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5947
74cfd7ac 5948 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5949 POSTING_READ(PCH_DREF_CONTROL);
5950 udelay(200);
5951 } else {
5952 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5953
74cfd7ac 5954 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
5955
5956 /* Turn off CPU output */
74cfd7ac 5957 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5958
74cfd7ac 5959 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5960 POSTING_READ(PCH_DREF_CONTROL);
5961 udelay(200);
5962
5963 /* Turn off the SSC source */
74cfd7ac
CW
5964 val &= ~DREF_SSC_SOURCE_MASK;
5965 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
5966
5967 /* Turn off SSC1 */
74cfd7ac 5968 val &= ~DREF_SSC1_ENABLE;
199e5d79 5969
74cfd7ac 5970 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
5971 POSTING_READ(PCH_DREF_CONTROL);
5972 udelay(200);
5973 }
74cfd7ac
CW
5974
5975 BUG_ON(val != final);
13d83a67
JB
5976}
5977
f31f2d55 5978static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 5979{
f31f2d55 5980 uint32_t tmp;
dde86e2d 5981
0ff066a9
PZ
5982 tmp = I915_READ(SOUTH_CHICKEN2);
5983 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5984 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5985
0ff066a9
PZ
5986 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5987 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5988 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 5989
0ff066a9
PZ
5990 tmp = I915_READ(SOUTH_CHICKEN2);
5991 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5992 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5993
0ff066a9
PZ
5994 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5995 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5996 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
5997}
5998
5999/* WaMPhyProgramming:hsw */
6000static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6001{
6002 uint32_t tmp;
dde86e2d
PZ
6003
6004 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6005 tmp &= ~(0xFF << 24);
6006 tmp |= (0x12 << 24);
6007 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6008
dde86e2d
PZ
6009 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6010 tmp |= (1 << 11);
6011 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6012
6013 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6014 tmp |= (1 << 11);
6015 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6016
dde86e2d
PZ
6017 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6018 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6019 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6020
6021 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6022 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6023 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6024
0ff066a9
PZ
6025 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6026 tmp &= ~(7 << 13);
6027 tmp |= (5 << 13);
6028 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6029
0ff066a9
PZ
6030 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6031 tmp &= ~(7 << 13);
6032 tmp |= (5 << 13);
6033 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6034
6035 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6036 tmp &= ~0xFF;
6037 tmp |= 0x1C;
6038 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6039
6040 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6041 tmp &= ~0xFF;
6042 tmp |= 0x1C;
6043 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6044
6045 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6046 tmp &= ~(0xFF << 16);
6047 tmp |= (0x1C << 16);
6048 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6049
6050 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6051 tmp &= ~(0xFF << 16);
6052 tmp |= (0x1C << 16);
6053 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6054
0ff066a9
PZ
6055 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6056 tmp |= (1 << 27);
6057 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6058
0ff066a9
PZ
6059 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6060 tmp |= (1 << 27);
6061 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6062
0ff066a9
PZ
6063 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6064 tmp &= ~(0xF << 28);
6065 tmp |= (4 << 28);
6066 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6067
0ff066a9
PZ
6068 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6069 tmp &= ~(0xF << 28);
6070 tmp |= (4 << 28);
6071 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6072}
6073
2fa86a1f
PZ
6074/* Implements 3 different sequences from BSpec chapter "Display iCLK
6075 * Programming" based on the parameters passed:
6076 * - Sequence to enable CLKOUT_DP
6077 * - Sequence to enable CLKOUT_DP without spread
6078 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6079 */
6080static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6081 bool with_fdi)
f31f2d55
PZ
6082{
6083 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6084 uint32_t reg, tmp;
6085
6086 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6087 with_spread = true;
6088 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6089 with_fdi, "LP PCH doesn't have FDI\n"))
6090 with_fdi = false;
f31f2d55
PZ
6091
6092 mutex_lock(&dev_priv->dpio_lock);
6093
6094 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6095 tmp &= ~SBI_SSCCTL_DISABLE;
6096 tmp |= SBI_SSCCTL_PATHALT;
6097 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6098
6099 udelay(24);
6100
2fa86a1f
PZ
6101 if (with_spread) {
6102 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6103 tmp &= ~SBI_SSCCTL_PATHALT;
6104 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6105
2fa86a1f
PZ
6106 if (with_fdi) {
6107 lpt_reset_fdi_mphy(dev_priv);
6108 lpt_program_fdi_mphy(dev_priv);
6109 }
6110 }
dde86e2d 6111
2fa86a1f
PZ
6112 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6113 SBI_GEN0 : SBI_DBUFF0;
6114 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6115 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6116 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
6117
6118 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
6119}
6120
47701c3b
PZ
6121/* Sequence to disable CLKOUT_DP */
6122static void lpt_disable_clkout_dp(struct drm_device *dev)
6123{
6124 struct drm_i915_private *dev_priv = dev->dev_private;
6125 uint32_t reg, tmp;
6126
6127 mutex_lock(&dev_priv->dpio_lock);
6128
6129 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6130 SBI_GEN0 : SBI_DBUFF0;
6131 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6132 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6133 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6134
6135 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6136 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6137 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6138 tmp |= SBI_SSCCTL_PATHALT;
6139 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6140 udelay(32);
6141 }
6142 tmp |= SBI_SSCCTL_DISABLE;
6143 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6144 }
6145
6146 mutex_unlock(&dev_priv->dpio_lock);
6147}
6148
bf8fa3d3
PZ
6149static void lpt_init_pch_refclk(struct drm_device *dev)
6150{
6151 struct drm_mode_config *mode_config = &dev->mode_config;
6152 struct intel_encoder *encoder;
6153 bool has_vga = false;
6154
6155 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6156 switch (encoder->type) {
6157 case INTEL_OUTPUT_ANALOG:
6158 has_vga = true;
6159 break;
6160 }
6161 }
6162
47701c3b
PZ
6163 if (has_vga)
6164 lpt_enable_clkout_dp(dev, true, true);
6165 else
6166 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
6167}
6168
dde86e2d
PZ
6169/*
6170 * Initialize reference clocks when the driver loads
6171 */
6172void intel_init_pch_refclk(struct drm_device *dev)
6173{
6174 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6175 ironlake_init_pch_refclk(dev);
6176 else if (HAS_PCH_LPT(dev))
6177 lpt_init_pch_refclk(dev);
6178}
6179
d9d444cb
JB
6180static int ironlake_get_refclk(struct drm_crtc *crtc)
6181{
6182 struct drm_device *dev = crtc->dev;
6183 struct drm_i915_private *dev_priv = dev->dev_private;
6184 struct intel_encoder *encoder;
d9d444cb
JB
6185 int num_connectors = 0;
6186 bool is_lvds = false;
6187
6c2b7c12 6188 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
6189 switch (encoder->type) {
6190 case INTEL_OUTPUT_LVDS:
6191 is_lvds = true;
6192 break;
d9d444cb
JB
6193 }
6194 num_connectors++;
6195 }
6196
6197 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 6198 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 6199 dev_priv->vbt.lvds_ssc_freq);
e91e941b 6200 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
6201 }
6202
6203 return 120000;
6204}
6205
6ff93609 6206static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 6207{
c8203565 6208 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
6209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6210 int pipe = intel_crtc->pipe;
c8203565
PZ
6211 uint32_t val;
6212
78114071 6213 val = 0;
c8203565 6214
965e0c48 6215 switch (intel_crtc->config.pipe_bpp) {
c8203565 6216 case 18:
dfd07d72 6217 val |= PIPECONF_6BPC;
c8203565
PZ
6218 break;
6219 case 24:
dfd07d72 6220 val |= PIPECONF_8BPC;
c8203565
PZ
6221 break;
6222 case 30:
dfd07d72 6223 val |= PIPECONF_10BPC;
c8203565
PZ
6224 break;
6225 case 36:
dfd07d72 6226 val |= PIPECONF_12BPC;
c8203565
PZ
6227 break;
6228 default:
cc769b62
PZ
6229 /* Case prevented by intel_choose_pipe_bpp_dither. */
6230 BUG();
c8203565
PZ
6231 }
6232
d8b32247 6233 if (intel_crtc->config.dither)
c8203565
PZ
6234 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6235
6ff93609 6236 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
6237 val |= PIPECONF_INTERLACED_ILK;
6238 else
6239 val |= PIPECONF_PROGRESSIVE;
6240
50f3b016 6241 if (intel_crtc->config.limited_color_range)
3685a8f3 6242 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 6243
c8203565
PZ
6244 I915_WRITE(PIPECONF(pipe), val);
6245 POSTING_READ(PIPECONF(pipe));
6246}
6247
86d3efce
VS
6248/*
6249 * Set up the pipe CSC unit.
6250 *
6251 * Currently only full range RGB to limited range RGB conversion
6252 * is supported, but eventually this should handle various
6253 * RGB<->YCbCr scenarios as well.
6254 */
50f3b016 6255static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6256{
6257 struct drm_device *dev = crtc->dev;
6258 struct drm_i915_private *dev_priv = dev->dev_private;
6259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6260 int pipe = intel_crtc->pipe;
6261 uint16_t coeff = 0x7800; /* 1.0 */
6262
6263 /*
6264 * TODO: Check what kind of values actually come out of the pipe
6265 * with these coeff/postoff values and adjust to get the best
6266 * accuracy. Perhaps we even need to take the bpc value into
6267 * consideration.
6268 */
6269
50f3b016 6270 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6271 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6272
6273 /*
6274 * GY/GU and RY/RU should be the other way around according
6275 * to BSpec, but reality doesn't agree. Just set them up in
6276 * a way that results in the correct picture.
6277 */
6278 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6279 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6280
6281 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6282 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6283
6284 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6285 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6286
6287 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6288 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6289 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6290
6291 if (INTEL_INFO(dev)->gen > 6) {
6292 uint16_t postoff = 0;
6293
50f3b016 6294 if (intel_crtc->config.limited_color_range)
32cf0cb0 6295 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6296
6297 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6298 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6299 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6300
6301 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6302 } else {
6303 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6304
50f3b016 6305 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6306 mode |= CSC_BLACK_SCREEN_OFFSET;
6307
6308 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6309 }
6310}
6311
6ff93609 6312static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6313{
756f85cf
PZ
6314 struct drm_device *dev = crtc->dev;
6315 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6317 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6318 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6319 uint32_t val;
6320
3eff4faa 6321 val = 0;
ee2b0b38 6322
756f85cf 6323 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6324 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6325
6ff93609 6326 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6327 val |= PIPECONF_INTERLACED_ILK;
6328 else
6329 val |= PIPECONF_PROGRESSIVE;
6330
702e7a56
PZ
6331 I915_WRITE(PIPECONF(cpu_transcoder), val);
6332 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6333
6334 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6335 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6336
6337 if (IS_BROADWELL(dev)) {
6338 val = 0;
6339
6340 switch (intel_crtc->config.pipe_bpp) {
6341 case 18:
6342 val |= PIPEMISC_DITHER_6_BPC;
6343 break;
6344 case 24:
6345 val |= PIPEMISC_DITHER_8_BPC;
6346 break;
6347 case 30:
6348 val |= PIPEMISC_DITHER_10_BPC;
6349 break;
6350 case 36:
6351 val |= PIPEMISC_DITHER_12_BPC;
6352 break;
6353 default:
6354 /* Case prevented by pipe_config_set_bpp. */
6355 BUG();
6356 }
6357
6358 if (intel_crtc->config.dither)
6359 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6360
6361 I915_WRITE(PIPEMISC(pipe), val);
6362 }
ee2b0b38
PZ
6363}
6364
6591c6e4 6365static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6366 intel_clock_t *clock,
6367 bool *has_reduced_clock,
6368 intel_clock_t *reduced_clock)
6369{
6370 struct drm_device *dev = crtc->dev;
6371 struct drm_i915_private *dev_priv = dev->dev_private;
6372 struct intel_encoder *intel_encoder;
6373 int refclk;
d4906093 6374 const intel_limit_t *limit;
a16af721 6375 bool ret, is_lvds = false;
79e53945 6376
6591c6e4
PZ
6377 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6378 switch (intel_encoder->type) {
79e53945
JB
6379 case INTEL_OUTPUT_LVDS:
6380 is_lvds = true;
6381 break;
79e53945
JB
6382 }
6383 }
6384
d9d444cb 6385 refclk = ironlake_get_refclk(crtc);
79e53945 6386
d4906093
ML
6387 /*
6388 * Returns a set of divisors for the desired target clock with the given
6389 * refclk, or FALSE. The returned values represent the clock equation:
6390 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6391 */
1b894b59 6392 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6393 ret = dev_priv->display.find_dpll(limit, crtc,
6394 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6395 refclk, NULL, clock);
6591c6e4
PZ
6396 if (!ret)
6397 return false;
cda4b7d3 6398
ddc9003c 6399 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6400 /*
6401 * Ensure we match the reduced clock's P to the target clock.
6402 * If the clocks don't match, we can't switch the display clock
6403 * by using the FP0/FP1. In such case we will disable the LVDS
6404 * downclock feature.
6405 */
ee9300bb
DV
6406 *has_reduced_clock =
6407 dev_priv->display.find_dpll(limit, crtc,
6408 dev_priv->lvds_downclock,
6409 refclk, clock,
6410 reduced_clock);
652c393a 6411 }
61e9653f 6412
6591c6e4
PZ
6413 return true;
6414}
6415
d4b1931c
PZ
6416int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6417{
6418 /*
6419 * Account for spread spectrum to avoid
6420 * oversubscribing the link. Max center spread
6421 * is 2.5%; use 5% for safety's sake.
6422 */
6423 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 6424 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
6425}
6426
7429e9d4 6427static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6428{
7429e9d4 6429 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6430}
6431
de13a2e3 6432static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6433 u32 *fp,
9a7c7890 6434 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6435{
de13a2e3 6436 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6437 struct drm_device *dev = crtc->dev;
6438 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6439 struct intel_encoder *intel_encoder;
6440 uint32_t dpll;
6cc5f341 6441 int factor, num_connectors = 0;
09ede541 6442 bool is_lvds = false, is_sdvo = false;
79e53945 6443
de13a2e3
PZ
6444 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6445 switch (intel_encoder->type) {
79e53945
JB
6446 case INTEL_OUTPUT_LVDS:
6447 is_lvds = true;
6448 break;
6449 case INTEL_OUTPUT_SDVO:
7d57382e 6450 case INTEL_OUTPUT_HDMI:
79e53945 6451 is_sdvo = true;
79e53945 6452 break;
79e53945 6453 }
43565a06 6454
c751ce4f 6455 num_connectors++;
79e53945 6456 }
79e53945 6457
c1858123 6458 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6459 factor = 21;
6460 if (is_lvds) {
6461 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6462 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6463 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6464 factor = 25;
09ede541 6465 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6466 factor = 20;
c1858123 6467
7429e9d4 6468 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6469 *fp |= FP_CB_TUNE;
2c07245f 6470
9a7c7890
DV
6471 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6472 *fp2 |= FP_CB_TUNE;
6473
5eddb70b 6474 dpll = 0;
2c07245f 6475
a07d6787
EA
6476 if (is_lvds)
6477 dpll |= DPLLB_MODE_LVDS;
6478 else
6479 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6480
ef1b460d
DV
6481 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6482 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6483
6484 if (is_sdvo)
4a33e48d 6485 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6486 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6487 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6488
a07d6787 6489 /* compute bitmask from p1 value */
7429e9d4 6490 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6491 /* also FPA1 */
7429e9d4 6492 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6493
7429e9d4 6494 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6495 case 5:
6496 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6497 break;
6498 case 7:
6499 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6500 break;
6501 case 10:
6502 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6503 break;
6504 case 14:
6505 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6506 break;
79e53945
JB
6507 }
6508
b4c09f3b 6509 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6510 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6511 else
6512 dpll |= PLL_REF_INPUT_DREFCLK;
6513
959e16d6 6514 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6515}
6516
6517static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6518 int x, int y,
6519 struct drm_framebuffer *fb)
6520{
6521 struct drm_device *dev = crtc->dev;
6522 struct drm_i915_private *dev_priv = dev->dev_private;
6523 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6524 int pipe = intel_crtc->pipe;
6525 int plane = intel_crtc->plane;
6526 int num_connectors = 0;
6527 intel_clock_t clock, reduced_clock;
cbbab5bd 6528 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6529 bool ok, has_reduced_clock = false;
8b47047b 6530 bool is_lvds = false;
de13a2e3 6531 struct intel_encoder *encoder;
e2b78267 6532 struct intel_shared_dpll *pll;
de13a2e3 6533 int ret;
de13a2e3
PZ
6534
6535 for_each_encoder_on_crtc(dev, crtc, encoder) {
6536 switch (encoder->type) {
6537 case INTEL_OUTPUT_LVDS:
6538 is_lvds = true;
6539 break;
de13a2e3
PZ
6540 }
6541
6542 num_connectors++;
a07d6787 6543 }
79e53945 6544
5dc5298b
PZ
6545 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6546 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6547
ff9a6750 6548 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6549 &has_reduced_clock, &reduced_clock);
ee9300bb 6550 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6551 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6552 return -EINVAL;
79e53945 6553 }
f47709a9
DV
6554 /* Compat-code for transition, will disappear. */
6555 if (!intel_crtc->config.clock_set) {
6556 intel_crtc->config.dpll.n = clock.n;
6557 intel_crtc->config.dpll.m1 = clock.m1;
6558 intel_crtc->config.dpll.m2 = clock.m2;
6559 intel_crtc->config.dpll.p1 = clock.p1;
6560 intel_crtc->config.dpll.p2 = clock.p2;
6561 }
79e53945 6562
5dc5298b 6563 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6564 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6565 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6566 if (has_reduced_clock)
7429e9d4 6567 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6568
7429e9d4 6569 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6570 &fp, &reduced_clock,
6571 has_reduced_clock ? &fp2 : NULL);
6572
959e16d6 6573 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6574 intel_crtc->config.dpll_hw_state.fp0 = fp;
6575 if (has_reduced_clock)
6576 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6577 else
6578 intel_crtc->config.dpll_hw_state.fp1 = fp;
6579
b89a1d39 6580 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6581 if (pll == NULL) {
84f44ce7
VS
6582 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6583 pipe_name(pipe));
4b645f14
JB
6584 return -EINVAL;
6585 }
ee7b9f93 6586 } else
e72f9fbf 6587 intel_put_shared_dpll(intel_crtc);
79e53945 6588
03afc4a2
DV
6589 if (intel_crtc->config.has_dp_encoder)
6590 intel_dp_set_m_n(intel_crtc);
79e53945 6591
d330a953 6592 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
6593 intel_crtc->lowfreq_avail = true;
6594 else
6595 intel_crtc->lowfreq_avail = false;
e2b78267 6596
8a654f3b 6597 intel_set_pipe_timings(intel_crtc);
5eddb70b 6598
ca3a0ff8 6599 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6600 intel_cpu_transcoder_set_m_n(intel_crtc,
6601 &intel_crtc->config.fdi_m_n);
6602 }
2c07245f 6603
6ff93609 6604 ironlake_set_pipeconf(crtc);
79e53945 6605
a1f9e77e
PZ
6606 /* Set up the display plane register */
6607 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6608 POSTING_READ(DSPCNTR(plane));
79e53945 6609
94352cf9 6610 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6611
1857e1da 6612 return ret;
79e53945
JB
6613}
6614
eb14cb74
VS
6615static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6616 struct intel_link_m_n *m_n)
6617{
6618 struct drm_device *dev = crtc->base.dev;
6619 struct drm_i915_private *dev_priv = dev->dev_private;
6620 enum pipe pipe = crtc->pipe;
6621
6622 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6623 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6624 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6625 & ~TU_SIZE_MASK;
6626 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6627 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6628 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6629}
6630
6631static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6632 enum transcoder transcoder,
6633 struct intel_link_m_n *m_n)
72419203
DV
6634{
6635 struct drm_device *dev = crtc->base.dev;
6636 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6637 enum pipe pipe = crtc->pipe;
72419203 6638
eb14cb74
VS
6639 if (INTEL_INFO(dev)->gen >= 5) {
6640 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6641 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6642 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6643 & ~TU_SIZE_MASK;
6644 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6645 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6646 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6647 } else {
6648 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6649 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6650 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6651 & ~TU_SIZE_MASK;
6652 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6653 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6654 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6655 }
6656}
6657
6658void intel_dp_get_m_n(struct intel_crtc *crtc,
6659 struct intel_crtc_config *pipe_config)
6660{
6661 if (crtc->config.has_pch_encoder)
6662 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6663 else
6664 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6665 &pipe_config->dp_m_n);
6666}
72419203 6667
eb14cb74
VS
6668static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6669 struct intel_crtc_config *pipe_config)
6670{
6671 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6672 &pipe_config->fdi_m_n);
72419203
DV
6673}
6674
2fa2fe9a
DV
6675static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6676 struct intel_crtc_config *pipe_config)
6677{
6678 struct drm_device *dev = crtc->base.dev;
6679 struct drm_i915_private *dev_priv = dev->dev_private;
6680 uint32_t tmp;
6681
6682 tmp = I915_READ(PF_CTL(crtc->pipe));
6683
6684 if (tmp & PF_ENABLE) {
fd4daa9c 6685 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6686 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6687 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6688
6689 /* We currently do not free assignements of panel fitters on
6690 * ivb/hsw (since we don't use the higher upscaling modes which
6691 * differentiates them) so just WARN about this case for now. */
6692 if (IS_GEN7(dev)) {
6693 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6694 PF_PIPE_SEL_IVB(crtc->pipe));
6695 }
2fa2fe9a 6696 }
79e53945
JB
6697}
6698
4c6baa59
JB
6699static void ironlake_get_plane_config(struct intel_crtc *crtc,
6700 struct intel_plane_config *plane_config)
6701{
6702 struct drm_device *dev = crtc->base.dev;
6703 struct drm_i915_private *dev_priv = dev->dev_private;
6704 u32 val, base, offset;
6705 int pipe = crtc->pipe, plane = crtc->plane;
6706 int fourcc, pixel_format;
6707 int aligned_height;
6708
66e514c1
DA
6709 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6710 if (!crtc->base.primary->fb) {
4c6baa59
JB
6711 DRM_DEBUG_KMS("failed to alloc fb\n");
6712 return;
6713 }
6714
6715 val = I915_READ(DSPCNTR(plane));
6716
6717 if (INTEL_INFO(dev)->gen >= 4)
6718 if (val & DISPPLANE_TILED)
6719 plane_config->tiled = true;
6720
6721 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6722 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6723 crtc->base.primary->fb->pixel_format = fourcc;
6724 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
6725 drm_format_plane_cpp(fourcc, 0) * 8;
6726
6727 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6728 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6729 offset = I915_READ(DSPOFFSET(plane));
6730 } else {
6731 if (plane_config->tiled)
6732 offset = I915_READ(DSPTILEOFF(plane));
6733 else
6734 offset = I915_READ(DSPLINOFF(plane));
6735 }
6736 plane_config->base = base;
6737
6738 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6739 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6740 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
6741
6742 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 6743 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
4c6baa59 6744
66e514c1 6745 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
6746 plane_config->tiled);
6747
66e514c1 6748 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
4c6baa59
JB
6749 aligned_height, PAGE_SIZE);
6750
6751 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
6752 pipe, plane, crtc->base.primary->fb->width,
6753 crtc->base.primary->fb->height,
6754 crtc->base.primary->fb->bits_per_pixel, base,
6755 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
6756 plane_config->size);
6757}
6758
0e8ffe1b
DV
6759static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6760 struct intel_crtc_config *pipe_config)
6761{
6762 struct drm_device *dev = crtc->base.dev;
6763 struct drm_i915_private *dev_priv = dev->dev_private;
6764 uint32_t tmp;
6765
e143a21c 6766 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6767 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6768
0e8ffe1b
DV
6769 tmp = I915_READ(PIPECONF(crtc->pipe));
6770 if (!(tmp & PIPECONF_ENABLE))
6771 return false;
6772
42571aef
VS
6773 switch (tmp & PIPECONF_BPC_MASK) {
6774 case PIPECONF_6BPC:
6775 pipe_config->pipe_bpp = 18;
6776 break;
6777 case PIPECONF_8BPC:
6778 pipe_config->pipe_bpp = 24;
6779 break;
6780 case PIPECONF_10BPC:
6781 pipe_config->pipe_bpp = 30;
6782 break;
6783 case PIPECONF_12BPC:
6784 pipe_config->pipe_bpp = 36;
6785 break;
6786 default:
6787 break;
6788 }
6789
ab9412ba 6790 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
6791 struct intel_shared_dpll *pll;
6792
88adfff1
DV
6793 pipe_config->has_pch_encoder = true;
6794
627eb5a3
DV
6795 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6796 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6797 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
6798
6799 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 6800
c0d43d62 6801 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
6802 pipe_config->shared_dpll =
6803 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
6804 } else {
6805 tmp = I915_READ(PCH_DPLL_SEL);
6806 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6807 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6808 else
6809 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6810 }
66e985c0
DV
6811
6812 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6813
6814 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6815 &pipe_config->dpll_hw_state));
c93f54cf
DV
6816
6817 tmp = pipe_config->dpll_hw_state.dpll;
6818 pipe_config->pixel_multiplier =
6819 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6820 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
6821
6822 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
6823 } else {
6824 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
6825 }
6826
1bd1bd80
DV
6827 intel_get_pipe_timings(crtc, pipe_config);
6828
2fa2fe9a
DV
6829 ironlake_get_pfit_config(crtc, pipe_config);
6830
0e8ffe1b
DV
6831 return true;
6832}
6833
be256dc7
PZ
6834static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6835{
6836 struct drm_device *dev = dev_priv->dev;
6837 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6838 struct intel_crtc *crtc;
be256dc7
PZ
6839
6840 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
798183c5 6841 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
6842 pipe_name(crtc->pipe));
6843
6844 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6845 WARN(plls->spll_refcount, "SPLL enabled\n");
6846 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6847 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6848 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6849 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6850 "CPU PWM1 enabled\n");
6851 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6852 "CPU PWM2 enabled\n");
6853 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6854 "PCH PWM1 enabled\n");
6855 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6856 "Utility pin enabled\n");
6857 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6858
9926ada1
PZ
6859 /*
6860 * In theory we can still leave IRQs enabled, as long as only the HPD
6861 * interrupts remain enabled. We used to check for that, but since it's
6862 * gen-specific and since we only disable LCPLL after we fully disable
6863 * the interrupts, the check below should be enough.
6864 */
6865 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
be256dc7
PZ
6866}
6867
3c4c9b81
PZ
6868static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
6869{
6870 struct drm_device *dev = dev_priv->dev;
6871
6872 if (IS_HASWELL(dev)) {
6873 mutex_lock(&dev_priv->rps.hw_lock);
6874 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
6875 val))
6876 DRM_ERROR("Failed to disable D_COMP\n");
6877 mutex_unlock(&dev_priv->rps.hw_lock);
6878 } else {
6879 I915_WRITE(D_COMP, val);
6880 }
6881 POSTING_READ(D_COMP);
be256dc7
PZ
6882}
6883
6884/*
6885 * This function implements pieces of two sequences from BSpec:
6886 * - Sequence for display software to disable LCPLL
6887 * - Sequence for display software to allow package C8+
6888 * The steps implemented here are just the steps that actually touch the LCPLL
6889 * register. Callers should take care of disabling all the display engine
6890 * functions, doing the mode unset, fixing interrupts, etc.
6891 */
6ff58d53
PZ
6892static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6893 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
6894{
6895 uint32_t val;
6896
6897 assert_can_disable_lcpll(dev_priv);
6898
6899 val = I915_READ(LCPLL_CTL);
6900
6901 if (switch_to_fclk) {
6902 val |= LCPLL_CD_SOURCE_FCLK;
6903 I915_WRITE(LCPLL_CTL, val);
6904
6905 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6906 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6907 DRM_ERROR("Switching to FCLK failed\n");
6908
6909 val = I915_READ(LCPLL_CTL);
6910 }
6911
6912 val |= LCPLL_PLL_DISABLE;
6913 I915_WRITE(LCPLL_CTL, val);
6914 POSTING_READ(LCPLL_CTL);
6915
6916 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6917 DRM_ERROR("LCPLL still locked\n");
6918
6919 val = I915_READ(D_COMP);
6920 val |= D_COMP_COMP_DISABLE;
3c4c9b81 6921 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
6922 ndelay(100);
6923
6924 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6925 DRM_ERROR("D_COMP RCOMP still in progress\n");
6926
6927 if (allow_power_down) {
6928 val = I915_READ(LCPLL_CTL);
6929 val |= LCPLL_POWER_DOWN_ALLOW;
6930 I915_WRITE(LCPLL_CTL, val);
6931 POSTING_READ(LCPLL_CTL);
6932 }
6933}
6934
6935/*
6936 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6937 * source.
6938 */
6ff58d53 6939static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
6940{
6941 uint32_t val;
a8a8bd54 6942 unsigned long irqflags;
be256dc7
PZ
6943
6944 val = I915_READ(LCPLL_CTL);
6945
6946 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6947 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6948 return;
6949
a8a8bd54
PZ
6950 /*
6951 * Make sure we're not on PC8 state before disabling PC8, otherwise
6952 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
6953 *
6954 * The other problem is that hsw_restore_lcpll() is called as part of
6955 * the runtime PM resume sequence, so we can't just call
6956 * gen6_gt_force_wake_get() because that function calls
6957 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
6958 * while we are on the resume sequence. So to solve this problem we have
6959 * to call special forcewake code that doesn't touch runtime PM and
6960 * doesn't enable the forcewake delayed work.
6961 */
6962 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6963 if (dev_priv->uncore.forcewake_count++ == 0)
6964 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
6965 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
215733fa 6966
be256dc7
PZ
6967 if (val & LCPLL_POWER_DOWN_ALLOW) {
6968 val &= ~LCPLL_POWER_DOWN_ALLOW;
6969 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 6970 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
6971 }
6972
6973 val = I915_READ(D_COMP);
6974 val |= D_COMP_COMP_FORCE;
6975 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 6976 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
6977
6978 val = I915_READ(LCPLL_CTL);
6979 val &= ~LCPLL_PLL_DISABLE;
6980 I915_WRITE(LCPLL_CTL, val);
6981
6982 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6983 DRM_ERROR("LCPLL not locked yet\n");
6984
6985 if (val & LCPLL_CD_SOURCE_FCLK) {
6986 val = I915_READ(LCPLL_CTL);
6987 val &= ~LCPLL_CD_SOURCE_FCLK;
6988 I915_WRITE(LCPLL_CTL, val);
6989
6990 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6991 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6992 DRM_ERROR("Switching back to LCPLL failed\n");
6993 }
215733fa 6994
a8a8bd54
PZ
6995 /* See the big comment above. */
6996 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6997 if (--dev_priv->uncore.forcewake_count == 0)
6998 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
6999 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
be256dc7
PZ
7000}
7001
765dab67
PZ
7002/*
7003 * Package states C8 and deeper are really deep PC states that can only be
7004 * reached when all the devices on the system allow it, so even if the graphics
7005 * device allows PC8+, it doesn't mean the system will actually get to these
7006 * states. Our driver only allows PC8+ when going into runtime PM.
7007 *
7008 * The requirements for PC8+ are that all the outputs are disabled, the power
7009 * well is disabled and most interrupts are disabled, and these are also
7010 * requirements for runtime PM. When these conditions are met, we manually do
7011 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7012 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7013 * hang the machine.
7014 *
7015 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7016 * the state of some registers, so when we come back from PC8+ we need to
7017 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7018 * need to take care of the registers kept by RC6. Notice that this happens even
7019 * if we don't put the device in PCI D3 state (which is what currently happens
7020 * because of the runtime PM support).
7021 *
7022 * For more, read "Display Sequences for Package C8" on the hardware
7023 * documentation.
7024 */
a14cb6fc 7025void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7026{
c67a470b
PZ
7027 struct drm_device *dev = dev_priv->dev;
7028 uint32_t val;
7029
c67a470b
PZ
7030 DRM_DEBUG_KMS("Enabling package C8+\n");
7031
c67a470b
PZ
7032 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7033 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7034 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7035 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7036 }
7037
7038 lpt_disable_clkout_dp(dev);
c67a470b
PZ
7039 hsw_disable_lcpll(dev_priv, true, true);
7040}
7041
a14cb6fc 7042void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7043{
7044 struct drm_device *dev = dev_priv->dev;
7045 uint32_t val;
7046
c67a470b
PZ
7047 DRM_DEBUG_KMS("Disabling package C8+\n");
7048
7049 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
7050 lpt_init_pch_refclk(dev);
7051
7052 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7053 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7054 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7055 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7056 }
7057
7058 intel_prepare_ddi(dev);
c67a470b
PZ
7059}
7060
9a952a0d
PZ
7061static void snb_modeset_global_resources(struct drm_device *dev)
7062{
7063 modeset_update_crtc_power_domains(dev);
7064}
7065
4f074129
ID
7066static void haswell_modeset_global_resources(struct drm_device *dev)
7067{
da723569 7068 modeset_update_crtc_power_domains(dev);
d6dd9eb1
DV
7069}
7070
09b4ddf9 7071static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
7072 int x, int y,
7073 struct drm_framebuffer *fb)
7074{
7075 struct drm_device *dev = crtc->dev;
7076 struct drm_i915_private *dev_priv = dev->dev_private;
7077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 7078 int plane = intel_crtc->plane;
09b4ddf9 7079 int ret;
09b4ddf9 7080
566b734a 7081 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 7082 return -EINVAL;
566b734a 7083 intel_ddi_pll_enable(intel_crtc);
6441ab5f 7084
03afc4a2
DV
7085 if (intel_crtc->config.has_dp_encoder)
7086 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
7087
7088 intel_crtc->lowfreq_avail = false;
09b4ddf9 7089
8a654f3b 7090 intel_set_pipe_timings(intel_crtc);
09b4ddf9 7091
ca3a0ff8 7092 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
7093 intel_cpu_transcoder_set_m_n(intel_crtc,
7094 &intel_crtc->config.fdi_m_n);
7095 }
09b4ddf9 7096
6ff93609 7097 haswell_set_pipeconf(crtc);
09b4ddf9 7098
50f3b016 7099 intel_set_pipe_csc(crtc);
86d3efce 7100
09b4ddf9 7101 /* Set up the display plane register */
86d3efce 7102 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
7103 POSTING_READ(DSPCNTR(plane));
7104
7105 ret = intel_pipe_set_base(crtc, x, y, fb);
7106
1f803ee5 7107 return ret;
79e53945
JB
7108}
7109
0e8ffe1b
DV
7110static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7111 struct intel_crtc_config *pipe_config)
7112{
7113 struct drm_device *dev = crtc->base.dev;
7114 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 7115 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
7116 uint32_t tmp;
7117
b5482bd0
ID
7118 if (!intel_display_power_enabled(dev_priv,
7119 POWER_DOMAIN_PIPE(crtc->pipe)))
7120 return false;
7121
e143a21c 7122 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
7123 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7124
eccb140b
DV
7125 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7126 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7127 enum pipe trans_edp_pipe;
7128 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7129 default:
7130 WARN(1, "unknown pipe linked to edp transcoder\n");
7131 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7132 case TRANS_DDI_EDP_INPUT_A_ON:
7133 trans_edp_pipe = PIPE_A;
7134 break;
7135 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7136 trans_edp_pipe = PIPE_B;
7137 break;
7138 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7139 trans_edp_pipe = PIPE_C;
7140 break;
7141 }
7142
7143 if (trans_edp_pipe == crtc->pipe)
7144 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7145 }
7146
da7e29bd 7147 if (!intel_display_power_enabled(dev_priv,
eccb140b 7148 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7149 return false;
7150
eccb140b 7151 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7152 if (!(tmp & PIPECONF_ENABLE))
7153 return false;
7154
88adfff1 7155 /*
f196e6be 7156 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
7157 * DDI E. So just check whether this pipe is wired to DDI E and whether
7158 * the PCH transcoder is on.
7159 */
eccb140b 7160 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7161 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7162 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7163 pipe_config->has_pch_encoder = true;
7164
627eb5a3
DV
7165 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7166 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7167 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7168
7169 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7170 }
7171
1bd1bd80
DV
7172 intel_get_pipe_timings(crtc, pipe_config);
7173
2fa2fe9a 7174 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
da7e29bd 7175 if (intel_display_power_enabled(dev_priv, pfit_domain))
2fa2fe9a 7176 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7177
e59150dc
JB
7178 if (IS_HASWELL(dev))
7179 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7180 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7181
6c49f241
DV
7182 pipe_config->pixel_multiplier = 1;
7183
0e8ffe1b
DV
7184 return true;
7185}
7186
f564048e 7187static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7188 int x, int y,
94352cf9 7189 struct drm_framebuffer *fb)
f564048e
EA
7190{
7191 struct drm_device *dev = crtc->dev;
7192 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7193 struct intel_encoder *encoder;
0b701d27 7194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7195 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
0b701d27 7196 int pipe = intel_crtc->pipe;
f564048e
EA
7197 int ret;
7198
0b701d27 7199 drm_vblank_pre_modeset(dev, pipe);
7662c8bd 7200
b8cecdf5
DV
7201 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7202
79e53945 7203 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 7204
9256aa19
DV
7205 if (ret != 0)
7206 return ret;
7207
7208 for_each_encoder_on_crtc(dev, crtc, encoder) {
7209 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7210 encoder->base.base.id,
7211 drm_get_encoder_name(&encoder->base),
7212 mode->base.id, mode->name);
0d56bf0b
DV
7213
7214 if (encoder->mode_set)
7215 encoder->mode_set(encoder);
9256aa19
DV
7216 }
7217
7218 return 0;
79e53945
JB
7219}
7220
1a91510d
JN
7221static struct {
7222 int clock;
7223 u32 config;
7224} hdmi_audio_clock[] = {
7225 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7226 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7227 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7228 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7229 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7230 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7231 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7232 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7233 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7234 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7235};
7236
7237/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7238static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7239{
7240 int i;
7241
7242 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7243 if (mode->clock == hdmi_audio_clock[i].clock)
7244 break;
7245 }
7246
7247 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7248 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7249 i = 1;
7250 }
7251
7252 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7253 hdmi_audio_clock[i].clock,
7254 hdmi_audio_clock[i].config);
7255
7256 return hdmi_audio_clock[i].config;
7257}
7258
3a9627f4
WF
7259static bool intel_eld_uptodate(struct drm_connector *connector,
7260 int reg_eldv, uint32_t bits_eldv,
7261 int reg_elda, uint32_t bits_elda,
7262 int reg_edid)
7263{
7264 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7265 uint8_t *eld = connector->eld;
7266 uint32_t i;
7267
7268 i = I915_READ(reg_eldv);
7269 i &= bits_eldv;
7270
7271 if (!eld[0])
7272 return !i;
7273
7274 if (!i)
7275 return false;
7276
7277 i = I915_READ(reg_elda);
7278 i &= ~bits_elda;
7279 I915_WRITE(reg_elda, i);
7280
7281 for (i = 0; i < eld[2]; i++)
7282 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7283 return false;
7284
7285 return true;
7286}
7287
e0dac65e 7288static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7289 struct drm_crtc *crtc,
7290 struct drm_display_mode *mode)
e0dac65e
WF
7291{
7292 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7293 uint8_t *eld = connector->eld;
7294 uint32_t eldv;
7295 uint32_t len;
7296 uint32_t i;
7297
7298 i = I915_READ(G4X_AUD_VID_DID);
7299
7300 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7301 eldv = G4X_ELDV_DEVCL_DEVBLC;
7302 else
7303 eldv = G4X_ELDV_DEVCTG;
7304
3a9627f4
WF
7305 if (intel_eld_uptodate(connector,
7306 G4X_AUD_CNTL_ST, eldv,
7307 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7308 G4X_HDMIW_HDMIEDID))
7309 return;
7310
e0dac65e
WF
7311 i = I915_READ(G4X_AUD_CNTL_ST);
7312 i &= ~(eldv | G4X_ELD_ADDR);
7313 len = (i >> 9) & 0x1f; /* ELD buffer size */
7314 I915_WRITE(G4X_AUD_CNTL_ST, i);
7315
7316 if (!eld[0])
7317 return;
7318
7319 len = min_t(uint8_t, eld[2], len);
7320 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7321 for (i = 0; i < len; i++)
7322 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7323
7324 i = I915_READ(G4X_AUD_CNTL_ST);
7325 i |= eldv;
7326 I915_WRITE(G4X_AUD_CNTL_ST, i);
7327}
7328
83358c85 7329static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7330 struct drm_crtc *crtc,
7331 struct drm_display_mode *mode)
83358c85
WX
7332{
7333 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7334 uint8_t *eld = connector->eld;
7b9f35a6 7335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7336 uint32_t eldv;
7337 uint32_t i;
7338 int len;
7339 int pipe = to_intel_crtc(crtc)->pipe;
7340 int tmp;
7341
7342 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7343 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7344 int aud_config = HSW_AUD_CFG(pipe);
7345 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7346
83358c85
WX
7347 /* Audio output enable */
7348 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7349 tmp = I915_READ(aud_cntrl_st2);
7350 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7351 I915_WRITE(aud_cntrl_st2, tmp);
c7905792 7352 POSTING_READ(aud_cntrl_st2);
83358c85 7353
c7905792 7354 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
83358c85
WX
7355
7356 /* Set ELD valid state */
7357 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7358 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7359 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7360 I915_WRITE(aud_cntrl_st2, tmp);
7361 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7362 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7363
7364 /* Enable HDMI mode */
7365 tmp = I915_READ(aud_config);
7e7cb34f 7366 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7367 /* clear N_programing_enable and N_value_index */
7368 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7369 I915_WRITE(aud_config, tmp);
7370
7371 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7372
7373 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7374 intel_crtc->eld_vld = true;
83358c85
WX
7375
7376 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7377 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7378 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7379 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7380 } else {
7381 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7382 }
83358c85
WX
7383
7384 if (intel_eld_uptodate(connector,
7385 aud_cntrl_st2, eldv,
7386 aud_cntl_st, IBX_ELD_ADDRESS,
7387 hdmiw_hdmiedid))
7388 return;
7389
7390 i = I915_READ(aud_cntrl_st2);
7391 i &= ~eldv;
7392 I915_WRITE(aud_cntrl_st2, i);
7393
7394 if (!eld[0])
7395 return;
7396
7397 i = I915_READ(aud_cntl_st);
7398 i &= ~IBX_ELD_ADDRESS;
7399 I915_WRITE(aud_cntl_st, i);
7400 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7401 DRM_DEBUG_DRIVER("port num:%d\n", i);
7402
7403 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7404 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7405 for (i = 0; i < len; i++)
7406 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7407
7408 i = I915_READ(aud_cntrl_st2);
7409 i |= eldv;
7410 I915_WRITE(aud_cntrl_st2, i);
7411
7412}
7413
e0dac65e 7414static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7415 struct drm_crtc *crtc,
7416 struct drm_display_mode *mode)
e0dac65e
WF
7417{
7418 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7419 uint8_t *eld = connector->eld;
7420 uint32_t eldv;
7421 uint32_t i;
7422 int len;
7423 int hdmiw_hdmiedid;
b6daa025 7424 int aud_config;
e0dac65e
WF
7425 int aud_cntl_st;
7426 int aud_cntrl_st2;
9b138a83 7427 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7428
b3f33cbf 7429 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7430 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7431 aud_config = IBX_AUD_CFG(pipe);
7432 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7433 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7434 } else if (IS_VALLEYVIEW(connector->dev)) {
7435 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7436 aud_config = VLV_AUD_CFG(pipe);
7437 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7438 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7439 } else {
9b138a83
WX
7440 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7441 aud_config = CPT_AUD_CFG(pipe);
7442 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7443 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7444 }
7445
9b138a83 7446 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7447
9ca2fe73
ML
7448 if (IS_VALLEYVIEW(connector->dev)) {
7449 struct intel_encoder *intel_encoder;
7450 struct intel_digital_port *intel_dig_port;
7451
7452 intel_encoder = intel_attached_encoder(connector);
7453 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7454 i = intel_dig_port->port;
7455 } else {
7456 i = I915_READ(aud_cntl_st);
7457 i = (i >> 29) & DIP_PORT_SEL_MASK;
7458 /* DIP_Port_Select, 0x1 = PortB */
7459 }
7460
e0dac65e
WF
7461 if (!i) {
7462 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7463 /* operate blindly on all ports */
1202b4c6
WF
7464 eldv = IBX_ELD_VALIDB;
7465 eldv |= IBX_ELD_VALIDB << 4;
7466 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7467 } else {
2582a850 7468 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7469 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7470 }
7471
3a9627f4
WF
7472 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7473 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7474 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7475 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7476 } else {
7477 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7478 }
e0dac65e 7479
3a9627f4
WF
7480 if (intel_eld_uptodate(connector,
7481 aud_cntrl_st2, eldv,
7482 aud_cntl_st, IBX_ELD_ADDRESS,
7483 hdmiw_hdmiedid))
7484 return;
7485
e0dac65e
WF
7486 i = I915_READ(aud_cntrl_st2);
7487 i &= ~eldv;
7488 I915_WRITE(aud_cntrl_st2, i);
7489
7490 if (!eld[0])
7491 return;
7492
e0dac65e 7493 i = I915_READ(aud_cntl_st);
1202b4c6 7494 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7495 I915_WRITE(aud_cntl_st, i);
7496
7497 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7498 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7499 for (i = 0; i < len; i++)
7500 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7501
7502 i = I915_READ(aud_cntrl_st2);
7503 i |= eldv;
7504 I915_WRITE(aud_cntrl_st2, i);
7505}
7506
7507void intel_write_eld(struct drm_encoder *encoder,
7508 struct drm_display_mode *mode)
7509{
7510 struct drm_crtc *crtc = encoder->crtc;
7511 struct drm_connector *connector;
7512 struct drm_device *dev = encoder->dev;
7513 struct drm_i915_private *dev_priv = dev->dev_private;
7514
7515 connector = drm_select_eld(encoder, mode);
7516 if (!connector)
7517 return;
7518
7519 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7520 connector->base.id,
7521 drm_get_connector_name(connector),
7522 connector->encoder->base.id,
7523 drm_get_encoder_name(connector->encoder));
7524
7525 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7526
7527 if (dev_priv->display.write_eld)
34427052 7528 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7529}
7530
560b85bb
CW
7531static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7532{
7533 struct drm_device *dev = crtc->dev;
7534 struct drm_i915_private *dev_priv = dev->dev_private;
7535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7536 bool visible = base != 0;
7537 u32 cntl;
7538
7539 if (intel_crtc->cursor_visible == visible)
7540 return;
7541
9db4a9c7 7542 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7543 if (visible) {
7544 /* On these chipsets we can only modify the base whilst
7545 * the cursor is disabled.
7546 */
9db4a9c7 7547 I915_WRITE(_CURABASE, base);
560b85bb
CW
7548
7549 cntl &= ~(CURSOR_FORMAT_MASK);
7550 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7551 cntl |= CURSOR_ENABLE |
7552 CURSOR_GAMMA_ENABLE |
7553 CURSOR_FORMAT_ARGB;
7554 } else
7555 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7556 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7557
7558 intel_crtc->cursor_visible = visible;
7559}
7560
7561static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7562{
7563 struct drm_device *dev = crtc->dev;
7564 struct drm_i915_private *dev_priv = dev->dev_private;
7565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7566 int pipe = intel_crtc->pipe;
7567 bool visible = base != 0;
7568
7569 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7570 int16_t width = intel_crtc->cursor_width;
548f245b 7571 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7572 if (base) {
7573 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4726e0b0
SK
7574 cntl |= MCURSOR_GAMMA_ENABLE;
7575
7576 switch (width) {
7577 case 64:
7578 cntl |= CURSOR_MODE_64_ARGB_AX;
7579 break;
7580 case 128:
7581 cntl |= CURSOR_MODE_128_ARGB_AX;
7582 break;
7583 case 256:
7584 cntl |= CURSOR_MODE_256_ARGB_AX;
7585 break;
7586 default:
7587 WARN_ON(1);
7588 return;
7589 }
560b85bb
CW
7590 cntl |= pipe << 28; /* Connect to correct pipe */
7591 } else {
7592 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7593 cntl |= CURSOR_MODE_DISABLE;
7594 }
9db4a9c7 7595 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7596
7597 intel_crtc->cursor_visible = visible;
7598 }
7599 /* and commit changes on next vblank */
b2ea8ef5 7600 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7601 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7602 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7603}
7604
65a21cd6
JB
7605static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7606{
7607 struct drm_device *dev = crtc->dev;
7608 struct drm_i915_private *dev_priv = dev->dev_private;
7609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7610 int pipe = intel_crtc->pipe;
7611 bool visible = base != 0;
7612
7613 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7614 int16_t width = intel_crtc->cursor_width;
65a21cd6
JB
7615 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7616 if (base) {
7617 cntl &= ~CURSOR_MODE;
4726e0b0
SK
7618 cntl |= MCURSOR_GAMMA_ENABLE;
7619 switch (width) {
7620 case 64:
7621 cntl |= CURSOR_MODE_64_ARGB_AX;
7622 break;
7623 case 128:
7624 cntl |= CURSOR_MODE_128_ARGB_AX;
7625 break;
7626 case 256:
7627 cntl |= CURSOR_MODE_256_ARGB_AX;
7628 break;
7629 default:
7630 WARN_ON(1);
7631 return;
7632 }
65a21cd6
JB
7633 } else {
7634 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7635 cntl |= CURSOR_MODE_DISABLE;
7636 }
6bbfa1c5 7637 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7638 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7639 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7640 }
65a21cd6
JB
7641 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7642
7643 intel_crtc->cursor_visible = visible;
7644 }
7645 /* and commit changes on next vblank */
b2ea8ef5 7646 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7647 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7648 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7649}
7650
cda4b7d3 7651/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7652static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7653 bool on)
cda4b7d3
CW
7654{
7655 struct drm_device *dev = crtc->dev;
7656 struct drm_i915_private *dev_priv = dev->dev_private;
7657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7658 int pipe = intel_crtc->pipe;
7659 int x = intel_crtc->cursor_x;
7660 int y = intel_crtc->cursor_y;
d6e4db15 7661 u32 base = 0, pos = 0;
cda4b7d3
CW
7662 bool visible;
7663
d6e4db15 7664 if (on)
cda4b7d3 7665 base = intel_crtc->cursor_addr;
cda4b7d3 7666
d6e4db15
VS
7667 if (x >= intel_crtc->config.pipe_src_w)
7668 base = 0;
7669
7670 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7671 base = 0;
7672
7673 if (x < 0) {
efc9064e 7674 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7675 base = 0;
7676
7677 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7678 x = -x;
7679 }
7680 pos |= x << CURSOR_X_SHIFT;
7681
7682 if (y < 0) {
efc9064e 7683 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7684 base = 0;
7685
7686 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7687 y = -y;
7688 }
7689 pos |= y << CURSOR_Y_SHIFT;
7690
7691 visible = base != 0;
560b85bb 7692 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7693 return;
7694
b3dc685e 7695 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7696 I915_WRITE(CURPOS_IVB(pipe), pos);
7697 ivb_update_cursor(crtc, base);
7698 } else {
7699 I915_WRITE(CURPOS(pipe), pos);
7700 if (IS_845G(dev) || IS_I865G(dev))
7701 i845_update_cursor(crtc, base);
7702 else
7703 i9xx_update_cursor(crtc, base);
7704 }
cda4b7d3
CW
7705}
7706
79e53945 7707static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7708 struct drm_file *file,
79e53945
JB
7709 uint32_t handle,
7710 uint32_t width, uint32_t height)
7711{
7712 struct drm_device *dev = crtc->dev;
7713 struct drm_i915_private *dev_priv = dev->dev_private;
7714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7715 struct drm_i915_gem_object *obj;
64f962e3 7716 unsigned old_width;
cda4b7d3 7717 uint32_t addr;
3f8bc370 7718 int ret;
79e53945 7719
79e53945
JB
7720 /* if we want to turn off the cursor ignore width and height */
7721 if (!handle) {
28c97730 7722 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 7723 addr = 0;
05394f39 7724 obj = NULL;
5004417d 7725 mutex_lock(&dev->struct_mutex);
3f8bc370 7726 goto finish;
79e53945
JB
7727 }
7728
4726e0b0
SK
7729 /* Check for which cursor types we support */
7730 if (!((width == 64 && height == 64) ||
7731 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7732 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7733 DRM_DEBUG("Cursor dimension not supported\n");
79e53945
JB
7734 return -EINVAL;
7735 }
7736
05394f39 7737 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 7738 if (&obj->base == NULL)
79e53945
JB
7739 return -ENOENT;
7740
05394f39 7741 if (obj->base.size < width * height * 4) {
3b25b31f 7742 DRM_DEBUG_KMS("buffer is to small\n");
34b8686e
DA
7743 ret = -ENOMEM;
7744 goto fail;
79e53945
JB
7745 }
7746
71acb5eb 7747 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 7748 mutex_lock(&dev->struct_mutex);
3d13ef2e 7749 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
7750 unsigned alignment;
7751
d9e86c0e 7752 if (obj->tiling_mode) {
3b25b31f 7753 DRM_DEBUG_KMS("cursor cannot be tiled\n");
d9e86c0e
CW
7754 ret = -EINVAL;
7755 goto fail_locked;
7756 }
7757
693db184
CW
7758 /* Note that the w/a also requires 2 PTE of padding following
7759 * the bo. We currently fill all unused PTE with the shadow
7760 * page and so we should always have valid PTE following the
7761 * cursor preventing the VT-d warning.
7762 */
7763 alignment = 0;
7764 if (need_vtd_wa(dev))
7765 alignment = 64*1024;
7766
7767 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 7768 if (ret) {
3b25b31f 7769 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
2da3b9b9 7770 goto fail_locked;
e7b526bb
CW
7771 }
7772
d9e86c0e
CW
7773 ret = i915_gem_object_put_fence(obj);
7774 if (ret) {
3b25b31f 7775 DRM_DEBUG_KMS("failed to release fence for cursor");
d9e86c0e
CW
7776 goto fail_unpin;
7777 }
7778
f343c5f6 7779 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 7780 } else {
6eeefaf3 7781 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 7782 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
7783 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7784 align);
71acb5eb 7785 if (ret) {
3b25b31f 7786 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 7787 goto fail_locked;
71acb5eb 7788 }
05394f39 7789 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
7790 }
7791
a6c45cf0 7792 if (IS_GEN2(dev))
14b60391
JB
7793 I915_WRITE(CURSIZE, (height << 12) | width);
7794
3f8bc370 7795 finish:
3f8bc370 7796 if (intel_crtc->cursor_bo) {
3d13ef2e 7797 if (INTEL_INFO(dev)->cursor_needs_physical) {
05394f39 7798 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
7799 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7800 } else
cc98b413 7801 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 7802 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 7803 }
80824003 7804
7f9872e0 7805 mutex_unlock(&dev->struct_mutex);
3f8bc370 7806
64f962e3
CW
7807 old_width = intel_crtc->cursor_width;
7808
3f8bc370 7809 intel_crtc->cursor_addr = addr;
05394f39 7810 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
7811 intel_crtc->cursor_width = width;
7812 intel_crtc->cursor_height = height;
7813
64f962e3
CW
7814 if (intel_crtc->active) {
7815 if (old_width != width)
7816 intel_update_watermarks(crtc);
f2f5f771 7817 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
64f962e3 7818 }
3f8bc370 7819
79e53945 7820 return 0;
e7b526bb 7821fail_unpin:
cc98b413 7822 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 7823fail_locked:
34b8686e 7824 mutex_unlock(&dev->struct_mutex);
bc9025bd 7825fail:
05394f39 7826 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 7827 return ret;
79e53945
JB
7828}
7829
7830static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7831{
79e53945 7832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7833
92e76c8c
VS
7834 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7835 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 7836
f2f5f771
VS
7837 if (intel_crtc->active)
7838 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
7839
7840 return 0;
b8c00ac5
DA
7841}
7842
79e53945 7843static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 7844 u16 *blue, uint32_t start, uint32_t size)
79e53945 7845{
7203425a 7846 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 7847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7848
7203425a 7849 for (i = start; i < end; i++) {
79e53945
JB
7850 intel_crtc->lut_r[i] = red[i] >> 8;
7851 intel_crtc->lut_g[i] = green[i] >> 8;
7852 intel_crtc->lut_b[i] = blue[i] >> 8;
7853 }
7854
7855 intel_crtc_load_lut(crtc);
7856}
7857
79e53945
JB
7858/* VESA 640x480x72Hz mode to set on the pipe */
7859static struct drm_display_mode load_detect_mode = {
7860 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7861 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7862};
7863
a8bb6818
DV
7864struct drm_framebuffer *
7865__intel_framebuffer_create(struct drm_device *dev,
7866 struct drm_mode_fb_cmd2 *mode_cmd,
7867 struct drm_i915_gem_object *obj)
d2dff872
CW
7868{
7869 struct intel_framebuffer *intel_fb;
7870 int ret;
7871
7872 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7873 if (!intel_fb) {
7874 drm_gem_object_unreference_unlocked(&obj->base);
7875 return ERR_PTR(-ENOMEM);
7876 }
7877
7878 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
7879 if (ret)
7880 goto err;
d2dff872
CW
7881
7882 return &intel_fb->base;
dd4916c5
DV
7883err:
7884 drm_gem_object_unreference_unlocked(&obj->base);
7885 kfree(intel_fb);
7886
7887 return ERR_PTR(ret);
d2dff872
CW
7888}
7889
b5ea642a 7890static struct drm_framebuffer *
a8bb6818
DV
7891intel_framebuffer_create(struct drm_device *dev,
7892 struct drm_mode_fb_cmd2 *mode_cmd,
7893 struct drm_i915_gem_object *obj)
7894{
7895 struct drm_framebuffer *fb;
7896 int ret;
7897
7898 ret = i915_mutex_lock_interruptible(dev);
7899 if (ret)
7900 return ERR_PTR(ret);
7901 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7902 mutex_unlock(&dev->struct_mutex);
7903
7904 return fb;
7905}
7906
d2dff872
CW
7907static u32
7908intel_framebuffer_pitch_for_width(int width, int bpp)
7909{
7910 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7911 return ALIGN(pitch, 64);
7912}
7913
7914static u32
7915intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7916{
7917 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7918 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7919}
7920
7921static struct drm_framebuffer *
7922intel_framebuffer_create_for_mode(struct drm_device *dev,
7923 struct drm_display_mode *mode,
7924 int depth, int bpp)
7925{
7926 struct drm_i915_gem_object *obj;
0fed39bd 7927 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
7928
7929 obj = i915_gem_alloc_object(dev,
7930 intel_framebuffer_size_for_mode(mode, bpp));
7931 if (obj == NULL)
7932 return ERR_PTR(-ENOMEM);
7933
7934 mode_cmd.width = mode->hdisplay;
7935 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
7936 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7937 bpp);
5ca0c34a 7938 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
7939
7940 return intel_framebuffer_create(dev, &mode_cmd, obj);
7941}
7942
7943static struct drm_framebuffer *
7944mode_fits_in_fbdev(struct drm_device *dev,
7945 struct drm_display_mode *mode)
7946{
4520f53a 7947#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
7948 struct drm_i915_private *dev_priv = dev->dev_private;
7949 struct drm_i915_gem_object *obj;
7950 struct drm_framebuffer *fb;
7951
4c0e5528 7952 if (!dev_priv->fbdev)
d2dff872
CW
7953 return NULL;
7954
4c0e5528 7955 if (!dev_priv->fbdev->fb)
d2dff872
CW
7956 return NULL;
7957
4c0e5528
DV
7958 obj = dev_priv->fbdev->fb->obj;
7959 BUG_ON(!obj);
7960
8bcd4553 7961 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
7962 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7963 fb->bits_per_pixel))
d2dff872
CW
7964 return NULL;
7965
01f2c773 7966 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
7967 return NULL;
7968
7969 return fb;
4520f53a
DV
7970#else
7971 return NULL;
7972#endif
d2dff872
CW
7973}
7974
d2434ab7 7975bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 7976 struct drm_display_mode *mode,
8261b191 7977 struct intel_load_detect_pipe *old)
79e53945
JB
7978{
7979 struct intel_crtc *intel_crtc;
d2434ab7
DV
7980 struct intel_encoder *intel_encoder =
7981 intel_attached_encoder(connector);
79e53945 7982 struct drm_crtc *possible_crtc;
4ef69c7a 7983 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
7984 struct drm_crtc *crtc = NULL;
7985 struct drm_device *dev = encoder->dev;
94352cf9 7986 struct drm_framebuffer *fb;
79e53945
JB
7987 int i = -1;
7988
d2dff872
CW
7989 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7990 connector->base.id, drm_get_connector_name(connector),
7991 encoder->base.id, drm_get_encoder_name(encoder));
7992
79e53945
JB
7993 /*
7994 * Algorithm gets a little messy:
7a5e4805 7995 *
79e53945
JB
7996 * - if the connector already has an assigned crtc, use it (but make
7997 * sure it's on first)
7a5e4805 7998 *
79e53945
JB
7999 * - try to find the first unused crtc that can drive this connector,
8000 * and use that if we find one
79e53945
JB
8001 */
8002
8003 /* See if we already have a CRTC for this connector */
8004 if (encoder->crtc) {
8005 crtc = encoder->crtc;
8261b191 8006
7b24056b
DV
8007 mutex_lock(&crtc->mutex);
8008
24218aac 8009 old->dpms_mode = connector->dpms;
8261b191
CW
8010 old->load_detect_temp = false;
8011
8012 /* Make sure the crtc and connector are running */
24218aac
DV
8013 if (connector->dpms != DRM_MODE_DPMS_ON)
8014 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8015
7173188d 8016 return true;
79e53945
JB
8017 }
8018
8019 /* Find an unused one (if possible) */
8020 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8021 i++;
8022 if (!(encoder->possible_crtcs & (1 << i)))
8023 continue;
8024 if (!possible_crtc->enabled) {
8025 crtc = possible_crtc;
8026 break;
8027 }
79e53945
JB
8028 }
8029
8030 /*
8031 * If we didn't find an unused CRTC, don't use any.
8032 */
8033 if (!crtc) {
7173188d
CW
8034 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8035 return false;
79e53945
JB
8036 }
8037
7b24056b 8038 mutex_lock(&crtc->mutex);
fc303101
DV
8039 intel_encoder->new_crtc = to_intel_crtc(crtc);
8040 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8041
8042 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8043 intel_crtc->new_enabled = true;
8044 intel_crtc->new_config = &intel_crtc->config;
24218aac 8045 old->dpms_mode = connector->dpms;
8261b191 8046 old->load_detect_temp = true;
d2dff872 8047 old->release_fb = NULL;
79e53945 8048
6492711d
CW
8049 if (!mode)
8050 mode = &load_detect_mode;
79e53945 8051
d2dff872
CW
8052 /* We need a framebuffer large enough to accommodate all accesses
8053 * that the plane may generate whilst we perform load detection.
8054 * We can not rely on the fbcon either being present (we get called
8055 * during its initialisation to detect all boot displays, or it may
8056 * not even exist) or that it is large enough to satisfy the
8057 * requested mode.
8058 */
94352cf9
DV
8059 fb = mode_fits_in_fbdev(dev, mode);
8060 if (fb == NULL) {
d2dff872 8061 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8062 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8063 old->release_fb = fb;
d2dff872
CW
8064 } else
8065 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8066 if (IS_ERR(fb)) {
d2dff872 8067 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8068 goto fail;
79e53945 8069 }
79e53945 8070
c0c36b94 8071 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8072 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8073 if (old->release_fb)
8074 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8075 goto fail;
79e53945 8076 }
7173188d 8077
79e53945 8078 /* let the connector get through one full cycle before testing */
9d0498a2 8079 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8080 return true;
412b61d8
VS
8081
8082 fail:
8083 intel_crtc->new_enabled = crtc->enabled;
8084 if (intel_crtc->new_enabled)
8085 intel_crtc->new_config = &intel_crtc->config;
8086 else
8087 intel_crtc->new_config = NULL;
8088 mutex_unlock(&crtc->mutex);
8089 return false;
79e53945
JB
8090}
8091
d2434ab7 8092void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 8093 struct intel_load_detect_pipe *old)
79e53945 8094{
d2434ab7
DV
8095 struct intel_encoder *intel_encoder =
8096 intel_attached_encoder(connector);
4ef69c7a 8097 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8098 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8100
d2dff872
CW
8101 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8102 connector->base.id, drm_get_connector_name(connector),
8103 encoder->base.id, drm_get_encoder_name(encoder));
8104
8261b191 8105 if (old->load_detect_temp) {
fc303101
DV
8106 to_intel_connector(connector)->new_encoder = NULL;
8107 intel_encoder->new_crtc = NULL;
412b61d8
VS
8108 intel_crtc->new_enabled = false;
8109 intel_crtc->new_config = NULL;
fc303101 8110 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8111
36206361
DV
8112 if (old->release_fb) {
8113 drm_framebuffer_unregister_private(old->release_fb);
8114 drm_framebuffer_unreference(old->release_fb);
8115 }
d2dff872 8116
67c96400 8117 mutex_unlock(&crtc->mutex);
0622a53c 8118 return;
79e53945
JB
8119 }
8120
c751ce4f 8121 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8122 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8123 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
8124
8125 mutex_unlock(&crtc->mutex);
79e53945
JB
8126}
8127
da4a1efa
VS
8128static int i9xx_pll_refclk(struct drm_device *dev,
8129 const struct intel_crtc_config *pipe_config)
8130{
8131 struct drm_i915_private *dev_priv = dev->dev_private;
8132 u32 dpll = pipe_config->dpll_hw_state.dpll;
8133
8134 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8135 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8136 else if (HAS_PCH_SPLIT(dev))
8137 return 120000;
8138 else if (!IS_GEN2(dev))
8139 return 96000;
8140 else
8141 return 48000;
8142}
8143
79e53945 8144/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8145static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8146 struct intel_crtc_config *pipe_config)
79e53945 8147{
f1f644dc 8148 struct drm_device *dev = crtc->base.dev;
79e53945 8149 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8150 int pipe = pipe_config->cpu_transcoder;
293623f7 8151 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8152 u32 fp;
8153 intel_clock_t clock;
da4a1efa 8154 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8155
8156 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8157 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8158 else
293623f7 8159 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8160
8161 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8162 if (IS_PINEVIEW(dev)) {
8163 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8164 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8165 } else {
8166 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8167 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8168 }
8169
a6c45cf0 8170 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8171 if (IS_PINEVIEW(dev))
8172 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8173 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8174 else
8175 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8176 DPLL_FPA01_P1_POST_DIV_SHIFT);
8177
8178 switch (dpll & DPLL_MODE_MASK) {
8179 case DPLLB_MODE_DAC_SERIAL:
8180 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8181 5 : 10;
8182 break;
8183 case DPLLB_MODE_LVDS:
8184 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8185 7 : 14;
8186 break;
8187 default:
28c97730 8188 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8189 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8190 return;
79e53945
JB
8191 }
8192
ac58c3f0 8193 if (IS_PINEVIEW(dev))
da4a1efa 8194 pineview_clock(refclk, &clock);
ac58c3f0 8195 else
da4a1efa 8196 i9xx_clock(refclk, &clock);
79e53945 8197 } else {
0fb58223 8198 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8199 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8200
8201 if (is_lvds) {
8202 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8203 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8204
8205 if (lvds & LVDS_CLKB_POWER_UP)
8206 clock.p2 = 7;
8207 else
8208 clock.p2 = 14;
79e53945
JB
8209 } else {
8210 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8211 clock.p1 = 2;
8212 else {
8213 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8214 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8215 }
8216 if (dpll & PLL_P2_DIVIDE_BY_4)
8217 clock.p2 = 4;
8218 else
8219 clock.p2 = 2;
79e53945 8220 }
da4a1efa
VS
8221
8222 i9xx_clock(refclk, &clock);
79e53945
JB
8223 }
8224
18442d08
VS
8225 /*
8226 * This value includes pixel_multiplier. We will use
241bfc38 8227 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8228 * encoder's get_config() function.
8229 */
8230 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8231}
8232
6878da05
VS
8233int intel_dotclock_calculate(int link_freq,
8234 const struct intel_link_m_n *m_n)
f1f644dc 8235{
f1f644dc
JB
8236 /*
8237 * The calculation for the data clock is:
1041a02f 8238 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8239 * But we want to avoid losing precison if possible, so:
1041a02f 8240 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8241 *
8242 * and the link clock is simpler:
1041a02f 8243 * link_clock = (m * link_clock) / n
f1f644dc
JB
8244 */
8245
6878da05
VS
8246 if (!m_n->link_n)
8247 return 0;
f1f644dc 8248
6878da05
VS
8249 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8250}
f1f644dc 8251
18442d08
VS
8252static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8253 struct intel_crtc_config *pipe_config)
6878da05
VS
8254{
8255 struct drm_device *dev = crtc->base.dev;
79e53945 8256
18442d08
VS
8257 /* read out port_clock from the DPLL */
8258 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8259
f1f644dc 8260 /*
18442d08 8261 * This value does not include pixel_multiplier.
241bfc38 8262 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8263 * agree once we know their relationship in the encoder's
8264 * get_config() function.
79e53945 8265 */
241bfc38 8266 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8267 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8268 &pipe_config->fdi_m_n);
79e53945
JB
8269}
8270
8271/** Returns the currently programmed mode of the given pipe. */
8272struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8273 struct drm_crtc *crtc)
8274{
548f245b 8275 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8277 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8278 struct drm_display_mode *mode;
f1f644dc 8279 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8280 int htot = I915_READ(HTOTAL(cpu_transcoder));
8281 int hsync = I915_READ(HSYNC(cpu_transcoder));
8282 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8283 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8284 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8285
8286 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8287 if (!mode)
8288 return NULL;
8289
f1f644dc
JB
8290 /*
8291 * Construct a pipe_config sufficient for getting the clock info
8292 * back out of crtc_clock_get.
8293 *
8294 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8295 * to use a real value here instead.
8296 */
293623f7 8297 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8298 pipe_config.pixel_multiplier = 1;
293623f7
VS
8299 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8300 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8301 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8302 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8303
773ae034 8304 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8305 mode->hdisplay = (htot & 0xffff) + 1;
8306 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8307 mode->hsync_start = (hsync & 0xffff) + 1;
8308 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8309 mode->vdisplay = (vtot & 0xffff) + 1;
8310 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8311 mode->vsync_start = (vsync & 0xffff) + 1;
8312 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8313
8314 drm_mode_set_name(mode);
79e53945
JB
8315
8316 return mode;
8317}
8318
3dec0095 8319static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8320{
8321 struct drm_device *dev = crtc->dev;
fbee40df 8322 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a
JB
8323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8324 int pipe = intel_crtc->pipe;
dbdc6479
JB
8325 int dpll_reg = DPLL(pipe);
8326 int dpll;
652c393a 8327
bad720ff 8328 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8329 return;
8330
8331 if (!dev_priv->lvds_downclock_avail)
8332 return;
8333
dbdc6479 8334 dpll = I915_READ(dpll_reg);
652c393a 8335 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8336 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8337
8ac5a6d5 8338 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8339
8340 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8341 I915_WRITE(dpll_reg, dpll);
9d0498a2 8342 intel_wait_for_vblank(dev, pipe);
dbdc6479 8343
652c393a
JB
8344 dpll = I915_READ(dpll_reg);
8345 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8346 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8347 }
652c393a
JB
8348}
8349
8350static void intel_decrease_pllclock(struct drm_crtc *crtc)
8351{
8352 struct drm_device *dev = crtc->dev;
fbee40df 8353 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8355
bad720ff 8356 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8357 return;
8358
8359 if (!dev_priv->lvds_downclock_avail)
8360 return;
8361
8362 /*
8363 * Since this is called by a timer, we should never get here in
8364 * the manual case.
8365 */
8366 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8367 int pipe = intel_crtc->pipe;
8368 int dpll_reg = DPLL(pipe);
8369 int dpll;
f6e5b160 8370
44d98a61 8371 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8372
8ac5a6d5 8373 assert_panel_unlocked(dev_priv, pipe);
652c393a 8374
dc257cf1 8375 dpll = I915_READ(dpll_reg);
652c393a
JB
8376 dpll |= DISPLAY_RATE_SELECT_FPA1;
8377 I915_WRITE(dpll_reg, dpll);
9d0498a2 8378 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8379 dpll = I915_READ(dpll_reg);
8380 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8381 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8382 }
8383
8384}
8385
f047e395
CW
8386void intel_mark_busy(struct drm_device *dev)
8387{
c67a470b
PZ
8388 struct drm_i915_private *dev_priv = dev->dev_private;
8389
f62a0076
CW
8390 if (dev_priv->mm.busy)
8391 return;
8392
43694d69 8393 intel_runtime_pm_get(dev_priv);
c67a470b 8394 i915_update_gfx_val(dev_priv);
f62a0076 8395 dev_priv->mm.busy = true;
f047e395
CW
8396}
8397
8398void intel_mark_idle(struct drm_device *dev)
652c393a 8399{
c67a470b 8400 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8401 struct drm_crtc *crtc;
652c393a 8402
f62a0076
CW
8403 if (!dev_priv->mm.busy)
8404 return;
8405
8406 dev_priv->mm.busy = false;
8407
d330a953 8408 if (!i915.powersave)
bb4cdd53 8409 goto out;
652c393a 8410
652c393a 8411 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
f4510a27 8412 if (!crtc->primary->fb)
652c393a
JB
8413 continue;
8414
725a5b54 8415 intel_decrease_pllclock(crtc);
652c393a 8416 }
b29c19b6 8417
3d13ef2e 8418 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8419 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8420
8421out:
43694d69 8422 intel_runtime_pm_put(dev_priv);
652c393a
JB
8423}
8424
c65355bb
CW
8425void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8426 struct intel_ring_buffer *ring)
652c393a 8427{
f047e395
CW
8428 struct drm_device *dev = obj->base.dev;
8429 struct drm_crtc *crtc;
652c393a 8430
d330a953 8431 if (!i915.powersave)
acb87dfb
CW
8432 return;
8433
652c393a 8434 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
f4510a27 8435 if (!crtc->primary->fb)
652c393a
JB
8436 continue;
8437
f4510a27 8438 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
c65355bb
CW
8439 continue;
8440
8441 intel_increase_pllclock(crtc);
8442 if (ring && intel_fbc_enabled(dev))
8443 ring->fbc_dirty = true;
652c393a
JB
8444 }
8445}
8446
79e53945
JB
8447static void intel_crtc_destroy(struct drm_crtc *crtc)
8448{
8449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8450 struct drm_device *dev = crtc->dev;
8451 struct intel_unpin_work *work;
8452 unsigned long flags;
8453
8454 spin_lock_irqsave(&dev->event_lock, flags);
8455 work = intel_crtc->unpin_work;
8456 intel_crtc->unpin_work = NULL;
8457 spin_unlock_irqrestore(&dev->event_lock, flags);
8458
8459 if (work) {
8460 cancel_work_sync(&work->work);
8461 kfree(work);
8462 }
79e53945 8463
40ccc72b
MK
8464 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8465
79e53945 8466 drm_crtc_cleanup(crtc);
67e77c5a 8467
79e53945
JB
8468 kfree(intel_crtc);
8469}
8470
6b95a207
KH
8471static void intel_unpin_work_fn(struct work_struct *__work)
8472{
8473 struct intel_unpin_work *work =
8474 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8475 struct drm_device *dev = work->crtc->dev;
6b95a207 8476
b4a98e57 8477 mutex_lock(&dev->struct_mutex);
1690e1eb 8478 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8479 drm_gem_object_unreference(&work->pending_flip_obj->base);
8480 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8481
b4a98e57
CW
8482 intel_update_fbc(dev);
8483 mutex_unlock(&dev->struct_mutex);
8484
8485 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8486 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8487
6b95a207
KH
8488 kfree(work);
8489}
8490
1afe3e9d 8491static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8492 struct drm_crtc *crtc)
6b95a207 8493{
fbee40df 8494 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8496 struct intel_unpin_work *work;
6b95a207
KH
8497 unsigned long flags;
8498
8499 /* Ignore early vblank irqs */
8500 if (intel_crtc == NULL)
8501 return;
8502
8503 spin_lock_irqsave(&dev->event_lock, flags);
8504 work = intel_crtc->unpin_work;
e7d841ca
CW
8505
8506 /* Ensure we don't miss a work->pending update ... */
8507 smp_rmb();
8508
8509 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8510 spin_unlock_irqrestore(&dev->event_lock, flags);
8511 return;
8512 }
8513
e7d841ca
CW
8514 /* and that the unpin work is consistent wrt ->pending. */
8515 smp_rmb();
8516
6b95a207 8517 intel_crtc->unpin_work = NULL;
6b95a207 8518
45a066eb
RC
8519 if (work->event)
8520 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8521
0af7e4df
MK
8522 drm_vblank_put(dev, intel_crtc->pipe);
8523
6b95a207
KH
8524 spin_unlock_irqrestore(&dev->event_lock, flags);
8525
2c10d571 8526 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8527
8528 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8529
8530 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8531}
8532
1afe3e9d
JB
8533void intel_finish_page_flip(struct drm_device *dev, int pipe)
8534{
fbee40df 8535 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8536 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8537
49b14a5c 8538 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8539}
8540
8541void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8542{
fbee40df 8543 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8544 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8545
49b14a5c 8546 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8547}
8548
6b95a207
KH
8549void intel_prepare_page_flip(struct drm_device *dev, int plane)
8550{
fbee40df 8551 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8552 struct intel_crtc *intel_crtc =
8553 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8554 unsigned long flags;
8555
e7d841ca
CW
8556 /* NB: An MMIO update of the plane base pointer will also
8557 * generate a page-flip completion irq, i.e. every modeset
8558 * is also accompanied by a spurious intel_prepare_page_flip().
8559 */
6b95a207 8560 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8561 if (intel_crtc->unpin_work)
8562 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8563 spin_unlock_irqrestore(&dev->event_lock, flags);
8564}
8565
e7d841ca
CW
8566inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8567{
8568 /* Ensure that the work item is consistent when activating it ... */
8569 smp_wmb();
8570 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8571 /* and that it is marked active as soon as the irq could fire. */
8572 smp_wmb();
8573}
8574
8c9f3aaf
JB
8575static int intel_gen2_queue_flip(struct drm_device *dev,
8576 struct drm_crtc *crtc,
8577 struct drm_framebuffer *fb,
ed8d1975
KP
8578 struct drm_i915_gem_object *obj,
8579 uint32_t flags)
8c9f3aaf
JB
8580{
8581 struct drm_i915_private *dev_priv = dev->dev_private;
8582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8583 u32 flip_mask;
6d90c952 8584 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8585 int ret;
8586
6d90c952 8587 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8588 if (ret)
83d4092b 8589 goto err;
8c9f3aaf 8590
6d90c952 8591 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8592 if (ret)
83d4092b 8593 goto err_unpin;
8c9f3aaf
JB
8594
8595 /* Can't queue multiple flips, so wait for the previous
8596 * one to finish before executing the next.
8597 */
8598 if (intel_crtc->plane)
8599 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8600 else
8601 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8602 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8603 intel_ring_emit(ring, MI_NOOP);
8604 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8605 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8606 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8607 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8608 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8609
8610 intel_mark_page_flip_active(intel_crtc);
09246732 8611 __intel_ring_advance(ring);
83d4092b
CW
8612 return 0;
8613
8614err_unpin:
8615 intel_unpin_fb_obj(obj);
8616err:
8c9f3aaf
JB
8617 return ret;
8618}
8619
8620static int intel_gen3_queue_flip(struct drm_device *dev,
8621 struct drm_crtc *crtc,
8622 struct drm_framebuffer *fb,
ed8d1975
KP
8623 struct drm_i915_gem_object *obj,
8624 uint32_t flags)
8c9f3aaf
JB
8625{
8626 struct drm_i915_private *dev_priv = dev->dev_private;
8627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8628 u32 flip_mask;
6d90c952 8629 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8630 int ret;
8631
6d90c952 8632 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8633 if (ret)
83d4092b 8634 goto err;
8c9f3aaf 8635
6d90c952 8636 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8637 if (ret)
83d4092b 8638 goto err_unpin;
8c9f3aaf
JB
8639
8640 if (intel_crtc->plane)
8641 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8642 else
8643 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8644 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8645 intel_ring_emit(ring, MI_NOOP);
8646 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8647 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8648 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8649 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8650 intel_ring_emit(ring, MI_NOOP);
8651
e7d841ca 8652 intel_mark_page_flip_active(intel_crtc);
09246732 8653 __intel_ring_advance(ring);
83d4092b
CW
8654 return 0;
8655
8656err_unpin:
8657 intel_unpin_fb_obj(obj);
8658err:
8c9f3aaf
JB
8659 return ret;
8660}
8661
8662static int intel_gen4_queue_flip(struct drm_device *dev,
8663 struct drm_crtc *crtc,
8664 struct drm_framebuffer *fb,
ed8d1975
KP
8665 struct drm_i915_gem_object *obj,
8666 uint32_t flags)
8c9f3aaf
JB
8667{
8668 struct drm_i915_private *dev_priv = dev->dev_private;
8669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8670 uint32_t pf, pipesrc;
6d90c952 8671 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8672 int ret;
8673
6d90c952 8674 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8675 if (ret)
83d4092b 8676 goto err;
8c9f3aaf 8677
6d90c952 8678 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8679 if (ret)
83d4092b 8680 goto err_unpin;
8c9f3aaf
JB
8681
8682 /* i965+ uses the linear or tiled offsets from the
8683 * Display Registers (which do not change across a page-flip)
8684 * so we need only reprogram the base address.
8685 */
6d90c952
DV
8686 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8687 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8688 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8689 intel_ring_emit(ring,
f343c5f6 8690 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8691 obj->tiling_mode);
8c9f3aaf
JB
8692
8693 /* XXX Enabling the panel-fitter across page-flip is so far
8694 * untested on non-native modes, so ignore it for now.
8695 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8696 */
8697 pf = 0;
8698 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8699 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8700
8701 intel_mark_page_flip_active(intel_crtc);
09246732 8702 __intel_ring_advance(ring);
83d4092b
CW
8703 return 0;
8704
8705err_unpin:
8706 intel_unpin_fb_obj(obj);
8707err:
8c9f3aaf
JB
8708 return ret;
8709}
8710
8711static int intel_gen6_queue_flip(struct drm_device *dev,
8712 struct drm_crtc *crtc,
8713 struct drm_framebuffer *fb,
ed8d1975
KP
8714 struct drm_i915_gem_object *obj,
8715 uint32_t flags)
8c9f3aaf
JB
8716{
8717 struct drm_i915_private *dev_priv = dev->dev_private;
8718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 8719 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8720 uint32_t pf, pipesrc;
8721 int ret;
8722
6d90c952 8723 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8724 if (ret)
83d4092b 8725 goto err;
8c9f3aaf 8726
6d90c952 8727 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8728 if (ret)
83d4092b 8729 goto err_unpin;
8c9f3aaf 8730
6d90c952
DV
8731 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8732 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8733 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 8734 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 8735
dc257cf1
DV
8736 /* Contrary to the suggestions in the documentation,
8737 * "Enable Panel Fitter" does not seem to be required when page
8738 * flipping with a non-native mode, and worse causes a normal
8739 * modeset to fail.
8740 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8741 */
8742 pf = 0;
8c9f3aaf 8743 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8744 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8745
8746 intel_mark_page_flip_active(intel_crtc);
09246732 8747 __intel_ring_advance(ring);
83d4092b
CW
8748 return 0;
8749
8750err_unpin:
8751 intel_unpin_fb_obj(obj);
8752err:
8c9f3aaf
JB
8753 return ret;
8754}
8755
7c9017e5
JB
8756static int intel_gen7_queue_flip(struct drm_device *dev,
8757 struct drm_crtc *crtc,
8758 struct drm_framebuffer *fb,
ed8d1975
KP
8759 struct drm_i915_gem_object *obj,
8760 uint32_t flags)
7c9017e5
JB
8761{
8762 struct drm_i915_private *dev_priv = dev->dev_private;
8763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 8764 struct intel_ring_buffer *ring;
cb05d8de 8765 uint32_t plane_bit = 0;
ffe74d75
CW
8766 int len, ret;
8767
8768 ring = obj->ring;
1c5fd085 8769 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 8770 ring = &dev_priv->ring[BCS];
7c9017e5
JB
8771
8772 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8773 if (ret)
83d4092b 8774 goto err;
7c9017e5 8775
cb05d8de
DV
8776 switch(intel_crtc->plane) {
8777 case PLANE_A:
8778 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8779 break;
8780 case PLANE_B:
8781 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8782 break;
8783 case PLANE_C:
8784 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8785 break;
8786 default:
8787 WARN_ONCE(1, "unknown plane in flip command\n");
8788 ret = -ENODEV;
ab3951eb 8789 goto err_unpin;
cb05d8de
DV
8790 }
8791
ffe74d75 8792 len = 4;
f476828a 8793 if (ring->id == RCS) {
ffe74d75 8794 len += 6;
f476828a
DL
8795 /*
8796 * On Gen 8, SRM is now taking an extra dword to accommodate
8797 * 48bits addresses, and we need a NOOP for the batch size to
8798 * stay even.
8799 */
8800 if (IS_GEN8(dev))
8801 len += 2;
8802 }
ffe74d75 8803
f66fab8e
VS
8804 /*
8805 * BSpec MI_DISPLAY_FLIP for IVB:
8806 * "The full packet must be contained within the same cache line."
8807 *
8808 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
8809 * cacheline, if we ever start emitting more commands before
8810 * the MI_DISPLAY_FLIP we may need to first emit everything else,
8811 * then do the cacheline alignment, and finally emit the
8812 * MI_DISPLAY_FLIP.
8813 */
8814 ret = intel_ring_cacheline_align(ring);
8815 if (ret)
8816 goto err_unpin;
8817
ffe74d75 8818 ret = intel_ring_begin(ring, len);
7c9017e5 8819 if (ret)
83d4092b 8820 goto err_unpin;
7c9017e5 8821
ffe74d75
CW
8822 /* Unmask the flip-done completion message. Note that the bspec says that
8823 * we should do this for both the BCS and RCS, and that we must not unmask
8824 * more than one flip event at any time (or ensure that one flip message
8825 * can be sent by waiting for flip-done prior to queueing new flips).
8826 * Experimentation says that BCS works despite DERRMR masking all
8827 * flip-done completion events and that unmasking all planes at once
8828 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8829 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8830 */
8831 if (ring->id == RCS) {
8832 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8833 intel_ring_emit(ring, DERRMR);
8834 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8835 DERRMR_PIPEB_PRI_FLIP_DONE |
8836 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
8837 if (IS_GEN8(dev))
8838 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
8839 MI_SRM_LRM_GLOBAL_GTT);
8840 else
8841 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8842 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
8843 intel_ring_emit(ring, DERRMR);
8844 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
8845 if (IS_GEN8(dev)) {
8846 intel_ring_emit(ring, 0);
8847 intel_ring_emit(ring, MI_NOOP);
8848 }
ffe74d75
CW
8849 }
8850
cb05d8de 8851 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 8852 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 8853 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 8854 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
8855
8856 intel_mark_page_flip_active(intel_crtc);
09246732 8857 __intel_ring_advance(ring);
83d4092b
CW
8858 return 0;
8859
8860err_unpin:
8861 intel_unpin_fb_obj(obj);
8862err:
7c9017e5
JB
8863 return ret;
8864}
8865
8c9f3aaf
JB
8866static int intel_default_queue_flip(struct drm_device *dev,
8867 struct drm_crtc *crtc,
8868 struct drm_framebuffer *fb,
ed8d1975
KP
8869 struct drm_i915_gem_object *obj,
8870 uint32_t flags)
8c9f3aaf
JB
8871{
8872 return -ENODEV;
8873}
8874
6b95a207
KH
8875static int intel_crtc_page_flip(struct drm_crtc *crtc,
8876 struct drm_framebuffer *fb,
ed8d1975
KP
8877 struct drm_pending_vblank_event *event,
8878 uint32_t page_flip_flags)
6b95a207
KH
8879{
8880 struct drm_device *dev = crtc->dev;
8881 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 8882 struct drm_framebuffer *old_fb = crtc->primary->fb;
4a35f83b 8883 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
8884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8885 struct intel_unpin_work *work;
8c9f3aaf 8886 unsigned long flags;
52e68630 8887 int ret;
6b95a207 8888
e6a595d2 8889 /* Can't change pixel format via MI display flips. */
f4510a27 8890 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
8891 return -EINVAL;
8892
8893 /*
8894 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8895 * Note that pitch changes could also affect these register.
8896 */
8897 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
8898 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
8899 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
8900 return -EINVAL;
8901
f900db47
CW
8902 if (i915_terminally_wedged(&dev_priv->gpu_error))
8903 goto out_hang;
8904
b14c5679 8905 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
8906 if (work == NULL)
8907 return -ENOMEM;
8908
6b95a207 8909 work->event = event;
b4a98e57 8910 work->crtc = crtc;
4a35f83b 8911 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
8912 INIT_WORK(&work->work, intel_unpin_work_fn);
8913
7317c75e
JB
8914 ret = drm_vblank_get(dev, intel_crtc->pipe);
8915 if (ret)
8916 goto free_work;
8917
6b95a207
KH
8918 /* We borrow the event spin lock for protecting unpin_work */
8919 spin_lock_irqsave(&dev->event_lock, flags);
8920 if (intel_crtc->unpin_work) {
8921 spin_unlock_irqrestore(&dev->event_lock, flags);
8922 kfree(work);
7317c75e 8923 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
8924
8925 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
8926 return -EBUSY;
8927 }
8928 intel_crtc->unpin_work = work;
8929 spin_unlock_irqrestore(&dev->event_lock, flags);
8930
b4a98e57
CW
8931 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8932 flush_workqueue(dev_priv->wq);
8933
79158103
CW
8934 ret = i915_mutex_lock_interruptible(dev);
8935 if (ret)
8936 goto cleanup;
6b95a207 8937
75dfca80 8938 /* Reference the objects for the scheduled work. */
05394f39
CW
8939 drm_gem_object_reference(&work->old_fb_obj->base);
8940 drm_gem_object_reference(&obj->base);
6b95a207 8941
f4510a27 8942 crtc->primary->fb = fb;
96b099fd 8943
e1f99ce6 8944 work->pending_flip_obj = obj;
e1f99ce6 8945
4e5359cd
SF
8946 work->enable_stall_check = true;
8947
b4a98e57 8948 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 8949 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 8950
ed8d1975 8951 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
8952 if (ret)
8953 goto cleanup_pending;
6b95a207 8954
7782de3b 8955 intel_disable_fbc(dev);
c65355bb 8956 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
8957 mutex_unlock(&dev->struct_mutex);
8958
e5510fac
JB
8959 trace_i915_flip_request(intel_crtc->plane, obj);
8960
6b95a207 8961 return 0;
96b099fd 8962
8c9f3aaf 8963cleanup_pending:
b4a98e57 8964 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 8965 crtc->primary->fb = old_fb;
05394f39
CW
8966 drm_gem_object_unreference(&work->old_fb_obj->base);
8967 drm_gem_object_unreference(&obj->base);
96b099fd
CW
8968 mutex_unlock(&dev->struct_mutex);
8969
79158103 8970cleanup:
96b099fd
CW
8971 spin_lock_irqsave(&dev->event_lock, flags);
8972 intel_crtc->unpin_work = NULL;
8973 spin_unlock_irqrestore(&dev->event_lock, flags);
8974
7317c75e
JB
8975 drm_vblank_put(dev, intel_crtc->pipe);
8976free_work:
96b099fd
CW
8977 kfree(work);
8978
f900db47
CW
8979 if (ret == -EIO) {
8980out_hang:
8981 intel_crtc_wait_for_pending_flips(crtc);
8982 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
8983 if (ret == 0 && event)
8984 drm_send_vblank_event(dev, intel_crtc->pipe, event);
8985 }
96b099fd 8986 return ret;
6b95a207
KH
8987}
8988
f6e5b160 8989static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
8990 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8991 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
8992};
8993
9a935856
DV
8994/**
8995 * intel_modeset_update_staged_output_state
8996 *
8997 * Updates the staged output configuration state, e.g. after we've read out the
8998 * current hw state.
8999 */
9000static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9001{
7668851f 9002 struct intel_crtc *crtc;
9a935856
DV
9003 struct intel_encoder *encoder;
9004 struct intel_connector *connector;
f6e5b160 9005
9a935856
DV
9006 list_for_each_entry(connector, &dev->mode_config.connector_list,
9007 base.head) {
9008 connector->new_encoder =
9009 to_intel_encoder(connector->base.encoder);
9010 }
f6e5b160 9011
9a935856
DV
9012 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9013 base.head) {
9014 encoder->new_crtc =
9015 to_intel_crtc(encoder->base.crtc);
9016 }
7668851f
VS
9017
9018 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9019 base.head) {
9020 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9021
9022 if (crtc->new_enabled)
9023 crtc->new_config = &crtc->config;
9024 else
9025 crtc->new_config = NULL;
7668851f 9026 }
f6e5b160
CW
9027}
9028
9a935856
DV
9029/**
9030 * intel_modeset_commit_output_state
9031 *
9032 * This function copies the stage display pipe configuration to the real one.
9033 */
9034static void intel_modeset_commit_output_state(struct drm_device *dev)
9035{
7668851f 9036 struct intel_crtc *crtc;
9a935856
DV
9037 struct intel_encoder *encoder;
9038 struct intel_connector *connector;
f6e5b160 9039
9a935856
DV
9040 list_for_each_entry(connector, &dev->mode_config.connector_list,
9041 base.head) {
9042 connector->base.encoder = &connector->new_encoder->base;
9043 }
f6e5b160 9044
9a935856
DV
9045 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9046 base.head) {
9047 encoder->base.crtc = &encoder->new_crtc->base;
9048 }
7668851f
VS
9049
9050 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9051 base.head) {
9052 crtc->base.enabled = crtc->new_enabled;
9053 }
9a935856
DV
9054}
9055
050f7aeb
DV
9056static void
9057connected_sink_compute_bpp(struct intel_connector * connector,
9058 struct intel_crtc_config *pipe_config)
9059{
9060 int bpp = pipe_config->pipe_bpp;
9061
9062 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9063 connector->base.base.id,
9064 drm_get_connector_name(&connector->base));
9065
9066 /* Don't use an invalid EDID bpc value */
9067 if (connector->base.display_info.bpc &&
9068 connector->base.display_info.bpc * 3 < bpp) {
9069 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9070 bpp, connector->base.display_info.bpc*3);
9071 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9072 }
9073
9074 /* Clamp bpp to 8 on screens without EDID 1.4 */
9075 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9076 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9077 bpp);
9078 pipe_config->pipe_bpp = 24;
9079 }
9080}
9081
4e53c2e0 9082static int
050f7aeb
DV
9083compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9084 struct drm_framebuffer *fb,
9085 struct intel_crtc_config *pipe_config)
4e53c2e0 9086{
050f7aeb
DV
9087 struct drm_device *dev = crtc->base.dev;
9088 struct intel_connector *connector;
4e53c2e0
DV
9089 int bpp;
9090
d42264b1
DV
9091 switch (fb->pixel_format) {
9092 case DRM_FORMAT_C8:
4e53c2e0
DV
9093 bpp = 8*3; /* since we go through a colormap */
9094 break;
d42264b1
DV
9095 case DRM_FORMAT_XRGB1555:
9096 case DRM_FORMAT_ARGB1555:
9097 /* checked in intel_framebuffer_init already */
9098 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9099 return -EINVAL;
9100 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9101 bpp = 6*3; /* min is 18bpp */
9102 break;
d42264b1
DV
9103 case DRM_FORMAT_XBGR8888:
9104 case DRM_FORMAT_ABGR8888:
9105 /* checked in intel_framebuffer_init already */
9106 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9107 return -EINVAL;
9108 case DRM_FORMAT_XRGB8888:
9109 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9110 bpp = 8*3;
9111 break;
d42264b1
DV
9112 case DRM_FORMAT_XRGB2101010:
9113 case DRM_FORMAT_ARGB2101010:
9114 case DRM_FORMAT_XBGR2101010:
9115 case DRM_FORMAT_ABGR2101010:
9116 /* checked in intel_framebuffer_init already */
9117 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9118 return -EINVAL;
4e53c2e0
DV
9119 bpp = 10*3;
9120 break;
baba133a 9121 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9122 default:
9123 DRM_DEBUG_KMS("unsupported depth\n");
9124 return -EINVAL;
9125 }
9126
4e53c2e0
DV
9127 pipe_config->pipe_bpp = bpp;
9128
9129 /* Clamp display bpp to EDID value */
9130 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9131 base.head) {
1b829e05
DV
9132 if (!connector->new_encoder ||
9133 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9134 continue;
9135
050f7aeb 9136 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9137 }
9138
9139 return bpp;
9140}
9141
644db711
DV
9142static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9143{
9144 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9145 "type: 0x%x flags: 0x%x\n",
1342830c 9146 mode->crtc_clock,
644db711
DV
9147 mode->crtc_hdisplay, mode->crtc_hsync_start,
9148 mode->crtc_hsync_end, mode->crtc_htotal,
9149 mode->crtc_vdisplay, mode->crtc_vsync_start,
9150 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9151}
9152
c0b03411
DV
9153static void intel_dump_pipe_config(struct intel_crtc *crtc,
9154 struct intel_crtc_config *pipe_config,
9155 const char *context)
9156{
9157 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9158 context, pipe_name(crtc->pipe));
9159
9160 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9161 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9162 pipe_config->pipe_bpp, pipe_config->dither);
9163 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9164 pipe_config->has_pch_encoder,
9165 pipe_config->fdi_lanes,
9166 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9167 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9168 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9169 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9170 pipe_config->has_dp_encoder,
9171 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9172 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9173 pipe_config->dp_m_n.tu);
c0b03411
DV
9174 DRM_DEBUG_KMS("requested mode:\n");
9175 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9176 DRM_DEBUG_KMS("adjusted mode:\n");
9177 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 9178 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 9179 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9180 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9181 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9182 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9183 pipe_config->gmch_pfit.control,
9184 pipe_config->gmch_pfit.pgm_ratios,
9185 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 9186 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 9187 pipe_config->pch_pfit.pos,
fd4daa9c
CW
9188 pipe_config->pch_pfit.size,
9189 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 9190 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 9191 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
9192}
9193
bc079e8b
VS
9194static bool encoders_cloneable(const struct intel_encoder *a,
9195 const struct intel_encoder *b)
accfc0c5 9196{
bc079e8b
VS
9197 /* masks could be asymmetric, so check both ways */
9198 return a == b || (a->cloneable & (1 << b->type) &&
9199 b->cloneable & (1 << a->type));
9200}
9201
9202static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9203 struct intel_encoder *encoder)
9204{
9205 struct drm_device *dev = crtc->base.dev;
9206 struct intel_encoder *source_encoder;
9207
9208 list_for_each_entry(source_encoder,
9209 &dev->mode_config.encoder_list, base.head) {
9210 if (source_encoder->new_crtc != crtc)
9211 continue;
9212
9213 if (!encoders_cloneable(encoder, source_encoder))
9214 return false;
9215 }
9216
9217 return true;
9218}
9219
9220static bool check_encoder_cloning(struct intel_crtc *crtc)
9221{
9222 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
9223 struct intel_encoder *encoder;
9224
bc079e8b
VS
9225 list_for_each_entry(encoder,
9226 &dev->mode_config.encoder_list, base.head) {
9227 if (encoder->new_crtc != crtc)
accfc0c5
DV
9228 continue;
9229
bc079e8b
VS
9230 if (!check_single_encoder_cloning(crtc, encoder))
9231 return false;
accfc0c5
DV
9232 }
9233
bc079e8b 9234 return true;
accfc0c5
DV
9235}
9236
b8cecdf5
DV
9237static struct intel_crtc_config *
9238intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 9239 struct drm_framebuffer *fb,
b8cecdf5 9240 struct drm_display_mode *mode)
ee7b9f93 9241{
7758a113 9242 struct drm_device *dev = crtc->dev;
7758a113 9243 struct intel_encoder *encoder;
b8cecdf5 9244 struct intel_crtc_config *pipe_config;
e29c22c0
DV
9245 int plane_bpp, ret = -EINVAL;
9246 bool retry = true;
ee7b9f93 9247
bc079e8b 9248 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
9249 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9250 return ERR_PTR(-EINVAL);
9251 }
9252
b8cecdf5
DV
9253 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9254 if (!pipe_config)
7758a113
DV
9255 return ERR_PTR(-ENOMEM);
9256
b8cecdf5
DV
9257 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9258 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 9259
e143a21c
DV
9260 pipe_config->cpu_transcoder =
9261 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 9262 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 9263
2960bc9c
ID
9264 /*
9265 * Sanitize sync polarity flags based on requested ones. If neither
9266 * positive or negative polarity is requested, treat this as meaning
9267 * negative polarity.
9268 */
9269 if (!(pipe_config->adjusted_mode.flags &
9270 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9271 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9272
9273 if (!(pipe_config->adjusted_mode.flags &
9274 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9275 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9276
050f7aeb
DV
9277 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9278 * plane pixel format and any sink constraints into account. Returns the
9279 * source plane bpp so that dithering can be selected on mismatches
9280 * after encoders and crtc also have had their say. */
9281 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9282 fb, pipe_config);
4e53c2e0
DV
9283 if (plane_bpp < 0)
9284 goto fail;
9285
e41a56be
VS
9286 /*
9287 * Determine the real pipe dimensions. Note that stereo modes can
9288 * increase the actual pipe size due to the frame doubling and
9289 * insertion of additional space for blanks between the frame. This
9290 * is stored in the crtc timings. We use the requested mode to do this
9291 * computation to clearly distinguish it from the adjusted mode, which
9292 * can be changed by the connectors in the below retry loop.
9293 */
9294 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9295 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9296 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9297
e29c22c0 9298encoder_retry:
ef1b460d 9299 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9300 pipe_config->port_clock = 0;
ef1b460d 9301 pipe_config->pixel_multiplier = 1;
ff9a6750 9302
135c81b8 9303 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9304 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9305
7758a113
DV
9306 /* Pass our mode to the connectors and the CRTC to give them a chance to
9307 * adjust it according to limitations or connector properties, and also
9308 * a chance to reject the mode entirely.
47f1c6c9 9309 */
7758a113
DV
9310 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9311 base.head) {
47f1c6c9 9312
7758a113
DV
9313 if (&encoder->new_crtc->base != crtc)
9314 continue;
7ae89233 9315
efea6e8e
DV
9316 if (!(encoder->compute_config(encoder, pipe_config))) {
9317 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9318 goto fail;
9319 }
ee7b9f93 9320 }
47f1c6c9 9321
ff9a6750
DV
9322 /* Set default port clock if not overwritten by the encoder. Needs to be
9323 * done afterwards in case the encoder adjusts the mode. */
9324 if (!pipe_config->port_clock)
241bfc38
DL
9325 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9326 * pipe_config->pixel_multiplier;
ff9a6750 9327
a43f6e0f 9328 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9329 if (ret < 0) {
7758a113
DV
9330 DRM_DEBUG_KMS("CRTC fixup failed\n");
9331 goto fail;
ee7b9f93 9332 }
e29c22c0
DV
9333
9334 if (ret == RETRY) {
9335 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9336 ret = -EINVAL;
9337 goto fail;
9338 }
9339
9340 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9341 retry = false;
9342 goto encoder_retry;
9343 }
9344
4e53c2e0
DV
9345 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9346 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9347 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9348
b8cecdf5 9349 return pipe_config;
7758a113 9350fail:
b8cecdf5 9351 kfree(pipe_config);
e29c22c0 9352 return ERR_PTR(ret);
ee7b9f93 9353}
47f1c6c9 9354
e2e1ed41
DV
9355/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9356 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9357static void
9358intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9359 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9360{
9361 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9362 struct drm_device *dev = crtc->dev;
9363 struct intel_encoder *encoder;
9364 struct intel_connector *connector;
9365 struct drm_crtc *tmp_crtc;
79e53945 9366
e2e1ed41 9367 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9368
e2e1ed41
DV
9369 /* Check which crtcs have changed outputs connected to them, these need
9370 * to be part of the prepare_pipes mask. We don't (yet) support global
9371 * modeset across multiple crtcs, so modeset_pipes will only have one
9372 * bit set at most. */
9373 list_for_each_entry(connector, &dev->mode_config.connector_list,
9374 base.head) {
9375 if (connector->base.encoder == &connector->new_encoder->base)
9376 continue;
79e53945 9377
e2e1ed41
DV
9378 if (connector->base.encoder) {
9379 tmp_crtc = connector->base.encoder->crtc;
9380
9381 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9382 }
9383
9384 if (connector->new_encoder)
9385 *prepare_pipes |=
9386 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9387 }
9388
e2e1ed41
DV
9389 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9390 base.head) {
9391 if (encoder->base.crtc == &encoder->new_crtc->base)
9392 continue;
9393
9394 if (encoder->base.crtc) {
9395 tmp_crtc = encoder->base.crtc;
9396
9397 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9398 }
9399
9400 if (encoder->new_crtc)
9401 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9402 }
9403
7668851f 9404 /* Check for pipes that will be enabled/disabled ... */
e2e1ed41
DV
9405 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9406 base.head) {
7668851f 9407 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9408 continue;
7e7d76c3 9409
7668851f 9410 if (!intel_crtc->new_enabled)
e2e1ed41 9411 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9412 else
9413 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9414 }
9415
e2e1ed41
DV
9416
9417 /* set_mode is also used to update properties on life display pipes. */
9418 intel_crtc = to_intel_crtc(crtc);
7668851f 9419 if (intel_crtc->new_enabled)
e2e1ed41
DV
9420 *prepare_pipes |= 1 << intel_crtc->pipe;
9421
b6c5164d
DV
9422 /*
9423 * For simplicity do a full modeset on any pipe where the output routing
9424 * changed. We could be more clever, but that would require us to be
9425 * more careful with calling the relevant encoder->mode_set functions.
9426 */
e2e1ed41
DV
9427 if (*prepare_pipes)
9428 *modeset_pipes = *prepare_pipes;
9429
9430 /* ... and mask these out. */
9431 *modeset_pipes &= ~(*disable_pipes);
9432 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9433
9434 /*
9435 * HACK: We don't (yet) fully support global modesets. intel_set_config
9436 * obies this rule, but the modeset restore mode of
9437 * intel_modeset_setup_hw_state does not.
9438 */
9439 *modeset_pipes &= 1 << intel_crtc->pipe;
9440 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9441
9442 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9443 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9444}
79e53945 9445
ea9d758d 9446static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9447{
ea9d758d 9448 struct drm_encoder *encoder;
f6e5b160 9449 struct drm_device *dev = crtc->dev;
f6e5b160 9450
ea9d758d
DV
9451 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9452 if (encoder->crtc == crtc)
9453 return true;
9454
9455 return false;
9456}
9457
9458static void
9459intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9460{
9461 struct intel_encoder *intel_encoder;
9462 struct intel_crtc *intel_crtc;
9463 struct drm_connector *connector;
9464
9465 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9466 base.head) {
9467 if (!intel_encoder->base.crtc)
9468 continue;
9469
9470 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9471
9472 if (prepare_pipes & (1 << intel_crtc->pipe))
9473 intel_encoder->connectors_active = false;
9474 }
9475
9476 intel_modeset_commit_output_state(dev);
9477
7668851f 9478 /* Double check state. */
ea9d758d
DV
9479 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9480 base.head) {
7668851f 9481 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9482 WARN_ON(intel_crtc->new_config &&
9483 intel_crtc->new_config != &intel_crtc->config);
9484 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9485 }
9486
9487 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9488 if (!connector->encoder || !connector->encoder->crtc)
9489 continue;
9490
9491 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9492
9493 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9494 struct drm_property *dpms_property =
9495 dev->mode_config.dpms_property;
9496
ea9d758d 9497 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9498 drm_object_property_set_value(&connector->base,
68d34720
DV
9499 dpms_property,
9500 DRM_MODE_DPMS_ON);
ea9d758d
DV
9501
9502 intel_encoder = to_intel_encoder(connector->encoder);
9503 intel_encoder->connectors_active = true;
9504 }
9505 }
9506
9507}
9508
3bd26263 9509static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9510{
3bd26263 9511 int diff;
f1f644dc
JB
9512
9513 if (clock1 == clock2)
9514 return true;
9515
9516 if (!clock1 || !clock2)
9517 return false;
9518
9519 diff = abs(clock1 - clock2);
9520
9521 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9522 return true;
9523
9524 return false;
9525}
9526
25c5b266
DV
9527#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9528 list_for_each_entry((intel_crtc), \
9529 &(dev)->mode_config.crtc_list, \
9530 base.head) \
0973f18f 9531 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9532
0e8ffe1b 9533static bool
2fa2fe9a
DV
9534intel_pipe_config_compare(struct drm_device *dev,
9535 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9536 struct intel_crtc_config *pipe_config)
9537{
66e985c0
DV
9538#define PIPE_CONF_CHECK_X(name) \
9539 if (current_config->name != pipe_config->name) { \
9540 DRM_ERROR("mismatch in " #name " " \
9541 "(expected 0x%08x, found 0x%08x)\n", \
9542 current_config->name, \
9543 pipe_config->name); \
9544 return false; \
9545 }
9546
08a24034
DV
9547#define PIPE_CONF_CHECK_I(name) \
9548 if (current_config->name != pipe_config->name) { \
9549 DRM_ERROR("mismatch in " #name " " \
9550 "(expected %i, found %i)\n", \
9551 current_config->name, \
9552 pipe_config->name); \
9553 return false; \
88adfff1
DV
9554 }
9555
1bd1bd80
DV
9556#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9557 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9558 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9559 "(expected %i, found %i)\n", \
9560 current_config->name & (mask), \
9561 pipe_config->name & (mask)); \
9562 return false; \
9563 }
9564
5e550656
VS
9565#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9566 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9567 DRM_ERROR("mismatch in " #name " " \
9568 "(expected %i, found %i)\n", \
9569 current_config->name, \
9570 pipe_config->name); \
9571 return false; \
9572 }
9573
bb760063
DV
9574#define PIPE_CONF_QUIRK(quirk) \
9575 ((current_config->quirks | pipe_config->quirks) & (quirk))
9576
eccb140b
DV
9577 PIPE_CONF_CHECK_I(cpu_transcoder);
9578
08a24034
DV
9579 PIPE_CONF_CHECK_I(has_pch_encoder);
9580 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9581 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9582 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9583 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9584 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9585 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9586
eb14cb74
VS
9587 PIPE_CONF_CHECK_I(has_dp_encoder);
9588 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9589 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9590 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9591 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9592 PIPE_CONF_CHECK_I(dp_m_n.tu);
9593
1bd1bd80
DV
9594 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9595 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9596 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9597 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9598 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9599 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9600
9601 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9602 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9603 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9604 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9605 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9606 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9607
c93f54cf 9608 PIPE_CONF_CHECK_I(pixel_multiplier);
6c49f241 9609
1bd1bd80
DV
9610 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9611 DRM_MODE_FLAG_INTERLACE);
9612
bb760063
DV
9613 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9614 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9615 DRM_MODE_FLAG_PHSYNC);
9616 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9617 DRM_MODE_FLAG_NHSYNC);
9618 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9619 DRM_MODE_FLAG_PVSYNC);
9620 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9621 DRM_MODE_FLAG_NVSYNC);
9622 }
045ac3b5 9623
37327abd
VS
9624 PIPE_CONF_CHECK_I(pipe_src_w);
9625 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9626
9953599b
DV
9627 /*
9628 * FIXME: BIOS likes to set up a cloned config with lvds+external
9629 * screen. Since we don't yet re-compute the pipe config when moving
9630 * just the lvds port away to another pipe the sw tracking won't match.
9631 *
9632 * Proper atomic modesets with recomputed global state will fix this.
9633 * Until then just don't check gmch state for inherited modes.
9634 */
9635 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9636 PIPE_CONF_CHECK_I(gmch_pfit.control);
9637 /* pfit ratios are autocomputed by the hw on gen4+ */
9638 if (INTEL_INFO(dev)->gen < 4)
9639 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9640 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9641 }
9642
fd4daa9c
CW
9643 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9644 if (current_config->pch_pfit.enabled) {
9645 PIPE_CONF_CHECK_I(pch_pfit.pos);
9646 PIPE_CONF_CHECK_I(pch_pfit.size);
9647 }
2fa2fe9a 9648
e59150dc
JB
9649 /* BDW+ don't expose a synchronous way to read the state */
9650 if (IS_HASWELL(dev))
9651 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9652
282740f7
VS
9653 PIPE_CONF_CHECK_I(double_wide);
9654
c0d43d62 9655 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9656 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9657 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9658 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9659 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9660
42571aef
VS
9661 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9662 PIPE_CONF_CHECK_I(pipe_bpp);
9663
a9a7e98a
JB
9664 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9665 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 9666
66e985c0 9667#undef PIPE_CONF_CHECK_X
08a24034 9668#undef PIPE_CONF_CHECK_I
1bd1bd80 9669#undef PIPE_CONF_CHECK_FLAGS
5e550656 9670#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9671#undef PIPE_CONF_QUIRK
88adfff1 9672
0e8ffe1b
DV
9673 return true;
9674}
9675
91d1b4bd
DV
9676static void
9677check_connector_state(struct drm_device *dev)
8af6cf88 9678{
8af6cf88
DV
9679 struct intel_connector *connector;
9680
9681 list_for_each_entry(connector, &dev->mode_config.connector_list,
9682 base.head) {
9683 /* This also checks the encoder/connector hw state with the
9684 * ->get_hw_state callbacks. */
9685 intel_connector_check_state(connector);
9686
9687 WARN(&connector->new_encoder->base != connector->base.encoder,
9688 "connector's staged encoder doesn't match current encoder\n");
9689 }
91d1b4bd
DV
9690}
9691
9692static void
9693check_encoder_state(struct drm_device *dev)
9694{
9695 struct intel_encoder *encoder;
9696 struct intel_connector *connector;
8af6cf88
DV
9697
9698 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9699 base.head) {
9700 bool enabled = false;
9701 bool active = false;
9702 enum pipe pipe, tracked_pipe;
9703
9704 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9705 encoder->base.base.id,
9706 drm_get_encoder_name(&encoder->base));
9707
9708 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9709 "encoder's stage crtc doesn't match current crtc\n");
9710 WARN(encoder->connectors_active && !encoder->base.crtc,
9711 "encoder's active_connectors set, but no crtc\n");
9712
9713 list_for_each_entry(connector, &dev->mode_config.connector_list,
9714 base.head) {
9715 if (connector->base.encoder != &encoder->base)
9716 continue;
9717 enabled = true;
9718 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9719 active = true;
9720 }
9721 WARN(!!encoder->base.crtc != enabled,
9722 "encoder's enabled state mismatch "
9723 "(expected %i, found %i)\n",
9724 !!encoder->base.crtc, enabled);
9725 WARN(active && !encoder->base.crtc,
9726 "active encoder with no crtc\n");
9727
9728 WARN(encoder->connectors_active != active,
9729 "encoder's computed active state doesn't match tracked active state "
9730 "(expected %i, found %i)\n", active, encoder->connectors_active);
9731
9732 active = encoder->get_hw_state(encoder, &pipe);
9733 WARN(active != encoder->connectors_active,
9734 "encoder's hw state doesn't match sw tracking "
9735 "(expected %i, found %i)\n",
9736 encoder->connectors_active, active);
9737
9738 if (!encoder->base.crtc)
9739 continue;
9740
9741 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9742 WARN(active && pipe != tracked_pipe,
9743 "active encoder's pipe doesn't match"
9744 "(expected %i, found %i)\n",
9745 tracked_pipe, pipe);
9746
9747 }
91d1b4bd
DV
9748}
9749
9750static void
9751check_crtc_state(struct drm_device *dev)
9752{
fbee40df 9753 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
9754 struct intel_crtc *crtc;
9755 struct intel_encoder *encoder;
9756 struct intel_crtc_config pipe_config;
8af6cf88
DV
9757
9758 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9759 base.head) {
9760 bool enabled = false;
9761 bool active = false;
9762
045ac3b5
JB
9763 memset(&pipe_config, 0, sizeof(pipe_config));
9764
8af6cf88
DV
9765 DRM_DEBUG_KMS("[CRTC:%d]\n",
9766 crtc->base.base.id);
9767
9768 WARN(crtc->active && !crtc->base.enabled,
9769 "active crtc, but not enabled in sw tracking\n");
9770
9771 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9772 base.head) {
9773 if (encoder->base.crtc != &crtc->base)
9774 continue;
9775 enabled = true;
9776 if (encoder->connectors_active)
9777 active = true;
9778 }
6c49f241 9779
8af6cf88
DV
9780 WARN(active != crtc->active,
9781 "crtc's computed active state doesn't match tracked active state "
9782 "(expected %i, found %i)\n", active, crtc->active);
9783 WARN(enabled != crtc->base.enabled,
9784 "crtc's computed enabled state doesn't match tracked enabled state "
9785 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9786
0e8ffe1b
DV
9787 active = dev_priv->display.get_pipe_config(crtc,
9788 &pipe_config);
d62cf62a
DV
9789
9790 /* hw state is inconsistent with the pipe A quirk */
9791 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9792 active = crtc->active;
9793
6c49f241
DV
9794 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9795 base.head) {
3eaba51c 9796 enum pipe pipe;
6c49f241
DV
9797 if (encoder->base.crtc != &crtc->base)
9798 continue;
1d37b689 9799 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
9800 encoder->get_config(encoder, &pipe_config);
9801 }
9802
0e8ffe1b
DV
9803 WARN(crtc->active != active,
9804 "crtc active state doesn't match with hw state "
9805 "(expected %i, found %i)\n", crtc->active, active);
9806
c0b03411
DV
9807 if (active &&
9808 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9809 WARN(1, "pipe state doesn't match!\n");
9810 intel_dump_pipe_config(crtc, &pipe_config,
9811 "[hw state]");
9812 intel_dump_pipe_config(crtc, &crtc->config,
9813 "[sw state]");
9814 }
8af6cf88
DV
9815 }
9816}
9817
91d1b4bd
DV
9818static void
9819check_shared_dpll_state(struct drm_device *dev)
9820{
fbee40df 9821 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
9822 struct intel_crtc *crtc;
9823 struct intel_dpll_hw_state dpll_hw_state;
9824 int i;
5358901f
DV
9825
9826 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9827 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9828 int enabled_crtcs = 0, active_crtcs = 0;
9829 bool active;
9830
9831 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9832
9833 DRM_DEBUG_KMS("%s\n", pll->name);
9834
9835 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9836
9837 WARN(pll->active > pll->refcount,
9838 "more active pll users than references: %i vs %i\n",
9839 pll->active, pll->refcount);
9840 WARN(pll->active && !pll->on,
9841 "pll in active use but not on in sw tracking\n");
35c95375
DV
9842 WARN(pll->on && !pll->active,
9843 "pll in on but not on in use in sw tracking\n");
5358901f
DV
9844 WARN(pll->on != active,
9845 "pll on state mismatch (expected %i, found %i)\n",
9846 pll->on, active);
9847
9848 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9849 base.head) {
9850 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9851 enabled_crtcs++;
9852 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9853 active_crtcs++;
9854 }
9855 WARN(pll->active != active_crtcs,
9856 "pll active crtcs mismatch (expected %i, found %i)\n",
9857 pll->active, active_crtcs);
9858 WARN(pll->refcount != enabled_crtcs,
9859 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9860 pll->refcount, enabled_crtcs);
66e985c0
DV
9861
9862 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9863 sizeof(dpll_hw_state)),
9864 "pll hw state mismatch\n");
5358901f 9865 }
8af6cf88
DV
9866}
9867
91d1b4bd
DV
9868void
9869intel_modeset_check_state(struct drm_device *dev)
9870{
9871 check_connector_state(dev);
9872 check_encoder_state(dev);
9873 check_crtc_state(dev);
9874 check_shared_dpll_state(dev);
9875}
9876
18442d08
VS
9877void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9878 int dotclock)
9879{
9880 /*
9881 * FDI already provided one idea for the dotclock.
9882 * Yell if the encoder disagrees.
9883 */
241bfc38 9884 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 9885 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 9886 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
9887}
9888
f30da187
DV
9889static int __intel_set_mode(struct drm_crtc *crtc,
9890 struct drm_display_mode *mode,
9891 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
9892{
9893 struct drm_device *dev = crtc->dev;
fbee40df 9894 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 9895 struct drm_display_mode *saved_mode;
b8cecdf5 9896 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
9897 struct intel_crtc *intel_crtc;
9898 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 9899 int ret = 0;
a6778b3c 9900
4b4b9238 9901 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
9902 if (!saved_mode)
9903 return -ENOMEM;
a6778b3c 9904
e2e1ed41 9905 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
9906 &prepare_pipes, &disable_pipes);
9907
3ac18232 9908 *saved_mode = crtc->mode;
a6778b3c 9909
25c5b266
DV
9910 /* Hack: Because we don't (yet) support global modeset on multiple
9911 * crtcs, we don't keep track of the new mode for more than one crtc.
9912 * Hence simply check whether any bit is set in modeset_pipes in all the
9913 * pieces of code that are not yet converted to deal with mutliple crtcs
9914 * changing their mode at the same time. */
25c5b266 9915 if (modeset_pipes) {
4e53c2e0 9916 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
9917 if (IS_ERR(pipe_config)) {
9918 ret = PTR_ERR(pipe_config);
9919 pipe_config = NULL;
9920
3ac18232 9921 goto out;
25c5b266 9922 }
c0b03411
DV
9923 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9924 "[modeset]");
50741abc 9925 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 9926 }
a6778b3c 9927
30a970c6
JB
9928 /*
9929 * See if the config requires any additional preparation, e.g.
9930 * to adjust global state with pipes off. We need to do this
9931 * here so we can get the modeset_pipe updated config for the new
9932 * mode set on this crtc. For other crtcs we need to use the
9933 * adjusted_mode bits in the crtc directly.
9934 */
c164f833 9935 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 9936 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 9937
c164f833
VS
9938 /* may have added more to prepare_pipes than we should */
9939 prepare_pipes &= ~disable_pipes;
9940 }
9941
460da916
DV
9942 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9943 intel_crtc_disable(&intel_crtc->base);
9944
ea9d758d
DV
9945 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9946 if (intel_crtc->base.enabled)
9947 dev_priv->display.crtc_disable(&intel_crtc->base);
9948 }
a6778b3c 9949
6c4c86f5
DV
9950 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9951 * to set it here already despite that we pass it down the callchain.
f6e5b160 9952 */
b8cecdf5 9953 if (modeset_pipes) {
25c5b266 9954 crtc->mode = *mode;
b8cecdf5
DV
9955 /* mode_set/enable/disable functions rely on a correct pipe
9956 * config. */
9957 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 9958 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
9959
9960 /*
9961 * Calculate and store various constants which
9962 * are later needed by vblank and swap-completion
9963 * timestamping. They are derived from true hwmode.
9964 */
9965 drm_calc_timestamping_constants(crtc,
9966 &pipe_config->adjusted_mode);
b8cecdf5 9967 }
7758a113 9968
ea9d758d
DV
9969 /* Only after disabling all output pipelines that will be changed can we
9970 * update the the output configuration. */
9971 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 9972
47fab737
DV
9973 if (dev_priv->display.modeset_global_resources)
9974 dev_priv->display.modeset_global_resources(dev);
9975
a6778b3c
DV
9976 /* Set up the DPLL and any encoders state that needs to adjust or depend
9977 * on the DPLL.
f6e5b160 9978 */
25c5b266 9979 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 9980 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
9981 x, y, fb);
9982 if (ret)
9983 goto done;
a6778b3c
DV
9984 }
9985
9986 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
9987 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9988 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 9989
a6778b3c
DV
9990 /* FIXME: add subpixel order */
9991done:
4b4b9238 9992 if (ret && crtc->enabled)
3ac18232 9993 crtc->mode = *saved_mode;
a6778b3c 9994
3ac18232 9995out:
b8cecdf5 9996 kfree(pipe_config);
3ac18232 9997 kfree(saved_mode);
a6778b3c 9998 return ret;
f6e5b160
CW
9999}
10000
e7457a9a
DL
10001static int intel_set_mode(struct drm_crtc *crtc,
10002 struct drm_display_mode *mode,
10003 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
10004{
10005 int ret;
10006
10007 ret = __intel_set_mode(crtc, mode, x, y, fb);
10008
10009 if (ret == 0)
10010 intel_modeset_check_state(crtc->dev);
10011
10012 return ret;
10013}
10014
c0c36b94
CW
10015void intel_crtc_restore_mode(struct drm_crtc *crtc)
10016{
f4510a27 10017 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
10018}
10019
25c5b266
DV
10020#undef for_each_intel_crtc_masked
10021
d9e55608
DV
10022static void intel_set_config_free(struct intel_set_config *config)
10023{
10024 if (!config)
10025 return;
10026
1aa4b628
DV
10027 kfree(config->save_connector_encoders);
10028 kfree(config->save_encoder_crtcs);
7668851f 10029 kfree(config->save_crtc_enabled);
d9e55608
DV
10030 kfree(config);
10031}
10032
85f9eb71
DV
10033static int intel_set_config_save_state(struct drm_device *dev,
10034 struct intel_set_config *config)
10035{
7668851f 10036 struct drm_crtc *crtc;
85f9eb71
DV
10037 struct drm_encoder *encoder;
10038 struct drm_connector *connector;
10039 int count;
10040
7668851f
VS
10041 config->save_crtc_enabled =
10042 kcalloc(dev->mode_config.num_crtc,
10043 sizeof(bool), GFP_KERNEL);
10044 if (!config->save_crtc_enabled)
10045 return -ENOMEM;
10046
1aa4b628
DV
10047 config->save_encoder_crtcs =
10048 kcalloc(dev->mode_config.num_encoder,
10049 sizeof(struct drm_crtc *), GFP_KERNEL);
10050 if (!config->save_encoder_crtcs)
85f9eb71
DV
10051 return -ENOMEM;
10052
1aa4b628
DV
10053 config->save_connector_encoders =
10054 kcalloc(dev->mode_config.num_connector,
10055 sizeof(struct drm_encoder *), GFP_KERNEL);
10056 if (!config->save_connector_encoders)
85f9eb71
DV
10057 return -ENOMEM;
10058
10059 /* Copy data. Note that driver private data is not affected.
10060 * Should anything bad happen only the expected state is
10061 * restored, not the drivers personal bookkeeping.
10062 */
7668851f
VS
10063 count = 0;
10064 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10065 config->save_crtc_enabled[count++] = crtc->enabled;
10066 }
10067
85f9eb71
DV
10068 count = 0;
10069 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 10070 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
10071 }
10072
10073 count = 0;
10074 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 10075 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
10076 }
10077
10078 return 0;
10079}
10080
10081static void intel_set_config_restore_state(struct drm_device *dev,
10082 struct intel_set_config *config)
10083{
7668851f 10084 struct intel_crtc *crtc;
9a935856
DV
10085 struct intel_encoder *encoder;
10086 struct intel_connector *connector;
85f9eb71
DV
10087 int count;
10088
7668851f
VS
10089 count = 0;
10090 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10091 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
10092
10093 if (crtc->new_enabled)
10094 crtc->new_config = &crtc->config;
10095 else
10096 crtc->new_config = NULL;
7668851f
VS
10097 }
10098
85f9eb71 10099 count = 0;
9a935856
DV
10100 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10101 encoder->new_crtc =
10102 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
10103 }
10104
10105 count = 0;
9a935856
DV
10106 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10107 connector->new_encoder =
10108 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
10109 }
10110}
10111
e3de42b6 10112static bool
2e57f47d 10113is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
10114{
10115 int i;
10116
2e57f47d
CW
10117 if (set->num_connectors == 0)
10118 return false;
10119
10120 if (WARN_ON(set->connectors == NULL))
10121 return false;
10122
10123 for (i = 0; i < set->num_connectors; i++)
10124 if (set->connectors[i]->encoder &&
10125 set->connectors[i]->encoder->crtc == set->crtc &&
10126 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
10127 return true;
10128
10129 return false;
10130}
10131
5e2b584e
DV
10132static void
10133intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10134 struct intel_set_config *config)
10135{
10136
10137 /* We should be able to check here if the fb has the same properties
10138 * and then just flip_or_move it */
2e57f47d
CW
10139 if (is_crtc_connector_off(set)) {
10140 config->mode_changed = true;
f4510a27 10141 } else if (set->crtc->primary->fb != set->fb) {
5e2b584e 10142 /* If we have no fb then treat it as a full mode set */
f4510a27 10143 if (set->crtc->primary->fb == NULL) {
319d9827
JB
10144 struct intel_crtc *intel_crtc =
10145 to_intel_crtc(set->crtc);
10146
d330a953 10147 if (intel_crtc->active && i915.fastboot) {
319d9827
JB
10148 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10149 config->fb_changed = true;
10150 } else {
10151 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10152 config->mode_changed = true;
10153 }
5e2b584e
DV
10154 } else if (set->fb == NULL) {
10155 config->mode_changed = true;
72f4901e 10156 } else if (set->fb->pixel_format !=
f4510a27 10157 set->crtc->primary->fb->pixel_format) {
5e2b584e 10158 config->mode_changed = true;
e3de42b6 10159 } else {
5e2b584e 10160 config->fb_changed = true;
e3de42b6 10161 }
5e2b584e
DV
10162 }
10163
835c5873 10164 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
10165 config->fb_changed = true;
10166
10167 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10168 DRM_DEBUG_KMS("modes are different, full mode set\n");
10169 drm_mode_debug_printmodeline(&set->crtc->mode);
10170 drm_mode_debug_printmodeline(set->mode);
10171 config->mode_changed = true;
10172 }
a1d95703
CW
10173
10174 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10175 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
10176}
10177
2e431051 10178static int
9a935856
DV
10179intel_modeset_stage_output_state(struct drm_device *dev,
10180 struct drm_mode_set *set,
10181 struct intel_set_config *config)
50f56119 10182{
9a935856
DV
10183 struct intel_connector *connector;
10184 struct intel_encoder *encoder;
7668851f 10185 struct intel_crtc *crtc;
f3f08572 10186 int ro;
50f56119 10187
9abdda74 10188 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
10189 * of connectors. For paranoia, double-check this. */
10190 WARN_ON(!set->fb && (set->num_connectors != 0));
10191 WARN_ON(set->fb && (set->num_connectors == 0));
10192
9a935856
DV
10193 list_for_each_entry(connector, &dev->mode_config.connector_list,
10194 base.head) {
10195 /* Otherwise traverse passed in connector list and get encoders
10196 * for them. */
50f56119 10197 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
10198 if (set->connectors[ro] == &connector->base) {
10199 connector->new_encoder = connector->encoder;
50f56119
DV
10200 break;
10201 }
10202 }
10203
9a935856
DV
10204 /* If we disable the crtc, disable all its connectors. Also, if
10205 * the connector is on the changing crtc but not on the new
10206 * connector list, disable it. */
10207 if ((!set->fb || ro == set->num_connectors) &&
10208 connector->base.encoder &&
10209 connector->base.encoder->crtc == set->crtc) {
10210 connector->new_encoder = NULL;
10211
10212 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10213 connector->base.base.id,
10214 drm_get_connector_name(&connector->base));
10215 }
10216
10217
10218 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 10219 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 10220 config->mode_changed = true;
50f56119
DV
10221 }
10222 }
9a935856 10223 /* connector->new_encoder is now updated for all connectors. */
50f56119 10224
9a935856 10225 /* Update crtc of enabled connectors. */
9a935856
DV
10226 list_for_each_entry(connector, &dev->mode_config.connector_list,
10227 base.head) {
7668851f
VS
10228 struct drm_crtc *new_crtc;
10229
9a935856 10230 if (!connector->new_encoder)
50f56119
DV
10231 continue;
10232
9a935856 10233 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
10234
10235 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 10236 if (set->connectors[ro] == &connector->base)
50f56119
DV
10237 new_crtc = set->crtc;
10238 }
10239
10240 /* Make sure the new CRTC will work with the encoder */
14509916
TR
10241 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10242 new_crtc)) {
5e2b584e 10243 return -EINVAL;
50f56119 10244 }
9a935856
DV
10245 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10246
10247 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10248 connector->base.base.id,
10249 drm_get_connector_name(&connector->base),
10250 new_crtc->base.id);
10251 }
10252
10253 /* Check for any encoders that needs to be disabled. */
10254 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10255 base.head) {
5a65f358 10256 int num_connectors = 0;
9a935856
DV
10257 list_for_each_entry(connector,
10258 &dev->mode_config.connector_list,
10259 base.head) {
10260 if (connector->new_encoder == encoder) {
10261 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 10262 num_connectors++;
9a935856
DV
10263 }
10264 }
5a65f358
PZ
10265
10266 if (num_connectors == 0)
10267 encoder->new_crtc = NULL;
10268 else if (num_connectors > 1)
10269 return -EINVAL;
10270
9a935856
DV
10271 /* Only now check for crtc changes so we don't miss encoders
10272 * that will be disabled. */
10273 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 10274 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 10275 config->mode_changed = true;
50f56119
DV
10276 }
10277 }
9a935856 10278 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 10279
7668851f
VS
10280 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10281 base.head) {
10282 crtc->new_enabled = false;
10283
10284 list_for_each_entry(encoder,
10285 &dev->mode_config.encoder_list,
10286 base.head) {
10287 if (encoder->new_crtc == crtc) {
10288 crtc->new_enabled = true;
10289 break;
10290 }
10291 }
10292
10293 if (crtc->new_enabled != crtc->base.enabled) {
10294 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10295 crtc->new_enabled ? "en" : "dis");
10296 config->mode_changed = true;
10297 }
7bd0a8e7
VS
10298
10299 if (crtc->new_enabled)
10300 crtc->new_config = &crtc->config;
10301 else
10302 crtc->new_config = NULL;
7668851f
VS
10303 }
10304
2e431051
DV
10305 return 0;
10306}
10307
7d00a1f5
VS
10308static void disable_crtc_nofb(struct intel_crtc *crtc)
10309{
10310 struct drm_device *dev = crtc->base.dev;
10311 struct intel_encoder *encoder;
10312 struct intel_connector *connector;
10313
10314 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10315 pipe_name(crtc->pipe));
10316
10317 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10318 if (connector->new_encoder &&
10319 connector->new_encoder->new_crtc == crtc)
10320 connector->new_encoder = NULL;
10321 }
10322
10323 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10324 if (encoder->new_crtc == crtc)
10325 encoder->new_crtc = NULL;
10326 }
10327
10328 crtc->new_enabled = false;
7bd0a8e7 10329 crtc->new_config = NULL;
7d00a1f5
VS
10330}
10331
2e431051
DV
10332static int intel_crtc_set_config(struct drm_mode_set *set)
10333{
10334 struct drm_device *dev;
2e431051
DV
10335 struct drm_mode_set save_set;
10336 struct intel_set_config *config;
10337 int ret;
2e431051 10338
8d3e375e
DV
10339 BUG_ON(!set);
10340 BUG_ON(!set->crtc);
10341 BUG_ON(!set->crtc->helper_private);
2e431051 10342
7e53f3a4
DV
10343 /* Enforce sane interface api - has been abused by the fb helper. */
10344 BUG_ON(!set->mode && set->fb);
10345 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10346
2e431051
DV
10347 if (set->fb) {
10348 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10349 set->crtc->base.id, set->fb->base.id,
10350 (int)set->num_connectors, set->x, set->y);
10351 } else {
10352 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10353 }
10354
10355 dev = set->crtc->dev;
10356
10357 ret = -ENOMEM;
10358 config = kzalloc(sizeof(*config), GFP_KERNEL);
10359 if (!config)
10360 goto out_config;
10361
10362 ret = intel_set_config_save_state(dev, config);
10363 if (ret)
10364 goto out_config;
10365
10366 save_set.crtc = set->crtc;
10367 save_set.mode = &set->crtc->mode;
10368 save_set.x = set->crtc->x;
10369 save_set.y = set->crtc->y;
f4510a27 10370 save_set.fb = set->crtc->primary->fb;
2e431051
DV
10371
10372 /* Compute whether we need a full modeset, only an fb base update or no
10373 * change at all. In the future we might also check whether only the
10374 * mode changed, e.g. for LVDS where we only change the panel fitter in
10375 * such cases. */
10376 intel_set_config_compute_mode_changes(set, config);
10377
9a935856 10378 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10379 if (ret)
10380 goto fail;
10381
5e2b584e 10382 if (config->mode_changed) {
c0c36b94
CW
10383 ret = intel_set_mode(set->crtc, set->mode,
10384 set->x, set->y, set->fb);
5e2b584e 10385 } else if (config->fb_changed) {
4878cae2
VS
10386 intel_crtc_wait_for_pending_flips(set->crtc);
10387
4f660f49 10388 ret = intel_pipe_set_base(set->crtc,
94352cf9 10389 set->x, set->y, set->fb);
7ca51a3a
JB
10390 /*
10391 * In the fastboot case this may be our only check of the
10392 * state after boot. It would be better to only do it on
10393 * the first update, but we don't have a nice way of doing that
10394 * (and really, set_config isn't used much for high freq page
10395 * flipping, so increasing its cost here shouldn't be a big
10396 * deal).
10397 */
d330a953 10398 if (i915.fastboot && ret == 0)
7ca51a3a 10399 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10400 }
10401
2d05eae1 10402 if (ret) {
bf67dfeb
DV
10403 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10404 set->crtc->base.id, ret);
50f56119 10405fail:
2d05eae1 10406 intel_set_config_restore_state(dev, config);
50f56119 10407
7d00a1f5
VS
10408 /*
10409 * HACK: if the pipe was on, but we didn't have a framebuffer,
10410 * force the pipe off to avoid oopsing in the modeset code
10411 * due to fb==NULL. This should only happen during boot since
10412 * we don't yet reconstruct the FB from the hardware state.
10413 */
10414 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10415 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10416
2d05eae1
CW
10417 /* Try to restore the config */
10418 if (config->mode_changed &&
10419 intel_set_mode(save_set.crtc, save_set.mode,
10420 save_set.x, save_set.y, save_set.fb))
10421 DRM_ERROR("failed to restore config after modeset failure\n");
10422 }
50f56119 10423
d9e55608
DV
10424out_config:
10425 intel_set_config_free(config);
50f56119
DV
10426 return ret;
10427}
f6e5b160
CW
10428
10429static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10430 .cursor_set = intel_crtc_cursor_set,
10431 .cursor_move = intel_crtc_cursor_move,
10432 .gamma_set = intel_crtc_gamma_set,
50f56119 10433 .set_config = intel_crtc_set_config,
f6e5b160
CW
10434 .destroy = intel_crtc_destroy,
10435 .page_flip = intel_crtc_page_flip,
10436};
10437
79f689aa
PZ
10438static void intel_cpu_pll_init(struct drm_device *dev)
10439{
affa9354 10440 if (HAS_DDI(dev))
79f689aa
PZ
10441 intel_ddi_pll_init(dev);
10442}
10443
5358901f
DV
10444static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10445 struct intel_shared_dpll *pll,
10446 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10447{
5358901f 10448 uint32_t val;
ee7b9f93 10449
5358901f 10450 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10451 hw_state->dpll = val;
10452 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10453 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10454
10455 return val & DPLL_VCO_ENABLE;
10456}
10457
15bdd4cf
DV
10458static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10459 struct intel_shared_dpll *pll)
10460{
10461 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10462 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10463}
10464
e7b903d2
DV
10465static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10466 struct intel_shared_dpll *pll)
10467{
e7b903d2 10468 /* PCH refclock must be enabled first */
89eff4be 10469 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10470
15bdd4cf
DV
10471 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10472
10473 /* Wait for the clocks to stabilize. */
10474 POSTING_READ(PCH_DPLL(pll->id));
10475 udelay(150);
10476
10477 /* The pixel multiplier can only be updated once the
10478 * DPLL is enabled and the clocks are stable.
10479 *
10480 * So write it again.
10481 */
10482 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10483 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10484 udelay(200);
10485}
10486
10487static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10488 struct intel_shared_dpll *pll)
10489{
10490 struct drm_device *dev = dev_priv->dev;
10491 struct intel_crtc *crtc;
e7b903d2
DV
10492
10493 /* Make sure no transcoder isn't still depending on us. */
10494 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10495 if (intel_crtc_to_shared_dpll(crtc) == pll)
10496 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10497 }
10498
15bdd4cf
DV
10499 I915_WRITE(PCH_DPLL(pll->id), 0);
10500 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10501 udelay(200);
10502}
10503
46edb027
DV
10504static char *ibx_pch_dpll_names[] = {
10505 "PCH DPLL A",
10506 "PCH DPLL B",
10507};
10508
7c74ade1 10509static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10510{
e7b903d2 10511 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10512 int i;
10513
7c74ade1 10514 dev_priv->num_shared_dpll = 2;
ee7b9f93 10515
e72f9fbf 10516 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10517 dev_priv->shared_dplls[i].id = i;
10518 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10519 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10520 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10521 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10522 dev_priv->shared_dplls[i].get_hw_state =
10523 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10524 }
10525}
10526
7c74ade1
DV
10527static void intel_shared_dpll_init(struct drm_device *dev)
10528{
e7b903d2 10529 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10530
10531 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10532 ibx_pch_dpll_init(dev);
10533 else
10534 dev_priv->num_shared_dpll = 0;
10535
10536 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10537}
10538
b358d0a6 10539static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10540{
fbee40df 10541 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
10542 struct intel_crtc *intel_crtc;
10543 int i;
10544
955382f3 10545 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10546 if (intel_crtc == NULL)
10547 return;
10548
10549 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10550
10551 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10552 for (i = 0; i < 256; i++) {
10553 intel_crtc->lut_r[i] = i;
10554 intel_crtc->lut_g[i] = i;
10555 intel_crtc->lut_b[i] = i;
10556 }
10557
1f1c2e24
VS
10558 /*
10559 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10560 * is hooked to plane B. Hence we want plane A feeding pipe B.
10561 */
80824003
JB
10562 intel_crtc->pipe = pipe;
10563 intel_crtc->plane = pipe;
3a77c4c4 10564 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10565 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10566 intel_crtc->plane = !pipe;
80824003
JB
10567 }
10568
8d7849db
VS
10569 init_waitqueue_head(&intel_crtc->vbl_wait);
10570
22fd0fab
JB
10571 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10572 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10573 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10574 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10575
79e53945 10576 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10577}
10578
752aa88a
JB
10579enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10580{
10581 struct drm_encoder *encoder = connector->base.encoder;
10582
10583 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10584
10585 if (!encoder)
10586 return INVALID_PIPE;
10587
10588 return to_intel_crtc(encoder->crtc)->pipe;
10589}
10590
08d7b3d1 10591int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10592 struct drm_file *file)
08d7b3d1 10593{
08d7b3d1 10594 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10595 struct drm_mode_object *drmmode_obj;
10596 struct intel_crtc *crtc;
08d7b3d1 10597
1cff8f6b
DV
10598 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10599 return -ENODEV;
08d7b3d1 10600
c05422d5
DV
10601 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10602 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10603
c05422d5 10604 if (!drmmode_obj) {
08d7b3d1 10605 DRM_ERROR("no such CRTC id\n");
3f2c2057 10606 return -ENOENT;
08d7b3d1
CW
10607 }
10608
c05422d5
DV
10609 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10610 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10611
c05422d5 10612 return 0;
08d7b3d1
CW
10613}
10614
66a9278e 10615static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10616{
66a9278e
DV
10617 struct drm_device *dev = encoder->base.dev;
10618 struct intel_encoder *source_encoder;
79e53945 10619 int index_mask = 0;
79e53945
JB
10620 int entry = 0;
10621
66a9278e
DV
10622 list_for_each_entry(source_encoder,
10623 &dev->mode_config.encoder_list, base.head) {
bc079e8b 10624 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
10625 index_mask |= (1 << entry);
10626
79e53945
JB
10627 entry++;
10628 }
4ef69c7a 10629
79e53945
JB
10630 return index_mask;
10631}
10632
4d302442
CW
10633static bool has_edp_a(struct drm_device *dev)
10634{
10635 struct drm_i915_private *dev_priv = dev->dev_private;
10636
10637 if (!IS_MOBILE(dev))
10638 return false;
10639
10640 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10641 return false;
10642
e3589908 10643 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
10644 return false;
10645
10646 return true;
10647}
10648
ba0fbca4
DL
10649const char *intel_output_name(int output)
10650{
10651 static const char *names[] = {
10652 [INTEL_OUTPUT_UNUSED] = "Unused",
10653 [INTEL_OUTPUT_ANALOG] = "Analog",
10654 [INTEL_OUTPUT_DVO] = "DVO",
10655 [INTEL_OUTPUT_SDVO] = "SDVO",
10656 [INTEL_OUTPUT_LVDS] = "LVDS",
10657 [INTEL_OUTPUT_TVOUT] = "TV",
10658 [INTEL_OUTPUT_HDMI] = "HDMI",
10659 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10660 [INTEL_OUTPUT_EDP] = "eDP",
10661 [INTEL_OUTPUT_DSI] = "DSI",
10662 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10663 };
10664
10665 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10666 return "Invalid";
10667
10668 return names[output];
10669}
10670
79e53945
JB
10671static void intel_setup_outputs(struct drm_device *dev)
10672{
725e30ad 10673 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10674 struct intel_encoder *encoder;
cb0953d7 10675 bool dpd_is_edp = false;
79e53945 10676
c9093354 10677 intel_lvds_init(dev);
79e53945 10678
c40c0f5b 10679 if (!IS_ULT(dev))
79935fca 10680 intel_crt_init(dev);
cb0953d7 10681
affa9354 10682 if (HAS_DDI(dev)) {
0e72a5b5
ED
10683 int found;
10684
10685 /* Haswell uses DDI functions to detect digital outputs */
10686 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10687 /* DDI A only supports eDP */
10688 if (found)
10689 intel_ddi_init(dev, PORT_A);
10690
10691 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10692 * register */
10693 found = I915_READ(SFUSE_STRAP);
10694
10695 if (found & SFUSE_STRAP_DDIB_DETECTED)
10696 intel_ddi_init(dev, PORT_B);
10697 if (found & SFUSE_STRAP_DDIC_DETECTED)
10698 intel_ddi_init(dev, PORT_C);
10699 if (found & SFUSE_STRAP_DDID_DETECTED)
10700 intel_ddi_init(dev, PORT_D);
10701 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10702 int found;
5d8a7752 10703 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
10704
10705 if (has_edp_a(dev))
10706 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10707
dc0fa718 10708 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10709 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10710 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10711 if (!found)
e2debe91 10712 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10713 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10714 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10715 }
10716
dc0fa718 10717 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10718 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10719
dc0fa718 10720 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10721 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10722
5eb08b69 10723 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10724 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 10725
270b3042 10726 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 10727 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 10728 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
10729 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10730 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10731 PORT_B);
10732 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10733 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10734 }
10735
6f6005a5
JB
10736 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10737 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10738 PORT_C);
10739 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 10740 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 10741 }
19c03924 10742
3cfca973 10743 intel_dsi_init(dev);
103a196f 10744 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 10745 bool found = false;
7d57382e 10746
e2debe91 10747 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10748 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 10749 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
10750 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10751 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 10752 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 10753 }
27185ae1 10754
e7281eab 10755 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10756 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 10757 }
13520b05
KH
10758
10759 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 10760
e2debe91 10761 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10762 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 10763 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 10764 }
27185ae1 10765
e2debe91 10766 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 10767
b01f2c3a
JB
10768 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10769 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 10770 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 10771 }
e7281eab 10772 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10773 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 10774 }
27185ae1 10775
b01f2c3a 10776 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 10777 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 10778 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 10779 } else if (IS_GEN2(dev))
79e53945
JB
10780 intel_dvo_init(dev);
10781
103a196f 10782 if (SUPPORTS_TV(dev))
79e53945
JB
10783 intel_tv_init(dev);
10784
4ef69c7a
CW
10785 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10786 encoder->base.possible_crtcs = encoder->crtc_mask;
10787 encoder->base.possible_clones =
66a9278e 10788 intel_encoder_clones(encoder);
79e53945 10789 }
47356eb6 10790
dde86e2d 10791 intel_init_pch_refclk(dev);
270b3042
DV
10792
10793 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
10794}
10795
10796static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10797{
10798 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 10799
ef2d633e
DV
10800 drm_framebuffer_cleanup(fb);
10801 WARN_ON(!intel_fb->obj->framebuffer_references--);
10802 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
10803 kfree(intel_fb);
10804}
10805
10806static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 10807 struct drm_file *file,
79e53945
JB
10808 unsigned int *handle)
10809{
10810 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 10811 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 10812
05394f39 10813 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
10814}
10815
10816static const struct drm_framebuffer_funcs intel_fb_funcs = {
10817 .destroy = intel_user_framebuffer_destroy,
10818 .create_handle = intel_user_framebuffer_create_handle,
10819};
10820
b5ea642a
DV
10821static int intel_framebuffer_init(struct drm_device *dev,
10822 struct intel_framebuffer *intel_fb,
10823 struct drm_mode_fb_cmd2 *mode_cmd,
10824 struct drm_i915_gem_object *obj)
79e53945 10825{
a57ce0b2 10826 int aligned_height;
a35cdaa0 10827 int pitch_limit;
79e53945
JB
10828 int ret;
10829
dd4916c5
DV
10830 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10831
c16ed4be
CW
10832 if (obj->tiling_mode == I915_TILING_Y) {
10833 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 10834 return -EINVAL;
c16ed4be 10835 }
57cd6508 10836
c16ed4be
CW
10837 if (mode_cmd->pitches[0] & 63) {
10838 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10839 mode_cmd->pitches[0]);
57cd6508 10840 return -EINVAL;
c16ed4be 10841 }
57cd6508 10842
a35cdaa0
CW
10843 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10844 pitch_limit = 32*1024;
10845 } else if (INTEL_INFO(dev)->gen >= 4) {
10846 if (obj->tiling_mode)
10847 pitch_limit = 16*1024;
10848 else
10849 pitch_limit = 32*1024;
10850 } else if (INTEL_INFO(dev)->gen >= 3) {
10851 if (obj->tiling_mode)
10852 pitch_limit = 8*1024;
10853 else
10854 pitch_limit = 16*1024;
10855 } else
10856 /* XXX DSPC is limited to 4k tiled */
10857 pitch_limit = 8*1024;
10858
10859 if (mode_cmd->pitches[0] > pitch_limit) {
10860 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10861 obj->tiling_mode ? "tiled" : "linear",
10862 mode_cmd->pitches[0], pitch_limit);
5d7bd705 10863 return -EINVAL;
c16ed4be 10864 }
5d7bd705
VS
10865
10866 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
10867 mode_cmd->pitches[0] != obj->stride) {
10868 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10869 mode_cmd->pitches[0], obj->stride);
5d7bd705 10870 return -EINVAL;
c16ed4be 10871 }
5d7bd705 10872
57779d06 10873 /* Reject formats not supported by any plane early. */
308e5bcb 10874 switch (mode_cmd->pixel_format) {
57779d06 10875 case DRM_FORMAT_C8:
04b3924d
VS
10876 case DRM_FORMAT_RGB565:
10877 case DRM_FORMAT_XRGB8888:
10878 case DRM_FORMAT_ARGB8888:
57779d06
VS
10879 break;
10880 case DRM_FORMAT_XRGB1555:
10881 case DRM_FORMAT_ARGB1555:
c16ed4be 10882 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
10883 DRM_DEBUG("unsupported pixel format: %s\n",
10884 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10885 return -EINVAL;
c16ed4be 10886 }
57779d06
VS
10887 break;
10888 case DRM_FORMAT_XBGR8888:
10889 case DRM_FORMAT_ABGR8888:
04b3924d
VS
10890 case DRM_FORMAT_XRGB2101010:
10891 case DRM_FORMAT_ARGB2101010:
57779d06
VS
10892 case DRM_FORMAT_XBGR2101010:
10893 case DRM_FORMAT_ABGR2101010:
c16ed4be 10894 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
10895 DRM_DEBUG("unsupported pixel format: %s\n",
10896 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10897 return -EINVAL;
c16ed4be 10898 }
b5626747 10899 break;
04b3924d
VS
10900 case DRM_FORMAT_YUYV:
10901 case DRM_FORMAT_UYVY:
10902 case DRM_FORMAT_YVYU:
10903 case DRM_FORMAT_VYUY:
c16ed4be 10904 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
10905 DRM_DEBUG("unsupported pixel format: %s\n",
10906 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10907 return -EINVAL;
c16ed4be 10908 }
57cd6508
CW
10909 break;
10910 default:
4ee62c76
VS
10911 DRM_DEBUG("unsupported pixel format: %s\n",
10912 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
10913 return -EINVAL;
10914 }
10915
90f9a336
VS
10916 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10917 if (mode_cmd->offsets[0] != 0)
10918 return -EINVAL;
10919
a57ce0b2
JB
10920 aligned_height = intel_align_height(dev, mode_cmd->height,
10921 obj->tiling_mode);
53155c0a
DV
10922 /* FIXME drm helper for size checks (especially planar formats)? */
10923 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10924 return -EINVAL;
10925
c7d73f6a
DV
10926 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10927 intel_fb->obj = obj;
80075d49 10928 intel_fb->obj->framebuffer_references++;
c7d73f6a 10929
79e53945
JB
10930 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10931 if (ret) {
10932 DRM_ERROR("framebuffer init failed %d\n", ret);
10933 return ret;
10934 }
10935
79e53945
JB
10936 return 0;
10937}
10938
79e53945
JB
10939static struct drm_framebuffer *
10940intel_user_framebuffer_create(struct drm_device *dev,
10941 struct drm_file *filp,
308e5bcb 10942 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 10943{
05394f39 10944 struct drm_i915_gem_object *obj;
79e53945 10945
308e5bcb
JB
10946 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10947 mode_cmd->handles[0]));
c8725226 10948 if (&obj->base == NULL)
cce13ff7 10949 return ERR_PTR(-ENOENT);
79e53945 10950
d2dff872 10951 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
10952}
10953
4520f53a 10954#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 10955static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
10956{
10957}
10958#endif
10959
79e53945 10960static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 10961 .fb_create = intel_user_framebuffer_create,
0632fef6 10962 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
10963};
10964
e70236a8
JB
10965/* Set up chip specific display functions */
10966static void intel_init_display(struct drm_device *dev)
10967{
10968 struct drm_i915_private *dev_priv = dev->dev_private;
10969
ee9300bb
DV
10970 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10971 dev_priv->display.find_dpll = g4x_find_best_dpll;
10972 else if (IS_VALLEYVIEW(dev))
10973 dev_priv->display.find_dpll = vlv_find_best_dpll;
10974 else if (IS_PINEVIEW(dev))
10975 dev_priv->display.find_dpll = pnv_find_best_dpll;
10976 else
10977 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10978
affa9354 10979 if (HAS_DDI(dev)) {
0e8ffe1b 10980 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 10981 dev_priv->display.get_plane_config = ironlake_get_plane_config;
09b4ddf9 10982 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
10983 dev_priv->display.crtc_enable = haswell_crtc_enable;
10984 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 10985 dev_priv->display.off = haswell_crtc_off;
262ca2b0
MR
10986 dev_priv->display.update_primary_plane =
10987 ironlake_update_primary_plane;
09b4ddf9 10988 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 10989 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 10990 dev_priv->display.get_plane_config = ironlake_get_plane_config;
f564048e 10991 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
10992 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10993 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 10994 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
10995 dev_priv->display.update_primary_plane =
10996 ironlake_update_primary_plane;
89b667f8
JB
10997 } else if (IS_VALLEYVIEW(dev)) {
10998 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 10999 dev_priv->display.get_plane_config = i9xx_get_plane_config;
89b667f8
JB
11000 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11001 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11002 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11003 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11004 dev_priv->display.update_primary_plane =
11005 i9xx_update_primary_plane;
f564048e 11006 } else {
0e8ffe1b 11007 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 11008 dev_priv->display.get_plane_config = i9xx_get_plane_config;
f564048e 11009 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
11010 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11011 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 11012 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11013 dev_priv->display.update_primary_plane =
11014 i9xx_update_primary_plane;
f564048e 11015 }
e70236a8 11016
e70236a8 11017 /* Returns the core display clock speed */
25eb05fc
JB
11018 if (IS_VALLEYVIEW(dev))
11019 dev_priv->display.get_display_clock_speed =
11020 valleyview_get_display_clock_speed;
11021 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
11022 dev_priv->display.get_display_clock_speed =
11023 i945_get_display_clock_speed;
11024 else if (IS_I915G(dev))
11025 dev_priv->display.get_display_clock_speed =
11026 i915_get_display_clock_speed;
257a7ffc 11027 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
11028 dev_priv->display.get_display_clock_speed =
11029 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
11030 else if (IS_PINEVIEW(dev))
11031 dev_priv->display.get_display_clock_speed =
11032 pnv_get_display_clock_speed;
e70236a8
JB
11033 else if (IS_I915GM(dev))
11034 dev_priv->display.get_display_clock_speed =
11035 i915gm_get_display_clock_speed;
11036 else if (IS_I865G(dev))
11037 dev_priv->display.get_display_clock_speed =
11038 i865_get_display_clock_speed;
f0f8a9ce 11039 else if (IS_I85X(dev))
e70236a8
JB
11040 dev_priv->display.get_display_clock_speed =
11041 i855_get_display_clock_speed;
11042 else /* 852, 830 */
11043 dev_priv->display.get_display_clock_speed =
11044 i830_get_display_clock_speed;
11045
7f8a8569 11046 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 11047 if (IS_GEN5(dev)) {
674cf967 11048 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 11049 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 11050 } else if (IS_GEN6(dev)) {
674cf967 11051 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 11052 dev_priv->display.write_eld = ironlake_write_eld;
9a952a0d
PZ
11053 dev_priv->display.modeset_global_resources =
11054 snb_modeset_global_resources;
357555c0
JB
11055 } else if (IS_IVYBRIDGE(dev)) {
11056 /* FIXME: detect B0+ stepping and use auto training */
11057 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 11058 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
11059 dev_priv->display.modeset_global_resources =
11060 ivb_modeset_global_resources;
4e0bbc31 11061 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 11062 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 11063 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
11064 dev_priv->display.modeset_global_resources =
11065 haswell_modeset_global_resources;
a0e63c22 11066 }
6067aaea 11067 } else if (IS_G4X(dev)) {
e0dac65e 11068 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
11069 } else if (IS_VALLEYVIEW(dev)) {
11070 dev_priv->display.modeset_global_resources =
11071 valleyview_modeset_global_resources;
9ca2fe73 11072 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 11073 }
8c9f3aaf
JB
11074
11075 /* Default just returns -ENODEV to indicate unsupported */
11076 dev_priv->display.queue_flip = intel_default_queue_flip;
11077
11078 switch (INTEL_INFO(dev)->gen) {
11079 case 2:
11080 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11081 break;
11082
11083 case 3:
11084 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11085 break;
11086
11087 case 4:
11088 case 5:
11089 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11090 break;
11091
11092 case 6:
11093 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11094 break;
7c9017e5 11095 case 7:
4e0bbc31 11096 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
11097 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11098 break;
8c9f3aaf 11099 }
7bd688cd
JN
11100
11101 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
11102}
11103
b690e96c
JB
11104/*
11105 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11106 * resume, or other times. This quirk makes sure that's the case for
11107 * affected systems.
11108 */
0206e353 11109static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
11110{
11111 struct drm_i915_private *dev_priv = dev->dev_private;
11112
11113 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 11114 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
11115}
11116
435793df
KP
11117/*
11118 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11119 */
11120static void quirk_ssc_force_disable(struct drm_device *dev)
11121{
11122 struct drm_i915_private *dev_priv = dev->dev_private;
11123 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 11124 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
11125}
11126
4dca20ef 11127/*
5a15ab5b
CE
11128 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11129 * brightness value
4dca20ef
CE
11130 */
11131static void quirk_invert_brightness(struct drm_device *dev)
11132{
11133 struct drm_i915_private *dev_priv = dev->dev_private;
11134 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 11135 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
11136}
11137
b690e96c
JB
11138struct intel_quirk {
11139 int device;
11140 int subsystem_vendor;
11141 int subsystem_device;
11142 void (*hook)(struct drm_device *dev);
11143};
11144
5f85f176
EE
11145/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11146struct intel_dmi_quirk {
11147 void (*hook)(struct drm_device *dev);
11148 const struct dmi_system_id (*dmi_id_list)[];
11149};
11150
11151static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11152{
11153 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11154 return 1;
11155}
11156
11157static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11158 {
11159 .dmi_id_list = &(const struct dmi_system_id[]) {
11160 {
11161 .callback = intel_dmi_reverse_brightness,
11162 .ident = "NCR Corporation",
11163 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11164 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11165 },
11166 },
11167 { } /* terminating entry */
11168 },
11169 .hook = quirk_invert_brightness,
11170 },
11171};
11172
c43b5634 11173static struct intel_quirk intel_quirks[] = {
b690e96c 11174 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 11175 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 11176
b690e96c
JB
11177 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11178 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11179
b690e96c
JB
11180 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11181 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11182
a4945f95 11183 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 11184 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
11185
11186 /* Lenovo U160 cannot use SSC on LVDS */
11187 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
11188
11189 /* Sony Vaio Y cannot use SSC on LVDS */
11190 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 11191
be505f64
AH
11192 /* Acer Aspire 5734Z must invert backlight brightness */
11193 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11194
11195 /* Acer/eMachines G725 */
11196 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11197
11198 /* Acer/eMachines e725 */
11199 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11200
11201 /* Acer/Packard Bell NCL20 */
11202 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11203
11204 /* Acer Aspire 4736Z */
11205 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
11206
11207 /* Acer Aspire 5336 */
11208 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
11209};
11210
11211static void intel_init_quirks(struct drm_device *dev)
11212{
11213 struct pci_dev *d = dev->pdev;
11214 int i;
11215
11216 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11217 struct intel_quirk *q = &intel_quirks[i];
11218
11219 if (d->device == q->device &&
11220 (d->subsystem_vendor == q->subsystem_vendor ||
11221 q->subsystem_vendor == PCI_ANY_ID) &&
11222 (d->subsystem_device == q->subsystem_device ||
11223 q->subsystem_device == PCI_ANY_ID))
11224 q->hook(dev);
11225 }
5f85f176
EE
11226 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11227 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11228 intel_dmi_quirks[i].hook(dev);
11229 }
b690e96c
JB
11230}
11231
9cce37f4
JB
11232/* Disable the VGA plane that we never use */
11233static void i915_disable_vga(struct drm_device *dev)
11234{
11235 struct drm_i915_private *dev_priv = dev->dev_private;
11236 u8 sr1;
766aa1c4 11237 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 11238
2b37c616 11239 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 11240 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 11241 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
11242 sr1 = inb(VGA_SR_DATA);
11243 outb(sr1 | 1<<5, VGA_SR_DATA);
11244 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11245 udelay(300);
11246
11247 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11248 POSTING_READ(vga_reg);
11249}
11250
f817586c
DV
11251void intel_modeset_init_hw(struct drm_device *dev)
11252{
a8f78b58
ED
11253 intel_prepare_ddi(dev);
11254
f817586c
DV
11255 intel_init_clock_gating(dev);
11256
5382f5f3 11257 intel_reset_dpio(dev);
40e9cf64 11258
8090c6b9 11259 intel_enable_gt_powersave(dev);
f817586c
DV
11260}
11261
7d708ee4
ID
11262void intel_modeset_suspend_hw(struct drm_device *dev)
11263{
11264 intel_suspend_hw(dev);
11265}
11266
79e53945
JB
11267void intel_modeset_init(struct drm_device *dev)
11268{
652c393a 11269 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 11270 int sprite, ret;
8cc87b75 11271 enum pipe pipe;
46f297fb 11272 struct intel_crtc *crtc;
79e53945
JB
11273
11274 drm_mode_config_init(dev);
11275
11276 dev->mode_config.min_width = 0;
11277 dev->mode_config.min_height = 0;
11278
019d96cb
DA
11279 dev->mode_config.preferred_depth = 24;
11280 dev->mode_config.prefer_shadow = 1;
11281
e6ecefaa 11282 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 11283
b690e96c
JB
11284 intel_init_quirks(dev);
11285
1fa61106
ED
11286 intel_init_pm(dev);
11287
e3c74757
BW
11288 if (INTEL_INFO(dev)->num_pipes == 0)
11289 return;
11290
e70236a8
JB
11291 intel_init_display(dev);
11292
a6c45cf0
CW
11293 if (IS_GEN2(dev)) {
11294 dev->mode_config.max_width = 2048;
11295 dev->mode_config.max_height = 2048;
11296 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11297 dev->mode_config.max_width = 4096;
11298 dev->mode_config.max_height = 4096;
79e53945 11299 } else {
a6c45cf0
CW
11300 dev->mode_config.max_width = 8192;
11301 dev->mode_config.max_height = 8192;
79e53945 11302 }
068be561
DL
11303
11304 if (IS_GEN2(dev)) {
11305 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11306 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11307 } else {
11308 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11309 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11310 }
11311
5d4545ae 11312 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11313
28c97730 11314 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11315 INTEL_INFO(dev)->num_pipes,
11316 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11317
8cc87b75
DL
11318 for_each_pipe(pipe) {
11319 intel_crtc_init(dev, pipe);
1fe47785
DL
11320 for_each_sprite(pipe, sprite) {
11321 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 11322 if (ret)
06da8da2 11323 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 11324 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 11325 }
79e53945
JB
11326 }
11327
f42bb70d 11328 intel_init_dpio(dev);
5382f5f3 11329 intel_reset_dpio(dev);
f42bb70d 11330
79f689aa 11331 intel_cpu_pll_init(dev);
e72f9fbf 11332 intel_shared_dpll_init(dev);
ee7b9f93 11333
9cce37f4
JB
11334 /* Just disable it once at startup */
11335 i915_disable_vga(dev);
79e53945 11336 intel_setup_outputs(dev);
11be49eb
CW
11337
11338 /* Just in case the BIOS is doing something questionable. */
11339 intel_disable_fbc(dev);
fa9fa083 11340
8b687df4 11341 mutex_lock(&dev->mode_config.mutex);
fa9fa083 11342 intel_modeset_setup_hw_state(dev, false);
8b687df4 11343 mutex_unlock(&dev->mode_config.mutex);
46f297fb
JB
11344
11345 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11346 base.head) {
11347 if (!crtc->active)
11348 continue;
11349
46f297fb 11350 /*
46f297fb
JB
11351 * Note that reserving the BIOS fb up front prevents us
11352 * from stuffing other stolen allocations like the ring
11353 * on top. This prevents some ugliness at boot time, and
11354 * can even allow for smooth boot transitions if the BIOS
11355 * fb is large enough for the active pipe configuration.
11356 */
11357 if (dev_priv->display.get_plane_config) {
11358 dev_priv->display.get_plane_config(crtc,
11359 &crtc->plane_config);
11360 /*
11361 * If the fb is shared between multiple heads, we'll
11362 * just get the first one.
11363 */
484b41dd 11364 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 11365 }
46f297fb 11366 }
2c7111db
CW
11367}
11368
24929352
DV
11369static void
11370intel_connector_break_all_links(struct intel_connector *connector)
11371{
11372 connector->base.dpms = DRM_MODE_DPMS_OFF;
11373 connector->base.encoder = NULL;
11374 connector->encoder->connectors_active = false;
11375 connector->encoder->base.crtc = NULL;
11376}
11377
7fad798e
DV
11378static void intel_enable_pipe_a(struct drm_device *dev)
11379{
11380 struct intel_connector *connector;
11381 struct drm_connector *crt = NULL;
11382 struct intel_load_detect_pipe load_detect_temp;
11383
11384 /* We can't just switch on the pipe A, we need to set things up with a
11385 * proper mode and output configuration. As a gross hack, enable pipe A
11386 * by enabling the load detect pipe once. */
11387 list_for_each_entry(connector,
11388 &dev->mode_config.connector_list,
11389 base.head) {
11390 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11391 crt = &connector->base;
11392 break;
11393 }
11394 }
11395
11396 if (!crt)
11397 return;
11398
11399 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11400 intel_release_load_detect_pipe(crt, &load_detect_temp);
11401
652c393a 11402
7fad798e
DV
11403}
11404
fa555837
DV
11405static bool
11406intel_check_plane_mapping(struct intel_crtc *crtc)
11407{
7eb552ae
BW
11408 struct drm_device *dev = crtc->base.dev;
11409 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11410 u32 reg, val;
11411
7eb552ae 11412 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11413 return true;
11414
11415 reg = DSPCNTR(!crtc->plane);
11416 val = I915_READ(reg);
11417
11418 if ((val & DISPLAY_PLANE_ENABLE) &&
11419 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11420 return false;
11421
11422 return true;
11423}
11424
24929352
DV
11425static void intel_sanitize_crtc(struct intel_crtc *crtc)
11426{
11427 struct drm_device *dev = crtc->base.dev;
11428 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11429 u32 reg;
24929352 11430
24929352 11431 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11432 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11433 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11434
11435 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11436 * disable the crtc (and hence change the state) if it is wrong. Note
11437 * that gen4+ has a fixed plane -> pipe mapping. */
11438 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11439 struct intel_connector *connector;
11440 bool plane;
11441
24929352
DV
11442 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11443 crtc->base.base.id);
11444
11445 /* Pipe has the wrong plane attached and the plane is active.
11446 * Temporarily change the plane mapping and disable everything
11447 * ... */
11448 plane = crtc->plane;
11449 crtc->plane = !plane;
11450 dev_priv->display.crtc_disable(&crtc->base);
11451 crtc->plane = plane;
11452
11453 /* ... and break all links. */
11454 list_for_each_entry(connector, &dev->mode_config.connector_list,
11455 base.head) {
11456 if (connector->encoder->base.crtc != &crtc->base)
11457 continue;
11458
11459 intel_connector_break_all_links(connector);
11460 }
11461
11462 WARN_ON(crtc->active);
11463 crtc->base.enabled = false;
11464 }
24929352 11465
7fad798e
DV
11466 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11467 crtc->pipe == PIPE_A && !crtc->active) {
11468 /* BIOS forgot to enable pipe A, this mostly happens after
11469 * resume. Force-enable the pipe to fix this, the update_dpms
11470 * call below we restore the pipe to the right state, but leave
11471 * the required bits on. */
11472 intel_enable_pipe_a(dev);
11473 }
11474
24929352
DV
11475 /* Adjust the state of the output pipe according to whether we
11476 * have active connectors/encoders. */
11477 intel_crtc_update_dpms(&crtc->base);
11478
11479 if (crtc->active != crtc->base.enabled) {
11480 struct intel_encoder *encoder;
11481
11482 /* This can happen either due to bugs in the get_hw_state
11483 * functions or because the pipe is force-enabled due to the
11484 * pipe A quirk. */
11485 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11486 crtc->base.base.id,
11487 crtc->base.enabled ? "enabled" : "disabled",
11488 crtc->active ? "enabled" : "disabled");
11489
11490 crtc->base.enabled = crtc->active;
11491
11492 /* Because we only establish the connector -> encoder ->
11493 * crtc links if something is active, this means the
11494 * crtc is now deactivated. Break the links. connector
11495 * -> encoder links are only establish when things are
11496 * actually up, hence no need to break them. */
11497 WARN_ON(crtc->active);
11498
11499 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11500 WARN_ON(encoder->connectors_active);
11501 encoder->base.crtc = NULL;
11502 }
11503 }
4cc31489
DV
11504 if (crtc->active) {
11505 /*
11506 * We start out with underrun reporting disabled to avoid races.
11507 * For correct bookkeeping mark this on active crtcs.
11508 *
11509 * No protection against concurrent access is required - at
11510 * worst a fifo underrun happens which also sets this to false.
11511 */
11512 crtc->cpu_fifo_underrun_disabled = true;
11513 crtc->pch_fifo_underrun_disabled = true;
11514 }
24929352
DV
11515}
11516
11517static void intel_sanitize_encoder(struct intel_encoder *encoder)
11518{
11519 struct intel_connector *connector;
11520 struct drm_device *dev = encoder->base.dev;
11521
11522 /* We need to check both for a crtc link (meaning that the
11523 * encoder is active and trying to read from a pipe) and the
11524 * pipe itself being active. */
11525 bool has_active_crtc = encoder->base.crtc &&
11526 to_intel_crtc(encoder->base.crtc)->active;
11527
11528 if (encoder->connectors_active && !has_active_crtc) {
11529 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11530 encoder->base.base.id,
11531 drm_get_encoder_name(&encoder->base));
11532
11533 /* Connector is active, but has no active pipe. This is
11534 * fallout from our resume register restoring. Disable
11535 * the encoder manually again. */
11536 if (encoder->base.crtc) {
11537 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11538 encoder->base.base.id,
11539 drm_get_encoder_name(&encoder->base));
11540 encoder->disable(encoder);
11541 }
11542
11543 /* Inconsistent output/port/pipe state happens presumably due to
11544 * a bug in one of the get_hw_state functions. Or someplace else
11545 * in our code, like the register restore mess on resume. Clamp
11546 * things to off as a safer default. */
11547 list_for_each_entry(connector,
11548 &dev->mode_config.connector_list,
11549 base.head) {
11550 if (connector->encoder != encoder)
11551 continue;
11552
11553 intel_connector_break_all_links(connector);
11554 }
11555 }
11556 /* Enabled encoders without active connectors will be fixed in
11557 * the crtc fixup. */
11558}
11559
04098753 11560void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
11561{
11562 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11563 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11564
04098753
ID
11565 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11566 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11567 i915_disable_vga(dev);
11568 }
11569}
11570
11571void i915_redisable_vga(struct drm_device *dev)
11572{
11573 struct drm_i915_private *dev_priv = dev->dev_private;
11574
8dc8a27c
PZ
11575 /* This function can be called both from intel_modeset_setup_hw_state or
11576 * at a very early point in our resume sequence, where the power well
11577 * structures are not yet restored. Since this function is at a very
11578 * paranoid "someone might have enabled VGA while we were not looking"
11579 * level, just check if the power well is enabled instead of trying to
11580 * follow the "don't touch the power well if we don't need it" policy
11581 * the rest of the driver uses. */
04098753 11582 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
11583 return;
11584
04098753 11585 i915_redisable_vga_power_on(dev);
0fde901f
KM
11586}
11587
98ec7739
VS
11588static bool primary_get_hw_state(struct intel_crtc *crtc)
11589{
11590 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11591
11592 if (!crtc->active)
11593 return false;
11594
11595 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11596}
11597
30e984df 11598static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11599{
11600 struct drm_i915_private *dev_priv = dev->dev_private;
11601 enum pipe pipe;
24929352
DV
11602 struct intel_crtc *crtc;
11603 struct intel_encoder *encoder;
11604 struct intel_connector *connector;
5358901f 11605 int i;
24929352 11606
0e8ffe1b
DV
11607 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11608 base.head) {
88adfff1 11609 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11610
9953599b
DV
11611 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11612
0e8ffe1b
DV
11613 crtc->active = dev_priv->display.get_pipe_config(crtc,
11614 &crtc->config);
24929352
DV
11615
11616 crtc->base.enabled = crtc->active;
98ec7739 11617 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
11618
11619 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11620 crtc->base.base.id,
11621 crtc->active ? "enabled" : "disabled");
11622 }
11623
5358901f 11624 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11625 if (HAS_DDI(dev))
6441ab5f
PZ
11626 intel_ddi_setup_hw_pll_state(dev);
11627
5358901f
DV
11628 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11629 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11630
11631 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11632 pll->active = 0;
11633 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11634 base.head) {
11635 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11636 pll->active++;
11637 }
11638 pll->refcount = pll->active;
11639
35c95375
DV
11640 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11641 pll->name, pll->refcount, pll->on);
5358901f
DV
11642 }
11643
24929352
DV
11644 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11645 base.head) {
11646 pipe = 0;
11647
11648 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11649 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11650 encoder->base.crtc = &crtc->base;
1d37b689 11651 encoder->get_config(encoder, &crtc->config);
24929352
DV
11652 } else {
11653 encoder->base.crtc = NULL;
11654 }
11655
11656 encoder->connectors_active = false;
6f2bcceb 11657 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11658 encoder->base.base.id,
11659 drm_get_encoder_name(&encoder->base),
11660 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11661 pipe_name(pipe));
24929352
DV
11662 }
11663
11664 list_for_each_entry(connector, &dev->mode_config.connector_list,
11665 base.head) {
11666 if (connector->get_hw_state(connector)) {
11667 connector->base.dpms = DRM_MODE_DPMS_ON;
11668 connector->encoder->connectors_active = true;
11669 connector->base.encoder = &connector->encoder->base;
11670 } else {
11671 connector->base.dpms = DRM_MODE_DPMS_OFF;
11672 connector->base.encoder = NULL;
11673 }
11674 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11675 connector->base.base.id,
11676 drm_get_connector_name(&connector->base),
11677 connector->base.encoder ? "enabled" : "disabled");
11678 }
30e984df
DV
11679}
11680
11681/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11682 * and i915 state tracking structures. */
11683void intel_modeset_setup_hw_state(struct drm_device *dev,
11684 bool force_restore)
11685{
11686 struct drm_i915_private *dev_priv = dev->dev_private;
11687 enum pipe pipe;
30e984df
DV
11688 struct intel_crtc *crtc;
11689 struct intel_encoder *encoder;
35c95375 11690 int i;
30e984df
DV
11691
11692 intel_modeset_readout_hw_state(dev);
24929352 11693
babea61d
JB
11694 /*
11695 * Now that we have the config, copy it to each CRTC struct
11696 * Note that this could go away if we move to using crtc_config
11697 * checking everywhere.
11698 */
11699 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11700 base.head) {
d330a953 11701 if (crtc->active && i915.fastboot) {
f6a83288 11702 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
11703 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11704 crtc->base.base.id);
11705 drm_mode_debug_printmodeline(&crtc->base.mode);
11706 }
11707 }
11708
24929352
DV
11709 /* HW state is read out, now we need to sanitize this mess. */
11710 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11711 base.head) {
11712 intel_sanitize_encoder(encoder);
11713 }
11714
11715 for_each_pipe(pipe) {
11716 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11717 intel_sanitize_crtc(crtc);
c0b03411 11718 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11719 }
9a935856 11720
35c95375
DV
11721 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11722 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11723
11724 if (!pll->on || pll->active)
11725 continue;
11726
11727 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11728
11729 pll->disable(dev_priv, pll);
11730 pll->on = false;
11731 }
11732
96f90c54 11733 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
11734 ilk_wm_get_hw_state(dev);
11735
45e2b5f6 11736 if (force_restore) {
7d0bc1ea
VS
11737 i915_redisable_vga(dev);
11738
f30da187
DV
11739 /*
11740 * We need to use raw interfaces for restoring state to avoid
11741 * checking (bogus) intermediate states.
11742 */
45e2b5f6 11743 for_each_pipe(pipe) {
b5644d05
JB
11744 struct drm_crtc *crtc =
11745 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
11746
11747 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
f4510a27 11748 crtc->primary->fb);
45e2b5f6
DV
11749 }
11750 } else {
11751 intel_modeset_update_staged_output_state(dev);
11752 }
8af6cf88
DV
11753
11754 intel_modeset_check_state(dev);
2c7111db
CW
11755}
11756
11757void intel_modeset_gem_init(struct drm_device *dev)
11758{
484b41dd
JB
11759 struct drm_crtc *c;
11760 struct intel_framebuffer *fb;
11761
ae48434c
ID
11762 mutex_lock(&dev->struct_mutex);
11763 intel_init_gt_powersave(dev);
11764 mutex_unlock(&dev->struct_mutex);
11765
1833b134 11766 intel_modeset_init_hw(dev);
02e792fb
DV
11767
11768 intel_setup_overlay(dev);
484b41dd
JB
11769
11770 /*
11771 * Make sure any fbs we allocated at startup are properly
11772 * pinned & fenced. When we do the allocation it's too early
11773 * for this.
11774 */
11775 mutex_lock(&dev->struct_mutex);
11776 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
66e514c1 11777 if (!c->primary->fb)
484b41dd
JB
11778 continue;
11779
66e514c1 11780 fb = to_intel_framebuffer(c->primary->fb);
484b41dd
JB
11781 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11782 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11783 to_intel_crtc(c)->pipe);
66e514c1
DA
11784 drm_framebuffer_unreference(c->primary->fb);
11785 c->primary->fb = NULL;
484b41dd
JB
11786 }
11787 }
11788 mutex_unlock(&dev->struct_mutex);
79e53945
JB
11789}
11790
4932e2c3
ID
11791void intel_connector_unregister(struct intel_connector *intel_connector)
11792{
11793 struct drm_connector *connector = &intel_connector->base;
11794
11795 intel_panel_destroy_backlight(connector);
11796 drm_sysfs_connector_remove(connector);
11797}
11798
79e53945
JB
11799void intel_modeset_cleanup(struct drm_device *dev)
11800{
652c393a
JB
11801 struct drm_i915_private *dev_priv = dev->dev_private;
11802 struct drm_crtc *crtc;
d9255d57 11803 struct drm_connector *connector;
652c393a 11804
fd0c0642
DV
11805 /*
11806 * Interrupts and polling as the first thing to avoid creating havoc.
11807 * Too much stuff here (turning of rps, connectors, ...) would
11808 * experience fancy races otherwise.
11809 */
11810 drm_irq_uninstall(dev);
11811 cancel_work_sync(&dev_priv->hotplug_work);
11812 /*
11813 * Due to the hpd irq storm handling the hotplug work can re-arm the
11814 * poll handlers. Hence disable polling after hpd handling is shut down.
11815 */
f87ea761 11816 drm_kms_helper_poll_fini(dev);
fd0c0642 11817
652c393a
JB
11818 mutex_lock(&dev->struct_mutex);
11819
723bfd70
JB
11820 intel_unregister_dsm_handler();
11821
652c393a
JB
11822 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11823 /* Skip inactive CRTCs */
f4510a27 11824 if (!crtc->primary->fb)
652c393a
JB
11825 continue;
11826
3dec0095 11827 intel_increase_pllclock(crtc);
652c393a
JB
11828 }
11829
973d04f9 11830 intel_disable_fbc(dev);
e70236a8 11831
8090c6b9 11832 intel_disable_gt_powersave(dev);
0cdab21f 11833
930ebb46
DV
11834 ironlake_teardown_rc6(dev);
11835
69341a5e
KH
11836 mutex_unlock(&dev->struct_mutex);
11837
1630fe75
CW
11838 /* flush any delayed tasks or pending work */
11839 flush_scheduled_work();
11840
db31af1d
JN
11841 /* destroy the backlight and sysfs files before encoders/connectors */
11842 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
11843 struct intel_connector *intel_connector;
11844
11845 intel_connector = to_intel_connector(connector);
11846 intel_connector->unregister(intel_connector);
db31af1d 11847 }
d9255d57 11848
79e53945 11849 drm_mode_config_cleanup(dev);
4d7bb011
DV
11850
11851 intel_cleanup_overlay(dev);
ae48434c
ID
11852
11853 mutex_lock(&dev->struct_mutex);
11854 intel_cleanup_gt_powersave(dev);
11855 mutex_unlock(&dev->struct_mutex);
79e53945
JB
11856}
11857
f1c79df3
ZW
11858/*
11859 * Return which encoder is currently attached for connector.
11860 */
df0e9248 11861struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 11862{
df0e9248
CW
11863 return &intel_attached_encoder(connector)->base;
11864}
f1c79df3 11865
df0e9248
CW
11866void intel_connector_attach_encoder(struct intel_connector *connector,
11867 struct intel_encoder *encoder)
11868{
11869 connector->encoder = encoder;
11870 drm_mode_connector_attach_encoder(&connector->base,
11871 &encoder->base);
79e53945 11872}
28d52043
DA
11873
11874/*
11875 * set vga decode state - true == enable VGA decode
11876 */
11877int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11878{
11879 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 11880 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
11881 u16 gmch_ctrl;
11882
75fa041d
CW
11883 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11884 DRM_ERROR("failed to read control word\n");
11885 return -EIO;
11886 }
11887
c0cc8a55
CW
11888 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11889 return 0;
11890
28d52043
DA
11891 if (state)
11892 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11893 else
11894 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
11895
11896 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11897 DRM_ERROR("failed to write control word\n");
11898 return -EIO;
11899 }
11900
28d52043
DA
11901 return 0;
11902}
c4a1d9e4 11903
c4a1d9e4 11904struct intel_display_error_state {
ff57f1b0
PZ
11905
11906 u32 power_well_driver;
11907
63b66e5b
CW
11908 int num_transcoders;
11909
c4a1d9e4
CW
11910 struct intel_cursor_error_state {
11911 u32 control;
11912 u32 position;
11913 u32 base;
11914 u32 size;
52331309 11915 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
11916
11917 struct intel_pipe_error_state {
ddf9c536 11918 bool power_domain_on;
c4a1d9e4 11919 u32 source;
f301b1e1 11920 u32 stat;
52331309 11921 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
11922
11923 struct intel_plane_error_state {
11924 u32 control;
11925 u32 stride;
11926 u32 size;
11927 u32 pos;
11928 u32 addr;
11929 u32 surface;
11930 u32 tile_offset;
52331309 11931 } plane[I915_MAX_PIPES];
63b66e5b
CW
11932
11933 struct intel_transcoder_error_state {
ddf9c536 11934 bool power_domain_on;
63b66e5b
CW
11935 enum transcoder cpu_transcoder;
11936
11937 u32 conf;
11938
11939 u32 htotal;
11940 u32 hblank;
11941 u32 hsync;
11942 u32 vtotal;
11943 u32 vblank;
11944 u32 vsync;
11945 } transcoder[4];
c4a1d9e4
CW
11946};
11947
11948struct intel_display_error_state *
11949intel_display_capture_error_state(struct drm_device *dev)
11950{
fbee40df 11951 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 11952 struct intel_display_error_state *error;
63b66e5b
CW
11953 int transcoders[] = {
11954 TRANSCODER_A,
11955 TRANSCODER_B,
11956 TRANSCODER_C,
11957 TRANSCODER_EDP,
11958 };
c4a1d9e4
CW
11959 int i;
11960
63b66e5b
CW
11961 if (INTEL_INFO(dev)->num_pipes == 0)
11962 return NULL;
11963
9d1cb914 11964 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
11965 if (error == NULL)
11966 return NULL;
11967
190be112 11968 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
11969 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11970
52331309 11971 for_each_pipe(i) {
ddf9c536 11972 error->pipe[i].power_domain_on =
da7e29bd
ID
11973 intel_display_power_enabled_sw(dev_priv,
11974 POWER_DOMAIN_PIPE(i));
ddf9c536 11975 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
11976 continue;
11977
a18c4c3d
PZ
11978 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11979 error->cursor[i].control = I915_READ(CURCNTR(i));
11980 error->cursor[i].position = I915_READ(CURPOS(i));
11981 error->cursor[i].base = I915_READ(CURBASE(i));
11982 } else {
11983 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11984 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11985 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11986 }
c4a1d9e4
CW
11987
11988 error->plane[i].control = I915_READ(DSPCNTR(i));
11989 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 11990 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 11991 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
11992 error->plane[i].pos = I915_READ(DSPPOS(i));
11993 }
ca291363
PZ
11994 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11995 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
11996 if (INTEL_INFO(dev)->gen >= 4) {
11997 error->plane[i].surface = I915_READ(DSPSURF(i));
11998 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11999 }
12000
c4a1d9e4 12001 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1
ID
12002
12003 if (!HAS_PCH_SPLIT(dev))
12004 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
12005 }
12006
12007 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12008 if (HAS_DDI(dev_priv->dev))
12009 error->num_transcoders++; /* Account for eDP. */
12010
12011 for (i = 0; i < error->num_transcoders; i++) {
12012 enum transcoder cpu_transcoder = transcoders[i];
12013
ddf9c536 12014 error->transcoder[i].power_domain_on =
da7e29bd 12015 intel_display_power_enabled_sw(dev_priv,
38cc1daf 12016 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 12017 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
12018 continue;
12019
63b66e5b
CW
12020 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12021
12022 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12023 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12024 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12025 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12026 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12027 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12028 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
12029 }
12030
12031 return error;
12032}
12033
edc3d884
MK
12034#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12035
c4a1d9e4 12036void
edc3d884 12037intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
12038 struct drm_device *dev,
12039 struct intel_display_error_state *error)
12040{
12041 int i;
12042
63b66e5b
CW
12043 if (!error)
12044 return;
12045
edc3d884 12046 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 12047 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 12048 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 12049 error->power_well_driver);
52331309 12050 for_each_pipe(i) {
edc3d884 12051 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
12052 err_printf(m, " Power: %s\n",
12053 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 12054 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 12055 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
12056
12057 err_printf(m, "Plane [%d]:\n", i);
12058 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12059 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 12060 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
12061 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12062 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 12063 }
4b71a570 12064 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 12065 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 12066 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
12067 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12068 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
12069 }
12070
edc3d884
MK
12071 err_printf(m, "Cursor [%d]:\n", i);
12072 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12073 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12074 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 12075 }
63b66e5b
CW
12076
12077 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 12078 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 12079 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
12080 err_printf(m, " Power: %s\n",
12081 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
12082 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12083 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12084 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12085 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12086 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12087 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12088 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12089 }
c4a1d9e4 12090}
This page took 2.703736 seconds and 5 git commands to generate.