drm/i915/chv: Add DPIO offset for Cherryview. v3
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
3dec0095 44static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 45static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 46
f1f644dc
JB
47static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
18442d08
VS
49static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
f1f644dc 51
e7457a9a
DL
52static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
54static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
e7457a9a 58
79e53945 59typedef struct {
0206e353 60 int min, max;
79e53945
JB
61} intel_range_t;
62
63typedef struct {
0206e353
AJ
64 int dot_limit;
65 int p2_slow, p2_fast;
79e53945
JB
66} intel_p2_t;
67
d4906093
ML
68typedef struct intel_limit intel_limit_t;
69struct intel_limit {
0206e353
AJ
70 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
d4906093 72};
79e53945 73
d2acd215
DV
74int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
021357ac
CW
84static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
8b99e68c
CW
87 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
021357ac
CW
92}
93
5d536e28 94static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 95 .dot = { .min = 25000, .max = 350000 },
9c333719 96 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 97 .n = { .min = 2, .max = 16 },
0206e353
AJ
98 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
105};
106
5d536e28
DV
107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
9c333719 109 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 110 .n = { .min = 2, .max = 16 },
5d536e28
DV
111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
e4b36699 120static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 121 .dot = { .min = 25000, .max = 350000 },
9c333719 122 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 123 .n = { .min = 2, .max = 16 },
0206e353
AJ
124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
e4b36699 131};
273e27ca 132
e4b36699 133static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
157};
158
273e27ca 159
e4b36699 160static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
044c7c41 172 },
e4b36699
KP
173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
044c7c41 199 },
e4b36699
KP
200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
044c7c41 213 },
e4b36699
KP
214};
215
f2b115e6 216static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 219 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
273e27ca 222 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
229};
230
f2b115e6 231static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
242};
243
273e27ca
EA
244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
b91ad0ec 249static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
260};
261
b91ad0ec 262static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
286};
287
273e27ca 288/* LVDS 100mhz refclk limits. */
b91ad0ec 289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
0206e353 297 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
0206e353 310 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
313};
314
dc730512 315static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 323 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 324 .n = { .min = 1, .max = 7 },
a0c4da24
JB
325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
b99ab663 327 .p1 = { .min = 2, .max = 3 },
5fdc9c49 328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
329};
330
6b4bf1c4
VS
331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
fb03ac01
VS
337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
339}
340
e0638cdf
PZ
341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
1b894b59
CW
356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
2c07245f 358{
b91ad0ec 359 struct drm_device *dev = crtc->dev;
2c07245f 360 const intel_limit_t *limit;
b91ad0ec
ZW
361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 363 if (intel_is_dual_link_lvds(dev)) {
1b894b59 364 if (refclk == 100000)
b91ad0ec
ZW
365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
1b894b59 369 if (refclk == 100000)
b91ad0ec
ZW
370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
c6bb3538 374 } else
b91ad0ec 375 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
376
377 return limit;
378}
379
044c7c41
ML
380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
044c7c41
ML
383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 386 if (intel_is_dual_link_lvds(dev))
e4b36699 387 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 388 else
e4b36699 389 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 392 limit = &intel_limits_g4x_hdmi;
044c7c41 393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 394 limit = &intel_limits_g4x_sdvo;
044c7c41 395 } else /* The option is for other outputs */
e4b36699 396 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
397
398 return limit;
399}
400
1b894b59 401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
bad720ff 406 if (HAS_PCH_SPLIT(dev))
1b894b59 407 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 408 else if (IS_G4X(dev)) {
044c7c41 409 limit = intel_g4x_limit(crtc);
f2b115e6 410 } else if (IS_PINEVIEW(dev)) {
2177832f 411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 412 limit = &intel_limits_pineview_lvds;
2177832f 413 else
f2b115e6 414 limit = &intel_limits_pineview_sdvo;
a0c4da24 415 } else if (IS_VALLEYVIEW(dev)) {
dc730512 416 limit = &intel_limits_vlv;
a6c45cf0
CW
417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 424 limit = &intel_limits_i8xx_lvds;
5d536e28 425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 426 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
427 else
428 limit = &intel_limits_i8xx_dac;
79e53945
JB
429 }
430 return limit;
431}
432
f2b115e6
AJ
433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 435{
2177832f
SL
436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
fb03ac01
VS
440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
442}
443
7429e9d4
DV
444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
ac58c3f0 449static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 450{
7429e9d4 451 clock->m = i9xx_dpll_compute_m(clock);
79e53945 452 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
fb03ac01
VS
455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
457}
458
7c04d1d9 459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
1b894b59
CW
465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
79e53945 468{
f01b7962
VS
469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
79e53945 471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 472 INTELPllInvalid("p1 out of range\n");
79e53945 473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 474 INTELPllInvalid("m2 out of range\n");
79e53945 475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 476 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
79e53945 489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 490 INTELPllInvalid("vco out of range\n");
79e53945
JB
491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 495 INTELPllInvalid("dot out of range\n");
79e53945
JB
496
497 return true;
498}
499
d4906093 500static bool
ee9300bb 501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
79e53945
JB
504{
505 struct drm_device *dev = crtc->dev;
79e53945 506 intel_clock_t clock;
79e53945
JB
507 int err = target;
508
a210b028 509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 510 /*
a210b028
DV
511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
79e53945 514 */
1974cad0 515 if (intel_is_dual_link_lvds(dev))
79e53945
JB
516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
0206e353 526 memset(best_clock, 0, sizeof(*best_clock));
79e53945 527
42158660
ZY
528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 532 if (clock.m2 >= clock.m1)
42158660
ZY
533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
538 int this_err;
539
ac58c3f0
DV
540 i9xx_clock(refclk, &clock);
541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
543 continue;
544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
561static bool
ee9300bb
DV
562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
79e53945
JB
565{
566 struct drm_device *dev = crtc->dev;
79e53945 567 intel_clock_t clock;
79e53945
JB
568 int err = target;
569
a210b028 570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 571 /*
a210b028
DV
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
79e53945 575 */
1974cad0 576 if (intel_is_dual_link_lvds(dev))
79e53945
JB
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
0206e353 587 memset(best_clock, 0, sizeof(*best_clock));
79e53945 588
42158660
ZY
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
597 int this_err;
598
ac58c3f0 599 pineview_clock(refclk, &clock);
1b894b59
CW
600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
79e53945 602 continue;
cec2f356
SP
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
79e53945
JB
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
d4906093 620static bool
ee9300bb
DV
621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
d4906093
ML
624{
625 struct drm_device *dev = crtc->dev;
d4906093
ML
626 intel_clock_t clock;
627 int max_n;
628 bool found;
6ba770dc
AJ
629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 634 if (intel_is_dual_link_lvds(dev))
d4906093
ML
635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
f77f13e2 647 /* based on hardware requirement, prefer smaller n to precision */
d4906093 648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 649 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
ac58c3f0 658 i9xx_clock(refclk, &clock);
1b894b59
CW
659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
d4906093 661 continue;
1b894b59
CW
662
663 this_err = abs(clock.dot - target);
d4906093
ML
664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
2c07245f
ZW
674 return found;
675}
676
a0c4da24 677static bool
ee9300bb
DV
678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
a0c4da24 681{
f01b7962 682 struct drm_device *dev = crtc->dev;
6b4bf1c4 683 intel_clock_t clock;
69e4f900 684 unsigned int bestppm = 1000000;
27e639bf
VS
685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 687 bool found = false;
a0c4da24 688
6b4bf1c4
VS
689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
692
693 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 698 clock.p = clock.p1 * clock.p2;
a0c4da24 699 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
701 unsigned int ppm, diff;
702
6b4bf1c4
VS
703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
705
706 vlv_clock(refclk, &clock);
43b0ac53 707
f01b7962
VS
708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
43b0ac53
VS
710 continue;
711
6b4bf1c4
VS
712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 716 bestppm = 0;
6b4bf1c4 717 *best_clock = clock;
49e497ef 718 found = true;
43b0ac53 719 }
6b4bf1c4 720
c686122c 721 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 722 bestppm = ppm;
6b4bf1c4 723 *best_clock = clock;
49e497ef 724 found = true;
a0c4da24
JB
725 }
726 }
727 }
728 }
729 }
a0c4da24 730
49e497ef 731 return found;
a0c4da24 732}
a4fc5ed6 733
20ddf665
VS
734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
241bfc38 741 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
742 * as Haswell has gained clock readout/fastboot support.
743 *
66e514c1 744 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
745 * properly reconstruct framebuffers.
746 */
f4510a27 747 return intel_crtc->active && crtc->primary->fb &&
241bfc38 748 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
749}
750
a5c961d1
PZ
751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
3b117c8f 757 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
758}
759
57e22f4a 760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
93937071 768 WARN(1, "vblank wait timed out\n");
a928d536
PZ
769}
770
9d0498a2
JB
771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 780{
9d0498a2 781 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 782 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 783
57e22f4a
VS
784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
786 return;
787 }
788
300387c0
CW
789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
9d0498a2 805 /* Wait for vblank interrupt bit to set */
481b6af3
CW
806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
9d0498a2
JB
809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
fbf49ea2
VS
812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
ab7ad7f6
KP
831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
ab7ad7f6
KP
840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
58e10eb9 846 *
9d0498a2 847 */
58e10eb9 848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
ab7ad7f6
KP
853
854 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 855 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
856
857 /* Wait for the Pipe State to go off */
58e10eb9
CW
858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
284637d9 860 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 861 } else {
ab7ad7f6 862 /* Wait for the display line to settle */
fbf49ea2 863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 864 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 865 }
79e53945
JB
866}
867
b0ea7d37
DL
868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
c36346e3
DL
880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
b0ea7d37
DL
908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
b24e7179
JB
913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
55607e8a
DV
919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
b24e7179
JB
921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
b24e7179 933
23538ef1
JN
934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
55607e8a 952struct intel_shared_dpll *
e2b78267
DV
953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
954{
955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
a43f6e0f 957 if (crtc->config.shared_dpll < 0)
e2b78267
DV
958 return NULL;
959
a43f6e0f 960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
961}
962
040484af 963/* For ILK+ */
55607e8a
DV
964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
040484af 967{
040484af 968 bool cur_state;
5358901f 969 struct intel_dpll_hw_state hw_state;
040484af 970
9d82aa17
ED
971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
92b27b08 976 if (WARN (!pll,
46edb027 977 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 978 return;
ee7b9f93 979
5358901f 980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 981 WARN(cur_state != state,
5358901f
DV
982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
040484af 984}
040484af
JB
985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
ad80a810
PZ
992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
040484af 994
affa9354
PZ
995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
ad80a810 997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 998 val = I915_READ(reg);
ad80a810 999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
040484af
JB
1005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
d63fa0dc
PZ
1019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
3d13ef2e 1036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1037 return;
1038
bf507ef7 1039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1040 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1041 return;
1042
040484af
JB
1043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
55607e8a
DV
1048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
040484af
JB
1050{
1051 int reg;
1052 u32 val;
55607e8a 1053 bool cur_state;
040484af
JB
1054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
55607e8a
DV
1057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
040484af
JB
1061}
1062
ea0760cf
JB
1063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
0de3b485 1069 bool locked = true;
ea0760cf
JB
1070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1089 pipe_name(pipe));
ea0760cf
JB
1090}
1091
93ce0ba6
JN
1092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
d9d82081 1098 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1099 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1100 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
93ce0ba6 1101 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
d9d82081
PZ
1102 else
1103 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
b840d907
JB
1112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
b24e7179
JB
1114{
1115 int reg;
1116 u32 val;
63d7bbe9 1117 bool cur_state;
702e7a56
PZ
1118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
b24e7179 1120
8e636784
DV
1121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
da7e29bd 1125 if (!intel_display_power_enabled(dev_priv,
b97186f0 1126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
63d7bbe9
JB
1134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1136 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1137}
1138
931872fc
CW
1139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
b24e7179
JB
1141{
1142 int reg;
1143 u32 val;
931872fc 1144 bool cur_state;
b24e7179
JB
1145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
931872fc
CW
1148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1152}
1153
931872fc
CW
1154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
b24e7179
JB
1157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
653e1026 1160 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
653e1026
VS
1165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
83f26f16 1169 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
19ec1358 1172 return;
28c05794 1173 }
19ec1358 1174
b24e7179 1175 /* Need to check both planes against the pipe */
08e2a7de 1176 for_each_pipe(i) {
b24e7179
JB
1177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
b24e7179
JB
1184 }
1185}
1186
19332d7a
JB
1187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
20674eef 1190 struct drm_device *dev = dev_priv->dev;
1fe47785 1191 int reg, sprite;
19332d7a
JB
1192 u32 val;
1193
20674eef 1194 if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
20674eef 1197 val = I915_READ(reg);
83f26f16 1198 WARN(val & SP_ENABLE,
20674eef 1199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1200 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
19332d7a 1204 val = I915_READ(reg);
83f26f16 1205 WARN(val & SPRITE_ENABLE,
06da8da2 1206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
19332d7a 1210 val = I915_READ(reg);
83f26f16 1211 WARN(val & DVS_ENABLE,
06da8da2 1212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1213 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1214 }
1215}
1216
89eff4be 1217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1218{
1219 u32 val;
1220 bool enabled;
1221
89eff4be 1222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1223
92f2584a
JB
1224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
ab9412ba
DV
1230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
92f2584a
JB
1232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
ab9412ba 1237 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
92f2584a
JB
1243}
1244
4e634389
KP
1245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
1519b995
KP
1263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
dc0fa718 1266 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995
KP
1271 return false;
1272 } else {
dc0fa718 1273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
291906f1 1310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1311 enum pipe pipe, int reg, u32 port_sel)
291906f1 1312{
47a05eca 1313 u32 val = I915_READ(reg);
4e634389 1314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1316 reg, pipe_name(pipe));
de9a35ab 1317
75c5da27
DV
1318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
de9a35ab 1320 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
47a05eca 1326 u32 val = I915_READ(reg);
b70ad586 1327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1329 reg, pipe_name(pipe));
de9a35ab 1330
dc0fa718 1331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1332 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1333 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
291906f1 1341
f0575e92
KP
1342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
b70ad586 1348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1349 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1350 pipe_name(pipe));
291906f1
JB
1351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
b70ad586 1354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1356 pipe_name(pipe));
291906f1 1357
e2debe91
PZ
1358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1361}
1362
40e9cf64
JB
1363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
a09caddd
CML
1370 /*
1371 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1372 * CHV x1 PHY (DP/HDMI D)
1373 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1374 */
1375 if (IS_CHERRYVIEW(dev)) {
1376 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1377 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1378 } else {
1379 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1380 }
5382f5f3
JB
1381}
1382
1383static void intel_reset_dpio(struct drm_device *dev)
1384{
1385 struct drm_i915_private *dev_priv = dev->dev_private;
1386
1387 if (!IS_VALLEYVIEW(dev))
1388 return;
1389
e5cbfbfb
ID
1390 /*
1391 * Enable the CRI clock source so we can get at the display and the
1392 * reference clock for VGA hotplug / manual detection.
1393 */
404faabc 1394 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1395 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1396 DPLL_INTEGRATED_CRI_CLK_VLV);
1397
40e9cf64
JB
1398 /*
1399 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1400 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1401 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1402 * b. The other bits such as sfr settings / modesel may all be set
1403 * to 0.
1404 *
1405 * This should only be done on init and resume from S3 with both
1406 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1407 */
1408 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1409}
1410
426115cf 1411static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1412{
426115cf
DV
1413 struct drm_device *dev = crtc->base.dev;
1414 struct drm_i915_private *dev_priv = dev->dev_private;
1415 int reg = DPLL(crtc->pipe);
1416 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1417
426115cf 1418 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1419
1420 /* No really, not for ILK+ */
1421 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1422
1423 /* PLL is protected by panel, make sure we can write it */
1424 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1425 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1426
426115cf
DV
1427 I915_WRITE(reg, dpll);
1428 POSTING_READ(reg);
1429 udelay(150);
1430
1431 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1432 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1433
1434 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1435 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1436
1437 /* We do this three times for luck */
426115cf 1438 I915_WRITE(reg, dpll);
87442f73
DV
1439 POSTING_READ(reg);
1440 udelay(150); /* wait for warmup */
426115cf 1441 I915_WRITE(reg, dpll);
87442f73
DV
1442 POSTING_READ(reg);
1443 udelay(150); /* wait for warmup */
426115cf 1444 I915_WRITE(reg, dpll);
87442f73
DV
1445 POSTING_READ(reg);
1446 udelay(150); /* wait for warmup */
1447}
1448
66e3d5c0 1449static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1450{
66e3d5c0
DV
1451 struct drm_device *dev = crtc->base.dev;
1452 struct drm_i915_private *dev_priv = dev->dev_private;
1453 int reg = DPLL(crtc->pipe);
1454 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1455
66e3d5c0 1456 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1457
63d7bbe9 1458 /* No really, not for ILK+ */
3d13ef2e 1459 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1460
1461 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1462 if (IS_MOBILE(dev) && !IS_I830(dev))
1463 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1464
66e3d5c0
DV
1465 I915_WRITE(reg, dpll);
1466
1467 /* Wait for the clocks to stabilize. */
1468 POSTING_READ(reg);
1469 udelay(150);
1470
1471 if (INTEL_INFO(dev)->gen >= 4) {
1472 I915_WRITE(DPLL_MD(crtc->pipe),
1473 crtc->config.dpll_hw_state.dpll_md);
1474 } else {
1475 /* The pixel multiplier can only be updated once the
1476 * DPLL is enabled and the clocks are stable.
1477 *
1478 * So write it again.
1479 */
1480 I915_WRITE(reg, dpll);
1481 }
63d7bbe9
JB
1482
1483 /* We do this three times for luck */
66e3d5c0 1484 I915_WRITE(reg, dpll);
63d7bbe9
JB
1485 POSTING_READ(reg);
1486 udelay(150); /* wait for warmup */
66e3d5c0 1487 I915_WRITE(reg, dpll);
63d7bbe9
JB
1488 POSTING_READ(reg);
1489 udelay(150); /* wait for warmup */
66e3d5c0 1490 I915_WRITE(reg, dpll);
63d7bbe9
JB
1491 POSTING_READ(reg);
1492 udelay(150); /* wait for warmup */
1493}
1494
1495/**
50b44a44 1496 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1497 * @dev_priv: i915 private structure
1498 * @pipe: pipe PLL to disable
1499 *
1500 * Disable the PLL for @pipe, making sure the pipe is off first.
1501 *
1502 * Note! This is for pre-ILK only.
1503 */
50b44a44 1504static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1505{
63d7bbe9
JB
1506 /* Don't disable pipe A or pipe A PLLs if needed */
1507 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1508 return;
1509
1510 /* Make sure the pipe isn't still relying on us */
1511 assert_pipe_disabled(dev_priv, pipe);
1512
50b44a44
DV
1513 I915_WRITE(DPLL(pipe), 0);
1514 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1515}
1516
f6071166
JB
1517static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1518{
1519 u32 val = 0;
1520
1521 /* Make sure the pipe isn't still relying on us */
1522 assert_pipe_disabled(dev_priv, pipe);
1523
e5cbfbfb
ID
1524 /*
1525 * Leave integrated clock source and reference clock enabled for pipe B.
1526 * The latter is needed for VGA hotplug / manual detection.
1527 */
f6071166 1528 if (pipe == PIPE_B)
e5cbfbfb 1529 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1530 I915_WRITE(DPLL(pipe), val);
1531 POSTING_READ(DPLL(pipe));
1532}
1533
e4607fcf
CML
1534void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1535 struct intel_digital_port *dport)
89b667f8
JB
1536{
1537 u32 port_mask;
1538
e4607fcf
CML
1539 switch (dport->port) {
1540 case PORT_B:
89b667f8 1541 port_mask = DPLL_PORTB_READY_MASK;
e4607fcf
CML
1542 break;
1543 case PORT_C:
89b667f8 1544 port_mask = DPLL_PORTC_READY_MASK;
e4607fcf
CML
1545 break;
1546 default:
1547 BUG();
1548 }
89b667f8
JB
1549
1550 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1551 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
be46ffd4 1552 port_name(dport->port), I915_READ(DPLL(0)));
89b667f8
JB
1553}
1554
92f2584a 1555/**
e72f9fbf 1556 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1557 * @dev_priv: i915 private structure
1558 * @pipe: pipe PLL to enable
1559 *
1560 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1561 * drives the transcoder clock.
1562 */
e2b78267 1563static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1564{
3d13ef2e
DL
1565 struct drm_device *dev = crtc->base.dev;
1566 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1567 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1568
48da64a8 1569 /* PCH PLLs only available on ILK, SNB and IVB */
3d13ef2e 1570 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1571 if (WARN_ON(pll == NULL))
48da64a8
CW
1572 return;
1573
1574 if (WARN_ON(pll->refcount == 0))
1575 return;
ee7b9f93 1576
46edb027
DV
1577 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1578 pll->name, pll->active, pll->on,
e2b78267 1579 crtc->base.base.id);
92f2584a 1580
cdbd2316
DV
1581 if (pll->active++) {
1582 WARN_ON(!pll->on);
e9d6944e 1583 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1584 return;
1585 }
f4a091c7 1586 WARN_ON(pll->on);
ee7b9f93 1587
46edb027 1588 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1589 pll->enable(dev_priv, pll);
ee7b9f93 1590 pll->on = true;
92f2584a
JB
1591}
1592
e2b78267 1593static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1594{
3d13ef2e
DL
1595 struct drm_device *dev = crtc->base.dev;
1596 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1597 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1598
92f2584a 1599 /* PCH only available on ILK+ */
3d13ef2e 1600 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1601 if (WARN_ON(pll == NULL))
ee7b9f93 1602 return;
92f2584a 1603
48da64a8
CW
1604 if (WARN_ON(pll->refcount == 0))
1605 return;
7a419866 1606
46edb027
DV
1607 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1608 pll->name, pll->active, pll->on,
e2b78267 1609 crtc->base.base.id);
7a419866 1610
48da64a8 1611 if (WARN_ON(pll->active == 0)) {
e9d6944e 1612 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1613 return;
1614 }
1615
e9d6944e 1616 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1617 WARN_ON(!pll->on);
cdbd2316 1618 if (--pll->active)
7a419866 1619 return;
ee7b9f93 1620
46edb027 1621 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1622 pll->disable(dev_priv, pll);
ee7b9f93 1623 pll->on = false;
92f2584a
JB
1624}
1625
b8a4f404
PZ
1626static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1627 enum pipe pipe)
040484af 1628{
23670b32 1629 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1630 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1632 uint32_t reg, val, pipeconf_val;
040484af
JB
1633
1634 /* PCH only available on ILK+ */
3d13ef2e 1635 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1636
1637 /* Make sure PCH DPLL is enabled */
e72f9fbf 1638 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1639 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1640
1641 /* FDI must be feeding us bits for PCH ports */
1642 assert_fdi_tx_enabled(dev_priv, pipe);
1643 assert_fdi_rx_enabled(dev_priv, pipe);
1644
23670b32
DV
1645 if (HAS_PCH_CPT(dev)) {
1646 /* Workaround: Set the timing override bit before enabling the
1647 * pch transcoder. */
1648 reg = TRANS_CHICKEN2(pipe);
1649 val = I915_READ(reg);
1650 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1651 I915_WRITE(reg, val);
59c859d6 1652 }
23670b32 1653
ab9412ba 1654 reg = PCH_TRANSCONF(pipe);
040484af 1655 val = I915_READ(reg);
5f7f726d 1656 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1657
1658 if (HAS_PCH_IBX(dev_priv->dev)) {
1659 /*
1660 * make the BPC in transcoder be consistent with
1661 * that in pipeconf reg.
1662 */
dfd07d72
DV
1663 val &= ~PIPECONF_BPC_MASK;
1664 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1665 }
5f7f726d
PZ
1666
1667 val &= ~TRANS_INTERLACE_MASK;
1668 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1669 if (HAS_PCH_IBX(dev_priv->dev) &&
1670 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1671 val |= TRANS_LEGACY_INTERLACED_ILK;
1672 else
1673 val |= TRANS_INTERLACED;
5f7f726d
PZ
1674 else
1675 val |= TRANS_PROGRESSIVE;
1676
040484af
JB
1677 I915_WRITE(reg, val | TRANS_ENABLE);
1678 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1679 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1680}
1681
8fb033d7 1682static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1683 enum transcoder cpu_transcoder)
040484af 1684{
8fb033d7 1685 u32 val, pipeconf_val;
8fb033d7
PZ
1686
1687 /* PCH only available on ILK+ */
3d13ef2e 1688 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1689
8fb033d7 1690 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1691 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1692 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1693
223a6fdf
PZ
1694 /* Workaround: set timing override bit. */
1695 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1696 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1697 I915_WRITE(_TRANSA_CHICKEN2, val);
1698
25f3ef11 1699 val = TRANS_ENABLE;
937bb610 1700 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1701
9a76b1c6
PZ
1702 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1703 PIPECONF_INTERLACED_ILK)
a35f2679 1704 val |= TRANS_INTERLACED;
8fb033d7
PZ
1705 else
1706 val |= TRANS_PROGRESSIVE;
1707
ab9412ba
DV
1708 I915_WRITE(LPT_TRANSCONF, val);
1709 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1710 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1711}
1712
b8a4f404
PZ
1713static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1714 enum pipe pipe)
040484af 1715{
23670b32
DV
1716 struct drm_device *dev = dev_priv->dev;
1717 uint32_t reg, val;
040484af
JB
1718
1719 /* FDI relies on the transcoder */
1720 assert_fdi_tx_disabled(dev_priv, pipe);
1721 assert_fdi_rx_disabled(dev_priv, pipe);
1722
291906f1
JB
1723 /* Ports must be off as well */
1724 assert_pch_ports_disabled(dev_priv, pipe);
1725
ab9412ba 1726 reg = PCH_TRANSCONF(pipe);
040484af
JB
1727 val = I915_READ(reg);
1728 val &= ~TRANS_ENABLE;
1729 I915_WRITE(reg, val);
1730 /* wait for PCH transcoder off, transcoder state */
1731 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1732 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1733
1734 if (!HAS_PCH_IBX(dev)) {
1735 /* Workaround: Clear the timing override chicken bit again. */
1736 reg = TRANS_CHICKEN2(pipe);
1737 val = I915_READ(reg);
1738 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1739 I915_WRITE(reg, val);
1740 }
040484af
JB
1741}
1742
ab4d966c 1743static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1744{
8fb033d7
PZ
1745 u32 val;
1746
ab9412ba 1747 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1748 val &= ~TRANS_ENABLE;
ab9412ba 1749 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1750 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1751 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1752 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1753
1754 /* Workaround: clear timing override bit. */
1755 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1756 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1757 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1758}
1759
b24e7179 1760/**
309cfea8 1761 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1762 * @crtc: crtc responsible for the pipe
b24e7179 1763 *
0372264a 1764 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1765 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1766 */
e1fdc473 1767static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1768{
0372264a
PZ
1769 struct drm_device *dev = crtc->base.dev;
1770 struct drm_i915_private *dev_priv = dev->dev_private;
1771 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1772 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1773 pipe);
1a240d4d 1774 enum pipe pch_transcoder;
b24e7179
JB
1775 int reg;
1776 u32 val;
1777
58c6eaa2 1778 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1779 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1780 assert_sprites_disabled(dev_priv, pipe);
1781
681e5811 1782 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1783 pch_transcoder = TRANSCODER_A;
1784 else
1785 pch_transcoder = pipe;
1786
b24e7179
JB
1787 /*
1788 * A pipe without a PLL won't actually be able to drive bits from
1789 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1790 * need the check.
1791 */
1792 if (!HAS_PCH_SPLIT(dev_priv->dev))
fbf3218a 1793 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
23538ef1
JN
1794 assert_dsi_pll_enabled(dev_priv);
1795 else
1796 assert_pll_enabled(dev_priv, pipe);
040484af 1797 else {
30421c4f 1798 if (crtc->config.has_pch_encoder) {
040484af 1799 /* if driving the PCH, we need FDI enabled */
cc391bbb 1800 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1801 assert_fdi_tx_pll_enabled(dev_priv,
1802 (enum pipe) cpu_transcoder);
040484af
JB
1803 }
1804 /* FIXME: assert CPU port conditions for SNB+ */
1805 }
b24e7179 1806
702e7a56 1807 reg = PIPECONF(cpu_transcoder);
b24e7179 1808 val = I915_READ(reg);
7ad25d48
PZ
1809 if (val & PIPECONF_ENABLE) {
1810 WARN_ON(!(pipe == PIPE_A &&
1811 dev_priv->quirks & QUIRK_PIPEA_FORCE));
00d70b15 1812 return;
7ad25d48 1813 }
00d70b15
CW
1814
1815 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1816 POSTING_READ(reg);
b24e7179
JB
1817}
1818
1819/**
309cfea8 1820 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
702e7a56
PZ
1834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
b24e7179
JB
1836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1844 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1845 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
1846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
702e7a56 1851 reg = PIPECONF(cpu_transcoder);
b24e7179 1852 val = I915_READ(reg);
00d70b15
CW
1853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
1857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
d74362c9
KP
1860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
1dba99f4
VS
1864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
d74362c9 1866{
3d13ef2e
DL
1867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
1869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
d74362c9
KP
1872}
1873
b24e7179 1874/**
262ca2b0 1875 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
b24e7179
JB
1876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
262ca2b0
MR
1882static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
b24e7179 1884{
939c2fe8
VS
1885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
98ec7739
VS
1893 if (intel_crtc->primary_enabled)
1894 return;
0037f71c 1895
4c445e0e 1896 intel_crtc->primary_enabled = true;
939c2fe8 1897
b24e7179
JB
1898 reg = DSPCNTR(plane);
1899 val = I915_READ(reg);
10efa932 1900 WARN_ON(val & DISPLAY_PLANE_ENABLE);
00d70b15
CW
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 1903 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
b24e7179 1907/**
262ca2b0 1908 * intel_disable_primary_hw_plane - disable the primary hardware plane
b24e7179
JB
1909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
262ca2b0
MR
1915static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
b24e7179 1917{
939c2fe8
VS
1918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1920 int reg;
1921 u32 val;
1922
98ec7739
VS
1923 if (!intel_crtc->primary_enabled)
1924 return;
0037f71c 1925
4c445e0e 1926 intel_crtc->primary_enabled = false;
939c2fe8 1927
b24e7179
JB
1928 reg = DSPCNTR(plane);
1929 val = I915_READ(reg);
10efa932 1930 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
00d70b15
CW
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 1933 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
693db184
CW
1937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
a57ce0b2
JB
1946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
127bd2ac 1954int
48b956c5 1955intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1956 struct drm_i915_gem_object *obj,
919926ae 1957 struct intel_ring_buffer *pipelined)
6b95a207 1958{
ce453d81 1959 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
1960 u32 alignment;
1961 int ret;
1962
05394f39 1963 switch (obj->tiling_mode) {
6b95a207 1964 case I915_TILING_NONE:
534843da
CW
1965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
a6c45cf0 1967 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
6b95a207
KH
1971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
80075d49 1977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
1978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
693db184
CW
1983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
ce453d81 1991 dev_priv->mm.interruptible = false;
2da3b9b9 1992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 1993 if (ret)
ce453d81 1994 goto err_interruptible;
6b95a207
KH
1995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
06d98131 2001 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2002 if (ret)
2003 goto err_unpin;
1690e1eb 2004
9a5a53b3 2005 i915_gem_object_pin_fence(obj);
6b95a207 2006
ce453d81 2007 dev_priv->mm.interruptible = true;
6b95a207 2008 return 0;
48b956c5
CW
2009
2010err_unpin:
cc98b413 2011 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2012err_interruptible:
2013 dev_priv->mm.interruptible = true;
48b956c5 2014 return ret;
6b95a207
KH
2015}
2016
1690e1eb
CW
2017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
cc98b413 2020 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2021}
2022
c2c75131
DV
2023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
bc752862
CW
2025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
c2c75131 2029{
bc752862
CW
2030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
c2c75131 2032
bc752862
CW
2033 tile_rows = *y / 8;
2034 *y %= 8;
c2c75131 2035
bc752862
CW
2036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
c2c75131
DV
2048}
2049
46f297fb
JB
2050int intel_format_to_fourcc(int format)
2051{
2052 switch (format) {
2053 case DISPPLANE_8BPP:
2054 return DRM_FORMAT_C8;
2055 case DISPPLANE_BGRX555:
2056 return DRM_FORMAT_XRGB1555;
2057 case DISPPLANE_BGRX565:
2058 return DRM_FORMAT_RGB565;
2059 default:
2060 case DISPPLANE_BGRX888:
2061 return DRM_FORMAT_XRGB8888;
2062 case DISPPLANE_RGBX888:
2063 return DRM_FORMAT_XBGR8888;
2064 case DISPPLANE_BGRX101010:
2065 return DRM_FORMAT_XRGB2101010;
2066 case DISPPLANE_RGBX101010:
2067 return DRM_FORMAT_XBGR2101010;
2068 }
2069}
2070
484b41dd 2071static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2072 struct intel_plane_config *plane_config)
2073{
2074 struct drm_device *dev = crtc->base.dev;
2075 struct drm_i915_gem_object *obj = NULL;
2076 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2077 u32 base = plane_config->base;
2078
ff2652ea
CW
2079 if (plane_config->size == 0)
2080 return false;
2081
46f297fb
JB
2082 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2083 plane_config->size);
2084 if (!obj)
484b41dd 2085 return false;
46f297fb
JB
2086
2087 if (plane_config->tiled) {
2088 obj->tiling_mode = I915_TILING_X;
66e514c1 2089 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2090 }
2091
66e514c1
DA
2092 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2093 mode_cmd.width = crtc->base.primary->fb->width;
2094 mode_cmd.height = crtc->base.primary->fb->height;
2095 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2096
2097 mutex_lock(&dev->struct_mutex);
2098
66e514c1 2099 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2100 &mode_cmd, obj)) {
46f297fb
JB
2101 DRM_DEBUG_KMS("intel fb init failed\n");
2102 goto out_unref_obj;
2103 }
2104
2105 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2106
2107 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2108 return true;
46f297fb
JB
2109
2110out_unref_obj:
2111 drm_gem_object_unreference(&obj->base);
2112 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2113 return false;
2114}
2115
2116static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2117 struct intel_plane_config *plane_config)
2118{
2119 struct drm_device *dev = intel_crtc->base.dev;
2120 struct drm_crtc *c;
2121 struct intel_crtc *i;
2122 struct intel_framebuffer *fb;
2123
66e514c1 2124 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2125 return;
2126
2127 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2128 return;
2129
66e514c1
DA
2130 kfree(intel_crtc->base.primary->fb);
2131 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2132
2133 /*
2134 * Failed to alloc the obj, check to see if we should share
2135 * an fb with another CRTC instead
2136 */
2137 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2138 i = to_intel_crtc(c);
2139
2140 if (c == &intel_crtc->base)
2141 continue;
2142
66e514c1 2143 if (!i->active || !c->primary->fb)
484b41dd
JB
2144 continue;
2145
66e514c1 2146 fb = to_intel_framebuffer(c->primary->fb);
484b41dd 2147 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
66e514c1
DA
2148 drm_framebuffer_reference(c->primary->fb);
2149 intel_crtc->base.primary->fb = c->primary->fb;
484b41dd
JB
2150 break;
2151 }
2152 }
46f297fb
JB
2153}
2154
262ca2b0
MR
2155static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2156 struct drm_framebuffer *fb,
2157 int x, int y)
81255565
JB
2158{
2159 struct drm_device *dev = crtc->dev;
2160 struct drm_i915_private *dev_priv = dev->dev_private;
2161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2162 struct intel_framebuffer *intel_fb;
05394f39 2163 struct drm_i915_gem_object *obj;
81255565 2164 int plane = intel_crtc->plane;
e506a0c6 2165 unsigned long linear_offset;
81255565 2166 u32 dspcntr;
5eddb70b 2167 u32 reg;
81255565 2168
81255565
JB
2169 intel_fb = to_intel_framebuffer(fb);
2170 obj = intel_fb->obj;
81255565 2171
5eddb70b
CW
2172 reg = DSPCNTR(plane);
2173 dspcntr = I915_READ(reg);
81255565
JB
2174 /* Mask out pixel format bits in case we change it */
2175 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2176 switch (fb->pixel_format) {
2177 case DRM_FORMAT_C8:
81255565
JB
2178 dspcntr |= DISPPLANE_8BPP;
2179 break;
57779d06
VS
2180 case DRM_FORMAT_XRGB1555:
2181 case DRM_FORMAT_ARGB1555:
2182 dspcntr |= DISPPLANE_BGRX555;
81255565 2183 break;
57779d06
VS
2184 case DRM_FORMAT_RGB565:
2185 dspcntr |= DISPPLANE_BGRX565;
2186 break;
2187 case DRM_FORMAT_XRGB8888:
2188 case DRM_FORMAT_ARGB8888:
2189 dspcntr |= DISPPLANE_BGRX888;
2190 break;
2191 case DRM_FORMAT_XBGR8888:
2192 case DRM_FORMAT_ABGR8888:
2193 dspcntr |= DISPPLANE_RGBX888;
2194 break;
2195 case DRM_FORMAT_XRGB2101010:
2196 case DRM_FORMAT_ARGB2101010:
2197 dspcntr |= DISPPLANE_BGRX101010;
2198 break;
2199 case DRM_FORMAT_XBGR2101010:
2200 case DRM_FORMAT_ABGR2101010:
2201 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2202 break;
2203 default:
baba133a 2204 BUG();
81255565 2205 }
57779d06 2206
a6c45cf0 2207 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2208 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2209 dspcntr |= DISPPLANE_TILED;
2210 else
2211 dspcntr &= ~DISPPLANE_TILED;
2212 }
2213
de1aa629
VS
2214 if (IS_G4X(dev))
2215 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2216
5eddb70b 2217 I915_WRITE(reg, dspcntr);
81255565 2218
e506a0c6 2219 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2220
c2c75131
DV
2221 if (INTEL_INFO(dev)->gen >= 4) {
2222 intel_crtc->dspaddr_offset =
bc752862
CW
2223 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2224 fb->bits_per_pixel / 8,
2225 fb->pitches[0]);
c2c75131
DV
2226 linear_offset -= intel_crtc->dspaddr_offset;
2227 } else {
e506a0c6 2228 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2229 }
e506a0c6 2230
f343c5f6
BW
2231 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2232 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2233 fb->pitches[0]);
01f2c773 2234 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2235 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2236 I915_WRITE(DSPSURF(plane),
2237 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2238 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2239 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2240 } else
f343c5f6 2241 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2242 POSTING_READ(reg);
81255565 2243
17638cd6
JB
2244 return 0;
2245}
2246
262ca2b0
MR
2247static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2248 struct drm_framebuffer *fb,
2249 int x, int y)
17638cd6
JB
2250{
2251 struct drm_device *dev = crtc->dev;
2252 struct drm_i915_private *dev_priv = dev->dev_private;
2253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2254 struct intel_framebuffer *intel_fb;
2255 struct drm_i915_gem_object *obj;
2256 int plane = intel_crtc->plane;
e506a0c6 2257 unsigned long linear_offset;
17638cd6
JB
2258 u32 dspcntr;
2259 u32 reg;
2260
17638cd6
JB
2261 intel_fb = to_intel_framebuffer(fb);
2262 obj = intel_fb->obj;
2263
2264 reg = DSPCNTR(plane);
2265 dspcntr = I915_READ(reg);
2266 /* Mask out pixel format bits in case we change it */
2267 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2268 switch (fb->pixel_format) {
2269 case DRM_FORMAT_C8:
17638cd6
JB
2270 dspcntr |= DISPPLANE_8BPP;
2271 break;
57779d06
VS
2272 case DRM_FORMAT_RGB565:
2273 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2274 break;
57779d06
VS
2275 case DRM_FORMAT_XRGB8888:
2276 case DRM_FORMAT_ARGB8888:
2277 dspcntr |= DISPPLANE_BGRX888;
2278 break;
2279 case DRM_FORMAT_XBGR8888:
2280 case DRM_FORMAT_ABGR8888:
2281 dspcntr |= DISPPLANE_RGBX888;
2282 break;
2283 case DRM_FORMAT_XRGB2101010:
2284 case DRM_FORMAT_ARGB2101010:
2285 dspcntr |= DISPPLANE_BGRX101010;
2286 break;
2287 case DRM_FORMAT_XBGR2101010:
2288 case DRM_FORMAT_ABGR2101010:
2289 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2290 break;
2291 default:
baba133a 2292 BUG();
17638cd6
JB
2293 }
2294
2295 if (obj->tiling_mode != I915_TILING_NONE)
2296 dspcntr |= DISPPLANE_TILED;
2297 else
2298 dspcntr &= ~DISPPLANE_TILED;
2299
b42c6009 2300 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2301 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2302 else
2303 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2304
2305 I915_WRITE(reg, dspcntr);
2306
e506a0c6 2307 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2308 intel_crtc->dspaddr_offset =
bc752862
CW
2309 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2310 fb->bits_per_pixel / 8,
2311 fb->pitches[0]);
c2c75131 2312 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2313
f343c5f6
BW
2314 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2315 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2316 fb->pitches[0]);
01f2c773 2317 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2318 I915_WRITE(DSPSURF(plane),
2319 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2320 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2321 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2322 } else {
2323 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2324 I915_WRITE(DSPLINOFF(plane), linear_offset);
2325 }
17638cd6
JB
2326 POSTING_READ(reg);
2327
2328 return 0;
2329}
2330
2331/* Assume fb object is pinned & idle & fenced and just update base pointers */
2332static int
2333intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2334 int x, int y, enum mode_set_atomic state)
2335{
2336 struct drm_device *dev = crtc->dev;
2337 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2338
6b8e6ed0
CW
2339 if (dev_priv->display.disable_fbc)
2340 dev_priv->display.disable_fbc(dev);
3dec0095 2341 intel_increase_pllclock(crtc);
81255565 2342
262ca2b0 2343 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
81255565
JB
2344}
2345
96a02917
VS
2346void intel_display_handle_reset(struct drm_device *dev)
2347{
2348 struct drm_i915_private *dev_priv = dev->dev_private;
2349 struct drm_crtc *crtc;
2350
2351 /*
2352 * Flips in the rings have been nuked by the reset,
2353 * so complete all pending flips so that user space
2354 * will get its events and not get stuck.
2355 *
2356 * Also update the base address of all primary
2357 * planes to the the last fb to make sure we're
2358 * showing the correct fb after a reset.
2359 *
2360 * Need to make two loops over the crtcs so that we
2361 * don't try to grab a crtc mutex before the
2362 * pending_flip_queue really got woken up.
2363 */
2364
2365 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2367 enum plane plane = intel_crtc->plane;
2368
2369 intel_prepare_page_flip(dev, plane);
2370 intel_finish_page_flip_plane(dev, plane);
2371 }
2372
2373 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2375
2376 mutex_lock(&crtc->mutex);
947fdaad
CW
2377 /*
2378 * FIXME: Once we have proper support for primary planes (and
2379 * disabling them without disabling the entire crtc) allow again
66e514c1 2380 * a NULL crtc->primary->fb.
947fdaad 2381 */
f4510a27 2382 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2383 dev_priv->display.update_primary_plane(crtc,
66e514c1 2384 crtc->primary->fb,
262ca2b0
MR
2385 crtc->x,
2386 crtc->y);
96a02917
VS
2387 mutex_unlock(&crtc->mutex);
2388 }
2389}
2390
14667a4b
CW
2391static int
2392intel_finish_fb(struct drm_framebuffer *old_fb)
2393{
2394 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2395 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2396 bool was_interruptible = dev_priv->mm.interruptible;
2397 int ret;
2398
14667a4b
CW
2399 /* Big Hammer, we also need to ensure that any pending
2400 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2401 * current scanout is retired before unpinning the old
2402 * framebuffer.
2403 *
2404 * This should only fail upon a hung GPU, in which case we
2405 * can safely continue.
2406 */
2407 dev_priv->mm.interruptible = false;
2408 ret = i915_gem_object_finish_gpu(obj);
2409 dev_priv->mm.interruptible = was_interruptible;
2410
2411 return ret;
2412}
2413
7d5e3799
CW
2414static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2415{
2416 struct drm_device *dev = crtc->dev;
2417 struct drm_i915_private *dev_priv = dev->dev_private;
2418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2419 unsigned long flags;
2420 bool pending;
2421
2422 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2423 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2424 return false;
2425
2426 spin_lock_irqsave(&dev->event_lock, flags);
2427 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2428 spin_unlock_irqrestore(&dev->event_lock, flags);
2429
2430 return pending;
2431}
2432
5c3b82e2 2433static int
3c4fdcfb 2434intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2435 struct drm_framebuffer *fb)
79e53945
JB
2436{
2437 struct drm_device *dev = crtc->dev;
6b8e6ed0 2438 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2440 struct drm_framebuffer *old_fb;
5c3b82e2 2441 int ret;
79e53945 2442
7d5e3799
CW
2443 if (intel_crtc_has_pending_flip(crtc)) {
2444 DRM_ERROR("pipe is still busy with an old pageflip\n");
2445 return -EBUSY;
2446 }
2447
79e53945 2448 /* no fb bound */
94352cf9 2449 if (!fb) {
a5071c2f 2450 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2451 return 0;
2452 }
2453
7eb552ae 2454 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2455 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2456 plane_name(intel_crtc->plane),
2457 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2458 return -EINVAL;
79e53945
JB
2459 }
2460
5c3b82e2 2461 mutex_lock(&dev->struct_mutex);
265db958 2462 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2463 to_intel_framebuffer(fb)->obj,
919926ae 2464 NULL);
8ac36ec1 2465 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2466 if (ret != 0) {
a5071c2f 2467 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2468 return ret;
2469 }
79e53945 2470
bb2043de
DL
2471 /*
2472 * Update pipe size and adjust fitter if needed: the reason for this is
2473 * that in compute_mode_changes we check the native mode (not the pfit
2474 * mode) to see if we can flip rather than do a full mode set. In the
2475 * fastboot case, we'll flip, but if we don't update the pipesrc and
2476 * pfit state, we'll end up with a big fb scanned out into the wrong
2477 * sized surface.
2478 *
2479 * To fix this properly, we need to hoist the checks up into
2480 * compute_mode_changes (or above), check the actual pfit state and
2481 * whether the platform allows pfit disable with pipe active, and only
2482 * then update the pipesrc and pfit state, even on the flip path.
2483 */
d330a953 2484 if (i915.fastboot) {
d7bf63f2
DL
2485 const struct drm_display_mode *adjusted_mode =
2486 &intel_crtc->config.adjusted_mode;
2487
4d6a3e63 2488 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2489 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2490 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2491 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2492 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2493 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2494 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2495 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2496 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2497 }
0637d60d
JB
2498 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2499 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2500 }
2501
262ca2b0 2502 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
4e6cfefc 2503 if (ret) {
8ac36ec1 2504 mutex_lock(&dev->struct_mutex);
94352cf9 2505 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2506 mutex_unlock(&dev->struct_mutex);
a5071c2f 2507 DRM_ERROR("failed to update base address\n");
4e6cfefc 2508 return ret;
79e53945 2509 }
3c4fdcfb 2510
f4510a27
MR
2511 old_fb = crtc->primary->fb;
2512 crtc->primary->fb = fb;
6c4c86f5
DV
2513 crtc->x = x;
2514 crtc->y = y;
94352cf9 2515
b7f1de28 2516 if (old_fb) {
d7697eea
DV
2517 if (intel_crtc->active && old_fb != fb)
2518 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2519 mutex_lock(&dev->struct_mutex);
1690e1eb 2520 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
8ac36ec1 2521 mutex_unlock(&dev->struct_mutex);
b7f1de28 2522 }
652c393a 2523
8ac36ec1 2524 mutex_lock(&dev->struct_mutex);
6b8e6ed0 2525 intel_update_fbc(dev);
4906557e 2526 intel_edp_psr_update(dev);
5c3b82e2 2527 mutex_unlock(&dev->struct_mutex);
79e53945 2528
5c3b82e2 2529 return 0;
79e53945
JB
2530}
2531
5e84e1a4
ZW
2532static void intel_fdi_normal_train(struct drm_crtc *crtc)
2533{
2534 struct drm_device *dev = crtc->dev;
2535 struct drm_i915_private *dev_priv = dev->dev_private;
2536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2537 int pipe = intel_crtc->pipe;
2538 u32 reg, temp;
2539
2540 /* enable normal train */
2541 reg = FDI_TX_CTL(pipe);
2542 temp = I915_READ(reg);
61e499bf 2543 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2544 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2545 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2546 } else {
2547 temp &= ~FDI_LINK_TRAIN_NONE;
2548 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2549 }
5e84e1a4
ZW
2550 I915_WRITE(reg, temp);
2551
2552 reg = FDI_RX_CTL(pipe);
2553 temp = I915_READ(reg);
2554 if (HAS_PCH_CPT(dev)) {
2555 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2556 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2557 } else {
2558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_NONE;
2560 }
2561 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2562
2563 /* wait one idle pattern time */
2564 POSTING_READ(reg);
2565 udelay(1000);
357555c0
JB
2566
2567 /* IVB wants error correction enabled */
2568 if (IS_IVYBRIDGE(dev))
2569 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2570 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2571}
2572
1fbc0d78 2573static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2574{
1fbc0d78
DV
2575 return crtc->base.enabled && crtc->active &&
2576 crtc->config.has_pch_encoder;
1e833f40
DV
2577}
2578
01a415fd
DV
2579static void ivb_modeset_global_resources(struct drm_device *dev)
2580{
2581 struct drm_i915_private *dev_priv = dev->dev_private;
2582 struct intel_crtc *pipe_B_crtc =
2583 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2584 struct intel_crtc *pipe_C_crtc =
2585 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2586 uint32_t temp;
2587
1e833f40
DV
2588 /*
2589 * When everything is off disable fdi C so that we could enable fdi B
2590 * with all lanes. Note that we don't care about enabled pipes without
2591 * an enabled pch encoder.
2592 */
2593 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2594 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2595 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2596 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2597
2598 temp = I915_READ(SOUTH_CHICKEN1);
2599 temp &= ~FDI_BC_BIFURCATION_SELECT;
2600 DRM_DEBUG_KMS("disabling fdi C rx\n");
2601 I915_WRITE(SOUTH_CHICKEN1, temp);
2602 }
2603}
2604
8db9d77b
ZW
2605/* The FDI link training functions for ILK/Ibexpeak. */
2606static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2607{
2608 struct drm_device *dev = crtc->dev;
2609 struct drm_i915_private *dev_priv = dev->dev_private;
2610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2611 int pipe = intel_crtc->pipe;
5eddb70b 2612 u32 reg, temp, tries;
8db9d77b 2613
1c8562f6 2614 /* FDI needs bits from pipe first */
0fc932b8 2615 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 2616
e1a44743
AJ
2617 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2618 for train result */
5eddb70b
CW
2619 reg = FDI_RX_IMR(pipe);
2620 temp = I915_READ(reg);
e1a44743
AJ
2621 temp &= ~FDI_RX_SYMBOL_LOCK;
2622 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2623 I915_WRITE(reg, temp);
2624 I915_READ(reg);
e1a44743
AJ
2625 udelay(150);
2626
8db9d77b 2627 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2628 reg = FDI_TX_CTL(pipe);
2629 temp = I915_READ(reg);
627eb5a3
DV
2630 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2631 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2632 temp &= ~FDI_LINK_TRAIN_NONE;
2633 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2634 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2635
5eddb70b
CW
2636 reg = FDI_RX_CTL(pipe);
2637 temp = I915_READ(reg);
8db9d77b
ZW
2638 temp &= ~FDI_LINK_TRAIN_NONE;
2639 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2640 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2641
2642 POSTING_READ(reg);
8db9d77b
ZW
2643 udelay(150);
2644
5b2adf89 2645 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2646 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2647 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2648 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2649
5eddb70b 2650 reg = FDI_RX_IIR(pipe);
e1a44743 2651 for (tries = 0; tries < 5; tries++) {
5eddb70b 2652 temp = I915_READ(reg);
8db9d77b
ZW
2653 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2654
2655 if ((temp & FDI_RX_BIT_LOCK)) {
2656 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2657 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2658 break;
2659 }
8db9d77b 2660 }
e1a44743 2661 if (tries == 5)
5eddb70b 2662 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2663
2664 /* Train 2 */
5eddb70b
CW
2665 reg = FDI_TX_CTL(pipe);
2666 temp = I915_READ(reg);
8db9d77b
ZW
2667 temp &= ~FDI_LINK_TRAIN_NONE;
2668 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2669 I915_WRITE(reg, temp);
8db9d77b 2670
5eddb70b
CW
2671 reg = FDI_RX_CTL(pipe);
2672 temp = I915_READ(reg);
8db9d77b
ZW
2673 temp &= ~FDI_LINK_TRAIN_NONE;
2674 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2675 I915_WRITE(reg, temp);
8db9d77b 2676
5eddb70b
CW
2677 POSTING_READ(reg);
2678 udelay(150);
8db9d77b 2679
5eddb70b 2680 reg = FDI_RX_IIR(pipe);
e1a44743 2681 for (tries = 0; tries < 5; tries++) {
5eddb70b 2682 temp = I915_READ(reg);
8db9d77b
ZW
2683 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2684
2685 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2686 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2687 DRM_DEBUG_KMS("FDI train 2 done.\n");
2688 break;
2689 }
8db9d77b 2690 }
e1a44743 2691 if (tries == 5)
5eddb70b 2692 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2693
2694 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2695
8db9d77b
ZW
2696}
2697
0206e353 2698static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2699 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2700 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2701 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2702 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2703};
2704
2705/* The FDI link training functions for SNB/Cougarpoint. */
2706static void gen6_fdi_link_train(struct drm_crtc *crtc)
2707{
2708 struct drm_device *dev = crtc->dev;
2709 struct drm_i915_private *dev_priv = dev->dev_private;
2710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2711 int pipe = intel_crtc->pipe;
fa37d39e 2712 u32 reg, temp, i, retry;
8db9d77b 2713
e1a44743
AJ
2714 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2715 for train result */
5eddb70b
CW
2716 reg = FDI_RX_IMR(pipe);
2717 temp = I915_READ(reg);
e1a44743
AJ
2718 temp &= ~FDI_RX_SYMBOL_LOCK;
2719 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2720 I915_WRITE(reg, temp);
2721
2722 POSTING_READ(reg);
e1a44743
AJ
2723 udelay(150);
2724
8db9d77b 2725 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2726 reg = FDI_TX_CTL(pipe);
2727 temp = I915_READ(reg);
627eb5a3
DV
2728 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2729 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2730 temp &= ~FDI_LINK_TRAIN_NONE;
2731 temp |= FDI_LINK_TRAIN_PATTERN_1;
2732 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2733 /* SNB-B */
2734 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2735 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2736
d74cf324
DV
2737 I915_WRITE(FDI_RX_MISC(pipe),
2738 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2739
5eddb70b
CW
2740 reg = FDI_RX_CTL(pipe);
2741 temp = I915_READ(reg);
8db9d77b
ZW
2742 if (HAS_PCH_CPT(dev)) {
2743 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2744 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2745 } else {
2746 temp &= ~FDI_LINK_TRAIN_NONE;
2747 temp |= FDI_LINK_TRAIN_PATTERN_1;
2748 }
5eddb70b
CW
2749 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2750
2751 POSTING_READ(reg);
8db9d77b
ZW
2752 udelay(150);
2753
0206e353 2754 for (i = 0; i < 4; i++) {
5eddb70b
CW
2755 reg = FDI_TX_CTL(pipe);
2756 temp = I915_READ(reg);
8db9d77b
ZW
2757 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2758 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2759 I915_WRITE(reg, temp);
2760
2761 POSTING_READ(reg);
8db9d77b
ZW
2762 udelay(500);
2763
fa37d39e
SP
2764 for (retry = 0; retry < 5; retry++) {
2765 reg = FDI_RX_IIR(pipe);
2766 temp = I915_READ(reg);
2767 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2768 if (temp & FDI_RX_BIT_LOCK) {
2769 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2770 DRM_DEBUG_KMS("FDI train 1 done.\n");
2771 break;
2772 }
2773 udelay(50);
8db9d77b 2774 }
fa37d39e
SP
2775 if (retry < 5)
2776 break;
8db9d77b
ZW
2777 }
2778 if (i == 4)
5eddb70b 2779 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2780
2781 /* Train 2 */
5eddb70b
CW
2782 reg = FDI_TX_CTL(pipe);
2783 temp = I915_READ(reg);
8db9d77b
ZW
2784 temp &= ~FDI_LINK_TRAIN_NONE;
2785 temp |= FDI_LINK_TRAIN_PATTERN_2;
2786 if (IS_GEN6(dev)) {
2787 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2788 /* SNB-B */
2789 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2790 }
5eddb70b 2791 I915_WRITE(reg, temp);
8db9d77b 2792
5eddb70b
CW
2793 reg = FDI_RX_CTL(pipe);
2794 temp = I915_READ(reg);
8db9d77b
ZW
2795 if (HAS_PCH_CPT(dev)) {
2796 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2797 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2798 } else {
2799 temp &= ~FDI_LINK_TRAIN_NONE;
2800 temp |= FDI_LINK_TRAIN_PATTERN_2;
2801 }
5eddb70b
CW
2802 I915_WRITE(reg, temp);
2803
2804 POSTING_READ(reg);
8db9d77b
ZW
2805 udelay(150);
2806
0206e353 2807 for (i = 0; i < 4; i++) {
5eddb70b
CW
2808 reg = FDI_TX_CTL(pipe);
2809 temp = I915_READ(reg);
8db9d77b
ZW
2810 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2811 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2812 I915_WRITE(reg, temp);
2813
2814 POSTING_READ(reg);
8db9d77b
ZW
2815 udelay(500);
2816
fa37d39e
SP
2817 for (retry = 0; retry < 5; retry++) {
2818 reg = FDI_RX_IIR(pipe);
2819 temp = I915_READ(reg);
2820 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2821 if (temp & FDI_RX_SYMBOL_LOCK) {
2822 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2823 DRM_DEBUG_KMS("FDI train 2 done.\n");
2824 break;
2825 }
2826 udelay(50);
8db9d77b 2827 }
fa37d39e
SP
2828 if (retry < 5)
2829 break;
8db9d77b
ZW
2830 }
2831 if (i == 4)
5eddb70b 2832 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2833
2834 DRM_DEBUG_KMS("FDI train done.\n");
2835}
2836
357555c0
JB
2837/* Manual link training for Ivy Bridge A0 parts */
2838static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2839{
2840 struct drm_device *dev = crtc->dev;
2841 struct drm_i915_private *dev_priv = dev->dev_private;
2842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2843 int pipe = intel_crtc->pipe;
139ccd3f 2844 u32 reg, temp, i, j;
357555c0
JB
2845
2846 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2847 for train result */
2848 reg = FDI_RX_IMR(pipe);
2849 temp = I915_READ(reg);
2850 temp &= ~FDI_RX_SYMBOL_LOCK;
2851 temp &= ~FDI_RX_BIT_LOCK;
2852 I915_WRITE(reg, temp);
2853
2854 POSTING_READ(reg);
2855 udelay(150);
2856
01a415fd
DV
2857 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2858 I915_READ(FDI_RX_IIR(pipe)));
2859
139ccd3f
JB
2860 /* Try each vswing and preemphasis setting twice before moving on */
2861 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2862 /* disable first in case we need to retry */
2863 reg = FDI_TX_CTL(pipe);
2864 temp = I915_READ(reg);
2865 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2866 temp &= ~FDI_TX_ENABLE;
2867 I915_WRITE(reg, temp);
357555c0 2868
139ccd3f
JB
2869 reg = FDI_RX_CTL(pipe);
2870 temp = I915_READ(reg);
2871 temp &= ~FDI_LINK_TRAIN_AUTO;
2872 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2873 temp &= ~FDI_RX_ENABLE;
2874 I915_WRITE(reg, temp);
357555c0 2875
139ccd3f 2876 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
2877 reg = FDI_TX_CTL(pipe);
2878 temp = I915_READ(reg);
139ccd3f
JB
2879 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2880 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2881 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 2882 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
2883 temp |= snb_b_fdi_train_param[j/2];
2884 temp |= FDI_COMPOSITE_SYNC;
2885 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 2886
139ccd3f
JB
2887 I915_WRITE(FDI_RX_MISC(pipe),
2888 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 2889
139ccd3f 2890 reg = FDI_RX_CTL(pipe);
357555c0 2891 temp = I915_READ(reg);
139ccd3f
JB
2892 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2893 temp |= FDI_COMPOSITE_SYNC;
2894 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 2895
139ccd3f
JB
2896 POSTING_READ(reg);
2897 udelay(1); /* should be 0.5us */
357555c0 2898
139ccd3f
JB
2899 for (i = 0; i < 4; i++) {
2900 reg = FDI_RX_IIR(pipe);
2901 temp = I915_READ(reg);
2902 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2903
139ccd3f
JB
2904 if (temp & FDI_RX_BIT_LOCK ||
2905 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2906 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2907 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2908 i);
2909 break;
2910 }
2911 udelay(1); /* should be 0.5us */
2912 }
2913 if (i == 4) {
2914 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2915 continue;
2916 }
357555c0 2917
139ccd3f 2918 /* Train 2 */
357555c0
JB
2919 reg = FDI_TX_CTL(pipe);
2920 temp = I915_READ(reg);
139ccd3f
JB
2921 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2922 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2923 I915_WRITE(reg, temp);
2924
2925 reg = FDI_RX_CTL(pipe);
2926 temp = I915_READ(reg);
2927 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2928 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
2929 I915_WRITE(reg, temp);
2930
2931 POSTING_READ(reg);
139ccd3f 2932 udelay(2); /* should be 1.5us */
357555c0 2933
139ccd3f
JB
2934 for (i = 0; i < 4; i++) {
2935 reg = FDI_RX_IIR(pipe);
2936 temp = I915_READ(reg);
2937 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2938
139ccd3f
JB
2939 if (temp & FDI_RX_SYMBOL_LOCK ||
2940 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2941 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2942 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2943 i);
2944 goto train_done;
2945 }
2946 udelay(2); /* should be 1.5us */
357555c0 2947 }
139ccd3f
JB
2948 if (i == 4)
2949 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 2950 }
357555c0 2951
139ccd3f 2952train_done:
357555c0
JB
2953 DRM_DEBUG_KMS("FDI train done.\n");
2954}
2955
88cefb6c 2956static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 2957{
88cefb6c 2958 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 2959 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 2960 int pipe = intel_crtc->pipe;
5eddb70b 2961 u32 reg, temp;
79e53945 2962
c64e311e 2963
c98e9dcf 2964 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2965 reg = FDI_RX_CTL(pipe);
2966 temp = I915_READ(reg);
627eb5a3
DV
2967 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2968 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 2969 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
2970 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2971
2972 POSTING_READ(reg);
c98e9dcf
JB
2973 udelay(200);
2974
2975 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2976 temp = I915_READ(reg);
2977 I915_WRITE(reg, temp | FDI_PCDCLK);
2978
2979 POSTING_READ(reg);
c98e9dcf
JB
2980 udelay(200);
2981
20749730
PZ
2982 /* Enable CPU FDI TX PLL, always on for Ironlake */
2983 reg = FDI_TX_CTL(pipe);
2984 temp = I915_READ(reg);
2985 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2986 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 2987
20749730
PZ
2988 POSTING_READ(reg);
2989 udelay(100);
6be4a607 2990 }
0e23b99d
JB
2991}
2992
88cefb6c
DV
2993static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2994{
2995 struct drm_device *dev = intel_crtc->base.dev;
2996 struct drm_i915_private *dev_priv = dev->dev_private;
2997 int pipe = intel_crtc->pipe;
2998 u32 reg, temp;
2999
3000 /* Switch from PCDclk to Rawclk */
3001 reg = FDI_RX_CTL(pipe);
3002 temp = I915_READ(reg);
3003 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3004
3005 /* Disable CPU FDI TX PLL */
3006 reg = FDI_TX_CTL(pipe);
3007 temp = I915_READ(reg);
3008 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3009
3010 POSTING_READ(reg);
3011 udelay(100);
3012
3013 reg = FDI_RX_CTL(pipe);
3014 temp = I915_READ(reg);
3015 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3016
3017 /* Wait for the clocks to turn off. */
3018 POSTING_READ(reg);
3019 udelay(100);
3020}
3021
0fc932b8
JB
3022static void ironlake_fdi_disable(struct drm_crtc *crtc)
3023{
3024 struct drm_device *dev = crtc->dev;
3025 struct drm_i915_private *dev_priv = dev->dev_private;
3026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3027 int pipe = intel_crtc->pipe;
3028 u32 reg, temp;
3029
3030 /* disable CPU FDI tx and PCH FDI rx */
3031 reg = FDI_TX_CTL(pipe);
3032 temp = I915_READ(reg);
3033 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3034 POSTING_READ(reg);
3035
3036 reg = FDI_RX_CTL(pipe);
3037 temp = I915_READ(reg);
3038 temp &= ~(0x7 << 16);
dfd07d72 3039 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3040 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3041
3042 POSTING_READ(reg);
3043 udelay(100);
3044
3045 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
3046 if (HAS_PCH_IBX(dev)) {
3047 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 3048 }
0fc932b8
JB
3049
3050 /* still set train pattern 1 */
3051 reg = FDI_TX_CTL(pipe);
3052 temp = I915_READ(reg);
3053 temp &= ~FDI_LINK_TRAIN_NONE;
3054 temp |= FDI_LINK_TRAIN_PATTERN_1;
3055 I915_WRITE(reg, temp);
3056
3057 reg = FDI_RX_CTL(pipe);
3058 temp = I915_READ(reg);
3059 if (HAS_PCH_CPT(dev)) {
3060 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3061 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3062 } else {
3063 temp &= ~FDI_LINK_TRAIN_NONE;
3064 temp |= FDI_LINK_TRAIN_PATTERN_1;
3065 }
3066 /* BPC in FDI rx is consistent with that in PIPECONF */
3067 temp &= ~(0x07 << 16);
dfd07d72 3068 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3069 I915_WRITE(reg, temp);
3070
3071 POSTING_READ(reg);
3072 udelay(100);
3073}
3074
5dce5b93
CW
3075bool intel_has_pending_fb_unpin(struct drm_device *dev)
3076{
3077 struct intel_crtc *crtc;
3078
3079 /* Note that we don't need to be called with mode_config.lock here
3080 * as our list of CRTC objects is static for the lifetime of the
3081 * device and so cannot disappear as we iterate. Similarly, we can
3082 * happily treat the predicates as racy, atomic checks as userspace
3083 * cannot claim and pin a new fb without at least acquring the
3084 * struct_mutex and so serialising with us.
3085 */
3086 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3087 if (atomic_read(&crtc->unpin_work_count) == 0)
3088 continue;
3089
3090 if (crtc->unpin_work)
3091 intel_wait_for_vblank(dev, crtc->pipe);
3092
3093 return true;
3094 }
3095
3096 return false;
3097}
3098
e6c3a2a6
CW
3099static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3100{
0f91128d 3101 struct drm_device *dev = crtc->dev;
5bb61643 3102 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3103
f4510a27 3104 if (crtc->primary->fb == NULL)
e6c3a2a6
CW
3105 return;
3106
2c10d571
DV
3107 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3108
5bb61643
CW
3109 wait_event(dev_priv->pending_flip_queue,
3110 !intel_crtc_has_pending_flip(crtc));
3111
0f91128d 3112 mutex_lock(&dev->struct_mutex);
f4510a27 3113 intel_finish_fb(crtc->primary->fb);
0f91128d 3114 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3115}
3116
e615efe4
ED
3117/* Program iCLKIP clock to the desired frequency */
3118static void lpt_program_iclkip(struct drm_crtc *crtc)
3119{
3120 struct drm_device *dev = crtc->dev;
3121 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3122 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3123 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3124 u32 temp;
3125
09153000
DV
3126 mutex_lock(&dev_priv->dpio_lock);
3127
e615efe4
ED
3128 /* It is necessary to ungate the pixclk gate prior to programming
3129 * the divisors, and gate it back when it is done.
3130 */
3131 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3132
3133 /* Disable SSCCTL */
3134 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3135 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3136 SBI_SSCCTL_DISABLE,
3137 SBI_ICLK);
e615efe4
ED
3138
3139 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3140 if (clock == 20000) {
e615efe4
ED
3141 auxdiv = 1;
3142 divsel = 0x41;
3143 phaseinc = 0x20;
3144 } else {
3145 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3146 * but the adjusted_mode->crtc_clock in in KHz. To get the
3147 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3148 * convert the virtual clock precision to KHz here for higher
3149 * precision.
3150 */
3151 u32 iclk_virtual_root_freq = 172800 * 1000;
3152 u32 iclk_pi_range = 64;
3153 u32 desired_divisor, msb_divisor_value, pi_value;
3154
12d7ceed 3155 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3156 msb_divisor_value = desired_divisor / iclk_pi_range;
3157 pi_value = desired_divisor % iclk_pi_range;
3158
3159 auxdiv = 0;
3160 divsel = msb_divisor_value - 2;
3161 phaseinc = pi_value;
3162 }
3163
3164 /* This should not happen with any sane values */
3165 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3166 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3167 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3168 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3169
3170 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3171 clock,
e615efe4
ED
3172 auxdiv,
3173 divsel,
3174 phasedir,
3175 phaseinc);
3176
3177 /* Program SSCDIVINTPHASE6 */
988d6ee8 3178 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3179 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3180 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3181 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3182 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3183 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3184 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3185 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3186
3187 /* Program SSCAUXDIV */
988d6ee8 3188 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3189 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3190 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3191 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3192
3193 /* Enable modulator and associated divider */
988d6ee8 3194 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3195 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3196 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3197
3198 /* Wait for initialization time */
3199 udelay(24);
3200
3201 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3202
3203 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3204}
3205
275f01b2
DV
3206static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3207 enum pipe pch_transcoder)
3208{
3209 struct drm_device *dev = crtc->base.dev;
3210 struct drm_i915_private *dev_priv = dev->dev_private;
3211 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3212
3213 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3214 I915_READ(HTOTAL(cpu_transcoder)));
3215 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3216 I915_READ(HBLANK(cpu_transcoder)));
3217 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3218 I915_READ(HSYNC(cpu_transcoder)));
3219
3220 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3221 I915_READ(VTOTAL(cpu_transcoder)));
3222 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3223 I915_READ(VBLANK(cpu_transcoder)));
3224 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3225 I915_READ(VSYNC(cpu_transcoder)));
3226 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3227 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3228}
3229
1fbc0d78
DV
3230static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3231{
3232 struct drm_i915_private *dev_priv = dev->dev_private;
3233 uint32_t temp;
3234
3235 temp = I915_READ(SOUTH_CHICKEN1);
3236 if (temp & FDI_BC_BIFURCATION_SELECT)
3237 return;
3238
3239 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3240 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3241
3242 temp |= FDI_BC_BIFURCATION_SELECT;
3243 DRM_DEBUG_KMS("enabling fdi C rx\n");
3244 I915_WRITE(SOUTH_CHICKEN1, temp);
3245 POSTING_READ(SOUTH_CHICKEN1);
3246}
3247
3248static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3249{
3250 struct drm_device *dev = intel_crtc->base.dev;
3251 struct drm_i915_private *dev_priv = dev->dev_private;
3252
3253 switch (intel_crtc->pipe) {
3254 case PIPE_A:
3255 break;
3256 case PIPE_B:
3257 if (intel_crtc->config.fdi_lanes > 2)
3258 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3259 else
3260 cpt_enable_fdi_bc_bifurcation(dev);
3261
3262 break;
3263 case PIPE_C:
3264 cpt_enable_fdi_bc_bifurcation(dev);
3265
3266 break;
3267 default:
3268 BUG();
3269 }
3270}
3271
f67a559d
JB
3272/*
3273 * Enable PCH resources required for PCH ports:
3274 * - PCH PLLs
3275 * - FDI training & RX/TX
3276 * - update transcoder timings
3277 * - DP transcoding bits
3278 * - transcoder
3279 */
3280static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3281{
3282 struct drm_device *dev = crtc->dev;
3283 struct drm_i915_private *dev_priv = dev->dev_private;
3284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3285 int pipe = intel_crtc->pipe;
ee7b9f93 3286 u32 reg, temp;
2c07245f 3287
ab9412ba 3288 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3289
1fbc0d78
DV
3290 if (IS_IVYBRIDGE(dev))
3291 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3292
cd986abb
DV
3293 /* Write the TU size bits before fdi link training, so that error
3294 * detection works. */
3295 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3296 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3297
c98e9dcf 3298 /* For PCH output, training FDI link */
674cf967 3299 dev_priv->display.fdi_link_train(crtc);
2c07245f 3300
3ad8a208
DV
3301 /* We need to program the right clock selection before writing the pixel
3302 * mutliplier into the DPLL. */
303b81e0 3303 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3304 u32 sel;
4b645f14 3305
c98e9dcf 3306 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3307 temp |= TRANS_DPLL_ENABLE(pipe);
3308 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3309 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3310 temp |= sel;
3311 else
3312 temp &= ~sel;
c98e9dcf 3313 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3314 }
5eddb70b 3315
3ad8a208
DV
3316 /* XXX: pch pll's can be enabled any time before we enable the PCH
3317 * transcoder, and we actually should do this to not upset any PCH
3318 * transcoder that already use the clock when we share it.
3319 *
3320 * Note that enable_shared_dpll tries to do the right thing, but
3321 * get_shared_dpll unconditionally resets the pll - we need that to have
3322 * the right LVDS enable sequence. */
3323 ironlake_enable_shared_dpll(intel_crtc);
3324
d9b6cb56
JB
3325 /* set transcoder timing, panel must allow it */
3326 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3327 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3328
303b81e0 3329 intel_fdi_normal_train(crtc);
5e84e1a4 3330
c98e9dcf
JB
3331 /* For PCH DP, enable TRANS_DP_CTL */
3332 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3333 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3334 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3335 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3336 reg = TRANS_DP_CTL(pipe);
3337 temp = I915_READ(reg);
3338 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3339 TRANS_DP_SYNC_MASK |
3340 TRANS_DP_BPC_MASK);
5eddb70b
CW
3341 temp |= (TRANS_DP_OUTPUT_ENABLE |
3342 TRANS_DP_ENH_FRAMING);
9325c9f0 3343 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3344
3345 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3346 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3347 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3348 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3349
3350 switch (intel_trans_dp_port_sel(crtc)) {
3351 case PCH_DP_B:
5eddb70b 3352 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3353 break;
3354 case PCH_DP_C:
5eddb70b 3355 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3356 break;
3357 case PCH_DP_D:
5eddb70b 3358 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3359 break;
3360 default:
e95d41e1 3361 BUG();
32f9d658 3362 }
2c07245f 3363
5eddb70b 3364 I915_WRITE(reg, temp);
6be4a607 3365 }
b52eb4dc 3366
b8a4f404 3367 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3368}
3369
1507e5bd
PZ
3370static void lpt_pch_enable(struct drm_crtc *crtc)
3371{
3372 struct drm_device *dev = crtc->dev;
3373 struct drm_i915_private *dev_priv = dev->dev_private;
3374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3375 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3376
ab9412ba 3377 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3378
8c52b5e8 3379 lpt_program_iclkip(crtc);
1507e5bd 3380
0540e488 3381 /* Set transcoder timing. */
275f01b2 3382 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3383
937bb610 3384 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3385}
3386
e2b78267 3387static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3388{
e2b78267 3389 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3390
3391 if (pll == NULL)
3392 return;
3393
3394 if (pll->refcount == 0) {
46edb027 3395 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3396 return;
3397 }
3398
f4a091c7
DV
3399 if (--pll->refcount == 0) {
3400 WARN_ON(pll->on);
3401 WARN_ON(pll->active);
3402 }
3403
a43f6e0f 3404 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3405}
3406
b89a1d39 3407static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3408{
e2b78267
DV
3409 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3410 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3411 enum intel_dpll_id i;
ee7b9f93 3412
ee7b9f93 3413 if (pll) {
46edb027
DV
3414 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3415 crtc->base.base.id, pll->name);
e2b78267 3416 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3417 }
3418
98b6bd99
DV
3419 if (HAS_PCH_IBX(dev_priv->dev)) {
3420 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3421 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3422 pll = &dev_priv->shared_dplls[i];
98b6bd99 3423
46edb027
DV
3424 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3425 crtc->base.base.id, pll->name);
98b6bd99
DV
3426
3427 goto found;
3428 }
3429
e72f9fbf
DV
3430 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3431 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3432
3433 /* Only want to check enabled timings first */
3434 if (pll->refcount == 0)
3435 continue;
3436
b89a1d39
DV
3437 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3438 sizeof(pll->hw_state)) == 0) {
46edb027 3439 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3440 crtc->base.base.id,
46edb027 3441 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3442
3443 goto found;
3444 }
3445 }
3446
3447 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3448 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3449 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3450 if (pll->refcount == 0) {
46edb027
DV
3451 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3452 crtc->base.base.id, pll->name);
ee7b9f93
JB
3453 goto found;
3454 }
3455 }
3456
3457 return NULL;
3458
3459found:
a43f6e0f 3460 crtc->config.shared_dpll = i;
46edb027
DV
3461 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3462 pipe_name(crtc->pipe));
ee7b9f93 3463
cdbd2316 3464 if (pll->active == 0) {
66e985c0
DV
3465 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3466 sizeof(pll->hw_state));
3467
46edb027 3468 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3469 WARN_ON(pll->on);
e9d6944e 3470 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3471
15bdd4cf 3472 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3473 }
3474 pll->refcount++;
e04c7350 3475
ee7b9f93
JB
3476 return pll;
3477}
3478
a1520318 3479static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3480{
3481 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3482 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3483 u32 temp;
3484
3485 temp = I915_READ(dslreg);
3486 udelay(500);
3487 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3488 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3489 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3490 }
3491}
3492
b074cec8
JB
3493static void ironlake_pfit_enable(struct intel_crtc *crtc)
3494{
3495 struct drm_device *dev = crtc->base.dev;
3496 struct drm_i915_private *dev_priv = dev->dev_private;
3497 int pipe = crtc->pipe;
3498
fd4daa9c 3499 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3500 /* Force use of hard-coded filter coefficients
3501 * as some pre-programmed values are broken,
3502 * e.g. x201.
3503 */
3504 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3505 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3506 PF_PIPE_SEL_IVB(pipe));
3507 else
3508 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3509 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3510 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3511 }
3512}
3513
bb53d4ae
VS
3514static void intel_enable_planes(struct drm_crtc *crtc)
3515{
3516 struct drm_device *dev = crtc->dev;
3517 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3518 struct drm_plane *plane;
bb53d4ae
VS
3519 struct intel_plane *intel_plane;
3520
af2b653b
MR
3521 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3522 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3523 if (intel_plane->pipe == pipe)
3524 intel_plane_restore(&intel_plane->base);
af2b653b 3525 }
bb53d4ae
VS
3526}
3527
3528static void intel_disable_planes(struct drm_crtc *crtc)
3529{
3530 struct drm_device *dev = crtc->dev;
3531 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3532 struct drm_plane *plane;
bb53d4ae
VS
3533 struct intel_plane *intel_plane;
3534
af2b653b
MR
3535 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3536 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3537 if (intel_plane->pipe == pipe)
3538 intel_plane_disable(&intel_plane->base);
af2b653b 3539 }
bb53d4ae
VS
3540}
3541
20bc8673 3542void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3543{
3544 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3545
3546 if (!crtc->config.ips_enabled)
3547 return;
3548
3549 /* We can only enable IPS after we enable a plane and wait for a vblank.
3550 * We guarantee that the plane is enabled by calling intel_enable_ips
3551 * only after intel_enable_plane. And intel_enable_plane already waits
3552 * for a vblank, so all we need to do here is to enable the IPS bit. */
3553 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3554 if (IS_BROADWELL(crtc->base.dev)) {
3555 mutex_lock(&dev_priv->rps.hw_lock);
3556 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3557 mutex_unlock(&dev_priv->rps.hw_lock);
3558 /* Quoting Art Runyan: "its not safe to expect any particular
3559 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3560 * mailbox." Moreover, the mailbox may return a bogus state,
3561 * so we need to just enable it and continue on.
2a114cc1
BW
3562 */
3563 } else {
3564 I915_WRITE(IPS_CTL, IPS_ENABLE);
3565 /* The bit only becomes 1 in the next vblank, so this wait here
3566 * is essentially intel_wait_for_vblank. If we don't have this
3567 * and don't wait for vblanks until the end of crtc_enable, then
3568 * the HW state readout code will complain that the expected
3569 * IPS_CTL value is not the one we read. */
3570 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3571 DRM_ERROR("Timed out waiting for IPS enable\n");
3572 }
d77e4531
PZ
3573}
3574
20bc8673 3575void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3576{
3577 struct drm_device *dev = crtc->base.dev;
3578 struct drm_i915_private *dev_priv = dev->dev_private;
3579
3580 if (!crtc->config.ips_enabled)
3581 return;
3582
3583 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 3584 if (IS_BROADWELL(dev)) {
2a114cc1
BW
3585 mutex_lock(&dev_priv->rps.hw_lock);
3586 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3587 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
3588 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3589 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3590 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 3591 } else {
2a114cc1 3592 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3593 POSTING_READ(IPS_CTL);
3594 }
d77e4531
PZ
3595
3596 /* We need to wait for a vblank before we can disable the plane. */
3597 intel_wait_for_vblank(dev, crtc->pipe);
3598}
3599
3600/** Loads the palette/gamma unit for the CRTC with the prepared values */
3601static void intel_crtc_load_lut(struct drm_crtc *crtc)
3602{
3603 struct drm_device *dev = crtc->dev;
3604 struct drm_i915_private *dev_priv = dev->dev_private;
3605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3606 enum pipe pipe = intel_crtc->pipe;
3607 int palreg = PALETTE(pipe);
3608 int i;
3609 bool reenable_ips = false;
3610
3611 /* The clocks have to be on to load the palette. */
3612 if (!crtc->enabled || !intel_crtc->active)
3613 return;
3614
3615 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3616 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3617 assert_dsi_pll_enabled(dev_priv);
3618 else
3619 assert_pll_enabled(dev_priv, pipe);
3620 }
3621
3622 /* use legacy palette for Ironlake */
3623 if (HAS_PCH_SPLIT(dev))
3624 palreg = LGC_PALETTE(pipe);
3625
3626 /* Workaround : Do not read or write the pipe palette/gamma data while
3627 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3628 */
41e6fc4c 3629 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3630 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3631 GAMMA_MODE_MODE_SPLIT)) {
3632 hsw_disable_ips(intel_crtc);
3633 reenable_ips = true;
3634 }
3635
3636 for (i = 0; i < 256; i++) {
3637 I915_WRITE(palreg + 4 * i,
3638 (intel_crtc->lut_r[i] << 16) |
3639 (intel_crtc->lut_g[i] << 8) |
3640 intel_crtc->lut_b[i]);
3641 }
3642
3643 if (reenable_ips)
3644 hsw_enable_ips(intel_crtc);
3645}
3646
d3eedb1a
VS
3647static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3648{
3649 if (!enable && intel_crtc->overlay) {
3650 struct drm_device *dev = intel_crtc->base.dev;
3651 struct drm_i915_private *dev_priv = dev->dev_private;
3652
3653 mutex_lock(&dev->struct_mutex);
3654 dev_priv->mm.interruptible = false;
3655 (void) intel_overlay_switch_off(intel_crtc->overlay);
3656 dev_priv->mm.interruptible = true;
3657 mutex_unlock(&dev->struct_mutex);
3658 }
3659
3660 /* Let userspace switch the overlay on again. In most cases userspace
3661 * has to recompute where to put it anyway.
3662 */
3663}
3664
3665/**
3666 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3667 * cursor plane briefly if not already running after enabling the display
3668 * plane.
3669 * This workaround avoids occasional blank screens when self refresh is
3670 * enabled.
3671 */
3672static void
3673g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3674{
3675 u32 cntl = I915_READ(CURCNTR(pipe));
3676
3677 if ((cntl & CURSOR_MODE) == 0) {
3678 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3679
3680 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3681 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3682 intel_wait_for_vblank(dev_priv->dev, pipe);
3683 I915_WRITE(CURCNTR(pipe), cntl);
3684 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3685 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3686 }
3687}
3688
3689static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
3690{
3691 struct drm_device *dev = crtc->dev;
3692 struct drm_i915_private *dev_priv = dev->dev_private;
3693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3694 int pipe = intel_crtc->pipe;
3695 int plane = intel_crtc->plane;
3696
3697 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3698 intel_enable_planes(crtc);
d3eedb1a
VS
3699 /* The fixup needs to happen before cursor is enabled */
3700 if (IS_G4X(dev))
3701 g4x_fixup_plane(dev_priv, pipe);
a5c4d7bc 3702 intel_crtc_update_cursor(crtc, true);
d3eedb1a 3703 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
3704
3705 hsw_enable_ips(intel_crtc);
3706
3707 mutex_lock(&dev->struct_mutex);
3708 intel_update_fbc(dev);
3709 mutex_unlock(&dev->struct_mutex);
3710}
3711
d3eedb1a 3712static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
3713{
3714 struct drm_device *dev = crtc->dev;
3715 struct drm_i915_private *dev_priv = dev->dev_private;
3716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3717 int pipe = intel_crtc->pipe;
3718 int plane = intel_crtc->plane;
3719
3720 intel_crtc_wait_for_pending_flips(crtc);
3721 drm_vblank_off(dev, pipe);
3722
3723 if (dev_priv->fbc.plane == plane)
3724 intel_disable_fbc(dev);
3725
3726 hsw_disable_ips(intel_crtc);
3727
d3eedb1a 3728 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc
VS
3729 intel_crtc_update_cursor(crtc, false);
3730 intel_disable_planes(crtc);
3731 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3732}
3733
f67a559d
JB
3734static void ironlake_crtc_enable(struct drm_crtc *crtc)
3735{
3736 struct drm_device *dev = crtc->dev;
3737 struct drm_i915_private *dev_priv = dev->dev_private;
3738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3739 struct intel_encoder *encoder;
f67a559d 3740 int pipe = intel_crtc->pipe;
f67a559d 3741
08a48469
DV
3742 WARN_ON(!crtc->enabled);
3743
f67a559d
JB
3744 if (intel_crtc->active)
3745 return;
3746
3747 intel_crtc->active = true;
8664281b
PZ
3748
3749 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3750 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3751
f6736a1a 3752 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3753 if (encoder->pre_enable)
3754 encoder->pre_enable(encoder);
f67a559d 3755
5bfe2ac0 3756 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3757 /* Note: FDI PLL enabling _must_ be done before we enable the
3758 * cpu pipes, hence this is separate from all the other fdi/pch
3759 * enabling. */
88cefb6c 3760 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3761 } else {
3762 assert_fdi_tx_disabled(dev_priv, pipe);
3763 assert_fdi_rx_disabled(dev_priv, pipe);
3764 }
f67a559d 3765
b074cec8 3766 ironlake_pfit_enable(intel_crtc);
f67a559d 3767
9c54c0dd
JB
3768 /*
3769 * On ILK+ LUT must be loaded before the pipe is running but with
3770 * clocks enabled
3771 */
3772 intel_crtc_load_lut(crtc);
3773
f37fcc2a 3774 intel_update_watermarks(crtc);
e1fdc473 3775 intel_enable_pipe(intel_crtc);
f67a559d 3776
5bfe2ac0 3777 if (intel_crtc->config.has_pch_encoder)
f67a559d 3778 ironlake_pch_enable(crtc);
c98e9dcf 3779
fa5c73b1
DV
3780 for_each_encoder_on_crtc(dev, crtc, encoder)
3781 encoder->enable(encoder);
61b77ddd
DV
3782
3783 if (HAS_PCH_CPT(dev))
a1520318 3784 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 3785
d3eedb1a 3786 intel_crtc_enable_planes(crtc);
a5c4d7bc 3787
6ce94100
DV
3788 /*
3789 * There seems to be a race in PCH platform hw (at least on some
3790 * outputs) where an enabled pipe still completes any pageflip right
3791 * away (as if the pipe is off) instead of waiting for vblank. As soon
3792 * as the first vblank happend, everything works as expected. Hence just
3793 * wait for one vblank before returning to avoid strange things
3794 * happening.
3795 */
3796 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
3797}
3798
42db64ef
PZ
3799/* IPS only exists on ULT machines and is tied to pipe A. */
3800static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3801{
f5adf94e 3802 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3803}
3804
e4916946
PZ
3805/*
3806 * This implements the workaround described in the "notes" section of the mode
3807 * set sequence documentation. When going from no pipes or single pipe to
3808 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3809 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3810 */
3811static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3812{
3813 struct drm_device *dev = crtc->base.dev;
3814 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3815
3816 /* We want to get the other_active_crtc only if there's only 1 other
3817 * active crtc. */
3818 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3819 if (!crtc_it->active || crtc_it == crtc)
3820 continue;
3821
3822 if (other_active_crtc)
3823 return;
3824
3825 other_active_crtc = crtc_it;
3826 }
3827 if (!other_active_crtc)
3828 return;
3829
3830 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3831 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3832}
3833
4f771f10
PZ
3834static void haswell_crtc_enable(struct drm_crtc *crtc)
3835{
3836 struct drm_device *dev = crtc->dev;
3837 struct drm_i915_private *dev_priv = dev->dev_private;
3838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3839 struct intel_encoder *encoder;
3840 int pipe = intel_crtc->pipe;
4f771f10
PZ
3841
3842 WARN_ON(!crtc->enabled);
3843
3844 if (intel_crtc->active)
3845 return;
3846
3847 intel_crtc->active = true;
8664281b
PZ
3848
3849 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3850 if (intel_crtc->config.has_pch_encoder)
3851 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3852
5bfe2ac0 3853 if (intel_crtc->config.has_pch_encoder)
04945641 3854 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
3855
3856 for_each_encoder_on_crtc(dev, crtc, encoder)
3857 if (encoder->pre_enable)
3858 encoder->pre_enable(encoder);
3859
1f544388 3860 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 3861
b074cec8 3862 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
3863
3864 /*
3865 * On ILK+ LUT must be loaded before the pipe is running but with
3866 * clocks enabled
3867 */
3868 intel_crtc_load_lut(crtc);
3869
1f544388 3870 intel_ddi_set_pipe_settings(crtc);
8228c251 3871 intel_ddi_enable_transcoder_func(crtc);
4f771f10 3872
f37fcc2a 3873 intel_update_watermarks(crtc);
e1fdc473 3874 intel_enable_pipe(intel_crtc);
42db64ef 3875
5bfe2ac0 3876 if (intel_crtc->config.has_pch_encoder)
1507e5bd 3877 lpt_pch_enable(crtc);
4f771f10 3878
8807e55b 3879 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 3880 encoder->enable(encoder);
8807e55b
JN
3881 intel_opregion_notify_encoder(encoder, true);
3882 }
4f771f10 3883
e4916946
PZ
3884 /* If we change the relative order between pipe/planes enabling, we need
3885 * to change the workaround. */
3886 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 3887 intel_crtc_enable_planes(crtc);
4f771f10
PZ
3888}
3889
3f8dce3a
DV
3890static void ironlake_pfit_disable(struct intel_crtc *crtc)
3891{
3892 struct drm_device *dev = crtc->base.dev;
3893 struct drm_i915_private *dev_priv = dev->dev_private;
3894 int pipe = crtc->pipe;
3895
3896 /* To avoid upsetting the power well on haswell only disable the pfit if
3897 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 3898 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
3899 I915_WRITE(PF_CTL(pipe), 0);
3900 I915_WRITE(PF_WIN_POS(pipe), 0);
3901 I915_WRITE(PF_WIN_SZ(pipe), 0);
3902 }
3903}
3904
6be4a607
JB
3905static void ironlake_crtc_disable(struct drm_crtc *crtc)
3906{
3907 struct drm_device *dev = crtc->dev;
3908 struct drm_i915_private *dev_priv = dev->dev_private;
3909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3910 struct intel_encoder *encoder;
6be4a607 3911 int pipe = intel_crtc->pipe;
5eddb70b 3912 u32 reg, temp;
b52eb4dc 3913
f7abfe8b
CW
3914 if (!intel_crtc->active)
3915 return;
3916
d3eedb1a 3917 intel_crtc_disable_planes(crtc);
a5c4d7bc 3918
ea9d758d
DV
3919 for_each_encoder_on_crtc(dev, crtc, encoder)
3920 encoder->disable(encoder);
3921
d925c59a
DV
3922 if (intel_crtc->config.has_pch_encoder)
3923 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3924
b24e7179 3925 intel_disable_pipe(dev_priv, pipe);
32f9d658 3926
3f8dce3a 3927 ironlake_pfit_disable(intel_crtc);
2c07245f 3928
bf49ec8c
DV
3929 for_each_encoder_on_crtc(dev, crtc, encoder)
3930 if (encoder->post_disable)
3931 encoder->post_disable(encoder);
2c07245f 3932
d925c59a
DV
3933 if (intel_crtc->config.has_pch_encoder) {
3934 ironlake_fdi_disable(crtc);
913d8d11 3935
d925c59a
DV
3936 ironlake_disable_pch_transcoder(dev_priv, pipe);
3937 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 3938
d925c59a
DV
3939 if (HAS_PCH_CPT(dev)) {
3940 /* disable TRANS_DP_CTL */
3941 reg = TRANS_DP_CTL(pipe);
3942 temp = I915_READ(reg);
3943 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3944 TRANS_DP_PORT_SEL_MASK);
3945 temp |= TRANS_DP_PORT_SEL_NONE;
3946 I915_WRITE(reg, temp);
3947
3948 /* disable DPLL_SEL */
3949 temp = I915_READ(PCH_DPLL_SEL);
11887397 3950 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 3951 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 3952 }
e3421a18 3953
d925c59a 3954 /* disable PCH DPLL */
e72f9fbf 3955 intel_disable_shared_dpll(intel_crtc);
8db9d77b 3956
d925c59a
DV
3957 ironlake_fdi_pll_disable(intel_crtc);
3958 }
6b383a7f 3959
f7abfe8b 3960 intel_crtc->active = false;
46ba614c 3961 intel_update_watermarks(crtc);
d1ebd816
BW
3962
3963 mutex_lock(&dev->struct_mutex);
6b383a7f 3964 intel_update_fbc(dev);
d1ebd816 3965 mutex_unlock(&dev->struct_mutex);
6be4a607 3966}
1b3c7a47 3967
4f771f10 3968static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 3969{
4f771f10
PZ
3970 struct drm_device *dev = crtc->dev;
3971 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 3972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
3973 struct intel_encoder *encoder;
3974 int pipe = intel_crtc->pipe;
3b117c8f 3975 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 3976
4f771f10
PZ
3977 if (!intel_crtc->active)
3978 return;
3979
d3eedb1a 3980 intel_crtc_disable_planes(crtc);
dda9a66a 3981
8807e55b
JN
3982 for_each_encoder_on_crtc(dev, crtc, encoder) {
3983 intel_opregion_notify_encoder(encoder, false);
4f771f10 3984 encoder->disable(encoder);
8807e55b 3985 }
4f771f10 3986
8664281b
PZ
3987 if (intel_crtc->config.has_pch_encoder)
3988 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
3989 intel_disable_pipe(dev_priv, pipe);
3990
ad80a810 3991 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 3992
3f8dce3a 3993 ironlake_pfit_disable(intel_crtc);
4f771f10 3994
1f544388 3995 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
3996
3997 for_each_encoder_on_crtc(dev, crtc, encoder)
3998 if (encoder->post_disable)
3999 encoder->post_disable(encoder);
4000
88adfff1 4001 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 4002 lpt_disable_pch_transcoder(dev_priv);
8664281b 4003 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 4004 intel_ddi_fdi_disable(crtc);
83616634 4005 }
4f771f10
PZ
4006
4007 intel_crtc->active = false;
46ba614c 4008 intel_update_watermarks(crtc);
4f771f10
PZ
4009
4010 mutex_lock(&dev->struct_mutex);
4011 intel_update_fbc(dev);
4012 mutex_unlock(&dev->struct_mutex);
4013}
4014
ee7b9f93
JB
4015static void ironlake_crtc_off(struct drm_crtc *crtc)
4016{
4017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4018 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4019}
4020
6441ab5f
PZ
4021static void haswell_crtc_off(struct drm_crtc *crtc)
4022{
4023 intel_ddi_put_crtc_pll(crtc);
4024}
4025
2dd24552
JB
4026static void i9xx_pfit_enable(struct intel_crtc *crtc)
4027{
4028 struct drm_device *dev = crtc->base.dev;
4029 struct drm_i915_private *dev_priv = dev->dev_private;
4030 struct intel_crtc_config *pipe_config = &crtc->config;
4031
328d8e82 4032 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4033 return;
4034
2dd24552 4035 /*
c0b03411
DV
4036 * The panel fitter should only be adjusted whilst the pipe is disabled,
4037 * according to register description and PRM.
2dd24552 4038 */
c0b03411
DV
4039 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4040 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4041
b074cec8
JB
4042 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4043 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4044
4045 /* Border color in case we don't scale up to the full screen. Black by
4046 * default, change to something else for debugging. */
4047 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4048}
4049
77d22dca
ID
4050#define for_each_power_domain(domain, mask) \
4051 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4052 if ((1 << (domain)) & (mask))
4053
319be8ae
ID
4054enum intel_display_power_domain
4055intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4056{
4057 struct drm_device *dev = intel_encoder->base.dev;
4058 struct intel_digital_port *intel_dig_port;
4059
4060 switch (intel_encoder->type) {
4061 case INTEL_OUTPUT_UNKNOWN:
4062 /* Only DDI platforms should ever use this output type */
4063 WARN_ON_ONCE(!HAS_DDI(dev));
4064 case INTEL_OUTPUT_DISPLAYPORT:
4065 case INTEL_OUTPUT_HDMI:
4066 case INTEL_OUTPUT_EDP:
4067 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4068 switch (intel_dig_port->port) {
4069 case PORT_A:
4070 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4071 case PORT_B:
4072 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4073 case PORT_C:
4074 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4075 case PORT_D:
4076 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4077 default:
4078 WARN_ON_ONCE(1);
4079 return POWER_DOMAIN_PORT_OTHER;
4080 }
4081 case INTEL_OUTPUT_ANALOG:
4082 return POWER_DOMAIN_PORT_CRT;
4083 case INTEL_OUTPUT_DSI:
4084 return POWER_DOMAIN_PORT_DSI;
4085 default:
4086 return POWER_DOMAIN_PORT_OTHER;
4087 }
4088}
4089
4090static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4091{
319be8ae
ID
4092 struct drm_device *dev = crtc->dev;
4093 struct intel_encoder *intel_encoder;
4094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4095 enum pipe pipe = intel_crtc->pipe;
4096 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
77d22dca
ID
4097 unsigned long mask;
4098 enum transcoder transcoder;
4099
4100 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4101
4102 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4103 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4104 if (pfit_enabled)
4105 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4106
319be8ae
ID
4107 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4108 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4109
77d22dca
ID
4110 return mask;
4111}
4112
4113void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4114 bool enable)
4115{
4116 if (dev_priv->power_domains.init_power_on == enable)
4117 return;
4118
4119 if (enable)
4120 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4121 else
4122 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4123
4124 dev_priv->power_domains.init_power_on = enable;
4125}
4126
4127static void modeset_update_crtc_power_domains(struct drm_device *dev)
4128{
4129 struct drm_i915_private *dev_priv = dev->dev_private;
4130 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4131 struct intel_crtc *crtc;
4132
4133 /*
4134 * First get all needed power domains, then put all unneeded, to avoid
4135 * any unnecessary toggling of the power wells.
4136 */
4137 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4138 enum intel_display_power_domain domain;
4139
4140 if (!crtc->base.enabled)
4141 continue;
4142
319be8ae 4143 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4144
4145 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4146 intel_display_power_get(dev_priv, domain);
4147 }
4148
4149 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4150 enum intel_display_power_domain domain;
4151
4152 for_each_power_domain(domain, crtc->enabled_power_domains)
4153 intel_display_power_put(dev_priv, domain);
4154
4155 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4156 }
4157
4158 intel_display_set_init_power(dev_priv, false);
4159}
4160
586f49dc 4161int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4162{
586f49dc 4163 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4164
586f49dc
JB
4165 /* Obtain SKU information */
4166 mutex_lock(&dev_priv->dpio_lock);
4167 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4168 CCK_FUSE_HPLL_FREQ_MASK;
4169 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4170
586f49dc 4171 return vco_freq[hpll_freq];
30a970c6
JB
4172}
4173
4174/* Adjust CDclk dividers to allow high res or save power if possible */
4175static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4176{
4177 struct drm_i915_private *dev_priv = dev->dev_private;
4178 u32 val, cmd;
4179
d60c4473
ID
4180 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4181 dev_priv->vlv_cdclk_freq = cdclk;
4182
30a970c6
JB
4183 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4184 cmd = 2;
4185 else if (cdclk == 266)
4186 cmd = 1;
4187 else
4188 cmd = 0;
4189
4190 mutex_lock(&dev_priv->rps.hw_lock);
4191 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4192 val &= ~DSPFREQGUAR_MASK;
4193 val |= (cmd << DSPFREQGUAR_SHIFT);
4194 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4195 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4196 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4197 50)) {
4198 DRM_ERROR("timed out waiting for CDclk change\n");
4199 }
4200 mutex_unlock(&dev_priv->rps.hw_lock);
4201
4202 if (cdclk == 400) {
4203 u32 divider, vco;
4204
4205 vco = valleyview_get_vco(dev_priv);
4206 divider = ((vco << 1) / cdclk) - 1;
4207
4208 mutex_lock(&dev_priv->dpio_lock);
4209 /* adjust cdclk divider */
4210 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4211 val &= ~0xf;
4212 val |= divider;
4213 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4214 mutex_unlock(&dev_priv->dpio_lock);
4215 }
4216
4217 mutex_lock(&dev_priv->dpio_lock);
4218 /* adjust self-refresh exit latency value */
4219 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4220 val &= ~0x7f;
4221
4222 /*
4223 * For high bandwidth configs, we set a higher latency in the bunit
4224 * so that the core display fetch happens in time to avoid underruns.
4225 */
4226 if (cdclk == 400)
4227 val |= 4500 / 250; /* 4.5 usec */
4228 else
4229 val |= 3000 / 250; /* 3.0 usec */
4230 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4231 mutex_unlock(&dev_priv->dpio_lock);
4232
4233 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4234 intel_i2c_reset(dev);
4235}
4236
d60c4473 4237int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4238{
4239 int cur_cdclk, vco;
4240 int divider;
4241
4242 vco = valleyview_get_vco(dev_priv);
4243
4244 mutex_lock(&dev_priv->dpio_lock);
4245 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4246 mutex_unlock(&dev_priv->dpio_lock);
4247
4248 divider &= 0xf;
4249
4250 cur_cdclk = (vco << 1) / (divider + 1);
4251
4252 return cur_cdclk;
4253}
4254
4255static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4256 int max_pixclk)
4257{
30a970c6
JB
4258 /*
4259 * Really only a few cases to deal with, as only 4 CDclks are supported:
4260 * 200MHz
4261 * 267MHz
4262 * 320MHz
4263 * 400MHz
4264 * So we check to see whether we're above 90% of the lower bin and
4265 * adjust if needed.
4266 */
4267 if (max_pixclk > 288000) {
4268 return 400;
4269 } else if (max_pixclk > 240000) {
4270 return 320;
4271 } else
4272 return 266;
4273 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4274}
4275
2f2d7aa1
VS
4276/* compute the max pixel clock for new configuration */
4277static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4278{
4279 struct drm_device *dev = dev_priv->dev;
4280 struct intel_crtc *intel_crtc;
4281 int max_pixclk = 0;
4282
4283 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4284 base.head) {
2f2d7aa1 4285 if (intel_crtc->new_enabled)
30a970c6 4286 max_pixclk = max(max_pixclk,
2f2d7aa1 4287 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4288 }
4289
4290 return max_pixclk;
4291}
4292
4293static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4294 unsigned *prepare_pipes)
30a970c6
JB
4295{
4296 struct drm_i915_private *dev_priv = dev->dev_private;
4297 struct intel_crtc *intel_crtc;
2f2d7aa1 4298 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4299
d60c4473
ID
4300 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4301 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4302 return;
4303
2f2d7aa1 4304 /* disable/enable all currently active pipes while we change cdclk */
30a970c6
JB
4305 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4306 base.head)
4307 if (intel_crtc->base.enabled)
4308 *prepare_pipes |= (1 << intel_crtc->pipe);
4309}
4310
4311static void valleyview_modeset_global_resources(struct drm_device *dev)
4312{
4313 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4314 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4315 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4316
d60c4473 4317 if (req_cdclk != dev_priv->vlv_cdclk_freq)
30a970c6 4318 valleyview_set_cdclk(dev, req_cdclk);
77961eb9 4319 modeset_update_crtc_power_domains(dev);
30a970c6
JB
4320}
4321
89b667f8
JB
4322static void valleyview_crtc_enable(struct drm_crtc *crtc)
4323{
4324 struct drm_device *dev = crtc->dev;
4325 struct drm_i915_private *dev_priv = dev->dev_private;
4326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4327 struct intel_encoder *encoder;
4328 int pipe = intel_crtc->pipe;
23538ef1 4329 bool is_dsi;
89b667f8
JB
4330
4331 WARN_ON(!crtc->enabled);
4332
4333 if (intel_crtc->active)
4334 return;
4335
4336 intel_crtc->active = true;
89b667f8 4337
89b667f8
JB
4338 for_each_encoder_on_crtc(dev, crtc, encoder)
4339 if (encoder->pre_pll_enable)
4340 encoder->pre_pll_enable(encoder);
4341
23538ef1
JN
4342 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4343
e9fd1c02
JN
4344 if (!is_dsi)
4345 vlv_enable_pll(intel_crtc);
89b667f8
JB
4346
4347 for_each_encoder_on_crtc(dev, crtc, encoder)
4348 if (encoder->pre_enable)
4349 encoder->pre_enable(encoder);
4350
2dd24552
JB
4351 i9xx_pfit_enable(intel_crtc);
4352
63cbb074
VS
4353 intel_crtc_load_lut(crtc);
4354
f37fcc2a 4355 intel_update_watermarks(crtc);
e1fdc473 4356 intel_enable_pipe(intel_crtc);
be6a6f8e 4357 intel_wait_for_vblank(dev_priv->dev, pipe);
2d9d2b0b 4358 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
be6a6f8e 4359
d3eedb1a 4360 intel_crtc_enable_planes(crtc);
5004945f
JN
4361
4362 for_each_encoder_on_crtc(dev, crtc, encoder)
4363 encoder->enable(encoder);
89b667f8
JB
4364}
4365
0b8765c6 4366static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4367{
4368 struct drm_device *dev = crtc->dev;
79e53945
JB
4369 struct drm_i915_private *dev_priv = dev->dev_private;
4370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4371 struct intel_encoder *encoder;
79e53945 4372 int pipe = intel_crtc->pipe;
79e53945 4373
08a48469
DV
4374 WARN_ON(!crtc->enabled);
4375
f7abfe8b
CW
4376 if (intel_crtc->active)
4377 return;
4378
4379 intel_crtc->active = true;
6b383a7f 4380
9d6d9f19
MK
4381 for_each_encoder_on_crtc(dev, crtc, encoder)
4382 if (encoder->pre_enable)
4383 encoder->pre_enable(encoder);
4384
f6736a1a
DV
4385 i9xx_enable_pll(intel_crtc);
4386
2dd24552
JB
4387 i9xx_pfit_enable(intel_crtc);
4388
63cbb074
VS
4389 intel_crtc_load_lut(crtc);
4390
f37fcc2a 4391 intel_update_watermarks(crtc);
e1fdc473 4392 intel_enable_pipe(intel_crtc);
be6a6f8e 4393 intel_wait_for_vblank(dev_priv->dev, pipe);
2d9d2b0b 4394 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
be6a6f8e 4395
d3eedb1a 4396 intel_crtc_enable_planes(crtc);
ef9c3aee 4397
fa5c73b1
DV
4398 for_each_encoder_on_crtc(dev, crtc, encoder)
4399 encoder->enable(encoder);
0b8765c6 4400}
79e53945 4401
87476d63
DV
4402static void i9xx_pfit_disable(struct intel_crtc *crtc)
4403{
4404 struct drm_device *dev = crtc->base.dev;
4405 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4406
328d8e82
DV
4407 if (!crtc->config.gmch_pfit.control)
4408 return;
87476d63 4409
328d8e82 4410 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4411
328d8e82
DV
4412 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4413 I915_READ(PFIT_CONTROL));
4414 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4415}
4416
0b8765c6
JB
4417static void i9xx_crtc_disable(struct drm_crtc *crtc)
4418{
4419 struct drm_device *dev = crtc->dev;
4420 struct drm_i915_private *dev_priv = dev->dev_private;
4421 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4422 struct intel_encoder *encoder;
0b8765c6 4423 int pipe = intel_crtc->pipe;
ef9c3aee 4424
f7abfe8b
CW
4425 if (!intel_crtc->active)
4426 return;
4427
ea9d758d
DV
4428 for_each_encoder_on_crtc(dev, crtc, encoder)
4429 encoder->disable(encoder);
4430
d3eedb1a 4431 intel_crtc_disable_planes(crtc);
0d5b8c61 4432
2d9d2b0b 4433 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
b24e7179 4434 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4435
87476d63 4436 i9xx_pfit_disable(intel_crtc);
24a1f16d 4437
89b667f8
JB
4438 for_each_encoder_on_crtc(dev, crtc, encoder)
4439 if (encoder->post_disable)
4440 encoder->post_disable(encoder);
4441
f6071166
JB
4442 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4443 vlv_disable_pll(dev_priv, pipe);
4444 else if (!IS_VALLEYVIEW(dev))
e9fd1c02 4445 i9xx_disable_pll(dev_priv, pipe);
0b8765c6 4446
f7abfe8b 4447 intel_crtc->active = false;
46ba614c 4448 intel_update_watermarks(crtc);
f37fcc2a 4449
6b383a7f 4450 intel_update_fbc(dev);
0b8765c6
JB
4451}
4452
ee7b9f93
JB
4453static void i9xx_crtc_off(struct drm_crtc *crtc)
4454{
4455}
4456
976f8a20
DV
4457static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4458 bool enabled)
2c07245f
ZW
4459{
4460 struct drm_device *dev = crtc->dev;
4461 struct drm_i915_master_private *master_priv;
4462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4463 int pipe = intel_crtc->pipe;
79e53945
JB
4464
4465 if (!dev->primary->master)
4466 return;
4467
4468 master_priv = dev->primary->master->driver_priv;
4469 if (!master_priv->sarea_priv)
4470 return;
4471
79e53945
JB
4472 switch (pipe) {
4473 case 0:
4474 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4475 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4476 break;
4477 case 1:
4478 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4479 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4480 break;
4481 default:
9db4a9c7 4482 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4483 break;
4484 }
79e53945
JB
4485}
4486
976f8a20
DV
4487/**
4488 * Sets the power management mode of the pipe and plane.
4489 */
4490void intel_crtc_update_dpms(struct drm_crtc *crtc)
4491{
4492 struct drm_device *dev = crtc->dev;
4493 struct drm_i915_private *dev_priv = dev->dev_private;
4494 struct intel_encoder *intel_encoder;
4495 bool enable = false;
4496
4497 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4498 enable |= intel_encoder->connectors_active;
4499
4500 if (enable)
4501 dev_priv->display.crtc_enable(crtc);
4502 else
4503 dev_priv->display.crtc_disable(crtc);
4504
4505 intel_crtc_update_sarea(crtc, enable);
4506}
4507
cdd59983
CW
4508static void intel_crtc_disable(struct drm_crtc *crtc)
4509{
cdd59983 4510 struct drm_device *dev = crtc->dev;
976f8a20 4511 struct drm_connector *connector;
ee7b9f93 4512 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4514
976f8a20
DV
4515 /* crtc should still be enabled when we disable it. */
4516 WARN_ON(!crtc->enabled);
4517
4518 dev_priv->display.crtc_disable(crtc);
c77bf565 4519 intel_crtc->eld_vld = false;
976f8a20 4520 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4521 dev_priv->display.off(crtc);
4522
931872fc 4523 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4524 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4525 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983 4526
f4510a27 4527 if (crtc->primary->fb) {
cdd59983 4528 mutex_lock(&dev->struct_mutex);
f4510a27 4529 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
cdd59983 4530 mutex_unlock(&dev->struct_mutex);
f4510a27 4531 crtc->primary->fb = NULL;
976f8a20
DV
4532 }
4533
4534 /* Update computed state. */
4535 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4536 if (!connector->encoder || !connector->encoder->crtc)
4537 continue;
4538
4539 if (connector->encoder->crtc != crtc)
4540 continue;
4541
4542 connector->dpms = DRM_MODE_DPMS_OFF;
4543 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4544 }
4545}
4546
ea5b213a 4547void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4548{
4ef69c7a 4549 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4550
ea5b213a
CW
4551 drm_encoder_cleanup(encoder);
4552 kfree(intel_encoder);
7e7d76c3
JB
4553}
4554
9237329d 4555/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4556 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4557 * state of the entire output pipe. */
9237329d 4558static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4559{
5ab432ef
DV
4560 if (mode == DRM_MODE_DPMS_ON) {
4561 encoder->connectors_active = true;
4562
b2cabb0e 4563 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4564 } else {
4565 encoder->connectors_active = false;
4566
b2cabb0e 4567 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4568 }
79e53945
JB
4569}
4570
0a91ca29
DV
4571/* Cross check the actual hw state with our own modeset state tracking (and it's
4572 * internal consistency). */
b980514c 4573static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4574{
0a91ca29
DV
4575 if (connector->get_hw_state(connector)) {
4576 struct intel_encoder *encoder = connector->encoder;
4577 struct drm_crtc *crtc;
4578 bool encoder_enabled;
4579 enum pipe pipe;
4580
4581 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4582 connector->base.base.id,
4583 drm_get_connector_name(&connector->base));
4584
4585 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4586 "wrong connector dpms state\n");
4587 WARN(connector->base.encoder != &encoder->base,
4588 "active connector not linked to encoder\n");
4589 WARN(!encoder->connectors_active,
4590 "encoder->connectors_active not set\n");
4591
4592 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4593 WARN(!encoder_enabled, "encoder not enabled\n");
4594 if (WARN_ON(!encoder->base.crtc))
4595 return;
4596
4597 crtc = encoder->base.crtc;
4598
4599 WARN(!crtc->enabled, "crtc not enabled\n");
4600 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4601 WARN(pipe != to_intel_crtc(crtc)->pipe,
4602 "encoder active on the wrong pipe\n");
4603 }
79e53945
JB
4604}
4605
5ab432ef
DV
4606/* Even simpler default implementation, if there's really no special case to
4607 * consider. */
4608void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4609{
5ab432ef
DV
4610 /* All the simple cases only support two dpms states. */
4611 if (mode != DRM_MODE_DPMS_ON)
4612 mode = DRM_MODE_DPMS_OFF;
d4270e57 4613
5ab432ef
DV
4614 if (mode == connector->dpms)
4615 return;
4616
4617 connector->dpms = mode;
4618
4619 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4620 if (connector->encoder)
4621 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4622
b980514c 4623 intel_modeset_check_state(connector->dev);
79e53945
JB
4624}
4625
f0947c37
DV
4626/* Simple connector->get_hw_state implementation for encoders that support only
4627 * one connector and no cloning and hence the encoder state determines the state
4628 * of the connector. */
4629bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4630{
24929352 4631 enum pipe pipe = 0;
f0947c37 4632 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4633
f0947c37 4634 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4635}
4636
1857e1da
DV
4637static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4638 struct intel_crtc_config *pipe_config)
4639{
4640 struct drm_i915_private *dev_priv = dev->dev_private;
4641 struct intel_crtc *pipe_B_crtc =
4642 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4643
4644 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4645 pipe_name(pipe), pipe_config->fdi_lanes);
4646 if (pipe_config->fdi_lanes > 4) {
4647 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4648 pipe_name(pipe), pipe_config->fdi_lanes);
4649 return false;
4650 }
4651
bafb6553 4652 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4653 if (pipe_config->fdi_lanes > 2) {
4654 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4655 pipe_config->fdi_lanes);
4656 return false;
4657 } else {
4658 return true;
4659 }
4660 }
4661
4662 if (INTEL_INFO(dev)->num_pipes == 2)
4663 return true;
4664
4665 /* Ivybridge 3 pipe is really complicated */
4666 switch (pipe) {
4667 case PIPE_A:
4668 return true;
4669 case PIPE_B:
4670 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4671 pipe_config->fdi_lanes > 2) {
4672 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4673 pipe_name(pipe), pipe_config->fdi_lanes);
4674 return false;
4675 }
4676 return true;
4677 case PIPE_C:
1e833f40 4678 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4679 pipe_B_crtc->config.fdi_lanes <= 2) {
4680 if (pipe_config->fdi_lanes > 2) {
4681 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4682 pipe_name(pipe), pipe_config->fdi_lanes);
4683 return false;
4684 }
4685 } else {
4686 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4687 return false;
4688 }
4689 return true;
4690 default:
4691 BUG();
4692 }
4693}
4694
e29c22c0
DV
4695#define RETRY 1
4696static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4697 struct intel_crtc_config *pipe_config)
877d48d5 4698{
1857e1da 4699 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4700 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4701 int lane, link_bw, fdi_dotclock;
e29c22c0 4702 bool setup_ok, needs_recompute = false;
877d48d5 4703
e29c22c0 4704retry:
877d48d5
DV
4705 /* FDI is a binary signal running at ~2.7GHz, encoding
4706 * each output octet as 10 bits. The actual frequency
4707 * is stored as a divider into a 100MHz clock, and the
4708 * mode pixel clock is stored in units of 1KHz.
4709 * Hence the bw of each lane in terms of the mode signal
4710 * is:
4711 */
4712 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4713
241bfc38 4714 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4715
2bd89a07 4716 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4717 pipe_config->pipe_bpp);
4718
4719 pipe_config->fdi_lanes = lane;
4720
2bd89a07 4721 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4722 link_bw, &pipe_config->fdi_m_n);
1857e1da 4723
e29c22c0
DV
4724 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4725 intel_crtc->pipe, pipe_config);
4726 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4727 pipe_config->pipe_bpp -= 2*3;
4728 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4729 pipe_config->pipe_bpp);
4730 needs_recompute = true;
4731 pipe_config->bw_constrained = true;
4732
4733 goto retry;
4734 }
4735
4736 if (needs_recompute)
4737 return RETRY;
4738
4739 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4740}
4741
42db64ef
PZ
4742static void hsw_compute_ips_config(struct intel_crtc *crtc,
4743 struct intel_crtc_config *pipe_config)
4744{
d330a953 4745 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 4746 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4747 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4748}
4749
a43f6e0f 4750static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4751 struct intel_crtc_config *pipe_config)
79e53945 4752{
a43f6e0f 4753 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4754 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4755
ad3a4479 4756 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4757 if (INTEL_INFO(dev)->gen < 4) {
4758 struct drm_i915_private *dev_priv = dev->dev_private;
4759 int clock_limit =
4760 dev_priv->display.get_display_clock_speed(dev);
4761
4762 /*
4763 * Enable pixel doubling when the dot clock
4764 * is > 90% of the (display) core speed.
4765 *
b397c96b
VS
4766 * GDG double wide on either pipe,
4767 * otherwise pipe A only.
cf532bb2 4768 */
b397c96b 4769 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4770 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4771 clock_limit *= 2;
cf532bb2 4772 pipe_config->double_wide = true;
ad3a4479
VS
4773 }
4774
241bfc38 4775 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4776 return -EINVAL;
2c07245f 4777 }
89749350 4778
1d1d0e27
VS
4779 /*
4780 * Pipe horizontal size must be even in:
4781 * - DVO ganged mode
4782 * - LVDS dual channel mode
4783 * - Double wide pipe
4784 */
4785 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4786 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4787 pipe_config->pipe_src_w &= ~1;
4788
8693a824
DL
4789 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4790 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4791 */
4792 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4793 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4794 return -EINVAL;
44f46b42 4795
bd080ee5 4796 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4797 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4798 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4799 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4800 * for lvds. */
4801 pipe_config->pipe_bpp = 8*3;
4802 }
4803
f5adf94e 4804 if (HAS_IPS(dev))
a43f6e0f
DV
4805 hsw_compute_ips_config(crtc, pipe_config);
4806
4807 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4808 * clock survives for now. */
4809 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4810 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4811
877d48d5 4812 if (pipe_config->has_pch_encoder)
a43f6e0f 4813 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 4814
e29c22c0 4815 return 0;
79e53945
JB
4816}
4817
25eb05fc
JB
4818static int valleyview_get_display_clock_speed(struct drm_device *dev)
4819{
4820 return 400000; /* FIXME */
4821}
4822
e70236a8
JB
4823static int i945_get_display_clock_speed(struct drm_device *dev)
4824{
4825 return 400000;
4826}
79e53945 4827
e70236a8 4828static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 4829{
e70236a8
JB
4830 return 333000;
4831}
79e53945 4832
e70236a8
JB
4833static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4834{
4835 return 200000;
4836}
79e53945 4837
257a7ffc
DV
4838static int pnv_get_display_clock_speed(struct drm_device *dev)
4839{
4840 u16 gcfgc = 0;
4841
4842 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4843
4844 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4845 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4846 return 267000;
4847 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4848 return 333000;
4849 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4850 return 444000;
4851 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4852 return 200000;
4853 default:
4854 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4855 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4856 return 133000;
4857 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4858 return 167000;
4859 }
4860}
4861
e70236a8
JB
4862static int i915gm_get_display_clock_speed(struct drm_device *dev)
4863{
4864 u16 gcfgc = 0;
79e53945 4865
e70236a8
JB
4866 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4867
4868 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
4869 return 133000;
4870 else {
4871 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4872 case GC_DISPLAY_CLOCK_333_MHZ:
4873 return 333000;
4874 default:
4875 case GC_DISPLAY_CLOCK_190_200_MHZ:
4876 return 190000;
79e53945 4877 }
e70236a8
JB
4878 }
4879}
4880
4881static int i865_get_display_clock_speed(struct drm_device *dev)
4882{
4883 return 266000;
4884}
4885
4886static int i855_get_display_clock_speed(struct drm_device *dev)
4887{
4888 u16 hpllcc = 0;
4889 /* Assume that the hardware is in the high speed state. This
4890 * should be the default.
4891 */
4892 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4893 case GC_CLOCK_133_200:
4894 case GC_CLOCK_100_200:
4895 return 200000;
4896 case GC_CLOCK_166_250:
4897 return 250000;
4898 case GC_CLOCK_100_133:
79e53945 4899 return 133000;
e70236a8 4900 }
79e53945 4901
e70236a8
JB
4902 /* Shouldn't happen */
4903 return 0;
4904}
79e53945 4905
e70236a8
JB
4906static int i830_get_display_clock_speed(struct drm_device *dev)
4907{
4908 return 133000;
79e53945
JB
4909}
4910
2c07245f 4911static void
a65851af 4912intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 4913{
a65851af
VS
4914 while (*num > DATA_LINK_M_N_MASK ||
4915 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
4916 *num >>= 1;
4917 *den >>= 1;
4918 }
4919}
4920
a65851af
VS
4921static void compute_m_n(unsigned int m, unsigned int n,
4922 uint32_t *ret_m, uint32_t *ret_n)
4923{
4924 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4925 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4926 intel_reduce_m_n_ratio(ret_m, ret_n);
4927}
4928
e69d0bc1
DV
4929void
4930intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4931 int pixel_clock, int link_clock,
4932 struct intel_link_m_n *m_n)
2c07245f 4933{
e69d0bc1 4934 m_n->tu = 64;
a65851af
VS
4935
4936 compute_m_n(bits_per_pixel * pixel_clock,
4937 link_clock * nlanes * 8,
4938 &m_n->gmch_m, &m_n->gmch_n);
4939
4940 compute_m_n(pixel_clock, link_clock,
4941 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
4942}
4943
a7615030
CW
4944static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4945{
d330a953
JN
4946 if (i915.panel_use_ssc >= 0)
4947 return i915.panel_use_ssc != 0;
41aa3448 4948 return dev_priv->vbt.lvds_use_ssc
435793df 4949 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
4950}
4951
c65d77d8
JB
4952static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4953{
4954 struct drm_device *dev = crtc->dev;
4955 struct drm_i915_private *dev_priv = dev->dev_private;
4956 int refclk;
4957
a0c4da24 4958 if (IS_VALLEYVIEW(dev)) {
9a0ea498 4959 refclk = 100000;
a0c4da24 4960 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 4961 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
4962 refclk = dev_priv->vbt.lvds_ssc_freq;
4963 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
4964 } else if (!IS_GEN2(dev)) {
4965 refclk = 96000;
4966 } else {
4967 refclk = 48000;
4968 }
4969
4970 return refclk;
4971}
4972
7429e9d4 4973static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 4974{
7df00d7a 4975 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 4976}
f47709a9 4977
7429e9d4
DV
4978static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4979{
4980 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
4981}
4982
f47709a9 4983static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
4984 intel_clock_t *reduced_clock)
4985{
f47709a9 4986 struct drm_device *dev = crtc->base.dev;
a7516a05 4987 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4988 int pipe = crtc->pipe;
a7516a05
JB
4989 u32 fp, fp2 = 0;
4990
4991 if (IS_PINEVIEW(dev)) {
7429e9d4 4992 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4993 if (reduced_clock)
7429e9d4 4994 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 4995 } else {
7429e9d4 4996 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4997 if (reduced_clock)
7429e9d4 4998 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
4999 }
5000
5001 I915_WRITE(FP0(pipe), fp);
8bcc2795 5002 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 5003
f47709a9
DV
5004 crtc->lowfreq_avail = false;
5005 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 5006 reduced_clock && i915.powersave) {
a7516a05 5007 I915_WRITE(FP1(pipe), fp2);
8bcc2795 5008 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 5009 crtc->lowfreq_avail = true;
a7516a05
JB
5010 } else {
5011 I915_WRITE(FP1(pipe), fp);
8bcc2795 5012 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
5013 }
5014}
5015
5e69f97f
CML
5016static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5017 pipe)
89b667f8
JB
5018{
5019 u32 reg_val;
5020
5021 /*
5022 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5023 * and set it to a reasonable value instead.
5024 */
ab3c759a 5025 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5026 reg_val &= 0xffffff00;
5027 reg_val |= 0x00000030;
ab3c759a 5028 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5029
ab3c759a 5030 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5031 reg_val &= 0x8cffffff;
5032 reg_val = 0x8c000000;
ab3c759a 5033 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5034
ab3c759a 5035 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5036 reg_val &= 0xffffff00;
ab3c759a 5037 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5038
ab3c759a 5039 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5040 reg_val &= 0x00ffffff;
5041 reg_val |= 0xb0000000;
ab3c759a 5042 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5043}
5044
b551842d
DV
5045static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5046 struct intel_link_m_n *m_n)
5047{
5048 struct drm_device *dev = crtc->base.dev;
5049 struct drm_i915_private *dev_priv = dev->dev_private;
5050 int pipe = crtc->pipe;
5051
e3b95f1e
DV
5052 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5053 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5054 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5055 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5056}
5057
5058static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5059 struct intel_link_m_n *m_n)
5060{
5061 struct drm_device *dev = crtc->base.dev;
5062 struct drm_i915_private *dev_priv = dev->dev_private;
5063 int pipe = crtc->pipe;
5064 enum transcoder transcoder = crtc->config.cpu_transcoder;
5065
5066 if (INTEL_INFO(dev)->gen >= 5) {
5067 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5068 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5069 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5070 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5071 } else {
e3b95f1e
DV
5072 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5073 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5074 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5075 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5076 }
5077}
5078
03afc4a2
DV
5079static void intel_dp_set_m_n(struct intel_crtc *crtc)
5080{
5081 if (crtc->config.has_pch_encoder)
5082 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5083 else
5084 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5085}
5086
f47709a9 5087static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 5088{
f47709a9 5089 struct drm_device *dev = crtc->base.dev;
a0c4da24 5090 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5091 int pipe = crtc->pipe;
89b667f8 5092 u32 dpll, mdiv;
a0c4da24 5093 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 5094 u32 coreclk, reg_val, dpll_md;
a0c4da24 5095
09153000
DV
5096 mutex_lock(&dev_priv->dpio_lock);
5097
f47709a9
DV
5098 bestn = crtc->config.dpll.n;
5099 bestm1 = crtc->config.dpll.m1;
5100 bestm2 = crtc->config.dpll.m2;
5101 bestp1 = crtc->config.dpll.p1;
5102 bestp2 = crtc->config.dpll.p2;
a0c4da24 5103
89b667f8
JB
5104 /* See eDP HDMI DPIO driver vbios notes doc */
5105
5106 /* PLL B needs special handling */
5107 if (pipe)
5e69f97f 5108 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5109
5110 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5111 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5112
5113 /* Disable target IRef on PLL */
ab3c759a 5114 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5115 reg_val &= 0x00ffffff;
ab3c759a 5116 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5117
5118 /* Disable fast lock */
ab3c759a 5119 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5120
5121 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5122 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5123 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5124 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5125 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5126
5127 /*
5128 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5129 * but we don't support that).
5130 * Note: don't use the DAC post divider as it seems unstable.
5131 */
5132 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5133 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5134
a0c4da24 5135 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5136 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5137
89b667f8 5138 /* Set HBR and RBR LPF coefficients */
ff9a6750 5139 if (crtc->config.port_clock == 162000 ||
99750bd4 5140 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 5141 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 5142 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5143 0x009f0003);
89b667f8 5144 else
ab3c759a 5145 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5146 0x00d0000f);
5147
5148 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5149 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5150 /* Use SSC source */
5151 if (!pipe)
ab3c759a 5152 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5153 0x0df40000);
5154 else
ab3c759a 5155 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5156 0x0df70000);
5157 } else { /* HDMI or VGA */
5158 /* Use bend source */
5159 if (!pipe)
ab3c759a 5160 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5161 0x0df70000);
5162 else
ab3c759a 5163 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5164 0x0df40000);
5165 }
a0c4da24 5166
ab3c759a 5167 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5168 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5169 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5170 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5171 coreclk |= 0x01000000;
ab3c759a 5172 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5173
ab3c759a 5174 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 5175
e5cbfbfb
ID
5176 /*
5177 * Enable DPIO clock input. We should never disable the reference
5178 * clock for pipe B, since VGA hotplug / manual detection depends
5179 * on it.
5180 */
89b667f8
JB
5181 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5182 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5183 /* We should never disable this, set it here for state tracking */
5184 if (pipe == PIPE_B)
89b667f8 5185 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5186 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5187 crtc->config.dpll_hw_state.dpll = dpll;
5188
ef1b460d
DV
5189 dpll_md = (crtc->config.pixel_multiplier - 1)
5190 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5191 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5192
09153000 5193 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5194}
5195
f47709a9
DV
5196static void i9xx_update_pll(struct intel_crtc *crtc,
5197 intel_clock_t *reduced_clock,
eb1cbe48
DV
5198 int num_connectors)
5199{
f47709a9 5200 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5201 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5202 u32 dpll;
5203 bool is_sdvo;
f47709a9 5204 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5205
f47709a9 5206 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5207
f47709a9
DV
5208 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5209 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5210
5211 dpll = DPLL_VGA_MODE_DIS;
5212
f47709a9 5213 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5214 dpll |= DPLLB_MODE_LVDS;
5215 else
5216 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5217
ef1b460d 5218 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5219 dpll |= (crtc->config.pixel_multiplier - 1)
5220 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5221 }
198a037f
DV
5222
5223 if (is_sdvo)
4a33e48d 5224 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5225
f47709a9 5226 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5227 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5228
5229 /* compute bitmask from p1 value */
5230 if (IS_PINEVIEW(dev))
5231 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5232 else {
5233 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5234 if (IS_G4X(dev) && reduced_clock)
5235 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5236 }
5237 switch (clock->p2) {
5238 case 5:
5239 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5240 break;
5241 case 7:
5242 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5243 break;
5244 case 10:
5245 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5246 break;
5247 case 14:
5248 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5249 break;
5250 }
5251 if (INTEL_INFO(dev)->gen >= 4)
5252 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5253
09ede541 5254 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5255 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5256 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5257 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5258 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5259 else
5260 dpll |= PLL_REF_INPUT_DREFCLK;
5261
5262 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5263 crtc->config.dpll_hw_state.dpll = dpll;
5264
eb1cbe48 5265 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5266 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5267 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5268 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
5269 }
5270}
5271
f47709a9 5272static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5273 intel_clock_t *reduced_clock,
eb1cbe48
DV
5274 int num_connectors)
5275{
f47709a9 5276 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5277 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5278 u32 dpll;
f47709a9 5279 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5280
f47709a9 5281 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5282
eb1cbe48
DV
5283 dpll = DPLL_VGA_MODE_DIS;
5284
f47709a9 5285 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5286 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5287 } else {
5288 if (clock->p1 == 2)
5289 dpll |= PLL_P1_DIVIDE_BY_TWO;
5290 else
5291 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5292 if (clock->p2 == 4)
5293 dpll |= PLL_P2_DIVIDE_BY_4;
5294 }
5295
4a33e48d
DV
5296 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5297 dpll |= DPLL_DVO_2X_MODE;
5298
f47709a9 5299 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5300 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5301 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5302 else
5303 dpll |= PLL_REF_INPUT_DREFCLK;
5304
5305 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5306 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5307}
5308
8a654f3b 5309static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5310{
5311 struct drm_device *dev = intel_crtc->base.dev;
5312 struct drm_i915_private *dev_priv = dev->dev_private;
5313 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5314 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5315 struct drm_display_mode *adjusted_mode =
5316 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
5317 uint32_t crtc_vtotal, crtc_vblank_end;
5318 int vsyncshift = 0;
4d8a62ea
DV
5319
5320 /* We need to be careful not to changed the adjusted mode, for otherwise
5321 * the hw state checker will get angry at the mismatch. */
5322 crtc_vtotal = adjusted_mode->crtc_vtotal;
5323 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 5324
609aeaca 5325 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 5326 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5327 crtc_vtotal -= 1;
5328 crtc_vblank_end -= 1;
609aeaca
VS
5329
5330 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5331 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5332 else
5333 vsyncshift = adjusted_mode->crtc_hsync_start -
5334 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
5335 if (vsyncshift < 0)
5336 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
5337 }
5338
5339 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5340 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5341
fe2b8f9d 5342 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5343 (adjusted_mode->crtc_hdisplay - 1) |
5344 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5345 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5346 (adjusted_mode->crtc_hblank_start - 1) |
5347 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5348 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5349 (adjusted_mode->crtc_hsync_start - 1) |
5350 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5351
fe2b8f9d 5352 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5353 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5354 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5355 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5356 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5357 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5358 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5359 (adjusted_mode->crtc_vsync_start - 1) |
5360 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5361
b5e508d4
PZ
5362 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5363 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5364 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5365 * bits. */
5366 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5367 (pipe == PIPE_B || pipe == PIPE_C))
5368 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5369
b0e77b9c
PZ
5370 /* pipesrc controls the size that is scaled from, which should
5371 * always be the user's requested size.
5372 */
5373 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5374 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5375 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5376}
5377
1bd1bd80
DV
5378static void intel_get_pipe_timings(struct intel_crtc *crtc,
5379 struct intel_crtc_config *pipe_config)
5380{
5381 struct drm_device *dev = crtc->base.dev;
5382 struct drm_i915_private *dev_priv = dev->dev_private;
5383 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5384 uint32_t tmp;
5385
5386 tmp = I915_READ(HTOTAL(cpu_transcoder));
5387 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5388 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5389 tmp = I915_READ(HBLANK(cpu_transcoder));
5390 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5391 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5392 tmp = I915_READ(HSYNC(cpu_transcoder));
5393 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5394 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5395
5396 tmp = I915_READ(VTOTAL(cpu_transcoder));
5397 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5398 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5399 tmp = I915_READ(VBLANK(cpu_transcoder));
5400 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5401 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5402 tmp = I915_READ(VSYNC(cpu_transcoder));
5403 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5404 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5405
5406 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5407 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5408 pipe_config->adjusted_mode.crtc_vtotal += 1;
5409 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5410 }
5411
5412 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5413 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5414 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5415
5416 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5417 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5418}
5419
f6a83288
DV
5420void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5421 struct intel_crtc_config *pipe_config)
babea61d 5422{
f6a83288
DV
5423 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5424 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5425 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5426 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 5427
f6a83288
DV
5428 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5429 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5430 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5431 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 5432
f6a83288 5433 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 5434
f6a83288
DV
5435 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5436 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
5437}
5438
84b046f3
DV
5439static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5440{
5441 struct drm_device *dev = intel_crtc->base.dev;
5442 struct drm_i915_private *dev_priv = dev->dev_private;
5443 uint32_t pipeconf;
5444
9f11a9e4 5445 pipeconf = 0;
84b046f3 5446
67c72a12
DV
5447 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5448 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5449 pipeconf |= PIPECONF_ENABLE;
5450
cf532bb2
VS
5451 if (intel_crtc->config.double_wide)
5452 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5453
ff9ce46e
DV
5454 /* only g4x and later have fancy bpc/dither controls */
5455 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5456 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5457 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5458 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5459 PIPECONF_DITHER_TYPE_SP;
84b046f3 5460
ff9ce46e
DV
5461 switch (intel_crtc->config.pipe_bpp) {
5462 case 18:
5463 pipeconf |= PIPECONF_6BPC;
5464 break;
5465 case 24:
5466 pipeconf |= PIPECONF_8BPC;
5467 break;
5468 case 30:
5469 pipeconf |= PIPECONF_10BPC;
5470 break;
5471 default:
5472 /* Case prevented by intel_choose_pipe_bpp_dither. */
5473 BUG();
84b046f3
DV
5474 }
5475 }
5476
5477 if (HAS_PIPE_CXSR(dev)) {
5478 if (intel_crtc->lowfreq_avail) {
5479 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5480 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5481 } else {
5482 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5483 }
5484 }
5485
efc2cfff
VS
5486 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5487 if (INTEL_INFO(dev)->gen < 4 ||
5488 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5489 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5490 else
5491 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5492 } else
84b046f3
DV
5493 pipeconf |= PIPECONF_PROGRESSIVE;
5494
9f11a9e4
DV
5495 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5496 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5497
84b046f3
DV
5498 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5499 POSTING_READ(PIPECONF(intel_crtc->pipe));
5500}
5501
f564048e 5502static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5503 int x, int y,
94352cf9 5504 struct drm_framebuffer *fb)
79e53945
JB
5505{
5506 struct drm_device *dev = crtc->dev;
5507 struct drm_i915_private *dev_priv = dev->dev_private;
5508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5509 int pipe = intel_crtc->pipe;
80824003 5510 int plane = intel_crtc->plane;
c751ce4f 5511 int refclk, num_connectors = 0;
652c393a 5512 intel_clock_t clock, reduced_clock;
84b046f3 5513 u32 dspcntr;
a16af721 5514 bool ok, has_reduced_clock = false;
e9fd1c02 5515 bool is_lvds = false, is_dsi = false;
5eddb70b 5516 struct intel_encoder *encoder;
d4906093 5517 const intel_limit_t *limit;
5c3b82e2 5518 int ret;
79e53945 5519
6c2b7c12 5520 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5521 switch (encoder->type) {
79e53945
JB
5522 case INTEL_OUTPUT_LVDS:
5523 is_lvds = true;
5524 break;
e9fd1c02
JN
5525 case INTEL_OUTPUT_DSI:
5526 is_dsi = true;
5527 break;
79e53945 5528 }
43565a06 5529
c751ce4f 5530 num_connectors++;
79e53945
JB
5531 }
5532
f2335330
JN
5533 if (is_dsi)
5534 goto skip_dpll;
5535
5536 if (!intel_crtc->config.clock_set) {
5537 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5538
e9fd1c02
JN
5539 /*
5540 * Returns a set of divisors for the desired target clock with
5541 * the given refclk, or FALSE. The returned values represent
5542 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5543 * 2) / p1 / p2.
5544 */
5545 limit = intel_limit(crtc, refclk);
5546 ok = dev_priv->display.find_dpll(limit, crtc,
5547 intel_crtc->config.port_clock,
5548 refclk, NULL, &clock);
f2335330 5549 if (!ok) {
e9fd1c02
JN
5550 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5551 return -EINVAL;
5552 }
79e53945 5553
f2335330
JN
5554 if (is_lvds && dev_priv->lvds_downclock_avail) {
5555 /*
5556 * Ensure we match the reduced clock's P to the target
5557 * clock. If the clocks don't match, we can't switch
5558 * the display clock by using the FP0/FP1. In such case
5559 * we will disable the LVDS downclock feature.
5560 */
5561 has_reduced_clock =
5562 dev_priv->display.find_dpll(limit, crtc,
5563 dev_priv->lvds_downclock,
5564 refclk, &clock,
5565 &reduced_clock);
5566 }
5567 /* Compat-code for transition, will disappear. */
f47709a9
DV
5568 intel_crtc->config.dpll.n = clock.n;
5569 intel_crtc->config.dpll.m1 = clock.m1;
5570 intel_crtc->config.dpll.m2 = clock.m2;
5571 intel_crtc->config.dpll.p1 = clock.p1;
5572 intel_crtc->config.dpll.p2 = clock.p2;
5573 }
7026d4ac 5574
e9fd1c02 5575 if (IS_GEN2(dev)) {
8a654f3b 5576 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5577 has_reduced_clock ? &reduced_clock : NULL,
5578 num_connectors);
e9fd1c02 5579 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5580 vlv_update_pll(intel_crtc);
e9fd1c02 5581 } else {
f47709a9 5582 i9xx_update_pll(intel_crtc,
eb1cbe48 5583 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5584 num_connectors);
e9fd1c02 5585 }
79e53945 5586
f2335330 5587skip_dpll:
79e53945
JB
5588 /* Set up the display plane register */
5589 dspcntr = DISPPLANE_GAMMA_ENABLE;
5590
da6ecc5d
JB
5591 if (!IS_VALLEYVIEW(dev)) {
5592 if (pipe == 0)
5593 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5594 else
5595 dspcntr |= DISPPLANE_SEL_PIPE_B;
5596 }
79e53945 5597
2070f00c
VS
5598 if (intel_crtc->config.has_dp_encoder)
5599 intel_dp_set_m_n(intel_crtc);
5600
8a654f3b 5601 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5602
5603 /* pipesrc and dspsize control the size that is scaled from,
5604 * which should always be the user's requested size.
79e53945 5605 */
929c77fb 5606 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5607 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5608 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5609 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5610
84b046f3
DV
5611 i9xx_set_pipeconf(intel_crtc);
5612
f564048e
EA
5613 I915_WRITE(DSPCNTR(plane), dspcntr);
5614 POSTING_READ(DSPCNTR(plane));
5615
94352cf9 5616 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5617
f564048e
EA
5618 return ret;
5619}
5620
2fa2fe9a
DV
5621static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5622 struct intel_crtc_config *pipe_config)
5623{
5624 struct drm_device *dev = crtc->base.dev;
5625 struct drm_i915_private *dev_priv = dev->dev_private;
5626 uint32_t tmp;
5627
dc9e7dec
VS
5628 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5629 return;
5630
2fa2fe9a 5631 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5632 if (!(tmp & PFIT_ENABLE))
5633 return;
2fa2fe9a 5634
06922821 5635 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5636 if (INTEL_INFO(dev)->gen < 4) {
5637 if (crtc->pipe != PIPE_B)
5638 return;
2fa2fe9a
DV
5639 } else {
5640 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5641 return;
5642 }
5643
06922821 5644 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5645 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5646 if (INTEL_INFO(dev)->gen < 5)
5647 pipe_config->gmch_pfit.lvds_border_bits =
5648 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5649}
5650
acbec814
JB
5651static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5652 struct intel_crtc_config *pipe_config)
5653{
5654 struct drm_device *dev = crtc->base.dev;
5655 struct drm_i915_private *dev_priv = dev->dev_private;
5656 int pipe = pipe_config->cpu_transcoder;
5657 intel_clock_t clock;
5658 u32 mdiv;
662c6ecb 5659 int refclk = 100000;
acbec814
JB
5660
5661 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5662 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5663 mutex_unlock(&dev_priv->dpio_lock);
5664
5665 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5666 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5667 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5668 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5669 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5670
f646628b 5671 vlv_clock(refclk, &clock);
acbec814 5672
f646628b
VS
5673 /* clock.dot is the fast clock */
5674 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5675}
5676
1ad292b5
JB
5677static void i9xx_get_plane_config(struct intel_crtc *crtc,
5678 struct intel_plane_config *plane_config)
5679{
5680 struct drm_device *dev = crtc->base.dev;
5681 struct drm_i915_private *dev_priv = dev->dev_private;
5682 u32 val, base, offset;
5683 int pipe = crtc->pipe, plane = crtc->plane;
5684 int fourcc, pixel_format;
5685 int aligned_height;
5686
66e514c1
DA
5687 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5688 if (!crtc->base.primary->fb) {
1ad292b5
JB
5689 DRM_DEBUG_KMS("failed to alloc fb\n");
5690 return;
5691 }
5692
5693 val = I915_READ(DSPCNTR(plane));
5694
5695 if (INTEL_INFO(dev)->gen >= 4)
5696 if (val & DISPPLANE_TILED)
5697 plane_config->tiled = true;
5698
5699 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5700 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
5701 crtc->base.primary->fb->pixel_format = fourcc;
5702 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
5703 drm_format_plane_cpp(fourcc, 0) * 8;
5704
5705 if (INTEL_INFO(dev)->gen >= 4) {
5706 if (plane_config->tiled)
5707 offset = I915_READ(DSPTILEOFF(plane));
5708 else
5709 offset = I915_READ(DSPLINOFF(plane));
5710 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5711 } else {
5712 base = I915_READ(DSPADDR(plane));
5713 }
5714 plane_config->base = base;
5715
5716 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
5717 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5718 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
5719
5720 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 5721 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
1ad292b5 5722
66e514c1 5723 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
5724 plane_config->tiled);
5725
66e514c1 5726 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
1ad292b5
JB
5727 aligned_height, PAGE_SIZE);
5728
5729 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
5730 pipe, plane, crtc->base.primary->fb->width,
5731 crtc->base.primary->fb->height,
5732 crtc->base.primary->fb->bits_per_pixel, base,
5733 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
5734 plane_config->size);
5735
5736}
5737
0e8ffe1b
DV
5738static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5739 struct intel_crtc_config *pipe_config)
5740{
5741 struct drm_device *dev = crtc->base.dev;
5742 struct drm_i915_private *dev_priv = dev->dev_private;
5743 uint32_t tmp;
5744
b5482bd0
ID
5745 if (!intel_display_power_enabled(dev_priv,
5746 POWER_DOMAIN_PIPE(crtc->pipe)))
5747 return false;
5748
e143a21c 5749 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 5750 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 5751
0e8ffe1b
DV
5752 tmp = I915_READ(PIPECONF(crtc->pipe));
5753 if (!(tmp & PIPECONF_ENABLE))
5754 return false;
5755
42571aef
VS
5756 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5757 switch (tmp & PIPECONF_BPC_MASK) {
5758 case PIPECONF_6BPC:
5759 pipe_config->pipe_bpp = 18;
5760 break;
5761 case PIPECONF_8BPC:
5762 pipe_config->pipe_bpp = 24;
5763 break;
5764 case PIPECONF_10BPC:
5765 pipe_config->pipe_bpp = 30;
5766 break;
5767 default:
5768 break;
5769 }
5770 }
5771
282740f7
VS
5772 if (INTEL_INFO(dev)->gen < 4)
5773 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5774
1bd1bd80
DV
5775 intel_get_pipe_timings(crtc, pipe_config);
5776
2fa2fe9a
DV
5777 i9xx_get_pfit_config(crtc, pipe_config);
5778
6c49f241
DV
5779 if (INTEL_INFO(dev)->gen >= 4) {
5780 tmp = I915_READ(DPLL_MD(crtc->pipe));
5781 pipe_config->pixel_multiplier =
5782 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5783 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 5784 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
5785 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5786 tmp = I915_READ(DPLL(crtc->pipe));
5787 pipe_config->pixel_multiplier =
5788 ((tmp & SDVO_MULTIPLIER_MASK)
5789 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5790 } else {
5791 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5792 * port and will be fixed up in the encoder->get_config
5793 * function. */
5794 pipe_config->pixel_multiplier = 1;
5795 }
8bcc2795
DV
5796 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5797 if (!IS_VALLEYVIEW(dev)) {
5798 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5799 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
5800 } else {
5801 /* Mask out read-only status bits. */
5802 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5803 DPLL_PORTC_READY_MASK |
5804 DPLL_PORTB_READY_MASK);
8bcc2795 5805 }
6c49f241 5806
acbec814
JB
5807 if (IS_VALLEYVIEW(dev))
5808 vlv_crtc_clock_get(crtc, pipe_config);
5809 else
5810 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 5811
0e8ffe1b
DV
5812 return true;
5813}
5814
dde86e2d 5815static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
5816{
5817 struct drm_i915_private *dev_priv = dev->dev_private;
5818 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 5819 struct intel_encoder *encoder;
74cfd7ac 5820 u32 val, final;
13d83a67 5821 bool has_lvds = false;
199e5d79 5822 bool has_cpu_edp = false;
199e5d79 5823 bool has_panel = false;
99eb6a01
KP
5824 bool has_ck505 = false;
5825 bool can_ssc = false;
13d83a67
JB
5826
5827 /* We need to take the global config into account */
199e5d79
KP
5828 list_for_each_entry(encoder, &mode_config->encoder_list,
5829 base.head) {
5830 switch (encoder->type) {
5831 case INTEL_OUTPUT_LVDS:
5832 has_panel = true;
5833 has_lvds = true;
5834 break;
5835 case INTEL_OUTPUT_EDP:
5836 has_panel = true;
2de6905f 5837 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
5838 has_cpu_edp = true;
5839 break;
13d83a67
JB
5840 }
5841 }
5842
99eb6a01 5843 if (HAS_PCH_IBX(dev)) {
41aa3448 5844 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
5845 can_ssc = has_ck505;
5846 } else {
5847 has_ck505 = false;
5848 can_ssc = true;
5849 }
5850
2de6905f
ID
5851 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5852 has_panel, has_lvds, has_ck505);
13d83a67
JB
5853
5854 /* Ironlake: try to setup display ref clock before DPLL
5855 * enabling. This is only under driver's control after
5856 * PCH B stepping, previous chipset stepping should be
5857 * ignoring this setting.
5858 */
74cfd7ac
CW
5859 val = I915_READ(PCH_DREF_CONTROL);
5860
5861 /* As we must carefully and slowly disable/enable each source in turn,
5862 * compute the final state we want first and check if we need to
5863 * make any changes at all.
5864 */
5865 final = val;
5866 final &= ~DREF_NONSPREAD_SOURCE_MASK;
5867 if (has_ck505)
5868 final |= DREF_NONSPREAD_CK505_ENABLE;
5869 else
5870 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5871
5872 final &= ~DREF_SSC_SOURCE_MASK;
5873 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5874 final &= ~DREF_SSC1_ENABLE;
5875
5876 if (has_panel) {
5877 final |= DREF_SSC_SOURCE_ENABLE;
5878
5879 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5880 final |= DREF_SSC1_ENABLE;
5881
5882 if (has_cpu_edp) {
5883 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5884 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5885 else
5886 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5887 } else
5888 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5889 } else {
5890 final |= DREF_SSC_SOURCE_DISABLE;
5891 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5892 }
5893
5894 if (final == val)
5895 return;
5896
13d83a67 5897 /* Always enable nonspread source */
74cfd7ac 5898 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 5899
99eb6a01 5900 if (has_ck505)
74cfd7ac 5901 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 5902 else
74cfd7ac 5903 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 5904
199e5d79 5905 if (has_panel) {
74cfd7ac
CW
5906 val &= ~DREF_SSC_SOURCE_MASK;
5907 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 5908
199e5d79 5909 /* SSC must be turned on before enabling the CPU output */
99eb6a01 5910 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5911 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 5912 val |= DREF_SSC1_ENABLE;
e77166b5 5913 } else
74cfd7ac 5914 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
5915
5916 /* Get SSC going before enabling the outputs */
74cfd7ac 5917 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5918 POSTING_READ(PCH_DREF_CONTROL);
5919 udelay(200);
5920
74cfd7ac 5921 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
5922
5923 /* Enable CPU source on CPU attached eDP */
199e5d79 5924 if (has_cpu_edp) {
99eb6a01 5925 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5926 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 5927 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 5928 }
13d83a67 5929 else
74cfd7ac 5930 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 5931 } else
74cfd7ac 5932 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5933
74cfd7ac 5934 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5935 POSTING_READ(PCH_DREF_CONTROL);
5936 udelay(200);
5937 } else {
5938 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5939
74cfd7ac 5940 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
5941
5942 /* Turn off CPU output */
74cfd7ac 5943 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5944
74cfd7ac 5945 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5946 POSTING_READ(PCH_DREF_CONTROL);
5947 udelay(200);
5948
5949 /* Turn off the SSC source */
74cfd7ac
CW
5950 val &= ~DREF_SSC_SOURCE_MASK;
5951 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
5952
5953 /* Turn off SSC1 */
74cfd7ac 5954 val &= ~DREF_SSC1_ENABLE;
199e5d79 5955
74cfd7ac 5956 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
5957 POSTING_READ(PCH_DREF_CONTROL);
5958 udelay(200);
5959 }
74cfd7ac
CW
5960
5961 BUG_ON(val != final);
13d83a67
JB
5962}
5963
f31f2d55 5964static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 5965{
f31f2d55 5966 uint32_t tmp;
dde86e2d 5967
0ff066a9
PZ
5968 tmp = I915_READ(SOUTH_CHICKEN2);
5969 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5970 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5971
0ff066a9
PZ
5972 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5973 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5974 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 5975
0ff066a9
PZ
5976 tmp = I915_READ(SOUTH_CHICKEN2);
5977 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5978 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5979
0ff066a9
PZ
5980 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5981 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5982 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
5983}
5984
5985/* WaMPhyProgramming:hsw */
5986static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5987{
5988 uint32_t tmp;
dde86e2d
PZ
5989
5990 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5991 tmp &= ~(0xFF << 24);
5992 tmp |= (0x12 << 24);
5993 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5994
dde86e2d
PZ
5995 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5996 tmp |= (1 << 11);
5997 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5998
5999 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6000 tmp |= (1 << 11);
6001 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6002
dde86e2d
PZ
6003 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6004 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6005 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6006
6007 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6008 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6009 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6010
0ff066a9
PZ
6011 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6012 tmp &= ~(7 << 13);
6013 tmp |= (5 << 13);
6014 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6015
0ff066a9
PZ
6016 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6017 tmp &= ~(7 << 13);
6018 tmp |= (5 << 13);
6019 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6020
6021 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6022 tmp &= ~0xFF;
6023 tmp |= 0x1C;
6024 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6025
6026 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6027 tmp &= ~0xFF;
6028 tmp |= 0x1C;
6029 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6030
6031 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6032 tmp &= ~(0xFF << 16);
6033 tmp |= (0x1C << 16);
6034 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6035
6036 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6037 tmp &= ~(0xFF << 16);
6038 tmp |= (0x1C << 16);
6039 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6040
0ff066a9
PZ
6041 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6042 tmp |= (1 << 27);
6043 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6044
0ff066a9
PZ
6045 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6046 tmp |= (1 << 27);
6047 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6048
0ff066a9
PZ
6049 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6050 tmp &= ~(0xF << 28);
6051 tmp |= (4 << 28);
6052 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6053
0ff066a9
PZ
6054 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6055 tmp &= ~(0xF << 28);
6056 tmp |= (4 << 28);
6057 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6058}
6059
2fa86a1f
PZ
6060/* Implements 3 different sequences from BSpec chapter "Display iCLK
6061 * Programming" based on the parameters passed:
6062 * - Sequence to enable CLKOUT_DP
6063 * - Sequence to enable CLKOUT_DP without spread
6064 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6065 */
6066static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6067 bool with_fdi)
f31f2d55
PZ
6068{
6069 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6070 uint32_t reg, tmp;
6071
6072 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6073 with_spread = true;
6074 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6075 with_fdi, "LP PCH doesn't have FDI\n"))
6076 with_fdi = false;
f31f2d55
PZ
6077
6078 mutex_lock(&dev_priv->dpio_lock);
6079
6080 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6081 tmp &= ~SBI_SSCCTL_DISABLE;
6082 tmp |= SBI_SSCCTL_PATHALT;
6083 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6084
6085 udelay(24);
6086
2fa86a1f
PZ
6087 if (with_spread) {
6088 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6089 tmp &= ~SBI_SSCCTL_PATHALT;
6090 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6091
2fa86a1f
PZ
6092 if (with_fdi) {
6093 lpt_reset_fdi_mphy(dev_priv);
6094 lpt_program_fdi_mphy(dev_priv);
6095 }
6096 }
dde86e2d 6097
2fa86a1f
PZ
6098 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6099 SBI_GEN0 : SBI_DBUFF0;
6100 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6101 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6102 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
6103
6104 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
6105}
6106
47701c3b
PZ
6107/* Sequence to disable CLKOUT_DP */
6108static void lpt_disable_clkout_dp(struct drm_device *dev)
6109{
6110 struct drm_i915_private *dev_priv = dev->dev_private;
6111 uint32_t reg, tmp;
6112
6113 mutex_lock(&dev_priv->dpio_lock);
6114
6115 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6116 SBI_GEN0 : SBI_DBUFF0;
6117 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6118 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6119 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6120
6121 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6122 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6123 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6124 tmp |= SBI_SSCCTL_PATHALT;
6125 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6126 udelay(32);
6127 }
6128 tmp |= SBI_SSCCTL_DISABLE;
6129 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6130 }
6131
6132 mutex_unlock(&dev_priv->dpio_lock);
6133}
6134
bf8fa3d3
PZ
6135static void lpt_init_pch_refclk(struct drm_device *dev)
6136{
6137 struct drm_mode_config *mode_config = &dev->mode_config;
6138 struct intel_encoder *encoder;
6139 bool has_vga = false;
6140
6141 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6142 switch (encoder->type) {
6143 case INTEL_OUTPUT_ANALOG:
6144 has_vga = true;
6145 break;
6146 }
6147 }
6148
47701c3b
PZ
6149 if (has_vga)
6150 lpt_enable_clkout_dp(dev, true, true);
6151 else
6152 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
6153}
6154
dde86e2d
PZ
6155/*
6156 * Initialize reference clocks when the driver loads
6157 */
6158void intel_init_pch_refclk(struct drm_device *dev)
6159{
6160 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6161 ironlake_init_pch_refclk(dev);
6162 else if (HAS_PCH_LPT(dev))
6163 lpt_init_pch_refclk(dev);
6164}
6165
d9d444cb
JB
6166static int ironlake_get_refclk(struct drm_crtc *crtc)
6167{
6168 struct drm_device *dev = crtc->dev;
6169 struct drm_i915_private *dev_priv = dev->dev_private;
6170 struct intel_encoder *encoder;
d9d444cb
JB
6171 int num_connectors = 0;
6172 bool is_lvds = false;
6173
6c2b7c12 6174 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
6175 switch (encoder->type) {
6176 case INTEL_OUTPUT_LVDS:
6177 is_lvds = true;
6178 break;
d9d444cb
JB
6179 }
6180 num_connectors++;
6181 }
6182
6183 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 6184 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 6185 dev_priv->vbt.lvds_ssc_freq);
e91e941b 6186 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
6187 }
6188
6189 return 120000;
6190}
6191
6ff93609 6192static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 6193{
c8203565 6194 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
6195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6196 int pipe = intel_crtc->pipe;
c8203565
PZ
6197 uint32_t val;
6198
78114071 6199 val = 0;
c8203565 6200
965e0c48 6201 switch (intel_crtc->config.pipe_bpp) {
c8203565 6202 case 18:
dfd07d72 6203 val |= PIPECONF_6BPC;
c8203565
PZ
6204 break;
6205 case 24:
dfd07d72 6206 val |= PIPECONF_8BPC;
c8203565
PZ
6207 break;
6208 case 30:
dfd07d72 6209 val |= PIPECONF_10BPC;
c8203565
PZ
6210 break;
6211 case 36:
dfd07d72 6212 val |= PIPECONF_12BPC;
c8203565
PZ
6213 break;
6214 default:
cc769b62
PZ
6215 /* Case prevented by intel_choose_pipe_bpp_dither. */
6216 BUG();
c8203565
PZ
6217 }
6218
d8b32247 6219 if (intel_crtc->config.dither)
c8203565
PZ
6220 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6221
6ff93609 6222 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
6223 val |= PIPECONF_INTERLACED_ILK;
6224 else
6225 val |= PIPECONF_PROGRESSIVE;
6226
50f3b016 6227 if (intel_crtc->config.limited_color_range)
3685a8f3 6228 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 6229
c8203565
PZ
6230 I915_WRITE(PIPECONF(pipe), val);
6231 POSTING_READ(PIPECONF(pipe));
6232}
6233
86d3efce
VS
6234/*
6235 * Set up the pipe CSC unit.
6236 *
6237 * Currently only full range RGB to limited range RGB conversion
6238 * is supported, but eventually this should handle various
6239 * RGB<->YCbCr scenarios as well.
6240 */
50f3b016 6241static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6242{
6243 struct drm_device *dev = crtc->dev;
6244 struct drm_i915_private *dev_priv = dev->dev_private;
6245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6246 int pipe = intel_crtc->pipe;
6247 uint16_t coeff = 0x7800; /* 1.0 */
6248
6249 /*
6250 * TODO: Check what kind of values actually come out of the pipe
6251 * with these coeff/postoff values and adjust to get the best
6252 * accuracy. Perhaps we even need to take the bpc value into
6253 * consideration.
6254 */
6255
50f3b016 6256 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6257 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6258
6259 /*
6260 * GY/GU and RY/RU should be the other way around according
6261 * to BSpec, but reality doesn't agree. Just set them up in
6262 * a way that results in the correct picture.
6263 */
6264 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6265 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6266
6267 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6268 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6269
6270 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6271 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6272
6273 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6274 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6275 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6276
6277 if (INTEL_INFO(dev)->gen > 6) {
6278 uint16_t postoff = 0;
6279
50f3b016 6280 if (intel_crtc->config.limited_color_range)
32cf0cb0 6281 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6282
6283 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6284 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6285 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6286
6287 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6288 } else {
6289 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6290
50f3b016 6291 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6292 mode |= CSC_BLACK_SCREEN_OFFSET;
6293
6294 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6295 }
6296}
6297
6ff93609 6298static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6299{
756f85cf
PZ
6300 struct drm_device *dev = crtc->dev;
6301 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6303 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6304 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6305 uint32_t val;
6306
3eff4faa 6307 val = 0;
ee2b0b38 6308
756f85cf 6309 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6310 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6311
6ff93609 6312 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6313 val |= PIPECONF_INTERLACED_ILK;
6314 else
6315 val |= PIPECONF_PROGRESSIVE;
6316
702e7a56
PZ
6317 I915_WRITE(PIPECONF(cpu_transcoder), val);
6318 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6319
6320 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6321 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6322
6323 if (IS_BROADWELL(dev)) {
6324 val = 0;
6325
6326 switch (intel_crtc->config.pipe_bpp) {
6327 case 18:
6328 val |= PIPEMISC_DITHER_6_BPC;
6329 break;
6330 case 24:
6331 val |= PIPEMISC_DITHER_8_BPC;
6332 break;
6333 case 30:
6334 val |= PIPEMISC_DITHER_10_BPC;
6335 break;
6336 case 36:
6337 val |= PIPEMISC_DITHER_12_BPC;
6338 break;
6339 default:
6340 /* Case prevented by pipe_config_set_bpp. */
6341 BUG();
6342 }
6343
6344 if (intel_crtc->config.dither)
6345 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6346
6347 I915_WRITE(PIPEMISC(pipe), val);
6348 }
ee2b0b38
PZ
6349}
6350
6591c6e4 6351static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6352 intel_clock_t *clock,
6353 bool *has_reduced_clock,
6354 intel_clock_t *reduced_clock)
6355{
6356 struct drm_device *dev = crtc->dev;
6357 struct drm_i915_private *dev_priv = dev->dev_private;
6358 struct intel_encoder *intel_encoder;
6359 int refclk;
d4906093 6360 const intel_limit_t *limit;
a16af721 6361 bool ret, is_lvds = false;
79e53945 6362
6591c6e4
PZ
6363 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6364 switch (intel_encoder->type) {
79e53945
JB
6365 case INTEL_OUTPUT_LVDS:
6366 is_lvds = true;
6367 break;
79e53945
JB
6368 }
6369 }
6370
d9d444cb 6371 refclk = ironlake_get_refclk(crtc);
79e53945 6372
d4906093
ML
6373 /*
6374 * Returns a set of divisors for the desired target clock with the given
6375 * refclk, or FALSE. The returned values represent the clock equation:
6376 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6377 */
1b894b59 6378 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6379 ret = dev_priv->display.find_dpll(limit, crtc,
6380 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6381 refclk, NULL, clock);
6591c6e4
PZ
6382 if (!ret)
6383 return false;
cda4b7d3 6384
ddc9003c 6385 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6386 /*
6387 * Ensure we match the reduced clock's P to the target clock.
6388 * If the clocks don't match, we can't switch the display clock
6389 * by using the FP0/FP1. In such case we will disable the LVDS
6390 * downclock feature.
6391 */
ee9300bb
DV
6392 *has_reduced_clock =
6393 dev_priv->display.find_dpll(limit, crtc,
6394 dev_priv->lvds_downclock,
6395 refclk, clock,
6396 reduced_clock);
652c393a 6397 }
61e9653f 6398
6591c6e4
PZ
6399 return true;
6400}
6401
d4b1931c
PZ
6402int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6403{
6404 /*
6405 * Account for spread spectrum to avoid
6406 * oversubscribing the link. Max center spread
6407 * is 2.5%; use 5% for safety's sake.
6408 */
6409 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 6410 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
6411}
6412
7429e9d4 6413static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6414{
7429e9d4 6415 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6416}
6417
de13a2e3 6418static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6419 u32 *fp,
9a7c7890 6420 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6421{
de13a2e3 6422 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6423 struct drm_device *dev = crtc->dev;
6424 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6425 struct intel_encoder *intel_encoder;
6426 uint32_t dpll;
6cc5f341 6427 int factor, num_connectors = 0;
09ede541 6428 bool is_lvds = false, is_sdvo = false;
79e53945 6429
de13a2e3
PZ
6430 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6431 switch (intel_encoder->type) {
79e53945
JB
6432 case INTEL_OUTPUT_LVDS:
6433 is_lvds = true;
6434 break;
6435 case INTEL_OUTPUT_SDVO:
7d57382e 6436 case INTEL_OUTPUT_HDMI:
79e53945 6437 is_sdvo = true;
79e53945 6438 break;
79e53945 6439 }
43565a06 6440
c751ce4f 6441 num_connectors++;
79e53945 6442 }
79e53945 6443
c1858123 6444 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6445 factor = 21;
6446 if (is_lvds) {
6447 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6448 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6449 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6450 factor = 25;
09ede541 6451 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6452 factor = 20;
c1858123 6453
7429e9d4 6454 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6455 *fp |= FP_CB_TUNE;
2c07245f 6456
9a7c7890
DV
6457 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6458 *fp2 |= FP_CB_TUNE;
6459
5eddb70b 6460 dpll = 0;
2c07245f 6461
a07d6787
EA
6462 if (is_lvds)
6463 dpll |= DPLLB_MODE_LVDS;
6464 else
6465 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6466
ef1b460d
DV
6467 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6468 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6469
6470 if (is_sdvo)
4a33e48d 6471 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6472 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6473 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6474
a07d6787 6475 /* compute bitmask from p1 value */
7429e9d4 6476 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6477 /* also FPA1 */
7429e9d4 6478 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6479
7429e9d4 6480 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6481 case 5:
6482 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6483 break;
6484 case 7:
6485 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6486 break;
6487 case 10:
6488 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6489 break;
6490 case 14:
6491 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6492 break;
79e53945
JB
6493 }
6494
b4c09f3b 6495 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6496 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6497 else
6498 dpll |= PLL_REF_INPUT_DREFCLK;
6499
959e16d6 6500 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6501}
6502
6503static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6504 int x, int y,
6505 struct drm_framebuffer *fb)
6506{
6507 struct drm_device *dev = crtc->dev;
6508 struct drm_i915_private *dev_priv = dev->dev_private;
6509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6510 int pipe = intel_crtc->pipe;
6511 int plane = intel_crtc->plane;
6512 int num_connectors = 0;
6513 intel_clock_t clock, reduced_clock;
cbbab5bd 6514 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6515 bool ok, has_reduced_clock = false;
8b47047b 6516 bool is_lvds = false;
de13a2e3 6517 struct intel_encoder *encoder;
e2b78267 6518 struct intel_shared_dpll *pll;
de13a2e3 6519 int ret;
de13a2e3
PZ
6520
6521 for_each_encoder_on_crtc(dev, crtc, encoder) {
6522 switch (encoder->type) {
6523 case INTEL_OUTPUT_LVDS:
6524 is_lvds = true;
6525 break;
de13a2e3
PZ
6526 }
6527
6528 num_connectors++;
a07d6787 6529 }
79e53945 6530
5dc5298b
PZ
6531 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6532 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6533
ff9a6750 6534 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6535 &has_reduced_clock, &reduced_clock);
ee9300bb 6536 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6537 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6538 return -EINVAL;
79e53945 6539 }
f47709a9
DV
6540 /* Compat-code for transition, will disappear. */
6541 if (!intel_crtc->config.clock_set) {
6542 intel_crtc->config.dpll.n = clock.n;
6543 intel_crtc->config.dpll.m1 = clock.m1;
6544 intel_crtc->config.dpll.m2 = clock.m2;
6545 intel_crtc->config.dpll.p1 = clock.p1;
6546 intel_crtc->config.dpll.p2 = clock.p2;
6547 }
79e53945 6548
5dc5298b 6549 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6550 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6551 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6552 if (has_reduced_clock)
7429e9d4 6553 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6554
7429e9d4 6555 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6556 &fp, &reduced_clock,
6557 has_reduced_clock ? &fp2 : NULL);
6558
959e16d6 6559 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6560 intel_crtc->config.dpll_hw_state.fp0 = fp;
6561 if (has_reduced_clock)
6562 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6563 else
6564 intel_crtc->config.dpll_hw_state.fp1 = fp;
6565
b89a1d39 6566 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6567 if (pll == NULL) {
84f44ce7
VS
6568 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6569 pipe_name(pipe));
4b645f14
JB
6570 return -EINVAL;
6571 }
ee7b9f93 6572 } else
e72f9fbf 6573 intel_put_shared_dpll(intel_crtc);
79e53945 6574
03afc4a2
DV
6575 if (intel_crtc->config.has_dp_encoder)
6576 intel_dp_set_m_n(intel_crtc);
79e53945 6577
d330a953 6578 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
6579 intel_crtc->lowfreq_avail = true;
6580 else
6581 intel_crtc->lowfreq_avail = false;
e2b78267 6582
8a654f3b 6583 intel_set_pipe_timings(intel_crtc);
5eddb70b 6584
ca3a0ff8 6585 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6586 intel_cpu_transcoder_set_m_n(intel_crtc,
6587 &intel_crtc->config.fdi_m_n);
6588 }
2c07245f 6589
6ff93609 6590 ironlake_set_pipeconf(crtc);
79e53945 6591
a1f9e77e
PZ
6592 /* Set up the display plane register */
6593 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6594 POSTING_READ(DSPCNTR(plane));
79e53945 6595
94352cf9 6596 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6597
1857e1da 6598 return ret;
79e53945
JB
6599}
6600
eb14cb74
VS
6601static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6602 struct intel_link_m_n *m_n)
6603{
6604 struct drm_device *dev = crtc->base.dev;
6605 struct drm_i915_private *dev_priv = dev->dev_private;
6606 enum pipe pipe = crtc->pipe;
6607
6608 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6609 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6610 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6611 & ~TU_SIZE_MASK;
6612 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6613 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6614 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6615}
6616
6617static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6618 enum transcoder transcoder,
6619 struct intel_link_m_n *m_n)
72419203
DV
6620{
6621 struct drm_device *dev = crtc->base.dev;
6622 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6623 enum pipe pipe = crtc->pipe;
72419203 6624
eb14cb74
VS
6625 if (INTEL_INFO(dev)->gen >= 5) {
6626 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6627 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6628 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6629 & ~TU_SIZE_MASK;
6630 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6631 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6632 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6633 } else {
6634 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6635 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6636 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6637 & ~TU_SIZE_MASK;
6638 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6639 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6640 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6641 }
6642}
6643
6644void intel_dp_get_m_n(struct intel_crtc *crtc,
6645 struct intel_crtc_config *pipe_config)
6646{
6647 if (crtc->config.has_pch_encoder)
6648 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6649 else
6650 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6651 &pipe_config->dp_m_n);
6652}
72419203 6653
eb14cb74
VS
6654static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6655 struct intel_crtc_config *pipe_config)
6656{
6657 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6658 &pipe_config->fdi_m_n);
72419203
DV
6659}
6660
2fa2fe9a
DV
6661static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6662 struct intel_crtc_config *pipe_config)
6663{
6664 struct drm_device *dev = crtc->base.dev;
6665 struct drm_i915_private *dev_priv = dev->dev_private;
6666 uint32_t tmp;
6667
6668 tmp = I915_READ(PF_CTL(crtc->pipe));
6669
6670 if (tmp & PF_ENABLE) {
fd4daa9c 6671 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6672 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6673 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6674
6675 /* We currently do not free assignements of panel fitters on
6676 * ivb/hsw (since we don't use the higher upscaling modes which
6677 * differentiates them) so just WARN about this case for now. */
6678 if (IS_GEN7(dev)) {
6679 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6680 PF_PIPE_SEL_IVB(crtc->pipe));
6681 }
2fa2fe9a 6682 }
79e53945
JB
6683}
6684
4c6baa59
JB
6685static void ironlake_get_plane_config(struct intel_crtc *crtc,
6686 struct intel_plane_config *plane_config)
6687{
6688 struct drm_device *dev = crtc->base.dev;
6689 struct drm_i915_private *dev_priv = dev->dev_private;
6690 u32 val, base, offset;
6691 int pipe = crtc->pipe, plane = crtc->plane;
6692 int fourcc, pixel_format;
6693 int aligned_height;
6694
66e514c1
DA
6695 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6696 if (!crtc->base.primary->fb) {
4c6baa59
JB
6697 DRM_DEBUG_KMS("failed to alloc fb\n");
6698 return;
6699 }
6700
6701 val = I915_READ(DSPCNTR(plane));
6702
6703 if (INTEL_INFO(dev)->gen >= 4)
6704 if (val & DISPPLANE_TILED)
6705 plane_config->tiled = true;
6706
6707 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6708 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6709 crtc->base.primary->fb->pixel_format = fourcc;
6710 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
6711 drm_format_plane_cpp(fourcc, 0) * 8;
6712
6713 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6714 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6715 offset = I915_READ(DSPOFFSET(plane));
6716 } else {
6717 if (plane_config->tiled)
6718 offset = I915_READ(DSPTILEOFF(plane));
6719 else
6720 offset = I915_READ(DSPLINOFF(plane));
6721 }
6722 plane_config->base = base;
6723
6724 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6725 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6726 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
6727
6728 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 6729 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
4c6baa59 6730
66e514c1 6731 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
6732 plane_config->tiled);
6733
66e514c1 6734 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
4c6baa59
JB
6735 aligned_height, PAGE_SIZE);
6736
6737 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
6738 pipe, plane, crtc->base.primary->fb->width,
6739 crtc->base.primary->fb->height,
6740 crtc->base.primary->fb->bits_per_pixel, base,
6741 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
6742 plane_config->size);
6743}
6744
0e8ffe1b
DV
6745static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6746 struct intel_crtc_config *pipe_config)
6747{
6748 struct drm_device *dev = crtc->base.dev;
6749 struct drm_i915_private *dev_priv = dev->dev_private;
6750 uint32_t tmp;
6751
e143a21c 6752 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6753 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6754
0e8ffe1b
DV
6755 tmp = I915_READ(PIPECONF(crtc->pipe));
6756 if (!(tmp & PIPECONF_ENABLE))
6757 return false;
6758
42571aef
VS
6759 switch (tmp & PIPECONF_BPC_MASK) {
6760 case PIPECONF_6BPC:
6761 pipe_config->pipe_bpp = 18;
6762 break;
6763 case PIPECONF_8BPC:
6764 pipe_config->pipe_bpp = 24;
6765 break;
6766 case PIPECONF_10BPC:
6767 pipe_config->pipe_bpp = 30;
6768 break;
6769 case PIPECONF_12BPC:
6770 pipe_config->pipe_bpp = 36;
6771 break;
6772 default:
6773 break;
6774 }
6775
ab9412ba 6776 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
6777 struct intel_shared_dpll *pll;
6778
88adfff1
DV
6779 pipe_config->has_pch_encoder = true;
6780
627eb5a3
DV
6781 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6782 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6783 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
6784
6785 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 6786
c0d43d62 6787 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
6788 pipe_config->shared_dpll =
6789 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
6790 } else {
6791 tmp = I915_READ(PCH_DPLL_SEL);
6792 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6793 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6794 else
6795 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6796 }
66e985c0
DV
6797
6798 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6799
6800 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6801 &pipe_config->dpll_hw_state));
c93f54cf
DV
6802
6803 tmp = pipe_config->dpll_hw_state.dpll;
6804 pipe_config->pixel_multiplier =
6805 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6806 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
6807
6808 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
6809 } else {
6810 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
6811 }
6812
1bd1bd80
DV
6813 intel_get_pipe_timings(crtc, pipe_config);
6814
2fa2fe9a
DV
6815 ironlake_get_pfit_config(crtc, pipe_config);
6816
0e8ffe1b
DV
6817 return true;
6818}
6819
be256dc7
PZ
6820static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6821{
6822 struct drm_device *dev = dev_priv->dev;
6823 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6824 struct intel_crtc *crtc;
be256dc7
PZ
6825
6826 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
798183c5 6827 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
6828 pipe_name(crtc->pipe));
6829
6830 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6831 WARN(plls->spll_refcount, "SPLL enabled\n");
6832 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6833 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6834 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6835 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6836 "CPU PWM1 enabled\n");
6837 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6838 "CPU PWM2 enabled\n");
6839 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6840 "PCH PWM1 enabled\n");
6841 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6842 "Utility pin enabled\n");
6843 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6844
9926ada1
PZ
6845 /*
6846 * In theory we can still leave IRQs enabled, as long as only the HPD
6847 * interrupts remain enabled. We used to check for that, but since it's
6848 * gen-specific and since we only disable LCPLL after we fully disable
6849 * the interrupts, the check below should be enough.
6850 */
6851 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
be256dc7
PZ
6852}
6853
3c4c9b81
PZ
6854static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
6855{
6856 struct drm_device *dev = dev_priv->dev;
6857
6858 if (IS_HASWELL(dev)) {
6859 mutex_lock(&dev_priv->rps.hw_lock);
6860 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
6861 val))
6862 DRM_ERROR("Failed to disable D_COMP\n");
6863 mutex_unlock(&dev_priv->rps.hw_lock);
6864 } else {
6865 I915_WRITE(D_COMP, val);
6866 }
6867 POSTING_READ(D_COMP);
be256dc7
PZ
6868}
6869
6870/*
6871 * This function implements pieces of two sequences from BSpec:
6872 * - Sequence for display software to disable LCPLL
6873 * - Sequence for display software to allow package C8+
6874 * The steps implemented here are just the steps that actually touch the LCPLL
6875 * register. Callers should take care of disabling all the display engine
6876 * functions, doing the mode unset, fixing interrupts, etc.
6877 */
6ff58d53
PZ
6878static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6879 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
6880{
6881 uint32_t val;
6882
6883 assert_can_disable_lcpll(dev_priv);
6884
6885 val = I915_READ(LCPLL_CTL);
6886
6887 if (switch_to_fclk) {
6888 val |= LCPLL_CD_SOURCE_FCLK;
6889 I915_WRITE(LCPLL_CTL, val);
6890
6891 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6892 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6893 DRM_ERROR("Switching to FCLK failed\n");
6894
6895 val = I915_READ(LCPLL_CTL);
6896 }
6897
6898 val |= LCPLL_PLL_DISABLE;
6899 I915_WRITE(LCPLL_CTL, val);
6900 POSTING_READ(LCPLL_CTL);
6901
6902 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6903 DRM_ERROR("LCPLL still locked\n");
6904
6905 val = I915_READ(D_COMP);
6906 val |= D_COMP_COMP_DISABLE;
3c4c9b81 6907 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
6908 ndelay(100);
6909
6910 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6911 DRM_ERROR("D_COMP RCOMP still in progress\n");
6912
6913 if (allow_power_down) {
6914 val = I915_READ(LCPLL_CTL);
6915 val |= LCPLL_POWER_DOWN_ALLOW;
6916 I915_WRITE(LCPLL_CTL, val);
6917 POSTING_READ(LCPLL_CTL);
6918 }
6919}
6920
6921/*
6922 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6923 * source.
6924 */
6ff58d53 6925static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
6926{
6927 uint32_t val;
a8a8bd54 6928 unsigned long irqflags;
be256dc7
PZ
6929
6930 val = I915_READ(LCPLL_CTL);
6931
6932 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6933 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6934 return;
6935
a8a8bd54
PZ
6936 /*
6937 * Make sure we're not on PC8 state before disabling PC8, otherwise
6938 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
6939 *
6940 * The other problem is that hsw_restore_lcpll() is called as part of
6941 * the runtime PM resume sequence, so we can't just call
6942 * gen6_gt_force_wake_get() because that function calls
6943 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
6944 * while we are on the resume sequence. So to solve this problem we have
6945 * to call special forcewake code that doesn't touch runtime PM and
6946 * doesn't enable the forcewake delayed work.
6947 */
6948 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6949 if (dev_priv->uncore.forcewake_count++ == 0)
6950 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
6951 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
215733fa 6952
be256dc7
PZ
6953 if (val & LCPLL_POWER_DOWN_ALLOW) {
6954 val &= ~LCPLL_POWER_DOWN_ALLOW;
6955 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 6956 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
6957 }
6958
6959 val = I915_READ(D_COMP);
6960 val |= D_COMP_COMP_FORCE;
6961 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 6962 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
6963
6964 val = I915_READ(LCPLL_CTL);
6965 val &= ~LCPLL_PLL_DISABLE;
6966 I915_WRITE(LCPLL_CTL, val);
6967
6968 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6969 DRM_ERROR("LCPLL not locked yet\n");
6970
6971 if (val & LCPLL_CD_SOURCE_FCLK) {
6972 val = I915_READ(LCPLL_CTL);
6973 val &= ~LCPLL_CD_SOURCE_FCLK;
6974 I915_WRITE(LCPLL_CTL, val);
6975
6976 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6977 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6978 DRM_ERROR("Switching back to LCPLL failed\n");
6979 }
215733fa 6980
a8a8bd54
PZ
6981 /* See the big comment above. */
6982 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6983 if (--dev_priv->uncore.forcewake_count == 0)
6984 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
6985 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
be256dc7
PZ
6986}
6987
765dab67
PZ
6988/*
6989 * Package states C8 and deeper are really deep PC states that can only be
6990 * reached when all the devices on the system allow it, so even if the graphics
6991 * device allows PC8+, it doesn't mean the system will actually get to these
6992 * states. Our driver only allows PC8+ when going into runtime PM.
6993 *
6994 * The requirements for PC8+ are that all the outputs are disabled, the power
6995 * well is disabled and most interrupts are disabled, and these are also
6996 * requirements for runtime PM. When these conditions are met, we manually do
6997 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
6998 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
6999 * hang the machine.
7000 *
7001 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7002 * the state of some registers, so when we come back from PC8+ we need to
7003 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7004 * need to take care of the registers kept by RC6. Notice that this happens even
7005 * if we don't put the device in PCI D3 state (which is what currently happens
7006 * because of the runtime PM support).
7007 *
7008 * For more, read "Display Sequences for Package C8" on the hardware
7009 * documentation.
7010 */
a14cb6fc 7011void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7012{
c67a470b
PZ
7013 struct drm_device *dev = dev_priv->dev;
7014 uint32_t val;
7015
c67a470b
PZ
7016 DRM_DEBUG_KMS("Enabling package C8+\n");
7017
c67a470b
PZ
7018 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7019 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7020 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7021 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7022 }
7023
7024 lpt_disable_clkout_dp(dev);
c67a470b
PZ
7025 hsw_disable_lcpll(dev_priv, true, true);
7026}
7027
a14cb6fc 7028void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7029{
7030 struct drm_device *dev = dev_priv->dev;
7031 uint32_t val;
7032
c67a470b
PZ
7033 DRM_DEBUG_KMS("Disabling package C8+\n");
7034
7035 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
7036 lpt_init_pch_refclk(dev);
7037
7038 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7039 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7040 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7041 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7042 }
7043
7044 intel_prepare_ddi(dev);
c67a470b
PZ
7045}
7046
9a952a0d
PZ
7047static void snb_modeset_global_resources(struct drm_device *dev)
7048{
7049 modeset_update_crtc_power_domains(dev);
7050}
7051
4f074129
ID
7052static void haswell_modeset_global_resources(struct drm_device *dev)
7053{
da723569 7054 modeset_update_crtc_power_domains(dev);
d6dd9eb1
DV
7055}
7056
09b4ddf9 7057static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
7058 int x, int y,
7059 struct drm_framebuffer *fb)
7060{
7061 struct drm_device *dev = crtc->dev;
7062 struct drm_i915_private *dev_priv = dev->dev_private;
7063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 7064 int plane = intel_crtc->plane;
09b4ddf9 7065 int ret;
09b4ddf9 7066
566b734a 7067 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 7068 return -EINVAL;
566b734a 7069 intel_ddi_pll_enable(intel_crtc);
6441ab5f 7070
03afc4a2
DV
7071 if (intel_crtc->config.has_dp_encoder)
7072 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
7073
7074 intel_crtc->lowfreq_avail = false;
09b4ddf9 7075
8a654f3b 7076 intel_set_pipe_timings(intel_crtc);
09b4ddf9 7077
ca3a0ff8 7078 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
7079 intel_cpu_transcoder_set_m_n(intel_crtc,
7080 &intel_crtc->config.fdi_m_n);
7081 }
09b4ddf9 7082
6ff93609 7083 haswell_set_pipeconf(crtc);
09b4ddf9 7084
50f3b016 7085 intel_set_pipe_csc(crtc);
86d3efce 7086
09b4ddf9 7087 /* Set up the display plane register */
86d3efce 7088 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
7089 POSTING_READ(DSPCNTR(plane));
7090
7091 ret = intel_pipe_set_base(crtc, x, y, fb);
7092
1f803ee5 7093 return ret;
79e53945
JB
7094}
7095
0e8ffe1b
DV
7096static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7097 struct intel_crtc_config *pipe_config)
7098{
7099 struct drm_device *dev = crtc->base.dev;
7100 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 7101 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
7102 uint32_t tmp;
7103
b5482bd0
ID
7104 if (!intel_display_power_enabled(dev_priv,
7105 POWER_DOMAIN_PIPE(crtc->pipe)))
7106 return false;
7107
e143a21c 7108 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
7109 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7110
eccb140b
DV
7111 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7112 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7113 enum pipe trans_edp_pipe;
7114 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7115 default:
7116 WARN(1, "unknown pipe linked to edp transcoder\n");
7117 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7118 case TRANS_DDI_EDP_INPUT_A_ON:
7119 trans_edp_pipe = PIPE_A;
7120 break;
7121 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7122 trans_edp_pipe = PIPE_B;
7123 break;
7124 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7125 trans_edp_pipe = PIPE_C;
7126 break;
7127 }
7128
7129 if (trans_edp_pipe == crtc->pipe)
7130 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7131 }
7132
da7e29bd 7133 if (!intel_display_power_enabled(dev_priv,
eccb140b 7134 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7135 return false;
7136
eccb140b 7137 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7138 if (!(tmp & PIPECONF_ENABLE))
7139 return false;
7140
88adfff1 7141 /*
f196e6be 7142 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
7143 * DDI E. So just check whether this pipe is wired to DDI E and whether
7144 * the PCH transcoder is on.
7145 */
eccb140b 7146 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7147 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7148 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7149 pipe_config->has_pch_encoder = true;
7150
627eb5a3
DV
7151 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7152 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7153 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7154
7155 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7156 }
7157
1bd1bd80
DV
7158 intel_get_pipe_timings(crtc, pipe_config);
7159
2fa2fe9a 7160 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
da7e29bd 7161 if (intel_display_power_enabled(dev_priv, pfit_domain))
2fa2fe9a 7162 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7163
e59150dc
JB
7164 if (IS_HASWELL(dev))
7165 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7166 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7167
6c49f241
DV
7168 pipe_config->pixel_multiplier = 1;
7169
0e8ffe1b
DV
7170 return true;
7171}
7172
f564048e 7173static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7174 int x, int y,
94352cf9 7175 struct drm_framebuffer *fb)
f564048e
EA
7176{
7177 struct drm_device *dev = crtc->dev;
7178 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7179 struct intel_encoder *encoder;
0b701d27 7180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7181 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
0b701d27 7182 int pipe = intel_crtc->pipe;
f564048e
EA
7183 int ret;
7184
0b701d27 7185 drm_vblank_pre_modeset(dev, pipe);
7662c8bd 7186
b8cecdf5
DV
7187 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7188
79e53945 7189 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 7190
9256aa19
DV
7191 if (ret != 0)
7192 return ret;
7193
7194 for_each_encoder_on_crtc(dev, crtc, encoder) {
7195 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7196 encoder->base.base.id,
7197 drm_get_encoder_name(&encoder->base),
7198 mode->base.id, mode->name);
0d56bf0b
DV
7199
7200 if (encoder->mode_set)
7201 encoder->mode_set(encoder);
9256aa19
DV
7202 }
7203
7204 return 0;
79e53945
JB
7205}
7206
1a91510d
JN
7207static struct {
7208 int clock;
7209 u32 config;
7210} hdmi_audio_clock[] = {
7211 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7212 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7213 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7214 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7215 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7216 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7217 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7218 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7219 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7220 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7221};
7222
7223/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7224static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7225{
7226 int i;
7227
7228 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7229 if (mode->clock == hdmi_audio_clock[i].clock)
7230 break;
7231 }
7232
7233 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7234 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7235 i = 1;
7236 }
7237
7238 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7239 hdmi_audio_clock[i].clock,
7240 hdmi_audio_clock[i].config);
7241
7242 return hdmi_audio_clock[i].config;
7243}
7244
3a9627f4
WF
7245static bool intel_eld_uptodate(struct drm_connector *connector,
7246 int reg_eldv, uint32_t bits_eldv,
7247 int reg_elda, uint32_t bits_elda,
7248 int reg_edid)
7249{
7250 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7251 uint8_t *eld = connector->eld;
7252 uint32_t i;
7253
7254 i = I915_READ(reg_eldv);
7255 i &= bits_eldv;
7256
7257 if (!eld[0])
7258 return !i;
7259
7260 if (!i)
7261 return false;
7262
7263 i = I915_READ(reg_elda);
7264 i &= ~bits_elda;
7265 I915_WRITE(reg_elda, i);
7266
7267 for (i = 0; i < eld[2]; i++)
7268 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7269 return false;
7270
7271 return true;
7272}
7273
e0dac65e 7274static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7275 struct drm_crtc *crtc,
7276 struct drm_display_mode *mode)
e0dac65e
WF
7277{
7278 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7279 uint8_t *eld = connector->eld;
7280 uint32_t eldv;
7281 uint32_t len;
7282 uint32_t i;
7283
7284 i = I915_READ(G4X_AUD_VID_DID);
7285
7286 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7287 eldv = G4X_ELDV_DEVCL_DEVBLC;
7288 else
7289 eldv = G4X_ELDV_DEVCTG;
7290
3a9627f4
WF
7291 if (intel_eld_uptodate(connector,
7292 G4X_AUD_CNTL_ST, eldv,
7293 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7294 G4X_HDMIW_HDMIEDID))
7295 return;
7296
e0dac65e
WF
7297 i = I915_READ(G4X_AUD_CNTL_ST);
7298 i &= ~(eldv | G4X_ELD_ADDR);
7299 len = (i >> 9) & 0x1f; /* ELD buffer size */
7300 I915_WRITE(G4X_AUD_CNTL_ST, i);
7301
7302 if (!eld[0])
7303 return;
7304
7305 len = min_t(uint8_t, eld[2], len);
7306 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7307 for (i = 0; i < len; i++)
7308 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7309
7310 i = I915_READ(G4X_AUD_CNTL_ST);
7311 i |= eldv;
7312 I915_WRITE(G4X_AUD_CNTL_ST, i);
7313}
7314
83358c85 7315static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7316 struct drm_crtc *crtc,
7317 struct drm_display_mode *mode)
83358c85
WX
7318{
7319 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7320 uint8_t *eld = connector->eld;
7b9f35a6 7321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7322 uint32_t eldv;
7323 uint32_t i;
7324 int len;
7325 int pipe = to_intel_crtc(crtc)->pipe;
7326 int tmp;
7327
7328 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7329 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7330 int aud_config = HSW_AUD_CFG(pipe);
7331 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7332
83358c85
WX
7333 /* Audio output enable */
7334 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7335 tmp = I915_READ(aud_cntrl_st2);
7336 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7337 I915_WRITE(aud_cntrl_st2, tmp);
c7905792 7338 POSTING_READ(aud_cntrl_st2);
83358c85 7339
c7905792 7340 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
83358c85
WX
7341
7342 /* Set ELD valid state */
7343 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7344 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7345 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7346 I915_WRITE(aud_cntrl_st2, tmp);
7347 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7348 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7349
7350 /* Enable HDMI mode */
7351 tmp = I915_READ(aud_config);
7e7cb34f 7352 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7353 /* clear N_programing_enable and N_value_index */
7354 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7355 I915_WRITE(aud_config, tmp);
7356
7357 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7358
7359 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7360 intel_crtc->eld_vld = true;
83358c85
WX
7361
7362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7363 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7364 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7365 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7366 } else {
7367 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7368 }
83358c85
WX
7369
7370 if (intel_eld_uptodate(connector,
7371 aud_cntrl_st2, eldv,
7372 aud_cntl_st, IBX_ELD_ADDRESS,
7373 hdmiw_hdmiedid))
7374 return;
7375
7376 i = I915_READ(aud_cntrl_st2);
7377 i &= ~eldv;
7378 I915_WRITE(aud_cntrl_st2, i);
7379
7380 if (!eld[0])
7381 return;
7382
7383 i = I915_READ(aud_cntl_st);
7384 i &= ~IBX_ELD_ADDRESS;
7385 I915_WRITE(aud_cntl_st, i);
7386 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7387 DRM_DEBUG_DRIVER("port num:%d\n", i);
7388
7389 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7390 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7391 for (i = 0; i < len; i++)
7392 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7393
7394 i = I915_READ(aud_cntrl_st2);
7395 i |= eldv;
7396 I915_WRITE(aud_cntrl_st2, i);
7397
7398}
7399
e0dac65e 7400static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7401 struct drm_crtc *crtc,
7402 struct drm_display_mode *mode)
e0dac65e
WF
7403{
7404 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7405 uint8_t *eld = connector->eld;
7406 uint32_t eldv;
7407 uint32_t i;
7408 int len;
7409 int hdmiw_hdmiedid;
b6daa025 7410 int aud_config;
e0dac65e
WF
7411 int aud_cntl_st;
7412 int aud_cntrl_st2;
9b138a83 7413 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7414
b3f33cbf 7415 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7416 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7417 aud_config = IBX_AUD_CFG(pipe);
7418 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7419 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7420 } else if (IS_VALLEYVIEW(connector->dev)) {
7421 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7422 aud_config = VLV_AUD_CFG(pipe);
7423 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7424 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7425 } else {
9b138a83
WX
7426 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7427 aud_config = CPT_AUD_CFG(pipe);
7428 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7429 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7430 }
7431
9b138a83 7432 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7433
9ca2fe73
ML
7434 if (IS_VALLEYVIEW(connector->dev)) {
7435 struct intel_encoder *intel_encoder;
7436 struct intel_digital_port *intel_dig_port;
7437
7438 intel_encoder = intel_attached_encoder(connector);
7439 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7440 i = intel_dig_port->port;
7441 } else {
7442 i = I915_READ(aud_cntl_st);
7443 i = (i >> 29) & DIP_PORT_SEL_MASK;
7444 /* DIP_Port_Select, 0x1 = PortB */
7445 }
7446
e0dac65e
WF
7447 if (!i) {
7448 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7449 /* operate blindly on all ports */
1202b4c6
WF
7450 eldv = IBX_ELD_VALIDB;
7451 eldv |= IBX_ELD_VALIDB << 4;
7452 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7453 } else {
2582a850 7454 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7455 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7456 }
7457
3a9627f4
WF
7458 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7459 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7460 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7461 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7462 } else {
7463 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7464 }
e0dac65e 7465
3a9627f4
WF
7466 if (intel_eld_uptodate(connector,
7467 aud_cntrl_st2, eldv,
7468 aud_cntl_st, IBX_ELD_ADDRESS,
7469 hdmiw_hdmiedid))
7470 return;
7471
e0dac65e
WF
7472 i = I915_READ(aud_cntrl_st2);
7473 i &= ~eldv;
7474 I915_WRITE(aud_cntrl_st2, i);
7475
7476 if (!eld[0])
7477 return;
7478
e0dac65e 7479 i = I915_READ(aud_cntl_st);
1202b4c6 7480 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7481 I915_WRITE(aud_cntl_st, i);
7482
7483 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7484 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7485 for (i = 0; i < len; i++)
7486 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7487
7488 i = I915_READ(aud_cntrl_st2);
7489 i |= eldv;
7490 I915_WRITE(aud_cntrl_st2, i);
7491}
7492
7493void intel_write_eld(struct drm_encoder *encoder,
7494 struct drm_display_mode *mode)
7495{
7496 struct drm_crtc *crtc = encoder->crtc;
7497 struct drm_connector *connector;
7498 struct drm_device *dev = encoder->dev;
7499 struct drm_i915_private *dev_priv = dev->dev_private;
7500
7501 connector = drm_select_eld(encoder, mode);
7502 if (!connector)
7503 return;
7504
7505 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7506 connector->base.id,
7507 drm_get_connector_name(connector),
7508 connector->encoder->base.id,
7509 drm_get_encoder_name(connector->encoder));
7510
7511 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7512
7513 if (dev_priv->display.write_eld)
34427052 7514 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7515}
7516
560b85bb
CW
7517static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7518{
7519 struct drm_device *dev = crtc->dev;
7520 struct drm_i915_private *dev_priv = dev->dev_private;
7521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7522 bool visible = base != 0;
7523 u32 cntl;
7524
7525 if (intel_crtc->cursor_visible == visible)
7526 return;
7527
9db4a9c7 7528 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7529 if (visible) {
7530 /* On these chipsets we can only modify the base whilst
7531 * the cursor is disabled.
7532 */
9db4a9c7 7533 I915_WRITE(_CURABASE, base);
560b85bb
CW
7534
7535 cntl &= ~(CURSOR_FORMAT_MASK);
7536 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7537 cntl |= CURSOR_ENABLE |
7538 CURSOR_GAMMA_ENABLE |
7539 CURSOR_FORMAT_ARGB;
7540 } else
7541 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7542 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7543
7544 intel_crtc->cursor_visible = visible;
7545}
7546
7547static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7548{
7549 struct drm_device *dev = crtc->dev;
7550 struct drm_i915_private *dev_priv = dev->dev_private;
7551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7552 int pipe = intel_crtc->pipe;
7553 bool visible = base != 0;
7554
7555 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7556 int16_t width = intel_crtc->cursor_width;
548f245b 7557 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7558 if (base) {
7559 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4726e0b0
SK
7560 cntl |= MCURSOR_GAMMA_ENABLE;
7561
7562 switch (width) {
7563 case 64:
7564 cntl |= CURSOR_MODE_64_ARGB_AX;
7565 break;
7566 case 128:
7567 cntl |= CURSOR_MODE_128_ARGB_AX;
7568 break;
7569 case 256:
7570 cntl |= CURSOR_MODE_256_ARGB_AX;
7571 break;
7572 default:
7573 WARN_ON(1);
7574 return;
7575 }
560b85bb
CW
7576 cntl |= pipe << 28; /* Connect to correct pipe */
7577 } else {
7578 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7579 cntl |= CURSOR_MODE_DISABLE;
7580 }
9db4a9c7 7581 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7582
7583 intel_crtc->cursor_visible = visible;
7584 }
7585 /* and commit changes on next vblank */
b2ea8ef5 7586 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7587 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7588 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7589}
7590
65a21cd6
JB
7591static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7592{
7593 struct drm_device *dev = crtc->dev;
7594 struct drm_i915_private *dev_priv = dev->dev_private;
7595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7596 int pipe = intel_crtc->pipe;
7597 bool visible = base != 0;
7598
7599 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7600 int16_t width = intel_crtc->cursor_width;
65a21cd6
JB
7601 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7602 if (base) {
7603 cntl &= ~CURSOR_MODE;
4726e0b0
SK
7604 cntl |= MCURSOR_GAMMA_ENABLE;
7605 switch (width) {
7606 case 64:
7607 cntl |= CURSOR_MODE_64_ARGB_AX;
7608 break;
7609 case 128:
7610 cntl |= CURSOR_MODE_128_ARGB_AX;
7611 break;
7612 case 256:
7613 cntl |= CURSOR_MODE_256_ARGB_AX;
7614 break;
7615 default:
7616 WARN_ON(1);
7617 return;
7618 }
65a21cd6
JB
7619 } else {
7620 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7621 cntl |= CURSOR_MODE_DISABLE;
7622 }
6bbfa1c5 7623 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7624 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7625 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7626 }
65a21cd6
JB
7627 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7628
7629 intel_crtc->cursor_visible = visible;
7630 }
7631 /* and commit changes on next vblank */
b2ea8ef5 7632 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7633 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7634 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7635}
7636
cda4b7d3 7637/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7638static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7639 bool on)
cda4b7d3
CW
7640{
7641 struct drm_device *dev = crtc->dev;
7642 struct drm_i915_private *dev_priv = dev->dev_private;
7643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7644 int pipe = intel_crtc->pipe;
7645 int x = intel_crtc->cursor_x;
7646 int y = intel_crtc->cursor_y;
d6e4db15 7647 u32 base = 0, pos = 0;
cda4b7d3
CW
7648 bool visible;
7649
d6e4db15 7650 if (on)
cda4b7d3 7651 base = intel_crtc->cursor_addr;
cda4b7d3 7652
d6e4db15
VS
7653 if (x >= intel_crtc->config.pipe_src_w)
7654 base = 0;
7655
7656 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7657 base = 0;
7658
7659 if (x < 0) {
efc9064e 7660 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7661 base = 0;
7662
7663 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7664 x = -x;
7665 }
7666 pos |= x << CURSOR_X_SHIFT;
7667
7668 if (y < 0) {
efc9064e 7669 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7670 base = 0;
7671
7672 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7673 y = -y;
7674 }
7675 pos |= y << CURSOR_Y_SHIFT;
7676
7677 visible = base != 0;
560b85bb 7678 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7679 return;
7680
b3dc685e 7681 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7682 I915_WRITE(CURPOS_IVB(pipe), pos);
7683 ivb_update_cursor(crtc, base);
7684 } else {
7685 I915_WRITE(CURPOS(pipe), pos);
7686 if (IS_845G(dev) || IS_I865G(dev))
7687 i845_update_cursor(crtc, base);
7688 else
7689 i9xx_update_cursor(crtc, base);
7690 }
cda4b7d3
CW
7691}
7692
79e53945 7693static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7694 struct drm_file *file,
79e53945
JB
7695 uint32_t handle,
7696 uint32_t width, uint32_t height)
7697{
7698 struct drm_device *dev = crtc->dev;
7699 struct drm_i915_private *dev_priv = dev->dev_private;
7700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7701 struct drm_i915_gem_object *obj;
64f962e3 7702 unsigned old_width;
cda4b7d3 7703 uint32_t addr;
3f8bc370 7704 int ret;
79e53945 7705
79e53945
JB
7706 /* if we want to turn off the cursor ignore width and height */
7707 if (!handle) {
28c97730 7708 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 7709 addr = 0;
05394f39 7710 obj = NULL;
5004417d 7711 mutex_lock(&dev->struct_mutex);
3f8bc370 7712 goto finish;
79e53945
JB
7713 }
7714
4726e0b0
SK
7715 /* Check for which cursor types we support */
7716 if (!((width == 64 && height == 64) ||
7717 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7718 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7719 DRM_DEBUG("Cursor dimension not supported\n");
79e53945
JB
7720 return -EINVAL;
7721 }
7722
05394f39 7723 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 7724 if (&obj->base == NULL)
79e53945
JB
7725 return -ENOENT;
7726
05394f39 7727 if (obj->base.size < width * height * 4) {
3b25b31f 7728 DRM_DEBUG_KMS("buffer is to small\n");
34b8686e
DA
7729 ret = -ENOMEM;
7730 goto fail;
79e53945
JB
7731 }
7732
71acb5eb 7733 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 7734 mutex_lock(&dev->struct_mutex);
3d13ef2e 7735 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
7736 unsigned alignment;
7737
d9e86c0e 7738 if (obj->tiling_mode) {
3b25b31f 7739 DRM_DEBUG_KMS("cursor cannot be tiled\n");
d9e86c0e
CW
7740 ret = -EINVAL;
7741 goto fail_locked;
7742 }
7743
693db184
CW
7744 /* Note that the w/a also requires 2 PTE of padding following
7745 * the bo. We currently fill all unused PTE with the shadow
7746 * page and so we should always have valid PTE following the
7747 * cursor preventing the VT-d warning.
7748 */
7749 alignment = 0;
7750 if (need_vtd_wa(dev))
7751 alignment = 64*1024;
7752
7753 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 7754 if (ret) {
3b25b31f 7755 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
2da3b9b9 7756 goto fail_locked;
e7b526bb
CW
7757 }
7758
d9e86c0e
CW
7759 ret = i915_gem_object_put_fence(obj);
7760 if (ret) {
3b25b31f 7761 DRM_DEBUG_KMS("failed to release fence for cursor");
d9e86c0e
CW
7762 goto fail_unpin;
7763 }
7764
f343c5f6 7765 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 7766 } else {
6eeefaf3 7767 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 7768 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
7769 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7770 align);
71acb5eb 7771 if (ret) {
3b25b31f 7772 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 7773 goto fail_locked;
71acb5eb 7774 }
05394f39 7775 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
7776 }
7777
a6c45cf0 7778 if (IS_GEN2(dev))
14b60391
JB
7779 I915_WRITE(CURSIZE, (height << 12) | width);
7780
3f8bc370 7781 finish:
3f8bc370 7782 if (intel_crtc->cursor_bo) {
3d13ef2e 7783 if (INTEL_INFO(dev)->cursor_needs_physical) {
05394f39 7784 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
7785 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7786 } else
cc98b413 7787 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 7788 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 7789 }
80824003 7790
7f9872e0 7791 mutex_unlock(&dev->struct_mutex);
3f8bc370 7792
64f962e3
CW
7793 old_width = intel_crtc->cursor_width;
7794
3f8bc370 7795 intel_crtc->cursor_addr = addr;
05394f39 7796 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
7797 intel_crtc->cursor_width = width;
7798 intel_crtc->cursor_height = height;
7799
64f962e3
CW
7800 if (intel_crtc->active) {
7801 if (old_width != width)
7802 intel_update_watermarks(crtc);
f2f5f771 7803 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
64f962e3 7804 }
3f8bc370 7805
79e53945 7806 return 0;
e7b526bb 7807fail_unpin:
cc98b413 7808 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 7809fail_locked:
34b8686e 7810 mutex_unlock(&dev->struct_mutex);
bc9025bd 7811fail:
05394f39 7812 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 7813 return ret;
79e53945
JB
7814}
7815
7816static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7817{
79e53945 7818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7819
92e76c8c
VS
7820 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7821 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 7822
f2f5f771
VS
7823 if (intel_crtc->active)
7824 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
7825
7826 return 0;
b8c00ac5
DA
7827}
7828
79e53945 7829static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 7830 u16 *blue, uint32_t start, uint32_t size)
79e53945 7831{
7203425a 7832 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 7833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7834
7203425a 7835 for (i = start; i < end; i++) {
79e53945
JB
7836 intel_crtc->lut_r[i] = red[i] >> 8;
7837 intel_crtc->lut_g[i] = green[i] >> 8;
7838 intel_crtc->lut_b[i] = blue[i] >> 8;
7839 }
7840
7841 intel_crtc_load_lut(crtc);
7842}
7843
79e53945
JB
7844/* VESA 640x480x72Hz mode to set on the pipe */
7845static struct drm_display_mode load_detect_mode = {
7846 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7847 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7848};
7849
a8bb6818
DV
7850struct drm_framebuffer *
7851__intel_framebuffer_create(struct drm_device *dev,
7852 struct drm_mode_fb_cmd2 *mode_cmd,
7853 struct drm_i915_gem_object *obj)
d2dff872
CW
7854{
7855 struct intel_framebuffer *intel_fb;
7856 int ret;
7857
7858 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7859 if (!intel_fb) {
7860 drm_gem_object_unreference_unlocked(&obj->base);
7861 return ERR_PTR(-ENOMEM);
7862 }
7863
7864 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
7865 if (ret)
7866 goto err;
d2dff872
CW
7867
7868 return &intel_fb->base;
dd4916c5
DV
7869err:
7870 drm_gem_object_unreference_unlocked(&obj->base);
7871 kfree(intel_fb);
7872
7873 return ERR_PTR(ret);
d2dff872
CW
7874}
7875
b5ea642a 7876static struct drm_framebuffer *
a8bb6818
DV
7877intel_framebuffer_create(struct drm_device *dev,
7878 struct drm_mode_fb_cmd2 *mode_cmd,
7879 struct drm_i915_gem_object *obj)
7880{
7881 struct drm_framebuffer *fb;
7882 int ret;
7883
7884 ret = i915_mutex_lock_interruptible(dev);
7885 if (ret)
7886 return ERR_PTR(ret);
7887 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7888 mutex_unlock(&dev->struct_mutex);
7889
7890 return fb;
7891}
7892
d2dff872
CW
7893static u32
7894intel_framebuffer_pitch_for_width(int width, int bpp)
7895{
7896 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7897 return ALIGN(pitch, 64);
7898}
7899
7900static u32
7901intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7902{
7903 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7904 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7905}
7906
7907static struct drm_framebuffer *
7908intel_framebuffer_create_for_mode(struct drm_device *dev,
7909 struct drm_display_mode *mode,
7910 int depth, int bpp)
7911{
7912 struct drm_i915_gem_object *obj;
0fed39bd 7913 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
7914
7915 obj = i915_gem_alloc_object(dev,
7916 intel_framebuffer_size_for_mode(mode, bpp));
7917 if (obj == NULL)
7918 return ERR_PTR(-ENOMEM);
7919
7920 mode_cmd.width = mode->hdisplay;
7921 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
7922 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7923 bpp);
5ca0c34a 7924 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
7925
7926 return intel_framebuffer_create(dev, &mode_cmd, obj);
7927}
7928
7929static struct drm_framebuffer *
7930mode_fits_in_fbdev(struct drm_device *dev,
7931 struct drm_display_mode *mode)
7932{
4520f53a 7933#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
7934 struct drm_i915_private *dev_priv = dev->dev_private;
7935 struct drm_i915_gem_object *obj;
7936 struct drm_framebuffer *fb;
7937
4c0e5528 7938 if (!dev_priv->fbdev)
d2dff872
CW
7939 return NULL;
7940
4c0e5528 7941 if (!dev_priv->fbdev->fb)
d2dff872
CW
7942 return NULL;
7943
4c0e5528
DV
7944 obj = dev_priv->fbdev->fb->obj;
7945 BUG_ON(!obj);
7946
8bcd4553 7947 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
7948 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7949 fb->bits_per_pixel))
d2dff872
CW
7950 return NULL;
7951
01f2c773 7952 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
7953 return NULL;
7954
7955 return fb;
4520f53a
DV
7956#else
7957 return NULL;
7958#endif
d2dff872
CW
7959}
7960
d2434ab7 7961bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 7962 struct drm_display_mode *mode,
8261b191 7963 struct intel_load_detect_pipe *old)
79e53945
JB
7964{
7965 struct intel_crtc *intel_crtc;
d2434ab7
DV
7966 struct intel_encoder *intel_encoder =
7967 intel_attached_encoder(connector);
79e53945 7968 struct drm_crtc *possible_crtc;
4ef69c7a 7969 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
7970 struct drm_crtc *crtc = NULL;
7971 struct drm_device *dev = encoder->dev;
94352cf9 7972 struct drm_framebuffer *fb;
79e53945
JB
7973 int i = -1;
7974
d2dff872
CW
7975 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7976 connector->base.id, drm_get_connector_name(connector),
7977 encoder->base.id, drm_get_encoder_name(encoder));
7978
79e53945
JB
7979 /*
7980 * Algorithm gets a little messy:
7a5e4805 7981 *
79e53945
JB
7982 * - if the connector already has an assigned crtc, use it (but make
7983 * sure it's on first)
7a5e4805 7984 *
79e53945
JB
7985 * - try to find the first unused crtc that can drive this connector,
7986 * and use that if we find one
79e53945
JB
7987 */
7988
7989 /* See if we already have a CRTC for this connector */
7990 if (encoder->crtc) {
7991 crtc = encoder->crtc;
8261b191 7992
7b24056b
DV
7993 mutex_lock(&crtc->mutex);
7994
24218aac 7995 old->dpms_mode = connector->dpms;
8261b191
CW
7996 old->load_detect_temp = false;
7997
7998 /* Make sure the crtc and connector are running */
24218aac
DV
7999 if (connector->dpms != DRM_MODE_DPMS_ON)
8000 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8001
7173188d 8002 return true;
79e53945
JB
8003 }
8004
8005 /* Find an unused one (if possible) */
8006 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8007 i++;
8008 if (!(encoder->possible_crtcs & (1 << i)))
8009 continue;
8010 if (!possible_crtc->enabled) {
8011 crtc = possible_crtc;
8012 break;
8013 }
79e53945
JB
8014 }
8015
8016 /*
8017 * If we didn't find an unused CRTC, don't use any.
8018 */
8019 if (!crtc) {
7173188d
CW
8020 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8021 return false;
79e53945
JB
8022 }
8023
7b24056b 8024 mutex_lock(&crtc->mutex);
fc303101
DV
8025 intel_encoder->new_crtc = to_intel_crtc(crtc);
8026 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8027
8028 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8029 intel_crtc->new_enabled = true;
8030 intel_crtc->new_config = &intel_crtc->config;
24218aac 8031 old->dpms_mode = connector->dpms;
8261b191 8032 old->load_detect_temp = true;
d2dff872 8033 old->release_fb = NULL;
79e53945 8034
6492711d
CW
8035 if (!mode)
8036 mode = &load_detect_mode;
79e53945 8037
d2dff872
CW
8038 /* We need a framebuffer large enough to accommodate all accesses
8039 * that the plane may generate whilst we perform load detection.
8040 * We can not rely on the fbcon either being present (we get called
8041 * during its initialisation to detect all boot displays, or it may
8042 * not even exist) or that it is large enough to satisfy the
8043 * requested mode.
8044 */
94352cf9
DV
8045 fb = mode_fits_in_fbdev(dev, mode);
8046 if (fb == NULL) {
d2dff872 8047 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8048 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8049 old->release_fb = fb;
d2dff872
CW
8050 } else
8051 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8052 if (IS_ERR(fb)) {
d2dff872 8053 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8054 goto fail;
79e53945 8055 }
79e53945 8056
c0c36b94 8057 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8058 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8059 if (old->release_fb)
8060 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8061 goto fail;
79e53945 8062 }
7173188d 8063
79e53945 8064 /* let the connector get through one full cycle before testing */
9d0498a2 8065 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8066 return true;
412b61d8
VS
8067
8068 fail:
8069 intel_crtc->new_enabled = crtc->enabled;
8070 if (intel_crtc->new_enabled)
8071 intel_crtc->new_config = &intel_crtc->config;
8072 else
8073 intel_crtc->new_config = NULL;
8074 mutex_unlock(&crtc->mutex);
8075 return false;
79e53945
JB
8076}
8077
d2434ab7 8078void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 8079 struct intel_load_detect_pipe *old)
79e53945 8080{
d2434ab7
DV
8081 struct intel_encoder *intel_encoder =
8082 intel_attached_encoder(connector);
4ef69c7a 8083 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8084 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8086
d2dff872
CW
8087 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8088 connector->base.id, drm_get_connector_name(connector),
8089 encoder->base.id, drm_get_encoder_name(encoder));
8090
8261b191 8091 if (old->load_detect_temp) {
fc303101
DV
8092 to_intel_connector(connector)->new_encoder = NULL;
8093 intel_encoder->new_crtc = NULL;
412b61d8
VS
8094 intel_crtc->new_enabled = false;
8095 intel_crtc->new_config = NULL;
fc303101 8096 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8097
36206361
DV
8098 if (old->release_fb) {
8099 drm_framebuffer_unregister_private(old->release_fb);
8100 drm_framebuffer_unreference(old->release_fb);
8101 }
d2dff872 8102
67c96400 8103 mutex_unlock(&crtc->mutex);
0622a53c 8104 return;
79e53945
JB
8105 }
8106
c751ce4f 8107 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8108 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8109 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
8110
8111 mutex_unlock(&crtc->mutex);
79e53945
JB
8112}
8113
da4a1efa
VS
8114static int i9xx_pll_refclk(struct drm_device *dev,
8115 const struct intel_crtc_config *pipe_config)
8116{
8117 struct drm_i915_private *dev_priv = dev->dev_private;
8118 u32 dpll = pipe_config->dpll_hw_state.dpll;
8119
8120 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8121 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8122 else if (HAS_PCH_SPLIT(dev))
8123 return 120000;
8124 else if (!IS_GEN2(dev))
8125 return 96000;
8126 else
8127 return 48000;
8128}
8129
79e53945 8130/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8131static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8132 struct intel_crtc_config *pipe_config)
79e53945 8133{
f1f644dc 8134 struct drm_device *dev = crtc->base.dev;
79e53945 8135 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8136 int pipe = pipe_config->cpu_transcoder;
293623f7 8137 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8138 u32 fp;
8139 intel_clock_t clock;
da4a1efa 8140 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8141
8142 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8143 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8144 else
293623f7 8145 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8146
8147 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8148 if (IS_PINEVIEW(dev)) {
8149 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8150 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8151 } else {
8152 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8153 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8154 }
8155
a6c45cf0 8156 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8157 if (IS_PINEVIEW(dev))
8158 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8159 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8160 else
8161 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8162 DPLL_FPA01_P1_POST_DIV_SHIFT);
8163
8164 switch (dpll & DPLL_MODE_MASK) {
8165 case DPLLB_MODE_DAC_SERIAL:
8166 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8167 5 : 10;
8168 break;
8169 case DPLLB_MODE_LVDS:
8170 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8171 7 : 14;
8172 break;
8173 default:
28c97730 8174 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8175 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8176 return;
79e53945
JB
8177 }
8178
ac58c3f0 8179 if (IS_PINEVIEW(dev))
da4a1efa 8180 pineview_clock(refclk, &clock);
ac58c3f0 8181 else
da4a1efa 8182 i9xx_clock(refclk, &clock);
79e53945 8183 } else {
0fb58223 8184 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8185 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8186
8187 if (is_lvds) {
8188 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8189 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8190
8191 if (lvds & LVDS_CLKB_POWER_UP)
8192 clock.p2 = 7;
8193 else
8194 clock.p2 = 14;
79e53945
JB
8195 } else {
8196 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8197 clock.p1 = 2;
8198 else {
8199 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8200 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8201 }
8202 if (dpll & PLL_P2_DIVIDE_BY_4)
8203 clock.p2 = 4;
8204 else
8205 clock.p2 = 2;
79e53945 8206 }
da4a1efa
VS
8207
8208 i9xx_clock(refclk, &clock);
79e53945
JB
8209 }
8210
18442d08
VS
8211 /*
8212 * This value includes pixel_multiplier. We will use
241bfc38 8213 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8214 * encoder's get_config() function.
8215 */
8216 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8217}
8218
6878da05
VS
8219int intel_dotclock_calculate(int link_freq,
8220 const struct intel_link_m_n *m_n)
f1f644dc 8221{
f1f644dc
JB
8222 /*
8223 * The calculation for the data clock is:
1041a02f 8224 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8225 * But we want to avoid losing precison if possible, so:
1041a02f 8226 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8227 *
8228 * and the link clock is simpler:
1041a02f 8229 * link_clock = (m * link_clock) / n
f1f644dc
JB
8230 */
8231
6878da05
VS
8232 if (!m_n->link_n)
8233 return 0;
f1f644dc 8234
6878da05
VS
8235 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8236}
f1f644dc 8237
18442d08
VS
8238static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8239 struct intel_crtc_config *pipe_config)
6878da05
VS
8240{
8241 struct drm_device *dev = crtc->base.dev;
79e53945 8242
18442d08
VS
8243 /* read out port_clock from the DPLL */
8244 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8245
f1f644dc 8246 /*
18442d08 8247 * This value does not include pixel_multiplier.
241bfc38 8248 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8249 * agree once we know their relationship in the encoder's
8250 * get_config() function.
79e53945 8251 */
241bfc38 8252 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8253 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8254 &pipe_config->fdi_m_n);
79e53945
JB
8255}
8256
8257/** Returns the currently programmed mode of the given pipe. */
8258struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8259 struct drm_crtc *crtc)
8260{
548f245b 8261 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8263 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8264 struct drm_display_mode *mode;
f1f644dc 8265 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8266 int htot = I915_READ(HTOTAL(cpu_transcoder));
8267 int hsync = I915_READ(HSYNC(cpu_transcoder));
8268 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8269 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8270 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8271
8272 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8273 if (!mode)
8274 return NULL;
8275
f1f644dc
JB
8276 /*
8277 * Construct a pipe_config sufficient for getting the clock info
8278 * back out of crtc_clock_get.
8279 *
8280 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8281 * to use a real value here instead.
8282 */
293623f7 8283 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8284 pipe_config.pixel_multiplier = 1;
293623f7
VS
8285 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8286 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8287 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8288 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8289
773ae034 8290 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8291 mode->hdisplay = (htot & 0xffff) + 1;
8292 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8293 mode->hsync_start = (hsync & 0xffff) + 1;
8294 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8295 mode->vdisplay = (vtot & 0xffff) + 1;
8296 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8297 mode->vsync_start = (vsync & 0xffff) + 1;
8298 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8299
8300 drm_mode_set_name(mode);
79e53945
JB
8301
8302 return mode;
8303}
8304
3dec0095 8305static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8306{
8307 struct drm_device *dev = crtc->dev;
fbee40df 8308 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a
JB
8309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8310 int pipe = intel_crtc->pipe;
dbdc6479
JB
8311 int dpll_reg = DPLL(pipe);
8312 int dpll;
652c393a 8313
bad720ff 8314 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8315 return;
8316
8317 if (!dev_priv->lvds_downclock_avail)
8318 return;
8319
dbdc6479 8320 dpll = I915_READ(dpll_reg);
652c393a 8321 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8322 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8323
8ac5a6d5 8324 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8325
8326 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8327 I915_WRITE(dpll_reg, dpll);
9d0498a2 8328 intel_wait_for_vblank(dev, pipe);
dbdc6479 8329
652c393a
JB
8330 dpll = I915_READ(dpll_reg);
8331 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8332 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8333 }
652c393a
JB
8334}
8335
8336static void intel_decrease_pllclock(struct drm_crtc *crtc)
8337{
8338 struct drm_device *dev = crtc->dev;
fbee40df 8339 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8341
bad720ff 8342 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8343 return;
8344
8345 if (!dev_priv->lvds_downclock_avail)
8346 return;
8347
8348 /*
8349 * Since this is called by a timer, we should never get here in
8350 * the manual case.
8351 */
8352 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8353 int pipe = intel_crtc->pipe;
8354 int dpll_reg = DPLL(pipe);
8355 int dpll;
f6e5b160 8356
44d98a61 8357 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8358
8ac5a6d5 8359 assert_panel_unlocked(dev_priv, pipe);
652c393a 8360
dc257cf1 8361 dpll = I915_READ(dpll_reg);
652c393a
JB
8362 dpll |= DISPLAY_RATE_SELECT_FPA1;
8363 I915_WRITE(dpll_reg, dpll);
9d0498a2 8364 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8365 dpll = I915_READ(dpll_reg);
8366 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8367 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8368 }
8369
8370}
8371
f047e395
CW
8372void intel_mark_busy(struct drm_device *dev)
8373{
c67a470b
PZ
8374 struct drm_i915_private *dev_priv = dev->dev_private;
8375
f62a0076
CW
8376 if (dev_priv->mm.busy)
8377 return;
8378
43694d69 8379 intel_runtime_pm_get(dev_priv);
c67a470b 8380 i915_update_gfx_val(dev_priv);
f62a0076 8381 dev_priv->mm.busy = true;
f047e395
CW
8382}
8383
8384void intel_mark_idle(struct drm_device *dev)
652c393a 8385{
c67a470b 8386 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8387 struct drm_crtc *crtc;
652c393a 8388
f62a0076
CW
8389 if (!dev_priv->mm.busy)
8390 return;
8391
8392 dev_priv->mm.busy = false;
8393
d330a953 8394 if (!i915.powersave)
bb4cdd53 8395 goto out;
652c393a 8396
652c393a 8397 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
f4510a27 8398 if (!crtc->primary->fb)
652c393a
JB
8399 continue;
8400
725a5b54 8401 intel_decrease_pllclock(crtc);
652c393a 8402 }
b29c19b6 8403
3d13ef2e 8404 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8405 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8406
8407out:
43694d69 8408 intel_runtime_pm_put(dev_priv);
652c393a
JB
8409}
8410
c65355bb
CW
8411void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8412 struct intel_ring_buffer *ring)
652c393a 8413{
f047e395
CW
8414 struct drm_device *dev = obj->base.dev;
8415 struct drm_crtc *crtc;
652c393a 8416
d330a953 8417 if (!i915.powersave)
acb87dfb
CW
8418 return;
8419
652c393a 8420 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
f4510a27 8421 if (!crtc->primary->fb)
652c393a
JB
8422 continue;
8423
f4510a27 8424 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
c65355bb
CW
8425 continue;
8426
8427 intel_increase_pllclock(crtc);
8428 if (ring && intel_fbc_enabled(dev))
8429 ring->fbc_dirty = true;
652c393a
JB
8430 }
8431}
8432
79e53945
JB
8433static void intel_crtc_destroy(struct drm_crtc *crtc)
8434{
8435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8436 struct drm_device *dev = crtc->dev;
8437 struct intel_unpin_work *work;
8438 unsigned long flags;
8439
8440 spin_lock_irqsave(&dev->event_lock, flags);
8441 work = intel_crtc->unpin_work;
8442 intel_crtc->unpin_work = NULL;
8443 spin_unlock_irqrestore(&dev->event_lock, flags);
8444
8445 if (work) {
8446 cancel_work_sync(&work->work);
8447 kfree(work);
8448 }
79e53945 8449
40ccc72b
MK
8450 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8451
79e53945 8452 drm_crtc_cleanup(crtc);
67e77c5a 8453
79e53945
JB
8454 kfree(intel_crtc);
8455}
8456
6b95a207
KH
8457static void intel_unpin_work_fn(struct work_struct *__work)
8458{
8459 struct intel_unpin_work *work =
8460 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8461 struct drm_device *dev = work->crtc->dev;
6b95a207 8462
b4a98e57 8463 mutex_lock(&dev->struct_mutex);
1690e1eb 8464 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8465 drm_gem_object_unreference(&work->pending_flip_obj->base);
8466 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8467
b4a98e57
CW
8468 intel_update_fbc(dev);
8469 mutex_unlock(&dev->struct_mutex);
8470
8471 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8472 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8473
6b95a207
KH
8474 kfree(work);
8475}
8476
1afe3e9d 8477static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8478 struct drm_crtc *crtc)
6b95a207 8479{
fbee40df 8480 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8482 struct intel_unpin_work *work;
6b95a207
KH
8483 unsigned long flags;
8484
8485 /* Ignore early vblank irqs */
8486 if (intel_crtc == NULL)
8487 return;
8488
8489 spin_lock_irqsave(&dev->event_lock, flags);
8490 work = intel_crtc->unpin_work;
e7d841ca
CW
8491
8492 /* Ensure we don't miss a work->pending update ... */
8493 smp_rmb();
8494
8495 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8496 spin_unlock_irqrestore(&dev->event_lock, flags);
8497 return;
8498 }
8499
e7d841ca
CW
8500 /* and that the unpin work is consistent wrt ->pending. */
8501 smp_rmb();
8502
6b95a207 8503 intel_crtc->unpin_work = NULL;
6b95a207 8504
45a066eb
RC
8505 if (work->event)
8506 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8507
0af7e4df
MK
8508 drm_vblank_put(dev, intel_crtc->pipe);
8509
6b95a207
KH
8510 spin_unlock_irqrestore(&dev->event_lock, flags);
8511
2c10d571 8512 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8513
8514 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8515
8516 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8517}
8518
1afe3e9d
JB
8519void intel_finish_page_flip(struct drm_device *dev, int pipe)
8520{
fbee40df 8521 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8522 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8523
49b14a5c 8524 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8525}
8526
8527void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8528{
fbee40df 8529 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8530 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8531
49b14a5c 8532 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8533}
8534
6b95a207
KH
8535void intel_prepare_page_flip(struct drm_device *dev, int plane)
8536{
fbee40df 8537 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8538 struct intel_crtc *intel_crtc =
8539 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8540 unsigned long flags;
8541
e7d841ca
CW
8542 /* NB: An MMIO update of the plane base pointer will also
8543 * generate a page-flip completion irq, i.e. every modeset
8544 * is also accompanied by a spurious intel_prepare_page_flip().
8545 */
6b95a207 8546 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8547 if (intel_crtc->unpin_work)
8548 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8549 spin_unlock_irqrestore(&dev->event_lock, flags);
8550}
8551
e7d841ca
CW
8552inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8553{
8554 /* Ensure that the work item is consistent when activating it ... */
8555 smp_wmb();
8556 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8557 /* and that it is marked active as soon as the irq could fire. */
8558 smp_wmb();
8559}
8560
8c9f3aaf
JB
8561static int intel_gen2_queue_flip(struct drm_device *dev,
8562 struct drm_crtc *crtc,
8563 struct drm_framebuffer *fb,
ed8d1975
KP
8564 struct drm_i915_gem_object *obj,
8565 uint32_t flags)
8c9f3aaf
JB
8566{
8567 struct drm_i915_private *dev_priv = dev->dev_private;
8568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8569 u32 flip_mask;
6d90c952 8570 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8571 int ret;
8572
6d90c952 8573 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8574 if (ret)
83d4092b 8575 goto err;
8c9f3aaf 8576
6d90c952 8577 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8578 if (ret)
83d4092b 8579 goto err_unpin;
8c9f3aaf
JB
8580
8581 /* Can't queue multiple flips, so wait for the previous
8582 * one to finish before executing the next.
8583 */
8584 if (intel_crtc->plane)
8585 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8586 else
8587 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8588 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8589 intel_ring_emit(ring, MI_NOOP);
8590 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8591 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8592 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8593 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8594 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8595
8596 intel_mark_page_flip_active(intel_crtc);
09246732 8597 __intel_ring_advance(ring);
83d4092b
CW
8598 return 0;
8599
8600err_unpin:
8601 intel_unpin_fb_obj(obj);
8602err:
8c9f3aaf
JB
8603 return ret;
8604}
8605
8606static int intel_gen3_queue_flip(struct drm_device *dev,
8607 struct drm_crtc *crtc,
8608 struct drm_framebuffer *fb,
ed8d1975
KP
8609 struct drm_i915_gem_object *obj,
8610 uint32_t flags)
8c9f3aaf
JB
8611{
8612 struct drm_i915_private *dev_priv = dev->dev_private;
8613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8614 u32 flip_mask;
6d90c952 8615 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8616 int ret;
8617
6d90c952 8618 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8619 if (ret)
83d4092b 8620 goto err;
8c9f3aaf 8621
6d90c952 8622 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8623 if (ret)
83d4092b 8624 goto err_unpin;
8c9f3aaf
JB
8625
8626 if (intel_crtc->plane)
8627 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8628 else
8629 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8630 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8631 intel_ring_emit(ring, MI_NOOP);
8632 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8633 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8634 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8635 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8636 intel_ring_emit(ring, MI_NOOP);
8637
e7d841ca 8638 intel_mark_page_flip_active(intel_crtc);
09246732 8639 __intel_ring_advance(ring);
83d4092b
CW
8640 return 0;
8641
8642err_unpin:
8643 intel_unpin_fb_obj(obj);
8644err:
8c9f3aaf
JB
8645 return ret;
8646}
8647
8648static int intel_gen4_queue_flip(struct drm_device *dev,
8649 struct drm_crtc *crtc,
8650 struct drm_framebuffer *fb,
ed8d1975
KP
8651 struct drm_i915_gem_object *obj,
8652 uint32_t flags)
8c9f3aaf
JB
8653{
8654 struct drm_i915_private *dev_priv = dev->dev_private;
8655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8656 uint32_t pf, pipesrc;
6d90c952 8657 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8658 int ret;
8659
6d90c952 8660 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8661 if (ret)
83d4092b 8662 goto err;
8c9f3aaf 8663
6d90c952 8664 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8665 if (ret)
83d4092b 8666 goto err_unpin;
8c9f3aaf
JB
8667
8668 /* i965+ uses the linear or tiled offsets from the
8669 * Display Registers (which do not change across a page-flip)
8670 * so we need only reprogram the base address.
8671 */
6d90c952
DV
8672 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8673 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8674 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8675 intel_ring_emit(ring,
f343c5f6 8676 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8677 obj->tiling_mode);
8c9f3aaf
JB
8678
8679 /* XXX Enabling the panel-fitter across page-flip is so far
8680 * untested on non-native modes, so ignore it for now.
8681 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8682 */
8683 pf = 0;
8684 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8685 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8686
8687 intel_mark_page_flip_active(intel_crtc);
09246732 8688 __intel_ring_advance(ring);
83d4092b
CW
8689 return 0;
8690
8691err_unpin:
8692 intel_unpin_fb_obj(obj);
8693err:
8c9f3aaf
JB
8694 return ret;
8695}
8696
8697static int intel_gen6_queue_flip(struct drm_device *dev,
8698 struct drm_crtc *crtc,
8699 struct drm_framebuffer *fb,
ed8d1975
KP
8700 struct drm_i915_gem_object *obj,
8701 uint32_t flags)
8c9f3aaf
JB
8702{
8703 struct drm_i915_private *dev_priv = dev->dev_private;
8704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 8705 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8706 uint32_t pf, pipesrc;
8707 int ret;
8708
6d90c952 8709 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8710 if (ret)
83d4092b 8711 goto err;
8c9f3aaf 8712
6d90c952 8713 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8714 if (ret)
83d4092b 8715 goto err_unpin;
8c9f3aaf 8716
6d90c952
DV
8717 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8718 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8719 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 8720 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 8721
dc257cf1
DV
8722 /* Contrary to the suggestions in the documentation,
8723 * "Enable Panel Fitter" does not seem to be required when page
8724 * flipping with a non-native mode, and worse causes a normal
8725 * modeset to fail.
8726 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8727 */
8728 pf = 0;
8c9f3aaf 8729 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8730 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8731
8732 intel_mark_page_flip_active(intel_crtc);
09246732 8733 __intel_ring_advance(ring);
83d4092b
CW
8734 return 0;
8735
8736err_unpin:
8737 intel_unpin_fb_obj(obj);
8738err:
8c9f3aaf
JB
8739 return ret;
8740}
8741
7c9017e5
JB
8742static int intel_gen7_queue_flip(struct drm_device *dev,
8743 struct drm_crtc *crtc,
8744 struct drm_framebuffer *fb,
ed8d1975
KP
8745 struct drm_i915_gem_object *obj,
8746 uint32_t flags)
7c9017e5
JB
8747{
8748 struct drm_i915_private *dev_priv = dev->dev_private;
8749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 8750 struct intel_ring_buffer *ring;
cb05d8de 8751 uint32_t plane_bit = 0;
ffe74d75
CW
8752 int len, ret;
8753
8754 ring = obj->ring;
1c5fd085 8755 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 8756 ring = &dev_priv->ring[BCS];
7c9017e5
JB
8757
8758 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8759 if (ret)
83d4092b 8760 goto err;
7c9017e5 8761
cb05d8de
DV
8762 switch(intel_crtc->plane) {
8763 case PLANE_A:
8764 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8765 break;
8766 case PLANE_B:
8767 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8768 break;
8769 case PLANE_C:
8770 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8771 break;
8772 default:
8773 WARN_ONCE(1, "unknown plane in flip command\n");
8774 ret = -ENODEV;
ab3951eb 8775 goto err_unpin;
cb05d8de
DV
8776 }
8777
ffe74d75 8778 len = 4;
f476828a 8779 if (ring->id == RCS) {
ffe74d75 8780 len += 6;
f476828a
DL
8781 /*
8782 * On Gen 8, SRM is now taking an extra dword to accommodate
8783 * 48bits addresses, and we need a NOOP for the batch size to
8784 * stay even.
8785 */
8786 if (IS_GEN8(dev))
8787 len += 2;
8788 }
ffe74d75 8789
f66fab8e
VS
8790 /*
8791 * BSpec MI_DISPLAY_FLIP for IVB:
8792 * "The full packet must be contained within the same cache line."
8793 *
8794 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
8795 * cacheline, if we ever start emitting more commands before
8796 * the MI_DISPLAY_FLIP we may need to first emit everything else,
8797 * then do the cacheline alignment, and finally emit the
8798 * MI_DISPLAY_FLIP.
8799 */
8800 ret = intel_ring_cacheline_align(ring);
8801 if (ret)
8802 goto err_unpin;
8803
ffe74d75 8804 ret = intel_ring_begin(ring, len);
7c9017e5 8805 if (ret)
83d4092b 8806 goto err_unpin;
7c9017e5 8807
ffe74d75
CW
8808 /* Unmask the flip-done completion message. Note that the bspec says that
8809 * we should do this for both the BCS and RCS, and that we must not unmask
8810 * more than one flip event at any time (or ensure that one flip message
8811 * can be sent by waiting for flip-done prior to queueing new flips).
8812 * Experimentation says that BCS works despite DERRMR masking all
8813 * flip-done completion events and that unmasking all planes at once
8814 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8815 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8816 */
8817 if (ring->id == RCS) {
8818 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8819 intel_ring_emit(ring, DERRMR);
8820 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8821 DERRMR_PIPEB_PRI_FLIP_DONE |
8822 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
8823 if (IS_GEN8(dev))
8824 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
8825 MI_SRM_LRM_GLOBAL_GTT);
8826 else
8827 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8828 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
8829 intel_ring_emit(ring, DERRMR);
8830 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
8831 if (IS_GEN8(dev)) {
8832 intel_ring_emit(ring, 0);
8833 intel_ring_emit(ring, MI_NOOP);
8834 }
ffe74d75
CW
8835 }
8836
cb05d8de 8837 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 8838 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 8839 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 8840 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
8841
8842 intel_mark_page_flip_active(intel_crtc);
09246732 8843 __intel_ring_advance(ring);
83d4092b
CW
8844 return 0;
8845
8846err_unpin:
8847 intel_unpin_fb_obj(obj);
8848err:
7c9017e5
JB
8849 return ret;
8850}
8851
8c9f3aaf
JB
8852static int intel_default_queue_flip(struct drm_device *dev,
8853 struct drm_crtc *crtc,
8854 struct drm_framebuffer *fb,
ed8d1975
KP
8855 struct drm_i915_gem_object *obj,
8856 uint32_t flags)
8c9f3aaf
JB
8857{
8858 return -ENODEV;
8859}
8860
6b95a207
KH
8861static int intel_crtc_page_flip(struct drm_crtc *crtc,
8862 struct drm_framebuffer *fb,
ed8d1975
KP
8863 struct drm_pending_vblank_event *event,
8864 uint32_t page_flip_flags)
6b95a207
KH
8865{
8866 struct drm_device *dev = crtc->dev;
8867 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 8868 struct drm_framebuffer *old_fb = crtc->primary->fb;
4a35f83b 8869 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
8870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8871 struct intel_unpin_work *work;
8c9f3aaf 8872 unsigned long flags;
52e68630 8873 int ret;
6b95a207 8874
e6a595d2 8875 /* Can't change pixel format via MI display flips. */
f4510a27 8876 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
8877 return -EINVAL;
8878
8879 /*
8880 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8881 * Note that pitch changes could also affect these register.
8882 */
8883 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
8884 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
8885 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
8886 return -EINVAL;
8887
f900db47
CW
8888 if (i915_terminally_wedged(&dev_priv->gpu_error))
8889 goto out_hang;
8890
b14c5679 8891 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
8892 if (work == NULL)
8893 return -ENOMEM;
8894
6b95a207 8895 work->event = event;
b4a98e57 8896 work->crtc = crtc;
4a35f83b 8897 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
8898 INIT_WORK(&work->work, intel_unpin_work_fn);
8899
7317c75e
JB
8900 ret = drm_vblank_get(dev, intel_crtc->pipe);
8901 if (ret)
8902 goto free_work;
8903
6b95a207
KH
8904 /* We borrow the event spin lock for protecting unpin_work */
8905 spin_lock_irqsave(&dev->event_lock, flags);
8906 if (intel_crtc->unpin_work) {
8907 spin_unlock_irqrestore(&dev->event_lock, flags);
8908 kfree(work);
7317c75e 8909 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
8910
8911 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
8912 return -EBUSY;
8913 }
8914 intel_crtc->unpin_work = work;
8915 spin_unlock_irqrestore(&dev->event_lock, flags);
8916
b4a98e57
CW
8917 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8918 flush_workqueue(dev_priv->wq);
8919
79158103
CW
8920 ret = i915_mutex_lock_interruptible(dev);
8921 if (ret)
8922 goto cleanup;
6b95a207 8923
75dfca80 8924 /* Reference the objects for the scheduled work. */
05394f39
CW
8925 drm_gem_object_reference(&work->old_fb_obj->base);
8926 drm_gem_object_reference(&obj->base);
6b95a207 8927
f4510a27 8928 crtc->primary->fb = fb;
96b099fd 8929
e1f99ce6 8930 work->pending_flip_obj = obj;
e1f99ce6 8931
4e5359cd
SF
8932 work->enable_stall_check = true;
8933
b4a98e57 8934 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 8935 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 8936
ed8d1975 8937 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
8938 if (ret)
8939 goto cleanup_pending;
6b95a207 8940
7782de3b 8941 intel_disable_fbc(dev);
c65355bb 8942 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
8943 mutex_unlock(&dev->struct_mutex);
8944
e5510fac
JB
8945 trace_i915_flip_request(intel_crtc->plane, obj);
8946
6b95a207 8947 return 0;
96b099fd 8948
8c9f3aaf 8949cleanup_pending:
b4a98e57 8950 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 8951 crtc->primary->fb = old_fb;
05394f39
CW
8952 drm_gem_object_unreference(&work->old_fb_obj->base);
8953 drm_gem_object_unreference(&obj->base);
96b099fd
CW
8954 mutex_unlock(&dev->struct_mutex);
8955
79158103 8956cleanup:
96b099fd
CW
8957 spin_lock_irqsave(&dev->event_lock, flags);
8958 intel_crtc->unpin_work = NULL;
8959 spin_unlock_irqrestore(&dev->event_lock, flags);
8960
7317c75e
JB
8961 drm_vblank_put(dev, intel_crtc->pipe);
8962free_work:
96b099fd
CW
8963 kfree(work);
8964
f900db47
CW
8965 if (ret == -EIO) {
8966out_hang:
8967 intel_crtc_wait_for_pending_flips(crtc);
8968 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
8969 if (ret == 0 && event)
8970 drm_send_vblank_event(dev, intel_crtc->pipe, event);
8971 }
96b099fd 8972 return ret;
6b95a207
KH
8973}
8974
f6e5b160 8975static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
8976 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8977 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
8978};
8979
9a935856
DV
8980/**
8981 * intel_modeset_update_staged_output_state
8982 *
8983 * Updates the staged output configuration state, e.g. after we've read out the
8984 * current hw state.
8985 */
8986static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 8987{
7668851f 8988 struct intel_crtc *crtc;
9a935856
DV
8989 struct intel_encoder *encoder;
8990 struct intel_connector *connector;
f6e5b160 8991
9a935856
DV
8992 list_for_each_entry(connector, &dev->mode_config.connector_list,
8993 base.head) {
8994 connector->new_encoder =
8995 to_intel_encoder(connector->base.encoder);
8996 }
f6e5b160 8997
9a935856
DV
8998 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8999 base.head) {
9000 encoder->new_crtc =
9001 to_intel_crtc(encoder->base.crtc);
9002 }
7668851f
VS
9003
9004 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9005 base.head) {
9006 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9007
9008 if (crtc->new_enabled)
9009 crtc->new_config = &crtc->config;
9010 else
9011 crtc->new_config = NULL;
7668851f 9012 }
f6e5b160
CW
9013}
9014
9a935856
DV
9015/**
9016 * intel_modeset_commit_output_state
9017 *
9018 * This function copies the stage display pipe configuration to the real one.
9019 */
9020static void intel_modeset_commit_output_state(struct drm_device *dev)
9021{
7668851f 9022 struct intel_crtc *crtc;
9a935856
DV
9023 struct intel_encoder *encoder;
9024 struct intel_connector *connector;
f6e5b160 9025
9a935856
DV
9026 list_for_each_entry(connector, &dev->mode_config.connector_list,
9027 base.head) {
9028 connector->base.encoder = &connector->new_encoder->base;
9029 }
f6e5b160 9030
9a935856
DV
9031 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9032 base.head) {
9033 encoder->base.crtc = &encoder->new_crtc->base;
9034 }
7668851f
VS
9035
9036 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9037 base.head) {
9038 crtc->base.enabled = crtc->new_enabled;
9039 }
9a935856
DV
9040}
9041
050f7aeb
DV
9042static void
9043connected_sink_compute_bpp(struct intel_connector * connector,
9044 struct intel_crtc_config *pipe_config)
9045{
9046 int bpp = pipe_config->pipe_bpp;
9047
9048 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9049 connector->base.base.id,
9050 drm_get_connector_name(&connector->base));
9051
9052 /* Don't use an invalid EDID bpc value */
9053 if (connector->base.display_info.bpc &&
9054 connector->base.display_info.bpc * 3 < bpp) {
9055 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9056 bpp, connector->base.display_info.bpc*3);
9057 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9058 }
9059
9060 /* Clamp bpp to 8 on screens without EDID 1.4 */
9061 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9062 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9063 bpp);
9064 pipe_config->pipe_bpp = 24;
9065 }
9066}
9067
4e53c2e0 9068static int
050f7aeb
DV
9069compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9070 struct drm_framebuffer *fb,
9071 struct intel_crtc_config *pipe_config)
4e53c2e0 9072{
050f7aeb
DV
9073 struct drm_device *dev = crtc->base.dev;
9074 struct intel_connector *connector;
4e53c2e0
DV
9075 int bpp;
9076
d42264b1
DV
9077 switch (fb->pixel_format) {
9078 case DRM_FORMAT_C8:
4e53c2e0
DV
9079 bpp = 8*3; /* since we go through a colormap */
9080 break;
d42264b1
DV
9081 case DRM_FORMAT_XRGB1555:
9082 case DRM_FORMAT_ARGB1555:
9083 /* checked in intel_framebuffer_init already */
9084 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9085 return -EINVAL;
9086 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9087 bpp = 6*3; /* min is 18bpp */
9088 break;
d42264b1
DV
9089 case DRM_FORMAT_XBGR8888:
9090 case DRM_FORMAT_ABGR8888:
9091 /* checked in intel_framebuffer_init already */
9092 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9093 return -EINVAL;
9094 case DRM_FORMAT_XRGB8888:
9095 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9096 bpp = 8*3;
9097 break;
d42264b1
DV
9098 case DRM_FORMAT_XRGB2101010:
9099 case DRM_FORMAT_ARGB2101010:
9100 case DRM_FORMAT_XBGR2101010:
9101 case DRM_FORMAT_ABGR2101010:
9102 /* checked in intel_framebuffer_init already */
9103 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9104 return -EINVAL;
4e53c2e0
DV
9105 bpp = 10*3;
9106 break;
baba133a 9107 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9108 default:
9109 DRM_DEBUG_KMS("unsupported depth\n");
9110 return -EINVAL;
9111 }
9112
4e53c2e0
DV
9113 pipe_config->pipe_bpp = bpp;
9114
9115 /* Clamp display bpp to EDID value */
9116 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9117 base.head) {
1b829e05
DV
9118 if (!connector->new_encoder ||
9119 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9120 continue;
9121
050f7aeb 9122 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9123 }
9124
9125 return bpp;
9126}
9127
644db711
DV
9128static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9129{
9130 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9131 "type: 0x%x flags: 0x%x\n",
1342830c 9132 mode->crtc_clock,
644db711
DV
9133 mode->crtc_hdisplay, mode->crtc_hsync_start,
9134 mode->crtc_hsync_end, mode->crtc_htotal,
9135 mode->crtc_vdisplay, mode->crtc_vsync_start,
9136 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9137}
9138
c0b03411
DV
9139static void intel_dump_pipe_config(struct intel_crtc *crtc,
9140 struct intel_crtc_config *pipe_config,
9141 const char *context)
9142{
9143 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9144 context, pipe_name(crtc->pipe));
9145
9146 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9147 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9148 pipe_config->pipe_bpp, pipe_config->dither);
9149 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9150 pipe_config->has_pch_encoder,
9151 pipe_config->fdi_lanes,
9152 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9153 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9154 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9155 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9156 pipe_config->has_dp_encoder,
9157 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9158 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9159 pipe_config->dp_m_n.tu);
c0b03411
DV
9160 DRM_DEBUG_KMS("requested mode:\n");
9161 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9162 DRM_DEBUG_KMS("adjusted mode:\n");
9163 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 9164 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 9165 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9166 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9167 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9168 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9169 pipe_config->gmch_pfit.control,
9170 pipe_config->gmch_pfit.pgm_ratios,
9171 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 9172 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 9173 pipe_config->pch_pfit.pos,
fd4daa9c
CW
9174 pipe_config->pch_pfit.size,
9175 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 9176 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 9177 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
9178}
9179
bc079e8b
VS
9180static bool encoders_cloneable(const struct intel_encoder *a,
9181 const struct intel_encoder *b)
accfc0c5 9182{
bc079e8b
VS
9183 /* masks could be asymmetric, so check both ways */
9184 return a == b || (a->cloneable & (1 << b->type) &&
9185 b->cloneable & (1 << a->type));
9186}
9187
9188static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9189 struct intel_encoder *encoder)
9190{
9191 struct drm_device *dev = crtc->base.dev;
9192 struct intel_encoder *source_encoder;
9193
9194 list_for_each_entry(source_encoder,
9195 &dev->mode_config.encoder_list, base.head) {
9196 if (source_encoder->new_crtc != crtc)
9197 continue;
9198
9199 if (!encoders_cloneable(encoder, source_encoder))
9200 return false;
9201 }
9202
9203 return true;
9204}
9205
9206static bool check_encoder_cloning(struct intel_crtc *crtc)
9207{
9208 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
9209 struct intel_encoder *encoder;
9210
bc079e8b
VS
9211 list_for_each_entry(encoder,
9212 &dev->mode_config.encoder_list, base.head) {
9213 if (encoder->new_crtc != crtc)
accfc0c5
DV
9214 continue;
9215
bc079e8b
VS
9216 if (!check_single_encoder_cloning(crtc, encoder))
9217 return false;
accfc0c5
DV
9218 }
9219
bc079e8b 9220 return true;
accfc0c5
DV
9221}
9222
b8cecdf5
DV
9223static struct intel_crtc_config *
9224intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 9225 struct drm_framebuffer *fb,
b8cecdf5 9226 struct drm_display_mode *mode)
ee7b9f93 9227{
7758a113 9228 struct drm_device *dev = crtc->dev;
7758a113 9229 struct intel_encoder *encoder;
b8cecdf5 9230 struct intel_crtc_config *pipe_config;
e29c22c0
DV
9231 int plane_bpp, ret = -EINVAL;
9232 bool retry = true;
ee7b9f93 9233
bc079e8b 9234 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
9235 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9236 return ERR_PTR(-EINVAL);
9237 }
9238
b8cecdf5
DV
9239 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9240 if (!pipe_config)
7758a113
DV
9241 return ERR_PTR(-ENOMEM);
9242
b8cecdf5
DV
9243 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9244 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 9245
e143a21c
DV
9246 pipe_config->cpu_transcoder =
9247 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 9248 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 9249
2960bc9c
ID
9250 /*
9251 * Sanitize sync polarity flags based on requested ones. If neither
9252 * positive or negative polarity is requested, treat this as meaning
9253 * negative polarity.
9254 */
9255 if (!(pipe_config->adjusted_mode.flags &
9256 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9257 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9258
9259 if (!(pipe_config->adjusted_mode.flags &
9260 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9261 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9262
050f7aeb
DV
9263 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9264 * plane pixel format and any sink constraints into account. Returns the
9265 * source plane bpp so that dithering can be selected on mismatches
9266 * after encoders and crtc also have had their say. */
9267 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9268 fb, pipe_config);
4e53c2e0
DV
9269 if (plane_bpp < 0)
9270 goto fail;
9271
e41a56be
VS
9272 /*
9273 * Determine the real pipe dimensions. Note that stereo modes can
9274 * increase the actual pipe size due to the frame doubling and
9275 * insertion of additional space for blanks between the frame. This
9276 * is stored in the crtc timings. We use the requested mode to do this
9277 * computation to clearly distinguish it from the adjusted mode, which
9278 * can be changed by the connectors in the below retry loop.
9279 */
9280 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9281 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9282 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9283
e29c22c0 9284encoder_retry:
ef1b460d 9285 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9286 pipe_config->port_clock = 0;
ef1b460d 9287 pipe_config->pixel_multiplier = 1;
ff9a6750 9288
135c81b8 9289 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9290 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9291
7758a113
DV
9292 /* Pass our mode to the connectors and the CRTC to give them a chance to
9293 * adjust it according to limitations or connector properties, and also
9294 * a chance to reject the mode entirely.
47f1c6c9 9295 */
7758a113
DV
9296 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9297 base.head) {
47f1c6c9 9298
7758a113
DV
9299 if (&encoder->new_crtc->base != crtc)
9300 continue;
7ae89233 9301
efea6e8e
DV
9302 if (!(encoder->compute_config(encoder, pipe_config))) {
9303 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9304 goto fail;
9305 }
ee7b9f93 9306 }
47f1c6c9 9307
ff9a6750
DV
9308 /* Set default port clock if not overwritten by the encoder. Needs to be
9309 * done afterwards in case the encoder adjusts the mode. */
9310 if (!pipe_config->port_clock)
241bfc38
DL
9311 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9312 * pipe_config->pixel_multiplier;
ff9a6750 9313
a43f6e0f 9314 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9315 if (ret < 0) {
7758a113
DV
9316 DRM_DEBUG_KMS("CRTC fixup failed\n");
9317 goto fail;
ee7b9f93 9318 }
e29c22c0
DV
9319
9320 if (ret == RETRY) {
9321 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9322 ret = -EINVAL;
9323 goto fail;
9324 }
9325
9326 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9327 retry = false;
9328 goto encoder_retry;
9329 }
9330
4e53c2e0
DV
9331 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9332 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9333 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9334
b8cecdf5 9335 return pipe_config;
7758a113 9336fail:
b8cecdf5 9337 kfree(pipe_config);
e29c22c0 9338 return ERR_PTR(ret);
ee7b9f93 9339}
47f1c6c9 9340
e2e1ed41
DV
9341/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9342 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9343static void
9344intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9345 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9346{
9347 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9348 struct drm_device *dev = crtc->dev;
9349 struct intel_encoder *encoder;
9350 struct intel_connector *connector;
9351 struct drm_crtc *tmp_crtc;
79e53945 9352
e2e1ed41 9353 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9354
e2e1ed41
DV
9355 /* Check which crtcs have changed outputs connected to them, these need
9356 * to be part of the prepare_pipes mask. We don't (yet) support global
9357 * modeset across multiple crtcs, so modeset_pipes will only have one
9358 * bit set at most. */
9359 list_for_each_entry(connector, &dev->mode_config.connector_list,
9360 base.head) {
9361 if (connector->base.encoder == &connector->new_encoder->base)
9362 continue;
79e53945 9363
e2e1ed41
DV
9364 if (connector->base.encoder) {
9365 tmp_crtc = connector->base.encoder->crtc;
9366
9367 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9368 }
9369
9370 if (connector->new_encoder)
9371 *prepare_pipes |=
9372 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9373 }
9374
e2e1ed41
DV
9375 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9376 base.head) {
9377 if (encoder->base.crtc == &encoder->new_crtc->base)
9378 continue;
9379
9380 if (encoder->base.crtc) {
9381 tmp_crtc = encoder->base.crtc;
9382
9383 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9384 }
9385
9386 if (encoder->new_crtc)
9387 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9388 }
9389
7668851f 9390 /* Check for pipes that will be enabled/disabled ... */
e2e1ed41
DV
9391 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9392 base.head) {
7668851f 9393 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9394 continue;
7e7d76c3 9395
7668851f 9396 if (!intel_crtc->new_enabled)
e2e1ed41 9397 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9398 else
9399 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9400 }
9401
e2e1ed41
DV
9402
9403 /* set_mode is also used to update properties on life display pipes. */
9404 intel_crtc = to_intel_crtc(crtc);
7668851f 9405 if (intel_crtc->new_enabled)
e2e1ed41
DV
9406 *prepare_pipes |= 1 << intel_crtc->pipe;
9407
b6c5164d
DV
9408 /*
9409 * For simplicity do a full modeset on any pipe where the output routing
9410 * changed. We could be more clever, but that would require us to be
9411 * more careful with calling the relevant encoder->mode_set functions.
9412 */
e2e1ed41
DV
9413 if (*prepare_pipes)
9414 *modeset_pipes = *prepare_pipes;
9415
9416 /* ... and mask these out. */
9417 *modeset_pipes &= ~(*disable_pipes);
9418 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9419
9420 /*
9421 * HACK: We don't (yet) fully support global modesets. intel_set_config
9422 * obies this rule, but the modeset restore mode of
9423 * intel_modeset_setup_hw_state does not.
9424 */
9425 *modeset_pipes &= 1 << intel_crtc->pipe;
9426 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9427
9428 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9429 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9430}
79e53945 9431
ea9d758d 9432static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9433{
ea9d758d 9434 struct drm_encoder *encoder;
f6e5b160 9435 struct drm_device *dev = crtc->dev;
f6e5b160 9436
ea9d758d
DV
9437 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9438 if (encoder->crtc == crtc)
9439 return true;
9440
9441 return false;
9442}
9443
9444static void
9445intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9446{
9447 struct intel_encoder *intel_encoder;
9448 struct intel_crtc *intel_crtc;
9449 struct drm_connector *connector;
9450
9451 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9452 base.head) {
9453 if (!intel_encoder->base.crtc)
9454 continue;
9455
9456 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9457
9458 if (prepare_pipes & (1 << intel_crtc->pipe))
9459 intel_encoder->connectors_active = false;
9460 }
9461
9462 intel_modeset_commit_output_state(dev);
9463
7668851f 9464 /* Double check state. */
ea9d758d
DV
9465 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9466 base.head) {
7668851f 9467 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9468 WARN_ON(intel_crtc->new_config &&
9469 intel_crtc->new_config != &intel_crtc->config);
9470 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9471 }
9472
9473 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9474 if (!connector->encoder || !connector->encoder->crtc)
9475 continue;
9476
9477 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9478
9479 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9480 struct drm_property *dpms_property =
9481 dev->mode_config.dpms_property;
9482
ea9d758d 9483 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9484 drm_object_property_set_value(&connector->base,
68d34720
DV
9485 dpms_property,
9486 DRM_MODE_DPMS_ON);
ea9d758d
DV
9487
9488 intel_encoder = to_intel_encoder(connector->encoder);
9489 intel_encoder->connectors_active = true;
9490 }
9491 }
9492
9493}
9494
3bd26263 9495static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9496{
3bd26263 9497 int diff;
f1f644dc
JB
9498
9499 if (clock1 == clock2)
9500 return true;
9501
9502 if (!clock1 || !clock2)
9503 return false;
9504
9505 diff = abs(clock1 - clock2);
9506
9507 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9508 return true;
9509
9510 return false;
9511}
9512
25c5b266
DV
9513#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9514 list_for_each_entry((intel_crtc), \
9515 &(dev)->mode_config.crtc_list, \
9516 base.head) \
0973f18f 9517 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9518
0e8ffe1b 9519static bool
2fa2fe9a
DV
9520intel_pipe_config_compare(struct drm_device *dev,
9521 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9522 struct intel_crtc_config *pipe_config)
9523{
66e985c0
DV
9524#define PIPE_CONF_CHECK_X(name) \
9525 if (current_config->name != pipe_config->name) { \
9526 DRM_ERROR("mismatch in " #name " " \
9527 "(expected 0x%08x, found 0x%08x)\n", \
9528 current_config->name, \
9529 pipe_config->name); \
9530 return false; \
9531 }
9532
08a24034
DV
9533#define PIPE_CONF_CHECK_I(name) \
9534 if (current_config->name != pipe_config->name) { \
9535 DRM_ERROR("mismatch in " #name " " \
9536 "(expected %i, found %i)\n", \
9537 current_config->name, \
9538 pipe_config->name); \
9539 return false; \
88adfff1
DV
9540 }
9541
1bd1bd80
DV
9542#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9543 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9544 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9545 "(expected %i, found %i)\n", \
9546 current_config->name & (mask), \
9547 pipe_config->name & (mask)); \
9548 return false; \
9549 }
9550
5e550656
VS
9551#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9552 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9553 DRM_ERROR("mismatch in " #name " " \
9554 "(expected %i, found %i)\n", \
9555 current_config->name, \
9556 pipe_config->name); \
9557 return false; \
9558 }
9559
bb760063
DV
9560#define PIPE_CONF_QUIRK(quirk) \
9561 ((current_config->quirks | pipe_config->quirks) & (quirk))
9562
eccb140b
DV
9563 PIPE_CONF_CHECK_I(cpu_transcoder);
9564
08a24034
DV
9565 PIPE_CONF_CHECK_I(has_pch_encoder);
9566 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9567 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9568 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9569 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9570 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9571 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9572
eb14cb74
VS
9573 PIPE_CONF_CHECK_I(has_dp_encoder);
9574 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9575 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9576 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9577 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9578 PIPE_CONF_CHECK_I(dp_m_n.tu);
9579
1bd1bd80
DV
9580 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9581 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9582 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9583 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9584 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9585 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9586
9587 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9588 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9589 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9590 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9591 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9592 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9593
c93f54cf 9594 PIPE_CONF_CHECK_I(pixel_multiplier);
6c49f241 9595
1bd1bd80
DV
9596 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9597 DRM_MODE_FLAG_INTERLACE);
9598
bb760063
DV
9599 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9600 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9601 DRM_MODE_FLAG_PHSYNC);
9602 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9603 DRM_MODE_FLAG_NHSYNC);
9604 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9605 DRM_MODE_FLAG_PVSYNC);
9606 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9607 DRM_MODE_FLAG_NVSYNC);
9608 }
045ac3b5 9609
37327abd
VS
9610 PIPE_CONF_CHECK_I(pipe_src_w);
9611 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9612
9953599b
DV
9613 /*
9614 * FIXME: BIOS likes to set up a cloned config with lvds+external
9615 * screen. Since we don't yet re-compute the pipe config when moving
9616 * just the lvds port away to another pipe the sw tracking won't match.
9617 *
9618 * Proper atomic modesets with recomputed global state will fix this.
9619 * Until then just don't check gmch state for inherited modes.
9620 */
9621 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9622 PIPE_CONF_CHECK_I(gmch_pfit.control);
9623 /* pfit ratios are autocomputed by the hw on gen4+ */
9624 if (INTEL_INFO(dev)->gen < 4)
9625 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9626 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9627 }
9628
fd4daa9c
CW
9629 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9630 if (current_config->pch_pfit.enabled) {
9631 PIPE_CONF_CHECK_I(pch_pfit.pos);
9632 PIPE_CONF_CHECK_I(pch_pfit.size);
9633 }
2fa2fe9a 9634
e59150dc
JB
9635 /* BDW+ don't expose a synchronous way to read the state */
9636 if (IS_HASWELL(dev))
9637 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9638
282740f7
VS
9639 PIPE_CONF_CHECK_I(double_wide);
9640
c0d43d62 9641 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9642 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9643 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9644 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9645 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9646
42571aef
VS
9647 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9648 PIPE_CONF_CHECK_I(pipe_bpp);
9649
a9a7e98a
JB
9650 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9651 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 9652
66e985c0 9653#undef PIPE_CONF_CHECK_X
08a24034 9654#undef PIPE_CONF_CHECK_I
1bd1bd80 9655#undef PIPE_CONF_CHECK_FLAGS
5e550656 9656#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9657#undef PIPE_CONF_QUIRK
88adfff1 9658
0e8ffe1b
DV
9659 return true;
9660}
9661
91d1b4bd
DV
9662static void
9663check_connector_state(struct drm_device *dev)
8af6cf88 9664{
8af6cf88
DV
9665 struct intel_connector *connector;
9666
9667 list_for_each_entry(connector, &dev->mode_config.connector_list,
9668 base.head) {
9669 /* This also checks the encoder/connector hw state with the
9670 * ->get_hw_state callbacks. */
9671 intel_connector_check_state(connector);
9672
9673 WARN(&connector->new_encoder->base != connector->base.encoder,
9674 "connector's staged encoder doesn't match current encoder\n");
9675 }
91d1b4bd
DV
9676}
9677
9678static void
9679check_encoder_state(struct drm_device *dev)
9680{
9681 struct intel_encoder *encoder;
9682 struct intel_connector *connector;
8af6cf88
DV
9683
9684 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9685 base.head) {
9686 bool enabled = false;
9687 bool active = false;
9688 enum pipe pipe, tracked_pipe;
9689
9690 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9691 encoder->base.base.id,
9692 drm_get_encoder_name(&encoder->base));
9693
9694 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9695 "encoder's stage crtc doesn't match current crtc\n");
9696 WARN(encoder->connectors_active && !encoder->base.crtc,
9697 "encoder's active_connectors set, but no crtc\n");
9698
9699 list_for_each_entry(connector, &dev->mode_config.connector_list,
9700 base.head) {
9701 if (connector->base.encoder != &encoder->base)
9702 continue;
9703 enabled = true;
9704 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9705 active = true;
9706 }
9707 WARN(!!encoder->base.crtc != enabled,
9708 "encoder's enabled state mismatch "
9709 "(expected %i, found %i)\n",
9710 !!encoder->base.crtc, enabled);
9711 WARN(active && !encoder->base.crtc,
9712 "active encoder with no crtc\n");
9713
9714 WARN(encoder->connectors_active != active,
9715 "encoder's computed active state doesn't match tracked active state "
9716 "(expected %i, found %i)\n", active, encoder->connectors_active);
9717
9718 active = encoder->get_hw_state(encoder, &pipe);
9719 WARN(active != encoder->connectors_active,
9720 "encoder's hw state doesn't match sw tracking "
9721 "(expected %i, found %i)\n",
9722 encoder->connectors_active, active);
9723
9724 if (!encoder->base.crtc)
9725 continue;
9726
9727 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9728 WARN(active && pipe != tracked_pipe,
9729 "active encoder's pipe doesn't match"
9730 "(expected %i, found %i)\n",
9731 tracked_pipe, pipe);
9732
9733 }
91d1b4bd
DV
9734}
9735
9736static void
9737check_crtc_state(struct drm_device *dev)
9738{
fbee40df 9739 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
9740 struct intel_crtc *crtc;
9741 struct intel_encoder *encoder;
9742 struct intel_crtc_config pipe_config;
8af6cf88
DV
9743
9744 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9745 base.head) {
9746 bool enabled = false;
9747 bool active = false;
9748
045ac3b5
JB
9749 memset(&pipe_config, 0, sizeof(pipe_config));
9750
8af6cf88
DV
9751 DRM_DEBUG_KMS("[CRTC:%d]\n",
9752 crtc->base.base.id);
9753
9754 WARN(crtc->active && !crtc->base.enabled,
9755 "active crtc, but not enabled in sw tracking\n");
9756
9757 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9758 base.head) {
9759 if (encoder->base.crtc != &crtc->base)
9760 continue;
9761 enabled = true;
9762 if (encoder->connectors_active)
9763 active = true;
9764 }
6c49f241 9765
8af6cf88
DV
9766 WARN(active != crtc->active,
9767 "crtc's computed active state doesn't match tracked active state "
9768 "(expected %i, found %i)\n", active, crtc->active);
9769 WARN(enabled != crtc->base.enabled,
9770 "crtc's computed enabled state doesn't match tracked enabled state "
9771 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9772
0e8ffe1b
DV
9773 active = dev_priv->display.get_pipe_config(crtc,
9774 &pipe_config);
d62cf62a
DV
9775
9776 /* hw state is inconsistent with the pipe A quirk */
9777 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9778 active = crtc->active;
9779
6c49f241
DV
9780 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9781 base.head) {
3eaba51c 9782 enum pipe pipe;
6c49f241
DV
9783 if (encoder->base.crtc != &crtc->base)
9784 continue;
1d37b689 9785 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
9786 encoder->get_config(encoder, &pipe_config);
9787 }
9788
0e8ffe1b
DV
9789 WARN(crtc->active != active,
9790 "crtc active state doesn't match with hw state "
9791 "(expected %i, found %i)\n", crtc->active, active);
9792
c0b03411
DV
9793 if (active &&
9794 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9795 WARN(1, "pipe state doesn't match!\n");
9796 intel_dump_pipe_config(crtc, &pipe_config,
9797 "[hw state]");
9798 intel_dump_pipe_config(crtc, &crtc->config,
9799 "[sw state]");
9800 }
8af6cf88
DV
9801 }
9802}
9803
91d1b4bd
DV
9804static void
9805check_shared_dpll_state(struct drm_device *dev)
9806{
fbee40df 9807 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
9808 struct intel_crtc *crtc;
9809 struct intel_dpll_hw_state dpll_hw_state;
9810 int i;
5358901f
DV
9811
9812 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9813 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9814 int enabled_crtcs = 0, active_crtcs = 0;
9815 bool active;
9816
9817 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9818
9819 DRM_DEBUG_KMS("%s\n", pll->name);
9820
9821 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9822
9823 WARN(pll->active > pll->refcount,
9824 "more active pll users than references: %i vs %i\n",
9825 pll->active, pll->refcount);
9826 WARN(pll->active && !pll->on,
9827 "pll in active use but not on in sw tracking\n");
35c95375
DV
9828 WARN(pll->on && !pll->active,
9829 "pll in on but not on in use in sw tracking\n");
5358901f
DV
9830 WARN(pll->on != active,
9831 "pll on state mismatch (expected %i, found %i)\n",
9832 pll->on, active);
9833
9834 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9835 base.head) {
9836 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9837 enabled_crtcs++;
9838 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9839 active_crtcs++;
9840 }
9841 WARN(pll->active != active_crtcs,
9842 "pll active crtcs mismatch (expected %i, found %i)\n",
9843 pll->active, active_crtcs);
9844 WARN(pll->refcount != enabled_crtcs,
9845 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9846 pll->refcount, enabled_crtcs);
66e985c0
DV
9847
9848 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9849 sizeof(dpll_hw_state)),
9850 "pll hw state mismatch\n");
5358901f 9851 }
8af6cf88
DV
9852}
9853
91d1b4bd
DV
9854void
9855intel_modeset_check_state(struct drm_device *dev)
9856{
9857 check_connector_state(dev);
9858 check_encoder_state(dev);
9859 check_crtc_state(dev);
9860 check_shared_dpll_state(dev);
9861}
9862
18442d08
VS
9863void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9864 int dotclock)
9865{
9866 /*
9867 * FDI already provided one idea for the dotclock.
9868 * Yell if the encoder disagrees.
9869 */
241bfc38 9870 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 9871 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 9872 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
9873}
9874
f30da187
DV
9875static int __intel_set_mode(struct drm_crtc *crtc,
9876 struct drm_display_mode *mode,
9877 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
9878{
9879 struct drm_device *dev = crtc->dev;
fbee40df 9880 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 9881 struct drm_display_mode *saved_mode;
b8cecdf5 9882 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
9883 struct intel_crtc *intel_crtc;
9884 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 9885 int ret = 0;
a6778b3c 9886
4b4b9238 9887 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
9888 if (!saved_mode)
9889 return -ENOMEM;
a6778b3c 9890
e2e1ed41 9891 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
9892 &prepare_pipes, &disable_pipes);
9893
3ac18232 9894 *saved_mode = crtc->mode;
a6778b3c 9895
25c5b266
DV
9896 /* Hack: Because we don't (yet) support global modeset on multiple
9897 * crtcs, we don't keep track of the new mode for more than one crtc.
9898 * Hence simply check whether any bit is set in modeset_pipes in all the
9899 * pieces of code that are not yet converted to deal with mutliple crtcs
9900 * changing their mode at the same time. */
25c5b266 9901 if (modeset_pipes) {
4e53c2e0 9902 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
9903 if (IS_ERR(pipe_config)) {
9904 ret = PTR_ERR(pipe_config);
9905 pipe_config = NULL;
9906
3ac18232 9907 goto out;
25c5b266 9908 }
c0b03411
DV
9909 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9910 "[modeset]");
50741abc 9911 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 9912 }
a6778b3c 9913
30a970c6
JB
9914 /*
9915 * See if the config requires any additional preparation, e.g.
9916 * to adjust global state with pipes off. We need to do this
9917 * here so we can get the modeset_pipe updated config for the new
9918 * mode set on this crtc. For other crtcs we need to use the
9919 * adjusted_mode bits in the crtc directly.
9920 */
c164f833 9921 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 9922 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 9923
c164f833
VS
9924 /* may have added more to prepare_pipes than we should */
9925 prepare_pipes &= ~disable_pipes;
9926 }
9927
460da916
DV
9928 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9929 intel_crtc_disable(&intel_crtc->base);
9930
ea9d758d
DV
9931 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9932 if (intel_crtc->base.enabled)
9933 dev_priv->display.crtc_disable(&intel_crtc->base);
9934 }
a6778b3c 9935
6c4c86f5
DV
9936 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9937 * to set it here already despite that we pass it down the callchain.
f6e5b160 9938 */
b8cecdf5 9939 if (modeset_pipes) {
25c5b266 9940 crtc->mode = *mode;
b8cecdf5
DV
9941 /* mode_set/enable/disable functions rely on a correct pipe
9942 * config. */
9943 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 9944 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
9945
9946 /*
9947 * Calculate and store various constants which
9948 * are later needed by vblank and swap-completion
9949 * timestamping. They are derived from true hwmode.
9950 */
9951 drm_calc_timestamping_constants(crtc,
9952 &pipe_config->adjusted_mode);
b8cecdf5 9953 }
7758a113 9954
ea9d758d
DV
9955 /* Only after disabling all output pipelines that will be changed can we
9956 * update the the output configuration. */
9957 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 9958
47fab737
DV
9959 if (dev_priv->display.modeset_global_resources)
9960 dev_priv->display.modeset_global_resources(dev);
9961
a6778b3c
DV
9962 /* Set up the DPLL and any encoders state that needs to adjust or depend
9963 * on the DPLL.
f6e5b160 9964 */
25c5b266 9965 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 9966 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
9967 x, y, fb);
9968 if (ret)
9969 goto done;
a6778b3c
DV
9970 }
9971
9972 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
9973 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9974 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 9975
a6778b3c
DV
9976 /* FIXME: add subpixel order */
9977done:
4b4b9238 9978 if (ret && crtc->enabled)
3ac18232 9979 crtc->mode = *saved_mode;
a6778b3c 9980
3ac18232 9981out:
b8cecdf5 9982 kfree(pipe_config);
3ac18232 9983 kfree(saved_mode);
a6778b3c 9984 return ret;
f6e5b160
CW
9985}
9986
e7457a9a
DL
9987static int intel_set_mode(struct drm_crtc *crtc,
9988 struct drm_display_mode *mode,
9989 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
9990{
9991 int ret;
9992
9993 ret = __intel_set_mode(crtc, mode, x, y, fb);
9994
9995 if (ret == 0)
9996 intel_modeset_check_state(crtc->dev);
9997
9998 return ret;
9999}
10000
c0c36b94
CW
10001void intel_crtc_restore_mode(struct drm_crtc *crtc)
10002{
f4510a27 10003 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
10004}
10005
25c5b266
DV
10006#undef for_each_intel_crtc_masked
10007
d9e55608
DV
10008static void intel_set_config_free(struct intel_set_config *config)
10009{
10010 if (!config)
10011 return;
10012
1aa4b628
DV
10013 kfree(config->save_connector_encoders);
10014 kfree(config->save_encoder_crtcs);
7668851f 10015 kfree(config->save_crtc_enabled);
d9e55608
DV
10016 kfree(config);
10017}
10018
85f9eb71
DV
10019static int intel_set_config_save_state(struct drm_device *dev,
10020 struct intel_set_config *config)
10021{
7668851f 10022 struct drm_crtc *crtc;
85f9eb71
DV
10023 struct drm_encoder *encoder;
10024 struct drm_connector *connector;
10025 int count;
10026
7668851f
VS
10027 config->save_crtc_enabled =
10028 kcalloc(dev->mode_config.num_crtc,
10029 sizeof(bool), GFP_KERNEL);
10030 if (!config->save_crtc_enabled)
10031 return -ENOMEM;
10032
1aa4b628
DV
10033 config->save_encoder_crtcs =
10034 kcalloc(dev->mode_config.num_encoder,
10035 sizeof(struct drm_crtc *), GFP_KERNEL);
10036 if (!config->save_encoder_crtcs)
85f9eb71
DV
10037 return -ENOMEM;
10038
1aa4b628
DV
10039 config->save_connector_encoders =
10040 kcalloc(dev->mode_config.num_connector,
10041 sizeof(struct drm_encoder *), GFP_KERNEL);
10042 if (!config->save_connector_encoders)
85f9eb71
DV
10043 return -ENOMEM;
10044
10045 /* Copy data. Note that driver private data is not affected.
10046 * Should anything bad happen only the expected state is
10047 * restored, not the drivers personal bookkeeping.
10048 */
7668851f
VS
10049 count = 0;
10050 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10051 config->save_crtc_enabled[count++] = crtc->enabled;
10052 }
10053
85f9eb71
DV
10054 count = 0;
10055 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 10056 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
10057 }
10058
10059 count = 0;
10060 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 10061 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
10062 }
10063
10064 return 0;
10065}
10066
10067static void intel_set_config_restore_state(struct drm_device *dev,
10068 struct intel_set_config *config)
10069{
7668851f 10070 struct intel_crtc *crtc;
9a935856
DV
10071 struct intel_encoder *encoder;
10072 struct intel_connector *connector;
85f9eb71
DV
10073 int count;
10074
7668851f
VS
10075 count = 0;
10076 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10077 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
10078
10079 if (crtc->new_enabled)
10080 crtc->new_config = &crtc->config;
10081 else
10082 crtc->new_config = NULL;
7668851f
VS
10083 }
10084
85f9eb71 10085 count = 0;
9a935856
DV
10086 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10087 encoder->new_crtc =
10088 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
10089 }
10090
10091 count = 0;
9a935856
DV
10092 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10093 connector->new_encoder =
10094 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
10095 }
10096}
10097
e3de42b6 10098static bool
2e57f47d 10099is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
10100{
10101 int i;
10102
2e57f47d
CW
10103 if (set->num_connectors == 0)
10104 return false;
10105
10106 if (WARN_ON(set->connectors == NULL))
10107 return false;
10108
10109 for (i = 0; i < set->num_connectors; i++)
10110 if (set->connectors[i]->encoder &&
10111 set->connectors[i]->encoder->crtc == set->crtc &&
10112 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
10113 return true;
10114
10115 return false;
10116}
10117
5e2b584e
DV
10118static void
10119intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10120 struct intel_set_config *config)
10121{
10122
10123 /* We should be able to check here if the fb has the same properties
10124 * and then just flip_or_move it */
2e57f47d
CW
10125 if (is_crtc_connector_off(set)) {
10126 config->mode_changed = true;
f4510a27 10127 } else if (set->crtc->primary->fb != set->fb) {
5e2b584e 10128 /* If we have no fb then treat it as a full mode set */
f4510a27 10129 if (set->crtc->primary->fb == NULL) {
319d9827
JB
10130 struct intel_crtc *intel_crtc =
10131 to_intel_crtc(set->crtc);
10132
d330a953 10133 if (intel_crtc->active && i915.fastboot) {
319d9827
JB
10134 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10135 config->fb_changed = true;
10136 } else {
10137 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10138 config->mode_changed = true;
10139 }
5e2b584e
DV
10140 } else if (set->fb == NULL) {
10141 config->mode_changed = true;
72f4901e 10142 } else if (set->fb->pixel_format !=
f4510a27 10143 set->crtc->primary->fb->pixel_format) {
5e2b584e 10144 config->mode_changed = true;
e3de42b6 10145 } else {
5e2b584e 10146 config->fb_changed = true;
e3de42b6 10147 }
5e2b584e
DV
10148 }
10149
835c5873 10150 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
10151 config->fb_changed = true;
10152
10153 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10154 DRM_DEBUG_KMS("modes are different, full mode set\n");
10155 drm_mode_debug_printmodeline(&set->crtc->mode);
10156 drm_mode_debug_printmodeline(set->mode);
10157 config->mode_changed = true;
10158 }
a1d95703
CW
10159
10160 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10161 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
10162}
10163
2e431051 10164static int
9a935856
DV
10165intel_modeset_stage_output_state(struct drm_device *dev,
10166 struct drm_mode_set *set,
10167 struct intel_set_config *config)
50f56119 10168{
9a935856
DV
10169 struct intel_connector *connector;
10170 struct intel_encoder *encoder;
7668851f 10171 struct intel_crtc *crtc;
f3f08572 10172 int ro;
50f56119 10173
9abdda74 10174 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
10175 * of connectors. For paranoia, double-check this. */
10176 WARN_ON(!set->fb && (set->num_connectors != 0));
10177 WARN_ON(set->fb && (set->num_connectors == 0));
10178
9a935856
DV
10179 list_for_each_entry(connector, &dev->mode_config.connector_list,
10180 base.head) {
10181 /* Otherwise traverse passed in connector list and get encoders
10182 * for them. */
50f56119 10183 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
10184 if (set->connectors[ro] == &connector->base) {
10185 connector->new_encoder = connector->encoder;
50f56119
DV
10186 break;
10187 }
10188 }
10189
9a935856
DV
10190 /* If we disable the crtc, disable all its connectors. Also, if
10191 * the connector is on the changing crtc but not on the new
10192 * connector list, disable it. */
10193 if ((!set->fb || ro == set->num_connectors) &&
10194 connector->base.encoder &&
10195 connector->base.encoder->crtc == set->crtc) {
10196 connector->new_encoder = NULL;
10197
10198 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10199 connector->base.base.id,
10200 drm_get_connector_name(&connector->base));
10201 }
10202
10203
10204 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 10205 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 10206 config->mode_changed = true;
50f56119
DV
10207 }
10208 }
9a935856 10209 /* connector->new_encoder is now updated for all connectors. */
50f56119 10210
9a935856 10211 /* Update crtc of enabled connectors. */
9a935856
DV
10212 list_for_each_entry(connector, &dev->mode_config.connector_list,
10213 base.head) {
7668851f
VS
10214 struct drm_crtc *new_crtc;
10215
9a935856 10216 if (!connector->new_encoder)
50f56119
DV
10217 continue;
10218
9a935856 10219 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
10220
10221 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 10222 if (set->connectors[ro] == &connector->base)
50f56119
DV
10223 new_crtc = set->crtc;
10224 }
10225
10226 /* Make sure the new CRTC will work with the encoder */
14509916
TR
10227 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10228 new_crtc)) {
5e2b584e 10229 return -EINVAL;
50f56119 10230 }
9a935856
DV
10231 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10232
10233 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10234 connector->base.base.id,
10235 drm_get_connector_name(&connector->base),
10236 new_crtc->base.id);
10237 }
10238
10239 /* Check for any encoders that needs to be disabled. */
10240 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10241 base.head) {
5a65f358 10242 int num_connectors = 0;
9a935856
DV
10243 list_for_each_entry(connector,
10244 &dev->mode_config.connector_list,
10245 base.head) {
10246 if (connector->new_encoder == encoder) {
10247 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 10248 num_connectors++;
9a935856
DV
10249 }
10250 }
5a65f358
PZ
10251
10252 if (num_connectors == 0)
10253 encoder->new_crtc = NULL;
10254 else if (num_connectors > 1)
10255 return -EINVAL;
10256
9a935856
DV
10257 /* Only now check for crtc changes so we don't miss encoders
10258 * that will be disabled. */
10259 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 10260 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 10261 config->mode_changed = true;
50f56119
DV
10262 }
10263 }
9a935856 10264 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 10265
7668851f
VS
10266 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10267 base.head) {
10268 crtc->new_enabled = false;
10269
10270 list_for_each_entry(encoder,
10271 &dev->mode_config.encoder_list,
10272 base.head) {
10273 if (encoder->new_crtc == crtc) {
10274 crtc->new_enabled = true;
10275 break;
10276 }
10277 }
10278
10279 if (crtc->new_enabled != crtc->base.enabled) {
10280 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10281 crtc->new_enabled ? "en" : "dis");
10282 config->mode_changed = true;
10283 }
7bd0a8e7
VS
10284
10285 if (crtc->new_enabled)
10286 crtc->new_config = &crtc->config;
10287 else
10288 crtc->new_config = NULL;
7668851f
VS
10289 }
10290
2e431051
DV
10291 return 0;
10292}
10293
7d00a1f5
VS
10294static void disable_crtc_nofb(struct intel_crtc *crtc)
10295{
10296 struct drm_device *dev = crtc->base.dev;
10297 struct intel_encoder *encoder;
10298 struct intel_connector *connector;
10299
10300 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10301 pipe_name(crtc->pipe));
10302
10303 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10304 if (connector->new_encoder &&
10305 connector->new_encoder->new_crtc == crtc)
10306 connector->new_encoder = NULL;
10307 }
10308
10309 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10310 if (encoder->new_crtc == crtc)
10311 encoder->new_crtc = NULL;
10312 }
10313
10314 crtc->new_enabled = false;
7bd0a8e7 10315 crtc->new_config = NULL;
7d00a1f5
VS
10316}
10317
2e431051
DV
10318static int intel_crtc_set_config(struct drm_mode_set *set)
10319{
10320 struct drm_device *dev;
2e431051
DV
10321 struct drm_mode_set save_set;
10322 struct intel_set_config *config;
10323 int ret;
2e431051 10324
8d3e375e
DV
10325 BUG_ON(!set);
10326 BUG_ON(!set->crtc);
10327 BUG_ON(!set->crtc->helper_private);
2e431051 10328
7e53f3a4
DV
10329 /* Enforce sane interface api - has been abused by the fb helper. */
10330 BUG_ON(!set->mode && set->fb);
10331 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10332
2e431051
DV
10333 if (set->fb) {
10334 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10335 set->crtc->base.id, set->fb->base.id,
10336 (int)set->num_connectors, set->x, set->y);
10337 } else {
10338 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10339 }
10340
10341 dev = set->crtc->dev;
10342
10343 ret = -ENOMEM;
10344 config = kzalloc(sizeof(*config), GFP_KERNEL);
10345 if (!config)
10346 goto out_config;
10347
10348 ret = intel_set_config_save_state(dev, config);
10349 if (ret)
10350 goto out_config;
10351
10352 save_set.crtc = set->crtc;
10353 save_set.mode = &set->crtc->mode;
10354 save_set.x = set->crtc->x;
10355 save_set.y = set->crtc->y;
f4510a27 10356 save_set.fb = set->crtc->primary->fb;
2e431051
DV
10357
10358 /* Compute whether we need a full modeset, only an fb base update or no
10359 * change at all. In the future we might also check whether only the
10360 * mode changed, e.g. for LVDS where we only change the panel fitter in
10361 * such cases. */
10362 intel_set_config_compute_mode_changes(set, config);
10363
9a935856 10364 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10365 if (ret)
10366 goto fail;
10367
5e2b584e 10368 if (config->mode_changed) {
c0c36b94
CW
10369 ret = intel_set_mode(set->crtc, set->mode,
10370 set->x, set->y, set->fb);
5e2b584e 10371 } else if (config->fb_changed) {
4878cae2
VS
10372 intel_crtc_wait_for_pending_flips(set->crtc);
10373
4f660f49 10374 ret = intel_pipe_set_base(set->crtc,
94352cf9 10375 set->x, set->y, set->fb);
7ca51a3a
JB
10376 /*
10377 * In the fastboot case this may be our only check of the
10378 * state after boot. It would be better to only do it on
10379 * the first update, but we don't have a nice way of doing that
10380 * (and really, set_config isn't used much for high freq page
10381 * flipping, so increasing its cost here shouldn't be a big
10382 * deal).
10383 */
d330a953 10384 if (i915.fastboot && ret == 0)
7ca51a3a 10385 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10386 }
10387
2d05eae1 10388 if (ret) {
bf67dfeb
DV
10389 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10390 set->crtc->base.id, ret);
50f56119 10391fail:
2d05eae1 10392 intel_set_config_restore_state(dev, config);
50f56119 10393
7d00a1f5
VS
10394 /*
10395 * HACK: if the pipe was on, but we didn't have a framebuffer,
10396 * force the pipe off to avoid oopsing in the modeset code
10397 * due to fb==NULL. This should only happen during boot since
10398 * we don't yet reconstruct the FB from the hardware state.
10399 */
10400 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10401 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10402
2d05eae1
CW
10403 /* Try to restore the config */
10404 if (config->mode_changed &&
10405 intel_set_mode(save_set.crtc, save_set.mode,
10406 save_set.x, save_set.y, save_set.fb))
10407 DRM_ERROR("failed to restore config after modeset failure\n");
10408 }
50f56119 10409
d9e55608
DV
10410out_config:
10411 intel_set_config_free(config);
50f56119
DV
10412 return ret;
10413}
f6e5b160
CW
10414
10415static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10416 .cursor_set = intel_crtc_cursor_set,
10417 .cursor_move = intel_crtc_cursor_move,
10418 .gamma_set = intel_crtc_gamma_set,
50f56119 10419 .set_config = intel_crtc_set_config,
f6e5b160
CW
10420 .destroy = intel_crtc_destroy,
10421 .page_flip = intel_crtc_page_flip,
10422};
10423
79f689aa
PZ
10424static void intel_cpu_pll_init(struct drm_device *dev)
10425{
affa9354 10426 if (HAS_DDI(dev))
79f689aa
PZ
10427 intel_ddi_pll_init(dev);
10428}
10429
5358901f
DV
10430static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10431 struct intel_shared_dpll *pll,
10432 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10433{
5358901f 10434 uint32_t val;
ee7b9f93 10435
5358901f 10436 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10437 hw_state->dpll = val;
10438 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10439 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10440
10441 return val & DPLL_VCO_ENABLE;
10442}
10443
15bdd4cf
DV
10444static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10445 struct intel_shared_dpll *pll)
10446{
10447 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10448 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10449}
10450
e7b903d2
DV
10451static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10452 struct intel_shared_dpll *pll)
10453{
e7b903d2 10454 /* PCH refclock must be enabled first */
89eff4be 10455 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10456
15bdd4cf
DV
10457 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10458
10459 /* Wait for the clocks to stabilize. */
10460 POSTING_READ(PCH_DPLL(pll->id));
10461 udelay(150);
10462
10463 /* The pixel multiplier can only be updated once the
10464 * DPLL is enabled and the clocks are stable.
10465 *
10466 * So write it again.
10467 */
10468 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10469 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10470 udelay(200);
10471}
10472
10473static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10474 struct intel_shared_dpll *pll)
10475{
10476 struct drm_device *dev = dev_priv->dev;
10477 struct intel_crtc *crtc;
e7b903d2
DV
10478
10479 /* Make sure no transcoder isn't still depending on us. */
10480 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10481 if (intel_crtc_to_shared_dpll(crtc) == pll)
10482 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10483 }
10484
15bdd4cf
DV
10485 I915_WRITE(PCH_DPLL(pll->id), 0);
10486 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10487 udelay(200);
10488}
10489
46edb027
DV
10490static char *ibx_pch_dpll_names[] = {
10491 "PCH DPLL A",
10492 "PCH DPLL B",
10493};
10494
7c74ade1 10495static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10496{
e7b903d2 10497 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10498 int i;
10499
7c74ade1 10500 dev_priv->num_shared_dpll = 2;
ee7b9f93 10501
e72f9fbf 10502 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10503 dev_priv->shared_dplls[i].id = i;
10504 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10505 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10506 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10507 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10508 dev_priv->shared_dplls[i].get_hw_state =
10509 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10510 }
10511}
10512
7c74ade1
DV
10513static void intel_shared_dpll_init(struct drm_device *dev)
10514{
e7b903d2 10515 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10516
10517 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10518 ibx_pch_dpll_init(dev);
10519 else
10520 dev_priv->num_shared_dpll = 0;
10521
10522 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10523}
10524
b358d0a6 10525static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10526{
fbee40df 10527 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
10528 struct intel_crtc *intel_crtc;
10529 int i;
10530
955382f3 10531 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10532 if (intel_crtc == NULL)
10533 return;
10534
10535 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10536
10537 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10538 for (i = 0; i < 256; i++) {
10539 intel_crtc->lut_r[i] = i;
10540 intel_crtc->lut_g[i] = i;
10541 intel_crtc->lut_b[i] = i;
10542 }
10543
1f1c2e24
VS
10544 /*
10545 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10546 * is hooked to plane B. Hence we want plane A feeding pipe B.
10547 */
80824003
JB
10548 intel_crtc->pipe = pipe;
10549 intel_crtc->plane = pipe;
3a77c4c4 10550 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10551 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10552 intel_crtc->plane = !pipe;
80824003
JB
10553 }
10554
8d7849db
VS
10555 init_waitqueue_head(&intel_crtc->vbl_wait);
10556
22fd0fab
JB
10557 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10558 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10559 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10560 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10561
79e53945 10562 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10563}
10564
752aa88a
JB
10565enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10566{
10567 struct drm_encoder *encoder = connector->base.encoder;
10568
10569 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10570
10571 if (!encoder)
10572 return INVALID_PIPE;
10573
10574 return to_intel_crtc(encoder->crtc)->pipe;
10575}
10576
08d7b3d1 10577int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10578 struct drm_file *file)
08d7b3d1 10579{
08d7b3d1 10580 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10581 struct drm_mode_object *drmmode_obj;
10582 struct intel_crtc *crtc;
08d7b3d1 10583
1cff8f6b
DV
10584 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10585 return -ENODEV;
08d7b3d1 10586
c05422d5
DV
10587 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10588 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10589
c05422d5 10590 if (!drmmode_obj) {
08d7b3d1 10591 DRM_ERROR("no such CRTC id\n");
3f2c2057 10592 return -ENOENT;
08d7b3d1
CW
10593 }
10594
c05422d5
DV
10595 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10596 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10597
c05422d5 10598 return 0;
08d7b3d1
CW
10599}
10600
66a9278e 10601static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10602{
66a9278e
DV
10603 struct drm_device *dev = encoder->base.dev;
10604 struct intel_encoder *source_encoder;
79e53945 10605 int index_mask = 0;
79e53945
JB
10606 int entry = 0;
10607
66a9278e
DV
10608 list_for_each_entry(source_encoder,
10609 &dev->mode_config.encoder_list, base.head) {
bc079e8b 10610 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
10611 index_mask |= (1 << entry);
10612
79e53945
JB
10613 entry++;
10614 }
4ef69c7a 10615
79e53945
JB
10616 return index_mask;
10617}
10618
4d302442
CW
10619static bool has_edp_a(struct drm_device *dev)
10620{
10621 struct drm_i915_private *dev_priv = dev->dev_private;
10622
10623 if (!IS_MOBILE(dev))
10624 return false;
10625
10626 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10627 return false;
10628
e3589908 10629 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
10630 return false;
10631
10632 return true;
10633}
10634
ba0fbca4
DL
10635const char *intel_output_name(int output)
10636{
10637 static const char *names[] = {
10638 [INTEL_OUTPUT_UNUSED] = "Unused",
10639 [INTEL_OUTPUT_ANALOG] = "Analog",
10640 [INTEL_OUTPUT_DVO] = "DVO",
10641 [INTEL_OUTPUT_SDVO] = "SDVO",
10642 [INTEL_OUTPUT_LVDS] = "LVDS",
10643 [INTEL_OUTPUT_TVOUT] = "TV",
10644 [INTEL_OUTPUT_HDMI] = "HDMI",
10645 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10646 [INTEL_OUTPUT_EDP] = "eDP",
10647 [INTEL_OUTPUT_DSI] = "DSI",
10648 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10649 };
10650
10651 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10652 return "Invalid";
10653
10654 return names[output];
10655}
10656
79e53945
JB
10657static void intel_setup_outputs(struct drm_device *dev)
10658{
725e30ad 10659 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10660 struct intel_encoder *encoder;
cb0953d7 10661 bool dpd_is_edp = false;
79e53945 10662
c9093354 10663 intel_lvds_init(dev);
79e53945 10664
c40c0f5b 10665 if (!IS_ULT(dev))
79935fca 10666 intel_crt_init(dev);
cb0953d7 10667
affa9354 10668 if (HAS_DDI(dev)) {
0e72a5b5
ED
10669 int found;
10670
10671 /* Haswell uses DDI functions to detect digital outputs */
10672 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10673 /* DDI A only supports eDP */
10674 if (found)
10675 intel_ddi_init(dev, PORT_A);
10676
10677 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10678 * register */
10679 found = I915_READ(SFUSE_STRAP);
10680
10681 if (found & SFUSE_STRAP_DDIB_DETECTED)
10682 intel_ddi_init(dev, PORT_B);
10683 if (found & SFUSE_STRAP_DDIC_DETECTED)
10684 intel_ddi_init(dev, PORT_C);
10685 if (found & SFUSE_STRAP_DDID_DETECTED)
10686 intel_ddi_init(dev, PORT_D);
10687 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10688 int found;
5d8a7752 10689 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
10690
10691 if (has_edp_a(dev))
10692 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10693
dc0fa718 10694 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10695 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10696 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10697 if (!found)
e2debe91 10698 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10699 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10700 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10701 }
10702
dc0fa718 10703 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10704 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10705
dc0fa718 10706 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10707 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10708
5eb08b69 10709 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10710 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 10711
270b3042 10712 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 10713 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 10714 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
10715 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10716 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10717 PORT_B);
10718 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10719 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10720 }
10721
6f6005a5
JB
10722 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10723 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10724 PORT_C);
10725 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 10726 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 10727 }
19c03924 10728
3cfca973 10729 intel_dsi_init(dev);
103a196f 10730 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 10731 bool found = false;
7d57382e 10732
e2debe91 10733 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10734 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 10735 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
10736 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10737 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 10738 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 10739 }
27185ae1 10740
e7281eab 10741 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10742 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 10743 }
13520b05
KH
10744
10745 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 10746
e2debe91 10747 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10748 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 10749 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 10750 }
27185ae1 10751
e2debe91 10752 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 10753
b01f2c3a
JB
10754 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10755 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 10756 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 10757 }
e7281eab 10758 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10759 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 10760 }
27185ae1 10761
b01f2c3a 10762 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 10763 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 10764 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 10765 } else if (IS_GEN2(dev))
79e53945
JB
10766 intel_dvo_init(dev);
10767
103a196f 10768 if (SUPPORTS_TV(dev))
79e53945
JB
10769 intel_tv_init(dev);
10770
4ef69c7a
CW
10771 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10772 encoder->base.possible_crtcs = encoder->crtc_mask;
10773 encoder->base.possible_clones =
66a9278e 10774 intel_encoder_clones(encoder);
79e53945 10775 }
47356eb6 10776
dde86e2d 10777 intel_init_pch_refclk(dev);
270b3042
DV
10778
10779 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
10780}
10781
10782static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10783{
10784 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 10785
ef2d633e
DV
10786 drm_framebuffer_cleanup(fb);
10787 WARN_ON(!intel_fb->obj->framebuffer_references--);
10788 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
10789 kfree(intel_fb);
10790}
10791
10792static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 10793 struct drm_file *file,
79e53945
JB
10794 unsigned int *handle)
10795{
10796 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 10797 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 10798
05394f39 10799 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
10800}
10801
10802static const struct drm_framebuffer_funcs intel_fb_funcs = {
10803 .destroy = intel_user_framebuffer_destroy,
10804 .create_handle = intel_user_framebuffer_create_handle,
10805};
10806
b5ea642a
DV
10807static int intel_framebuffer_init(struct drm_device *dev,
10808 struct intel_framebuffer *intel_fb,
10809 struct drm_mode_fb_cmd2 *mode_cmd,
10810 struct drm_i915_gem_object *obj)
79e53945 10811{
a57ce0b2 10812 int aligned_height;
a35cdaa0 10813 int pitch_limit;
79e53945
JB
10814 int ret;
10815
dd4916c5
DV
10816 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10817
c16ed4be
CW
10818 if (obj->tiling_mode == I915_TILING_Y) {
10819 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 10820 return -EINVAL;
c16ed4be 10821 }
57cd6508 10822
c16ed4be
CW
10823 if (mode_cmd->pitches[0] & 63) {
10824 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10825 mode_cmd->pitches[0]);
57cd6508 10826 return -EINVAL;
c16ed4be 10827 }
57cd6508 10828
a35cdaa0
CW
10829 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10830 pitch_limit = 32*1024;
10831 } else if (INTEL_INFO(dev)->gen >= 4) {
10832 if (obj->tiling_mode)
10833 pitch_limit = 16*1024;
10834 else
10835 pitch_limit = 32*1024;
10836 } else if (INTEL_INFO(dev)->gen >= 3) {
10837 if (obj->tiling_mode)
10838 pitch_limit = 8*1024;
10839 else
10840 pitch_limit = 16*1024;
10841 } else
10842 /* XXX DSPC is limited to 4k tiled */
10843 pitch_limit = 8*1024;
10844
10845 if (mode_cmd->pitches[0] > pitch_limit) {
10846 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10847 obj->tiling_mode ? "tiled" : "linear",
10848 mode_cmd->pitches[0], pitch_limit);
5d7bd705 10849 return -EINVAL;
c16ed4be 10850 }
5d7bd705
VS
10851
10852 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
10853 mode_cmd->pitches[0] != obj->stride) {
10854 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10855 mode_cmd->pitches[0], obj->stride);
5d7bd705 10856 return -EINVAL;
c16ed4be 10857 }
5d7bd705 10858
57779d06 10859 /* Reject formats not supported by any plane early. */
308e5bcb 10860 switch (mode_cmd->pixel_format) {
57779d06 10861 case DRM_FORMAT_C8:
04b3924d
VS
10862 case DRM_FORMAT_RGB565:
10863 case DRM_FORMAT_XRGB8888:
10864 case DRM_FORMAT_ARGB8888:
57779d06
VS
10865 break;
10866 case DRM_FORMAT_XRGB1555:
10867 case DRM_FORMAT_ARGB1555:
c16ed4be 10868 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
10869 DRM_DEBUG("unsupported pixel format: %s\n",
10870 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10871 return -EINVAL;
c16ed4be 10872 }
57779d06
VS
10873 break;
10874 case DRM_FORMAT_XBGR8888:
10875 case DRM_FORMAT_ABGR8888:
04b3924d
VS
10876 case DRM_FORMAT_XRGB2101010:
10877 case DRM_FORMAT_ARGB2101010:
57779d06
VS
10878 case DRM_FORMAT_XBGR2101010:
10879 case DRM_FORMAT_ABGR2101010:
c16ed4be 10880 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
10881 DRM_DEBUG("unsupported pixel format: %s\n",
10882 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10883 return -EINVAL;
c16ed4be 10884 }
b5626747 10885 break;
04b3924d
VS
10886 case DRM_FORMAT_YUYV:
10887 case DRM_FORMAT_UYVY:
10888 case DRM_FORMAT_YVYU:
10889 case DRM_FORMAT_VYUY:
c16ed4be 10890 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
10891 DRM_DEBUG("unsupported pixel format: %s\n",
10892 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10893 return -EINVAL;
c16ed4be 10894 }
57cd6508
CW
10895 break;
10896 default:
4ee62c76
VS
10897 DRM_DEBUG("unsupported pixel format: %s\n",
10898 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
10899 return -EINVAL;
10900 }
10901
90f9a336
VS
10902 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10903 if (mode_cmd->offsets[0] != 0)
10904 return -EINVAL;
10905
a57ce0b2
JB
10906 aligned_height = intel_align_height(dev, mode_cmd->height,
10907 obj->tiling_mode);
53155c0a
DV
10908 /* FIXME drm helper for size checks (especially planar formats)? */
10909 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10910 return -EINVAL;
10911
c7d73f6a
DV
10912 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10913 intel_fb->obj = obj;
80075d49 10914 intel_fb->obj->framebuffer_references++;
c7d73f6a 10915
79e53945
JB
10916 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10917 if (ret) {
10918 DRM_ERROR("framebuffer init failed %d\n", ret);
10919 return ret;
10920 }
10921
79e53945
JB
10922 return 0;
10923}
10924
79e53945
JB
10925static struct drm_framebuffer *
10926intel_user_framebuffer_create(struct drm_device *dev,
10927 struct drm_file *filp,
308e5bcb 10928 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 10929{
05394f39 10930 struct drm_i915_gem_object *obj;
79e53945 10931
308e5bcb
JB
10932 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10933 mode_cmd->handles[0]));
c8725226 10934 if (&obj->base == NULL)
cce13ff7 10935 return ERR_PTR(-ENOENT);
79e53945 10936
d2dff872 10937 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
10938}
10939
4520f53a 10940#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 10941static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
10942{
10943}
10944#endif
10945
79e53945 10946static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 10947 .fb_create = intel_user_framebuffer_create,
0632fef6 10948 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
10949};
10950
e70236a8
JB
10951/* Set up chip specific display functions */
10952static void intel_init_display(struct drm_device *dev)
10953{
10954 struct drm_i915_private *dev_priv = dev->dev_private;
10955
ee9300bb
DV
10956 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10957 dev_priv->display.find_dpll = g4x_find_best_dpll;
10958 else if (IS_VALLEYVIEW(dev))
10959 dev_priv->display.find_dpll = vlv_find_best_dpll;
10960 else if (IS_PINEVIEW(dev))
10961 dev_priv->display.find_dpll = pnv_find_best_dpll;
10962 else
10963 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10964
affa9354 10965 if (HAS_DDI(dev)) {
0e8ffe1b 10966 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 10967 dev_priv->display.get_plane_config = ironlake_get_plane_config;
09b4ddf9 10968 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
10969 dev_priv->display.crtc_enable = haswell_crtc_enable;
10970 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 10971 dev_priv->display.off = haswell_crtc_off;
262ca2b0
MR
10972 dev_priv->display.update_primary_plane =
10973 ironlake_update_primary_plane;
09b4ddf9 10974 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 10975 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 10976 dev_priv->display.get_plane_config = ironlake_get_plane_config;
f564048e 10977 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
10978 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10979 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 10980 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
10981 dev_priv->display.update_primary_plane =
10982 ironlake_update_primary_plane;
89b667f8
JB
10983 } else if (IS_VALLEYVIEW(dev)) {
10984 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 10985 dev_priv->display.get_plane_config = i9xx_get_plane_config;
89b667f8
JB
10986 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10987 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10988 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10989 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
10990 dev_priv->display.update_primary_plane =
10991 i9xx_update_primary_plane;
f564048e 10992 } else {
0e8ffe1b 10993 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 10994 dev_priv->display.get_plane_config = i9xx_get_plane_config;
f564048e 10995 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
10996 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10997 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 10998 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
10999 dev_priv->display.update_primary_plane =
11000 i9xx_update_primary_plane;
f564048e 11001 }
e70236a8 11002
e70236a8 11003 /* Returns the core display clock speed */
25eb05fc
JB
11004 if (IS_VALLEYVIEW(dev))
11005 dev_priv->display.get_display_clock_speed =
11006 valleyview_get_display_clock_speed;
11007 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
11008 dev_priv->display.get_display_clock_speed =
11009 i945_get_display_clock_speed;
11010 else if (IS_I915G(dev))
11011 dev_priv->display.get_display_clock_speed =
11012 i915_get_display_clock_speed;
257a7ffc 11013 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
11014 dev_priv->display.get_display_clock_speed =
11015 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
11016 else if (IS_PINEVIEW(dev))
11017 dev_priv->display.get_display_clock_speed =
11018 pnv_get_display_clock_speed;
e70236a8
JB
11019 else if (IS_I915GM(dev))
11020 dev_priv->display.get_display_clock_speed =
11021 i915gm_get_display_clock_speed;
11022 else if (IS_I865G(dev))
11023 dev_priv->display.get_display_clock_speed =
11024 i865_get_display_clock_speed;
f0f8a9ce 11025 else if (IS_I85X(dev))
e70236a8
JB
11026 dev_priv->display.get_display_clock_speed =
11027 i855_get_display_clock_speed;
11028 else /* 852, 830 */
11029 dev_priv->display.get_display_clock_speed =
11030 i830_get_display_clock_speed;
11031
7f8a8569 11032 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 11033 if (IS_GEN5(dev)) {
674cf967 11034 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 11035 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 11036 } else if (IS_GEN6(dev)) {
674cf967 11037 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 11038 dev_priv->display.write_eld = ironlake_write_eld;
9a952a0d
PZ
11039 dev_priv->display.modeset_global_resources =
11040 snb_modeset_global_resources;
357555c0
JB
11041 } else if (IS_IVYBRIDGE(dev)) {
11042 /* FIXME: detect B0+ stepping and use auto training */
11043 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 11044 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
11045 dev_priv->display.modeset_global_resources =
11046 ivb_modeset_global_resources;
4e0bbc31 11047 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 11048 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 11049 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
11050 dev_priv->display.modeset_global_resources =
11051 haswell_modeset_global_resources;
a0e63c22 11052 }
6067aaea 11053 } else if (IS_G4X(dev)) {
e0dac65e 11054 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
11055 } else if (IS_VALLEYVIEW(dev)) {
11056 dev_priv->display.modeset_global_resources =
11057 valleyview_modeset_global_resources;
9ca2fe73 11058 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 11059 }
8c9f3aaf
JB
11060
11061 /* Default just returns -ENODEV to indicate unsupported */
11062 dev_priv->display.queue_flip = intel_default_queue_flip;
11063
11064 switch (INTEL_INFO(dev)->gen) {
11065 case 2:
11066 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11067 break;
11068
11069 case 3:
11070 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11071 break;
11072
11073 case 4:
11074 case 5:
11075 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11076 break;
11077
11078 case 6:
11079 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11080 break;
7c9017e5 11081 case 7:
4e0bbc31 11082 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
11083 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11084 break;
8c9f3aaf 11085 }
7bd688cd
JN
11086
11087 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
11088}
11089
b690e96c
JB
11090/*
11091 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11092 * resume, or other times. This quirk makes sure that's the case for
11093 * affected systems.
11094 */
0206e353 11095static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
11096{
11097 struct drm_i915_private *dev_priv = dev->dev_private;
11098
11099 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 11100 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
11101}
11102
435793df
KP
11103/*
11104 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11105 */
11106static void quirk_ssc_force_disable(struct drm_device *dev)
11107{
11108 struct drm_i915_private *dev_priv = dev->dev_private;
11109 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 11110 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
11111}
11112
4dca20ef 11113/*
5a15ab5b
CE
11114 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11115 * brightness value
4dca20ef
CE
11116 */
11117static void quirk_invert_brightness(struct drm_device *dev)
11118{
11119 struct drm_i915_private *dev_priv = dev->dev_private;
11120 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 11121 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
11122}
11123
b690e96c
JB
11124struct intel_quirk {
11125 int device;
11126 int subsystem_vendor;
11127 int subsystem_device;
11128 void (*hook)(struct drm_device *dev);
11129};
11130
5f85f176
EE
11131/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11132struct intel_dmi_quirk {
11133 void (*hook)(struct drm_device *dev);
11134 const struct dmi_system_id (*dmi_id_list)[];
11135};
11136
11137static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11138{
11139 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11140 return 1;
11141}
11142
11143static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11144 {
11145 .dmi_id_list = &(const struct dmi_system_id[]) {
11146 {
11147 .callback = intel_dmi_reverse_brightness,
11148 .ident = "NCR Corporation",
11149 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11150 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11151 },
11152 },
11153 { } /* terminating entry */
11154 },
11155 .hook = quirk_invert_brightness,
11156 },
11157};
11158
c43b5634 11159static struct intel_quirk intel_quirks[] = {
b690e96c 11160 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 11161 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 11162
b690e96c
JB
11163 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11164 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11165
b690e96c
JB
11166 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11167 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11168
a4945f95 11169 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 11170 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
11171
11172 /* Lenovo U160 cannot use SSC on LVDS */
11173 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
11174
11175 /* Sony Vaio Y cannot use SSC on LVDS */
11176 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 11177
be505f64
AH
11178 /* Acer Aspire 5734Z must invert backlight brightness */
11179 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11180
11181 /* Acer/eMachines G725 */
11182 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11183
11184 /* Acer/eMachines e725 */
11185 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11186
11187 /* Acer/Packard Bell NCL20 */
11188 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11189
11190 /* Acer Aspire 4736Z */
11191 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
11192
11193 /* Acer Aspire 5336 */
11194 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
11195};
11196
11197static void intel_init_quirks(struct drm_device *dev)
11198{
11199 struct pci_dev *d = dev->pdev;
11200 int i;
11201
11202 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11203 struct intel_quirk *q = &intel_quirks[i];
11204
11205 if (d->device == q->device &&
11206 (d->subsystem_vendor == q->subsystem_vendor ||
11207 q->subsystem_vendor == PCI_ANY_ID) &&
11208 (d->subsystem_device == q->subsystem_device ||
11209 q->subsystem_device == PCI_ANY_ID))
11210 q->hook(dev);
11211 }
5f85f176
EE
11212 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11213 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11214 intel_dmi_quirks[i].hook(dev);
11215 }
b690e96c
JB
11216}
11217
9cce37f4
JB
11218/* Disable the VGA plane that we never use */
11219static void i915_disable_vga(struct drm_device *dev)
11220{
11221 struct drm_i915_private *dev_priv = dev->dev_private;
11222 u8 sr1;
766aa1c4 11223 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 11224
2b37c616 11225 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 11226 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 11227 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
11228 sr1 = inb(VGA_SR_DATA);
11229 outb(sr1 | 1<<5, VGA_SR_DATA);
11230 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11231 udelay(300);
11232
11233 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11234 POSTING_READ(vga_reg);
11235}
11236
f817586c
DV
11237void intel_modeset_init_hw(struct drm_device *dev)
11238{
a8f78b58
ED
11239 intel_prepare_ddi(dev);
11240
f817586c
DV
11241 intel_init_clock_gating(dev);
11242
5382f5f3 11243 intel_reset_dpio(dev);
40e9cf64 11244
8090c6b9 11245 intel_enable_gt_powersave(dev);
f817586c
DV
11246}
11247
7d708ee4
ID
11248void intel_modeset_suspend_hw(struct drm_device *dev)
11249{
11250 intel_suspend_hw(dev);
11251}
11252
79e53945
JB
11253void intel_modeset_init(struct drm_device *dev)
11254{
652c393a 11255 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 11256 int sprite, ret;
8cc87b75 11257 enum pipe pipe;
46f297fb 11258 struct intel_crtc *crtc;
79e53945
JB
11259
11260 drm_mode_config_init(dev);
11261
11262 dev->mode_config.min_width = 0;
11263 dev->mode_config.min_height = 0;
11264
019d96cb
DA
11265 dev->mode_config.preferred_depth = 24;
11266 dev->mode_config.prefer_shadow = 1;
11267
e6ecefaa 11268 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 11269
b690e96c
JB
11270 intel_init_quirks(dev);
11271
1fa61106
ED
11272 intel_init_pm(dev);
11273
e3c74757
BW
11274 if (INTEL_INFO(dev)->num_pipes == 0)
11275 return;
11276
e70236a8
JB
11277 intel_init_display(dev);
11278
a6c45cf0
CW
11279 if (IS_GEN2(dev)) {
11280 dev->mode_config.max_width = 2048;
11281 dev->mode_config.max_height = 2048;
11282 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11283 dev->mode_config.max_width = 4096;
11284 dev->mode_config.max_height = 4096;
79e53945 11285 } else {
a6c45cf0
CW
11286 dev->mode_config.max_width = 8192;
11287 dev->mode_config.max_height = 8192;
79e53945 11288 }
068be561
DL
11289
11290 if (IS_GEN2(dev)) {
11291 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11292 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11293 } else {
11294 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11295 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11296 }
11297
5d4545ae 11298 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11299
28c97730 11300 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11301 INTEL_INFO(dev)->num_pipes,
11302 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11303
8cc87b75
DL
11304 for_each_pipe(pipe) {
11305 intel_crtc_init(dev, pipe);
1fe47785
DL
11306 for_each_sprite(pipe, sprite) {
11307 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 11308 if (ret)
06da8da2 11309 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 11310 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 11311 }
79e53945
JB
11312 }
11313
f42bb70d 11314 intel_init_dpio(dev);
5382f5f3 11315 intel_reset_dpio(dev);
f42bb70d 11316
79f689aa 11317 intel_cpu_pll_init(dev);
e72f9fbf 11318 intel_shared_dpll_init(dev);
ee7b9f93 11319
9cce37f4
JB
11320 /* Just disable it once at startup */
11321 i915_disable_vga(dev);
79e53945 11322 intel_setup_outputs(dev);
11be49eb
CW
11323
11324 /* Just in case the BIOS is doing something questionable. */
11325 intel_disable_fbc(dev);
fa9fa083 11326
8b687df4 11327 mutex_lock(&dev->mode_config.mutex);
fa9fa083 11328 intel_modeset_setup_hw_state(dev, false);
8b687df4 11329 mutex_unlock(&dev->mode_config.mutex);
46f297fb
JB
11330
11331 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11332 base.head) {
11333 if (!crtc->active)
11334 continue;
11335
46f297fb 11336 /*
46f297fb
JB
11337 * Note that reserving the BIOS fb up front prevents us
11338 * from stuffing other stolen allocations like the ring
11339 * on top. This prevents some ugliness at boot time, and
11340 * can even allow for smooth boot transitions if the BIOS
11341 * fb is large enough for the active pipe configuration.
11342 */
11343 if (dev_priv->display.get_plane_config) {
11344 dev_priv->display.get_plane_config(crtc,
11345 &crtc->plane_config);
11346 /*
11347 * If the fb is shared between multiple heads, we'll
11348 * just get the first one.
11349 */
484b41dd 11350 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 11351 }
46f297fb 11352 }
2c7111db
CW
11353}
11354
24929352
DV
11355static void
11356intel_connector_break_all_links(struct intel_connector *connector)
11357{
11358 connector->base.dpms = DRM_MODE_DPMS_OFF;
11359 connector->base.encoder = NULL;
11360 connector->encoder->connectors_active = false;
11361 connector->encoder->base.crtc = NULL;
11362}
11363
7fad798e
DV
11364static void intel_enable_pipe_a(struct drm_device *dev)
11365{
11366 struct intel_connector *connector;
11367 struct drm_connector *crt = NULL;
11368 struct intel_load_detect_pipe load_detect_temp;
11369
11370 /* We can't just switch on the pipe A, we need to set things up with a
11371 * proper mode and output configuration. As a gross hack, enable pipe A
11372 * by enabling the load detect pipe once. */
11373 list_for_each_entry(connector,
11374 &dev->mode_config.connector_list,
11375 base.head) {
11376 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11377 crt = &connector->base;
11378 break;
11379 }
11380 }
11381
11382 if (!crt)
11383 return;
11384
11385 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11386 intel_release_load_detect_pipe(crt, &load_detect_temp);
11387
652c393a 11388
7fad798e
DV
11389}
11390
fa555837
DV
11391static bool
11392intel_check_plane_mapping(struct intel_crtc *crtc)
11393{
7eb552ae
BW
11394 struct drm_device *dev = crtc->base.dev;
11395 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11396 u32 reg, val;
11397
7eb552ae 11398 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11399 return true;
11400
11401 reg = DSPCNTR(!crtc->plane);
11402 val = I915_READ(reg);
11403
11404 if ((val & DISPLAY_PLANE_ENABLE) &&
11405 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11406 return false;
11407
11408 return true;
11409}
11410
24929352
DV
11411static void intel_sanitize_crtc(struct intel_crtc *crtc)
11412{
11413 struct drm_device *dev = crtc->base.dev;
11414 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11415 u32 reg;
24929352 11416
24929352 11417 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11418 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11419 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11420
11421 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11422 * disable the crtc (and hence change the state) if it is wrong. Note
11423 * that gen4+ has a fixed plane -> pipe mapping. */
11424 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11425 struct intel_connector *connector;
11426 bool plane;
11427
24929352
DV
11428 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11429 crtc->base.base.id);
11430
11431 /* Pipe has the wrong plane attached and the plane is active.
11432 * Temporarily change the plane mapping and disable everything
11433 * ... */
11434 plane = crtc->plane;
11435 crtc->plane = !plane;
11436 dev_priv->display.crtc_disable(&crtc->base);
11437 crtc->plane = plane;
11438
11439 /* ... and break all links. */
11440 list_for_each_entry(connector, &dev->mode_config.connector_list,
11441 base.head) {
11442 if (connector->encoder->base.crtc != &crtc->base)
11443 continue;
11444
11445 intel_connector_break_all_links(connector);
11446 }
11447
11448 WARN_ON(crtc->active);
11449 crtc->base.enabled = false;
11450 }
24929352 11451
7fad798e
DV
11452 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11453 crtc->pipe == PIPE_A && !crtc->active) {
11454 /* BIOS forgot to enable pipe A, this mostly happens after
11455 * resume. Force-enable the pipe to fix this, the update_dpms
11456 * call below we restore the pipe to the right state, but leave
11457 * the required bits on. */
11458 intel_enable_pipe_a(dev);
11459 }
11460
24929352
DV
11461 /* Adjust the state of the output pipe according to whether we
11462 * have active connectors/encoders. */
11463 intel_crtc_update_dpms(&crtc->base);
11464
11465 if (crtc->active != crtc->base.enabled) {
11466 struct intel_encoder *encoder;
11467
11468 /* This can happen either due to bugs in the get_hw_state
11469 * functions or because the pipe is force-enabled due to the
11470 * pipe A quirk. */
11471 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11472 crtc->base.base.id,
11473 crtc->base.enabled ? "enabled" : "disabled",
11474 crtc->active ? "enabled" : "disabled");
11475
11476 crtc->base.enabled = crtc->active;
11477
11478 /* Because we only establish the connector -> encoder ->
11479 * crtc links if something is active, this means the
11480 * crtc is now deactivated. Break the links. connector
11481 * -> encoder links are only establish when things are
11482 * actually up, hence no need to break them. */
11483 WARN_ON(crtc->active);
11484
11485 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11486 WARN_ON(encoder->connectors_active);
11487 encoder->base.crtc = NULL;
11488 }
11489 }
4cc31489
DV
11490 if (crtc->active) {
11491 /*
11492 * We start out with underrun reporting disabled to avoid races.
11493 * For correct bookkeeping mark this on active crtcs.
11494 *
11495 * No protection against concurrent access is required - at
11496 * worst a fifo underrun happens which also sets this to false.
11497 */
11498 crtc->cpu_fifo_underrun_disabled = true;
11499 crtc->pch_fifo_underrun_disabled = true;
11500 }
24929352
DV
11501}
11502
11503static void intel_sanitize_encoder(struct intel_encoder *encoder)
11504{
11505 struct intel_connector *connector;
11506 struct drm_device *dev = encoder->base.dev;
11507
11508 /* We need to check both for a crtc link (meaning that the
11509 * encoder is active and trying to read from a pipe) and the
11510 * pipe itself being active. */
11511 bool has_active_crtc = encoder->base.crtc &&
11512 to_intel_crtc(encoder->base.crtc)->active;
11513
11514 if (encoder->connectors_active && !has_active_crtc) {
11515 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11516 encoder->base.base.id,
11517 drm_get_encoder_name(&encoder->base));
11518
11519 /* Connector is active, but has no active pipe. This is
11520 * fallout from our resume register restoring. Disable
11521 * the encoder manually again. */
11522 if (encoder->base.crtc) {
11523 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11524 encoder->base.base.id,
11525 drm_get_encoder_name(&encoder->base));
11526 encoder->disable(encoder);
11527 }
11528
11529 /* Inconsistent output/port/pipe state happens presumably due to
11530 * a bug in one of the get_hw_state functions. Or someplace else
11531 * in our code, like the register restore mess on resume. Clamp
11532 * things to off as a safer default. */
11533 list_for_each_entry(connector,
11534 &dev->mode_config.connector_list,
11535 base.head) {
11536 if (connector->encoder != encoder)
11537 continue;
11538
11539 intel_connector_break_all_links(connector);
11540 }
11541 }
11542 /* Enabled encoders without active connectors will be fixed in
11543 * the crtc fixup. */
11544}
11545
04098753 11546void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
11547{
11548 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11549 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11550
04098753
ID
11551 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11552 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11553 i915_disable_vga(dev);
11554 }
11555}
11556
11557void i915_redisable_vga(struct drm_device *dev)
11558{
11559 struct drm_i915_private *dev_priv = dev->dev_private;
11560
8dc8a27c
PZ
11561 /* This function can be called both from intel_modeset_setup_hw_state or
11562 * at a very early point in our resume sequence, where the power well
11563 * structures are not yet restored. Since this function is at a very
11564 * paranoid "someone might have enabled VGA while we were not looking"
11565 * level, just check if the power well is enabled instead of trying to
11566 * follow the "don't touch the power well if we don't need it" policy
11567 * the rest of the driver uses. */
04098753 11568 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
11569 return;
11570
04098753 11571 i915_redisable_vga_power_on(dev);
0fde901f
KM
11572}
11573
98ec7739
VS
11574static bool primary_get_hw_state(struct intel_crtc *crtc)
11575{
11576 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11577
11578 if (!crtc->active)
11579 return false;
11580
11581 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11582}
11583
30e984df 11584static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11585{
11586 struct drm_i915_private *dev_priv = dev->dev_private;
11587 enum pipe pipe;
24929352
DV
11588 struct intel_crtc *crtc;
11589 struct intel_encoder *encoder;
11590 struct intel_connector *connector;
5358901f 11591 int i;
24929352 11592
0e8ffe1b
DV
11593 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11594 base.head) {
88adfff1 11595 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11596
9953599b
DV
11597 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11598
0e8ffe1b
DV
11599 crtc->active = dev_priv->display.get_pipe_config(crtc,
11600 &crtc->config);
24929352
DV
11601
11602 crtc->base.enabled = crtc->active;
98ec7739 11603 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
11604
11605 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11606 crtc->base.base.id,
11607 crtc->active ? "enabled" : "disabled");
11608 }
11609
5358901f 11610 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11611 if (HAS_DDI(dev))
6441ab5f
PZ
11612 intel_ddi_setup_hw_pll_state(dev);
11613
5358901f
DV
11614 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11615 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11616
11617 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11618 pll->active = 0;
11619 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11620 base.head) {
11621 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11622 pll->active++;
11623 }
11624 pll->refcount = pll->active;
11625
35c95375
DV
11626 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11627 pll->name, pll->refcount, pll->on);
5358901f
DV
11628 }
11629
24929352
DV
11630 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11631 base.head) {
11632 pipe = 0;
11633
11634 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11635 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11636 encoder->base.crtc = &crtc->base;
1d37b689 11637 encoder->get_config(encoder, &crtc->config);
24929352
DV
11638 } else {
11639 encoder->base.crtc = NULL;
11640 }
11641
11642 encoder->connectors_active = false;
6f2bcceb 11643 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11644 encoder->base.base.id,
11645 drm_get_encoder_name(&encoder->base),
11646 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11647 pipe_name(pipe));
24929352
DV
11648 }
11649
11650 list_for_each_entry(connector, &dev->mode_config.connector_list,
11651 base.head) {
11652 if (connector->get_hw_state(connector)) {
11653 connector->base.dpms = DRM_MODE_DPMS_ON;
11654 connector->encoder->connectors_active = true;
11655 connector->base.encoder = &connector->encoder->base;
11656 } else {
11657 connector->base.dpms = DRM_MODE_DPMS_OFF;
11658 connector->base.encoder = NULL;
11659 }
11660 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11661 connector->base.base.id,
11662 drm_get_connector_name(&connector->base),
11663 connector->base.encoder ? "enabled" : "disabled");
11664 }
30e984df
DV
11665}
11666
11667/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11668 * and i915 state tracking structures. */
11669void intel_modeset_setup_hw_state(struct drm_device *dev,
11670 bool force_restore)
11671{
11672 struct drm_i915_private *dev_priv = dev->dev_private;
11673 enum pipe pipe;
30e984df
DV
11674 struct intel_crtc *crtc;
11675 struct intel_encoder *encoder;
35c95375 11676 int i;
30e984df
DV
11677
11678 intel_modeset_readout_hw_state(dev);
24929352 11679
babea61d
JB
11680 /*
11681 * Now that we have the config, copy it to each CRTC struct
11682 * Note that this could go away if we move to using crtc_config
11683 * checking everywhere.
11684 */
11685 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11686 base.head) {
d330a953 11687 if (crtc->active && i915.fastboot) {
f6a83288 11688 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
11689 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11690 crtc->base.base.id);
11691 drm_mode_debug_printmodeline(&crtc->base.mode);
11692 }
11693 }
11694
24929352
DV
11695 /* HW state is read out, now we need to sanitize this mess. */
11696 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11697 base.head) {
11698 intel_sanitize_encoder(encoder);
11699 }
11700
11701 for_each_pipe(pipe) {
11702 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11703 intel_sanitize_crtc(crtc);
c0b03411 11704 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11705 }
9a935856 11706
35c95375
DV
11707 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11708 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11709
11710 if (!pll->on || pll->active)
11711 continue;
11712
11713 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11714
11715 pll->disable(dev_priv, pll);
11716 pll->on = false;
11717 }
11718
96f90c54 11719 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
11720 ilk_wm_get_hw_state(dev);
11721
45e2b5f6 11722 if (force_restore) {
7d0bc1ea
VS
11723 i915_redisable_vga(dev);
11724
f30da187
DV
11725 /*
11726 * We need to use raw interfaces for restoring state to avoid
11727 * checking (bogus) intermediate states.
11728 */
45e2b5f6 11729 for_each_pipe(pipe) {
b5644d05
JB
11730 struct drm_crtc *crtc =
11731 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
11732
11733 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
f4510a27 11734 crtc->primary->fb);
45e2b5f6
DV
11735 }
11736 } else {
11737 intel_modeset_update_staged_output_state(dev);
11738 }
8af6cf88
DV
11739
11740 intel_modeset_check_state(dev);
2c7111db
CW
11741}
11742
11743void intel_modeset_gem_init(struct drm_device *dev)
11744{
484b41dd
JB
11745 struct drm_crtc *c;
11746 struct intel_framebuffer *fb;
11747
ae48434c
ID
11748 mutex_lock(&dev->struct_mutex);
11749 intel_init_gt_powersave(dev);
11750 mutex_unlock(&dev->struct_mutex);
11751
1833b134 11752 intel_modeset_init_hw(dev);
02e792fb
DV
11753
11754 intel_setup_overlay(dev);
484b41dd
JB
11755
11756 /*
11757 * Make sure any fbs we allocated at startup are properly
11758 * pinned & fenced. When we do the allocation it's too early
11759 * for this.
11760 */
11761 mutex_lock(&dev->struct_mutex);
11762 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
66e514c1 11763 if (!c->primary->fb)
484b41dd
JB
11764 continue;
11765
66e514c1 11766 fb = to_intel_framebuffer(c->primary->fb);
484b41dd
JB
11767 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11768 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11769 to_intel_crtc(c)->pipe);
66e514c1
DA
11770 drm_framebuffer_unreference(c->primary->fb);
11771 c->primary->fb = NULL;
484b41dd
JB
11772 }
11773 }
11774 mutex_unlock(&dev->struct_mutex);
79e53945
JB
11775}
11776
4932e2c3
ID
11777void intel_connector_unregister(struct intel_connector *intel_connector)
11778{
11779 struct drm_connector *connector = &intel_connector->base;
11780
11781 intel_panel_destroy_backlight(connector);
11782 drm_sysfs_connector_remove(connector);
11783}
11784
79e53945
JB
11785void intel_modeset_cleanup(struct drm_device *dev)
11786{
652c393a
JB
11787 struct drm_i915_private *dev_priv = dev->dev_private;
11788 struct drm_crtc *crtc;
d9255d57 11789 struct drm_connector *connector;
652c393a 11790
fd0c0642
DV
11791 /*
11792 * Interrupts and polling as the first thing to avoid creating havoc.
11793 * Too much stuff here (turning of rps, connectors, ...) would
11794 * experience fancy races otherwise.
11795 */
11796 drm_irq_uninstall(dev);
11797 cancel_work_sync(&dev_priv->hotplug_work);
11798 /*
11799 * Due to the hpd irq storm handling the hotplug work can re-arm the
11800 * poll handlers. Hence disable polling after hpd handling is shut down.
11801 */
f87ea761 11802 drm_kms_helper_poll_fini(dev);
fd0c0642 11803
652c393a
JB
11804 mutex_lock(&dev->struct_mutex);
11805
723bfd70
JB
11806 intel_unregister_dsm_handler();
11807
652c393a
JB
11808 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11809 /* Skip inactive CRTCs */
f4510a27 11810 if (!crtc->primary->fb)
652c393a
JB
11811 continue;
11812
3dec0095 11813 intel_increase_pllclock(crtc);
652c393a
JB
11814 }
11815
973d04f9 11816 intel_disable_fbc(dev);
e70236a8 11817
8090c6b9 11818 intel_disable_gt_powersave(dev);
0cdab21f 11819
930ebb46
DV
11820 ironlake_teardown_rc6(dev);
11821
69341a5e
KH
11822 mutex_unlock(&dev->struct_mutex);
11823
1630fe75
CW
11824 /* flush any delayed tasks or pending work */
11825 flush_scheduled_work();
11826
db31af1d
JN
11827 /* destroy the backlight and sysfs files before encoders/connectors */
11828 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
11829 struct intel_connector *intel_connector;
11830
11831 intel_connector = to_intel_connector(connector);
11832 intel_connector->unregister(intel_connector);
db31af1d 11833 }
d9255d57 11834
79e53945 11835 drm_mode_config_cleanup(dev);
4d7bb011
DV
11836
11837 intel_cleanup_overlay(dev);
ae48434c
ID
11838
11839 mutex_lock(&dev->struct_mutex);
11840 intel_cleanup_gt_powersave(dev);
11841 mutex_unlock(&dev->struct_mutex);
79e53945
JB
11842}
11843
f1c79df3
ZW
11844/*
11845 * Return which encoder is currently attached for connector.
11846 */
df0e9248 11847struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 11848{
df0e9248
CW
11849 return &intel_attached_encoder(connector)->base;
11850}
f1c79df3 11851
df0e9248
CW
11852void intel_connector_attach_encoder(struct intel_connector *connector,
11853 struct intel_encoder *encoder)
11854{
11855 connector->encoder = encoder;
11856 drm_mode_connector_attach_encoder(&connector->base,
11857 &encoder->base);
79e53945 11858}
28d52043
DA
11859
11860/*
11861 * set vga decode state - true == enable VGA decode
11862 */
11863int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11864{
11865 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 11866 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
11867 u16 gmch_ctrl;
11868
75fa041d
CW
11869 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11870 DRM_ERROR("failed to read control word\n");
11871 return -EIO;
11872 }
11873
c0cc8a55
CW
11874 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11875 return 0;
11876
28d52043
DA
11877 if (state)
11878 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11879 else
11880 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
11881
11882 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11883 DRM_ERROR("failed to write control word\n");
11884 return -EIO;
11885 }
11886
28d52043
DA
11887 return 0;
11888}
c4a1d9e4 11889
c4a1d9e4 11890struct intel_display_error_state {
ff57f1b0
PZ
11891
11892 u32 power_well_driver;
11893
63b66e5b
CW
11894 int num_transcoders;
11895
c4a1d9e4
CW
11896 struct intel_cursor_error_state {
11897 u32 control;
11898 u32 position;
11899 u32 base;
11900 u32 size;
52331309 11901 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
11902
11903 struct intel_pipe_error_state {
ddf9c536 11904 bool power_domain_on;
c4a1d9e4 11905 u32 source;
f301b1e1 11906 u32 stat;
52331309 11907 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
11908
11909 struct intel_plane_error_state {
11910 u32 control;
11911 u32 stride;
11912 u32 size;
11913 u32 pos;
11914 u32 addr;
11915 u32 surface;
11916 u32 tile_offset;
52331309 11917 } plane[I915_MAX_PIPES];
63b66e5b
CW
11918
11919 struct intel_transcoder_error_state {
ddf9c536 11920 bool power_domain_on;
63b66e5b
CW
11921 enum transcoder cpu_transcoder;
11922
11923 u32 conf;
11924
11925 u32 htotal;
11926 u32 hblank;
11927 u32 hsync;
11928 u32 vtotal;
11929 u32 vblank;
11930 u32 vsync;
11931 } transcoder[4];
c4a1d9e4
CW
11932};
11933
11934struct intel_display_error_state *
11935intel_display_capture_error_state(struct drm_device *dev)
11936{
fbee40df 11937 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 11938 struct intel_display_error_state *error;
63b66e5b
CW
11939 int transcoders[] = {
11940 TRANSCODER_A,
11941 TRANSCODER_B,
11942 TRANSCODER_C,
11943 TRANSCODER_EDP,
11944 };
c4a1d9e4
CW
11945 int i;
11946
63b66e5b
CW
11947 if (INTEL_INFO(dev)->num_pipes == 0)
11948 return NULL;
11949
9d1cb914 11950 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
11951 if (error == NULL)
11952 return NULL;
11953
190be112 11954 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
11955 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11956
52331309 11957 for_each_pipe(i) {
ddf9c536 11958 error->pipe[i].power_domain_on =
da7e29bd
ID
11959 intel_display_power_enabled_sw(dev_priv,
11960 POWER_DOMAIN_PIPE(i));
ddf9c536 11961 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
11962 continue;
11963
a18c4c3d
PZ
11964 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11965 error->cursor[i].control = I915_READ(CURCNTR(i));
11966 error->cursor[i].position = I915_READ(CURPOS(i));
11967 error->cursor[i].base = I915_READ(CURBASE(i));
11968 } else {
11969 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11970 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11971 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11972 }
c4a1d9e4
CW
11973
11974 error->plane[i].control = I915_READ(DSPCNTR(i));
11975 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 11976 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 11977 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
11978 error->plane[i].pos = I915_READ(DSPPOS(i));
11979 }
ca291363
PZ
11980 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11981 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
11982 if (INTEL_INFO(dev)->gen >= 4) {
11983 error->plane[i].surface = I915_READ(DSPSURF(i));
11984 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11985 }
11986
c4a1d9e4 11987 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1
ID
11988
11989 if (!HAS_PCH_SPLIT(dev))
11990 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
11991 }
11992
11993 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11994 if (HAS_DDI(dev_priv->dev))
11995 error->num_transcoders++; /* Account for eDP. */
11996
11997 for (i = 0; i < error->num_transcoders; i++) {
11998 enum transcoder cpu_transcoder = transcoders[i];
11999
ddf9c536 12000 error->transcoder[i].power_domain_on =
da7e29bd 12001 intel_display_power_enabled_sw(dev_priv,
38cc1daf 12002 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 12003 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
12004 continue;
12005
63b66e5b
CW
12006 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12007
12008 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12009 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12010 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12011 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12012 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12013 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12014 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
12015 }
12016
12017 return error;
12018}
12019
edc3d884
MK
12020#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12021
c4a1d9e4 12022void
edc3d884 12023intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
12024 struct drm_device *dev,
12025 struct intel_display_error_state *error)
12026{
12027 int i;
12028
63b66e5b
CW
12029 if (!error)
12030 return;
12031
edc3d884 12032 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 12033 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 12034 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 12035 error->power_well_driver);
52331309 12036 for_each_pipe(i) {
edc3d884 12037 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
12038 err_printf(m, " Power: %s\n",
12039 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 12040 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 12041 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
12042
12043 err_printf(m, "Plane [%d]:\n", i);
12044 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12045 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 12046 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
12047 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12048 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 12049 }
4b71a570 12050 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 12051 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 12052 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
12053 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12054 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
12055 }
12056
edc3d884
MK
12057 err_printf(m, "Cursor [%d]:\n", i);
12058 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12059 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12060 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 12061 }
63b66e5b
CW
12062
12063 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 12064 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 12065 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
12066 err_printf(m, " Power: %s\n",
12067 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
12068 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12069 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12070 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12071 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12072 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12073 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12074 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12075 }
c4a1d9e4 12076}
This page took 2.170625 seconds and 5 git commands to generate.