drm/i915: Restore lost DPLL register write on gen2-4
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c 48/* Primary plane formats for gen <= 3 */
568db4f2 49static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
50 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
465c120c 52 DRM_FORMAT_XRGB1555,
67fe7dc5 53 DRM_FORMAT_XRGB8888,
465c120c
MR
54};
55
56/* Primary plane formats for gen >= 4 */
568db4f2 57static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
61 DRM_FORMAT_XBGR8888,
62 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
465c120c 70 DRM_FORMAT_XBGR8888,
67fe7dc5 71 DRM_FORMAT_ARGB8888,
465c120c
MR
72 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
465c120c 74 DRM_FORMAT_XBGR2101010,
465c120c
MR
75};
76
3d7d6510
MR
77/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
6b383a7f 82static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 83
f1f644dc 84static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 85 struct intel_crtc_state *pipe_config);
18442d08 86static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 87 struct intel_crtc_state *pipe_config);
f1f644dc 88
eb1bfe80
JB
89static int intel_framebuffer_init(struct drm_device *dev,
90 struct intel_framebuffer *ifb,
91 struct drm_mode_fb_cmd2 *mode_cmd,
92 struct drm_i915_gem_object *obj);
5b18e57c
DV
93static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
94static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 95static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
96 struct intel_link_m_n *m_n,
97 struct intel_link_m_n *m2_n2);
29407aab 98static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
99static void haswell_set_pipeconf(struct drm_crtc *crtc);
100static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 101static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 102 const struct intel_crtc_state *pipe_config);
d288f65f 103static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 104 const struct intel_crtc_state *pipe_config);
613d2b27
ML
105static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
106static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
107static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
108 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
109static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
110 int num_connectors);
043e9bda 111static void intel_modeset_setup_hw_state(struct drm_device *dev);
e7457a9a 112
79e53945 113typedef struct {
0206e353 114 int min, max;
79e53945
JB
115} intel_range_t;
116
117typedef struct {
0206e353
AJ
118 int dot_limit;
119 int p2_slow, p2_fast;
79e53945
JB
120} intel_p2_t;
121
d4906093
ML
122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
0206e353
AJ
124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
d4906093 126};
79e53945 127
d2acd215
DV
128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
021357ac
CW
138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
8b99e68c
CW
141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
021357ac
CW
146}
147
5d536e28 148static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 149 .dot = { .min = 25000, .max = 350000 },
9c333719 150 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 151 .n = { .min = 2, .max = 16 },
0206e353
AJ
152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
159};
160
5d536e28
DV
161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
9c333719 163 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 164 .n = { .min = 2, .max = 16 },
5d536e28
DV
165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
e4b36699 174static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 175 .dot = { .min = 25000, .max = 350000 },
9c333719 176 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 177 .n = { .min = 2, .max = 16 },
0206e353
AJ
178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
e4b36699 185};
273e27ca 186
e4b36699 187static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
211};
212
273e27ca 213
e4b36699 214static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
044c7c41 226 },
e4b36699
KP
227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
044c7c41 253 },
e4b36699
KP
254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
044c7c41 267 },
e4b36699
KP
268};
269
f2b115e6 270static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 273 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
273e27ca 276 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
283};
284
f2b115e6 285static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
296};
297
273e27ca
EA
298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
b91ad0ec 303static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
314};
315
b91ad0ec 316static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
340};
341
273e27ca 342/* LVDS 100mhz refclk limits. */
b91ad0ec 343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
0206e353 351 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
0206e353 364 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
367};
368
dc730512 369static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 377 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 378 .n = { .min = 1, .max = 7 },
a0c4da24
JB
379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
b99ab663 381 .p1 = { .min = 2, .max = 3 },
5fdc9c49 382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
383};
384
ef9348c8
CML
385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 393 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
5ab7b0b7
ID
401static const intel_limit_t intel_limits_bxt = {
402 /* FIXME: find real dot limits */
403 .dot = { .min = 0, .max = INT_MAX },
e6292556 404 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 /* FIXME: find real m2 limits */
408 .m2 = { .min = 2 << 22, .max = 255 << 22 },
409 .p1 = { .min = 2, .max = 4 },
410 .p2 = { .p2_slow = 1, .p2_fast = 20 },
411};
412
cdba954e
ACO
413static bool
414needs_modeset(struct drm_crtc_state *state)
415{
fc596660 416 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
417}
418
e0638cdf
PZ
419/**
420 * Returns whether any output on the specified pipe is of the specified type
421 */
4093561b 422bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 423{
409ee761 424 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
425 struct intel_encoder *encoder;
426
409ee761 427 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
428 if (encoder->type == type)
429 return true;
430
431 return false;
432}
433
d0737e1d
ACO
434/**
435 * Returns whether any output on the specified pipe will have the specified
436 * type after a staged modeset is complete, i.e., the same as
437 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
438 * encoder->crtc.
439 */
a93e255f
ACO
440static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
441 int type)
d0737e1d 442{
a93e255f 443 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 444 struct drm_connector *connector;
a93e255f 445 struct drm_connector_state *connector_state;
d0737e1d 446 struct intel_encoder *encoder;
a93e255f
ACO
447 int i, num_connectors = 0;
448
da3ced29 449 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
450 if (connector_state->crtc != crtc_state->base.crtc)
451 continue;
452
453 num_connectors++;
d0737e1d 454
a93e255f
ACO
455 encoder = to_intel_encoder(connector_state->best_encoder);
456 if (encoder->type == type)
d0737e1d 457 return true;
a93e255f
ACO
458 }
459
460 WARN_ON(num_connectors == 0);
d0737e1d
ACO
461
462 return false;
463}
464
a93e255f
ACO
465static const intel_limit_t *
466intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 467{
a93e255f 468 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 469 const intel_limit_t *limit;
b91ad0ec 470
a93e255f 471 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 472 if (intel_is_dual_link_lvds(dev)) {
1b894b59 473 if (refclk == 100000)
b91ad0ec
ZW
474 limit = &intel_limits_ironlake_dual_lvds_100m;
475 else
476 limit = &intel_limits_ironlake_dual_lvds;
477 } else {
1b894b59 478 if (refclk == 100000)
b91ad0ec
ZW
479 limit = &intel_limits_ironlake_single_lvds_100m;
480 else
481 limit = &intel_limits_ironlake_single_lvds;
482 }
c6bb3538 483 } else
b91ad0ec 484 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
485
486 return limit;
487}
488
a93e255f
ACO
489static const intel_limit_t *
490intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 491{
a93e255f 492 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
493 const intel_limit_t *limit;
494
a93e255f 495 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 496 if (intel_is_dual_link_lvds(dev))
e4b36699 497 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 498 else
e4b36699 499 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
500 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
501 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 502 limit = &intel_limits_g4x_hdmi;
a93e255f 503 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 504 limit = &intel_limits_g4x_sdvo;
044c7c41 505 } else /* The option is for other outputs */
e4b36699 506 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
507
508 return limit;
509}
510
a93e255f
ACO
511static const intel_limit_t *
512intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 513{
a93e255f 514 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
515 const intel_limit_t *limit;
516
5ab7b0b7
ID
517 if (IS_BROXTON(dev))
518 limit = &intel_limits_bxt;
519 else if (HAS_PCH_SPLIT(dev))
a93e255f 520 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 521 else if (IS_G4X(dev)) {
a93e255f 522 limit = intel_g4x_limit(crtc_state);
f2b115e6 523 } else if (IS_PINEVIEW(dev)) {
a93e255f 524 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 525 limit = &intel_limits_pineview_lvds;
2177832f 526 else
f2b115e6 527 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
528 } else if (IS_CHERRYVIEW(dev)) {
529 limit = &intel_limits_chv;
a0c4da24 530 } else if (IS_VALLEYVIEW(dev)) {
dc730512 531 limit = &intel_limits_vlv;
a6c45cf0 532 } else if (!IS_GEN2(dev)) {
a93e255f 533 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
534 limit = &intel_limits_i9xx_lvds;
535 else
536 limit = &intel_limits_i9xx_sdvo;
79e53945 537 } else {
a93e255f 538 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 539 limit = &intel_limits_i8xx_lvds;
a93e255f 540 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 541 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
542 else
543 limit = &intel_limits_i8xx_dac;
79e53945
JB
544 }
545 return limit;
546}
547
dccbea3b
ID
548/*
549 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
550 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
551 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
552 * The helpers' return value is the rate of the clock that is fed to the
553 * display engine's pipe which can be the above fast dot clock rate or a
554 * divided-down version of it.
555 */
f2b115e6 556/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 557static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 558{
2177832f
SL
559 clock->m = clock->m2 + 2;
560 clock->p = clock->p1 * clock->p2;
ed5ca77e 561 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 562 return 0;
fb03ac01
VS
563 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
564 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
565
566 return clock->dot;
2177832f
SL
567}
568
7429e9d4
DV
569static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
570{
571 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
572}
573
dccbea3b 574static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 575{
7429e9d4 576 clock->m = i9xx_dpll_compute_m(clock);
79e53945 577 clock->p = clock->p1 * clock->p2;
ed5ca77e 578 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 579 return 0;
fb03ac01
VS
580 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
581 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
582
583 return clock->dot;
79e53945
JB
584}
585
dccbea3b 586static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
587{
588 clock->m = clock->m1 * clock->m2;
589 clock->p = clock->p1 * clock->p2;
590 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 591 return 0;
589eca67
ID
592 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
593 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
594
595 return clock->dot / 5;
589eca67
ID
596}
597
dccbea3b 598int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
599{
600 clock->m = clock->m1 * clock->m2;
601 clock->p = clock->p1 * clock->p2;
602 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 603 return 0;
ef9348c8
CML
604 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
605 clock->n << 22);
606 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
607
608 return clock->dot / 5;
ef9348c8
CML
609}
610
7c04d1d9 611#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
612/**
613 * Returns whether the given set of divisors are valid for a given refclk with
614 * the given connectors.
615 */
616
1b894b59
CW
617static bool intel_PLL_is_valid(struct drm_device *dev,
618 const intel_limit_t *limit,
619 const intel_clock_t *clock)
79e53945 620{
f01b7962
VS
621 if (clock->n < limit->n.min || limit->n.max < clock->n)
622 INTELPllInvalid("n out of range\n");
79e53945 623 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 624 INTELPllInvalid("p1 out of range\n");
79e53945 625 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 626 INTELPllInvalid("m2 out of range\n");
79e53945 627 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 628 INTELPllInvalid("m1 out of range\n");
f01b7962 629
5ab7b0b7 630 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
631 if (clock->m1 <= clock->m2)
632 INTELPllInvalid("m1 <= m2\n");
633
5ab7b0b7 634 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
635 if (clock->p < limit->p.min || limit->p.max < clock->p)
636 INTELPllInvalid("p out of range\n");
637 if (clock->m < limit->m.min || limit->m.max < clock->m)
638 INTELPllInvalid("m out of range\n");
639 }
640
79e53945 641 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 642 INTELPllInvalid("vco out of range\n");
79e53945
JB
643 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
644 * connector, etc., rather than just a single range.
645 */
646 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 647 INTELPllInvalid("dot out of range\n");
79e53945
JB
648
649 return true;
650}
651
3b1429d9
VS
652static int
653i9xx_select_p2_div(const intel_limit_t *limit,
654 const struct intel_crtc_state *crtc_state,
655 int target)
79e53945 656{
3b1429d9 657 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 658
a93e255f 659 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 660 /*
a210b028
DV
661 * For LVDS just rely on its current settings for dual-channel.
662 * We haven't figured out how to reliably set up different
663 * single/dual channel state, if we even can.
79e53945 664 */
1974cad0 665 if (intel_is_dual_link_lvds(dev))
3b1429d9 666 return limit->p2.p2_fast;
79e53945 667 else
3b1429d9 668 return limit->p2.p2_slow;
79e53945
JB
669 } else {
670 if (target < limit->p2.dot_limit)
3b1429d9 671 return limit->p2.p2_slow;
79e53945 672 else
3b1429d9 673 return limit->p2.p2_fast;
79e53945 674 }
3b1429d9
VS
675}
676
677static bool
678i9xx_find_best_dpll(const intel_limit_t *limit,
679 struct intel_crtc_state *crtc_state,
680 int target, int refclk, intel_clock_t *match_clock,
681 intel_clock_t *best_clock)
682{
683 struct drm_device *dev = crtc_state->base.crtc->dev;
684 intel_clock_t clock;
685 int err = target;
79e53945 686
0206e353 687 memset(best_clock, 0, sizeof(*best_clock));
79e53945 688
3b1429d9
VS
689 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
690
42158660
ZY
691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 695 if (clock.m2 >= clock.m1)
42158660
ZY
696 break;
697 for (clock.n = limit->n.min;
698 clock.n <= limit->n.max; clock.n++) {
699 for (clock.p1 = limit->p1.min;
700 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
701 int this_err;
702
dccbea3b 703 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
704 if (!intel_PLL_is_valid(dev, limit,
705 &clock))
706 continue;
707 if (match_clock &&
708 clock.p != match_clock->p)
709 continue;
710
711 this_err = abs(clock.dot - target);
712 if (this_err < err) {
713 *best_clock = clock;
714 err = this_err;
715 }
716 }
717 }
718 }
719 }
720
721 return (err != target);
722}
723
724static bool
a93e255f
ACO
725pnv_find_best_dpll(const intel_limit_t *limit,
726 struct intel_crtc_state *crtc_state,
ee9300bb
DV
727 int target, int refclk, intel_clock_t *match_clock,
728 intel_clock_t *best_clock)
79e53945 729{
3b1429d9 730 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 731 intel_clock_t clock;
79e53945
JB
732 int err = target;
733
0206e353 734 memset(best_clock, 0, sizeof(*best_clock));
79e53945 735
3b1429d9
VS
736 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
737
42158660
ZY
738 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
739 clock.m1++) {
740 for (clock.m2 = limit->m2.min;
741 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
742 for (clock.n = limit->n.min;
743 clock.n <= limit->n.max; clock.n++) {
744 for (clock.p1 = limit->p1.min;
745 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
746 int this_err;
747
dccbea3b 748 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
749 if (!intel_PLL_is_valid(dev, limit,
750 &clock))
79e53945 751 continue;
cec2f356
SP
752 if (match_clock &&
753 clock.p != match_clock->p)
754 continue;
79e53945
JB
755
756 this_err = abs(clock.dot - target);
757 if (this_err < err) {
758 *best_clock = clock;
759 err = this_err;
760 }
761 }
762 }
763 }
764 }
765
766 return (err != target);
767}
768
d4906093 769static bool
a93e255f
ACO
770g4x_find_best_dpll(const intel_limit_t *limit,
771 struct intel_crtc_state *crtc_state,
ee9300bb
DV
772 int target, int refclk, intel_clock_t *match_clock,
773 intel_clock_t *best_clock)
d4906093 774{
3b1429d9 775 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
776 intel_clock_t clock;
777 int max_n;
3b1429d9 778 bool found = false;
6ba770dc
AJ
779 /* approximately equals target * 0.00585 */
780 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
781
782 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
783
784 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
785
d4906093 786 max_n = limit->n.max;
f77f13e2 787 /* based on hardware requirement, prefer smaller n to precision */
d4906093 788 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 789 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
790 for (clock.m1 = limit->m1.max;
791 clock.m1 >= limit->m1.min; clock.m1--) {
792 for (clock.m2 = limit->m2.max;
793 clock.m2 >= limit->m2.min; clock.m2--) {
794 for (clock.p1 = limit->p1.max;
795 clock.p1 >= limit->p1.min; clock.p1--) {
796 int this_err;
797
dccbea3b 798 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
799 if (!intel_PLL_is_valid(dev, limit,
800 &clock))
d4906093 801 continue;
1b894b59
CW
802
803 this_err = abs(clock.dot - target);
d4906093
ML
804 if (this_err < err_most) {
805 *best_clock = clock;
806 err_most = this_err;
807 max_n = clock.n;
808 found = true;
809 }
810 }
811 }
812 }
813 }
2c07245f
ZW
814 return found;
815}
816
d5dd62bd
ID
817/*
818 * Check if the calculated PLL configuration is more optimal compared to the
819 * best configuration and error found so far. Return the calculated error.
820 */
821static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
822 const intel_clock_t *calculated_clock,
823 const intel_clock_t *best_clock,
824 unsigned int best_error_ppm,
825 unsigned int *error_ppm)
826{
9ca3ba01
ID
827 /*
828 * For CHV ignore the error and consider only the P value.
829 * Prefer a bigger P value based on HW requirements.
830 */
831 if (IS_CHERRYVIEW(dev)) {
832 *error_ppm = 0;
833
834 return calculated_clock->p > best_clock->p;
835 }
836
24be4e46
ID
837 if (WARN_ON_ONCE(!target_freq))
838 return false;
839
d5dd62bd
ID
840 *error_ppm = div_u64(1000000ULL *
841 abs(target_freq - calculated_clock->dot),
842 target_freq);
843 /*
844 * Prefer a better P value over a better (smaller) error if the error
845 * is small. Ensure this preference for future configurations too by
846 * setting the error to 0.
847 */
848 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
849 *error_ppm = 0;
850
851 return true;
852 }
853
854 return *error_ppm + 10 < best_error_ppm;
855}
856
a0c4da24 857static bool
a93e255f
ACO
858vlv_find_best_dpll(const intel_limit_t *limit,
859 struct intel_crtc_state *crtc_state,
ee9300bb
DV
860 int target, int refclk, intel_clock_t *match_clock,
861 intel_clock_t *best_clock)
a0c4da24 862{
a93e255f 863 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 864 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 865 intel_clock_t clock;
69e4f900 866 unsigned int bestppm = 1000000;
27e639bf
VS
867 /* min update 19.2 MHz */
868 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 869 bool found = false;
a0c4da24 870
6b4bf1c4
VS
871 target *= 5; /* fast clock */
872
873 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
874
875 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 876 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 877 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 878 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 879 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 880 clock.p = clock.p1 * clock.p2;
a0c4da24 881 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 882 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 883 unsigned int ppm;
69e4f900 884
6b4bf1c4
VS
885 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
886 refclk * clock.m1);
887
dccbea3b 888 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 889
f01b7962
VS
890 if (!intel_PLL_is_valid(dev, limit,
891 &clock))
43b0ac53
VS
892 continue;
893
d5dd62bd
ID
894 if (!vlv_PLL_is_optimal(dev, target,
895 &clock,
896 best_clock,
897 bestppm, &ppm))
898 continue;
6b4bf1c4 899
d5dd62bd
ID
900 *best_clock = clock;
901 bestppm = ppm;
902 found = true;
a0c4da24
JB
903 }
904 }
905 }
906 }
a0c4da24 907
49e497ef 908 return found;
a0c4da24 909}
a4fc5ed6 910
ef9348c8 911static bool
a93e255f
ACO
912chv_find_best_dpll(const intel_limit_t *limit,
913 struct intel_crtc_state *crtc_state,
ef9348c8
CML
914 int target, int refclk, intel_clock_t *match_clock,
915 intel_clock_t *best_clock)
916{
a93e255f 917 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 918 struct drm_device *dev = crtc->base.dev;
9ca3ba01 919 unsigned int best_error_ppm;
ef9348c8
CML
920 intel_clock_t clock;
921 uint64_t m2;
922 int found = false;
923
924 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 925 best_error_ppm = 1000000;
ef9348c8
CML
926
927 /*
928 * Based on hardware doc, the n always set to 1, and m1 always
929 * set to 2. If requires to support 200Mhz refclk, we need to
930 * revisit this because n may not 1 anymore.
931 */
932 clock.n = 1, clock.m1 = 2;
933 target *= 5; /* fast clock */
934
935 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
936 for (clock.p2 = limit->p2.p2_fast;
937 clock.p2 >= limit->p2.p2_slow;
938 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 939 unsigned int error_ppm;
ef9348c8
CML
940
941 clock.p = clock.p1 * clock.p2;
942
943 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
944 clock.n) << 22, refclk * clock.m1);
945
946 if (m2 > INT_MAX/clock.m1)
947 continue;
948
949 clock.m2 = m2;
950
dccbea3b 951 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
952
953 if (!intel_PLL_is_valid(dev, limit, &clock))
954 continue;
955
9ca3ba01
ID
956 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
957 best_error_ppm, &error_ppm))
958 continue;
959
960 *best_clock = clock;
961 best_error_ppm = error_ppm;
962 found = true;
ef9348c8
CML
963 }
964 }
965
966 return found;
967}
968
5ab7b0b7
ID
969bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
970 intel_clock_t *best_clock)
971{
972 int refclk = i9xx_get_refclk(crtc_state, 0);
973
974 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
975 target_clock, refclk, NULL, best_clock);
976}
977
20ddf665
VS
978bool intel_crtc_active(struct drm_crtc *crtc)
979{
980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
981
982 /* Be paranoid as we can arrive here with only partial
983 * state retrieved from the hardware during setup.
984 *
241bfc38 985 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
986 * as Haswell has gained clock readout/fastboot support.
987 *
66e514c1 988 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 989 * properly reconstruct framebuffers.
c3d1f436
MR
990 *
991 * FIXME: The intel_crtc->active here should be switched to
992 * crtc->state->active once we have proper CRTC states wired up
993 * for atomic.
20ddf665 994 */
c3d1f436 995 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 996 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
997}
998
a5c961d1
PZ
999enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1000 enum pipe pipe)
1001{
1002 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1004
6e3c9717 1005 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1006}
1007
fbf49ea2
VS
1008static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1009{
1010 struct drm_i915_private *dev_priv = dev->dev_private;
1011 u32 reg = PIPEDSL(pipe);
1012 u32 line1, line2;
1013 u32 line_mask;
1014
1015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
1020 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1021 msleep(5);
fbf49ea2
VS
1022 line2 = I915_READ(reg) & line_mask;
1023
1024 return line1 == line2;
1025}
1026
ab7ad7f6
KP
1027/*
1028 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1029 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1030 *
1031 * After disabling a pipe, we can't wait for vblank in the usual way,
1032 * spinning on the vblank interrupt status bit, since we won't actually
1033 * see an interrupt when the pipe is disabled.
1034 *
ab7ad7f6
KP
1035 * On Gen4 and above:
1036 * wait for the pipe register state bit to turn off
1037 *
1038 * Otherwise:
1039 * wait for the display line value to settle (it usually
1040 * ends up stopping at the start of the next frame).
58e10eb9 1041 *
9d0498a2 1042 */
575f7ab7 1043static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1044{
575f7ab7 1045 struct drm_device *dev = crtc->base.dev;
9d0498a2 1046 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1047 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1048 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1049
1050 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1051 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1052
1053 /* Wait for the Pipe State to go off */
58e10eb9
CW
1054 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1055 100))
284637d9 1056 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1057 } else {
ab7ad7f6 1058 /* Wait for the display line to settle */
fbf49ea2 1059 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1060 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1061 }
79e53945
JB
1062}
1063
b0ea7d37
DL
1064/*
1065 * ibx_digital_port_connected - is the specified port connected?
1066 * @dev_priv: i915 private structure
1067 * @port: the port to test
1068 *
1069 * Returns true if @port is connected, false otherwise.
1070 */
1071bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1072 struct intel_digital_port *port)
1073{
1074 u32 bit;
1075
c36346e3 1076 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 1077 switch (port->port) {
c36346e3
DL
1078 case PORT_B:
1079 bit = SDE_PORTB_HOTPLUG;
1080 break;
1081 case PORT_C:
1082 bit = SDE_PORTC_HOTPLUG;
1083 break;
1084 case PORT_D:
1085 bit = SDE_PORTD_HOTPLUG;
1086 break;
1087 default:
1088 return true;
1089 }
1090 } else {
eba905b2 1091 switch (port->port) {
c36346e3
DL
1092 case PORT_B:
1093 bit = SDE_PORTB_HOTPLUG_CPT;
1094 break;
1095 case PORT_C:
1096 bit = SDE_PORTC_HOTPLUG_CPT;
1097 break;
1098 case PORT_D:
1099 bit = SDE_PORTD_HOTPLUG_CPT;
1100 break;
26951caf
XZ
1101 case PORT_E:
1102 bit = SDE_PORTE_HOTPLUG_SPT;
1103 break;
c36346e3
DL
1104 default:
1105 return true;
1106 }
b0ea7d37
DL
1107 }
1108
1109 return I915_READ(SDEISR) & bit;
1110}
1111
b24e7179
JB
1112static const char *state_string(bool enabled)
1113{
1114 return enabled ? "on" : "off";
1115}
1116
1117/* Only for pre-ILK configs */
55607e8a
DV
1118void assert_pll(struct drm_i915_private *dev_priv,
1119 enum pipe pipe, bool state)
b24e7179
JB
1120{
1121 int reg;
1122 u32 val;
1123 bool cur_state;
1124
1125 reg = DPLL(pipe);
1126 val = I915_READ(reg);
1127 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1128 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1129 "PLL state assertion failure (expected %s, current %s)\n",
1130 state_string(state), state_string(cur_state));
1131}
b24e7179 1132
23538ef1
JN
1133/* XXX: the dsi pll is shared between MIPI DSI ports */
1134static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1135{
1136 u32 val;
1137 bool cur_state;
1138
a580516d 1139 mutex_lock(&dev_priv->sb_lock);
23538ef1 1140 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1141 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1142
1143 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1144 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1145 "DSI PLL state assertion failure (expected %s, current %s)\n",
1146 state_string(state), state_string(cur_state));
1147}
1148#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1149#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1150
55607e8a 1151struct intel_shared_dpll *
e2b78267
DV
1152intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1153{
1154 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1155
6e3c9717 1156 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1157 return NULL;
1158
6e3c9717 1159 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1160}
1161
040484af 1162/* For ILK+ */
55607e8a
DV
1163void assert_shared_dpll(struct drm_i915_private *dev_priv,
1164 struct intel_shared_dpll *pll,
1165 bool state)
040484af 1166{
040484af 1167 bool cur_state;
5358901f 1168 struct intel_dpll_hw_state hw_state;
040484af 1169
92b27b08 1170 if (WARN (!pll,
46edb027 1171 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1172 return;
ee7b9f93 1173
5358901f 1174 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1175 I915_STATE_WARN(cur_state != state,
5358901f
DV
1176 "%s assertion failure (expected %s, current %s)\n",
1177 pll->name, state_string(state), state_string(cur_state));
040484af 1178}
040484af
JB
1179
1180static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1181 enum pipe pipe, bool state)
1182{
1183 int reg;
1184 u32 val;
1185 bool cur_state;
ad80a810
PZ
1186 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1187 pipe);
040484af 1188
affa9354
PZ
1189 if (HAS_DDI(dev_priv->dev)) {
1190 /* DDI does not have a specific FDI_TX register */
ad80a810 1191 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1192 val = I915_READ(reg);
ad80a810 1193 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1194 } else {
1195 reg = FDI_TX_CTL(pipe);
1196 val = I915_READ(reg);
1197 cur_state = !!(val & FDI_TX_ENABLE);
1198 }
e2c719b7 1199 I915_STATE_WARN(cur_state != state,
040484af
JB
1200 "FDI TX state assertion failure (expected %s, current %s)\n",
1201 state_string(state), state_string(cur_state));
1202}
1203#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1204#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1205
1206static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1207 enum pipe pipe, bool state)
1208{
1209 int reg;
1210 u32 val;
1211 bool cur_state;
1212
d63fa0dc
PZ
1213 reg = FDI_RX_CTL(pipe);
1214 val = I915_READ(reg);
1215 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1216 I915_STATE_WARN(cur_state != state,
040484af
JB
1217 "FDI RX state assertion failure (expected %s, current %s)\n",
1218 state_string(state), state_string(cur_state));
1219}
1220#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1221#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1222
1223static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1224 enum pipe pipe)
1225{
1226 int reg;
1227 u32 val;
1228
1229 /* ILK FDI PLL is always enabled */
3d13ef2e 1230 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1231 return;
1232
bf507ef7 1233 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1234 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1235 return;
1236
040484af
JB
1237 reg = FDI_TX_CTL(pipe);
1238 val = I915_READ(reg);
e2c719b7 1239 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1240}
1241
55607e8a
DV
1242void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, bool state)
040484af
JB
1244{
1245 int reg;
1246 u32 val;
55607e8a 1247 bool cur_state;
040484af
JB
1248
1249 reg = FDI_RX_CTL(pipe);
1250 val = I915_READ(reg);
55607e8a 1251 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1252 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1253 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1254 state_string(state), state_string(cur_state));
040484af
JB
1255}
1256
b680c37a
DV
1257void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1258 enum pipe pipe)
ea0760cf 1259{
bedd4dba
JN
1260 struct drm_device *dev = dev_priv->dev;
1261 int pp_reg;
ea0760cf
JB
1262 u32 val;
1263 enum pipe panel_pipe = PIPE_A;
0de3b485 1264 bool locked = true;
ea0760cf 1265
bedd4dba
JN
1266 if (WARN_ON(HAS_DDI(dev)))
1267 return;
1268
1269 if (HAS_PCH_SPLIT(dev)) {
1270 u32 port_sel;
1271
ea0760cf 1272 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1273 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1274
1275 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1276 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1277 panel_pipe = PIPE_B;
1278 /* XXX: else fix for eDP */
1279 } else if (IS_VALLEYVIEW(dev)) {
1280 /* presumably write lock depends on pipe, not port select */
1281 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1282 panel_pipe = pipe;
ea0760cf
JB
1283 } else {
1284 pp_reg = PP_CONTROL;
bedd4dba
JN
1285 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1286 panel_pipe = PIPE_B;
ea0760cf
JB
1287 }
1288
1289 val = I915_READ(pp_reg);
1290 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1291 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1292 locked = false;
1293
e2c719b7 1294 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1295 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1296 pipe_name(pipe));
ea0760cf
JB
1297}
1298
93ce0ba6
JN
1299static void assert_cursor(struct drm_i915_private *dev_priv,
1300 enum pipe pipe, bool state)
1301{
1302 struct drm_device *dev = dev_priv->dev;
1303 bool cur_state;
1304
d9d82081 1305 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1306 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1307 else
5efb3e28 1308 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1309
e2c719b7 1310 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1311 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1312 pipe_name(pipe), state_string(state), state_string(cur_state));
1313}
1314#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1315#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1316
b840d907
JB
1317void assert_pipe(struct drm_i915_private *dev_priv,
1318 enum pipe pipe, bool state)
b24e7179
JB
1319{
1320 int reg;
1321 u32 val;
63d7bbe9 1322 bool cur_state;
702e7a56
PZ
1323 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1324 pipe);
b24e7179 1325
b6b5d049
VS
1326 /* if we need the pipe quirk it must be always on */
1327 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1328 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1329 state = true;
1330
f458ebbc 1331 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1332 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1333 cur_state = false;
1334 } else {
1335 reg = PIPECONF(cpu_transcoder);
1336 val = I915_READ(reg);
1337 cur_state = !!(val & PIPECONF_ENABLE);
1338 }
1339
e2c719b7 1340 I915_STATE_WARN(cur_state != state,
63d7bbe9 1341 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1342 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1343}
1344
931872fc
CW
1345static void assert_plane(struct drm_i915_private *dev_priv,
1346 enum plane plane, bool state)
b24e7179
JB
1347{
1348 int reg;
1349 u32 val;
931872fc 1350 bool cur_state;
b24e7179
JB
1351
1352 reg = DSPCNTR(plane);
1353 val = I915_READ(reg);
931872fc 1354 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1355 I915_STATE_WARN(cur_state != state,
931872fc
CW
1356 "plane %c assertion failure (expected %s, current %s)\n",
1357 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1358}
1359
931872fc
CW
1360#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1361#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1362
b24e7179
JB
1363static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe)
1365{
653e1026 1366 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1367 int reg, i;
1368 u32 val;
1369 int cur_pipe;
1370
653e1026
VS
1371 /* Primary planes are fixed to pipes on gen4+ */
1372 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1373 reg = DSPCNTR(pipe);
1374 val = I915_READ(reg);
e2c719b7 1375 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1376 "plane %c assertion failure, should be disabled but not\n",
1377 plane_name(pipe));
19ec1358 1378 return;
28c05794 1379 }
19ec1358 1380
b24e7179 1381 /* Need to check both planes against the pipe */
055e393f 1382 for_each_pipe(dev_priv, i) {
b24e7179
JB
1383 reg = DSPCNTR(i);
1384 val = I915_READ(reg);
1385 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1386 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1387 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1388 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1389 plane_name(i), pipe_name(pipe));
b24e7179
JB
1390 }
1391}
1392
19332d7a
JB
1393static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1394 enum pipe pipe)
1395{
20674eef 1396 struct drm_device *dev = dev_priv->dev;
1fe47785 1397 int reg, sprite;
19332d7a
JB
1398 u32 val;
1399
7feb8b88 1400 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1401 for_each_sprite(dev_priv, pipe, sprite) {
7feb8b88 1402 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1403 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1404 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1405 sprite, pipe_name(pipe));
1406 }
1407 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1408 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 1409 reg = SPCNTR(pipe, sprite);
20674eef 1410 val = I915_READ(reg);
e2c719b7 1411 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1412 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1413 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1414 }
1415 } else if (INTEL_INFO(dev)->gen >= 7) {
1416 reg = SPRCTL(pipe);
19332d7a 1417 val = I915_READ(reg);
e2c719b7 1418 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1419 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1420 plane_name(pipe), pipe_name(pipe));
1421 } else if (INTEL_INFO(dev)->gen >= 5) {
1422 reg = DVSCNTR(pipe);
19332d7a 1423 val = I915_READ(reg);
e2c719b7 1424 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1425 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1426 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1427 }
1428}
1429
08c71e5e
VS
1430static void assert_vblank_disabled(struct drm_crtc *crtc)
1431{
e2c719b7 1432 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1433 drm_crtc_vblank_put(crtc);
1434}
1435
89eff4be 1436static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1437{
1438 u32 val;
1439 bool enabled;
1440
e2c719b7 1441 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1442
92f2584a
JB
1443 val = I915_READ(PCH_DREF_CONTROL);
1444 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1445 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1446 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1447}
1448
ab9412ba
DV
1449static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe)
92f2584a
JB
1451{
1452 int reg;
1453 u32 val;
1454 bool enabled;
1455
ab9412ba 1456 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1457 val = I915_READ(reg);
1458 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1459 I915_STATE_WARN(enabled,
9db4a9c7
JB
1460 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1461 pipe_name(pipe));
92f2584a
JB
1462}
1463
4e634389
KP
1464static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1466{
1467 if ((val & DP_PORT_EN) == 0)
1468 return false;
1469
1470 if (HAS_PCH_CPT(dev_priv->dev)) {
1471 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1472 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1473 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1474 return false;
44f37d1f
CML
1475 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1476 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1477 return false;
f0575e92
KP
1478 } else {
1479 if ((val & DP_PIPE_MASK) != (pipe << 30))
1480 return false;
1481 }
1482 return true;
1483}
1484
1519b995
KP
1485static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1486 enum pipe pipe, u32 val)
1487{
dc0fa718 1488 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1489 return false;
1490
1491 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1492 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1493 return false;
44f37d1f
CML
1494 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1495 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1496 return false;
1519b995 1497 } else {
dc0fa718 1498 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1499 return false;
1500 }
1501 return true;
1502}
1503
1504static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1505 enum pipe pipe, u32 val)
1506{
1507 if ((val & LVDS_PORT_EN) == 0)
1508 return false;
1509
1510 if (HAS_PCH_CPT(dev_priv->dev)) {
1511 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1512 return false;
1513 } else {
1514 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1515 return false;
1516 }
1517 return true;
1518}
1519
1520static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1521 enum pipe pipe, u32 val)
1522{
1523 if ((val & ADPA_DAC_ENABLE) == 0)
1524 return false;
1525 if (HAS_PCH_CPT(dev_priv->dev)) {
1526 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1527 return false;
1528 } else {
1529 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1530 return false;
1531 }
1532 return true;
1533}
1534
291906f1 1535static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1536 enum pipe pipe, int reg, u32 port_sel)
291906f1 1537{
47a05eca 1538 u32 val = I915_READ(reg);
e2c719b7 1539 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1540 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1541 reg, pipe_name(pipe));
de9a35ab 1542
e2c719b7 1543 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1544 && (val & DP_PIPEB_SELECT),
de9a35ab 1545 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1546}
1547
1548static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1549 enum pipe pipe, int reg)
1550{
47a05eca 1551 u32 val = I915_READ(reg);
e2c719b7 1552 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1553 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1554 reg, pipe_name(pipe));
de9a35ab 1555
e2c719b7 1556 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1557 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1558 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1559}
1560
1561static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1562 enum pipe pipe)
1563{
1564 int reg;
1565 u32 val;
291906f1 1566
f0575e92
KP
1567 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1568 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1569 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1570
1571 reg = PCH_ADPA;
1572 val = I915_READ(reg);
e2c719b7 1573 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1574 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1575 pipe_name(pipe));
291906f1
JB
1576
1577 reg = PCH_LVDS;
1578 val = I915_READ(reg);
e2c719b7 1579 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1580 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1581 pipe_name(pipe));
291906f1 1582
e2debe91
PZ
1583 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1584 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1585 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1586}
1587
40e9cf64
JB
1588static void intel_init_dpio(struct drm_device *dev)
1589{
1590 struct drm_i915_private *dev_priv = dev->dev_private;
1591
1592 if (!IS_VALLEYVIEW(dev))
1593 return;
1594
a09caddd
CML
1595 /*
1596 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1597 * CHV x1 PHY (DP/HDMI D)
1598 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1599 */
1600 if (IS_CHERRYVIEW(dev)) {
1601 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1602 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1603 } else {
1604 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1605 }
5382f5f3
JB
1606}
1607
d288f65f 1608static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1609 const struct intel_crtc_state *pipe_config)
87442f73 1610{
426115cf
DV
1611 struct drm_device *dev = crtc->base.dev;
1612 struct drm_i915_private *dev_priv = dev->dev_private;
1613 int reg = DPLL(crtc->pipe);
d288f65f 1614 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1615
426115cf 1616 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1617
1618 /* No really, not for ILK+ */
1619 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1620
1621 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1622 if (IS_MOBILE(dev_priv->dev))
426115cf 1623 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1624
426115cf
DV
1625 I915_WRITE(reg, dpll);
1626 POSTING_READ(reg);
1627 udelay(150);
1628
1629 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1630 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1631
d288f65f 1632 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1633 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1634
1635 /* We do this three times for luck */
426115cf 1636 I915_WRITE(reg, dpll);
87442f73
DV
1637 POSTING_READ(reg);
1638 udelay(150); /* wait for warmup */
426115cf 1639 I915_WRITE(reg, dpll);
87442f73
DV
1640 POSTING_READ(reg);
1641 udelay(150); /* wait for warmup */
426115cf 1642 I915_WRITE(reg, dpll);
87442f73
DV
1643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
1645}
1646
d288f65f 1647static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1648 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1649{
1650 struct drm_device *dev = crtc->base.dev;
1651 struct drm_i915_private *dev_priv = dev->dev_private;
1652 int pipe = crtc->pipe;
1653 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1654 u32 tmp;
1655
1656 assert_pipe_disabled(dev_priv, crtc->pipe);
1657
1658 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1659
a580516d 1660 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1661
1662 /* Enable back the 10bit clock to display controller */
1663 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1664 tmp |= DPIO_DCLKP_EN;
1665 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1666
54433e91
VS
1667 mutex_unlock(&dev_priv->sb_lock);
1668
9d556c99
CML
1669 /*
1670 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1671 */
1672 udelay(1);
1673
1674 /* Enable PLL */
d288f65f 1675 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1676
1677 /* Check PLL is locked */
a11b0703 1678 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1679 DRM_ERROR("PLL %d failed to lock\n", pipe);
1680
a11b0703 1681 /* not sure when this should be written */
d288f65f 1682 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1683 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1684}
1685
1c4e0274
VS
1686static int intel_num_dvo_pipes(struct drm_device *dev)
1687{
1688 struct intel_crtc *crtc;
1689 int count = 0;
1690
1691 for_each_intel_crtc(dev, crtc)
3538b9df 1692 count += crtc->base.state->active &&
409ee761 1693 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1694
1695 return count;
1696}
1697
66e3d5c0 1698static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1699{
66e3d5c0
DV
1700 struct drm_device *dev = crtc->base.dev;
1701 struct drm_i915_private *dev_priv = dev->dev_private;
1702 int reg = DPLL(crtc->pipe);
6e3c9717 1703 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1704
66e3d5c0 1705 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1706
63d7bbe9 1707 /* No really, not for ILK+ */
3d13ef2e 1708 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1709
1710 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1711 if (IS_MOBILE(dev) && !IS_I830(dev))
1712 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1713
1c4e0274
VS
1714 /* Enable DVO 2x clock on both PLLs if necessary */
1715 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1716 /*
1717 * It appears to be important that we don't enable this
1718 * for the current pipe before otherwise configuring the
1719 * PLL. No idea how this should be handled if multiple
1720 * DVO outputs are enabled simultaneosly.
1721 */
1722 dpll |= DPLL_DVO_2X_MODE;
1723 I915_WRITE(DPLL(!crtc->pipe),
1724 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1725 }
66e3d5c0 1726
8e7a65aa
VS
1727 I915_WRITE(reg, dpll);
1728
66e3d5c0
DV
1729 /* Wait for the clocks to stabilize. */
1730 POSTING_READ(reg);
1731 udelay(150);
1732
1733 if (INTEL_INFO(dev)->gen >= 4) {
1734 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1735 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1736 } else {
1737 /* The pixel multiplier can only be updated once the
1738 * DPLL is enabled and the clocks are stable.
1739 *
1740 * So write it again.
1741 */
1742 I915_WRITE(reg, dpll);
1743 }
63d7bbe9
JB
1744
1745 /* We do this three times for luck */
66e3d5c0 1746 I915_WRITE(reg, dpll);
63d7bbe9
JB
1747 POSTING_READ(reg);
1748 udelay(150); /* wait for warmup */
66e3d5c0 1749 I915_WRITE(reg, dpll);
63d7bbe9
JB
1750 POSTING_READ(reg);
1751 udelay(150); /* wait for warmup */
66e3d5c0 1752 I915_WRITE(reg, dpll);
63d7bbe9
JB
1753 POSTING_READ(reg);
1754 udelay(150); /* wait for warmup */
1755}
1756
1757/**
50b44a44 1758 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1759 * @dev_priv: i915 private structure
1760 * @pipe: pipe PLL to disable
1761 *
1762 * Disable the PLL for @pipe, making sure the pipe is off first.
1763 *
1764 * Note! This is for pre-ILK only.
1765 */
1c4e0274 1766static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1767{
1c4e0274
VS
1768 struct drm_device *dev = crtc->base.dev;
1769 struct drm_i915_private *dev_priv = dev->dev_private;
1770 enum pipe pipe = crtc->pipe;
1771
1772 /* Disable DVO 2x clock on both PLLs if necessary */
1773 if (IS_I830(dev) &&
409ee761 1774 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1775 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1776 I915_WRITE(DPLL(PIPE_B),
1777 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1778 I915_WRITE(DPLL(PIPE_A),
1779 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1780 }
1781
b6b5d049
VS
1782 /* Don't disable pipe or pipe PLLs if needed */
1783 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1784 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1785 return;
1786
1787 /* Make sure the pipe isn't still relying on us */
1788 assert_pipe_disabled(dev_priv, pipe);
1789
b8afb911 1790 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1791 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1792}
1793
f6071166
JB
1794static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1795{
b8afb911 1796 u32 val;
f6071166
JB
1797
1798 /* Make sure the pipe isn't still relying on us */
1799 assert_pipe_disabled(dev_priv, pipe);
1800
e5cbfbfb
ID
1801 /*
1802 * Leave integrated clock source and reference clock enabled for pipe B.
1803 * The latter is needed for VGA hotplug / manual detection.
1804 */
b8afb911 1805 val = DPLL_VGA_MODE_DIS;
f6071166 1806 if (pipe == PIPE_B)
60bfe44f 1807 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1808 I915_WRITE(DPLL(pipe), val);
1809 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1810
1811}
1812
1813static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1814{
d752048d 1815 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1816 u32 val;
1817
a11b0703
VS
1818 /* Make sure the pipe isn't still relying on us */
1819 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1820
a11b0703 1821 /* Set PLL en = 0 */
60bfe44f
VS
1822 val = DPLL_SSC_REF_CLK_CHV |
1823 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1824 if (pipe != PIPE_A)
1825 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1826 I915_WRITE(DPLL(pipe), val);
1827 POSTING_READ(DPLL(pipe));
d752048d 1828
a580516d 1829 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1830
1831 /* Disable 10bit clock to display controller */
1832 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1833 val &= ~DPIO_DCLKP_EN;
1834 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1835
61407f6d
VS
1836 /* disable left/right clock distribution */
1837 if (pipe != PIPE_B) {
1838 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1839 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1840 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1841 } else {
1842 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1843 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1844 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1845 }
1846
a580516d 1847 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1848}
1849
e4607fcf 1850void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1851 struct intel_digital_port *dport,
1852 unsigned int expected_mask)
89b667f8
JB
1853{
1854 u32 port_mask;
00fc31b7 1855 int dpll_reg;
89b667f8 1856
e4607fcf
CML
1857 switch (dport->port) {
1858 case PORT_B:
89b667f8 1859 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1860 dpll_reg = DPLL(0);
e4607fcf
CML
1861 break;
1862 case PORT_C:
89b667f8 1863 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1864 dpll_reg = DPLL(0);
9b6de0a1 1865 expected_mask <<= 4;
00fc31b7
CML
1866 break;
1867 case PORT_D:
1868 port_mask = DPLL_PORTD_READY_MASK;
1869 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1870 break;
1871 default:
1872 BUG();
1873 }
89b667f8 1874
9b6de0a1
VS
1875 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1876 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1877 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1878}
1879
b14b1055
DV
1880static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1881{
1882 struct drm_device *dev = crtc->base.dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
1884 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1885
be19f0ff
CW
1886 if (WARN_ON(pll == NULL))
1887 return;
1888
3e369b76 1889 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1890 if (pll->active == 0) {
1891 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1892 WARN_ON(pll->on);
1893 assert_shared_dpll_disabled(dev_priv, pll);
1894
1895 pll->mode_set(dev_priv, pll);
1896 }
1897}
1898
92f2584a 1899/**
85b3894f 1900 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1901 * @dev_priv: i915 private structure
1902 * @pipe: pipe PLL to enable
1903 *
1904 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1905 * drives the transcoder clock.
1906 */
85b3894f 1907static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1908{
3d13ef2e
DL
1909 struct drm_device *dev = crtc->base.dev;
1910 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1911 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1912
87a875bb 1913 if (WARN_ON(pll == NULL))
48da64a8
CW
1914 return;
1915
3e369b76 1916 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1917 return;
ee7b9f93 1918
74dd6928 1919 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1920 pll->name, pll->active, pll->on,
e2b78267 1921 crtc->base.base.id);
92f2584a 1922
cdbd2316
DV
1923 if (pll->active++) {
1924 WARN_ON(!pll->on);
e9d6944e 1925 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1926 return;
1927 }
f4a091c7 1928 WARN_ON(pll->on);
ee7b9f93 1929
bd2bb1b9
PZ
1930 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1931
46edb027 1932 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1933 pll->enable(dev_priv, pll);
ee7b9f93 1934 pll->on = true;
92f2584a
JB
1935}
1936
f6daaec2 1937static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1938{
3d13ef2e
DL
1939 struct drm_device *dev = crtc->base.dev;
1940 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1941 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1942
92f2584a 1943 /* PCH only available on ILK+ */
80aa9312
JB
1944 if (INTEL_INFO(dev)->gen < 5)
1945 return;
1946
eddfcbcd
ML
1947 if (pll == NULL)
1948 return;
92f2584a 1949
eddfcbcd 1950 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1951 return;
7a419866 1952
46edb027
DV
1953 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1954 pll->name, pll->active, pll->on,
e2b78267 1955 crtc->base.base.id);
7a419866 1956
48da64a8 1957 if (WARN_ON(pll->active == 0)) {
e9d6944e 1958 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1959 return;
1960 }
1961
e9d6944e 1962 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1963 WARN_ON(!pll->on);
cdbd2316 1964 if (--pll->active)
7a419866 1965 return;
ee7b9f93 1966
46edb027 1967 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1968 pll->disable(dev_priv, pll);
ee7b9f93 1969 pll->on = false;
bd2bb1b9
PZ
1970
1971 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1972}
1973
b8a4f404
PZ
1974static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1975 enum pipe pipe)
040484af 1976{
23670b32 1977 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1978 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1980 uint32_t reg, val, pipeconf_val;
040484af
JB
1981
1982 /* PCH only available on ILK+ */
55522f37 1983 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1984
1985 /* Make sure PCH DPLL is enabled */
e72f9fbf 1986 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1987 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1988
1989 /* FDI must be feeding us bits for PCH ports */
1990 assert_fdi_tx_enabled(dev_priv, pipe);
1991 assert_fdi_rx_enabled(dev_priv, pipe);
1992
23670b32
DV
1993 if (HAS_PCH_CPT(dev)) {
1994 /* Workaround: Set the timing override bit before enabling the
1995 * pch transcoder. */
1996 reg = TRANS_CHICKEN2(pipe);
1997 val = I915_READ(reg);
1998 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1999 I915_WRITE(reg, val);
59c859d6 2000 }
23670b32 2001
ab9412ba 2002 reg = PCH_TRANSCONF(pipe);
040484af 2003 val = I915_READ(reg);
5f7f726d 2004 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
2005
2006 if (HAS_PCH_IBX(dev_priv->dev)) {
2007 /*
c5de7c6f
VS
2008 * Make the BPC in transcoder be consistent with
2009 * that in pipeconf reg. For HDMI we must use 8bpc
2010 * here for both 8bpc and 12bpc.
e9bcff5c 2011 */
dfd07d72 2012 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
2013 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2014 val |= PIPECONF_8BPC;
2015 else
2016 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 2017 }
5f7f726d
PZ
2018
2019 val &= ~TRANS_INTERLACE_MASK;
2020 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2021 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2022 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2023 val |= TRANS_LEGACY_INTERLACED_ILK;
2024 else
2025 val |= TRANS_INTERLACED;
5f7f726d
PZ
2026 else
2027 val |= TRANS_PROGRESSIVE;
2028
040484af
JB
2029 I915_WRITE(reg, val | TRANS_ENABLE);
2030 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2031 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2032}
2033
8fb033d7 2034static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2035 enum transcoder cpu_transcoder)
040484af 2036{
8fb033d7 2037 u32 val, pipeconf_val;
8fb033d7
PZ
2038
2039 /* PCH only available on ILK+ */
55522f37 2040 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2041
8fb033d7 2042 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2043 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2044 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2045
223a6fdf
PZ
2046 /* Workaround: set timing override bit. */
2047 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2048 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
2049 I915_WRITE(_TRANSA_CHICKEN2, val);
2050
25f3ef11 2051 val = TRANS_ENABLE;
937bb610 2052 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2053
9a76b1c6
PZ
2054 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2055 PIPECONF_INTERLACED_ILK)
a35f2679 2056 val |= TRANS_INTERLACED;
8fb033d7
PZ
2057 else
2058 val |= TRANS_PROGRESSIVE;
2059
ab9412ba
DV
2060 I915_WRITE(LPT_TRANSCONF, val);
2061 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2062 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2063}
2064
b8a4f404
PZ
2065static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2066 enum pipe pipe)
040484af 2067{
23670b32
DV
2068 struct drm_device *dev = dev_priv->dev;
2069 uint32_t reg, val;
040484af
JB
2070
2071 /* FDI relies on the transcoder */
2072 assert_fdi_tx_disabled(dev_priv, pipe);
2073 assert_fdi_rx_disabled(dev_priv, pipe);
2074
291906f1
JB
2075 /* Ports must be off as well */
2076 assert_pch_ports_disabled(dev_priv, pipe);
2077
ab9412ba 2078 reg = PCH_TRANSCONF(pipe);
040484af
JB
2079 val = I915_READ(reg);
2080 val &= ~TRANS_ENABLE;
2081 I915_WRITE(reg, val);
2082 /* wait for PCH transcoder off, transcoder state */
2083 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2084 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2085
2086 if (!HAS_PCH_IBX(dev)) {
2087 /* Workaround: Clear the timing override chicken bit again. */
2088 reg = TRANS_CHICKEN2(pipe);
2089 val = I915_READ(reg);
2090 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2091 I915_WRITE(reg, val);
2092 }
040484af
JB
2093}
2094
ab4d966c 2095static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2096{
8fb033d7
PZ
2097 u32 val;
2098
ab9412ba 2099 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2100 val &= ~TRANS_ENABLE;
ab9412ba 2101 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2102 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2103 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2104 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2105
2106 /* Workaround: clear timing override bit. */
2107 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2108 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 2109 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
2110}
2111
b24e7179 2112/**
309cfea8 2113 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2114 * @crtc: crtc responsible for the pipe
b24e7179 2115 *
0372264a 2116 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2117 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2118 */
e1fdc473 2119static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2120{
0372264a
PZ
2121 struct drm_device *dev = crtc->base.dev;
2122 struct drm_i915_private *dev_priv = dev->dev_private;
2123 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2124 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2125 pipe);
1a240d4d 2126 enum pipe pch_transcoder;
b24e7179
JB
2127 int reg;
2128 u32 val;
2129
9e2ee2dd
VS
2130 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2131
58c6eaa2 2132 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2133 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2134 assert_sprites_disabled(dev_priv, pipe);
2135
681e5811 2136 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2137 pch_transcoder = TRANSCODER_A;
2138 else
2139 pch_transcoder = pipe;
2140
b24e7179
JB
2141 /*
2142 * A pipe without a PLL won't actually be able to drive bits from
2143 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2144 * need the check.
2145 */
50360403 2146 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2147 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2148 assert_dsi_pll_enabled(dev_priv);
2149 else
2150 assert_pll_enabled(dev_priv, pipe);
040484af 2151 else {
6e3c9717 2152 if (crtc->config->has_pch_encoder) {
040484af 2153 /* if driving the PCH, we need FDI enabled */
cc391bbb 2154 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2155 assert_fdi_tx_pll_enabled(dev_priv,
2156 (enum pipe) cpu_transcoder);
040484af
JB
2157 }
2158 /* FIXME: assert CPU port conditions for SNB+ */
2159 }
b24e7179 2160
702e7a56 2161 reg = PIPECONF(cpu_transcoder);
b24e7179 2162 val = I915_READ(reg);
7ad25d48 2163 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2164 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2165 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2166 return;
7ad25d48 2167 }
00d70b15
CW
2168
2169 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2170 POSTING_READ(reg);
b24e7179
JB
2171}
2172
2173/**
309cfea8 2174 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2175 * @crtc: crtc whose pipes is to be disabled
b24e7179 2176 *
575f7ab7
VS
2177 * Disable the pipe of @crtc, making sure that various hardware
2178 * specific requirements are met, if applicable, e.g. plane
2179 * disabled, panel fitter off, etc.
b24e7179
JB
2180 *
2181 * Will wait until the pipe has shut down before returning.
2182 */
575f7ab7 2183static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2184{
575f7ab7 2185 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2186 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2187 enum pipe pipe = crtc->pipe;
b24e7179
JB
2188 int reg;
2189 u32 val;
2190
9e2ee2dd
VS
2191 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2192
b24e7179
JB
2193 /*
2194 * Make sure planes won't keep trying to pump pixels to us,
2195 * or we might hang the display.
2196 */
2197 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2198 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2199 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2200
702e7a56 2201 reg = PIPECONF(cpu_transcoder);
b24e7179 2202 val = I915_READ(reg);
00d70b15
CW
2203 if ((val & PIPECONF_ENABLE) == 0)
2204 return;
2205
67adc644
VS
2206 /*
2207 * Double wide has implications for planes
2208 * so best keep it disabled when not needed.
2209 */
6e3c9717 2210 if (crtc->config->double_wide)
67adc644
VS
2211 val &= ~PIPECONF_DOUBLE_WIDE;
2212
2213 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2214 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2215 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2216 val &= ~PIPECONF_ENABLE;
2217
2218 I915_WRITE(reg, val);
2219 if ((val & PIPECONF_ENABLE) == 0)
2220 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2221}
2222
693db184
CW
2223static bool need_vtd_wa(struct drm_device *dev)
2224{
2225#ifdef CONFIG_INTEL_IOMMU
2226 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2227 return true;
2228#endif
2229 return false;
2230}
2231
50470bb0 2232unsigned int
6761dd31
TU
2233intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2234 uint64_t fb_format_modifier)
a57ce0b2 2235{
6761dd31
TU
2236 unsigned int tile_height;
2237 uint32_t pixel_bytes;
a57ce0b2 2238
b5d0e9bf
DL
2239 switch (fb_format_modifier) {
2240 case DRM_FORMAT_MOD_NONE:
2241 tile_height = 1;
2242 break;
2243 case I915_FORMAT_MOD_X_TILED:
2244 tile_height = IS_GEN2(dev) ? 16 : 8;
2245 break;
2246 case I915_FORMAT_MOD_Y_TILED:
2247 tile_height = 32;
2248 break;
2249 case I915_FORMAT_MOD_Yf_TILED:
6761dd31
TU
2250 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2251 switch (pixel_bytes) {
b5d0e9bf 2252 default:
6761dd31 2253 case 1:
b5d0e9bf
DL
2254 tile_height = 64;
2255 break;
6761dd31
TU
2256 case 2:
2257 case 4:
b5d0e9bf
DL
2258 tile_height = 32;
2259 break;
6761dd31 2260 case 8:
b5d0e9bf
DL
2261 tile_height = 16;
2262 break;
6761dd31 2263 case 16:
b5d0e9bf
DL
2264 WARN_ONCE(1,
2265 "128-bit pixels are not supported for display!");
2266 tile_height = 16;
2267 break;
2268 }
2269 break;
2270 default:
2271 MISSING_CASE(fb_format_modifier);
2272 tile_height = 1;
2273 break;
2274 }
091df6cb 2275
6761dd31
TU
2276 return tile_height;
2277}
2278
2279unsigned int
2280intel_fb_align_height(struct drm_device *dev, unsigned int height,
2281 uint32_t pixel_format, uint64_t fb_format_modifier)
2282{
2283 return ALIGN(height, intel_tile_height(dev, pixel_format,
2284 fb_format_modifier));
a57ce0b2
JB
2285}
2286
f64b98cd
TU
2287static int
2288intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2289 const struct drm_plane_state *plane_state)
2290{
50470bb0 2291 struct intel_rotation_info *info = &view->rotation_info;
84fe03f7 2292 unsigned int tile_height, tile_pitch;
50470bb0 2293
f64b98cd
TU
2294 *view = i915_ggtt_view_normal;
2295
50470bb0
TU
2296 if (!plane_state)
2297 return 0;
2298
121920fa 2299 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2300 return 0;
2301
9abc4648 2302 *view = i915_ggtt_view_rotated;
50470bb0
TU
2303
2304 info->height = fb->height;
2305 info->pixel_format = fb->pixel_format;
2306 info->pitch = fb->pitches[0];
2307 info->fb_modifier = fb->modifier[0];
2308
84fe03f7
TU
2309 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2310 fb->modifier[0]);
2311 tile_pitch = PAGE_SIZE / tile_height;
2312 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2313 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2314 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2315
f64b98cd
TU
2316 return 0;
2317}
2318
4e9a86b6
VS
2319static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2320{
2321 if (INTEL_INFO(dev_priv)->gen >= 9)
2322 return 256 * 1024;
985b8bb4
VS
2323 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2324 IS_VALLEYVIEW(dev_priv))
4e9a86b6
VS
2325 return 128 * 1024;
2326 else if (INTEL_INFO(dev_priv)->gen >= 4)
2327 return 4 * 1024;
2328 else
44c5905e 2329 return 0;
4e9a86b6
VS
2330}
2331
127bd2ac 2332int
850c4cdc
TU
2333intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2334 struct drm_framebuffer *fb,
82bc3b2d 2335 const struct drm_plane_state *plane_state,
91af127f
JH
2336 struct intel_engine_cs *pipelined,
2337 struct drm_i915_gem_request **pipelined_request)
6b95a207 2338{
850c4cdc 2339 struct drm_device *dev = fb->dev;
ce453d81 2340 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2341 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2342 struct i915_ggtt_view view;
6b95a207
KH
2343 u32 alignment;
2344 int ret;
2345
ebcdd39e
MR
2346 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2347
7b911adc
TU
2348 switch (fb->modifier[0]) {
2349 case DRM_FORMAT_MOD_NONE:
4e9a86b6 2350 alignment = intel_linear_alignment(dev_priv);
6b95a207 2351 break;
7b911adc 2352 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2353 if (INTEL_INFO(dev)->gen >= 9)
2354 alignment = 256 * 1024;
2355 else {
2356 /* pin() will align the object as required by fence */
2357 alignment = 0;
2358 }
6b95a207 2359 break;
7b911adc 2360 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2361 case I915_FORMAT_MOD_Yf_TILED:
2362 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2363 "Y tiling bo slipped through, driver bug!\n"))
2364 return -EINVAL;
2365 alignment = 1 * 1024 * 1024;
2366 break;
6b95a207 2367 default:
7b911adc
TU
2368 MISSING_CASE(fb->modifier[0]);
2369 return -EINVAL;
6b95a207
KH
2370 }
2371
f64b98cd
TU
2372 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2373 if (ret)
2374 return ret;
2375
693db184
CW
2376 /* Note that the w/a also requires 64 PTE of padding following the
2377 * bo. We currently fill all unused PTE with the shadow page and so
2378 * we should always have valid PTE following the scanout preventing
2379 * the VT-d warning.
2380 */
2381 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2382 alignment = 256 * 1024;
2383
d6dd6843
PZ
2384 /*
2385 * Global gtt pte registers are special registers which actually forward
2386 * writes to a chunk of system memory. Which means that there is no risk
2387 * that the register values disappear as soon as we call
2388 * intel_runtime_pm_put(), so it is correct to wrap only the
2389 * pin/unpin/fence and not more.
2390 */
2391 intel_runtime_pm_get(dev_priv);
2392
ce453d81 2393 dev_priv->mm.interruptible = false;
e6617330 2394 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
91af127f 2395 pipelined_request, &view);
48b956c5 2396 if (ret)
ce453d81 2397 goto err_interruptible;
6b95a207
KH
2398
2399 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2400 * fence, whereas 965+ only requires a fence if using
2401 * framebuffer compression. For simplicity, we always install
2402 * a fence as the cost is not that onerous.
2403 */
06d98131 2404 ret = i915_gem_object_get_fence(obj);
842315ee
ML
2405 if (ret == -EDEADLK) {
2406 /*
2407 * -EDEADLK means there are no free fences
2408 * no pending flips.
2409 *
2410 * This is propagated to atomic, but it uses
2411 * -EDEADLK to force a locking recovery, so
2412 * change the returned error to -EBUSY.
2413 */
2414 ret = -EBUSY;
2415 goto err_unpin;
2416 } else if (ret)
9a5a53b3 2417 goto err_unpin;
1690e1eb 2418
9a5a53b3 2419 i915_gem_object_pin_fence(obj);
6b95a207 2420
ce453d81 2421 dev_priv->mm.interruptible = true;
d6dd6843 2422 intel_runtime_pm_put(dev_priv);
6b95a207 2423 return 0;
48b956c5
CW
2424
2425err_unpin:
f64b98cd 2426 i915_gem_object_unpin_from_display_plane(obj, &view);
ce453d81
CW
2427err_interruptible:
2428 dev_priv->mm.interruptible = true;
d6dd6843 2429 intel_runtime_pm_put(dev_priv);
48b956c5 2430 return ret;
6b95a207
KH
2431}
2432
82bc3b2d
TU
2433static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2434 const struct drm_plane_state *plane_state)
1690e1eb 2435{
82bc3b2d 2436 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2437 struct i915_ggtt_view view;
2438 int ret;
82bc3b2d 2439
ebcdd39e
MR
2440 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2441
f64b98cd
TU
2442 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2443 WARN_ONCE(ret, "Couldn't get view from plane state!");
2444
1690e1eb 2445 i915_gem_object_unpin_fence(obj);
f64b98cd 2446 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2447}
2448
c2c75131
DV
2449/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2450 * is assumed to be a power-of-two. */
4e9a86b6
VS
2451unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2452 int *x, int *y,
bc752862
CW
2453 unsigned int tiling_mode,
2454 unsigned int cpp,
2455 unsigned int pitch)
c2c75131 2456{
bc752862
CW
2457 if (tiling_mode != I915_TILING_NONE) {
2458 unsigned int tile_rows, tiles;
c2c75131 2459
bc752862
CW
2460 tile_rows = *y / 8;
2461 *y %= 8;
c2c75131 2462
bc752862
CW
2463 tiles = *x / (512/cpp);
2464 *x %= 512/cpp;
2465
2466 return tile_rows * pitch * 8 + tiles * 4096;
2467 } else {
4e9a86b6 2468 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2469 unsigned int offset;
2470
2471 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2472 *y = (offset & alignment) / pitch;
2473 *x = ((offset & alignment) - *y * pitch) / cpp;
2474 return offset & ~alignment;
bc752862 2475 }
c2c75131
DV
2476}
2477
b35d63fa 2478static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2479{
2480 switch (format) {
2481 case DISPPLANE_8BPP:
2482 return DRM_FORMAT_C8;
2483 case DISPPLANE_BGRX555:
2484 return DRM_FORMAT_XRGB1555;
2485 case DISPPLANE_BGRX565:
2486 return DRM_FORMAT_RGB565;
2487 default:
2488 case DISPPLANE_BGRX888:
2489 return DRM_FORMAT_XRGB8888;
2490 case DISPPLANE_RGBX888:
2491 return DRM_FORMAT_XBGR8888;
2492 case DISPPLANE_BGRX101010:
2493 return DRM_FORMAT_XRGB2101010;
2494 case DISPPLANE_RGBX101010:
2495 return DRM_FORMAT_XBGR2101010;
2496 }
2497}
2498
bc8d7dff
DL
2499static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2500{
2501 switch (format) {
2502 case PLANE_CTL_FORMAT_RGB_565:
2503 return DRM_FORMAT_RGB565;
2504 default:
2505 case PLANE_CTL_FORMAT_XRGB_8888:
2506 if (rgb_order) {
2507 if (alpha)
2508 return DRM_FORMAT_ABGR8888;
2509 else
2510 return DRM_FORMAT_XBGR8888;
2511 } else {
2512 if (alpha)
2513 return DRM_FORMAT_ARGB8888;
2514 else
2515 return DRM_FORMAT_XRGB8888;
2516 }
2517 case PLANE_CTL_FORMAT_XRGB_2101010:
2518 if (rgb_order)
2519 return DRM_FORMAT_XBGR2101010;
2520 else
2521 return DRM_FORMAT_XRGB2101010;
2522 }
2523}
2524
5724dbd1 2525static bool
f6936e29
DV
2526intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2527 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2528{
2529 struct drm_device *dev = crtc->base.dev;
2530 struct drm_i915_gem_object *obj = NULL;
2531 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2532 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2533 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2534 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2535 PAGE_SIZE);
2536
2537 size_aligned -= base_aligned;
46f297fb 2538
ff2652ea
CW
2539 if (plane_config->size == 0)
2540 return false;
2541
f37b5c2b
DV
2542 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2543 base_aligned,
2544 base_aligned,
2545 size_aligned);
46f297fb 2546 if (!obj)
484b41dd 2547 return false;
46f297fb 2548
49af449b
DL
2549 obj->tiling_mode = plane_config->tiling;
2550 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2551 obj->stride = fb->pitches[0];
46f297fb 2552
6bf129df
DL
2553 mode_cmd.pixel_format = fb->pixel_format;
2554 mode_cmd.width = fb->width;
2555 mode_cmd.height = fb->height;
2556 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2557 mode_cmd.modifier[0] = fb->modifier[0];
2558 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2559
2560 mutex_lock(&dev->struct_mutex);
6bf129df 2561 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2562 &mode_cmd, obj)) {
46f297fb
JB
2563 DRM_DEBUG_KMS("intel fb init failed\n");
2564 goto out_unref_obj;
2565 }
46f297fb 2566 mutex_unlock(&dev->struct_mutex);
484b41dd 2567
f6936e29 2568 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2569 return true;
46f297fb
JB
2570
2571out_unref_obj:
2572 drm_gem_object_unreference(&obj->base);
2573 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2574 return false;
2575}
2576
afd65eb4
MR
2577/* Update plane->state->fb to match plane->fb after driver-internal updates */
2578static void
2579update_state_fb(struct drm_plane *plane)
2580{
2581 if (plane->fb == plane->state->fb)
2582 return;
2583
2584 if (plane->state->fb)
2585 drm_framebuffer_unreference(plane->state->fb);
2586 plane->state->fb = plane->fb;
2587 if (plane->state->fb)
2588 drm_framebuffer_reference(plane->state->fb);
2589}
2590
5724dbd1 2591static void
f6936e29
DV
2592intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2593 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2594{
2595 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2596 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2597 struct drm_crtc *c;
2598 struct intel_crtc *i;
2ff8fde1 2599 struct drm_i915_gem_object *obj;
88595ac9 2600 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2601 struct drm_plane_state *plane_state = primary->state;
88595ac9 2602 struct drm_framebuffer *fb;
484b41dd 2603
2d14030b 2604 if (!plane_config->fb)
484b41dd
JB
2605 return;
2606
f6936e29 2607 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2608 fb = &plane_config->fb->base;
2609 goto valid_fb;
f55548b5 2610 }
484b41dd 2611
2d14030b 2612 kfree(plane_config->fb);
484b41dd
JB
2613
2614 /*
2615 * Failed to alloc the obj, check to see if we should share
2616 * an fb with another CRTC instead
2617 */
70e1e0ec 2618 for_each_crtc(dev, c) {
484b41dd
JB
2619 i = to_intel_crtc(c);
2620
2621 if (c == &intel_crtc->base)
2622 continue;
2623
2ff8fde1
MR
2624 if (!i->active)
2625 continue;
2626
88595ac9
DV
2627 fb = c->primary->fb;
2628 if (!fb)
484b41dd
JB
2629 continue;
2630
88595ac9 2631 obj = intel_fb_obj(fb);
2ff8fde1 2632 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2633 drm_framebuffer_reference(fb);
2634 goto valid_fb;
484b41dd
JB
2635 }
2636 }
88595ac9
DV
2637
2638 return;
2639
2640valid_fb:
be5651f2
ML
2641 plane_state->src_x = plane_state->src_y = 0;
2642 plane_state->src_w = fb->width << 16;
2643 plane_state->src_h = fb->height << 16;
2644
2645 plane_state->crtc_x = plane_state->src_y = 0;
2646 plane_state->crtc_w = fb->width;
2647 plane_state->crtc_h = fb->height;
2648
88595ac9
DV
2649 obj = intel_fb_obj(fb);
2650 if (obj->tiling_mode != I915_TILING_NONE)
2651 dev_priv->preserve_bios_swizzle = true;
2652
be5651f2
ML
2653 drm_framebuffer_reference(fb);
2654 primary->fb = primary->state->fb = fb;
36750f28 2655 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2656 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2657 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2658}
2659
29b9bde6
DV
2660static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2661 struct drm_framebuffer *fb,
2662 int x, int y)
81255565
JB
2663{
2664 struct drm_device *dev = crtc->dev;
2665 struct drm_i915_private *dev_priv = dev->dev_private;
2666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2667 struct drm_plane *primary = crtc->primary;
2668 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2669 struct drm_i915_gem_object *obj;
81255565 2670 int plane = intel_crtc->plane;
e506a0c6 2671 unsigned long linear_offset;
81255565 2672 u32 dspcntr;
f45651ba 2673 u32 reg = DSPCNTR(plane);
48404c1e 2674 int pixel_size;
f45651ba 2675
b70709a6 2676 if (!visible || !fb) {
fdd508a6
VS
2677 I915_WRITE(reg, 0);
2678 if (INTEL_INFO(dev)->gen >= 4)
2679 I915_WRITE(DSPSURF(plane), 0);
2680 else
2681 I915_WRITE(DSPADDR(plane), 0);
2682 POSTING_READ(reg);
2683 return;
2684 }
2685
c9ba6fad
VS
2686 obj = intel_fb_obj(fb);
2687 if (WARN_ON(obj == NULL))
2688 return;
2689
2690 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2691
f45651ba
VS
2692 dspcntr = DISPPLANE_GAMMA_ENABLE;
2693
fdd508a6 2694 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2695
2696 if (INTEL_INFO(dev)->gen < 4) {
2697 if (intel_crtc->pipe == PIPE_B)
2698 dspcntr |= DISPPLANE_SEL_PIPE_B;
2699
2700 /* pipesrc and dspsize control the size that is scaled from,
2701 * which should always be the user's requested size.
2702 */
2703 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2704 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2705 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2706 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2707 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2708 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2709 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2710 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2711 I915_WRITE(PRIMPOS(plane), 0);
2712 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2713 }
81255565 2714
57779d06
VS
2715 switch (fb->pixel_format) {
2716 case DRM_FORMAT_C8:
81255565
JB
2717 dspcntr |= DISPPLANE_8BPP;
2718 break;
57779d06 2719 case DRM_FORMAT_XRGB1555:
57779d06 2720 dspcntr |= DISPPLANE_BGRX555;
81255565 2721 break;
57779d06
VS
2722 case DRM_FORMAT_RGB565:
2723 dspcntr |= DISPPLANE_BGRX565;
2724 break;
2725 case DRM_FORMAT_XRGB8888:
57779d06
VS
2726 dspcntr |= DISPPLANE_BGRX888;
2727 break;
2728 case DRM_FORMAT_XBGR8888:
57779d06
VS
2729 dspcntr |= DISPPLANE_RGBX888;
2730 break;
2731 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2732 dspcntr |= DISPPLANE_BGRX101010;
2733 break;
2734 case DRM_FORMAT_XBGR2101010:
57779d06 2735 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2736 break;
2737 default:
baba133a 2738 BUG();
81255565 2739 }
57779d06 2740
f45651ba
VS
2741 if (INTEL_INFO(dev)->gen >= 4 &&
2742 obj->tiling_mode != I915_TILING_NONE)
2743 dspcntr |= DISPPLANE_TILED;
81255565 2744
de1aa629
VS
2745 if (IS_G4X(dev))
2746 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2747
b9897127 2748 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2749
c2c75131
DV
2750 if (INTEL_INFO(dev)->gen >= 4) {
2751 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2752 intel_gen4_compute_page_offset(dev_priv,
2753 &x, &y, obj->tiling_mode,
b9897127 2754 pixel_size,
bc752862 2755 fb->pitches[0]);
c2c75131
DV
2756 linear_offset -= intel_crtc->dspaddr_offset;
2757 } else {
e506a0c6 2758 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2759 }
e506a0c6 2760
8e7d688b 2761 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2762 dspcntr |= DISPPLANE_ROTATE_180;
2763
6e3c9717
ACO
2764 x += (intel_crtc->config->pipe_src_w - 1);
2765 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2766
2767 /* Finding the last pixel of the last line of the display
2768 data and adding to linear_offset*/
2769 linear_offset +=
6e3c9717
ACO
2770 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2771 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2772 }
2773
2774 I915_WRITE(reg, dspcntr);
2775
01f2c773 2776 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2777 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2778 I915_WRITE(DSPSURF(plane),
2779 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2780 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2781 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2782 } else
f343c5f6 2783 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2784 POSTING_READ(reg);
17638cd6
JB
2785}
2786
29b9bde6
DV
2787static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2788 struct drm_framebuffer *fb,
2789 int x, int y)
17638cd6
JB
2790{
2791 struct drm_device *dev = crtc->dev;
2792 struct drm_i915_private *dev_priv = dev->dev_private;
2793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2794 struct drm_plane *primary = crtc->primary;
2795 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2796 struct drm_i915_gem_object *obj;
17638cd6 2797 int plane = intel_crtc->plane;
e506a0c6 2798 unsigned long linear_offset;
17638cd6 2799 u32 dspcntr;
f45651ba 2800 u32 reg = DSPCNTR(plane);
48404c1e 2801 int pixel_size;
f45651ba 2802
b70709a6 2803 if (!visible || !fb) {
fdd508a6
VS
2804 I915_WRITE(reg, 0);
2805 I915_WRITE(DSPSURF(plane), 0);
2806 POSTING_READ(reg);
2807 return;
2808 }
2809
c9ba6fad
VS
2810 obj = intel_fb_obj(fb);
2811 if (WARN_ON(obj == NULL))
2812 return;
2813
2814 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2815
f45651ba
VS
2816 dspcntr = DISPPLANE_GAMMA_ENABLE;
2817
fdd508a6 2818 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2819
2820 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2821 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2822
57779d06
VS
2823 switch (fb->pixel_format) {
2824 case DRM_FORMAT_C8:
17638cd6
JB
2825 dspcntr |= DISPPLANE_8BPP;
2826 break;
57779d06
VS
2827 case DRM_FORMAT_RGB565:
2828 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2829 break;
57779d06 2830 case DRM_FORMAT_XRGB8888:
57779d06
VS
2831 dspcntr |= DISPPLANE_BGRX888;
2832 break;
2833 case DRM_FORMAT_XBGR8888:
57779d06
VS
2834 dspcntr |= DISPPLANE_RGBX888;
2835 break;
2836 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2837 dspcntr |= DISPPLANE_BGRX101010;
2838 break;
2839 case DRM_FORMAT_XBGR2101010:
57779d06 2840 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2841 break;
2842 default:
baba133a 2843 BUG();
17638cd6
JB
2844 }
2845
2846 if (obj->tiling_mode != I915_TILING_NONE)
2847 dspcntr |= DISPPLANE_TILED;
17638cd6 2848
f45651ba 2849 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2850 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2851
b9897127 2852 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2853 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2854 intel_gen4_compute_page_offset(dev_priv,
2855 &x, &y, obj->tiling_mode,
b9897127 2856 pixel_size,
bc752862 2857 fb->pitches[0]);
c2c75131 2858 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2859 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2860 dspcntr |= DISPPLANE_ROTATE_180;
2861
2862 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2863 x += (intel_crtc->config->pipe_src_w - 1);
2864 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2865
2866 /* Finding the last pixel of the last line of the display
2867 data and adding to linear_offset*/
2868 linear_offset +=
6e3c9717
ACO
2869 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2870 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2871 }
2872 }
2873
2874 I915_WRITE(reg, dspcntr);
17638cd6 2875
01f2c773 2876 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2877 I915_WRITE(DSPSURF(plane),
2878 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2879 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2880 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2881 } else {
2882 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2883 I915_WRITE(DSPLINOFF(plane), linear_offset);
2884 }
17638cd6 2885 POSTING_READ(reg);
17638cd6
JB
2886}
2887
b321803d
DL
2888u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2889 uint32_t pixel_format)
2890{
2891 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2892
2893 /*
2894 * The stride is either expressed as a multiple of 64 bytes
2895 * chunks for linear buffers or in number of tiles for tiled
2896 * buffers.
2897 */
2898 switch (fb_modifier) {
2899 case DRM_FORMAT_MOD_NONE:
2900 return 64;
2901 case I915_FORMAT_MOD_X_TILED:
2902 if (INTEL_INFO(dev)->gen == 2)
2903 return 128;
2904 return 512;
2905 case I915_FORMAT_MOD_Y_TILED:
2906 /* No need to check for old gens and Y tiling since this is
2907 * about the display engine and those will be blocked before
2908 * we get here.
2909 */
2910 return 128;
2911 case I915_FORMAT_MOD_Yf_TILED:
2912 if (bits_per_pixel == 8)
2913 return 64;
2914 else
2915 return 128;
2916 default:
2917 MISSING_CASE(fb_modifier);
2918 return 64;
2919 }
2920}
2921
121920fa
TU
2922unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2923 struct drm_i915_gem_object *obj)
2924{
9abc4648 2925 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
121920fa
TU
2926
2927 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2928 view = &i915_ggtt_view_rotated;
121920fa
TU
2929
2930 return i915_gem_obj_ggtt_offset_view(obj, view);
2931}
2932
e435d6e5
ML
2933static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2934{
2935 struct drm_device *dev = intel_crtc->base.dev;
2936 struct drm_i915_private *dev_priv = dev->dev_private;
2937
2938 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2939 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2940 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
2941 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2942 intel_crtc->base.base.id, intel_crtc->pipe, id);
2943}
2944
a1b2278e
CK
2945/*
2946 * This function detaches (aka. unbinds) unused scalers in hardware
2947 */
0583236e 2948static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2949{
a1b2278e
CK
2950 struct intel_crtc_scaler_state *scaler_state;
2951 int i;
2952
a1b2278e
CK
2953 scaler_state = &intel_crtc->config->scaler_state;
2954
2955 /* loop through and disable scalers that aren't in use */
2956 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2957 if (!scaler_state->scalers[i].in_use)
2958 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2959 }
2960}
2961
6156a456 2962u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2963{
6156a456 2964 switch (pixel_format) {
d161cf7a 2965 case DRM_FORMAT_C8:
c34ce3d1 2966 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2967 case DRM_FORMAT_RGB565:
c34ce3d1 2968 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2969 case DRM_FORMAT_XBGR8888:
c34ce3d1 2970 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2971 case DRM_FORMAT_XRGB8888:
c34ce3d1 2972 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2973 /*
2974 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2975 * to be already pre-multiplied. We need to add a knob (or a different
2976 * DRM_FORMAT) for user-space to configure that.
2977 */
f75fb42a 2978 case DRM_FORMAT_ABGR8888:
c34ce3d1 2979 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2980 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2981 case DRM_FORMAT_ARGB8888:
c34ce3d1 2982 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2983 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2984 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2985 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2986 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2987 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2988 case DRM_FORMAT_YUYV:
c34ce3d1 2989 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 2990 case DRM_FORMAT_YVYU:
c34ce3d1 2991 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 2992 case DRM_FORMAT_UYVY:
c34ce3d1 2993 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 2994 case DRM_FORMAT_VYUY:
c34ce3d1 2995 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 2996 default:
4249eeef 2997 MISSING_CASE(pixel_format);
70d21f0e 2998 }
8cfcba41 2999
c34ce3d1 3000 return 0;
6156a456 3001}
70d21f0e 3002
6156a456
CK
3003u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3004{
6156a456 3005 switch (fb_modifier) {
30af77c4 3006 case DRM_FORMAT_MOD_NONE:
70d21f0e 3007 break;
30af77c4 3008 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3009 return PLANE_CTL_TILED_X;
b321803d 3010 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3011 return PLANE_CTL_TILED_Y;
b321803d 3012 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3013 return PLANE_CTL_TILED_YF;
70d21f0e 3014 default:
6156a456 3015 MISSING_CASE(fb_modifier);
70d21f0e 3016 }
8cfcba41 3017
c34ce3d1 3018 return 0;
6156a456 3019}
70d21f0e 3020
6156a456
CK
3021u32 skl_plane_ctl_rotation(unsigned int rotation)
3022{
3b7a5119 3023 switch (rotation) {
6156a456
CK
3024 case BIT(DRM_ROTATE_0):
3025 break;
1e8df167
SJ
3026 /*
3027 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3028 * while i915 HW rotation is clockwise, thats why this swapping.
3029 */
3b7a5119 3030 case BIT(DRM_ROTATE_90):
1e8df167 3031 return PLANE_CTL_ROTATE_270;
3b7a5119 3032 case BIT(DRM_ROTATE_180):
c34ce3d1 3033 return PLANE_CTL_ROTATE_180;
3b7a5119 3034 case BIT(DRM_ROTATE_270):
1e8df167 3035 return PLANE_CTL_ROTATE_90;
6156a456
CK
3036 default:
3037 MISSING_CASE(rotation);
3038 }
3039
c34ce3d1 3040 return 0;
6156a456
CK
3041}
3042
3043static void skylake_update_primary_plane(struct drm_crtc *crtc,
3044 struct drm_framebuffer *fb,
3045 int x, int y)
3046{
3047 struct drm_device *dev = crtc->dev;
3048 struct drm_i915_private *dev_priv = dev->dev_private;
3049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3050 struct drm_plane *plane = crtc->primary;
3051 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3052 struct drm_i915_gem_object *obj;
3053 int pipe = intel_crtc->pipe;
3054 u32 plane_ctl, stride_div, stride;
3055 u32 tile_height, plane_offset, plane_size;
3056 unsigned int rotation;
3057 int x_offset, y_offset;
3058 unsigned long surf_addr;
6156a456
CK
3059 struct intel_crtc_state *crtc_state = intel_crtc->config;
3060 struct intel_plane_state *plane_state;
3061 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3062 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3063 int scaler_id = -1;
3064
6156a456
CK
3065 plane_state = to_intel_plane_state(plane->state);
3066
b70709a6 3067 if (!visible || !fb) {
6156a456
CK
3068 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3069 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3070 POSTING_READ(PLANE_CTL(pipe, 0));
3071 return;
3b7a5119 3072 }
70d21f0e 3073
6156a456
CK
3074 plane_ctl = PLANE_CTL_ENABLE |
3075 PLANE_CTL_PIPE_GAMMA_ENABLE |
3076 PLANE_CTL_PIPE_CSC_ENABLE;
3077
3078 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3079 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3080 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3081
3082 rotation = plane->state->rotation;
3083 plane_ctl |= skl_plane_ctl_rotation(rotation);
3084
b321803d
DL
3085 obj = intel_fb_obj(fb);
3086 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3087 fb->pixel_format);
3b7a5119
SJ
3088 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3089
6156a456
CK
3090 /*
3091 * FIXME: intel_plane_state->src, dst aren't set when transitional
3092 * update_plane helpers are called from legacy paths.
3093 * Once full atomic crtc is available, below check can be avoided.
3094 */
3095 if (drm_rect_width(&plane_state->src)) {
3096 scaler_id = plane_state->scaler_id;
3097 src_x = plane_state->src.x1 >> 16;
3098 src_y = plane_state->src.y1 >> 16;
3099 src_w = drm_rect_width(&plane_state->src) >> 16;
3100 src_h = drm_rect_height(&plane_state->src) >> 16;
3101 dst_x = plane_state->dst.x1;
3102 dst_y = plane_state->dst.y1;
3103 dst_w = drm_rect_width(&plane_state->dst);
3104 dst_h = drm_rect_height(&plane_state->dst);
3105
3106 WARN_ON(x != src_x || y != src_y);
3107 } else {
3108 src_w = intel_crtc->config->pipe_src_w;
3109 src_h = intel_crtc->config->pipe_src_h;
3110 }
3111
3b7a5119
SJ
3112 if (intel_rotation_90_or_270(rotation)) {
3113 /* stride = Surface height in tiles */
2614f17d 3114 tile_height = intel_tile_height(dev, fb->pixel_format,
3b7a5119
SJ
3115 fb->modifier[0]);
3116 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3117 x_offset = stride * tile_height - y - src_h;
3b7a5119 3118 y_offset = x;
6156a456 3119 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3120 } else {
3121 stride = fb->pitches[0] / stride_div;
3122 x_offset = x;
3123 y_offset = y;
6156a456 3124 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3125 }
3126 plane_offset = y_offset << 16 | x_offset;
b321803d 3127
70d21f0e 3128 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3129 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3130 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3131 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3132
3133 if (scaler_id >= 0) {
3134 uint32_t ps_ctrl = 0;
3135
3136 WARN_ON(!dst_w || !dst_h);
3137 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3138 crtc_state->scaler_state.scalers[scaler_id].mode;
3139 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3140 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3141 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3142 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3143 I915_WRITE(PLANE_POS(pipe, 0), 0);
3144 } else {
3145 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3146 }
3147
121920fa 3148 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3149
3150 POSTING_READ(PLANE_SURF(pipe, 0));
3151}
3152
17638cd6
JB
3153/* Assume fb object is pinned & idle & fenced and just update base pointers */
3154static int
3155intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3156 int x, int y, enum mode_set_atomic state)
3157{
3158 struct drm_device *dev = crtc->dev;
3159 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3160
ff2a3117 3161 if (dev_priv->fbc.disable_fbc)
7733b49b 3162 dev_priv->fbc.disable_fbc(dev_priv);
81255565 3163
29b9bde6
DV
3164 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3165
3166 return 0;
81255565
JB
3167}
3168
7514747d 3169static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3170{
96a02917
VS
3171 struct drm_crtc *crtc;
3172
70e1e0ec 3173 for_each_crtc(dev, crtc) {
96a02917
VS
3174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3175 enum plane plane = intel_crtc->plane;
3176
3177 intel_prepare_page_flip(dev, plane);
3178 intel_finish_page_flip_plane(dev, plane);
3179 }
7514747d
VS
3180}
3181
3182static void intel_update_primary_planes(struct drm_device *dev)
3183{
3184 struct drm_i915_private *dev_priv = dev->dev_private;
3185 struct drm_crtc *crtc;
96a02917 3186
70e1e0ec 3187 for_each_crtc(dev, crtc) {
96a02917
VS
3188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3189
51fd371b 3190 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
3191 /*
3192 * FIXME: Once we have proper support for primary planes (and
3193 * disabling them without disabling the entire crtc) allow again
66e514c1 3194 * a NULL crtc->primary->fb.
947fdaad 3195 */
f4510a27 3196 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 3197 dev_priv->display.update_primary_plane(crtc,
66e514c1 3198 crtc->primary->fb,
262ca2b0
MR
3199 crtc->x,
3200 crtc->y);
51fd371b 3201 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
3202 }
3203}
3204
7514747d
VS
3205void intel_prepare_reset(struct drm_device *dev)
3206{
3207 /* no reset support for gen2 */
3208 if (IS_GEN2(dev))
3209 return;
3210
3211 /* reset doesn't touch the display */
3212 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3213 return;
3214
3215 drm_modeset_lock_all(dev);
f98ce92f
VS
3216 /*
3217 * Disabling the crtcs gracefully seems nicer. Also the
3218 * g33 docs say we should at least disable all the planes.
3219 */
6b72d486 3220 intel_display_suspend(dev);
7514747d
VS
3221}
3222
3223void intel_finish_reset(struct drm_device *dev)
3224{
3225 struct drm_i915_private *dev_priv = to_i915(dev);
3226
3227 /*
3228 * Flips in the rings will be nuked by the reset,
3229 * so complete all pending flips so that user space
3230 * will get its events and not get stuck.
3231 */
3232 intel_complete_page_flips(dev);
3233
3234 /* no reset support for gen2 */
3235 if (IS_GEN2(dev))
3236 return;
3237
3238 /* reset doesn't touch the display */
3239 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3240 /*
3241 * Flips in the rings have been nuked by the reset,
3242 * so update the base address of all primary
3243 * planes to the the last fb to make sure we're
3244 * showing the correct fb after a reset.
3245 */
3246 intel_update_primary_planes(dev);
3247 return;
3248 }
3249
3250 /*
3251 * The display has been reset as well,
3252 * so need a full re-initialization.
3253 */
3254 intel_runtime_pm_disable_interrupts(dev_priv);
3255 intel_runtime_pm_enable_interrupts(dev_priv);
3256
3257 intel_modeset_init_hw(dev);
3258
3259 spin_lock_irq(&dev_priv->irq_lock);
3260 if (dev_priv->display.hpd_irq_setup)
3261 dev_priv->display.hpd_irq_setup(dev);
3262 spin_unlock_irq(&dev_priv->irq_lock);
3263
043e9bda 3264 intel_display_resume(dev);
7514747d
VS
3265
3266 intel_hpd_init(dev_priv);
3267
3268 drm_modeset_unlock_all(dev);
3269}
3270
2e2f351d 3271static void
14667a4b
CW
3272intel_finish_fb(struct drm_framebuffer *old_fb)
3273{
2ff8fde1 3274 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
2e2f351d 3275 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
14667a4b
CW
3276 bool was_interruptible = dev_priv->mm.interruptible;
3277 int ret;
3278
14667a4b
CW
3279 /* Big Hammer, we also need to ensure that any pending
3280 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3281 * current scanout is retired before unpinning the old
2e2f351d
CW
3282 * framebuffer. Note that we rely on userspace rendering
3283 * into the buffer attached to the pipe they are waiting
3284 * on. If not, userspace generates a GPU hang with IPEHR
3285 * point to the MI_WAIT_FOR_EVENT.
14667a4b
CW
3286 *
3287 * This should only fail upon a hung GPU, in which case we
3288 * can safely continue.
3289 */
3290 dev_priv->mm.interruptible = false;
2e2f351d 3291 ret = i915_gem_object_wait_rendering(obj, true);
14667a4b
CW
3292 dev_priv->mm.interruptible = was_interruptible;
3293
2e2f351d 3294 WARN_ON(ret);
14667a4b
CW
3295}
3296
7d5e3799
CW
3297static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3298{
3299 struct drm_device *dev = crtc->dev;
3300 struct drm_i915_private *dev_priv = dev->dev_private;
3301 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3302 bool pending;
3303
3304 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3305 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3306 return false;
3307
5e2d7afc 3308 spin_lock_irq(&dev->event_lock);
7d5e3799 3309 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3310 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3311
3312 return pending;
3313}
3314
e30e8f75
GP
3315static void intel_update_pipe_size(struct intel_crtc *crtc)
3316{
3317 struct drm_device *dev = crtc->base.dev;
3318 struct drm_i915_private *dev_priv = dev->dev_private;
3319 const struct drm_display_mode *adjusted_mode;
3320
3321 if (!i915.fastboot)
3322 return;
3323
3324 /*
3325 * Update pipe size and adjust fitter if needed: the reason for this is
3326 * that in compute_mode_changes we check the native mode (not the pfit
3327 * mode) to see if we can flip rather than do a full mode set. In the
3328 * fastboot case, we'll flip, but if we don't update the pipesrc and
3329 * pfit state, we'll end up with a big fb scanned out into the wrong
3330 * sized surface.
3331 *
3332 * To fix this properly, we need to hoist the checks up into
3333 * compute_mode_changes (or above), check the actual pfit state and
3334 * whether the platform allows pfit disable with pipe active, and only
3335 * then update the pipesrc and pfit state, even on the flip path.
3336 */
3337
6e3c9717 3338 adjusted_mode = &crtc->config->base.adjusted_mode;
e30e8f75
GP
3339
3340 I915_WRITE(PIPESRC(crtc->pipe),
3341 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3342 (adjusted_mode->crtc_vdisplay - 1));
6e3c9717 3343 if (!crtc->config->pch_pfit.enabled &&
409ee761
ACO
3344 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3345 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
3346 I915_WRITE(PF_CTL(crtc->pipe), 0);
3347 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3348 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3349 }
6e3c9717
ACO
3350 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3351 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
e30e8f75
GP
3352}
3353
5e84e1a4
ZW
3354static void intel_fdi_normal_train(struct drm_crtc *crtc)
3355{
3356 struct drm_device *dev = crtc->dev;
3357 struct drm_i915_private *dev_priv = dev->dev_private;
3358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3359 int pipe = intel_crtc->pipe;
3360 u32 reg, temp;
3361
3362 /* enable normal train */
3363 reg = FDI_TX_CTL(pipe);
3364 temp = I915_READ(reg);
61e499bf 3365 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3366 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3367 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3368 } else {
3369 temp &= ~FDI_LINK_TRAIN_NONE;
3370 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3371 }
5e84e1a4
ZW
3372 I915_WRITE(reg, temp);
3373
3374 reg = FDI_RX_CTL(pipe);
3375 temp = I915_READ(reg);
3376 if (HAS_PCH_CPT(dev)) {
3377 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3378 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3379 } else {
3380 temp &= ~FDI_LINK_TRAIN_NONE;
3381 temp |= FDI_LINK_TRAIN_NONE;
3382 }
3383 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3384
3385 /* wait one idle pattern time */
3386 POSTING_READ(reg);
3387 udelay(1000);
357555c0
JB
3388
3389 /* IVB wants error correction enabled */
3390 if (IS_IVYBRIDGE(dev))
3391 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3392 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3393}
3394
8db9d77b
ZW
3395/* The FDI link training functions for ILK/Ibexpeak. */
3396static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3397{
3398 struct drm_device *dev = crtc->dev;
3399 struct drm_i915_private *dev_priv = dev->dev_private;
3400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3401 int pipe = intel_crtc->pipe;
5eddb70b 3402 u32 reg, temp, tries;
8db9d77b 3403
1c8562f6 3404 /* FDI needs bits from pipe first */
0fc932b8 3405 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3406
e1a44743
AJ
3407 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3408 for train result */
5eddb70b
CW
3409 reg = FDI_RX_IMR(pipe);
3410 temp = I915_READ(reg);
e1a44743
AJ
3411 temp &= ~FDI_RX_SYMBOL_LOCK;
3412 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3413 I915_WRITE(reg, temp);
3414 I915_READ(reg);
e1a44743
AJ
3415 udelay(150);
3416
8db9d77b 3417 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3418 reg = FDI_TX_CTL(pipe);
3419 temp = I915_READ(reg);
627eb5a3 3420 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3421 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3422 temp &= ~FDI_LINK_TRAIN_NONE;
3423 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3424 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3425
5eddb70b
CW
3426 reg = FDI_RX_CTL(pipe);
3427 temp = I915_READ(reg);
8db9d77b
ZW
3428 temp &= ~FDI_LINK_TRAIN_NONE;
3429 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3430 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3431
3432 POSTING_READ(reg);
8db9d77b
ZW
3433 udelay(150);
3434
5b2adf89 3435 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3436 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3437 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3438 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3439
5eddb70b 3440 reg = FDI_RX_IIR(pipe);
e1a44743 3441 for (tries = 0; tries < 5; tries++) {
5eddb70b 3442 temp = I915_READ(reg);
8db9d77b
ZW
3443 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3444
3445 if ((temp & FDI_RX_BIT_LOCK)) {
3446 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3447 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3448 break;
3449 }
8db9d77b 3450 }
e1a44743 3451 if (tries == 5)
5eddb70b 3452 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3453
3454 /* Train 2 */
5eddb70b
CW
3455 reg = FDI_TX_CTL(pipe);
3456 temp = I915_READ(reg);
8db9d77b
ZW
3457 temp &= ~FDI_LINK_TRAIN_NONE;
3458 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3459 I915_WRITE(reg, temp);
8db9d77b 3460
5eddb70b
CW
3461 reg = FDI_RX_CTL(pipe);
3462 temp = I915_READ(reg);
8db9d77b
ZW
3463 temp &= ~FDI_LINK_TRAIN_NONE;
3464 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3465 I915_WRITE(reg, temp);
8db9d77b 3466
5eddb70b
CW
3467 POSTING_READ(reg);
3468 udelay(150);
8db9d77b 3469
5eddb70b 3470 reg = FDI_RX_IIR(pipe);
e1a44743 3471 for (tries = 0; tries < 5; tries++) {
5eddb70b 3472 temp = I915_READ(reg);
8db9d77b
ZW
3473 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3474
3475 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3476 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3477 DRM_DEBUG_KMS("FDI train 2 done.\n");
3478 break;
3479 }
8db9d77b 3480 }
e1a44743 3481 if (tries == 5)
5eddb70b 3482 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3483
3484 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3485
8db9d77b
ZW
3486}
3487
0206e353 3488static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3489 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3490 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3491 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3492 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3493};
3494
3495/* The FDI link training functions for SNB/Cougarpoint. */
3496static void gen6_fdi_link_train(struct drm_crtc *crtc)
3497{
3498 struct drm_device *dev = crtc->dev;
3499 struct drm_i915_private *dev_priv = dev->dev_private;
3500 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3501 int pipe = intel_crtc->pipe;
fa37d39e 3502 u32 reg, temp, i, retry;
8db9d77b 3503
e1a44743
AJ
3504 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3505 for train result */
5eddb70b
CW
3506 reg = FDI_RX_IMR(pipe);
3507 temp = I915_READ(reg);
e1a44743
AJ
3508 temp &= ~FDI_RX_SYMBOL_LOCK;
3509 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3510 I915_WRITE(reg, temp);
3511
3512 POSTING_READ(reg);
e1a44743
AJ
3513 udelay(150);
3514
8db9d77b 3515 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3516 reg = FDI_TX_CTL(pipe);
3517 temp = I915_READ(reg);
627eb5a3 3518 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3519 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3520 temp &= ~FDI_LINK_TRAIN_NONE;
3521 temp |= FDI_LINK_TRAIN_PATTERN_1;
3522 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3523 /* SNB-B */
3524 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3525 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3526
d74cf324
DV
3527 I915_WRITE(FDI_RX_MISC(pipe),
3528 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3529
5eddb70b
CW
3530 reg = FDI_RX_CTL(pipe);
3531 temp = I915_READ(reg);
8db9d77b
ZW
3532 if (HAS_PCH_CPT(dev)) {
3533 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3534 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3535 } else {
3536 temp &= ~FDI_LINK_TRAIN_NONE;
3537 temp |= FDI_LINK_TRAIN_PATTERN_1;
3538 }
5eddb70b
CW
3539 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3540
3541 POSTING_READ(reg);
8db9d77b
ZW
3542 udelay(150);
3543
0206e353 3544 for (i = 0; i < 4; i++) {
5eddb70b
CW
3545 reg = FDI_TX_CTL(pipe);
3546 temp = I915_READ(reg);
8db9d77b
ZW
3547 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3548 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3549 I915_WRITE(reg, temp);
3550
3551 POSTING_READ(reg);
8db9d77b
ZW
3552 udelay(500);
3553
fa37d39e
SP
3554 for (retry = 0; retry < 5; retry++) {
3555 reg = FDI_RX_IIR(pipe);
3556 temp = I915_READ(reg);
3557 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3558 if (temp & FDI_RX_BIT_LOCK) {
3559 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3560 DRM_DEBUG_KMS("FDI train 1 done.\n");
3561 break;
3562 }
3563 udelay(50);
8db9d77b 3564 }
fa37d39e
SP
3565 if (retry < 5)
3566 break;
8db9d77b
ZW
3567 }
3568 if (i == 4)
5eddb70b 3569 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3570
3571 /* Train 2 */
5eddb70b
CW
3572 reg = FDI_TX_CTL(pipe);
3573 temp = I915_READ(reg);
8db9d77b
ZW
3574 temp &= ~FDI_LINK_TRAIN_NONE;
3575 temp |= FDI_LINK_TRAIN_PATTERN_2;
3576 if (IS_GEN6(dev)) {
3577 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3578 /* SNB-B */
3579 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3580 }
5eddb70b 3581 I915_WRITE(reg, temp);
8db9d77b 3582
5eddb70b
CW
3583 reg = FDI_RX_CTL(pipe);
3584 temp = I915_READ(reg);
8db9d77b
ZW
3585 if (HAS_PCH_CPT(dev)) {
3586 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3587 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3588 } else {
3589 temp &= ~FDI_LINK_TRAIN_NONE;
3590 temp |= FDI_LINK_TRAIN_PATTERN_2;
3591 }
5eddb70b
CW
3592 I915_WRITE(reg, temp);
3593
3594 POSTING_READ(reg);
8db9d77b
ZW
3595 udelay(150);
3596
0206e353 3597 for (i = 0; i < 4; i++) {
5eddb70b
CW
3598 reg = FDI_TX_CTL(pipe);
3599 temp = I915_READ(reg);
8db9d77b
ZW
3600 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3601 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3602 I915_WRITE(reg, temp);
3603
3604 POSTING_READ(reg);
8db9d77b
ZW
3605 udelay(500);
3606
fa37d39e
SP
3607 for (retry = 0; retry < 5; retry++) {
3608 reg = FDI_RX_IIR(pipe);
3609 temp = I915_READ(reg);
3610 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3611 if (temp & FDI_RX_SYMBOL_LOCK) {
3612 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3613 DRM_DEBUG_KMS("FDI train 2 done.\n");
3614 break;
3615 }
3616 udelay(50);
8db9d77b 3617 }
fa37d39e
SP
3618 if (retry < 5)
3619 break;
8db9d77b
ZW
3620 }
3621 if (i == 4)
5eddb70b 3622 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3623
3624 DRM_DEBUG_KMS("FDI train done.\n");
3625}
3626
357555c0
JB
3627/* Manual link training for Ivy Bridge A0 parts */
3628static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3629{
3630 struct drm_device *dev = crtc->dev;
3631 struct drm_i915_private *dev_priv = dev->dev_private;
3632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3633 int pipe = intel_crtc->pipe;
139ccd3f 3634 u32 reg, temp, i, j;
357555c0
JB
3635
3636 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3637 for train result */
3638 reg = FDI_RX_IMR(pipe);
3639 temp = I915_READ(reg);
3640 temp &= ~FDI_RX_SYMBOL_LOCK;
3641 temp &= ~FDI_RX_BIT_LOCK;
3642 I915_WRITE(reg, temp);
3643
3644 POSTING_READ(reg);
3645 udelay(150);
3646
01a415fd
DV
3647 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3648 I915_READ(FDI_RX_IIR(pipe)));
3649
139ccd3f
JB
3650 /* Try each vswing and preemphasis setting twice before moving on */
3651 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3652 /* disable first in case we need to retry */
3653 reg = FDI_TX_CTL(pipe);
3654 temp = I915_READ(reg);
3655 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3656 temp &= ~FDI_TX_ENABLE;
3657 I915_WRITE(reg, temp);
357555c0 3658
139ccd3f
JB
3659 reg = FDI_RX_CTL(pipe);
3660 temp = I915_READ(reg);
3661 temp &= ~FDI_LINK_TRAIN_AUTO;
3662 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3663 temp &= ~FDI_RX_ENABLE;
3664 I915_WRITE(reg, temp);
357555c0 3665
139ccd3f 3666 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3667 reg = FDI_TX_CTL(pipe);
3668 temp = I915_READ(reg);
139ccd3f 3669 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3670 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3671 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3672 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3673 temp |= snb_b_fdi_train_param[j/2];
3674 temp |= FDI_COMPOSITE_SYNC;
3675 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3676
139ccd3f
JB
3677 I915_WRITE(FDI_RX_MISC(pipe),
3678 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3679
139ccd3f 3680 reg = FDI_RX_CTL(pipe);
357555c0 3681 temp = I915_READ(reg);
139ccd3f
JB
3682 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3683 temp |= FDI_COMPOSITE_SYNC;
3684 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3685
139ccd3f
JB
3686 POSTING_READ(reg);
3687 udelay(1); /* should be 0.5us */
357555c0 3688
139ccd3f
JB
3689 for (i = 0; i < 4; i++) {
3690 reg = FDI_RX_IIR(pipe);
3691 temp = I915_READ(reg);
3692 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3693
139ccd3f
JB
3694 if (temp & FDI_RX_BIT_LOCK ||
3695 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3696 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3697 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3698 i);
3699 break;
3700 }
3701 udelay(1); /* should be 0.5us */
3702 }
3703 if (i == 4) {
3704 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3705 continue;
3706 }
357555c0 3707
139ccd3f 3708 /* Train 2 */
357555c0
JB
3709 reg = FDI_TX_CTL(pipe);
3710 temp = I915_READ(reg);
139ccd3f
JB
3711 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3712 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3713 I915_WRITE(reg, temp);
3714
3715 reg = FDI_RX_CTL(pipe);
3716 temp = I915_READ(reg);
3717 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3718 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3719 I915_WRITE(reg, temp);
3720
3721 POSTING_READ(reg);
139ccd3f 3722 udelay(2); /* should be 1.5us */
357555c0 3723
139ccd3f
JB
3724 for (i = 0; i < 4; i++) {
3725 reg = FDI_RX_IIR(pipe);
3726 temp = I915_READ(reg);
3727 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3728
139ccd3f
JB
3729 if (temp & FDI_RX_SYMBOL_LOCK ||
3730 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3731 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3732 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3733 i);
3734 goto train_done;
3735 }
3736 udelay(2); /* should be 1.5us */
357555c0 3737 }
139ccd3f
JB
3738 if (i == 4)
3739 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3740 }
357555c0 3741
139ccd3f 3742train_done:
357555c0
JB
3743 DRM_DEBUG_KMS("FDI train done.\n");
3744}
3745
88cefb6c 3746static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3747{
88cefb6c 3748 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3749 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3750 int pipe = intel_crtc->pipe;
5eddb70b 3751 u32 reg, temp;
79e53945 3752
c64e311e 3753
c98e9dcf 3754 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3755 reg = FDI_RX_CTL(pipe);
3756 temp = I915_READ(reg);
627eb5a3 3757 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3758 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3759 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3760 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3761
3762 POSTING_READ(reg);
c98e9dcf
JB
3763 udelay(200);
3764
3765 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3766 temp = I915_READ(reg);
3767 I915_WRITE(reg, temp | FDI_PCDCLK);
3768
3769 POSTING_READ(reg);
c98e9dcf
JB
3770 udelay(200);
3771
20749730
PZ
3772 /* Enable CPU FDI TX PLL, always on for Ironlake */
3773 reg = FDI_TX_CTL(pipe);
3774 temp = I915_READ(reg);
3775 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3776 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3777
20749730
PZ
3778 POSTING_READ(reg);
3779 udelay(100);
6be4a607 3780 }
0e23b99d
JB
3781}
3782
88cefb6c
DV
3783static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3784{
3785 struct drm_device *dev = intel_crtc->base.dev;
3786 struct drm_i915_private *dev_priv = dev->dev_private;
3787 int pipe = intel_crtc->pipe;
3788 u32 reg, temp;
3789
3790 /* Switch from PCDclk to Rawclk */
3791 reg = FDI_RX_CTL(pipe);
3792 temp = I915_READ(reg);
3793 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3794
3795 /* Disable CPU FDI TX PLL */
3796 reg = FDI_TX_CTL(pipe);
3797 temp = I915_READ(reg);
3798 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3799
3800 POSTING_READ(reg);
3801 udelay(100);
3802
3803 reg = FDI_RX_CTL(pipe);
3804 temp = I915_READ(reg);
3805 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3806
3807 /* Wait for the clocks to turn off. */
3808 POSTING_READ(reg);
3809 udelay(100);
3810}
3811
0fc932b8
JB
3812static void ironlake_fdi_disable(struct drm_crtc *crtc)
3813{
3814 struct drm_device *dev = crtc->dev;
3815 struct drm_i915_private *dev_priv = dev->dev_private;
3816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3817 int pipe = intel_crtc->pipe;
3818 u32 reg, temp;
3819
3820 /* disable CPU FDI tx and PCH FDI rx */
3821 reg = FDI_TX_CTL(pipe);
3822 temp = I915_READ(reg);
3823 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3824 POSTING_READ(reg);
3825
3826 reg = FDI_RX_CTL(pipe);
3827 temp = I915_READ(reg);
3828 temp &= ~(0x7 << 16);
dfd07d72 3829 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3830 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3831
3832 POSTING_READ(reg);
3833 udelay(100);
3834
3835 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3836 if (HAS_PCH_IBX(dev))
6f06ce18 3837 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3838
3839 /* still set train pattern 1 */
3840 reg = FDI_TX_CTL(pipe);
3841 temp = I915_READ(reg);
3842 temp &= ~FDI_LINK_TRAIN_NONE;
3843 temp |= FDI_LINK_TRAIN_PATTERN_1;
3844 I915_WRITE(reg, temp);
3845
3846 reg = FDI_RX_CTL(pipe);
3847 temp = I915_READ(reg);
3848 if (HAS_PCH_CPT(dev)) {
3849 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3850 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3851 } else {
3852 temp &= ~FDI_LINK_TRAIN_NONE;
3853 temp |= FDI_LINK_TRAIN_PATTERN_1;
3854 }
3855 /* BPC in FDI rx is consistent with that in PIPECONF */
3856 temp &= ~(0x07 << 16);
dfd07d72 3857 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3858 I915_WRITE(reg, temp);
3859
3860 POSTING_READ(reg);
3861 udelay(100);
3862}
3863
5dce5b93
CW
3864bool intel_has_pending_fb_unpin(struct drm_device *dev)
3865{
3866 struct intel_crtc *crtc;
3867
3868 /* Note that we don't need to be called with mode_config.lock here
3869 * as our list of CRTC objects is static for the lifetime of the
3870 * device and so cannot disappear as we iterate. Similarly, we can
3871 * happily treat the predicates as racy, atomic checks as userspace
3872 * cannot claim and pin a new fb without at least acquring the
3873 * struct_mutex and so serialising with us.
3874 */
d3fcc808 3875 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3876 if (atomic_read(&crtc->unpin_work_count) == 0)
3877 continue;
3878
3879 if (crtc->unpin_work)
3880 intel_wait_for_vblank(dev, crtc->pipe);
3881
3882 return true;
3883 }
3884
3885 return false;
3886}
3887
d6bbafa1
CW
3888static void page_flip_completed(struct intel_crtc *intel_crtc)
3889{
3890 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3891 struct intel_unpin_work *work = intel_crtc->unpin_work;
3892
3893 /* ensure that the unpin work is consistent wrt ->pending. */
3894 smp_rmb();
3895 intel_crtc->unpin_work = NULL;
3896
3897 if (work->event)
3898 drm_send_vblank_event(intel_crtc->base.dev,
3899 intel_crtc->pipe,
3900 work->event);
3901
3902 drm_crtc_vblank_put(&intel_crtc->base);
3903
3904 wake_up_all(&dev_priv->pending_flip_queue);
3905 queue_work(dev_priv->wq, &work->work);
3906
3907 trace_i915_flip_complete(intel_crtc->plane,
3908 work->pending_flip_obj);
3909}
3910
46a55d30 3911void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3912{
0f91128d 3913 struct drm_device *dev = crtc->dev;
5bb61643 3914 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3915
2c10d571 3916 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3917 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3918 !intel_crtc_has_pending_flip(crtc),
3919 60*HZ) == 0)) {
3920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3921
5e2d7afc 3922 spin_lock_irq(&dev->event_lock);
9c787942
CW
3923 if (intel_crtc->unpin_work) {
3924 WARN_ONCE(1, "Removing stuck page flip\n");
3925 page_flip_completed(intel_crtc);
3926 }
5e2d7afc 3927 spin_unlock_irq(&dev->event_lock);
9c787942 3928 }
5bb61643 3929
975d568a
CW
3930 if (crtc->primary->fb) {
3931 mutex_lock(&dev->struct_mutex);
3932 intel_finish_fb(crtc->primary->fb);
3933 mutex_unlock(&dev->struct_mutex);
3934 }
e6c3a2a6
CW
3935}
3936
e615efe4
ED
3937/* Program iCLKIP clock to the desired frequency */
3938static void lpt_program_iclkip(struct drm_crtc *crtc)
3939{
3940 struct drm_device *dev = crtc->dev;
3941 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3942 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3943 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3944 u32 temp;
3945
a580516d 3946 mutex_lock(&dev_priv->sb_lock);
09153000 3947
e615efe4
ED
3948 /* It is necessary to ungate the pixclk gate prior to programming
3949 * the divisors, and gate it back when it is done.
3950 */
3951 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3952
3953 /* Disable SSCCTL */
3954 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3955 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3956 SBI_SSCCTL_DISABLE,
3957 SBI_ICLK);
e615efe4
ED
3958
3959 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3960 if (clock == 20000) {
e615efe4
ED
3961 auxdiv = 1;
3962 divsel = 0x41;
3963 phaseinc = 0x20;
3964 } else {
3965 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3966 * but the adjusted_mode->crtc_clock in in KHz. To get the
3967 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3968 * convert the virtual clock precision to KHz here for higher
3969 * precision.
3970 */
3971 u32 iclk_virtual_root_freq = 172800 * 1000;
3972 u32 iclk_pi_range = 64;
3973 u32 desired_divisor, msb_divisor_value, pi_value;
3974
12d7ceed 3975 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3976 msb_divisor_value = desired_divisor / iclk_pi_range;
3977 pi_value = desired_divisor % iclk_pi_range;
3978
3979 auxdiv = 0;
3980 divsel = msb_divisor_value - 2;
3981 phaseinc = pi_value;
3982 }
3983
3984 /* This should not happen with any sane values */
3985 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3986 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3987 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3988 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3989
3990 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3991 clock,
e615efe4
ED
3992 auxdiv,
3993 divsel,
3994 phasedir,
3995 phaseinc);
3996
3997 /* Program SSCDIVINTPHASE6 */
988d6ee8 3998 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3999 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4000 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4001 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4002 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4003 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4004 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4005 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4006
4007 /* Program SSCAUXDIV */
988d6ee8 4008 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4009 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4010 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4011 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4012
4013 /* Enable modulator and associated divider */
988d6ee8 4014 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4015 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4016 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
4017
4018 /* Wait for initialization time */
4019 udelay(24);
4020
4021 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4022
a580516d 4023 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4024}
4025
275f01b2
DV
4026static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4027 enum pipe pch_transcoder)
4028{
4029 struct drm_device *dev = crtc->base.dev;
4030 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4031 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4032
4033 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4034 I915_READ(HTOTAL(cpu_transcoder)));
4035 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4036 I915_READ(HBLANK(cpu_transcoder)));
4037 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4038 I915_READ(HSYNC(cpu_transcoder)));
4039
4040 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4041 I915_READ(VTOTAL(cpu_transcoder)));
4042 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4043 I915_READ(VBLANK(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4045 I915_READ(VSYNC(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4047 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4048}
4049
003632d9 4050static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4051{
4052 struct drm_i915_private *dev_priv = dev->dev_private;
4053 uint32_t temp;
4054
4055 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4056 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4057 return;
4058
4059 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4060 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4061
003632d9
ACO
4062 temp &= ~FDI_BC_BIFURCATION_SELECT;
4063 if (enable)
4064 temp |= FDI_BC_BIFURCATION_SELECT;
4065
4066 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4067 I915_WRITE(SOUTH_CHICKEN1, temp);
4068 POSTING_READ(SOUTH_CHICKEN1);
4069}
4070
4071static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4072{
4073 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4074
4075 switch (intel_crtc->pipe) {
4076 case PIPE_A:
4077 break;
4078 case PIPE_B:
6e3c9717 4079 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4080 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4081 else
003632d9 4082 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4083
4084 break;
4085 case PIPE_C:
003632d9 4086 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4087
4088 break;
4089 default:
4090 BUG();
4091 }
4092}
4093
f67a559d
JB
4094/*
4095 * Enable PCH resources required for PCH ports:
4096 * - PCH PLLs
4097 * - FDI training & RX/TX
4098 * - update transcoder timings
4099 * - DP transcoding bits
4100 * - transcoder
4101 */
4102static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4103{
4104 struct drm_device *dev = crtc->dev;
4105 struct drm_i915_private *dev_priv = dev->dev_private;
4106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4107 int pipe = intel_crtc->pipe;
ee7b9f93 4108 u32 reg, temp;
2c07245f 4109
ab9412ba 4110 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4111
1fbc0d78
DV
4112 if (IS_IVYBRIDGE(dev))
4113 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4114
cd986abb
DV
4115 /* Write the TU size bits before fdi link training, so that error
4116 * detection works. */
4117 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4118 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4119
c98e9dcf 4120 /* For PCH output, training FDI link */
674cf967 4121 dev_priv->display.fdi_link_train(crtc);
2c07245f 4122
3ad8a208
DV
4123 /* We need to program the right clock selection before writing the pixel
4124 * mutliplier into the DPLL. */
303b81e0 4125 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4126 u32 sel;
4b645f14 4127
c98e9dcf 4128 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4129 temp |= TRANS_DPLL_ENABLE(pipe);
4130 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4131 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4132 temp |= sel;
4133 else
4134 temp &= ~sel;
c98e9dcf 4135 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4136 }
5eddb70b 4137
3ad8a208
DV
4138 /* XXX: pch pll's can be enabled any time before we enable the PCH
4139 * transcoder, and we actually should do this to not upset any PCH
4140 * transcoder that already use the clock when we share it.
4141 *
4142 * Note that enable_shared_dpll tries to do the right thing, but
4143 * get_shared_dpll unconditionally resets the pll - we need that to have
4144 * the right LVDS enable sequence. */
85b3894f 4145 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4146
d9b6cb56
JB
4147 /* set transcoder timing, panel must allow it */
4148 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4149 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4150
303b81e0 4151 intel_fdi_normal_train(crtc);
5e84e1a4 4152
c98e9dcf 4153 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4154 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4155 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4156 reg = TRANS_DP_CTL(pipe);
4157 temp = I915_READ(reg);
4158 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4159 TRANS_DP_SYNC_MASK |
4160 TRANS_DP_BPC_MASK);
e3ef4479 4161 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4162 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4163
4164 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4165 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4166 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4167 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4168
4169 switch (intel_trans_dp_port_sel(crtc)) {
4170 case PCH_DP_B:
5eddb70b 4171 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4172 break;
4173 case PCH_DP_C:
5eddb70b 4174 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4175 break;
4176 case PCH_DP_D:
5eddb70b 4177 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4178 break;
4179 default:
e95d41e1 4180 BUG();
32f9d658 4181 }
2c07245f 4182
5eddb70b 4183 I915_WRITE(reg, temp);
6be4a607 4184 }
b52eb4dc 4185
b8a4f404 4186 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4187}
4188
1507e5bd
PZ
4189static void lpt_pch_enable(struct drm_crtc *crtc)
4190{
4191 struct drm_device *dev = crtc->dev;
4192 struct drm_i915_private *dev_priv = dev->dev_private;
4193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4194 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4195
ab9412ba 4196 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4197
8c52b5e8 4198 lpt_program_iclkip(crtc);
1507e5bd 4199
0540e488 4200 /* Set transcoder timing. */
275f01b2 4201 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4202
937bb610 4203 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4204}
4205
190f68c5
ACO
4206struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4207 struct intel_crtc_state *crtc_state)
ee7b9f93 4208{
e2b78267 4209 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4210 struct intel_shared_dpll *pll;
de419ab6 4211 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4212 enum intel_dpll_id i;
ee7b9f93 4213
de419ab6
ML
4214 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4215
98b6bd99
DV
4216 if (HAS_PCH_IBX(dev_priv->dev)) {
4217 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4218 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4219 pll = &dev_priv->shared_dplls[i];
98b6bd99 4220
46edb027
DV
4221 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4222 crtc->base.base.id, pll->name);
98b6bd99 4223
de419ab6 4224 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4225
98b6bd99
DV
4226 goto found;
4227 }
4228
bcddf610
S
4229 if (IS_BROXTON(dev_priv->dev)) {
4230 /* PLL is attached to port in bxt */
4231 struct intel_encoder *encoder;
4232 struct intel_digital_port *intel_dig_port;
4233
4234 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4235 if (WARN_ON(!encoder))
4236 return NULL;
4237
4238 intel_dig_port = enc_to_dig_port(&encoder->base);
4239 /* 1:1 mapping between ports and PLLs */
4240 i = (enum intel_dpll_id)intel_dig_port->port;
4241 pll = &dev_priv->shared_dplls[i];
4242 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4243 crtc->base.base.id, pll->name);
de419ab6 4244 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4245
4246 goto found;
4247 }
4248
e72f9fbf
DV
4249 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4250 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4251
4252 /* Only want to check enabled timings first */
de419ab6 4253 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4254 continue;
4255
190f68c5 4256 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4257 &shared_dpll[i].hw_state,
4258 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4259 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4260 crtc->base.base.id, pll->name,
de419ab6 4261 shared_dpll[i].crtc_mask,
8bd31e67 4262 pll->active);
ee7b9f93
JB
4263 goto found;
4264 }
4265 }
4266
4267 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4268 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4269 pll = &dev_priv->shared_dplls[i];
de419ab6 4270 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4271 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4272 crtc->base.base.id, pll->name);
ee7b9f93
JB
4273 goto found;
4274 }
4275 }
4276
4277 return NULL;
4278
4279found:
de419ab6
ML
4280 if (shared_dpll[i].crtc_mask == 0)
4281 shared_dpll[i].hw_state =
4282 crtc_state->dpll_hw_state;
f2a69f44 4283
190f68c5 4284 crtc_state->shared_dpll = i;
46edb027
DV
4285 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4286 pipe_name(crtc->pipe));
ee7b9f93 4287
de419ab6 4288 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4289
ee7b9f93
JB
4290 return pll;
4291}
4292
de419ab6 4293static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4294{
de419ab6
ML
4295 struct drm_i915_private *dev_priv = to_i915(state->dev);
4296 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4297 struct intel_shared_dpll *pll;
4298 enum intel_dpll_id i;
4299
de419ab6
ML
4300 if (!to_intel_atomic_state(state)->dpll_set)
4301 return;
8bd31e67 4302
de419ab6 4303 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4304 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4305 pll = &dev_priv->shared_dplls[i];
de419ab6 4306 pll->config = shared_dpll[i];
8bd31e67
ACO
4307 }
4308}
4309
a1520318 4310static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4311{
4312 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4313 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4314 u32 temp;
4315
4316 temp = I915_READ(dslreg);
4317 udelay(500);
4318 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4319 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4320 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4321 }
4322}
4323
86adf9d7
ML
4324static int
4325skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4326 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4327 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4328{
86adf9d7
ML
4329 struct intel_crtc_scaler_state *scaler_state =
4330 &crtc_state->scaler_state;
4331 struct intel_crtc *intel_crtc =
4332 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4333 int need_scaling;
6156a456
CK
4334
4335 need_scaling = intel_rotation_90_or_270(rotation) ?
4336 (src_h != dst_w || src_w != dst_h):
4337 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4338
4339 /*
4340 * if plane is being disabled or scaler is no more required or force detach
4341 * - free scaler binded to this plane/crtc
4342 * - in order to do this, update crtc->scaler_usage
4343 *
4344 * Here scaler state in crtc_state is set free so that
4345 * scaler can be assigned to other user. Actual register
4346 * update to free the scaler is done in plane/panel-fit programming.
4347 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4348 */
86adf9d7 4349 if (force_detach || !need_scaling) {
a1b2278e 4350 if (*scaler_id >= 0) {
86adf9d7 4351 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4352 scaler_state->scalers[*scaler_id].in_use = 0;
4353
86adf9d7
ML
4354 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4355 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4356 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4357 scaler_state->scaler_users);
4358 *scaler_id = -1;
4359 }
4360 return 0;
4361 }
4362
4363 /* range checks */
4364 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4365 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4366
4367 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4368 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4369 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4370 "size is out of scaler range\n",
86adf9d7 4371 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4372 return -EINVAL;
4373 }
4374
86adf9d7
ML
4375 /* mark this plane as a scaler user in crtc_state */
4376 scaler_state->scaler_users |= (1 << scaler_user);
4377 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4378 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4379 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4380 scaler_state->scaler_users);
4381
4382 return 0;
4383}
4384
4385/**
4386 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4387 *
4388 * @state: crtc's scaler state
86adf9d7
ML
4389 *
4390 * Return
4391 * 0 - scaler_usage updated successfully
4392 * error - requested scaling cannot be supported or other error condition
4393 */
e435d6e5 4394int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4395{
4396 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4397 struct drm_display_mode *adjusted_mode =
4398 &state->base.adjusted_mode;
4399
4400 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4401 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4402
e435d6e5 4403 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4404 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4405 state->pipe_src_w, state->pipe_src_h,
8c6cda29 4406 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
86adf9d7
ML
4407}
4408
4409/**
4410 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4411 *
4412 * @state: crtc's scaler state
86adf9d7
ML
4413 * @plane_state: atomic plane state to update
4414 *
4415 * Return
4416 * 0 - scaler_usage updated successfully
4417 * error - requested scaling cannot be supported or other error condition
4418 */
da20eabd
ML
4419static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4420 struct intel_plane_state *plane_state)
86adf9d7
ML
4421{
4422
4423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4424 struct intel_plane *intel_plane =
4425 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4426 struct drm_framebuffer *fb = plane_state->base.fb;
4427 int ret;
4428
4429 bool force_detach = !fb || !plane_state->visible;
4430
4431 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4432 intel_plane->base.base.id, intel_crtc->pipe,
4433 drm_plane_index(&intel_plane->base));
4434
4435 ret = skl_update_scaler(crtc_state, force_detach,
4436 drm_plane_index(&intel_plane->base),
4437 &plane_state->scaler_id,
4438 plane_state->base.rotation,
4439 drm_rect_width(&plane_state->src) >> 16,
4440 drm_rect_height(&plane_state->src) >> 16,
4441 drm_rect_width(&plane_state->dst),
4442 drm_rect_height(&plane_state->dst));
4443
4444 if (ret || plane_state->scaler_id < 0)
4445 return ret;
4446
a1b2278e 4447 /* check colorkey */
818ed961 4448 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4449 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4450 intel_plane->base.base.id);
a1b2278e
CK
4451 return -EINVAL;
4452 }
4453
4454 /* Check src format */
86adf9d7
ML
4455 switch (fb->pixel_format) {
4456 case DRM_FORMAT_RGB565:
4457 case DRM_FORMAT_XBGR8888:
4458 case DRM_FORMAT_XRGB8888:
4459 case DRM_FORMAT_ABGR8888:
4460 case DRM_FORMAT_ARGB8888:
4461 case DRM_FORMAT_XRGB2101010:
4462 case DRM_FORMAT_XBGR2101010:
4463 case DRM_FORMAT_YUYV:
4464 case DRM_FORMAT_YVYU:
4465 case DRM_FORMAT_UYVY:
4466 case DRM_FORMAT_VYUY:
4467 break;
4468 default:
4469 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4470 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4471 return -EINVAL;
a1b2278e
CK
4472 }
4473
a1b2278e
CK
4474 return 0;
4475}
4476
e435d6e5
ML
4477static void skylake_scaler_disable(struct intel_crtc *crtc)
4478{
4479 int i;
4480
4481 for (i = 0; i < crtc->num_scalers; i++)
4482 skl_detach_scaler(crtc, i);
4483}
4484
4485static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4486{
4487 struct drm_device *dev = crtc->base.dev;
4488 struct drm_i915_private *dev_priv = dev->dev_private;
4489 int pipe = crtc->pipe;
a1b2278e
CK
4490 struct intel_crtc_scaler_state *scaler_state =
4491 &crtc->config->scaler_state;
4492
4493 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4494
6e3c9717 4495 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4496 int id;
4497
4498 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4499 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4500 return;
4501 }
4502
4503 id = scaler_state->scaler_id;
4504 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4505 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4506 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4507 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4508
4509 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4510 }
4511}
4512
b074cec8
JB
4513static void ironlake_pfit_enable(struct intel_crtc *crtc)
4514{
4515 struct drm_device *dev = crtc->base.dev;
4516 struct drm_i915_private *dev_priv = dev->dev_private;
4517 int pipe = crtc->pipe;
4518
6e3c9717 4519 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4520 /* Force use of hard-coded filter coefficients
4521 * as some pre-programmed values are broken,
4522 * e.g. x201.
4523 */
4524 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4525 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4526 PF_PIPE_SEL_IVB(pipe));
4527 else
4528 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4529 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4530 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4531 }
4532}
4533
20bc8673 4534void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4535{
cea165c3
VS
4536 struct drm_device *dev = crtc->base.dev;
4537 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4538
6e3c9717 4539 if (!crtc->config->ips_enabled)
d77e4531
PZ
4540 return;
4541
cea165c3
VS
4542 /* We can only enable IPS after we enable a plane and wait for a vblank */
4543 intel_wait_for_vblank(dev, crtc->pipe);
4544
d77e4531 4545 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4546 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4547 mutex_lock(&dev_priv->rps.hw_lock);
4548 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4549 mutex_unlock(&dev_priv->rps.hw_lock);
4550 /* Quoting Art Runyan: "its not safe to expect any particular
4551 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4552 * mailbox." Moreover, the mailbox may return a bogus state,
4553 * so we need to just enable it and continue on.
2a114cc1
BW
4554 */
4555 } else {
4556 I915_WRITE(IPS_CTL, IPS_ENABLE);
4557 /* The bit only becomes 1 in the next vblank, so this wait here
4558 * is essentially intel_wait_for_vblank. If we don't have this
4559 * and don't wait for vblanks until the end of crtc_enable, then
4560 * the HW state readout code will complain that the expected
4561 * IPS_CTL value is not the one we read. */
4562 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4563 DRM_ERROR("Timed out waiting for IPS enable\n");
4564 }
d77e4531
PZ
4565}
4566
20bc8673 4567void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4568{
4569 struct drm_device *dev = crtc->base.dev;
4570 struct drm_i915_private *dev_priv = dev->dev_private;
4571
6e3c9717 4572 if (!crtc->config->ips_enabled)
d77e4531
PZ
4573 return;
4574
4575 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4576 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4577 mutex_lock(&dev_priv->rps.hw_lock);
4578 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4579 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4580 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4581 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4582 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4583 } else {
2a114cc1 4584 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4585 POSTING_READ(IPS_CTL);
4586 }
d77e4531
PZ
4587
4588 /* We need to wait for a vblank before we can disable the plane. */
4589 intel_wait_for_vblank(dev, crtc->pipe);
4590}
4591
4592/** Loads the palette/gamma unit for the CRTC with the prepared values */
4593static void intel_crtc_load_lut(struct drm_crtc *crtc)
4594{
4595 struct drm_device *dev = crtc->dev;
4596 struct drm_i915_private *dev_priv = dev->dev_private;
4597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4598 enum pipe pipe = intel_crtc->pipe;
4599 int palreg = PALETTE(pipe);
4600 int i;
4601 bool reenable_ips = false;
4602
4603 /* The clocks have to be on to load the palette. */
53d9f4e9 4604 if (!crtc->state->active)
d77e4531
PZ
4605 return;
4606
50360403 4607 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4608 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4609 assert_dsi_pll_enabled(dev_priv);
4610 else
4611 assert_pll_enabled(dev_priv, pipe);
4612 }
4613
4614 /* use legacy palette for Ironlake */
7a1db49a 4615 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4616 palreg = LGC_PALETTE(pipe);
4617
4618 /* Workaround : Do not read or write the pipe palette/gamma data while
4619 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4620 */
6e3c9717 4621 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4622 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4623 GAMMA_MODE_MODE_SPLIT)) {
4624 hsw_disable_ips(intel_crtc);
4625 reenable_ips = true;
4626 }
4627
4628 for (i = 0; i < 256; i++) {
4629 I915_WRITE(palreg + 4 * i,
4630 (intel_crtc->lut_r[i] << 16) |
4631 (intel_crtc->lut_g[i] << 8) |
4632 intel_crtc->lut_b[i]);
4633 }
4634
4635 if (reenable_ips)
4636 hsw_enable_ips(intel_crtc);
4637}
4638
7cac945f 4639static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4640{
7cac945f 4641 if (intel_crtc->overlay) {
d3eedb1a
VS
4642 struct drm_device *dev = intel_crtc->base.dev;
4643 struct drm_i915_private *dev_priv = dev->dev_private;
4644
4645 mutex_lock(&dev->struct_mutex);
4646 dev_priv->mm.interruptible = false;
4647 (void) intel_overlay_switch_off(intel_crtc->overlay);
4648 dev_priv->mm.interruptible = true;
4649 mutex_unlock(&dev->struct_mutex);
4650 }
4651
4652 /* Let userspace switch the overlay on again. In most cases userspace
4653 * has to recompute where to put it anyway.
4654 */
4655}
4656
87d4300a
ML
4657/**
4658 * intel_post_enable_primary - Perform operations after enabling primary plane
4659 * @crtc: the CRTC whose primary plane was just enabled
4660 *
4661 * Performs potentially sleeping operations that must be done after the primary
4662 * plane is enabled, such as updating FBC and IPS. Note that this may be
4663 * called due to an explicit primary plane update, or due to an implicit
4664 * re-enable that is caused when a sprite plane is updated to no longer
4665 * completely hide the primary plane.
4666 */
4667static void
4668intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4669{
4670 struct drm_device *dev = crtc->dev;
87d4300a 4671 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4673 int pipe = intel_crtc->pipe;
a5c4d7bc 4674
87d4300a
ML
4675 /*
4676 * BDW signals flip done immediately if the plane
4677 * is disabled, even if the plane enable is already
4678 * armed to occur at the next vblank :(
4679 */
4680 if (IS_BROADWELL(dev))
4681 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4682
87d4300a
ML
4683 /*
4684 * FIXME IPS should be fine as long as one plane is
4685 * enabled, but in practice it seems to have problems
4686 * when going from primary only to sprite only and vice
4687 * versa.
4688 */
a5c4d7bc
VS
4689 hsw_enable_ips(intel_crtc);
4690
f99d7069 4691 /*
87d4300a
ML
4692 * Gen2 reports pipe underruns whenever all planes are disabled.
4693 * So don't enable underrun reporting before at least some planes
4694 * are enabled.
4695 * FIXME: Need to fix the logic to work when we turn off all planes
4696 * but leave the pipe running.
f99d7069 4697 */
87d4300a
ML
4698 if (IS_GEN2(dev))
4699 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4700
4701 /* Underruns don't raise interrupts, so check manually. */
4702 if (HAS_GMCH_DISPLAY(dev))
4703 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4704}
4705
87d4300a
ML
4706/**
4707 * intel_pre_disable_primary - Perform operations before disabling primary plane
4708 * @crtc: the CRTC whose primary plane is to be disabled
4709 *
4710 * Performs potentially sleeping operations that must be done before the
4711 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4712 * be called due to an explicit primary plane update, or due to an implicit
4713 * disable that is caused when a sprite plane completely hides the primary
4714 * plane.
4715 */
4716static void
4717intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4718{
4719 struct drm_device *dev = crtc->dev;
4720 struct drm_i915_private *dev_priv = dev->dev_private;
4721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4722 int pipe = intel_crtc->pipe;
a5c4d7bc 4723
87d4300a
ML
4724 /*
4725 * Gen2 reports pipe underruns whenever all planes are disabled.
4726 * So diasble underrun reporting before all the planes get disabled.
4727 * FIXME: Need to fix the logic to work when we turn off all planes
4728 * but leave the pipe running.
4729 */
4730 if (IS_GEN2(dev))
4731 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4732
87d4300a
ML
4733 /*
4734 * Vblank time updates from the shadow to live plane control register
4735 * are blocked if the memory self-refresh mode is active at that
4736 * moment. So to make sure the plane gets truly disabled, disable
4737 * first the self-refresh mode. The self-refresh enable bit in turn
4738 * will be checked/applied by the HW only at the next frame start
4739 * event which is after the vblank start event, so we need to have a
4740 * wait-for-vblank between disabling the plane and the pipe.
4741 */
262cd2e1 4742 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4743 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4744 dev_priv->wm.vlv.cxsr = false;
4745 intel_wait_for_vblank(dev, pipe);
4746 }
87d4300a 4747
87d4300a
ML
4748 /*
4749 * FIXME IPS should be fine as long as one plane is
4750 * enabled, but in practice it seems to have problems
4751 * when going from primary only to sprite only and vice
4752 * versa.
4753 */
a5c4d7bc 4754 hsw_disable_ips(intel_crtc);
87d4300a
ML
4755}
4756
ac21b225
ML
4757static void intel_post_plane_update(struct intel_crtc *crtc)
4758{
4759 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4760 struct drm_device *dev = crtc->base.dev;
7733b49b 4761 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4762 struct drm_plane *plane;
4763
4764 if (atomic->wait_vblank)
4765 intel_wait_for_vblank(dev, crtc->pipe);
4766
4767 intel_frontbuffer_flip(dev, atomic->fb_bits);
4768
852eb00d
VS
4769 if (atomic->disable_cxsr)
4770 crtc->wm.cxsr_allowed = true;
4771
f015c551
VS
4772 if (crtc->atomic.update_wm_post)
4773 intel_update_watermarks(&crtc->base);
4774
c80ac854 4775 if (atomic->update_fbc)
7733b49b 4776 intel_fbc_update(dev_priv);
ac21b225
ML
4777
4778 if (atomic->post_enable_primary)
4779 intel_post_enable_primary(&crtc->base);
4780
4781 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4782 intel_update_sprite_watermarks(plane, &crtc->base,
4783 0, 0, 0, false, false);
4784
4785 memset(atomic, 0, sizeof(*atomic));
4786}
4787
4788static void intel_pre_plane_update(struct intel_crtc *crtc)
4789{
4790 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4791 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4792 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4793 struct drm_plane *p;
4794
4795 /* Track fb's for any planes being disabled */
ac21b225
ML
4796 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4797 struct intel_plane *plane = to_intel_plane(p);
ac21b225
ML
4798
4799 mutex_lock(&dev->struct_mutex);
a9ff8714
VS
4800 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4801 plane->frontbuffer_bit);
ac21b225
ML
4802 mutex_unlock(&dev->struct_mutex);
4803 }
4804
4805 if (atomic->wait_for_flips)
4806 intel_crtc_wait_for_pending_flips(&crtc->base);
4807
c80ac854 4808 if (atomic->disable_fbc)
25ad93fd 4809 intel_fbc_disable_crtc(crtc);
ac21b225 4810
066cf55b
RV
4811 if (crtc->atomic.disable_ips)
4812 hsw_disable_ips(crtc);
4813
ac21b225
ML
4814 if (atomic->pre_disable_primary)
4815 intel_pre_disable_primary(&crtc->base);
852eb00d
VS
4816
4817 if (atomic->disable_cxsr) {
4818 crtc->wm.cxsr_allowed = false;
4819 intel_set_memory_cxsr(dev_priv, false);
4820 }
ac21b225
ML
4821}
4822
d032ffa0 4823static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4824{
4825 struct drm_device *dev = crtc->dev;
4826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4827 struct drm_plane *p;
87d4300a
ML
4828 int pipe = intel_crtc->pipe;
4829
7cac945f 4830 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4831
d032ffa0
ML
4832 drm_for_each_plane_mask(p, dev, plane_mask)
4833 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4834
f99d7069
DV
4835 /*
4836 * FIXME: Once we grow proper nuclear flip support out of this we need
4837 * to compute the mask of flip planes precisely. For the time being
4838 * consider this a flip to a NULL plane.
4839 */
4840 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4841}
4842
f67a559d
JB
4843static void ironlake_crtc_enable(struct drm_crtc *crtc)
4844{
4845 struct drm_device *dev = crtc->dev;
4846 struct drm_i915_private *dev_priv = dev->dev_private;
4847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4848 struct intel_encoder *encoder;
f67a559d 4849 int pipe = intel_crtc->pipe;
f67a559d 4850
53d9f4e9 4851 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4852 return;
4853
6e3c9717 4854 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4855 intel_prepare_shared_dpll(intel_crtc);
4856
6e3c9717 4857 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4858 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4859
4860 intel_set_pipe_timings(intel_crtc);
4861
6e3c9717 4862 if (intel_crtc->config->has_pch_encoder) {
29407aab 4863 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4864 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4865 }
4866
4867 ironlake_set_pipeconf(crtc);
4868
f67a559d 4869 intel_crtc->active = true;
8664281b 4870
a72e4c9f
DV
4871 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4872 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4873
f6736a1a 4874 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4875 if (encoder->pre_enable)
4876 encoder->pre_enable(encoder);
f67a559d 4877
6e3c9717 4878 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4879 /* Note: FDI PLL enabling _must_ be done before we enable the
4880 * cpu pipes, hence this is separate from all the other fdi/pch
4881 * enabling. */
88cefb6c 4882 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4883 } else {
4884 assert_fdi_tx_disabled(dev_priv, pipe);
4885 assert_fdi_rx_disabled(dev_priv, pipe);
4886 }
f67a559d 4887
b074cec8 4888 ironlake_pfit_enable(intel_crtc);
f67a559d 4889
9c54c0dd
JB
4890 /*
4891 * On ILK+ LUT must be loaded before the pipe is running but with
4892 * clocks enabled
4893 */
4894 intel_crtc_load_lut(crtc);
4895
f37fcc2a 4896 intel_update_watermarks(crtc);
e1fdc473 4897 intel_enable_pipe(intel_crtc);
f67a559d 4898
6e3c9717 4899 if (intel_crtc->config->has_pch_encoder)
f67a559d 4900 ironlake_pch_enable(crtc);
c98e9dcf 4901
f9b61ff6
DV
4902 assert_vblank_disabled(crtc);
4903 drm_crtc_vblank_on(crtc);
4904
fa5c73b1
DV
4905 for_each_encoder_on_crtc(dev, crtc, encoder)
4906 encoder->enable(encoder);
61b77ddd
DV
4907
4908 if (HAS_PCH_CPT(dev))
a1520318 4909 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4910}
4911
42db64ef
PZ
4912/* IPS only exists on ULT machines and is tied to pipe A. */
4913static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4914{
f5adf94e 4915 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4916}
4917
4f771f10
PZ
4918static void haswell_crtc_enable(struct drm_crtc *crtc)
4919{
4920 struct drm_device *dev = crtc->dev;
4921 struct drm_i915_private *dev_priv = dev->dev_private;
4922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4923 struct intel_encoder *encoder;
99d736a2
ML
4924 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4925 struct intel_crtc_state *pipe_config =
4926 to_intel_crtc_state(crtc->state);
4f771f10 4927
53d9f4e9 4928 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4929 return;
4930
df8ad70c
DV
4931 if (intel_crtc_to_shared_dpll(intel_crtc))
4932 intel_enable_shared_dpll(intel_crtc);
4933
6e3c9717 4934 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4935 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4936
4937 intel_set_pipe_timings(intel_crtc);
4938
6e3c9717
ACO
4939 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4940 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4941 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4942 }
4943
6e3c9717 4944 if (intel_crtc->config->has_pch_encoder) {
229fca97 4945 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4946 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4947 }
4948
4949 haswell_set_pipeconf(crtc);
4950
4951 intel_set_pipe_csc(crtc);
4952
4f771f10 4953 intel_crtc->active = true;
8664281b 4954
a72e4c9f 4955 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
4956 for_each_encoder_on_crtc(dev, crtc, encoder)
4957 if (encoder->pre_enable)
4958 encoder->pre_enable(encoder);
4959
6e3c9717 4960 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
4961 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4962 true);
4fe9467d
ID
4963 dev_priv->display.fdi_link_train(crtc);
4964 }
4965
1f544388 4966 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4967
ff6d9f55 4968 if (INTEL_INFO(dev)->gen == 9)
e435d6e5 4969 skylake_pfit_enable(intel_crtc);
ff6d9f55 4970 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 4971 ironlake_pfit_enable(intel_crtc);
ff6d9f55
JB
4972 else
4973 MISSING_CASE(INTEL_INFO(dev)->gen);
4f771f10
PZ
4974
4975 /*
4976 * On ILK+ LUT must be loaded before the pipe is running but with
4977 * clocks enabled
4978 */
4979 intel_crtc_load_lut(crtc);
4980
1f544388 4981 intel_ddi_set_pipe_settings(crtc);
8228c251 4982 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4983
f37fcc2a 4984 intel_update_watermarks(crtc);
e1fdc473 4985 intel_enable_pipe(intel_crtc);
42db64ef 4986
6e3c9717 4987 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4988 lpt_pch_enable(crtc);
4f771f10 4989
6e3c9717 4990 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4991 intel_ddi_set_vc_payload_alloc(crtc, true);
4992
f9b61ff6
DV
4993 assert_vblank_disabled(crtc);
4994 drm_crtc_vblank_on(crtc);
4995
8807e55b 4996 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4997 encoder->enable(encoder);
8807e55b
JN
4998 intel_opregion_notify_encoder(encoder, true);
4999 }
4f771f10 5000
e4916946
PZ
5001 /* If we change the relative order between pipe/planes enabling, we need
5002 * to change the workaround. */
99d736a2
ML
5003 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5004 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5005 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5006 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5007 }
4f771f10
PZ
5008}
5009
3f8dce3a
DV
5010static void ironlake_pfit_disable(struct intel_crtc *crtc)
5011{
5012 struct drm_device *dev = crtc->base.dev;
5013 struct drm_i915_private *dev_priv = dev->dev_private;
5014 int pipe = crtc->pipe;
5015
5016 /* To avoid upsetting the power well on haswell only disable the pfit if
5017 * it's in use. The hw state code will make sure we get this right. */
6e3c9717 5018 if (crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5019 I915_WRITE(PF_CTL(pipe), 0);
5020 I915_WRITE(PF_WIN_POS(pipe), 0);
5021 I915_WRITE(PF_WIN_SZ(pipe), 0);
5022 }
5023}
5024
6be4a607
JB
5025static void ironlake_crtc_disable(struct drm_crtc *crtc)
5026{
5027 struct drm_device *dev = crtc->dev;
5028 struct drm_i915_private *dev_priv = dev->dev_private;
5029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5030 struct intel_encoder *encoder;
6be4a607 5031 int pipe = intel_crtc->pipe;
5eddb70b 5032 u32 reg, temp;
b52eb4dc 5033
ea9d758d
DV
5034 for_each_encoder_on_crtc(dev, crtc, encoder)
5035 encoder->disable(encoder);
5036
f9b61ff6
DV
5037 drm_crtc_vblank_off(crtc);
5038 assert_vblank_disabled(crtc);
5039
6e3c9717 5040 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5041 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5042
575f7ab7 5043 intel_disable_pipe(intel_crtc);
32f9d658 5044
3f8dce3a 5045 ironlake_pfit_disable(intel_crtc);
2c07245f 5046
5a74f70a
VS
5047 if (intel_crtc->config->has_pch_encoder)
5048 ironlake_fdi_disable(crtc);
5049
bf49ec8c
DV
5050 for_each_encoder_on_crtc(dev, crtc, encoder)
5051 if (encoder->post_disable)
5052 encoder->post_disable(encoder);
2c07245f 5053
6e3c9717 5054 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5055 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5056
d925c59a
DV
5057 if (HAS_PCH_CPT(dev)) {
5058 /* disable TRANS_DP_CTL */
5059 reg = TRANS_DP_CTL(pipe);
5060 temp = I915_READ(reg);
5061 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5062 TRANS_DP_PORT_SEL_MASK);
5063 temp |= TRANS_DP_PORT_SEL_NONE;
5064 I915_WRITE(reg, temp);
5065
5066 /* disable DPLL_SEL */
5067 temp = I915_READ(PCH_DPLL_SEL);
11887397 5068 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5069 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5070 }
e3421a18 5071
d925c59a
DV
5072 ironlake_fdi_pll_disable(intel_crtc);
5073 }
e4ca0612
PJ
5074
5075 intel_crtc->active = false;
5076 intel_update_watermarks(crtc);
6be4a607 5077}
1b3c7a47 5078
4f771f10 5079static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5080{
4f771f10
PZ
5081 struct drm_device *dev = crtc->dev;
5082 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5084 struct intel_encoder *encoder;
6e3c9717 5085 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5086
8807e55b
JN
5087 for_each_encoder_on_crtc(dev, crtc, encoder) {
5088 intel_opregion_notify_encoder(encoder, false);
4f771f10 5089 encoder->disable(encoder);
8807e55b 5090 }
4f771f10 5091
f9b61ff6
DV
5092 drm_crtc_vblank_off(crtc);
5093 assert_vblank_disabled(crtc);
5094
6e3c9717 5095 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5096 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5097 false);
575f7ab7 5098 intel_disable_pipe(intel_crtc);
4f771f10 5099
6e3c9717 5100 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5101 intel_ddi_set_vc_payload_alloc(crtc, false);
5102
ad80a810 5103 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5104
ff6d9f55 5105 if (INTEL_INFO(dev)->gen == 9)
e435d6e5 5106 skylake_scaler_disable(intel_crtc);
ff6d9f55 5107 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 5108 ironlake_pfit_disable(intel_crtc);
ff6d9f55
JB
5109 else
5110 MISSING_CASE(INTEL_INFO(dev)->gen);
4f771f10 5111
1f544388 5112 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5113
6e3c9717 5114 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5115 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5116 intel_ddi_fdi_disable(crtc);
83616634 5117 }
4f771f10 5118
97b040aa
ID
5119 for_each_encoder_on_crtc(dev, crtc, encoder)
5120 if (encoder->post_disable)
5121 encoder->post_disable(encoder);
e4ca0612
PJ
5122
5123 intel_crtc->active = false;
5124 intel_update_watermarks(crtc);
4f771f10
PZ
5125}
5126
2dd24552
JB
5127static void i9xx_pfit_enable(struct intel_crtc *crtc)
5128{
5129 struct drm_device *dev = crtc->base.dev;
5130 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5131 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5132
681a8504 5133 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5134 return;
5135
2dd24552 5136 /*
c0b03411
DV
5137 * The panel fitter should only be adjusted whilst the pipe is disabled,
5138 * according to register description and PRM.
2dd24552 5139 */
c0b03411
DV
5140 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5141 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5142
b074cec8
JB
5143 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5144 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5145
5146 /* Border color in case we don't scale up to the full screen. Black by
5147 * default, change to something else for debugging. */
5148 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5149}
5150
d05410f9
DA
5151static enum intel_display_power_domain port_to_power_domain(enum port port)
5152{
5153 switch (port) {
5154 case PORT_A:
5155 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5156 case PORT_B:
5157 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5158 case PORT_C:
5159 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5160 case PORT_D:
5161 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
d8e19f99
XZ
5162 case PORT_E:
5163 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
d05410f9
DA
5164 default:
5165 WARN_ON_ONCE(1);
5166 return POWER_DOMAIN_PORT_OTHER;
5167 }
5168}
5169
77d22dca
ID
5170#define for_each_power_domain(domain, mask) \
5171 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5172 if ((1 << (domain)) & (mask))
5173
319be8ae
ID
5174enum intel_display_power_domain
5175intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5176{
5177 struct drm_device *dev = intel_encoder->base.dev;
5178 struct intel_digital_port *intel_dig_port;
5179
5180 switch (intel_encoder->type) {
5181 case INTEL_OUTPUT_UNKNOWN:
5182 /* Only DDI platforms should ever use this output type */
5183 WARN_ON_ONCE(!HAS_DDI(dev));
5184 case INTEL_OUTPUT_DISPLAYPORT:
5185 case INTEL_OUTPUT_HDMI:
5186 case INTEL_OUTPUT_EDP:
5187 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5188 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5189 case INTEL_OUTPUT_DP_MST:
5190 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5191 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5192 case INTEL_OUTPUT_ANALOG:
5193 return POWER_DOMAIN_PORT_CRT;
5194 case INTEL_OUTPUT_DSI:
5195 return POWER_DOMAIN_PORT_DSI;
5196 default:
5197 return POWER_DOMAIN_PORT_OTHER;
5198 }
5199}
5200
5201static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5202{
319be8ae
ID
5203 struct drm_device *dev = crtc->dev;
5204 struct intel_encoder *intel_encoder;
5205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5206 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5207 unsigned long mask;
5208 enum transcoder transcoder;
5209
292b990e
ML
5210 if (!crtc->state->active)
5211 return 0;
5212
77d22dca
ID
5213 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5214
5215 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5216 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5217 if (intel_crtc->config->pch_pfit.enabled ||
5218 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5219 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5220
319be8ae
ID
5221 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5222 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5223
77d22dca
ID
5224 return mask;
5225}
5226
292b990e 5227static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5228{
292b990e
ML
5229 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5231 enum intel_display_power_domain domain;
5232 unsigned long domains, new_domains, old_domains;
77d22dca 5233
292b990e
ML
5234 old_domains = intel_crtc->enabled_power_domains;
5235 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5236
292b990e
ML
5237 domains = new_domains & ~old_domains;
5238
5239 for_each_power_domain(domain, domains)
5240 intel_display_power_get(dev_priv, domain);
5241
5242 return old_domains & ~new_domains;
5243}
5244
5245static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5246 unsigned long domains)
5247{
5248 enum intel_display_power_domain domain;
5249
5250 for_each_power_domain(domain, domains)
5251 intel_display_power_put(dev_priv, domain);
5252}
77d22dca 5253
292b990e
ML
5254static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5255{
5256 struct drm_device *dev = state->dev;
5257 struct drm_i915_private *dev_priv = dev->dev_private;
5258 unsigned long put_domains[I915_MAX_PIPES] = {};
5259 struct drm_crtc_state *crtc_state;
5260 struct drm_crtc *crtc;
5261 int i;
77d22dca 5262
292b990e
ML
5263 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5264 if (needs_modeset(crtc->state))
5265 put_domains[to_intel_crtc(crtc)->pipe] =
5266 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5267 }
5268
27c329ed
ML
5269 if (dev_priv->display.modeset_commit_cdclk) {
5270 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5271
5272 if (cdclk != dev_priv->cdclk_freq &&
5273 !WARN_ON(!state->allow_modeset))
5274 dev_priv->display.modeset_commit_cdclk(state);
5275 }
50f6e502 5276
292b990e
ML
5277 for (i = 0; i < I915_MAX_PIPES; i++)
5278 if (put_domains[i])
5279 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5280}
5281
560a7ae4
DL
5282static void intel_update_max_cdclk(struct drm_device *dev)
5283{
5284 struct drm_i915_private *dev_priv = dev->dev_private;
5285
5286 if (IS_SKYLAKE(dev)) {
5287 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5288
5289 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5290 dev_priv->max_cdclk_freq = 675000;
5291 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5292 dev_priv->max_cdclk_freq = 540000;
5293 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5294 dev_priv->max_cdclk_freq = 450000;
5295 else
5296 dev_priv->max_cdclk_freq = 337500;
5297 } else if (IS_BROADWELL(dev)) {
5298 /*
5299 * FIXME with extra cooling we can allow
5300 * 540 MHz for ULX and 675 Mhz for ULT.
5301 * How can we know if extra cooling is
5302 * available? PCI ID, VTB, something else?
5303 */
5304 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5305 dev_priv->max_cdclk_freq = 450000;
5306 else if (IS_BDW_ULX(dev))
5307 dev_priv->max_cdclk_freq = 450000;
5308 else if (IS_BDW_ULT(dev))
5309 dev_priv->max_cdclk_freq = 540000;
5310 else
5311 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5312 } else if (IS_CHERRYVIEW(dev)) {
5313 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5314 } else if (IS_VALLEYVIEW(dev)) {
5315 dev_priv->max_cdclk_freq = 400000;
5316 } else {
5317 /* otherwise assume cdclk is fixed */
5318 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5319 }
5320
5321 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5322 dev_priv->max_cdclk_freq);
5323}
5324
5325static void intel_update_cdclk(struct drm_device *dev)
5326{
5327 struct drm_i915_private *dev_priv = dev->dev_private;
5328
5329 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5330 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5331 dev_priv->cdclk_freq);
5332
5333 /*
5334 * Program the gmbus_freq based on the cdclk frequency.
5335 * BSpec erroneously claims we should aim for 4MHz, but
5336 * in fact 1MHz is the correct frequency.
5337 */
5338 if (IS_VALLEYVIEW(dev)) {
5339 /*
5340 * Program the gmbus_freq based on the cdclk frequency.
5341 * BSpec erroneously claims we should aim for 4MHz, but
5342 * in fact 1MHz is the correct frequency.
5343 */
5344 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5345 }
5346
5347 if (dev_priv->max_cdclk_freq == 0)
5348 intel_update_max_cdclk(dev);
5349}
5350
70d0c574 5351static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5352{
5353 struct drm_i915_private *dev_priv = dev->dev_private;
5354 uint32_t divider;
5355 uint32_t ratio;
5356 uint32_t current_freq;
5357 int ret;
5358
5359 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5360 switch (frequency) {
5361 case 144000:
5362 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5363 ratio = BXT_DE_PLL_RATIO(60);
5364 break;
5365 case 288000:
5366 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5367 ratio = BXT_DE_PLL_RATIO(60);
5368 break;
5369 case 384000:
5370 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5371 ratio = BXT_DE_PLL_RATIO(60);
5372 break;
5373 case 576000:
5374 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5375 ratio = BXT_DE_PLL_RATIO(60);
5376 break;
5377 case 624000:
5378 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5379 ratio = BXT_DE_PLL_RATIO(65);
5380 break;
5381 case 19200:
5382 /*
5383 * Bypass frequency with DE PLL disabled. Init ratio, divider
5384 * to suppress GCC warning.
5385 */
5386 ratio = 0;
5387 divider = 0;
5388 break;
5389 default:
5390 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5391
5392 return;
5393 }
5394
5395 mutex_lock(&dev_priv->rps.hw_lock);
5396 /* Inform power controller of upcoming frequency change */
5397 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5398 0x80000000);
5399 mutex_unlock(&dev_priv->rps.hw_lock);
5400
5401 if (ret) {
5402 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5403 ret, frequency);
5404 return;
5405 }
5406
5407 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5408 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5409 current_freq = current_freq * 500 + 1000;
5410
5411 /*
5412 * DE PLL has to be disabled when
5413 * - setting to 19.2MHz (bypass, PLL isn't used)
5414 * - before setting to 624MHz (PLL needs toggling)
5415 * - before setting to any frequency from 624MHz (PLL needs toggling)
5416 */
5417 if (frequency == 19200 || frequency == 624000 ||
5418 current_freq == 624000) {
5419 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5420 /* Timeout 200us */
5421 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5422 1))
5423 DRM_ERROR("timout waiting for DE PLL unlock\n");
5424 }
5425
5426 if (frequency != 19200) {
5427 uint32_t val;
5428
5429 val = I915_READ(BXT_DE_PLL_CTL);
5430 val &= ~BXT_DE_PLL_RATIO_MASK;
5431 val |= ratio;
5432 I915_WRITE(BXT_DE_PLL_CTL, val);
5433
5434 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5435 /* Timeout 200us */
5436 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5437 DRM_ERROR("timeout waiting for DE PLL lock\n");
5438
5439 val = I915_READ(CDCLK_CTL);
5440 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5441 val |= divider;
5442 /*
5443 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5444 * enable otherwise.
5445 */
5446 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5447 if (frequency >= 500000)
5448 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5449
5450 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5451 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5452 val |= (frequency - 1000) / 500;
5453 I915_WRITE(CDCLK_CTL, val);
5454 }
5455
5456 mutex_lock(&dev_priv->rps.hw_lock);
5457 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5458 DIV_ROUND_UP(frequency, 25000));
5459 mutex_unlock(&dev_priv->rps.hw_lock);
5460
5461 if (ret) {
5462 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5463 ret, frequency);
5464 return;
5465 }
5466
a47871bd 5467 intel_update_cdclk(dev);
f8437dd1
VK
5468}
5469
5470void broxton_init_cdclk(struct drm_device *dev)
5471{
5472 struct drm_i915_private *dev_priv = dev->dev_private;
5473 uint32_t val;
5474
5475 /*
5476 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5477 * or else the reset will hang because there is no PCH to respond.
5478 * Move the handshake programming to initialization sequence.
5479 * Previously was left up to BIOS.
5480 */
5481 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5482 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5483 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5484
5485 /* Enable PG1 for cdclk */
5486 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5487
5488 /* check if cd clock is enabled */
5489 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5490 DRM_DEBUG_KMS("Display already initialized\n");
5491 return;
5492 }
5493
5494 /*
5495 * FIXME:
5496 * - The initial CDCLK needs to be read from VBT.
5497 * Need to make this change after VBT has changes for BXT.
5498 * - check if setting the max (or any) cdclk freq is really necessary
5499 * here, it belongs to modeset time
5500 */
5501 broxton_set_cdclk(dev, 624000);
5502
5503 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5504 POSTING_READ(DBUF_CTL);
5505
f8437dd1
VK
5506 udelay(10);
5507
5508 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5509 DRM_ERROR("DBuf power enable timeout!\n");
5510}
5511
5512void broxton_uninit_cdclk(struct drm_device *dev)
5513{
5514 struct drm_i915_private *dev_priv = dev->dev_private;
5515
5516 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5517 POSTING_READ(DBUF_CTL);
5518
f8437dd1
VK
5519 udelay(10);
5520
5521 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5522 DRM_ERROR("DBuf power disable timeout!\n");
5523
5524 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5525 broxton_set_cdclk(dev, 19200);
5526
5527 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5528}
5529
5d96d8af
DL
5530static const struct skl_cdclk_entry {
5531 unsigned int freq;
5532 unsigned int vco;
5533} skl_cdclk_frequencies[] = {
5534 { .freq = 308570, .vco = 8640 },
5535 { .freq = 337500, .vco = 8100 },
5536 { .freq = 432000, .vco = 8640 },
5537 { .freq = 450000, .vco = 8100 },
5538 { .freq = 540000, .vco = 8100 },
5539 { .freq = 617140, .vco = 8640 },
5540 { .freq = 675000, .vco = 8100 },
5541};
5542
5543static unsigned int skl_cdclk_decimal(unsigned int freq)
5544{
5545 return (freq - 1000) / 500;
5546}
5547
5548static unsigned int skl_cdclk_get_vco(unsigned int freq)
5549{
5550 unsigned int i;
5551
5552 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5553 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5554
5555 if (e->freq == freq)
5556 return e->vco;
5557 }
5558
5559 return 8100;
5560}
5561
5562static void
5563skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5564{
5565 unsigned int min_freq;
5566 u32 val;
5567
5568 /* select the minimum CDCLK before enabling DPLL 0 */
5569 val = I915_READ(CDCLK_CTL);
5570 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5571 val |= CDCLK_FREQ_337_308;
5572
5573 if (required_vco == 8640)
5574 min_freq = 308570;
5575 else
5576 min_freq = 337500;
5577
5578 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5579
5580 I915_WRITE(CDCLK_CTL, val);
5581 POSTING_READ(CDCLK_CTL);
5582
5583 /*
5584 * We always enable DPLL0 with the lowest link rate possible, but still
5585 * taking into account the VCO required to operate the eDP panel at the
5586 * desired frequency. The usual DP link rates operate with a VCO of
5587 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5588 * The modeset code is responsible for the selection of the exact link
5589 * rate later on, with the constraint of choosing a frequency that
5590 * works with required_vco.
5591 */
5592 val = I915_READ(DPLL_CTRL1);
5593
5594 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5595 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5596 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5597 if (required_vco == 8640)
5598 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5599 SKL_DPLL0);
5600 else
5601 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5602 SKL_DPLL0);
5603
5604 I915_WRITE(DPLL_CTRL1, val);
5605 POSTING_READ(DPLL_CTRL1);
5606
5607 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5608
5609 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5610 DRM_ERROR("DPLL0 not locked\n");
5611}
5612
5613static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5614{
5615 int ret;
5616 u32 val;
5617
5618 /* inform PCU we want to change CDCLK */
5619 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5620 mutex_lock(&dev_priv->rps.hw_lock);
5621 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5622 mutex_unlock(&dev_priv->rps.hw_lock);
5623
5624 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5625}
5626
5627static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5628{
5629 unsigned int i;
5630
5631 for (i = 0; i < 15; i++) {
5632 if (skl_cdclk_pcu_ready(dev_priv))
5633 return true;
5634 udelay(10);
5635 }
5636
5637 return false;
5638}
5639
5640static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5641{
560a7ae4 5642 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5643 u32 freq_select, pcu_ack;
5644
5645 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5646
5647 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5648 DRM_ERROR("failed to inform PCU about cdclk change\n");
5649 return;
5650 }
5651
5652 /* set CDCLK_CTL */
5653 switch(freq) {
5654 case 450000:
5655 case 432000:
5656 freq_select = CDCLK_FREQ_450_432;
5657 pcu_ack = 1;
5658 break;
5659 case 540000:
5660 freq_select = CDCLK_FREQ_540;
5661 pcu_ack = 2;
5662 break;
5663 case 308570:
5664 case 337500:
5665 default:
5666 freq_select = CDCLK_FREQ_337_308;
5667 pcu_ack = 0;
5668 break;
5669 case 617140:
5670 case 675000:
5671 freq_select = CDCLK_FREQ_675_617;
5672 pcu_ack = 3;
5673 break;
5674 }
5675
5676 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5677 POSTING_READ(CDCLK_CTL);
5678
5679 /* inform PCU of the change */
5680 mutex_lock(&dev_priv->rps.hw_lock);
5681 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5682 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5683
5684 intel_update_cdclk(dev);
5d96d8af
DL
5685}
5686
5687void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5688{
5689 /* disable DBUF power */
5690 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5691 POSTING_READ(DBUF_CTL);
5692
5693 udelay(10);
5694
5695 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5696 DRM_ERROR("DBuf power disable timeout\n");
5697
5698 /* disable DPLL0 */
5699 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5700 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5701 DRM_ERROR("Couldn't disable DPLL0\n");
5702
5703 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5704}
5705
5706void skl_init_cdclk(struct drm_i915_private *dev_priv)
5707{
5708 u32 val;
5709 unsigned int required_vco;
5710
5711 /* enable PCH reset handshake */
5712 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5713 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5714
5715 /* enable PG1 and Misc I/O */
5716 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5717
39d9b85a
GW
5718 /* DPLL0 not enabled (happens on early BIOS versions) */
5719 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5720 /* enable DPLL0 */
5721 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5722 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5723 }
5724
5d96d8af
DL
5725 /* set CDCLK to the frequency the BIOS chose */
5726 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5727
5728 /* enable DBUF power */
5729 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5730 POSTING_READ(DBUF_CTL);
5731
5732 udelay(10);
5733
5734 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5735 DRM_ERROR("DBuf power enable timeout\n");
5736}
5737
dfcab17e 5738/* returns HPLL frequency in kHz */
f8bf63fd 5739static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 5740{
586f49dc 5741 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 5742
586f49dc 5743 /* Obtain SKU information */
a580516d 5744 mutex_lock(&dev_priv->sb_lock);
586f49dc
JB
5745 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5746 CCK_FUSE_HPLL_FREQ_MASK;
a580516d 5747 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5748
dfcab17e 5749 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
5750}
5751
5752/* Adjust CDclk dividers to allow high res or save power if possible */
5753static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5754{
5755 struct drm_i915_private *dev_priv = dev->dev_private;
5756 u32 val, cmd;
5757
164dfd28
VK
5758 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5759 != dev_priv->cdclk_freq);
d60c4473 5760
dfcab17e 5761 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5762 cmd = 2;
dfcab17e 5763 else if (cdclk == 266667)
30a970c6
JB
5764 cmd = 1;
5765 else
5766 cmd = 0;
5767
5768 mutex_lock(&dev_priv->rps.hw_lock);
5769 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5770 val &= ~DSPFREQGUAR_MASK;
5771 val |= (cmd << DSPFREQGUAR_SHIFT);
5772 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5773 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5774 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5775 50)) {
5776 DRM_ERROR("timed out waiting for CDclk change\n");
5777 }
5778 mutex_unlock(&dev_priv->rps.hw_lock);
5779
54433e91
VS
5780 mutex_lock(&dev_priv->sb_lock);
5781
dfcab17e 5782 if (cdclk == 400000) {
6bcda4f0 5783 u32 divider;
30a970c6 5784
6bcda4f0 5785 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5786
30a970c6
JB
5787 /* adjust cdclk divider */
5788 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 5789 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
5790 val |= divider;
5791 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5792
5793 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5794 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5795 50))
5796 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5797 }
5798
30a970c6
JB
5799 /* adjust self-refresh exit latency value */
5800 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5801 val &= ~0x7f;
5802
5803 /*
5804 * For high bandwidth configs, we set a higher latency in the bunit
5805 * so that the core display fetch happens in time to avoid underruns.
5806 */
dfcab17e 5807 if (cdclk == 400000)
30a970c6
JB
5808 val |= 4500 / 250; /* 4.5 usec */
5809 else
5810 val |= 3000 / 250; /* 3.0 usec */
5811 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5812
a580516d 5813 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5814
b6283055 5815 intel_update_cdclk(dev);
30a970c6
JB
5816}
5817
383c5a6a
VS
5818static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5819{
5820 struct drm_i915_private *dev_priv = dev->dev_private;
5821 u32 val, cmd;
5822
164dfd28
VK
5823 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5824 != dev_priv->cdclk_freq);
383c5a6a
VS
5825
5826 switch (cdclk) {
383c5a6a
VS
5827 case 333333:
5828 case 320000:
383c5a6a 5829 case 266667:
383c5a6a 5830 case 200000:
383c5a6a
VS
5831 break;
5832 default:
5f77eeb0 5833 MISSING_CASE(cdclk);
383c5a6a
VS
5834 return;
5835 }
5836
9d0d3fda
VS
5837 /*
5838 * Specs are full of misinformation, but testing on actual
5839 * hardware has shown that we just need to write the desired
5840 * CCK divider into the Punit register.
5841 */
5842 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5843
383c5a6a
VS
5844 mutex_lock(&dev_priv->rps.hw_lock);
5845 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5846 val &= ~DSPFREQGUAR_MASK_CHV;
5847 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5848 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5849 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5850 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5851 50)) {
5852 DRM_ERROR("timed out waiting for CDclk change\n");
5853 }
5854 mutex_unlock(&dev_priv->rps.hw_lock);
5855
b6283055 5856 intel_update_cdclk(dev);
383c5a6a
VS
5857}
5858
30a970c6
JB
5859static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5860 int max_pixclk)
5861{
6bcda4f0 5862 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5863 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5864
30a970c6
JB
5865 /*
5866 * Really only a few cases to deal with, as only 4 CDclks are supported:
5867 * 200MHz
5868 * 267MHz
29dc7ef3 5869 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5870 * 400MHz (VLV only)
5871 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5872 * of the lower bin and adjust if needed.
e37c67a1
VS
5873 *
5874 * We seem to get an unstable or solid color picture at 200MHz.
5875 * Not sure what's wrong. For now use 200MHz only when all pipes
5876 * are off.
30a970c6 5877 */
6cca3195
VS
5878 if (!IS_CHERRYVIEW(dev_priv) &&
5879 max_pixclk > freq_320*limit/100)
dfcab17e 5880 return 400000;
6cca3195 5881 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5882 return freq_320;
e37c67a1 5883 else if (max_pixclk > 0)
dfcab17e 5884 return 266667;
e37c67a1
VS
5885 else
5886 return 200000;
30a970c6
JB
5887}
5888
f8437dd1
VK
5889static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5890 int max_pixclk)
5891{
5892 /*
5893 * FIXME:
5894 * - remove the guardband, it's not needed on BXT
5895 * - set 19.2MHz bypass frequency if there are no active pipes
5896 */
5897 if (max_pixclk > 576000*9/10)
5898 return 624000;
5899 else if (max_pixclk > 384000*9/10)
5900 return 576000;
5901 else if (max_pixclk > 288000*9/10)
5902 return 384000;
5903 else if (max_pixclk > 144000*9/10)
5904 return 288000;
5905 else
5906 return 144000;
5907}
5908
a821fc46
ACO
5909/* Compute the max pixel clock for new configuration. Uses atomic state if
5910 * that's non-NULL, look at current state otherwise. */
5911static int intel_mode_max_pixclk(struct drm_device *dev,
5912 struct drm_atomic_state *state)
30a970c6 5913{
30a970c6 5914 struct intel_crtc *intel_crtc;
304603f4 5915 struct intel_crtc_state *crtc_state;
30a970c6
JB
5916 int max_pixclk = 0;
5917
d3fcc808 5918 for_each_intel_crtc(dev, intel_crtc) {
27c329ed 5919 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
304603f4
ACO
5920 if (IS_ERR(crtc_state))
5921 return PTR_ERR(crtc_state);
5922
5923 if (!crtc_state->base.enable)
5924 continue;
5925
5926 max_pixclk = max(max_pixclk,
5927 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
5928 }
5929
5930 return max_pixclk;
5931}
5932
27c329ed 5933static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5934{
27c329ed
ML
5935 struct drm_device *dev = state->dev;
5936 struct drm_i915_private *dev_priv = dev->dev_private;
5937 int max_pixclk = intel_mode_max_pixclk(dev, state);
30a970c6 5938
304603f4
ACO
5939 if (max_pixclk < 0)
5940 return max_pixclk;
30a970c6 5941
27c329ed
ML
5942 to_intel_atomic_state(state)->cdclk =
5943 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5944
27c329ed
ML
5945 return 0;
5946}
304603f4 5947
27c329ed
ML
5948static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5949{
5950 struct drm_device *dev = state->dev;
5951 struct drm_i915_private *dev_priv = dev->dev_private;
5952 int max_pixclk = intel_mode_max_pixclk(dev, state);
85a96e7a 5953
27c329ed
ML
5954 if (max_pixclk < 0)
5955 return max_pixclk;
85a96e7a 5956
27c329ed
ML
5957 to_intel_atomic_state(state)->cdclk =
5958 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 5959
27c329ed 5960 return 0;
30a970c6
JB
5961}
5962
1e69cd74
VS
5963static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5964{
5965 unsigned int credits, default_credits;
5966
5967 if (IS_CHERRYVIEW(dev_priv))
5968 default_credits = PFI_CREDIT(12);
5969 else
5970 default_credits = PFI_CREDIT(8);
5971
164dfd28 5972 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
1e69cd74
VS
5973 /* CHV suggested value is 31 or 63 */
5974 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 5975 credits = PFI_CREDIT_63;
1e69cd74
VS
5976 else
5977 credits = PFI_CREDIT(15);
5978 } else {
5979 credits = default_credits;
5980 }
5981
5982 /*
5983 * WA - write default credits before re-programming
5984 * FIXME: should we also set the resend bit here?
5985 */
5986 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5987 default_credits);
5988
5989 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5990 credits | PFI_CREDIT_RESEND);
5991
5992 /*
5993 * FIXME is this guaranteed to clear
5994 * immediately or should we poll for it?
5995 */
5996 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5997}
5998
27c329ed 5999static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6000{
a821fc46 6001 struct drm_device *dev = old_state->dev;
27c329ed 6002 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
30a970c6 6003 struct drm_i915_private *dev_priv = dev->dev_private;
30a970c6 6004
27c329ed
ML
6005 /*
6006 * FIXME: We can end up here with all power domains off, yet
6007 * with a CDCLK frequency other than the minimum. To account
6008 * for this take the PIPE-A power domain, which covers the HW
6009 * blocks needed for the following programming. This can be
6010 * removed once it's guaranteed that we get here either with
6011 * the minimum CDCLK set, or the required power domains
6012 * enabled.
6013 */
6014 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6015
27c329ed
ML
6016 if (IS_CHERRYVIEW(dev))
6017 cherryview_set_cdclk(dev, req_cdclk);
6018 else
6019 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6020
27c329ed 6021 vlv_program_pfi_credits(dev_priv);
1e69cd74 6022
27c329ed 6023 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6024}
6025
89b667f8
JB
6026static void valleyview_crtc_enable(struct drm_crtc *crtc)
6027{
6028 struct drm_device *dev = crtc->dev;
a72e4c9f 6029 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6031 struct intel_encoder *encoder;
6032 int pipe = intel_crtc->pipe;
23538ef1 6033 bool is_dsi;
89b667f8 6034
53d9f4e9 6035 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6036 return;
6037
409ee761 6038 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 6039
1ae0d137
VS
6040 if (!is_dsi) {
6041 if (IS_CHERRYVIEW(dev))
6e3c9717 6042 chv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 6043 else
6e3c9717 6044 vlv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 6045 }
5b18e57c 6046
6e3c9717 6047 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6048 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6049
6050 intel_set_pipe_timings(intel_crtc);
6051
c14b0485
VS
6052 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6053 struct drm_i915_private *dev_priv = dev->dev_private;
6054
6055 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6056 I915_WRITE(CHV_CANVAS(pipe), 0);
6057 }
6058
5b18e57c
DV
6059 i9xx_set_pipeconf(intel_crtc);
6060
89b667f8 6061 intel_crtc->active = true;
89b667f8 6062
a72e4c9f 6063 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6064
89b667f8
JB
6065 for_each_encoder_on_crtc(dev, crtc, encoder)
6066 if (encoder->pre_pll_enable)
6067 encoder->pre_pll_enable(encoder);
6068
9d556c99
CML
6069 if (!is_dsi) {
6070 if (IS_CHERRYVIEW(dev))
6e3c9717 6071 chv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6072 else
6e3c9717 6073 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6074 }
89b667f8
JB
6075
6076 for_each_encoder_on_crtc(dev, crtc, encoder)
6077 if (encoder->pre_enable)
6078 encoder->pre_enable(encoder);
6079
2dd24552
JB
6080 i9xx_pfit_enable(intel_crtc);
6081
63cbb074
VS
6082 intel_crtc_load_lut(crtc);
6083
e1fdc473 6084 intel_enable_pipe(intel_crtc);
be6a6f8e 6085
4b3a9526
VS
6086 assert_vblank_disabled(crtc);
6087 drm_crtc_vblank_on(crtc);
6088
f9b61ff6
DV
6089 for_each_encoder_on_crtc(dev, crtc, encoder)
6090 encoder->enable(encoder);
89b667f8
JB
6091}
6092
f13c2ef3
DV
6093static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6094{
6095 struct drm_device *dev = crtc->base.dev;
6096 struct drm_i915_private *dev_priv = dev->dev_private;
6097
6e3c9717
ACO
6098 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6099 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6100}
6101
0b8765c6 6102static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6103{
6104 struct drm_device *dev = crtc->dev;
a72e4c9f 6105 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6107 struct intel_encoder *encoder;
79e53945 6108 int pipe = intel_crtc->pipe;
79e53945 6109
53d9f4e9 6110 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6111 return;
6112
f13c2ef3
DV
6113 i9xx_set_pll_dividers(intel_crtc);
6114
6e3c9717 6115 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6116 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6117
6118 intel_set_pipe_timings(intel_crtc);
6119
5b18e57c
DV
6120 i9xx_set_pipeconf(intel_crtc);
6121
f7abfe8b 6122 intel_crtc->active = true;
6b383a7f 6123
4a3436e8 6124 if (!IS_GEN2(dev))
a72e4c9f 6125 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6126
9d6d9f19
MK
6127 for_each_encoder_on_crtc(dev, crtc, encoder)
6128 if (encoder->pre_enable)
6129 encoder->pre_enable(encoder);
6130
f6736a1a
DV
6131 i9xx_enable_pll(intel_crtc);
6132
2dd24552
JB
6133 i9xx_pfit_enable(intel_crtc);
6134
63cbb074
VS
6135 intel_crtc_load_lut(crtc);
6136
f37fcc2a 6137 intel_update_watermarks(crtc);
e1fdc473 6138 intel_enable_pipe(intel_crtc);
be6a6f8e 6139
4b3a9526
VS
6140 assert_vblank_disabled(crtc);
6141 drm_crtc_vblank_on(crtc);
6142
f9b61ff6
DV
6143 for_each_encoder_on_crtc(dev, crtc, encoder)
6144 encoder->enable(encoder);
0b8765c6 6145}
79e53945 6146
87476d63
DV
6147static void i9xx_pfit_disable(struct intel_crtc *crtc)
6148{
6149 struct drm_device *dev = crtc->base.dev;
6150 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6151
6e3c9717 6152 if (!crtc->config->gmch_pfit.control)
328d8e82 6153 return;
87476d63 6154
328d8e82 6155 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6156
328d8e82
DV
6157 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6158 I915_READ(PFIT_CONTROL));
6159 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6160}
6161
0b8765c6
JB
6162static void i9xx_crtc_disable(struct drm_crtc *crtc)
6163{
6164 struct drm_device *dev = crtc->dev;
6165 struct drm_i915_private *dev_priv = dev->dev_private;
6166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6167 struct intel_encoder *encoder;
0b8765c6 6168 int pipe = intel_crtc->pipe;
ef9c3aee 6169
6304cd91
VS
6170 /*
6171 * On gen2 planes are double buffered but the pipe isn't, so we must
6172 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6173 * We also need to wait on all gmch platforms because of the
6174 * self-refresh mode constraint explained above.
6304cd91 6175 */
564ed191 6176 intel_wait_for_vblank(dev, pipe);
6304cd91 6177
4b3a9526
VS
6178 for_each_encoder_on_crtc(dev, crtc, encoder)
6179 encoder->disable(encoder);
6180
f9b61ff6
DV
6181 drm_crtc_vblank_off(crtc);
6182 assert_vblank_disabled(crtc);
6183
575f7ab7 6184 intel_disable_pipe(intel_crtc);
24a1f16d 6185
87476d63 6186 i9xx_pfit_disable(intel_crtc);
24a1f16d 6187
89b667f8
JB
6188 for_each_encoder_on_crtc(dev, crtc, encoder)
6189 if (encoder->post_disable)
6190 encoder->post_disable(encoder);
6191
409ee761 6192 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6193 if (IS_CHERRYVIEW(dev))
6194 chv_disable_pll(dev_priv, pipe);
6195 else if (IS_VALLEYVIEW(dev))
6196 vlv_disable_pll(dev_priv, pipe);
6197 else
1c4e0274 6198 i9xx_disable_pll(intel_crtc);
076ed3b2 6199 }
0b8765c6 6200
4a3436e8 6201 if (!IS_GEN2(dev))
a72e4c9f 6202 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
e4ca0612
PJ
6203
6204 intel_crtc->active = false;
6205 intel_update_watermarks(crtc);
0b8765c6
JB
6206}
6207
b17d48e2
ML
6208static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6209{
6210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6211 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6212 enum intel_display_power_domain domain;
6213 unsigned long domains;
6214
6215 if (!intel_crtc->active)
6216 return;
6217
a539205a
ML
6218 if (to_intel_plane_state(crtc->primary->state)->visible) {
6219 intel_crtc_wait_for_pending_flips(crtc);
6220 intel_pre_disable_primary(crtc);
6221 }
6222
d032ffa0 6223 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
b17d48e2 6224 dev_priv->display.crtc_disable(crtc);
1f7457b1 6225 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6226
6227 domains = intel_crtc->enabled_power_domains;
6228 for_each_power_domain(domain, domains)
6229 intel_display_power_put(dev_priv, domain);
6230 intel_crtc->enabled_power_domains = 0;
6231}
6232
6b72d486
ML
6233/*
6234 * turn all crtc's off, but do not adjust state
6235 * This has to be paired with a call to intel_modeset_setup_hw_state.
6236 */
70e0bd74 6237int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6238{
70e0bd74
ML
6239 struct drm_mode_config *config = &dev->mode_config;
6240 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6241 struct drm_atomic_state *state;
6b72d486 6242 struct drm_crtc *crtc;
70e0bd74
ML
6243 unsigned crtc_mask = 0;
6244 int ret = 0;
6245
6246 if (WARN_ON(!ctx))
6247 return 0;
6248
6249 lockdep_assert_held(&ctx->ww_ctx);
6250 state = drm_atomic_state_alloc(dev);
6251 if (WARN_ON(!state))
6252 return -ENOMEM;
6253
6254 state->acquire_ctx = ctx;
6255 state->allow_modeset = true;
6256
6257 for_each_crtc(dev, crtc) {
6258 struct drm_crtc_state *crtc_state =
6259 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6260
70e0bd74
ML
6261 ret = PTR_ERR_OR_ZERO(crtc_state);
6262 if (ret)
6263 goto free;
6264
6265 if (!crtc_state->active)
6266 continue;
6267
6268 crtc_state->active = false;
6269 crtc_mask |= 1 << drm_crtc_index(crtc);
6270 }
6271
6272 if (crtc_mask) {
74c090b1 6273 ret = drm_atomic_commit(state);
70e0bd74
ML
6274
6275 if (!ret) {
6276 for_each_crtc(dev, crtc)
6277 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6278 crtc->state->active = true;
6279
6280 return ret;
6281 }
6282 }
6283
6284free:
6285 if (ret)
6286 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6287 drm_atomic_state_free(state);
6288 return ret;
ee7b9f93
JB
6289}
6290
ea5b213a 6291void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6292{
4ef69c7a 6293 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6294
ea5b213a
CW
6295 drm_encoder_cleanup(encoder);
6296 kfree(intel_encoder);
7e7d76c3
JB
6297}
6298
0a91ca29
DV
6299/* Cross check the actual hw state with our own modeset state tracking (and it's
6300 * internal consistency). */
b980514c 6301static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6302{
35dd3c64
ML
6303 struct drm_crtc *crtc = connector->base.state->crtc;
6304
6305 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6306 connector->base.base.id,
6307 connector->base.name);
6308
0a91ca29 6309 if (connector->get_hw_state(connector)) {
e85376cb 6310 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6311 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6312
35dd3c64
ML
6313 I915_STATE_WARN(!crtc,
6314 "connector enabled without attached crtc\n");
0a91ca29 6315
35dd3c64 6316 if (!crtc)
0e32b39c
DA
6317 return;
6318
35dd3c64
ML
6319 I915_STATE_WARN(!crtc->state->active,
6320 "connector is active, but attached crtc isn't\n");
36cd7444 6321
e85376cb 6322 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64 6323 return;
0a91ca29 6324
e85376cb 6325 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64 6326 "atomic encoder doesn't match attached encoder\n");
0a91ca29 6327
e85376cb 6328 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6329 "attached encoder crtc differs from connector crtc\n");
6330 } else {
4d688a2a
ML
6331 I915_STATE_WARN(crtc && crtc->state->active,
6332 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6333 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6334 "best encoder set without crtc!\n");
0a91ca29 6335 }
79e53945
JB
6336}
6337
08d9bc92
ACO
6338int intel_connector_init(struct intel_connector *connector)
6339{
6340 struct drm_connector_state *connector_state;
6341
6342 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6343 if (!connector_state)
6344 return -ENOMEM;
6345
6346 connector->base.state = connector_state;
6347 return 0;
6348}
6349
6350struct intel_connector *intel_connector_alloc(void)
6351{
6352 struct intel_connector *connector;
6353
6354 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6355 if (!connector)
6356 return NULL;
6357
6358 if (intel_connector_init(connector) < 0) {
6359 kfree(connector);
6360 return NULL;
6361 }
6362
6363 return connector;
6364}
6365
f0947c37
DV
6366/* Simple connector->get_hw_state implementation for encoders that support only
6367 * one connector and no cloning and hence the encoder state determines the state
6368 * of the connector. */
6369bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6370{
24929352 6371 enum pipe pipe = 0;
f0947c37 6372 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6373
f0947c37 6374 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6375}
6376
6d293983 6377static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6378{
6d293983
ACO
6379 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6380 return crtc_state->fdi_lanes;
d272ddfa
VS
6381
6382 return 0;
6383}
6384
6d293983 6385static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6386 struct intel_crtc_state *pipe_config)
1857e1da 6387{
6d293983
ACO
6388 struct drm_atomic_state *state = pipe_config->base.state;
6389 struct intel_crtc *other_crtc;
6390 struct intel_crtc_state *other_crtc_state;
6391
1857e1da
DV
6392 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6393 pipe_name(pipe), pipe_config->fdi_lanes);
6394 if (pipe_config->fdi_lanes > 4) {
6395 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6396 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6397 return -EINVAL;
1857e1da
DV
6398 }
6399
bafb6553 6400 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6401 if (pipe_config->fdi_lanes > 2) {
6402 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6403 pipe_config->fdi_lanes);
6d293983 6404 return -EINVAL;
1857e1da 6405 } else {
6d293983 6406 return 0;
1857e1da
DV
6407 }
6408 }
6409
6410 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6411 return 0;
1857e1da
DV
6412
6413 /* Ivybridge 3 pipe is really complicated */
6414 switch (pipe) {
6415 case PIPE_A:
6d293983 6416 return 0;
1857e1da 6417 case PIPE_B:
6d293983
ACO
6418 if (pipe_config->fdi_lanes <= 2)
6419 return 0;
6420
6421 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6422 other_crtc_state =
6423 intel_atomic_get_crtc_state(state, other_crtc);
6424 if (IS_ERR(other_crtc_state))
6425 return PTR_ERR(other_crtc_state);
6426
6427 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6428 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6429 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6430 return -EINVAL;
1857e1da 6431 }
6d293983 6432 return 0;
1857e1da 6433 case PIPE_C:
251cc67c
VS
6434 if (pipe_config->fdi_lanes > 2) {
6435 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6436 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6437 return -EINVAL;
251cc67c 6438 }
6d293983
ACO
6439
6440 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6441 other_crtc_state =
6442 intel_atomic_get_crtc_state(state, other_crtc);
6443 if (IS_ERR(other_crtc_state))
6444 return PTR_ERR(other_crtc_state);
6445
6446 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6447 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6448 return -EINVAL;
1857e1da 6449 }
6d293983 6450 return 0;
1857e1da
DV
6451 default:
6452 BUG();
6453 }
6454}
6455
e29c22c0
DV
6456#define RETRY 1
6457static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6458 struct intel_crtc_state *pipe_config)
877d48d5 6459{
1857e1da 6460 struct drm_device *dev = intel_crtc->base.dev;
2d112de7 6461 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6462 int lane, link_bw, fdi_dotclock, ret;
6463 bool needs_recompute = false;
877d48d5 6464
e29c22c0 6465retry:
877d48d5
DV
6466 /* FDI is a binary signal running at ~2.7GHz, encoding
6467 * each output octet as 10 bits. The actual frequency
6468 * is stored as a divider into a 100MHz clock, and the
6469 * mode pixel clock is stored in units of 1KHz.
6470 * Hence the bw of each lane in terms of the mode signal
6471 * is:
6472 */
6473 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6474
241bfc38 6475 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6476
2bd89a07 6477 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6478 pipe_config->pipe_bpp);
6479
6480 pipe_config->fdi_lanes = lane;
6481
2bd89a07 6482 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6483 link_bw, &pipe_config->fdi_m_n);
1857e1da 6484
6d293983
ACO
6485 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6486 intel_crtc->pipe, pipe_config);
6487 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6488 pipe_config->pipe_bpp -= 2*3;
6489 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6490 pipe_config->pipe_bpp);
6491 needs_recompute = true;
6492 pipe_config->bw_constrained = true;
6493
6494 goto retry;
6495 }
6496
6497 if (needs_recompute)
6498 return RETRY;
6499
6d293983 6500 return ret;
877d48d5
DV
6501}
6502
8cfb3407
VS
6503static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6504 struct intel_crtc_state *pipe_config)
6505{
6506 if (pipe_config->pipe_bpp > 24)
6507 return false;
6508
6509 /* HSW can handle pixel rate up to cdclk? */
6510 if (IS_HASWELL(dev_priv->dev))
6511 return true;
6512
6513 /*
b432e5cf
VS
6514 * We compare against max which means we must take
6515 * the increased cdclk requirement into account when
6516 * calculating the new cdclk.
6517 *
6518 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6519 */
6520 return ilk_pipe_pixel_rate(pipe_config) <=
6521 dev_priv->max_cdclk_freq * 95 / 100;
6522}
6523
42db64ef 6524static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6525 struct intel_crtc_state *pipe_config)
42db64ef 6526{
8cfb3407
VS
6527 struct drm_device *dev = crtc->base.dev;
6528 struct drm_i915_private *dev_priv = dev->dev_private;
6529
d330a953 6530 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6531 hsw_crtc_supports_ips(crtc) &&
6532 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6533}
6534
a43f6e0f 6535static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6536 struct intel_crtc_state *pipe_config)
79e53945 6537{
a43f6e0f 6538 struct drm_device *dev = crtc->base.dev;
8bd31e67 6539 struct drm_i915_private *dev_priv = dev->dev_private;
2d112de7 6540 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6541
ad3a4479 6542 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6543 if (INTEL_INFO(dev)->gen < 4) {
44913155 6544 int clock_limit = dev_priv->max_cdclk_freq;
cf532bb2
VS
6545
6546 /*
6547 * Enable pixel doubling when the dot clock
6548 * is > 90% of the (display) core speed.
6549 *
b397c96b
VS
6550 * GDG double wide on either pipe,
6551 * otherwise pipe A only.
cf532bb2 6552 */
b397c96b 6553 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 6554 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 6555 clock_limit *= 2;
cf532bb2 6556 pipe_config->double_wide = true;
ad3a4479
VS
6557 }
6558
241bfc38 6559 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 6560 return -EINVAL;
2c07245f 6561 }
89749350 6562
1d1d0e27
VS
6563 /*
6564 * Pipe horizontal size must be even in:
6565 * - DVO ganged mode
6566 * - LVDS dual channel mode
6567 * - Double wide pipe
6568 */
a93e255f 6569 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6570 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6571 pipe_config->pipe_src_w &= ~1;
6572
8693a824
DL
6573 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6574 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6575 */
6576 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6577 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 6578 return -EINVAL;
44f46b42 6579
f5adf94e 6580 if (HAS_IPS(dev))
a43f6e0f
DV
6581 hsw_compute_ips_config(crtc, pipe_config);
6582
877d48d5 6583 if (pipe_config->has_pch_encoder)
a43f6e0f 6584 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6585
cf5a15be 6586 return 0;
79e53945
JB
6587}
6588
1652d19e
VS
6589static int skylake_get_display_clock_speed(struct drm_device *dev)
6590{
6591 struct drm_i915_private *dev_priv = to_i915(dev);
6592 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6593 uint32_t cdctl = I915_READ(CDCLK_CTL);
6594 uint32_t linkrate;
6595
414355a7 6596 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6597 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6598
6599 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6600 return 540000;
6601
6602 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6603 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6604
71cd8423
DL
6605 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6606 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6607 /* vco 8640 */
6608 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6609 case CDCLK_FREQ_450_432:
6610 return 432000;
6611 case CDCLK_FREQ_337_308:
6612 return 308570;
6613 case CDCLK_FREQ_675_617:
6614 return 617140;
6615 default:
6616 WARN(1, "Unknown cd freq selection\n");
6617 }
6618 } else {
6619 /* vco 8100 */
6620 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6621 case CDCLK_FREQ_450_432:
6622 return 450000;
6623 case CDCLK_FREQ_337_308:
6624 return 337500;
6625 case CDCLK_FREQ_675_617:
6626 return 675000;
6627 default:
6628 WARN(1, "Unknown cd freq selection\n");
6629 }
6630 }
6631
6632 /* error case, do as if DPLL0 isn't enabled */
6633 return 24000;
6634}
6635
acd3f3d3
BP
6636static int broxton_get_display_clock_speed(struct drm_device *dev)
6637{
6638 struct drm_i915_private *dev_priv = to_i915(dev);
6639 uint32_t cdctl = I915_READ(CDCLK_CTL);
6640 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6641 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6642 int cdclk;
6643
6644 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6645 return 19200;
6646
6647 cdclk = 19200 * pll_ratio / 2;
6648
6649 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6650 case BXT_CDCLK_CD2X_DIV_SEL_1:
6651 return cdclk; /* 576MHz or 624MHz */
6652 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6653 return cdclk * 2 / 3; /* 384MHz */
6654 case BXT_CDCLK_CD2X_DIV_SEL_2:
6655 return cdclk / 2; /* 288MHz */
6656 case BXT_CDCLK_CD2X_DIV_SEL_4:
6657 return cdclk / 4; /* 144MHz */
6658 }
6659
6660 /* error case, do as if DE PLL isn't enabled */
6661 return 19200;
6662}
6663
1652d19e
VS
6664static int broadwell_get_display_clock_speed(struct drm_device *dev)
6665{
6666 struct drm_i915_private *dev_priv = dev->dev_private;
6667 uint32_t lcpll = I915_READ(LCPLL_CTL);
6668 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6669
6670 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6671 return 800000;
6672 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6673 return 450000;
6674 else if (freq == LCPLL_CLK_FREQ_450)
6675 return 450000;
6676 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6677 return 540000;
6678 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6679 return 337500;
6680 else
6681 return 675000;
6682}
6683
6684static int haswell_get_display_clock_speed(struct drm_device *dev)
6685{
6686 struct drm_i915_private *dev_priv = dev->dev_private;
6687 uint32_t lcpll = I915_READ(LCPLL_CTL);
6688 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6689
6690 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6691 return 800000;
6692 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6693 return 450000;
6694 else if (freq == LCPLL_CLK_FREQ_450)
6695 return 450000;
6696 else if (IS_HSW_ULT(dev))
6697 return 337500;
6698 else
6699 return 540000;
79e53945
JB
6700}
6701
25eb05fc
JB
6702static int valleyview_get_display_clock_speed(struct drm_device *dev)
6703{
d197b7d3 6704 struct drm_i915_private *dev_priv = dev->dev_private;
d197b7d3
VS
6705 u32 val;
6706 int divider;
6707
6bcda4f0
VS
6708 if (dev_priv->hpll_freq == 0)
6709 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6710
a580516d 6711 mutex_lock(&dev_priv->sb_lock);
d197b7d3 6712 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
a580516d 6713 mutex_unlock(&dev_priv->sb_lock);
d197b7d3
VS
6714
6715 divider = val & DISPLAY_FREQUENCY_VALUES;
6716
7d007f40
VS
6717 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6718 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6719 "cdclk change in progress\n");
6720
6bcda4f0 6721 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
25eb05fc
JB
6722}
6723
b37a6434
VS
6724static int ilk_get_display_clock_speed(struct drm_device *dev)
6725{
6726 return 450000;
6727}
6728
e70236a8
JB
6729static int i945_get_display_clock_speed(struct drm_device *dev)
6730{
6731 return 400000;
6732}
79e53945 6733
e70236a8 6734static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6735{
e907f170 6736 return 333333;
e70236a8 6737}
79e53945 6738
e70236a8
JB
6739static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6740{
6741 return 200000;
6742}
79e53945 6743
257a7ffc
DV
6744static int pnv_get_display_clock_speed(struct drm_device *dev)
6745{
6746 u16 gcfgc = 0;
6747
6748 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6749
6750 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6751 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6752 return 266667;
257a7ffc 6753 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6754 return 333333;
257a7ffc 6755 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6756 return 444444;
257a7ffc
DV
6757 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6758 return 200000;
6759 default:
6760 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6761 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6762 return 133333;
257a7ffc 6763 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6764 return 166667;
257a7ffc
DV
6765 }
6766}
6767
e70236a8
JB
6768static int i915gm_get_display_clock_speed(struct drm_device *dev)
6769{
6770 u16 gcfgc = 0;
79e53945 6771
e70236a8
JB
6772 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6773
6774 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6775 return 133333;
e70236a8
JB
6776 else {
6777 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6778 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6779 return 333333;
e70236a8
JB
6780 default:
6781 case GC_DISPLAY_CLOCK_190_200_MHZ:
6782 return 190000;
79e53945 6783 }
e70236a8
JB
6784 }
6785}
6786
6787static int i865_get_display_clock_speed(struct drm_device *dev)
6788{
e907f170 6789 return 266667;
e70236a8
JB
6790}
6791
1b1d2716 6792static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6793{
6794 u16 hpllcc = 0;
1b1d2716 6795
65cd2b3f
VS
6796 /*
6797 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6798 * encoding is different :(
6799 * FIXME is this the right way to detect 852GM/852GMV?
6800 */
6801 if (dev->pdev->revision == 0x1)
6802 return 133333;
6803
1b1d2716
VS
6804 pci_bus_read_config_word(dev->pdev->bus,
6805 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6806
e70236a8
JB
6807 /* Assume that the hardware is in the high speed state. This
6808 * should be the default.
6809 */
6810 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6811 case GC_CLOCK_133_200:
1b1d2716 6812 case GC_CLOCK_133_200_2:
e70236a8
JB
6813 case GC_CLOCK_100_200:
6814 return 200000;
6815 case GC_CLOCK_166_250:
6816 return 250000;
6817 case GC_CLOCK_100_133:
e907f170 6818 return 133333;
1b1d2716
VS
6819 case GC_CLOCK_133_266:
6820 case GC_CLOCK_133_266_2:
6821 case GC_CLOCK_166_266:
6822 return 266667;
e70236a8 6823 }
79e53945 6824
e70236a8
JB
6825 /* Shouldn't happen */
6826 return 0;
6827}
79e53945 6828
e70236a8
JB
6829static int i830_get_display_clock_speed(struct drm_device *dev)
6830{
e907f170 6831 return 133333;
79e53945
JB
6832}
6833
34edce2f
VS
6834static unsigned int intel_hpll_vco(struct drm_device *dev)
6835{
6836 struct drm_i915_private *dev_priv = dev->dev_private;
6837 static const unsigned int blb_vco[8] = {
6838 [0] = 3200000,
6839 [1] = 4000000,
6840 [2] = 5333333,
6841 [3] = 4800000,
6842 [4] = 6400000,
6843 };
6844 static const unsigned int pnv_vco[8] = {
6845 [0] = 3200000,
6846 [1] = 4000000,
6847 [2] = 5333333,
6848 [3] = 4800000,
6849 [4] = 2666667,
6850 };
6851 static const unsigned int cl_vco[8] = {
6852 [0] = 3200000,
6853 [1] = 4000000,
6854 [2] = 5333333,
6855 [3] = 6400000,
6856 [4] = 3333333,
6857 [5] = 3566667,
6858 [6] = 4266667,
6859 };
6860 static const unsigned int elk_vco[8] = {
6861 [0] = 3200000,
6862 [1] = 4000000,
6863 [2] = 5333333,
6864 [3] = 4800000,
6865 };
6866 static const unsigned int ctg_vco[8] = {
6867 [0] = 3200000,
6868 [1] = 4000000,
6869 [2] = 5333333,
6870 [3] = 6400000,
6871 [4] = 2666667,
6872 [5] = 4266667,
6873 };
6874 const unsigned int *vco_table;
6875 unsigned int vco;
6876 uint8_t tmp = 0;
6877
6878 /* FIXME other chipsets? */
6879 if (IS_GM45(dev))
6880 vco_table = ctg_vco;
6881 else if (IS_G4X(dev))
6882 vco_table = elk_vco;
6883 else if (IS_CRESTLINE(dev))
6884 vco_table = cl_vco;
6885 else if (IS_PINEVIEW(dev))
6886 vco_table = pnv_vco;
6887 else if (IS_G33(dev))
6888 vco_table = blb_vco;
6889 else
6890 return 0;
6891
6892 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6893
6894 vco = vco_table[tmp & 0x7];
6895 if (vco == 0)
6896 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6897 else
6898 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6899
6900 return vco;
6901}
6902
6903static int gm45_get_display_clock_speed(struct drm_device *dev)
6904{
6905 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6906 uint16_t tmp = 0;
6907
6908 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6909
6910 cdclk_sel = (tmp >> 12) & 0x1;
6911
6912 switch (vco) {
6913 case 2666667:
6914 case 4000000:
6915 case 5333333:
6916 return cdclk_sel ? 333333 : 222222;
6917 case 3200000:
6918 return cdclk_sel ? 320000 : 228571;
6919 default:
6920 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6921 return 222222;
6922 }
6923}
6924
6925static int i965gm_get_display_clock_speed(struct drm_device *dev)
6926{
6927 static const uint8_t div_3200[] = { 16, 10, 8 };
6928 static const uint8_t div_4000[] = { 20, 12, 10 };
6929 static const uint8_t div_5333[] = { 24, 16, 14 };
6930 const uint8_t *div_table;
6931 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6932 uint16_t tmp = 0;
6933
6934 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6935
6936 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6937
6938 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6939 goto fail;
6940
6941 switch (vco) {
6942 case 3200000:
6943 div_table = div_3200;
6944 break;
6945 case 4000000:
6946 div_table = div_4000;
6947 break;
6948 case 5333333:
6949 div_table = div_5333;
6950 break;
6951 default:
6952 goto fail;
6953 }
6954
6955 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6956
caf4e252 6957fail:
34edce2f
VS
6958 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6959 return 200000;
6960}
6961
6962static int g33_get_display_clock_speed(struct drm_device *dev)
6963{
6964 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6965 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6966 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6967 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6968 const uint8_t *div_table;
6969 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6970 uint16_t tmp = 0;
6971
6972 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6973
6974 cdclk_sel = (tmp >> 4) & 0x7;
6975
6976 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6977 goto fail;
6978
6979 switch (vco) {
6980 case 3200000:
6981 div_table = div_3200;
6982 break;
6983 case 4000000:
6984 div_table = div_4000;
6985 break;
6986 case 4800000:
6987 div_table = div_4800;
6988 break;
6989 case 5333333:
6990 div_table = div_5333;
6991 break;
6992 default:
6993 goto fail;
6994 }
6995
6996 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6997
caf4e252 6998fail:
34edce2f
VS
6999 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7000 return 190476;
7001}
7002
2c07245f 7003static void
a65851af 7004intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7005{
a65851af
VS
7006 while (*num > DATA_LINK_M_N_MASK ||
7007 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7008 *num >>= 1;
7009 *den >>= 1;
7010 }
7011}
7012
a65851af
VS
7013static void compute_m_n(unsigned int m, unsigned int n,
7014 uint32_t *ret_m, uint32_t *ret_n)
7015{
7016 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7017 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7018 intel_reduce_m_n_ratio(ret_m, ret_n);
7019}
7020
e69d0bc1
DV
7021void
7022intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7023 int pixel_clock, int link_clock,
7024 struct intel_link_m_n *m_n)
2c07245f 7025{
e69d0bc1 7026 m_n->tu = 64;
a65851af
VS
7027
7028 compute_m_n(bits_per_pixel * pixel_clock,
7029 link_clock * nlanes * 8,
7030 &m_n->gmch_m, &m_n->gmch_n);
7031
7032 compute_m_n(pixel_clock, link_clock,
7033 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7034}
7035
a7615030
CW
7036static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7037{
d330a953
JN
7038 if (i915.panel_use_ssc >= 0)
7039 return i915.panel_use_ssc != 0;
41aa3448 7040 return dev_priv->vbt.lvds_use_ssc
435793df 7041 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7042}
7043
a93e255f
ACO
7044static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7045 int num_connectors)
c65d77d8 7046{
a93e255f 7047 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7048 struct drm_i915_private *dev_priv = dev->dev_private;
7049 int refclk;
7050
a93e255f
ACO
7051 WARN_ON(!crtc_state->base.state);
7052
5ab7b0b7 7053 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7054 refclk = 100000;
a93e255f 7055 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7056 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7057 refclk = dev_priv->vbt.lvds_ssc_freq;
7058 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7059 } else if (!IS_GEN2(dev)) {
7060 refclk = 96000;
7061 } else {
7062 refclk = 48000;
7063 }
7064
7065 return refclk;
7066}
7067
7429e9d4 7068static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7069{
7df00d7a 7070 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7071}
f47709a9 7072
7429e9d4
DV
7073static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7074{
7075 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7076}
7077
f47709a9 7078static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7079 struct intel_crtc_state *crtc_state,
a7516a05
JB
7080 intel_clock_t *reduced_clock)
7081{
f47709a9 7082 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7083 u32 fp, fp2 = 0;
7084
7085 if (IS_PINEVIEW(dev)) {
190f68c5 7086 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7087 if (reduced_clock)
7429e9d4 7088 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7089 } else {
190f68c5 7090 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7091 if (reduced_clock)
7429e9d4 7092 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7093 }
7094
190f68c5 7095 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7096
f47709a9 7097 crtc->lowfreq_avail = false;
a93e255f 7098 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7099 reduced_clock) {
190f68c5 7100 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7101 crtc->lowfreq_avail = true;
a7516a05 7102 } else {
190f68c5 7103 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7104 }
7105}
7106
5e69f97f
CML
7107static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7108 pipe)
89b667f8
JB
7109{
7110 u32 reg_val;
7111
7112 /*
7113 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7114 * and set it to a reasonable value instead.
7115 */
ab3c759a 7116 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7117 reg_val &= 0xffffff00;
7118 reg_val |= 0x00000030;
ab3c759a 7119 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7120
ab3c759a 7121 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7122 reg_val &= 0x8cffffff;
7123 reg_val = 0x8c000000;
ab3c759a 7124 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7125
ab3c759a 7126 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7127 reg_val &= 0xffffff00;
ab3c759a 7128 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7129
ab3c759a 7130 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7131 reg_val &= 0x00ffffff;
7132 reg_val |= 0xb0000000;
ab3c759a 7133 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7134}
7135
b551842d
DV
7136static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7137 struct intel_link_m_n *m_n)
7138{
7139 struct drm_device *dev = crtc->base.dev;
7140 struct drm_i915_private *dev_priv = dev->dev_private;
7141 int pipe = crtc->pipe;
7142
e3b95f1e
DV
7143 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7144 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7145 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7146 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7147}
7148
7149static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7150 struct intel_link_m_n *m_n,
7151 struct intel_link_m_n *m2_n2)
b551842d
DV
7152{
7153 struct drm_device *dev = crtc->base.dev;
7154 struct drm_i915_private *dev_priv = dev->dev_private;
7155 int pipe = crtc->pipe;
6e3c9717 7156 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7157
7158 if (INTEL_INFO(dev)->gen >= 5) {
7159 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7160 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7161 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7162 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7163 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7164 * for gen < 8) and if DRRS is supported (to make sure the
7165 * registers are not unnecessarily accessed).
7166 */
44395bfe 7167 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7168 crtc->config->has_drrs) {
f769cd24
VK
7169 I915_WRITE(PIPE_DATA_M2(transcoder),
7170 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7171 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7172 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7173 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7174 }
b551842d 7175 } else {
e3b95f1e
DV
7176 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7177 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7178 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7179 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7180 }
7181}
7182
fe3cd48d 7183void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7184{
fe3cd48d
R
7185 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7186
7187 if (m_n == M1_N1) {
7188 dp_m_n = &crtc->config->dp_m_n;
7189 dp_m2_n2 = &crtc->config->dp_m2_n2;
7190 } else if (m_n == M2_N2) {
7191
7192 /*
7193 * M2_N2 registers are not supported. Hence m2_n2 divider value
7194 * needs to be programmed into M1_N1.
7195 */
7196 dp_m_n = &crtc->config->dp_m2_n2;
7197 } else {
7198 DRM_ERROR("Unsupported divider value\n");
7199 return;
7200 }
7201
6e3c9717
ACO
7202 if (crtc->config->has_pch_encoder)
7203 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7204 else
fe3cd48d 7205 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7206}
7207
251ac862
DV
7208static void vlv_compute_dpll(struct intel_crtc *crtc,
7209 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7210{
7211 u32 dpll, dpll_md;
7212
7213 /*
7214 * Enable DPIO clock input. We should never disable the reference
7215 * clock for pipe B, since VGA hotplug / manual detection depends
7216 * on it.
7217 */
60bfe44f
VS
7218 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7219 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7220 /* We should never disable this, set it here for state tracking */
7221 if (crtc->pipe == PIPE_B)
7222 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7223 dpll |= DPLL_VCO_ENABLE;
d288f65f 7224 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7225
d288f65f 7226 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7227 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7228 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7229}
7230
d288f65f 7231static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7232 const struct intel_crtc_state *pipe_config)
a0c4da24 7233{
f47709a9 7234 struct drm_device *dev = crtc->base.dev;
a0c4da24 7235 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7236 int pipe = crtc->pipe;
bdd4b6a6 7237 u32 mdiv;
a0c4da24 7238 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7239 u32 coreclk, reg_val;
a0c4da24 7240
a580516d 7241 mutex_lock(&dev_priv->sb_lock);
09153000 7242
d288f65f
VS
7243 bestn = pipe_config->dpll.n;
7244 bestm1 = pipe_config->dpll.m1;
7245 bestm2 = pipe_config->dpll.m2;
7246 bestp1 = pipe_config->dpll.p1;
7247 bestp2 = pipe_config->dpll.p2;
a0c4da24 7248
89b667f8
JB
7249 /* See eDP HDMI DPIO driver vbios notes doc */
7250
7251 /* PLL B needs special handling */
bdd4b6a6 7252 if (pipe == PIPE_B)
5e69f97f 7253 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7254
7255 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7256 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7257
7258 /* Disable target IRef on PLL */
ab3c759a 7259 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7260 reg_val &= 0x00ffffff;
ab3c759a 7261 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7262
7263 /* Disable fast lock */
ab3c759a 7264 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7265
7266 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7267 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7268 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7269 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7270 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7271
7272 /*
7273 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7274 * but we don't support that).
7275 * Note: don't use the DAC post divider as it seems unstable.
7276 */
7277 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7278 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7279
a0c4da24 7280 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7281 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7282
89b667f8 7283 /* Set HBR and RBR LPF coefficients */
d288f65f 7284 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7285 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7286 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7287 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7288 0x009f0003);
89b667f8 7289 else
ab3c759a 7290 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7291 0x00d0000f);
7292
681a8504 7293 if (pipe_config->has_dp_encoder) {
89b667f8 7294 /* Use SSC source */
bdd4b6a6 7295 if (pipe == PIPE_A)
ab3c759a 7296 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7297 0x0df40000);
7298 else
ab3c759a 7299 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7300 0x0df70000);
7301 } else { /* HDMI or VGA */
7302 /* Use bend source */
bdd4b6a6 7303 if (pipe == PIPE_A)
ab3c759a 7304 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7305 0x0df70000);
7306 else
ab3c759a 7307 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7308 0x0df40000);
7309 }
a0c4da24 7310
ab3c759a 7311 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7312 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7313 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7314 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7315 coreclk |= 0x01000000;
ab3c759a 7316 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7317
ab3c759a 7318 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7319 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7320}
7321
251ac862
DV
7322static void chv_compute_dpll(struct intel_crtc *crtc,
7323 struct intel_crtc_state *pipe_config)
1ae0d137 7324{
60bfe44f
VS
7325 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7326 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7327 DPLL_VCO_ENABLE;
7328 if (crtc->pipe != PIPE_A)
d288f65f 7329 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7330
d288f65f
VS
7331 pipe_config->dpll_hw_state.dpll_md =
7332 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7333}
7334
d288f65f 7335static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7336 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7337{
7338 struct drm_device *dev = crtc->base.dev;
7339 struct drm_i915_private *dev_priv = dev->dev_private;
7340 int pipe = crtc->pipe;
7341 int dpll_reg = DPLL(crtc->pipe);
7342 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7343 u32 loopfilter, tribuf_calcntr;
9d556c99 7344 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7345 u32 dpio_val;
9cbe40c1 7346 int vco;
9d556c99 7347
d288f65f
VS
7348 bestn = pipe_config->dpll.n;
7349 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7350 bestm1 = pipe_config->dpll.m1;
7351 bestm2 = pipe_config->dpll.m2 >> 22;
7352 bestp1 = pipe_config->dpll.p1;
7353 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7354 vco = pipe_config->dpll.vco;
a945ce7e 7355 dpio_val = 0;
9cbe40c1 7356 loopfilter = 0;
9d556c99
CML
7357
7358 /*
7359 * Enable Refclk and SSC
7360 */
a11b0703 7361 I915_WRITE(dpll_reg,
d288f65f 7362 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7363
a580516d 7364 mutex_lock(&dev_priv->sb_lock);
9d556c99 7365
9d556c99
CML
7366 /* p1 and p2 divider */
7367 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7368 5 << DPIO_CHV_S1_DIV_SHIFT |
7369 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7370 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7371 1 << DPIO_CHV_K_DIV_SHIFT);
7372
7373 /* Feedback post-divider - m2 */
7374 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7375
7376 /* Feedback refclk divider - n and m1 */
7377 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7378 DPIO_CHV_M1_DIV_BY_2 |
7379 1 << DPIO_CHV_N_DIV_SHIFT);
7380
7381 /* M2 fraction division */
a945ce7e
VP
7382 if (bestm2_frac)
7383 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7384
7385 /* M2 fraction division enable */
a945ce7e
VP
7386 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7387 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7388 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7389 if (bestm2_frac)
7390 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7391 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7392
de3a0fde
VP
7393 /* Program digital lock detect threshold */
7394 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7395 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7396 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7397 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7398 if (!bestm2_frac)
7399 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7400 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7401
9d556c99 7402 /* Loop filter */
9cbe40c1
VP
7403 if (vco == 5400000) {
7404 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7405 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7406 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7407 tribuf_calcntr = 0x9;
7408 } else if (vco <= 6200000) {
7409 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7410 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7411 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7412 tribuf_calcntr = 0x9;
7413 } else if (vco <= 6480000) {
7414 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7415 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7416 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7417 tribuf_calcntr = 0x8;
7418 } else {
7419 /* Not supported. Apply the same limits as in the max case */
7420 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7421 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7422 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7423 tribuf_calcntr = 0;
7424 }
9d556c99
CML
7425 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7426
968040b2 7427 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7428 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7429 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7430 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7431
9d556c99
CML
7432 /* AFC Recal */
7433 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7434 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7435 DPIO_AFC_RECAL);
7436
a580516d 7437 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7438}
7439
d288f65f
VS
7440/**
7441 * vlv_force_pll_on - forcibly enable just the PLL
7442 * @dev_priv: i915 private structure
7443 * @pipe: pipe PLL to enable
7444 * @dpll: PLL configuration
7445 *
7446 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7447 * in cases where we need the PLL enabled even when @pipe is not going to
7448 * be enabled.
7449 */
7450void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7451 const struct dpll *dpll)
7452{
7453 struct intel_crtc *crtc =
7454 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7455 struct intel_crtc_state pipe_config = {
a93e255f 7456 .base.crtc = &crtc->base,
d288f65f
VS
7457 .pixel_multiplier = 1,
7458 .dpll = *dpll,
7459 };
7460
7461 if (IS_CHERRYVIEW(dev)) {
251ac862 7462 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7463 chv_prepare_pll(crtc, &pipe_config);
7464 chv_enable_pll(crtc, &pipe_config);
7465 } else {
251ac862 7466 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7467 vlv_prepare_pll(crtc, &pipe_config);
7468 vlv_enable_pll(crtc, &pipe_config);
7469 }
7470}
7471
7472/**
7473 * vlv_force_pll_off - forcibly disable just the PLL
7474 * @dev_priv: i915 private structure
7475 * @pipe: pipe PLL to disable
7476 *
7477 * Disable the PLL for @pipe. To be used in cases where we need
7478 * the PLL enabled even when @pipe is not going to be enabled.
7479 */
7480void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7481{
7482 if (IS_CHERRYVIEW(dev))
7483 chv_disable_pll(to_i915(dev), pipe);
7484 else
7485 vlv_disable_pll(to_i915(dev), pipe);
7486}
7487
251ac862
DV
7488static void i9xx_compute_dpll(struct intel_crtc *crtc,
7489 struct intel_crtc_state *crtc_state,
7490 intel_clock_t *reduced_clock,
7491 int num_connectors)
eb1cbe48 7492{
f47709a9 7493 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7494 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7495 u32 dpll;
7496 bool is_sdvo;
190f68c5 7497 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7498
190f68c5 7499 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7500
a93e255f
ACO
7501 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7502 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7503
7504 dpll = DPLL_VGA_MODE_DIS;
7505
a93e255f 7506 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7507 dpll |= DPLLB_MODE_LVDS;
7508 else
7509 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7510
ef1b460d 7511 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7512 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7513 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7514 }
198a037f
DV
7515
7516 if (is_sdvo)
4a33e48d 7517 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7518
190f68c5 7519 if (crtc_state->has_dp_encoder)
4a33e48d 7520 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7521
7522 /* compute bitmask from p1 value */
7523 if (IS_PINEVIEW(dev))
7524 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7525 else {
7526 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7527 if (IS_G4X(dev) && reduced_clock)
7528 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7529 }
7530 switch (clock->p2) {
7531 case 5:
7532 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7533 break;
7534 case 7:
7535 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7536 break;
7537 case 10:
7538 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7539 break;
7540 case 14:
7541 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7542 break;
7543 }
7544 if (INTEL_INFO(dev)->gen >= 4)
7545 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7546
190f68c5 7547 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7548 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7549 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7550 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7551 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7552 else
7553 dpll |= PLL_REF_INPUT_DREFCLK;
7554
7555 dpll |= DPLL_VCO_ENABLE;
190f68c5 7556 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7557
eb1cbe48 7558 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7559 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7560 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7561 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7562 }
7563}
7564
251ac862
DV
7565static void i8xx_compute_dpll(struct intel_crtc *crtc,
7566 struct intel_crtc_state *crtc_state,
7567 intel_clock_t *reduced_clock,
7568 int num_connectors)
eb1cbe48 7569{
f47709a9 7570 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7571 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7572 u32 dpll;
190f68c5 7573 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7574
190f68c5 7575 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7576
eb1cbe48
DV
7577 dpll = DPLL_VGA_MODE_DIS;
7578
a93e255f 7579 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7580 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7581 } else {
7582 if (clock->p1 == 2)
7583 dpll |= PLL_P1_DIVIDE_BY_TWO;
7584 else
7585 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7586 if (clock->p2 == 4)
7587 dpll |= PLL_P2_DIVIDE_BY_4;
7588 }
7589
a93e255f 7590 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7591 dpll |= DPLL_DVO_2X_MODE;
7592
a93e255f 7593 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7594 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7595 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7596 else
7597 dpll |= PLL_REF_INPUT_DREFCLK;
7598
7599 dpll |= DPLL_VCO_ENABLE;
190f68c5 7600 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7601}
7602
8a654f3b 7603static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7604{
7605 struct drm_device *dev = intel_crtc->base.dev;
7606 struct drm_i915_private *dev_priv = dev->dev_private;
7607 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7608 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
8a654f3b 7609 struct drm_display_mode *adjusted_mode =
6e3c9717 7610 &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7611 uint32_t crtc_vtotal, crtc_vblank_end;
7612 int vsyncshift = 0;
4d8a62ea
DV
7613
7614 /* We need to be careful not to changed the adjusted mode, for otherwise
7615 * the hw state checker will get angry at the mismatch. */
7616 crtc_vtotal = adjusted_mode->crtc_vtotal;
7617 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7618
609aeaca 7619 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7620 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7621 crtc_vtotal -= 1;
7622 crtc_vblank_end -= 1;
609aeaca 7623
409ee761 7624 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7625 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7626 else
7627 vsyncshift = adjusted_mode->crtc_hsync_start -
7628 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7629 if (vsyncshift < 0)
7630 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7631 }
7632
7633 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7634 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7635
fe2b8f9d 7636 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7637 (adjusted_mode->crtc_hdisplay - 1) |
7638 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7639 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7640 (adjusted_mode->crtc_hblank_start - 1) |
7641 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7642 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7643 (adjusted_mode->crtc_hsync_start - 1) |
7644 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7645
fe2b8f9d 7646 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7647 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7648 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7649 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7650 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7651 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7652 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7653 (adjusted_mode->crtc_vsync_start - 1) |
7654 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7655
b5e508d4
PZ
7656 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7657 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7658 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7659 * bits. */
7660 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7661 (pipe == PIPE_B || pipe == PIPE_C))
7662 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7663
b0e77b9c
PZ
7664 /* pipesrc controls the size that is scaled from, which should
7665 * always be the user's requested size.
7666 */
7667 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7668 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7669 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7670}
7671
1bd1bd80 7672static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7673 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7674{
7675 struct drm_device *dev = crtc->base.dev;
7676 struct drm_i915_private *dev_priv = dev->dev_private;
7677 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7678 uint32_t tmp;
7679
7680 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7681 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7682 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7683 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7684 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7685 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7686 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7687 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7688 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7689
7690 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7691 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7692 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7693 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7694 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7695 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7696 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7697 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7698 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7699
7700 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7701 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7702 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7703 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7704 }
7705
7706 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7707 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7708 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7709
2d112de7
ACO
7710 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7711 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7712}
7713
f6a83288 7714void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7715 struct intel_crtc_state *pipe_config)
babea61d 7716{
2d112de7
ACO
7717 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7718 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7719 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7720 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7721
2d112de7
ACO
7722 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7723 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7724 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7725 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7726
2d112de7 7727 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7728 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7729
2d112de7
ACO
7730 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7731 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7732
7733 mode->hsync = drm_mode_hsync(mode);
7734 mode->vrefresh = drm_mode_vrefresh(mode);
7735 drm_mode_set_name(mode);
babea61d
JB
7736}
7737
84b046f3
DV
7738static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7739{
7740 struct drm_device *dev = intel_crtc->base.dev;
7741 struct drm_i915_private *dev_priv = dev->dev_private;
7742 uint32_t pipeconf;
7743
9f11a9e4 7744 pipeconf = 0;
84b046f3 7745
b6b5d049
VS
7746 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7747 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7748 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7749
6e3c9717 7750 if (intel_crtc->config->double_wide)
cf532bb2 7751 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7752
ff9ce46e
DV
7753 /* only g4x and later have fancy bpc/dither controls */
7754 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7755 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7756 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7757 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7758 PIPECONF_DITHER_TYPE_SP;
84b046f3 7759
6e3c9717 7760 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7761 case 18:
7762 pipeconf |= PIPECONF_6BPC;
7763 break;
7764 case 24:
7765 pipeconf |= PIPECONF_8BPC;
7766 break;
7767 case 30:
7768 pipeconf |= PIPECONF_10BPC;
7769 break;
7770 default:
7771 /* Case prevented by intel_choose_pipe_bpp_dither. */
7772 BUG();
84b046f3
DV
7773 }
7774 }
7775
7776 if (HAS_PIPE_CXSR(dev)) {
7777 if (intel_crtc->lowfreq_avail) {
7778 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7779 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7780 } else {
7781 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7782 }
7783 }
7784
6e3c9717 7785 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7786 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7787 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7788 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7789 else
7790 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7791 } else
84b046f3
DV
7792 pipeconf |= PIPECONF_PROGRESSIVE;
7793
6e3c9717 7794 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7795 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7796
84b046f3
DV
7797 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7798 POSTING_READ(PIPECONF(intel_crtc->pipe));
7799}
7800
190f68c5
ACO
7801static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7802 struct intel_crtc_state *crtc_state)
79e53945 7803{
c7653199 7804 struct drm_device *dev = crtc->base.dev;
79e53945 7805 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7806 int refclk, num_connectors = 0;
c329a4ec
DV
7807 intel_clock_t clock;
7808 bool ok;
7809 bool is_dsi = false;
5eddb70b 7810 struct intel_encoder *encoder;
d4906093 7811 const intel_limit_t *limit;
55bb9992 7812 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7813 struct drm_connector *connector;
55bb9992
ACO
7814 struct drm_connector_state *connector_state;
7815 int i;
79e53945 7816
dd3cd74a
ACO
7817 memset(&crtc_state->dpll_hw_state, 0,
7818 sizeof(crtc_state->dpll_hw_state));
7819
da3ced29 7820 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7821 if (connector_state->crtc != &crtc->base)
7822 continue;
7823
7824 encoder = to_intel_encoder(connector_state->best_encoder);
7825
5eddb70b 7826 switch (encoder->type) {
e9fd1c02
JN
7827 case INTEL_OUTPUT_DSI:
7828 is_dsi = true;
7829 break;
6847d71b
PZ
7830 default:
7831 break;
79e53945 7832 }
43565a06 7833
c751ce4f 7834 num_connectors++;
79e53945
JB
7835 }
7836
f2335330 7837 if (is_dsi)
5b18e57c 7838 return 0;
f2335330 7839
190f68c5 7840 if (!crtc_state->clock_set) {
a93e255f 7841 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7842
e9fd1c02
JN
7843 /*
7844 * Returns a set of divisors for the desired target clock with
7845 * the given refclk, or FALSE. The returned values represent
7846 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7847 * 2) / p1 / p2.
7848 */
a93e255f
ACO
7849 limit = intel_limit(crtc_state, refclk);
7850 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7851 crtc_state->port_clock,
e9fd1c02 7852 refclk, NULL, &clock);
f2335330 7853 if (!ok) {
e9fd1c02
JN
7854 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7855 return -EINVAL;
7856 }
79e53945 7857
f2335330 7858 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7859 crtc_state->dpll.n = clock.n;
7860 crtc_state->dpll.m1 = clock.m1;
7861 crtc_state->dpll.m2 = clock.m2;
7862 crtc_state->dpll.p1 = clock.p1;
7863 crtc_state->dpll.p2 = clock.p2;
f47709a9 7864 }
7026d4ac 7865
e9fd1c02 7866 if (IS_GEN2(dev)) {
c329a4ec 7867 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7868 num_connectors);
9d556c99 7869 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7870 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7871 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7872 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7873 } else {
c329a4ec 7874 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7875 num_connectors);
e9fd1c02 7876 }
79e53945 7877
c8f7a0db 7878 return 0;
f564048e
EA
7879}
7880
2fa2fe9a 7881static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7882 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7883{
7884 struct drm_device *dev = crtc->base.dev;
7885 struct drm_i915_private *dev_priv = dev->dev_private;
7886 uint32_t tmp;
7887
dc9e7dec
VS
7888 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7889 return;
7890
2fa2fe9a 7891 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7892 if (!(tmp & PFIT_ENABLE))
7893 return;
2fa2fe9a 7894
06922821 7895 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7896 if (INTEL_INFO(dev)->gen < 4) {
7897 if (crtc->pipe != PIPE_B)
7898 return;
2fa2fe9a
DV
7899 } else {
7900 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7901 return;
7902 }
7903
06922821 7904 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7905 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7906 if (INTEL_INFO(dev)->gen < 5)
7907 pipe_config->gmch_pfit.lvds_border_bits =
7908 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7909}
7910
acbec814 7911static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7912 struct intel_crtc_state *pipe_config)
acbec814
JB
7913{
7914 struct drm_device *dev = crtc->base.dev;
7915 struct drm_i915_private *dev_priv = dev->dev_private;
7916 int pipe = pipe_config->cpu_transcoder;
7917 intel_clock_t clock;
7918 u32 mdiv;
662c6ecb 7919 int refclk = 100000;
acbec814 7920
f573de5a
SK
7921 /* In case of MIPI DPLL will not even be used */
7922 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7923 return;
7924
a580516d 7925 mutex_lock(&dev_priv->sb_lock);
ab3c759a 7926 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 7927 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
7928
7929 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7930 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7931 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7932 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7933 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7934
dccbea3b 7935 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
7936}
7937
5724dbd1
DL
7938static void
7939i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7940 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
7941{
7942 struct drm_device *dev = crtc->base.dev;
7943 struct drm_i915_private *dev_priv = dev->dev_private;
7944 u32 val, base, offset;
7945 int pipe = crtc->pipe, plane = crtc->plane;
7946 int fourcc, pixel_format;
6761dd31 7947 unsigned int aligned_height;
b113d5ee 7948 struct drm_framebuffer *fb;
1b842c89 7949 struct intel_framebuffer *intel_fb;
1ad292b5 7950
42a7b088
DL
7951 val = I915_READ(DSPCNTR(plane));
7952 if (!(val & DISPLAY_PLANE_ENABLE))
7953 return;
7954
d9806c9f 7955 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7956 if (!intel_fb) {
1ad292b5
JB
7957 DRM_DEBUG_KMS("failed to alloc fb\n");
7958 return;
7959 }
7960
1b842c89
DL
7961 fb = &intel_fb->base;
7962
18c5247e
DV
7963 if (INTEL_INFO(dev)->gen >= 4) {
7964 if (val & DISPPLANE_TILED) {
49af449b 7965 plane_config->tiling = I915_TILING_X;
18c5247e
DV
7966 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7967 }
7968 }
1ad292b5
JB
7969
7970 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 7971 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
7972 fb->pixel_format = fourcc;
7973 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
7974
7975 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 7976 if (plane_config->tiling)
1ad292b5
JB
7977 offset = I915_READ(DSPTILEOFF(plane));
7978 else
7979 offset = I915_READ(DSPLINOFF(plane));
7980 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7981 } else {
7982 base = I915_READ(DSPADDR(plane));
7983 }
7984 plane_config->base = base;
7985
7986 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
7987 fb->width = ((val >> 16) & 0xfff) + 1;
7988 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
7989
7990 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 7991 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 7992
b113d5ee 7993 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
7994 fb->pixel_format,
7995 fb->modifier[0]);
1ad292b5 7996
f37b5c2b 7997 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 7998
2844a921
DL
7999 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8000 pipe_name(pipe), plane, fb->width, fb->height,
8001 fb->bits_per_pixel, base, fb->pitches[0],
8002 plane_config->size);
1ad292b5 8003
2d14030b 8004 plane_config->fb = intel_fb;
1ad292b5
JB
8005}
8006
70b23a98 8007static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8008 struct intel_crtc_state *pipe_config)
70b23a98
VS
8009{
8010 struct drm_device *dev = crtc->base.dev;
8011 struct drm_i915_private *dev_priv = dev->dev_private;
8012 int pipe = pipe_config->cpu_transcoder;
8013 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8014 intel_clock_t clock;
0d7b6b11 8015 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8016 int refclk = 100000;
8017
a580516d 8018 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8019 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8020 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8021 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8022 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8023 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8024 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8025
8026 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8027 clock.m2 = (pll_dw0 & 0xff) << 22;
8028 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8029 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8030 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8031 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8032 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8033
dccbea3b 8034 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8035}
8036
0e8ffe1b 8037static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8038 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8039{
8040 struct drm_device *dev = crtc->base.dev;
8041 struct drm_i915_private *dev_priv = dev->dev_private;
8042 uint32_t tmp;
8043
f458ebbc
DV
8044 if (!intel_display_power_is_enabled(dev_priv,
8045 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8046 return false;
8047
e143a21c 8048 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8049 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8050
0e8ffe1b
DV
8051 tmp = I915_READ(PIPECONF(crtc->pipe));
8052 if (!(tmp & PIPECONF_ENABLE))
8053 return false;
8054
42571aef
VS
8055 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8056 switch (tmp & PIPECONF_BPC_MASK) {
8057 case PIPECONF_6BPC:
8058 pipe_config->pipe_bpp = 18;
8059 break;
8060 case PIPECONF_8BPC:
8061 pipe_config->pipe_bpp = 24;
8062 break;
8063 case PIPECONF_10BPC:
8064 pipe_config->pipe_bpp = 30;
8065 break;
8066 default:
8067 break;
8068 }
8069 }
8070
b5a9fa09
DV
8071 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8072 pipe_config->limited_color_range = true;
8073
282740f7
VS
8074 if (INTEL_INFO(dev)->gen < 4)
8075 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8076
1bd1bd80
DV
8077 intel_get_pipe_timings(crtc, pipe_config);
8078
2fa2fe9a
DV
8079 i9xx_get_pfit_config(crtc, pipe_config);
8080
6c49f241
DV
8081 if (INTEL_INFO(dev)->gen >= 4) {
8082 tmp = I915_READ(DPLL_MD(crtc->pipe));
8083 pipe_config->pixel_multiplier =
8084 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8085 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8086 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8087 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8088 tmp = I915_READ(DPLL(crtc->pipe));
8089 pipe_config->pixel_multiplier =
8090 ((tmp & SDVO_MULTIPLIER_MASK)
8091 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8092 } else {
8093 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8094 * port and will be fixed up in the encoder->get_config
8095 * function. */
8096 pipe_config->pixel_multiplier = 1;
8097 }
8bcc2795
DV
8098 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8099 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8100 /*
8101 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8102 * on 830. Filter it out here so that we don't
8103 * report errors due to that.
8104 */
8105 if (IS_I830(dev))
8106 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8107
8bcc2795
DV
8108 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8109 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8110 } else {
8111 /* Mask out read-only status bits. */
8112 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8113 DPLL_PORTC_READY_MASK |
8114 DPLL_PORTB_READY_MASK);
8bcc2795 8115 }
6c49f241 8116
70b23a98
VS
8117 if (IS_CHERRYVIEW(dev))
8118 chv_crtc_clock_get(crtc, pipe_config);
8119 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8120 vlv_crtc_clock_get(crtc, pipe_config);
8121 else
8122 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8123
0e8ffe1b
DV
8124 return true;
8125}
8126
dde86e2d 8127static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8128{
8129 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8130 struct intel_encoder *encoder;
74cfd7ac 8131 u32 val, final;
13d83a67 8132 bool has_lvds = false;
199e5d79 8133 bool has_cpu_edp = false;
199e5d79 8134 bool has_panel = false;
99eb6a01
KP
8135 bool has_ck505 = false;
8136 bool can_ssc = false;
13d83a67
JB
8137
8138 /* We need to take the global config into account */
b2784e15 8139 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8140 switch (encoder->type) {
8141 case INTEL_OUTPUT_LVDS:
8142 has_panel = true;
8143 has_lvds = true;
8144 break;
8145 case INTEL_OUTPUT_EDP:
8146 has_panel = true;
2de6905f 8147 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8148 has_cpu_edp = true;
8149 break;
6847d71b
PZ
8150 default:
8151 break;
13d83a67
JB
8152 }
8153 }
8154
99eb6a01 8155 if (HAS_PCH_IBX(dev)) {
41aa3448 8156 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8157 can_ssc = has_ck505;
8158 } else {
8159 has_ck505 = false;
8160 can_ssc = true;
8161 }
8162
2de6905f
ID
8163 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8164 has_panel, has_lvds, has_ck505);
13d83a67
JB
8165
8166 /* Ironlake: try to setup display ref clock before DPLL
8167 * enabling. This is only under driver's control after
8168 * PCH B stepping, previous chipset stepping should be
8169 * ignoring this setting.
8170 */
74cfd7ac
CW
8171 val = I915_READ(PCH_DREF_CONTROL);
8172
8173 /* As we must carefully and slowly disable/enable each source in turn,
8174 * compute the final state we want first and check if we need to
8175 * make any changes at all.
8176 */
8177 final = val;
8178 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8179 if (has_ck505)
8180 final |= DREF_NONSPREAD_CK505_ENABLE;
8181 else
8182 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8183
8184 final &= ~DREF_SSC_SOURCE_MASK;
8185 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8186 final &= ~DREF_SSC1_ENABLE;
8187
8188 if (has_panel) {
8189 final |= DREF_SSC_SOURCE_ENABLE;
8190
8191 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8192 final |= DREF_SSC1_ENABLE;
8193
8194 if (has_cpu_edp) {
8195 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8196 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8197 else
8198 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8199 } else
8200 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8201 } else {
8202 final |= DREF_SSC_SOURCE_DISABLE;
8203 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8204 }
8205
8206 if (final == val)
8207 return;
8208
13d83a67 8209 /* Always enable nonspread source */
74cfd7ac 8210 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8211
99eb6a01 8212 if (has_ck505)
74cfd7ac 8213 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8214 else
74cfd7ac 8215 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8216
199e5d79 8217 if (has_panel) {
74cfd7ac
CW
8218 val &= ~DREF_SSC_SOURCE_MASK;
8219 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8220
199e5d79 8221 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8222 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8223 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8224 val |= DREF_SSC1_ENABLE;
e77166b5 8225 } else
74cfd7ac 8226 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8227
8228 /* Get SSC going before enabling the outputs */
74cfd7ac 8229 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8230 POSTING_READ(PCH_DREF_CONTROL);
8231 udelay(200);
8232
74cfd7ac 8233 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8234
8235 /* Enable CPU source on CPU attached eDP */
199e5d79 8236 if (has_cpu_edp) {
99eb6a01 8237 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8238 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8239 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8240 } else
74cfd7ac 8241 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8242 } else
74cfd7ac 8243 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8244
74cfd7ac 8245 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8246 POSTING_READ(PCH_DREF_CONTROL);
8247 udelay(200);
8248 } else {
8249 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8250
74cfd7ac 8251 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8252
8253 /* Turn off CPU output */
74cfd7ac 8254 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8255
74cfd7ac 8256 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8257 POSTING_READ(PCH_DREF_CONTROL);
8258 udelay(200);
8259
8260 /* Turn off the SSC source */
74cfd7ac
CW
8261 val &= ~DREF_SSC_SOURCE_MASK;
8262 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8263
8264 /* Turn off SSC1 */
74cfd7ac 8265 val &= ~DREF_SSC1_ENABLE;
199e5d79 8266
74cfd7ac 8267 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8268 POSTING_READ(PCH_DREF_CONTROL);
8269 udelay(200);
8270 }
74cfd7ac
CW
8271
8272 BUG_ON(val != final);
13d83a67
JB
8273}
8274
f31f2d55 8275static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8276{
f31f2d55 8277 uint32_t tmp;
dde86e2d 8278
0ff066a9
PZ
8279 tmp = I915_READ(SOUTH_CHICKEN2);
8280 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8281 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8282
0ff066a9
PZ
8283 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8284 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8285 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8286
0ff066a9
PZ
8287 tmp = I915_READ(SOUTH_CHICKEN2);
8288 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8289 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8290
0ff066a9
PZ
8291 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8292 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8293 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8294}
8295
8296/* WaMPhyProgramming:hsw */
8297static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8298{
8299 uint32_t tmp;
dde86e2d
PZ
8300
8301 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8302 tmp &= ~(0xFF << 24);
8303 tmp |= (0x12 << 24);
8304 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8305
dde86e2d
PZ
8306 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8307 tmp |= (1 << 11);
8308 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8309
8310 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8311 tmp |= (1 << 11);
8312 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8313
dde86e2d
PZ
8314 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8315 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8316 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8317
8318 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8319 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8320 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8321
0ff066a9
PZ
8322 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8323 tmp &= ~(7 << 13);
8324 tmp |= (5 << 13);
8325 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8326
0ff066a9
PZ
8327 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8328 tmp &= ~(7 << 13);
8329 tmp |= (5 << 13);
8330 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8331
8332 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8333 tmp &= ~0xFF;
8334 tmp |= 0x1C;
8335 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8336
8337 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8338 tmp &= ~0xFF;
8339 tmp |= 0x1C;
8340 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8341
8342 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8343 tmp &= ~(0xFF << 16);
8344 tmp |= (0x1C << 16);
8345 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8346
8347 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8348 tmp &= ~(0xFF << 16);
8349 tmp |= (0x1C << 16);
8350 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8351
0ff066a9
PZ
8352 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8353 tmp |= (1 << 27);
8354 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8355
0ff066a9
PZ
8356 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8357 tmp |= (1 << 27);
8358 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8359
0ff066a9
PZ
8360 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8361 tmp &= ~(0xF << 28);
8362 tmp |= (4 << 28);
8363 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8364
0ff066a9
PZ
8365 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8366 tmp &= ~(0xF << 28);
8367 tmp |= (4 << 28);
8368 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8369}
8370
2fa86a1f
PZ
8371/* Implements 3 different sequences from BSpec chapter "Display iCLK
8372 * Programming" based on the parameters passed:
8373 * - Sequence to enable CLKOUT_DP
8374 * - Sequence to enable CLKOUT_DP without spread
8375 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8376 */
8377static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8378 bool with_fdi)
f31f2d55
PZ
8379{
8380 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8381 uint32_t reg, tmp;
8382
8383 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8384 with_spread = true;
8385 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8386 with_fdi, "LP PCH doesn't have FDI\n"))
8387 with_fdi = false;
f31f2d55 8388
a580516d 8389 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8390
8391 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8392 tmp &= ~SBI_SSCCTL_DISABLE;
8393 tmp |= SBI_SSCCTL_PATHALT;
8394 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8395
8396 udelay(24);
8397
2fa86a1f
PZ
8398 if (with_spread) {
8399 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8400 tmp &= ~SBI_SSCCTL_PATHALT;
8401 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8402
2fa86a1f
PZ
8403 if (with_fdi) {
8404 lpt_reset_fdi_mphy(dev_priv);
8405 lpt_program_fdi_mphy(dev_priv);
8406 }
8407 }
dde86e2d 8408
2fa86a1f
PZ
8409 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8410 SBI_GEN0 : SBI_DBUFF0;
8411 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8412 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8413 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8414
a580516d 8415 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8416}
8417
47701c3b
PZ
8418/* Sequence to disable CLKOUT_DP */
8419static void lpt_disable_clkout_dp(struct drm_device *dev)
8420{
8421 struct drm_i915_private *dev_priv = dev->dev_private;
8422 uint32_t reg, tmp;
8423
a580516d 8424 mutex_lock(&dev_priv->sb_lock);
47701c3b
PZ
8425
8426 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8427 SBI_GEN0 : SBI_DBUFF0;
8428 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8429 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8430 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8431
8432 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8433 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8434 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8435 tmp |= SBI_SSCCTL_PATHALT;
8436 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8437 udelay(32);
8438 }
8439 tmp |= SBI_SSCCTL_DISABLE;
8440 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8441 }
8442
a580516d 8443 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8444}
8445
bf8fa3d3
PZ
8446static void lpt_init_pch_refclk(struct drm_device *dev)
8447{
bf8fa3d3
PZ
8448 struct intel_encoder *encoder;
8449 bool has_vga = false;
8450
b2784e15 8451 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8452 switch (encoder->type) {
8453 case INTEL_OUTPUT_ANALOG:
8454 has_vga = true;
8455 break;
6847d71b
PZ
8456 default:
8457 break;
bf8fa3d3
PZ
8458 }
8459 }
8460
47701c3b
PZ
8461 if (has_vga)
8462 lpt_enable_clkout_dp(dev, true, true);
8463 else
8464 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8465}
8466
dde86e2d
PZ
8467/*
8468 * Initialize reference clocks when the driver loads
8469 */
8470void intel_init_pch_refclk(struct drm_device *dev)
8471{
8472 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8473 ironlake_init_pch_refclk(dev);
8474 else if (HAS_PCH_LPT(dev))
8475 lpt_init_pch_refclk(dev);
8476}
8477
55bb9992 8478static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8479{
55bb9992 8480 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8481 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8482 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8483 struct drm_connector *connector;
55bb9992 8484 struct drm_connector_state *connector_state;
d9d444cb 8485 struct intel_encoder *encoder;
55bb9992 8486 int num_connectors = 0, i;
d9d444cb
JB
8487 bool is_lvds = false;
8488
da3ced29 8489 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8490 if (connector_state->crtc != crtc_state->base.crtc)
8491 continue;
8492
8493 encoder = to_intel_encoder(connector_state->best_encoder);
8494
d9d444cb
JB
8495 switch (encoder->type) {
8496 case INTEL_OUTPUT_LVDS:
8497 is_lvds = true;
8498 break;
6847d71b
PZ
8499 default:
8500 break;
d9d444cb
JB
8501 }
8502 num_connectors++;
8503 }
8504
8505 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8506 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8507 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8508 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8509 }
8510
8511 return 120000;
8512}
8513
6ff93609 8514static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8515{
c8203565 8516 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8518 int pipe = intel_crtc->pipe;
c8203565
PZ
8519 uint32_t val;
8520
78114071 8521 val = 0;
c8203565 8522
6e3c9717 8523 switch (intel_crtc->config->pipe_bpp) {
c8203565 8524 case 18:
dfd07d72 8525 val |= PIPECONF_6BPC;
c8203565
PZ
8526 break;
8527 case 24:
dfd07d72 8528 val |= PIPECONF_8BPC;
c8203565
PZ
8529 break;
8530 case 30:
dfd07d72 8531 val |= PIPECONF_10BPC;
c8203565
PZ
8532 break;
8533 case 36:
dfd07d72 8534 val |= PIPECONF_12BPC;
c8203565
PZ
8535 break;
8536 default:
cc769b62
PZ
8537 /* Case prevented by intel_choose_pipe_bpp_dither. */
8538 BUG();
c8203565
PZ
8539 }
8540
6e3c9717 8541 if (intel_crtc->config->dither)
c8203565
PZ
8542 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8543
6e3c9717 8544 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8545 val |= PIPECONF_INTERLACED_ILK;
8546 else
8547 val |= PIPECONF_PROGRESSIVE;
8548
6e3c9717 8549 if (intel_crtc->config->limited_color_range)
3685a8f3 8550 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8551
c8203565
PZ
8552 I915_WRITE(PIPECONF(pipe), val);
8553 POSTING_READ(PIPECONF(pipe));
8554}
8555
86d3efce
VS
8556/*
8557 * Set up the pipe CSC unit.
8558 *
8559 * Currently only full range RGB to limited range RGB conversion
8560 * is supported, but eventually this should handle various
8561 * RGB<->YCbCr scenarios as well.
8562 */
50f3b016 8563static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8564{
8565 struct drm_device *dev = crtc->dev;
8566 struct drm_i915_private *dev_priv = dev->dev_private;
8567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8568 int pipe = intel_crtc->pipe;
8569 uint16_t coeff = 0x7800; /* 1.0 */
8570
8571 /*
8572 * TODO: Check what kind of values actually come out of the pipe
8573 * with these coeff/postoff values and adjust to get the best
8574 * accuracy. Perhaps we even need to take the bpc value into
8575 * consideration.
8576 */
8577
6e3c9717 8578 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8579 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8580
8581 /*
8582 * GY/GU and RY/RU should be the other way around according
8583 * to BSpec, but reality doesn't agree. Just set them up in
8584 * a way that results in the correct picture.
8585 */
8586 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8587 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8588
8589 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8590 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8591
8592 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8593 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8594
8595 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8596 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8597 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8598
8599 if (INTEL_INFO(dev)->gen > 6) {
8600 uint16_t postoff = 0;
8601
6e3c9717 8602 if (intel_crtc->config->limited_color_range)
32cf0cb0 8603 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8604
8605 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8606 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8607 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8608
8609 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8610 } else {
8611 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8612
6e3c9717 8613 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8614 mode |= CSC_BLACK_SCREEN_OFFSET;
8615
8616 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8617 }
8618}
8619
6ff93609 8620static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8621{
756f85cf
PZ
8622 struct drm_device *dev = crtc->dev;
8623 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8625 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8626 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8627 uint32_t val;
8628
3eff4faa 8629 val = 0;
ee2b0b38 8630
6e3c9717 8631 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8632 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8633
6e3c9717 8634 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8635 val |= PIPECONF_INTERLACED_ILK;
8636 else
8637 val |= PIPECONF_PROGRESSIVE;
8638
702e7a56
PZ
8639 I915_WRITE(PIPECONF(cpu_transcoder), val);
8640 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8641
8642 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8643 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8644
3cdf122c 8645 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8646 val = 0;
8647
6e3c9717 8648 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8649 case 18:
8650 val |= PIPEMISC_DITHER_6_BPC;
8651 break;
8652 case 24:
8653 val |= PIPEMISC_DITHER_8_BPC;
8654 break;
8655 case 30:
8656 val |= PIPEMISC_DITHER_10_BPC;
8657 break;
8658 case 36:
8659 val |= PIPEMISC_DITHER_12_BPC;
8660 break;
8661 default:
8662 /* Case prevented by pipe_config_set_bpp. */
8663 BUG();
8664 }
8665
6e3c9717 8666 if (intel_crtc->config->dither)
756f85cf
PZ
8667 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8668
8669 I915_WRITE(PIPEMISC(pipe), val);
8670 }
ee2b0b38
PZ
8671}
8672
6591c6e4 8673static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8674 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8675 intel_clock_t *clock,
8676 bool *has_reduced_clock,
8677 intel_clock_t *reduced_clock)
8678{
8679 struct drm_device *dev = crtc->dev;
8680 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8681 int refclk;
d4906093 8682 const intel_limit_t *limit;
c329a4ec 8683 bool ret;
79e53945 8684
55bb9992 8685 refclk = ironlake_get_refclk(crtc_state);
79e53945 8686
d4906093
ML
8687 /*
8688 * Returns a set of divisors for the desired target clock with the given
8689 * refclk, or FALSE. The returned values represent the clock equation:
8690 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8691 */
a93e255f
ACO
8692 limit = intel_limit(crtc_state, refclk);
8693 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8694 crtc_state->port_clock,
ee9300bb 8695 refclk, NULL, clock);
6591c6e4
PZ
8696 if (!ret)
8697 return false;
cda4b7d3 8698
6591c6e4
PZ
8699 return true;
8700}
8701
d4b1931c
PZ
8702int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8703{
8704 /*
8705 * Account for spread spectrum to avoid
8706 * oversubscribing the link. Max center spread
8707 * is 2.5%; use 5% for safety's sake.
8708 */
8709 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8710 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8711}
8712
7429e9d4 8713static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8714{
7429e9d4 8715 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8716}
8717
de13a2e3 8718static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8719 struct intel_crtc_state *crtc_state,
7429e9d4 8720 u32 *fp,
9a7c7890 8721 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8722{
de13a2e3 8723 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8724 struct drm_device *dev = crtc->dev;
8725 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8726 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8727 struct drm_connector *connector;
55bb9992
ACO
8728 struct drm_connector_state *connector_state;
8729 struct intel_encoder *encoder;
de13a2e3 8730 uint32_t dpll;
55bb9992 8731 int factor, num_connectors = 0, i;
09ede541 8732 bool is_lvds = false, is_sdvo = false;
79e53945 8733
da3ced29 8734 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8735 if (connector_state->crtc != crtc_state->base.crtc)
8736 continue;
8737
8738 encoder = to_intel_encoder(connector_state->best_encoder);
8739
8740 switch (encoder->type) {
79e53945
JB
8741 case INTEL_OUTPUT_LVDS:
8742 is_lvds = true;
8743 break;
8744 case INTEL_OUTPUT_SDVO:
7d57382e 8745 case INTEL_OUTPUT_HDMI:
79e53945 8746 is_sdvo = true;
79e53945 8747 break;
6847d71b
PZ
8748 default:
8749 break;
79e53945 8750 }
43565a06 8751
c751ce4f 8752 num_connectors++;
79e53945 8753 }
79e53945 8754
c1858123 8755 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8756 factor = 21;
8757 if (is_lvds) {
8758 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8759 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8760 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8761 factor = 25;
190f68c5 8762 } else if (crtc_state->sdvo_tv_clock)
8febb297 8763 factor = 20;
c1858123 8764
190f68c5 8765 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8766 *fp |= FP_CB_TUNE;
2c07245f 8767
9a7c7890
DV
8768 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8769 *fp2 |= FP_CB_TUNE;
8770
5eddb70b 8771 dpll = 0;
2c07245f 8772
a07d6787
EA
8773 if (is_lvds)
8774 dpll |= DPLLB_MODE_LVDS;
8775 else
8776 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8777
190f68c5 8778 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8779 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8780
8781 if (is_sdvo)
4a33e48d 8782 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8783 if (crtc_state->has_dp_encoder)
4a33e48d 8784 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8785
a07d6787 8786 /* compute bitmask from p1 value */
190f68c5 8787 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8788 /* also FPA1 */
190f68c5 8789 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8790
190f68c5 8791 switch (crtc_state->dpll.p2) {
a07d6787
EA
8792 case 5:
8793 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8794 break;
8795 case 7:
8796 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8797 break;
8798 case 10:
8799 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8800 break;
8801 case 14:
8802 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8803 break;
79e53945
JB
8804 }
8805
b4c09f3b 8806 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8807 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8808 else
8809 dpll |= PLL_REF_INPUT_DREFCLK;
8810
959e16d6 8811 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8812}
8813
190f68c5
ACO
8814static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8815 struct intel_crtc_state *crtc_state)
de13a2e3 8816{
c7653199 8817 struct drm_device *dev = crtc->base.dev;
de13a2e3 8818 intel_clock_t clock, reduced_clock;
cbbab5bd 8819 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8820 bool ok, has_reduced_clock = false;
8b47047b 8821 bool is_lvds = false;
e2b78267 8822 struct intel_shared_dpll *pll;
de13a2e3 8823
dd3cd74a
ACO
8824 memset(&crtc_state->dpll_hw_state, 0,
8825 sizeof(crtc_state->dpll_hw_state));
8826
409ee761 8827 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8828
5dc5298b
PZ
8829 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8830 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8831
190f68c5 8832 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8833 &has_reduced_clock, &reduced_clock);
190f68c5 8834 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8835 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8836 return -EINVAL;
79e53945 8837 }
f47709a9 8838 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8839 if (!crtc_state->clock_set) {
8840 crtc_state->dpll.n = clock.n;
8841 crtc_state->dpll.m1 = clock.m1;
8842 crtc_state->dpll.m2 = clock.m2;
8843 crtc_state->dpll.p1 = clock.p1;
8844 crtc_state->dpll.p2 = clock.p2;
f47709a9 8845 }
79e53945 8846
5dc5298b 8847 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8848 if (crtc_state->has_pch_encoder) {
8849 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8850 if (has_reduced_clock)
7429e9d4 8851 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8852
190f68c5 8853 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8854 &fp, &reduced_clock,
8855 has_reduced_clock ? &fp2 : NULL);
8856
190f68c5
ACO
8857 crtc_state->dpll_hw_state.dpll = dpll;
8858 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8859 if (has_reduced_clock)
190f68c5 8860 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8861 else
190f68c5 8862 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8863
190f68c5 8864 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8865 if (pll == NULL) {
84f44ce7 8866 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8867 pipe_name(crtc->pipe));
4b645f14
JB
8868 return -EINVAL;
8869 }
3fb37703 8870 }
79e53945 8871
ab585dea 8872 if (is_lvds && has_reduced_clock)
c7653199 8873 crtc->lowfreq_avail = true;
bcd644e0 8874 else
c7653199 8875 crtc->lowfreq_avail = false;
e2b78267 8876
c8f7a0db 8877 return 0;
79e53945
JB
8878}
8879
eb14cb74
VS
8880static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8881 struct intel_link_m_n *m_n)
8882{
8883 struct drm_device *dev = crtc->base.dev;
8884 struct drm_i915_private *dev_priv = dev->dev_private;
8885 enum pipe pipe = crtc->pipe;
8886
8887 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8888 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8889 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8890 & ~TU_SIZE_MASK;
8891 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8892 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8893 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8894}
8895
8896static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8897 enum transcoder transcoder,
b95af8be
VK
8898 struct intel_link_m_n *m_n,
8899 struct intel_link_m_n *m2_n2)
72419203
DV
8900{
8901 struct drm_device *dev = crtc->base.dev;
8902 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8903 enum pipe pipe = crtc->pipe;
72419203 8904
eb14cb74
VS
8905 if (INTEL_INFO(dev)->gen >= 5) {
8906 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8907 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8908 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8909 & ~TU_SIZE_MASK;
8910 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8911 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8912 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8913 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8914 * gen < 8) and if DRRS is supported (to make sure the
8915 * registers are not unnecessarily read).
8916 */
8917 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8918 crtc->config->has_drrs) {
b95af8be
VK
8919 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8920 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8921 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8922 & ~TU_SIZE_MASK;
8923 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8924 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8925 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8926 }
eb14cb74
VS
8927 } else {
8928 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8929 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8930 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8931 & ~TU_SIZE_MASK;
8932 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8933 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8934 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8935 }
8936}
8937
8938void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8939 struct intel_crtc_state *pipe_config)
eb14cb74 8940{
681a8504 8941 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8942 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8943 else
8944 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8945 &pipe_config->dp_m_n,
8946 &pipe_config->dp_m2_n2);
eb14cb74 8947}
72419203 8948
eb14cb74 8949static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 8950 struct intel_crtc_state *pipe_config)
eb14cb74
VS
8951{
8952 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 8953 &pipe_config->fdi_m_n, NULL);
72419203
DV
8954}
8955
bd2e244f 8956static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8957 struct intel_crtc_state *pipe_config)
bd2e244f
JB
8958{
8959 struct drm_device *dev = crtc->base.dev;
8960 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
8961 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8962 uint32_t ps_ctrl = 0;
8963 int id = -1;
8964 int i;
bd2e244f 8965
a1b2278e
CK
8966 /* find scaler attached to this pipe */
8967 for (i = 0; i < crtc->num_scalers; i++) {
8968 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8969 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8970 id = i;
8971 pipe_config->pch_pfit.enabled = true;
8972 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8973 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8974 break;
8975 }
8976 }
bd2e244f 8977
a1b2278e
CK
8978 scaler_state->scaler_id = id;
8979 if (id >= 0) {
8980 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8981 } else {
8982 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
8983 }
8984}
8985
5724dbd1
DL
8986static void
8987skylake_get_initial_plane_config(struct intel_crtc *crtc,
8988 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
8989{
8990 struct drm_device *dev = crtc->base.dev;
8991 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 8992 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
8993 int pipe = crtc->pipe;
8994 int fourcc, pixel_format;
6761dd31 8995 unsigned int aligned_height;
bc8d7dff 8996 struct drm_framebuffer *fb;
1b842c89 8997 struct intel_framebuffer *intel_fb;
bc8d7dff 8998
d9806c9f 8999 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9000 if (!intel_fb) {
bc8d7dff
DL
9001 DRM_DEBUG_KMS("failed to alloc fb\n");
9002 return;
9003 }
9004
1b842c89
DL
9005 fb = &intel_fb->base;
9006
bc8d7dff 9007 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9008 if (!(val & PLANE_CTL_ENABLE))
9009 goto error;
9010
bc8d7dff
DL
9011 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9012 fourcc = skl_format_to_fourcc(pixel_format,
9013 val & PLANE_CTL_ORDER_RGBX,
9014 val & PLANE_CTL_ALPHA_MASK);
9015 fb->pixel_format = fourcc;
9016 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9017
40f46283
DL
9018 tiling = val & PLANE_CTL_TILED_MASK;
9019 switch (tiling) {
9020 case PLANE_CTL_TILED_LINEAR:
9021 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9022 break;
9023 case PLANE_CTL_TILED_X:
9024 plane_config->tiling = I915_TILING_X;
9025 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9026 break;
9027 case PLANE_CTL_TILED_Y:
9028 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9029 break;
9030 case PLANE_CTL_TILED_YF:
9031 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9032 break;
9033 default:
9034 MISSING_CASE(tiling);
9035 goto error;
9036 }
9037
bc8d7dff
DL
9038 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9039 plane_config->base = base;
9040
9041 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9042
9043 val = I915_READ(PLANE_SIZE(pipe, 0));
9044 fb->height = ((val >> 16) & 0xfff) + 1;
9045 fb->width = ((val >> 0) & 0x1fff) + 1;
9046
9047 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9048 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9049 fb->pixel_format);
bc8d7dff
DL
9050 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9051
9052 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9053 fb->pixel_format,
9054 fb->modifier[0]);
bc8d7dff 9055
f37b5c2b 9056 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9057
9058 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9059 pipe_name(pipe), fb->width, fb->height,
9060 fb->bits_per_pixel, base, fb->pitches[0],
9061 plane_config->size);
9062
2d14030b 9063 plane_config->fb = intel_fb;
bc8d7dff
DL
9064 return;
9065
9066error:
9067 kfree(fb);
9068}
9069
2fa2fe9a 9070static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9071 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9072{
9073 struct drm_device *dev = crtc->base.dev;
9074 struct drm_i915_private *dev_priv = dev->dev_private;
9075 uint32_t tmp;
9076
9077 tmp = I915_READ(PF_CTL(crtc->pipe));
9078
9079 if (tmp & PF_ENABLE) {
fd4daa9c 9080 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9081 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9082 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9083
9084 /* We currently do not free assignements of panel fitters on
9085 * ivb/hsw (since we don't use the higher upscaling modes which
9086 * differentiates them) so just WARN about this case for now. */
9087 if (IS_GEN7(dev)) {
9088 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9089 PF_PIPE_SEL_IVB(crtc->pipe));
9090 }
2fa2fe9a 9091 }
79e53945
JB
9092}
9093
5724dbd1
DL
9094static void
9095ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9096 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9097{
9098 struct drm_device *dev = crtc->base.dev;
9099 struct drm_i915_private *dev_priv = dev->dev_private;
9100 u32 val, base, offset;
aeee5a49 9101 int pipe = crtc->pipe;
4c6baa59 9102 int fourcc, pixel_format;
6761dd31 9103 unsigned int aligned_height;
b113d5ee 9104 struct drm_framebuffer *fb;
1b842c89 9105 struct intel_framebuffer *intel_fb;
4c6baa59 9106
42a7b088
DL
9107 val = I915_READ(DSPCNTR(pipe));
9108 if (!(val & DISPLAY_PLANE_ENABLE))
9109 return;
9110
d9806c9f 9111 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9112 if (!intel_fb) {
4c6baa59
JB
9113 DRM_DEBUG_KMS("failed to alloc fb\n");
9114 return;
9115 }
9116
1b842c89
DL
9117 fb = &intel_fb->base;
9118
18c5247e
DV
9119 if (INTEL_INFO(dev)->gen >= 4) {
9120 if (val & DISPPLANE_TILED) {
49af449b 9121 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9122 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9123 }
9124 }
4c6baa59
JB
9125
9126 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9127 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9128 fb->pixel_format = fourcc;
9129 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9130
aeee5a49 9131 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9132 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9133 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9134 } else {
49af449b 9135 if (plane_config->tiling)
aeee5a49 9136 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9137 else
aeee5a49 9138 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9139 }
9140 plane_config->base = base;
9141
9142 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9143 fb->width = ((val >> 16) & 0xfff) + 1;
9144 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9145
9146 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9147 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9148
b113d5ee 9149 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9150 fb->pixel_format,
9151 fb->modifier[0]);
4c6baa59 9152
f37b5c2b 9153 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9154
2844a921
DL
9155 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9156 pipe_name(pipe), fb->width, fb->height,
9157 fb->bits_per_pixel, base, fb->pitches[0],
9158 plane_config->size);
b113d5ee 9159
2d14030b 9160 plane_config->fb = intel_fb;
4c6baa59
JB
9161}
9162
0e8ffe1b 9163static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9164 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9165{
9166 struct drm_device *dev = crtc->base.dev;
9167 struct drm_i915_private *dev_priv = dev->dev_private;
9168 uint32_t tmp;
9169
f458ebbc
DV
9170 if (!intel_display_power_is_enabled(dev_priv,
9171 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9172 return false;
9173
e143a21c 9174 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9175 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9176
0e8ffe1b
DV
9177 tmp = I915_READ(PIPECONF(crtc->pipe));
9178 if (!(tmp & PIPECONF_ENABLE))
9179 return false;
9180
42571aef
VS
9181 switch (tmp & PIPECONF_BPC_MASK) {
9182 case PIPECONF_6BPC:
9183 pipe_config->pipe_bpp = 18;
9184 break;
9185 case PIPECONF_8BPC:
9186 pipe_config->pipe_bpp = 24;
9187 break;
9188 case PIPECONF_10BPC:
9189 pipe_config->pipe_bpp = 30;
9190 break;
9191 case PIPECONF_12BPC:
9192 pipe_config->pipe_bpp = 36;
9193 break;
9194 default:
9195 break;
9196 }
9197
b5a9fa09
DV
9198 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9199 pipe_config->limited_color_range = true;
9200
ab9412ba 9201 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9202 struct intel_shared_dpll *pll;
9203
88adfff1
DV
9204 pipe_config->has_pch_encoder = true;
9205
627eb5a3
DV
9206 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9207 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9208 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9209
9210 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9211
c0d43d62 9212 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9213 pipe_config->shared_dpll =
9214 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9215 } else {
9216 tmp = I915_READ(PCH_DPLL_SEL);
9217 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9218 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9219 else
9220 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9221 }
66e985c0
DV
9222
9223 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9224
9225 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9226 &pipe_config->dpll_hw_state));
c93f54cf
DV
9227
9228 tmp = pipe_config->dpll_hw_state.dpll;
9229 pipe_config->pixel_multiplier =
9230 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9231 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9232
9233 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9234 } else {
9235 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9236 }
9237
1bd1bd80
DV
9238 intel_get_pipe_timings(crtc, pipe_config);
9239
2fa2fe9a
DV
9240 ironlake_get_pfit_config(crtc, pipe_config);
9241
0e8ffe1b
DV
9242 return true;
9243}
9244
be256dc7
PZ
9245static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9246{
9247 struct drm_device *dev = dev_priv->dev;
be256dc7 9248 struct intel_crtc *crtc;
be256dc7 9249
d3fcc808 9250 for_each_intel_crtc(dev, crtc)
e2c719b7 9251 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9252 pipe_name(crtc->pipe));
9253
e2c719b7
RC
9254 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9255 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9256 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9257 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9258 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9259 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9260 "CPU PWM1 enabled\n");
c5107b87 9261 if (IS_HASWELL(dev))
e2c719b7 9262 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9263 "CPU PWM2 enabled\n");
e2c719b7 9264 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9265 "PCH PWM1 enabled\n");
e2c719b7 9266 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9267 "Utility pin enabled\n");
e2c719b7 9268 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9269
9926ada1
PZ
9270 /*
9271 * In theory we can still leave IRQs enabled, as long as only the HPD
9272 * interrupts remain enabled. We used to check for that, but since it's
9273 * gen-specific and since we only disable LCPLL after we fully disable
9274 * the interrupts, the check below should be enough.
9275 */
e2c719b7 9276 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9277}
9278
9ccd5aeb
PZ
9279static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9280{
9281 struct drm_device *dev = dev_priv->dev;
9282
9283 if (IS_HASWELL(dev))
9284 return I915_READ(D_COMP_HSW);
9285 else
9286 return I915_READ(D_COMP_BDW);
9287}
9288
3c4c9b81
PZ
9289static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9290{
9291 struct drm_device *dev = dev_priv->dev;
9292
9293 if (IS_HASWELL(dev)) {
9294 mutex_lock(&dev_priv->rps.hw_lock);
9295 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9296 val))
f475dadf 9297 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9298 mutex_unlock(&dev_priv->rps.hw_lock);
9299 } else {
9ccd5aeb
PZ
9300 I915_WRITE(D_COMP_BDW, val);
9301 POSTING_READ(D_COMP_BDW);
3c4c9b81 9302 }
be256dc7
PZ
9303}
9304
9305/*
9306 * This function implements pieces of two sequences from BSpec:
9307 * - Sequence for display software to disable LCPLL
9308 * - Sequence for display software to allow package C8+
9309 * The steps implemented here are just the steps that actually touch the LCPLL
9310 * register. Callers should take care of disabling all the display engine
9311 * functions, doing the mode unset, fixing interrupts, etc.
9312 */
6ff58d53
PZ
9313static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9314 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9315{
9316 uint32_t val;
9317
9318 assert_can_disable_lcpll(dev_priv);
9319
9320 val = I915_READ(LCPLL_CTL);
9321
9322 if (switch_to_fclk) {
9323 val |= LCPLL_CD_SOURCE_FCLK;
9324 I915_WRITE(LCPLL_CTL, val);
9325
9326 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9327 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9328 DRM_ERROR("Switching to FCLK failed\n");
9329
9330 val = I915_READ(LCPLL_CTL);
9331 }
9332
9333 val |= LCPLL_PLL_DISABLE;
9334 I915_WRITE(LCPLL_CTL, val);
9335 POSTING_READ(LCPLL_CTL);
9336
9337 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9338 DRM_ERROR("LCPLL still locked\n");
9339
9ccd5aeb 9340 val = hsw_read_dcomp(dev_priv);
be256dc7 9341 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9342 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9343 ndelay(100);
9344
9ccd5aeb
PZ
9345 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9346 1))
be256dc7
PZ
9347 DRM_ERROR("D_COMP RCOMP still in progress\n");
9348
9349 if (allow_power_down) {
9350 val = I915_READ(LCPLL_CTL);
9351 val |= LCPLL_POWER_DOWN_ALLOW;
9352 I915_WRITE(LCPLL_CTL, val);
9353 POSTING_READ(LCPLL_CTL);
9354 }
9355}
9356
9357/*
9358 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9359 * source.
9360 */
6ff58d53 9361static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9362{
9363 uint32_t val;
9364
9365 val = I915_READ(LCPLL_CTL);
9366
9367 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9368 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9369 return;
9370
a8a8bd54
PZ
9371 /*
9372 * Make sure we're not on PC8 state before disabling PC8, otherwise
9373 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9374 */
59bad947 9375 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9376
be256dc7
PZ
9377 if (val & LCPLL_POWER_DOWN_ALLOW) {
9378 val &= ~LCPLL_POWER_DOWN_ALLOW;
9379 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9380 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9381 }
9382
9ccd5aeb 9383 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9384 val |= D_COMP_COMP_FORCE;
9385 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9386 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9387
9388 val = I915_READ(LCPLL_CTL);
9389 val &= ~LCPLL_PLL_DISABLE;
9390 I915_WRITE(LCPLL_CTL, val);
9391
9392 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9393 DRM_ERROR("LCPLL not locked yet\n");
9394
9395 if (val & LCPLL_CD_SOURCE_FCLK) {
9396 val = I915_READ(LCPLL_CTL);
9397 val &= ~LCPLL_CD_SOURCE_FCLK;
9398 I915_WRITE(LCPLL_CTL, val);
9399
9400 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9401 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9402 DRM_ERROR("Switching back to LCPLL failed\n");
9403 }
215733fa 9404
59bad947 9405 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9406 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9407}
9408
765dab67
PZ
9409/*
9410 * Package states C8 and deeper are really deep PC states that can only be
9411 * reached when all the devices on the system allow it, so even if the graphics
9412 * device allows PC8+, it doesn't mean the system will actually get to these
9413 * states. Our driver only allows PC8+ when going into runtime PM.
9414 *
9415 * The requirements for PC8+ are that all the outputs are disabled, the power
9416 * well is disabled and most interrupts are disabled, and these are also
9417 * requirements for runtime PM. When these conditions are met, we manually do
9418 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9419 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9420 * hang the machine.
9421 *
9422 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9423 * the state of some registers, so when we come back from PC8+ we need to
9424 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9425 * need to take care of the registers kept by RC6. Notice that this happens even
9426 * if we don't put the device in PCI D3 state (which is what currently happens
9427 * because of the runtime PM support).
9428 *
9429 * For more, read "Display Sequences for Package C8" on the hardware
9430 * documentation.
9431 */
a14cb6fc 9432void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9433{
c67a470b
PZ
9434 struct drm_device *dev = dev_priv->dev;
9435 uint32_t val;
9436
c67a470b
PZ
9437 DRM_DEBUG_KMS("Enabling package C8+\n");
9438
c67a470b
PZ
9439 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9440 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9441 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9442 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9443 }
9444
9445 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9446 hsw_disable_lcpll(dev_priv, true, true);
9447}
9448
a14cb6fc 9449void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9450{
9451 struct drm_device *dev = dev_priv->dev;
9452 uint32_t val;
9453
c67a470b
PZ
9454 DRM_DEBUG_KMS("Disabling package C8+\n");
9455
9456 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9457 lpt_init_pch_refclk(dev);
9458
9459 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9460 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9461 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9462 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9463 }
9464
9465 intel_prepare_ddi(dev);
c67a470b
PZ
9466}
9467
27c329ed 9468static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9469{
a821fc46 9470 struct drm_device *dev = old_state->dev;
27c329ed 9471 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
f8437dd1 9472
27c329ed 9473 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9474}
9475
b432e5cf 9476/* compute the max rate for new configuration */
27c329ed 9477static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9478{
b432e5cf 9479 struct intel_crtc *intel_crtc;
27c329ed 9480 struct intel_crtc_state *crtc_state;
b432e5cf 9481 int max_pixel_rate = 0;
b432e5cf 9482
27c329ed
ML
9483 for_each_intel_crtc(state->dev, intel_crtc) {
9484 int pixel_rate;
9485
9486 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9487 if (IS_ERR(crtc_state))
9488 return PTR_ERR(crtc_state);
9489
9490 if (!crtc_state->base.enable)
b432e5cf
VS
9491 continue;
9492
27c329ed 9493 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9494
9495 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
27c329ed 9496 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
b432e5cf
VS
9497 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9498
9499 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9500 }
9501
9502 return max_pixel_rate;
9503}
9504
9505static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9506{
9507 struct drm_i915_private *dev_priv = dev->dev_private;
9508 uint32_t val, data;
9509 int ret;
9510
9511 if (WARN((I915_READ(LCPLL_CTL) &
9512 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9513 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9514 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9515 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9516 "trying to change cdclk frequency with cdclk not enabled\n"))
9517 return;
9518
9519 mutex_lock(&dev_priv->rps.hw_lock);
9520 ret = sandybridge_pcode_write(dev_priv,
9521 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9522 mutex_unlock(&dev_priv->rps.hw_lock);
9523 if (ret) {
9524 DRM_ERROR("failed to inform pcode about cdclk change\n");
9525 return;
9526 }
9527
9528 val = I915_READ(LCPLL_CTL);
9529 val |= LCPLL_CD_SOURCE_FCLK;
9530 I915_WRITE(LCPLL_CTL, val);
9531
9532 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9533 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9534 DRM_ERROR("Switching to FCLK failed\n");
9535
9536 val = I915_READ(LCPLL_CTL);
9537 val &= ~LCPLL_CLK_FREQ_MASK;
9538
9539 switch (cdclk) {
9540 case 450000:
9541 val |= LCPLL_CLK_FREQ_450;
9542 data = 0;
9543 break;
9544 case 540000:
9545 val |= LCPLL_CLK_FREQ_54O_BDW;
9546 data = 1;
9547 break;
9548 case 337500:
9549 val |= LCPLL_CLK_FREQ_337_5_BDW;
9550 data = 2;
9551 break;
9552 case 675000:
9553 val |= LCPLL_CLK_FREQ_675_BDW;
9554 data = 3;
9555 break;
9556 default:
9557 WARN(1, "invalid cdclk frequency\n");
9558 return;
9559 }
9560
9561 I915_WRITE(LCPLL_CTL, val);
9562
9563 val = I915_READ(LCPLL_CTL);
9564 val &= ~LCPLL_CD_SOURCE_FCLK;
9565 I915_WRITE(LCPLL_CTL, val);
9566
9567 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9568 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9569 DRM_ERROR("Switching back to LCPLL failed\n");
9570
9571 mutex_lock(&dev_priv->rps.hw_lock);
9572 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9573 mutex_unlock(&dev_priv->rps.hw_lock);
9574
9575 intel_update_cdclk(dev);
9576
9577 WARN(cdclk != dev_priv->cdclk_freq,
9578 "cdclk requested %d kHz but got %d kHz\n",
9579 cdclk, dev_priv->cdclk_freq);
9580}
9581
27c329ed 9582static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9583{
27c329ed
ML
9584 struct drm_i915_private *dev_priv = to_i915(state->dev);
9585 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9586 int cdclk;
9587
9588 /*
9589 * FIXME should also account for plane ratio
9590 * once 64bpp pixel formats are supported.
9591 */
27c329ed 9592 if (max_pixclk > 540000)
b432e5cf 9593 cdclk = 675000;
27c329ed 9594 else if (max_pixclk > 450000)
b432e5cf 9595 cdclk = 540000;
27c329ed 9596 else if (max_pixclk > 337500)
b432e5cf
VS
9597 cdclk = 450000;
9598 else
9599 cdclk = 337500;
9600
9601 /*
9602 * FIXME move the cdclk caclulation to
9603 * compute_config() so we can fail gracegully.
9604 */
9605 if (cdclk > dev_priv->max_cdclk_freq) {
9606 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9607 cdclk, dev_priv->max_cdclk_freq);
9608 cdclk = dev_priv->max_cdclk_freq;
9609 }
9610
27c329ed 9611 to_intel_atomic_state(state)->cdclk = cdclk;
b432e5cf
VS
9612
9613 return 0;
9614}
9615
27c329ed 9616static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9617{
27c329ed
ML
9618 struct drm_device *dev = old_state->dev;
9619 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
b432e5cf 9620
27c329ed 9621 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9622}
9623
190f68c5
ACO
9624static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9625 struct intel_crtc_state *crtc_state)
09b4ddf9 9626{
190f68c5 9627 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9628 return -EINVAL;
716c2e55 9629
c7653199 9630 crtc->lowfreq_avail = false;
644cef34 9631
c8f7a0db 9632 return 0;
79e53945
JB
9633}
9634
3760b59c
S
9635static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9636 enum port port,
9637 struct intel_crtc_state *pipe_config)
9638{
9639 switch (port) {
9640 case PORT_A:
9641 pipe_config->ddi_pll_sel = SKL_DPLL0;
9642 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9643 break;
9644 case PORT_B:
9645 pipe_config->ddi_pll_sel = SKL_DPLL1;
9646 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9647 break;
9648 case PORT_C:
9649 pipe_config->ddi_pll_sel = SKL_DPLL2;
9650 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9651 break;
9652 default:
9653 DRM_ERROR("Incorrect port type\n");
9654 }
9655}
9656
96b7dfb7
S
9657static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9658 enum port port,
5cec258b 9659 struct intel_crtc_state *pipe_config)
96b7dfb7 9660{
3148ade7 9661 u32 temp, dpll_ctl1;
96b7dfb7
S
9662
9663 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9664 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9665
9666 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9667 case SKL_DPLL0:
9668 /*
9669 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9670 * of the shared DPLL framework and thus needs to be read out
9671 * separately
9672 */
9673 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9674 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9675 break;
96b7dfb7
S
9676 case SKL_DPLL1:
9677 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9678 break;
9679 case SKL_DPLL2:
9680 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9681 break;
9682 case SKL_DPLL3:
9683 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9684 break;
96b7dfb7
S
9685 }
9686}
9687
7d2c8175
DL
9688static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9689 enum port port,
5cec258b 9690 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9691{
9692 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9693
9694 switch (pipe_config->ddi_pll_sel) {
9695 case PORT_CLK_SEL_WRPLL1:
9696 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9697 break;
9698 case PORT_CLK_SEL_WRPLL2:
9699 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9700 break;
9701 }
9702}
9703
26804afd 9704static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9705 struct intel_crtc_state *pipe_config)
26804afd
DV
9706{
9707 struct drm_device *dev = crtc->base.dev;
9708 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9709 struct intel_shared_dpll *pll;
26804afd
DV
9710 enum port port;
9711 uint32_t tmp;
9712
9713 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9714
9715 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9716
96b7dfb7
S
9717 if (IS_SKYLAKE(dev))
9718 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9719 else if (IS_BROXTON(dev))
9720 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9721 else
9722 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9723
d452c5b6
DV
9724 if (pipe_config->shared_dpll >= 0) {
9725 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9726
9727 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9728 &pipe_config->dpll_hw_state));
9729 }
9730
26804afd
DV
9731 /*
9732 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9733 * DDI E. So just check whether this pipe is wired to DDI E and whether
9734 * the PCH transcoder is on.
9735 */
ca370455
DL
9736 if (INTEL_INFO(dev)->gen < 9 &&
9737 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9738 pipe_config->has_pch_encoder = true;
9739
9740 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9741 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9742 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9743
9744 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9745 }
9746}
9747
0e8ffe1b 9748static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9749 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9750{
9751 struct drm_device *dev = crtc->base.dev;
9752 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9753 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9754 uint32_t tmp;
9755
f458ebbc 9756 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9757 POWER_DOMAIN_PIPE(crtc->pipe)))
9758 return false;
9759
e143a21c 9760 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9761 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9762
eccb140b
DV
9763 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9764 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9765 enum pipe trans_edp_pipe;
9766 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9767 default:
9768 WARN(1, "unknown pipe linked to edp transcoder\n");
9769 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9770 case TRANS_DDI_EDP_INPUT_A_ON:
9771 trans_edp_pipe = PIPE_A;
9772 break;
9773 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9774 trans_edp_pipe = PIPE_B;
9775 break;
9776 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9777 trans_edp_pipe = PIPE_C;
9778 break;
9779 }
9780
9781 if (trans_edp_pipe == crtc->pipe)
9782 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9783 }
9784
f458ebbc 9785 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9786 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9787 return false;
9788
eccb140b 9789 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9790 if (!(tmp & PIPECONF_ENABLE))
9791 return false;
9792
26804afd 9793 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9794
1bd1bd80
DV
9795 intel_get_pipe_timings(crtc, pipe_config);
9796
a1b2278e
CK
9797 if (INTEL_INFO(dev)->gen >= 9) {
9798 skl_init_scalers(dev, crtc, pipe_config);
9799 }
9800
2fa2fe9a 9801 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9802
9803 if (INTEL_INFO(dev)->gen >= 9) {
9804 pipe_config->scaler_state.scaler_id = -1;
9805 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9806 }
9807
bd2e244f 9808 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
ff6d9f55 9809 if (INTEL_INFO(dev)->gen == 9)
bd2e244f 9810 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9811 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 9812 ironlake_get_pfit_config(crtc, pipe_config);
ff6d9f55
JB
9813 else
9814 MISSING_CASE(INTEL_INFO(dev)->gen);
bd2e244f 9815 }
88adfff1 9816
e59150dc
JB
9817 if (IS_HASWELL(dev))
9818 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9819 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9820
ebb69c95
CT
9821 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9822 pipe_config->pixel_multiplier =
9823 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9824 } else {
9825 pipe_config->pixel_multiplier = 1;
9826 }
6c49f241 9827
0e8ffe1b
DV
9828 return true;
9829}
9830
560b85bb
CW
9831static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9832{
9833 struct drm_device *dev = crtc->dev;
9834 struct drm_i915_private *dev_priv = dev->dev_private;
9835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9836 uint32_t cntl = 0, size = 0;
560b85bb 9837
dc41c154 9838 if (base) {
3dd512fb
MR
9839 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9840 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9841 unsigned int stride = roundup_pow_of_two(width) * 4;
9842
9843 switch (stride) {
9844 default:
9845 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9846 width, stride);
9847 stride = 256;
9848 /* fallthrough */
9849 case 256:
9850 case 512:
9851 case 1024:
9852 case 2048:
9853 break;
4b0e333e
CW
9854 }
9855
dc41c154
VS
9856 cntl |= CURSOR_ENABLE |
9857 CURSOR_GAMMA_ENABLE |
9858 CURSOR_FORMAT_ARGB |
9859 CURSOR_STRIDE(stride);
9860
9861 size = (height << 12) | width;
4b0e333e 9862 }
560b85bb 9863
dc41c154
VS
9864 if (intel_crtc->cursor_cntl != 0 &&
9865 (intel_crtc->cursor_base != base ||
9866 intel_crtc->cursor_size != size ||
9867 intel_crtc->cursor_cntl != cntl)) {
9868 /* On these chipsets we can only modify the base/size/stride
9869 * whilst the cursor is disabled.
9870 */
9871 I915_WRITE(_CURACNTR, 0);
4b0e333e 9872 POSTING_READ(_CURACNTR);
dc41c154 9873 intel_crtc->cursor_cntl = 0;
4b0e333e 9874 }
560b85bb 9875
99d1f387 9876 if (intel_crtc->cursor_base != base) {
9db4a9c7 9877 I915_WRITE(_CURABASE, base);
99d1f387
VS
9878 intel_crtc->cursor_base = base;
9879 }
4726e0b0 9880
dc41c154
VS
9881 if (intel_crtc->cursor_size != size) {
9882 I915_WRITE(CURSIZE, size);
9883 intel_crtc->cursor_size = size;
4b0e333e 9884 }
560b85bb 9885
4b0e333e 9886 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
9887 I915_WRITE(_CURACNTR, cntl);
9888 POSTING_READ(_CURACNTR);
4b0e333e 9889 intel_crtc->cursor_cntl = cntl;
560b85bb 9890 }
560b85bb
CW
9891}
9892
560b85bb 9893static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
9894{
9895 struct drm_device *dev = crtc->dev;
9896 struct drm_i915_private *dev_priv = dev->dev_private;
9897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9898 int pipe = intel_crtc->pipe;
4b0e333e
CW
9899 uint32_t cntl;
9900
9901 cntl = 0;
9902 if (base) {
9903 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 9904 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
9905 case 64:
9906 cntl |= CURSOR_MODE_64_ARGB_AX;
9907 break;
9908 case 128:
9909 cntl |= CURSOR_MODE_128_ARGB_AX;
9910 break;
9911 case 256:
9912 cntl |= CURSOR_MODE_256_ARGB_AX;
9913 break;
9914 default:
3dd512fb 9915 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 9916 return;
65a21cd6 9917 }
4b0e333e 9918 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
9919
9920 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9921 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 9922 }
65a21cd6 9923
8e7d688b 9924 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
9925 cntl |= CURSOR_ROTATE_180;
9926
4b0e333e
CW
9927 if (intel_crtc->cursor_cntl != cntl) {
9928 I915_WRITE(CURCNTR(pipe), cntl);
9929 POSTING_READ(CURCNTR(pipe));
9930 intel_crtc->cursor_cntl = cntl;
65a21cd6 9931 }
4b0e333e 9932
65a21cd6 9933 /* and commit changes on next vblank */
5efb3e28
VS
9934 I915_WRITE(CURBASE(pipe), base);
9935 POSTING_READ(CURBASE(pipe));
99d1f387
VS
9936
9937 intel_crtc->cursor_base = base;
65a21cd6
JB
9938}
9939
cda4b7d3 9940/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
9941static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9942 bool on)
cda4b7d3
CW
9943{
9944 struct drm_device *dev = crtc->dev;
9945 struct drm_i915_private *dev_priv = dev->dev_private;
9946 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9947 int pipe = intel_crtc->pipe;
3d7d6510
MR
9948 int x = crtc->cursor_x;
9949 int y = crtc->cursor_y;
d6e4db15 9950 u32 base = 0, pos = 0;
cda4b7d3 9951
d6e4db15 9952 if (on)
cda4b7d3 9953 base = intel_crtc->cursor_addr;
cda4b7d3 9954
6e3c9717 9955 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
9956 base = 0;
9957
6e3c9717 9958 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
9959 base = 0;
9960
9961 if (x < 0) {
3dd512fb 9962 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
cda4b7d3
CW
9963 base = 0;
9964
9965 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9966 x = -x;
9967 }
9968 pos |= x << CURSOR_X_SHIFT;
9969
9970 if (y < 0) {
3dd512fb 9971 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
cda4b7d3
CW
9972 base = 0;
9973
9974 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9975 y = -y;
9976 }
9977 pos |= y << CURSOR_Y_SHIFT;
9978
4b0e333e 9979 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
9980 return;
9981
5efb3e28
VS
9982 I915_WRITE(CURPOS(pipe), pos);
9983
4398ad45
VS
9984 /* ILK+ do this automagically */
9985 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 9986 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
3dd512fb
MR
9987 base += (intel_crtc->base.cursor->state->crtc_h *
9988 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
4398ad45
VS
9989 }
9990
8ac54669 9991 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
9992 i845_update_cursor(crtc, base);
9993 else
9994 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
9995}
9996
dc41c154
VS
9997static bool cursor_size_ok(struct drm_device *dev,
9998 uint32_t width, uint32_t height)
9999{
10000 if (width == 0 || height == 0)
10001 return false;
10002
10003 /*
10004 * 845g/865g are special in that they are only limited by
10005 * the width of their cursors, the height is arbitrary up to
10006 * the precision of the register. Everything else requires
10007 * square cursors, limited to a few power-of-two sizes.
10008 */
10009 if (IS_845G(dev) || IS_I865G(dev)) {
10010 if ((width & 63) != 0)
10011 return false;
10012
10013 if (width > (IS_845G(dev) ? 64 : 512))
10014 return false;
10015
10016 if (height > 1023)
10017 return false;
10018 } else {
10019 switch (width | height) {
10020 case 256:
10021 case 128:
10022 if (IS_GEN2(dev))
10023 return false;
10024 case 64:
10025 break;
10026 default:
10027 return false;
10028 }
10029 }
10030
10031 return true;
10032}
10033
79e53945 10034static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10035 u16 *blue, uint32_t start, uint32_t size)
79e53945 10036{
7203425a 10037 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10039
7203425a 10040 for (i = start; i < end; i++) {
79e53945
JB
10041 intel_crtc->lut_r[i] = red[i] >> 8;
10042 intel_crtc->lut_g[i] = green[i] >> 8;
10043 intel_crtc->lut_b[i] = blue[i] >> 8;
10044 }
10045
10046 intel_crtc_load_lut(crtc);
10047}
10048
79e53945
JB
10049/* VESA 640x480x72Hz mode to set on the pipe */
10050static struct drm_display_mode load_detect_mode = {
10051 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10052 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10053};
10054
a8bb6818
DV
10055struct drm_framebuffer *
10056__intel_framebuffer_create(struct drm_device *dev,
10057 struct drm_mode_fb_cmd2 *mode_cmd,
10058 struct drm_i915_gem_object *obj)
d2dff872
CW
10059{
10060 struct intel_framebuffer *intel_fb;
10061 int ret;
10062
10063 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10064 if (!intel_fb) {
6ccb81f2 10065 drm_gem_object_unreference(&obj->base);
d2dff872
CW
10066 return ERR_PTR(-ENOMEM);
10067 }
10068
10069 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10070 if (ret)
10071 goto err;
d2dff872
CW
10072
10073 return &intel_fb->base;
dd4916c5 10074err:
6ccb81f2 10075 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
10076 kfree(intel_fb);
10077
10078 return ERR_PTR(ret);
d2dff872
CW
10079}
10080
b5ea642a 10081static struct drm_framebuffer *
a8bb6818
DV
10082intel_framebuffer_create(struct drm_device *dev,
10083 struct drm_mode_fb_cmd2 *mode_cmd,
10084 struct drm_i915_gem_object *obj)
10085{
10086 struct drm_framebuffer *fb;
10087 int ret;
10088
10089 ret = i915_mutex_lock_interruptible(dev);
10090 if (ret)
10091 return ERR_PTR(ret);
10092 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10093 mutex_unlock(&dev->struct_mutex);
10094
10095 return fb;
10096}
10097
d2dff872
CW
10098static u32
10099intel_framebuffer_pitch_for_width(int width, int bpp)
10100{
10101 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10102 return ALIGN(pitch, 64);
10103}
10104
10105static u32
10106intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10107{
10108 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10109 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10110}
10111
10112static struct drm_framebuffer *
10113intel_framebuffer_create_for_mode(struct drm_device *dev,
10114 struct drm_display_mode *mode,
10115 int depth, int bpp)
10116{
10117 struct drm_i915_gem_object *obj;
0fed39bd 10118 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10119
10120 obj = i915_gem_alloc_object(dev,
10121 intel_framebuffer_size_for_mode(mode, bpp));
10122 if (obj == NULL)
10123 return ERR_PTR(-ENOMEM);
10124
10125 mode_cmd.width = mode->hdisplay;
10126 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10127 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10128 bpp);
5ca0c34a 10129 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
10130
10131 return intel_framebuffer_create(dev, &mode_cmd, obj);
10132}
10133
10134static struct drm_framebuffer *
10135mode_fits_in_fbdev(struct drm_device *dev,
10136 struct drm_display_mode *mode)
10137{
0695726e 10138#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10139 struct drm_i915_private *dev_priv = dev->dev_private;
10140 struct drm_i915_gem_object *obj;
10141 struct drm_framebuffer *fb;
10142
4c0e5528 10143 if (!dev_priv->fbdev)
d2dff872
CW
10144 return NULL;
10145
4c0e5528 10146 if (!dev_priv->fbdev->fb)
d2dff872
CW
10147 return NULL;
10148
4c0e5528
DV
10149 obj = dev_priv->fbdev->fb->obj;
10150 BUG_ON(!obj);
10151
8bcd4553 10152 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10153 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10154 fb->bits_per_pixel))
d2dff872
CW
10155 return NULL;
10156
01f2c773 10157 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10158 return NULL;
10159
10160 return fb;
4520f53a
DV
10161#else
10162 return NULL;
10163#endif
d2dff872
CW
10164}
10165
d3a40d1b
ACO
10166static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10167 struct drm_crtc *crtc,
10168 struct drm_display_mode *mode,
10169 struct drm_framebuffer *fb,
10170 int x, int y)
10171{
10172 struct drm_plane_state *plane_state;
10173 int hdisplay, vdisplay;
10174 int ret;
10175
10176 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10177 if (IS_ERR(plane_state))
10178 return PTR_ERR(plane_state);
10179
10180 if (mode)
10181 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10182 else
10183 hdisplay = vdisplay = 0;
10184
10185 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10186 if (ret)
10187 return ret;
10188 drm_atomic_set_fb_for_plane(plane_state, fb);
10189 plane_state->crtc_x = 0;
10190 plane_state->crtc_y = 0;
10191 plane_state->crtc_w = hdisplay;
10192 plane_state->crtc_h = vdisplay;
10193 plane_state->src_x = x << 16;
10194 plane_state->src_y = y << 16;
10195 plane_state->src_w = hdisplay << 16;
10196 plane_state->src_h = vdisplay << 16;
10197
10198 return 0;
10199}
10200
d2434ab7 10201bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10202 struct drm_display_mode *mode,
51fd371b
RC
10203 struct intel_load_detect_pipe *old,
10204 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10205{
10206 struct intel_crtc *intel_crtc;
d2434ab7
DV
10207 struct intel_encoder *intel_encoder =
10208 intel_attached_encoder(connector);
79e53945 10209 struct drm_crtc *possible_crtc;
4ef69c7a 10210 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10211 struct drm_crtc *crtc = NULL;
10212 struct drm_device *dev = encoder->dev;
94352cf9 10213 struct drm_framebuffer *fb;
51fd371b 10214 struct drm_mode_config *config = &dev->mode_config;
83a57153 10215 struct drm_atomic_state *state = NULL;
944b0c76 10216 struct drm_connector_state *connector_state;
4be07317 10217 struct intel_crtc_state *crtc_state;
51fd371b 10218 int ret, i = -1;
79e53945 10219
d2dff872 10220 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10221 connector->base.id, connector->name,
8e329a03 10222 encoder->base.id, encoder->name);
d2dff872 10223
51fd371b
RC
10224retry:
10225 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10226 if (ret)
ad3c558f 10227 goto fail;
6e9f798d 10228
79e53945
JB
10229 /*
10230 * Algorithm gets a little messy:
7a5e4805 10231 *
79e53945
JB
10232 * - if the connector already has an assigned crtc, use it (but make
10233 * sure it's on first)
7a5e4805 10234 *
79e53945
JB
10235 * - try to find the first unused crtc that can drive this connector,
10236 * and use that if we find one
79e53945
JB
10237 */
10238
10239 /* See if we already have a CRTC for this connector */
10240 if (encoder->crtc) {
10241 crtc = encoder->crtc;
8261b191 10242
51fd371b 10243 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10244 if (ret)
ad3c558f 10245 goto fail;
4d02e2de 10246 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10247 if (ret)
ad3c558f 10248 goto fail;
7b24056b 10249
24218aac 10250 old->dpms_mode = connector->dpms;
8261b191
CW
10251 old->load_detect_temp = false;
10252
10253 /* Make sure the crtc and connector are running */
24218aac
DV
10254 if (connector->dpms != DRM_MODE_DPMS_ON)
10255 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10256
7173188d 10257 return true;
79e53945
JB
10258 }
10259
10260 /* Find an unused one (if possible) */
70e1e0ec 10261 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10262 i++;
10263 if (!(encoder->possible_crtcs & (1 << i)))
10264 continue;
83d65738 10265 if (possible_crtc->state->enable)
a459249c 10266 continue;
a459249c
VS
10267
10268 crtc = possible_crtc;
10269 break;
79e53945
JB
10270 }
10271
10272 /*
10273 * If we didn't find an unused CRTC, don't use any.
10274 */
10275 if (!crtc) {
7173188d 10276 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10277 goto fail;
79e53945
JB
10278 }
10279
51fd371b
RC
10280 ret = drm_modeset_lock(&crtc->mutex, ctx);
10281 if (ret)
ad3c558f 10282 goto fail;
4d02e2de
DV
10283 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10284 if (ret)
ad3c558f 10285 goto fail;
79e53945
JB
10286
10287 intel_crtc = to_intel_crtc(crtc);
24218aac 10288 old->dpms_mode = connector->dpms;
8261b191 10289 old->load_detect_temp = true;
d2dff872 10290 old->release_fb = NULL;
79e53945 10291
83a57153
ACO
10292 state = drm_atomic_state_alloc(dev);
10293 if (!state)
10294 return false;
10295
10296 state->acquire_ctx = ctx;
10297
944b0c76
ACO
10298 connector_state = drm_atomic_get_connector_state(state, connector);
10299 if (IS_ERR(connector_state)) {
10300 ret = PTR_ERR(connector_state);
10301 goto fail;
10302 }
10303
10304 connector_state->crtc = crtc;
10305 connector_state->best_encoder = &intel_encoder->base;
10306
4be07317
ACO
10307 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10308 if (IS_ERR(crtc_state)) {
10309 ret = PTR_ERR(crtc_state);
10310 goto fail;
10311 }
10312
49d6fa21 10313 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10314
6492711d
CW
10315 if (!mode)
10316 mode = &load_detect_mode;
79e53945 10317
d2dff872
CW
10318 /* We need a framebuffer large enough to accommodate all accesses
10319 * that the plane may generate whilst we perform load detection.
10320 * We can not rely on the fbcon either being present (we get called
10321 * during its initialisation to detect all boot displays, or it may
10322 * not even exist) or that it is large enough to satisfy the
10323 * requested mode.
10324 */
94352cf9
DV
10325 fb = mode_fits_in_fbdev(dev, mode);
10326 if (fb == NULL) {
d2dff872 10327 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10328 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10329 old->release_fb = fb;
d2dff872
CW
10330 } else
10331 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10332 if (IS_ERR(fb)) {
d2dff872 10333 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10334 goto fail;
79e53945 10335 }
79e53945 10336
d3a40d1b
ACO
10337 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10338 if (ret)
10339 goto fail;
10340
8c7b5ccb
ACO
10341 drm_mode_copy(&crtc_state->base.mode, mode);
10342
74c090b1 10343 if (drm_atomic_commit(state)) {
6492711d 10344 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10345 if (old->release_fb)
10346 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10347 goto fail;
79e53945 10348 }
9128b040 10349 crtc->primary->crtc = crtc;
7173188d 10350
79e53945 10351 /* let the connector get through one full cycle before testing */
9d0498a2 10352 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10353 return true;
412b61d8 10354
ad3c558f 10355fail:
e5d958ef
ACO
10356 drm_atomic_state_free(state);
10357 state = NULL;
83a57153 10358
51fd371b
RC
10359 if (ret == -EDEADLK) {
10360 drm_modeset_backoff(ctx);
10361 goto retry;
10362 }
10363
412b61d8 10364 return false;
79e53945
JB
10365}
10366
d2434ab7 10367void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10368 struct intel_load_detect_pipe *old,
10369 struct drm_modeset_acquire_ctx *ctx)
79e53945 10370{
83a57153 10371 struct drm_device *dev = connector->dev;
d2434ab7
DV
10372 struct intel_encoder *intel_encoder =
10373 intel_attached_encoder(connector);
4ef69c7a 10374 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10375 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10377 struct drm_atomic_state *state;
944b0c76 10378 struct drm_connector_state *connector_state;
4be07317 10379 struct intel_crtc_state *crtc_state;
d3a40d1b 10380 int ret;
79e53945 10381
d2dff872 10382 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10383 connector->base.id, connector->name,
8e329a03 10384 encoder->base.id, encoder->name);
d2dff872 10385
8261b191 10386 if (old->load_detect_temp) {
83a57153 10387 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10388 if (!state)
10389 goto fail;
83a57153
ACO
10390
10391 state->acquire_ctx = ctx;
10392
944b0c76
ACO
10393 connector_state = drm_atomic_get_connector_state(state, connector);
10394 if (IS_ERR(connector_state))
10395 goto fail;
10396
4be07317
ACO
10397 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10398 if (IS_ERR(crtc_state))
10399 goto fail;
10400
944b0c76
ACO
10401 connector_state->best_encoder = NULL;
10402 connector_state->crtc = NULL;
10403
49d6fa21 10404 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10405
d3a40d1b
ACO
10406 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10407 0, 0);
10408 if (ret)
10409 goto fail;
10410
74c090b1 10411 ret = drm_atomic_commit(state);
2bfb4627
ACO
10412 if (ret)
10413 goto fail;
d2dff872 10414
36206361
DV
10415 if (old->release_fb) {
10416 drm_framebuffer_unregister_private(old->release_fb);
10417 drm_framebuffer_unreference(old->release_fb);
10418 }
d2dff872 10419
0622a53c 10420 return;
79e53945
JB
10421 }
10422
c751ce4f 10423 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10424 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10425 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10426
10427 return;
10428fail:
10429 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10430 drm_atomic_state_free(state);
79e53945
JB
10431}
10432
da4a1efa 10433static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10434 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10435{
10436 struct drm_i915_private *dev_priv = dev->dev_private;
10437 u32 dpll = pipe_config->dpll_hw_state.dpll;
10438
10439 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10440 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10441 else if (HAS_PCH_SPLIT(dev))
10442 return 120000;
10443 else if (!IS_GEN2(dev))
10444 return 96000;
10445 else
10446 return 48000;
10447}
10448
79e53945 10449/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10450static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10451 struct intel_crtc_state *pipe_config)
79e53945 10452{
f1f644dc 10453 struct drm_device *dev = crtc->base.dev;
79e53945 10454 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10455 int pipe = pipe_config->cpu_transcoder;
293623f7 10456 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10457 u32 fp;
10458 intel_clock_t clock;
dccbea3b 10459 int port_clock;
da4a1efa 10460 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10461
10462 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10463 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10464 else
293623f7 10465 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10466
10467 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10468 if (IS_PINEVIEW(dev)) {
10469 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10470 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10471 } else {
10472 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10473 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10474 }
10475
a6c45cf0 10476 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10477 if (IS_PINEVIEW(dev))
10478 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10479 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10480 else
10481 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10482 DPLL_FPA01_P1_POST_DIV_SHIFT);
10483
10484 switch (dpll & DPLL_MODE_MASK) {
10485 case DPLLB_MODE_DAC_SERIAL:
10486 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10487 5 : 10;
10488 break;
10489 case DPLLB_MODE_LVDS:
10490 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10491 7 : 14;
10492 break;
10493 default:
28c97730 10494 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10495 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10496 return;
79e53945
JB
10497 }
10498
ac58c3f0 10499 if (IS_PINEVIEW(dev))
dccbea3b 10500 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10501 else
dccbea3b 10502 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10503 } else {
0fb58223 10504 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10505 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10506
10507 if (is_lvds) {
10508 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10509 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10510
10511 if (lvds & LVDS_CLKB_POWER_UP)
10512 clock.p2 = 7;
10513 else
10514 clock.p2 = 14;
79e53945
JB
10515 } else {
10516 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10517 clock.p1 = 2;
10518 else {
10519 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10520 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10521 }
10522 if (dpll & PLL_P2_DIVIDE_BY_4)
10523 clock.p2 = 4;
10524 else
10525 clock.p2 = 2;
79e53945 10526 }
da4a1efa 10527
dccbea3b 10528 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10529 }
10530
18442d08
VS
10531 /*
10532 * This value includes pixel_multiplier. We will use
241bfc38 10533 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10534 * encoder's get_config() function.
10535 */
dccbea3b 10536 pipe_config->port_clock = port_clock;
f1f644dc
JB
10537}
10538
6878da05
VS
10539int intel_dotclock_calculate(int link_freq,
10540 const struct intel_link_m_n *m_n)
f1f644dc 10541{
f1f644dc
JB
10542 /*
10543 * The calculation for the data clock is:
1041a02f 10544 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10545 * But we want to avoid losing precison if possible, so:
1041a02f 10546 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10547 *
10548 * and the link clock is simpler:
1041a02f 10549 * link_clock = (m * link_clock) / n
f1f644dc
JB
10550 */
10551
6878da05
VS
10552 if (!m_n->link_n)
10553 return 0;
f1f644dc 10554
6878da05
VS
10555 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10556}
f1f644dc 10557
18442d08 10558static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10559 struct intel_crtc_state *pipe_config)
6878da05
VS
10560{
10561 struct drm_device *dev = crtc->base.dev;
79e53945 10562
18442d08
VS
10563 /* read out port_clock from the DPLL */
10564 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10565
f1f644dc 10566 /*
18442d08 10567 * This value does not include pixel_multiplier.
241bfc38 10568 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10569 * agree once we know their relationship in the encoder's
10570 * get_config() function.
79e53945 10571 */
2d112de7 10572 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10573 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10574 &pipe_config->fdi_m_n);
79e53945
JB
10575}
10576
10577/** Returns the currently programmed mode of the given pipe. */
10578struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10579 struct drm_crtc *crtc)
10580{
548f245b 10581 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10583 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10584 struct drm_display_mode *mode;
5cec258b 10585 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10586 int htot = I915_READ(HTOTAL(cpu_transcoder));
10587 int hsync = I915_READ(HSYNC(cpu_transcoder));
10588 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10589 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10590 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10591
10592 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10593 if (!mode)
10594 return NULL;
10595
f1f644dc
JB
10596 /*
10597 * Construct a pipe_config sufficient for getting the clock info
10598 * back out of crtc_clock_get.
10599 *
10600 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10601 * to use a real value here instead.
10602 */
293623f7 10603 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10604 pipe_config.pixel_multiplier = 1;
293623f7
VS
10605 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10606 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10607 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10608 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10609
773ae034 10610 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10611 mode->hdisplay = (htot & 0xffff) + 1;
10612 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10613 mode->hsync_start = (hsync & 0xffff) + 1;
10614 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10615 mode->vdisplay = (vtot & 0xffff) + 1;
10616 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10617 mode->vsync_start = (vsync & 0xffff) + 1;
10618 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10619
10620 drm_mode_set_name(mode);
79e53945
JB
10621
10622 return mode;
10623}
10624
f047e395
CW
10625void intel_mark_busy(struct drm_device *dev)
10626{
c67a470b
PZ
10627 struct drm_i915_private *dev_priv = dev->dev_private;
10628
f62a0076
CW
10629 if (dev_priv->mm.busy)
10630 return;
10631
43694d69 10632 intel_runtime_pm_get(dev_priv);
c67a470b 10633 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10634 if (INTEL_INFO(dev)->gen >= 6)
10635 gen6_rps_busy(dev_priv);
f62a0076 10636 dev_priv->mm.busy = true;
f047e395
CW
10637}
10638
10639void intel_mark_idle(struct drm_device *dev)
652c393a 10640{
c67a470b 10641 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10642
f62a0076
CW
10643 if (!dev_priv->mm.busy)
10644 return;
10645
10646 dev_priv->mm.busy = false;
10647
3d13ef2e 10648 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10649 gen6_rps_idle(dev->dev_private);
bb4cdd53 10650
43694d69 10651 intel_runtime_pm_put(dev_priv);
652c393a
JB
10652}
10653
79e53945
JB
10654static void intel_crtc_destroy(struct drm_crtc *crtc)
10655{
10656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10657 struct drm_device *dev = crtc->dev;
10658 struct intel_unpin_work *work;
67e77c5a 10659
5e2d7afc 10660 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10661 work = intel_crtc->unpin_work;
10662 intel_crtc->unpin_work = NULL;
5e2d7afc 10663 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10664
10665 if (work) {
10666 cancel_work_sync(&work->work);
10667 kfree(work);
10668 }
79e53945
JB
10669
10670 drm_crtc_cleanup(crtc);
67e77c5a 10671
79e53945
JB
10672 kfree(intel_crtc);
10673}
10674
6b95a207
KH
10675static void intel_unpin_work_fn(struct work_struct *__work)
10676{
10677 struct intel_unpin_work *work =
10678 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10679 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10680 struct drm_device *dev = crtc->base.dev;
10681 struct drm_plane *primary = crtc->base.primary;
6b95a207 10682
b4a98e57 10683 mutex_lock(&dev->struct_mutex);
a9ff8714 10684 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10685 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10686
f06cc1b9 10687 if (work->flip_queued_req)
146d84f0 10688 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10689 mutex_unlock(&dev->struct_mutex);
10690
a9ff8714 10691 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10692 drm_framebuffer_unreference(work->old_fb);
f99d7069 10693
a9ff8714
VS
10694 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10695 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10696
6b95a207
KH
10697 kfree(work);
10698}
10699
1afe3e9d 10700static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10701 struct drm_crtc *crtc)
6b95a207 10702{
6b95a207
KH
10703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10704 struct intel_unpin_work *work;
6b95a207
KH
10705 unsigned long flags;
10706
10707 /* Ignore early vblank irqs */
10708 if (intel_crtc == NULL)
10709 return;
10710
f326038a
DV
10711 /*
10712 * This is called both by irq handlers and the reset code (to complete
10713 * lost pageflips) so needs the full irqsave spinlocks.
10714 */
6b95a207
KH
10715 spin_lock_irqsave(&dev->event_lock, flags);
10716 work = intel_crtc->unpin_work;
e7d841ca
CW
10717
10718 /* Ensure we don't miss a work->pending update ... */
10719 smp_rmb();
10720
10721 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10722 spin_unlock_irqrestore(&dev->event_lock, flags);
10723 return;
10724 }
10725
d6bbafa1 10726 page_flip_completed(intel_crtc);
0af7e4df 10727
6b95a207 10728 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10729}
10730
1afe3e9d
JB
10731void intel_finish_page_flip(struct drm_device *dev, int pipe)
10732{
fbee40df 10733 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10734 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10735
49b14a5c 10736 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10737}
10738
10739void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10740{
fbee40df 10741 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10742 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10743
49b14a5c 10744 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10745}
10746
75f7f3ec
VS
10747/* Is 'a' after or equal to 'b'? */
10748static bool g4x_flip_count_after_eq(u32 a, u32 b)
10749{
10750 return !((a - b) & 0x80000000);
10751}
10752
10753static bool page_flip_finished(struct intel_crtc *crtc)
10754{
10755 struct drm_device *dev = crtc->base.dev;
10756 struct drm_i915_private *dev_priv = dev->dev_private;
10757
bdfa7542
VS
10758 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10759 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10760 return true;
10761
75f7f3ec
VS
10762 /*
10763 * The relevant registers doen't exist on pre-ctg.
10764 * As the flip done interrupt doesn't trigger for mmio
10765 * flips on gmch platforms, a flip count check isn't
10766 * really needed there. But since ctg has the registers,
10767 * include it in the check anyway.
10768 */
10769 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10770 return true;
10771
10772 /*
10773 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10774 * used the same base address. In that case the mmio flip might
10775 * have completed, but the CS hasn't even executed the flip yet.
10776 *
10777 * A flip count check isn't enough as the CS might have updated
10778 * the base address just after start of vblank, but before we
10779 * managed to process the interrupt. This means we'd complete the
10780 * CS flip too soon.
10781 *
10782 * Combining both checks should get us a good enough result. It may
10783 * still happen that the CS flip has been executed, but has not
10784 * yet actually completed. But in case the base address is the same
10785 * anyway, we don't really care.
10786 */
10787 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10788 crtc->unpin_work->gtt_offset &&
10789 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10790 crtc->unpin_work->flip_count);
10791}
10792
6b95a207
KH
10793void intel_prepare_page_flip(struct drm_device *dev, int plane)
10794{
fbee40df 10795 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10796 struct intel_crtc *intel_crtc =
10797 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10798 unsigned long flags;
10799
f326038a
DV
10800
10801 /*
10802 * This is called both by irq handlers and the reset code (to complete
10803 * lost pageflips) so needs the full irqsave spinlocks.
10804 *
10805 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10806 * generate a page-flip completion irq, i.e. every modeset
10807 * is also accompanied by a spurious intel_prepare_page_flip().
10808 */
6b95a207 10809 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10810 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10811 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10812 spin_unlock_irqrestore(&dev->event_lock, flags);
10813}
10814
eba905b2 10815static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
10816{
10817 /* Ensure that the work item is consistent when activating it ... */
10818 smp_wmb();
10819 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10820 /* and that it is marked active as soon as the irq could fire. */
10821 smp_wmb();
10822}
10823
8c9f3aaf
JB
10824static int intel_gen2_queue_flip(struct drm_device *dev,
10825 struct drm_crtc *crtc,
10826 struct drm_framebuffer *fb,
ed8d1975 10827 struct drm_i915_gem_object *obj,
6258fbe2 10828 struct drm_i915_gem_request *req,
ed8d1975 10829 uint32_t flags)
8c9f3aaf 10830{
6258fbe2 10831 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10833 u32 flip_mask;
10834 int ret;
10835
5fb9de1a 10836 ret = intel_ring_begin(req, 6);
8c9f3aaf 10837 if (ret)
4fa62c89 10838 return ret;
8c9f3aaf
JB
10839
10840 /* Can't queue multiple flips, so wait for the previous
10841 * one to finish before executing the next.
10842 */
10843 if (intel_crtc->plane)
10844 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10845 else
10846 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10847 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10848 intel_ring_emit(ring, MI_NOOP);
10849 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10850 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10851 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10852 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10853 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
10854
10855 intel_mark_page_flip_active(intel_crtc);
83d4092b 10856 return 0;
8c9f3aaf
JB
10857}
10858
10859static int intel_gen3_queue_flip(struct drm_device *dev,
10860 struct drm_crtc *crtc,
10861 struct drm_framebuffer *fb,
ed8d1975 10862 struct drm_i915_gem_object *obj,
6258fbe2 10863 struct drm_i915_gem_request *req,
ed8d1975 10864 uint32_t flags)
8c9f3aaf 10865{
6258fbe2 10866 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10868 u32 flip_mask;
10869 int ret;
10870
5fb9de1a 10871 ret = intel_ring_begin(req, 6);
8c9f3aaf 10872 if (ret)
4fa62c89 10873 return ret;
8c9f3aaf
JB
10874
10875 if (intel_crtc->plane)
10876 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10877 else
10878 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10879 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10880 intel_ring_emit(ring, MI_NOOP);
10881 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10882 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10883 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10884 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
10885 intel_ring_emit(ring, MI_NOOP);
10886
e7d841ca 10887 intel_mark_page_flip_active(intel_crtc);
83d4092b 10888 return 0;
8c9f3aaf
JB
10889}
10890
10891static int intel_gen4_queue_flip(struct drm_device *dev,
10892 struct drm_crtc *crtc,
10893 struct drm_framebuffer *fb,
ed8d1975 10894 struct drm_i915_gem_object *obj,
6258fbe2 10895 struct drm_i915_gem_request *req,
ed8d1975 10896 uint32_t flags)
8c9f3aaf 10897{
6258fbe2 10898 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10899 struct drm_i915_private *dev_priv = dev->dev_private;
10900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10901 uint32_t pf, pipesrc;
10902 int ret;
10903
5fb9de1a 10904 ret = intel_ring_begin(req, 4);
8c9f3aaf 10905 if (ret)
4fa62c89 10906 return ret;
8c9f3aaf
JB
10907
10908 /* i965+ uses the linear or tiled offsets from the
10909 * Display Registers (which do not change across a page-flip)
10910 * so we need only reprogram the base address.
10911 */
6d90c952
DV
10912 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10913 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10914 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10915 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 10916 obj->tiling_mode);
8c9f3aaf
JB
10917
10918 /* XXX Enabling the panel-fitter across page-flip is so far
10919 * untested on non-native modes, so ignore it for now.
10920 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10921 */
10922 pf = 0;
10923 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10924 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
10925
10926 intel_mark_page_flip_active(intel_crtc);
83d4092b 10927 return 0;
8c9f3aaf
JB
10928}
10929
10930static int intel_gen6_queue_flip(struct drm_device *dev,
10931 struct drm_crtc *crtc,
10932 struct drm_framebuffer *fb,
ed8d1975 10933 struct drm_i915_gem_object *obj,
6258fbe2 10934 struct drm_i915_gem_request *req,
ed8d1975 10935 uint32_t flags)
8c9f3aaf 10936{
6258fbe2 10937 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10938 struct drm_i915_private *dev_priv = dev->dev_private;
10939 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10940 uint32_t pf, pipesrc;
10941 int ret;
10942
5fb9de1a 10943 ret = intel_ring_begin(req, 4);
8c9f3aaf 10944 if (ret)
4fa62c89 10945 return ret;
8c9f3aaf 10946
6d90c952
DV
10947 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10948 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10949 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 10950 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 10951
dc257cf1
DV
10952 /* Contrary to the suggestions in the documentation,
10953 * "Enable Panel Fitter" does not seem to be required when page
10954 * flipping with a non-native mode, and worse causes a normal
10955 * modeset to fail.
10956 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10957 */
10958 pf = 0;
8c9f3aaf 10959 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10960 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
10961
10962 intel_mark_page_flip_active(intel_crtc);
83d4092b 10963 return 0;
8c9f3aaf
JB
10964}
10965
7c9017e5
JB
10966static int intel_gen7_queue_flip(struct drm_device *dev,
10967 struct drm_crtc *crtc,
10968 struct drm_framebuffer *fb,
ed8d1975 10969 struct drm_i915_gem_object *obj,
6258fbe2 10970 struct drm_i915_gem_request *req,
ed8d1975 10971 uint32_t flags)
7c9017e5 10972{
6258fbe2 10973 struct intel_engine_cs *ring = req->ring;
7c9017e5 10974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 10975 uint32_t plane_bit = 0;
ffe74d75
CW
10976 int len, ret;
10977
eba905b2 10978 switch (intel_crtc->plane) {
cb05d8de
DV
10979 case PLANE_A:
10980 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10981 break;
10982 case PLANE_B:
10983 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10984 break;
10985 case PLANE_C:
10986 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10987 break;
10988 default:
10989 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 10990 return -ENODEV;
cb05d8de
DV
10991 }
10992
ffe74d75 10993 len = 4;
f476828a 10994 if (ring->id == RCS) {
ffe74d75 10995 len += 6;
f476828a
DL
10996 /*
10997 * On Gen 8, SRM is now taking an extra dword to accommodate
10998 * 48bits addresses, and we need a NOOP for the batch size to
10999 * stay even.
11000 */
11001 if (IS_GEN8(dev))
11002 len += 2;
11003 }
ffe74d75 11004
f66fab8e
VS
11005 /*
11006 * BSpec MI_DISPLAY_FLIP for IVB:
11007 * "The full packet must be contained within the same cache line."
11008 *
11009 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11010 * cacheline, if we ever start emitting more commands before
11011 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11012 * then do the cacheline alignment, and finally emit the
11013 * MI_DISPLAY_FLIP.
11014 */
bba09b12 11015 ret = intel_ring_cacheline_align(req);
f66fab8e 11016 if (ret)
4fa62c89 11017 return ret;
f66fab8e 11018
5fb9de1a 11019 ret = intel_ring_begin(req, len);
7c9017e5 11020 if (ret)
4fa62c89 11021 return ret;
7c9017e5 11022
ffe74d75
CW
11023 /* Unmask the flip-done completion message. Note that the bspec says that
11024 * we should do this for both the BCS and RCS, and that we must not unmask
11025 * more than one flip event at any time (or ensure that one flip message
11026 * can be sent by waiting for flip-done prior to queueing new flips).
11027 * Experimentation says that BCS works despite DERRMR masking all
11028 * flip-done completion events and that unmasking all planes at once
11029 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11030 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11031 */
11032 if (ring->id == RCS) {
11033 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11034 intel_ring_emit(ring, DERRMR);
11035 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11036 DERRMR_PIPEB_PRI_FLIP_DONE |
11037 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
11038 if (IS_GEN8(dev))
11039 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11040 MI_SRM_LRM_GLOBAL_GTT);
11041 else
11042 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11043 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
11044 intel_ring_emit(ring, DERRMR);
11045 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11046 if (IS_GEN8(dev)) {
11047 intel_ring_emit(ring, 0);
11048 intel_ring_emit(ring, MI_NOOP);
11049 }
ffe74d75
CW
11050 }
11051
cb05d8de 11052 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11053 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11054 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11055 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
11056
11057 intel_mark_page_flip_active(intel_crtc);
83d4092b 11058 return 0;
7c9017e5
JB
11059}
11060
84c33a64
SG
11061static bool use_mmio_flip(struct intel_engine_cs *ring,
11062 struct drm_i915_gem_object *obj)
11063{
11064 /*
11065 * This is not being used for older platforms, because
11066 * non-availability of flip done interrupt forces us to use
11067 * CS flips. Older platforms derive flip done using some clever
11068 * tricks involving the flip_pending status bits and vblank irqs.
11069 * So using MMIO flips there would disrupt this mechanism.
11070 */
11071
8e09bf83
CW
11072 if (ring == NULL)
11073 return true;
11074
84c33a64
SG
11075 if (INTEL_INFO(ring->dev)->gen < 5)
11076 return false;
11077
11078 if (i915.use_mmio_flip < 0)
11079 return false;
11080 else if (i915.use_mmio_flip > 0)
11081 return true;
14bf993e
OM
11082 else if (i915.enable_execlists)
11083 return true;
84c33a64 11084 else
b4716185 11085 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11086}
11087
ff944564
DL
11088static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11089{
11090 struct drm_device *dev = intel_crtc->base.dev;
11091 struct drm_i915_private *dev_priv = dev->dev_private;
11092 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564
DL
11093 const enum pipe pipe = intel_crtc->pipe;
11094 u32 ctl, stride;
11095
11096 ctl = I915_READ(PLANE_CTL(pipe, 0));
11097 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11098 switch (fb->modifier[0]) {
11099 case DRM_FORMAT_MOD_NONE:
11100 break;
11101 case I915_FORMAT_MOD_X_TILED:
ff944564 11102 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11103 break;
11104 case I915_FORMAT_MOD_Y_TILED:
11105 ctl |= PLANE_CTL_TILED_Y;
11106 break;
11107 case I915_FORMAT_MOD_Yf_TILED:
11108 ctl |= PLANE_CTL_TILED_YF;
11109 break;
11110 default:
11111 MISSING_CASE(fb->modifier[0]);
11112 }
ff944564
DL
11113
11114 /*
11115 * The stride is either expressed as a multiple of 64 bytes chunks for
11116 * linear buffers or in number of tiles for tiled buffers.
11117 */
2ebef630
TU
11118 stride = fb->pitches[0] /
11119 intel_fb_stride_alignment(dev, fb->modifier[0],
11120 fb->pixel_format);
ff944564
DL
11121
11122 /*
11123 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11124 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11125 */
11126 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11127 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11128
11129 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11130 POSTING_READ(PLANE_SURF(pipe, 0));
11131}
11132
11133static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
84c33a64
SG
11134{
11135 struct drm_device *dev = intel_crtc->base.dev;
11136 struct drm_i915_private *dev_priv = dev->dev_private;
11137 struct intel_framebuffer *intel_fb =
11138 to_intel_framebuffer(intel_crtc->base.primary->fb);
11139 struct drm_i915_gem_object *obj = intel_fb->obj;
11140 u32 dspcntr;
11141 u32 reg;
11142
84c33a64
SG
11143 reg = DSPCNTR(intel_crtc->plane);
11144 dspcntr = I915_READ(reg);
11145
c5d97472
DL
11146 if (obj->tiling_mode != I915_TILING_NONE)
11147 dspcntr |= DISPPLANE_TILED;
11148 else
11149 dspcntr &= ~DISPPLANE_TILED;
11150
84c33a64
SG
11151 I915_WRITE(reg, dspcntr);
11152
11153 I915_WRITE(DSPSURF(intel_crtc->plane),
11154 intel_crtc->unpin_work->gtt_offset);
11155 POSTING_READ(DSPSURF(intel_crtc->plane));
84c33a64 11156
ff944564
DL
11157}
11158
11159/*
11160 * XXX: This is the temporary way to update the plane registers until we get
11161 * around to using the usual plane update functions for MMIO flips
11162 */
11163static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11164{
11165 struct drm_device *dev = intel_crtc->base.dev;
ff944564
DL
11166 u32 start_vbl_count;
11167
11168 intel_mark_page_flip_active(intel_crtc);
11169
8f539a83 11170 intel_pipe_update_start(intel_crtc, &start_vbl_count);
ff944564
DL
11171
11172 if (INTEL_INFO(dev)->gen >= 9)
11173 skl_do_mmio_flip(intel_crtc);
11174 else
11175 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11176 ilk_do_mmio_flip(intel_crtc);
11177
8f539a83 11178 intel_pipe_update_end(intel_crtc, start_vbl_count);
84c33a64
SG
11179}
11180
9362c7c5 11181static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11182{
b2cfe0ab
CW
11183 struct intel_mmio_flip *mmio_flip =
11184 container_of(work, struct intel_mmio_flip, work);
84c33a64 11185
eed29a5b
DV
11186 if (mmio_flip->req)
11187 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11188 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11189 false, NULL,
11190 &mmio_flip->i915->rps.mmioflips));
84c33a64 11191
b2cfe0ab
CW
11192 intel_do_mmio_flip(mmio_flip->crtc);
11193
eed29a5b 11194 i915_gem_request_unreference__unlocked(mmio_flip->req);
b2cfe0ab 11195 kfree(mmio_flip);
84c33a64
SG
11196}
11197
11198static int intel_queue_mmio_flip(struct drm_device *dev,
11199 struct drm_crtc *crtc,
11200 struct drm_framebuffer *fb,
11201 struct drm_i915_gem_object *obj,
11202 struct intel_engine_cs *ring,
11203 uint32_t flags)
11204{
b2cfe0ab
CW
11205 struct intel_mmio_flip *mmio_flip;
11206
11207 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11208 if (mmio_flip == NULL)
11209 return -ENOMEM;
84c33a64 11210
bcafc4e3 11211 mmio_flip->i915 = to_i915(dev);
eed29a5b 11212 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11213 mmio_flip->crtc = to_intel_crtc(crtc);
536f5b5e 11214
b2cfe0ab
CW
11215 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11216 schedule_work(&mmio_flip->work);
84c33a64 11217
84c33a64
SG
11218 return 0;
11219}
11220
8c9f3aaf
JB
11221static int intel_default_queue_flip(struct drm_device *dev,
11222 struct drm_crtc *crtc,
11223 struct drm_framebuffer *fb,
ed8d1975 11224 struct drm_i915_gem_object *obj,
6258fbe2 11225 struct drm_i915_gem_request *req,
ed8d1975 11226 uint32_t flags)
8c9f3aaf
JB
11227{
11228 return -ENODEV;
11229}
11230
d6bbafa1
CW
11231static bool __intel_pageflip_stall_check(struct drm_device *dev,
11232 struct drm_crtc *crtc)
11233{
11234 struct drm_i915_private *dev_priv = dev->dev_private;
11235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11236 struct intel_unpin_work *work = intel_crtc->unpin_work;
11237 u32 addr;
11238
11239 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11240 return true;
11241
11242 if (!work->enable_stall_check)
11243 return false;
11244
11245 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11246 if (work->flip_queued_req &&
11247 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11248 return false;
11249
1e3feefd 11250 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11251 }
11252
1e3feefd 11253 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11254 return false;
11255
11256 /* Potential stall - if we see that the flip has happened,
11257 * assume a missed interrupt. */
11258 if (INTEL_INFO(dev)->gen >= 4)
11259 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11260 else
11261 addr = I915_READ(DSPADDR(intel_crtc->plane));
11262
11263 /* There is a potential issue here with a false positive after a flip
11264 * to the same address. We could address this by checking for a
11265 * non-incrementing frame counter.
11266 */
11267 return addr == work->gtt_offset;
11268}
11269
11270void intel_check_page_flip(struct drm_device *dev, int pipe)
11271{
11272 struct drm_i915_private *dev_priv = dev->dev_private;
11273 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11275 struct intel_unpin_work *work;
f326038a 11276
6c51d46f 11277 WARN_ON(!in_interrupt());
d6bbafa1
CW
11278
11279 if (crtc == NULL)
11280 return;
11281
f326038a 11282 spin_lock(&dev->event_lock);
6ad790c0
CW
11283 work = intel_crtc->unpin_work;
11284 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11285 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11286 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11287 page_flip_completed(intel_crtc);
6ad790c0 11288 work = NULL;
d6bbafa1 11289 }
6ad790c0
CW
11290 if (work != NULL &&
11291 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11292 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11293 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11294}
11295
6b95a207
KH
11296static int intel_crtc_page_flip(struct drm_crtc *crtc,
11297 struct drm_framebuffer *fb,
ed8d1975
KP
11298 struct drm_pending_vblank_event *event,
11299 uint32_t page_flip_flags)
6b95a207
KH
11300{
11301 struct drm_device *dev = crtc->dev;
11302 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11303 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11304 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11306 struct drm_plane *primary = crtc->primary;
a071fa00 11307 enum pipe pipe = intel_crtc->pipe;
6b95a207 11308 struct intel_unpin_work *work;
a4872ba6 11309 struct intel_engine_cs *ring;
cf5d8a46 11310 bool mmio_flip;
91af127f 11311 struct drm_i915_gem_request *request = NULL;
52e68630 11312 int ret;
6b95a207 11313
2ff8fde1
MR
11314 /*
11315 * drm_mode_page_flip_ioctl() should already catch this, but double
11316 * check to be safe. In the future we may enable pageflipping from
11317 * a disabled primary plane.
11318 */
11319 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11320 return -EBUSY;
11321
e6a595d2 11322 /* Can't change pixel format via MI display flips. */
f4510a27 11323 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11324 return -EINVAL;
11325
11326 /*
11327 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11328 * Note that pitch changes could also affect these register.
11329 */
11330 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11331 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11332 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11333 return -EINVAL;
11334
f900db47
CW
11335 if (i915_terminally_wedged(&dev_priv->gpu_error))
11336 goto out_hang;
11337
b14c5679 11338 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11339 if (work == NULL)
11340 return -ENOMEM;
11341
6b95a207 11342 work->event = event;
b4a98e57 11343 work->crtc = crtc;
ab8d6675 11344 work->old_fb = old_fb;
6b95a207
KH
11345 INIT_WORK(&work->work, intel_unpin_work_fn);
11346
87b6b101 11347 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11348 if (ret)
11349 goto free_work;
11350
6b95a207 11351 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11352 spin_lock_irq(&dev->event_lock);
6b95a207 11353 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11354 /* Before declaring the flip queue wedged, check if
11355 * the hardware completed the operation behind our backs.
11356 */
11357 if (__intel_pageflip_stall_check(dev, crtc)) {
11358 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11359 page_flip_completed(intel_crtc);
11360 } else {
11361 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11362 spin_unlock_irq(&dev->event_lock);
468f0b44 11363
d6bbafa1
CW
11364 drm_crtc_vblank_put(crtc);
11365 kfree(work);
11366 return -EBUSY;
11367 }
6b95a207
KH
11368 }
11369 intel_crtc->unpin_work = work;
5e2d7afc 11370 spin_unlock_irq(&dev->event_lock);
6b95a207 11371
b4a98e57
CW
11372 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11373 flush_workqueue(dev_priv->wq);
11374
75dfca80 11375 /* Reference the objects for the scheduled work. */
ab8d6675 11376 drm_framebuffer_reference(work->old_fb);
05394f39 11377 drm_gem_object_reference(&obj->base);
6b95a207 11378
f4510a27 11379 crtc->primary->fb = fb;
afd65eb4 11380 update_state_fb(crtc->primary);
1ed1f968 11381
e1f99ce6 11382 work->pending_flip_obj = obj;
e1f99ce6 11383
89ed88ba
CW
11384 ret = i915_mutex_lock_interruptible(dev);
11385 if (ret)
11386 goto cleanup;
11387
b4a98e57 11388 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11389 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11390
75f7f3ec 11391 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 11392 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 11393
4fa62c89
VS
11394 if (IS_VALLEYVIEW(dev)) {
11395 ring = &dev_priv->ring[BCS];
ab8d6675 11396 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11397 /* vlv: DISPLAY_FLIP fails to change tiling */
11398 ring = NULL;
48bf5b2d 11399 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11400 ring = &dev_priv->ring[BCS];
4fa62c89 11401 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11402 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11403 if (ring == NULL || ring->id != RCS)
11404 ring = &dev_priv->ring[BCS];
11405 } else {
11406 ring = &dev_priv->ring[RCS];
11407 }
11408
cf5d8a46
CW
11409 mmio_flip = use_mmio_flip(ring, obj);
11410
11411 /* When using CS flips, we want to emit semaphores between rings.
11412 * However, when using mmio flips we will create a task to do the
11413 * synchronisation, so all we want here is to pin the framebuffer
11414 * into the display plane and skip any waits.
11415 */
82bc3b2d 11416 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
cf5d8a46 11417 crtc->primary->state,
91af127f 11418 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
8c9f3aaf
JB
11419 if (ret)
11420 goto cleanup_pending;
6b95a207 11421
121920fa
TU
11422 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11423 + intel_crtc->dspaddr_offset;
4fa62c89 11424
cf5d8a46 11425 if (mmio_flip) {
84c33a64
SG
11426 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11427 page_flip_flags);
d6bbafa1
CW
11428 if (ret)
11429 goto cleanup_unpin;
11430
f06cc1b9
JH
11431 i915_gem_request_assign(&work->flip_queued_req,
11432 obj->last_write_req);
d6bbafa1 11433 } else {
6258fbe2
JH
11434 if (!request) {
11435 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11436 if (ret)
11437 goto cleanup_unpin;
11438 }
11439
11440 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11441 page_flip_flags);
11442 if (ret)
11443 goto cleanup_unpin;
11444
6258fbe2 11445 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11446 }
11447
91af127f 11448 if (request)
75289874 11449 i915_add_request_no_flush(request);
91af127f 11450
1e3feefd 11451 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11452 work->enable_stall_check = true;
4fa62c89 11453
ab8d6675 11454 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11455 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11456 mutex_unlock(&dev->struct_mutex);
a071fa00 11457
4e1e26f1 11458 intel_fbc_disable_crtc(intel_crtc);
a9ff8714
VS
11459 intel_frontbuffer_flip_prepare(dev,
11460 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11461
e5510fac
JB
11462 trace_i915_flip_request(intel_crtc->plane, obj);
11463
6b95a207 11464 return 0;
96b099fd 11465
4fa62c89 11466cleanup_unpin:
82bc3b2d 11467 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11468cleanup_pending:
91af127f
JH
11469 if (request)
11470 i915_gem_request_cancel(request);
b4a98e57 11471 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11472 mutex_unlock(&dev->struct_mutex);
11473cleanup:
f4510a27 11474 crtc->primary->fb = old_fb;
afd65eb4 11475 update_state_fb(crtc->primary);
89ed88ba
CW
11476
11477 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11478 drm_framebuffer_unreference(work->old_fb);
96b099fd 11479
5e2d7afc 11480 spin_lock_irq(&dev->event_lock);
96b099fd 11481 intel_crtc->unpin_work = NULL;
5e2d7afc 11482 spin_unlock_irq(&dev->event_lock);
96b099fd 11483
87b6b101 11484 drm_crtc_vblank_put(crtc);
7317c75e 11485free_work:
96b099fd
CW
11486 kfree(work);
11487
f900db47 11488 if (ret == -EIO) {
02e0efb5
ML
11489 struct drm_atomic_state *state;
11490 struct drm_plane_state *plane_state;
11491
f900db47 11492out_hang:
02e0efb5
ML
11493 state = drm_atomic_state_alloc(dev);
11494 if (!state)
11495 return -ENOMEM;
11496 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11497
11498retry:
11499 plane_state = drm_atomic_get_plane_state(state, primary);
11500 ret = PTR_ERR_OR_ZERO(plane_state);
11501 if (!ret) {
11502 drm_atomic_set_fb_for_plane(plane_state, fb);
11503
11504 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11505 if (!ret)
11506 ret = drm_atomic_commit(state);
11507 }
11508
11509 if (ret == -EDEADLK) {
11510 drm_modeset_backoff(state->acquire_ctx);
11511 drm_atomic_state_clear(state);
11512 goto retry;
11513 }
11514
11515 if (ret)
11516 drm_atomic_state_free(state);
11517
f0d3dad3 11518 if (ret == 0 && event) {
5e2d7afc 11519 spin_lock_irq(&dev->event_lock);
a071fa00 11520 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11521 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11522 }
f900db47 11523 }
96b099fd 11524 return ret;
6b95a207
KH
11525}
11526
da20eabd
ML
11527
11528/**
11529 * intel_wm_need_update - Check whether watermarks need updating
11530 * @plane: drm plane
11531 * @state: new plane state
11532 *
11533 * Check current plane state versus the new one to determine whether
11534 * watermarks need to be recalculated.
11535 *
11536 * Returns true or false.
11537 */
11538static bool intel_wm_need_update(struct drm_plane *plane,
11539 struct drm_plane_state *state)
11540{
11541 /* Update watermarks on tiling changes. */
11542 if (!plane->state->fb || !state->fb ||
11543 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11544 plane->state->rotation != state->rotation)
11545 return true;
11546
11547 if (plane->state->crtc_w != state->crtc_w)
11548 return true;
11549
11550 return false;
11551}
11552
11553int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11554 struct drm_plane_state *plane_state)
11555{
11556 struct drm_crtc *crtc = crtc_state->crtc;
11557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11558 struct drm_plane *plane = plane_state->plane;
11559 struct drm_device *dev = crtc->dev;
11560 struct drm_i915_private *dev_priv = dev->dev_private;
11561 struct intel_plane_state *old_plane_state =
11562 to_intel_plane_state(plane->state);
11563 int idx = intel_crtc->base.base.id, ret;
11564 int i = drm_plane_index(plane);
11565 bool mode_changed = needs_modeset(crtc_state);
11566 bool was_crtc_enabled = crtc->state->active;
11567 bool is_crtc_enabled = crtc_state->active;
11568
11569 bool turn_off, turn_on, visible, was_visible;
11570 struct drm_framebuffer *fb = plane_state->fb;
11571
11572 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11573 plane->type != DRM_PLANE_TYPE_CURSOR) {
11574 ret = skl_update_scaler_plane(
11575 to_intel_crtc_state(crtc_state),
11576 to_intel_plane_state(plane_state));
11577 if (ret)
11578 return ret;
11579 }
11580
11581 /*
11582 * Disabling a plane is always okay; we just need to update
11583 * fb tracking in a special way since cleanup_fb() won't
11584 * get called by the plane helpers.
11585 */
11586 if (old_plane_state->base.fb && !fb)
11587 intel_crtc->atomic.disabled_planes |= 1 << i;
11588
da20eabd
ML
11589 was_visible = old_plane_state->visible;
11590 visible = to_intel_plane_state(plane_state)->visible;
11591
11592 if (!was_crtc_enabled && WARN_ON(was_visible))
11593 was_visible = false;
11594
11595 if (!is_crtc_enabled && WARN_ON(visible))
11596 visible = false;
11597
11598 if (!was_visible && !visible)
11599 return 0;
11600
11601 turn_off = was_visible && (!visible || mode_changed);
11602 turn_on = visible && (!was_visible || mode_changed);
11603
11604 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11605 plane->base.id, fb ? fb->base.id : -1);
11606
11607 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11608 plane->base.id, was_visible, visible,
11609 turn_off, turn_on, mode_changed);
11610
852eb00d 11611 if (turn_on) {
f015c551 11612 intel_crtc->atomic.update_wm_pre = true;
852eb00d
VS
11613 /* must disable cxsr around plane enable/disable */
11614 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11615 intel_crtc->atomic.disable_cxsr = true;
11616 /* to potentially re-enable cxsr */
11617 intel_crtc->atomic.wait_vblank = true;
11618 intel_crtc->atomic.update_wm_post = true;
11619 }
11620 } else if (turn_off) {
f015c551 11621 intel_crtc->atomic.update_wm_post = true;
852eb00d
VS
11622 /* must disable cxsr around plane enable/disable */
11623 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11624 if (is_crtc_enabled)
11625 intel_crtc->atomic.wait_vblank = true;
11626 intel_crtc->atomic.disable_cxsr = true;
11627 }
11628 } else if (intel_wm_need_update(plane, plane_state)) {
f015c551 11629 intel_crtc->atomic.update_wm_pre = true;
852eb00d 11630 }
da20eabd 11631
a9ff8714
VS
11632 if (visible)
11633 intel_crtc->atomic.fb_bits |=
11634 to_intel_plane(plane)->frontbuffer_bit;
11635
da20eabd
ML
11636 switch (plane->type) {
11637 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11638 intel_crtc->atomic.wait_for_flips = true;
11639 intel_crtc->atomic.pre_disable_primary = turn_off;
11640 intel_crtc->atomic.post_enable_primary = turn_on;
11641
066cf55b
RV
11642 if (turn_off) {
11643 /*
11644 * FIXME: Actually if we will still have any other
11645 * plane enabled on the pipe we could let IPS enabled
11646 * still, but for now lets consider that when we make
11647 * primary invisible by setting DSPCNTR to 0 on
11648 * update_primary_plane function IPS needs to be
11649 * disable.
11650 */
11651 intel_crtc->atomic.disable_ips = true;
11652
da20eabd 11653 intel_crtc->atomic.disable_fbc = true;
066cf55b 11654 }
da20eabd
ML
11655
11656 /*
11657 * FBC does not work on some platforms for rotated
11658 * planes, so disable it when rotation is not 0 and
11659 * update it when rotation is set back to 0.
11660 *
11661 * FIXME: This is redundant with the fbc update done in
11662 * the primary plane enable function except that that
11663 * one is done too late. We eventually need to unify
11664 * this.
11665 */
11666
11667 if (visible &&
11668 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11669 dev_priv->fbc.crtc == intel_crtc &&
11670 plane_state->rotation != BIT(DRM_ROTATE_0))
11671 intel_crtc->atomic.disable_fbc = true;
11672
11673 /*
11674 * BDW signals flip done immediately if the plane
11675 * is disabled, even if the plane enable is already
11676 * armed to occur at the next vblank :(
11677 */
11678 if (turn_on && IS_BROADWELL(dev))
11679 intel_crtc->atomic.wait_vblank = true;
11680
11681 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11682 break;
11683 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11684 break;
11685 case DRM_PLANE_TYPE_OVERLAY:
d032ffa0 11686 if (turn_off && !mode_changed) {
da20eabd
ML
11687 intel_crtc->atomic.wait_vblank = true;
11688 intel_crtc->atomic.update_sprite_watermarks |=
11689 1 << i;
11690 }
da20eabd
ML
11691 }
11692 return 0;
11693}
11694
6d3a1ce7
ML
11695static bool encoders_cloneable(const struct intel_encoder *a,
11696 const struct intel_encoder *b)
11697{
11698 /* masks could be asymmetric, so check both ways */
11699 return a == b || (a->cloneable & (1 << b->type) &&
11700 b->cloneable & (1 << a->type));
11701}
11702
11703static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11704 struct intel_crtc *crtc,
11705 struct intel_encoder *encoder)
11706{
11707 struct intel_encoder *source_encoder;
11708 struct drm_connector *connector;
11709 struct drm_connector_state *connector_state;
11710 int i;
11711
11712 for_each_connector_in_state(state, connector, connector_state, i) {
11713 if (connector_state->crtc != &crtc->base)
11714 continue;
11715
11716 source_encoder =
11717 to_intel_encoder(connector_state->best_encoder);
11718 if (!encoders_cloneable(encoder, source_encoder))
11719 return false;
11720 }
11721
11722 return true;
11723}
11724
11725static bool check_encoder_cloning(struct drm_atomic_state *state,
11726 struct intel_crtc *crtc)
11727{
11728 struct intel_encoder *encoder;
11729 struct drm_connector *connector;
11730 struct drm_connector_state *connector_state;
11731 int i;
11732
11733 for_each_connector_in_state(state, connector, connector_state, i) {
11734 if (connector_state->crtc != &crtc->base)
11735 continue;
11736
11737 encoder = to_intel_encoder(connector_state->best_encoder);
11738 if (!check_single_encoder_cloning(state, crtc, encoder))
11739 return false;
11740 }
11741
11742 return true;
11743}
11744
11745static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11746 struct drm_crtc_state *crtc_state)
11747{
cf5a15be 11748 struct drm_device *dev = crtc->dev;
ad421372 11749 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11751 struct intel_crtc_state *pipe_config =
11752 to_intel_crtc_state(crtc_state);
6d3a1ce7 11753 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11754 int ret;
6d3a1ce7
ML
11755 bool mode_changed = needs_modeset(crtc_state);
11756
11757 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11758 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11759 return -EINVAL;
11760 }
11761
852eb00d
VS
11762 if (mode_changed && !crtc_state->active)
11763 intel_crtc->atomic.update_wm_post = true;
eddfcbcd 11764
ad421372
ML
11765 if (mode_changed && crtc_state->enable &&
11766 dev_priv->display.crtc_compute_clock &&
11767 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11768 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11769 pipe_config);
11770 if (ret)
11771 return ret;
11772 }
11773
e435d6e5
ML
11774 ret = 0;
11775 if (INTEL_INFO(dev)->gen >= 9) {
11776 if (mode_changed)
11777 ret = skl_update_scaler_crtc(pipe_config);
11778
11779 if (!ret)
11780 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11781 pipe_config);
11782 }
11783
11784 return ret;
6d3a1ce7
ML
11785}
11786
65b38e0d 11787static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11788 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11789 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11790 .atomic_begin = intel_begin_crtc_commit,
11791 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11792 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11793};
11794
d29b2f9d
ACO
11795static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11796{
11797 struct intel_connector *connector;
11798
11799 for_each_intel_connector(dev, connector) {
11800 if (connector->base.encoder) {
11801 connector->base.state->best_encoder =
11802 connector->base.encoder;
11803 connector->base.state->crtc =
11804 connector->base.encoder->crtc;
11805 } else {
11806 connector->base.state->best_encoder = NULL;
11807 connector->base.state->crtc = NULL;
11808 }
11809 }
11810}
11811
050f7aeb 11812static void
eba905b2 11813connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11814 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11815{
11816 int bpp = pipe_config->pipe_bpp;
11817
11818 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11819 connector->base.base.id,
c23cc417 11820 connector->base.name);
050f7aeb
DV
11821
11822 /* Don't use an invalid EDID bpc value */
11823 if (connector->base.display_info.bpc &&
11824 connector->base.display_info.bpc * 3 < bpp) {
11825 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11826 bpp, connector->base.display_info.bpc*3);
11827 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11828 }
11829
11830 /* Clamp bpp to 8 on screens without EDID 1.4 */
11831 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11832 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11833 bpp);
11834 pipe_config->pipe_bpp = 24;
11835 }
11836}
11837
4e53c2e0 11838static int
050f7aeb 11839compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11840 struct intel_crtc_state *pipe_config)
4e53c2e0 11841{
050f7aeb 11842 struct drm_device *dev = crtc->base.dev;
1486017f 11843 struct drm_atomic_state *state;
da3ced29
ACO
11844 struct drm_connector *connector;
11845 struct drm_connector_state *connector_state;
1486017f 11846 int bpp, i;
4e53c2e0 11847
d328c9d7 11848 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11849 bpp = 10*3;
d328c9d7
DV
11850 else if (INTEL_INFO(dev)->gen >= 5)
11851 bpp = 12*3;
11852 else
11853 bpp = 8*3;
11854
4e53c2e0 11855
4e53c2e0
DV
11856 pipe_config->pipe_bpp = bpp;
11857
1486017f
ACO
11858 state = pipe_config->base.state;
11859
4e53c2e0 11860 /* Clamp display bpp to EDID value */
da3ced29
ACO
11861 for_each_connector_in_state(state, connector, connector_state, i) {
11862 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11863 continue;
11864
da3ced29
ACO
11865 connected_sink_compute_bpp(to_intel_connector(connector),
11866 pipe_config);
4e53c2e0
DV
11867 }
11868
11869 return bpp;
11870}
11871
644db711
DV
11872static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11873{
11874 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11875 "type: 0x%x flags: 0x%x\n",
1342830c 11876 mode->crtc_clock,
644db711
DV
11877 mode->crtc_hdisplay, mode->crtc_hsync_start,
11878 mode->crtc_hsync_end, mode->crtc_htotal,
11879 mode->crtc_vdisplay, mode->crtc_vsync_start,
11880 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11881}
11882
c0b03411 11883static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11884 struct intel_crtc_state *pipe_config,
c0b03411
DV
11885 const char *context)
11886{
6a60cd87
CK
11887 struct drm_device *dev = crtc->base.dev;
11888 struct drm_plane *plane;
11889 struct intel_plane *intel_plane;
11890 struct intel_plane_state *state;
11891 struct drm_framebuffer *fb;
11892
11893 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11894 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11895
11896 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11897 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11898 pipe_config->pipe_bpp, pipe_config->dither);
11899 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11900 pipe_config->has_pch_encoder,
11901 pipe_config->fdi_lanes,
11902 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11903 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11904 pipe_config->fdi_m_n.tu);
eb14cb74
VS
11905 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11906 pipe_config->has_dp_encoder,
11907 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11908 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11909 pipe_config->dp_m_n.tu);
b95af8be
VK
11910
11911 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11912 pipe_config->has_dp_encoder,
11913 pipe_config->dp_m2_n2.gmch_m,
11914 pipe_config->dp_m2_n2.gmch_n,
11915 pipe_config->dp_m2_n2.link_m,
11916 pipe_config->dp_m2_n2.link_n,
11917 pipe_config->dp_m2_n2.tu);
11918
55072d19
DV
11919 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11920 pipe_config->has_audio,
11921 pipe_config->has_infoframe);
11922
c0b03411 11923 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11924 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11925 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11926 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11927 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 11928 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
11929 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11930 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
11931 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11932 crtc->num_scalers,
11933 pipe_config->scaler_state.scaler_users,
11934 pipe_config->scaler_state.scaler_id);
c0b03411
DV
11935 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11936 pipe_config->gmch_pfit.control,
11937 pipe_config->gmch_pfit.pgm_ratios,
11938 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 11939 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 11940 pipe_config->pch_pfit.pos,
fd4daa9c
CW
11941 pipe_config->pch_pfit.size,
11942 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 11943 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 11944 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 11945
415ff0f6 11946 if (IS_BROXTON(dev)) {
05712c15 11947 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 11948 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 11949 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
11950 pipe_config->ddi_pll_sel,
11951 pipe_config->dpll_hw_state.ebb0,
05712c15 11952 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
11953 pipe_config->dpll_hw_state.pll0,
11954 pipe_config->dpll_hw_state.pll1,
11955 pipe_config->dpll_hw_state.pll2,
11956 pipe_config->dpll_hw_state.pll3,
11957 pipe_config->dpll_hw_state.pll6,
11958 pipe_config->dpll_hw_state.pll8,
05712c15 11959 pipe_config->dpll_hw_state.pll9,
c8453338 11960 pipe_config->dpll_hw_state.pll10,
415ff0f6
TU
11961 pipe_config->dpll_hw_state.pcsdw12);
11962 } else if (IS_SKYLAKE(dev)) {
11963 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11964 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11965 pipe_config->ddi_pll_sel,
11966 pipe_config->dpll_hw_state.ctrl1,
11967 pipe_config->dpll_hw_state.cfgcr1,
11968 pipe_config->dpll_hw_state.cfgcr2);
11969 } else if (HAS_DDI(dev)) {
11970 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11971 pipe_config->ddi_pll_sel,
11972 pipe_config->dpll_hw_state.wrpll);
11973 } else {
11974 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11975 "fp0: 0x%x, fp1: 0x%x\n",
11976 pipe_config->dpll_hw_state.dpll,
11977 pipe_config->dpll_hw_state.dpll_md,
11978 pipe_config->dpll_hw_state.fp0,
11979 pipe_config->dpll_hw_state.fp1);
11980 }
11981
6a60cd87
CK
11982 DRM_DEBUG_KMS("planes on this crtc\n");
11983 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11984 intel_plane = to_intel_plane(plane);
11985 if (intel_plane->pipe != crtc->pipe)
11986 continue;
11987
11988 state = to_intel_plane_state(plane->state);
11989 fb = state->base.fb;
11990 if (!fb) {
11991 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11992 "disabled, scaler_id = %d\n",
11993 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11994 plane->base.id, intel_plane->pipe,
11995 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11996 drm_plane_index(plane), state->scaler_id);
11997 continue;
11998 }
11999
12000 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12001 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12002 plane->base.id, intel_plane->pipe,
12003 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12004 drm_plane_index(plane));
12005 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12006 fb->base.id, fb->width, fb->height, fb->pixel_format);
12007 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12008 state->scaler_id,
12009 state->src.x1 >> 16, state->src.y1 >> 16,
12010 drm_rect_width(&state->src) >> 16,
12011 drm_rect_height(&state->src) >> 16,
12012 state->dst.x1, state->dst.y1,
12013 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12014 }
c0b03411
DV
12015}
12016
5448a00d 12017static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12018{
5448a00d
ACO
12019 struct drm_device *dev = state->dev;
12020 struct intel_encoder *encoder;
da3ced29 12021 struct drm_connector *connector;
5448a00d 12022 struct drm_connector_state *connector_state;
00f0b378 12023 unsigned int used_ports = 0;
5448a00d 12024 int i;
00f0b378
VS
12025
12026 /*
12027 * Walk the connector list instead of the encoder
12028 * list to detect the problem on ddi platforms
12029 * where there's just one encoder per digital port.
12030 */
da3ced29 12031 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 12032 if (!connector_state->best_encoder)
00f0b378
VS
12033 continue;
12034
5448a00d
ACO
12035 encoder = to_intel_encoder(connector_state->best_encoder);
12036
12037 WARN_ON(!connector_state->crtc);
00f0b378
VS
12038
12039 switch (encoder->type) {
12040 unsigned int port_mask;
12041 case INTEL_OUTPUT_UNKNOWN:
12042 if (WARN_ON(!HAS_DDI(dev)))
12043 break;
12044 case INTEL_OUTPUT_DISPLAYPORT:
12045 case INTEL_OUTPUT_HDMI:
12046 case INTEL_OUTPUT_EDP:
12047 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12048
12049 /* the same port mustn't appear more than once */
12050 if (used_ports & port_mask)
12051 return false;
12052
12053 used_ports |= port_mask;
12054 default:
12055 break;
12056 }
12057 }
12058
12059 return true;
12060}
12061
83a57153
ACO
12062static void
12063clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12064{
12065 struct drm_crtc_state tmp_state;
663a3640 12066 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12067 struct intel_dpll_hw_state dpll_hw_state;
12068 enum intel_dpll_id shared_dpll;
8504c74c 12069 uint32_t ddi_pll_sel;
c4e2d043 12070 bool force_thru;
83a57153 12071
7546a384
ACO
12072 /* FIXME: before the switch to atomic started, a new pipe_config was
12073 * kzalloc'd. Code that depends on any field being zero should be
12074 * fixed, so that the crtc_state can be safely duplicated. For now,
12075 * only fields that are know to not cause problems are preserved. */
12076
83a57153 12077 tmp_state = crtc_state->base;
663a3640 12078 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12079 shared_dpll = crtc_state->shared_dpll;
12080 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12081 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12082 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12083
83a57153 12084 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12085
83a57153 12086 crtc_state->base = tmp_state;
663a3640 12087 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12088 crtc_state->shared_dpll = shared_dpll;
12089 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12090 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12091 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12092}
12093
548ee15b 12094static int
b8cecdf5 12095intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12096 struct intel_crtc_state *pipe_config)
ee7b9f93 12097{
b359283a 12098 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12099 struct intel_encoder *encoder;
da3ced29 12100 struct drm_connector *connector;
0b901879 12101 struct drm_connector_state *connector_state;
d328c9d7 12102 int base_bpp, ret = -EINVAL;
0b901879 12103 int i;
e29c22c0 12104 bool retry = true;
ee7b9f93 12105
83a57153 12106 clear_intel_crtc_state(pipe_config);
7758a113 12107
e143a21c
DV
12108 pipe_config->cpu_transcoder =
12109 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12110
2960bc9c
ID
12111 /*
12112 * Sanitize sync polarity flags based on requested ones. If neither
12113 * positive or negative polarity is requested, treat this as meaning
12114 * negative polarity.
12115 */
2d112de7 12116 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12117 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12118 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12119
2d112de7 12120 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12121 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12122 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12123
050f7aeb
DV
12124 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12125 * plane pixel format and any sink constraints into account. Returns the
12126 * source plane bpp so that dithering can be selected on mismatches
12127 * after encoders and crtc also have had their say. */
d328c9d7
DV
12128 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12129 pipe_config);
12130 if (base_bpp < 0)
4e53c2e0
DV
12131 goto fail;
12132
e41a56be
VS
12133 /*
12134 * Determine the real pipe dimensions. Note that stereo modes can
12135 * increase the actual pipe size due to the frame doubling and
12136 * insertion of additional space for blanks between the frame. This
12137 * is stored in the crtc timings. We use the requested mode to do this
12138 * computation to clearly distinguish it from the adjusted mode, which
12139 * can be changed by the connectors in the below retry loop.
12140 */
2d112de7 12141 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12142 &pipe_config->pipe_src_w,
12143 &pipe_config->pipe_src_h);
e41a56be 12144
e29c22c0 12145encoder_retry:
ef1b460d 12146 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12147 pipe_config->port_clock = 0;
ef1b460d 12148 pipe_config->pixel_multiplier = 1;
ff9a6750 12149
135c81b8 12150 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12151 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12152 CRTC_STEREO_DOUBLE);
135c81b8 12153
7758a113
DV
12154 /* Pass our mode to the connectors and the CRTC to give them a chance to
12155 * adjust it according to limitations or connector properties, and also
12156 * a chance to reject the mode entirely.
47f1c6c9 12157 */
da3ced29 12158 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12159 if (connector_state->crtc != crtc)
7758a113 12160 continue;
7ae89233 12161
0b901879
ACO
12162 encoder = to_intel_encoder(connector_state->best_encoder);
12163
efea6e8e
DV
12164 if (!(encoder->compute_config(encoder, pipe_config))) {
12165 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12166 goto fail;
12167 }
ee7b9f93 12168 }
47f1c6c9 12169
ff9a6750
DV
12170 /* Set default port clock if not overwritten by the encoder. Needs to be
12171 * done afterwards in case the encoder adjusts the mode. */
12172 if (!pipe_config->port_clock)
2d112de7 12173 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12174 * pipe_config->pixel_multiplier;
ff9a6750 12175
a43f6e0f 12176 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12177 if (ret < 0) {
7758a113
DV
12178 DRM_DEBUG_KMS("CRTC fixup failed\n");
12179 goto fail;
ee7b9f93 12180 }
e29c22c0
DV
12181
12182 if (ret == RETRY) {
12183 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12184 ret = -EINVAL;
12185 goto fail;
12186 }
12187
12188 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12189 retry = false;
12190 goto encoder_retry;
12191 }
12192
e8fa4270
DV
12193 /* Dithering seems to not pass-through bits correctly when it should, so
12194 * only enable it on 6bpc panels. */
12195 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
4e53c2e0 12196 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12197 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12198
7758a113 12199fail:
548ee15b 12200 return ret;
ee7b9f93 12201}
47f1c6c9 12202
ea9d758d 12203static void
4740b0f2 12204intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12205{
0a9ab303
ACO
12206 struct drm_crtc *crtc;
12207 struct drm_crtc_state *crtc_state;
8a75d157 12208 int i;
ea9d758d 12209
7668851f 12210 /* Double check state. */
8a75d157 12211 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12212 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12213
12214 /* Update hwmode for vblank functions */
12215 if (crtc->state->active)
12216 crtc->hwmode = crtc->state->adjusted_mode;
12217 else
12218 crtc->hwmode.crtc_clock = 0;
ea9d758d 12219 }
ea9d758d
DV
12220}
12221
3bd26263 12222static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12223{
3bd26263 12224 int diff;
f1f644dc
JB
12225
12226 if (clock1 == clock2)
12227 return true;
12228
12229 if (!clock1 || !clock2)
12230 return false;
12231
12232 diff = abs(clock1 - clock2);
12233
12234 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12235 return true;
12236
12237 return false;
12238}
12239
25c5b266
DV
12240#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12241 list_for_each_entry((intel_crtc), \
12242 &(dev)->mode_config.crtc_list, \
12243 base.head) \
0973f18f 12244 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12245
cfb23ed6
ML
12246
12247static bool
12248intel_compare_m_n(unsigned int m, unsigned int n,
12249 unsigned int m2, unsigned int n2,
12250 bool exact)
12251{
12252 if (m == m2 && n == n2)
12253 return true;
12254
12255 if (exact || !m || !n || !m2 || !n2)
12256 return false;
12257
12258 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12259
12260 if (m > m2) {
12261 while (m > m2) {
12262 m2 <<= 1;
12263 n2 <<= 1;
12264 }
12265 } else if (m < m2) {
12266 while (m < m2) {
12267 m <<= 1;
12268 n <<= 1;
12269 }
12270 }
12271
12272 return m == m2 && n == n2;
12273}
12274
12275static bool
12276intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12277 struct intel_link_m_n *m2_n2,
12278 bool adjust)
12279{
12280 if (m_n->tu == m2_n2->tu &&
12281 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12282 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12283 intel_compare_m_n(m_n->link_m, m_n->link_n,
12284 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12285 if (adjust)
12286 *m2_n2 = *m_n;
12287
12288 return true;
12289 }
12290
12291 return false;
12292}
12293
0e8ffe1b 12294static bool
2fa2fe9a 12295intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12296 struct intel_crtc_state *current_config,
cfb23ed6
ML
12297 struct intel_crtc_state *pipe_config,
12298 bool adjust)
0e8ffe1b 12299{
cfb23ed6
ML
12300 bool ret = true;
12301
12302#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12303 do { \
12304 if (!adjust) \
12305 DRM_ERROR(fmt, ##__VA_ARGS__); \
12306 else \
12307 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12308 } while (0)
12309
66e985c0
DV
12310#define PIPE_CONF_CHECK_X(name) \
12311 if (current_config->name != pipe_config->name) { \
cfb23ed6 12312 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12313 "(expected 0x%08x, found 0x%08x)\n", \
12314 current_config->name, \
12315 pipe_config->name); \
cfb23ed6 12316 ret = false; \
66e985c0
DV
12317 }
12318
08a24034
DV
12319#define PIPE_CONF_CHECK_I(name) \
12320 if (current_config->name != pipe_config->name) { \
cfb23ed6 12321 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12322 "(expected %i, found %i)\n", \
12323 current_config->name, \
12324 pipe_config->name); \
cfb23ed6
ML
12325 ret = false; \
12326 }
12327
12328#define PIPE_CONF_CHECK_M_N(name) \
12329 if (!intel_compare_link_m_n(&current_config->name, \
12330 &pipe_config->name,\
12331 adjust)) { \
12332 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12333 "(expected tu %i gmch %i/%i link %i/%i, " \
12334 "found tu %i, gmch %i/%i link %i/%i)\n", \
12335 current_config->name.tu, \
12336 current_config->name.gmch_m, \
12337 current_config->name.gmch_n, \
12338 current_config->name.link_m, \
12339 current_config->name.link_n, \
12340 pipe_config->name.tu, \
12341 pipe_config->name.gmch_m, \
12342 pipe_config->name.gmch_n, \
12343 pipe_config->name.link_m, \
12344 pipe_config->name.link_n); \
12345 ret = false; \
12346 }
12347
12348#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12349 if (!intel_compare_link_m_n(&current_config->name, \
12350 &pipe_config->name, adjust) && \
12351 !intel_compare_link_m_n(&current_config->alt_name, \
12352 &pipe_config->name, adjust)) { \
12353 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12354 "(expected tu %i gmch %i/%i link %i/%i, " \
12355 "or tu %i gmch %i/%i link %i/%i, " \
12356 "found tu %i, gmch %i/%i link %i/%i)\n", \
12357 current_config->name.tu, \
12358 current_config->name.gmch_m, \
12359 current_config->name.gmch_n, \
12360 current_config->name.link_m, \
12361 current_config->name.link_n, \
12362 current_config->alt_name.tu, \
12363 current_config->alt_name.gmch_m, \
12364 current_config->alt_name.gmch_n, \
12365 current_config->alt_name.link_m, \
12366 current_config->alt_name.link_n, \
12367 pipe_config->name.tu, \
12368 pipe_config->name.gmch_m, \
12369 pipe_config->name.gmch_n, \
12370 pipe_config->name.link_m, \
12371 pipe_config->name.link_n); \
12372 ret = false; \
88adfff1
DV
12373 }
12374
b95af8be
VK
12375/* This is required for BDW+ where there is only one set of registers for
12376 * switching between high and low RR.
12377 * This macro can be used whenever a comparison has to be made between one
12378 * hw state and multiple sw state variables.
12379 */
12380#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12381 if ((current_config->name != pipe_config->name) && \
12382 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12383 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12384 "(expected %i or %i, found %i)\n", \
12385 current_config->name, \
12386 current_config->alt_name, \
12387 pipe_config->name); \
cfb23ed6 12388 ret = false; \
b95af8be
VK
12389 }
12390
1bd1bd80
DV
12391#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12392 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12393 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12394 "(expected %i, found %i)\n", \
12395 current_config->name & (mask), \
12396 pipe_config->name & (mask)); \
cfb23ed6 12397 ret = false; \
1bd1bd80
DV
12398 }
12399
5e550656
VS
12400#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12401 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12402 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12403 "(expected %i, found %i)\n", \
12404 current_config->name, \
12405 pipe_config->name); \
cfb23ed6 12406 ret = false; \
5e550656
VS
12407 }
12408
bb760063
DV
12409#define PIPE_CONF_QUIRK(quirk) \
12410 ((current_config->quirks | pipe_config->quirks) & (quirk))
12411
eccb140b
DV
12412 PIPE_CONF_CHECK_I(cpu_transcoder);
12413
08a24034
DV
12414 PIPE_CONF_CHECK_I(has_pch_encoder);
12415 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12416 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12417
eb14cb74 12418 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
12419
12420 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12421 PIPE_CONF_CHECK_M_N(dp_m_n);
12422
12423 PIPE_CONF_CHECK_I(has_drrs);
12424 if (current_config->has_drrs)
12425 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12426 } else
12427 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12428
2d112de7
ACO
12429 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12430 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12431 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12432 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12433 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12434 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12435
2d112de7
ACO
12436 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12437 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12438 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12439 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12440 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12441 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12442
c93f54cf 12443 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12444 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12445 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12446 IS_VALLEYVIEW(dev))
12447 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12448 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12449
9ed109a7
DV
12450 PIPE_CONF_CHECK_I(has_audio);
12451
2d112de7 12452 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12453 DRM_MODE_FLAG_INTERLACE);
12454
bb760063 12455 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12456 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12457 DRM_MODE_FLAG_PHSYNC);
2d112de7 12458 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12459 DRM_MODE_FLAG_NHSYNC);
2d112de7 12460 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12461 DRM_MODE_FLAG_PVSYNC);
2d112de7 12462 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12463 DRM_MODE_FLAG_NVSYNC);
12464 }
045ac3b5 12465
37327abd
VS
12466 PIPE_CONF_CHECK_I(pipe_src_w);
12467 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 12468
e2ff2d4a
DV
12469 PIPE_CONF_CHECK_I(gmch_pfit.control);
12470 /* pfit ratios are autocomputed by the hw on gen4+ */
12471 if (INTEL_INFO(dev)->gen < 4)
12472 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12473 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9953599b 12474
fd4daa9c
CW
12475 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12476 if (current_config->pch_pfit.enabled) {
12477 PIPE_CONF_CHECK_I(pch_pfit.pos);
12478 PIPE_CONF_CHECK_I(pch_pfit.size);
12479 }
2fa2fe9a 12480
a1b2278e
CK
12481 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12482
e59150dc
JB
12483 /* BDW+ don't expose a synchronous way to read the state */
12484 if (IS_HASWELL(dev))
12485 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12486
282740f7
VS
12487 PIPE_CONF_CHECK_I(double_wide);
12488
26804afd
DV
12489 PIPE_CONF_CHECK_X(ddi_pll_sel);
12490
c0d43d62 12491 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12492 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12493 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12494 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12495 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12496 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
12497 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12498 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12499 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12500
42571aef
VS
12501 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12502 PIPE_CONF_CHECK_I(pipe_bpp);
12503
2d112de7 12504 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12505 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12506
66e985c0 12507#undef PIPE_CONF_CHECK_X
08a24034 12508#undef PIPE_CONF_CHECK_I
b95af8be 12509#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12510#undef PIPE_CONF_CHECK_FLAGS
5e550656 12511#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12512#undef PIPE_CONF_QUIRK
cfb23ed6 12513#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12514
cfb23ed6 12515 return ret;
0e8ffe1b
DV
12516}
12517
08db6652
DL
12518static void check_wm_state(struct drm_device *dev)
12519{
12520 struct drm_i915_private *dev_priv = dev->dev_private;
12521 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12522 struct intel_crtc *intel_crtc;
12523 int plane;
12524
12525 if (INTEL_INFO(dev)->gen < 9)
12526 return;
12527
12528 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12529 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12530
12531 for_each_intel_crtc(dev, intel_crtc) {
12532 struct skl_ddb_entry *hw_entry, *sw_entry;
12533 const enum pipe pipe = intel_crtc->pipe;
12534
12535 if (!intel_crtc->active)
12536 continue;
12537
12538 /* planes */
dd740780 12539 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12540 hw_entry = &hw_ddb.plane[pipe][plane];
12541 sw_entry = &sw_ddb->plane[pipe][plane];
12542
12543 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12544 continue;
12545
12546 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12547 "(expected (%u,%u), found (%u,%u))\n",
12548 pipe_name(pipe), plane + 1,
12549 sw_entry->start, sw_entry->end,
12550 hw_entry->start, hw_entry->end);
12551 }
12552
12553 /* cursor */
12554 hw_entry = &hw_ddb.cursor[pipe];
12555 sw_entry = &sw_ddb->cursor[pipe];
12556
12557 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12558 continue;
12559
12560 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12561 "(expected (%u,%u), found (%u,%u))\n",
12562 pipe_name(pipe),
12563 sw_entry->start, sw_entry->end,
12564 hw_entry->start, hw_entry->end);
12565 }
12566}
12567
91d1b4bd 12568static void
35dd3c64
ML
12569check_connector_state(struct drm_device *dev,
12570 struct drm_atomic_state *old_state)
8af6cf88 12571{
35dd3c64
ML
12572 struct drm_connector_state *old_conn_state;
12573 struct drm_connector *connector;
12574 int i;
8af6cf88 12575
35dd3c64
ML
12576 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12577 struct drm_encoder *encoder = connector->encoder;
12578 struct drm_connector_state *state = connector->state;
ad3c558f 12579
8af6cf88
DV
12580 /* This also checks the encoder/connector hw state with the
12581 * ->get_hw_state callbacks. */
35dd3c64 12582 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12583
ad3c558f 12584 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12585 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12586 }
91d1b4bd
DV
12587}
12588
12589static void
12590check_encoder_state(struct drm_device *dev)
12591{
12592 struct intel_encoder *encoder;
12593 struct intel_connector *connector;
8af6cf88 12594
b2784e15 12595 for_each_intel_encoder(dev, encoder) {
8af6cf88 12596 bool enabled = false;
4d20cd86 12597 enum pipe pipe;
8af6cf88
DV
12598
12599 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12600 encoder->base.base.id,
8e329a03 12601 encoder->base.name);
8af6cf88 12602
3a3371ff 12603 for_each_intel_connector(dev, connector) {
4d20cd86 12604 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12605 continue;
12606 enabled = true;
ad3c558f
ML
12607
12608 I915_STATE_WARN(connector->base.state->crtc !=
12609 encoder->base.crtc,
12610 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12611 }
0e32b39c 12612
e2c719b7 12613 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12614 "encoder's enabled state mismatch "
12615 "(expected %i, found %i)\n",
12616 !!encoder->base.crtc, enabled);
8af6cf88 12617
7c60d198 12618 if (!encoder->base.crtc) {
4d20cd86 12619 bool active;
8af6cf88 12620
4d20cd86
ML
12621 active = encoder->get_hw_state(encoder, &pipe);
12622 I915_STATE_WARN(active,
12623 "encoder detached but still enabled on pipe %c.\n",
12624 pipe_name(pipe));
7c60d198 12625 }
8af6cf88 12626 }
91d1b4bd
DV
12627}
12628
12629static void
4d20cd86 12630check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12631{
fbee40df 12632 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12633 struct intel_encoder *encoder;
4d20cd86
ML
12634 struct drm_crtc_state *old_crtc_state;
12635 struct drm_crtc *crtc;
12636 int i;
8af6cf88 12637
4d20cd86
ML
12638 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12640 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12641 bool active;
8af6cf88 12642
4d20cd86
ML
12643 if (!needs_modeset(crtc->state))
12644 continue;
045ac3b5 12645
4d20cd86
ML
12646 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12647 pipe_config = to_intel_crtc_state(old_crtc_state);
12648 memset(pipe_config, 0, sizeof(*pipe_config));
12649 pipe_config->base.crtc = crtc;
12650 pipe_config->base.state = old_state;
8af6cf88 12651
4d20cd86
ML
12652 DRM_DEBUG_KMS("[CRTC:%d]\n",
12653 crtc->base.id);
8af6cf88 12654
4d20cd86
ML
12655 active = dev_priv->display.get_pipe_config(intel_crtc,
12656 pipe_config);
6c49f241 12657
b6b5d049 12658 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12659 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12660 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12661 active = crtc->state->active;
8af6cf88 12662
4d20cd86 12663 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12664 "crtc active state doesn't match with hw state "
4d20cd86 12665 "(expected %i, found %i)\n", crtc->state->active, active);
d62cf62a 12666
4d20cd86 12667 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12668 "transitional active state does not match atomic hw state "
4d20cd86 12669 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
d62cf62a 12670
4d20cd86 12671 for_each_encoder_on_crtc(dev, crtc, encoder) {
3eaba51c 12672 enum pipe pipe;
6c49f241 12673
4d20cd86
ML
12674 active = encoder->get_hw_state(encoder, &pipe);
12675 I915_STATE_WARN(active != crtc->state->active,
12676 "[ENCODER:%i] active %i with crtc active %i\n",
12677 encoder->base.base.id, active, crtc->state->active);
0e8ffe1b 12678
4d20cd86
ML
12679 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12680 "Encoder connected to wrong pipe %c\n",
12681 pipe_name(pipe));
53d9f4e9 12682
4d20cd86
ML
12683 if (active)
12684 encoder->get_config(encoder, pipe_config);
12685 }
53d9f4e9 12686
4d20cd86 12687 if (!crtc->state->active)
cfb23ed6
ML
12688 continue;
12689
4d20cd86
ML
12690 sw_config = to_intel_crtc_state(crtc->state);
12691 if (!intel_pipe_config_compare(dev, sw_config,
12692 pipe_config, false)) {
e2c719b7 12693 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12694 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12695 "[hw state]");
4d20cd86 12696 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12697 "[sw state]");
12698 }
8af6cf88
DV
12699 }
12700}
12701
91d1b4bd
DV
12702static void
12703check_shared_dpll_state(struct drm_device *dev)
12704{
fbee40df 12705 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12706 struct intel_crtc *crtc;
12707 struct intel_dpll_hw_state dpll_hw_state;
12708 int i;
5358901f
DV
12709
12710 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12711 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12712 int enabled_crtcs = 0, active_crtcs = 0;
12713 bool active;
12714
12715 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12716
12717 DRM_DEBUG_KMS("%s\n", pll->name);
12718
12719 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12720
e2c719b7 12721 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12722 "more active pll users than references: %i vs %i\n",
3e369b76 12723 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12724 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12725 "pll in active use but not on in sw tracking\n");
e2c719b7 12726 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12727 "pll in on but not on in use in sw tracking\n");
e2c719b7 12728 I915_STATE_WARN(pll->on != active,
5358901f
DV
12729 "pll on state mismatch (expected %i, found %i)\n",
12730 pll->on, active);
12731
d3fcc808 12732 for_each_intel_crtc(dev, crtc) {
83d65738 12733 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12734 enabled_crtcs++;
12735 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12736 active_crtcs++;
12737 }
e2c719b7 12738 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12739 "pll active crtcs mismatch (expected %i, found %i)\n",
12740 pll->active, active_crtcs);
e2c719b7 12741 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12742 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12743 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12744
e2c719b7 12745 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12746 sizeof(dpll_hw_state)),
12747 "pll hw state mismatch\n");
5358901f 12748 }
8af6cf88
DV
12749}
12750
ee165b1a
ML
12751static void
12752intel_modeset_check_state(struct drm_device *dev,
12753 struct drm_atomic_state *old_state)
91d1b4bd 12754{
08db6652 12755 check_wm_state(dev);
35dd3c64 12756 check_connector_state(dev, old_state);
91d1b4bd 12757 check_encoder_state(dev);
4d20cd86 12758 check_crtc_state(dev, old_state);
91d1b4bd
DV
12759 check_shared_dpll_state(dev);
12760}
12761
5cec258b 12762void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12763 int dotclock)
12764{
12765 /*
12766 * FDI already provided one idea for the dotclock.
12767 * Yell if the encoder disagrees.
12768 */
2d112de7 12769 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12770 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12771 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12772}
12773
80715b2f
VS
12774static void update_scanline_offset(struct intel_crtc *crtc)
12775{
12776 struct drm_device *dev = crtc->base.dev;
12777
12778 /*
12779 * The scanline counter increments at the leading edge of hsync.
12780 *
12781 * On most platforms it starts counting from vtotal-1 on the
12782 * first active line. That means the scanline counter value is
12783 * always one less than what we would expect. Ie. just after
12784 * start of vblank, which also occurs at start of hsync (on the
12785 * last active line), the scanline counter will read vblank_start-1.
12786 *
12787 * On gen2 the scanline counter starts counting from 1 instead
12788 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12789 * to keep the value positive), instead of adding one.
12790 *
12791 * On HSW+ the behaviour of the scanline counter depends on the output
12792 * type. For DP ports it behaves like most other platforms, but on HDMI
12793 * there's an extra 1 line difference. So we need to add two instead of
12794 * one to the value.
12795 */
12796 if (IS_GEN2(dev)) {
6e3c9717 12797 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12798 int vtotal;
12799
12800 vtotal = mode->crtc_vtotal;
12801 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12802 vtotal /= 2;
12803
12804 crtc->scanline_offset = vtotal - 1;
12805 } else if (HAS_DDI(dev) &&
409ee761 12806 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12807 crtc->scanline_offset = 2;
12808 } else
12809 crtc->scanline_offset = 1;
12810}
12811
ad421372 12812static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 12813{
225da59b 12814 struct drm_device *dev = state->dev;
ed6739ef 12815 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 12816 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 12817 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12818 struct intel_crtc_state *intel_crtc_state;
12819 struct drm_crtc *crtc;
12820 struct drm_crtc_state *crtc_state;
0a9ab303 12821 int i;
ed6739ef
ACO
12822
12823 if (!dev_priv->display.crtc_compute_clock)
ad421372 12824 return;
ed6739ef 12825
0a9ab303 12826 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
12827 int dpll;
12828
0a9ab303 12829 intel_crtc = to_intel_crtc(crtc);
4978cc93 12830 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 12831 dpll = intel_crtc_state->shared_dpll;
0a9ab303 12832
ad421372 12833 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
12834 continue;
12835
ad421372 12836 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 12837
ad421372
ML
12838 if (!shared_dpll)
12839 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 12840
ad421372
ML
12841 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
12842 }
ed6739ef
ACO
12843}
12844
99d736a2
ML
12845/*
12846 * This implements the workaround described in the "notes" section of the mode
12847 * set sequence documentation. When going from no pipes or single pipe to
12848 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12849 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12850 */
12851static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12852{
12853 struct drm_crtc_state *crtc_state;
12854 struct intel_crtc *intel_crtc;
12855 struct drm_crtc *crtc;
12856 struct intel_crtc_state *first_crtc_state = NULL;
12857 struct intel_crtc_state *other_crtc_state = NULL;
12858 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12859 int i;
12860
12861 /* look at all crtc's that are going to be enabled in during modeset */
12862 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12863 intel_crtc = to_intel_crtc(crtc);
12864
12865 if (!crtc_state->active || !needs_modeset(crtc_state))
12866 continue;
12867
12868 if (first_crtc_state) {
12869 other_crtc_state = to_intel_crtc_state(crtc_state);
12870 break;
12871 } else {
12872 first_crtc_state = to_intel_crtc_state(crtc_state);
12873 first_pipe = intel_crtc->pipe;
12874 }
12875 }
12876
12877 /* No workaround needed? */
12878 if (!first_crtc_state)
12879 return 0;
12880
12881 /* w/a possibly needed, check how many crtc's are already enabled. */
12882 for_each_intel_crtc(state->dev, intel_crtc) {
12883 struct intel_crtc_state *pipe_config;
12884
12885 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12886 if (IS_ERR(pipe_config))
12887 return PTR_ERR(pipe_config);
12888
12889 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12890
12891 if (!pipe_config->base.active ||
12892 needs_modeset(&pipe_config->base))
12893 continue;
12894
12895 /* 2 or more enabled crtcs means no need for w/a */
12896 if (enabled_pipe != INVALID_PIPE)
12897 return 0;
12898
12899 enabled_pipe = intel_crtc->pipe;
12900 }
12901
12902 if (enabled_pipe != INVALID_PIPE)
12903 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12904 else if (other_crtc_state)
12905 other_crtc_state->hsw_workaround_pipe = first_pipe;
12906
12907 return 0;
12908}
12909
27c329ed
ML
12910static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12911{
12912 struct drm_crtc *crtc;
12913 struct drm_crtc_state *crtc_state;
12914 int ret = 0;
12915
12916 /* add all active pipes to the state */
12917 for_each_crtc(state->dev, crtc) {
12918 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12919 if (IS_ERR(crtc_state))
12920 return PTR_ERR(crtc_state);
12921
12922 if (!crtc_state->active || needs_modeset(crtc_state))
12923 continue;
12924
12925 crtc_state->mode_changed = true;
12926
12927 ret = drm_atomic_add_affected_connectors(state, crtc);
12928 if (ret)
12929 break;
12930
12931 ret = drm_atomic_add_affected_planes(state, crtc);
12932 if (ret)
12933 break;
12934 }
12935
12936 return ret;
12937}
12938
12939
c347a676 12940static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
12941{
12942 struct drm_device *dev = state->dev;
27c329ed 12943 struct drm_i915_private *dev_priv = dev->dev_private;
054518dd
ACO
12944 int ret;
12945
b359283a
ML
12946 if (!check_digital_port_conflicts(state)) {
12947 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12948 return -EINVAL;
12949 }
12950
054518dd
ACO
12951 /*
12952 * See if the config requires any additional preparation, e.g.
12953 * to adjust global state with pipes off. We need to do this
12954 * here so we can get the modeset_pipe updated config for the new
12955 * mode set on this crtc. For other crtcs we need to use the
12956 * adjusted_mode bits in the crtc directly.
12957 */
27c329ed
ML
12958 if (dev_priv->display.modeset_calc_cdclk) {
12959 unsigned int cdclk;
b432e5cf 12960
27c329ed
ML
12961 ret = dev_priv->display.modeset_calc_cdclk(state);
12962
12963 cdclk = to_intel_atomic_state(state)->cdclk;
12964 if (!ret && cdclk != dev_priv->cdclk_freq)
12965 ret = intel_modeset_all_pipes(state);
12966
12967 if (ret < 0)
054518dd 12968 return ret;
27c329ed
ML
12969 } else
12970 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
054518dd 12971
ad421372 12972 intel_modeset_clear_plls(state);
054518dd 12973
99d736a2 12974 if (IS_HASWELL(dev))
ad421372 12975 return haswell_mode_set_planes_workaround(state);
99d736a2 12976
ad421372 12977 return 0;
c347a676
ACO
12978}
12979
74c090b1
ML
12980/**
12981 * intel_atomic_check - validate state object
12982 * @dev: drm device
12983 * @state: state to validate
12984 */
12985static int intel_atomic_check(struct drm_device *dev,
12986 struct drm_atomic_state *state)
c347a676
ACO
12987{
12988 struct drm_crtc *crtc;
12989 struct drm_crtc_state *crtc_state;
12990 int ret, i;
61333b60 12991 bool any_ms = false;
c347a676 12992
74c090b1 12993 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
12994 if (ret)
12995 return ret;
12996
c347a676 12997 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
12998 struct intel_crtc_state *pipe_config =
12999 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13000
13001 /* Catch I915_MODE_FLAG_INHERITED */
13002 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13003 crtc_state->mode_changed = true;
cfb23ed6 13004
61333b60
ML
13005 if (!crtc_state->enable) {
13006 if (needs_modeset(crtc_state))
13007 any_ms = true;
c347a676 13008 continue;
61333b60 13009 }
c347a676 13010
26495481 13011 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13012 continue;
13013
26495481
DV
13014 /* FIXME: For only active_changed we shouldn't need to do any
13015 * state recomputation at all. */
13016
1ed51de9
DV
13017 ret = drm_atomic_add_affected_connectors(state, crtc);
13018 if (ret)
13019 return ret;
b359283a 13020
cfb23ed6 13021 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13022 if (ret)
13023 return ret;
13024
26495481
DV
13025 if (i915.fastboot &&
13026 intel_pipe_config_compare(state->dev,
cfb23ed6 13027 to_intel_crtc_state(crtc->state),
1ed51de9 13028 pipe_config, true)) {
26495481
DV
13029 crtc_state->mode_changed = false;
13030 }
13031
13032 if (needs_modeset(crtc_state)) {
13033 any_ms = true;
cfb23ed6
ML
13034
13035 ret = drm_atomic_add_affected_planes(state, crtc);
13036 if (ret)
13037 return ret;
13038 }
61333b60 13039
26495481
DV
13040 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13041 needs_modeset(crtc_state) ?
13042 "[modeset]" : "[fastset]");
c347a676
ACO
13043 }
13044
61333b60
ML
13045 if (any_ms) {
13046 ret = intel_modeset_checks(state);
13047
13048 if (ret)
13049 return ret;
27c329ed
ML
13050 } else
13051 to_intel_atomic_state(state)->cdclk =
13052 to_i915(state->dev)->cdclk_freq;
c347a676
ACO
13053
13054 return drm_atomic_helper_check_planes(state->dev, state);
054518dd
ACO
13055}
13056
74c090b1
ML
13057/**
13058 * intel_atomic_commit - commit validated state object
13059 * @dev: DRM device
13060 * @state: the top-level driver state object
13061 * @async: asynchronous commit
13062 *
13063 * This function commits a top-level state object that has been validated
13064 * with drm_atomic_helper_check().
13065 *
13066 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13067 * we can only handle plane-related operations and do not yet support
13068 * asynchronous commit.
13069 *
13070 * RETURNS
13071 * Zero for success or -errno.
13072 */
13073static int intel_atomic_commit(struct drm_device *dev,
13074 struct drm_atomic_state *state,
13075 bool async)
a6778b3c 13076{
fbee40df 13077 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303
ACO
13078 struct drm_crtc *crtc;
13079 struct drm_crtc_state *crtc_state;
c0c36b94 13080 int ret = 0;
0a9ab303 13081 int i;
61333b60 13082 bool any_ms = false;
a6778b3c 13083
74c090b1
ML
13084 if (async) {
13085 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13086 return -EINVAL;
13087 }
13088
d4afb8cc
ACO
13089 ret = drm_atomic_helper_prepare_planes(dev, state);
13090 if (ret)
13091 return ret;
13092
1c5e19f8
ML
13093 drm_atomic_helper_swap_state(dev, state);
13094
0a9ab303 13095 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13097
61333b60
ML
13098 if (!needs_modeset(crtc->state))
13099 continue;
13100
13101 any_ms = true;
a539205a 13102 intel_pre_plane_update(intel_crtc);
460da916 13103
a539205a
ML
13104 if (crtc_state->active) {
13105 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13106 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13107 intel_crtc->active = false;
13108 intel_disable_shared_dpll(intel_crtc);
a539205a 13109 }
b8cecdf5 13110 }
7758a113 13111
ea9d758d
DV
13112 /* Only after disabling all output pipelines that will be changed can we
13113 * update the the output configuration. */
4740b0f2 13114 intel_modeset_update_crtc_state(state);
f6e5b160 13115
4740b0f2
ML
13116 if (any_ms) {
13117 intel_shared_dpll_commit(state);
13118
13119 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13120 modeset_update_crtc_power_domains(state);
4740b0f2 13121 }
47fab737 13122
a6778b3c 13123 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13124 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13126 bool modeset = needs_modeset(crtc->state);
13127
13128 if (modeset && crtc->state->active) {
a539205a
ML
13129 update_scanline_offset(to_intel_crtc(crtc));
13130 dev_priv->display.crtc_enable(crtc);
13131 }
80715b2f 13132
f6ac4b2a
ML
13133 if (!modeset)
13134 intel_pre_plane_update(intel_crtc);
13135
a539205a 13136 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
f6ac4b2a 13137 intel_post_plane_update(intel_crtc);
80715b2f 13138 }
a6778b3c 13139
a6778b3c 13140 /* FIXME: add subpixel order */
83a57153 13141
74c090b1 13142 drm_atomic_helper_wait_for_vblanks(dev, state);
d4afb8cc 13143 drm_atomic_helper_cleanup_planes(dev, state);
2bfb4627 13144
74c090b1 13145 if (any_ms)
ee165b1a
ML
13146 intel_modeset_check_state(dev, state);
13147
13148 drm_atomic_state_free(state);
f30da187 13149
74c090b1 13150 return 0;
7f27126e
JB
13151}
13152
c0c36b94
CW
13153void intel_crtc_restore_mode(struct drm_crtc *crtc)
13154{
83a57153
ACO
13155 struct drm_device *dev = crtc->dev;
13156 struct drm_atomic_state *state;
e694eb02 13157 struct drm_crtc_state *crtc_state;
2bfb4627 13158 int ret;
83a57153
ACO
13159
13160 state = drm_atomic_state_alloc(dev);
13161 if (!state) {
e694eb02 13162 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13163 crtc->base.id);
13164 return;
13165 }
13166
e694eb02 13167 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13168
e694eb02
ML
13169retry:
13170 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13171 ret = PTR_ERR_OR_ZERO(crtc_state);
13172 if (!ret) {
13173 if (!crtc_state->active)
13174 goto out;
83a57153 13175
e694eb02 13176 crtc_state->mode_changed = true;
74c090b1 13177 ret = drm_atomic_commit(state);
83a57153
ACO
13178 }
13179
e694eb02
ML
13180 if (ret == -EDEADLK) {
13181 drm_atomic_state_clear(state);
13182 drm_modeset_backoff(state->acquire_ctx);
13183 goto retry;
4ed9fb37 13184 }
4be07317 13185
2bfb4627 13186 if (ret)
e694eb02 13187out:
2bfb4627 13188 drm_atomic_state_free(state);
c0c36b94
CW
13189}
13190
25c5b266
DV
13191#undef for_each_intel_crtc_masked
13192
f6e5b160 13193static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13194 .gamma_set = intel_crtc_gamma_set,
74c090b1 13195 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13196 .destroy = intel_crtc_destroy,
13197 .page_flip = intel_crtc_page_flip,
1356837e
MR
13198 .atomic_duplicate_state = intel_crtc_duplicate_state,
13199 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13200};
13201
5358901f
DV
13202static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13203 struct intel_shared_dpll *pll,
13204 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13205{
5358901f 13206 uint32_t val;
ee7b9f93 13207
f458ebbc 13208 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13209 return false;
13210
5358901f 13211 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13212 hw_state->dpll = val;
13213 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13214 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13215
13216 return val & DPLL_VCO_ENABLE;
13217}
13218
15bdd4cf
DV
13219static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13220 struct intel_shared_dpll *pll)
13221{
3e369b76
ACO
13222 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13223 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13224}
13225
e7b903d2
DV
13226static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13227 struct intel_shared_dpll *pll)
13228{
e7b903d2 13229 /* PCH refclock must be enabled first */
89eff4be 13230 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13231
3e369b76 13232 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13233
13234 /* Wait for the clocks to stabilize. */
13235 POSTING_READ(PCH_DPLL(pll->id));
13236 udelay(150);
13237
13238 /* The pixel multiplier can only be updated once the
13239 * DPLL is enabled and the clocks are stable.
13240 *
13241 * So write it again.
13242 */
3e369b76 13243 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13244 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13245 udelay(200);
13246}
13247
13248static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13249 struct intel_shared_dpll *pll)
13250{
13251 struct drm_device *dev = dev_priv->dev;
13252 struct intel_crtc *crtc;
e7b903d2
DV
13253
13254 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13255 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13256 if (intel_crtc_to_shared_dpll(crtc) == pll)
13257 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13258 }
13259
15bdd4cf
DV
13260 I915_WRITE(PCH_DPLL(pll->id), 0);
13261 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13262 udelay(200);
13263}
13264
46edb027
DV
13265static char *ibx_pch_dpll_names[] = {
13266 "PCH DPLL A",
13267 "PCH DPLL B",
13268};
13269
7c74ade1 13270static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13271{
e7b903d2 13272 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13273 int i;
13274
7c74ade1 13275 dev_priv->num_shared_dpll = 2;
ee7b9f93 13276
e72f9fbf 13277 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13278 dev_priv->shared_dplls[i].id = i;
13279 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13280 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13281 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13282 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13283 dev_priv->shared_dplls[i].get_hw_state =
13284 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13285 }
13286}
13287
7c74ade1
DV
13288static void intel_shared_dpll_init(struct drm_device *dev)
13289{
e7b903d2 13290 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13291
b6283055
VS
13292 intel_update_cdclk(dev);
13293
9cd86933
DV
13294 if (HAS_DDI(dev))
13295 intel_ddi_pll_init(dev);
13296 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13297 ibx_pch_dpll_init(dev);
13298 else
13299 dev_priv->num_shared_dpll = 0;
13300
13301 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13302}
13303
6beb8c23
MR
13304/**
13305 * intel_prepare_plane_fb - Prepare fb for usage on plane
13306 * @plane: drm plane to prepare for
13307 * @fb: framebuffer to prepare for presentation
13308 *
13309 * Prepares a framebuffer for usage on a display plane. Generally this
13310 * involves pinning the underlying object and updating the frontbuffer tracking
13311 * bits. Some older platforms need special physical address handling for
13312 * cursor planes.
13313 *
13314 * Returns 0 on success, negative error code on failure.
13315 */
13316int
13317intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
13318 struct drm_framebuffer *fb,
13319 const struct drm_plane_state *new_state)
465c120c
MR
13320{
13321 struct drm_device *dev = plane->dev;
6beb8c23 13322 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23
MR
13323 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13324 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
6beb8c23 13325 int ret = 0;
465c120c 13326
ea2c67bb 13327 if (!obj)
465c120c
MR
13328 return 0;
13329
6beb8c23 13330 mutex_lock(&dev->struct_mutex);
465c120c 13331
6beb8c23
MR
13332 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13333 INTEL_INFO(dev)->cursor_needs_physical) {
13334 int align = IS_I830(dev) ? 16 * 1024 : 256;
13335 ret = i915_gem_object_attach_phys(obj, align);
13336 if (ret)
13337 DRM_DEBUG_KMS("failed to attach phys object\n");
13338 } else {
91af127f 13339 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
6beb8c23 13340 }
465c120c 13341
6beb8c23 13342 if (ret == 0)
a9ff8714 13343 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
fdd508a6 13344
4c34574f 13345 mutex_unlock(&dev->struct_mutex);
465c120c 13346
6beb8c23
MR
13347 return ret;
13348}
13349
38f3ce3a
MR
13350/**
13351 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13352 * @plane: drm plane to clean up for
13353 * @fb: old framebuffer that was on plane
13354 *
13355 * Cleans up a framebuffer that has just been removed from a plane.
13356 */
13357void
13358intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
13359 struct drm_framebuffer *fb,
13360 const struct drm_plane_state *old_state)
38f3ce3a
MR
13361{
13362 struct drm_device *dev = plane->dev;
13363 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13364
13365 if (WARN_ON(!obj))
13366 return;
13367
13368 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13369 !INTEL_INFO(dev)->cursor_needs_physical) {
13370 mutex_lock(&dev->struct_mutex);
82bc3b2d 13371 intel_unpin_fb_obj(fb, old_state);
38f3ce3a
MR
13372 mutex_unlock(&dev->struct_mutex);
13373 }
465c120c
MR
13374}
13375
6156a456
CK
13376int
13377skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13378{
13379 int max_scale;
13380 struct drm_device *dev;
13381 struct drm_i915_private *dev_priv;
13382 int crtc_clock, cdclk;
13383
13384 if (!intel_crtc || !crtc_state)
13385 return DRM_PLANE_HELPER_NO_SCALING;
13386
13387 dev = intel_crtc->base.dev;
13388 dev_priv = dev->dev_private;
13389 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13390 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456
CK
13391
13392 if (!crtc_clock || !cdclk)
13393 return DRM_PLANE_HELPER_NO_SCALING;
13394
13395 /*
13396 * skl max scale is lower of:
13397 * close to 3 but not 3, -1 is for that purpose
13398 * or
13399 * cdclk/crtc_clock
13400 */
13401 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13402
13403 return max_scale;
13404}
13405
465c120c 13406static int
3c692a41 13407intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13408 struct intel_crtc_state *crtc_state,
3c692a41
GP
13409 struct intel_plane_state *state)
13410{
2b875c22
MR
13411 struct drm_crtc *crtc = state->base.crtc;
13412 struct drm_framebuffer *fb = state->base.fb;
6156a456 13413 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13414 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13415 bool can_position = false;
465c120c 13416
061e4b8d
ML
13417 /* use scaler when colorkey is not required */
13418 if (INTEL_INFO(plane->dev)->gen >= 9 &&
818ed961 13419 state->ckey.flags == I915_SET_COLORKEY_NONE) {
061e4b8d
ML
13420 min_scale = 1;
13421 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
d8106366 13422 can_position = true;
6156a456 13423 }
d8106366 13424
061e4b8d
ML
13425 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13426 &state->dst, &state->clip,
da20eabd
ML
13427 min_scale, max_scale,
13428 can_position, true,
13429 &state->visible);
14af293f
GP
13430}
13431
13432static void
13433intel_commit_primary_plane(struct drm_plane *plane,
13434 struct intel_plane_state *state)
13435{
2b875c22
MR
13436 struct drm_crtc *crtc = state->base.crtc;
13437 struct drm_framebuffer *fb = state->base.fb;
13438 struct drm_device *dev = plane->dev;
14af293f 13439 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 13440 struct intel_crtc *intel_crtc;
14af293f
GP
13441 struct drm_rect *src = &state->src;
13442
ea2c67bb
MR
13443 crtc = crtc ? crtc : plane->crtc;
13444 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
13445
13446 plane->fb = fb;
9dc806fc
MR
13447 crtc->x = src->x1 >> 16;
13448 crtc->y = src->y1 >> 16;
ccc759dc 13449
a539205a 13450 if (!crtc->state->active)
302d19ac 13451 return;
465c120c 13452
302d19ac
ML
13453 if (state->visible)
13454 /* FIXME: kill this fastboot hack */
13455 intel_update_pipe_size(intel_crtc);
13456
13457 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
465c120c
MR
13458}
13459
a8ad0d8e
ML
13460static void
13461intel_disable_primary_plane(struct drm_plane *plane,
7fabf5ef 13462 struct drm_crtc *crtc)
a8ad0d8e
ML
13463{
13464 struct drm_device *dev = plane->dev;
13465 struct drm_i915_private *dev_priv = dev->dev_private;
13466
a8ad0d8e
ML
13467 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13468}
13469
613d2b27
ML
13470static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13471 struct drm_crtc_state *old_crtc_state)
3c692a41 13472{
32b7eeec 13473 struct drm_device *dev = crtc->dev;
3c692a41 13474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3c692a41 13475
f015c551 13476 if (intel_crtc->atomic.update_wm_pre)
32b7eeec 13477 intel_update_watermarks(crtc);
3c692a41 13478
c34c9ee4 13479 /* Perform vblank evasion around commit operation */
a539205a 13480 if (crtc->state->active)
8f539a83 13481 intel_pipe_update_start(intel_crtc, &intel_crtc->start_vbl_count);
0583236e
ML
13482
13483 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13484 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13485}
13486
613d2b27
ML
13487static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13488 struct drm_crtc_state *old_crtc_state)
32b7eeec 13489{
32b7eeec 13490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13491
8f539a83
ML
13492 if (crtc->state->active)
13493 intel_pipe_update_end(intel_crtc, intel_crtc->start_vbl_count);
3c692a41
GP
13494}
13495
cf4c7c12 13496/**
4a3b8769
MR
13497 * intel_plane_destroy - destroy a plane
13498 * @plane: plane to destroy
cf4c7c12 13499 *
4a3b8769
MR
13500 * Common destruction function for all types of planes (primary, cursor,
13501 * sprite).
cf4c7c12 13502 */
4a3b8769 13503void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13504{
13505 struct intel_plane *intel_plane = to_intel_plane(plane);
13506 drm_plane_cleanup(plane);
13507 kfree(intel_plane);
13508}
13509
65a3fea0 13510const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13511 .update_plane = drm_atomic_helper_update_plane,
13512 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13513 .destroy = intel_plane_destroy,
c196e1d6 13514 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13515 .atomic_get_property = intel_plane_atomic_get_property,
13516 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13517 .atomic_duplicate_state = intel_plane_duplicate_state,
13518 .atomic_destroy_state = intel_plane_destroy_state,
13519
465c120c
MR
13520};
13521
13522static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13523 int pipe)
13524{
13525 struct intel_plane *primary;
8e7d688b 13526 struct intel_plane_state *state;
465c120c 13527 const uint32_t *intel_primary_formats;
45e3743a 13528 unsigned int num_formats;
465c120c
MR
13529
13530 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13531 if (primary == NULL)
13532 return NULL;
13533
8e7d688b
MR
13534 state = intel_create_plane_state(&primary->base);
13535 if (!state) {
ea2c67bb
MR
13536 kfree(primary);
13537 return NULL;
13538 }
8e7d688b 13539 primary->base.state = &state->base;
ea2c67bb 13540
465c120c
MR
13541 primary->can_scale = false;
13542 primary->max_downscale = 1;
6156a456
CK
13543 if (INTEL_INFO(dev)->gen >= 9) {
13544 primary->can_scale = true;
af99ceda 13545 state->scaler_id = -1;
6156a456 13546 }
465c120c
MR
13547 primary->pipe = pipe;
13548 primary->plane = pipe;
a9ff8714 13549 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179
MR
13550 primary->check_plane = intel_check_primary_plane;
13551 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13552 primary->disable_plane = intel_disable_primary_plane;
465c120c
MR
13553 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13554 primary->plane = !pipe;
13555
6c0fd451
DL
13556 if (INTEL_INFO(dev)->gen >= 9) {
13557 intel_primary_formats = skl_primary_formats;
13558 num_formats = ARRAY_SIZE(skl_primary_formats);
13559 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13560 intel_primary_formats = i965_primary_formats;
13561 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13562 } else {
13563 intel_primary_formats = i8xx_primary_formats;
13564 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13565 }
13566
13567 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13568 &intel_plane_funcs,
465c120c
MR
13569 intel_primary_formats, num_formats,
13570 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13571
3b7a5119
SJ
13572 if (INTEL_INFO(dev)->gen >= 4)
13573 intel_create_rotation_property(dev, primary);
48404c1e 13574
ea2c67bb
MR
13575 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13576
465c120c
MR
13577 return &primary->base;
13578}
13579
3b7a5119
SJ
13580void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13581{
13582 if (!dev->mode_config.rotation_property) {
13583 unsigned long flags = BIT(DRM_ROTATE_0) |
13584 BIT(DRM_ROTATE_180);
13585
13586 if (INTEL_INFO(dev)->gen >= 9)
13587 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13588
13589 dev->mode_config.rotation_property =
13590 drm_mode_create_rotation_property(dev, flags);
13591 }
13592 if (dev->mode_config.rotation_property)
13593 drm_object_attach_property(&plane->base.base,
13594 dev->mode_config.rotation_property,
13595 plane->base.state->rotation);
13596}
13597
3d7d6510 13598static int
852e787c 13599intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 13600 struct intel_crtc_state *crtc_state,
852e787c 13601 struct intel_plane_state *state)
3d7d6510 13602{
061e4b8d 13603 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 13604 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 13605 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
757f9a3e
GP
13606 unsigned stride;
13607 int ret;
3d7d6510 13608
061e4b8d
ML
13609 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13610 &state->dst, &state->clip,
3d7d6510
MR
13611 DRM_PLANE_HELPER_NO_SCALING,
13612 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13613 true, true, &state->visible);
757f9a3e
GP
13614 if (ret)
13615 return ret;
13616
757f9a3e
GP
13617 /* if we want to turn off the cursor ignore width and height */
13618 if (!obj)
da20eabd 13619 return 0;
757f9a3e 13620
757f9a3e 13621 /* Check for which cursor types we support */
061e4b8d 13622 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
13623 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13624 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13625 return -EINVAL;
13626 }
13627
ea2c67bb
MR
13628 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13629 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13630 DRM_DEBUG_KMS("buffer is too small\n");
13631 return -ENOMEM;
13632 }
13633
3a656b54 13634 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 13635 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 13636 return -EINVAL;
32b7eeec
MR
13637 }
13638
da20eabd 13639 return 0;
852e787c 13640}
3d7d6510 13641
a8ad0d8e
ML
13642static void
13643intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 13644 struct drm_crtc *crtc)
a8ad0d8e 13645{
a8ad0d8e
ML
13646 intel_crtc_update_cursor(crtc, false);
13647}
13648
f4a2cf29 13649static void
852e787c
GP
13650intel_commit_cursor_plane(struct drm_plane *plane,
13651 struct intel_plane_state *state)
13652{
2b875c22 13653 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
13654 struct drm_device *dev = plane->dev;
13655 struct intel_crtc *intel_crtc;
2b875c22 13656 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13657 uint32_t addr;
852e787c 13658
ea2c67bb
MR
13659 crtc = crtc ? crtc : plane->crtc;
13660 intel_crtc = to_intel_crtc(crtc);
13661
2b875c22 13662 plane->fb = state->base.fb;
ea2c67bb
MR
13663 crtc->cursor_x = state->base.crtc_x;
13664 crtc->cursor_y = state->base.crtc_y;
13665
a912f12f
GP
13666 if (intel_crtc->cursor_bo == obj)
13667 goto update;
4ed91096 13668
f4a2cf29 13669 if (!obj)
a912f12f 13670 addr = 0;
f4a2cf29 13671 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13672 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13673 else
a912f12f 13674 addr = obj->phys_handle->busaddr;
852e787c 13675
a912f12f
GP
13676 intel_crtc->cursor_addr = addr;
13677 intel_crtc->cursor_bo = obj;
852e787c 13678
302d19ac 13679update:
a539205a 13680 if (crtc->state->active)
a912f12f 13681 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
13682}
13683
3d7d6510
MR
13684static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13685 int pipe)
13686{
13687 struct intel_plane *cursor;
8e7d688b 13688 struct intel_plane_state *state;
3d7d6510
MR
13689
13690 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13691 if (cursor == NULL)
13692 return NULL;
13693
8e7d688b
MR
13694 state = intel_create_plane_state(&cursor->base);
13695 if (!state) {
ea2c67bb
MR
13696 kfree(cursor);
13697 return NULL;
13698 }
8e7d688b 13699 cursor->base.state = &state->base;
ea2c67bb 13700
3d7d6510
MR
13701 cursor->can_scale = false;
13702 cursor->max_downscale = 1;
13703 cursor->pipe = pipe;
13704 cursor->plane = pipe;
a9ff8714 13705 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179
MR
13706 cursor->check_plane = intel_check_cursor_plane;
13707 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 13708 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
13709
13710 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 13711 &intel_plane_funcs,
3d7d6510
MR
13712 intel_cursor_formats,
13713 ARRAY_SIZE(intel_cursor_formats),
13714 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
13715
13716 if (INTEL_INFO(dev)->gen >= 4) {
13717 if (!dev->mode_config.rotation_property)
13718 dev->mode_config.rotation_property =
13719 drm_mode_create_rotation_property(dev,
13720 BIT(DRM_ROTATE_0) |
13721 BIT(DRM_ROTATE_180));
13722 if (dev->mode_config.rotation_property)
13723 drm_object_attach_property(&cursor->base.base,
13724 dev->mode_config.rotation_property,
8e7d688b 13725 state->base.rotation);
4398ad45
VS
13726 }
13727
af99ceda
CK
13728 if (INTEL_INFO(dev)->gen >=9)
13729 state->scaler_id = -1;
13730
ea2c67bb
MR
13731 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13732
3d7d6510
MR
13733 return &cursor->base;
13734}
13735
549e2bfb
CK
13736static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13737 struct intel_crtc_state *crtc_state)
13738{
13739 int i;
13740 struct intel_scaler *intel_scaler;
13741 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13742
13743 for (i = 0; i < intel_crtc->num_scalers; i++) {
13744 intel_scaler = &scaler_state->scalers[i];
13745 intel_scaler->in_use = 0;
549e2bfb
CK
13746 intel_scaler->mode = PS_SCALER_MODE_DYN;
13747 }
13748
13749 scaler_state->scaler_id = -1;
13750}
13751
b358d0a6 13752static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 13753{
fbee40df 13754 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 13755 struct intel_crtc *intel_crtc;
f5de6e07 13756 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
13757 struct drm_plane *primary = NULL;
13758 struct drm_plane *cursor = NULL;
465c120c 13759 int i, ret;
79e53945 13760
955382f3 13761 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
13762 if (intel_crtc == NULL)
13763 return;
13764
f5de6e07
ACO
13765 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13766 if (!crtc_state)
13767 goto fail;
550acefd
ACO
13768 intel_crtc->config = crtc_state;
13769 intel_crtc->base.state = &crtc_state->base;
07878248 13770 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13771
549e2bfb
CK
13772 /* initialize shared scalers */
13773 if (INTEL_INFO(dev)->gen >= 9) {
13774 if (pipe == PIPE_C)
13775 intel_crtc->num_scalers = 1;
13776 else
13777 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13778
13779 skl_init_scalers(dev, intel_crtc, crtc_state);
13780 }
13781
465c120c 13782 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
13783 if (!primary)
13784 goto fail;
13785
13786 cursor = intel_cursor_plane_create(dev, pipe);
13787 if (!cursor)
13788 goto fail;
13789
465c120c 13790 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
13791 cursor, &intel_crtc_funcs);
13792 if (ret)
13793 goto fail;
79e53945
JB
13794
13795 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
13796 for (i = 0; i < 256; i++) {
13797 intel_crtc->lut_r[i] = i;
13798 intel_crtc->lut_g[i] = i;
13799 intel_crtc->lut_b[i] = i;
13800 }
13801
1f1c2e24
VS
13802 /*
13803 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 13804 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 13805 */
80824003
JB
13806 intel_crtc->pipe = pipe;
13807 intel_crtc->plane = pipe;
3a77c4c4 13808 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 13809 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 13810 intel_crtc->plane = !pipe;
80824003
JB
13811 }
13812
4b0e333e
CW
13813 intel_crtc->cursor_base = ~0;
13814 intel_crtc->cursor_cntl = ~0;
dc41c154 13815 intel_crtc->cursor_size = ~0;
8d7849db 13816
852eb00d
VS
13817 intel_crtc->wm.cxsr_allowed = true;
13818
22fd0fab
JB
13819 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13820 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13821 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13822 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13823
79e53945 13824 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
13825
13826 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
13827 return;
13828
13829fail:
13830 if (primary)
13831 drm_plane_cleanup(primary);
13832 if (cursor)
13833 drm_plane_cleanup(cursor);
f5de6e07 13834 kfree(crtc_state);
3d7d6510 13835 kfree(intel_crtc);
79e53945
JB
13836}
13837
752aa88a
JB
13838enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13839{
13840 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 13841 struct drm_device *dev = connector->base.dev;
752aa88a 13842
51fd371b 13843 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 13844
d3babd3f 13845 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
13846 return INVALID_PIPE;
13847
13848 return to_intel_crtc(encoder->crtc)->pipe;
13849}
13850
08d7b3d1 13851int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 13852 struct drm_file *file)
08d7b3d1 13853{
08d7b3d1 13854 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 13855 struct drm_crtc *drmmode_crtc;
c05422d5 13856 struct intel_crtc *crtc;
08d7b3d1 13857
7707e653 13858 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 13859
7707e653 13860 if (!drmmode_crtc) {
08d7b3d1 13861 DRM_ERROR("no such CRTC id\n");
3f2c2057 13862 return -ENOENT;
08d7b3d1
CW
13863 }
13864
7707e653 13865 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 13866 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 13867
c05422d5 13868 return 0;
08d7b3d1
CW
13869}
13870
66a9278e 13871static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 13872{
66a9278e
DV
13873 struct drm_device *dev = encoder->base.dev;
13874 struct intel_encoder *source_encoder;
79e53945 13875 int index_mask = 0;
79e53945
JB
13876 int entry = 0;
13877
b2784e15 13878 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 13879 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
13880 index_mask |= (1 << entry);
13881
79e53945
JB
13882 entry++;
13883 }
4ef69c7a 13884
79e53945
JB
13885 return index_mask;
13886}
13887
4d302442
CW
13888static bool has_edp_a(struct drm_device *dev)
13889{
13890 struct drm_i915_private *dev_priv = dev->dev_private;
13891
13892 if (!IS_MOBILE(dev))
13893 return false;
13894
13895 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13896 return false;
13897
e3589908 13898 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
13899 return false;
13900
13901 return true;
13902}
13903
84b4e042
JB
13904static bool intel_crt_present(struct drm_device *dev)
13905{
13906 struct drm_i915_private *dev_priv = dev->dev_private;
13907
884497ed
DL
13908 if (INTEL_INFO(dev)->gen >= 9)
13909 return false;
13910
cf404ce4 13911 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
13912 return false;
13913
13914 if (IS_CHERRYVIEW(dev))
13915 return false;
13916
13917 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13918 return false;
13919
13920 return true;
13921}
13922
79e53945
JB
13923static void intel_setup_outputs(struct drm_device *dev)
13924{
725e30ad 13925 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 13926 struct intel_encoder *encoder;
cb0953d7 13927 bool dpd_is_edp = false;
79e53945 13928
c9093354 13929 intel_lvds_init(dev);
79e53945 13930
84b4e042 13931 if (intel_crt_present(dev))
79935fca 13932 intel_crt_init(dev);
cb0953d7 13933
c776eb2e
VK
13934 if (IS_BROXTON(dev)) {
13935 /*
13936 * FIXME: Broxton doesn't support port detection via the
13937 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13938 * detect the ports.
13939 */
13940 intel_ddi_init(dev, PORT_A);
13941 intel_ddi_init(dev, PORT_B);
13942 intel_ddi_init(dev, PORT_C);
13943 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
13944 int found;
13945
de31facd
JB
13946 /*
13947 * Haswell uses DDI functions to detect digital outputs.
13948 * On SKL pre-D0 the strap isn't connected, so we assume
13949 * it's there.
13950 */
0e72a5b5 13951 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
de31facd 13952 /* WaIgnoreDDIAStrap: skl */
5a2376d1 13953 if (found || IS_SKYLAKE(dev))
0e72a5b5
ED
13954 intel_ddi_init(dev, PORT_A);
13955
13956 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13957 * register */
13958 found = I915_READ(SFUSE_STRAP);
13959
13960 if (found & SFUSE_STRAP_DDIB_DETECTED)
13961 intel_ddi_init(dev, PORT_B);
13962 if (found & SFUSE_STRAP_DDIC_DETECTED)
13963 intel_ddi_init(dev, PORT_C);
13964 if (found & SFUSE_STRAP_DDID_DETECTED)
13965 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
13966 /*
13967 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13968 */
13969 if (IS_SKYLAKE(dev) &&
13970 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13971 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13972 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
13973 intel_ddi_init(dev, PORT_E);
13974
0e72a5b5 13975 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 13976 int found;
5d8a7752 13977 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
13978
13979 if (has_edp_a(dev))
13980 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 13981
dc0fa718 13982 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 13983 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 13984 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 13985 if (!found)
e2debe91 13986 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 13987 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 13988 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
13989 }
13990
dc0fa718 13991 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 13992 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 13993
dc0fa718 13994 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 13995 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 13996
5eb08b69 13997 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 13998 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 13999
270b3042 14000 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14001 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14002 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14003 /*
14004 * The DP_DETECTED bit is the latched state of the DDC
14005 * SDA pin at boot. However since eDP doesn't require DDC
14006 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14007 * eDP ports may have been muxed to an alternate function.
14008 * Thus we can't rely on the DP_DETECTED bit alone to detect
14009 * eDP ports. Consult the VBT as well as DP_DETECTED to
14010 * detect eDP ports.
14011 */
d2182a66
VS
14012 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14013 !intel_dp_is_edp(dev, PORT_B))
585a94b8
AB
14014 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14015 PORT_B);
e17ac6db
VS
14016 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14017 intel_dp_is_edp(dev, PORT_B))
14018 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 14019
d2182a66
VS
14020 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14021 !intel_dp_is_edp(dev, PORT_C))
6f6005a5
JB
14022 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14023 PORT_C);
e17ac6db
VS
14024 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14025 intel_dp_is_edp(dev, PORT_C))
14026 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 14027
9418c1f1 14028 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14029 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
14030 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14031 PORT_D);
e17ac6db
VS
14032 /* eDP not supported on port D, so don't check VBT */
14033 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14034 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
14035 }
14036
3cfca973 14037 intel_dsi_init(dev);
09da55dc 14038 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14039 bool found = false;
7d57382e 14040
e2debe91 14041 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14042 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 14043 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
3fec3d2f 14044 if (!found && IS_G4X(dev)) {
b01f2c3a 14045 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14046 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14047 }
27185ae1 14048
3fec3d2f 14049 if (!found && IS_G4X(dev))
ab9d7c30 14050 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14051 }
13520b05
KH
14052
14053 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14054
e2debe91 14055 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14056 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 14057 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 14058 }
27185ae1 14059
e2debe91 14060 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14061
3fec3d2f 14062 if (IS_G4X(dev)) {
b01f2c3a 14063 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14064 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14065 }
3fec3d2f 14066 if (IS_G4X(dev))
ab9d7c30 14067 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14068 }
27185ae1 14069
3fec3d2f 14070 if (IS_G4X(dev) &&
e7281eab 14071 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14072 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14073 } else if (IS_GEN2(dev))
79e53945
JB
14074 intel_dvo_init(dev);
14075
103a196f 14076 if (SUPPORTS_TV(dev))
79e53945
JB
14077 intel_tv_init(dev);
14078
0bc12bcb 14079 intel_psr_init(dev);
7c8f8a70 14080
b2784e15 14081 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14082 encoder->base.possible_crtcs = encoder->crtc_mask;
14083 encoder->base.possible_clones =
66a9278e 14084 intel_encoder_clones(encoder);
79e53945 14085 }
47356eb6 14086
dde86e2d 14087 intel_init_pch_refclk(dev);
270b3042
DV
14088
14089 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14090}
14091
14092static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14093{
60a5ca01 14094 struct drm_device *dev = fb->dev;
79e53945 14095 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14096
ef2d633e 14097 drm_framebuffer_cleanup(fb);
60a5ca01 14098 mutex_lock(&dev->struct_mutex);
ef2d633e 14099 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14100 drm_gem_object_unreference(&intel_fb->obj->base);
14101 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14102 kfree(intel_fb);
14103}
14104
14105static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14106 struct drm_file *file,
79e53945
JB
14107 unsigned int *handle)
14108{
14109 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14110 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14111
05394f39 14112 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14113}
14114
86c98588
RV
14115static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14116 struct drm_file *file,
14117 unsigned flags, unsigned color,
14118 struct drm_clip_rect *clips,
14119 unsigned num_clips)
14120{
14121 struct drm_device *dev = fb->dev;
14122 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14123 struct drm_i915_gem_object *obj = intel_fb->obj;
14124
14125 mutex_lock(&dev->struct_mutex);
74b4ea1e 14126 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14127 mutex_unlock(&dev->struct_mutex);
14128
14129 return 0;
14130}
14131
79e53945
JB
14132static const struct drm_framebuffer_funcs intel_fb_funcs = {
14133 .destroy = intel_user_framebuffer_destroy,
14134 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14135 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14136};
14137
b321803d
DL
14138static
14139u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14140 uint32_t pixel_format)
14141{
14142 u32 gen = INTEL_INFO(dev)->gen;
14143
14144 if (gen >= 9) {
14145 /* "The stride in bytes must not exceed the of the size of 8K
14146 * pixels and 32K bytes."
14147 */
14148 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14149 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14150 return 32*1024;
14151 } else if (gen >= 4) {
14152 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14153 return 16*1024;
14154 else
14155 return 32*1024;
14156 } else if (gen >= 3) {
14157 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14158 return 8*1024;
14159 else
14160 return 16*1024;
14161 } else {
14162 /* XXX DSPC is limited to 4k tiled */
14163 return 8*1024;
14164 }
14165}
14166
b5ea642a
DV
14167static int intel_framebuffer_init(struct drm_device *dev,
14168 struct intel_framebuffer *intel_fb,
14169 struct drm_mode_fb_cmd2 *mode_cmd,
14170 struct drm_i915_gem_object *obj)
79e53945 14171{
6761dd31 14172 unsigned int aligned_height;
79e53945 14173 int ret;
b321803d 14174 u32 pitch_limit, stride_alignment;
79e53945 14175
dd4916c5
DV
14176 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14177
2a80eada
DV
14178 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14179 /* Enforce that fb modifier and tiling mode match, but only for
14180 * X-tiled. This is needed for FBC. */
14181 if (!!(obj->tiling_mode == I915_TILING_X) !=
14182 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14183 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14184 return -EINVAL;
14185 }
14186 } else {
14187 if (obj->tiling_mode == I915_TILING_X)
14188 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14189 else if (obj->tiling_mode == I915_TILING_Y) {
14190 DRM_DEBUG("No Y tiling for legacy addfb\n");
14191 return -EINVAL;
14192 }
14193 }
14194
9a8f0a12
TU
14195 /* Passed in modifier sanity checking. */
14196 switch (mode_cmd->modifier[0]) {
14197 case I915_FORMAT_MOD_Y_TILED:
14198 case I915_FORMAT_MOD_Yf_TILED:
14199 if (INTEL_INFO(dev)->gen < 9) {
14200 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14201 mode_cmd->modifier[0]);
14202 return -EINVAL;
14203 }
14204 case DRM_FORMAT_MOD_NONE:
14205 case I915_FORMAT_MOD_X_TILED:
14206 break;
14207 default:
c0f40428
JB
14208 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14209 mode_cmd->modifier[0]);
57cd6508 14210 return -EINVAL;
c16ed4be 14211 }
57cd6508 14212
b321803d
DL
14213 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14214 mode_cmd->pixel_format);
14215 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14216 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14217 mode_cmd->pitches[0], stride_alignment);
57cd6508 14218 return -EINVAL;
c16ed4be 14219 }
57cd6508 14220
b321803d
DL
14221 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14222 mode_cmd->pixel_format);
a35cdaa0 14223 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14224 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14225 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14226 "tiled" : "linear",
a35cdaa0 14227 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14228 return -EINVAL;
c16ed4be 14229 }
5d7bd705 14230
2a80eada 14231 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14232 mode_cmd->pitches[0] != obj->stride) {
14233 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14234 mode_cmd->pitches[0], obj->stride);
5d7bd705 14235 return -EINVAL;
c16ed4be 14236 }
5d7bd705 14237
57779d06 14238 /* Reject formats not supported by any plane early. */
308e5bcb 14239 switch (mode_cmd->pixel_format) {
57779d06 14240 case DRM_FORMAT_C8:
04b3924d
VS
14241 case DRM_FORMAT_RGB565:
14242 case DRM_FORMAT_XRGB8888:
14243 case DRM_FORMAT_ARGB8888:
57779d06
VS
14244 break;
14245 case DRM_FORMAT_XRGB1555:
c16ed4be 14246 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14247 DRM_DEBUG("unsupported pixel format: %s\n",
14248 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14249 return -EINVAL;
c16ed4be 14250 }
57779d06 14251 break;
57779d06 14252 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14253 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14254 DRM_DEBUG("unsupported pixel format: %s\n",
14255 drm_get_format_name(mode_cmd->pixel_format));
14256 return -EINVAL;
14257 }
14258 break;
14259 case DRM_FORMAT_XBGR8888:
04b3924d 14260 case DRM_FORMAT_XRGB2101010:
57779d06 14261 case DRM_FORMAT_XBGR2101010:
c16ed4be 14262 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14263 DRM_DEBUG("unsupported pixel format: %s\n",
14264 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14265 return -EINVAL;
c16ed4be 14266 }
b5626747 14267 break;
7531208b
DL
14268 case DRM_FORMAT_ABGR2101010:
14269 if (!IS_VALLEYVIEW(dev)) {
14270 DRM_DEBUG("unsupported pixel format: %s\n",
14271 drm_get_format_name(mode_cmd->pixel_format));
14272 return -EINVAL;
14273 }
14274 break;
04b3924d
VS
14275 case DRM_FORMAT_YUYV:
14276 case DRM_FORMAT_UYVY:
14277 case DRM_FORMAT_YVYU:
14278 case DRM_FORMAT_VYUY:
c16ed4be 14279 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14280 DRM_DEBUG("unsupported pixel format: %s\n",
14281 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14282 return -EINVAL;
c16ed4be 14283 }
57cd6508
CW
14284 break;
14285 default:
4ee62c76
VS
14286 DRM_DEBUG("unsupported pixel format: %s\n",
14287 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14288 return -EINVAL;
14289 }
14290
90f9a336
VS
14291 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14292 if (mode_cmd->offsets[0] != 0)
14293 return -EINVAL;
14294
ec2c981e 14295 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14296 mode_cmd->pixel_format,
14297 mode_cmd->modifier[0]);
53155c0a
DV
14298 /* FIXME drm helper for size checks (especially planar formats)? */
14299 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14300 return -EINVAL;
14301
c7d73f6a
DV
14302 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14303 intel_fb->obj = obj;
80075d49 14304 intel_fb->obj->framebuffer_references++;
c7d73f6a 14305
79e53945
JB
14306 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14307 if (ret) {
14308 DRM_ERROR("framebuffer init failed %d\n", ret);
14309 return ret;
14310 }
14311
79e53945
JB
14312 return 0;
14313}
14314
79e53945
JB
14315static struct drm_framebuffer *
14316intel_user_framebuffer_create(struct drm_device *dev,
14317 struct drm_file *filp,
308e5bcb 14318 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 14319{
05394f39 14320 struct drm_i915_gem_object *obj;
79e53945 14321
308e5bcb
JB
14322 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14323 mode_cmd->handles[0]));
c8725226 14324 if (&obj->base == NULL)
cce13ff7 14325 return ERR_PTR(-ENOENT);
79e53945 14326
d2dff872 14327 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
14328}
14329
0695726e 14330#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14331static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14332{
14333}
14334#endif
14335
79e53945 14336static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14337 .fb_create = intel_user_framebuffer_create,
0632fef6 14338 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14339 .atomic_check = intel_atomic_check,
14340 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14341 .atomic_state_alloc = intel_atomic_state_alloc,
14342 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14343};
14344
e70236a8
JB
14345/* Set up chip specific display functions */
14346static void intel_init_display(struct drm_device *dev)
14347{
14348 struct drm_i915_private *dev_priv = dev->dev_private;
14349
ee9300bb
DV
14350 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14351 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14352 else if (IS_CHERRYVIEW(dev))
14353 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14354 else if (IS_VALLEYVIEW(dev))
14355 dev_priv->display.find_dpll = vlv_find_best_dpll;
14356 else if (IS_PINEVIEW(dev))
14357 dev_priv->display.find_dpll = pnv_find_best_dpll;
14358 else
14359 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14360
bc8d7dff
DL
14361 if (INTEL_INFO(dev)->gen >= 9) {
14362 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14363 dev_priv->display.get_initial_plane_config =
14364 skylake_get_initial_plane_config;
bc8d7dff
DL
14365 dev_priv->display.crtc_compute_clock =
14366 haswell_crtc_compute_clock;
14367 dev_priv->display.crtc_enable = haswell_crtc_enable;
14368 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14369 dev_priv->display.update_primary_plane =
14370 skylake_update_primary_plane;
14371 } else if (HAS_DDI(dev)) {
0e8ffe1b 14372 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14373 dev_priv->display.get_initial_plane_config =
14374 ironlake_get_initial_plane_config;
797d0259
ACO
14375 dev_priv->display.crtc_compute_clock =
14376 haswell_crtc_compute_clock;
4f771f10
PZ
14377 dev_priv->display.crtc_enable = haswell_crtc_enable;
14378 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14379 dev_priv->display.update_primary_plane =
14380 ironlake_update_primary_plane;
09b4ddf9 14381 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14382 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14383 dev_priv->display.get_initial_plane_config =
14384 ironlake_get_initial_plane_config;
3fb37703
ACO
14385 dev_priv->display.crtc_compute_clock =
14386 ironlake_crtc_compute_clock;
76e5a89c
DV
14387 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14388 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14389 dev_priv->display.update_primary_plane =
14390 ironlake_update_primary_plane;
89b667f8
JB
14391 } else if (IS_VALLEYVIEW(dev)) {
14392 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14393 dev_priv->display.get_initial_plane_config =
14394 i9xx_get_initial_plane_config;
d6dfee7a 14395 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14396 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14397 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14398 dev_priv->display.update_primary_plane =
14399 i9xx_update_primary_plane;
f564048e 14400 } else {
0e8ffe1b 14401 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14402 dev_priv->display.get_initial_plane_config =
14403 i9xx_get_initial_plane_config;
d6dfee7a 14404 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14405 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14406 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14407 dev_priv->display.update_primary_plane =
14408 i9xx_update_primary_plane;
f564048e 14409 }
e70236a8 14410
e70236a8 14411 /* Returns the core display clock speed */
1652d19e
VS
14412 if (IS_SKYLAKE(dev))
14413 dev_priv->display.get_display_clock_speed =
14414 skylake_get_display_clock_speed;
acd3f3d3
BP
14415 else if (IS_BROXTON(dev))
14416 dev_priv->display.get_display_clock_speed =
14417 broxton_get_display_clock_speed;
1652d19e
VS
14418 else if (IS_BROADWELL(dev))
14419 dev_priv->display.get_display_clock_speed =
14420 broadwell_get_display_clock_speed;
14421 else if (IS_HASWELL(dev))
14422 dev_priv->display.get_display_clock_speed =
14423 haswell_get_display_clock_speed;
14424 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14425 dev_priv->display.get_display_clock_speed =
14426 valleyview_get_display_clock_speed;
b37a6434
VS
14427 else if (IS_GEN5(dev))
14428 dev_priv->display.get_display_clock_speed =
14429 ilk_get_display_clock_speed;
a7c66cd8 14430 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14431 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14432 dev_priv->display.get_display_clock_speed =
14433 i945_get_display_clock_speed;
34edce2f
VS
14434 else if (IS_GM45(dev))
14435 dev_priv->display.get_display_clock_speed =
14436 gm45_get_display_clock_speed;
14437 else if (IS_CRESTLINE(dev))
14438 dev_priv->display.get_display_clock_speed =
14439 i965gm_get_display_clock_speed;
14440 else if (IS_PINEVIEW(dev))
14441 dev_priv->display.get_display_clock_speed =
14442 pnv_get_display_clock_speed;
14443 else if (IS_G33(dev) || IS_G4X(dev))
14444 dev_priv->display.get_display_clock_speed =
14445 g33_get_display_clock_speed;
e70236a8
JB
14446 else if (IS_I915G(dev))
14447 dev_priv->display.get_display_clock_speed =
14448 i915_get_display_clock_speed;
257a7ffc 14449 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14450 dev_priv->display.get_display_clock_speed =
14451 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14452 else if (IS_PINEVIEW(dev))
14453 dev_priv->display.get_display_clock_speed =
14454 pnv_get_display_clock_speed;
e70236a8
JB
14455 else if (IS_I915GM(dev))
14456 dev_priv->display.get_display_clock_speed =
14457 i915gm_get_display_clock_speed;
14458 else if (IS_I865G(dev))
14459 dev_priv->display.get_display_clock_speed =
14460 i865_get_display_clock_speed;
f0f8a9ce 14461 else if (IS_I85X(dev))
e70236a8 14462 dev_priv->display.get_display_clock_speed =
1b1d2716 14463 i85x_get_display_clock_speed;
623e01e5
VS
14464 else { /* 830 */
14465 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14466 dev_priv->display.get_display_clock_speed =
14467 i830_get_display_clock_speed;
623e01e5 14468 }
e70236a8 14469
7c10a2b5 14470 if (IS_GEN5(dev)) {
3bb11b53 14471 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14472 } else if (IS_GEN6(dev)) {
14473 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14474 } else if (IS_IVYBRIDGE(dev)) {
14475 /* FIXME: detect B0+ stepping and use auto training */
14476 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14477 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14478 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14479 if (IS_BROADWELL(dev)) {
14480 dev_priv->display.modeset_commit_cdclk =
14481 broadwell_modeset_commit_cdclk;
14482 dev_priv->display.modeset_calc_cdclk =
14483 broadwell_modeset_calc_cdclk;
14484 }
30a970c6 14485 } else if (IS_VALLEYVIEW(dev)) {
27c329ed
ML
14486 dev_priv->display.modeset_commit_cdclk =
14487 valleyview_modeset_commit_cdclk;
14488 dev_priv->display.modeset_calc_cdclk =
14489 valleyview_modeset_calc_cdclk;
f8437dd1 14490 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14491 dev_priv->display.modeset_commit_cdclk =
14492 broxton_modeset_commit_cdclk;
14493 dev_priv->display.modeset_calc_cdclk =
14494 broxton_modeset_calc_cdclk;
e70236a8 14495 }
8c9f3aaf 14496
8c9f3aaf
JB
14497 switch (INTEL_INFO(dev)->gen) {
14498 case 2:
14499 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14500 break;
14501
14502 case 3:
14503 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14504 break;
14505
14506 case 4:
14507 case 5:
14508 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14509 break;
14510
14511 case 6:
14512 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14513 break;
7c9017e5 14514 case 7:
4e0bbc31 14515 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14516 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14517 break;
830c81db 14518 case 9:
ba343e02
TU
14519 /* Drop through - unsupported since execlist only. */
14520 default:
14521 /* Default just returns -ENODEV to indicate unsupported */
14522 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14523 }
7bd688cd
JN
14524
14525 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
14526
14527 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14528}
14529
b690e96c
JB
14530/*
14531 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14532 * resume, or other times. This quirk makes sure that's the case for
14533 * affected systems.
14534 */
0206e353 14535static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14536{
14537 struct drm_i915_private *dev_priv = dev->dev_private;
14538
14539 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14540 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14541}
14542
b6b5d049
VS
14543static void quirk_pipeb_force(struct drm_device *dev)
14544{
14545 struct drm_i915_private *dev_priv = dev->dev_private;
14546
14547 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14548 DRM_INFO("applying pipe b force quirk\n");
14549}
14550
435793df
KP
14551/*
14552 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14553 */
14554static void quirk_ssc_force_disable(struct drm_device *dev)
14555{
14556 struct drm_i915_private *dev_priv = dev->dev_private;
14557 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14558 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14559}
14560
4dca20ef 14561/*
5a15ab5b
CE
14562 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14563 * brightness value
4dca20ef
CE
14564 */
14565static void quirk_invert_brightness(struct drm_device *dev)
14566{
14567 struct drm_i915_private *dev_priv = dev->dev_private;
14568 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14569 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14570}
14571
9c72cc6f
SD
14572/* Some VBT's incorrectly indicate no backlight is present */
14573static void quirk_backlight_present(struct drm_device *dev)
14574{
14575 struct drm_i915_private *dev_priv = dev->dev_private;
14576 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14577 DRM_INFO("applying backlight present quirk\n");
14578}
14579
b690e96c
JB
14580struct intel_quirk {
14581 int device;
14582 int subsystem_vendor;
14583 int subsystem_device;
14584 void (*hook)(struct drm_device *dev);
14585};
14586
5f85f176
EE
14587/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14588struct intel_dmi_quirk {
14589 void (*hook)(struct drm_device *dev);
14590 const struct dmi_system_id (*dmi_id_list)[];
14591};
14592
14593static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14594{
14595 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14596 return 1;
14597}
14598
14599static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14600 {
14601 .dmi_id_list = &(const struct dmi_system_id[]) {
14602 {
14603 .callback = intel_dmi_reverse_brightness,
14604 .ident = "NCR Corporation",
14605 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14606 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14607 },
14608 },
14609 { } /* terminating entry */
14610 },
14611 .hook = quirk_invert_brightness,
14612 },
14613};
14614
c43b5634 14615static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14616 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14617 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14618
b690e96c
JB
14619 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14620 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14621
5f080c0f
VS
14622 /* 830 needs to leave pipe A & dpll A up */
14623 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14624
b6b5d049
VS
14625 /* 830 needs to leave pipe B & dpll B up */
14626 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14627
435793df
KP
14628 /* Lenovo U160 cannot use SSC on LVDS */
14629 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14630
14631 /* Sony Vaio Y cannot use SSC on LVDS */
14632 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14633
be505f64
AH
14634 /* Acer Aspire 5734Z must invert backlight brightness */
14635 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14636
14637 /* Acer/eMachines G725 */
14638 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14639
14640 /* Acer/eMachines e725 */
14641 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14642
14643 /* Acer/Packard Bell NCL20 */
14644 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14645
14646 /* Acer Aspire 4736Z */
14647 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14648
14649 /* Acer Aspire 5336 */
14650 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14651
14652 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14653 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14654
dfb3d47b
SD
14655 /* Acer C720 Chromebook (Core i3 4005U) */
14656 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14657
b2a9601c 14658 /* Apple Macbook 2,1 (Core 2 T7400) */
14659 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14660
d4967d8c
SD
14661 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14662 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14663
14664 /* HP Chromebook 14 (Celeron 2955U) */
14665 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14666
14667 /* Dell Chromebook 11 */
14668 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14669};
14670
14671static void intel_init_quirks(struct drm_device *dev)
14672{
14673 struct pci_dev *d = dev->pdev;
14674 int i;
14675
14676 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14677 struct intel_quirk *q = &intel_quirks[i];
14678
14679 if (d->device == q->device &&
14680 (d->subsystem_vendor == q->subsystem_vendor ||
14681 q->subsystem_vendor == PCI_ANY_ID) &&
14682 (d->subsystem_device == q->subsystem_device ||
14683 q->subsystem_device == PCI_ANY_ID))
14684 q->hook(dev);
14685 }
5f85f176
EE
14686 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14687 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14688 intel_dmi_quirks[i].hook(dev);
14689 }
b690e96c
JB
14690}
14691
9cce37f4
JB
14692/* Disable the VGA plane that we never use */
14693static void i915_disable_vga(struct drm_device *dev)
14694{
14695 struct drm_i915_private *dev_priv = dev->dev_private;
14696 u8 sr1;
766aa1c4 14697 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14698
2b37c616 14699 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14700 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14701 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14702 sr1 = inb(VGA_SR_DATA);
14703 outb(sr1 | 1<<5, VGA_SR_DATA);
14704 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14705 udelay(300);
14706
01f5a626 14707 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14708 POSTING_READ(vga_reg);
14709}
14710
f817586c
DV
14711void intel_modeset_init_hw(struct drm_device *dev)
14712{
b6283055 14713 intel_update_cdclk(dev);
a8f78b58 14714 intel_prepare_ddi(dev);
f817586c 14715 intel_init_clock_gating(dev);
8090c6b9 14716 intel_enable_gt_powersave(dev);
f817586c
DV
14717}
14718
79e53945
JB
14719void intel_modeset_init(struct drm_device *dev)
14720{
652c393a 14721 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 14722 int sprite, ret;
8cc87b75 14723 enum pipe pipe;
46f297fb 14724 struct intel_crtc *crtc;
79e53945
JB
14725
14726 drm_mode_config_init(dev);
14727
14728 dev->mode_config.min_width = 0;
14729 dev->mode_config.min_height = 0;
14730
019d96cb
DA
14731 dev->mode_config.preferred_depth = 24;
14732 dev->mode_config.prefer_shadow = 1;
14733
25bab385
TU
14734 dev->mode_config.allow_fb_modifiers = true;
14735
e6ecefaa 14736 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14737
b690e96c
JB
14738 intel_init_quirks(dev);
14739
1fa61106
ED
14740 intel_init_pm(dev);
14741
e3c74757
BW
14742 if (INTEL_INFO(dev)->num_pipes == 0)
14743 return;
14744
69f92f67
LW
14745 /*
14746 * There may be no VBT; and if the BIOS enabled SSC we can
14747 * just keep using it to avoid unnecessary flicker. Whereas if the
14748 * BIOS isn't using it, don't assume it will work even if the VBT
14749 * indicates as much.
14750 */
14751 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14752 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14753 DREF_SSC1_ENABLE);
14754
14755 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14756 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14757 bios_lvds_use_ssc ? "en" : "dis",
14758 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14759 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14760 }
14761 }
14762
e70236a8 14763 intel_init_display(dev);
7c10a2b5 14764 intel_init_audio(dev);
e70236a8 14765
a6c45cf0
CW
14766 if (IS_GEN2(dev)) {
14767 dev->mode_config.max_width = 2048;
14768 dev->mode_config.max_height = 2048;
14769 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
14770 dev->mode_config.max_width = 4096;
14771 dev->mode_config.max_height = 4096;
79e53945 14772 } else {
a6c45cf0
CW
14773 dev->mode_config.max_width = 8192;
14774 dev->mode_config.max_height = 8192;
79e53945 14775 }
068be561 14776
dc41c154
VS
14777 if (IS_845G(dev) || IS_I865G(dev)) {
14778 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14779 dev->mode_config.cursor_height = 1023;
14780 } else if (IS_GEN2(dev)) {
068be561
DL
14781 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14782 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14783 } else {
14784 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14785 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14786 }
14787
5d4545ae 14788 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 14789
28c97730 14790 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
14791 INTEL_INFO(dev)->num_pipes,
14792 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 14793
055e393f 14794 for_each_pipe(dev_priv, pipe) {
8cc87b75 14795 intel_crtc_init(dev, pipe);
3bdcfc0c 14796 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 14797 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 14798 if (ret)
06da8da2 14799 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 14800 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 14801 }
79e53945
JB
14802 }
14803
f42bb70d
JB
14804 intel_init_dpio(dev);
14805
e72f9fbf 14806 intel_shared_dpll_init(dev);
ee7b9f93 14807
9cce37f4
JB
14808 /* Just disable it once at startup */
14809 i915_disable_vga(dev);
79e53945 14810 intel_setup_outputs(dev);
11be49eb
CW
14811
14812 /* Just in case the BIOS is doing something questionable. */
7733b49b 14813 intel_fbc_disable(dev_priv);
fa9fa083 14814
6e9f798d 14815 drm_modeset_lock_all(dev);
043e9bda 14816 intel_modeset_setup_hw_state(dev);
6e9f798d 14817 drm_modeset_unlock_all(dev);
46f297fb 14818
d3fcc808 14819 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
14820 struct intel_initial_plane_config plane_config = {};
14821
46f297fb
JB
14822 if (!crtc->active)
14823 continue;
14824
46f297fb 14825 /*
46f297fb
JB
14826 * Note that reserving the BIOS fb up front prevents us
14827 * from stuffing other stolen allocations like the ring
14828 * on top. This prevents some ugliness at boot time, and
14829 * can even allow for smooth boot transitions if the BIOS
14830 * fb is large enough for the active pipe configuration.
14831 */
eeebeac5
ML
14832 dev_priv->display.get_initial_plane_config(crtc,
14833 &plane_config);
14834
14835 /*
14836 * If the fb is shared between multiple heads, we'll
14837 * just get the first one.
14838 */
14839 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 14840 }
2c7111db
CW
14841}
14842
7fad798e
DV
14843static void intel_enable_pipe_a(struct drm_device *dev)
14844{
14845 struct intel_connector *connector;
14846 struct drm_connector *crt = NULL;
14847 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 14848 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
14849
14850 /* We can't just switch on the pipe A, we need to set things up with a
14851 * proper mode and output configuration. As a gross hack, enable pipe A
14852 * by enabling the load detect pipe once. */
3a3371ff 14853 for_each_intel_connector(dev, connector) {
7fad798e
DV
14854 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14855 crt = &connector->base;
14856 break;
14857 }
14858 }
14859
14860 if (!crt)
14861 return;
14862
208bf9fd 14863 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 14864 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
14865}
14866
fa555837
DV
14867static bool
14868intel_check_plane_mapping(struct intel_crtc *crtc)
14869{
7eb552ae
BW
14870 struct drm_device *dev = crtc->base.dev;
14871 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
14872 u32 reg, val;
14873
7eb552ae 14874 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
14875 return true;
14876
14877 reg = DSPCNTR(!crtc->plane);
14878 val = I915_READ(reg);
14879
14880 if ((val & DISPLAY_PLANE_ENABLE) &&
14881 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14882 return false;
14883
14884 return true;
14885}
14886
24929352
DV
14887static void intel_sanitize_crtc(struct intel_crtc *crtc)
14888{
14889 struct drm_device *dev = crtc->base.dev;
14890 struct drm_i915_private *dev_priv = dev->dev_private;
b17d48e2 14891 struct intel_encoder *encoder;
fa555837 14892 u32 reg;
b17d48e2 14893 bool enable;
24929352 14894
24929352 14895 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 14896 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
14897 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14898
d3eaf884 14899 /* restore vblank interrupts to correct state */
9625604c 14900 drm_crtc_vblank_reset(&crtc->base);
d297e103 14901 if (crtc->active) {
3a03dfb0 14902 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
d297e103 14903 update_scanline_offset(crtc);
9625604c
DV
14904 drm_crtc_vblank_on(&crtc->base);
14905 }
d3eaf884 14906
24929352 14907 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
14908 * disable the crtc (and hence change the state) if it is wrong. Note
14909 * that gen4+ has a fixed plane -> pipe mapping. */
14910 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
14911 bool plane;
14912
24929352
DV
14913 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14914 crtc->base.base.id);
14915
14916 /* Pipe has the wrong plane attached and the plane is active.
14917 * Temporarily change the plane mapping and disable everything
14918 * ... */
14919 plane = crtc->plane;
b70709a6 14920 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 14921 crtc->plane = !plane;
b17d48e2 14922 intel_crtc_disable_noatomic(&crtc->base);
24929352 14923 crtc->plane = plane;
24929352 14924 }
24929352 14925
7fad798e
DV
14926 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14927 crtc->pipe == PIPE_A && !crtc->active) {
14928 /* BIOS forgot to enable pipe A, this mostly happens after
14929 * resume. Force-enable the pipe to fix this, the update_dpms
14930 * call below we restore the pipe to the right state, but leave
14931 * the required bits on. */
14932 intel_enable_pipe_a(dev);
14933 }
14934
24929352
DV
14935 /* Adjust the state of the output pipe according to whether we
14936 * have active connectors/encoders. */
b17d48e2 14937 enable = false;
873ffe69
ML
14938 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
14939 enable = true;
14940 break;
14941 }
24929352 14942
b17d48e2
ML
14943 if (!enable)
14944 intel_crtc_disable_noatomic(&crtc->base);
24929352 14945
53d9f4e9 14946 if (crtc->active != crtc->base.state->active) {
24929352
DV
14947
14948 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
14949 * functions or because of calls to intel_crtc_disable_noatomic,
14950 * or because the pipe is force-enabled due to the
24929352
DV
14951 * pipe A quirk. */
14952 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14953 crtc->base.base.id,
83d65738 14954 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
14955 crtc->active ? "enabled" : "disabled");
14956
4be40c98 14957 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 14958 crtc->base.state->active = crtc->active;
24929352
DV
14959 crtc->base.enabled = crtc->active;
14960
14961 /* Because we only establish the connector -> encoder ->
14962 * crtc links if something is active, this means the
14963 * crtc is now deactivated. Break the links. connector
14964 * -> encoder links are only establish when things are
14965 * actually up, hence no need to break them. */
14966 WARN_ON(crtc->active);
14967
2d406bb0 14968 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 14969 encoder->base.crtc = NULL;
24929352 14970 }
c5ab3bc0 14971
a3ed6aad 14972 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
14973 /*
14974 * We start out with underrun reporting disabled to avoid races.
14975 * For correct bookkeeping mark this on active crtcs.
14976 *
c5ab3bc0
DV
14977 * Also on gmch platforms we dont have any hardware bits to
14978 * disable the underrun reporting. Which means we need to start
14979 * out with underrun reporting disabled also on inactive pipes,
14980 * since otherwise we'll complain about the garbage we read when
14981 * e.g. coming up after runtime pm.
14982 *
4cc31489
DV
14983 * No protection against concurrent access is required - at
14984 * worst a fifo underrun happens which also sets this to false.
14985 */
14986 crtc->cpu_fifo_underrun_disabled = true;
14987 crtc->pch_fifo_underrun_disabled = true;
14988 }
24929352
DV
14989}
14990
14991static void intel_sanitize_encoder(struct intel_encoder *encoder)
14992{
14993 struct intel_connector *connector;
14994 struct drm_device *dev = encoder->base.dev;
873ffe69 14995 bool active = false;
24929352
DV
14996
14997 /* We need to check both for a crtc link (meaning that the
14998 * encoder is active and trying to read from a pipe) and the
14999 * pipe itself being active. */
15000 bool has_active_crtc = encoder->base.crtc &&
15001 to_intel_crtc(encoder->base.crtc)->active;
15002
873ffe69
ML
15003 for_each_intel_connector(dev, connector) {
15004 if (connector->base.encoder != &encoder->base)
15005 continue;
15006
15007 active = true;
15008 break;
15009 }
15010
15011 if (active && !has_active_crtc) {
24929352
DV
15012 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15013 encoder->base.base.id,
8e329a03 15014 encoder->base.name);
24929352
DV
15015
15016 /* Connector is active, but has no active pipe. This is
15017 * fallout from our resume register restoring. Disable
15018 * the encoder manually again. */
15019 if (encoder->base.crtc) {
15020 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15021 encoder->base.base.id,
8e329a03 15022 encoder->base.name);
24929352 15023 encoder->disable(encoder);
a62d1497
VS
15024 if (encoder->post_disable)
15025 encoder->post_disable(encoder);
24929352 15026 }
7f1950fb 15027 encoder->base.crtc = NULL;
24929352
DV
15028
15029 /* Inconsistent output/port/pipe state happens presumably due to
15030 * a bug in one of the get_hw_state functions. Or someplace else
15031 * in our code, like the register restore mess on resume. Clamp
15032 * things to off as a safer default. */
3a3371ff 15033 for_each_intel_connector(dev, connector) {
24929352
DV
15034 if (connector->encoder != encoder)
15035 continue;
7f1950fb
EE
15036 connector->base.dpms = DRM_MODE_DPMS_OFF;
15037 connector->base.encoder = NULL;
24929352
DV
15038 }
15039 }
15040 /* Enabled encoders without active connectors will be fixed in
15041 * the crtc fixup. */
15042}
15043
04098753 15044void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15045{
15046 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 15047 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15048
04098753
ID
15049 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15050 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15051 i915_disable_vga(dev);
15052 }
15053}
15054
15055void i915_redisable_vga(struct drm_device *dev)
15056{
15057 struct drm_i915_private *dev_priv = dev->dev_private;
15058
8dc8a27c
PZ
15059 /* This function can be called both from intel_modeset_setup_hw_state or
15060 * at a very early point in our resume sequence, where the power well
15061 * structures are not yet restored. Since this function is at a very
15062 * paranoid "someone might have enabled VGA while we were not looking"
15063 * level, just check if the power well is enabled instead of trying to
15064 * follow the "don't touch the power well if we don't need it" policy
15065 * the rest of the driver uses. */
f458ebbc 15066 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15067 return;
15068
04098753 15069 i915_redisable_vga_power_on(dev);
0fde901f
KM
15070}
15071
98ec7739
VS
15072static bool primary_get_hw_state(struct intel_crtc *crtc)
15073{
15074 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15075
d032ffa0
ML
15076 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15077}
15078
15079static void readout_plane_state(struct intel_crtc *crtc,
15080 struct intel_crtc_state *crtc_state)
15081{
15082 struct intel_plane *p;
4cf0ebbd 15083 struct intel_plane_state *plane_state;
d032ffa0
ML
15084 bool active = crtc_state->base.active;
15085
d032ffa0 15086 for_each_intel_plane(crtc->base.dev, p) {
d032ffa0
ML
15087 if (crtc->pipe != p->pipe)
15088 continue;
15089
4cf0ebbd 15090 plane_state = to_intel_plane_state(p->base.state);
e435d6e5 15091
721a09f7 15092 if (p->base.type == DRM_PLANE_TYPE_PRIMARY) {
4cf0ebbd 15093 plane_state->visible = primary_get_hw_state(crtc);
721a09f7
ML
15094 if (plane_state->visible)
15095 crtc->base.state->plane_mask |=
15096 1 << drm_plane_index(&p->base);
15097 } else {
4cf0ebbd
ML
15098 if (active)
15099 p->disable_plane(&p->base, &crtc->base);
d032ffa0 15100
4cf0ebbd 15101 plane_state->visible = false;
d032ffa0
ML
15102 }
15103 }
98ec7739
VS
15104}
15105
30e984df 15106static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15107{
15108 struct drm_i915_private *dev_priv = dev->dev_private;
15109 enum pipe pipe;
24929352
DV
15110 struct intel_crtc *crtc;
15111 struct intel_encoder *encoder;
15112 struct intel_connector *connector;
5358901f 15113 int i;
24929352 15114
d3fcc808 15115 for_each_intel_crtc(dev, crtc) {
b06f8b0d 15116 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
6e3c9717 15117 memset(crtc->config, 0, sizeof(*crtc->config));
f7217905 15118 crtc->config->base.crtc = &crtc->base;
3b117c8f 15119
0e8ffe1b 15120 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15121 crtc->config);
24929352 15122
49d6fa21 15123 crtc->base.state->active = crtc->active;
24929352 15124 crtc->base.enabled = crtc->active;
b70709a6 15125
5c1e3426
ML
15126 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15127 if (crtc->base.state->active) {
15128 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15129 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15130 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15131
15132 /*
15133 * The initial mode needs to be set in order to keep
15134 * the atomic core happy. It wants a valid mode if the
15135 * crtc's enabled, so we do the above call.
15136 *
15137 * At this point some state updated by the connectors
15138 * in their ->detect() callback has not run yet, so
15139 * no recalculation can be done yet.
15140 *
15141 * Even if we could do a recalculation and modeset
15142 * right now it would cause a double modeset if
15143 * fbdev or userspace chooses a different initial mode.
15144 *
5c1e3426
ML
15145 * If that happens, someone indicated they wanted a
15146 * mode change, which means it's safe to do a full
15147 * recalculation.
15148 */
1ed51de9 15149 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
5c1e3426
ML
15150 }
15151
15152 crtc->base.hwmode = crtc->config->base.adjusted_mode;
d032ffa0 15153 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
24929352
DV
15154
15155 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15156 crtc->base.base.id,
15157 crtc->active ? "enabled" : "disabled");
15158 }
15159
5358901f
DV
15160 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15161 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15162
3e369b76
ACO
15163 pll->on = pll->get_hw_state(dev_priv, pll,
15164 &pll->config.hw_state);
5358901f 15165 pll->active = 0;
3e369b76 15166 pll->config.crtc_mask = 0;
d3fcc808 15167 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15168 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15169 pll->active++;
3e369b76 15170 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15171 }
5358901f 15172 }
5358901f 15173
1e6f2ddc 15174 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15175 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15176
3e369b76 15177 if (pll->config.crtc_mask)
bd2bb1b9 15178 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15179 }
15180
b2784e15 15181 for_each_intel_encoder(dev, encoder) {
24929352
DV
15182 pipe = 0;
15183
15184 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15185 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15186 encoder->base.crtc = &crtc->base;
6e3c9717 15187 encoder->get_config(encoder, crtc->config);
24929352
DV
15188 } else {
15189 encoder->base.crtc = NULL;
15190 }
15191
6f2bcceb 15192 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15193 encoder->base.base.id,
8e329a03 15194 encoder->base.name,
24929352 15195 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15196 pipe_name(pipe));
24929352
DV
15197 }
15198
3a3371ff 15199 for_each_intel_connector(dev, connector) {
24929352
DV
15200 if (connector->get_hw_state(connector)) {
15201 connector->base.dpms = DRM_MODE_DPMS_ON;
24929352
DV
15202 connector->base.encoder = &connector->encoder->base;
15203 } else {
15204 connector->base.dpms = DRM_MODE_DPMS_OFF;
15205 connector->base.encoder = NULL;
15206 }
15207 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15208 connector->base.base.id,
c23cc417 15209 connector->base.name,
24929352
DV
15210 connector->base.encoder ? "enabled" : "disabled");
15211 }
30e984df
DV
15212}
15213
043e9bda
ML
15214/* Scan out the current hw modeset state,
15215 * and sanitizes it to the current state
15216 */
15217static void
15218intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15219{
15220 struct drm_i915_private *dev_priv = dev->dev_private;
15221 enum pipe pipe;
30e984df
DV
15222 struct intel_crtc *crtc;
15223 struct intel_encoder *encoder;
35c95375 15224 int i;
30e984df
DV
15225
15226 intel_modeset_readout_hw_state(dev);
24929352
DV
15227
15228 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15229 for_each_intel_encoder(dev, encoder) {
24929352
DV
15230 intel_sanitize_encoder(encoder);
15231 }
15232
055e393f 15233 for_each_pipe(dev_priv, pipe) {
24929352
DV
15234 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15235 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15236 intel_dump_pipe_config(crtc, crtc->config,
15237 "[setup_hw_state]");
24929352 15238 }
9a935856 15239
d29b2f9d
ACO
15240 intel_modeset_update_connector_atomic_state(dev);
15241
35c95375
DV
15242 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15243 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15244
15245 if (!pll->on || pll->active)
15246 continue;
15247
15248 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15249
15250 pll->disable(dev_priv, pll);
15251 pll->on = false;
15252 }
15253
26e1fe4f 15254 if (IS_VALLEYVIEW(dev))
6eb1a681
VS
15255 vlv_wm_get_hw_state(dev);
15256 else if (IS_GEN9(dev))
3078999f
PB
15257 skl_wm_get_hw_state(dev);
15258 else if (HAS_PCH_SPLIT(dev))
243e6a44 15259 ilk_wm_get_hw_state(dev);
292b990e
ML
15260
15261 for_each_intel_crtc(dev, crtc) {
15262 unsigned long put_domains;
15263
15264 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15265 if (WARN_ON(put_domains))
15266 modeset_put_power_domains(dev_priv, put_domains);
15267 }
15268 intel_display_set_init_power(dev_priv, false);
043e9bda 15269}
7d0bc1ea 15270
043e9bda
ML
15271void intel_display_resume(struct drm_device *dev)
15272{
15273 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15274 struct intel_connector *conn;
15275 struct intel_plane *plane;
15276 struct drm_crtc *crtc;
15277 int ret;
f30da187 15278
043e9bda
ML
15279 if (!state)
15280 return;
15281
15282 state->acquire_ctx = dev->mode_config.acquire_ctx;
15283
15284 /* preserve complete old state, including dpll */
15285 intel_atomic_get_shared_dpll_state(state);
15286
15287 for_each_crtc(dev, crtc) {
15288 struct drm_crtc_state *crtc_state =
15289 drm_atomic_get_crtc_state(state, crtc);
15290
15291 ret = PTR_ERR_OR_ZERO(crtc_state);
15292 if (ret)
15293 goto err;
15294
15295 /* force a restore */
15296 crtc_state->mode_changed = true;
45e2b5f6 15297 }
8af6cf88 15298
043e9bda
ML
15299 for_each_intel_plane(dev, plane) {
15300 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15301 if (ret)
15302 goto err;
15303 }
15304
15305 for_each_intel_connector(dev, conn) {
15306 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15307 if (ret)
15308 goto err;
15309 }
15310
15311 intel_modeset_setup_hw_state(dev);
15312
15313 i915_redisable_vga(dev);
74c090b1 15314 ret = drm_atomic_commit(state);
043e9bda
ML
15315 if (!ret)
15316 return;
15317
15318err:
15319 DRM_ERROR("Restoring old state failed with %i\n", ret);
15320 drm_atomic_state_free(state);
2c7111db
CW
15321}
15322
15323void intel_modeset_gem_init(struct drm_device *dev)
15324{
484b41dd 15325 struct drm_crtc *c;
2ff8fde1 15326 struct drm_i915_gem_object *obj;
e0d6149b 15327 int ret;
484b41dd 15328
ae48434c
ID
15329 mutex_lock(&dev->struct_mutex);
15330 intel_init_gt_powersave(dev);
15331 mutex_unlock(&dev->struct_mutex);
15332
1833b134 15333 intel_modeset_init_hw(dev);
02e792fb
DV
15334
15335 intel_setup_overlay(dev);
484b41dd
JB
15336
15337 /*
15338 * Make sure any fbs we allocated at startup are properly
15339 * pinned & fenced. When we do the allocation it's too early
15340 * for this.
15341 */
70e1e0ec 15342 for_each_crtc(dev, c) {
2ff8fde1
MR
15343 obj = intel_fb_obj(c->primary->fb);
15344 if (obj == NULL)
484b41dd
JB
15345 continue;
15346
e0d6149b
TU
15347 mutex_lock(&dev->struct_mutex);
15348 ret = intel_pin_and_fence_fb_obj(c->primary,
15349 c->primary->fb,
15350 c->primary->state,
91af127f 15351 NULL, NULL);
e0d6149b
TU
15352 mutex_unlock(&dev->struct_mutex);
15353 if (ret) {
484b41dd
JB
15354 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15355 to_intel_crtc(c)->pipe);
66e514c1
DA
15356 drm_framebuffer_unreference(c->primary->fb);
15357 c->primary->fb = NULL;
36750f28 15358 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15359 update_state_fb(c->primary);
36750f28 15360 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15361 }
15362 }
0962c3c9
VS
15363
15364 intel_backlight_register(dev);
79e53945
JB
15365}
15366
4932e2c3
ID
15367void intel_connector_unregister(struct intel_connector *intel_connector)
15368{
15369 struct drm_connector *connector = &intel_connector->base;
15370
15371 intel_panel_destroy_backlight(connector);
34ea3d38 15372 drm_connector_unregister(connector);
4932e2c3
ID
15373}
15374
79e53945
JB
15375void intel_modeset_cleanup(struct drm_device *dev)
15376{
652c393a 15377 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15378 struct drm_connector *connector;
652c393a 15379
2eb5252e
ID
15380 intel_disable_gt_powersave(dev);
15381
0962c3c9
VS
15382 intel_backlight_unregister(dev);
15383
fd0c0642
DV
15384 /*
15385 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15386 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15387 * experience fancy races otherwise.
15388 */
2aeb7d3a 15389 intel_irq_uninstall(dev_priv);
eb21b92b 15390
fd0c0642
DV
15391 /*
15392 * Due to the hpd irq storm handling the hotplug work can re-arm the
15393 * poll handlers. Hence disable polling after hpd handling is shut down.
15394 */
f87ea761 15395 drm_kms_helper_poll_fini(dev);
fd0c0642 15396
723bfd70
JB
15397 intel_unregister_dsm_handler();
15398
7733b49b 15399 intel_fbc_disable(dev_priv);
69341a5e 15400
1630fe75
CW
15401 /* flush any delayed tasks or pending work */
15402 flush_scheduled_work();
15403
db31af1d
JN
15404 /* destroy the backlight and sysfs files before encoders/connectors */
15405 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15406 struct intel_connector *intel_connector;
15407
15408 intel_connector = to_intel_connector(connector);
15409 intel_connector->unregister(intel_connector);
db31af1d 15410 }
d9255d57 15411
79e53945 15412 drm_mode_config_cleanup(dev);
4d7bb011
DV
15413
15414 intel_cleanup_overlay(dev);
ae48434c
ID
15415
15416 mutex_lock(&dev->struct_mutex);
15417 intel_cleanup_gt_powersave(dev);
15418 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15419}
15420
f1c79df3
ZW
15421/*
15422 * Return which encoder is currently attached for connector.
15423 */
df0e9248 15424struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15425{
df0e9248
CW
15426 return &intel_attached_encoder(connector)->base;
15427}
f1c79df3 15428
df0e9248
CW
15429void intel_connector_attach_encoder(struct intel_connector *connector,
15430 struct intel_encoder *encoder)
15431{
15432 connector->encoder = encoder;
15433 drm_mode_connector_attach_encoder(&connector->base,
15434 &encoder->base);
79e53945 15435}
28d52043
DA
15436
15437/*
15438 * set vga decode state - true == enable VGA decode
15439 */
15440int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15441{
15442 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15443 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15444 u16 gmch_ctrl;
15445
75fa041d
CW
15446 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15447 DRM_ERROR("failed to read control word\n");
15448 return -EIO;
15449 }
15450
c0cc8a55
CW
15451 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15452 return 0;
15453
28d52043
DA
15454 if (state)
15455 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15456 else
15457 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15458
15459 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15460 DRM_ERROR("failed to write control word\n");
15461 return -EIO;
15462 }
15463
28d52043
DA
15464 return 0;
15465}
c4a1d9e4 15466
c4a1d9e4 15467struct intel_display_error_state {
ff57f1b0
PZ
15468
15469 u32 power_well_driver;
15470
63b66e5b
CW
15471 int num_transcoders;
15472
c4a1d9e4
CW
15473 struct intel_cursor_error_state {
15474 u32 control;
15475 u32 position;
15476 u32 base;
15477 u32 size;
52331309 15478 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15479
15480 struct intel_pipe_error_state {
ddf9c536 15481 bool power_domain_on;
c4a1d9e4 15482 u32 source;
f301b1e1 15483 u32 stat;
52331309 15484 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15485
15486 struct intel_plane_error_state {
15487 u32 control;
15488 u32 stride;
15489 u32 size;
15490 u32 pos;
15491 u32 addr;
15492 u32 surface;
15493 u32 tile_offset;
52331309 15494 } plane[I915_MAX_PIPES];
63b66e5b
CW
15495
15496 struct intel_transcoder_error_state {
ddf9c536 15497 bool power_domain_on;
63b66e5b
CW
15498 enum transcoder cpu_transcoder;
15499
15500 u32 conf;
15501
15502 u32 htotal;
15503 u32 hblank;
15504 u32 hsync;
15505 u32 vtotal;
15506 u32 vblank;
15507 u32 vsync;
15508 } transcoder[4];
c4a1d9e4
CW
15509};
15510
15511struct intel_display_error_state *
15512intel_display_capture_error_state(struct drm_device *dev)
15513{
fbee40df 15514 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15515 struct intel_display_error_state *error;
63b66e5b
CW
15516 int transcoders[] = {
15517 TRANSCODER_A,
15518 TRANSCODER_B,
15519 TRANSCODER_C,
15520 TRANSCODER_EDP,
15521 };
c4a1d9e4
CW
15522 int i;
15523
63b66e5b
CW
15524 if (INTEL_INFO(dev)->num_pipes == 0)
15525 return NULL;
15526
9d1cb914 15527 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15528 if (error == NULL)
15529 return NULL;
15530
190be112 15531 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15532 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15533
055e393f 15534 for_each_pipe(dev_priv, i) {
ddf9c536 15535 error->pipe[i].power_domain_on =
f458ebbc
DV
15536 __intel_display_power_is_enabled(dev_priv,
15537 POWER_DOMAIN_PIPE(i));
ddf9c536 15538 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15539 continue;
15540
5efb3e28
VS
15541 error->cursor[i].control = I915_READ(CURCNTR(i));
15542 error->cursor[i].position = I915_READ(CURPOS(i));
15543 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15544
15545 error->plane[i].control = I915_READ(DSPCNTR(i));
15546 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15547 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15548 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15549 error->plane[i].pos = I915_READ(DSPPOS(i));
15550 }
ca291363
PZ
15551 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15552 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15553 if (INTEL_INFO(dev)->gen >= 4) {
15554 error->plane[i].surface = I915_READ(DSPSURF(i));
15555 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15556 }
15557
c4a1d9e4 15558 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15559
3abfce77 15560 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15561 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15562 }
15563
15564 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15565 if (HAS_DDI(dev_priv->dev))
15566 error->num_transcoders++; /* Account for eDP. */
15567
15568 for (i = 0; i < error->num_transcoders; i++) {
15569 enum transcoder cpu_transcoder = transcoders[i];
15570
ddf9c536 15571 error->transcoder[i].power_domain_on =
f458ebbc 15572 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15573 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15574 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15575 continue;
15576
63b66e5b
CW
15577 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15578
15579 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15580 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15581 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15582 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15583 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15584 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15585 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15586 }
15587
15588 return error;
15589}
15590
edc3d884
MK
15591#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15592
c4a1d9e4 15593void
edc3d884 15594intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15595 struct drm_device *dev,
15596 struct intel_display_error_state *error)
15597{
055e393f 15598 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15599 int i;
15600
63b66e5b
CW
15601 if (!error)
15602 return;
15603
edc3d884 15604 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15605 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15606 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15607 error->power_well_driver);
055e393f 15608 for_each_pipe(dev_priv, i) {
edc3d884 15609 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15610 err_printf(m, " Power: %s\n",
15611 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15612 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15613 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15614
15615 err_printf(m, "Plane [%d]:\n", i);
15616 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15617 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15618 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15619 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15620 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15621 }
4b71a570 15622 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15623 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15624 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15625 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15626 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15627 }
15628
edc3d884
MK
15629 err_printf(m, "Cursor [%d]:\n", i);
15630 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15631 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15632 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15633 }
63b66e5b
CW
15634
15635 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15636 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15637 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15638 err_printf(m, " Power: %s\n",
15639 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15640 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15641 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15642 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15643 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15644 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15645 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15646 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15647 }
c4a1d9e4 15648}
e2fcdaa9
VS
15649
15650void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15651{
15652 struct intel_crtc *crtc;
15653
15654 for_each_intel_crtc(dev, crtc) {
15655 struct intel_unpin_work *work;
e2fcdaa9 15656
5e2d7afc 15657 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15658
15659 work = crtc->unpin_work;
15660
15661 if (work && work->event &&
15662 work->event->base.file_priv == file) {
15663 kfree(work->event);
15664 work->event = NULL;
15665 }
15666
5e2d7afc 15667 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15668 }
15669}
This page took 3.236213 seconds and 5 git commands to generate.